blob: 9fbad086cb4b15bd16eee9a0b3727d3438b77f71 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
30#include "drmP.h"
31#include "drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080033#include "i915_drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Jesse Barnes8d315282011-10-16 10:23:31 +020037/*
38 * 965+ support PIPE_CONTROL commands, which provide finer grained control
39 * over cache flushing.
40 */
41struct pipe_control {
42 struct drm_i915_gem_object *obj;
43 volatile u32 *cpu_page;
44 u32 gtt_offset;
45};
46
Chris Wilsonc7dca472011-01-20 17:00:10 +000047static inline int ring_space(struct intel_ring_buffer *ring)
48{
49 int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
50 if (space < 0)
51 space += ring->size;
52 return space;
53}
54
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000055static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010056gen2_render_ring_flush(struct intel_ring_buffer *ring,
57 u32 invalidate_domains,
58 u32 flush_domains)
59{
60 u32 cmd;
61 int ret;
62
63 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020064 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010065 cmd |= MI_NO_WRITE_FLUSH;
66
67 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
68 cmd |= MI_READ_FLUSH;
69
70 ret = intel_ring_begin(ring, 2);
71 if (ret)
72 return ret;
73
74 intel_ring_emit(ring, cmd);
75 intel_ring_emit(ring, MI_NOOP);
76 intel_ring_advance(ring);
77
78 return 0;
79}
80
81static int
82gen4_render_ring_flush(struct intel_ring_buffer *ring,
83 u32 invalidate_domains,
84 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070085{
Chris Wilson78501ea2010-10-27 12:18:21 +010086 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010087 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000088 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010089
Chris Wilson36d527d2011-03-19 22:26:49 +000090 /*
91 * read/write caches:
92 *
93 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
94 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
95 * also flushed at 2d versus 3d pipeline switches.
96 *
97 * read-only caches:
98 *
99 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
100 * MI_READ_FLUSH is set, and is always flushed on 965.
101 *
102 * I915_GEM_DOMAIN_COMMAND may not exist?
103 *
104 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
105 * invalidated when MI_EXE_FLUSH is set.
106 *
107 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
108 * invalidated with every MI_FLUSH.
109 *
110 * TLBs:
111 *
112 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
113 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
114 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
115 * are flushed at any MI_FLUSH.
116 */
117
118 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100119 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000121 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
122 cmd |= MI_EXE_FLUSH;
123
124 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
125 (IS_G4X(dev) || IS_GEN5(dev)))
126 cmd |= MI_INVALIDATE_ISP;
127
128 ret = intel_ring_begin(ring, 2);
129 if (ret)
130 return ret;
131
132 intel_ring_emit(ring, cmd);
133 intel_ring_emit(ring, MI_NOOP);
134 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000135
136 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800137}
138
Jesse Barnes8d315282011-10-16 10:23:31 +0200139/**
140 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
141 * implementing two workarounds on gen6. From section 1.4.7.1
142 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
143 *
144 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
145 * produced by non-pipelined state commands), software needs to first
146 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
147 * 0.
148 *
149 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
150 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
151 *
152 * And the workaround for these two requires this workaround first:
153 *
154 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
155 * BEFORE the pipe-control with a post-sync op and no write-cache
156 * flushes.
157 *
158 * And this last workaround is tricky because of the requirements on
159 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
160 * volume 2 part 1:
161 *
162 * "1 of the following must also be set:
163 * - Render Target Cache Flush Enable ([12] of DW1)
164 * - Depth Cache Flush Enable ([0] of DW1)
165 * - Stall at Pixel Scoreboard ([1] of DW1)
166 * - Depth Stall ([13] of DW1)
167 * - Post-Sync Operation ([13] of DW1)
168 * - Notify Enable ([8] of DW1)"
169 *
170 * The cache flushes require the workaround flush that triggered this
171 * one, so we can't use it. Depth stall would trigger the same.
172 * Post-sync nonzero is what triggered this second workaround, so we
173 * can't use that one either. Notify enable is IRQs, which aren't
174 * really our business. That leaves only stall at scoreboard.
175 */
176static int
177intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
178{
179 struct pipe_control *pc = ring->private;
180 u32 scratch_addr = pc->gtt_offset + 128;
181 int ret;
182
183
184 ret = intel_ring_begin(ring, 6);
185 if (ret)
186 return ret;
187
188 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
189 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
190 PIPE_CONTROL_STALL_AT_SCOREBOARD);
191 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
192 intel_ring_emit(ring, 0); /* low dword */
193 intel_ring_emit(ring, 0); /* high dword */
194 intel_ring_emit(ring, MI_NOOP);
195 intel_ring_advance(ring);
196
197 ret = intel_ring_begin(ring, 6);
198 if (ret)
199 return ret;
200
201 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
202 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
203 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
204 intel_ring_emit(ring, 0);
205 intel_ring_emit(ring, 0);
206 intel_ring_emit(ring, MI_NOOP);
207 intel_ring_advance(ring);
208
209 return 0;
210}
211
212static int
213gen6_render_ring_flush(struct intel_ring_buffer *ring,
214 u32 invalidate_domains, u32 flush_domains)
215{
216 u32 flags = 0;
217 struct pipe_control *pc = ring->private;
218 u32 scratch_addr = pc->gtt_offset + 128;
219 int ret;
220
221 /* Force SNB workarounds for PIPE_CONTROL flushes */
222 intel_emit_post_sync_nonzero_flush(ring);
223
224 /* Just flush everything. Experiments have shown that reducing the
225 * number of bits based on the write domains has little performance
226 * impact.
227 */
228 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
229 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
230 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
231 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
232 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
233 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
234 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
235
236 ret = intel_ring_begin(ring, 6);
237 if (ret)
238 return ret;
239
240 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
241 intel_ring_emit(ring, flags);
242 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
243 intel_ring_emit(ring, 0); /* lower dword */
244 intel_ring_emit(ring, 0); /* uppwer dword */
245 intel_ring_emit(ring, MI_NOOP);
246 intel_ring_advance(ring);
247
248 return 0;
249}
250
Chris Wilson78501ea2010-10-27 12:18:21 +0100251static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100252 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800253{
Chris Wilson78501ea2010-10-27 12:18:21 +0100254 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100255 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800256}
257
Chris Wilson78501ea2010-10-27 12:18:21 +0100258u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800259{
Chris Wilson78501ea2010-10-27 12:18:21 +0100260 drm_i915_private_t *dev_priv = ring->dev->dev_private;
261 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200262 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800263
264 return I915_READ(acthd_reg);
265}
266
Chris Wilson78501ea2010-10-27 12:18:21 +0100267static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800268{
Chris Wilson78501ea2010-10-27 12:18:21 +0100269 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000270 struct drm_i915_gem_object *obj = ring->obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800271 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800272
273 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200274 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200275 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100276 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800277
278 /* Initialize the ring. */
Chris Wilson05394f32010-11-08 19:18:58 +0000279 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter570ef602010-08-02 17:06:23 +0200280 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800281
282 /* G45 ring initialization fails to reset head to zero */
283 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000284 DRM_DEBUG_KMS("%s head not reset to zero "
285 "ctl %08x head %08x tail %08x start %08x\n",
286 ring->name,
287 I915_READ_CTL(ring),
288 I915_READ_HEAD(ring),
289 I915_READ_TAIL(ring),
290 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800291
Daniel Vetter570ef602010-08-02 17:06:23 +0200292 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800293
Chris Wilson6fd0d562010-12-05 20:42:33 +0000294 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
295 DRM_ERROR("failed to set %s head to zero "
296 "ctl %08x head %08x tail %08x start %08x\n",
297 ring->name,
298 I915_READ_CTL(ring),
299 I915_READ_HEAD(ring),
300 I915_READ_TAIL(ring),
301 I915_READ_START(ring));
302 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700303 }
304
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200305 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000306 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000307 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800308
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800309 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400310 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
311 I915_READ_START(ring) == obj->gtt_offset &&
312 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000313 DRM_ERROR("%s initialization failed "
314 "ctl %08x head %08x tail %08x start %08x\n",
315 ring->name,
316 I915_READ_CTL(ring),
317 I915_READ_HEAD(ring),
318 I915_READ_TAIL(ring),
319 I915_READ_START(ring));
320 return -EIO;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800321 }
322
Chris Wilson78501ea2010-10-27 12:18:21 +0100323 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
324 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800325 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000326 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200327 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000328 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100329 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800330 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000331
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800332 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700333}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800334
Chris Wilsonc6df5412010-12-15 09:56:50 +0000335static int
336init_pipe_control(struct intel_ring_buffer *ring)
337{
338 struct pipe_control *pc;
339 struct drm_i915_gem_object *obj;
340 int ret;
341
342 if (ring->private)
343 return 0;
344
345 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
346 if (!pc)
347 return -ENOMEM;
348
349 obj = i915_gem_alloc_object(ring->dev, 4096);
350 if (obj == NULL) {
351 DRM_ERROR("Failed to allocate seqno page\n");
352 ret = -ENOMEM;
353 goto err;
354 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100355
356 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000357
358 ret = i915_gem_object_pin(obj, 4096, true);
359 if (ret)
360 goto err_unref;
361
362 pc->gtt_offset = obj->gtt_offset;
363 pc->cpu_page = kmap(obj->pages[0]);
364 if (pc->cpu_page == NULL)
365 goto err_unpin;
366
367 pc->obj = obj;
368 ring->private = pc;
369 return 0;
370
371err_unpin:
372 i915_gem_object_unpin(obj);
373err_unref:
374 drm_gem_object_unreference(&obj->base);
375err:
376 kfree(pc);
377 return ret;
378}
379
380static void
381cleanup_pipe_control(struct intel_ring_buffer *ring)
382{
383 struct pipe_control *pc = ring->private;
384 struct drm_i915_gem_object *obj;
385
386 if (!ring->private)
387 return;
388
389 obj = pc->obj;
390 kunmap(obj->pages[0]);
391 i915_gem_object_unpin(obj);
392 drm_gem_object_unreference(&obj->base);
393
394 kfree(pc);
395 ring->private = NULL;
396}
397
Chris Wilson78501ea2010-10-27 12:18:21 +0100398static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800399{
Chris Wilson78501ea2010-10-27 12:18:21 +0100400 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000401 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100402 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800403
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100404 if (INTEL_INFO(dev)->gen > 3) {
Daniel Vetter6b26c862012-04-24 14:04:12 +0200405 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Jesse Barnesb095cd02011-08-12 15:28:32 -0700406 if (IS_GEN7(dev))
407 I915_WRITE(GFX_MODE_GEN7,
Daniel Vetter6b26c862012-04-24 14:04:12 +0200408 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
409 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800410 }
Chris Wilson78501ea2010-10-27 12:18:21 +0100411
Jesse Barnes8d315282011-10-16 10:23:31 +0200412 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000413 ret = init_pipe_control(ring);
414 if (ret)
415 return ret;
416 }
417
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200418 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700419 /* From the Sandybridge PRM, volume 1 part 3, page 24:
420 * "If this bit is set, STCunit will have LRA as replacement
421 * policy. [...] This bit must be reset. LRA replacement
422 * policy is not supported."
423 */
424 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200425 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800426 }
427
Daniel Vetter6b26c862012-04-24 14:04:12 +0200428 if (INTEL_INFO(dev)->gen >= 6)
429 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000430
431 return ret;
432}
433
434static void render_ring_cleanup(struct intel_ring_buffer *ring)
435{
436 if (!ring->private)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000437 return;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700438
439 cleanup_pipe_control(ring);
440}
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000441
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700442static void
443update_mboxes(struct intel_ring_buffer *ring,
444 u32 seqno,
445 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000446{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700447 intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000448 MI_SEMAPHORE_GLOBAL_GTT |
449 MI_SEMAPHORE_REGISTER |
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700450 MI_SEMAPHORE_UPDATE);
451 intel_ring_emit(ring, seqno);
452 intel_ring_emit(ring, mmio_offset);
453}
454
455/**
456 * gen6_add_request - Update the semaphore mailbox registers
457 *
458 * @ring - ring that is adding a request
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000459 * @seqno - return seqno stuck into the ring
460 *
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700461 * Update the mailbox registers in the *other* rings with the current seqno.
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000462 * This acts like a signal in the canonical semaphore.
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700463 */
464static int
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000465gen6_add_request(struct intel_ring_buffer *ring,
466 u32 *seqno)
467{
468 u32 mbox1_reg;
469 u32 mbox2_reg;
470 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700471
472 ret = intel_ring_begin(ring, 10);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000473 if (ret)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700474 return ret;
475
476 mbox1_reg = ring->signal_mbox[0];
477 mbox2_reg = ring->signal_mbox[1];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000478
Daniel Vetter53d227f2012-01-25 16:32:49 +0100479 *seqno = i915_gem_next_request_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000480
481 update_mboxes(ring, *seqno, mbox1_reg);
482 update_mboxes(ring, *seqno, mbox2_reg);
483 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
484 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700485 intel_ring_emit(ring, *seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000486 intel_ring_emit(ring, MI_USER_INTERRUPT);
487 intel_ring_advance(ring);
488
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000489 return 0;
490}
491
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700492/**
493 * intel_ring_sync - sync the waiter to the signaller on seqno
494 *
495 * @waiter - ring that is waiting
496 * @signaller - ring which has, or will signal
497 * @seqno - seqno which the waiter will block on
498 */
499static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200500gen6_ring_sync(struct intel_ring_buffer *waiter,
501 struct intel_ring_buffer *signaller,
502 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000503{
504 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700505 u32 dw1 = MI_SEMAPHORE_MBOX |
506 MI_SEMAPHORE_COMPARE |
507 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000508
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700509 /* Throughout all of the GEM code, seqno passed implies our current
510 * seqno is >= the last seqno executed. However for hardware the
511 * comparison is strictly greater than.
512 */
513 seqno -= 1;
514
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200515 WARN_ON(signaller->semaphore_register[waiter->id] ==
516 MI_SEMAPHORE_SYNC_INVALID);
517
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700518 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000519 if (ret)
520 return ret;
521
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200522 intel_ring_emit(waiter,
523 dw1 | signaller->semaphore_register[waiter->id]);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700524 intel_ring_emit(waiter, seqno);
525 intel_ring_emit(waiter, 0);
526 intel_ring_emit(waiter, MI_NOOP);
527 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000528
529 return 0;
530}
531
Chris Wilsonc6df5412010-12-15 09:56:50 +0000532#define PIPE_CONTROL_FLUSH(ring__, addr__) \
533do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200534 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
535 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000536 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
537 intel_ring_emit(ring__, 0); \
538 intel_ring_emit(ring__, 0); \
539} while (0)
540
541static int
542pc_render_add_request(struct intel_ring_buffer *ring,
543 u32 *result)
544{
Daniel Vetter53d227f2012-01-25 16:32:49 +0100545 u32 seqno = i915_gem_next_request_seqno(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000546 struct pipe_control *pc = ring->private;
547 u32 scratch_addr = pc->gtt_offset + 128;
548 int ret;
549
550 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
551 * incoherent with writes to memory, i.e. completely fubar,
552 * so we need to use PIPE_NOTIFY instead.
553 *
554 * However, we also need to workaround the qword write
555 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
556 * memory before requesting an interrupt.
557 */
558 ret = intel_ring_begin(ring, 32);
559 if (ret)
560 return ret;
561
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200562 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200563 PIPE_CONTROL_WRITE_FLUSH |
564 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000565 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
566 intel_ring_emit(ring, seqno);
567 intel_ring_emit(ring, 0);
568 PIPE_CONTROL_FLUSH(ring, scratch_addr);
569 scratch_addr += 128; /* write to separate cachelines */
570 PIPE_CONTROL_FLUSH(ring, scratch_addr);
571 scratch_addr += 128;
572 PIPE_CONTROL_FLUSH(ring, scratch_addr);
573 scratch_addr += 128;
574 PIPE_CONTROL_FLUSH(ring, scratch_addr);
575 scratch_addr += 128;
576 PIPE_CONTROL_FLUSH(ring, scratch_addr);
577 scratch_addr += 128;
578 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000579
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200580 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200581 PIPE_CONTROL_WRITE_FLUSH |
582 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000583 PIPE_CONTROL_NOTIFY);
584 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
585 intel_ring_emit(ring, seqno);
586 intel_ring_emit(ring, 0);
587 intel_ring_advance(ring);
588
589 *result = seqno;
590 return 0;
591}
592
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800593static u32
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100594gen6_ring_get_seqno(struct intel_ring_buffer *ring)
595{
596 struct drm_device *dev = ring->dev;
597
598 /* Workaround to force correct ordering between irq and seqno writes on
599 * ivb (and maybe also on snb) by reading from a CS register (like
600 * ACTHD) before reading the status page. */
Daniel Vetter1c7eaac2012-03-27 09:31:24 +0200601 if (IS_GEN6(dev) || IS_GEN7(dev))
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100602 intel_ring_get_active_head(ring);
603 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
604}
605
606static u32
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000607ring_get_seqno(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800608{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000609 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
610}
611
Chris Wilsonc6df5412010-12-15 09:56:50 +0000612static u32
613pc_render_get_seqno(struct intel_ring_buffer *ring)
614{
615 struct pipe_control *pc = ring->private;
616 return pc->cpu_page[0];
617}
618
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000619static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200620gen5_ring_get_irq(struct intel_ring_buffer *ring)
621{
622 struct drm_device *dev = ring->dev;
623 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100624 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200625
626 if (!dev->irq_enabled)
627 return false;
628
Chris Wilson7338aef2012-04-24 21:48:47 +0100629 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200630 if (ring->irq_refcount++ == 0) {
631 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
632 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
633 POSTING_READ(GTIMR);
634 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100635 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200636
637 return true;
638}
639
640static void
641gen5_ring_put_irq(struct intel_ring_buffer *ring)
642{
643 struct drm_device *dev = ring->dev;
644 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100645 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200646
Chris Wilson7338aef2012-04-24 21:48:47 +0100647 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200648 if (--ring->irq_refcount == 0) {
649 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
650 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
651 POSTING_READ(GTIMR);
652 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100653 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200654}
655
656static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200657i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700658{
Chris Wilson78501ea2010-10-27 12:18:21 +0100659 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000660 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100661 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700662
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000663 if (!dev->irq_enabled)
664 return false;
665
Chris Wilson7338aef2012-04-24 21:48:47 +0100666 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200667 if (ring->irq_refcount++ == 0) {
668 dev_priv->irq_mask &= ~ring->irq_enable_mask;
669 I915_WRITE(IMR, dev_priv->irq_mask);
670 POSTING_READ(IMR);
671 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100672 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000673
674 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700675}
676
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800677static void
Daniel Vettere3670312012-04-11 22:12:53 +0200678i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700679{
Chris Wilson78501ea2010-10-27 12:18:21 +0100680 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000681 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100682 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700683
Chris Wilson7338aef2012-04-24 21:48:47 +0100684 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200685 if (--ring->irq_refcount == 0) {
686 dev_priv->irq_mask |= ring->irq_enable_mask;
687 I915_WRITE(IMR, dev_priv->irq_mask);
688 POSTING_READ(IMR);
689 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100690 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700691}
692
Chris Wilsonc2798b12012-04-22 21:13:57 +0100693static bool
694i8xx_ring_get_irq(struct intel_ring_buffer *ring)
695{
696 struct drm_device *dev = ring->dev;
697 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100698 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100699
700 if (!dev->irq_enabled)
701 return false;
702
Chris Wilson7338aef2012-04-24 21:48:47 +0100703 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100704 if (ring->irq_refcount++ == 0) {
705 dev_priv->irq_mask &= ~ring->irq_enable_mask;
706 I915_WRITE16(IMR, dev_priv->irq_mask);
707 POSTING_READ16(IMR);
708 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100709 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100710
711 return true;
712}
713
714static void
715i8xx_ring_put_irq(struct intel_ring_buffer *ring)
716{
717 struct drm_device *dev = ring->dev;
718 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100719 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100720
Chris Wilson7338aef2012-04-24 21:48:47 +0100721 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100722 if (--ring->irq_refcount == 0) {
723 dev_priv->irq_mask |= ring->irq_enable_mask;
724 I915_WRITE16(IMR, dev_priv->irq_mask);
725 POSTING_READ16(IMR);
726 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100727 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100728}
729
Chris Wilson78501ea2010-10-27 12:18:21 +0100730void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800731{
Eric Anholt45930102011-05-06 17:12:35 -0700732 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100733 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700734 u32 mmio = 0;
735
736 /* The ring status page addresses are no longer next to the rest of
737 * the ring registers as of gen7.
738 */
739 if (IS_GEN7(dev)) {
740 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100741 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700742 mmio = RENDER_HWS_PGA_GEN7;
743 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100744 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700745 mmio = BLT_HWS_PGA_GEN7;
746 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100747 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700748 mmio = BSD_HWS_PGA_GEN7;
749 break;
750 }
751 } else if (IS_GEN6(ring->dev)) {
752 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
753 } else {
754 mmio = RING_HWS_PGA(ring->mmio_base);
755 }
756
Chris Wilson78501ea2010-10-27 12:18:21 +0100757 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
758 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800759}
760
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000761static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100762bsd_ring_flush(struct intel_ring_buffer *ring,
763 u32 invalidate_domains,
764 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800765{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000766 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000767
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000768 ret = intel_ring_begin(ring, 2);
769 if (ret)
770 return ret;
771
772 intel_ring_emit(ring, MI_FLUSH);
773 intel_ring_emit(ring, MI_NOOP);
774 intel_ring_advance(ring);
775 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800776}
777
Chris Wilson3cce4692010-10-27 16:11:02 +0100778static int
Daniel Vetter8620a3a2012-04-11 22:12:57 +0200779i9xx_add_request(struct intel_ring_buffer *ring,
Chris Wilson3cce4692010-10-27 16:11:02 +0100780 u32 *result)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800781{
782 u32 seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +0100783 int ret;
784
785 ret = intel_ring_begin(ring, 4);
786 if (ret)
787 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100788
Daniel Vetter53d227f2012-01-25 16:32:49 +0100789 seqno = i915_gem_next_request_seqno(ring);
Chris Wilson6f392d5482010-08-07 11:01:22 +0100790
Chris Wilson3cce4692010-10-27 16:11:02 +0100791 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
792 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
793 intel_ring_emit(ring, seqno);
794 intel_ring_emit(ring, MI_USER_INTERRUPT);
795 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800796
Chris Wilson3cce4692010-10-27 16:11:02 +0100797 *result = seqno;
798 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800799}
800
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000801static bool
Ben Widawsky25c06302012-03-29 19:11:27 -0700802gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000803{
804 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000805 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100806 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000807
808 if (!dev->irq_enabled)
809 return false;
810
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100811 /* It looks like we need to prevent the gt from suspending while waiting
812 * for an notifiy irq, otherwise irqs seem to get lost on at least the
813 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +0100814 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100815
Chris Wilson7338aef2012-04-24 21:48:47 +0100816 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000817 if (ring->irq_refcount++ == 0) {
Daniel Vetter6a848cc2012-04-11 22:12:46 +0200818 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200819 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
820 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
821 POSTING_READ(GTIMR);
Chris Wilson0f468322011-01-04 17:35:21 +0000822 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100823 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +0000824
825 return true;
826}
827
828static void
Ben Widawsky25c06302012-03-29 19:11:27 -0700829gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000830{
831 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000832 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100833 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000834
Chris Wilson7338aef2012-04-24 21:48:47 +0100835 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000836 if (--ring->irq_refcount == 0) {
Daniel Vetter6a848cc2012-04-11 22:12:46 +0200837 I915_WRITE_IMR(ring, ~0);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200838 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
839 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
840 POSTING_READ(GTIMR);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000841 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100842 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100843
Daniel Vetter99ffa162012-01-25 14:04:00 +0100844 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000845}
846
Zou Nan haid1b851f2010-05-21 09:08:57 +0800847static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200848i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800849{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100850 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +0100851
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100852 ret = intel_ring_begin(ring, 2);
853 if (ret)
854 return ret;
855
Chris Wilson78501ea2010-10-27 12:18:21 +0100856 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +0100857 MI_BATCH_BUFFER_START |
858 MI_BATCH_GTT |
Chris Wilson78501ea2010-10-27 12:18:21 +0100859 MI_BATCH_NON_SECURE_I965);
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000860 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +0100861 intel_ring_advance(ring);
862
Zou Nan haid1b851f2010-05-21 09:08:57 +0800863 return 0;
864}
865
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800866static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200867i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000868 u32 offset, u32 len)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700869{
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000870 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700871
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200872 ret = intel_ring_begin(ring, 4);
873 if (ret)
874 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700875
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200876 intel_ring_emit(ring, MI_BATCH_BUFFER);
877 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
878 intel_ring_emit(ring, offset + len - 8);
879 intel_ring_emit(ring, 0);
880 intel_ring_advance(ring);
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100881
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200882 return 0;
883}
884
885static int
886i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
887 u32 offset, u32 len)
888{
889 int ret;
890
891 ret = intel_ring_begin(ring, 2);
892 if (ret)
893 return ret;
894
Chris Wilson65f56872012-04-17 16:38:12 +0100895 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200896 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000897 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700898
Eric Anholt62fdfea2010-05-21 13:26:39 -0700899 return 0;
900}
901
Chris Wilson78501ea2010-10-27 12:18:21 +0100902static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700903{
Chris Wilson05394f32010-11-08 19:18:58 +0000904 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700905
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800906 obj = ring->status_page.obj;
907 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700908 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700909
Chris Wilson05394f32010-11-08 19:18:58 +0000910 kunmap(obj->pages[0]);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700911 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +0000912 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800913 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700914}
915
Chris Wilson78501ea2010-10-27 12:18:21 +0100916static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700917{
Chris Wilson78501ea2010-10-27 12:18:21 +0100918 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +0000919 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700920 int ret;
921
Eric Anholt62fdfea2010-05-21 13:26:39 -0700922 obj = i915_gem_alloc_object(dev, 4096);
923 if (obj == NULL) {
924 DRM_ERROR("Failed to allocate status page\n");
925 ret = -ENOMEM;
926 goto err;
927 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100928
929 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700930
Daniel Vetter75e9e912010-11-04 17:11:09 +0100931 ret = i915_gem_object_pin(obj, 4096, true);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700932 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700933 goto err_unref;
934 }
935
Chris Wilson05394f32010-11-08 19:18:58 +0000936 ring->status_page.gfx_addr = obj->gtt_offset;
937 ring->status_page.page_addr = kmap(obj->pages[0]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800938 if (ring->status_page.page_addr == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700939 goto err_unpin;
940 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800941 ring->status_page.obj = obj;
942 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700943
Chris Wilson78501ea2010-10-27 12:18:21 +0100944 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800945 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
946 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700947
948 return 0;
949
950err_unpin:
951 i915_gem_object_unpin(obj);
952err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +0000953 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700954err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800955 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700956}
957
Ben Widawskyc43b5632012-04-16 14:07:40 -0700958static int intel_init_ring_buffer(struct drm_device *dev,
959 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700960{
Chris Wilson05394f32010-11-08 19:18:58 +0000961 struct drm_i915_gem_object *obj;
Chris Wilsondd785e32010-08-07 11:01:34 +0100962 int ret;
963
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800964 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +0100965 INIT_LIST_HEAD(&ring->active_list);
966 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +0100967 INIT_LIST_HEAD(&ring->gpu_write_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +0200968 ring->size = 32 * PAGE_SIZE;
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000969
Chris Wilsonb259f672011-03-29 13:19:09 +0100970 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700971
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800972 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100973 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800974 if (ret)
975 return ret;
976 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700977
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800978 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700979 if (obj == NULL) {
980 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800981 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +0100982 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700983 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700984
Chris Wilson05394f32010-11-08 19:18:58 +0000985 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800986
Daniel Vetter75e9e912010-11-04 17:11:09 +0100987 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
Chris Wilsondd785e32010-08-07 11:01:34 +0100988 if (ret)
989 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700990
Chris Wilson3eef8912012-06-04 17:05:40 +0100991 ret = i915_gem_object_set_to_gtt_domain(obj, true);
992 if (ret)
993 goto err_unpin;
994
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200995 ring->virtual_start = ioremap_wc(dev->agp->base + obj->gtt_offset,
996 ring->size);
997 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700998 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800999 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001000 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001001 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001002
Chris Wilson78501ea2010-10-27 12:18:21 +01001003 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001004 if (ret)
1005 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001006
Chris Wilson55249ba2010-12-22 14:04:47 +00001007 /* Workaround an erratum on the i830 which causes a hang if
1008 * the TAIL pointer points to within the last 2 cachelines
1009 * of the buffer.
1010 */
1011 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001012 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001013 ring->effective_size -= 128;
1014
Chris Wilsonc584fe42010-10-29 18:15:52 +01001015 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001016
1017err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001018 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001019err_unpin:
1020 i915_gem_object_unpin(obj);
1021err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001022 drm_gem_object_unreference(&obj->base);
1023 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001024err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001025 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001026 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001027}
1028
Chris Wilson78501ea2010-10-27 12:18:21 +01001029void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001030{
Chris Wilson33626e62010-10-29 16:18:36 +01001031 struct drm_i915_private *dev_priv;
1032 int ret;
1033
Chris Wilson05394f32010-11-08 19:18:58 +00001034 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001035 return;
1036
Chris Wilson33626e62010-10-29 16:18:36 +01001037 /* Disable the ring buffer. The ring must be idle at this point */
1038 dev_priv = ring->dev->dev_private;
Ben Widawsky96f298a2011-03-19 18:14:27 -07001039 ret = intel_wait_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001040 if (ret)
1041 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1042 ring->name, ret);
1043
Chris Wilson33626e62010-10-29 16:18:36 +01001044 I915_WRITE_CTL(ring, 0);
1045
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001046 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001047
Chris Wilson05394f32010-11-08 19:18:58 +00001048 i915_gem_object_unpin(ring->obj);
1049 drm_gem_object_unreference(&ring->obj->base);
1050 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001051
Zou Nan hai8d192152010-11-02 16:31:01 +08001052 if (ring->cleanup)
1053 ring->cleanup(ring);
1054
Chris Wilson78501ea2010-10-27 12:18:21 +01001055 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001056}
1057
Chris Wilson78501ea2010-10-27 12:18:21 +01001058static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001059{
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001060 uint32_t __iomem *virt;
Chris Wilson55249ba2010-12-22 14:04:47 +00001061 int rem = ring->size - ring->tail;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001062
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001063 if (ring->space < rem) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001064 int ret = intel_wait_ring_buffer(ring, rem);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001065 if (ret)
1066 return ret;
1067 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001068
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001069 virt = ring->virtual_start + ring->tail;
1070 rem /= 4;
1071 while (rem--)
1072 iowrite32(MI_NOOP, virt++);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001073
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001074 ring->tail = 0;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001075 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001076
1077 return 0;
1078}
1079
Chris Wilsona71d8d92012-02-15 11:25:36 +00001080static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1081{
1082 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1083 bool was_interruptible;
1084 int ret;
1085
1086 /* XXX As we have not yet audited all the paths to check that
1087 * they are ready for ERESTARTSYS from intel_ring_begin, do not
1088 * allow us to be interruptible by a signal.
1089 */
1090 was_interruptible = dev_priv->mm.interruptible;
1091 dev_priv->mm.interruptible = false;
1092
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001093 ret = i915_wait_request(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001094
1095 dev_priv->mm.interruptible = was_interruptible;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001096 if (!ret)
1097 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001098
1099 return ret;
1100}
1101
1102static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1103{
1104 struct drm_i915_gem_request *request;
1105 u32 seqno = 0;
1106 int ret;
1107
1108 i915_gem_retire_requests_ring(ring);
1109
1110 if (ring->last_retired_head != -1) {
1111 ring->head = ring->last_retired_head;
1112 ring->last_retired_head = -1;
1113 ring->space = ring_space(ring);
1114 if (ring->space >= n)
1115 return 0;
1116 }
1117
1118 list_for_each_entry(request, &ring->request_list, list) {
1119 int space;
1120
1121 if (request->tail == -1)
1122 continue;
1123
1124 space = request->tail - (ring->tail + 8);
1125 if (space < 0)
1126 space += ring->size;
1127 if (space >= n) {
1128 seqno = request->seqno;
1129 break;
1130 }
1131
1132 /* Consume this request in case we need more space than
1133 * is available and so need to prevent a race between
1134 * updating last_retired_head and direct reads of
1135 * I915_RING_HEAD. It also provides a nice sanity check.
1136 */
1137 request->tail = -1;
1138 }
1139
1140 if (seqno == 0)
1141 return -ENOSPC;
1142
1143 ret = intel_ring_wait_seqno(ring, seqno);
1144 if (ret)
1145 return ret;
1146
1147 if (WARN_ON(ring->last_retired_head == -1))
1148 return -ENOSPC;
1149
1150 ring->head = ring->last_retired_head;
1151 ring->last_retired_head = -1;
1152 ring->space = ring_space(ring);
1153 if (WARN_ON(ring->space < n))
1154 return -ENOSPC;
1155
1156 return 0;
1157}
1158
Chris Wilson78501ea2010-10-27 12:18:21 +01001159int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001160{
Chris Wilson78501ea2010-10-27 12:18:21 +01001161 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001162 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001163 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001164 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001165
Chris Wilsona71d8d92012-02-15 11:25:36 +00001166 ret = intel_ring_wait_request(ring, n);
1167 if (ret != -ENOSPC)
1168 return ret;
1169
Chris Wilsondb53a302011-02-03 11:57:46 +00001170 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001171 /* With GEM the hangcheck timer should kick us out of the loop,
1172 * leaving it early runs the risk of corrupting GEM state (due
1173 * to running on almost untested codepaths). But on resume
1174 * timers don't work yet, so prevent a complete hang in that
1175 * case by choosing an insanely large timeout. */
1176 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001177
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001178 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001179 ring->head = I915_READ_HEAD(ring);
1180 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001181 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001182 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001183 return 0;
1184 }
1185
1186 if (dev->primary->master) {
1187 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1188 if (master_priv->sarea_priv)
1189 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1190 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001191
Chris Wilsone60a0b12010-10-13 10:09:14 +01001192 msleep(1);
Chris Wilsonf4e0b292010-10-29 21:06:16 +01001193 if (atomic_read(&dev_priv->mm.wedged))
1194 return -EAGAIN;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001195 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001196 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001197 return -EBUSY;
1198}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001199
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001200int intel_ring_begin(struct intel_ring_buffer *ring,
1201 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001202{
Chris Wilson21dd3732011-01-26 15:55:56 +00001203 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Zou Nan haibe26a102010-06-12 17:40:24 +08001204 int n = 4*num_dwords;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001205 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001206
Chris Wilson21dd3732011-01-26 15:55:56 +00001207 if (unlikely(atomic_read(&dev_priv->mm.wedged)))
1208 return -EIO;
1209
Chris Wilson55249ba2010-12-22 14:04:47 +00001210 if (unlikely(ring->tail + n > ring->effective_size)) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001211 ret = intel_wrap_ring_buffer(ring);
1212 if (unlikely(ret))
1213 return ret;
1214 }
Chris Wilson78501ea2010-10-27 12:18:21 +01001215
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001216 if (unlikely(ring->space < n)) {
1217 ret = intel_wait_ring_buffer(ring, n);
1218 if (unlikely(ret))
1219 return ret;
1220 }
Chris Wilsond97ed332010-08-04 15:18:13 +01001221
1222 ring->space -= n;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001223 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001224}
1225
Chris Wilson78501ea2010-10-27 12:18:21 +01001226void intel_ring_advance(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001227{
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001228 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1229
Chris Wilsond97ed332010-08-04 15:18:13 +01001230 ring->tail &= ring->size - 1;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001231 if (dev_priv->stop_rings & intel_ring_flag(ring))
1232 return;
Chris Wilson78501ea2010-10-27 12:18:21 +01001233 ring->write_tail(ring, ring->tail);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001234}
1235
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001236
Chris Wilson78501ea2010-10-27 12:18:21 +01001237static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +01001238 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001239{
Akshay Joshi0206e352011-08-16 15:34:10 -04001240 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001241
1242 /* Every tail move must follow the sequence below */
Akshay Joshi0206e352011-08-16 15:34:10 -04001243 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1244 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
1245 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
1246 I915_WRITE(GEN6_BSD_RNCID, 0x0);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001247
Akshay Joshi0206e352011-08-16 15:34:10 -04001248 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1249 GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
1250 50))
1251 DRM_ERROR("timed out waiting for IDLE Indicator\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001252
Akshay Joshi0206e352011-08-16 15:34:10 -04001253 I915_WRITE_TAIL(ring, value);
1254 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1255 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
1256 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001257}
1258
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001259static int gen6_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001260 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001261{
Chris Wilson71a77e02011-02-02 12:13:49 +00001262 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001263 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001264
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001265 ret = intel_ring_begin(ring, 4);
1266 if (ret)
1267 return ret;
1268
Chris Wilson71a77e02011-02-02 12:13:49 +00001269 cmd = MI_FLUSH_DW;
1270 if (invalidate & I915_GEM_GPU_DOMAINS)
1271 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
1272 intel_ring_emit(ring, cmd);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001273 intel_ring_emit(ring, 0);
1274 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001275 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001276 intel_ring_advance(ring);
1277 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001278}
1279
1280static int
Chris Wilson78501ea2010-10-27 12:18:21 +01001281gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001282 u32 offset, u32 len)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001283{
Akshay Joshi0206e352011-08-16 15:34:10 -04001284 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001285
Akshay Joshi0206e352011-08-16 15:34:10 -04001286 ret = intel_ring_begin(ring, 2);
1287 if (ret)
1288 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001289
Akshay Joshi0206e352011-08-16 15:34:10 -04001290 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
1291 /* bit0-7 is the length on GEN6+ */
1292 intel_ring_emit(ring, offset);
1293 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001294
Akshay Joshi0206e352011-08-16 15:34:10 -04001295 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001296}
1297
Chris Wilson549f7362010-10-19 11:19:32 +01001298/* Blitter support (SandyBridge+) */
1299
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001300static int blt_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001301 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001302{
Chris Wilson71a77e02011-02-02 12:13:49 +00001303 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001304 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001305
Daniel Vetter6a233c72011-12-14 13:57:07 +01001306 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001307 if (ret)
1308 return ret;
1309
Chris Wilson71a77e02011-02-02 12:13:49 +00001310 cmd = MI_FLUSH_DW;
1311 if (invalidate & I915_GEM_DOMAIN_RENDER)
1312 cmd |= MI_INVALIDATE_TLB;
1313 intel_ring_emit(ring, cmd);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001314 intel_ring_emit(ring, 0);
1315 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001316 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001317 intel_ring_advance(ring);
1318 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001319}
1320
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001321int intel_init_render_ring_buffer(struct drm_device *dev)
1322{
1323 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001324 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001325
Daniel Vetter59465b52012-04-11 22:12:48 +02001326 ring->name = "render ring";
1327 ring->id = RCS;
1328 ring->mmio_base = RENDER_RING_BASE;
1329
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001330 if (INTEL_INFO(dev)->gen >= 6) {
1331 ring->add_request = gen6_add_request;
Jesse Barnes8d315282011-10-16 10:23:31 +02001332 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001333 ring->irq_get = gen6_ring_get_irq;
1334 ring->irq_put = gen6_ring_put_irq;
Daniel Vetter6a848cc2012-04-11 22:12:46 +02001335 ring->irq_enable_mask = GT_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001336 ring->get_seqno = gen6_ring_get_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001337 ring->sync_to = gen6_ring_sync;
Daniel Vetter59465b52012-04-11 22:12:48 +02001338 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
1339 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
1340 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
1341 ring->signal_mbox[0] = GEN6_VRSYNC;
1342 ring->signal_mbox[1] = GEN6_BRSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001343 } else if (IS_GEN5(dev)) {
1344 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001345 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001346 ring->get_seqno = pc_render_get_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001347 ring->irq_get = gen5_ring_get_irq;
1348 ring->irq_put = gen5_ring_put_irq;
Daniel Vettere3670312012-04-11 22:12:53 +02001349 ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
Daniel Vetter59465b52012-04-11 22:12:48 +02001350 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001351 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001352 if (INTEL_INFO(dev)->gen < 4)
1353 ring->flush = gen2_render_ring_flush;
1354 else
1355 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001356 ring->get_seqno = ring_get_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001357 if (IS_GEN2(dev)) {
1358 ring->irq_get = i8xx_ring_get_irq;
1359 ring->irq_put = i8xx_ring_put_irq;
1360 } else {
1361 ring->irq_get = i9xx_ring_get_irq;
1362 ring->irq_put = i9xx_ring_put_irq;
1363 }
Daniel Vettere3670312012-04-11 22:12:53 +02001364 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001365 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001366 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001367 if (INTEL_INFO(dev)->gen >= 6)
1368 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1369 else if (INTEL_INFO(dev)->gen >= 4)
1370 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1371 else if (IS_I830(dev) || IS_845G(dev))
1372 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1373 else
1374 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001375 ring->init = init_render_ring;
1376 ring->cleanup = render_ring_cleanup;
1377
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001378
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001379 if (!I915_NEED_GFX_HWS(dev)) {
1380 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1381 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1382 }
1383
1384 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001385}
1386
Chris Wilsone8616b62011-01-20 09:57:11 +00001387int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1388{
1389 drm_i915_private_t *dev_priv = dev->dev_private;
1390 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1391
Daniel Vetter59465b52012-04-11 22:12:48 +02001392 ring->name = "render ring";
1393 ring->id = RCS;
1394 ring->mmio_base = RENDER_RING_BASE;
1395
Chris Wilsone8616b62011-01-20 09:57:11 +00001396 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001397 /* non-kms not supported on gen6+ */
1398 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001399 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001400
1401 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1402 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1403 * the special gen5 functions. */
1404 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001405 if (INTEL_INFO(dev)->gen < 4)
1406 ring->flush = gen2_render_ring_flush;
1407 else
1408 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001409 ring->get_seqno = ring_get_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001410 if (IS_GEN2(dev)) {
1411 ring->irq_get = i8xx_ring_get_irq;
1412 ring->irq_put = i8xx_ring_put_irq;
1413 } else {
1414 ring->irq_get = i9xx_ring_get_irq;
1415 ring->irq_put = i9xx_ring_put_irq;
1416 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001417 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001418 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001419 if (INTEL_INFO(dev)->gen >= 4)
1420 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1421 else if (IS_I830(dev) || IS_845G(dev))
1422 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1423 else
1424 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001425 ring->init = init_render_ring;
1426 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001427
Keith Packardf3234702011-07-22 10:44:39 -07001428 if (!I915_NEED_GFX_HWS(dev))
1429 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1430
Chris Wilsone8616b62011-01-20 09:57:11 +00001431 ring->dev = dev;
1432 INIT_LIST_HEAD(&ring->active_list);
1433 INIT_LIST_HEAD(&ring->request_list);
1434 INIT_LIST_HEAD(&ring->gpu_write_list);
1435
1436 ring->size = size;
1437 ring->effective_size = ring->size;
1438 if (IS_I830(ring->dev))
1439 ring->effective_size -= 128;
1440
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001441 ring->virtual_start = ioremap_wc(start, size);
1442 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00001443 DRM_ERROR("can not ioremap virtual address for"
1444 " ring buffer\n");
1445 return -ENOMEM;
1446 }
1447
Chris Wilsone8616b62011-01-20 09:57:11 +00001448 return 0;
1449}
1450
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001451int intel_init_bsd_ring_buffer(struct drm_device *dev)
1452{
1453 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001454 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001455
Daniel Vetter58fa3832012-04-11 22:12:49 +02001456 ring->name = "bsd ring";
1457 ring->id = VCS;
1458
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001459 ring->write_tail = ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001460 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1461 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001462 /* gen6 bsd needs a special wa for tail updates */
1463 if (IS_GEN6(dev))
1464 ring->write_tail = gen6_bsd_ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001465 ring->flush = gen6_ring_flush;
1466 ring->add_request = gen6_add_request;
1467 ring->get_seqno = gen6_ring_get_seqno;
1468 ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
1469 ring->irq_get = gen6_ring_get_irq;
1470 ring->irq_put = gen6_ring_put_irq;
1471 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001472 ring->sync_to = gen6_ring_sync;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001473 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
1474 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
1475 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
1476 ring->signal_mbox[0] = GEN6_RVSYNC;
1477 ring->signal_mbox[1] = GEN6_BVSYNC;
1478 } else {
1479 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001480 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001481 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001482 ring->get_seqno = ring_get_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001483 if (IS_GEN5(dev)) {
Daniel Vettere3670312012-04-11 22:12:53 +02001484 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001485 ring->irq_get = gen5_ring_get_irq;
1486 ring->irq_put = gen5_ring_put_irq;
1487 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02001488 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001489 ring->irq_get = i9xx_ring_get_irq;
1490 ring->irq_put = i9xx_ring_put_irq;
1491 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001492 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001493 }
1494 ring->init = init_ring_common;
1495
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001496
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001497 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001498}
Chris Wilson549f7362010-10-19 11:19:32 +01001499
1500int intel_init_blt_ring_buffer(struct drm_device *dev)
1501{
1502 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001503 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001504
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001505 ring->name = "blitter ring";
1506 ring->id = BCS;
1507
1508 ring->mmio_base = BLT_RING_BASE;
1509 ring->write_tail = ring_write_tail;
1510 ring->flush = blt_ring_flush;
1511 ring->add_request = gen6_add_request;
1512 ring->get_seqno = gen6_ring_get_seqno;
1513 ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
1514 ring->irq_get = gen6_ring_get_irq;
1515 ring->irq_put = gen6_ring_put_irq;
1516 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001517 ring->sync_to = gen6_ring_sync;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001518 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
1519 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
1520 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
1521 ring->signal_mbox[0] = GEN6_RBSYNC;
1522 ring->signal_mbox[1] = GEN6_VBSYNC;
1523 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01001524
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001525 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001526}