blob: af92d3e8671d8f2544c32de47656f9e2b18fb301 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
30#include <sound/core.h>
31#include <sound/pcm.h>
32#include <sound/pcm_params.h>
33#include <sound/initval.h>
34#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020035#include <sound/dmaengine_pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040036
37#include "davinci-pcm.h"
38#include "davinci-mcasp.h"
39
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030040#define MCASP_MAX_AFIFO_DEPTH 64
41
Peter Ujfalusi790bb942014-02-03 14:51:52 +020042struct davinci_mcasp_context {
43 u32 txfmtctl;
44 u32 rxfmtctl;
45 u32 txfmt;
46 u32 rxfmt;
47 u32 aclkxctl;
48 u32 aclkrctl;
49 u32 pdir;
50};
51
Peter Ujfalusi70091a32013-11-14 11:35:29 +020052struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020053 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020054 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020055 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020056 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020057 struct device *dev;
58
59 /* McASP specific data */
60 int tdm_slots;
61 u8 op_mode;
62 u8 num_serializer;
63 u8 *serial_dir;
64 u8 version;
65 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020066 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020067
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020068 int sysclk_freq;
69 bool bclk_master;
70
Peter Ujfalusi21400a72013-11-14 11:35:26 +020071 /* McASP FIFO related */
72 u8 txnumevt;
73 u8 rxnumevt;
74
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020075 bool dat_port;
76
Peter Ujfalusi21400a72013-11-14 11:35:26 +020077#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020078 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020079#endif
80};
81
Peter Ujfalusif68205a2013-11-14 11:35:36 +020082static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
83 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040084{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020085 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040086 __raw_writel(__raw_readl(reg) | val, reg);
87}
88
Peter Ujfalusif68205a2013-11-14 11:35:36 +020089static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
90 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040091{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020092 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040093 __raw_writel((__raw_readl(reg) & ~(val)), reg);
94}
95
Peter Ujfalusif68205a2013-11-14 11:35:36 +020096static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
97 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040098{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020099 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400100 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
101}
102
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200103static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
104 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400105{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200106 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400107}
108
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200109static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400110{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200111 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400112}
113
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200114static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400115{
116 int i = 0;
117
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200118 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400119
120 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
121 /* loop count is to avoid the lock-up */
122 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200123 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400124 break;
125 }
126
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200127 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400128 printk(KERN_ERR "GBLCTL write error\n");
129}
130
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200131static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
132{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200133 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
134 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200135
136 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
137}
138
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200139static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400140{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200141 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
142 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200143
144 /*
145 * When ASYNC == 0 the transmit and receive sections operate
146 * synchronously from the transmit clock and frame sync. We need to make
147 * sure that the TX signlas are enabled when starting reception.
148 */
149 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200150 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
151 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200152 }
153
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200154 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
155 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400156
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200157 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
158 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
159 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400160
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200161 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
162 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200163
164 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200165 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400166}
167
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200168static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400169{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400170 u8 offset = 0, i;
171 u32 cnt;
172
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200173 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
174 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
175 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
176 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400177
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200178 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
179 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
180 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200181 for (i = 0; i < mcasp->num_serializer; i++) {
182 if (mcasp->serial_dir[i] == TX_MODE) {
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400183 offset = i;
184 break;
185 }
186 }
187
188 /* wait for TX ready */
189 cnt = 0;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200190 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400191 TXSTATE) && (cnt < 100000))
192 cnt++;
193
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200194 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400195}
196
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200197static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400198{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200199 u32 reg;
200
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200201 mcasp->streams++;
202
Chaithrika U S539d3d82009-09-23 10:12:08 -0400203 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200204 if (mcasp->txnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200205 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200206 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
207 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530208 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200209 mcasp_start_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400210 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200211 if (mcasp->rxnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200212 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200213 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
214 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530215 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200216 mcasp_start_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400217 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400218}
219
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200220static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400221{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200222 /*
223 * In synchronous mode stop the TX clocks if no other stream is
224 * running
225 */
226 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200227 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200228
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200229 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
230 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400231}
232
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200233static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400234{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200235 u32 val = 0;
236
237 /*
238 * In synchronous mode keep TX clocks running if the capture stream is
239 * still running.
240 */
241 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
242 val = TXHCLKRST | TXCLKRST | TXFSRST;
243
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200244 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
245 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400246}
247
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200248static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400249{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200250 u32 reg;
251
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200252 mcasp->streams--;
253
Chaithrika U S539d3d82009-09-23 10:12:08 -0400254 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200255 if (mcasp->txnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200256 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200257 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530258 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200259 mcasp_stop_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400260 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200261 if (mcasp->rxnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200262 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200263 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530264 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200265 mcasp_stop_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400266 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400267}
268
269static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
270 unsigned int fmt)
271{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200272 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200273 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300274 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300275 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300276 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400277
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200278 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200279 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300280 case SND_SOC_DAIFMT_DSP_A:
281 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
282 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300283 /* 1st data bit occur one ACLK cycle after the frame sync */
284 data_delay = 1;
285 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200286 case SND_SOC_DAIFMT_DSP_B:
287 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200288 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
289 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300290 /* No delay after FS */
291 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200292 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300293 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200294 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200295 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
296 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300297 /* 1st data bit occur one ACLK cycle after the frame sync */
298 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300299 /* FS need to be inverted */
300 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200301 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300302 case SND_SOC_DAIFMT_LEFT_J:
303 /* configure a full-word SYNC pulse (LRCLK) */
304 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
305 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
306 /* No delay after FS */
307 data_delay = 0;
308 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300309 default:
310 ret = -EINVAL;
311 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200312 }
313
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300314 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
315 FSXDLY(3));
316 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
317 FSRDLY(3));
318
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400319 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
320 case SND_SOC_DAIFMT_CBS_CFS:
321 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200322 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
323 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400324
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200325 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
326 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400327
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200328 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
329 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200330 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400331 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400332 case SND_SOC_DAIFMT_CBM_CFS:
333 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200334 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
335 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400336
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200337 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
338 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400339
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200340 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
341 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200342 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400343 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400344 case SND_SOC_DAIFMT_CBM_CFM:
345 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200346 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
347 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400348
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200349 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
350 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400351
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200352 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
353 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200354 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400355 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400356 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200357 ret = -EINVAL;
358 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400359 }
360
361 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
362 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200363 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300364 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300365 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400366 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400367 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200368 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300369 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300370 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400371 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400372 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200373 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300374 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300375 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400376 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400377 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200378 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200379 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300380 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400381 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400382 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200383 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300384 goto out;
385 }
386
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300387 if (inv_fs)
388 fs_pol_rising = !fs_pol_rising;
389
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300390 if (fs_pol_rising) {
391 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
392 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
393 } else {
394 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
395 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400396 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200397out:
398 pm_runtime_put_sync(mcasp->dev);
399 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400400}
401
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200402static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
403{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200404 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200405
406 switch (div_id) {
407 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200408 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200409 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200410 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200411 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
412 break;
413
414 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200415 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200416 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200417 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200418 ACLKRDIV(div - 1), ACLKRDIV_MASK);
419 break;
420
Daniel Mack1b3bc062012-12-05 18:20:38 +0100421 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200422 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100423 break;
424
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200425 default:
426 return -EINVAL;
427 }
428
429 return 0;
430}
431
Daniel Mack5b66aa22012-10-04 15:08:41 +0200432static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
433 unsigned int freq, int dir)
434{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200435 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200436
437 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200438 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
439 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
440 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200441 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200442 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
443 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
444 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200445 }
446
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200447 mcasp->sysclk_freq = freq;
448
Daniel Mack5b66aa22012-10-04 15:08:41 +0200449 return 0;
450}
451
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200452static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100453 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400454{
Daniel Mackba764b32012-12-05 18:20:37 +0100455 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200456 u32 tx_rotate = (word_length / 4) & 0x7;
457 u32 rx_rotate = (32 - word_length) / 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100458 u32 mask = (1ULL << word_length) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400459
Daniel Mack1b3bc062012-12-05 18:20:38 +0100460 /*
461 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
462 * callback, take it into account here. That allows us to for example
463 * send 32 bits per channel to the codec, while only 16 of them carry
464 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200465 * The clock ratio is given for a full period of data (for I2S format
466 * both left and right channels), so it has to be divided by number of
467 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100468 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200469 if (mcasp->bclk_lrclk_ratio)
470 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100471
Daniel Mackba764b32012-12-05 18:20:37 +0100472 /* mapping of the XSSZ bit-field as described in the datasheet */
473 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400474
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200475 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200476 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
477 RXSSZ(0x0F));
478 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
479 TXSSZ(0x0F));
480 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
481 TXROT(7));
482 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
483 RXROT(7));
484 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200485 }
486
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200487 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400488
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400489 return 0;
490}
491
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200492static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300493 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400494{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300495 struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
496 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400497 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400498 u8 tx_ser = 0;
499 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200500 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100501 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300502 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200503 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400504 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300505 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200506 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400507
508 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200509 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400510
511 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200512 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
513 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400514 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200515 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
516 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400517 }
518
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200519 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200520 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
521 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200522 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100523 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200524 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400525 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200526 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100527 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200528 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400529 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100530 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200531 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
532 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400533 }
534 }
535
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300536 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
537 active_serializers = tx_ser;
538 numevt = mcasp->txnumevt;
539 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
540 } else {
541 active_serializers = rx_ser;
542 numevt = mcasp->rxnumevt;
543 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
544 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100545
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300546 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200547 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300548 "enabled in mcasp (%d)\n", channels,
549 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100550 return -EINVAL;
551 }
552
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300553 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300554 if (!numevt) {
555 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300556 if (active_serializers > 1) {
557 /*
558 * If more than one serializers are in use we have one
559 * DMA request to provide data for all serializers.
560 * For example if three serializers are enabled the DMA
561 * need to transfer three words per DMA request.
562 */
563 dma_params->fifo_level = active_serializers;
564 dma_data->maxburst = active_serializers;
565 } else {
566 dma_params->fifo_level = 0;
567 dma_data->maxburst = 0;
568 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300569 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300570 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400571
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300572 if (period_words % active_serializers) {
573 dev_err(mcasp->dev, "Invalid combination of period words and "
574 "active serializers: %d, %d\n", period_words,
575 active_serializers);
576 return -EINVAL;
577 }
578
579 /*
580 * Calculate the optimal AFIFO depth for platform side:
581 * The number of words for numevt need to be in steps of active
582 * serializers.
583 */
584 n = numevt % active_serializers;
585 if (n)
586 numevt += (active_serializers - n);
587 while (period_words % numevt && numevt > 0)
588 numevt -= active_serializers;
589 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300590 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400591
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300592 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
593 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100594
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300595 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300596 if (numevt == 1)
597 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300598 dma_params->fifo_level = numevt;
599 dma_data->maxburst = numevt;
600
Michal Bachraty2952b272013-02-28 16:07:08 +0100601 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400602}
603
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200604static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400605{
606 int i, active_slots;
607 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200608 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400609
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200610 if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
611 dev_err(mcasp->dev, "tdm slot %d not supported\n",
612 mcasp->tdm_slots);
613 return -EINVAL;
614 }
615
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200616 active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400617 for (i = 0; i < active_slots; i++)
618 mask |= (1 << i);
619
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200620 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400621
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200622 if (!mcasp->dat_port)
623 busel = TXSEL;
624
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200625 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
626 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
627 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
628 FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400629
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200630 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
631 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
632 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
633 FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400634
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200635 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400636}
637
638/* S/PDIF */
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200639static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400640{
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400641 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
642 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200643 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400644
645 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200646 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400647
648 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200649 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400650
651 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200652 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400653
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200654 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400655
656 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200657 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400658
659 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200660 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200661
662 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400663}
664
665static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
666 struct snd_pcm_hw_params *params,
667 struct snd_soc_dai *cpu_dai)
668{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200669 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400670 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200671 &mcasp->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400672 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200673 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300674 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200675 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200676
677 /* If mcasp is BCLK master we need to set BCLK divider */
678 if (mcasp->bclk_master) {
679 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
680 if (mcasp->sysclk_freq % bclk_freq != 0) {
Peter Ujfalusif5b02b42014-04-01 15:55:08 +0300681 dev_err(mcasp->dev, "Can't produce required BCLK\n");
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200682 return -EINVAL;
683 }
684 davinci_mcasp_set_clkdiv(
685 cpu_dai, 1, mcasp->sysclk_freq / bclk_freq);
686 }
687
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300688 ret = mcasp_common_hw_param(mcasp, substream->stream,
689 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200690 if (ret)
691 return ret;
692
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200693 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200694 ret = mcasp_dit_hw_param(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400695 else
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200696 ret = mcasp_i2s_hw_param(mcasp, substream->stream);
697
698 if (ret)
699 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400700
701 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400702 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400703 case SNDRV_PCM_FORMAT_S8:
704 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100705 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400706 break;
707
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400708 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400709 case SNDRV_PCM_FORMAT_S16_LE:
710 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100711 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400712 break;
713
Daniel Mack21eb24d2012-10-09 09:35:16 +0200714 case SNDRV_PCM_FORMAT_U24_3LE:
715 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200716 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100717 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200718 break;
719
Daniel Mack6b7fa012012-10-09 11:56:40 +0200720 case SNDRV_PCM_FORMAT_U24_LE:
721 case SNDRV_PCM_FORMAT_S24_LE:
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400722 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400723 case SNDRV_PCM_FORMAT_S32_LE:
724 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100725 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400726 break;
727
728 default:
729 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
730 return -EINVAL;
731 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400732
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300733 if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400734 dma_params->acnt = 4;
735 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400736 dma_params->acnt = dma_params->data_type;
737
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200738 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400739
740 return 0;
741}
742
743static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
744 int cmd, struct snd_soc_dai *cpu_dai)
745{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200746 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400747 int ret = 0;
748
749 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400750 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530751 case SNDRV_PCM_TRIGGER_START:
752 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200753 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400754 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400755 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530756 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400757 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200758 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400759 break;
760
761 default:
762 ret = -EINVAL;
763 }
764
765 return ret;
766}
767
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100768static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400769 .trigger = davinci_mcasp_trigger,
770 .hw_params = davinci_mcasp_hw_params,
771 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200772 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200773 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400774};
775
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300776static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
777{
778 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
779
780 if (mcasp->version == MCASP_VERSION_4) {
781 /* Using dmaengine PCM */
782 dai->playback_dma_data =
783 &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
784 dai->capture_dma_data =
785 &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
786 } else {
787 /* Using davinci-pcm */
788 dai->playback_dma_data = mcasp->dma_params;
789 dai->capture_dma_data = mcasp->dma_params;
790 }
791
792 return 0;
793}
794
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200795#ifdef CONFIG_PM_SLEEP
796static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
797{
798 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200799 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200800
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200801 context->txfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG);
802 context->rxfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
803 context->txfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMT_REG);
804 context->rxfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMT_REG);
805 context->aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
806 context->aclkrctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG);
807 context->pdir = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200808
809 return 0;
810}
811
812static int davinci_mcasp_resume(struct snd_soc_dai *dai)
813{
814 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200815 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200816
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200817 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, context->txfmtctl);
818 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG, context->rxfmtctl);
819 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMT_REG, context->txfmt);
820 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMT_REG, context->rxfmt);
821 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, context->aclkxctl);
822 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, context->aclkrctl);
823 mcasp_set_reg(mcasp, DAVINCI_MCASP_PDIR_REG, context->pdir);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200824
825 return 0;
826}
827#else
828#define davinci_mcasp_suspend NULL
829#define davinci_mcasp_resume NULL
830#endif
831
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200832#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
833
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400834#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
835 SNDRV_PCM_FMTBIT_U8 | \
836 SNDRV_PCM_FMTBIT_S16_LE | \
837 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200838 SNDRV_PCM_FMTBIT_S24_LE | \
839 SNDRV_PCM_FMTBIT_U24_LE | \
840 SNDRV_PCM_FMTBIT_S24_3LE | \
841 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400842 SNDRV_PCM_FMTBIT_S32_LE | \
843 SNDRV_PCM_FMTBIT_U32_LE)
844
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000845static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400846 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000847 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300848 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200849 .suspend = davinci_mcasp_suspend,
850 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400851 .playback = {
852 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100853 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400854 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400855 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400856 },
857 .capture = {
858 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100859 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400860 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400861 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400862 },
863 .ops = &davinci_mcasp_dai_ops,
864
865 },
866 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +0200867 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300868 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400869 .playback = {
870 .channels_min = 1,
871 .channels_max = 384,
872 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400873 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400874 },
875 .ops = &davinci_mcasp_dai_ops,
876 },
877
878};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400879
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -0700880static const struct snd_soc_component_driver davinci_mcasp_component = {
881 .name = "davinci-mcasp",
882};
883
Jyri Sarha256ba182013-10-18 18:37:42 +0300884/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200885static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300886 .tx_dma_offset = 0x400,
887 .rx_dma_offset = 0x400,
888 .asp_chan_q = EVENTQ_0,
889 .version = MCASP_VERSION_1,
890};
891
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200892static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300893 .tx_dma_offset = 0x2000,
894 .rx_dma_offset = 0x2000,
895 .asp_chan_q = EVENTQ_0,
896 .version = MCASP_VERSION_2,
897};
898
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200899static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300900 .tx_dma_offset = 0,
901 .rx_dma_offset = 0,
902 .asp_chan_q = EVENTQ_0,
903 .version = MCASP_VERSION_3,
904};
905
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200906static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200907 .tx_dma_offset = 0x200,
908 .rx_dma_offset = 0x284,
909 .asp_chan_q = EVENTQ_0,
910 .version = MCASP_VERSION_4,
911};
912
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530913static const struct of_device_id mcasp_dt_ids[] = {
914 {
915 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300916 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530917 },
918 {
919 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300920 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530921 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530922 {
Jyri Sarha3af9e032013-10-18 18:37:44 +0300923 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +0200924 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530925 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200926 {
927 .compatible = "ti,dra7-mcasp-audio",
928 .data = &dra7_mcasp_pdata,
929 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530930 { /* sentinel */ }
931};
932MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
933
Peter Ujfalusiae726e92013-11-14 11:35:35 +0200934static int mcasp_reparent_fck(struct platform_device *pdev)
935{
936 struct device_node *node = pdev->dev.of_node;
937 struct clk *gfclk, *parent_clk;
938 const char *parent_name;
939 int ret;
940
941 if (!node)
942 return 0;
943
944 parent_name = of_get_property(node, "fck_parent", NULL);
945 if (!parent_name)
946 return 0;
947
948 gfclk = clk_get(&pdev->dev, "fck");
949 if (IS_ERR(gfclk)) {
950 dev_err(&pdev->dev, "failed to get fck\n");
951 return PTR_ERR(gfclk);
952 }
953
954 parent_clk = clk_get(NULL, parent_name);
955 if (IS_ERR(parent_clk)) {
956 dev_err(&pdev->dev, "failed to get parent clock\n");
957 ret = PTR_ERR(parent_clk);
958 goto err1;
959 }
960
961 ret = clk_set_parent(gfclk, parent_clk);
962 if (ret) {
963 dev_err(&pdev->dev, "failed to reparent fck\n");
964 goto err2;
965 }
966
967err2:
968 clk_put(parent_clk);
969err1:
970 clk_put(gfclk);
971 return ret;
972}
973
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200974static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530975 struct platform_device *pdev)
976{
977 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200978 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530979 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +0530980 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +0300981 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530982
983 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530984 u32 val;
985 int i, ret = 0;
986
987 if (pdev->dev.platform_data) {
988 pdata = pdev->dev.platform_data;
989 return pdata;
990 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200991 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530992 } else {
993 /* control shouldn't reach here. something is wrong */
994 ret = -EINVAL;
995 goto nodata;
996 }
997
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530998 ret = of_property_read_u32(np, "op-mode", &val);
999 if (ret >= 0)
1000 pdata->op_mode = val;
1001
1002 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001003 if (ret >= 0) {
1004 if (val < 2 || val > 32) {
1005 dev_err(&pdev->dev,
1006 "tdm-slots must be in rage [2-32]\n");
1007 ret = -EINVAL;
1008 goto nodata;
1009 }
1010
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301011 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001012 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301013
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301014 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1015 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301016 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001017 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1018 (sizeof(*of_serial_dir) * val),
1019 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301020 if (!of_serial_dir) {
1021 ret = -ENOMEM;
1022 goto nodata;
1023 }
1024
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001025 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301026 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1027
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001028 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301029 pdata->serial_dir = of_serial_dir;
1030 }
1031
Jyri Sarha4023fe62013-10-18 18:37:43 +03001032 ret = of_property_match_string(np, "dma-names", "tx");
1033 if (ret < 0)
1034 goto nodata;
1035
1036 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1037 &dma_spec);
1038 if (ret < 0)
1039 goto nodata;
1040
1041 pdata->tx_dma_channel = dma_spec.args[0];
1042
1043 ret = of_property_match_string(np, "dma-names", "rx");
1044 if (ret < 0)
1045 goto nodata;
1046
1047 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1048 &dma_spec);
1049 if (ret < 0)
1050 goto nodata;
1051
1052 pdata->rx_dma_channel = dma_spec.args[0];
1053
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301054 ret = of_property_read_u32(np, "tx-num-evt", &val);
1055 if (ret >= 0)
1056 pdata->txnumevt = val;
1057
1058 ret = of_property_read_u32(np, "rx-num-evt", &val);
1059 if (ret >= 0)
1060 pdata->rxnumevt = val;
1061
1062 ret = of_property_read_u32(np, "sram-size-playback", &val);
1063 if (ret >= 0)
1064 pdata->sram_size_playback = val;
1065
1066 ret = of_property_read_u32(np, "sram-size-capture", &val);
1067 if (ret >= 0)
1068 pdata->sram_size_capture = val;
1069
1070 return pdata;
1071
1072nodata:
1073 if (ret < 0) {
1074 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1075 ret);
1076 pdata = NULL;
1077 }
1078 return pdata;
1079}
1080
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001081static int davinci_mcasp_probe(struct platform_device *pdev)
1082{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001083 struct davinci_pcm_dma_params *dma_params;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001084 struct snd_dmaengine_dai_dma_data *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +03001085 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001086 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001087 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +01001088 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001089
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301090 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1091 dev_err(&pdev->dev, "No platform data supplied\n");
1092 return -EINVAL;
1093 }
1094
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001095 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001096 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001097 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001098 return -ENOMEM;
1099
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301100 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1101 if (!pdata) {
1102 dev_err(&pdev->dev, "no platform data\n");
1103 return -EINVAL;
1104 }
1105
Jyri Sarha256ba182013-10-18 18:37:42 +03001106 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001107 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001108 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001109 "\"mpu\" mem resource not found, using index 0\n");
1110 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1111 if (!mem) {
1112 dev_err(&pdev->dev, "no mem resource?\n");
1113 return -ENODEV;
1114 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001115 }
1116
Julia Lawall96d31e22011-12-29 17:51:21 +01001117 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301118 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001119 if (!ioarea) {
1120 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001121 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001122 }
1123
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301124 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001125
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301126 ret = pm_runtime_get_sync(&pdev->dev);
1127 if (IS_ERR_VALUE(ret)) {
1128 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1129 return ret;
1130 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001131
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001132 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1133 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301134 dev_err(&pdev->dev, "ioremap failed\n");
1135 ret = -ENOMEM;
1136 goto err_release_clk;
1137 }
1138
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001139 mcasp->op_mode = pdata->op_mode;
1140 mcasp->tdm_slots = pdata->tdm_slots;
1141 mcasp->num_serializer = pdata->num_serializer;
1142 mcasp->serial_dir = pdata->serial_dir;
1143 mcasp->version = pdata->version;
1144 mcasp->txnumevt = pdata->txnumevt;
1145 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001146
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001147 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001148
Jyri Sarha256ba182013-10-18 18:37:42 +03001149 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001150 if (dat)
1151 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001152
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001153 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001154 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001155 dma_params->asp_chan_q = pdata->asp_chan_q;
1156 dma_params->ram_chan_q = pdata->ram_chan_q;
1157 dma_params->sram_pool = pdata->sram_pool;
1158 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001159 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001160 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001161 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001162 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001163
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001164 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001165 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001166
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001167 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001168 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001169 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001170 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001171 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001172
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001173 /* dmaengine filter data for DT and non-DT boot */
1174 if (pdev->dev.of_node)
1175 dma_data->filter_data = "tx";
1176 else
1177 dma_data->filter_data = &dma_params->channel;
1178
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001179 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001180 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001181 dma_params->asp_chan_q = pdata->asp_chan_q;
1182 dma_params->ram_chan_q = pdata->ram_chan_q;
1183 dma_params->sram_pool = pdata->sram_pool;
1184 dma_params->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001185 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001186 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001187 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001188 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001189
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001190 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001191 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001192
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001193 if (mcasp->version < MCASP_VERSION_3) {
1194 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001195 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001196 mcasp->dat_port = true;
1197 } else {
1198 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1199 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001200
1201 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001202 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001203 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001204 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001205 dma_params->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001206
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001207 /* dmaengine filter data for DT and non-DT boot */
1208 if (pdev->dev.of_node)
1209 dma_data->filter_data = "rx";
1210 else
1211 dma_data->filter_data = &dma_params->channel;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001212
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001213 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001214
1215 mcasp_reparent_fck(pdev);
1216
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001217 ret = snd_soc_register_component(&pdev->dev, &davinci_mcasp_component,
1218 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001219
1220 if (ret != 0)
Julia Lawall96d31e22011-12-29 17:51:21 +01001221 goto err_release_clk;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301222
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001223 if (mcasp->version != MCASP_VERSION_4) {
1224 ret = davinci_soc_platform_register(&pdev->dev);
1225 if (ret) {
1226 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1227 goto err_unregister_component;
1228 }
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301229 }
1230
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001231 return 0;
1232
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001233err_unregister_component:
1234 snd_soc_unregister_component(&pdev->dev);
Vaibhav Bediaeef6d7b2011-02-09 18:39:53 +05301235err_release_clk:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301236 pm_runtime_put_sync(&pdev->dev);
1237 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001238 return ret;
1239}
1240
1241static int davinci_mcasp_remove(struct platform_device *pdev)
1242{
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001243 struct davinci_mcasp *mcasp = dev_get_drvdata(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001244
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001245 snd_soc_unregister_component(&pdev->dev);
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001246 if (mcasp->version != MCASP_VERSION_4)
1247 davinci_soc_platform_unregister(&pdev->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301248
1249 pm_runtime_put_sync(&pdev->dev);
1250 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001251
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001252 return 0;
1253}
1254
1255static struct platform_driver davinci_mcasp_driver = {
1256 .probe = davinci_mcasp_probe,
1257 .remove = davinci_mcasp_remove,
1258 .driver = {
1259 .name = "davinci-mcasp",
1260 .owner = THIS_MODULE,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301261 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001262 },
1263};
1264
Axel Linf9b8a512011-11-25 10:09:27 +08001265module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001266
1267MODULE_AUTHOR("Steve Chen");
1268MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1269MODULE_LICENSE("GPL");