blob: c03ecbffc50bb4e40123979c56aa0e352a355cf8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Murali Karicheride335bb42015-03-03 12:52:13 -05009#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060010#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/slab.h>
12#include <linux/module.h>
13#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080014#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060015#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090016#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
19#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Stephen Hemminger0b950f02014-01-10 17:14:48 -070021static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070022 .name = "PCI busn",
23 .start = 0,
24 .end = 255,
25 .flags = IORESOURCE_BUS,
26};
27
Linus Torvalds1da177e2005-04-16 15:20:36 -070028/* Ugh. Need to stop exporting this to modules. */
29LIST_HEAD(pci_root_buses);
30EXPORT_SYMBOL(pci_root_buses);
31
Yinghai Lu5cc62c22012-05-17 18:51:11 -070032static LIST_HEAD(pci_domain_busn_res_list);
33
34struct pci_domain_busn_res {
35 struct list_head list;
36 struct resource res;
37 int domain_nr;
38};
39
40static struct resource *get_pci_domain_busn_res(int domain_nr)
41{
42 struct pci_domain_busn_res *r;
43
44 list_for_each_entry(r, &pci_domain_busn_res_list, list)
45 if (r->domain_nr == domain_nr)
46 return &r->res;
47
48 r = kzalloc(sizeof(*r), GFP_KERNEL);
49 if (!r)
50 return NULL;
51
52 r->domain_nr = domain_nr;
53 r->res.start = 0;
54 r->res.end = 0xff;
55 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
56
57 list_add_tail(&r->list, &pci_domain_busn_res_list);
58
59 return &r->res;
60}
61
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080062static int find_anything(struct device *dev, void *data)
63{
64 return 1;
65}
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070067/*
68 * Some device drivers need know if pci is initiated.
69 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080070 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070071 */
72int no_pci_devices(void)
73{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080074 struct device *dev;
75 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070076
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080077 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
78 no_devices = (dev == NULL);
79 put_device(dev);
80 return no_devices;
81}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070082EXPORT_SYMBOL(no_pci_devices);
83
Linus Torvalds1da177e2005-04-16 15:20:36 -070084/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 * PCI Bus Class
86 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070088{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040089 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
Markus Elfringff0387c2014-11-10 21:02:17 -070091 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070092 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100093 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 kfree(pci_bus);
95}
96
97static struct class pcibus_class = {
98 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040099 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700100 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101};
102
103static int __init pcibus_class_init(void)
104{
105 return class_register(&pcibus_class);
106}
107postcore_initcall(pcibus_class_init);
108
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400109static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800110{
111 u64 size = mask & maxbase; /* Find the significant bits */
112 if (!size)
113 return 0;
114
115 /* Get the lowest of them to find the decode size, and
116 from that the extent. */
117 size = (size & ~(size-1)) - 1;
118
119 /* base == maxbase can be valid only if the BAR has
120 already been programmed with all 1s. */
121 if (base == maxbase && ((base | size) & mask) != mask)
122 return 0;
123
124 return size;
125}
126
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600127static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800128{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600129 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600130 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600131
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400132 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600133 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
134 flags |= IORESOURCE_IO;
135 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400136 }
137
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600138 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
139 flags |= IORESOURCE_MEM;
140 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
141 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400142
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600143 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
144 switch (mem_type) {
145 case PCI_BASE_ADDRESS_MEM_TYPE_32:
146 break;
147 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600148 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600149 break;
150 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600151 flags |= IORESOURCE_MEM_64;
152 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600153 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600154 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600155 break;
156 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600157 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400158}
159
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100160#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
161
Yu Zhao0b400c72008-11-22 02:40:40 +0800162/**
163 * pci_read_base - read a PCI BAR
164 * @dev: the PCI device
165 * @type: type of the BAR
166 * @res: resource buffer to be filled in
167 * @pos: BAR position in the config space
168 *
169 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400170 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800171int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400172 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400173{
174 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600175 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700176 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800177 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400178
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200179 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400180
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600181 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700182 if (!dev->mmio_always_on) {
183 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100184 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
185 pci_write_config_word(dev, PCI_COMMAND,
186 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
187 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700188 }
189
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400190 res->name = pci_name(dev);
191
192 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200193 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400194 pci_read_config_dword(dev, pos, &sz);
195 pci_write_config_dword(dev, pos, l);
196
197 /*
198 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600199 * If the BAR isn't implemented, all bits must be 0. If it's a
200 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
201 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400202 */
Myron Stowef795d862014-10-30 11:54:43 -0600203 if (sz == 0xffffffff)
204 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400205
206 /*
207 * I don't know how l can have all bits set. Copied from old code.
208 * Maybe it fixes a bug on some ancient platform.
209 */
210 if (l == 0xffffffff)
211 l = 0;
212
213 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600214 res->flags = decode_bar(dev, l);
215 res->flags |= IORESOURCE_SIZEALIGN;
216 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600217 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
218 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
219 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400220 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600221 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
222 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
223 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400224 }
225 } else {
226 res->flags |= (l & IORESOURCE_ROM_ENABLE);
Myron Stowef795d862014-10-30 11:54:43 -0600227 l64 = l & PCI_ROM_ADDRESS_MASK;
228 sz64 = sz & PCI_ROM_ADDRESS_MASK;
229 mask64 = (u32)PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400230 }
231
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600232 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400233 pci_read_config_dword(dev, pos + 4, &l);
234 pci_write_config_dword(dev, pos + 4, ~0);
235 pci_read_config_dword(dev, pos + 4, &sz);
236 pci_write_config_dword(dev, pos + 4, l);
237
238 l64 |= ((u64)l << 32);
239 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600240 mask64 |= ((u64)~0 << 32);
241 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400242
Myron Stowef795d862014-10-30 11:54:43 -0600243 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
244 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400245
Myron Stowef795d862014-10-30 11:54:43 -0600246 if (!sz64)
247 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248
Myron Stowef795d862014-10-30 11:54:43 -0600249 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600250 if (!sz64) {
251 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
252 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600253 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600254 }
Myron Stowef795d862014-10-30 11:54:43 -0600255
256 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700257 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
258 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600259 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
260 res->start = 0;
261 res->end = 0;
Myron Stowef795d862014-10-30 11:54:43 -0600262 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
263 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600264 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600265 }
266
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700267 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600268 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700269 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600270 res->start = 0;
271 res->end = sz64;
Myron Stowef795d862014-10-30 11:54:43 -0600272 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
273 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600274 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400275 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400276 }
277
Myron Stowef795d862014-10-30 11:54:43 -0600278 region.start = l64;
279 region.end = l64 + sz64;
280
Yinghai Lufc279852013-12-09 22:54:40 -0800281 pcibios_bus_to_resource(dev->bus, res, &region);
282 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800283
284 /*
285 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
286 * the corresponding resource address (the physical address used by
287 * the CPU. Converting that resource address back to a bus address
288 * should yield the original BAR value:
289 *
290 * resource_to_bus(bus_to_resource(A)) == A
291 *
292 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
293 * be claimed by the device.
294 */
295 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800296 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800297 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600298 res->end = region.end - region.start;
Myron Stowef795d862014-10-30 11:54:43 -0600299 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
300 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800301 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800302
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600303 goto out;
304
305
306fail:
307 res->flags = 0;
308out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600309 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800310 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600311
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600312 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800313}
314
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
316{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400317 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400319 for (pos = 0; pos < howmany; pos++) {
320 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400322 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400324
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400326 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400328 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
329 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
330 IORESOURCE_SIZEALIGN;
331 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 }
333}
334
Bill Pemberton15856ad2012-11-21 15:35:00 -0500335static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336{
337 struct pci_dev *dev = child->self;
338 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600339 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700340 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600341 struct resource *res;
342
343 io_mask = PCI_IO_RANGE_MASK;
344 io_granularity = 0x1000;
345 if (dev->io_window_1k) {
346 /* Support 1K I/O space granularity */
347 io_mask = PCI_IO_1K_RANGE_MASK;
348 io_granularity = 0x400;
349 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 res = child->resource[0];
352 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
353 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600354 base = (io_base_lo & io_mask) << 8;
355 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
357 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
358 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
361 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600362 base |= ((unsigned long) io_base_hi << 16);
363 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 }
365
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600366 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700368 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600369 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800370 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600371 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700373}
374
Bill Pemberton15856ad2012-11-21 15:35:00 -0500375static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700376{
377 struct pci_dev *dev = child->self;
378 u16 mem_base_lo, mem_limit_lo;
379 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700380 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700381 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
383 res = child->resource[1];
384 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
385 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600386 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
387 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600388 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700390 region.start = base;
391 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800392 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600393 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700395}
396
Bill Pemberton15856ad2012-11-21 15:35:00 -0500397static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700398{
399 struct pci_dev *dev = child->self;
400 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700401 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700402 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700403 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700404 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
406 res = child->resource[2];
407 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
408 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700409 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
410 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
412 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
413 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600414
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
416 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
417
418 /*
419 * Some bridges set the base > limit by default, and some
420 * (broken) BIOSes do not initialize them. If we find
421 * this, just assume they are not being used.
422 */
423 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700424 base64 |= (u64) mem_base_hi << 32;
425 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 }
427 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700428
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700429 base = (pci_bus_addr_t) base64;
430 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700431
432 if (base != base64) {
433 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
434 (unsigned long long) base64);
435 return;
436 }
437
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600438 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700439 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
440 IORESOURCE_MEM | IORESOURCE_PREFETCH;
441 if (res->flags & PCI_PREF_RANGE_TYPE_64)
442 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700443 region.start = base;
444 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800445 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600446 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 }
448}
449
Bill Pemberton15856ad2012-11-21 15:35:00 -0500450void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700451{
452 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700453 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700454 int i;
455
456 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
457 return;
458
Yinghai Lub918c622012-05-17 18:51:11 -0700459 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
460 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700461 dev->transparent ? " (subtractive decode)" : "");
462
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700463 pci_bus_remove_resources(child);
464 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
465 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
466
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700467 pci_read_bridge_io(child);
468 pci_read_bridge_mmio(child);
469 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700470
471 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700472 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600473 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700474 pci_bus_add_resource(child, res,
475 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700476 dev_printk(KERN_DEBUG, &dev->dev,
477 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700478 res);
479 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700480 }
481 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700482}
483
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100484static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485{
486 struct pci_bus *b;
487
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100488 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600489 if (!b)
490 return NULL;
491
492 INIT_LIST_HEAD(&b->node);
493 INIT_LIST_HEAD(&b->children);
494 INIT_LIST_HEAD(&b->devices);
495 INIT_LIST_HEAD(&b->slots);
496 INIT_LIST_HEAD(&b->resources);
497 b->max_bus_speed = PCI_SPEED_UNKNOWN;
498 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100499#ifdef CONFIG_PCI_DOMAINS_GENERIC
500 if (parent)
501 b->domain_nr = parent->domain_nr;
502#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 return b;
504}
505
Jiang Liu70efde22013-06-07 16:16:51 -0600506static void pci_release_host_bridge_dev(struct device *dev)
507{
508 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
509
510 if (bridge->release_fn)
511 bridge->release_fn(bridge);
512
513 pci_free_resource_list(&bridge->windows);
514
515 kfree(bridge);
516}
517
Yinghai Lu7b543662012-04-02 18:31:53 -0700518static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
519{
520 struct pci_host_bridge *bridge;
521
522 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600523 if (!bridge)
524 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700525
Bjorn Helgaas05013482013-06-05 14:22:11 -0600526 INIT_LIST_HEAD(&bridge->windows);
527 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700528 return bridge;
529}
530
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700531static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500532 PCI_SPEED_UNKNOWN, /* 0 */
533 PCI_SPEED_66MHz_PCIX, /* 1 */
534 PCI_SPEED_100MHz_PCIX, /* 2 */
535 PCI_SPEED_133MHz_PCIX, /* 3 */
536 PCI_SPEED_UNKNOWN, /* 4 */
537 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
538 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
539 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
540 PCI_SPEED_UNKNOWN, /* 8 */
541 PCI_SPEED_66MHz_PCIX_266, /* 9 */
542 PCI_SPEED_100MHz_PCIX_266, /* A */
543 PCI_SPEED_133MHz_PCIX_266, /* B */
544 PCI_SPEED_UNKNOWN, /* C */
545 PCI_SPEED_66MHz_PCIX_533, /* D */
546 PCI_SPEED_100MHz_PCIX_533, /* E */
547 PCI_SPEED_133MHz_PCIX_533 /* F */
548};
549
Jacob Keller343e51a2013-07-31 06:53:16 +0000550const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500551 PCI_SPEED_UNKNOWN, /* 0 */
552 PCIE_SPEED_2_5GT, /* 1 */
553 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500554 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500555 PCI_SPEED_UNKNOWN, /* 4 */
556 PCI_SPEED_UNKNOWN, /* 5 */
557 PCI_SPEED_UNKNOWN, /* 6 */
558 PCI_SPEED_UNKNOWN, /* 7 */
559 PCI_SPEED_UNKNOWN, /* 8 */
560 PCI_SPEED_UNKNOWN, /* 9 */
561 PCI_SPEED_UNKNOWN, /* A */
562 PCI_SPEED_UNKNOWN, /* B */
563 PCI_SPEED_UNKNOWN, /* C */
564 PCI_SPEED_UNKNOWN, /* D */
565 PCI_SPEED_UNKNOWN, /* E */
566 PCI_SPEED_UNKNOWN /* F */
567};
568
569void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
570{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700571 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500572}
573EXPORT_SYMBOL_GPL(pcie_update_link_speed);
574
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500575static unsigned char agp_speeds[] = {
576 AGP_UNKNOWN,
577 AGP_1X,
578 AGP_2X,
579 AGP_4X,
580 AGP_8X
581};
582
583static enum pci_bus_speed agp_speed(int agp3, int agpstat)
584{
585 int index = 0;
586
587 if (agpstat & 4)
588 index = 3;
589 else if (agpstat & 2)
590 index = 2;
591 else if (agpstat & 1)
592 index = 1;
593 else
594 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700595
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500596 if (agp3) {
597 index += 2;
598 if (index == 5)
599 index = 0;
600 }
601
602 out:
603 return agp_speeds[index];
604}
605
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500606static void pci_set_bus_speed(struct pci_bus *bus)
607{
608 struct pci_dev *bridge = bus->self;
609 int pos;
610
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500611 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
612 if (!pos)
613 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
614 if (pos) {
615 u32 agpstat, agpcmd;
616
617 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
618 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
619
620 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
621 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
622 }
623
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500624 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
625 if (pos) {
626 u16 status;
627 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500628
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700629 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
630 &status);
631
632 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500633 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700634 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500635 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700636 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400637 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500638 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400639 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500641 } else {
642 max = PCI_SPEED_66MHz_PCIX;
643 }
644
645 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700646 bus->cur_bus_speed = pcix_bus_speed[
647 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500648
649 return;
650 }
651
Yijing Wangfdfe1512013-09-05 15:55:29 +0800652 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500653 u32 linkcap;
654 u16 linksta;
655
Jiang Liu59875ae2012-07-24 17:20:06 +0800656 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700657 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500658
Jiang Liu59875ae2012-07-24 17:20:06 +0800659 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500660 pcie_update_link_speed(bus, linksta);
661 }
662}
663
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100664static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
665{
666 /*
667 * Any firmware interface that can resolve the msi_domain
668 * should be called from here.
669 */
670
671 return NULL;
672}
673
674static void pci_set_bus_msi_domain(struct pci_bus *bus)
675{
676 struct irq_domain *d;
677
678 /*
679 * Either bus is the root, and we must obtain it from the
680 * firmware, or we inherit it from the bridge device.
681 */
682 if (pci_is_root_bus(bus))
683 d = pci_host_bridge_msi_domain(bus);
684 else
685 d = dev_get_msi_domain(&bus->self->dev);
686
687 dev_set_msi_domain(&bus->dev, d);
688}
689
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700690static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
691 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692{
693 struct pci_bus *child;
694 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800695 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696
697 /*
698 * Allocate a new bus, and inherit stuff from the parent..
699 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100700 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 if (!child)
702 return NULL;
703
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 child->parent = parent;
705 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200706 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200708 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400710 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800711 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400712 */
713 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100714 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
716 /*
717 * Set up the primary, secondary and subordinate
718 * bus numbers.
719 */
Yinghai Lub918c622012-05-17 18:51:11 -0700720 child->number = child->busn_res.start = busnr;
721 child->primary = parent->busn_res.start;
722 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723
Yinghai Lu4f535092013-01-21 13:20:52 -0800724 if (!bridge) {
725 child->dev.parent = parent->bridge;
726 goto add_dev;
727 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800728
729 child->self = bridge;
730 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800731 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000732 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500733 pci_set_bus_speed(child);
734
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800736 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
738 child->resource[i]->name = child->name;
739 }
740 bridge->subordinate = child;
741
Yinghai Lu4f535092013-01-21 13:20:52 -0800742add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100743 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -0800744 ret = device_register(&child->dev);
745 WARN_ON(ret < 0);
746
Jiang Liu10a95742013-04-12 05:44:20 +0000747 pcibios_add_bus(child);
748
Yinghai Lu4f535092013-01-21 13:20:52 -0800749 /* Create legacy_io and legacy_mem files for this bus */
750 pci_create_legacy_files(child);
751
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 return child;
753}
754
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400755struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
756 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757{
758 struct pci_bus *child;
759
760 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700761 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800762 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800764 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700765 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 return child;
767}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600768EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
Rajat Jainf3dbd802014-09-02 16:26:00 -0700770static void pci_enable_crs(struct pci_dev *pdev)
771{
772 u16 root_cap = 0;
773
774 /* Enable CRS Software Visibility if supported */
775 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
776 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
777 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
778 PCI_EXP_RTCTL_CRSSVE);
779}
780
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781/*
782 * If it's a bridge, configure it and scan the bus behind it.
783 * For CardBus bridges, we don't scan behind as the devices will
784 * be handled by the bridge driver itself.
785 *
786 * We need to process bridges in two passes -- first we scan those
787 * already configured by the BIOS and after we are done with all of
788 * them, we proceed to assigning numbers to the remaining buses in
789 * order to avoid overlaps between old and new bus numbers.
790 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500791int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792{
793 struct pci_bus *child;
794 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100795 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600797 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100798 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799
800 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600801 primary = buses & 0xFF;
802 secondary = (buses >> 8) & 0xFF;
803 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600805 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
806 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100808 if (!primary && (primary != bus->number) && secondary && subordinate) {
809 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
810 primary = bus->number;
811 }
812
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100813 /* Check if setup is sensible at all */
814 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700815 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600816 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700817 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
818 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100819 broken = 1;
820 }
821
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700823 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
825 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
826 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
827
Rajat Jainf3dbd802014-09-02 16:26:00 -0700828 pci_enable_crs(dev);
829
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600830 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
831 !is_cardbus && !broken) {
832 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 /*
834 * Bus already configured by firmware, process it in the first
835 * pass and just note the configuration.
836 */
837 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000838 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839
840 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100841 * The bus might already exist for two reasons: Either we are
842 * rescanning the bus or the bus is reachable through more than
843 * one bridge. The second case can happen with the i450NX
844 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600846 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600847 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600848 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600849 if (!child)
850 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600851 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700852 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600853 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 }
855
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100857 if (cmax > subordinate)
858 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
859 subordinate, cmax);
860 /* subordinate should equal child->busn_res.end */
861 if (subordinate > max)
862 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 } else {
864 /*
865 * We need to assign a number to this bus which we always
866 * do in the second pass.
867 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700868 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100869 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700870 /* Temporarily disable forwarding of the
871 configuration cycles on all bridges in
872 this bus segment to avoid possible
873 conflicts in the second pass between two
874 bridges programmed with overlapping
875 bus ranges. */
876 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
877 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000878 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700879 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880
881 /* Clear errors */
882 pci_write_config_word(dev, PCI_STATUS, 0xffff);
883
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600884 /* Prevent assigning a bus number that already exists.
885 * This can happen when a bridge is hot-plugged, so in
886 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800887 child = pci_find_bus(pci_domain_nr(bus), max+1);
888 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100889 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800890 if (!child)
891 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600892 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800893 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100894 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 buses = (buses & 0xff000000)
896 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700897 | ((unsigned int)(child->busn_res.start) << 8)
898 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899
900 /*
901 * yenta.c forces a secondary latency timer of 176.
902 * Copy that behaviour here.
903 */
904 if (is_cardbus) {
905 buses &= ~0xff000000;
906 buses |= CARDBUS_LATENCY_TIMER << 24;
907 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100908
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 /*
910 * We need to blast all three values with a single write.
911 */
912 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
913
914 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700915 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 max = pci_scan_child_bus(child);
917 } else {
918 /*
919 * For CardBus bridges, we leave 4 bus numbers
920 * as cards with a PCI-to-PCI bridge can be
921 * inserted later.
922 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400923 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100924 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700925 if (pci_find_bus(pci_domain_nr(bus),
926 max+i+1))
927 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100928 while (parent->parent) {
929 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700930 (parent->busn_res.end > max) &&
931 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100932 j = 1;
933 }
934 parent = parent->parent;
935 }
936 if (j) {
937 /*
938 * Often, there are two cardbus bridges
939 * -- try to leave one valid bus number
940 * for each one.
941 */
942 i /= 2;
943 break;
944 }
945 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700946 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 }
948 /*
949 * Set the subordinate bus number to its real value.
950 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700951 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
953 }
954
Gary Hadecb3576f2008-02-08 14:00:52 -0800955 sprintf(child->name,
956 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
957 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200959 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100960 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700961 if ((child->busn_res.end > bus->busn_res.end) ||
962 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100963 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700964 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400965 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700966 &child->busn_res,
967 (bus->number > child->busn_res.end &&
968 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800969 "wholly" : "partially",
970 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700971 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700972 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100973 }
974 bus = bus->parent;
975 }
976
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000977out:
978 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
979
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 return max;
981}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600982EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983
984/*
985 * Read interrupt line and base address registers.
986 * The architecture-dependent code can tweak these, of course.
987 */
988static void pci_read_irq(struct pci_dev *dev)
989{
990 unsigned char irq;
991
992 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800993 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 if (irq)
995 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
996 dev->irq = irq;
997}
998
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000999void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001000{
1001 int pos;
1002 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001003 int type;
1004 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001005
1006 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1007 if (!pos)
1008 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001009 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001010 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001011 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001012 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1013 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001014
1015 /*
1016 * A Root Port is always the upstream end of a Link. No PCIe
1017 * component has two Links. Two Links are connected by a Switch
1018 * that has a Port on each Link and internal logic to connect the
1019 * two Ports.
1020 */
1021 type = pci_pcie_type(pdev);
1022 if (type == PCI_EXP_TYPE_ROOT_PORT)
1023 pdev->has_secondary_link = 1;
1024 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1025 type == PCI_EXP_TYPE_DOWNSTREAM) {
1026 parent = pci_upstream_bridge(pdev);
1027 if (!parent->has_secondary_link)
1028 pdev->has_secondary_link = 1;
1029 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001030}
1031
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001032void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001033{
Eric W. Biederman28760482009-09-09 14:09:24 -07001034 u32 reg32;
1035
Jiang Liu59875ae2012-07-24 17:20:06 +08001036 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001037 if (reg32 & PCI_EXP_SLTCAP_HPC)
1038 pdev->is_hotplug_bridge = 1;
1039}
1040
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001041/**
Alex Williamson78916b02014-05-05 14:20:51 -06001042 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1043 * @dev: PCI device
1044 *
1045 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1046 * when forwarding a type1 configuration request the bridge must check that
1047 * the extended register address field is zero. The bridge is not permitted
1048 * to forward the transactions and must handle it as an Unsupported Request.
1049 * Some bridges do not follow this rule and simply drop the extended register
1050 * bits, resulting in the standard config space being aliased, every 256
1051 * bytes across the entire configuration space. Test for this condition by
1052 * comparing the first dword of each potential alias to the vendor/device ID.
1053 * Known offenders:
1054 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1055 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1056 */
1057static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1058{
1059#ifdef CONFIG_PCI_QUIRKS
1060 int pos;
1061 u32 header, tmp;
1062
1063 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1064
1065 for (pos = PCI_CFG_SPACE_SIZE;
1066 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1067 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1068 || header != tmp)
1069 return false;
1070 }
1071
1072 return true;
1073#else
1074 return false;
1075#endif
1076}
1077
1078/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001079 * pci_cfg_space_size - get the configuration space size of the PCI device.
1080 * @dev: PCI device
1081 *
1082 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1083 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1084 * access it. Maybe we don't have a way to generate extended config space
1085 * accesses, or the device is behind a reverse Express bridge. So we try
1086 * reading the dword at 0x100 which must either be 0 or a valid extended
1087 * capability header.
1088 */
1089static int pci_cfg_space_size_ext(struct pci_dev *dev)
1090{
1091 u32 status;
1092 int pos = PCI_CFG_SPACE_SIZE;
1093
1094 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1095 goto fail;
Alex Williamson78916b02014-05-05 14:20:51 -06001096 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001097 goto fail;
1098
1099 return PCI_CFG_SPACE_EXP_SIZE;
1100
1101 fail:
1102 return PCI_CFG_SPACE_SIZE;
1103}
1104
1105int pci_cfg_space_size(struct pci_dev *dev)
1106{
1107 int pos;
1108 u32 status;
1109 u16 class;
1110
1111 class = dev->class >> 8;
1112 if (class == PCI_CLASS_BRIDGE_HOST)
1113 return pci_cfg_space_size_ext(dev);
1114
1115 if (!pci_is_pcie(dev)) {
1116 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1117 if (!pos)
1118 goto fail;
1119
1120 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1121 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1122 goto fail;
1123 }
1124
1125 return pci_cfg_space_size_ext(dev);
1126
1127 fail:
1128 return PCI_CFG_SPACE_SIZE;
1129}
1130
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001131#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001132
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001133static void pci_msi_setup_pci_dev(struct pci_dev *dev)
1134{
1135 /*
1136 * Disable the MSI hardware to avoid screaming interrupts
1137 * during boot. This is the power on reset default so
1138 * usually this should be a noop.
1139 */
1140 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1141 if (dev->msi_cap)
1142 pci_msi_set_enable(dev, 0);
1143
1144 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1145 if (dev->msix_cap)
1146 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1147}
1148
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149/**
1150 * pci_setup_device - fill in class and map information of a device
1151 * @dev: the device structure to fill
1152 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001153 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1155 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001156 * Returns 0 on success and negative if unknown type of device (not normal,
1157 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001159int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160{
1161 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001162 u8 hdr_type;
1163 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -05001164 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001165 struct pci_bus_region region;
1166 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001167
1168 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1169 return -EIO;
1170
1171 dev->sysdata = dev->bus->sysdata;
1172 dev->dev.parent = dev->bus->bridge;
1173 dev->dev.bus = &pci_bus_type;
1174 dev->hdr_type = hdr_type & 0x7f;
1175 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001176 dev->error_state = pci_channel_io_normal;
1177 set_pcie_port_type(dev);
1178
1179 list_for_each_entry(slot, &dev->bus->slots, list)
1180 if (PCI_SLOT(dev->devfn) == slot->number)
1181 dev->slot = slot;
1182
1183 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1184 set this higher, assuming the system even supports it. */
1185 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001187 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1188 dev->bus->number, PCI_SLOT(dev->devfn),
1189 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190
1191 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001192 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001193 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001195 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1196 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197
Yu Zhao853346e2009-03-21 22:05:11 +08001198 /* need to have dev->class ready */
1199 dev->cfg_size = pci_cfg_space_size(dev);
1200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001202 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001204 pci_msi_setup_pci_dev(dev);
1205
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 /* Early fixups, before probing the BARs */
1207 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001208 /* device class may be changed after fixup */
1209 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210
1211 switch (dev->hdr_type) { /* header type */
1212 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1213 if (class == PCI_CLASS_BRIDGE_PCI)
1214 goto bad;
1215 pci_read_irq(dev);
1216 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1217 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1218 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001219
1220 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001221 * Do the ugly legacy mode stuff here rather than broken chip
1222 * quirk code. Legacy mode ATA controllers have fixed
1223 * addresses. These are not always echoed in BAR0-3, and
1224 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001225 */
1226 if (class == PCI_CLASS_STORAGE_IDE) {
1227 u8 progif;
1228 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1229 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001230 region.start = 0x1F0;
1231 region.end = 0x1F7;
1232 res = &dev->resource[0];
1233 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001234 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001235 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1236 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001237 region.start = 0x3F6;
1238 region.end = 0x3F6;
1239 res = &dev->resource[1];
1240 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001241 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001242 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1243 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001244 }
1245 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001246 region.start = 0x170;
1247 region.end = 0x177;
1248 res = &dev->resource[2];
1249 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001250 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001251 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1252 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001253 region.start = 0x376;
1254 region.end = 0x376;
1255 res = &dev->resource[3];
1256 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001257 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001258 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1259 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001260 }
1261 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 break;
1263
1264 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1265 if (class != PCI_CLASS_BRIDGE_PCI)
1266 goto bad;
1267 /* The PCI-to-PCI bridge spec requires that subtractive
1268 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001269 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001270 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 dev->transparent = ((dev->class & 0xff) == 1);
1272 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001273 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001274 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1275 if (pos) {
1276 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1277 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1278 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 break;
1280
1281 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1282 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1283 goto bad;
1284 pci_read_irq(dev);
1285 pci_read_bases(dev, 1, 0);
1286 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1287 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1288 break;
1289
1290 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001291 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1292 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001293 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294
1295 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001296 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1297 dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 dev->class = PCI_CLASS_NOT_DEFINED;
1299 }
1300
1301 /* We found a fine healthy device, go go go... */
1302 return 0;
1303}
1304
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001305static struct hpp_type0 pci_default_type0 = {
1306 .revision = 1,
1307 .cache_line_size = 8,
1308 .latency_timer = 0x40,
1309 .enable_serr = 0,
1310 .enable_perr = 0,
1311};
1312
1313static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1314{
1315 u16 pci_cmd, pci_bctl;
1316
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001317 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001318 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001319
1320 if (hpp->revision > 1) {
1321 dev_warn(&dev->dev,
1322 "PCI settings rev %d not supported; using defaults\n",
1323 hpp->revision);
1324 hpp = &pci_default_type0;
1325 }
1326
1327 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1328 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1329 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1330 if (hpp->enable_serr)
1331 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001332 if (hpp->enable_perr)
1333 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001334 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1335
1336 /* Program bridge control value */
1337 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1338 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1339 hpp->latency_timer);
1340 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1341 if (hpp->enable_serr)
1342 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001343 if (hpp->enable_perr)
1344 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001345 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1346 }
1347}
1348
1349static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1350{
1351 if (hpp)
1352 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1353}
1354
1355static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1356{
1357 int pos;
1358 u32 reg32;
1359
1360 if (!hpp)
1361 return;
1362
1363 if (hpp->revision > 1) {
1364 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1365 hpp->revision);
1366 return;
1367 }
1368
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001369 /*
1370 * Don't allow _HPX to change MPS or MRRS settings. We manage
1371 * those to make sure they're consistent with the rest of the
1372 * platform.
1373 */
1374 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1375 PCI_EXP_DEVCTL_READRQ;
1376 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1377 PCI_EXP_DEVCTL_READRQ);
1378
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001379 /* Initialize Device Control Register */
1380 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1381 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1382
1383 /* Initialize Link Control Register */
Yinghai Lu7a1562d2014-11-11 12:09:46 -08001384 if (pcie_cap_has_lnkctl(dev))
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001385 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1386 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1387
1388 /* Find Advanced Error Reporting Enhanced Capability */
1389 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1390 if (!pos)
1391 return;
1392
1393 /* Initialize Uncorrectable Error Mask Register */
1394 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1395 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1396 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1397
1398 /* Initialize Uncorrectable Error Severity Register */
1399 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1400 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1401 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1402
1403 /* Initialize Correctable Error Mask Register */
1404 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1405 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1406 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1407
1408 /* Initialize Advanced Error Capabilities and Control Register */
1409 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1410 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1411 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1412
1413 /*
1414 * FIXME: The following two registers are not supported yet.
1415 *
1416 * o Secondary Uncorrectable Error Severity Register
1417 * o Secondary Uncorrectable Error Mask Register
1418 */
1419}
1420
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001421static void pci_configure_device(struct pci_dev *dev)
1422{
1423 struct hotplug_params hpp;
1424 int ret;
1425
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001426 memset(&hpp, 0, sizeof(hpp));
1427 ret = pci_get_hp_params(dev, &hpp);
1428 if (ret)
1429 return;
1430
1431 program_hpp_type2(dev, hpp.t2);
1432 program_hpp_type1(dev, hpp.t1);
1433 program_hpp_type0(dev, hpp.t0);
1434}
1435
Zhao, Yu201de562008-10-13 19:49:55 +08001436static void pci_release_capabilities(struct pci_dev *dev)
1437{
1438 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001439 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001440 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001441}
1442
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443/**
1444 * pci_release_dev - free a pci device structure when all users of it are finished.
1445 * @dev: device that's been disconnected
1446 *
1447 * Will be called only by the device core when all users of this pci device are
1448 * done.
1449 */
1450static void pci_release_dev(struct device *dev)
1451{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001452 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001454 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001455 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001456 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001457 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001458 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001459 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 kfree(pci_dev);
1461}
1462
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001463struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001464{
1465 struct pci_dev *dev;
1466
1467 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1468 if (!dev)
1469 return NULL;
1470
Michael Ellerman65891212007-04-05 17:19:08 +10001471 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001472 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001473 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001474
1475 return dev;
1476}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001477EXPORT_SYMBOL(pci_alloc_dev);
1478
Yinghai Luefdc87d2012-01-27 10:55:10 -08001479bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001480 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001481{
1482 int delay = 1;
1483
1484 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1485 return false;
1486
1487 /* some broken boards return 0 or ~0 if a slot is empty: */
1488 if (*l == 0xffffffff || *l == 0x00000000 ||
1489 *l == 0x0000ffff || *l == 0xffff0000)
1490 return false;
1491
Rajat Jain89665a62014-09-08 14:19:49 -07001492 /*
1493 * Configuration Request Retry Status. Some root ports return the
1494 * actual device ID instead of the synthetic ID (0xFFFF) required
1495 * by the PCIe spec. Ignore the device ID and only check for
1496 * (vendor id == 1).
1497 */
1498 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001499 if (!crs_timeout)
1500 return false;
1501
1502 msleep(delay);
1503 delay *= 2;
1504 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1505 return false;
1506 /* Card hasn't responded in 60 seconds? Must be stuck. */
1507 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001508 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1509 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1510 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001511 return false;
1512 }
1513 }
1514
1515 return true;
1516}
1517EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1518
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519/*
1520 * Read the config data for a PCI device, sanity-check it
1521 * and fill in the dev structure...
1522 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001523static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524{
1525 struct pci_dev *dev;
1526 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527
Yinghai Luefdc87d2012-01-27 10:55:10 -08001528 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529 return NULL;
1530
Gu Zheng8b1fce02013-05-25 21:48:31 +08001531 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 if (!dev)
1533 return NULL;
1534
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 dev->vendor = l & 0xffff;
1537 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001539 pci_set_of_node(dev);
1540
Yu Zhao480b93b2009-03-20 11:25:14 +08001541 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001542 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 kfree(dev);
1544 return NULL;
1545 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001546
1547 return dev;
1548}
1549
Zhao, Yu201de562008-10-13 19:49:55 +08001550static void pci_init_capabilities(struct pci_dev *dev)
1551{
1552 /* MSI/MSI-X list */
1553 pci_msi_init_pci_dev(dev);
1554
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001555 /* Buffers for saving PCIe and PCI-X capabilities */
1556 pci_allocate_cap_save_buffers(dev);
1557
Zhao, Yu201de562008-10-13 19:49:55 +08001558 /* Power Management */
1559 pci_pm_init(dev);
1560
1561 /* Vital Product Data */
1562 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001563
1564 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001565 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001566
1567 /* Single Root I/O Virtualization */
1568 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001569
1570 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001571 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001572}
1573
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001574static void pci_set_msi_domain(struct pci_dev *dev)
1575{
1576 /*
1577 * If no domain has been set through the pcibios_add_device
1578 * callback, inherit the default from the bus device.
1579 */
1580 if (!dev_get_msi_domain(&dev->dev))
1581 dev_set_msi_domain(&dev->dev,
1582 dev_get_msi_domain(&dev->bus->dev));
1583}
1584
Sam Ravnborg96bde062007-03-26 21:53:30 -08001585void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001586{
Yinghai Lu4f535092013-01-21 13:20:52 -08001587 int ret;
1588
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001589 pci_configure_device(dev);
1590
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 device_initialize(&dev->dev);
1592 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593
Yinghai Lu7629d192013-01-21 13:20:44 -08001594 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001596 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597 dev->dev.coherent_dma_mask = 0xffffffffull;
Murali Karicheride335bb42015-03-03 12:52:13 -05001598 of_pci_dma_configure(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001600 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001601 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001602
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 /* Fix up broken headers */
1604 pci_fixup_device(pci_fixup_header, dev);
1605
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001606 /* moved out from quirk header fixup code */
1607 pci_reassigndev_resource_alignment(dev);
1608
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001609 /* Clear the state_saved flag. */
1610 dev->state_saved = false;
1611
Zhao, Yu201de562008-10-13 19:49:55 +08001612 /* Initialize various capabilities */
1613 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001614
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 /*
1616 * Add the device to our list of discovered devices
1617 * and the bus list for fixup functions, etc.
1618 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001619 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001621 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001622
Yinghai Lu4f535092013-01-21 13:20:52 -08001623 ret = pcibios_add_device(dev);
1624 WARN_ON(ret < 0);
1625
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001626 /* Setup MSI irq domain */
1627 pci_set_msi_domain(dev);
1628
Yinghai Lu4f535092013-01-21 13:20:52 -08001629 /* Notifier could use PCI capabilities */
1630 dev->match_driver = false;
1631 ret = device_add(&dev->dev);
1632 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001633}
1634
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001635struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001636{
1637 struct pci_dev *dev;
1638
Trent Piepho90bdb312009-03-20 14:56:00 -06001639 dev = pci_get_slot(bus, devfn);
1640 if (dev) {
1641 pci_dev_put(dev);
1642 return dev;
1643 }
1644
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001645 dev = pci_scan_device(bus, devfn);
1646 if (!dev)
1647 return NULL;
1648
1649 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650
1651 return dev;
1652}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001653EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001655static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001656{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001657 int pos;
1658 u16 cap = 0;
1659 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001660
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001661 if (pci_ari_enabled(bus)) {
1662 if (!dev)
1663 return 0;
1664 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1665 if (!pos)
1666 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001667
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001668 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1669 next_fn = PCI_ARI_CAP_NFN(cap);
1670 if (next_fn <= fn)
1671 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001672
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001673 return next_fn;
1674 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001675
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001676 /* dev may be NULL for non-contiguous multifunction devices */
1677 if (!dev || dev->multifunction)
1678 return (fn + 1) % 8;
1679
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001680 return 0;
1681}
1682
1683static int only_one_child(struct pci_bus *bus)
1684{
1685 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001686
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001687 if (!parent || !pci_is_pcie(parent))
1688 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001689 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001690 return 1;
Yijing Wang777e61e2015-05-21 15:05:04 +08001691 if (parent->has_secondary_link &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001692 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001693 return 1;
1694 return 0;
1695}
1696
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697/**
1698 * pci_scan_slot - scan a PCI slot on a bus for devices.
1699 * @bus: PCI bus to scan
1700 * @devfn: slot number to scan (must have zero function.)
1701 *
1702 * Scan a PCI slot on the specified PCI bus for devices, adding
1703 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001704 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001705 *
1706 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001708int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001710 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001711 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001712
1713 if (only_one_child(bus) && (devfn > 0))
1714 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001716 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001717 if (!dev)
1718 return 0;
1719 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001720 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001722 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001723 dev = pci_scan_single_device(bus, devfn + fn);
1724 if (dev) {
1725 if (!dev->is_added)
1726 nr++;
1727 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728 }
1729 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001730
Shaohua Li149e1632008-07-23 10:32:31 +08001731 /* only one slot has pcie device */
1732 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001733 pcie_aspm_init_link_state(bus->self);
1734
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 return nr;
1736}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001737EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738
Jon Masonb03e7492011-07-20 15:20:54 -05001739static int pcie_find_smpss(struct pci_dev *dev, void *data)
1740{
1741 u8 *smpss = data;
1742
1743 if (!pci_is_pcie(dev))
1744 return 0;
1745
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001746 /*
1747 * We don't have a way to change MPS settings on devices that have
1748 * drivers attached. A hot-added device might support only the minimum
1749 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1750 * where devices may be hot-added, we limit the fabric MPS to 128 so
1751 * hot-added devices will work correctly.
1752 *
1753 * However, if we hot-add a device to a slot directly below a Root
1754 * Port, it's impossible for there to be other existing devices below
1755 * the port. We don't limit the MPS in this case because we can
1756 * reconfigure MPS on both the Root Port and the hot-added device,
1757 * and there are no other devices involved.
1758 *
1759 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001760 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001761 if (dev->is_hotplug_bridge &&
1762 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001763 *smpss = 0;
1764
1765 if (*smpss > dev->pcie_mpss)
1766 *smpss = dev->pcie_mpss;
1767
1768 return 0;
1769}
1770
1771static void pcie_write_mps(struct pci_dev *dev, int mps)
1772{
Jon Mason62f392e2011-10-14 14:56:14 -05001773 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001774
1775 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001776 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001777
Yijing Wang62f87c02012-07-24 17:20:03 +08001778 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1779 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001780 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001781 * downstream communication will never be larger than
1782 * the MRRS. So, the MPS only needs to be configured
1783 * for the upstream communication. This being the case,
1784 * walk from the top down and set the MPS of the child
1785 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001786 *
1787 * Configure the device MPS with the smaller of the
1788 * device MPSS or the bridge MPS (which is assumed to be
1789 * properly configured at this point to the largest
1790 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001791 */
Jon Mason62f392e2011-10-14 14:56:14 -05001792 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001793 }
1794
1795 rc = pcie_set_mps(dev, mps);
1796 if (rc)
1797 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1798}
1799
Jon Mason62f392e2011-10-14 14:56:14 -05001800static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001801{
Jon Mason62f392e2011-10-14 14:56:14 -05001802 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001803
Jon Masoned2888e2011-09-08 16:41:18 -05001804 /* In the "safe" case, do not configure the MRRS. There appear to be
1805 * issues with setting MRRS to 0 on a number of devices.
1806 */
Jon Masoned2888e2011-09-08 16:41:18 -05001807 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1808 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001809
Jon Masoned2888e2011-09-08 16:41:18 -05001810 /* For Max performance, the MRRS must be set to the largest supported
1811 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001812 * device or the bus can support. This should already be properly
1813 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001814 */
Jon Mason62f392e2011-10-14 14:56:14 -05001815 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001816
1817 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001818 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001819 * If the MRRS value provided is not acceptable (e.g., too large),
1820 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001821 */
Jon Masonb03e7492011-07-20 15:20:54 -05001822 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1823 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001824 if (!rc)
1825 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001826
Jon Mason62f392e2011-10-14 14:56:14 -05001827 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001828 mrrs /= 2;
1829 }
Jon Mason62f392e2011-10-14 14:56:14 -05001830
1831 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001832 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001833}
1834
Yijing Wang5895af72013-08-26 16:33:06 +08001835static void pcie_bus_detect_mps(struct pci_dev *dev)
1836{
1837 struct pci_dev *bridge = dev->bus->self;
1838 int mps, p_mps;
1839
1840 if (!bridge)
1841 return;
1842
1843 mps = pcie_get_mps(dev);
1844 p_mps = pcie_get_mps(bridge);
1845
1846 if (mps != p_mps)
1847 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1848 mps, pci_name(bridge), p_mps);
1849}
1850
Jon Masonb03e7492011-07-20 15:20:54 -05001851static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1852{
Jon Masona513a992011-10-14 14:56:16 -05001853 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001854
1855 if (!pci_is_pcie(dev))
1856 return 0;
1857
Yijing Wang5895af72013-08-26 16:33:06 +08001858 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1859 pcie_bus_detect_mps(dev);
1860 return 0;
1861 }
1862
Jon Masona513a992011-10-14 14:56:16 -05001863 mps = 128 << *(u8 *)data;
1864 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001865
1866 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001867 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001868
Ryan Desfosses227f0642014-04-18 20:13:50 -04001869 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1870 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a992011-10-14 14:56:16 -05001871 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001872
1873 return 0;
1874}
1875
Jon Masona513a992011-10-14 14:56:16 -05001876/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001877 * parents then children fashion. If this changes, then this code will not
1878 * work as designed.
1879 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001880void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001881{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001882 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001883
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001884 if (!bus->self)
1885 return;
1886
Jon Masonb03e7492011-07-20 15:20:54 -05001887 if (!pci_is_pcie(bus->self))
1888 return;
1889
Jon Mason5f39e672011-10-03 09:50:20 -05001890 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001891 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001892 * simply force the MPS of the entire system to the smallest possible.
1893 */
1894 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1895 smpss = 0;
1896
Jon Masonb03e7492011-07-20 15:20:54 -05001897 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001898 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001899
Jon Masonb03e7492011-07-20 15:20:54 -05001900 pcie_find_smpss(bus->self, &smpss);
1901 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1902 }
1903
1904 pcie_bus_configure_set(bus->self, &smpss);
1905 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1906}
Jon Masondebc3b72011-08-02 00:01:18 -05001907EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001908
Bill Pemberton15856ad2012-11-21 15:35:00 -05001909unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910{
Yinghai Lub918c622012-05-17 18:51:11 -07001911 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912 struct pci_dev *dev;
1913
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001914 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915
1916 /* Go find them, Rover! */
1917 for (devfn = 0; devfn < 0x100; devfn += 8)
1918 pci_scan_slot(bus, devfn);
1919
Yu Zhaoa28724b2009-03-20 11:25:13 +08001920 /* Reserve buses for SR-IOV capability. */
1921 max += pci_iov_bus_range(bus);
1922
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923 /*
1924 * After performing arch-dependent fixup of the bus, look behind
1925 * all PCI-to-PCI bridges on this bus.
1926 */
Alex Chiang74710de2009-03-20 14:56:10 -06001927 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001928 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001929 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001930 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001931 }
1932
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001933 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08001935 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 max = pci_scan_bridge(bus, dev, max, pass);
1937 }
1938
1939 /*
1940 * We've scanned the bus and so we know all about what's on
1941 * the other side of any bridges that may be on this bus plus
1942 * any devices.
1943 *
1944 * Return how far we've got finding sub-buses.
1945 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001946 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947 return max;
1948}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001949EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001951/**
1952 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1953 * @bridge: Host bridge to set up.
1954 *
1955 * Default empty implementation. Replace with an architecture-specific setup
1956 * routine, if necessary.
1957 */
1958int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1959{
1960 return 0;
1961}
1962
Jiang Liu10a95742013-04-12 05:44:20 +00001963void __weak pcibios_add_bus(struct pci_bus *bus)
1964{
1965}
1966
1967void __weak pcibios_remove_bus(struct pci_bus *bus)
1968{
1969}
1970
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001971struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1972 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001974 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001975 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001976 struct pci_bus *b, *b2;
Jiang Liu14d76b62015-02-05 13:44:44 +08001977 struct resource_entry *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001978 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001979 resource_size_t offset;
1980 char bus_addr[64];
1981 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982
Catalin Marinas670ba0c2014-09-29 15:29:26 +01001983 b = pci_alloc_bus(NULL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001984 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001985 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986
1987 b->sysdata = sysdata;
1988 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001989 b->number = b->busn_res.start = bus;
Catalin Marinas670ba0c2014-09-29 15:29:26 +01001990 pci_bus_assign_domain_nr(b, parent);
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001991 b2 = pci_find_bus(pci_domain_nr(b), bus);
1992 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001994 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995 goto err_out;
1996 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001997
Yinghai Lu7b543662012-04-02 18:31:53 -07001998 bridge = pci_alloc_host_bridge(b);
1999 if (!bridge)
2000 goto err_out;
2001
2002 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06002003 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07002004 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002005 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08002006 if (error) {
2007 kfree(bridge);
2008 goto err_out;
2009 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002010
Yinghai Lu7b543662012-04-02 18:31:53 -07002011 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08002012 if (error) {
2013 put_device(&bridge->dev);
2014 goto err_out;
2015 }
Yinghai Lu7b543662012-04-02 18:31:53 -07002016 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002017 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002018 pci_set_bus_of_node(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002019 pci_set_bus_msi_domain(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020
Yinghai Lu0d358f22008-02-19 03:20:41 -08002021 if (!parent)
2022 set_dev_node(b->bridge, pcibus_to_node(b));
2023
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002024 b->dev.class = &pcibus_class;
2025 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01002026 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002027 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028 if (error)
2029 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030
Jiang Liu10a95742013-04-12 05:44:20 +00002031 pcibios_add_bus(b);
2032
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033 /* Create legacy_io and legacy_mem files for this bus */
2034 pci_create_legacy_files(b);
2035
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002036 if (parent)
2037 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
2038 else
2039 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
2040
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002041 /* Add initial resources to the bus */
Jiang Liu14d76b62015-02-05 13:44:44 +08002042 resource_list_for_each_entry_safe(window, n, resources) {
2043 list_move_tail(&window->node, &bridge->windows);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002044 res = window->res;
2045 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07002046 if (res->flags & IORESOURCE_BUS)
2047 pci_bus_insert_busn_res(b, bus, res->end);
2048 else
2049 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002050 if (offset) {
2051 if (resource_type(res) == IORESOURCE_IO)
2052 fmt = " (bus address [%#06llx-%#06llx])";
2053 else
2054 fmt = " (bus address [%#010llx-%#010llx])";
2055 snprintf(bus_addr, sizeof(bus_addr), fmt,
2056 (unsigned long long) (res->start - offset),
2057 (unsigned long long) (res->end - offset));
2058 } else
2059 bus_addr[0] = '\0';
2060 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002061 }
2062
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07002063 down_write(&pci_bus_sem);
2064 list_add_tail(&b->node, &pci_root_buses);
2065 up_write(&pci_bus_sem);
2066
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067 return b;
2068
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07002070 put_device(&bridge->dev);
2071 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07002072err_out:
2073 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 return NULL;
2075}
Ray Juie6b29de2015-04-08 11:21:33 -07002076EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002077
Yinghai Lu98a35832012-05-18 11:35:50 -06002078int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2079{
2080 struct resource *res = &b->busn_res;
2081 struct resource *parent_res, *conflict;
2082
2083 res->start = bus;
2084 res->end = bus_max;
2085 res->flags = IORESOURCE_BUS;
2086
2087 if (!pci_is_root_bus(b))
2088 parent_res = &b->parent->busn_res;
2089 else {
2090 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2091 res->flags |= IORESOURCE_PCI_FIXED;
2092 }
2093
Andreas Noeverced04d12014-01-23 21:59:24 +01002094 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002095
2096 if (conflict)
2097 dev_printk(KERN_DEBUG, &b->dev,
2098 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2099 res, pci_is_root_bus(b) ? "domain " : "",
2100 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002101
2102 return conflict == NULL;
2103}
2104
2105int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2106{
2107 struct resource *res = &b->busn_res;
2108 struct resource old_res = *res;
2109 resource_size_t size;
2110 int ret;
2111
2112 if (res->start > bus_max)
2113 return -EINVAL;
2114
2115 size = bus_max - res->start + 1;
2116 ret = adjust_resource(res, res->start, size);
2117 dev_printk(KERN_DEBUG, &b->dev,
2118 "busn_res: %pR end %s updated to %02x\n",
2119 &old_res, ret ? "can not be" : "is", bus_max);
2120
2121 if (!ret && !res->parent)
2122 pci_bus_insert_busn_res(b, res->start, res->end);
2123
2124 return ret;
2125}
2126
2127void pci_bus_release_busn_res(struct pci_bus *b)
2128{
2129 struct resource *res = &b->busn_res;
2130 int ret;
2131
2132 if (!res->flags || !res->parent)
2133 return;
2134
2135 ret = release_resource(res);
2136 dev_printk(KERN_DEBUG, &b->dev,
2137 "busn_res: %pR %s released\n",
2138 res, ret ? "can not be" : "is");
2139}
2140
Bill Pemberton15856ad2012-11-21 15:35:00 -05002141struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002142 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2143{
Jiang Liu14d76b62015-02-05 13:44:44 +08002144 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002145 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002146 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002147 int max;
2148
Jiang Liu14d76b62015-02-05 13:44:44 +08002149 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002150 if (window->res->flags & IORESOURCE_BUS) {
2151 found = true;
2152 break;
2153 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002154
2155 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2156 if (!b)
2157 return NULL;
2158
Yinghai Lu4d99f522012-05-17 18:51:12 -07002159 if (!found) {
2160 dev_info(&b->dev,
2161 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2162 bus);
2163 pci_bus_insert_busn_res(b, bus, 255);
2164 }
2165
2166 max = pci_scan_child_bus(b);
2167
2168 if (!found)
2169 pci_bus_update_busn_res_end(b, max);
2170
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002171 return b;
2172}
2173EXPORT_SYMBOL(pci_scan_root_bus);
2174
Bill Pemberton15856ad2012-11-21 15:35:00 -05002175struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002176 void *sysdata)
2177{
2178 LIST_HEAD(resources);
2179 struct pci_bus *b;
2180
2181 pci_add_resource(&resources, &ioport_resource);
2182 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002183 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002184 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2185 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002186 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002187 } else {
2188 pci_free_resource_list(&resources);
2189 }
2190 return b;
2191}
2192EXPORT_SYMBOL(pci_scan_bus);
2193
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002194/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002195 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2196 * @bridge: PCI bridge for the bus to scan
2197 *
2198 * Scan a PCI bus and child buses for new devices, add them,
2199 * and enable them, resizing bridge mmio/io resource if necessary
2200 * and possible. The caller must ensure the child devices are already
2201 * removed for resizing to occur.
2202 *
2203 * Returns the max number of subordinate bus discovered.
2204 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002205unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002206{
2207 unsigned int max;
2208 struct pci_bus *bus = bridge->subordinate;
2209
2210 max = pci_scan_child_bus(bus);
2211
2212 pci_assign_unassigned_bridge_resources(bridge);
2213
2214 pci_bus_add_devices(bus);
2215
2216 return max;
2217}
2218
Yinghai Lua5213a32012-10-30 14:31:21 -06002219/**
2220 * pci_rescan_bus - scan a PCI bus for devices.
2221 * @bus: PCI bus to scan
2222 *
2223 * Scan a PCI bus and child buses for new devices, adds them,
2224 * and enables them.
2225 *
2226 * Returns the max number of subordinate bus discovered.
2227 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002228unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002229{
2230 unsigned int max;
2231
2232 max = pci_scan_child_bus(bus);
2233 pci_assign_unassigned_bus_resources(bus);
2234 pci_bus_add_devices(bus);
2235
2236 return max;
2237}
2238EXPORT_SYMBOL_GPL(pci_rescan_bus);
2239
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002240/*
2241 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2242 * routines should always be executed under this mutex.
2243 */
2244static DEFINE_MUTEX(pci_rescan_remove_lock);
2245
2246void pci_lock_rescan_remove(void)
2247{
2248 mutex_lock(&pci_rescan_remove_lock);
2249}
2250EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2251
2252void pci_unlock_rescan_remove(void)
2253{
2254 mutex_unlock(&pci_rescan_remove_lock);
2255}
2256EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2257
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002258static int __init pci_sort_bf_cmp(const struct device *d_a,
2259 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002260{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002261 const struct pci_dev *a = to_pci_dev(d_a);
2262 const struct pci_dev *b = to_pci_dev(d_b);
2263
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002264 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2265 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2266
2267 if (a->bus->number < b->bus->number) return -1;
2268 else if (a->bus->number > b->bus->number) return 1;
2269
2270 if (a->devfn < b->devfn) return -1;
2271 else if (a->devfn > b->devfn) return 1;
2272
2273 return 0;
2274}
2275
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002276void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002277{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002278 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002279}