blob: c9bbf5e8fbe80886e5dac3f277d33b8bf5db7540 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnes23b2f8b2011-06-28 13:04:16 -070027#include <linux/cpufreq.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041
42#include "drm_crtc_helper.h"
43
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080047static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020048static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010049static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080050
51typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040052 /* given values */
53 int n;
54 int m1, m2;
55 int p1, p2;
56 /* derived values */
57 int dot;
58 int vco;
59 int m;
60 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_clock_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080065} intel_range_t;
66
67typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 int dot_limit;
69 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080070} intel_p2_t;
71
72#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080073typedef struct intel_limit intel_limit_t;
74struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040075 intel_range_t dot, vco, n, m, m1, m2, p, p1;
76 intel_p2_t p2;
77 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
78 int, int, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080079};
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnes2377b742010-07-07 14:06:43 -070081/* FDI */
82#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
83
Ma Lingd4906092009-03-18 20:13:27 +080084static bool
85intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
86 int target, int refclk, intel_clock_t *best_clock);
87static bool
88intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
89 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080090
Keith Packarda4fc5ed2009-04-07 16:16:42 -070091static bool
92intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
93 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080094static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050095intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
96 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070097
Chris Wilson021357a2010-09-07 20:54:59 +010098static inline u32 /* units of 100MHz */
99intel_fdi_link_freq(struct drm_device *dev)
100{
Chris Wilson8b99e682010-10-13 09:59:17 +0100101 if (IS_GEN5(dev)) {
102 struct drm_i915_private *dev_priv = dev->dev_private;
103 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
104 } else
105 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100106}
107
Keith Packarde4b36692009-06-05 19:22:17 -0700108static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 .dot = { .min = 25000, .max = 350000 },
110 .vco = { .min = 930000, .max = 1400000 },
111 .n = { .min = 3, .max = 16 },
112 .m = { .min = 96, .max = 140 },
113 .m1 = { .min = 18, .max = 26 },
114 .m2 = { .min = 6, .max = 16 },
115 .p = { .min = 4, .max = 128 },
116 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700117 .p2 = { .dot_limit = 165000,
118 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800119 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700120};
121
122static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 .dot = { .min = 25000, .max = 350000 },
124 .vco = { .min = 930000, .max = 1400000 },
125 .n = { .min = 3, .max = 16 },
126 .m = { .min = 96, .max = 140 },
127 .m1 = { .min = 18, .max = 26 },
128 .m2 = { .min = 6, .max = 16 },
129 .p = { .min = 4, .max = 128 },
130 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700131 .p2 = { .dot_limit = 165000,
132 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800133 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700134};
Eric Anholt273e27c2011-03-30 13:01:10 -0700135
Keith Packarde4b36692009-06-05 19:22:17 -0700136static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .dot = { .min = 20000, .max = 400000 },
138 .vco = { .min = 1400000, .max = 2800000 },
139 .n = { .min = 1, .max = 6 },
140 .m = { .min = 70, .max = 120 },
141 .m1 = { .min = 10, .max = 22 },
142 .m2 = { .min = 5, .max = 9 },
143 .p = { .min = 5, .max = 80 },
144 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700145 .p2 = { .dot_limit = 200000,
146 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800147 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700148};
149
150static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .dot = { .min = 20000, .max = 400000 },
152 .vco = { .min = 1400000, .max = 2800000 },
153 .n = { .min = 1, .max = 6 },
154 .m = { .min = 70, .max = 120 },
155 .m1 = { .min = 10, .max = 22 },
156 .m2 = { .min = 5, .max = 9 },
157 .p = { .min = 7, .max = 98 },
158 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700159 .p2 = { .dot_limit = 112000,
160 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800161 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700162};
163
Eric Anholt273e27c2011-03-30 13:01:10 -0700164
Keith Packarde4b36692009-06-05 19:22:17 -0700165static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700166 .dot = { .min = 25000, .max = 270000 },
167 .vco = { .min = 1750000, .max = 3500000},
168 .n = { .min = 1, .max = 4 },
169 .m = { .min = 104, .max = 138 },
170 .m1 = { .min = 17, .max = 23 },
171 .m2 = { .min = 5, .max = 11 },
172 .p = { .min = 10, .max = 30 },
173 .p1 = { .min = 1, .max = 3},
174 .p2 = { .dot_limit = 270000,
175 .p2_slow = 10,
176 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800177 },
Ma Lingd4906092009-03-18 20:13:27 +0800178 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700179};
180
181static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .dot = { .min = 22000, .max = 400000 },
183 .vco = { .min = 1750000, .max = 3500000},
184 .n = { .min = 1, .max = 4 },
185 .m = { .min = 104, .max = 138 },
186 .m1 = { .min = 16, .max = 23 },
187 .m2 = { .min = 5, .max = 11 },
188 .p = { .min = 5, .max = 80 },
189 .p1 = { .min = 1, .max = 8},
190 .p2 = { .dot_limit = 165000,
191 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800192 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700193};
194
195static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .dot = { .min = 20000, .max = 115000 },
197 .vco = { .min = 1750000, .max = 3500000 },
198 .n = { .min = 1, .max = 3 },
199 .m = { .min = 104, .max = 138 },
200 .m1 = { .min = 17, .max = 23 },
201 .m2 = { .min = 5, .max = 11 },
202 .p = { .min = 28, .max = 112 },
203 .p1 = { .min = 2, .max = 8 },
204 .p2 = { .dot_limit = 0,
205 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800206 },
Ma Lingd4906092009-03-18 20:13:27 +0800207 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700208};
209
210static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700211 .dot = { .min = 80000, .max = 224000 },
212 .vco = { .min = 1750000, .max = 3500000 },
213 .n = { .min = 1, .max = 3 },
214 .m = { .min = 104, .max = 138 },
215 .m1 = { .min = 17, .max = 23 },
216 .m2 = { .min = 5, .max = 11 },
217 .p = { .min = 14, .max = 42 },
218 .p1 = { .min = 2, .max = 6 },
219 .p2 = { .dot_limit = 0,
220 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800221 },
Ma Lingd4906092009-03-18 20:13:27 +0800222 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700223};
224
225static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400226 .dot = { .min = 161670, .max = 227000 },
227 .vco = { .min = 1750000, .max = 3500000},
228 .n = { .min = 1, .max = 2 },
229 .m = { .min = 97, .max = 108 },
230 .m1 = { .min = 0x10, .max = 0x12 },
231 .m2 = { .min = 0x05, .max = 0x06 },
232 .p = { .min = 10, .max = 20 },
233 .p1 = { .min = 1, .max = 2},
234 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700235 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500239static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .dot = { .min = 20000, .max = 400000},
241 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .n = { .min = 3, .max = 6 },
244 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400246 .m1 = { .min = 0, .max = 0 },
247 .m2 = { .min = 0, .max = 254 },
248 .p = { .min = 5, .max = 80 },
249 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .p2 = { .dot_limit = 200000,
251 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800252 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500255static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1700000, .max = 3500000 },
258 .n = { .min = 3, .max = 6 },
259 .m = { .min = 2, .max = 256 },
260 .m1 = { .min = 0, .max = 0 },
261 .m2 = { .min = 0, .max = 254 },
262 .p = { .min = 7, .max = 112 },
263 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800266 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
Eric Anholt273e27c2011-03-30 13:01:10 -0700269/* Ironlake / Sandybridge
270 *
271 * We calculate clock using (register_value + 2) for N/M1/M2, so here
272 * the range value for them is (actual_value - 2).
273 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800274static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 .dot = { .min = 25000, .max = 350000 },
276 .vco = { .min = 1760000, .max = 3510000 },
277 .n = { .min = 1, .max = 5 },
278 .m = { .min = 79, .max = 127 },
279 .m1 = { .min = 12, .max = 22 },
280 .m2 = { .min = 5, .max = 9 },
281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
283 .p2 = { .dot_limit = 225000,
284 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800285 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800288static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .dot = { .min = 25000, .max = 350000 },
290 .vco = { .min = 1760000, .max = 3510000 },
291 .n = { .min = 1, .max = 3 },
292 .m = { .min = 79, .max = 118 },
293 .m1 = { .min = 12, .max = 22 },
294 .m2 = { .min = 5, .max = 9 },
295 .p = { .min = 28, .max = 112 },
296 .p1 = { .min = 2, .max = 8 },
297 .p2 = { .dot_limit = 225000,
298 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800299 .find_pll = intel_g4x_find_best_PLL,
300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 127 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 56 },
310 .p1 = { .min = 2, .max = 8 },
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800313 .find_pll = intel_g4x_find_best_PLL,
314};
315
Eric Anholt273e27c2011-03-30 13:01:10 -0700316/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 25000, .max = 350000 },
319 .vco = { .min = 1760000, .max = 3510000 },
320 .n = { .min = 1, .max = 2 },
321 .m = { .min = 79, .max = 126 },
322 .m1 = { .min = 12, .max = 22 },
323 .m2 = { .min = 5, .max = 9 },
324 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400325 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700326 .p2 = { .dot_limit = 225000,
327 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800328 .find_pll = intel_g4x_find_best_PLL,
329};
330
331static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700332 .dot = { .min = 25000, .max = 350000 },
333 .vco = { .min = 1760000, .max = 3510000 },
334 .n = { .min = 1, .max = 3 },
335 .m = { .min = 79, .max = 126 },
336 .m1 = { .min = 12, .max = 22 },
337 .m2 = { .min = 5, .max = 9 },
338 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400339 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700340 .p2 = { .dot_limit = 225000,
341 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800342 .find_pll = intel_g4x_find_best_PLL,
343};
344
345static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400346 .dot = { .min = 25000, .max = 350000 },
347 .vco = { .min = 1760000, .max = 3510000},
348 .n = { .min = 1, .max = 2 },
349 .m = { .min = 81, .max = 90 },
350 .m1 = { .min = 12, .max = 22 },
351 .m2 = { .min = 5, .max = 9 },
352 .p = { .min = 10, .max = 20 },
353 .p1 = { .min = 1, .max = 2},
354 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700355 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400356 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800357};
358
Chris Wilson1b894b52010-12-14 20:04:54 +0000359static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
360 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800361{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 struct drm_device *dev = crtc->dev;
363 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800364 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365
366 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
368 LVDS_CLKB_POWER_UP) {
369 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000370 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800371 limit = &intel_limits_ironlake_dual_lvds_100m;
372 else
373 limit = &intel_limits_ironlake_dual_lvds;
374 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000375 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800376 limit = &intel_limits_ironlake_single_lvds_100m;
377 else
378 limit = &intel_limits_ironlake_single_lvds;
379 }
380 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800381 HAS_eDP)
382 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800383 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800384 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800385
386 return limit;
387}
388
Ma Ling044c7c42009-03-18 20:13:23 +0800389static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
390{
391 struct drm_device *dev = crtc->dev;
392 struct drm_i915_private *dev_priv = dev->dev_private;
393 const intel_limit_t *limit;
394
395 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
396 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
397 LVDS_CLKB_POWER_UP)
398 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700399 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800400 else
401 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700402 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800403 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
404 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700405 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800406 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400408 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800410 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700411 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800412
413 return limit;
414}
415
Chris Wilson1b894b52010-12-14 20:04:54 +0000416static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800417{
418 struct drm_device *dev = crtc->dev;
419 const intel_limit_t *limit;
420
Eric Anholtbad720f2009-10-22 16:11:14 -0700421 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000422 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800423 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800424 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500425 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800426 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500427 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800428 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500429 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100430 } else if (!IS_GEN2(dev)) {
431 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
432 limit = &intel_limits_i9xx_lvds;
433 else
434 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800435 } else {
436 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700437 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800438 else
Keith Packarde4b36692009-06-05 19:22:17 -0700439 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800440 }
441 return limit;
442}
443
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500444/* m1 is reserved as 0 in Pineview, n is a ring counter */
445static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800446{
Shaohua Li21778322009-02-23 15:19:16 +0800447 clock->m = clock->m2 + 2;
448 clock->p = clock->p1 * clock->p2;
449 clock->vco = refclk * clock->m / clock->n;
450 clock->dot = clock->vco / clock->p;
451}
452
453static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
454{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500455 if (IS_PINEVIEW(dev)) {
456 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800457 return;
458 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800459 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
460 clock->p = clock->p1 * clock->p2;
461 clock->vco = refclk * clock->m / (clock->n + 2);
462 clock->dot = clock->vco / clock->p;
463}
464
Jesse Barnes79e53942008-11-07 14:24:08 -0800465/**
466 * Returns whether any output on the specified pipe is of the specified type
467 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100468bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800469{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100470 struct drm_device *dev = crtc->dev;
471 struct drm_mode_config *mode_config = &dev->mode_config;
472 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800473
Chris Wilson4ef69c72010-09-09 15:14:28 +0100474 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
475 if (encoder->base.crtc == crtc && encoder->type == type)
476 return true;
477
478 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800479}
480
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800481#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800482/**
483 * Returns whether the given set of divisors are valid for a given refclk with
484 * the given connectors.
485 */
486
Chris Wilson1b894b52010-12-14 20:04:54 +0000487static bool intel_PLL_is_valid(struct drm_device *dev,
488 const intel_limit_t *limit,
489 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400492 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400494 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800495 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400496 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400498 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400500 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400502 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400504 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400506 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
508 * connector, etc., rather than just a single range.
509 */
510 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400511 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800512
513 return true;
514}
515
Ma Lingd4906092009-03-18 20:13:27 +0800516static bool
517intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
518 int target, int refclk, intel_clock_t *best_clock)
519
Jesse Barnes79e53942008-11-07 14:24:08 -0800520{
521 struct drm_device *dev = crtc->dev;
522 struct drm_i915_private *dev_priv = dev->dev_private;
523 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int err = target;
525
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200526 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800527 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800528 /*
529 * For LVDS, if the panel is on, just rely on its current
530 * settings for dual-channel. We haven't figured out how to
531 * reliably set up different single/dual channel state, if we
532 * even can.
533 */
534 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
535 LVDS_CLKB_POWER_UP)
536 clock.p2 = limit->p2.p2_fast;
537 else
538 clock.p2 = limit->p2.p2_slow;
539 } else {
540 if (target < limit->p2.dot_limit)
541 clock.p2 = limit->p2.p2_slow;
542 else
543 clock.p2 = limit->p2.p2_fast;
544 }
545
Akshay Joshi0206e352011-08-16 15:34:10 -0400546 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
Zhao Yakui42158662009-11-20 11:24:18 +0800548 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
549 clock.m1++) {
550 for (clock.m2 = limit->m2.min;
551 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500552 /* m1 is always 0 in Pineview */
553 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800554 break;
555 for (clock.n = limit->n.min;
556 clock.n <= limit->n.max; clock.n++) {
557 for (clock.p1 = limit->p1.min;
558 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800559 int this_err;
560
Shaohua Li21778322009-02-23 15:19:16 +0800561 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000562 if (!intel_PLL_is_valid(dev, limit,
563 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 continue;
565
566 this_err = abs(clock.dot - target);
567 if (this_err < err) {
568 *best_clock = clock;
569 err = this_err;
570 }
571 }
572 }
573 }
574 }
575
576 return (err != target);
577}
578
Ma Lingd4906092009-03-18 20:13:27 +0800579static bool
580intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
581 int target, int refclk, intel_clock_t *best_clock)
582{
583 struct drm_device *dev = crtc->dev;
584 struct drm_i915_private *dev_priv = dev->dev_private;
585 intel_clock_t clock;
586 int max_n;
587 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400588 /* approximately equals target * 0.00585 */
589 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800590 found = false;
591
592 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800593 int lvds_reg;
594
Eric Anholtc619eed2010-01-28 16:45:52 -0800595 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800596 lvds_reg = PCH_LVDS;
597 else
598 lvds_reg = LVDS;
599 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800600 LVDS_CLKB_POWER_UP)
601 clock.p2 = limit->p2.p2_fast;
602 else
603 clock.p2 = limit->p2.p2_slow;
604 } else {
605 if (target < limit->p2.dot_limit)
606 clock.p2 = limit->p2.p2_slow;
607 else
608 clock.p2 = limit->p2.p2_fast;
609 }
610
611 memset(best_clock, 0, sizeof(*best_clock));
612 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200613 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800614 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200615 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800616 for (clock.m1 = limit->m1.max;
617 clock.m1 >= limit->m1.min; clock.m1--) {
618 for (clock.m2 = limit->m2.max;
619 clock.m2 >= limit->m2.min; clock.m2--) {
620 for (clock.p1 = limit->p1.max;
621 clock.p1 >= limit->p1.min; clock.p1--) {
622 int this_err;
623
Shaohua Li21778322009-02-23 15:19:16 +0800624 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000625 if (!intel_PLL_is_valid(dev, limit,
626 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800627 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000628
629 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800630 if (this_err < err_most) {
631 *best_clock = clock;
632 err_most = this_err;
633 max_n = clock.n;
634 found = true;
635 }
636 }
637 }
638 }
639 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800640 return found;
641}
Ma Lingd4906092009-03-18 20:13:27 +0800642
Zhenyu Wang2c072452009-06-05 15:38:42 +0800643static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
645 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800646{
647 struct drm_device *dev = crtc->dev;
648 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800649
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800650 if (target < 200000) {
651 clock.n = 1;
652 clock.p1 = 2;
653 clock.p2 = 10;
654 clock.m1 = 12;
655 clock.m2 = 9;
656 } else {
657 clock.n = 2;
658 clock.p1 = 1;
659 clock.p2 = 10;
660 clock.m1 = 14;
661 clock.m2 = 8;
662 }
663 intel_clock(dev, refclk, &clock);
664 memcpy(best_clock, &clock, sizeof(intel_clock_t));
665 return true;
666}
667
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700668/* DisplayPort has only two frequencies, 162MHz and 270MHz */
669static bool
670intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
671 int target, int refclk, intel_clock_t *best_clock)
672{
Chris Wilson5eddb702010-09-11 13:48:45 +0100673 intel_clock_t clock;
674 if (target < 200000) {
675 clock.p1 = 2;
676 clock.p2 = 10;
677 clock.n = 2;
678 clock.m1 = 23;
679 clock.m2 = 8;
680 } else {
681 clock.p1 = 1;
682 clock.p2 = 10;
683 clock.n = 1;
684 clock.m1 = 14;
685 clock.m2 = 2;
686 }
687 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
688 clock.p = (clock.p1 * clock.p2);
689 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
690 clock.vco = 0;
691 memcpy(best_clock, &clock, sizeof(intel_clock_t));
692 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700693}
694
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700695/**
696 * intel_wait_for_vblank - wait for vblank on a given pipe
697 * @dev: drm device
698 * @pipe: pipe to wait for
699 *
700 * Wait for vblank to occur on a given pipe. Needed for various bits of
701 * mode setting code.
702 */
703void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800704{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700705 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800706 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700707
Chris Wilson300387c2010-09-05 20:25:43 +0100708 /* Clear existing vblank status. Note this will clear any other
709 * sticky status fields as well.
710 *
711 * This races with i915_driver_irq_handler() with the result
712 * that either function could miss a vblank event. Here it is not
713 * fatal, as we will either wait upon the next vblank interrupt or
714 * timeout. Generally speaking intel_wait_for_vblank() is only
715 * called during modeset at which time the GPU should be idle and
716 * should *not* be performing page flips and thus not waiting on
717 * vblanks...
718 * Currently, the result of us stealing a vblank from the irq
719 * handler is that a single frame will be skipped during swapbuffers.
720 */
721 I915_WRITE(pipestat_reg,
722 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
723
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700724 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100725 if (wait_for(I915_READ(pipestat_reg) &
726 PIPE_VBLANK_INTERRUPT_STATUS,
727 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700728 DRM_DEBUG_KMS("vblank wait timed out\n");
729}
730
Keith Packardab7ad7f2010-10-03 00:33:06 -0700731/*
732 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700733 * @dev: drm device
734 * @pipe: pipe to wait for
735 *
736 * After disabling a pipe, we can't wait for vblank in the usual way,
737 * spinning on the vblank interrupt status bit, since we won't actually
738 * see an interrupt when the pipe is disabled.
739 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700740 * On Gen4 and above:
741 * wait for the pipe register state bit to turn off
742 *
743 * Otherwise:
744 * wait for the display line value to settle (it usually
745 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100746 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700747 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100748void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700749{
750 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700751
Keith Packardab7ad7f2010-10-03 00:33:06 -0700752 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100753 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700754
Keith Packardab7ad7f2010-10-03 00:33:06 -0700755 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100756 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
757 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700758 DRM_DEBUG_KMS("pipe_off wait timed out\n");
759 } else {
760 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100761 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700762 unsigned long timeout = jiffies + msecs_to_jiffies(100);
763
764 /* Wait for the display line to settle */
765 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100766 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700767 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100768 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700769 time_after(timeout, jiffies));
770 if (time_after(jiffies, timeout))
771 DRM_DEBUG_KMS("pipe_off wait timed out\n");
772 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800773}
774
Jesse Barnesb24e7172011-01-04 15:09:30 -0800775static const char *state_string(bool enabled)
776{
777 return enabled ? "on" : "off";
778}
779
780/* Only for pre-ILK configs */
781static void assert_pll(struct drm_i915_private *dev_priv,
782 enum pipe pipe, bool state)
783{
784 int reg;
785 u32 val;
786 bool cur_state;
787
788 reg = DPLL(pipe);
789 val = I915_READ(reg);
790 cur_state = !!(val & DPLL_VCO_ENABLE);
791 WARN(cur_state != state,
792 "PLL state assertion failure (expected %s, current %s)\n",
793 state_string(state), state_string(cur_state));
794}
795#define assert_pll_enabled(d, p) assert_pll(d, p, true)
796#define assert_pll_disabled(d, p) assert_pll(d, p, false)
797
Jesse Barnes040484a2011-01-03 12:14:26 -0800798/* For ILK+ */
799static void assert_pch_pll(struct drm_i915_private *dev_priv,
800 enum pipe pipe, bool state)
801{
802 int reg;
803 u32 val;
804 bool cur_state;
805
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700806 if (HAS_PCH_CPT(dev_priv->dev)) {
807 u32 pch_dpll;
808
809 pch_dpll = I915_READ(PCH_DPLL_SEL);
810
811 /* Make sure the selected PLL is enabled to the transcoder */
812 WARN(!((pch_dpll >> (4 * pipe)) & 8),
813 "transcoder %d PLL not enabled\n", pipe);
814
815 /* Convert the transcoder pipe number to a pll pipe number */
816 pipe = (pch_dpll >> (4 * pipe)) & 1;
817 }
818
Jesse Barnes040484a2011-01-03 12:14:26 -0800819 reg = PCH_DPLL(pipe);
820 val = I915_READ(reg);
821 cur_state = !!(val & DPLL_VCO_ENABLE);
822 WARN(cur_state != state,
823 "PCH PLL state assertion failure (expected %s, current %s)\n",
824 state_string(state), state_string(cur_state));
825}
826#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
827#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
828
829static void assert_fdi_tx(struct drm_i915_private *dev_priv,
830 enum pipe pipe, bool state)
831{
832 int reg;
833 u32 val;
834 bool cur_state;
835
836 reg = FDI_TX_CTL(pipe);
837 val = I915_READ(reg);
838 cur_state = !!(val & FDI_TX_ENABLE);
839 WARN(cur_state != state,
840 "FDI TX state assertion failure (expected %s, current %s)\n",
841 state_string(state), state_string(cur_state));
842}
843#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
844#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
845
846static void assert_fdi_rx(struct drm_i915_private *dev_priv,
847 enum pipe pipe, bool state)
848{
849 int reg;
850 u32 val;
851 bool cur_state;
852
853 reg = FDI_RX_CTL(pipe);
854 val = I915_READ(reg);
855 cur_state = !!(val & FDI_RX_ENABLE);
856 WARN(cur_state != state,
857 "FDI RX state assertion failure (expected %s, current %s)\n",
858 state_string(state), state_string(cur_state));
859}
860#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
861#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
862
863static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
864 enum pipe pipe)
865{
866 int reg;
867 u32 val;
868
869 /* ILK FDI PLL is always enabled */
870 if (dev_priv->info->gen == 5)
871 return;
872
873 reg = FDI_TX_CTL(pipe);
874 val = I915_READ(reg);
875 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
876}
877
878static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
879 enum pipe pipe)
880{
881 int reg;
882 u32 val;
883
884 reg = FDI_RX_CTL(pipe);
885 val = I915_READ(reg);
886 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
887}
888
Jesse Barnesea0760c2011-01-04 15:09:32 -0800889static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
890 enum pipe pipe)
891{
892 int pp_reg, lvds_reg;
893 u32 val;
894 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +0200895 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -0800896
897 if (HAS_PCH_SPLIT(dev_priv->dev)) {
898 pp_reg = PCH_PP_CONTROL;
899 lvds_reg = PCH_LVDS;
900 } else {
901 pp_reg = PP_CONTROL;
902 lvds_reg = LVDS;
903 }
904
905 val = I915_READ(pp_reg);
906 if (!(val & PANEL_POWER_ON) ||
907 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
908 locked = false;
909
910 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
911 panel_pipe = PIPE_B;
912
913 WARN(panel_pipe == pipe && locked,
914 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800915 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -0800916}
917
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800918static void assert_pipe(struct drm_i915_private *dev_priv,
919 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800920{
921 int reg;
922 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800923 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800924
925 reg = PIPECONF(pipe);
926 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800927 cur_state = !!(val & PIPECONF_ENABLE);
928 WARN(cur_state != state,
929 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800930 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800931}
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800932#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
933#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800934
935static void assert_plane_enabled(struct drm_i915_private *dev_priv,
936 enum plane plane)
937{
938 int reg;
939 u32 val;
940
941 reg = DSPCNTR(plane);
942 val = I915_READ(reg);
943 WARN(!(val & DISPLAY_PLANE_ENABLE),
944 "plane %c assertion failure, should be active but is disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800945 plane_name(plane));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800946}
947
948static void assert_planes_disabled(struct drm_i915_private *dev_priv,
949 enum pipe pipe)
950{
951 int reg, i;
952 u32 val;
953 int cur_pipe;
954
Jesse Barnes19ec1352011-02-02 12:28:02 -0800955 /* Planes are fixed to pipes on ILK+ */
956 if (HAS_PCH_SPLIT(dev_priv->dev))
957 return;
958
Jesse Barnesb24e7172011-01-04 15:09:30 -0800959 /* Need to check both planes against the pipe */
960 for (i = 0; i < 2; i++) {
961 reg = DSPCNTR(i);
962 val = I915_READ(reg);
963 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
964 DISPPLANE_SEL_PIPE_SHIFT;
965 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800966 "plane %c assertion failure, should be off on pipe %c but is still active\n",
967 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800968 }
969}
970
Jesse Barnes92f25842011-01-04 15:09:34 -0800971static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
972{
973 u32 val;
974 bool enabled;
975
976 val = I915_READ(PCH_DREF_CONTROL);
977 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
978 DREF_SUPERSPREAD_SOURCE_MASK));
979 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
980}
981
982static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
983 enum pipe pipe)
984{
985 int reg;
986 u32 val;
987 bool enabled;
988
989 reg = TRANSCONF(pipe);
990 val = I915_READ(reg);
991 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800992 WARN(enabled,
993 "transcoder assertion failed, should be off on pipe %c but is still active\n",
994 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -0800995}
996
Keith Packard4e634382011-08-06 10:39:45 -0700997static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
998 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -0700999{
1000 if ((val & DP_PORT_EN) == 0)
1001 return false;
1002
1003 if (HAS_PCH_CPT(dev_priv->dev)) {
1004 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1005 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1006 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1007 return false;
1008 } else {
1009 if ((val & DP_PIPE_MASK) != (pipe << 30))
1010 return false;
1011 }
1012 return true;
1013}
1014
Keith Packard1519b992011-08-06 10:35:34 -07001015static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1016 enum pipe pipe, u32 val)
1017{
1018 if ((val & PORT_ENABLE) == 0)
1019 return false;
1020
1021 if (HAS_PCH_CPT(dev_priv->dev)) {
1022 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1023 return false;
1024 } else {
1025 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1026 return false;
1027 }
1028 return true;
1029}
1030
1031static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1032 enum pipe pipe, u32 val)
1033{
1034 if ((val & LVDS_PORT_EN) == 0)
1035 return false;
1036
1037 if (HAS_PCH_CPT(dev_priv->dev)) {
1038 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1039 return false;
1040 } else {
1041 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1042 return false;
1043 }
1044 return true;
1045}
1046
1047static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1048 enum pipe pipe, u32 val)
1049{
1050 if ((val & ADPA_DAC_ENABLE) == 0)
1051 return false;
1052 if (HAS_PCH_CPT(dev_priv->dev)) {
1053 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1054 return false;
1055 } else {
1056 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1057 return false;
1058 }
1059 return true;
1060}
1061
Jesse Barnes291906f2011-02-02 12:28:03 -08001062static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001063 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001064{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001065 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001066 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001067 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001068 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001069}
1070
1071static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1072 enum pipe pipe, int reg)
1073{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001074 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001075 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001076 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001077 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001078}
1079
1080static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1081 enum pipe pipe)
1082{
1083 int reg;
1084 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001085
Keith Packardf0575e92011-07-25 22:12:43 -07001086 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1087 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1088 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001089
1090 reg = PCH_ADPA;
1091 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001092 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001093 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001094 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001095
1096 reg = PCH_LVDS;
1097 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001098 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001099 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001100 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001101
1102 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1103 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1104 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1105}
1106
Jesse Barnesb24e7172011-01-04 15:09:30 -08001107/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001108 * intel_enable_pll - enable a PLL
1109 * @dev_priv: i915 private structure
1110 * @pipe: pipe PLL to enable
1111 *
1112 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1113 * make sure the PLL reg is writable first though, since the panel write
1114 * protect mechanism may be enabled.
1115 *
1116 * Note! This is for pre-ILK only.
1117 */
1118static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1119{
1120 int reg;
1121 u32 val;
1122
1123 /* No really, not for ILK+ */
1124 BUG_ON(dev_priv->info->gen >= 5);
1125
1126 /* PLL is protected by panel, make sure we can write it */
1127 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1128 assert_panel_unlocked(dev_priv, pipe);
1129
1130 reg = DPLL(pipe);
1131 val = I915_READ(reg);
1132 val |= DPLL_VCO_ENABLE;
1133
1134 /* We do this three times for luck */
1135 I915_WRITE(reg, val);
1136 POSTING_READ(reg);
1137 udelay(150); /* wait for warmup */
1138 I915_WRITE(reg, val);
1139 POSTING_READ(reg);
1140 udelay(150); /* wait for warmup */
1141 I915_WRITE(reg, val);
1142 POSTING_READ(reg);
1143 udelay(150); /* wait for warmup */
1144}
1145
1146/**
1147 * intel_disable_pll - disable a PLL
1148 * @dev_priv: i915 private structure
1149 * @pipe: pipe PLL to disable
1150 *
1151 * Disable the PLL for @pipe, making sure the pipe is off first.
1152 *
1153 * Note! This is for pre-ILK only.
1154 */
1155static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1156{
1157 int reg;
1158 u32 val;
1159
1160 /* Don't disable pipe A or pipe A PLLs if needed */
1161 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1162 return;
1163
1164 /* Make sure the pipe isn't still relying on us */
1165 assert_pipe_disabled(dev_priv, pipe);
1166
1167 reg = DPLL(pipe);
1168 val = I915_READ(reg);
1169 val &= ~DPLL_VCO_ENABLE;
1170 I915_WRITE(reg, val);
1171 POSTING_READ(reg);
1172}
1173
1174/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001175 * intel_enable_pch_pll - enable PCH PLL
1176 * @dev_priv: i915 private structure
1177 * @pipe: pipe PLL to enable
1178 *
1179 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1180 * drives the transcoder clock.
1181 */
1182static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1183 enum pipe pipe)
1184{
1185 int reg;
1186 u32 val;
1187
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001188 if (pipe > 1)
1189 return;
1190
Jesse Barnes92f25842011-01-04 15:09:34 -08001191 /* PCH only available on ILK+ */
1192 BUG_ON(dev_priv->info->gen < 5);
1193
1194 /* PCH refclock must be enabled first */
1195 assert_pch_refclk_enabled(dev_priv);
1196
1197 reg = PCH_DPLL(pipe);
1198 val = I915_READ(reg);
1199 val |= DPLL_VCO_ENABLE;
1200 I915_WRITE(reg, val);
1201 POSTING_READ(reg);
1202 udelay(200);
1203}
1204
1205static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1206 enum pipe pipe)
1207{
1208 int reg;
1209 u32 val;
1210
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001211 if (pipe > 1)
1212 return;
1213
Jesse Barnes92f25842011-01-04 15:09:34 -08001214 /* PCH only available on ILK+ */
1215 BUG_ON(dev_priv->info->gen < 5);
1216
1217 /* Make sure transcoder isn't still depending on us */
1218 assert_transcoder_disabled(dev_priv, pipe);
1219
1220 reg = PCH_DPLL(pipe);
1221 val = I915_READ(reg);
1222 val &= ~DPLL_VCO_ENABLE;
1223 I915_WRITE(reg, val);
1224 POSTING_READ(reg);
1225 udelay(200);
1226}
1227
Jesse Barnes040484a2011-01-03 12:14:26 -08001228static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1229 enum pipe pipe)
1230{
1231 int reg;
1232 u32 val;
1233
1234 /* PCH only available on ILK+ */
1235 BUG_ON(dev_priv->info->gen < 5);
1236
1237 /* Make sure PCH DPLL is enabled */
1238 assert_pch_pll_enabled(dev_priv, pipe);
1239
1240 /* FDI must be feeding us bits for PCH ports */
1241 assert_fdi_tx_enabled(dev_priv, pipe);
1242 assert_fdi_rx_enabled(dev_priv, pipe);
1243
1244 reg = TRANSCONF(pipe);
1245 val = I915_READ(reg);
Jesse Barnese9bcff52011-06-24 12:19:20 -07001246
1247 if (HAS_PCH_IBX(dev_priv->dev)) {
1248 /*
1249 * make the BPC in transcoder be consistent with
1250 * that in pipeconf reg.
1251 */
1252 val &= ~PIPE_BPC_MASK;
1253 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1254 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001255 I915_WRITE(reg, val | TRANS_ENABLE);
1256 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1257 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1258}
1259
1260static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1261 enum pipe pipe)
1262{
1263 int reg;
1264 u32 val;
1265
1266 /* FDI relies on the transcoder */
1267 assert_fdi_tx_disabled(dev_priv, pipe);
1268 assert_fdi_rx_disabled(dev_priv, pipe);
1269
Jesse Barnes291906f2011-02-02 12:28:03 -08001270 /* Ports must be off as well */
1271 assert_pch_ports_disabled(dev_priv, pipe);
1272
Jesse Barnes040484a2011-01-03 12:14:26 -08001273 reg = TRANSCONF(pipe);
1274 val = I915_READ(reg);
1275 val &= ~TRANS_ENABLE;
1276 I915_WRITE(reg, val);
1277 /* wait for PCH transcoder off, transcoder state */
1278 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1279 DRM_ERROR("failed to disable transcoder\n");
1280}
1281
Jesse Barnes92f25842011-01-04 15:09:34 -08001282/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001283 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001284 * @dev_priv: i915 private structure
1285 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001286 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001287 *
1288 * Enable @pipe, making sure that various hardware specific requirements
1289 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1290 *
1291 * @pipe should be %PIPE_A or %PIPE_B.
1292 *
1293 * Will wait until the pipe is actually running (i.e. first vblank) before
1294 * returning.
1295 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001296static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1297 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001298{
1299 int reg;
1300 u32 val;
1301
1302 /*
1303 * A pipe without a PLL won't actually be able to drive bits from
1304 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1305 * need the check.
1306 */
1307 if (!HAS_PCH_SPLIT(dev_priv->dev))
1308 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001309 else {
1310 if (pch_port) {
1311 /* if driving the PCH, we need FDI enabled */
1312 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1313 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1314 }
1315 /* FIXME: assert CPU port conditions for SNB+ */
1316 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001317
1318 reg = PIPECONF(pipe);
1319 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001320 if (val & PIPECONF_ENABLE)
1321 return;
1322
1323 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001324 intel_wait_for_vblank(dev_priv->dev, pipe);
1325}
1326
1327/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001328 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001329 * @dev_priv: i915 private structure
1330 * @pipe: pipe to disable
1331 *
1332 * Disable @pipe, making sure that various hardware specific requirements
1333 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1334 *
1335 * @pipe should be %PIPE_A or %PIPE_B.
1336 *
1337 * Will wait until the pipe has shut down before returning.
1338 */
1339static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1340 enum pipe pipe)
1341{
1342 int reg;
1343 u32 val;
1344
1345 /*
1346 * Make sure planes won't keep trying to pump pixels to us,
1347 * or we might hang the display.
1348 */
1349 assert_planes_disabled(dev_priv, pipe);
1350
1351 /* Don't disable pipe A or pipe A PLLs if needed */
1352 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1353 return;
1354
1355 reg = PIPECONF(pipe);
1356 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001357 if ((val & PIPECONF_ENABLE) == 0)
1358 return;
1359
1360 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001361 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1362}
1363
Keith Packardd74362c2011-07-28 14:47:14 -07001364/*
1365 * Plane regs are double buffered, going from enabled->disabled needs a
1366 * trigger in order to latch. The display address reg provides this.
1367 */
1368static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1369 enum plane plane)
1370{
1371 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1372 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1373}
1374
Jesse Barnesb24e7172011-01-04 15:09:30 -08001375/**
1376 * intel_enable_plane - enable a display plane on a given pipe
1377 * @dev_priv: i915 private structure
1378 * @plane: plane to enable
1379 * @pipe: pipe being fed
1380 *
1381 * Enable @plane on @pipe, making sure that @pipe is running first.
1382 */
1383static void intel_enable_plane(struct drm_i915_private *dev_priv,
1384 enum plane plane, enum pipe pipe)
1385{
1386 int reg;
1387 u32 val;
1388
1389 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1390 assert_pipe_enabled(dev_priv, pipe);
1391
1392 reg = DSPCNTR(plane);
1393 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001394 if (val & DISPLAY_PLANE_ENABLE)
1395 return;
1396
1397 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001398 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001399 intel_wait_for_vblank(dev_priv->dev, pipe);
1400}
1401
Jesse Barnesb24e7172011-01-04 15:09:30 -08001402/**
1403 * intel_disable_plane - disable a display plane
1404 * @dev_priv: i915 private structure
1405 * @plane: plane to disable
1406 * @pipe: pipe consuming the data
1407 *
1408 * Disable @plane; should be an independent operation.
1409 */
1410static void intel_disable_plane(struct drm_i915_private *dev_priv,
1411 enum plane plane, enum pipe pipe)
1412{
1413 int reg;
1414 u32 val;
1415
1416 reg = DSPCNTR(plane);
1417 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001418 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1419 return;
1420
1421 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001422 intel_flush_display_plane(dev_priv, plane);
1423 intel_wait_for_vblank(dev_priv->dev, pipe);
1424}
1425
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001426static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001427 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001428{
1429 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001430 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001431 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001432 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001433 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001434}
1435
1436static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1437 enum pipe pipe, int reg)
1438{
1439 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001440 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001441 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1442 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001443 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001444 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001445}
1446
1447/* Disable any ports connected to this transcoder */
1448static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1449 enum pipe pipe)
1450{
1451 u32 reg, val;
1452
1453 val = I915_READ(PCH_PP_CONTROL);
1454 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1455
Keith Packardf0575e92011-07-25 22:12:43 -07001456 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1457 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1458 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001459
1460 reg = PCH_ADPA;
1461 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001462 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001463 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1464
1465 reg = PCH_LVDS;
1466 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001467 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1468 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001469 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1470 POSTING_READ(reg);
1471 udelay(100);
1472 }
1473
1474 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1475 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1476 disable_pch_hdmi(dev_priv, pipe, HDMID);
1477}
1478
Chris Wilson43a95392011-07-08 12:22:36 +01001479static void i8xx_disable_fbc(struct drm_device *dev)
1480{
1481 struct drm_i915_private *dev_priv = dev->dev_private;
1482 u32 fbc_ctl;
1483
1484 /* Disable compression */
1485 fbc_ctl = I915_READ(FBC_CONTROL);
1486 if ((fbc_ctl & FBC_CTL_EN) == 0)
1487 return;
1488
1489 fbc_ctl &= ~FBC_CTL_EN;
1490 I915_WRITE(FBC_CONTROL, fbc_ctl);
1491
1492 /* Wait for compressing bit to clear */
1493 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
1494 DRM_DEBUG_KMS("FBC idle timed out\n");
1495 return;
1496 }
1497
1498 DRM_DEBUG_KMS("disabled FBC\n");
1499}
1500
Jesse Barnes80824002009-09-10 15:28:06 -07001501static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1502{
1503 struct drm_device *dev = crtc->dev;
1504 struct drm_i915_private *dev_priv = dev->dev_private;
1505 struct drm_framebuffer *fb = crtc->fb;
1506 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001507 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson016b9b62011-07-08 12:22:43 +01001509 int cfb_pitch;
Jesse Barnes80824002009-09-10 15:28:06 -07001510 int plane, i;
1511 u32 fbc_ctl, fbc_ctl2;
1512
Chris Wilson016b9b62011-07-08 12:22:43 +01001513 cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1514 if (fb->pitch < cfb_pitch)
1515 cfb_pitch = fb->pitch;
Jesse Barnes80824002009-09-10 15:28:06 -07001516
1517 /* FBC_CTL wants 64B units */
Chris Wilson016b9b62011-07-08 12:22:43 +01001518 cfb_pitch = (cfb_pitch / 64) - 1;
1519 plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
Jesse Barnes80824002009-09-10 15:28:06 -07001520
1521 /* Clear old tags */
1522 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1523 I915_WRITE(FBC_TAG + (i * 4), 0);
1524
1525 /* Set it up... */
Chris Wilsonde568512011-07-08 12:22:39 +01001526 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
1527 fbc_ctl2 |= plane;
Jesse Barnes80824002009-09-10 15:28:06 -07001528 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1529 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1530
1531 /* enable it... */
1532 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001533 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001534 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Chris Wilson016b9b62011-07-08 12:22:43 +01001535 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Jesse Barnes80824002009-09-10 15:28:06 -07001536 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson016b9b62011-07-08 12:22:43 +01001537 fbc_ctl |= obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001538 I915_WRITE(FBC_CONTROL, fbc_ctl);
1539
Chris Wilson016b9b62011-07-08 12:22:43 +01001540 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %d, ",
1541 cfb_pitch, crtc->y, intel_crtc->plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001542}
1543
Adam Jacksonee5382a2010-04-23 11:17:39 -04001544static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001545{
Jesse Barnes80824002009-09-10 15:28:06 -07001546 struct drm_i915_private *dev_priv = dev->dev_private;
1547
1548 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1549}
1550
Jesse Barnes74dff282009-09-14 15:39:40 -07001551static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1552{
1553 struct drm_device *dev = crtc->dev;
1554 struct drm_i915_private *dev_priv = dev->dev_private;
1555 struct drm_framebuffer *fb = crtc->fb;
1556 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001557 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001559 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001560 unsigned long stall_watermark = 200;
1561 u32 dpfc_ctl;
1562
Jesse Barnes74dff282009-09-14 15:39:40 -07001563 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson016b9b62011-07-08 12:22:43 +01001564 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Chris Wilsonde568512011-07-08 12:22:39 +01001565 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
Jesse Barnes74dff282009-09-14 15:39:40 -07001566
Jesse Barnes74dff282009-09-14 15:39:40 -07001567 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1568 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1569 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1570 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1571
1572 /* enable it... */
1573 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1574
Zhao Yakui28c97732009-10-09 11:39:41 +08001575 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001576}
1577
Chris Wilson43a95392011-07-08 12:22:36 +01001578static void g4x_disable_fbc(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001579{
1580 struct drm_i915_private *dev_priv = dev->dev_private;
1581 u32 dpfc_ctl;
1582
1583 /* Disable compression */
1584 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001585 if (dpfc_ctl & DPFC_CTL_EN) {
1586 dpfc_ctl &= ~DPFC_CTL_EN;
1587 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001588
Chris Wilsonbed4a672010-09-11 10:47:47 +01001589 DRM_DEBUG_KMS("disabled FBC\n");
1590 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001591}
1592
Adam Jacksonee5382a2010-04-23 11:17:39 -04001593static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001594{
Jesse Barnes74dff282009-09-14 15:39:40 -07001595 struct drm_i915_private *dev_priv = dev->dev_private;
1596
1597 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1598}
1599
Jesse Barnes4efe0702011-01-18 11:25:41 -08001600static void sandybridge_blit_fbc_update(struct drm_device *dev)
1601{
1602 struct drm_i915_private *dev_priv = dev->dev_private;
1603 u32 blt_ecoskpd;
1604
1605 /* Make sure blitter notifies FBC of writes */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001606 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001607 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1608 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1609 GEN6_BLITTER_LOCK_SHIFT;
1610 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1611 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1612 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1613 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1614 GEN6_BLITTER_LOCK_SHIFT);
1615 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1616 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001617 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001618}
1619
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001620static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1621{
1622 struct drm_device *dev = crtc->dev;
1623 struct drm_i915_private *dev_priv = dev->dev_private;
1624 struct drm_framebuffer *fb = crtc->fb;
1625 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001626 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001628 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001629 unsigned long stall_watermark = 200;
1630 u32 dpfc_ctl;
1631
Chris Wilsonbed4a672010-09-11 10:47:47 +01001632 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001633 dpfc_ctl &= DPFC_RESERVED;
1634 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson9ce9d062011-07-08 12:22:40 +01001635 /* Set persistent mode for front-buffer rendering, ala X. */
1636 dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
Chris Wilson016b9b62011-07-08 12:22:43 +01001637 dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
Chris Wilsonde568512011-07-08 12:22:39 +01001638 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001639
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001640 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1641 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1642 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1643 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001644 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001645 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001646 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001647
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001648 if (IS_GEN6(dev)) {
1649 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilson016b9b62011-07-08 12:22:43 +01001650 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001651 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001652 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001653 }
1654
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001655 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1656}
1657
Chris Wilson43a95392011-07-08 12:22:36 +01001658static void ironlake_disable_fbc(struct drm_device *dev)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001659{
1660 struct drm_i915_private *dev_priv = dev->dev_private;
1661 u32 dpfc_ctl;
1662
1663 /* Disable compression */
1664 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001665 if (dpfc_ctl & DPFC_CTL_EN) {
1666 dpfc_ctl &= ~DPFC_CTL_EN;
1667 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001668
Chris Wilsonbed4a672010-09-11 10:47:47 +01001669 DRM_DEBUG_KMS("disabled FBC\n");
1670 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001671}
1672
1673static bool ironlake_fbc_enabled(struct drm_device *dev)
1674{
1675 struct drm_i915_private *dev_priv = dev->dev_private;
1676
1677 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1678}
1679
Adam Jacksonee5382a2010-04-23 11:17:39 -04001680bool intel_fbc_enabled(struct drm_device *dev)
1681{
1682 struct drm_i915_private *dev_priv = dev->dev_private;
1683
1684 if (!dev_priv->display.fbc_enabled)
1685 return false;
1686
1687 return dev_priv->display.fbc_enabled(dev);
1688}
1689
Chris Wilson1630fe72011-07-08 12:22:42 +01001690static void intel_fbc_work_fn(struct work_struct *__work)
1691{
1692 struct intel_fbc_work *work =
1693 container_of(to_delayed_work(__work),
1694 struct intel_fbc_work, work);
1695 struct drm_device *dev = work->crtc->dev;
1696 struct drm_i915_private *dev_priv = dev->dev_private;
1697
1698 mutex_lock(&dev->struct_mutex);
1699 if (work == dev_priv->fbc_work) {
1700 /* Double check that we haven't switched fb without cancelling
1701 * the prior work.
1702 */
Chris Wilson016b9b62011-07-08 12:22:43 +01001703 if (work->crtc->fb == work->fb) {
Chris Wilson1630fe72011-07-08 12:22:42 +01001704 dev_priv->display.enable_fbc(work->crtc,
1705 work->interval);
1706
Chris Wilson016b9b62011-07-08 12:22:43 +01001707 dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
1708 dev_priv->cfb_fb = work->crtc->fb->base.id;
1709 dev_priv->cfb_y = work->crtc->y;
1710 }
1711
Chris Wilson1630fe72011-07-08 12:22:42 +01001712 dev_priv->fbc_work = NULL;
1713 }
1714 mutex_unlock(&dev->struct_mutex);
1715
1716 kfree(work);
1717}
1718
1719static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
1720{
1721 if (dev_priv->fbc_work == NULL)
1722 return;
1723
1724 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
1725
1726 /* Synchronisation is provided by struct_mutex and checking of
1727 * dev_priv->fbc_work, so we can perform the cancellation
1728 * entirely asynchronously.
1729 */
1730 if (cancel_delayed_work(&dev_priv->fbc_work->work))
1731 /* tasklet was killed before being run, clean up */
1732 kfree(dev_priv->fbc_work);
1733
1734 /* Mark the work as no longer wanted so that if it does
1735 * wake-up (because the work was already running and waiting
1736 * for our mutex), it will discover that is no longer
1737 * necessary to run.
1738 */
1739 dev_priv->fbc_work = NULL;
1740}
1741
Chris Wilson43a95392011-07-08 12:22:36 +01001742static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Adam Jacksonee5382a2010-04-23 11:17:39 -04001743{
Chris Wilson1630fe72011-07-08 12:22:42 +01001744 struct intel_fbc_work *work;
1745 struct drm_device *dev = crtc->dev;
1746 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001747
1748 if (!dev_priv->display.enable_fbc)
1749 return;
1750
Chris Wilson1630fe72011-07-08 12:22:42 +01001751 intel_cancel_fbc_work(dev_priv);
1752
1753 work = kzalloc(sizeof *work, GFP_KERNEL);
1754 if (work == NULL) {
1755 dev_priv->display.enable_fbc(crtc, interval);
1756 return;
1757 }
1758
1759 work->crtc = crtc;
1760 work->fb = crtc->fb;
1761 work->interval = interval;
1762 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
1763
1764 dev_priv->fbc_work = work;
1765
1766 DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
1767
1768 /* Delay the actual enabling to let pageflipping cease and the
Chris Wilson016b9b62011-07-08 12:22:43 +01001769 * display to settle before starting the compression. Note that
1770 * this delay also serves a second purpose: it allows for a
1771 * vblank to pass after disabling the FBC before we attempt
1772 * to modify the control registers.
Chris Wilson1630fe72011-07-08 12:22:42 +01001773 *
1774 * A more complicated solution would involve tracking vblanks
1775 * following the termination of the page-flipping sequence
1776 * and indeed performing the enable as a co-routine and not
1777 * waiting synchronously upon the vblank.
1778 */
1779 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
Adam Jacksonee5382a2010-04-23 11:17:39 -04001780}
1781
1782void intel_disable_fbc(struct drm_device *dev)
1783{
1784 struct drm_i915_private *dev_priv = dev->dev_private;
1785
Chris Wilson1630fe72011-07-08 12:22:42 +01001786 intel_cancel_fbc_work(dev_priv);
1787
Adam Jacksonee5382a2010-04-23 11:17:39 -04001788 if (!dev_priv->display.disable_fbc)
1789 return;
1790
1791 dev_priv->display.disable_fbc(dev);
Chris Wilson016b9b62011-07-08 12:22:43 +01001792 dev_priv->cfb_plane = -1;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001793}
1794
Jesse Barnes80824002009-09-10 15:28:06 -07001795/**
1796 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001797 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001798 *
1799 * Set up the framebuffer compression hardware at mode set time. We
1800 * enable it if possible:
1801 * - plane A only (on pre-965)
1802 * - no pixel mulitply/line duplication
1803 * - no alpha buffer discard
1804 * - no dual wide
1805 * - framebuffer <= 2048 in width, 1536 in height
1806 *
1807 * We can't assume that any compression will take place (worst case),
1808 * so the compressed buffer has to be the same size as the uncompressed
1809 * one. It also must reside (along with the line length buffer) in
1810 * stolen memory.
1811 *
1812 * We need to enable/disable FBC on a global basis.
1813 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001814static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001815{
Jesse Barnes80824002009-09-10 15:28:06 -07001816 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001817 struct drm_crtc *crtc = NULL, *tmp_crtc;
1818 struct intel_crtc *intel_crtc;
1819 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001820 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001821 struct drm_i915_gem_object *obj;
Keith Packardcd0de032011-09-19 21:34:19 -07001822 int enable_fbc;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001823
1824 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001825
1826 if (!i915_powersave)
1827 return;
1828
Adam Jacksonee5382a2010-04-23 11:17:39 -04001829 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001830 return;
1831
Jesse Barnes80824002009-09-10 15:28:06 -07001832 /*
1833 * If FBC is already on, we just have to verify that we can
1834 * keep it that way...
1835 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001836 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001837 * - changing FBC params (stride, fence, mode)
1838 * - new fb is too large to fit in compressed buffer
1839 * - going to an unsupported config (interlace, pixel multiply, etc.)
1840 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001841 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001842 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001843 if (crtc) {
1844 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1845 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1846 goto out_disable;
1847 }
1848 crtc = tmp_crtc;
1849 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001850 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001851
1852 if (!crtc || crtc->fb == NULL) {
1853 DRM_DEBUG_KMS("no output, disabling\n");
1854 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001855 goto out_disable;
1856 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001857
1858 intel_crtc = to_intel_crtc(crtc);
1859 fb = crtc->fb;
1860 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001861 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001862
Keith Packardcd0de032011-09-19 21:34:19 -07001863 enable_fbc = i915_enable_fbc;
1864 if (enable_fbc < 0) {
1865 DRM_DEBUG_KMS("fbc set to per-chip default\n");
1866 enable_fbc = 1;
1867 if (INTEL_INFO(dev)->gen <= 5)
1868 enable_fbc = 0;
1869 }
1870 if (!enable_fbc) {
1871 DRM_DEBUG_KMS("fbc disabled per module param\n");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001872 dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
1873 goto out_disable;
1874 }
Chris Wilson05394f32010-11-08 19:18:58 +00001875 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001876 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001877 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001878 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001879 goto out_disable;
1880 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001881 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1882 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001883 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001884 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001885 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001886 goto out_disable;
1887 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001888 if ((crtc->mode.hdisplay > 2048) ||
1889 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001890 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001891 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001892 goto out_disable;
1893 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001894 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001895 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001896 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001897 goto out_disable;
1898 }
Chris Wilsonde568512011-07-08 12:22:39 +01001899
1900 /* The use of a CPU fence is mandatory in order to detect writes
1901 * by the CPU to the scanout and trigger updates to the FBC.
1902 */
1903 if (obj->tiling_mode != I915_TILING_X ||
1904 obj->fence_reg == I915_FENCE_REG_NONE) {
1905 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001906 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001907 goto out_disable;
1908 }
1909
Jason Wesselc924b932010-08-05 09:22:32 -05001910 /* If the kernel debugger is active, always disable compression */
1911 if (in_dbg_master())
1912 goto out_disable;
1913
Chris Wilson016b9b62011-07-08 12:22:43 +01001914 /* If the scanout has not changed, don't modify the FBC settings.
1915 * Note that we make the fundamental assumption that the fb->obj
1916 * cannot be unpinned (and have its GTT offset and fence revoked)
1917 * without first being decoupled from the scanout and FBC disabled.
1918 */
1919 if (dev_priv->cfb_plane == intel_crtc->plane &&
1920 dev_priv->cfb_fb == fb->base.id &&
1921 dev_priv->cfb_y == crtc->y)
1922 return;
1923
1924 if (intel_fbc_enabled(dev)) {
1925 /* We update FBC along two paths, after changing fb/crtc
1926 * configuration (modeswitching) and after page-flipping
1927 * finishes. For the latter, we know that not only did
1928 * we disable the FBC at the start of the page-flip
1929 * sequence, but also more than one vblank has passed.
1930 *
1931 * For the former case of modeswitching, it is possible
1932 * to switch between two FBC valid configurations
1933 * instantaneously so we do need to disable the FBC
1934 * before we can modify its control registers. We also
1935 * have to wait for the next vblank for that to take
1936 * effect. However, since we delay enabling FBC we can
1937 * assume that a vblank has passed since disabling and
1938 * that we can safely alter the registers in the deferred
1939 * callback.
1940 *
1941 * In the scenario that we go from a valid to invalid
1942 * and then back to valid FBC configuration we have
1943 * no strict enforcement that a vblank occurred since
1944 * disabling the FBC. However, along all current pipe
1945 * disabling paths we do need to wait for a vblank at
1946 * some point. And we wait before enabling FBC anyway.
1947 */
1948 DRM_DEBUG_KMS("disabling active FBC for update\n");
1949 intel_disable_fbc(dev);
1950 }
1951
Chris Wilsonbed4a672010-09-11 10:47:47 +01001952 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001953 return;
1954
1955out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001956 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001957 if (intel_fbc_enabled(dev)) {
1958 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001959 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001960 }
Jesse Barnes80824002009-09-10 15:28:06 -07001961}
1962
Chris Wilson127bd2a2010-07-23 23:32:05 +01001963int
Chris Wilson48b956c2010-09-14 12:50:34 +01001964intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001965 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001966 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001967{
Chris Wilsonce453d82011-02-21 14:43:56 +00001968 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001969 u32 alignment;
1970 int ret;
1971
Chris Wilson05394f32010-11-08 19:18:58 +00001972 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001973 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001974 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1975 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001976 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001977 alignment = 4 * 1024;
1978 else
1979 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001980 break;
1981 case I915_TILING_X:
1982 /* pin() will align the object as required by fence */
1983 alignment = 0;
1984 break;
1985 case I915_TILING_Y:
1986 /* FIXME: Is this true? */
1987 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1988 return -EINVAL;
1989 default:
1990 BUG();
1991 }
1992
Chris Wilsonce453d82011-02-21 14:43:56 +00001993 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001994 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001995 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001996 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001997
1998 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1999 * fence, whereas 965+ only requires a fence if using
2000 * framebuffer compression. For simplicity, we always install
2001 * a fence as the cost is not that onerous.
2002 */
Chris Wilson05394f32010-11-08 19:18:58 +00002003 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002004 ret = i915_gem_object_get_fence(obj, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002005 if (ret)
2006 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002007 }
2008
Chris Wilsonce453d82011-02-21 14:43:56 +00002009 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002010 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002011
2012err_unpin:
2013 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002014err_interruptible:
2015 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002016 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002017}
2018
Jesse Barnes17638cd2011-06-24 12:19:23 -07002019static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2020 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002021{
2022 struct drm_device *dev = crtc->dev;
2023 struct drm_i915_private *dev_priv = dev->dev_private;
2024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2025 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002026 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002027 int plane = intel_crtc->plane;
2028 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002029 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002030 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002031
2032 switch (plane) {
2033 case 0:
2034 case 1:
2035 break;
2036 default:
2037 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2038 return -EINVAL;
2039 }
2040
2041 intel_fb = to_intel_framebuffer(fb);
2042 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002043
Chris Wilson5eddb702010-09-11 13:48:45 +01002044 reg = DSPCNTR(plane);
2045 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002046 /* Mask out pixel format bits in case we change it */
2047 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2048 switch (fb->bits_per_pixel) {
2049 case 8:
2050 dspcntr |= DISPPLANE_8BPP;
2051 break;
2052 case 16:
2053 if (fb->depth == 15)
2054 dspcntr |= DISPPLANE_15_16BPP;
2055 else
2056 dspcntr |= DISPPLANE_16BPP;
2057 break;
2058 case 24:
2059 case 32:
2060 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2061 break;
2062 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002063 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002064 return -EINVAL;
2065 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002066 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002067 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002068 dspcntr |= DISPPLANE_TILED;
2069 else
2070 dspcntr &= ~DISPPLANE_TILED;
2071 }
2072
Chris Wilson5eddb702010-09-11 13:48:45 +01002073 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002074
Chris Wilson05394f32010-11-08 19:18:58 +00002075 Start = obj->gtt_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002076 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2077
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002078 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2079 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01002080 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002081 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002082 I915_WRITE(DSPSURF(plane), Start);
2083 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2084 I915_WRITE(DSPADDR(plane), Offset);
2085 } else
2086 I915_WRITE(DSPADDR(plane), Start + Offset);
2087 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002088
Jesse Barnes17638cd2011-06-24 12:19:23 -07002089 return 0;
2090}
2091
2092static int ironlake_update_plane(struct drm_crtc *crtc,
2093 struct drm_framebuffer *fb, int x, int y)
2094{
2095 struct drm_device *dev = crtc->dev;
2096 struct drm_i915_private *dev_priv = dev->dev_private;
2097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2098 struct intel_framebuffer *intel_fb;
2099 struct drm_i915_gem_object *obj;
2100 int plane = intel_crtc->plane;
2101 unsigned long Start, Offset;
2102 u32 dspcntr;
2103 u32 reg;
2104
2105 switch (plane) {
2106 case 0:
2107 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002108 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002109 break;
2110 default:
2111 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2112 return -EINVAL;
2113 }
2114
2115 intel_fb = to_intel_framebuffer(fb);
2116 obj = intel_fb->obj;
2117
2118 reg = DSPCNTR(plane);
2119 dspcntr = I915_READ(reg);
2120 /* Mask out pixel format bits in case we change it */
2121 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2122 switch (fb->bits_per_pixel) {
2123 case 8:
2124 dspcntr |= DISPPLANE_8BPP;
2125 break;
2126 case 16:
2127 if (fb->depth != 16)
2128 return -EINVAL;
2129
2130 dspcntr |= DISPPLANE_16BPP;
2131 break;
2132 case 24:
2133 case 32:
2134 if (fb->depth == 24)
2135 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2136 else if (fb->depth == 30)
2137 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2138 else
2139 return -EINVAL;
2140 break;
2141 default:
2142 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2143 return -EINVAL;
2144 }
2145
2146 if (obj->tiling_mode != I915_TILING_NONE)
2147 dspcntr |= DISPPLANE_TILED;
2148 else
2149 dspcntr &= ~DISPPLANE_TILED;
2150
2151 /* must disable */
2152 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2153
2154 I915_WRITE(reg, dspcntr);
2155
2156 Start = obj->gtt_offset;
2157 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2158
2159 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2160 Start, Offset, x, y, fb->pitch);
2161 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
2162 I915_WRITE(DSPSURF(plane), Start);
2163 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2164 I915_WRITE(DSPADDR(plane), Offset);
2165 POSTING_READ(reg);
2166
2167 return 0;
2168}
2169
2170/* Assume fb object is pinned & idle & fenced and just update base pointers */
2171static int
2172intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2173 int x, int y, enum mode_set_atomic state)
2174{
2175 struct drm_device *dev = crtc->dev;
2176 struct drm_i915_private *dev_priv = dev->dev_private;
2177 int ret;
2178
2179 ret = dev_priv->display.update_plane(crtc, fb, x, y);
2180 if (ret)
2181 return ret;
2182
Chris Wilsonbed4a672010-09-11 10:47:47 +01002183 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002184 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002185
2186 return 0;
2187}
2188
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002189static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002190intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2191 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002192{
2193 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002194 struct drm_i915_master_private *master_priv;
2195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002196 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002197
2198 /* no fb bound */
2199 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002200 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002201 return 0;
2202 }
2203
Chris Wilson265db952010-09-20 15:41:01 +01002204 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002205 case 0:
2206 case 1:
2207 break;
Jesse Barnes27f82272011-09-02 12:54:37 -07002208 case 2:
2209 if (IS_IVYBRIDGE(dev))
2210 break;
2211 /* fall through otherwise */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002212 default:
Jesse Barnesa5071c22011-07-19 15:38:56 -07002213 DRM_ERROR("no plane for crtc\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002214 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002215 }
2216
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002217 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002218 ret = intel_pin_and_fence_fb_obj(dev,
2219 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002220 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002221 if (ret != 0) {
2222 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002223 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002224 return ret;
2225 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002226
Chris Wilson265db952010-09-20 15:41:01 +01002227 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002228 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002229 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002230
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002231 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00002232 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00002233 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002234
2235 /* Big Hammer, we also need to ensure that any pending
2236 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2237 * current scanout is retired before unpinning the old
2238 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00002239 *
2240 * This should only fail upon a hung GPU, in which case we
2241 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00002242 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002243 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00002244 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01002245 }
2246
Jason Wessel21c74a82010-10-13 14:09:44 -05002247 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2248 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002249 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01002250 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002251 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002252 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002253 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002254 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002255
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002256 if (old_fb) {
2257 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01002258 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002259 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002260
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002261 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002262
2263 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002264 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002265
2266 master_priv = dev->primary->master->driver_priv;
2267 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002268 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002269
Chris Wilson265db952010-09-20 15:41:01 +01002270 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002271 master_priv->sarea_priv->pipeB_x = x;
2272 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002273 } else {
2274 master_priv->sarea_priv->pipeA_x = x;
2275 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002276 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002277
2278 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002279}
2280
Chris Wilson5eddb702010-09-11 13:48:45 +01002281static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002282{
2283 struct drm_device *dev = crtc->dev;
2284 struct drm_i915_private *dev_priv = dev->dev_private;
2285 u32 dpa_ctl;
2286
Zhao Yakui28c97732009-10-09 11:39:41 +08002287 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002288 dpa_ctl = I915_READ(DP_A);
2289 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2290
2291 if (clock < 200000) {
2292 u32 temp;
2293 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2294 /* workaround for 160Mhz:
2295 1) program 0x4600c bits 15:0 = 0x8124
2296 2) program 0x46010 bit 0 = 1
2297 3) program 0x46034 bit 24 = 1
2298 4) program 0x64000 bit 14 = 1
2299 */
2300 temp = I915_READ(0x4600c);
2301 temp &= 0xffff0000;
2302 I915_WRITE(0x4600c, temp | 0x8124);
2303
2304 temp = I915_READ(0x46010);
2305 I915_WRITE(0x46010, temp | 1);
2306
2307 temp = I915_READ(0x46034);
2308 I915_WRITE(0x46034, temp | (1 << 24));
2309 } else {
2310 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2311 }
2312 I915_WRITE(DP_A, dpa_ctl);
2313
Chris Wilson5eddb702010-09-11 13:48:45 +01002314 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002315 udelay(500);
2316}
2317
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002318static void intel_fdi_normal_train(struct drm_crtc *crtc)
2319{
2320 struct drm_device *dev = crtc->dev;
2321 struct drm_i915_private *dev_priv = dev->dev_private;
2322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2323 int pipe = intel_crtc->pipe;
2324 u32 reg, temp;
2325
2326 /* enable normal train */
2327 reg = FDI_TX_CTL(pipe);
2328 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002329 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002330 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2331 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002332 } else {
2333 temp &= ~FDI_LINK_TRAIN_NONE;
2334 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002335 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002336 I915_WRITE(reg, temp);
2337
2338 reg = FDI_RX_CTL(pipe);
2339 temp = I915_READ(reg);
2340 if (HAS_PCH_CPT(dev)) {
2341 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2342 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2343 } else {
2344 temp &= ~FDI_LINK_TRAIN_NONE;
2345 temp |= FDI_LINK_TRAIN_NONE;
2346 }
2347 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2348
2349 /* wait one idle pattern time */
2350 POSTING_READ(reg);
2351 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002352
2353 /* IVB wants error correction enabled */
2354 if (IS_IVYBRIDGE(dev))
2355 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2356 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002357}
2358
Jesse Barnes291427f2011-07-29 12:42:37 -07002359static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2360{
2361 struct drm_i915_private *dev_priv = dev->dev_private;
2362 u32 flags = I915_READ(SOUTH_CHICKEN1);
2363
2364 flags |= FDI_PHASE_SYNC_OVR(pipe);
2365 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2366 flags |= FDI_PHASE_SYNC_EN(pipe);
2367 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2368 POSTING_READ(SOUTH_CHICKEN1);
2369}
2370
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002371/* The FDI link training functions for ILK/Ibexpeak. */
2372static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2373{
2374 struct drm_device *dev = crtc->dev;
2375 struct drm_i915_private *dev_priv = dev->dev_private;
2376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2377 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002378 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002379 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002380
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002381 /* FDI needs bits from pipe & plane first */
2382 assert_pipe_enabled(dev_priv, pipe);
2383 assert_plane_enabled(dev_priv, plane);
2384
Adam Jacksone1a44742010-06-25 15:32:14 -04002385 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2386 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002387 reg = FDI_RX_IMR(pipe);
2388 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002389 temp &= ~FDI_RX_SYMBOL_LOCK;
2390 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002391 I915_WRITE(reg, temp);
2392 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002393 udelay(150);
2394
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002396 reg = FDI_TX_CTL(pipe);
2397 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002398 temp &= ~(7 << 19);
2399 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002400 temp &= ~FDI_LINK_TRAIN_NONE;
2401 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002402 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403
Chris Wilson5eddb702010-09-11 13:48:45 +01002404 reg = FDI_RX_CTL(pipe);
2405 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002406 temp &= ~FDI_LINK_TRAIN_NONE;
2407 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002408 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2409
2410 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002411 udelay(150);
2412
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002413 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002414 if (HAS_PCH_IBX(dev)) {
2415 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2416 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2417 FDI_RX_PHASE_SYNC_POINTER_EN);
2418 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002419
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002421 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002422 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002423 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2424
2425 if ((temp & FDI_RX_BIT_LOCK)) {
2426 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002427 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002428 break;
2429 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002430 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002431 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002433
2434 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002435 reg = FDI_TX_CTL(pipe);
2436 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002437 temp &= ~FDI_LINK_TRAIN_NONE;
2438 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002440
Chris Wilson5eddb702010-09-11 13:48:45 +01002441 reg = FDI_RX_CTL(pipe);
2442 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002443 temp &= ~FDI_LINK_TRAIN_NONE;
2444 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002445 I915_WRITE(reg, temp);
2446
2447 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002448 udelay(150);
2449
Chris Wilson5eddb702010-09-11 13:48:45 +01002450 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002451 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2454
2455 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002456 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002457 DRM_DEBUG_KMS("FDI train 2 done.\n");
2458 break;
2459 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002460 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002461 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002463
2464 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002465
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002466}
2467
Akshay Joshi0206e352011-08-16 15:34:10 -04002468static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002469 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2470 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2471 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2472 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2473};
2474
2475/* The FDI link training functions for SNB/Cougarpoint. */
2476static void gen6_fdi_link_train(struct drm_crtc *crtc)
2477{
2478 struct drm_device *dev = crtc->dev;
2479 struct drm_i915_private *dev_priv = dev->dev_private;
2480 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2481 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483
Adam Jacksone1a44742010-06-25 15:32:14 -04002484 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2485 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 reg = FDI_RX_IMR(pipe);
2487 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002488 temp &= ~FDI_RX_SYMBOL_LOCK;
2489 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 I915_WRITE(reg, temp);
2491
2492 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002493 udelay(150);
2494
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002496 reg = FDI_TX_CTL(pipe);
2497 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002498 temp &= ~(7 << 19);
2499 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002500 temp &= ~FDI_LINK_TRAIN_NONE;
2501 temp |= FDI_LINK_TRAIN_PATTERN_1;
2502 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2503 /* SNB-B */
2504 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002505 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 reg = FDI_RX_CTL(pipe);
2508 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002509 if (HAS_PCH_CPT(dev)) {
2510 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2511 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2512 } else {
2513 temp &= ~FDI_LINK_TRAIN_NONE;
2514 temp |= FDI_LINK_TRAIN_PATTERN_1;
2515 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2517
2518 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002519 udelay(150);
2520
Jesse Barnes291427f2011-07-29 12:42:37 -07002521 if (HAS_PCH_CPT(dev))
2522 cpt_phase_pointer_enable(dev, pipe);
2523
Akshay Joshi0206e352011-08-16 15:34:10 -04002524 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 reg = FDI_TX_CTL(pipe);
2526 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002527 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2528 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002529 I915_WRITE(reg, temp);
2530
2531 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002532 udelay(500);
2533
Chris Wilson5eddb702010-09-11 13:48:45 +01002534 reg = FDI_RX_IIR(pipe);
2535 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2537
2538 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002539 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002540 DRM_DEBUG_KMS("FDI train 1 done.\n");
2541 break;
2542 }
2543 }
2544 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002545 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546
2547 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002548 reg = FDI_TX_CTL(pipe);
2549 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002550 temp &= ~FDI_LINK_TRAIN_NONE;
2551 temp |= FDI_LINK_TRAIN_PATTERN_2;
2552 if (IS_GEN6(dev)) {
2553 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2554 /* SNB-B */
2555 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2556 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002557 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 reg = FDI_RX_CTL(pipe);
2560 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002561 if (HAS_PCH_CPT(dev)) {
2562 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2563 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2564 } else {
2565 temp &= ~FDI_LINK_TRAIN_NONE;
2566 temp |= FDI_LINK_TRAIN_PATTERN_2;
2567 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002568 I915_WRITE(reg, temp);
2569
2570 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002571 udelay(150);
2572
Akshay Joshi0206e352011-08-16 15:34:10 -04002573 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002574 reg = FDI_TX_CTL(pipe);
2575 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002576 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2577 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002578 I915_WRITE(reg, temp);
2579
2580 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002581 udelay(500);
2582
Chris Wilson5eddb702010-09-11 13:48:45 +01002583 reg = FDI_RX_IIR(pipe);
2584 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002585 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2586
2587 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002588 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002589 DRM_DEBUG_KMS("FDI train 2 done.\n");
2590 break;
2591 }
2592 }
2593 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002594 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595
2596 DRM_DEBUG_KMS("FDI train done.\n");
2597}
2598
Jesse Barnes357555c2011-04-28 15:09:55 -07002599/* Manual link training for Ivy Bridge A0 parts */
2600static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2601{
2602 struct drm_device *dev = crtc->dev;
2603 struct drm_i915_private *dev_priv = dev->dev_private;
2604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2605 int pipe = intel_crtc->pipe;
2606 u32 reg, temp, i;
2607
2608 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2609 for train result */
2610 reg = FDI_RX_IMR(pipe);
2611 temp = I915_READ(reg);
2612 temp &= ~FDI_RX_SYMBOL_LOCK;
2613 temp &= ~FDI_RX_BIT_LOCK;
2614 I915_WRITE(reg, temp);
2615
2616 POSTING_READ(reg);
2617 udelay(150);
2618
2619 /* enable CPU FDI TX and PCH FDI RX */
2620 reg = FDI_TX_CTL(pipe);
2621 temp = I915_READ(reg);
2622 temp &= ~(7 << 19);
2623 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2624 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2625 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2626 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2627 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002628 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002629 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2630
2631 reg = FDI_RX_CTL(pipe);
2632 temp = I915_READ(reg);
2633 temp &= ~FDI_LINK_TRAIN_AUTO;
2634 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2635 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002636 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002637 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2638
2639 POSTING_READ(reg);
2640 udelay(150);
2641
Jesse Barnes291427f2011-07-29 12:42:37 -07002642 if (HAS_PCH_CPT(dev))
2643 cpt_phase_pointer_enable(dev, pipe);
2644
Akshay Joshi0206e352011-08-16 15:34:10 -04002645 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002646 reg = FDI_TX_CTL(pipe);
2647 temp = I915_READ(reg);
2648 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2649 temp |= snb_b_fdi_train_param[i];
2650 I915_WRITE(reg, temp);
2651
2652 POSTING_READ(reg);
2653 udelay(500);
2654
2655 reg = FDI_RX_IIR(pipe);
2656 temp = I915_READ(reg);
2657 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2658
2659 if (temp & FDI_RX_BIT_LOCK ||
2660 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2661 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2662 DRM_DEBUG_KMS("FDI train 1 done.\n");
2663 break;
2664 }
2665 }
2666 if (i == 4)
2667 DRM_ERROR("FDI train 1 fail!\n");
2668
2669 /* Train 2 */
2670 reg = FDI_TX_CTL(pipe);
2671 temp = I915_READ(reg);
2672 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2673 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2674 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2675 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2676 I915_WRITE(reg, temp);
2677
2678 reg = FDI_RX_CTL(pipe);
2679 temp = I915_READ(reg);
2680 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2681 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2682 I915_WRITE(reg, temp);
2683
2684 POSTING_READ(reg);
2685 udelay(150);
2686
Akshay Joshi0206e352011-08-16 15:34:10 -04002687 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002688 reg = FDI_TX_CTL(pipe);
2689 temp = I915_READ(reg);
2690 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2691 temp |= snb_b_fdi_train_param[i];
2692 I915_WRITE(reg, temp);
2693
2694 POSTING_READ(reg);
2695 udelay(500);
2696
2697 reg = FDI_RX_IIR(pipe);
2698 temp = I915_READ(reg);
2699 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2700
2701 if (temp & FDI_RX_SYMBOL_LOCK) {
2702 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2703 DRM_DEBUG_KMS("FDI train 2 done.\n");
2704 break;
2705 }
2706 }
2707 if (i == 4)
2708 DRM_ERROR("FDI train 2 fail!\n");
2709
2710 DRM_DEBUG_KMS("FDI train done.\n");
2711}
2712
2713static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002714{
2715 struct drm_device *dev = crtc->dev;
2716 struct drm_i915_private *dev_priv = dev->dev_private;
2717 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2718 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002719 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002720
Jesse Barnesc64e3112010-09-10 11:27:03 -07002721 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002722 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2723 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002724
Jesse Barnes0e23b992010-09-10 11:10:00 -07002725 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002726 reg = FDI_RX_CTL(pipe);
2727 temp = I915_READ(reg);
2728 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002729 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002730 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2731 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2732
2733 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002734 udelay(200);
2735
2736 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002737 temp = I915_READ(reg);
2738 I915_WRITE(reg, temp | FDI_PCDCLK);
2739
2740 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002741 udelay(200);
2742
2743 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002744 reg = FDI_TX_CTL(pipe);
2745 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002746 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002747 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2748
2749 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002750 udelay(100);
2751 }
2752}
2753
Jesse Barnes291427f2011-07-29 12:42:37 -07002754static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2755{
2756 struct drm_i915_private *dev_priv = dev->dev_private;
2757 u32 flags = I915_READ(SOUTH_CHICKEN1);
2758
2759 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2760 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2761 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2762 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2763 POSTING_READ(SOUTH_CHICKEN1);
2764}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002765static void ironlake_fdi_disable(struct drm_crtc *crtc)
2766{
2767 struct drm_device *dev = crtc->dev;
2768 struct drm_i915_private *dev_priv = dev->dev_private;
2769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2770 int pipe = intel_crtc->pipe;
2771 u32 reg, temp;
2772
2773 /* disable CPU FDI tx and PCH FDI rx */
2774 reg = FDI_TX_CTL(pipe);
2775 temp = I915_READ(reg);
2776 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2777 POSTING_READ(reg);
2778
2779 reg = FDI_RX_CTL(pipe);
2780 temp = I915_READ(reg);
2781 temp &= ~(0x7 << 16);
2782 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2783 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2784
2785 POSTING_READ(reg);
2786 udelay(100);
2787
2788 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002789 if (HAS_PCH_IBX(dev)) {
2790 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002791 I915_WRITE(FDI_RX_CHICKEN(pipe),
2792 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002793 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002794 } else if (HAS_PCH_CPT(dev)) {
2795 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002796 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002797
2798 /* still set train pattern 1 */
2799 reg = FDI_TX_CTL(pipe);
2800 temp = I915_READ(reg);
2801 temp &= ~FDI_LINK_TRAIN_NONE;
2802 temp |= FDI_LINK_TRAIN_PATTERN_1;
2803 I915_WRITE(reg, temp);
2804
2805 reg = FDI_RX_CTL(pipe);
2806 temp = I915_READ(reg);
2807 if (HAS_PCH_CPT(dev)) {
2808 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2809 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2810 } else {
2811 temp &= ~FDI_LINK_TRAIN_NONE;
2812 temp |= FDI_LINK_TRAIN_PATTERN_1;
2813 }
2814 /* BPC in FDI rx is consistent with that in PIPECONF */
2815 temp &= ~(0x07 << 16);
2816 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2817 I915_WRITE(reg, temp);
2818
2819 POSTING_READ(reg);
2820 udelay(100);
2821}
2822
Chris Wilson6b383a72010-09-13 13:54:26 +01002823/*
2824 * When we disable a pipe, we need to clear any pending scanline wait events
2825 * to avoid hanging the ring, which we assume we are waiting on.
2826 */
2827static void intel_clear_scanline_wait(struct drm_device *dev)
2828{
2829 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002830 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002831 u32 tmp;
2832
2833 if (IS_GEN2(dev))
2834 /* Can't break the hang on i8xx */
2835 return;
2836
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002837 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002838 tmp = I915_READ_CTL(ring);
2839 if (tmp & RING_WAIT)
2840 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002841}
2842
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002843static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2844{
Chris Wilson05394f32010-11-08 19:18:58 +00002845 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002846 struct drm_i915_private *dev_priv;
2847
2848 if (crtc->fb == NULL)
2849 return;
2850
Chris Wilson05394f32010-11-08 19:18:58 +00002851 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002852 dev_priv = crtc->dev->dev_private;
2853 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002854 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002855}
2856
Jesse Barnes040484a2011-01-03 12:14:26 -08002857static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2858{
2859 struct drm_device *dev = crtc->dev;
2860 struct drm_mode_config *mode_config = &dev->mode_config;
2861 struct intel_encoder *encoder;
2862
2863 /*
2864 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2865 * must be driven by its own crtc; no sharing is possible.
2866 */
2867 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2868 if (encoder->base.crtc != crtc)
2869 continue;
2870
2871 switch (encoder->type) {
2872 case INTEL_OUTPUT_EDP:
2873 if (!intel_encoder_is_pch_edp(&encoder->base))
2874 return false;
2875 continue;
2876 }
2877 }
2878
2879 return true;
2880}
2881
Jesse Barnesf67a5592011-01-05 10:31:48 -08002882/*
2883 * Enable PCH resources required for PCH ports:
2884 * - PCH PLLs
2885 * - FDI training & RX/TX
2886 * - update transcoder timings
2887 * - DP transcoding bits
2888 * - transcoder
2889 */
2890static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002891{
2892 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002893 struct drm_i915_private *dev_priv = dev->dev_private;
2894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2895 int pipe = intel_crtc->pipe;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002896 u32 reg, temp, transc_sel;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002897
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002898 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002899 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002900
Jesse Barnes92f25842011-01-04 15:09:34 -08002901 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002902
2903 if (HAS_PCH_CPT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07002904 transc_sel = intel_crtc->use_pll_a ? TRANSC_DPLLA_SEL :
2905 TRANSC_DPLLB_SEL;
2906
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002907 /* Be sure PCH DPLL SEL is set */
2908 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002909 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002910 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002911 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002912 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes27f82272011-09-02 12:54:37 -07002913 else if (pipe == 2 && (temp & TRANSC_DPLL_ENABLE) == 0)
Jesse Barnes4b645f12011-10-12 09:51:31 -07002914 temp |= (TRANSC_DPLL_ENABLE | transc_sel);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002915 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002916 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002917
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002918 /* set transcoder timing, panel must allow it */
2919 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002920 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2921 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2922 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2923
2924 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2925 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2926 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002927
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002928 intel_fdi_normal_train(crtc);
2929
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002930 /* For PCH DP, enable TRANS_DP_CTL */
2931 if (HAS_PCH_CPT(dev) &&
2932 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002933 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002934 reg = TRANS_DP_CTL(pipe);
2935 temp = I915_READ(reg);
2936 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002937 TRANS_DP_SYNC_MASK |
2938 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002939 temp |= (TRANS_DP_OUTPUT_ENABLE |
2940 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002941 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002942
2943 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002944 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002945 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002946 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002947
2948 switch (intel_trans_dp_port_sel(crtc)) {
2949 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002950 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002951 break;
2952 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002953 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002954 break;
2955 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002956 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002957 break;
2958 default:
2959 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002960 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002961 break;
2962 }
2963
Chris Wilson5eddb702010-09-11 13:48:45 +01002964 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002965 }
2966
Jesse Barnes040484a2011-01-03 12:14:26 -08002967 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002968}
2969
2970static void ironlake_crtc_enable(struct drm_crtc *crtc)
2971{
2972 struct drm_device *dev = crtc->dev;
2973 struct drm_i915_private *dev_priv = dev->dev_private;
2974 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2975 int pipe = intel_crtc->pipe;
2976 int plane = intel_crtc->plane;
2977 u32 temp;
2978 bool is_pch_port;
2979
2980 if (intel_crtc->active)
2981 return;
2982
2983 intel_crtc->active = true;
2984 intel_update_watermarks(dev);
2985
2986 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2987 temp = I915_READ(PCH_LVDS);
2988 if ((temp & LVDS_PORT_EN) == 0)
2989 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2990 }
2991
2992 is_pch_port = intel_crtc_driving_pch(crtc);
2993
2994 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07002995 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002996 else
2997 ironlake_fdi_disable(crtc);
2998
2999 /* Enable panel fitting for LVDS */
3000 if (dev_priv->pch_pf_size &&
3001 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3002 /* Force use of hard-coded filter coefficients
3003 * as some pre-programmed values are broken,
3004 * e.g. x201.
3005 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003006 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3007 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3008 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003009 }
3010
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003011 /*
3012 * On ILK+ LUT must be loaded before the pipe is running but with
3013 * clocks enabled
3014 */
3015 intel_crtc_load_lut(crtc);
3016
Jesse Barnesf67a5592011-01-05 10:31:48 -08003017 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3018 intel_enable_plane(dev_priv, plane, pipe);
3019
3020 if (is_pch_port)
3021 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003022
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003023 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003024 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003025 mutex_unlock(&dev->struct_mutex);
3026
Chris Wilson6b383a72010-09-13 13:54:26 +01003027 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003028}
3029
3030static void ironlake_crtc_disable(struct drm_crtc *crtc)
3031{
3032 struct drm_device *dev = crtc->dev;
3033 struct drm_i915_private *dev_priv = dev->dev_private;
3034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3035 int pipe = intel_crtc->pipe;
3036 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003037 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003038
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003039 if (!intel_crtc->active)
3040 return;
3041
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003042 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003043 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003044 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003045
Jesse Barnesb24e7172011-01-04 15:09:30 -08003046 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003047
Chris Wilson973d04f2011-07-08 12:22:37 +01003048 if (dev_priv->cfb_plane == plane)
3049 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003050
Jesse Barnesb24e7172011-01-04 15:09:30 -08003051 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003052
Jesse Barnes6be4a602010-09-10 10:26:01 -07003053 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003054 I915_WRITE(PF_CTL(pipe), 0);
3055 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003056
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003057 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003058
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003059 /* This is a horrible layering violation; we should be doing this in
3060 * the connector/encoder ->prepare instead, but we don't always have
3061 * enough information there about the config to know whether it will
3062 * actually be necessary or just cause undesired flicker.
3063 */
3064 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003065
Jesse Barnes040484a2011-01-03 12:14:26 -08003066 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003067
Jesse Barnes6be4a602010-09-10 10:26:01 -07003068 if (HAS_PCH_CPT(dev)) {
3069 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003070 reg = TRANS_DP_CTL(pipe);
3071 temp = I915_READ(reg);
3072 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003073 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003074 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003075
3076 /* disable DPLL_SEL */
3077 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003078 switch (pipe) {
3079 case 0:
3080 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
3081 break;
3082 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003083 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003084 break;
3085 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003086 /* C shares PLL A or B */
3087 temp &= ~(TRANSC_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003088 break;
3089 default:
3090 BUG(); /* wtf */
3091 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003092 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003093 }
3094
3095 /* disable PCH DPLL */
Jesse Barnes4b645f12011-10-12 09:51:31 -07003096 if (!intel_crtc->no_pll)
3097 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003098
3099 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003100 reg = FDI_RX_CTL(pipe);
3101 temp = I915_READ(reg);
3102 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003103
3104 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003105 reg = FDI_TX_CTL(pipe);
3106 temp = I915_READ(reg);
3107 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3108
3109 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003110 udelay(100);
3111
Chris Wilson5eddb702010-09-11 13:48:45 +01003112 reg = FDI_RX_CTL(pipe);
3113 temp = I915_READ(reg);
3114 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003115
3116 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01003117 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003118 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01003119
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003120 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003121 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003122
3123 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003124 intel_update_fbc(dev);
3125 intel_clear_scanline_wait(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003126 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003127}
3128
3129static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
3130{
3131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3132 int pipe = intel_crtc->pipe;
3133 int plane = intel_crtc->plane;
3134
Zhenyu Wang2c072452009-06-05 15:38:42 +08003135 /* XXX: When our outputs are all unaware of DPMS modes other than off
3136 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3137 */
3138 switch (mode) {
3139 case DRM_MODE_DPMS_ON:
3140 case DRM_MODE_DPMS_STANDBY:
3141 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01003142 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003143 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01003144 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003145
Zhenyu Wang2c072452009-06-05 15:38:42 +08003146 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01003147 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003148 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003149 break;
3150 }
3151}
3152
Daniel Vetter02e792f2009-09-15 22:57:34 +02003153static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3154{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003155 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003156 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003157 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003158
Chris Wilson23f09ce2010-08-12 13:53:37 +01003159 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003160 dev_priv->mm.interruptible = false;
3161 (void) intel_overlay_switch_off(intel_crtc->overlay);
3162 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003163 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003164 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003165
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003166 /* Let userspace switch the overlay on again. In most cases userspace
3167 * has to recompute where to put it anyway.
3168 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003169}
3170
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003171static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003172{
3173 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003174 struct drm_i915_private *dev_priv = dev->dev_private;
3175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3176 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003177 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003178
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003179 if (intel_crtc->active)
3180 return;
3181
3182 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003183 intel_update_watermarks(dev);
3184
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003185 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003186 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003187 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003188
3189 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003190 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003191
3192 /* Give the overlay scaler a chance to enable if it's on this pipe */
3193 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003194 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003195}
3196
3197static void i9xx_crtc_disable(struct drm_crtc *crtc)
3198{
3199 struct drm_device *dev = crtc->dev;
3200 struct drm_i915_private *dev_priv = dev->dev_private;
3201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3202 int pipe = intel_crtc->pipe;
3203 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003204
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003205 if (!intel_crtc->active)
3206 return;
3207
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003208 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003209 intel_crtc_wait_for_pending_flips(crtc);
3210 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003211 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003212 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003213
Chris Wilson973d04f2011-07-08 12:22:37 +01003214 if (dev_priv->cfb_plane == plane)
3215 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003216
Jesse Barnesb24e7172011-01-04 15:09:30 -08003217 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003218 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003219 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003220
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003221 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003222 intel_update_fbc(dev);
3223 intel_update_watermarks(dev);
3224 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003225}
3226
3227static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3228{
Jesse Barnes79e53942008-11-07 14:24:08 -08003229 /* XXX: When our outputs are all unaware of DPMS modes other than off
3230 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3231 */
3232 switch (mode) {
3233 case DRM_MODE_DPMS_ON:
3234 case DRM_MODE_DPMS_STANDBY:
3235 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003236 i9xx_crtc_enable(crtc);
3237 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003238 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003239 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003240 break;
3241 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003242}
3243
3244/**
3245 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003246 */
3247static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3248{
3249 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003250 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003251 struct drm_i915_master_private *master_priv;
3252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3253 int pipe = intel_crtc->pipe;
3254 bool enabled;
3255
Chris Wilson032d2a02010-09-06 16:17:22 +01003256 if (intel_crtc->dpms_mode == mode)
3257 return;
3258
Chris Wilsondebcadd2010-08-07 11:01:33 +01003259 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003260
Jesse Barnese70236a2009-09-21 10:42:27 -07003261 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003262
3263 if (!dev->primary->master)
3264 return;
3265
3266 master_priv = dev->primary->master->driver_priv;
3267 if (!master_priv->sarea_priv)
3268 return;
3269
3270 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3271
3272 switch (pipe) {
3273 case 0:
3274 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3275 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3276 break;
3277 case 1:
3278 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3279 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3280 break;
3281 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003282 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003283 break;
3284 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003285}
3286
Chris Wilsoncdd59982010-09-08 16:30:16 +01003287static void intel_crtc_disable(struct drm_crtc *crtc)
3288{
3289 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3290 struct drm_device *dev = crtc->dev;
3291
3292 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3293
3294 if (crtc->fb) {
3295 mutex_lock(&dev->struct_mutex);
3296 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3297 mutex_unlock(&dev->struct_mutex);
3298 }
3299}
3300
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003301/* Prepare for a mode set.
3302 *
3303 * Note we could be a lot smarter here. We need to figure out which outputs
3304 * will be enabled, which disabled (in short, how the config will changes)
3305 * and perform the minimum necessary steps to accomplish that, e.g. updating
3306 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3307 * panel fitting is in the proper state, etc.
3308 */
3309static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003310{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003311 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003312}
3313
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003314static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003315{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003316 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003317}
3318
3319static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3320{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003321 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003322}
3323
3324static void ironlake_crtc_commit(struct drm_crtc *crtc)
3325{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003326 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003327}
3328
Akshay Joshi0206e352011-08-16 15:34:10 -04003329void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003330{
3331 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3332 /* lvds has its own version of prepare see intel_lvds_prepare */
3333 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3334}
3335
Akshay Joshi0206e352011-08-16 15:34:10 -04003336void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003337{
3338 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3339 /* lvds has its own version of commit see intel_lvds_commit */
3340 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3341}
3342
Chris Wilsonea5b2132010-08-04 13:50:23 +01003343void intel_encoder_destroy(struct drm_encoder *encoder)
3344{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003345 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003346
Chris Wilsonea5b2132010-08-04 13:50:23 +01003347 drm_encoder_cleanup(encoder);
3348 kfree(intel_encoder);
3349}
3350
Jesse Barnes79e53942008-11-07 14:24:08 -08003351static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3352 struct drm_display_mode *mode,
3353 struct drm_display_mode *adjusted_mode)
3354{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003355 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003356
Eric Anholtbad720f2009-10-22 16:11:14 -07003357 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003358 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003359 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3360 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003361 }
Chris Wilson89749352010-09-12 18:25:19 +01003362
3363 /* XXX some encoders set the crtcinfo, others don't.
3364 * Obviously we need some form of conflict resolution here...
3365 */
3366 if (adjusted_mode->crtc_htotal == 0)
3367 drm_mode_set_crtcinfo(adjusted_mode, 0);
3368
Jesse Barnes79e53942008-11-07 14:24:08 -08003369 return true;
3370}
3371
Jesse Barnese70236a2009-09-21 10:42:27 -07003372static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003373{
Jesse Barnese70236a2009-09-21 10:42:27 -07003374 return 400000;
3375}
Jesse Barnes79e53942008-11-07 14:24:08 -08003376
Jesse Barnese70236a2009-09-21 10:42:27 -07003377static int i915_get_display_clock_speed(struct drm_device *dev)
3378{
3379 return 333000;
3380}
Jesse Barnes79e53942008-11-07 14:24:08 -08003381
Jesse Barnese70236a2009-09-21 10:42:27 -07003382static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3383{
3384 return 200000;
3385}
Jesse Barnes79e53942008-11-07 14:24:08 -08003386
Jesse Barnese70236a2009-09-21 10:42:27 -07003387static int i915gm_get_display_clock_speed(struct drm_device *dev)
3388{
3389 u16 gcfgc = 0;
3390
3391 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3392
3393 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003394 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003395 else {
3396 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3397 case GC_DISPLAY_CLOCK_333_MHZ:
3398 return 333000;
3399 default:
3400 case GC_DISPLAY_CLOCK_190_200_MHZ:
3401 return 190000;
3402 }
3403 }
3404}
Jesse Barnes79e53942008-11-07 14:24:08 -08003405
Jesse Barnese70236a2009-09-21 10:42:27 -07003406static int i865_get_display_clock_speed(struct drm_device *dev)
3407{
3408 return 266000;
3409}
3410
3411static int i855_get_display_clock_speed(struct drm_device *dev)
3412{
3413 u16 hpllcc = 0;
3414 /* Assume that the hardware is in the high speed state. This
3415 * should be the default.
3416 */
3417 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3418 case GC_CLOCK_133_200:
3419 case GC_CLOCK_100_200:
3420 return 200000;
3421 case GC_CLOCK_166_250:
3422 return 250000;
3423 case GC_CLOCK_100_133:
3424 return 133000;
3425 }
3426
3427 /* Shouldn't happen */
3428 return 0;
3429}
3430
3431static int i830_get_display_clock_speed(struct drm_device *dev)
3432{
3433 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003434}
3435
Zhenyu Wang2c072452009-06-05 15:38:42 +08003436struct fdi_m_n {
3437 u32 tu;
3438 u32 gmch_m;
3439 u32 gmch_n;
3440 u32 link_m;
3441 u32 link_n;
3442};
3443
3444static void
3445fdi_reduce_ratio(u32 *num, u32 *den)
3446{
3447 while (*num > 0xffffff || *den > 0xffffff) {
3448 *num >>= 1;
3449 *den >>= 1;
3450 }
3451}
3452
Zhenyu Wang2c072452009-06-05 15:38:42 +08003453static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003454ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3455 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003456{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003457 m_n->tu = 64; /* default size */
3458
Chris Wilson22ed1112010-12-04 01:01:29 +00003459 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3460 m_n->gmch_m = bits_per_pixel * pixel_clock;
3461 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003462 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3463
Chris Wilson22ed1112010-12-04 01:01:29 +00003464 m_n->link_m = pixel_clock;
3465 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003466 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3467}
3468
3469
Shaohua Li7662c8b2009-06-26 11:23:55 +08003470struct intel_watermark_params {
3471 unsigned long fifo_size;
3472 unsigned long max_wm;
3473 unsigned long default_wm;
3474 unsigned long guard_size;
3475 unsigned long cacheline_size;
3476};
3477
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003478/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003479static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003480 PINEVIEW_DISPLAY_FIFO,
3481 PINEVIEW_MAX_WM,
3482 PINEVIEW_DFT_WM,
3483 PINEVIEW_GUARD_WM,
3484 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003485};
Chris Wilsond2102462011-01-24 17:43:27 +00003486static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003487 PINEVIEW_DISPLAY_FIFO,
3488 PINEVIEW_MAX_WM,
3489 PINEVIEW_DFT_HPLLOFF_WM,
3490 PINEVIEW_GUARD_WM,
3491 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003492};
Chris Wilsond2102462011-01-24 17:43:27 +00003493static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003494 PINEVIEW_CURSOR_FIFO,
3495 PINEVIEW_CURSOR_MAX_WM,
3496 PINEVIEW_CURSOR_DFT_WM,
3497 PINEVIEW_CURSOR_GUARD_WM,
3498 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003499};
Chris Wilsond2102462011-01-24 17:43:27 +00003500static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003501 PINEVIEW_CURSOR_FIFO,
3502 PINEVIEW_CURSOR_MAX_WM,
3503 PINEVIEW_CURSOR_DFT_WM,
3504 PINEVIEW_CURSOR_GUARD_WM,
3505 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003506};
Chris Wilsond2102462011-01-24 17:43:27 +00003507static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003508 G4X_FIFO_SIZE,
3509 G4X_MAX_WM,
3510 G4X_MAX_WM,
3511 2,
3512 G4X_FIFO_LINE_SIZE,
3513};
Chris Wilsond2102462011-01-24 17:43:27 +00003514static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003515 I965_CURSOR_FIFO,
3516 I965_CURSOR_MAX_WM,
3517 I965_CURSOR_DFT_WM,
3518 2,
3519 G4X_FIFO_LINE_SIZE,
3520};
Chris Wilsond2102462011-01-24 17:43:27 +00003521static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003522 I965_CURSOR_FIFO,
3523 I965_CURSOR_MAX_WM,
3524 I965_CURSOR_DFT_WM,
3525 2,
3526 I915_FIFO_LINE_SIZE,
3527};
Chris Wilsond2102462011-01-24 17:43:27 +00003528static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003529 I945_FIFO_SIZE,
3530 I915_MAX_WM,
3531 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003532 2,
3533 I915_FIFO_LINE_SIZE
3534};
Chris Wilsond2102462011-01-24 17:43:27 +00003535static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003536 I915_FIFO_SIZE,
3537 I915_MAX_WM,
3538 1,
3539 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003540 I915_FIFO_LINE_SIZE
3541};
Chris Wilsond2102462011-01-24 17:43:27 +00003542static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003543 I855GM_FIFO_SIZE,
3544 I915_MAX_WM,
3545 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003546 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003547 I830_FIFO_LINE_SIZE
3548};
Chris Wilsond2102462011-01-24 17:43:27 +00003549static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003550 I830_FIFO_SIZE,
3551 I915_MAX_WM,
3552 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003553 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003554 I830_FIFO_LINE_SIZE
3555};
3556
Chris Wilsond2102462011-01-24 17:43:27 +00003557static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003558 ILK_DISPLAY_FIFO,
3559 ILK_DISPLAY_MAXWM,
3560 ILK_DISPLAY_DFTWM,
3561 2,
3562 ILK_FIFO_LINE_SIZE
3563};
Chris Wilsond2102462011-01-24 17:43:27 +00003564static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003565 ILK_CURSOR_FIFO,
3566 ILK_CURSOR_MAXWM,
3567 ILK_CURSOR_DFTWM,
3568 2,
3569 ILK_FIFO_LINE_SIZE
3570};
Chris Wilsond2102462011-01-24 17:43:27 +00003571static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003572 ILK_DISPLAY_SR_FIFO,
3573 ILK_DISPLAY_MAX_SRWM,
3574 ILK_DISPLAY_DFT_SRWM,
3575 2,
3576 ILK_FIFO_LINE_SIZE
3577};
Chris Wilsond2102462011-01-24 17:43:27 +00003578static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003579 ILK_CURSOR_SR_FIFO,
3580 ILK_CURSOR_MAX_SRWM,
3581 ILK_CURSOR_DFT_SRWM,
3582 2,
3583 ILK_FIFO_LINE_SIZE
3584};
3585
Chris Wilsond2102462011-01-24 17:43:27 +00003586static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003587 SNB_DISPLAY_FIFO,
3588 SNB_DISPLAY_MAXWM,
3589 SNB_DISPLAY_DFTWM,
3590 2,
3591 SNB_FIFO_LINE_SIZE
3592};
Chris Wilsond2102462011-01-24 17:43:27 +00003593static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003594 SNB_CURSOR_FIFO,
3595 SNB_CURSOR_MAXWM,
3596 SNB_CURSOR_DFTWM,
3597 2,
3598 SNB_FIFO_LINE_SIZE
3599};
Chris Wilsond2102462011-01-24 17:43:27 +00003600static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003601 SNB_DISPLAY_SR_FIFO,
3602 SNB_DISPLAY_MAX_SRWM,
3603 SNB_DISPLAY_DFT_SRWM,
3604 2,
3605 SNB_FIFO_LINE_SIZE
3606};
Chris Wilsond2102462011-01-24 17:43:27 +00003607static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003608 SNB_CURSOR_SR_FIFO,
3609 SNB_CURSOR_MAX_SRWM,
3610 SNB_CURSOR_DFT_SRWM,
3611 2,
3612 SNB_FIFO_LINE_SIZE
3613};
3614
3615
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003616/**
3617 * intel_calculate_wm - calculate watermark level
3618 * @clock_in_khz: pixel clock
3619 * @wm: chip FIFO params
3620 * @pixel_size: display pixel size
3621 * @latency_ns: memory latency for the platform
3622 *
3623 * Calculate the watermark level (the level at which the display plane will
3624 * start fetching from memory again). Each chip has a different display
3625 * FIFO size and allocation, so the caller needs to figure that out and pass
3626 * in the correct intel_watermark_params structure.
3627 *
3628 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3629 * on the pixel size. When it reaches the watermark level, it'll start
3630 * fetching FIFO line sized based chunks from memory until the FIFO fills
3631 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3632 * will occur, and a display engine hang could result.
3633 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003634static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003635 const struct intel_watermark_params *wm,
3636 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003637 int pixel_size,
3638 unsigned long latency_ns)
3639{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003640 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003641
Jesse Barnesd6604672009-09-11 12:25:56 -07003642 /*
3643 * Note: we need to make sure we don't overflow for various clock &
3644 * latency values.
3645 * clocks go from a few thousand to several hundred thousand.
3646 * latency is usually a few thousand
3647 */
3648 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3649 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003650 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003651
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003652 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003653
Chris Wilsond2102462011-01-24 17:43:27 +00003654 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003655
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003656 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003657
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003658 /* Don't promote wm_size to unsigned... */
3659 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003660 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003661 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003662 wm_size = wm->default_wm;
3663 return wm_size;
3664}
3665
3666struct cxsr_latency {
3667 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003668 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003669 unsigned long fsb_freq;
3670 unsigned long mem_freq;
3671 unsigned long display_sr;
3672 unsigned long display_hpll_disable;
3673 unsigned long cursor_sr;
3674 unsigned long cursor_hpll_disable;
3675};
3676
Chris Wilson403c89f2010-08-04 15:25:31 +01003677static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003678 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3679 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3680 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3681 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3682 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003683
Li Peng95534262010-05-18 18:58:44 +08003684 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3685 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3686 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3687 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3688 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003689
Li Peng95534262010-05-18 18:58:44 +08003690 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3691 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3692 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3693 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3694 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003695
Li Peng95534262010-05-18 18:58:44 +08003696 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3697 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3698 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3699 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3700 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003701
Li Peng95534262010-05-18 18:58:44 +08003702 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3703 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3704 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3705 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3706 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003707
Li Peng95534262010-05-18 18:58:44 +08003708 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3709 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3710 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3711 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3712 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003713};
3714
Chris Wilson403c89f2010-08-04 15:25:31 +01003715static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3716 int is_ddr3,
3717 int fsb,
3718 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003719{
Chris Wilson403c89f2010-08-04 15:25:31 +01003720 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003721 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003722
3723 if (fsb == 0 || mem == 0)
3724 return NULL;
3725
3726 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3727 latency = &cxsr_latency_table[i];
3728 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003729 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303730 fsb == latency->fsb_freq && mem == latency->mem_freq)
3731 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003732 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303733
Zhao Yakui28c97732009-10-09 11:39:41 +08003734 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303735
3736 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003737}
3738
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003739static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003740{
3741 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003742
3743 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003744 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003745}
3746
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003747/*
3748 * Latency for FIFO fetches is dependent on several factors:
3749 * - memory configuration (speed, channels)
3750 * - chipset
3751 * - current MCH state
3752 * It can be fairly high in some situations, so here we assume a fairly
3753 * pessimal value. It's a tradeoff between extra memory fetches (if we
3754 * set this value too high, the FIFO will fetch frequently to stay full)
3755 * and power consumption (set it too low to save power and we might see
3756 * FIFO underruns and display "flicker").
3757 *
3758 * A value of 5us seems to be a good balance; safe for very low end
3759 * platforms but not overly aggressive on lower latency configs.
3760 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003761static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003762
Jesse Barnese70236a2009-09-21 10:42:27 -07003763static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003764{
3765 struct drm_i915_private *dev_priv = dev->dev_private;
3766 uint32_t dsparb = I915_READ(DSPARB);
3767 int size;
3768
Chris Wilson8de9b312010-07-19 19:59:52 +01003769 size = dsparb & 0x7f;
3770 if (plane)
3771 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003772
Zhao Yakui28c97732009-10-09 11:39:41 +08003773 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003774 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003775
3776 return size;
3777}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003778
Jesse Barnese70236a2009-09-21 10:42:27 -07003779static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3780{
3781 struct drm_i915_private *dev_priv = dev->dev_private;
3782 uint32_t dsparb = I915_READ(DSPARB);
3783 int size;
3784
Chris Wilson8de9b312010-07-19 19:59:52 +01003785 size = dsparb & 0x1ff;
3786 if (plane)
3787 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003788 size >>= 1; /* Convert to cachelines */
3789
Zhao Yakui28c97732009-10-09 11:39:41 +08003790 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003791 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003792
3793 return size;
3794}
3795
3796static int i845_get_fifo_size(struct drm_device *dev, int plane)
3797{
3798 struct drm_i915_private *dev_priv = dev->dev_private;
3799 uint32_t dsparb = I915_READ(DSPARB);
3800 int size;
3801
3802 size = dsparb & 0x7f;
3803 size >>= 2; /* Convert to cachelines */
3804
Zhao Yakui28c97732009-10-09 11:39:41 +08003805 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003806 plane ? "B" : "A",
3807 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003808
3809 return size;
3810}
3811
3812static int i830_get_fifo_size(struct drm_device *dev, int plane)
3813{
3814 struct drm_i915_private *dev_priv = dev->dev_private;
3815 uint32_t dsparb = I915_READ(DSPARB);
3816 int size;
3817
3818 size = dsparb & 0x7f;
3819 size >>= 1; /* Convert to cachelines */
3820
Zhao Yakui28c97732009-10-09 11:39:41 +08003821 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003822 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003823
3824 return size;
3825}
3826
Chris Wilsond2102462011-01-24 17:43:27 +00003827static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3828{
3829 struct drm_crtc *crtc, *enabled = NULL;
3830
3831 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3832 if (crtc->enabled && crtc->fb) {
3833 if (enabled)
3834 return NULL;
3835 enabled = crtc;
3836 }
3837 }
3838
3839 return enabled;
3840}
3841
3842static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003843{
3844 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003845 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003846 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003847 u32 reg;
3848 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003849
Chris Wilson403c89f2010-08-04 15:25:31 +01003850 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003851 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003852 if (!latency) {
3853 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3854 pineview_disable_cxsr(dev);
3855 return;
3856 }
3857
Chris Wilsond2102462011-01-24 17:43:27 +00003858 crtc = single_enabled_crtc(dev);
3859 if (crtc) {
3860 int clock = crtc->mode.clock;
3861 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003862
3863 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003864 wm = intel_calculate_wm(clock, &pineview_display_wm,
3865 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003866 pixel_size, latency->display_sr);
3867 reg = I915_READ(DSPFW1);
3868 reg &= ~DSPFW_SR_MASK;
3869 reg |= wm << DSPFW_SR_SHIFT;
3870 I915_WRITE(DSPFW1, reg);
3871 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3872
3873 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003874 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3875 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003876 pixel_size, latency->cursor_sr);
3877 reg = I915_READ(DSPFW3);
3878 reg &= ~DSPFW_CURSOR_SR_MASK;
3879 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3880 I915_WRITE(DSPFW3, reg);
3881
3882 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003883 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3884 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003885 pixel_size, latency->display_hpll_disable);
3886 reg = I915_READ(DSPFW3);
3887 reg &= ~DSPFW_HPLL_SR_MASK;
3888 reg |= wm & DSPFW_HPLL_SR_MASK;
3889 I915_WRITE(DSPFW3, reg);
3890
3891 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003892 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3893 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003894 pixel_size, latency->cursor_hpll_disable);
3895 reg = I915_READ(DSPFW3);
3896 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3897 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3898 I915_WRITE(DSPFW3, reg);
3899 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3900
3901 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003902 I915_WRITE(DSPFW3,
3903 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003904 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3905 } else {
3906 pineview_disable_cxsr(dev);
3907 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3908 }
3909}
3910
Chris Wilson417ae142011-01-19 15:04:42 +00003911static bool g4x_compute_wm0(struct drm_device *dev,
3912 int plane,
3913 const struct intel_watermark_params *display,
3914 int display_latency_ns,
3915 const struct intel_watermark_params *cursor,
3916 int cursor_latency_ns,
3917 int *plane_wm,
3918 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003919{
Chris Wilson417ae142011-01-19 15:04:42 +00003920 struct drm_crtc *crtc;
3921 int htotal, hdisplay, clock, pixel_size;
3922 int line_time_us, line_count;
3923 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003924
Chris Wilson417ae142011-01-19 15:04:42 +00003925 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson5c72d062011-04-13 09:28:23 +01003926 if (crtc->fb == NULL || !crtc->enabled) {
3927 *cursor_wm = cursor->guard_size;
3928 *plane_wm = display->guard_size;
Chris Wilson417ae142011-01-19 15:04:42 +00003929 return false;
Chris Wilson5c72d062011-04-13 09:28:23 +01003930 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003931
Chris Wilson417ae142011-01-19 15:04:42 +00003932 htotal = crtc->mode.htotal;
3933 hdisplay = crtc->mode.hdisplay;
3934 clock = crtc->mode.clock;
3935 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003936
Chris Wilson417ae142011-01-19 15:04:42 +00003937 /* Use the small buffer method to calculate plane watermark */
3938 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3939 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3940 if (tlb_miss > 0)
3941 entries += tlb_miss;
3942 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3943 *plane_wm = entries + display->guard_size;
3944 if (*plane_wm > (int)display->max_wm)
3945 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003946
Chris Wilson417ae142011-01-19 15:04:42 +00003947 /* Use the large buffer method to calculate cursor watermark */
3948 line_time_us = ((htotal * 1000) / clock);
3949 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3950 entries = line_count * 64 * pixel_size;
3951 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3952 if (tlb_miss > 0)
3953 entries += tlb_miss;
3954 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3955 *cursor_wm = entries + cursor->guard_size;
3956 if (*cursor_wm > (int)cursor->max_wm)
3957 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003958
Chris Wilson417ae142011-01-19 15:04:42 +00003959 return true;
3960}
Jesse Barnes0e442c62009-10-19 10:09:33 +09003961
Chris Wilson417ae142011-01-19 15:04:42 +00003962/*
3963 * Check the wm result.
3964 *
3965 * If any calculated watermark values is larger than the maximum value that
3966 * can be programmed into the associated watermark register, that watermark
3967 * must be disabled.
3968 */
3969static bool g4x_check_srwm(struct drm_device *dev,
3970 int display_wm, int cursor_wm,
3971 const struct intel_watermark_params *display,
3972 const struct intel_watermark_params *cursor)
3973{
3974 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3975 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003976
Chris Wilson417ae142011-01-19 15:04:42 +00003977 if (display_wm > display->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003978 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00003979 display_wm, display->max_wm);
3980 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003981 }
3982
Chris Wilson417ae142011-01-19 15:04:42 +00003983 if (cursor_wm > cursor->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003984 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00003985 cursor_wm, cursor->max_wm);
3986 return false;
3987 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003988
Chris Wilson417ae142011-01-19 15:04:42 +00003989 if (!(display_wm || cursor_wm)) {
3990 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3991 return false;
3992 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003993
Chris Wilson417ae142011-01-19 15:04:42 +00003994 return true;
3995}
3996
3997static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00003998 int plane,
3999 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004000 const struct intel_watermark_params *display,
4001 const struct intel_watermark_params *cursor,
4002 int *display_wm, int *cursor_wm)
4003{
Chris Wilsond2102462011-01-24 17:43:27 +00004004 struct drm_crtc *crtc;
4005 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00004006 unsigned long line_time_us;
4007 int line_count, line_size;
4008 int small, large;
4009 int entries;
4010
4011 if (!latency_ns) {
4012 *display_wm = *cursor_wm = 0;
4013 return false;
4014 }
4015
Chris Wilsond2102462011-01-24 17:43:27 +00004016 crtc = intel_get_crtc_for_plane(dev, plane);
4017 hdisplay = crtc->mode.hdisplay;
4018 htotal = crtc->mode.htotal;
4019 clock = crtc->mode.clock;
4020 pixel_size = crtc->fb->bits_per_pixel / 8;
4021
Chris Wilson417ae142011-01-19 15:04:42 +00004022 line_time_us = (htotal * 1000) / clock;
4023 line_count = (latency_ns / line_time_us + 1000) / 1000;
4024 line_size = hdisplay * pixel_size;
4025
4026 /* Use the minimum of the small and large buffer method for primary */
4027 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4028 large = line_count * line_size;
4029
4030 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4031 *display_wm = entries + display->guard_size;
4032
4033 /* calculate the self-refresh watermark for display cursor */
4034 entries = line_count * pixel_size * 64;
4035 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4036 *cursor_wm = entries + cursor->guard_size;
4037
4038 return g4x_check_srwm(dev,
4039 *display_wm, *cursor_wm,
4040 display, cursor);
4041}
4042
Yuanhan Liu7ccb4a52011-03-18 07:37:35 +00004043#define single_plane_enabled(mask) is_power_of_2(mask)
Chris Wilsond2102462011-01-24 17:43:27 +00004044
4045static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00004046{
4047 static const int sr_latency_ns = 12000;
4048 struct drm_i915_private *dev_priv = dev->dev_private;
4049 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004050 int plane_sr, cursor_sr;
4051 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00004052
4053 if (g4x_compute_wm0(dev, 0,
4054 &g4x_wm_info, latency_ns,
4055 &g4x_cursor_wm_info, latency_ns,
4056 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004057 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00004058
4059 if (g4x_compute_wm0(dev, 1,
4060 &g4x_wm_info, latency_ns,
4061 &g4x_cursor_wm_info, latency_ns,
4062 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004063 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00004064
4065 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00004066 if (single_plane_enabled(enabled) &&
4067 g4x_compute_srwm(dev, ffs(enabled) - 1,
4068 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004069 &g4x_wm_info,
4070 &g4x_cursor_wm_info,
4071 &plane_sr, &cursor_sr))
4072 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
4073 else
4074 I915_WRITE(FW_BLC_SELF,
4075 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
4076
Chris Wilson308977a2011-02-02 10:41:20 +00004077 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
4078 planea_wm, cursora_wm,
4079 planeb_wm, cursorb_wm,
4080 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00004081
4082 I915_WRITE(DSPFW1,
4083 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004084 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00004085 (planeb_wm << DSPFW_PLANEB_SHIFT) |
4086 planea_wm);
4087 I915_WRITE(DSPFW2,
4088 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004089 (cursora_wm << DSPFW_CURSORA_SHIFT));
4090 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00004091 I915_WRITE(DSPFW3,
4092 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004093 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004094}
4095
Chris Wilsond2102462011-01-24 17:43:27 +00004096static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004097{
4098 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004099 struct drm_crtc *crtc;
4100 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004101 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004102
Jesse Barnes1dc75462009-10-19 10:08:17 +09004103 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004104 crtc = single_enabled_crtc(dev);
4105 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09004106 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004107 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00004108 int clock = crtc->mode.clock;
4109 int htotal = crtc->mode.htotal;
4110 int hdisplay = crtc->mode.hdisplay;
4111 int pixel_size = crtc->fb->bits_per_pixel / 8;
4112 unsigned long line_time_us;
4113 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004114
Chris Wilsond2102462011-01-24 17:43:27 +00004115 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004116
4117 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004118 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4119 pixel_size * hdisplay;
4120 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00004121 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004122 if (srwm < 0)
4123 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08004124 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00004125 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
4126 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004127
Chris Wilsond2102462011-01-24 17:43:27 +00004128 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01004129 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00004130 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01004131 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004132 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00004133 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004134
4135 if (cursor_sr > i965_cursor_wm_info.max_wm)
4136 cursor_sr = i965_cursor_wm_info.max_wm;
4137
4138 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
4139 "cursor %d\n", srwm, cursor_sr);
4140
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004141 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004142 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05304143 } else {
4144 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004145 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004146 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
4147 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004148 }
4149
4150 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
4151 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004152
4153 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00004154 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
4155 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004156 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004157 /* update cursor SR watermark */
4158 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004159}
4160
Chris Wilsond2102462011-01-24 17:43:27 +00004161static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004162{
4163 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004164 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004165 uint32_t fwater_lo;
4166 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00004167 int cwm, srwm = 1;
4168 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004169 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004170 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004171
Chris Wilson72557b42011-01-31 10:29:55 +00004172 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004173 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004174 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004175 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004176 else
Chris Wilsond2102462011-01-24 17:43:27 +00004177 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004178
Chris Wilsond2102462011-01-24 17:43:27 +00004179 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
4180 crtc = intel_get_crtc_for_plane(dev, 0);
4181 if (crtc->enabled && crtc->fb) {
4182 planea_wm = intel_calculate_wm(crtc->mode.clock,
4183 wm_info, fifo_size,
4184 crtc->fb->bits_per_pixel / 8,
4185 latency_ns);
4186 enabled = crtc;
4187 } else
4188 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004189
Chris Wilsond2102462011-01-24 17:43:27 +00004190 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
4191 crtc = intel_get_crtc_for_plane(dev, 1);
4192 if (crtc->enabled && crtc->fb) {
4193 planeb_wm = intel_calculate_wm(crtc->mode.clock,
4194 wm_info, fifo_size,
4195 crtc->fb->bits_per_pixel / 8,
4196 latency_ns);
4197 if (enabled == NULL)
4198 enabled = crtc;
4199 else
4200 enabled = NULL;
4201 } else
4202 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004203
Zhao Yakui28c97732009-10-09 11:39:41 +08004204 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004205
4206 /*
4207 * Overlay gets an aggressive default since video jitter is bad.
4208 */
4209 cwm = 2;
4210
Alexander Lam18b21902011-01-03 13:28:56 -05004211 /* Play safe and disable self-refresh before adjusting watermarks. */
4212 if (IS_I945G(dev) || IS_I945GM(dev))
4213 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4214 else if (IS_I915GM(dev))
4215 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4216
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004217 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004218 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004219 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004220 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00004221 int clock = enabled->mode.clock;
4222 int htotal = enabled->mode.htotal;
4223 int hdisplay = enabled->mode.hdisplay;
4224 int pixel_size = enabled->fb->bits_per_pixel / 8;
4225 unsigned long line_time_us;
4226 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004227
Chris Wilsond2102462011-01-24 17:43:27 +00004228 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004229
4230 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004231 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4232 pixel_size * hdisplay;
4233 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4234 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4235 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004236 if (srwm < 0)
4237 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004238
4239 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004240 I915_WRITE(FW_BLC_SELF,
4241 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4242 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004243 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004244 }
4245
Zhao Yakui28c97732009-10-09 11:39:41 +08004246 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004247 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004248
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004249 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4250 fwater_hi = (cwm & 0x1f);
4251
4252 /* Set request length to 8 cachelines per fetch */
4253 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4254 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004255
4256 I915_WRITE(FW_BLC, fwater_lo);
4257 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004258
Chris Wilsond2102462011-01-24 17:43:27 +00004259 if (HAS_FW_BLC(dev)) {
4260 if (enabled) {
4261 if (IS_I945G(dev) || IS_I945GM(dev))
4262 I915_WRITE(FW_BLC_SELF,
4263 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4264 else if (IS_I915GM(dev))
4265 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4266 DRM_DEBUG_KMS("memory self refresh enabled\n");
4267 } else
4268 DRM_DEBUG_KMS("memory self refresh disabled\n");
4269 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004270}
4271
Chris Wilsond2102462011-01-24 17:43:27 +00004272static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004273{
4274 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004275 struct drm_crtc *crtc;
4276 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004277 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004278
Chris Wilsond2102462011-01-24 17:43:27 +00004279 crtc = single_enabled_crtc(dev);
4280 if (crtc == NULL)
4281 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004282
Chris Wilsond2102462011-01-24 17:43:27 +00004283 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4284 dev_priv->display.get_fifo_size(dev, 0),
4285 crtc->fb->bits_per_pixel / 8,
4286 latency_ns);
4287 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004288 fwater_lo |= (3<<8) | planea_wm;
4289
Zhao Yakui28c97732009-10-09 11:39:41 +08004290 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004291
4292 I915_WRITE(FW_BLC, fwater_lo);
4293}
4294
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004295#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004296#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004297
Jesse Barnesb79d4992010-12-21 13:10:23 -08004298/*
4299 * Check the wm result.
4300 *
4301 * If any calculated watermark values is larger than the maximum value that
4302 * can be programmed into the associated watermark register, that watermark
4303 * must be disabled.
4304 */
4305static bool ironlake_check_srwm(struct drm_device *dev, int level,
4306 int fbc_wm, int display_wm, int cursor_wm,
4307 const struct intel_watermark_params *display,
4308 const struct intel_watermark_params *cursor)
4309{
4310 struct drm_i915_private *dev_priv = dev->dev_private;
4311
4312 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4313 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4314
4315 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4316 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4317 fbc_wm, SNB_FBC_MAX_SRWM, level);
4318
4319 /* fbc has it's own way to disable FBC WM */
4320 I915_WRITE(DISP_ARB_CTL,
4321 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4322 return false;
4323 }
4324
4325 if (display_wm > display->max_wm) {
4326 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4327 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4328 return false;
4329 }
4330
4331 if (cursor_wm > cursor->max_wm) {
4332 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4333 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4334 return false;
4335 }
4336
4337 if (!(fbc_wm || display_wm || cursor_wm)) {
4338 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4339 return false;
4340 }
4341
4342 return true;
4343}
4344
4345/*
4346 * Compute watermark values of WM[1-3],
4347 */
Chris Wilsond2102462011-01-24 17:43:27 +00004348static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4349 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004350 const struct intel_watermark_params *display,
4351 const struct intel_watermark_params *cursor,
4352 int *fbc_wm, int *display_wm, int *cursor_wm)
4353{
Chris Wilsond2102462011-01-24 17:43:27 +00004354 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004355 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004356 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004357 int line_count, line_size;
4358 int small, large;
4359 int entries;
4360
4361 if (!latency_ns) {
4362 *fbc_wm = *display_wm = *cursor_wm = 0;
4363 return false;
4364 }
4365
Chris Wilsond2102462011-01-24 17:43:27 +00004366 crtc = intel_get_crtc_for_plane(dev, plane);
4367 hdisplay = crtc->mode.hdisplay;
4368 htotal = crtc->mode.htotal;
4369 clock = crtc->mode.clock;
4370 pixel_size = crtc->fb->bits_per_pixel / 8;
4371
Jesse Barnesb79d4992010-12-21 13:10:23 -08004372 line_time_us = (htotal * 1000) / clock;
4373 line_count = (latency_ns / line_time_us + 1000) / 1000;
4374 line_size = hdisplay * pixel_size;
4375
4376 /* Use the minimum of the small and large buffer method for primary */
4377 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4378 large = line_count * line_size;
4379
4380 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4381 *display_wm = entries + display->guard_size;
4382
4383 /*
4384 * Spec says:
4385 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4386 */
4387 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4388
4389 /* calculate the self-refresh watermark for display cursor */
4390 entries = line_count * pixel_size * 64;
4391 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4392 *cursor_wm = entries + cursor->guard_size;
4393
4394 return ironlake_check_srwm(dev, level,
4395 *fbc_wm, *display_wm, *cursor_wm,
4396 display, cursor);
4397}
4398
Chris Wilsond2102462011-01-24 17:43:27 +00004399static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004400{
4401 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004402 int fbc_wm, plane_wm, cursor_wm;
4403 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004404
Chris Wilson4ed765f2010-09-11 10:46:47 +01004405 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004406 if (g4x_compute_wm0(dev, 0,
4407 &ironlake_display_wm_info,
4408 ILK_LP0_PLANE_LATENCY,
4409 &ironlake_cursor_wm_info,
4410 ILK_LP0_CURSOR_LATENCY,
4411 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004412 I915_WRITE(WM0_PIPEA_ILK,
4413 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4414 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4415 " plane %d, " "cursor: %d\n",
4416 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004417 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004418 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004419
Chris Wilson9f405102011-05-12 22:17:14 +01004420 if (g4x_compute_wm0(dev, 1,
4421 &ironlake_display_wm_info,
4422 ILK_LP0_PLANE_LATENCY,
4423 &ironlake_cursor_wm_info,
4424 ILK_LP0_CURSOR_LATENCY,
4425 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004426 I915_WRITE(WM0_PIPEB_ILK,
4427 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4428 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4429 " plane %d, cursor: %d\n",
4430 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004431 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004432 }
4433
4434 /*
4435 * Calculate and update the self-refresh watermark only when one
4436 * display plane is used.
4437 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004438 I915_WRITE(WM3_LP_ILK, 0);
4439 I915_WRITE(WM2_LP_ILK, 0);
4440 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004441
Chris Wilsond2102462011-01-24 17:43:27 +00004442 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004443 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004444 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004445
Jesse Barnesb79d4992010-12-21 13:10:23 -08004446 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004447 if (!ironlake_compute_srwm(dev, 1, enabled,
4448 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004449 &ironlake_display_srwm_info,
4450 &ironlake_cursor_srwm_info,
4451 &fbc_wm, &plane_wm, &cursor_wm))
4452 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004453
Jesse Barnesb79d4992010-12-21 13:10:23 -08004454 I915_WRITE(WM1_LP_ILK,
4455 WM1_LP_SR_EN |
4456 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4457 (fbc_wm << WM1_LP_FBC_SHIFT) |
4458 (plane_wm << WM1_LP_SR_SHIFT) |
4459 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004460
Jesse Barnesb79d4992010-12-21 13:10:23 -08004461 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004462 if (!ironlake_compute_srwm(dev, 2, enabled,
4463 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004464 &ironlake_display_srwm_info,
4465 &ironlake_cursor_srwm_info,
4466 &fbc_wm, &plane_wm, &cursor_wm))
4467 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004468
Jesse Barnesb79d4992010-12-21 13:10:23 -08004469 I915_WRITE(WM2_LP_ILK,
4470 WM2_LP_EN |
4471 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4472 (fbc_wm << WM1_LP_FBC_SHIFT) |
4473 (plane_wm << WM1_LP_SR_SHIFT) |
4474 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004475
4476 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004477 * WM3 is unsupported on ILK, probably because we don't have latency
4478 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004479 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004480}
4481
Chris Wilsond2102462011-01-24 17:43:27 +00004482static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004483{
4484 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004485 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004486 int fbc_wm, plane_wm, cursor_wm;
4487 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004488
4489 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004490 if (g4x_compute_wm0(dev, 0,
4491 &sandybridge_display_wm_info, latency,
4492 &sandybridge_cursor_wm_info, latency,
4493 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004494 I915_WRITE(WM0_PIPEA_ILK,
4495 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4496 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4497 " plane %d, " "cursor: %d\n",
4498 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004499 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004500 }
4501
Chris Wilson9f405102011-05-12 22:17:14 +01004502 if (g4x_compute_wm0(dev, 1,
4503 &sandybridge_display_wm_info, latency,
4504 &sandybridge_cursor_wm_info, latency,
4505 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004506 I915_WRITE(WM0_PIPEB_ILK,
4507 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4508 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4509 " plane %d, cursor: %d\n",
4510 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004511 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004512 }
4513
4514 /*
4515 * Calculate and update the self-refresh watermark only when one
4516 * display plane is used.
4517 *
4518 * SNB support 3 levels of watermark.
4519 *
4520 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4521 * and disabled in the descending order
4522 *
4523 */
4524 I915_WRITE(WM3_LP_ILK, 0);
4525 I915_WRITE(WM2_LP_ILK, 0);
4526 I915_WRITE(WM1_LP_ILK, 0);
4527
Chris Wilsond2102462011-01-24 17:43:27 +00004528 if (!single_plane_enabled(enabled))
Yuanhan Liu13982612010-12-15 15:42:31 +08004529 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004530 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004531
4532 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004533 if (!ironlake_compute_srwm(dev, 1, enabled,
4534 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004535 &sandybridge_display_srwm_info,
4536 &sandybridge_cursor_srwm_info,
4537 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004538 return;
4539
4540 I915_WRITE(WM1_LP_ILK,
4541 WM1_LP_SR_EN |
4542 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4543 (fbc_wm << WM1_LP_FBC_SHIFT) |
4544 (plane_wm << WM1_LP_SR_SHIFT) |
4545 cursor_wm);
4546
4547 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004548 if (!ironlake_compute_srwm(dev, 2, enabled,
4549 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004550 &sandybridge_display_srwm_info,
4551 &sandybridge_cursor_srwm_info,
4552 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004553 return;
4554
4555 I915_WRITE(WM2_LP_ILK,
4556 WM2_LP_EN |
4557 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4558 (fbc_wm << WM1_LP_FBC_SHIFT) |
4559 (plane_wm << WM1_LP_SR_SHIFT) |
4560 cursor_wm);
4561
4562 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004563 if (!ironlake_compute_srwm(dev, 3, enabled,
4564 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004565 &sandybridge_display_srwm_info,
4566 &sandybridge_cursor_srwm_info,
4567 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004568 return;
4569
4570 I915_WRITE(WM3_LP_ILK,
4571 WM3_LP_EN |
4572 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4573 (fbc_wm << WM1_LP_FBC_SHIFT) |
4574 (plane_wm << WM1_LP_SR_SHIFT) |
4575 cursor_wm);
4576}
4577
Shaohua Li7662c8b2009-06-26 11:23:55 +08004578/**
4579 * intel_update_watermarks - update FIFO watermark values based on current modes
4580 *
4581 * Calculate watermark values for the various WM regs based on current mode
4582 * and plane configuration.
4583 *
4584 * There are several cases to deal with here:
4585 * - normal (i.e. non-self-refresh)
4586 * - self-refresh (SR) mode
4587 * - lines are large relative to FIFO size (buffer can hold up to 2)
4588 * - lines are small relative to FIFO size (buffer can hold more than 2
4589 * lines), so need to account for TLB latency
4590 *
4591 * The normal calculation is:
4592 * watermark = dotclock * bytes per pixel * latency
4593 * where latency is platform & configuration dependent (we assume pessimal
4594 * values here).
4595 *
4596 * The SR calculation is:
4597 * watermark = (trunc(latency/line time)+1) * surface width *
4598 * bytes per pixel
4599 * where
4600 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004601 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004602 * and latency is assumed to be high, as above.
4603 *
4604 * The final value programmed to the register should always be rounded up,
4605 * and include an extra 2 entries to account for clock crossings.
4606 *
4607 * We don't use the sprite, so we can ignore that. And on Crestline we have
4608 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004609 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004610static void intel_update_watermarks(struct drm_device *dev)
4611{
Jesse Barnese70236a2009-09-21 10:42:27 -07004612 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004613
Chris Wilsond2102462011-01-24 17:43:27 +00004614 if (dev_priv->display.update_wm)
4615 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004616}
4617
Chris Wilsona7615032011-01-12 17:04:08 +00004618static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4619{
Keith Packard72bbe582011-09-26 16:09:45 -07004620 if (i915_panel_use_ssc >= 0)
4621 return i915_panel_use_ssc != 0;
4622 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004623 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004624}
4625
Jesse Barnes5a354202011-06-24 12:19:22 -07004626/**
4627 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4628 * @crtc: CRTC structure
4629 *
4630 * A pipe may be connected to one or more outputs. Based on the depth of the
4631 * attached framebuffer, choose a good color depth to use on the pipe.
4632 *
4633 * If possible, match the pipe depth to the fb depth. In some cases, this
4634 * isn't ideal, because the connected output supports a lesser or restricted
4635 * set of depths. Resolve that here:
4636 * LVDS typically supports only 6bpc, so clamp down in that case
4637 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4638 * Displays may support a restricted set as well, check EDID and clamp as
4639 * appropriate.
4640 *
4641 * RETURNS:
4642 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4643 * true if they don't match).
4644 */
4645static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
4646 unsigned int *pipe_bpp)
4647{
4648 struct drm_device *dev = crtc->dev;
4649 struct drm_i915_private *dev_priv = dev->dev_private;
4650 struct drm_encoder *encoder;
4651 struct drm_connector *connector;
4652 unsigned int display_bpc = UINT_MAX, bpc;
4653
4654 /* Walk the encoders & connectors on this crtc, get min bpc */
4655 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4656 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
4657
4658 if (encoder->crtc != crtc)
4659 continue;
4660
4661 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4662 unsigned int lvds_bpc;
4663
4664 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4665 LVDS_A3_POWER_UP)
4666 lvds_bpc = 8;
4667 else
4668 lvds_bpc = 6;
4669
4670 if (lvds_bpc < display_bpc) {
4671 DRM_DEBUG_DRIVER("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
4672 display_bpc = lvds_bpc;
4673 }
4674 continue;
4675 }
4676
4677 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
4678 /* Use VBT settings if we have an eDP panel */
4679 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
4680
4681 if (edp_bpc < display_bpc) {
4682 DRM_DEBUG_DRIVER("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
4683 display_bpc = edp_bpc;
4684 }
4685 continue;
4686 }
4687
4688 /* Not one of the known troublemakers, check the EDID */
4689 list_for_each_entry(connector, &dev->mode_config.connector_list,
4690 head) {
4691 if (connector->encoder != encoder)
4692 continue;
4693
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004694 /* Don't use an invalid EDID bpc value */
4695 if (connector->display_info.bpc &&
4696 connector->display_info.bpc < display_bpc) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004697 DRM_DEBUG_DRIVER("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
4698 display_bpc = connector->display_info.bpc;
4699 }
4700 }
4701
4702 /*
4703 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4704 * through, clamp it down. (Note: >12bpc will be caught below.)
4705 */
4706 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4707 if (display_bpc > 8 && display_bpc < 12) {
4708 DRM_DEBUG_DRIVER("forcing bpc to 12 for HDMI\n");
4709 display_bpc = 12;
4710 } else {
4711 DRM_DEBUG_DRIVER("forcing bpc to 8 for HDMI\n");
4712 display_bpc = 8;
4713 }
4714 }
4715 }
4716
4717 /*
4718 * We could just drive the pipe at the highest bpc all the time and
4719 * enable dithering as needed, but that costs bandwidth. So choose
4720 * the minimum value that expresses the full color range of the fb but
4721 * also stays within the max display bpc discovered above.
4722 */
4723
4724 switch (crtc->fb->depth) {
4725 case 8:
4726 bpc = 8; /* since we go through a colormap */
4727 break;
4728 case 15:
4729 case 16:
4730 bpc = 6; /* min is 18bpp */
4731 break;
4732 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004733 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004734 break;
4735 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004736 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004737 break;
4738 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004739 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004740 break;
4741 default:
4742 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4743 bpc = min((unsigned int)8, display_bpc);
4744 break;
4745 }
4746
Keith Packard578393c2011-09-05 11:53:21 -07004747 display_bpc = min(display_bpc, bpc);
4748
Jesse Barnes5a354202011-06-24 12:19:22 -07004749 DRM_DEBUG_DRIVER("setting pipe bpc to %d (max display bpc %d)\n",
4750 bpc, display_bpc);
4751
Keith Packard578393c2011-09-05 11:53:21 -07004752 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004753
4754 return display_bpc != bpc;
4755}
4756
Eric Anholtf564048e2011-03-30 13:01:02 -07004757static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4758 struct drm_display_mode *mode,
4759 struct drm_display_mode *adjusted_mode,
4760 int x, int y,
4761 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004762{
4763 struct drm_device *dev = crtc->dev;
4764 struct drm_i915_private *dev_priv = dev->dev_private;
4765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4766 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004767 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004768 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004769 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004770 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004771 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004772 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004773 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004774 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004775 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004776 int ret;
Eric Anholtfae14982011-03-30 13:01:09 -07004777 u32 temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004778 u32 lvds_sync = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004779
Chris Wilson5eddb702010-09-11 13:48:45 +01004780 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4781 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004782 continue;
4783
Chris Wilson5eddb702010-09-11 13:48:45 +01004784 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004785 case INTEL_OUTPUT_LVDS:
4786 is_lvds = true;
4787 break;
4788 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004789 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004790 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004791 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004792 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004793 break;
4794 case INTEL_OUTPUT_DVO:
4795 is_dvo = true;
4796 break;
4797 case INTEL_OUTPUT_TVOUT:
4798 is_tv = true;
4799 break;
4800 case INTEL_OUTPUT_ANALOG:
4801 is_crt = true;
4802 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004803 case INTEL_OUTPUT_DISPLAYPORT:
4804 is_dp = true;
4805 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004806 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004807
Eric Anholtc751ce42010-03-25 11:48:48 -07004808 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004809 }
4810
Chris Wilsona7615032011-01-12 17:04:08 +00004811 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004812 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08004813 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004814 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004815 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004816 refclk = 96000;
4817 } else {
4818 refclk = 48000;
4819 }
4820
Ma Lingd4906092009-03-18 20:13:27 +08004821 /*
4822 * Returns a set of divisors for the desired target clock with the given
4823 * refclk, or FALSE. The returned values represent the clock equation:
4824 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4825 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004826 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08004827 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004828 if (!ok) {
4829 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004830 return -EINVAL;
4831 }
4832
4833 /* Ensure that the cursor is valid for the new mode before changing... */
4834 intel_crtc_update_cursor(crtc, true);
4835
4836 if (is_lvds && dev_priv->lvds_downclock_avail) {
4837 has_reduced_clock = limit->find_pll(limit, crtc,
4838 dev_priv->lvds_downclock,
4839 refclk,
4840 &reduced_clock);
4841 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4842 /*
4843 * If the different P is found, it means that we can't
4844 * switch the display clock by using the FP0/FP1.
4845 * In such case we will disable the LVDS downclock
4846 * feature.
4847 */
4848 DRM_DEBUG_KMS("Different P is found for "
4849 "LVDS clock/downclock\n");
4850 has_reduced_clock = 0;
4851 }
4852 }
4853 /* SDVO TV has fixed PLL values depend on its clock range,
4854 this mirrors vbios setting. */
4855 if (is_sdvo && is_tv) {
4856 if (adjusted_mode->clock >= 100000
4857 && adjusted_mode->clock < 140500) {
4858 clock.p1 = 2;
4859 clock.p2 = 10;
4860 clock.n = 3;
4861 clock.m1 = 16;
4862 clock.m2 = 8;
4863 } else if (adjusted_mode->clock >= 140500
4864 && adjusted_mode->clock <= 200000) {
4865 clock.p1 = 1;
4866 clock.p2 = 10;
4867 clock.n = 6;
4868 clock.m1 = 12;
4869 clock.m2 = 8;
4870 }
4871 }
4872
Eric Anholtf564048e2011-03-30 13:01:02 -07004873 if (IS_PINEVIEW(dev)) {
4874 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
4875 if (has_reduced_clock)
4876 fp2 = (1 << reduced_clock.n) << 16 |
4877 reduced_clock.m1 << 8 | reduced_clock.m2;
4878 } else {
4879 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4880 if (has_reduced_clock)
4881 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4882 reduced_clock.m2;
4883 }
4884
Eric Anholt929c77f2011-03-30 13:01:04 -07004885 dpll = DPLL_VGA_MODE_DIS;
Eric Anholtf564048e2011-03-30 13:01:02 -07004886
4887 if (!IS_GEN2(dev)) {
4888 if (is_lvds)
4889 dpll |= DPLLB_MODE_LVDS;
4890 else
4891 dpll |= DPLLB_MODE_DAC_SERIAL;
4892 if (is_sdvo) {
4893 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4894 if (pixel_multiplier > 1) {
4895 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4896 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtf564048e2011-03-30 13:01:02 -07004897 }
4898 dpll |= DPLL_DVO_HIGH_SPEED;
4899 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004900 if (is_dp)
Eric Anholtf564048e2011-03-30 13:01:02 -07004901 dpll |= DPLL_DVO_HIGH_SPEED;
4902
4903 /* compute bitmask from p1 value */
4904 if (IS_PINEVIEW(dev))
4905 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4906 else {
4907 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholtf564048e2011-03-30 13:01:02 -07004908 if (IS_G4X(dev) && has_reduced_clock)
4909 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4910 }
4911 switch (clock.p2) {
4912 case 5:
4913 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4914 break;
4915 case 7:
4916 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4917 break;
4918 case 10:
4919 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4920 break;
4921 case 14:
4922 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4923 break;
4924 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004925 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholtf564048e2011-03-30 13:01:02 -07004926 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4927 } else {
4928 if (is_lvds) {
4929 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4930 } else {
4931 if (clock.p1 == 2)
4932 dpll |= PLL_P1_DIVIDE_BY_TWO;
4933 else
4934 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4935 if (clock.p2 == 4)
4936 dpll |= PLL_P2_DIVIDE_BY_4;
4937 }
4938 }
4939
4940 if (is_sdvo && is_tv)
4941 dpll |= PLL_REF_INPUT_TVCLKINBC;
4942 else if (is_tv)
4943 /* XXX: just matching BIOS for now */
4944 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4945 dpll |= 3;
4946 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4947 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4948 else
4949 dpll |= PLL_REF_INPUT_DREFCLK;
4950
4951 /* setup pipeconf */
4952 pipeconf = I915_READ(PIPECONF(pipe));
4953
4954 /* Set up the display plane register */
4955 dspcntr = DISPPLANE_GAMMA_ENABLE;
4956
4957 /* Ironlake's plane is forced to pipe, bit 24 is to
4958 enable color space conversion */
Eric Anholt929c77f2011-03-30 13:01:04 -07004959 if (pipe == 0)
4960 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4961 else
4962 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004963
4964 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4965 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4966 * core speed.
4967 *
4968 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4969 * pipe == 0 check?
4970 */
4971 if (mode->clock >
4972 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4973 pipeconf |= PIPECONF_DOUBLE_WIDE;
4974 else
4975 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4976 }
4977
Eric Anholt929c77f2011-03-30 13:01:04 -07004978 dpll |= DPLL_VCO_ENABLE;
Eric Anholtf564048e2011-03-30 13:01:02 -07004979
4980 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4981 drm_mode_debug_printmodeline(mode);
4982
Eric Anholtfae14982011-03-30 13:01:09 -07004983 I915_WRITE(FP0(pipe), fp);
4984 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Eric Anholtf564048e2011-03-30 13:01:02 -07004985
Eric Anholtfae14982011-03-30 13:01:09 -07004986 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07004987 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07004988
Eric Anholtf564048e2011-03-30 13:01:02 -07004989 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4990 * This is an exception to the general rule that mode_set doesn't turn
4991 * things on.
4992 */
4993 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004994 temp = I915_READ(LVDS);
Eric Anholtf564048e2011-03-30 13:01:02 -07004995 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4996 if (pipe == 1) {
Eric Anholt929c77f2011-03-30 13:01:04 -07004997 temp |= LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07004998 } else {
Eric Anholt929c77f2011-03-30 13:01:04 -07004999 temp &= ~LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07005000 }
5001 /* set the corresponsding LVDS_BORDER bit */
5002 temp |= dev_priv->lvds_border_bits;
5003 /* Set the B0-B3 data pairs corresponding to whether we're going to
5004 * set the DPLLs for dual-channel mode or not.
5005 */
5006 if (clock.p2 == 7)
5007 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
5008 else
5009 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
5010
5011 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5012 * appropriately here, but we need to look more thoroughly into how
5013 * panels behave in the two modes.
5014 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005015 /* set the dithering flag on LVDS as needed */
5016 if (INTEL_INFO(dev)->gen >= 4) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005017 if (dev_priv->lvds_dither)
5018 temp |= LVDS_ENABLE_DITHER;
5019 else
5020 temp &= ~LVDS_ENABLE_DITHER;
5021 }
5022 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5023 lvds_sync |= LVDS_HSYNC_POLARITY;
5024 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5025 lvds_sync |= LVDS_VSYNC_POLARITY;
5026 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5027 != lvds_sync) {
5028 char flags[2] = "-+";
5029 DRM_INFO("Changing LVDS panel from "
5030 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5031 flags[!(temp & LVDS_HSYNC_POLARITY)],
5032 flags[!(temp & LVDS_VSYNC_POLARITY)],
5033 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5034 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5035 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5036 temp |= lvds_sync;
5037 }
Eric Anholtfae14982011-03-30 13:01:09 -07005038 I915_WRITE(LVDS, temp);
Eric Anholtf564048e2011-03-30 13:01:02 -07005039 }
5040
Eric Anholt929c77f2011-03-30 13:01:04 -07005041 if (is_dp) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005042 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07005043 }
5044
Eric Anholtfae14982011-03-30 13:01:09 -07005045 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07005046
Eric Anholtc713bb02011-03-30 13:01:05 -07005047 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005048 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07005049 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07005050
Eric Anholtc713bb02011-03-30 13:01:05 -07005051 if (INTEL_INFO(dev)->gen >= 4) {
5052 temp = 0;
5053 if (is_sdvo) {
5054 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5055 if (temp > 1)
5056 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5057 else
5058 temp = 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07005059 }
Eric Anholtc713bb02011-03-30 13:01:05 -07005060 I915_WRITE(DPLL_MD(pipe), temp);
5061 } else {
5062 /* The pixel multiplier can only be updated once the
5063 * DPLL is enabled and the clocks are stable.
5064 *
5065 * So write it again.
5066 */
Eric Anholtfae14982011-03-30 13:01:09 -07005067 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07005068 }
5069
5070 intel_crtc->lowfreq_avail = false;
5071 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07005072 I915_WRITE(FP1(pipe), fp2);
Eric Anholtf564048e2011-03-30 13:01:02 -07005073 intel_crtc->lowfreq_avail = true;
5074 if (HAS_PIPE_CXSR(dev)) {
5075 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5076 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5077 }
5078 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07005079 I915_WRITE(FP1(pipe), fp);
Eric Anholtf564048e2011-03-30 13:01:02 -07005080 if (HAS_PIPE_CXSR(dev)) {
5081 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5082 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5083 }
5084 }
5085
5086 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5087 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5088 /* the chip adds 2 halflines automatically */
5089 adjusted_mode->crtc_vdisplay -= 1;
5090 adjusted_mode->crtc_vtotal -= 1;
5091 adjusted_mode->crtc_vblank_start -= 1;
5092 adjusted_mode->crtc_vblank_end -= 1;
5093 adjusted_mode->crtc_vsync_end -= 1;
5094 adjusted_mode->crtc_vsync_start -= 1;
5095 } else
5096 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5097
5098 I915_WRITE(HTOTAL(pipe),
5099 (adjusted_mode->crtc_hdisplay - 1) |
5100 ((adjusted_mode->crtc_htotal - 1) << 16));
5101 I915_WRITE(HBLANK(pipe),
5102 (adjusted_mode->crtc_hblank_start - 1) |
5103 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5104 I915_WRITE(HSYNC(pipe),
5105 (adjusted_mode->crtc_hsync_start - 1) |
5106 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5107
5108 I915_WRITE(VTOTAL(pipe),
5109 (adjusted_mode->crtc_vdisplay - 1) |
5110 ((adjusted_mode->crtc_vtotal - 1) << 16));
5111 I915_WRITE(VBLANK(pipe),
5112 (adjusted_mode->crtc_vblank_start - 1) |
5113 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5114 I915_WRITE(VSYNC(pipe),
5115 (adjusted_mode->crtc_vsync_start - 1) |
5116 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5117
5118 /* pipesrc and dspsize control the size that is scaled from,
5119 * which should always be the user's requested size.
5120 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005121 I915_WRITE(DSPSIZE(plane),
5122 ((mode->vdisplay - 1) << 16) |
5123 (mode->hdisplay - 1));
5124 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005125 I915_WRITE(PIPESRC(pipe),
5126 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
5127
Eric Anholtf564048e2011-03-30 13:01:02 -07005128 I915_WRITE(PIPECONF(pipe), pipeconf);
5129 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07005130 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07005131
5132 intel_wait_for_vblank(dev, pipe);
5133
Eric Anholtf564048e2011-03-30 13:01:02 -07005134 I915_WRITE(DSPCNTR(plane), dspcntr);
5135 POSTING_READ(DSPCNTR(plane));
Keith Packard284d9522011-06-06 17:12:49 -07005136 intel_enable_plane(dev_priv, plane, pipe);
Eric Anholtf564048e2011-03-30 13:01:02 -07005137
5138 ret = intel_pipe_set_base(crtc, x, y, old_fb);
5139
5140 intel_update_watermarks(dev);
5141
Eric Anholtf564048e2011-03-30 13:01:02 -07005142 return ret;
5143}
5144
Keith Packard9fb526d2011-09-26 22:24:57 -07005145/*
5146 * Initialize reference clocks when the driver loads
5147 */
5148void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005149{
5150 struct drm_i915_private *dev_priv = dev->dev_private;
5151 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005152 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005153 u32 temp;
5154 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005155 bool has_cpu_edp = false;
5156 bool has_pch_edp = false;
5157 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005158 bool has_ck505 = false;
5159 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005160
5161 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005162 list_for_each_entry(encoder, &mode_config->encoder_list,
5163 base.head) {
5164 switch (encoder->type) {
5165 case INTEL_OUTPUT_LVDS:
5166 has_panel = true;
5167 has_lvds = true;
5168 break;
5169 case INTEL_OUTPUT_EDP:
5170 has_panel = true;
5171 if (intel_encoder_is_pch_edp(&encoder->base))
5172 has_pch_edp = true;
5173 else
5174 has_cpu_edp = true;
5175 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005176 }
5177 }
5178
Keith Packard99eb6a02011-09-26 14:29:12 -07005179 if (HAS_PCH_IBX(dev)) {
5180 has_ck505 = dev_priv->display_clock_mode;
5181 can_ssc = has_ck505;
5182 } else {
5183 has_ck505 = false;
5184 can_ssc = true;
5185 }
5186
5187 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
5188 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
5189 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005190
5191 /* Ironlake: try to setup display ref clock before DPLL
5192 * enabling. This is only under driver's control after
5193 * PCH B stepping, previous chipset stepping should be
5194 * ignoring this setting.
5195 */
5196 temp = I915_READ(PCH_DREF_CONTROL);
5197 /* Always enable nonspread source */
5198 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005199
Keith Packard99eb6a02011-09-26 14:29:12 -07005200 if (has_ck505)
5201 temp |= DREF_NONSPREAD_CK505_ENABLE;
5202 else
5203 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005204
Keith Packard199e5d72011-09-22 12:01:57 -07005205 if (has_panel) {
5206 temp &= ~DREF_SSC_SOURCE_MASK;
5207 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005208
Keith Packard199e5d72011-09-22 12:01:57 -07005209 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005210 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005211 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005212 temp |= DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005213 }
Keith Packard199e5d72011-09-22 12:01:57 -07005214
5215 /* Get SSC going before enabling the outputs */
5216 I915_WRITE(PCH_DREF_CONTROL, temp);
5217 POSTING_READ(PCH_DREF_CONTROL);
5218 udelay(200);
5219
Jesse Barnes13d83a62011-08-03 12:59:20 -07005220 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5221
5222 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005223 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005224 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005225 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005226 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005227 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005228 else
5229 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005230 } else
5231 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5232
5233 I915_WRITE(PCH_DREF_CONTROL, temp);
5234 POSTING_READ(PCH_DREF_CONTROL);
5235 udelay(200);
5236 } else {
5237 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5238
5239 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5240
5241 /* Turn off CPU output */
5242 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5243
5244 I915_WRITE(PCH_DREF_CONTROL, temp);
5245 POSTING_READ(PCH_DREF_CONTROL);
5246 udelay(200);
5247
5248 /* Turn off the SSC source */
5249 temp &= ~DREF_SSC_SOURCE_MASK;
5250 temp |= DREF_SSC_SOURCE_DISABLE;
5251
5252 /* Turn off SSC1 */
5253 temp &= ~ DREF_SSC1_ENABLE;
5254
Jesse Barnes13d83a62011-08-03 12:59:20 -07005255 I915_WRITE(PCH_DREF_CONTROL, temp);
5256 POSTING_READ(PCH_DREF_CONTROL);
5257 udelay(200);
5258 }
5259}
5260
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005261static int ironlake_get_refclk(struct drm_crtc *crtc)
5262{
5263 struct drm_device *dev = crtc->dev;
5264 struct drm_i915_private *dev_priv = dev->dev_private;
5265 struct intel_encoder *encoder;
5266 struct drm_mode_config *mode_config = &dev->mode_config;
5267 struct intel_encoder *edp_encoder = NULL;
5268 int num_connectors = 0;
5269 bool is_lvds = false;
5270
5271 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5272 if (encoder->base.crtc != crtc)
5273 continue;
5274
5275 switch (encoder->type) {
5276 case INTEL_OUTPUT_LVDS:
5277 is_lvds = true;
5278 break;
5279 case INTEL_OUTPUT_EDP:
5280 edp_encoder = encoder;
5281 break;
5282 }
5283 num_connectors++;
5284 }
5285
5286 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5287 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5288 dev_priv->lvds_ssc_freq);
5289 return dev_priv->lvds_ssc_freq * 1000;
5290 }
5291
5292 return 120000;
5293}
5294
Eric Anholtf564048e2011-03-30 13:01:02 -07005295static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5296 struct drm_display_mode *mode,
5297 struct drm_display_mode *adjusted_mode,
5298 int x, int y,
5299 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005300{
5301 struct drm_device *dev = crtc->dev;
5302 struct drm_i915_private *dev_priv = dev->dev_private;
5303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5304 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005305 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08005306 int refclk, num_connectors = 0;
5307 intel_clock_t clock, reduced_clock;
5308 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07005309 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005310 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
5311 struct intel_encoder *has_edp_encoder = NULL;
5312 struct drm_mode_config *mode_config = &dev->mode_config;
5313 struct intel_encoder *encoder;
5314 const intel_limit_t *limit;
5315 int ret;
5316 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07005317 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08005318 u32 lvds_sync = 0;
Jesse Barnes5a354202011-06-24 12:19:22 -07005319 int target_clock, pixel_multiplier, lane, link_bw, factor;
5320 unsigned int pipe_bpp;
5321 bool dither;
Jesse Barnes79e53942008-11-07 14:24:08 -08005322
Jesse Barnes79e53942008-11-07 14:24:08 -08005323 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5324 if (encoder->base.crtc != crtc)
5325 continue;
5326
5327 switch (encoder->type) {
5328 case INTEL_OUTPUT_LVDS:
5329 is_lvds = true;
5330 break;
5331 case INTEL_OUTPUT_SDVO:
5332 case INTEL_OUTPUT_HDMI:
5333 is_sdvo = true;
5334 if (encoder->needs_tv_clock)
5335 is_tv = true;
5336 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005337 case INTEL_OUTPUT_TVOUT:
5338 is_tv = true;
5339 break;
5340 case INTEL_OUTPUT_ANALOG:
5341 is_crt = true;
5342 break;
5343 case INTEL_OUTPUT_DISPLAYPORT:
5344 is_dp = true;
5345 break;
5346 case INTEL_OUTPUT_EDP:
5347 has_edp_encoder = encoder;
5348 break;
5349 }
5350
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005351 num_connectors++;
5352 }
5353
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005354 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005355
5356 /*
5357 * Returns a set of divisors for the desired target clock with the given
5358 * refclk, or FALSE. The returned values represent the clock equation:
5359 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5360 */
5361 limit = intel_limit(crtc, refclk);
5362 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
5363 if (!ok) {
5364 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005365 return -EINVAL;
5366 }
5367
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005368 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005369 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005370
Zhao Yakuiddc90032010-01-06 22:05:56 +08005371 if (is_lvds && dev_priv->lvds_downclock_avail) {
5372 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01005373 dev_priv->lvds_downclock,
5374 refclk,
5375 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00005376 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
5377 /*
5378 * If the different P is found, it means that we can't
5379 * switch the display clock by using the FP0/FP1.
5380 * In such case we will disable the LVDS downclock
5381 * feature.
5382 */
5383 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01005384 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00005385 has_reduced_clock = 0;
5386 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005387 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005388 /* SDVO TV has fixed PLL values depend on its clock range,
5389 this mirrors vbios setting. */
5390 if (is_sdvo && is_tv) {
5391 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01005392 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005393 clock.p1 = 2;
5394 clock.p2 = 10;
5395 clock.n = 3;
5396 clock.m1 = 16;
5397 clock.m2 = 8;
5398 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01005399 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005400 clock.p1 = 1;
5401 clock.p2 = 10;
5402 clock.n = 6;
5403 clock.m1 = 12;
5404 clock.m2 = 8;
5405 }
5406 }
5407
Zhenyu Wang2c072452009-06-05 15:38:42 +08005408 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005409 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5410 lane = 0;
5411 /* CPU eDP doesn't require FDI link, so just set DP M/N
5412 according to current link config */
5413 if (has_edp_encoder &&
5414 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5415 target_clock = mode->clock;
5416 intel_edp_link_config(has_edp_encoder,
5417 &lane, &link_bw);
5418 } else {
5419 /* [e]DP over FDI requires target mode clock
5420 instead of link clock */
5421 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005422 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07005423 else
5424 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01005425
Eric Anholt8febb292011-03-30 13:01:07 -07005426 /* FDI is a binary signal running at ~2.7GHz, encoding
5427 * each output octet as 10 bits. The actual frequency
5428 * is stored as a divider into a 100MHz clock, and the
5429 * mode pixel clock is stored in units of 1KHz.
5430 * Hence the bw of each lane in terms of the mode signal
5431 * is:
5432 */
5433 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005434 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005435
Eric Anholt8febb292011-03-30 13:01:07 -07005436 /* determine panel color depth */
5437 temp = I915_READ(PIPECONF(pipe));
5438 temp &= ~PIPE_BPC_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07005439 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp);
5440 switch (pipe_bpp) {
5441 case 18:
5442 temp |= PIPE_6BPC;
5443 break;
5444 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07005445 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005446 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005447 case 30:
5448 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005449 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005450 case 36:
5451 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005452 break;
5453 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07005454 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
5455 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07005456 temp |= PIPE_8BPC;
5457 pipe_bpp = 24;
5458 break;
Eric Anholt8febb292011-03-30 13:01:07 -07005459 }
5460
Jesse Barnes5a354202011-06-24 12:19:22 -07005461 intel_crtc->bpp = pipe_bpp;
5462 I915_WRITE(PIPECONF(pipe), temp);
5463
Eric Anholt8febb292011-03-30 13:01:07 -07005464 if (!lane) {
5465 /*
5466 * Account for spread spectrum to avoid
5467 * oversubscribing the link. Max center spread
5468 * is 2.5%; use 5% for safety's sake.
5469 */
Jesse Barnes5a354202011-06-24 12:19:22 -07005470 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07005471 lane = bps / (link_bw * 8) + 1;
5472 }
5473
5474 intel_crtc->fdi_lanes = lane;
5475
5476 if (pixel_multiplier > 1)
5477 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07005478 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5479 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005480
Eric Anholta07d6782011-03-30 13:01:08 -07005481 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5482 if (has_reduced_clock)
5483 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5484 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005485
Chris Wilsonc1858122010-12-03 21:35:48 +00005486 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005487 factor = 21;
5488 if (is_lvds) {
5489 if ((intel_panel_use_ssc(dev_priv) &&
5490 dev_priv->lvds_ssc_freq == 100) ||
5491 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5492 factor = 25;
5493 } else if (is_sdvo && is_tv)
5494 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005495
Jesse Barnescb0e0932011-07-28 14:50:30 -07005496 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07005497 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005498
Chris Wilson5eddb702010-09-11 13:48:45 +01005499 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005500
Eric Anholta07d6782011-03-30 13:01:08 -07005501 if (is_lvds)
5502 dpll |= DPLLB_MODE_LVDS;
5503 else
5504 dpll |= DPLLB_MODE_DAC_SERIAL;
5505 if (is_sdvo) {
5506 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5507 if (pixel_multiplier > 1) {
5508 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005509 }
Eric Anholta07d6782011-03-30 13:01:08 -07005510 dpll |= DPLL_DVO_HIGH_SPEED;
5511 }
5512 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
5513 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005514
Eric Anholta07d6782011-03-30 13:01:08 -07005515 /* compute bitmask from p1 value */
5516 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5517 /* also FPA1 */
5518 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5519
5520 switch (clock.p2) {
5521 case 5:
5522 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5523 break;
5524 case 7:
5525 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5526 break;
5527 case 10:
5528 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5529 break;
5530 case 14:
5531 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5532 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005533 }
5534
5535 if (is_sdvo && is_tv)
5536 dpll |= PLL_REF_INPUT_TVCLKINBC;
5537 else if (is_tv)
5538 /* XXX: just matching BIOS for now */
5539 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5540 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005541 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08005542 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5543 else
5544 dpll |= PLL_REF_INPUT_DREFCLK;
5545
5546 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01005547 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005548
5549 /* Set up the display plane register */
5550 dspcntr = DISPPLANE_GAMMA_ENABLE;
5551
Zhao Yakui28c97732009-10-09 11:39:41 +08005552 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08005553 drm_mode_debug_printmodeline(mode);
5554
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005555 /* PCH eDP needs FDI, but CPU eDP does not */
Jesse Barnes4b645f12011-10-12 09:51:31 -07005556 if (!intel_crtc->no_pll) {
5557 if (!has_edp_encoder ||
5558 intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5559 I915_WRITE(PCH_FP0(pipe), fp);
5560 I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01005561
Jesse Barnes4b645f12011-10-12 09:51:31 -07005562 POSTING_READ(PCH_DPLL(pipe));
5563 udelay(150);
5564 }
5565 } else {
5566 if (dpll == (I915_READ(PCH_DPLL(0)) & 0x7fffffff) &&
5567 fp == I915_READ(PCH_FP0(0))) {
5568 intel_crtc->use_pll_a = true;
5569 DRM_DEBUG_KMS("using pipe a dpll\n");
5570 } else if (dpll == (I915_READ(PCH_DPLL(1)) & 0x7fffffff) &&
5571 fp == I915_READ(PCH_FP0(1))) {
5572 intel_crtc->use_pll_a = false;
5573 DRM_DEBUG_KMS("using pipe b dpll\n");
5574 } else {
5575 DRM_DEBUG_KMS("no matching PLL configuration for pipe 2\n");
5576 return -EINVAL;
5577 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005578 }
5579
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005580 /* enable transcoder DPLL */
5581 if (HAS_PCH_CPT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005582 u32 transc_sel = intel_crtc->use_pll_a ? TRANSC_DPLLA_SEL :
5583 TRANSC_DPLLB_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005584 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005585 switch (pipe) {
5586 case 0:
Chris Wilson5eddb702010-09-11 13:48:45 +01005587 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005588 break;
5589 case 1:
Chris Wilson5eddb702010-09-11 13:48:45 +01005590 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005591 break;
5592 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07005593 temp |= TRANSC_DPLL_ENABLE | transc_sel;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005594 break;
5595 default:
5596 BUG();
5597 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005598 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01005599
5600 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005601 udelay(150);
5602 }
5603
Jesse Barnes79e53942008-11-07 14:24:08 -08005604 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5605 * This is an exception to the general rule that mode_set doesn't turn
5606 * things on.
5607 */
5608 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005609 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005610 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005611 if (HAS_PCH_CPT(dev))
5612 temp |= PORT_TRANS_SEL_CPT(pipe);
5613 else if (pipe == 1)
5614 temp |= LVDS_PIPEB_SELECT;
5615 else
5616 temp &= ~LVDS_PIPEB_SELECT;
5617
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005618 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005619 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005620 /* Set the B0-B3 data pairs corresponding to whether we're going to
5621 * set the DPLLs for dual-channel mode or not.
5622 */
5623 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005624 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005625 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005626 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005627
5628 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5629 * appropriately here, but we need to look more thoroughly into how
5630 * panels behave in the two modes.
5631 */
Bryan Freedaa9b5002011-01-12 13:43:19 -08005632 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5633 lvds_sync |= LVDS_HSYNC_POLARITY;
5634 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5635 lvds_sync |= LVDS_VSYNC_POLARITY;
5636 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5637 != lvds_sync) {
5638 char flags[2] = "-+";
5639 DRM_INFO("Changing LVDS panel from "
5640 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5641 flags[!(temp & LVDS_HSYNC_POLARITY)],
5642 flags[!(temp & LVDS_VSYNC_POLARITY)],
5643 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5644 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5645 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5646 temp |= lvds_sync;
5647 }
Eric Anholtfae14982011-03-30 13:01:09 -07005648 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005649 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005650
Eric Anholt8febb292011-03-30 13:01:07 -07005651 pipeconf &= ~PIPECONF_DITHER_EN;
5652 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07005653 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07005654 pipeconf |= PIPECONF_DITHER_EN;
5655 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
Jesse Barnes434ed092010-09-07 14:48:06 -07005656 }
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005657 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005658 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005659 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005660 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005661 I915_WRITE(TRANSDATA_M1(pipe), 0);
5662 I915_WRITE(TRANSDATA_N1(pipe), 0);
5663 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5664 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005665 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005666
Jesse Barnes4b645f12011-10-12 09:51:31 -07005667 if (!intel_crtc->no_pll &&
5668 (!has_edp_encoder ||
5669 intel_encoder_is_pch_edp(&has_edp_encoder->base))) {
Eric Anholtfae14982011-03-30 13:01:09 -07005670 I915_WRITE(PCH_DPLL(pipe), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005671
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005672 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005673 POSTING_READ(PCH_DPLL(pipe));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005674 udelay(150);
5675
Eric Anholt8febb292011-03-30 13:01:07 -07005676 /* The pixel multiplier can only be updated once the
5677 * DPLL is enabled and the clocks are stable.
5678 *
5679 * So write it again.
5680 */
Eric Anholtfae14982011-03-30 13:01:09 -07005681 I915_WRITE(PCH_DPLL(pipe), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005682 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005683
Chris Wilson5eddb702010-09-11 13:48:45 +01005684 intel_crtc->lowfreq_avail = false;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005685 if (!intel_crtc->no_pll) {
5686 if (is_lvds && has_reduced_clock && i915_powersave) {
5687 I915_WRITE(PCH_FP1(pipe), fp2);
5688 intel_crtc->lowfreq_avail = true;
5689 if (HAS_PIPE_CXSR(dev)) {
5690 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5691 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5692 }
5693 } else {
5694 I915_WRITE(PCH_FP1(pipe), fp);
5695 if (HAS_PIPE_CXSR(dev)) {
5696 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5697 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5698 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005699 }
5700 }
5701
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005702 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5703 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5704 /* the chip adds 2 halflines automatically */
5705 adjusted_mode->crtc_vdisplay -= 1;
5706 adjusted_mode->crtc_vtotal -= 1;
5707 adjusted_mode->crtc_vblank_start -= 1;
5708 adjusted_mode->crtc_vblank_end -= 1;
5709 adjusted_mode->crtc_vsync_end -= 1;
5710 adjusted_mode->crtc_vsync_start -= 1;
5711 } else
5712 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5713
Chris Wilson5eddb702010-09-11 13:48:45 +01005714 I915_WRITE(HTOTAL(pipe),
5715 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005716 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005717 I915_WRITE(HBLANK(pipe),
5718 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005719 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005720 I915_WRITE(HSYNC(pipe),
5721 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005722 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005723
5724 I915_WRITE(VTOTAL(pipe),
5725 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005726 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005727 I915_WRITE(VBLANK(pipe),
5728 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005729 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005730 I915_WRITE(VSYNC(pipe),
5731 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005732 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005733
Eric Anholt8febb292011-03-30 13:01:07 -07005734 /* pipesrc controls the size that is scaled from, which should
5735 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005736 */
Chris Wilson5eddb702010-09-11 13:48:45 +01005737 I915_WRITE(PIPESRC(pipe),
5738 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005739
Eric Anholt8febb292011-03-30 13:01:07 -07005740 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5741 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5742 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5743 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005744
Eric Anholt8febb292011-03-30 13:01:07 -07005745 if (has_edp_encoder &&
5746 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5747 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005748 }
5749
Chris Wilson5eddb702010-09-11 13:48:45 +01005750 I915_WRITE(PIPECONF(pipe), pipeconf);
5751 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005752
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005753 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005754
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005755 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005756 /* enable address swizzle for tiling buffer */
5757 temp = I915_READ(DISP_ARB_CTL);
5758 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5759 }
5760
Chris Wilson5eddb702010-09-11 13:48:45 +01005761 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005762 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005763
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005764 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005765
5766 intel_update_watermarks(dev);
5767
Chris Wilson1f803ee2009-06-06 09:45:59 +01005768 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005769}
5770
Eric Anholtf564048e2011-03-30 13:01:02 -07005771static int intel_crtc_mode_set(struct drm_crtc *crtc,
5772 struct drm_display_mode *mode,
5773 struct drm_display_mode *adjusted_mode,
5774 int x, int y,
5775 struct drm_framebuffer *old_fb)
5776{
5777 struct drm_device *dev = crtc->dev;
5778 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07005779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5780 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005781 int ret;
5782
Eric Anholt0b701d22011-03-30 13:01:03 -07005783 drm_vblank_pre_modeset(dev, pipe);
5784
Eric Anholtf564048e2011-03-30 13:01:02 -07005785 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
5786 x, y, old_fb);
5787
Jesse Barnes79e53942008-11-07 14:24:08 -08005788 drm_vblank_post_modeset(dev, pipe);
5789
Keith Packard120eced2011-07-27 01:21:40 -07005790 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
5791
Jesse Barnes79e53942008-11-07 14:24:08 -08005792 return ret;
5793}
5794
Wu Fengguange0dac652011-09-05 14:25:34 +08005795static void g4x_write_eld(struct drm_connector *connector,
5796 struct drm_crtc *crtc)
5797{
5798 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5799 uint8_t *eld = connector->eld;
5800 uint32_t eldv;
5801 uint32_t len;
5802 uint32_t i;
5803
5804 i = I915_READ(G4X_AUD_VID_DID);
5805
5806 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5807 eldv = G4X_ELDV_DEVCL_DEVBLC;
5808 else
5809 eldv = G4X_ELDV_DEVCTG;
5810
5811 i = I915_READ(G4X_AUD_CNTL_ST);
5812 i &= ~(eldv | G4X_ELD_ADDR);
5813 len = (i >> 9) & 0x1f; /* ELD buffer size */
5814 I915_WRITE(G4X_AUD_CNTL_ST, i);
5815
5816 if (!eld[0])
5817 return;
5818
5819 len = min_t(uint8_t, eld[2], len);
5820 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5821 for (i = 0; i < len; i++)
5822 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5823
5824 i = I915_READ(G4X_AUD_CNTL_ST);
5825 i |= eldv;
5826 I915_WRITE(G4X_AUD_CNTL_ST, i);
5827}
5828
5829static void ironlake_write_eld(struct drm_connector *connector,
5830 struct drm_crtc *crtc)
5831{
5832 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5833 uint8_t *eld = connector->eld;
5834 uint32_t eldv;
5835 uint32_t i;
5836 int len;
5837 int hdmiw_hdmiedid;
5838 int aud_cntl_st;
5839 int aud_cntrl_st2;
5840
5841 if (IS_IVYBRIDGE(connector->dev)) {
5842 hdmiw_hdmiedid = GEN7_HDMIW_HDMIEDID_A;
5843 aud_cntl_st = GEN7_AUD_CNTRL_ST_A;
5844 aud_cntrl_st2 = GEN7_AUD_CNTRL_ST2;
5845 } else {
5846 hdmiw_hdmiedid = GEN5_HDMIW_HDMIEDID_A;
5847 aud_cntl_st = GEN5_AUD_CNTL_ST_A;
5848 aud_cntrl_st2 = GEN5_AUD_CNTL_ST2;
5849 }
5850
5851 i = to_intel_crtc(crtc)->pipe;
5852 hdmiw_hdmiedid += i * 0x100;
5853 aud_cntl_st += i * 0x100;
5854
5855 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
5856
5857 i = I915_READ(aud_cntl_st);
5858 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
5859 if (!i) {
5860 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
5861 /* operate blindly on all ports */
5862 eldv = GEN5_ELD_VALIDB;
5863 eldv |= GEN5_ELD_VALIDB << 4;
5864 eldv |= GEN5_ELD_VALIDB << 8;
5865 } else {
5866 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
5867 eldv = GEN5_ELD_VALIDB << ((i - 1) * 4);
5868 }
5869
5870 i = I915_READ(aud_cntrl_st2);
5871 i &= ~eldv;
5872 I915_WRITE(aud_cntrl_st2, i);
5873
5874 if (!eld[0])
5875 return;
5876
5877 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5878 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5879 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5880 }
5881
5882 i = I915_READ(aud_cntl_st);
5883 i &= ~GEN5_ELD_ADDRESS;
5884 I915_WRITE(aud_cntl_st, i);
5885
5886 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5887 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5888 for (i = 0; i < len; i++)
5889 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5890
5891 i = I915_READ(aud_cntrl_st2);
5892 i |= eldv;
5893 I915_WRITE(aud_cntrl_st2, i);
5894}
5895
5896void intel_write_eld(struct drm_encoder *encoder,
5897 struct drm_display_mode *mode)
5898{
5899 struct drm_crtc *crtc = encoder->crtc;
5900 struct drm_connector *connector;
5901 struct drm_device *dev = encoder->dev;
5902 struct drm_i915_private *dev_priv = dev->dev_private;
5903
5904 connector = drm_select_eld(encoder, mode);
5905 if (!connector)
5906 return;
5907
5908 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5909 connector->base.id,
5910 drm_get_connector_name(connector),
5911 connector->encoder->base.id,
5912 drm_get_encoder_name(connector->encoder));
5913
5914 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
5915
5916 if (dev_priv->display.write_eld)
5917 dev_priv->display.write_eld(connector, crtc);
5918}
5919
Jesse Barnes79e53942008-11-07 14:24:08 -08005920/** Loads the palette/gamma unit for the CRTC with the prepared values */
5921void intel_crtc_load_lut(struct drm_crtc *crtc)
5922{
5923 struct drm_device *dev = crtc->dev;
5924 struct drm_i915_private *dev_priv = dev->dev_private;
5925 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005926 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005927 int i;
5928
5929 /* The clocks have to be on to load the palette. */
5930 if (!crtc->enabled)
5931 return;
5932
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005933 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005934 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005935 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005936
Jesse Barnes79e53942008-11-07 14:24:08 -08005937 for (i = 0; i < 256; i++) {
5938 I915_WRITE(palreg + 4 * i,
5939 (intel_crtc->lut_r[i] << 16) |
5940 (intel_crtc->lut_g[i] << 8) |
5941 intel_crtc->lut_b[i]);
5942 }
5943}
5944
Chris Wilson560b85b2010-08-07 11:01:38 +01005945static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5946{
5947 struct drm_device *dev = crtc->dev;
5948 struct drm_i915_private *dev_priv = dev->dev_private;
5949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5950 bool visible = base != 0;
5951 u32 cntl;
5952
5953 if (intel_crtc->cursor_visible == visible)
5954 return;
5955
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005956 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005957 if (visible) {
5958 /* On these chipsets we can only modify the base whilst
5959 * the cursor is disabled.
5960 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005961 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005962
5963 cntl &= ~(CURSOR_FORMAT_MASK);
5964 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5965 cntl |= CURSOR_ENABLE |
5966 CURSOR_GAMMA_ENABLE |
5967 CURSOR_FORMAT_ARGB;
5968 } else
5969 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005970 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005971
5972 intel_crtc->cursor_visible = visible;
5973}
5974
5975static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5976{
5977 struct drm_device *dev = crtc->dev;
5978 struct drm_i915_private *dev_priv = dev->dev_private;
5979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5980 int pipe = intel_crtc->pipe;
5981 bool visible = base != 0;
5982
5983 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005984 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005985 if (base) {
5986 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5987 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5988 cntl |= pipe << 28; /* Connect to correct pipe */
5989 } else {
5990 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5991 cntl |= CURSOR_MODE_DISABLE;
5992 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005993 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005994
5995 intel_crtc->cursor_visible = visible;
5996 }
5997 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005998 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005999}
6000
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006001/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006002static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6003 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006004{
6005 struct drm_device *dev = crtc->dev;
6006 struct drm_i915_private *dev_priv = dev->dev_private;
6007 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6008 int pipe = intel_crtc->pipe;
6009 int x = intel_crtc->cursor_x;
6010 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006011 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006012 bool visible;
6013
6014 pos = 0;
6015
Chris Wilson6b383a72010-09-13 13:54:26 +01006016 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006017 base = intel_crtc->cursor_addr;
6018 if (x > (int) crtc->fb->width)
6019 base = 0;
6020
6021 if (y > (int) crtc->fb->height)
6022 base = 0;
6023 } else
6024 base = 0;
6025
6026 if (x < 0) {
6027 if (x + intel_crtc->cursor_width < 0)
6028 base = 0;
6029
6030 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6031 x = -x;
6032 }
6033 pos |= x << CURSOR_X_SHIFT;
6034
6035 if (y < 0) {
6036 if (y + intel_crtc->cursor_height < 0)
6037 base = 0;
6038
6039 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6040 y = -y;
6041 }
6042 pos |= y << CURSOR_Y_SHIFT;
6043
6044 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006045 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006046 return;
6047
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006048 I915_WRITE(CURPOS(pipe), pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01006049 if (IS_845G(dev) || IS_I865G(dev))
6050 i845_update_cursor(crtc, base);
6051 else
6052 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006053
6054 if (visible)
6055 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
6056}
6057
Jesse Barnes79e53942008-11-07 14:24:08 -08006058static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006059 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006060 uint32_t handle,
6061 uint32_t width, uint32_t height)
6062{
6063 struct drm_device *dev = crtc->dev;
6064 struct drm_i915_private *dev_priv = dev->dev_private;
6065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006066 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006067 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006068 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006069
Zhao Yakui28c97732009-10-09 11:39:41 +08006070 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08006071
6072 /* if we want to turn off the cursor ignore width and height */
6073 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006074 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006075 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006076 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006077 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006078 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006079 }
6080
6081 /* Currently we only support 64x64 cursors */
6082 if (width != 64 || height != 64) {
6083 DRM_ERROR("we currently only support 64x64 cursors\n");
6084 return -EINVAL;
6085 }
6086
Chris Wilson05394f32010-11-08 19:18:58 +00006087 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006088 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006089 return -ENOENT;
6090
Chris Wilson05394f32010-11-08 19:18:58 +00006091 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006092 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006093 ret = -ENOMEM;
6094 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006095 }
6096
Dave Airlie71acb5e2008-12-30 20:31:46 +10006097 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006098 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006099 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006100 if (obj->tiling_mode) {
6101 DRM_ERROR("cursor cannot be tiled\n");
6102 ret = -EINVAL;
6103 goto fail_locked;
6104 }
6105
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006106 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006107 if (ret) {
6108 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006109 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006110 }
6111
Chris Wilsond9e86c02010-11-10 16:40:20 +00006112 ret = i915_gem_object_put_fence(obj);
6113 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006114 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006115 goto fail_unpin;
6116 }
6117
Chris Wilson05394f32010-11-08 19:18:58 +00006118 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006119 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006120 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006121 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006122 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6123 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006124 if (ret) {
6125 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006126 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006127 }
Chris Wilson05394f32010-11-08 19:18:58 +00006128 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006129 }
6130
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006131 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006132 I915_WRITE(CURSIZE, (height << 12) | width);
6133
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006134 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006135 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006136 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006137 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006138 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6139 } else
6140 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006141 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006142 }
Jesse Barnes80824002009-09-10 15:28:06 -07006143
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006144 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006145
6146 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006147 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006148 intel_crtc->cursor_width = width;
6149 intel_crtc->cursor_height = height;
6150
Chris Wilson6b383a72010-09-13 13:54:26 +01006151 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006152
Jesse Barnes79e53942008-11-07 14:24:08 -08006153 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006154fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006155 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006156fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006157 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006158fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006159 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006160 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006161}
6162
6163static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6164{
Jesse Barnes79e53942008-11-07 14:24:08 -08006165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006166
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006167 intel_crtc->cursor_x = x;
6168 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006169
Chris Wilson6b383a72010-09-13 13:54:26 +01006170 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006171
6172 return 0;
6173}
6174
6175/** Sets the color ramps on behalf of RandR */
6176void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6177 u16 blue, int regno)
6178{
6179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6180
6181 intel_crtc->lut_r[regno] = red >> 8;
6182 intel_crtc->lut_g[regno] = green >> 8;
6183 intel_crtc->lut_b[regno] = blue >> 8;
6184}
6185
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006186void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6187 u16 *blue, int regno)
6188{
6189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6190
6191 *red = intel_crtc->lut_r[regno] << 8;
6192 *green = intel_crtc->lut_g[regno] << 8;
6193 *blue = intel_crtc->lut_b[regno] << 8;
6194}
6195
Jesse Barnes79e53942008-11-07 14:24:08 -08006196static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006197 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006198{
James Simmons72034252010-08-03 01:33:19 +01006199 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006201
James Simmons72034252010-08-03 01:33:19 +01006202 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006203 intel_crtc->lut_r[i] = red[i] >> 8;
6204 intel_crtc->lut_g[i] = green[i] >> 8;
6205 intel_crtc->lut_b[i] = blue[i] >> 8;
6206 }
6207
6208 intel_crtc_load_lut(crtc);
6209}
6210
6211/**
6212 * Get a pipe with a simple mode set on it for doing load-based monitor
6213 * detection.
6214 *
6215 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006216 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006217 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006218 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006219 * configured for it. In the future, it could choose to temporarily disable
6220 * some outputs to free up a pipe for its use.
6221 *
6222 * \return crtc, or NULL if no pipes are available.
6223 */
6224
6225/* VESA 640x480x72Hz mode to set on the pipe */
6226static struct drm_display_mode load_detect_mode = {
6227 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6228 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6229};
6230
Chris Wilsond2dff872011-04-19 08:36:26 +01006231static struct drm_framebuffer *
6232intel_framebuffer_create(struct drm_device *dev,
6233 struct drm_mode_fb_cmd *mode_cmd,
6234 struct drm_i915_gem_object *obj)
6235{
6236 struct intel_framebuffer *intel_fb;
6237 int ret;
6238
6239 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6240 if (!intel_fb) {
6241 drm_gem_object_unreference_unlocked(&obj->base);
6242 return ERR_PTR(-ENOMEM);
6243 }
6244
6245 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6246 if (ret) {
6247 drm_gem_object_unreference_unlocked(&obj->base);
6248 kfree(intel_fb);
6249 return ERR_PTR(ret);
6250 }
6251
6252 return &intel_fb->base;
6253}
6254
6255static u32
6256intel_framebuffer_pitch_for_width(int width, int bpp)
6257{
6258 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6259 return ALIGN(pitch, 64);
6260}
6261
6262static u32
6263intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6264{
6265 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6266 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6267}
6268
6269static struct drm_framebuffer *
6270intel_framebuffer_create_for_mode(struct drm_device *dev,
6271 struct drm_display_mode *mode,
6272 int depth, int bpp)
6273{
6274 struct drm_i915_gem_object *obj;
6275 struct drm_mode_fb_cmd mode_cmd;
6276
6277 obj = i915_gem_alloc_object(dev,
6278 intel_framebuffer_size_for_mode(mode, bpp));
6279 if (obj == NULL)
6280 return ERR_PTR(-ENOMEM);
6281
6282 mode_cmd.width = mode->hdisplay;
6283 mode_cmd.height = mode->vdisplay;
6284 mode_cmd.depth = depth;
6285 mode_cmd.bpp = bpp;
6286 mode_cmd.pitch = intel_framebuffer_pitch_for_width(mode_cmd.width, bpp);
6287
6288 return intel_framebuffer_create(dev, &mode_cmd, obj);
6289}
6290
6291static struct drm_framebuffer *
6292mode_fits_in_fbdev(struct drm_device *dev,
6293 struct drm_display_mode *mode)
6294{
6295 struct drm_i915_private *dev_priv = dev->dev_private;
6296 struct drm_i915_gem_object *obj;
6297 struct drm_framebuffer *fb;
6298
6299 if (dev_priv->fbdev == NULL)
6300 return NULL;
6301
6302 obj = dev_priv->fbdev->ifb.obj;
6303 if (obj == NULL)
6304 return NULL;
6305
6306 fb = &dev_priv->fbdev->ifb.base;
6307 if (fb->pitch < intel_framebuffer_pitch_for_width(mode->hdisplay,
6308 fb->bits_per_pixel))
6309 return NULL;
6310
6311 if (obj->base.size < mode->vdisplay * fb->pitch)
6312 return NULL;
6313
6314 return fb;
6315}
6316
Chris Wilson71731882011-04-19 23:10:58 +01006317bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
6318 struct drm_connector *connector,
6319 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006320 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006321{
6322 struct intel_crtc *intel_crtc;
6323 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006324 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006325 struct drm_crtc *crtc = NULL;
6326 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01006327 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006328 int i = -1;
6329
Chris Wilsond2dff872011-04-19 08:36:26 +01006330 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6331 connector->base.id, drm_get_connector_name(connector),
6332 encoder->base.id, drm_get_encoder_name(encoder));
6333
Jesse Barnes79e53942008-11-07 14:24:08 -08006334 /*
6335 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006336 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006337 * - if the connector already has an assigned crtc, use it (but make
6338 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006339 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006340 * - try to find the first unused crtc that can drive this connector,
6341 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006342 */
6343
6344 /* See if we already have a CRTC for this connector */
6345 if (encoder->crtc) {
6346 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006347
Jesse Barnes79e53942008-11-07 14:24:08 -08006348 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006349 old->dpms_mode = intel_crtc->dpms_mode;
6350 old->load_detect_temp = false;
6351
6352 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08006353 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01006354 struct drm_encoder_helper_funcs *encoder_funcs;
6355 struct drm_crtc_helper_funcs *crtc_funcs;
6356
Jesse Barnes79e53942008-11-07 14:24:08 -08006357 crtc_funcs = crtc->helper_private;
6358 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01006359
6360 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006361 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
6362 }
Chris Wilson8261b192011-04-19 23:18:09 +01006363
Chris Wilson71731882011-04-19 23:10:58 +01006364 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006365 }
6366
6367 /* Find an unused one (if possible) */
6368 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6369 i++;
6370 if (!(encoder->possible_crtcs & (1 << i)))
6371 continue;
6372 if (!possible_crtc->enabled) {
6373 crtc = possible_crtc;
6374 break;
6375 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006376 }
6377
6378 /*
6379 * If we didn't find an unused CRTC, don't use any.
6380 */
6381 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006382 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6383 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006384 }
6385
6386 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006387 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006388
6389 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006390 old->dpms_mode = intel_crtc->dpms_mode;
6391 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006392 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006393
Chris Wilson64927112011-04-20 07:25:26 +01006394 if (!mode)
6395 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006396
Chris Wilsond2dff872011-04-19 08:36:26 +01006397 old_fb = crtc->fb;
6398
6399 /* We need a framebuffer large enough to accommodate all accesses
6400 * that the plane may generate whilst we perform load detection.
6401 * We can not rely on the fbcon either being present (we get called
6402 * during its initialisation to detect all boot displays, or it may
6403 * not even exist) or that it is large enough to satisfy the
6404 * requested mode.
6405 */
6406 crtc->fb = mode_fits_in_fbdev(dev, mode);
6407 if (crtc->fb == NULL) {
6408 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6409 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6410 old->release_fb = crtc->fb;
6411 } else
6412 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6413 if (IS_ERR(crtc->fb)) {
6414 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6415 crtc->fb = old_fb;
6416 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006417 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006418
6419 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006420 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006421 if (old->release_fb)
6422 old->release_fb->funcs->destroy(old->release_fb);
6423 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01006424 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006425 }
Chris Wilson71731882011-04-19 23:10:58 +01006426
Jesse Barnes79e53942008-11-07 14:24:08 -08006427 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006428 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006429
Chris Wilson71731882011-04-19 23:10:58 +01006430 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006431}
6432
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006433void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01006434 struct drm_connector *connector,
6435 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006436{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006437 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006438 struct drm_device *dev = encoder->dev;
6439 struct drm_crtc *crtc = encoder->crtc;
6440 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
6441 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
6442
Chris Wilsond2dff872011-04-19 08:36:26 +01006443 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6444 connector->base.id, drm_get_connector_name(connector),
6445 encoder->base.id, drm_get_encoder_name(encoder));
6446
Chris Wilson8261b192011-04-19 23:18:09 +01006447 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006448 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006449 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01006450
6451 if (old->release_fb)
6452 old->release_fb->funcs->destroy(old->release_fb);
6453
Chris Wilson0622a532011-04-21 09:32:11 +01006454 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006455 }
6456
Eric Anholtc751ce42010-03-25 11:48:48 -07006457 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01006458 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
6459 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01006460 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006461 }
6462}
6463
6464/* Returns the clock of the currently programmed mode of the given pipe. */
6465static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6466{
6467 struct drm_i915_private *dev_priv = dev->dev_private;
6468 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6469 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006470 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006471 u32 fp;
6472 intel_clock_t clock;
6473
6474 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006475 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006476 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006477 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006478
6479 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006480 if (IS_PINEVIEW(dev)) {
6481 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6482 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006483 } else {
6484 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6485 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6486 }
6487
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006488 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006489 if (IS_PINEVIEW(dev))
6490 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6491 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006492 else
6493 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006494 DPLL_FPA01_P1_POST_DIV_SHIFT);
6495
6496 switch (dpll & DPLL_MODE_MASK) {
6497 case DPLLB_MODE_DAC_SERIAL:
6498 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6499 5 : 10;
6500 break;
6501 case DPLLB_MODE_LVDS:
6502 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6503 7 : 14;
6504 break;
6505 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006506 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006507 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6508 return 0;
6509 }
6510
6511 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006512 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006513 } else {
6514 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6515
6516 if (is_lvds) {
6517 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6518 DPLL_FPA01_P1_POST_DIV_SHIFT);
6519 clock.p2 = 14;
6520
6521 if ((dpll & PLL_REF_INPUT_MASK) ==
6522 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6523 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006524 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006525 } else
Shaohua Li21778322009-02-23 15:19:16 +08006526 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006527 } else {
6528 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6529 clock.p1 = 2;
6530 else {
6531 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6532 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6533 }
6534 if (dpll & PLL_P2_DIVIDE_BY_4)
6535 clock.p2 = 4;
6536 else
6537 clock.p2 = 2;
6538
Shaohua Li21778322009-02-23 15:19:16 +08006539 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006540 }
6541 }
6542
6543 /* XXX: It would be nice to validate the clocks, but we can't reuse
6544 * i830PllIsValid() because it relies on the xf86_config connector
6545 * configuration being accurate, which it isn't necessarily.
6546 */
6547
6548 return clock.dot;
6549}
6550
6551/** Returns the currently programmed mode of the given pipe. */
6552struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6553 struct drm_crtc *crtc)
6554{
Jesse Barnes548f2452011-02-17 10:40:53 -08006555 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6557 int pipe = intel_crtc->pipe;
6558 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08006559 int htot = I915_READ(HTOTAL(pipe));
6560 int hsync = I915_READ(HSYNC(pipe));
6561 int vtot = I915_READ(VTOTAL(pipe));
6562 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006563
6564 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6565 if (!mode)
6566 return NULL;
6567
6568 mode->clock = intel_crtc_clock_get(dev, crtc);
6569 mode->hdisplay = (htot & 0xffff) + 1;
6570 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6571 mode->hsync_start = (hsync & 0xffff) + 1;
6572 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6573 mode->vdisplay = (vtot & 0xffff) + 1;
6574 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6575 mode->vsync_start = (vsync & 0xffff) + 1;
6576 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6577
6578 drm_mode_set_name(mode);
6579 drm_mode_set_crtcinfo(mode, 0);
6580
6581 return mode;
6582}
6583
Jesse Barnes652c3932009-08-17 13:31:43 -07006584#define GPU_IDLE_TIMEOUT 500 /* ms */
6585
6586/* When this timer fires, we've been idle for awhile */
6587static void intel_gpu_idle_timer(unsigned long arg)
6588{
6589 struct drm_device *dev = (struct drm_device *)arg;
6590 drm_i915_private_t *dev_priv = dev->dev_private;
6591
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006592 if (!list_empty(&dev_priv->mm.active_list)) {
6593 /* Still processing requests, so just re-arm the timer. */
6594 mod_timer(&dev_priv->idle_timer, jiffies +
6595 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
6596 return;
6597 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006598
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006599 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006600 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006601}
6602
Jesse Barnes652c3932009-08-17 13:31:43 -07006603#define CRTC_IDLE_TIMEOUT 1000 /* ms */
6604
6605static void intel_crtc_idle_timer(unsigned long arg)
6606{
6607 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
6608 struct drm_crtc *crtc = &intel_crtc->base;
6609 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006610 struct intel_framebuffer *intel_fb;
6611
6612 intel_fb = to_intel_framebuffer(crtc->fb);
6613 if (intel_fb && intel_fb->obj->active) {
6614 /* The framebuffer is still being accessed by the GPU. */
6615 mod_timer(&intel_crtc->idle_timer, jiffies +
6616 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6617 return;
6618 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006619
Jesse Barnes652c3932009-08-17 13:31:43 -07006620 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006621 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006622}
6623
Daniel Vetter3dec0092010-08-20 21:40:52 +02006624static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006625{
6626 struct drm_device *dev = crtc->dev;
6627 drm_i915_private_t *dev_priv = dev->dev_private;
6628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6629 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006630 int dpll_reg = DPLL(pipe);
6631 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006632
Eric Anholtbad720f2009-10-22 16:11:14 -07006633 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006634 return;
6635
6636 if (!dev_priv->lvds_downclock_avail)
6637 return;
6638
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006639 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006640 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006641 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006642
6643 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006644 I915_WRITE(PP_CONTROL,
6645 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006646
6647 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6648 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006649 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006650
Jesse Barnes652c3932009-08-17 13:31:43 -07006651 dpll = I915_READ(dpll_reg);
6652 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006653 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006654
6655 /* ...and lock them again */
6656 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6657 }
6658
6659 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006660 mod_timer(&intel_crtc->idle_timer, jiffies +
6661 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006662}
6663
6664static void intel_decrease_pllclock(struct drm_crtc *crtc)
6665{
6666 struct drm_device *dev = crtc->dev;
6667 drm_i915_private_t *dev_priv = dev->dev_private;
6668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6669 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006670 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006671 int dpll = I915_READ(dpll_reg);
6672
Eric Anholtbad720f2009-10-22 16:11:14 -07006673 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006674 return;
6675
6676 if (!dev_priv->lvds_downclock_avail)
6677 return;
6678
6679 /*
6680 * Since this is called by a timer, we should never get here in
6681 * the manual case.
6682 */
6683 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006684 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006685
6686 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07006687 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
6688 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006689
6690 dpll |= DISPLAY_RATE_SELECT_FPA1;
6691 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006692 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006693 dpll = I915_READ(dpll_reg);
6694 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006695 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006696
6697 /* ...and lock them again */
6698 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6699 }
6700
6701}
6702
6703/**
6704 * intel_idle_update - adjust clocks for idleness
6705 * @work: work struct
6706 *
6707 * Either the GPU or display (or both) went idle. Check the busy status
6708 * here and adjust the CRTC and GPU clocks as necessary.
6709 */
6710static void intel_idle_update(struct work_struct *work)
6711{
6712 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
6713 idle_work);
6714 struct drm_device *dev = dev_priv->dev;
6715 struct drm_crtc *crtc;
6716 struct intel_crtc *intel_crtc;
6717
6718 if (!i915_powersave)
6719 return;
6720
6721 mutex_lock(&dev->struct_mutex);
6722
Jesse Barnes7648fa92010-05-20 14:28:11 -07006723 i915_update_gfx_val(dev_priv);
6724
Jesse Barnes652c3932009-08-17 13:31:43 -07006725 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6726 /* Skip inactive CRTCs */
6727 if (!crtc->fb)
6728 continue;
6729
6730 intel_crtc = to_intel_crtc(crtc);
6731 if (!intel_crtc->busy)
6732 intel_decrease_pllclock(crtc);
6733 }
6734
Li Peng45ac22c2010-06-12 23:38:35 +08006735
Jesse Barnes652c3932009-08-17 13:31:43 -07006736 mutex_unlock(&dev->struct_mutex);
6737}
6738
6739/**
6740 * intel_mark_busy - mark the GPU and possibly the display busy
6741 * @dev: drm device
6742 * @obj: object we're operating on
6743 *
6744 * Callers can use this function to indicate that the GPU is busy processing
6745 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
6746 * buffer), we'll also mark the display as busy, so we know to increase its
6747 * clock frequency.
6748 */
Chris Wilson05394f32010-11-08 19:18:58 +00006749void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006750{
6751 drm_i915_private_t *dev_priv = dev->dev_private;
6752 struct drm_crtc *crtc = NULL;
6753 struct intel_framebuffer *intel_fb;
6754 struct intel_crtc *intel_crtc;
6755
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08006756 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6757 return;
6758
Alexander Lam18b21902011-01-03 13:28:56 -05006759 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00006760 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05006761 else
Chris Wilson28cf7982009-11-30 01:08:56 +00006762 mod_timer(&dev_priv->idle_timer, jiffies +
6763 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006764
6765 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6766 if (!crtc->fb)
6767 continue;
6768
6769 intel_crtc = to_intel_crtc(crtc);
6770 intel_fb = to_intel_framebuffer(crtc->fb);
6771 if (intel_fb->obj == obj) {
6772 if (!intel_crtc->busy) {
6773 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006774 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006775 intel_crtc->busy = true;
6776 } else {
6777 /* Busy -> busy, put off timer */
6778 mod_timer(&intel_crtc->idle_timer, jiffies +
6779 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6780 }
6781 }
6782 }
6783}
6784
Jesse Barnes79e53942008-11-07 14:24:08 -08006785static void intel_crtc_destroy(struct drm_crtc *crtc)
6786{
6787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006788 struct drm_device *dev = crtc->dev;
6789 struct intel_unpin_work *work;
6790 unsigned long flags;
6791
6792 spin_lock_irqsave(&dev->event_lock, flags);
6793 work = intel_crtc->unpin_work;
6794 intel_crtc->unpin_work = NULL;
6795 spin_unlock_irqrestore(&dev->event_lock, flags);
6796
6797 if (work) {
6798 cancel_work_sync(&work->work);
6799 kfree(work);
6800 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006801
6802 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006803
Jesse Barnes79e53942008-11-07 14:24:08 -08006804 kfree(intel_crtc);
6805}
6806
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006807static void intel_unpin_work_fn(struct work_struct *__work)
6808{
6809 struct intel_unpin_work *work =
6810 container_of(__work, struct intel_unpin_work, work);
6811
6812 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006813 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006814 drm_gem_object_unreference(&work->pending_flip_obj->base);
6815 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006816
Chris Wilson7782de32011-07-08 12:22:41 +01006817 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006818 mutex_unlock(&work->dev->struct_mutex);
6819 kfree(work);
6820}
6821
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006822static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006823 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006824{
6825 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6827 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006828 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006829 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006830 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006831 unsigned long flags;
6832
6833 /* Ignore early vblank irqs */
6834 if (intel_crtc == NULL)
6835 return;
6836
Mario Kleiner49b14a52010-12-09 07:00:07 +01006837 do_gettimeofday(&tnow);
6838
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006839 spin_lock_irqsave(&dev->event_lock, flags);
6840 work = intel_crtc->unpin_work;
6841 if (work == NULL || !work->pending) {
6842 spin_unlock_irqrestore(&dev->event_lock, flags);
6843 return;
6844 }
6845
6846 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006847
6848 if (work->event) {
6849 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006850 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006851
6852 /* Called before vblank count and timestamps have
6853 * been updated for the vblank interval of flip
6854 * completion? Need to increment vblank count and
6855 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006856 * to account for this. We assume this happened if we
6857 * get called over 0.9 frame durations after the last
6858 * timestamped vblank.
6859 *
6860 * This calculation can not be used with vrefresh rates
6861 * below 5Hz (10Hz to be on the safe side) without
6862 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006863 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006864 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6865 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006866 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006867 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6868 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006869 }
6870
Mario Kleiner49b14a52010-12-09 07:00:07 +01006871 e->event.tv_sec = tvbl.tv_sec;
6872 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006873
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006874 list_add_tail(&e->base.link,
6875 &e->base.file_priv->event_list);
6876 wake_up_interruptible(&e->base.file_priv->event_wait);
6877 }
6878
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006879 drm_vblank_put(dev, intel_crtc->pipe);
6880
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006881 spin_unlock_irqrestore(&dev->event_lock, flags);
6882
Chris Wilson05394f32010-11-08 19:18:58 +00006883 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006884
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006885 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006886 &obj->pending_flip.counter);
6887 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006888 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006889
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006890 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006891
6892 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006893}
6894
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006895void intel_finish_page_flip(struct drm_device *dev, int pipe)
6896{
6897 drm_i915_private_t *dev_priv = dev->dev_private;
6898 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6899
Mario Kleiner49b14a52010-12-09 07:00:07 +01006900 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006901}
6902
6903void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6904{
6905 drm_i915_private_t *dev_priv = dev->dev_private;
6906 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6907
Mario Kleiner49b14a52010-12-09 07:00:07 +01006908 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006909}
6910
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006911void intel_prepare_page_flip(struct drm_device *dev, int plane)
6912{
6913 drm_i915_private_t *dev_priv = dev->dev_private;
6914 struct intel_crtc *intel_crtc =
6915 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6916 unsigned long flags;
6917
6918 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006919 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006920 if ((++intel_crtc->unpin_work->pending) > 1)
6921 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006922 } else {
6923 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6924 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006925 spin_unlock_irqrestore(&dev->event_lock, flags);
6926}
6927
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006928static int intel_gen2_queue_flip(struct drm_device *dev,
6929 struct drm_crtc *crtc,
6930 struct drm_framebuffer *fb,
6931 struct drm_i915_gem_object *obj)
6932{
6933 struct drm_i915_private *dev_priv = dev->dev_private;
6934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6935 unsigned long offset;
6936 u32 flip_mask;
6937 int ret;
6938
6939 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6940 if (ret)
6941 goto out;
6942
6943 /* Offset into the new buffer for cases of shared fbs between CRTCs */
6944 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
6945
6946 ret = BEGIN_LP_RING(6);
6947 if (ret)
6948 goto out;
6949
6950 /* Can't queue multiple flips, so wait for the previous
6951 * one to finish before executing the next.
6952 */
6953 if (intel_crtc->plane)
6954 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6955 else
6956 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6957 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6958 OUT_RING(MI_NOOP);
6959 OUT_RING(MI_DISPLAY_FLIP |
6960 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6961 OUT_RING(fb->pitch);
6962 OUT_RING(obj->gtt_offset + offset);
6963 OUT_RING(MI_NOOP);
6964 ADVANCE_LP_RING();
6965out:
6966 return ret;
6967}
6968
6969static int intel_gen3_queue_flip(struct drm_device *dev,
6970 struct drm_crtc *crtc,
6971 struct drm_framebuffer *fb,
6972 struct drm_i915_gem_object *obj)
6973{
6974 struct drm_i915_private *dev_priv = dev->dev_private;
6975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6976 unsigned long offset;
6977 u32 flip_mask;
6978 int ret;
6979
6980 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6981 if (ret)
6982 goto out;
6983
6984 /* Offset into the new buffer for cases of shared fbs between CRTCs */
6985 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
6986
6987 ret = BEGIN_LP_RING(6);
6988 if (ret)
6989 goto out;
6990
6991 if (intel_crtc->plane)
6992 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6993 else
6994 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6995 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6996 OUT_RING(MI_NOOP);
6997 OUT_RING(MI_DISPLAY_FLIP_I915 |
6998 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6999 OUT_RING(fb->pitch);
7000 OUT_RING(obj->gtt_offset + offset);
7001 OUT_RING(MI_NOOP);
7002
7003 ADVANCE_LP_RING();
7004out:
7005 return ret;
7006}
7007
7008static int intel_gen4_queue_flip(struct drm_device *dev,
7009 struct drm_crtc *crtc,
7010 struct drm_framebuffer *fb,
7011 struct drm_i915_gem_object *obj)
7012{
7013 struct drm_i915_private *dev_priv = dev->dev_private;
7014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7015 uint32_t pf, pipesrc;
7016 int ret;
7017
7018 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7019 if (ret)
7020 goto out;
7021
7022 ret = BEGIN_LP_RING(4);
7023 if (ret)
7024 goto out;
7025
7026 /* i965+ uses the linear or tiled offsets from the
7027 * Display Registers (which do not change across a page-flip)
7028 * so we need only reprogram the base address.
7029 */
7030 OUT_RING(MI_DISPLAY_FLIP |
7031 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7032 OUT_RING(fb->pitch);
7033 OUT_RING(obj->gtt_offset | obj->tiling_mode);
7034
7035 /* XXX Enabling the panel-fitter across page-flip is so far
7036 * untested on non-native modes, so ignore it for now.
7037 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7038 */
7039 pf = 0;
7040 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7041 OUT_RING(pf | pipesrc);
7042 ADVANCE_LP_RING();
7043out:
7044 return ret;
7045}
7046
7047static int intel_gen6_queue_flip(struct drm_device *dev,
7048 struct drm_crtc *crtc,
7049 struct drm_framebuffer *fb,
7050 struct drm_i915_gem_object *obj)
7051{
7052 struct drm_i915_private *dev_priv = dev->dev_private;
7053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7054 uint32_t pf, pipesrc;
7055 int ret;
7056
7057 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7058 if (ret)
7059 goto out;
7060
7061 ret = BEGIN_LP_RING(4);
7062 if (ret)
7063 goto out;
7064
7065 OUT_RING(MI_DISPLAY_FLIP |
7066 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7067 OUT_RING(fb->pitch | obj->tiling_mode);
7068 OUT_RING(obj->gtt_offset);
7069
7070 pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7071 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7072 OUT_RING(pf | pipesrc);
7073 ADVANCE_LP_RING();
7074out:
7075 return ret;
7076}
7077
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007078/*
7079 * On gen7 we currently use the blit ring because (in early silicon at least)
7080 * the render ring doesn't give us interrpts for page flip completion, which
7081 * means clients will hang after the first flip is queued. Fortunately the
7082 * blit ring generates interrupts properly, so use it instead.
7083 */
7084static int intel_gen7_queue_flip(struct drm_device *dev,
7085 struct drm_crtc *crtc,
7086 struct drm_framebuffer *fb,
7087 struct drm_i915_gem_object *obj)
7088{
7089 struct drm_i915_private *dev_priv = dev->dev_private;
7090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7091 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7092 int ret;
7093
7094 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7095 if (ret)
7096 goto out;
7097
7098 ret = intel_ring_begin(ring, 4);
7099 if (ret)
7100 goto out;
7101
7102 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
7103 intel_ring_emit(ring, (fb->pitch | obj->tiling_mode));
7104 intel_ring_emit(ring, (obj->gtt_offset));
7105 intel_ring_emit(ring, (MI_NOOP));
7106 intel_ring_advance(ring);
7107out:
7108 return ret;
7109}
7110
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007111static int intel_default_queue_flip(struct drm_device *dev,
7112 struct drm_crtc *crtc,
7113 struct drm_framebuffer *fb,
7114 struct drm_i915_gem_object *obj)
7115{
7116 return -ENODEV;
7117}
7118
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007119static int intel_crtc_page_flip(struct drm_crtc *crtc,
7120 struct drm_framebuffer *fb,
7121 struct drm_pending_vblank_event *event)
7122{
7123 struct drm_device *dev = crtc->dev;
7124 struct drm_i915_private *dev_priv = dev->dev_private;
7125 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007126 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7128 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007129 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007130 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007131
7132 work = kzalloc(sizeof *work, GFP_KERNEL);
7133 if (work == NULL)
7134 return -ENOMEM;
7135
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007136 work->event = event;
7137 work->dev = crtc->dev;
7138 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007139 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007140 INIT_WORK(&work->work, intel_unpin_work_fn);
7141
7142 /* We borrow the event spin lock for protecting unpin_work */
7143 spin_lock_irqsave(&dev->event_lock, flags);
7144 if (intel_crtc->unpin_work) {
7145 spin_unlock_irqrestore(&dev->event_lock, flags);
7146 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01007147
7148 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007149 return -EBUSY;
7150 }
7151 intel_crtc->unpin_work = work;
7152 spin_unlock_irqrestore(&dev->event_lock, flags);
7153
7154 intel_fb = to_intel_framebuffer(fb);
7155 obj = intel_fb->obj;
7156
Chris Wilson468f0b42010-05-27 13:18:13 +01007157 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007158
Jesse Barnes75dfca82010-02-10 15:09:44 -08007159 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007160 drm_gem_object_reference(&work->old_fb_obj->base);
7161 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007162
7163 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007164
7165 ret = drm_vblank_get(dev, intel_crtc->pipe);
7166 if (ret)
7167 goto cleanup_objs;
7168
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007169 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007170
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007171 work->enable_stall_check = true;
7172
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007173 /* Block clients from rendering to the new back buffer until
7174 * the flip occurs and the object is no longer visible.
7175 */
Chris Wilson05394f32010-11-08 19:18:58 +00007176 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007177
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007178 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7179 if (ret)
7180 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007181
Chris Wilson7782de32011-07-08 12:22:41 +01007182 intel_disable_fbc(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007183 mutex_unlock(&dev->struct_mutex);
7184
Jesse Barnese5510fa2010-07-01 16:48:37 -07007185 trace_i915_flip_request(intel_crtc->plane, obj);
7186
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007187 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007188
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007189cleanup_pending:
7190 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson96b099f2010-06-07 14:03:04 +01007191cleanup_objs:
Chris Wilson05394f32010-11-08 19:18:58 +00007192 drm_gem_object_unreference(&work->old_fb_obj->base);
7193 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007194 mutex_unlock(&dev->struct_mutex);
7195
7196 spin_lock_irqsave(&dev->event_lock, flags);
7197 intel_crtc->unpin_work = NULL;
7198 spin_unlock_irqrestore(&dev->event_lock, flags);
7199
7200 kfree(work);
7201
7202 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007203}
7204
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007205static void intel_sanitize_modesetting(struct drm_device *dev,
7206 int pipe, int plane)
7207{
7208 struct drm_i915_private *dev_priv = dev->dev_private;
7209 u32 reg, val;
7210
7211 if (HAS_PCH_SPLIT(dev))
7212 return;
7213
7214 /* Who knows what state these registers were left in by the BIOS or
7215 * grub?
7216 *
7217 * If we leave the registers in a conflicting state (e.g. with the
7218 * display plane reading from the other pipe than the one we intend
7219 * to use) then when we attempt to teardown the active mode, we will
7220 * not disable the pipes and planes in the correct order -- leaving
7221 * a plane reading from a disabled pipe and possibly leading to
7222 * undefined behaviour.
7223 */
7224
7225 reg = DSPCNTR(plane);
7226 val = I915_READ(reg);
7227
7228 if ((val & DISPLAY_PLANE_ENABLE) == 0)
7229 return;
7230 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
7231 return;
7232
7233 /* This display plane is active and attached to the other CPU pipe. */
7234 pipe = !pipe;
7235
7236 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08007237 intel_disable_plane(dev_priv, plane, pipe);
7238 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007239}
Jesse Barnes79e53942008-11-07 14:24:08 -08007240
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007241static void intel_crtc_reset(struct drm_crtc *crtc)
7242{
7243 struct drm_device *dev = crtc->dev;
7244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7245
7246 /* Reset flags back to the 'unknown' status so that they
7247 * will be correctly set on the initial modeset.
7248 */
7249 intel_crtc->dpms_mode = -1;
7250
7251 /* We need to fix up any BIOS configuration that conflicts with
7252 * our expectations.
7253 */
7254 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
7255}
7256
7257static struct drm_crtc_helper_funcs intel_helper_funcs = {
7258 .dpms = intel_crtc_dpms,
7259 .mode_fixup = intel_crtc_mode_fixup,
7260 .mode_set = intel_crtc_mode_set,
7261 .mode_set_base = intel_pipe_set_base,
7262 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7263 .load_lut = intel_crtc_load_lut,
7264 .disable = intel_crtc_disable,
7265};
7266
7267static const struct drm_crtc_funcs intel_crtc_funcs = {
7268 .reset = intel_crtc_reset,
7269 .cursor_set = intel_crtc_cursor_set,
7270 .cursor_move = intel_crtc_cursor_move,
7271 .gamma_set = intel_crtc_gamma_set,
7272 .set_config = drm_crtc_helper_set_config,
7273 .destroy = intel_crtc_destroy,
7274 .page_flip = intel_crtc_page_flip,
7275};
7276
Hannes Ederb358d0a2008-12-18 21:18:47 +01007277static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08007278{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007279 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007280 struct intel_crtc *intel_crtc;
7281 int i;
7282
7283 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
7284 if (intel_crtc == NULL)
7285 return;
7286
7287 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
7288
7289 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08007290 for (i = 0; i < 256; i++) {
7291 intel_crtc->lut_r[i] = i;
7292 intel_crtc->lut_g[i] = i;
7293 intel_crtc->lut_b[i] = i;
7294 }
7295
Jesse Barnes80824002009-09-10 15:28:06 -07007296 /* Swap pipes & planes for FBC on pre-965 */
7297 intel_crtc->pipe = pipe;
7298 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01007299 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007300 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01007301 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07007302 }
7303
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007304 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
7305 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
7306 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
7307 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
7308
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00007309 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00007310 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07007311 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007312
7313 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07007314 if (pipe == 2 && IS_IVYBRIDGE(dev))
7315 intel_crtc->no_pll = true;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007316 intel_helper_funcs.prepare = ironlake_crtc_prepare;
7317 intel_helper_funcs.commit = ironlake_crtc_commit;
7318 } else {
7319 intel_helper_funcs.prepare = i9xx_crtc_prepare;
7320 intel_helper_funcs.commit = i9xx_crtc_commit;
7321 }
7322
Jesse Barnes79e53942008-11-07 14:24:08 -08007323 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
7324
Jesse Barnes652c3932009-08-17 13:31:43 -07007325 intel_crtc->busy = false;
7326
7327 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
7328 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007329}
7330
Carl Worth08d7b3d2009-04-29 14:43:54 -07007331int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00007332 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07007333{
7334 drm_i915_private_t *dev_priv = dev->dev_private;
7335 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02007336 struct drm_mode_object *drmmode_obj;
7337 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007338
7339 if (!dev_priv) {
7340 DRM_ERROR("called with no initialization\n");
7341 return -EINVAL;
7342 }
7343
Daniel Vetterc05422d2009-08-11 16:05:30 +02007344 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
7345 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07007346
Daniel Vetterc05422d2009-08-11 16:05:30 +02007347 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07007348 DRM_ERROR("no such CRTC id\n");
7349 return -EINVAL;
7350 }
7351
Daniel Vetterc05422d2009-08-11 16:05:30 +02007352 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
7353 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007354
Daniel Vetterc05422d2009-08-11 16:05:30 +02007355 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007356}
7357
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08007358static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007359{
Chris Wilson4ef69c72010-09-09 15:14:28 +01007360 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007361 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007362 int entry = 0;
7363
Chris Wilson4ef69c72010-09-09 15:14:28 +01007364 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7365 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007366 index_mask |= (1 << entry);
7367 entry++;
7368 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01007369
Jesse Barnes79e53942008-11-07 14:24:08 -08007370 return index_mask;
7371}
7372
Chris Wilson4d302442010-12-14 19:21:29 +00007373static bool has_edp_a(struct drm_device *dev)
7374{
7375 struct drm_i915_private *dev_priv = dev->dev_private;
7376
7377 if (!IS_MOBILE(dev))
7378 return false;
7379
7380 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
7381 return false;
7382
7383 if (IS_GEN5(dev) &&
7384 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
7385 return false;
7386
7387 return true;
7388}
7389
Jesse Barnes79e53942008-11-07 14:24:08 -08007390static void intel_setup_outputs(struct drm_device *dev)
7391{
Eric Anholt725e30a2009-01-22 13:01:02 -08007392 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007393 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007394 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007395 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007396
Zhenyu Wang541998a2009-06-05 15:38:44 +08007397 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007398 has_lvds = intel_lvds_init(dev);
7399 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
7400 /* disable the panel fitter on everything but LVDS */
7401 I915_WRITE(PFIT_CONTROL, 0);
7402 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007403
Eric Anholtbad720f2009-10-22 16:11:14 -07007404 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007405 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007406
Chris Wilson4d302442010-12-14 19:21:29 +00007407 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08007408 intel_dp_init(dev, DP_A);
7409
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007410 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
7411 intel_dp_init(dev, PCH_DP_D);
7412 }
7413
7414 intel_crt_init(dev);
7415
7416 if (HAS_PCH_SPLIT(dev)) {
7417 int found;
7418
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007419 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08007420 /* PCH SDVOB multiplex with HDMIB */
7421 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007422 if (!found)
7423 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007424 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
7425 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007426 }
7427
7428 if (I915_READ(HDMIC) & PORT_DETECTED)
7429 intel_hdmi_init(dev, HDMIC);
7430
7431 if (I915_READ(HDMID) & PORT_DETECTED)
7432 intel_hdmi_init(dev, HDMID);
7433
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007434 if (I915_READ(PCH_DP_C) & DP_DETECTED)
7435 intel_dp_init(dev, PCH_DP_C);
7436
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007437 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007438 intel_dp_init(dev, PCH_DP_D);
7439
Zhenyu Wang103a1962009-11-27 11:44:36 +08007440 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08007441 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08007442
Eric Anholt725e30a2009-01-22 13:01:02 -08007443 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007444 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007445 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007446 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
7447 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007448 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007449 }
Ma Ling27185ae2009-08-24 13:50:23 +08007450
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007451 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
7452 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007453 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007454 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007455 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007456
7457 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007458
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007459 if (I915_READ(SDVOB) & SDVO_DETECTED) {
7460 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007461 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007462 }
Ma Ling27185ae2009-08-24 13:50:23 +08007463
7464 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
7465
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007466 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
7467 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007468 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007469 }
7470 if (SUPPORTS_INTEGRATED_DP(dev)) {
7471 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007472 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007473 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007474 }
Ma Ling27185ae2009-08-24 13:50:23 +08007475
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007476 if (SUPPORTS_INTEGRATED_DP(dev) &&
7477 (I915_READ(DP_D) & DP_DETECTED)) {
7478 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007479 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007480 }
Eric Anholtbad720f2009-10-22 16:11:14 -07007481 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007482 intel_dvo_init(dev);
7483
Zhenyu Wang103a1962009-11-27 11:44:36 +08007484 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007485 intel_tv_init(dev);
7486
Chris Wilson4ef69c72010-09-09 15:14:28 +01007487 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7488 encoder->base.possible_crtcs = encoder->crtc_mask;
7489 encoder->base.possible_clones =
7490 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08007491 }
Chris Wilson47356eb2011-01-11 17:06:04 +00007492
Chris Wilson2c7111d2011-03-29 10:40:27 +01007493 /* disable all the possible outputs/crtcs before entering KMS mode */
7494 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07007495
7496 if (HAS_PCH_SPLIT(dev))
7497 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007498}
7499
7500static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
7501{
7502 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08007503
7504 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007505 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007506
7507 kfree(intel_fb);
7508}
7509
7510static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00007511 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007512 unsigned int *handle)
7513{
7514 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007515 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007516
Chris Wilson05394f32010-11-08 19:18:58 +00007517 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08007518}
7519
7520static const struct drm_framebuffer_funcs intel_fb_funcs = {
7521 .destroy = intel_user_framebuffer_destroy,
7522 .create_handle = intel_user_framebuffer_create_handle,
7523};
7524
Dave Airlie38651672010-03-30 05:34:13 +00007525int intel_framebuffer_init(struct drm_device *dev,
7526 struct intel_framebuffer *intel_fb,
7527 struct drm_mode_fb_cmd *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00007528 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08007529{
Jesse Barnes79e53942008-11-07 14:24:08 -08007530 int ret;
7531
Chris Wilson05394f32010-11-08 19:18:58 +00007532 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01007533 return -EINVAL;
7534
7535 if (mode_cmd->pitch & 63)
7536 return -EINVAL;
7537
7538 switch (mode_cmd->bpp) {
7539 case 8:
7540 case 16:
Jesse Barnesb5626742011-06-24 12:19:27 -07007541 /* Only pre-ILK can handle 5:5:5 */
7542 if (mode_cmd->depth == 15 && !HAS_PCH_SPLIT(dev))
7543 return -EINVAL;
7544 break;
7545
Chris Wilson57cd6502010-08-08 12:34:44 +01007546 case 24:
7547 case 32:
7548 break;
7549 default:
7550 return -EINVAL;
7551 }
7552
Jesse Barnes79e53942008-11-07 14:24:08 -08007553 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
7554 if (ret) {
7555 DRM_ERROR("framebuffer init failed %d\n", ret);
7556 return ret;
7557 }
7558
7559 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08007560 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007561 return 0;
7562}
7563
Jesse Barnes79e53942008-11-07 14:24:08 -08007564static struct drm_framebuffer *
7565intel_user_framebuffer_create(struct drm_device *dev,
7566 struct drm_file *filp,
7567 struct drm_mode_fb_cmd *mode_cmd)
7568{
Chris Wilson05394f32010-11-08 19:18:58 +00007569 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007570
Chris Wilson05394f32010-11-08 19:18:58 +00007571 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007572 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01007573 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08007574
Chris Wilsond2dff872011-04-19 08:36:26 +01007575 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08007576}
7577
Jesse Barnes79e53942008-11-07 14:24:08 -08007578static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08007579 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00007580 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08007581};
7582
Chris Wilson05394f32010-11-08 19:18:58 +00007583static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007584intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00007585{
Chris Wilson05394f32010-11-08 19:18:58 +00007586 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007587 int ret;
7588
Ben Widawsky2c34b852011-03-19 18:14:26 -07007589 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
7590
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007591 ctx = i915_gem_alloc_object(dev, 4096);
7592 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00007593 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
7594 return NULL;
7595 }
7596
Daniel Vetter75e9e912010-11-04 17:11:09 +01007597 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007598 if (ret) {
7599 DRM_ERROR("failed to pin power context: %d\n", ret);
7600 goto err_unref;
7601 }
7602
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007603 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007604 if (ret) {
7605 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
7606 goto err_unpin;
7607 }
Chris Wilson9ea8d052010-01-04 18:57:56 +00007608
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007609 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007610
7611err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007612 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007613err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00007614 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007615 mutex_unlock(&dev->struct_mutex);
7616 return NULL;
7617}
7618
Jesse Barnes7648fa92010-05-20 14:28:11 -07007619bool ironlake_set_drps(struct drm_device *dev, u8 val)
7620{
7621 struct drm_i915_private *dev_priv = dev->dev_private;
7622 u16 rgvswctl;
7623
7624 rgvswctl = I915_READ16(MEMSWCTL);
7625 if (rgvswctl & MEMCTL_CMD_STS) {
7626 DRM_DEBUG("gpu busy, RCS change rejected\n");
7627 return false; /* still busy with another command */
7628 }
7629
7630 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
7631 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
7632 I915_WRITE16(MEMSWCTL, rgvswctl);
7633 POSTING_READ16(MEMSWCTL);
7634
7635 rgvswctl |= MEMCTL_CMD_STS;
7636 I915_WRITE16(MEMSWCTL, rgvswctl);
7637
7638 return true;
7639}
7640
Jesse Barnesf97108d2010-01-29 11:27:07 -08007641void ironlake_enable_drps(struct drm_device *dev)
7642{
7643 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007644 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007645 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007646
Jesse Barnesea056c12010-09-10 10:02:13 -07007647 /* Enable temp reporting */
7648 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
7649 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
7650
Jesse Barnesf97108d2010-01-29 11:27:07 -08007651 /* 100ms RC evaluation intervals */
7652 I915_WRITE(RCUPEI, 100000);
7653 I915_WRITE(RCDNEI, 100000);
7654
7655 /* Set max/min thresholds to 90ms and 80ms respectively */
7656 I915_WRITE(RCBMAXAVG, 90000);
7657 I915_WRITE(RCBMINAVG, 80000);
7658
7659 I915_WRITE(MEMIHYST, 1);
7660
7661 /* Set up min, max, and cur for interrupt handling */
7662 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
7663 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
7664 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
7665 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007666
Jesse Barnesf97108d2010-01-29 11:27:07 -08007667 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
7668 PXVFREQ_PX_SHIFT;
7669
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007670 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007671 dev_priv->fstart = fstart;
7672
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007673 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007674 dev_priv->min_delay = fmin;
7675 dev_priv->cur_delay = fstart;
7676
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007677 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
7678 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007679
Jesse Barnesf97108d2010-01-29 11:27:07 -08007680 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
7681
7682 /*
7683 * Interrupts will be enabled in ironlake_irq_postinstall
7684 */
7685
7686 I915_WRITE(VIDSTART, vstart);
7687 POSTING_READ(VIDSTART);
7688
7689 rgvmodectl |= MEMMODE_SWMODE_EN;
7690 I915_WRITE(MEMMODECTL, rgvmodectl);
7691
Chris Wilson481b6af2010-08-23 17:43:35 +01007692 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01007693 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08007694 msleep(1);
7695
Jesse Barnes7648fa92010-05-20 14:28:11 -07007696 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007697
Jesse Barnes7648fa92010-05-20 14:28:11 -07007698 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
7699 I915_READ(0x112e0);
7700 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
7701 dev_priv->last_count2 = I915_READ(0x112f4);
7702 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007703}
7704
7705void ironlake_disable_drps(struct drm_device *dev)
7706{
7707 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007708 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007709
7710 /* Ack interrupts, disable EFC interrupt */
7711 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
7712 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
7713 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
7714 I915_WRITE(DEIIR, DE_PCU_EVENT);
7715 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
7716
7717 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007718 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007719 msleep(1);
7720 rgvswctl |= MEMCTL_CMD_STS;
7721 I915_WRITE(MEMSWCTL, rgvswctl);
7722 msleep(1);
7723
7724}
7725
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007726void gen6_set_rps(struct drm_device *dev, u8 val)
7727{
7728 struct drm_i915_private *dev_priv = dev->dev_private;
7729 u32 swreq;
7730
7731 swreq = (val & 0x3ff) << 25;
7732 I915_WRITE(GEN6_RPNSWREQ, swreq);
7733}
7734
7735void gen6_disable_rps(struct drm_device *dev)
7736{
7737 struct drm_i915_private *dev_priv = dev->dev_private;
7738
7739 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
7740 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
7741 I915_WRITE(GEN6_PMIER, 0);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02007742 /* Complete PM interrupt masking here doesn't race with the rps work
7743 * item again unmasking PM interrupts because that is using a different
7744 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
7745 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
Ben Widawsky4912d042011-04-25 11:25:20 -07007746
7747 spin_lock_irq(&dev_priv->rps_lock);
7748 dev_priv->pm_iir = 0;
7749 spin_unlock_irq(&dev_priv->rps_lock);
7750
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007751 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
7752}
7753
Jesse Barnes7648fa92010-05-20 14:28:11 -07007754static unsigned long intel_pxfreq(u32 vidfreq)
7755{
7756 unsigned long freq;
7757 int div = (vidfreq & 0x3f0000) >> 16;
7758 int post = (vidfreq & 0x3000) >> 12;
7759 int pre = (vidfreq & 0x7);
7760
7761 if (!pre)
7762 return 0;
7763
7764 freq = ((div * 133333) / ((1<<post) * pre));
7765
7766 return freq;
7767}
7768
7769void intel_init_emon(struct drm_device *dev)
7770{
7771 struct drm_i915_private *dev_priv = dev->dev_private;
7772 u32 lcfuse;
7773 u8 pxw[16];
7774 int i;
7775
7776 /* Disable to program */
7777 I915_WRITE(ECR, 0);
7778 POSTING_READ(ECR);
7779
7780 /* Program energy weights for various events */
7781 I915_WRITE(SDEW, 0x15040d00);
7782 I915_WRITE(CSIEW0, 0x007f0000);
7783 I915_WRITE(CSIEW1, 0x1e220004);
7784 I915_WRITE(CSIEW2, 0x04000004);
7785
7786 for (i = 0; i < 5; i++)
7787 I915_WRITE(PEW + (i * 4), 0);
7788 for (i = 0; i < 3; i++)
7789 I915_WRITE(DEW + (i * 4), 0);
7790
7791 /* Program P-state weights to account for frequency power adjustment */
7792 for (i = 0; i < 16; i++) {
7793 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
7794 unsigned long freq = intel_pxfreq(pxvidfreq);
7795 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7796 PXVFREQ_PX_SHIFT;
7797 unsigned long val;
7798
7799 val = vid * vid;
7800 val *= (freq / 1000);
7801 val *= 255;
7802 val /= (127*127*900);
7803 if (val > 0xff)
7804 DRM_ERROR("bad pxval: %ld\n", val);
7805 pxw[i] = val;
7806 }
7807 /* Render standby states get 0 weight */
7808 pxw[14] = 0;
7809 pxw[15] = 0;
7810
7811 for (i = 0; i < 4; i++) {
7812 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7813 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
7814 I915_WRITE(PXW + (i * 4), val);
7815 }
7816
7817 /* Adjust magic regs to magic values (more experimental results) */
7818 I915_WRITE(OGW0, 0);
7819 I915_WRITE(OGW1, 0);
7820 I915_WRITE(EG0, 0x00007f00);
7821 I915_WRITE(EG1, 0x0000000e);
7822 I915_WRITE(EG2, 0x000e0000);
7823 I915_WRITE(EG3, 0x68000300);
7824 I915_WRITE(EG4, 0x42000000);
7825 I915_WRITE(EG5, 0x00140031);
7826 I915_WRITE(EG6, 0);
7827 I915_WRITE(EG7, 0);
7828
7829 for (i = 0; i < 8; i++)
7830 I915_WRITE(PXWL + (i * 4), 0);
7831
7832 /* Enable PMON + select events */
7833 I915_WRITE(ECR, 0x80000019);
7834
7835 lcfuse = I915_READ(LCFUSE02);
7836
7837 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
7838}
7839
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007840void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00007841{
Jesse Barnesa6044e22010-12-20 11:34:20 -08007842 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
7843 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
Jesse Barnes7df87212011-03-30 14:08:56 -07007844 u32 pcu_mbox, rc6_mask = 0;
Jesse Barnesa6044e22010-12-20 11:34:20 -08007845 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00007846 int i;
7847
7848 /* Here begins a magic sequence of register writes to enable
7849 * auto-downclocking.
7850 *
7851 * Perhaps there might be some value in exposing these to
7852 * userspace...
7853 */
7854 I915_WRITE(GEN6_RC_STATE, 0);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01007855 mutex_lock(&dev_priv->dev->struct_mutex);
Ben Widawskyfcca7922011-04-25 11:23:07 -07007856 gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00007857
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007858 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00007859 I915_WRITE(GEN6_RC_CONTROL, 0);
7860
7861 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7862 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7863 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7864 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7865 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7866
7867 for (i = 0; i < I915_NUM_RINGS; i++)
7868 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
7869
7870 I915_WRITE(GEN6_RC_SLEEP, 0);
7871 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
7872 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
7873 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
7874 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7875
Jesse Barnes7df87212011-03-30 14:08:56 -07007876 if (i915_enable_rc6)
7877 rc6_mask = GEN6_RC_CTL_RC6p_ENABLE |
7878 GEN6_RC_CTL_RC6_ENABLE;
7879
Chris Wilson8fd26852010-12-08 18:40:43 +00007880 I915_WRITE(GEN6_RC_CONTROL,
Jesse Barnes7df87212011-03-30 14:08:56 -07007881 rc6_mask |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00007882 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00007883 GEN6_RC_CTL_HW_ENABLE);
7884
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007885 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00007886 GEN6_FREQUENCY(10) |
7887 GEN6_OFFSET(0) |
7888 GEN6_AGGRESSIVE_TURBO);
7889 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7890 GEN6_FREQUENCY(12));
7891
7892 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
7893 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
7894 18 << 24 |
7895 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007896 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
7897 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007898 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007899 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007900 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7901 I915_WRITE(GEN6_RP_CONTROL,
7902 GEN6_RP_MEDIA_TURBO |
7903 GEN6_RP_USE_NORMAL_FREQ |
7904 GEN6_RP_MEDIA_IS_GFX |
7905 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08007906 GEN6_RP_UP_BUSY_AVG |
7907 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00007908
7909 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7910 500))
7911 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7912
7913 I915_WRITE(GEN6_PCODE_DATA, 0);
7914 I915_WRITE(GEN6_PCODE_MAILBOX,
7915 GEN6_PCODE_READY |
7916 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
7917 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7918 500))
7919 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7920
Jesse Barnesa6044e22010-12-20 11:34:20 -08007921 min_freq = (rp_state_cap & 0xff0000) >> 16;
7922 max_freq = rp_state_cap & 0xff;
7923 cur_freq = (gt_perf_status & 0xff00) >> 8;
7924
7925 /* Check for overclock support */
7926 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7927 500))
7928 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7929 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
7930 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
7931 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7932 500))
7933 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7934 if (pcu_mbox & (1<<31)) { /* OC supported */
7935 max_freq = pcu_mbox & 0xff;
Jesse Barnese281fca2011-03-18 10:32:07 -07007936 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
Jesse Barnesa6044e22010-12-20 11:34:20 -08007937 }
7938
7939 /* In units of 100MHz */
7940 dev_priv->max_delay = max_freq;
7941 dev_priv->min_delay = min_freq;
7942 dev_priv->cur_delay = cur_freq;
7943
Chris Wilson8fd26852010-12-08 18:40:43 +00007944 /* requires MSI enabled */
7945 I915_WRITE(GEN6_PMIER,
7946 GEN6_PM_MBOX_EVENT |
7947 GEN6_PM_THERMAL_EVENT |
7948 GEN6_PM_RP_DOWN_TIMEOUT |
7949 GEN6_PM_RP_UP_THRESHOLD |
7950 GEN6_PM_RP_DOWN_THRESHOLD |
7951 GEN6_PM_RP_UP_EI_EXPIRED |
7952 GEN6_PM_RP_DOWN_EI_EXPIRED);
Ben Widawsky4912d042011-04-25 11:25:20 -07007953 spin_lock_irq(&dev_priv->rps_lock);
7954 WARN_ON(dev_priv->pm_iir != 0);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007955 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07007956 spin_unlock_irq(&dev_priv->rps_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007957 /* enable all PM interrupts */
7958 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00007959
Ben Widawskyfcca7922011-04-25 11:23:07 -07007960 gen6_gt_force_wake_put(dev_priv);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01007961 mutex_unlock(&dev_priv->dev->struct_mutex);
Chris Wilson8fd26852010-12-08 18:40:43 +00007962}
7963
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007964void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
7965{
7966 int min_freq = 15;
7967 int gpu_freq, ia_freq, max_ia_freq;
7968 int scaling_factor = 180;
7969
7970 max_ia_freq = cpufreq_quick_get_max(0);
7971 /*
7972 * Default to measured freq if none found, PCU will ensure we don't go
7973 * over
7974 */
7975 if (!max_ia_freq)
7976 max_ia_freq = tsc_khz;
7977
7978 /* Convert from kHz to MHz */
7979 max_ia_freq /= 1000;
7980
7981 mutex_lock(&dev_priv->dev->struct_mutex);
7982
7983 /*
7984 * For each potential GPU frequency, load a ring frequency we'd like
7985 * to use for memory access. We do this by specifying the IA frequency
7986 * the PCU should use as a reference to determine the ring frequency.
7987 */
7988 for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
7989 gpu_freq--) {
7990 int diff = dev_priv->max_delay - gpu_freq;
7991
7992 /*
7993 * For GPU frequencies less than 750MHz, just use the lowest
7994 * ring freq.
7995 */
7996 if (gpu_freq < min_freq)
7997 ia_freq = 800;
7998 else
7999 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
8000 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
8001
8002 I915_WRITE(GEN6_PCODE_DATA,
8003 (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
8004 gpu_freq);
8005 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
8006 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8007 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
8008 GEN6_PCODE_READY) == 0, 10)) {
8009 DRM_ERROR("pcode write of freq table timed out\n");
8010 continue;
8011 }
8012 }
8013
8014 mutex_unlock(&dev_priv->dev->struct_mutex);
8015}
8016
Jesse Barnes6067aae2011-04-28 15:04:31 -07008017static void ironlake_init_clock_gating(struct drm_device *dev)
8018{
8019 struct drm_i915_private *dev_priv = dev->dev_private;
8020 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8021
8022 /* Required for FBC */
8023 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
8024 DPFCRUNIT_CLOCK_GATE_DISABLE |
8025 DPFDUNIT_CLOCK_GATE_DISABLE;
8026 /* Required for CxSR */
8027 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
8028
8029 I915_WRITE(PCH_3DCGDIS0,
8030 MARIUNIT_CLOCK_GATE_DISABLE |
8031 SVSMUNIT_CLOCK_GATE_DISABLE);
8032 I915_WRITE(PCH_3DCGDIS1,
8033 VFMUNIT_CLOCK_GATE_DISABLE);
8034
8035 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
8036
8037 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008038 * According to the spec the following bits should be set in
8039 * order to enable memory self-refresh
8040 * The bit 22/21 of 0x42004
8041 * The bit 5 of 0x42020
8042 * The bit 15 of 0x45000
8043 */
8044 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8045 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8046 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
8047 I915_WRITE(ILK_DSPCLK_GATE,
8048 (I915_READ(ILK_DSPCLK_GATE) |
8049 ILK_DPARB_CLK_GATE));
8050 I915_WRITE(DISP_ARB_CTL,
8051 (I915_READ(DISP_ARB_CTL) |
8052 DISP_FBC_WM_DIS));
8053 I915_WRITE(WM3_LP_ILK, 0);
8054 I915_WRITE(WM2_LP_ILK, 0);
8055 I915_WRITE(WM1_LP_ILK, 0);
8056
8057 /*
8058 * Based on the document from hardware guys the following bits
8059 * should be set unconditionally in order to enable FBC.
8060 * The bit 22 of 0x42000
8061 * The bit 22 of 0x42004
8062 * The bit 7,8,9 of 0x42020.
8063 */
8064 if (IS_IRONLAKE_M(dev)) {
8065 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8066 I915_READ(ILK_DISPLAY_CHICKEN1) |
8067 ILK_FBCQ_DIS);
8068 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8069 I915_READ(ILK_DISPLAY_CHICKEN2) |
8070 ILK_DPARB_GATE);
8071 I915_WRITE(ILK_DSPCLK_GATE,
8072 I915_READ(ILK_DSPCLK_GATE) |
8073 ILK_DPFC_DIS1 |
8074 ILK_DPFC_DIS2 |
8075 ILK_CLK_FBC);
8076 }
8077
8078 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8079 I915_READ(ILK_DISPLAY_CHICKEN2) |
8080 ILK_ELPIN_409_SELECT);
8081 I915_WRITE(_3D_CHICKEN2,
8082 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8083 _3D_CHICKEN2_WM_READ_PIPELINED);
8084}
8085
8086static void gen6_init_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008087{
8088 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008089 int pipe;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008090 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8091
8092 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Jesse Barnes652c3932009-08-17 13:31:43 -07008093
Jesse Barnes6067aae2011-04-28 15:04:31 -07008094 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8095 I915_READ(ILK_DISPLAY_CHICKEN2) |
8096 ILK_ELPIN_409_SELECT);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008097
Jesse Barnes6067aae2011-04-28 15:04:31 -07008098 I915_WRITE(WM3_LP_ILK, 0);
8099 I915_WRITE(WM2_LP_ILK, 0);
8100 I915_WRITE(WM1_LP_ILK, 0);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008101
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008102 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008103 * According to the spec the following bits should be
8104 * set in order to enable memory self-refresh and fbc:
8105 * The bit21 and bit22 of 0x42000
8106 * The bit21 and bit22 of 0x42004
8107 * The bit5 and bit7 of 0x42020
8108 * The bit14 of 0x70180
8109 * The bit14 of 0x71180
Jesse Barnes382b0932010-10-07 16:01:25 -07008110 */
Jesse Barnes6067aae2011-04-28 15:04:31 -07008111 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8112 I915_READ(ILK_DISPLAY_CHICKEN1) |
8113 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8114 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8115 I915_READ(ILK_DISPLAY_CHICKEN2) |
8116 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
8117 I915_WRITE(ILK_DSPCLK_GATE,
8118 I915_READ(ILK_DSPCLK_GATE) |
8119 ILK_DPARB_CLK_GATE |
8120 ILK_DPFD_CLK_GATE);
Jesse Barnes382b0932010-10-07 16:01:25 -07008121
Keith Packardd74362c2011-07-28 14:47:14 -07008122 for_each_pipe(pipe) {
Jesse Barnes6067aae2011-04-28 15:04:31 -07008123 I915_WRITE(DSPCNTR(pipe),
8124 I915_READ(DSPCNTR(pipe)) |
8125 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008126 intel_flush_display_plane(dev_priv, pipe);
8127 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008128}
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008129
Jesse Barnes28963a32011-05-11 09:42:30 -07008130static void ivybridge_init_clock_gating(struct drm_device *dev)
8131{
8132 struct drm_i915_private *dev_priv = dev->dev_private;
8133 int pipe;
8134 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
Jesse Barnes652c3932009-08-17 13:31:43 -07008135
Jesse Barnes28963a32011-05-11 09:42:30 -07008136 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008137
Jesse Barnes28963a32011-05-11 09:42:30 -07008138 I915_WRITE(WM3_LP_ILK, 0);
8139 I915_WRITE(WM2_LP_ILK, 0);
8140 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008141
Jesse Barnes28963a32011-05-11 09:42:30 -07008142 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
Eric Anholtde6e2ea2010-11-06 14:53:32 -07008143
Keith Packardd74362c2011-07-28 14:47:14 -07008144 for_each_pipe(pipe) {
Jesse Barnes28963a32011-05-11 09:42:30 -07008145 I915_WRITE(DSPCNTR(pipe),
8146 I915_READ(DSPCNTR(pipe)) |
8147 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008148 intel_flush_display_plane(dev_priv, pipe);
8149 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008150}
Eric Anholt67e92af2010-11-06 14:53:33 -07008151
Jesse Barnes6067aae2011-04-28 15:04:31 -07008152static void g4x_init_clock_gating(struct drm_device *dev)
8153{
8154 struct drm_i915_private *dev_priv = dev->dev_private;
8155 uint32_t dspclk_gate;
Chris Wilson8fd26852010-12-08 18:40:43 +00008156
Jesse Barnes6067aae2011-04-28 15:04:31 -07008157 I915_WRITE(RENCLK_GATE_D1, 0);
8158 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
8159 GS_UNIT_CLOCK_GATE_DISABLE |
8160 CL_UNIT_CLOCK_GATE_DISABLE);
8161 I915_WRITE(RAMCLK_GATE_D, 0);
8162 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
8163 OVRUNIT_CLOCK_GATE_DISABLE |
8164 OVCUNIT_CLOCK_GATE_DISABLE;
8165 if (IS_GM45(dev))
8166 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
8167 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
8168}
Yuanhan Liu13982612010-12-15 15:42:31 +08008169
Jesse Barnes6067aae2011-04-28 15:04:31 -07008170static void crestline_init_clock_gating(struct drm_device *dev)
8171{
8172 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liu13982612010-12-15 15:42:31 +08008173
Jesse Barnes6067aae2011-04-28 15:04:31 -07008174 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
8175 I915_WRITE(RENCLK_GATE_D2, 0);
8176 I915_WRITE(DSPCLK_GATE_D, 0);
8177 I915_WRITE(RAMCLK_GATE_D, 0);
8178 I915_WRITE16(DEUC, 0);
8179}
Jesse Barnes652c3932009-08-17 13:31:43 -07008180
Jesse Barnes6067aae2011-04-28 15:04:31 -07008181static void broadwater_init_clock_gating(struct drm_device *dev)
8182{
8183 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008184
Jesse Barnes6067aae2011-04-28 15:04:31 -07008185 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
8186 I965_RCC_CLOCK_GATE_DISABLE |
8187 I965_RCPB_CLOCK_GATE_DISABLE |
8188 I965_ISC_CLOCK_GATE_DISABLE |
8189 I965_FBC_CLOCK_GATE_DISABLE);
8190 I915_WRITE(RENCLK_GATE_D2, 0);
8191}
Jesse Barnes652c3932009-08-17 13:31:43 -07008192
Jesse Barnes6067aae2011-04-28 15:04:31 -07008193static void gen3_init_clock_gating(struct drm_device *dev)
8194{
8195 struct drm_i915_private *dev_priv = dev->dev_private;
8196 u32 dstate = I915_READ(D_STATE);
8197
8198 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
8199 DSTATE_DOT_CLOCK_GATING;
8200 I915_WRITE(D_STATE, dstate);
8201}
8202
8203static void i85x_init_clock_gating(struct drm_device *dev)
8204{
8205 struct drm_i915_private *dev_priv = dev->dev_private;
8206
8207 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
8208}
8209
8210static void i830_init_clock_gating(struct drm_device *dev)
8211{
8212 struct drm_i915_private *dev_priv = dev->dev_private;
8213
8214 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes652c3932009-08-17 13:31:43 -07008215}
8216
Jesse Barnes645c62a2011-05-11 09:49:31 -07008217static void ibx_init_clock_gating(struct drm_device *dev)
8218{
8219 struct drm_i915_private *dev_priv = dev->dev_private;
8220
8221 /*
8222 * On Ibex Peak and Cougar Point, we need to disable clock
8223 * gating for the panel power sequencer or it will fail to
8224 * start up when no ports are active.
8225 */
8226 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8227}
8228
8229static void cpt_init_clock_gating(struct drm_device *dev)
8230{
8231 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008232 int pipe;
Jesse Barnes645c62a2011-05-11 09:49:31 -07008233
8234 /*
8235 * On Ibex Peak and Cougar Point, we need to disable clock
8236 * gating for the panel power sequencer or it will fail to
8237 * start up when no ports are active.
8238 */
8239 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8240 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8241 DPLS_EDP_PPS_FIX_DIS);
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008242 /* Without this, mode sets may fail silently on FDI */
8243 for_each_pipe(pipe)
8244 I915_WRITE(TRANS_CHICKEN2(pipe), TRANS_AUTOTRAIN_GEN_STALL_DIS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008245}
8246
Chris Wilsonac668082011-02-09 16:15:32 +00008247static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00008248{
8249 struct drm_i915_private *dev_priv = dev->dev_private;
8250
8251 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008252 i915_gem_object_unpin(dev_priv->renderctx);
8253 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008254 dev_priv->renderctx = NULL;
8255 }
8256
8257 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008258 i915_gem_object_unpin(dev_priv->pwrctx);
8259 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008260 dev_priv->pwrctx = NULL;
8261 }
8262}
8263
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008264static void ironlake_disable_rc6(struct drm_device *dev)
8265{
8266 struct drm_i915_private *dev_priv = dev->dev_private;
8267
Chris Wilsonac668082011-02-09 16:15:32 +00008268 if (I915_READ(PWRCTXA)) {
8269 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
8270 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
8271 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
8272 50);
8273
8274 I915_WRITE(PWRCTXA, 0);
8275 POSTING_READ(PWRCTXA);
8276
8277 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
8278 POSTING_READ(RSTDBYCTL);
8279 }
8280
Chris Wilson99507302011-02-24 09:42:52 +00008281 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00008282}
8283
8284static int ironlake_setup_rc6(struct drm_device *dev)
8285{
8286 struct drm_i915_private *dev_priv = dev->dev_private;
8287
8288 if (dev_priv->renderctx == NULL)
8289 dev_priv->renderctx = intel_alloc_context_page(dev);
8290 if (!dev_priv->renderctx)
8291 return -ENOMEM;
8292
8293 if (dev_priv->pwrctx == NULL)
8294 dev_priv->pwrctx = intel_alloc_context_page(dev);
8295 if (!dev_priv->pwrctx) {
8296 ironlake_teardown_rc6(dev);
8297 return -ENOMEM;
8298 }
8299
8300 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008301}
8302
8303void ironlake_enable_rc6(struct drm_device *dev)
8304{
8305 struct drm_i915_private *dev_priv = dev->dev_private;
8306 int ret;
8307
Chris Wilsonac668082011-02-09 16:15:32 +00008308 /* rc6 disabled by default due to repeated reports of hanging during
8309 * boot and resume.
8310 */
8311 if (!i915_enable_rc6)
8312 return;
8313
Ben Widawsky2c34b852011-03-19 18:14:26 -07008314 mutex_lock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008315 ret = ironlake_setup_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008316 if (ret) {
8317 mutex_unlock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008318 return;
Ben Widawsky2c34b852011-03-19 18:14:26 -07008319 }
Chris Wilsonac668082011-02-09 16:15:32 +00008320
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008321 /*
8322 * GPU can automatically power down the render unit if given a page
8323 * to save state.
8324 */
8325 ret = BEGIN_LP_RING(6);
8326 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00008327 ironlake_teardown_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008328 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008329 return;
8330 }
Chris Wilsonac668082011-02-09 16:15:32 +00008331
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008332 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
8333 OUT_RING(MI_SET_CONTEXT);
8334 OUT_RING(dev_priv->renderctx->gtt_offset |
8335 MI_MM_SPACE_GTT |
8336 MI_SAVE_EXT_STATE_EN |
8337 MI_RESTORE_EXT_STATE_EN |
8338 MI_RESTORE_INHIBIT);
8339 OUT_RING(MI_SUSPEND_FLUSH);
8340 OUT_RING(MI_NOOP);
8341 OUT_RING(MI_FLUSH);
8342 ADVANCE_LP_RING();
8343
Ben Widawsky4a246cf2011-03-19 18:14:28 -07008344 /*
8345 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
8346 * does an implicit flush, combined with MI_FLUSH above, it should be
8347 * safe to assume that renderctx is valid
8348 */
8349 ret = intel_wait_ring_idle(LP_RING(dev_priv));
8350 if (ret) {
8351 DRM_ERROR("failed to enable ironlake power power savings\n");
8352 ironlake_teardown_rc6(dev);
8353 mutex_unlock(&dev->struct_mutex);
8354 return;
8355 }
8356
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008357 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
8358 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008359 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008360}
8361
Jesse Barnes645c62a2011-05-11 09:49:31 -07008362void intel_init_clock_gating(struct drm_device *dev)
8363{
8364 struct drm_i915_private *dev_priv = dev->dev_private;
8365
8366 dev_priv->display.init_clock_gating(dev);
8367
8368 if (dev_priv->display.init_pch_clock_gating)
8369 dev_priv->display.init_pch_clock_gating(dev);
8370}
Chris Wilsonac668082011-02-09 16:15:32 +00008371
Jesse Barnese70236a2009-09-21 10:42:27 -07008372/* Set up chip specific display functions */
8373static void intel_init_display(struct drm_device *dev)
8374{
8375 struct drm_i915_private *dev_priv = dev->dev_private;
8376
8377 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07008378 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008379 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07008380 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008381 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008382 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07008383 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07008384 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008385 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008386 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008387
Adam Jacksonee5382a2010-04-23 11:17:39 -04008388 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08008389 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08008390 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
8391 dev_priv->display.enable_fbc = ironlake_enable_fbc;
8392 dev_priv->display.disable_fbc = ironlake_disable_fbc;
8393 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07008394 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
8395 dev_priv->display.enable_fbc = g4x_enable_fbc;
8396 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008397 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008398 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
8399 dev_priv->display.enable_fbc = i8xx_enable_fbc;
8400 dev_priv->display.disable_fbc = i8xx_disable_fbc;
8401 }
Jesse Barnes74dff282009-09-14 15:39:40 -07008402 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07008403 }
8404
8405 /* Returns the core display clock speed */
Akshay Joshi0206e352011-08-16 15:34:10 -04008406 if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008407 dev_priv->display.get_display_clock_speed =
8408 i945_get_display_clock_speed;
8409 else if (IS_I915G(dev))
8410 dev_priv->display.get_display_clock_speed =
8411 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008412 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008413 dev_priv->display.get_display_clock_speed =
8414 i9xx_misc_get_display_clock_speed;
8415 else if (IS_I915GM(dev))
8416 dev_priv->display.get_display_clock_speed =
8417 i915gm_get_display_clock_speed;
8418 else if (IS_I865G(dev))
8419 dev_priv->display.get_display_clock_speed =
8420 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008421 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008422 dev_priv->display.get_display_clock_speed =
8423 i855_get_display_clock_speed;
8424 else /* 852, 830 */
8425 dev_priv->display.get_display_clock_speed =
8426 i830_get_display_clock_speed;
8427
8428 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008429 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes645c62a2011-05-11 09:49:31 -07008430 if (HAS_PCH_IBX(dev))
8431 dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
8432 else if (HAS_PCH_CPT(dev))
8433 dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
8434
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008435 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008436 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
8437 dev_priv->display.update_wm = ironlake_update_wm;
8438 else {
8439 DRM_DEBUG_KMS("Failed to get proper latency. "
8440 "Disable CxSR\n");
8441 dev_priv->display.update_wm = NULL;
8442 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008443 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008444 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008445 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008446 } else if (IS_GEN6(dev)) {
8447 if (SNB_READ_WM0_LATENCY()) {
8448 dev_priv->display.update_wm = sandybridge_update_wm;
8449 } else {
8450 DRM_DEBUG_KMS("Failed to read display plane latency. "
8451 "Disable CxSR\n");
8452 dev_priv->display.update_wm = NULL;
8453 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008454 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008455 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008456 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008457 } else if (IS_IVYBRIDGE(dev)) {
8458 /* FIXME: detect B0+ stepping and use auto training */
8459 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Jesse Barnesfe100d42011-04-28 14:29:45 -07008460 if (SNB_READ_WM0_LATENCY()) {
8461 dev_priv->display.update_wm = sandybridge_update_wm;
8462 } else {
8463 DRM_DEBUG_KMS("Failed to read display plane latency. "
8464 "Disable CxSR\n");
8465 dev_priv->display.update_wm = NULL;
8466 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008467 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008468 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008469 } else
8470 dev_priv->display.update_wm = NULL;
8471 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08008472 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08008473 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08008474 dev_priv->fsb_freq,
8475 dev_priv->mem_freq)) {
8476 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08008477 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08008478 "disabling CxSR\n",
Akshay Joshi0206e352011-08-16 15:34:10 -04008479 (dev_priv->is_ddr3 == 1) ? "3" : "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08008480 dev_priv->fsb_freq, dev_priv->mem_freq);
8481 /* Disable CxSR and never update its watermark again */
8482 pineview_disable_cxsr(dev);
8483 dev_priv->display.update_wm = NULL;
8484 } else
8485 dev_priv->display.update_wm = pineview_update_wm;
Jason Stubbs95e0ee92011-05-28 14:26:48 +10008486 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008487 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008488 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008489 dev_priv->display.update_wm = g4x_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008490 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
8491 } else if (IS_GEN4(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008492 dev_priv->display.update_wm = i965_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008493 if (IS_CRESTLINE(dev))
8494 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
8495 else if (IS_BROADWATER(dev))
8496 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
8497 } else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008498 dev_priv->display.update_wm = i9xx_update_wm;
8499 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008500 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8501 } else if (IS_I865G(dev)) {
8502 dev_priv->display.update_wm = i830_update_wm;
8503 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
8504 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008505 } else if (IS_I85X(dev)) {
8506 dev_priv->display.update_wm = i9xx_update_wm;
8507 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008508 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Jesse Barnese70236a2009-09-21 10:42:27 -07008509 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04008510 dev_priv->display.update_wm = i830_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008511 dev_priv->display.init_clock_gating = i830_init_clock_gating;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008512 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008513 dev_priv->display.get_fifo_size = i845_get_fifo_size;
8514 else
8515 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07008516 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008517
8518 /* Default just returns -ENODEV to indicate unsupported */
8519 dev_priv->display.queue_flip = intel_default_queue_flip;
8520
8521 switch (INTEL_INFO(dev)->gen) {
8522 case 2:
8523 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8524 break;
8525
8526 case 3:
8527 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8528 break;
8529
8530 case 4:
8531 case 5:
8532 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8533 break;
8534
8535 case 6:
8536 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8537 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008538 case 7:
8539 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8540 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008541 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008542}
8543
Jesse Barnesb690e962010-07-19 13:53:12 -07008544/*
8545 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8546 * resume, or other times. This quirk makes sure that's the case for
8547 * affected systems.
8548 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008549static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008550{
8551 struct drm_i915_private *dev_priv = dev->dev_private;
8552
8553 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
8554 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
8555}
8556
Keith Packard435793d2011-07-12 14:56:22 -07008557/*
8558 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8559 */
8560static void quirk_ssc_force_disable(struct drm_device *dev)
8561{
8562 struct drm_i915_private *dev_priv = dev->dev_private;
8563 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
8564}
8565
Jesse Barnesb690e962010-07-19 13:53:12 -07008566struct intel_quirk {
8567 int device;
8568 int subsystem_vendor;
8569 int subsystem_device;
8570 void (*hook)(struct drm_device *dev);
8571};
8572
8573struct intel_quirk intel_quirks[] = {
8574 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
8575 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
8576 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008577 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008578
8579 /* Thinkpad R31 needs pipe A force quirk */
8580 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
8581 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8582 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8583
8584 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
8585 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
8586 /* ThinkPad X40 needs pipe A force quirk */
8587
8588 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8589 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8590
8591 /* 855 & before need to leave pipe A & dpll A up */
8592 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8593 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008594
8595 /* Lenovo U160 cannot use SSC on LVDS */
8596 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008597
8598 /* Sony Vaio Y cannot use SSC on LVDS */
8599 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Jesse Barnesb690e962010-07-19 13:53:12 -07008600};
8601
8602static void intel_init_quirks(struct drm_device *dev)
8603{
8604 struct pci_dev *d = dev->pdev;
8605 int i;
8606
8607 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8608 struct intel_quirk *q = &intel_quirks[i];
8609
8610 if (d->device == q->device &&
8611 (d->subsystem_vendor == q->subsystem_vendor ||
8612 q->subsystem_vendor == PCI_ANY_ID) &&
8613 (d->subsystem_device == q->subsystem_device ||
8614 q->subsystem_device == PCI_ANY_ID))
8615 q->hook(dev);
8616 }
8617}
8618
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008619/* Disable the VGA plane that we never use */
8620static void i915_disable_vga(struct drm_device *dev)
8621{
8622 struct drm_i915_private *dev_priv = dev->dev_private;
8623 u8 sr1;
8624 u32 vga_reg;
8625
8626 if (HAS_PCH_SPLIT(dev))
8627 vga_reg = CPU_VGACNTRL;
8628 else
8629 vga_reg = VGACNTRL;
8630
8631 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
8632 outb(1, VGA_SR_INDEX);
8633 sr1 = inb(VGA_SR_DATA);
8634 outb(sr1 | 1<<5, VGA_SR_DATA);
8635 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8636 udelay(300);
8637
8638 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8639 POSTING_READ(vga_reg);
8640}
8641
Jesse Barnes79e53942008-11-07 14:24:08 -08008642void intel_modeset_init(struct drm_device *dev)
8643{
Jesse Barnes652c3932009-08-17 13:31:43 -07008644 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008645 int i;
8646
8647 drm_mode_config_init(dev);
8648
8649 dev->mode_config.min_width = 0;
8650 dev->mode_config.min_height = 0;
8651
8652 dev->mode_config.funcs = (void *)&intel_mode_funcs;
8653
Jesse Barnesb690e962010-07-19 13:53:12 -07008654 intel_init_quirks(dev);
8655
Jesse Barnese70236a2009-09-21 10:42:27 -07008656 intel_init_display(dev);
8657
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008658 if (IS_GEN2(dev)) {
8659 dev->mode_config.max_width = 2048;
8660 dev->mode_config.max_height = 2048;
8661 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008662 dev->mode_config.max_width = 4096;
8663 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008664 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008665 dev->mode_config.max_width = 8192;
8666 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008667 }
Chris Wilson35c30472010-12-22 14:07:12 +00008668 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008669
Zhao Yakui28c97732009-10-09 11:39:41 +08008670 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008671 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008672
Dave Airliea3524f12010-06-06 18:59:41 +10008673 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008674 intel_crtc_init(dev, i);
8675 }
8676
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008677 /* Just disable it once at startup */
8678 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008679 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008680
Jesse Barnes645c62a2011-05-11 09:49:31 -07008681 intel_init_clock_gating(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008682
Jesse Barnes7648fa92010-05-20 14:28:11 -07008683 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08008684 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07008685 intel_init_emon(dev);
8686 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08008687
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07008688 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008689 gen6_enable_rps(dev_priv);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008690 gen6_update_ring_freq(dev_priv);
8691 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008692
Jesse Barnes652c3932009-08-17 13:31:43 -07008693 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
8694 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
8695 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008696}
8697
8698void intel_modeset_gem_init(struct drm_device *dev)
8699{
8700 if (IS_IRONLAKE_M(dev))
8701 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02008702
8703 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008704}
8705
8706void intel_modeset_cleanup(struct drm_device *dev)
8707{
Jesse Barnes652c3932009-08-17 13:31:43 -07008708 struct drm_i915_private *dev_priv = dev->dev_private;
8709 struct drm_crtc *crtc;
8710 struct intel_crtc *intel_crtc;
8711
Keith Packardf87ea762010-10-03 19:36:26 -07008712 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008713 mutex_lock(&dev->struct_mutex);
8714
Jesse Barnes723bfd72010-10-07 16:01:13 -07008715 intel_unregister_dsm_handler();
8716
8717
Jesse Barnes652c3932009-08-17 13:31:43 -07008718 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8719 /* Skip inactive CRTCs */
8720 if (!crtc->fb)
8721 continue;
8722
8723 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02008724 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008725 }
8726
Chris Wilson973d04f2011-07-08 12:22:37 +01008727 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07008728
Jesse Barnesf97108d2010-01-29 11:27:07 -08008729 if (IS_IRONLAKE_M(dev))
8730 ironlake_disable_drps(dev);
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07008731 if (IS_GEN6(dev) || IS_GEN7(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008732 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008733
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008734 if (IS_IRONLAKE_M(dev))
8735 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00008736
Kristian Høgsberg69341a52009-11-11 12:19:17 -05008737 mutex_unlock(&dev->struct_mutex);
8738
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008739 /* Disable the irq before mode object teardown, for the irq might
8740 * enqueue unpin/hotplug work. */
8741 drm_irq_uninstall(dev);
8742 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02008743 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008744
Chris Wilson1630fe72011-07-08 12:22:42 +01008745 /* flush any delayed tasks or pending work */
8746 flush_scheduled_work();
8747
Daniel Vetter3dec0092010-08-20 21:40:52 +02008748 /* Shut off idle work before the crtcs get freed. */
8749 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8750 intel_crtc = to_intel_crtc(crtc);
8751 del_timer_sync(&intel_crtc->idle_timer);
8752 }
8753 del_timer_sync(&dev_priv->idle_timer);
8754 cancel_work_sync(&dev_priv->idle_work);
8755
Jesse Barnes79e53942008-11-07 14:24:08 -08008756 drm_mode_config_cleanup(dev);
8757}
8758
Dave Airlie28d52042009-09-21 14:33:58 +10008759/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08008760 * Return which encoder is currently attached for connector.
8761 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01008762struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08008763{
Chris Wilsondf0e9242010-09-09 16:20:55 +01008764 return &intel_attached_encoder(connector)->base;
8765}
Jesse Barnes79e53942008-11-07 14:24:08 -08008766
Chris Wilsondf0e9242010-09-09 16:20:55 +01008767void intel_connector_attach_encoder(struct intel_connector *connector,
8768 struct intel_encoder *encoder)
8769{
8770 connector->encoder = encoder;
8771 drm_mode_connector_attach_encoder(&connector->base,
8772 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008773}
Dave Airlie28d52042009-09-21 14:33:58 +10008774
8775/*
8776 * set vga decode state - true == enable VGA decode
8777 */
8778int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
8779{
8780 struct drm_i915_private *dev_priv = dev->dev_private;
8781 u16 gmch_ctrl;
8782
8783 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
8784 if (state)
8785 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
8786 else
8787 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
8788 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
8789 return 0;
8790}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008791
8792#ifdef CONFIG_DEBUG_FS
8793#include <linux/seq_file.h>
8794
8795struct intel_display_error_state {
8796 struct intel_cursor_error_state {
8797 u32 control;
8798 u32 position;
8799 u32 base;
8800 u32 size;
8801 } cursor[2];
8802
8803 struct intel_pipe_error_state {
8804 u32 conf;
8805 u32 source;
8806
8807 u32 htotal;
8808 u32 hblank;
8809 u32 hsync;
8810 u32 vtotal;
8811 u32 vblank;
8812 u32 vsync;
8813 } pipe[2];
8814
8815 struct intel_plane_error_state {
8816 u32 control;
8817 u32 stride;
8818 u32 size;
8819 u32 pos;
8820 u32 addr;
8821 u32 surface;
8822 u32 tile_offset;
8823 } plane[2];
8824};
8825
8826struct intel_display_error_state *
8827intel_display_capture_error_state(struct drm_device *dev)
8828{
Akshay Joshi0206e352011-08-16 15:34:10 -04008829 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008830 struct intel_display_error_state *error;
8831 int i;
8832
8833 error = kmalloc(sizeof(*error), GFP_ATOMIC);
8834 if (error == NULL)
8835 return NULL;
8836
8837 for (i = 0; i < 2; i++) {
8838 error->cursor[i].control = I915_READ(CURCNTR(i));
8839 error->cursor[i].position = I915_READ(CURPOS(i));
8840 error->cursor[i].base = I915_READ(CURBASE(i));
8841
8842 error->plane[i].control = I915_READ(DSPCNTR(i));
8843 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
8844 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04008845 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008846 error->plane[i].addr = I915_READ(DSPADDR(i));
8847 if (INTEL_INFO(dev)->gen >= 4) {
8848 error->plane[i].surface = I915_READ(DSPSURF(i));
8849 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
8850 }
8851
8852 error->pipe[i].conf = I915_READ(PIPECONF(i));
8853 error->pipe[i].source = I915_READ(PIPESRC(i));
8854 error->pipe[i].htotal = I915_READ(HTOTAL(i));
8855 error->pipe[i].hblank = I915_READ(HBLANK(i));
8856 error->pipe[i].hsync = I915_READ(HSYNC(i));
8857 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
8858 error->pipe[i].vblank = I915_READ(VBLANK(i));
8859 error->pipe[i].vsync = I915_READ(VSYNC(i));
8860 }
8861
8862 return error;
8863}
8864
8865void
8866intel_display_print_error_state(struct seq_file *m,
8867 struct drm_device *dev,
8868 struct intel_display_error_state *error)
8869{
8870 int i;
8871
8872 for (i = 0; i < 2; i++) {
8873 seq_printf(m, "Pipe [%d]:\n", i);
8874 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
8875 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
8876 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
8877 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
8878 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
8879 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
8880 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
8881 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
8882
8883 seq_printf(m, "Plane [%d]:\n", i);
8884 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
8885 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
8886 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
8887 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
8888 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
8889 if (INTEL_INFO(dev)->gen >= 4) {
8890 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
8891 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
8892 }
8893
8894 seq_printf(m, "Cursor [%d]:\n", i);
8895 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
8896 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
8897 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
8898 }
8899}
8900#endif