blob: 6ba2fecd89fcb0693c6a33d2d197355eaf177f79 [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chanfeebb332008-01-21 17:07:29 -08003 * Copyright (c) 2004-2008 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Michael Chanf2a4f052006-03-23 01:13:12 -080012
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15
16#include <linux/kernel.h>
17#include <linux/timer.h>
18#include <linux/errno.h>
19#include <linux/ioport.h>
20#include <linux/slab.h>
21#include <linux/vmalloc.h>
22#include <linux/interrupt.h>
23#include <linux/pci.h>
24#include <linux/init.h>
25#include <linux/netdevice.h>
26#include <linux/etherdevice.h>
27#include <linux/skbuff.h>
28#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070029#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080030#include <asm/io.h>
31#include <asm/irq.h>
32#include <linux/delay.h>
33#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070034#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080035#include <linux/time.h>
36#include <linux/ethtool.h>
37#include <linux/mii.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080038#include <linux/if_vlan.h>
David S. Miller08013fa2008-08-15 19:46:01 -070039#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
Michael Chanf2a4f052006-03-23 01:13:12 -080040#define BCM_VLAN 1
41#endif
Michael Chanf2a4f052006-03-23 01:13:12 -080042#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070043#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080048#include <linux/cache.h>
Michael Chanfba9fe92006-06-12 22:21:25 -070049#include <linux/zlib.h>
Benjamin Li706bf242008-07-18 17:55:11 -070050#include <linux/log2.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080051
Michael Chanb6016b72005-05-26 13:03:09 -070052#include "bnx2.h"
53#include "bnx2_fw.h"
Michael Chand43584c2006-11-19 14:14:35 -080054#include "bnx2_fw2.h"
Michael Chanb6016b72005-05-26 13:03:09 -070055
Michael Chan110d0ef2007-12-12 11:18:34 -080056#define FW_BUF_SIZE 0x10000
Denys Vlasenkob3448b02007-09-30 17:55:51 -070057
Michael Chanb6016b72005-05-26 13:03:09 -070058#define DRV_MODULE_NAME "bnx2"
59#define PFX DRV_MODULE_NAME ": "
Michael Chane4412cb2008-11-12 16:03:05 -080060#define DRV_MODULE_VERSION "1.8.2"
61#define DRV_MODULE_RELDATE "Nov 10, 2008"
Michael Chanb6016b72005-05-26 13:03:09 -070062
63#define RUN_AT(x) (jiffies + (x))
64
65/* Time in jiffies before concluding the transmitter is hung. */
66#define TX_TIMEOUT (5*HZ)
67
Andrew Mortonfefa8642008-02-09 23:17:15 -080068static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070069 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
70
71MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070072MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070073MODULE_LICENSE("GPL");
74MODULE_VERSION(DRV_MODULE_VERSION);
75
76static int disable_msi = 0;
77
78module_param(disable_msi, int, 0);
79MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
80
81typedef enum {
82 BCM5706 = 0,
83 NC370T,
84 NC370I,
85 BCM5706S,
86 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080087 BCM5708,
88 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -080089 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -070090 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -070091 BCM5716,
Michael Chan1caacec2008-11-12 16:01:12 -080092 BCM5716S,
Michael Chanb6016b72005-05-26 13:03:09 -070093} board_t;
94
95/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -080096static struct {
Michael Chanb6016b72005-05-26 13:03:09 -070097 char *name;
98} board_info[] __devinitdata = {
99 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
100 { "HP NC370T Multifunction Gigabit Server Adapter" },
101 { "HP NC370i Multifunction Gigabit Server Adapter" },
102 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
103 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800104 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
105 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800106 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700107 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700108 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chan1caacec2008-11-12 16:01:12 -0800109 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700110 };
111
Michael Chan7bb0a042008-07-14 22:37:47 -0700112static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700113 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
114 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
115 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
116 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
117 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
118 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800119 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
120 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700121 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
122 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
123 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
124 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800125 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
126 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800127 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
128 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700129 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
130 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700131 { PCI_VENDOR_ID_BROADCOM, 0x163b,
132 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chan1caacec2008-11-12 16:01:12 -0800133 { PCI_VENDOR_ID_BROADCOM, 0x163c,
134 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chanb6016b72005-05-26 13:03:09 -0700135 { 0, }
136};
137
138static struct flash_spec flash_table[] =
139{
Michael Chane30372c2007-07-16 18:26:23 -0700140#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
141#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700142 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800143 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700144 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700145 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
146 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800147 /* Expansion entry 0001 */
148 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700149 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800150 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
151 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700152 /* Saifun SA25F010 (non-buffered flash) */
153 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800154 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700155 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700156 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
157 "Non-buffered flash (128kB)"},
158 /* Saifun SA25F020 (non-buffered flash) */
159 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800160 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700161 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700162 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
163 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800164 /* Expansion entry 0100 */
165 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700166 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800167 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
168 "Entry 0100"},
169 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400170 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700171 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800172 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
173 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
174 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
175 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700176 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800177 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
178 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
179 /* Saifun SA25F005 (non-buffered flash) */
180 /* strap, cfg1, & write1 need updates */
181 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700182 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800183 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
184 "Non-buffered flash (64kB)"},
185 /* Fast EEPROM */
186 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700187 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800188 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
189 "EEPROM - fast"},
190 /* Expansion entry 1001 */
191 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700192 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800193 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
194 "Entry 1001"},
195 /* Expansion entry 1010 */
196 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700197 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800198 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
199 "Entry 1010"},
200 /* ATMEL AT45DB011B (buffered flash) */
201 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700202 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800203 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
204 "Buffered flash (128kB)"},
205 /* Expansion entry 1100 */
206 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700207 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800208 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
209 "Entry 1100"},
210 /* Expansion entry 1101 */
211 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700212 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800213 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
214 "Entry 1101"},
215 /* Ateml Expansion entry 1110 */
216 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700217 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800218 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
219 "Entry 1110 (Atmel)"},
220 /* ATMEL AT45DB021B (buffered flash) */
221 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700222 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800223 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
224 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700225};
226
Michael Chane30372c2007-07-16 18:26:23 -0700227static struct flash_spec flash_5709 = {
228 .flags = BNX2_NV_BUFFERED,
229 .page_bits = BCM5709_FLASH_PAGE_BITS,
230 .page_size = BCM5709_FLASH_PAGE_SIZE,
231 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
232 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
233 .name = "5709 Buffered flash (256kB)",
234};
235
Michael Chanb6016b72005-05-26 13:03:09 -0700236MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
237
Michael Chan35e90102008-06-19 16:37:42 -0700238static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700239{
Michael Chan2f8af122006-08-15 01:39:10 -0700240 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700241
Michael Chan2f8af122006-08-15 01:39:10 -0700242 smp_mb();
Michael Chanfaac9c42006-12-14 15:56:32 -0800243
244 /* The ring uses 256 indices for 255 entries, one of them
245 * needs to be skipped.
246 */
Michael Chan35e90102008-06-19 16:37:42 -0700247 diff = txr->tx_prod - txr->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800248 if (unlikely(diff >= TX_DESC_CNT)) {
249 diff &= 0xffff;
250 if (diff == TX_DESC_CNT)
251 diff = MAX_TX_DESC_CNT;
252 }
Michael Chane89bbf12005-08-25 15:36:58 -0700253 return (bp->tx_ring_size - diff);
254}
255
Michael Chanb6016b72005-05-26 13:03:09 -0700256static u32
257bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
258{
Michael Chan1b8227c2007-05-03 13:24:05 -0700259 u32 val;
260
261 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700262 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700263 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
264 spin_unlock_bh(&bp->indirect_lock);
265 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700266}
267
268static void
269bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
270{
Michael Chan1b8227c2007-05-03 13:24:05 -0700271 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700272 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
273 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700274 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700275}
276
277static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800278bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
279{
280 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
281}
282
283static u32
284bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
285{
286 return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
287}
288
289static void
Michael Chanb6016b72005-05-26 13:03:09 -0700290bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
291{
292 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700293 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800294 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
295 int i;
296
297 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
298 REG_WR(bp, BNX2_CTX_CTX_CTRL,
299 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
300 for (i = 0; i < 5; i++) {
Michael Chan59b47d82006-11-19 14:10:45 -0800301 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
302 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
303 break;
304 udelay(5);
305 }
306 } else {
307 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
308 REG_WR(bp, BNX2_CTX_DATA, val);
309 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700310 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700311}
312
313static int
314bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
315{
316 u32 val1;
317 int i, ret;
318
Michael Chan583c28e2008-01-21 19:51:35 -0800319 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700320 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
321 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
322
323 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
324 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
325
326 udelay(40);
327 }
328
329 val1 = (bp->phy_addr << 21) | (reg << 16) |
330 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
331 BNX2_EMAC_MDIO_COMM_START_BUSY;
332 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
333
334 for (i = 0; i < 50; i++) {
335 udelay(10);
336
337 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
338 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
339 udelay(5);
340
341 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
342 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
343
344 break;
345 }
346 }
347
348 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
349 *val = 0x0;
350 ret = -EBUSY;
351 }
352 else {
353 *val = val1;
354 ret = 0;
355 }
356
Michael Chan583c28e2008-01-21 19:51:35 -0800357 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700358 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
359 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
360
361 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
362 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
363
364 udelay(40);
365 }
366
367 return ret;
368}
369
370static int
371bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
372{
373 u32 val1;
374 int i, ret;
375
Michael Chan583c28e2008-01-21 19:51:35 -0800376 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700377 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
378 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
379
380 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
381 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
382
383 udelay(40);
384 }
385
386 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
387 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
388 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
389 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400390
Michael Chanb6016b72005-05-26 13:03:09 -0700391 for (i = 0; i < 50; i++) {
392 udelay(10);
393
394 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
395 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
396 udelay(5);
397 break;
398 }
399 }
400
401 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
402 ret = -EBUSY;
403 else
404 ret = 0;
405
Michael Chan583c28e2008-01-21 19:51:35 -0800406 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700407 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
408 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
409
410 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
411 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
412
413 udelay(40);
414 }
415
416 return ret;
417}
418
419static void
420bnx2_disable_int(struct bnx2 *bp)
421{
Michael Chanb4b36042007-12-20 19:59:30 -0800422 int i;
423 struct bnx2_napi *bnapi;
424
425 for (i = 0; i < bp->irq_nvecs; i++) {
426 bnapi = &bp->bnx2_napi[i];
427 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
428 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
429 }
Michael Chanb6016b72005-05-26 13:03:09 -0700430 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
431}
432
433static void
434bnx2_enable_int(struct bnx2 *bp)
435{
Michael Chanb4b36042007-12-20 19:59:30 -0800436 int i;
437 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800438
Michael Chanb4b36042007-12-20 19:59:30 -0800439 for (i = 0; i < bp->irq_nvecs; i++) {
440 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800441
Michael Chanb4b36042007-12-20 19:59:30 -0800442 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
443 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
444 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
445 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700446
Michael Chanb4b36042007-12-20 19:59:30 -0800447 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
448 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
449 bnapi->last_status_idx);
450 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800451 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700452}
453
454static void
455bnx2_disable_int_sync(struct bnx2 *bp)
456{
Michael Chanb4b36042007-12-20 19:59:30 -0800457 int i;
458
Michael Chanb6016b72005-05-26 13:03:09 -0700459 atomic_inc(&bp->intr_sem);
460 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800461 for (i = 0; i < bp->irq_nvecs; i++)
462 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700463}
464
465static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800466bnx2_napi_disable(struct bnx2 *bp)
467{
Michael Chanb4b36042007-12-20 19:59:30 -0800468 int i;
469
470 for (i = 0; i < bp->irq_nvecs; i++)
471 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800472}
473
474static void
475bnx2_napi_enable(struct bnx2 *bp)
476{
Michael Chanb4b36042007-12-20 19:59:30 -0800477 int i;
478
479 for (i = 0; i < bp->irq_nvecs; i++)
480 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800481}
482
483static void
Michael Chanb6016b72005-05-26 13:03:09 -0700484bnx2_netif_stop(struct bnx2 *bp)
485{
486 bnx2_disable_int_sync(bp);
487 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800488 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700489 netif_tx_disable(bp->dev);
490 bp->dev->trans_start = jiffies; /* prevent tx timeout */
491 }
492}
493
494static void
495bnx2_netif_start(struct bnx2 *bp)
496{
497 if (atomic_dec_and_test(&bp->intr_sem)) {
498 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700499 netif_tx_wake_all_queues(bp->dev);
Michael Chan35efa7c2007-12-20 19:56:37 -0800500 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700501 bnx2_enable_int(bp);
502 }
503 }
504}
505
506static void
Michael Chan35e90102008-06-19 16:37:42 -0700507bnx2_free_tx_mem(struct bnx2 *bp)
508{
509 int i;
510
511 for (i = 0; i < bp->num_tx_rings; i++) {
512 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
513 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
514
515 if (txr->tx_desc_ring) {
516 pci_free_consistent(bp->pdev, TXBD_RING_SIZE,
517 txr->tx_desc_ring,
518 txr->tx_desc_mapping);
519 txr->tx_desc_ring = NULL;
520 }
521 kfree(txr->tx_buf_ring);
522 txr->tx_buf_ring = NULL;
523 }
524}
525
Michael Chanbb4f98a2008-06-19 16:38:19 -0700526static void
527bnx2_free_rx_mem(struct bnx2 *bp)
528{
529 int i;
530
531 for (i = 0; i < bp->num_rx_rings; i++) {
532 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
533 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
534 int j;
535
536 for (j = 0; j < bp->rx_max_ring; j++) {
537 if (rxr->rx_desc_ring[j])
538 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
539 rxr->rx_desc_ring[j],
540 rxr->rx_desc_mapping[j]);
541 rxr->rx_desc_ring[j] = NULL;
542 }
543 if (rxr->rx_buf_ring)
544 vfree(rxr->rx_buf_ring);
545 rxr->rx_buf_ring = NULL;
546
547 for (j = 0; j < bp->rx_max_pg_ring; j++) {
548 if (rxr->rx_pg_desc_ring[j])
549 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
550 rxr->rx_pg_desc_ring[i],
551 rxr->rx_pg_desc_mapping[i]);
552 rxr->rx_pg_desc_ring[i] = NULL;
553 }
554 if (rxr->rx_pg_ring)
555 vfree(rxr->rx_pg_ring);
556 rxr->rx_pg_ring = NULL;
557 }
558}
559
Michael Chan35e90102008-06-19 16:37:42 -0700560static int
561bnx2_alloc_tx_mem(struct bnx2 *bp)
562{
563 int i;
564
565 for (i = 0; i < bp->num_tx_rings; i++) {
566 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
567 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
568
569 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
570 if (txr->tx_buf_ring == NULL)
571 return -ENOMEM;
572
573 txr->tx_desc_ring =
574 pci_alloc_consistent(bp->pdev, TXBD_RING_SIZE,
575 &txr->tx_desc_mapping);
576 if (txr->tx_desc_ring == NULL)
577 return -ENOMEM;
578 }
579 return 0;
580}
581
Michael Chanbb4f98a2008-06-19 16:38:19 -0700582static int
583bnx2_alloc_rx_mem(struct bnx2 *bp)
584{
585 int i;
586
587 for (i = 0; i < bp->num_rx_rings; i++) {
588 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
589 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
590 int j;
591
592 rxr->rx_buf_ring =
593 vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
594 if (rxr->rx_buf_ring == NULL)
595 return -ENOMEM;
596
597 memset(rxr->rx_buf_ring, 0,
598 SW_RXBD_RING_SIZE * bp->rx_max_ring);
599
600 for (j = 0; j < bp->rx_max_ring; j++) {
601 rxr->rx_desc_ring[j] =
602 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
603 &rxr->rx_desc_mapping[j]);
604 if (rxr->rx_desc_ring[j] == NULL)
605 return -ENOMEM;
606
607 }
608
609 if (bp->rx_pg_ring_size) {
610 rxr->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
611 bp->rx_max_pg_ring);
612 if (rxr->rx_pg_ring == NULL)
613 return -ENOMEM;
614
615 memset(rxr->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
616 bp->rx_max_pg_ring);
617 }
618
619 for (j = 0; j < bp->rx_max_pg_ring; j++) {
620 rxr->rx_pg_desc_ring[j] =
621 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
622 &rxr->rx_pg_desc_mapping[j]);
623 if (rxr->rx_pg_desc_ring[j] == NULL)
624 return -ENOMEM;
625
626 }
627 }
628 return 0;
629}
630
Michael Chan35e90102008-06-19 16:37:42 -0700631static void
Michael Chanb6016b72005-05-26 13:03:09 -0700632bnx2_free_mem(struct bnx2 *bp)
633{
Michael Chan13daffa2006-03-20 17:49:20 -0800634 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700635 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800636
Michael Chan35e90102008-06-19 16:37:42 -0700637 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700638 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700639
Michael Chan59b47d82006-11-19 14:10:45 -0800640 for (i = 0; i < bp->ctx_pages; i++) {
641 if (bp->ctx_blk[i]) {
642 pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
643 bp->ctx_blk[i],
644 bp->ctx_blk_mapping[i]);
645 bp->ctx_blk[i] = NULL;
646 }
647 }
Michael Chan43e80b82008-06-19 16:41:08 -0700648 if (bnapi->status_blk.msi) {
Michael Chan0f31f992006-03-23 01:12:38 -0800649 pci_free_consistent(bp->pdev, bp->status_stats_size,
Michael Chan43e80b82008-06-19 16:41:08 -0700650 bnapi->status_blk.msi,
651 bp->status_blk_mapping);
652 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800653 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700654 }
Michael Chanb6016b72005-05-26 13:03:09 -0700655}
656
657static int
658bnx2_alloc_mem(struct bnx2 *bp)
659{
Michael Chan35e90102008-06-19 16:37:42 -0700660 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700661 struct bnx2_napi *bnapi;
662 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700663
Michael Chan0f31f992006-03-23 01:12:38 -0800664 /* Combine status and statistics blocks into one allocation. */
665 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800666 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800667 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
668 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800669 bp->status_stats_size = status_blk_size +
670 sizeof(struct statistics_block);
671
Michael Chan43e80b82008-06-19 16:41:08 -0700672 status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
673 &bp->status_blk_mapping);
674 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700675 goto alloc_mem_err;
676
Michael Chan43e80b82008-06-19 16:41:08 -0700677 memset(status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700678
Michael Chan43e80b82008-06-19 16:41:08 -0700679 bnapi = &bp->bnx2_napi[0];
680 bnapi->status_blk.msi = status_blk;
681 bnapi->hw_tx_cons_ptr =
682 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
683 bnapi->hw_rx_cons_ptr =
684 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800685 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chanb4b36042007-12-20 19:59:30 -0800686 for (i = 1; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700687 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800688
Michael Chan43e80b82008-06-19 16:41:08 -0700689 bnapi = &bp->bnx2_napi[i];
690
691 sblk = (void *) (status_blk +
692 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
693 bnapi->status_blk.msix = sblk;
694 bnapi->hw_tx_cons_ptr =
695 &sblk->status_tx_quick_consumer_index;
696 bnapi->hw_rx_cons_ptr =
697 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800698 bnapi->int_num = i << 24;
699 }
700 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800701
Michael Chan43e80b82008-06-19 16:41:08 -0700702 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700703
Michael Chan0f31f992006-03-23 01:12:38 -0800704 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700705
Michael Chan59b47d82006-11-19 14:10:45 -0800706 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
707 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
708 if (bp->ctx_pages == 0)
709 bp->ctx_pages = 1;
710 for (i = 0; i < bp->ctx_pages; i++) {
711 bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
712 BCM_PAGE_SIZE,
713 &bp->ctx_blk_mapping[i]);
714 if (bp->ctx_blk[i] == NULL)
715 goto alloc_mem_err;
716 }
717 }
Michael Chan35e90102008-06-19 16:37:42 -0700718
Michael Chanbb4f98a2008-06-19 16:38:19 -0700719 err = bnx2_alloc_rx_mem(bp);
720 if (err)
721 goto alloc_mem_err;
722
Michael Chan35e90102008-06-19 16:37:42 -0700723 err = bnx2_alloc_tx_mem(bp);
724 if (err)
725 goto alloc_mem_err;
726
Michael Chanb6016b72005-05-26 13:03:09 -0700727 return 0;
728
729alloc_mem_err:
730 bnx2_free_mem(bp);
731 return -ENOMEM;
732}
733
734static void
Michael Chane3648b32005-11-04 08:51:21 -0800735bnx2_report_fw_link(struct bnx2 *bp)
736{
737 u32 fw_link_status = 0;
738
Michael Chan583c28e2008-01-21 19:51:35 -0800739 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700740 return;
741
Michael Chane3648b32005-11-04 08:51:21 -0800742 if (bp->link_up) {
743 u32 bmsr;
744
745 switch (bp->line_speed) {
746 case SPEED_10:
747 if (bp->duplex == DUPLEX_HALF)
748 fw_link_status = BNX2_LINK_STATUS_10HALF;
749 else
750 fw_link_status = BNX2_LINK_STATUS_10FULL;
751 break;
752 case SPEED_100:
753 if (bp->duplex == DUPLEX_HALF)
754 fw_link_status = BNX2_LINK_STATUS_100HALF;
755 else
756 fw_link_status = BNX2_LINK_STATUS_100FULL;
757 break;
758 case SPEED_1000:
759 if (bp->duplex == DUPLEX_HALF)
760 fw_link_status = BNX2_LINK_STATUS_1000HALF;
761 else
762 fw_link_status = BNX2_LINK_STATUS_1000FULL;
763 break;
764 case SPEED_2500:
765 if (bp->duplex == DUPLEX_HALF)
766 fw_link_status = BNX2_LINK_STATUS_2500HALF;
767 else
768 fw_link_status = BNX2_LINK_STATUS_2500FULL;
769 break;
770 }
771
772 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
773
774 if (bp->autoneg) {
775 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
776
Michael Chanca58c3a2007-05-03 13:22:52 -0700777 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
778 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800779
780 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800781 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800782 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
783 else
784 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
785 }
786 }
787 else
788 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
789
Michael Chan2726d6e2008-01-29 21:35:05 -0800790 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800791}
792
Michael Chan9b1084b2007-07-07 22:50:37 -0700793static char *
794bnx2_xceiver_str(struct bnx2 *bp)
795{
796 return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800797 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Michael Chan9b1084b2007-07-07 22:50:37 -0700798 "Copper"));
799}
800
Michael Chane3648b32005-11-04 08:51:21 -0800801static void
Michael Chanb6016b72005-05-26 13:03:09 -0700802bnx2_report_link(struct bnx2 *bp)
803{
804 if (bp->link_up) {
805 netif_carrier_on(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700806 printk(KERN_INFO PFX "%s NIC %s Link is Up, ", bp->dev->name,
807 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700808
809 printk("%d Mbps ", bp->line_speed);
810
811 if (bp->duplex == DUPLEX_FULL)
812 printk("full duplex");
813 else
814 printk("half duplex");
815
816 if (bp->flow_ctrl) {
817 if (bp->flow_ctrl & FLOW_CTRL_RX) {
818 printk(", receive ");
819 if (bp->flow_ctrl & FLOW_CTRL_TX)
820 printk("& transmit ");
821 }
822 else {
823 printk(", transmit ");
824 }
825 printk("flow control ON");
826 }
827 printk("\n");
828 }
829 else {
830 netif_carrier_off(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700831 printk(KERN_ERR PFX "%s NIC %s Link is Down\n", bp->dev->name,
832 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700833 }
Michael Chane3648b32005-11-04 08:51:21 -0800834
835 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700836}
837
838static void
839bnx2_resolve_flow_ctrl(struct bnx2 *bp)
840{
841 u32 local_adv, remote_adv;
842
843 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400844 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -0700845 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
846
847 if (bp->duplex == DUPLEX_FULL) {
848 bp->flow_ctrl = bp->req_flow_ctrl;
849 }
850 return;
851 }
852
853 if (bp->duplex != DUPLEX_FULL) {
854 return;
855 }
856
Michael Chan583c28e2008-01-21 19:51:35 -0800857 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -0800858 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
859 u32 val;
860
861 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
862 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
863 bp->flow_ctrl |= FLOW_CTRL_TX;
864 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
865 bp->flow_ctrl |= FLOW_CTRL_RX;
866 return;
867 }
868
Michael Chanca58c3a2007-05-03 13:22:52 -0700869 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
870 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700871
Michael Chan583c28e2008-01-21 19:51:35 -0800872 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -0700873 u32 new_local_adv = 0;
874 u32 new_remote_adv = 0;
875
876 if (local_adv & ADVERTISE_1000XPAUSE)
877 new_local_adv |= ADVERTISE_PAUSE_CAP;
878 if (local_adv & ADVERTISE_1000XPSE_ASYM)
879 new_local_adv |= ADVERTISE_PAUSE_ASYM;
880 if (remote_adv & ADVERTISE_1000XPAUSE)
881 new_remote_adv |= ADVERTISE_PAUSE_CAP;
882 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
883 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
884
885 local_adv = new_local_adv;
886 remote_adv = new_remote_adv;
887 }
888
889 /* See Table 28B-3 of 802.3ab-1999 spec. */
890 if (local_adv & ADVERTISE_PAUSE_CAP) {
891 if(local_adv & ADVERTISE_PAUSE_ASYM) {
892 if (remote_adv & ADVERTISE_PAUSE_CAP) {
893 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
894 }
895 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
896 bp->flow_ctrl = FLOW_CTRL_RX;
897 }
898 }
899 else {
900 if (remote_adv & ADVERTISE_PAUSE_CAP) {
901 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
902 }
903 }
904 }
905 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
906 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
907 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
908
909 bp->flow_ctrl = FLOW_CTRL_TX;
910 }
911 }
912}
913
914static int
Michael Chan27a005b2007-05-03 13:23:41 -0700915bnx2_5709s_linkup(struct bnx2 *bp)
916{
917 u32 val, speed;
918
919 bp->link_up = 1;
920
921 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
922 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
923 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
924
925 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
926 bp->line_speed = bp->req_line_speed;
927 bp->duplex = bp->req_duplex;
928 return 0;
929 }
930 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
931 switch (speed) {
932 case MII_BNX2_GP_TOP_AN_SPEED_10:
933 bp->line_speed = SPEED_10;
934 break;
935 case MII_BNX2_GP_TOP_AN_SPEED_100:
936 bp->line_speed = SPEED_100;
937 break;
938 case MII_BNX2_GP_TOP_AN_SPEED_1G:
939 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
940 bp->line_speed = SPEED_1000;
941 break;
942 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
943 bp->line_speed = SPEED_2500;
944 break;
945 }
946 if (val & MII_BNX2_GP_TOP_AN_FD)
947 bp->duplex = DUPLEX_FULL;
948 else
949 bp->duplex = DUPLEX_HALF;
950 return 0;
951}
952
953static int
Michael Chan5b0c76a2005-11-04 08:45:49 -0800954bnx2_5708s_linkup(struct bnx2 *bp)
955{
956 u32 val;
957
958 bp->link_up = 1;
959 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
960 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
961 case BCM5708S_1000X_STAT1_SPEED_10:
962 bp->line_speed = SPEED_10;
963 break;
964 case BCM5708S_1000X_STAT1_SPEED_100:
965 bp->line_speed = SPEED_100;
966 break;
967 case BCM5708S_1000X_STAT1_SPEED_1G:
968 bp->line_speed = SPEED_1000;
969 break;
970 case BCM5708S_1000X_STAT1_SPEED_2G5:
971 bp->line_speed = SPEED_2500;
972 break;
973 }
974 if (val & BCM5708S_1000X_STAT1_FD)
975 bp->duplex = DUPLEX_FULL;
976 else
977 bp->duplex = DUPLEX_HALF;
978
979 return 0;
980}
981
982static int
983bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -0700984{
985 u32 bmcr, local_adv, remote_adv, common;
986
987 bp->link_up = 1;
988 bp->line_speed = SPEED_1000;
989
Michael Chanca58c3a2007-05-03 13:22:52 -0700990 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -0700991 if (bmcr & BMCR_FULLDPLX) {
992 bp->duplex = DUPLEX_FULL;
993 }
994 else {
995 bp->duplex = DUPLEX_HALF;
996 }
997
998 if (!(bmcr & BMCR_ANENABLE)) {
999 return 0;
1000 }
1001
Michael Chanca58c3a2007-05-03 13:22:52 -07001002 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1003 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001004
1005 common = local_adv & remote_adv;
1006 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1007
1008 if (common & ADVERTISE_1000XFULL) {
1009 bp->duplex = DUPLEX_FULL;
1010 }
1011 else {
1012 bp->duplex = DUPLEX_HALF;
1013 }
1014 }
1015
1016 return 0;
1017}
1018
1019static int
1020bnx2_copper_linkup(struct bnx2 *bp)
1021{
1022 u32 bmcr;
1023
Michael Chanca58c3a2007-05-03 13:22:52 -07001024 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001025 if (bmcr & BMCR_ANENABLE) {
1026 u32 local_adv, remote_adv, common;
1027
1028 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1029 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1030
1031 common = local_adv & (remote_adv >> 2);
1032 if (common & ADVERTISE_1000FULL) {
1033 bp->line_speed = SPEED_1000;
1034 bp->duplex = DUPLEX_FULL;
1035 }
1036 else if (common & ADVERTISE_1000HALF) {
1037 bp->line_speed = SPEED_1000;
1038 bp->duplex = DUPLEX_HALF;
1039 }
1040 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001041 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1042 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001043
1044 common = local_adv & remote_adv;
1045 if (common & ADVERTISE_100FULL) {
1046 bp->line_speed = SPEED_100;
1047 bp->duplex = DUPLEX_FULL;
1048 }
1049 else if (common & ADVERTISE_100HALF) {
1050 bp->line_speed = SPEED_100;
1051 bp->duplex = DUPLEX_HALF;
1052 }
1053 else if (common & ADVERTISE_10FULL) {
1054 bp->line_speed = SPEED_10;
1055 bp->duplex = DUPLEX_FULL;
1056 }
1057 else if (common & ADVERTISE_10HALF) {
1058 bp->line_speed = SPEED_10;
1059 bp->duplex = DUPLEX_HALF;
1060 }
1061 else {
1062 bp->line_speed = 0;
1063 bp->link_up = 0;
1064 }
1065 }
1066 }
1067 else {
1068 if (bmcr & BMCR_SPEED100) {
1069 bp->line_speed = SPEED_100;
1070 }
1071 else {
1072 bp->line_speed = SPEED_10;
1073 }
1074 if (bmcr & BMCR_FULLDPLX) {
1075 bp->duplex = DUPLEX_FULL;
1076 }
1077 else {
1078 bp->duplex = DUPLEX_HALF;
1079 }
1080 }
1081
1082 return 0;
1083}
1084
Michael Chan83e3fc82008-01-29 21:37:17 -08001085static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001086bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001087{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001088 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001089
1090 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1091 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1092 val |= 0x02 << 8;
1093
1094 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1095 u32 lo_water, hi_water;
1096
1097 if (bp->flow_ctrl & FLOW_CTRL_TX)
1098 lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
1099 else
1100 lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
1101 if (lo_water >= bp->rx_ring_size)
1102 lo_water = 0;
1103
1104 hi_water = bp->rx_ring_size / 4;
1105
1106 if (hi_water <= lo_water)
1107 lo_water = 0;
1108
1109 hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
1110 lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
1111
1112 if (hi_water > 0xf)
1113 hi_water = 0xf;
1114 else if (hi_water == 0)
1115 lo_water = 0;
1116 val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
1117 }
1118 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1119}
1120
Michael Chanbb4f98a2008-06-19 16:38:19 -07001121static void
1122bnx2_init_all_rx_contexts(struct bnx2 *bp)
1123{
1124 int i;
1125 u32 cid;
1126
1127 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1128 if (i == 1)
1129 cid = RX_RSS_CID;
1130 bnx2_init_rx_context(bp, cid);
1131 }
1132}
1133
Benjamin Li344478d2008-09-18 16:38:24 -07001134static void
Michael Chanb6016b72005-05-26 13:03:09 -07001135bnx2_set_mac_link(struct bnx2 *bp)
1136{
1137 u32 val;
1138
1139 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1140 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1141 (bp->duplex == DUPLEX_HALF)) {
1142 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1143 }
1144
1145 /* Configure the EMAC mode register. */
1146 val = REG_RD(bp, BNX2_EMAC_MODE);
1147
1148 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001149 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001150 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001151
1152 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001153 switch (bp->line_speed) {
1154 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001155 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1156 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001157 break;
1158 }
1159 /* fall through */
1160 case SPEED_100:
1161 val |= BNX2_EMAC_MODE_PORT_MII;
1162 break;
1163 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001164 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001165 /* fall through */
1166 case SPEED_1000:
1167 val |= BNX2_EMAC_MODE_PORT_GMII;
1168 break;
1169 }
Michael Chanb6016b72005-05-26 13:03:09 -07001170 }
1171 else {
1172 val |= BNX2_EMAC_MODE_PORT_GMII;
1173 }
1174
1175 /* Set the MAC to operate in the appropriate duplex mode. */
1176 if (bp->duplex == DUPLEX_HALF)
1177 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1178 REG_WR(bp, BNX2_EMAC_MODE, val);
1179
1180 /* Enable/disable rx PAUSE. */
1181 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1182
1183 if (bp->flow_ctrl & FLOW_CTRL_RX)
1184 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1185 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1186
1187 /* Enable/disable tx PAUSE. */
1188 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1189 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1190
1191 if (bp->flow_ctrl & FLOW_CTRL_TX)
1192 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1193 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1194
1195 /* Acknowledge the interrupt. */
1196 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1197
Michael Chan83e3fc82008-01-29 21:37:17 -08001198 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chanbb4f98a2008-06-19 16:38:19 -07001199 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001200}
1201
Michael Chan27a005b2007-05-03 13:23:41 -07001202static void
1203bnx2_enable_bmsr1(struct bnx2 *bp)
1204{
Michael Chan583c28e2008-01-21 19:51:35 -08001205 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001206 (CHIP_NUM(bp) == CHIP_NUM_5709))
1207 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1208 MII_BNX2_BLK_ADDR_GP_STATUS);
1209}
1210
1211static void
1212bnx2_disable_bmsr1(struct bnx2 *bp)
1213{
Michael Chan583c28e2008-01-21 19:51:35 -08001214 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001215 (CHIP_NUM(bp) == CHIP_NUM_5709))
1216 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1217 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1218}
1219
Michael Chanb6016b72005-05-26 13:03:09 -07001220static int
Michael Chan605a9e22007-05-03 13:23:13 -07001221bnx2_test_and_enable_2g5(struct bnx2 *bp)
1222{
1223 u32 up1;
1224 int ret = 1;
1225
Michael Chan583c28e2008-01-21 19:51:35 -08001226 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001227 return 0;
1228
1229 if (bp->autoneg & AUTONEG_SPEED)
1230 bp->advertising |= ADVERTISED_2500baseX_Full;
1231
Michael Chan27a005b2007-05-03 13:23:41 -07001232 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1233 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1234
Michael Chan605a9e22007-05-03 13:23:13 -07001235 bnx2_read_phy(bp, bp->mii_up1, &up1);
1236 if (!(up1 & BCM5708S_UP1_2G5)) {
1237 up1 |= BCM5708S_UP1_2G5;
1238 bnx2_write_phy(bp, bp->mii_up1, up1);
1239 ret = 0;
1240 }
1241
Michael Chan27a005b2007-05-03 13:23:41 -07001242 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1243 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1244 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1245
Michael Chan605a9e22007-05-03 13:23:13 -07001246 return ret;
1247}
1248
1249static int
1250bnx2_test_and_disable_2g5(struct bnx2 *bp)
1251{
1252 u32 up1;
1253 int ret = 0;
1254
Michael Chan583c28e2008-01-21 19:51:35 -08001255 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001256 return 0;
1257
Michael Chan27a005b2007-05-03 13:23:41 -07001258 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1259 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1260
Michael Chan605a9e22007-05-03 13:23:13 -07001261 bnx2_read_phy(bp, bp->mii_up1, &up1);
1262 if (up1 & BCM5708S_UP1_2G5) {
1263 up1 &= ~BCM5708S_UP1_2G5;
1264 bnx2_write_phy(bp, bp->mii_up1, up1);
1265 ret = 1;
1266 }
1267
Michael Chan27a005b2007-05-03 13:23:41 -07001268 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1269 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1270 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1271
Michael Chan605a9e22007-05-03 13:23:13 -07001272 return ret;
1273}
1274
1275static void
1276bnx2_enable_forced_2g5(struct bnx2 *bp)
1277{
1278 u32 bmcr;
1279
Michael Chan583c28e2008-01-21 19:51:35 -08001280 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001281 return;
1282
Michael Chan27a005b2007-05-03 13:23:41 -07001283 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1284 u32 val;
1285
1286 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1287 MII_BNX2_BLK_ADDR_SERDES_DIG);
1288 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1289 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1290 val |= MII_BNX2_SD_MISC1_FORCE | MII_BNX2_SD_MISC1_FORCE_2_5G;
1291 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1292
1293 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1294 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1295 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1296
1297 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001298 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1299 bmcr |= BCM5708S_BMCR_FORCE_2500;
1300 }
1301
1302 if (bp->autoneg & AUTONEG_SPEED) {
1303 bmcr &= ~BMCR_ANENABLE;
1304 if (bp->req_duplex == DUPLEX_FULL)
1305 bmcr |= BMCR_FULLDPLX;
1306 }
1307 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1308}
1309
1310static void
1311bnx2_disable_forced_2g5(struct bnx2 *bp)
1312{
1313 u32 bmcr;
1314
Michael Chan583c28e2008-01-21 19:51:35 -08001315 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001316 return;
1317
Michael Chan27a005b2007-05-03 13:23:41 -07001318 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1319 u32 val;
1320
1321 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1322 MII_BNX2_BLK_ADDR_SERDES_DIG);
1323 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1324 val &= ~MII_BNX2_SD_MISC1_FORCE;
1325 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1326
1327 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1328 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1329 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1330
1331 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001332 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1333 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
1334 }
1335
1336 if (bp->autoneg & AUTONEG_SPEED)
1337 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1338 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1339}
1340
Michael Chanb2fadea2008-01-21 17:07:06 -08001341static void
1342bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1343{
1344 u32 val;
1345
1346 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1347 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1348 if (start)
1349 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1350 else
1351 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1352}
1353
Michael Chan605a9e22007-05-03 13:23:13 -07001354static int
Michael Chanb6016b72005-05-26 13:03:09 -07001355bnx2_set_link(struct bnx2 *bp)
1356{
1357 u32 bmsr;
1358 u8 link_up;
1359
Michael Chan80be4432006-11-19 14:07:28 -08001360 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001361 bp->link_up = 1;
1362 return 0;
1363 }
1364
Michael Chan583c28e2008-01-21 19:51:35 -08001365 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001366 return 0;
1367
Michael Chanb6016b72005-05-26 13:03:09 -07001368 link_up = bp->link_up;
1369
Michael Chan27a005b2007-05-03 13:23:41 -07001370 bnx2_enable_bmsr1(bp);
1371 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1372 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1373 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001374
Michael Chan583c28e2008-01-21 19:51:35 -08001375 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001376 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001377 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001378
Michael Chan583c28e2008-01-21 19:51:35 -08001379 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001380 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001381 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001382 }
Michael Chanb6016b72005-05-26 13:03:09 -07001383 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001384
1385 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1386 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1387 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1388
1389 if ((val & BNX2_EMAC_STATUS_LINK) &&
1390 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001391 bmsr |= BMSR_LSTATUS;
1392 else
1393 bmsr &= ~BMSR_LSTATUS;
1394 }
1395
1396 if (bmsr & BMSR_LSTATUS) {
1397 bp->link_up = 1;
1398
Michael Chan583c28e2008-01-21 19:51:35 -08001399 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001400 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1401 bnx2_5706s_linkup(bp);
1402 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1403 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001404 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1405 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001406 }
1407 else {
1408 bnx2_copper_linkup(bp);
1409 }
1410 bnx2_resolve_flow_ctrl(bp);
1411 }
1412 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001413 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001414 (bp->autoneg & AUTONEG_SPEED))
1415 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001416
Michael Chan583c28e2008-01-21 19:51:35 -08001417 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001418 u32 bmcr;
1419
1420 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1421 bmcr |= BMCR_ANENABLE;
1422 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1423
Michael Chan583c28e2008-01-21 19:51:35 -08001424 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001425 }
Michael Chanb6016b72005-05-26 13:03:09 -07001426 bp->link_up = 0;
1427 }
1428
1429 if (bp->link_up != link_up) {
1430 bnx2_report_link(bp);
1431 }
1432
1433 bnx2_set_mac_link(bp);
1434
1435 return 0;
1436}
1437
1438static int
1439bnx2_reset_phy(struct bnx2 *bp)
1440{
1441 int i;
1442 u32 reg;
1443
Michael Chanca58c3a2007-05-03 13:22:52 -07001444 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001445
1446#define PHY_RESET_MAX_WAIT 100
1447 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1448 udelay(10);
1449
Michael Chanca58c3a2007-05-03 13:22:52 -07001450 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001451 if (!(reg & BMCR_RESET)) {
1452 udelay(20);
1453 break;
1454 }
1455 }
1456 if (i == PHY_RESET_MAX_WAIT) {
1457 return -EBUSY;
1458 }
1459 return 0;
1460}
1461
1462static u32
1463bnx2_phy_get_pause_adv(struct bnx2 *bp)
1464{
1465 u32 adv = 0;
1466
1467 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1468 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1469
Michael Chan583c28e2008-01-21 19:51:35 -08001470 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001471 adv = ADVERTISE_1000XPAUSE;
1472 }
1473 else {
1474 adv = ADVERTISE_PAUSE_CAP;
1475 }
1476 }
1477 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001478 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001479 adv = ADVERTISE_1000XPSE_ASYM;
1480 }
1481 else {
1482 adv = ADVERTISE_PAUSE_ASYM;
1483 }
1484 }
1485 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001486 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001487 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1488 }
1489 else {
1490 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1491 }
1492 }
1493 return adv;
1494}
1495
Michael Chana2f13892008-07-14 22:38:23 -07001496static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001497
Michael Chanb6016b72005-05-26 13:03:09 -07001498static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001499bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
1500{
1501 u32 speed_arg = 0, pause_adv;
1502
1503 pause_adv = bnx2_phy_get_pause_adv(bp);
1504
1505 if (bp->autoneg & AUTONEG_SPEED) {
1506 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1507 if (bp->advertising & ADVERTISED_10baseT_Half)
1508 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1509 if (bp->advertising & ADVERTISED_10baseT_Full)
1510 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1511 if (bp->advertising & ADVERTISED_100baseT_Half)
1512 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1513 if (bp->advertising & ADVERTISED_100baseT_Full)
1514 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1515 if (bp->advertising & ADVERTISED_1000baseT_Full)
1516 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1517 if (bp->advertising & ADVERTISED_2500baseX_Full)
1518 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1519 } else {
1520 if (bp->req_line_speed == SPEED_2500)
1521 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1522 else if (bp->req_line_speed == SPEED_1000)
1523 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1524 else if (bp->req_line_speed == SPEED_100) {
1525 if (bp->req_duplex == DUPLEX_FULL)
1526 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1527 else
1528 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1529 } else if (bp->req_line_speed == SPEED_10) {
1530 if (bp->req_duplex == DUPLEX_FULL)
1531 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1532 else
1533 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1534 }
1535 }
1536
1537 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1538 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001539 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001540 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1541
1542 if (port == PORT_TP)
1543 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1544 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1545
Michael Chan2726d6e2008-01-29 21:35:05 -08001546 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001547
1548 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001549 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001550 spin_lock_bh(&bp->phy_lock);
1551
1552 return 0;
1553}
1554
1555static int
1556bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001557{
Michael Chan605a9e22007-05-03 13:23:13 -07001558 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001559 u32 new_adv = 0;
1560
Michael Chan583c28e2008-01-21 19:51:35 -08001561 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001562 return (bnx2_setup_remote_phy(bp, port));
1563
Michael Chanb6016b72005-05-26 13:03:09 -07001564 if (!(bp->autoneg & AUTONEG_SPEED)) {
1565 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001566 int force_link_down = 0;
1567
Michael Chan605a9e22007-05-03 13:23:13 -07001568 if (bp->req_line_speed == SPEED_2500) {
1569 if (!bnx2_test_and_enable_2g5(bp))
1570 force_link_down = 1;
1571 } else if (bp->req_line_speed == SPEED_1000) {
1572 if (bnx2_test_and_disable_2g5(bp))
1573 force_link_down = 1;
1574 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001575 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001576 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1577
Michael Chanca58c3a2007-05-03 13:22:52 -07001578 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001579 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001580 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001581
Michael Chan27a005b2007-05-03 13:23:41 -07001582 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1583 if (bp->req_line_speed == SPEED_2500)
1584 bnx2_enable_forced_2g5(bp);
1585 else if (bp->req_line_speed == SPEED_1000) {
1586 bnx2_disable_forced_2g5(bp);
1587 new_bmcr &= ~0x2000;
1588 }
1589
1590 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001591 if (bp->req_line_speed == SPEED_2500)
1592 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1593 else
1594 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001595 }
1596
Michael Chanb6016b72005-05-26 13:03:09 -07001597 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001598 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001599 new_bmcr |= BMCR_FULLDPLX;
1600 }
1601 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001602 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001603 new_bmcr &= ~BMCR_FULLDPLX;
1604 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001605 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001606 /* Force a link down visible on the other side */
1607 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001608 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001609 ~(ADVERTISE_1000XFULL |
1610 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001611 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001612 BMCR_ANRESTART | BMCR_ANENABLE);
1613
1614 bp->link_up = 0;
1615 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001616 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001617 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001618 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001619 bnx2_write_phy(bp, bp->mii_adv, adv);
1620 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001621 } else {
1622 bnx2_resolve_flow_ctrl(bp);
1623 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001624 }
1625 return 0;
1626 }
1627
Michael Chan605a9e22007-05-03 13:23:13 -07001628 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001629
Michael Chanb6016b72005-05-26 13:03:09 -07001630 if (bp->advertising & ADVERTISED_1000baseT_Full)
1631 new_adv |= ADVERTISE_1000XFULL;
1632
1633 new_adv |= bnx2_phy_get_pause_adv(bp);
1634
Michael Chanca58c3a2007-05-03 13:22:52 -07001635 bnx2_read_phy(bp, bp->mii_adv, &adv);
1636 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001637
1638 bp->serdes_an_pending = 0;
1639 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1640 /* Force a link down visible on the other side */
1641 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001642 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001643 spin_unlock_bh(&bp->phy_lock);
1644 msleep(20);
1645 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001646 }
1647
Michael Chanca58c3a2007-05-03 13:22:52 -07001648 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1649 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001650 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001651 /* Speed up link-up time when the link partner
1652 * does not autonegotiate which is very common
1653 * in blade servers. Some blade servers use
1654 * IPMI for kerboard input and it's important
1655 * to minimize link disruptions. Autoneg. involves
1656 * exchanging base pages plus 3 next pages and
1657 * normally completes in about 120 msec.
1658 */
Michael Chan40105c02008-11-12 16:02:45 -08001659 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08001660 bp->serdes_an_pending = 1;
1661 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001662 } else {
1663 bnx2_resolve_flow_ctrl(bp);
1664 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001665 }
1666
1667 return 0;
1668}
1669
1670#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001671 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001672 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1673 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001674
1675#define ETHTOOL_ALL_COPPER_SPEED \
1676 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1677 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1678 ADVERTISED_1000baseT_Full)
1679
1680#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1681 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001682
Michael Chanb6016b72005-05-26 13:03:09 -07001683#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1684
Michael Chandeaf3912007-07-07 22:48:00 -07001685static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001686bnx2_set_default_remote_link(struct bnx2 *bp)
1687{
1688 u32 link;
1689
1690 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001691 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001692 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001693 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001694
1695 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1696 bp->req_line_speed = 0;
1697 bp->autoneg |= AUTONEG_SPEED;
1698 bp->advertising = ADVERTISED_Autoneg;
1699 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1700 bp->advertising |= ADVERTISED_10baseT_Half;
1701 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1702 bp->advertising |= ADVERTISED_10baseT_Full;
1703 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1704 bp->advertising |= ADVERTISED_100baseT_Half;
1705 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1706 bp->advertising |= ADVERTISED_100baseT_Full;
1707 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1708 bp->advertising |= ADVERTISED_1000baseT_Full;
1709 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1710 bp->advertising |= ADVERTISED_2500baseX_Full;
1711 } else {
1712 bp->autoneg = 0;
1713 bp->advertising = 0;
1714 bp->req_duplex = DUPLEX_FULL;
1715 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1716 bp->req_line_speed = SPEED_10;
1717 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1718 bp->req_duplex = DUPLEX_HALF;
1719 }
1720 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1721 bp->req_line_speed = SPEED_100;
1722 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1723 bp->req_duplex = DUPLEX_HALF;
1724 }
1725 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1726 bp->req_line_speed = SPEED_1000;
1727 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1728 bp->req_line_speed = SPEED_2500;
1729 }
1730}
1731
1732static void
Michael Chandeaf3912007-07-07 22:48:00 -07001733bnx2_set_default_link(struct bnx2 *bp)
1734{
Harvey Harrisonab598592008-05-01 02:47:38 -07001735 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1736 bnx2_set_default_remote_link(bp);
1737 return;
1738 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001739
Michael Chandeaf3912007-07-07 22:48:00 -07001740 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1741 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001742 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001743 u32 reg;
1744
1745 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1746
Michael Chan2726d6e2008-01-29 21:35:05 -08001747 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001748 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1749 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1750 bp->autoneg = 0;
1751 bp->req_line_speed = bp->line_speed = SPEED_1000;
1752 bp->req_duplex = DUPLEX_FULL;
1753 }
1754 } else
1755 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1756}
1757
Michael Chan0d8a6572007-07-07 22:49:43 -07001758static void
Michael Chandf149d72007-07-07 22:51:36 -07001759bnx2_send_heart_beat(struct bnx2 *bp)
1760{
1761 u32 msg;
1762 u32 addr;
1763
1764 spin_lock(&bp->indirect_lock);
1765 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1766 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1767 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1768 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1769 spin_unlock(&bp->indirect_lock);
1770}
1771
1772static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001773bnx2_remote_phy_event(struct bnx2 *bp)
1774{
1775 u32 msg;
1776 u8 link_up = bp->link_up;
1777 u8 old_port;
1778
Michael Chan2726d6e2008-01-29 21:35:05 -08001779 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001780
Michael Chandf149d72007-07-07 22:51:36 -07001781 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1782 bnx2_send_heart_beat(bp);
1783
1784 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1785
Michael Chan0d8a6572007-07-07 22:49:43 -07001786 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1787 bp->link_up = 0;
1788 else {
1789 u32 speed;
1790
1791 bp->link_up = 1;
1792 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1793 bp->duplex = DUPLEX_FULL;
1794 switch (speed) {
1795 case BNX2_LINK_STATUS_10HALF:
1796 bp->duplex = DUPLEX_HALF;
1797 case BNX2_LINK_STATUS_10FULL:
1798 bp->line_speed = SPEED_10;
1799 break;
1800 case BNX2_LINK_STATUS_100HALF:
1801 bp->duplex = DUPLEX_HALF;
1802 case BNX2_LINK_STATUS_100BASE_T4:
1803 case BNX2_LINK_STATUS_100FULL:
1804 bp->line_speed = SPEED_100;
1805 break;
1806 case BNX2_LINK_STATUS_1000HALF:
1807 bp->duplex = DUPLEX_HALF;
1808 case BNX2_LINK_STATUS_1000FULL:
1809 bp->line_speed = SPEED_1000;
1810 break;
1811 case BNX2_LINK_STATUS_2500HALF:
1812 bp->duplex = DUPLEX_HALF;
1813 case BNX2_LINK_STATUS_2500FULL:
1814 bp->line_speed = SPEED_2500;
1815 break;
1816 default:
1817 bp->line_speed = 0;
1818 break;
1819 }
1820
Michael Chan0d8a6572007-07-07 22:49:43 -07001821 bp->flow_ctrl = 0;
1822 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
1823 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1824 if (bp->duplex == DUPLEX_FULL)
1825 bp->flow_ctrl = bp->req_flow_ctrl;
1826 } else {
1827 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
1828 bp->flow_ctrl |= FLOW_CTRL_TX;
1829 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
1830 bp->flow_ctrl |= FLOW_CTRL_RX;
1831 }
1832
1833 old_port = bp->phy_port;
1834 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
1835 bp->phy_port = PORT_FIBRE;
1836 else
1837 bp->phy_port = PORT_TP;
1838
1839 if (old_port != bp->phy_port)
1840 bnx2_set_default_link(bp);
1841
Michael Chan0d8a6572007-07-07 22:49:43 -07001842 }
1843 if (bp->link_up != link_up)
1844 bnx2_report_link(bp);
1845
1846 bnx2_set_mac_link(bp);
1847}
1848
1849static int
1850bnx2_set_remote_link(struct bnx2 *bp)
1851{
1852 u32 evt_code;
1853
Michael Chan2726d6e2008-01-29 21:35:05 -08001854 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07001855 switch (evt_code) {
1856 case BNX2_FW_EVT_CODE_LINK_EVENT:
1857 bnx2_remote_phy_event(bp);
1858 break;
1859 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
1860 default:
Michael Chandf149d72007-07-07 22:51:36 -07001861 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07001862 break;
1863 }
1864 return 0;
1865}
1866
Michael Chanb6016b72005-05-26 13:03:09 -07001867static int
1868bnx2_setup_copper_phy(struct bnx2 *bp)
1869{
1870 u32 bmcr;
1871 u32 new_bmcr;
1872
Michael Chanca58c3a2007-05-03 13:22:52 -07001873 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001874
1875 if (bp->autoneg & AUTONEG_SPEED) {
1876 u32 adv_reg, adv1000_reg;
1877 u32 new_adv_reg = 0;
1878 u32 new_adv1000_reg = 0;
1879
Michael Chanca58c3a2007-05-03 13:22:52 -07001880 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001881 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
1882 ADVERTISE_PAUSE_ASYM);
1883
1884 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
1885 adv1000_reg &= PHY_ALL_1000_SPEED;
1886
1887 if (bp->advertising & ADVERTISED_10baseT_Half)
1888 new_adv_reg |= ADVERTISE_10HALF;
1889 if (bp->advertising & ADVERTISED_10baseT_Full)
1890 new_adv_reg |= ADVERTISE_10FULL;
1891 if (bp->advertising & ADVERTISED_100baseT_Half)
1892 new_adv_reg |= ADVERTISE_100HALF;
1893 if (bp->advertising & ADVERTISED_100baseT_Full)
1894 new_adv_reg |= ADVERTISE_100FULL;
1895 if (bp->advertising & ADVERTISED_1000baseT_Full)
1896 new_adv1000_reg |= ADVERTISE_1000FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001897
Michael Chanb6016b72005-05-26 13:03:09 -07001898 new_adv_reg |= ADVERTISE_CSMA;
1899
1900 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
1901
1902 if ((adv1000_reg != new_adv1000_reg) ||
1903 (adv_reg != new_adv_reg) ||
1904 ((bmcr & BMCR_ANENABLE) == 0)) {
1905
Michael Chanca58c3a2007-05-03 13:22:52 -07001906 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001907 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07001908 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001909 BMCR_ANENABLE);
1910 }
1911 else if (bp->link_up) {
1912 /* Flow ctrl may have changed from auto to forced */
1913 /* or vice-versa. */
1914
1915 bnx2_resolve_flow_ctrl(bp);
1916 bnx2_set_mac_link(bp);
1917 }
1918 return 0;
1919 }
1920
1921 new_bmcr = 0;
1922 if (bp->req_line_speed == SPEED_100) {
1923 new_bmcr |= BMCR_SPEED100;
1924 }
1925 if (bp->req_duplex == DUPLEX_FULL) {
1926 new_bmcr |= BMCR_FULLDPLX;
1927 }
1928 if (new_bmcr != bmcr) {
1929 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07001930
Michael Chanca58c3a2007-05-03 13:22:52 -07001931 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1932 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001933
Michael Chanb6016b72005-05-26 13:03:09 -07001934 if (bmsr & BMSR_LSTATUS) {
1935 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07001936 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08001937 spin_unlock_bh(&bp->phy_lock);
1938 msleep(50);
1939 spin_lock_bh(&bp->phy_lock);
1940
Michael Chanca58c3a2007-05-03 13:22:52 -07001941 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1942 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07001943 }
1944
Michael Chanca58c3a2007-05-03 13:22:52 -07001945 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001946
1947 /* Normally, the new speed is setup after the link has
1948 * gone down and up again. In some cases, link will not go
1949 * down so we need to set up the new speed here.
1950 */
1951 if (bmsr & BMSR_LSTATUS) {
1952 bp->line_speed = bp->req_line_speed;
1953 bp->duplex = bp->req_duplex;
1954 bnx2_resolve_flow_ctrl(bp);
1955 bnx2_set_mac_link(bp);
1956 }
Michael Chan27a005b2007-05-03 13:23:41 -07001957 } else {
1958 bnx2_resolve_flow_ctrl(bp);
1959 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001960 }
1961 return 0;
1962}
1963
1964static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001965bnx2_setup_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001966{
1967 if (bp->loopback == MAC_LOOPBACK)
1968 return 0;
1969
Michael Chan583c28e2008-01-21 19:51:35 -08001970 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07001971 return (bnx2_setup_serdes_phy(bp, port));
Michael Chanb6016b72005-05-26 13:03:09 -07001972 }
1973 else {
1974 return (bnx2_setup_copper_phy(bp));
1975 }
1976}
1977
1978static int
Michael Chan9a120bc2008-05-16 22:17:45 -07001979bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07001980{
1981 u32 val;
1982
1983 bp->mii_bmcr = MII_BMCR + 0x10;
1984 bp->mii_bmsr = MII_BMSR + 0x10;
1985 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
1986 bp->mii_adv = MII_ADVERTISE + 0x10;
1987 bp->mii_lpa = MII_LPA + 0x10;
1988 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
1989
1990 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
1991 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
1992
1993 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07001994 if (reset_phy)
1995 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001996
1997 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
1998
1999 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2000 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2001 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2002 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2003
2004 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2005 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002006 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002007 val |= BCM5708S_UP1_2G5;
2008 else
2009 val &= ~BCM5708S_UP1_2G5;
2010 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2011
2012 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2013 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2014 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2015 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2016
2017 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2018
2019 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2020 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2021 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2022
2023 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2024
2025 return 0;
2026}
2027
2028static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002029bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002030{
2031 u32 val;
2032
Michael Chan9a120bc2008-05-16 22:17:45 -07002033 if (reset_phy)
2034 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002035
2036 bp->mii_up1 = BCM5708S_UP1;
2037
Michael Chan5b0c76a2005-11-04 08:45:49 -08002038 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2039 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2040 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2041
2042 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2043 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2044 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2045
2046 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2047 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2048 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2049
Michael Chan583c28e2008-01-21 19:51:35 -08002050 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002051 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2052 val |= BCM5708S_UP1_2G5;
2053 bnx2_write_phy(bp, BCM5708S_UP1, val);
2054 }
2055
2056 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08002057 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
2058 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002059 /* increase tx signal amplitude */
2060 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2061 BCM5708S_BLK_ADDR_TX_MISC);
2062 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2063 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2064 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2065 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2066 }
2067
Michael Chan2726d6e2008-01-29 21:35:05 -08002068 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002069 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2070
2071 if (val) {
2072 u32 is_backplane;
2073
Michael Chan2726d6e2008-01-29 21:35:05 -08002074 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002075 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2076 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2077 BCM5708S_BLK_ADDR_TX_MISC);
2078 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2079 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2080 BCM5708S_BLK_ADDR_DIG);
2081 }
2082 }
2083 return 0;
2084}
2085
2086static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002087bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002088{
Michael Chan9a120bc2008-05-16 22:17:45 -07002089 if (reset_phy)
2090 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002091
Michael Chan583c28e2008-01-21 19:51:35 -08002092 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002093
Michael Chan59b47d82006-11-19 14:10:45 -08002094 if (CHIP_NUM(bp) == CHIP_NUM_5706)
2095 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002096
2097 if (bp->dev->mtu > 1500) {
2098 u32 val;
2099
2100 /* Set extended packet length bit */
2101 bnx2_write_phy(bp, 0x18, 0x7);
2102 bnx2_read_phy(bp, 0x18, &val);
2103 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2104
2105 bnx2_write_phy(bp, 0x1c, 0x6c00);
2106 bnx2_read_phy(bp, 0x1c, &val);
2107 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2108 }
2109 else {
2110 u32 val;
2111
2112 bnx2_write_phy(bp, 0x18, 0x7);
2113 bnx2_read_phy(bp, 0x18, &val);
2114 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2115
2116 bnx2_write_phy(bp, 0x1c, 0x6c00);
2117 bnx2_read_phy(bp, 0x1c, &val);
2118 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2119 }
2120
2121 return 0;
2122}
2123
2124static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002125bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002126{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002127 u32 val;
2128
Michael Chan9a120bc2008-05-16 22:17:45 -07002129 if (reset_phy)
2130 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002131
Michael Chan583c28e2008-01-21 19:51:35 -08002132 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002133 bnx2_write_phy(bp, 0x18, 0x0c00);
2134 bnx2_write_phy(bp, 0x17, 0x000a);
2135 bnx2_write_phy(bp, 0x15, 0x310b);
2136 bnx2_write_phy(bp, 0x17, 0x201f);
2137 bnx2_write_phy(bp, 0x15, 0x9506);
2138 bnx2_write_phy(bp, 0x17, 0x401f);
2139 bnx2_write_phy(bp, 0x15, 0x14e2);
2140 bnx2_write_phy(bp, 0x18, 0x0400);
2141 }
2142
Michael Chan583c28e2008-01-21 19:51:35 -08002143 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002144 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2145 MII_BNX2_DSP_EXPAND_REG | 0x8);
2146 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2147 val &= ~(1 << 8);
2148 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2149 }
2150
Michael Chanb6016b72005-05-26 13:03:09 -07002151 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002152 /* Set extended packet length bit */
2153 bnx2_write_phy(bp, 0x18, 0x7);
2154 bnx2_read_phy(bp, 0x18, &val);
2155 bnx2_write_phy(bp, 0x18, val | 0x4000);
2156
2157 bnx2_read_phy(bp, 0x10, &val);
2158 bnx2_write_phy(bp, 0x10, val | 0x1);
2159 }
2160 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002161 bnx2_write_phy(bp, 0x18, 0x7);
2162 bnx2_read_phy(bp, 0x18, &val);
2163 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2164
2165 bnx2_read_phy(bp, 0x10, &val);
2166 bnx2_write_phy(bp, 0x10, val & ~0x1);
2167 }
2168
Michael Chan5b0c76a2005-11-04 08:45:49 -08002169 /* ethernet@wirespeed */
2170 bnx2_write_phy(bp, 0x18, 0x7007);
2171 bnx2_read_phy(bp, 0x18, &val);
2172 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002173 return 0;
2174}
2175
2176
2177static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002178bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002179{
2180 u32 val;
2181 int rc = 0;
2182
Michael Chan583c28e2008-01-21 19:51:35 -08002183 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2184 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002185
Michael Chanca58c3a2007-05-03 13:22:52 -07002186 bp->mii_bmcr = MII_BMCR;
2187 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002188 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002189 bp->mii_adv = MII_ADVERTISE;
2190 bp->mii_lpa = MII_LPA;
2191
Michael Chanb6016b72005-05-26 13:03:09 -07002192 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2193
Michael Chan583c28e2008-01-21 19:51:35 -08002194 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002195 goto setup_phy;
2196
Michael Chanb6016b72005-05-26 13:03:09 -07002197 bnx2_read_phy(bp, MII_PHYSID1, &val);
2198 bp->phy_id = val << 16;
2199 bnx2_read_phy(bp, MII_PHYSID2, &val);
2200 bp->phy_id |= val & 0xffff;
2201
Michael Chan583c28e2008-01-21 19:51:35 -08002202 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002203 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002204 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002205 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002206 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002207 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002208 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002209 }
2210 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002211 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002212 }
2213
Michael Chan0d8a6572007-07-07 22:49:43 -07002214setup_phy:
2215 if (!rc)
2216 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002217
2218 return rc;
2219}
2220
2221static int
2222bnx2_set_mac_loopback(struct bnx2 *bp)
2223{
2224 u32 mac_mode;
2225
2226 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2227 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2228 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2229 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2230 bp->link_up = 1;
2231 return 0;
2232}
2233
Michael Chanbc5a0692006-01-23 16:13:22 -08002234static int bnx2_test_link(struct bnx2 *);
2235
2236static int
2237bnx2_set_phy_loopback(struct bnx2 *bp)
2238{
2239 u32 mac_mode;
2240 int rc, i;
2241
2242 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002243 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002244 BMCR_SPEED1000);
2245 spin_unlock_bh(&bp->phy_lock);
2246 if (rc)
2247 return rc;
2248
2249 for (i = 0; i < 10; i++) {
2250 if (bnx2_test_link(bp) == 0)
2251 break;
Michael Chan80be4432006-11-19 14:07:28 -08002252 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002253 }
2254
2255 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2256 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2257 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002258 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002259
2260 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2261 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2262 bp->link_up = 1;
2263 return 0;
2264}
2265
Michael Chanb6016b72005-05-26 13:03:09 -07002266static int
Michael Chana2f13892008-07-14 22:38:23 -07002267bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002268{
2269 int i;
2270 u32 val;
2271
Michael Chanb6016b72005-05-26 13:03:09 -07002272 bp->fw_wr_seq++;
2273 msg_data |= bp->fw_wr_seq;
2274
Michael Chan2726d6e2008-01-29 21:35:05 -08002275 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002276
Michael Chana2f13892008-07-14 22:38:23 -07002277 if (!ack)
2278 return 0;
2279
Michael Chanb6016b72005-05-26 13:03:09 -07002280 /* wait for an acknowledgement. */
Michael Chan40105c02008-11-12 16:02:45 -08002281 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
Michael Chanb090ae22006-01-23 16:07:10 -08002282 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002283
Michael Chan2726d6e2008-01-29 21:35:05 -08002284 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002285
2286 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2287 break;
2288 }
Michael Chanb090ae22006-01-23 16:07:10 -08002289 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2290 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002291
2292 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002293 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
2294 if (!silent)
2295 printk(KERN_ERR PFX "fw sync timeout, reset code = "
2296 "%x\n", msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002297
2298 msg_data &= ~BNX2_DRV_MSG_CODE;
2299 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2300
Michael Chan2726d6e2008-01-29 21:35:05 -08002301 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002302
Michael Chanb6016b72005-05-26 13:03:09 -07002303 return -EBUSY;
2304 }
2305
Michael Chanb090ae22006-01-23 16:07:10 -08002306 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2307 return -EIO;
2308
Michael Chanb6016b72005-05-26 13:03:09 -07002309 return 0;
2310}
2311
Michael Chan59b47d82006-11-19 14:10:45 -08002312static int
2313bnx2_init_5709_context(struct bnx2 *bp)
2314{
2315 int i, ret = 0;
2316 u32 val;
2317
2318 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2319 val |= (BCM_PAGE_BITS - 8) << 16;
2320 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002321 for (i = 0; i < 10; i++) {
2322 val = REG_RD(bp, BNX2_CTX_COMMAND);
2323 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2324 break;
2325 udelay(2);
2326 }
2327 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2328 return -EBUSY;
2329
Michael Chan59b47d82006-11-19 14:10:45 -08002330 for (i = 0; i < bp->ctx_pages; i++) {
2331 int j;
2332
Michael Chan352f7682008-05-02 16:57:26 -07002333 if (bp->ctx_blk[i])
2334 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2335 else
2336 return -ENOMEM;
2337
Michael Chan59b47d82006-11-19 14:10:45 -08002338 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2339 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2340 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2341 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2342 (u64) bp->ctx_blk_mapping[i] >> 32);
2343 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2344 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2345 for (j = 0; j < 10; j++) {
2346
2347 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2348 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2349 break;
2350 udelay(5);
2351 }
2352 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2353 ret = -EBUSY;
2354 break;
2355 }
2356 }
2357 return ret;
2358}
2359
Michael Chanb6016b72005-05-26 13:03:09 -07002360static void
2361bnx2_init_context(struct bnx2 *bp)
2362{
2363 u32 vcid;
2364
2365 vcid = 96;
2366 while (vcid) {
2367 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002368 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002369
2370 vcid--;
2371
2372 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2373 u32 new_vcid;
2374
2375 vcid_addr = GET_PCID_ADDR(vcid);
2376 if (vcid & 0x8) {
2377 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2378 }
2379 else {
2380 new_vcid = vcid;
2381 }
2382 pcid_addr = GET_PCID_ADDR(new_vcid);
2383 }
2384 else {
2385 vcid_addr = GET_CID_ADDR(vcid);
2386 pcid_addr = vcid_addr;
2387 }
2388
Michael Chan7947b202007-06-04 21:17:10 -07002389 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2390 vcid_addr += (i << PHY_CTX_SHIFT);
2391 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002392
Michael Chan5d5d0012007-12-12 11:17:43 -08002393 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002394 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2395
2396 /* Zero out the context. */
2397 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002398 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002399 }
Michael Chanb6016b72005-05-26 13:03:09 -07002400 }
2401}
2402
2403static int
2404bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2405{
2406 u16 *good_mbuf;
2407 u32 good_mbuf_cnt;
2408 u32 val;
2409
2410 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2411 if (good_mbuf == NULL) {
2412 printk(KERN_ERR PFX "Failed to allocate memory in "
2413 "bnx2_alloc_bad_rbuf\n");
2414 return -ENOMEM;
2415 }
2416
2417 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2418 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2419
2420 good_mbuf_cnt = 0;
2421
2422 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002423 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002424 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002425 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2426 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002427
Michael Chan2726d6e2008-01-29 21:35:05 -08002428 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002429
2430 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2431
2432 /* The addresses with Bit 9 set are bad memory blocks. */
2433 if (!(val & (1 << 9))) {
2434 good_mbuf[good_mbuf_cnt] = (u16) val;
2435 good_mbuf_cnt++;
2436 }
2437
Michael Chan2726d6e2008-01-29 21:35:05 -08002438 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002439 }
2440
2441 /* Free the good ones back to the mbuf pool thus discarding
2442 * all the bad ones. */
2443 while (good_mbuf_cnt) {
2444 good_mbuf_cnt--;
2445
2446 val = good_mbuf[good_mbuf_cnt];
2447 val = (val << 9) | val | 1;
2448
Michael Chan2726d6e2008-01-29 21:35:05 -08002449 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002450 }
2451 kfree(good_mbuf);
2452 return 0;
2453}
2454
2455static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002456bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002457{
2458 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002459
2460 val = (mac_addr[0] << 8) | mac_addr[1];
2461
Benjamin Li5fcaed02008-07-14 22:39:52 -07002462 REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002463
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002464 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002465 (mac_addr[4] << 8) | mac_addr[5];
2466
Benjamin Li5fcaed02008-07-14 22:39:52 -07002467 REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002468}
2469
2470static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002471bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002472{
2473 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002474 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002475 struct rx_bd *rxbd =
Michael Chanbb4f98a2008-06-19 16:38:19 -07002476 &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chan47bf4242007-12-12 11:19:12 -08002477 struct page *page = alloc_page(GFP_ATOMIC);
2478
2479 if (!page)
2480 return -ENOMEM;
2481 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2482 PCI_DMA_FROMDEVICE);
Benjamin Li3d16af82008-10-09 12:26:41 -07002483 if (pci_dma_mapping_error(bp->pdev, mapping)) {
2484 __free_page(page);
2485 return -EIO;
2486 }
2487
Michael Chan47bf4242007-12-12 11:19:12 -08002488 rx_pg->page = page;
2489 pci_unmap_addr_set(rx_pg, mapping, mapping);
2490 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2491 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2492 return 0;
2493}
2494
2495static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002496bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002497{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002498 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002499 struct page *page = rx_pg->page;
2500
2501 if (!page)
2502 return;
2503
2504 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping), PAGE_SIZE,
2505 PCI_DMA_FROMDEVICE);
2506
2507 __free_page(page);
2508 rx_pg->page = NULL;
2509}
2510
2511static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002512bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chanb6016b72005-05-26 13:03:09 -07002513{
2514 struct sk_buff *skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002515 struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002516 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002517 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002518 unsigned long align;
2519
Michael Chan932f3772006-08-15 01:39:36 -07002520 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
Michael Chanb6016b72005-05-26 13:03:09 -07002521 if (skb == NULL) {
2522 return -ENOMEM;
2523 }
2524
Michael Chan59b47d82006-11-19 14:10:45 -08002525 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2526 skb_reserve(skb, BNX2_RX_ALIGN - align);
Michael Chanb6016b72005-05-26 13:03:09 -07002527
Michael Chanb6016b72005-05-26 13:03:09 -07002528 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
2529 PCI_DMA_FROMDEVICE);
Benjamin Li3d16af82008-10-09 12:26:41 -07002530 if (pci_dma_mapping_error(bp->pdev, mapping)) {
2531 dev_kfree_skb(skb);
2532 return -EIO;
2533 }
Michael Chanb6016b72005-05-26 13:03:09 -07002534
2535 rx_buf->skb = skb;
2536 pci_unmap_addr_set(rx_buf, mapping, mapping);
2537
2538 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2539 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2540
Michael Chanbb4f98a2008-06-19 16:38:19 -07002541 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002542
2543 return 0;
2544}
2545
Michael Chanda3e4fb2007-05-03 13:24:23 -07002546static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002547bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002548{
Michael Chan43e80b82008-06-19 16:41:08 -07002549 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002550 u32 new_link_state, old_link_state;
2551 int is_set = 1;
2552
2553 new_link_state = sblk->status_attn_bits & event;
2554 old_link_state = sblk->status_attn_bits_ack & event;
2555 if (new_link_state != old_link_state) {
2556 if (new_link_state)
2557 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2558 else
2559 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2560 } else
2561 is_set = 0;
2562
2563 return is_set;
2564}
2565
Michael Chanb6016b72005-05-26 13:03:09 -07002566static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002567bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002568{
Michael Chan74ecc622008-05-02 16:56:16 -07002569 spin_lock(&bp->phy_lock);
2570
2571 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002572 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002573 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002574 bnx2_set_remote_link(bp);
2575
Michael Chan74ecc622008-05-02 16:56:16 -07002576 spin_unlock(&bp->phy_lock);
2577
Michael Chanb6016b72005-05-26 13:03:09 -07002578}
2579
Michael Chanead72702007-12-20 19:55:39 -08002580static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002581bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002582{
2583 u16 cons;
2584
Michael Chan43e80b82008-06-19 16:41:08 -07002585 /* Tell compiler that status block fields can change. */
2586 barrier();
2587 cons = *bnapi->hw_tx_cons_ptr;
Michael Chanead72702007-12-20 19:55:39 -08002588 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2589 cons++;
2590 return cons;
2591}
2592
Michael Chan57851d82007-12-20 20:01:44 -08002593static int
2594bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002595{
Michael Chan35e90102008-06-19 16:37:42 -07002596 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002597 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002598 int tx_pkt = 0, index;
2599 struct netdev_queue *txq;
2600
2601 index = (bnapi - bp->bnx2_napi);
2602 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002603
Michael Chan35efa7c2007-12-20 19:56:37 -08002604 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002605 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002606
2607 while (sw_cons != hw_cons) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002608 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002609 struct sk_buff *skb;
2610 int i, last;
2611
2612 sw_ring_cons = TX_RING_IDX(sw_cons);
2613
Michael Chan35e90102008-06-19 16:37:42 -07002614 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002615 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002616
Michael Chanb6016b72005-05-26 13:03:09 -07002617 /* partial BD completions possible with TSO packets */
Herbert Xu89114af2006-07-08 13:34:32 -07002618 if (skb_is_gso(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002619 u16 last_idx, last_ring_idx;
2620
2621 last_idx = sw_cons +
2622 skb_shinfo(skb)->nr_frags + 1;
2623 last_ring_idx = sw_ring_cons +
2624 skb_shinfo(skb)->nr_frags + 1;
2625 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2626 last_idx++;
2627 }
2628 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2629 break;
2630 }
2631 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002632
Benjamin Li3d16af82008-10-09 12:26:41 -07002633 skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002634
2635 tx_buf->skb = NULL;
2636 last = skb_shinfo(skb)->nr_frags;
2637
2638 for (i = 0; i < last; i++) {
2639 sw_cons = NEXT_TX_BD(sw_cons);
Michael Chanb6016b72005-05-26 13:03:09 -07002640 }
2641
2642 sw_cons = NEXT_TX_BD(sw_cons);
2643
Michael Chan745720e2006-06-29 12:37:41 -07002644 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002645 tx_pkt++;
2646 if (tx_pkt == budget)
2647 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002648
Michael Chan35efa7c2007-12-20 19:56:37 -08002649 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002650 }
2651
Michael Chan35e90102008-06-19 16:37:42 -07002652 txr->hw_tx_cons = hw_cons;
2653 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002654
Michael Chan2f8af122006-08-15 01:39:10 -07002655 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002656 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002657 * memory barrier, there is a small possibility that bnx2_start_xmit()
2658 * will miss it and cause the queue to be stopped forever.
2659 */
2660 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002661
Benjamin Li706bf242008-07-18 17:55:11 -07002662 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002663 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002664 __netif_tx_lock(txq, smp_processor_id());
2665 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002666 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002667 netif_tx_wake_queue(txq);
2668 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002669 }
Benjamin Li706bf242008-07-18 17:55:11 -07002670
Michael Chan57851d82007-12-20 20:01:44 -08002671 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002672}
2673
Michael Chan1db82f22007-12-12 11:19:35 -08002674static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002675bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002676 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002677{
2678 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2679 struct rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002680 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002681 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002682 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002683
Benjamin Li3d16af82008-10-09 12:26:41 -07002684 cons_rx_pg = &rxr->rx_pg_ring[cons];
2685
2686 /* The caller was unable to allocate a new page to replace the
2687 * last one in the frags array, so we need to recycle that page
2688 * and then free the skb.
2689 */
2690 if (skb) {
2691 struct page *page;
2692 struct skb_shared_info *shinfo;
2693
2694 shinfo = skb_shinfo(skb);
2695 shinfo->nr_frags--;
2696 page = shinfo->frags[shinfo->nr_frags].page;
2697 shinfo->frags[shinfo->nr_frags].page = NULL;
2698
2699 cons_rx_pg->page = page;
2700 dev_kfree_skb(skb);
2701 }
2702
2703 hw_prod = rxr->rx_pg_prod;
2704
Michael Chan1db82f22007-12-12 11:19:35 -08002705 for (i = 0; i < count; i++) {
2706 prod = RX_PG_RING_IDX(hw_prod);
2707
Michael Chanbb4f98a2008-06-19 16:38:19 -07002708 prod_rx_pg = &rxr->rx_pg_ring[prod];
2709 cons_rx_pg = &rxr->rx_pg_ring[cons];
2710 cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2711 prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002712
Michael Chan1db82f22007-12-12 11:19:35 -08002713 if (prod != cons) {
2714 prod_rx_pg->page = cons_rx_pg->page;
2715 cons_rx_pg->page = NULL;
2716 pci_unmap_addr_set(prod_rx_pg, mapping,
2717 pci_unmap_addr(cons_rx_pg, mapping));
2718
2719 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2720 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2721
2722 }
2723 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2724 hw_prod = NEXT_RX_BD(hw_prod);
2725 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002726 rxr->rx_pg_prod = hw_prod;
2727 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002728}
2729
Michael Chanb6016b72005-05-26 13:03:09 -07002730static inline void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002731bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2732 struct sk_buff *skb, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002733{
Michael Chan236b6392006-03-20 17:49:02 -08002734 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2735 struct rx_bd *cons_bd, *prod_bd;
2736
Michael Chanbb4f98a2008-06-19 16:38:19 -07002737 cons_rx_buf = &rxr->rx_buf_ring[cons];
2738 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002739
2740 pci_dma_sync_single_for_device(bp->pdev,
2741 pci_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002742 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002743
Michael Chanbb4f98a2008-06-19 16:38:19 -07002744 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002745
2746 prod_rx_buf->skb = skb;
2747
2748 if (cons == prod)
2749 return;
2750
Michael Chanb6016b72005-05-26 13:03:09 -07002751 pci_unmap_addr_set(prod_rx_buf, mapping,
2752 pci_unmap_addr(cons_rx_buf, mapping));
2753
Michael Chanbb4f98a2008-06-19 16:38:19 -07002754 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2755 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002756 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2757 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002758}
2759
Michael Chan85833c62007-12-12 11:17:01 -08002760static int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002761bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, struct sk_buff *skb,
Michael Chana1f60192007-12-20 19:57:19 -08002762 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2763 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002764{
2765 int err;
2766 u16 prod = ring_idx & 0xffff;
2767
Michael Chanbb4f98a2008-06-19 16:38:19 -07002768 err = bnx2_alloc_rx_skb(bp, rxr, prod);
Michael Chan85833c62007-12-12 11:17:01 -08002769 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002770 bnx2_reuse_rx_skb(bp, rxr, skb, (u16) (ring_idx >> 16), prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002771 if (hdr_len) {
2772 unsigned int raw_len = len + 4;
2773 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
2774
Michael Chanbb4f98a2008-06-19 16:38:19 -07002775 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08002776 }
Michael Chan85833c62007-12-12 11:17:01 -08002777 return err;
2778 }
2779
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002780 skb_reserve(skb, BNX2_RX_OFFSET);
Michael Chan85833c62007-12-12 11:17:01 -08002781 pci_unmap_single(bp->pdev, dma_addr, bp->rx_buf_use_size,
2782 PCI_DMA_FROMDEVICE);
2783
Michael Chan1db82f22007-12-12 11:19:35 -08002784 if (hdr_len == 0) {
2785 skb_put(skb, len);
2786 return 0;
2787 } else {
2788 unsigned int i, frag_len, frag_size, pages;
2789 struct sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002790 u16 pg_cons = rxr->rx_pg_cons;
2791 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08002792
2793 frag_size = len + 4 - hdr_len;
2794 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
2795 skb_put(skb, hdr_len);
2796
2797 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002798 dma_addr_t mapping_old;
2799
Michael Chan1db82f22007-12-12 11:19:35 -08002800 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
2801 if (unlikely(frag_len <= 4)) {
2802 unsigned int tail = 4 - frag_len;
2803
Michael Chanbb4f98a2008-06-19 16:38:19 -07002804 rxr->rx_pg_cons = pg_cons;
2805 rxr->rx_pg_prod = pg_prod;
2806 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08002807 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002808 skb->len -= tail;
2809 if (i == 0) {
2810 skb->tail -= tail;
2811 } else {
2812 skb_frag_t *frag =
2813 &skb_shinfo(skb)->frags[i - 1];
2814 frag->size -= tail;
2815 skb->data_len -= tail;
2816 skb->truesize -= tail;
2817 }
2818 return 0;
2819 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002820 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08002821
Benjamin Li3d16af82008-10-09 12:26:41 -07002822 /* Don't unmap yet. If we're unable to allocate a new
2823 * page, we need to recycle the page and the DMA addr.
2824 */
2825 mapping_old = pci_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08002826 if (i == pages - 1)
2827 frag_len -= 4;
2828
2829 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
2830 rx_pg->page = NULL;
2831
Michael Chanbb4f98a2008-06-19 16:38:19 -07002832 err = bnx2_alloc_rx_page(bp, rxr,
2833 RX_PG_RING_IDX(pg_prod));
Michael Chan1db82f22007-12-12 11:19:35 -08002834 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002835 rxr->rx_pg_cons = pg_cons;
2836 rxr->rx_pg_prod = pg_prod;
2837 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08002838 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002839 return err;
2840 }
2841
Benjamin Li3d16af82008-10-09 12:26:41 -07002842 pci_unmap_page(bp->pdev, mapping_old,
2843 PAGE_SIZE, PCI_DMA_FROMDEVICE);
2844
Michael Chan1db82f22007-12-12 11:19:35 -08002845 frag_size -= frag_len;
2846 skb->data_len += frag_len;
2847 skb->truesize += frag_len;
2848 skb->len += frag_len;
2849
2850 pg_prod = NEXT_RX_BD(pg_prod);
2851 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
2852 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002853 rxr->rx_pg_prod = pg_prod;
2854 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002855 }
Michael Chan85833c62007-12-12 11:17:01 -08002856 return 0;
2857}
2858
Michael Chanc09c2622007-12-10 17:18:37 -08002859static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002860bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08002861{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002862 u16 cons;
2863
Michael Chan43e80b82008-06-19 16:41:08 -07002864 /* Tell compiler that status block fields can change. */
2865 barrier();
2866 cons = *bnapi->hw_rx_cons_ptr;
Michael Chanc09c2622007-12-10 17:18:37 -08002867 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
2868 cons++;
2869 return cons;
2870}
2871
Michael Chanb6016b72005-05-26 13:03:09 -07002872static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002873bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002874{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002875 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002876 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
2877 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08002878 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002879
Michael Chan35efa7c2007-12-20 19:56:37 -08002880 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07002881 sw_cons = rxr->rx_cons;
2882 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07002883
2884 /* Memory barrier necessary as speculative reads of the rx
2885 * buffer can be ahead of the index in the status block
2886 */
2887 rmb();
2888 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08002889 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08002890 u32 status;
Michael Chanb6016b72005-05-26 13:03:09 -07002891 struct sw_bd *rx_buf;
2892 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08002893 dma_addr_t dma_addr;
Michael Chanf22828e2008-08-14 15:30:14 -07002894 u16 vtag = 0;
2895 int hw_vlan __maybe_unused = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002896
2897 sw_ring_cons = RX_RING_IDX(sw_cons);
2898 sw_ring_prod = RX_RING_IDX(sw_prod);
2899
Michael Chanbb4f98a2008-06-19 16:38:19 -07002900 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002901 skb = rx_buf->skb;
Michael Chan236b6392006-03-20 17:49:02 -08002902
2903 rx_buf->skb = NULL;
2904
2905 dma_addr = pci_unmap_addr(rx_buf, mapping);
2906
2907 pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07002908 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
2909 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002910
2911 rx_hdr = (struct l2_fhdr *) skb->data;
Michael Chan1db82f22007-12-12 11:19:35 -08002912 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chanb6016b72005-05-26 13:03:09 -07002913
Michael Chanade2bfe2006-01-23 16:09:51 -08002914 if ((status = rx_hdr->l2_fhdr_status) &
Michael Chanb6016b72005-05-26 13:03:09 -07002915 (L2_FHDR_ERRORS_BAD_CRC |
2916 L2_FHDR_ERRORS_PHY_DECODE |
2917 L2_FHDR_ERRORS_ALIGNMENT |
2918 L2_FHDR_ERRORS_TOO_SHORT |
2919 L2_FHDR_ERRORS_GIANT_FRAME)) {
2920
Michael Chanbb4f98a2008-06-19 16:38:19 -07002921 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chana1f60192007-12-20 19:57:19 -08002922 sw_ring_prod);
Michael Chan85833c62007-12-12 11:17:01 -08002923 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002924 }
Michael Chan1db82f22007-12-12 11:19:35 -08002925 hdr_len = 0;
2926 if (status & L2_FHDR_STATUS_SPLIT) {
2927 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
2928 pg_ring_used = 1;
2929 } else if (len > bp->rx_jumbo_thresh) {
2930 hdr_len = bp->rx_jumbo_thresh;
2931 pg_ring_used = 1;
2932 }
2933
2934 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07002935
Michael Chan5d5d0012007-12-12 11:17:43 -08002936 if (len <= bp->rx_copy_thresh) {
Michael Chanb6016b72005-05-26 13:03:09 -07002937 struct sk_buff *new_skb;
2938
Michael Chanf22828e2008-08-14 15:30:14 -07002939 new_skb = netdev_alloc_skb(bp->dev, len + 6);
Michael Chan85833c62007-12-12 11:17:01 -08002940 if (new_skb == NULL) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002941 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08002942 sw_ring_prod);
2943 goto next_rx;
2944 }
Michael Chanb6016b72005-05-26 13:03:09 -07002945
2946 /* aligned copy */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002947 skb_copy_from_linear_data_offset(skb,
Michael Chanf22828e2008-08-14 15:30:14 -07002948 BNX2_RX_OFFSET - 6,
2949 new_skb->data, len + 6);
2950 skb_reserve(new_skb, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07002951 skb_put(new_skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07002952
Michael Chanbb4f98a2008-06-19 16:38:19 -07002953 bnx2_reuse_rx_skb(bp, rxr, skb,
Michael Chanb6016b72005-05-26 13:03:09 -07002954 sw_ring_cons, sw_ring_prod);
2955
2956 skb = new_skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002957 } else if (unlikely(bnx2_rx_skb(bp, rxr, skb, len, hdr_len,
Michael Chana1f60192007-12-20 19:57:19 -08002958 dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
Michael Chanb6016b72005-05-26 13:03:09 -07002959 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002960
Michael Chanf22828e2008-08-14 15:30:14 -07002961 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
2962 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) {
2963 vtag = rx_hdr->l2_fhdr_vlan_tag;
2964#ifdef BCM_VLAN
2965 if (bp->vlgrp)
2966 hw_vlan = 1;
2967 else
2968#endif
2969 {
2970 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
2971 __skb_push(skb, 4);
2972
2973 memmove(ve, skb->data + 4, ETH_ALEN * 2);
2974 ve->h_vlan_proto = htons(ETH_P_8021Q);
2975 ve->h_vlan_TCI = htons(vtag);
2976 len += 4;
2977 }
2978 }
2979
Michael Chanb6016b72005-05-26 13:03:09 -07002980 skb->protocol = eth_type_trans(skb, bp->dev);
2981
2982 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07002983 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002984
Michael Chan745720e2006-06-29 12:37:41 -07002985 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07002986 goto next_rx;
2987
2988 }
2989
Michael Chanb6016b72005-05-26 13:03:09 -07002990 skb->ip_summed = CHECKSUM_NONE;
2991 if (bp->rx_csum &&
2992 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
2993 L2_FHDR_STATUS_UDP_DATAGRAM))) {
2994
Michael Chanade2bfe2006-01-23 16:09:51 -08002995 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
2996 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07002997 skb->ip_summed = CHECKSUM_UNNECESSARY;
2998 }
2999
3000#ifdef BCM_VLAN
Michael Chanf22828e2008-08-14 15:30:14 -07003001 if (hw_vlan)
3002 vlan_hwaccel_receive_skb(skb, bp->vlgrp, vtag);
Michael Chanb6016b72005-05-26 13:03:09 -07003003 else
3004#endif
3005 netif_receive_skb(skb);
3006
Michael Chanb6016b72005-05-26 13:03:09 -07003007 rx_pkt++;
3008
3009next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07003010 sw_cons = NEXT_RX_BD(sw_cons);
3011 sw_prod = NEXT_RX_BD(sw_prod);
3012
3013 if ((rx_pkt == budget))
3014 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003015
3016 /* Refresh hw_cons to see if there is new work */
3017 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003018 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003019 rmb();
3020 }
Michael Chanb6016b72005-05-26 13:03:09 -07003021 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003022 rxr->rx_cons = sw_cons;
3023 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003024
Michael Chan1db82f22007-12-12 11:19:35 -08003025 if (pg_ring_used)
Michael Chanbb4f98a2008-06-19 16:38:19 -07003026 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003027
Michael Chanbb4f98a2008-06-19 16:38:19 -07003028 REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003029
Michael Chanbb4f98a2008-06-19 16:38:19 -07003030 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003031
3032 mmiowb();
3033
3034 return rx_pkt;
3035
3036}
3037
3038/* MSI ISR - The only difference between this and the INTx ISR
3039 * is that the MSI interrupt is always serviced.
3040 */
3041static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003042bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003043{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003044 struct bnx2_napi *bnapi = dev_instance;
3045 struct bnx2 *bp = bnapi->bp;
3046 struct net_device *dev = bp->dev;
Michael Chanb6016b72005-05-26 13:03:09 -07003047
Michael Chan43e80b82008-06-19 16:41:08 -07003048 prefetch(bnapi->status_blk.msi);
Michael Chanb6016b72005-05-26 13:03:09 -07003049 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3050 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3051 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3052
3053 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003054 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3055 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003056
Michael Chan35efa7c2007-12-20 19:56:37 -08003057 netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003058
Michael Chan73eef4c2005-08-25 15:39:15 -07003059 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003060}
3061
3062static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003063bnx2_msi_1shot(int irq, void *dev_instance)
3064{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003065 struct bnx2_napi *bnapi = dev_instance;
3066 struct bnx2 *bp = bnapi->bp;
3067 struct net_device *dev = bp->dev;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003068
Michael Chan43e80b82008-06-19 16:41:08 -07003069 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003070
3071 /* Return here if interrupt is disabled. */
3072 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3073 return IRQ_HANDLED;
3074
Michael Chan35efa7c2007-12-20 19:56:37 -08003075 netif_rx_schedule(dev, &bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003076
3077 return IRQ_HANDLED;
3078}
3079
3080static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003081bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003082{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003083 struct bnx2_napi *bnapi = dev_instance;
3084 struct bnx2 *bp = bnapi->bp;
3085 struct net_device *dev = bp->dev;
Michael Chan43e80b82008-06-19 16:41:08 -07003086 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003087
3088 /* When using INTx, it is possible for the interrupt to arrive
3089 * at the CPU before the status block posted prior to the
3090 * interrupt. Reading a register will flush the status block.
3091 * When using MSI, the MSI message will always complete after
3092 * the status block write.
3093 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003094 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003095 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
3096 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003097 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003098
3099 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3100 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3101 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3102
Michael Chanb8a7ce72007-07-07 22:51:03 -07003103 /* Read back to deassert IRQ immediately to avoid too many
3104 * spurious interrupts.
3105 */
3106 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
3107
Michael Chanb6016b72005-05-26 13:03:09 -07003108 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003109 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3110 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003111
Michael Chan35efa7c2007-12-20 19:56:37 -08003112 if (netif_rx_schedule_prep(dev, &bnapi->napi)) {
3113 bnapi->last_status_idx = sblk->status_idx;
3114 __netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003115 }
Michael Chanb6016b72005-05-26 13:03:09 -07003116
Michael Chan73eef4c2005-08-25 15:39:15 -07003117 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003118}
3119
Michael Chan43e80b82008-06-19 16:41:08 -07003120static inline int
3121bnx2_has_fast_work(struct bnx2_napi *bnapi)
3122{
3123 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3124 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3125
3126 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3127 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3128 return 1;
3129 return 0;
3130}
3131
Michael Chan0d8a6572007-07-07 22:49:43 -07003132#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3133 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003134
Michael Chanf4e418f2005-11-04 08:53:48 -08003135static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003136bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003137{
Michael Chan43e80b82008-06-19 16:41:08 -07003138 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003139
Michael Chan43e80b82008-06-19 16:41:08 -07003140 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003141 return 1;
3142
Michael Chanda3e4fb2007-05-03 13:24:23 -07003143 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3144 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003145 return 1;
3146
3147 return 0;
3148}
3149
Michael Chanefba0182008-12-03 00:36:15 -08003150static void
3151bnx2_chk_missed_msi(struct bnx2 *bp)
3152{
3153 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3154 u32 msi_ctrl;
3155
3156 if (bnx2_has_work(bnapi)) {
3157 msi_ctrl = REG_RD(bp, BNX2_PCICFG_MSI_CONTROL);
3158 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3159 return;
3160
3161 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
3162 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3163 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3164 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
3165 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3166 }
3167 }
3168
3169 bp->idle_chk_status_idx = bnapi->last_status_idx;
3170}
3171
Michael Chan43e80b82008-06-19 16:41:08 -07003172static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003173{
Michael Chan43e80b82008-06-19 16:41:08 -07003174 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003175 u32 status_attn_bits = sblk->status_attn_bits;
3176 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003177
Michael Chanda3e4fb2007-05-03 13:24:23 -07003178 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3179 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003180
Michael Chan35efa7c2007-12-20 19:56:37 -08003181 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003182
3183 /* This is needed to take care of transient status
3184 * during link changes.
3185 */
3186 REG_WR(bp, BNX2_HC_COMMAND,
3187 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3188 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003189 }
Michael Chan43e80b82008-06-19 16:41:08 -07003190}
3191
3192static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3193 int work_done, int budget)
3194{
3195 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3196 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003197
Michael Chan35e90102008-06-19 16:37:42 -07003198 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003199 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003200
Michael Chanbb4f98a2008-06-19 16:38:19 -07003201 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003202 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003203
David S. Miller6f535762007-10-11 18:08:29 -07003204 return work_done;
3205}
Michael Chanf4e418f2005-11-04 08:53:48 -08003206
Michael Chanf0ea2e62008-06-19 16:41:57 -07003207static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3208{
3209 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3210 struct bnx2 *bp = bnapi->bp;
3211 int work_done = 0;
3212 struct status_block_msix *sblk = bnapi->status_blk.msix;
3213
3214 while (1) {
3215 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3216 if (unlikely(work_done >= budget))
3217 break;
3218
3219 bnapi->last_status_idx = sblk->status_idx;
3220 /* status idx must be read before checking for more work. */
3221 rmb();
3222 if (likely(!bnx2_has_fast_work(bnapi))) {
3223
3224 netif_rx_complete(bp->dev, napi);
3225 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3226 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3227 bnapi->last_status_idx);
3228 break;
3229 }
3230 }
3231 return work_done;
3232}
3233
David S. Miller6f535762007-10-11 18:08:29 -07003234static int bnx2_poll(struct napi_struct *napi, int budget)
3235{
Michael Chan35efa7c2007-12-20 19:56:37 -08003236 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3237 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003238 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003239 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003240
3241 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003242 bnx2_poll_link(bp, bnapi);
3243
Michael Chan35efa7c2007-12-20 19:56:37 -08003244 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003245
Michael Chan35efa7c2007-12-20 19:56:37 -08003246 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003247 * much work has been processed, so we must read it before
3248 * checking for more work.
3249 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003250 bnapi->last_status_idx = sblk->status_idx;
Michael Chanefba0182008-12-03 00:36:15 -08003251
3252 if (unlikely(work_done >= budget))
3253 break;
3254
Michael Chan6dee6422007-10-12 01:40:38 -07003255 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003256 if (likely(!bnx2_has_work(bnapi))) {
David S. Miller6f535762007-10-11 18:08:29 -07003257 netif_rx_complete(bp->dev, napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003258 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003259 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3260 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003261 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003262 break;
David S. Miller6f535762007-10-11 18:08:29 -07003263 }
3264 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3265 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3266 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003267 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003268
Michael Chan1269a8a2006-01-23 16:11:03 -08003269 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3270 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003271 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003272 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003273 }
Michael Chanb6016b72005-05-26 13:03:09 -07003274 }
3275
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003276 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003277}
3278
Herbert Xu932ff272006-06-09 12:20:56 -07003279/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003280 * from set_multicast.
3281 */
3282static void
3283bnx2_set_rx_mode(struct net_device *dev)
3284{
Michael Chan972ec0d2006-01-23 16:12:43 -08003285 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003286 u32 rx_mode, sort_mode;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003287 struct dev_addr_list *uc_ptr;
Michael Chanb6016b72005-05-26 13:03:09 -07003288 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003289
Michael Chan9f52b562008-10-09 12:21:46 -07003290 if (!netif_running(dev))
3291 return;
3292
Michael Chanc770a652005-08-25 15:38:39 -07003293 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003294
3295 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3296 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3297 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
3298#ifdef BCM_VLAN
Michael Chan7c6337a2008-08-14 15:29:09 -07003299 if (!bp->vlgrp && (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003300 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003301#else
Michael Chan7c6337a2008-08-14 15:29:09 -07003302 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
Michael Chane29054f2006-01-23 16:06:06 -08003303 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003304#endif
3305 if (dev->flags & IFF_PROMISC) {
3306 /* Promiscuous mode. */
3307 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003308 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3309 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003310 }
3311 else if (dev->flags & IFF_ALLMULTI) {
3312 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3313 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3314 0xffffffff);
3315 }
3316 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3317 }
3318 else {
3319 /* Accept one or more multicast(s). */
3320 struct dev_mc_list *mclist;
3321 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3322 u32 regidx;
3323 u32 bit;
3324 u32 crc;
3325
3326 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3327
3328 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
3329 i++, mclist = mclist->next) {
3330
3331 crc = ether_crc_le(ETH_ALEN, mclist->dmi_addr);
3332 bit = crc & 0xff;
3333 regidx = (bit & 0xe0) >> 5;
3334 bit &= 0x1f;
3335 mc_filter[regidx] |= (1 << bit);
3336 }
3337
3338 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3339 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3340 mc_filter[i]);
3341 }
3342
3343 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3344 }
3345
Benjamin Li5fcaed02008-07-14 22:39:52 -07003346 uc_ptr = NULL;
3347 if (dev->uc_count > BNX2_MAX_UNICAST_ADDRESSES) {
3348 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3349 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3350 BNX2_RPM_SORT_USER0_PROM_VLAN;
3351 } else if (!(dev->flags & IFF_PROMISC)) {
3352 uc_ptr = dev->uc_list;
3353
3354 /* Add all entries into to the match filter list */
3355 for (i = 0; i < dev->uc_count; i++) {
3356 bnx2_set_mac_addr(bp, uc_ptr->da_addr,
3357 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3358 sort_mode |= (1 <<
3359 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
3360 uc_ptr = uc_ptr->next;
3361 }
3362
3363 }
3364
Michael Chanb6016b72005-05-26 13:03:09 -07003365 if (rx_mode != bp->rx_mode) {
3366 bp->rx_mode = rx_mode;
3367 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3368 }
3369
3370 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3371 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3372 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3373
Michael Chanc770a652005-08-25 15:38:39 -07003374 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003375}
3376
3377static void
Al Virob491edd2007-12-22 19:44:51 +00003378load_rv2p_fw(struct bnx2 *bp, __le32 *rv2p_code, u32 rv2p_code_len,
Michael Chanb6016b72005-05-26 13:03:09 -07003379 u32 rv2p_proc)
3380{
3381 int i;
3382 u32 val;
3383
Michael Chand25be1d2008-05-02 16:57:59 -07003384 if (rv2p_proc == RV2P_PROC2 && CHIP_NUM(bp) == CHIP_NUM_5709) {
3385 val = le32_to_cpu(rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC]);
3386 val &= ~XI_RV2P_PROC2_BD_PAGE_SIZE_MSK;
3387 val |= XI_RV2P_PROC2_BD_PAGE_SIZE;
3388 rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC] = cpu_to_le32(val);
3389 }
Michael Chanb6016b72005-05-26 13:03:09 -07003390
3391 for (i = 0; i < rv2p_code_len; i += 8) {
Al Virob491edd2007-12-22 19:44:51 +00003392 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003393 rv2p_code++;
Al Virob491edd2007-12-22 19:44:51 +00003394 REG_WR(bp, BNX2_RV2P_INSTR_LOW, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003395 rv2p_code++;
3396
3397 if (rv2p_proc == RV2P_PROC1) {
3398 val = (i / 8) | BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3399 REG_WR(bp, BNX2_RV2P_PROC1_ADDR_CMD, val);
3400 }
3401 else {
3402 val = (i / 8) | BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3403 REG_WR(bp, BNX2_RV2P_PROC2_ADDR_CMD, val);
3404 }
3405 }
3406
3407 /* Reset the processor, un-stall is done later. */
3408 if (rv2p_proc == RV2P_PROC1) {
3409 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3410 }
3411 else {
3412 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3413 }
3414}
3415
Michael Chanaf3ee512006-11-19 14:09:25 -08003416static int
Benjamin Li10343cc2008-05-16 22:20:27 -07003417load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg, struct fw_info *fw)
Michael Chanb6016b72005-05-26 13:03:09 -07003418{
3419 u32 offset;
3420 u32 val;
Michael Chanaf3ee512006-11-19 14:09:25 -08003421 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003422
3423 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003424 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003425 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003426 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3427 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003428
3429 /* Load the Text area. */
3430 offset = cpu_reg->spad_base + (fw->text_addr - cpu_reg->mips_view_base);
Michael Chanaf3ee512006-11-19 14:09:25 -08003431 if (fw->gz_text) {
Michael Chanb6016b72005-05-26 13:03:09 -07003432 int j;
3433
Michael Chanea1f8d52007-10-02 16:27:35 -07003434 rc = zlib_inflate_blob(fw->text, FW_BUF_SIZE, fw->gz_text,
3435 fw->gz_text_len);
3436 if (rc < 0)
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003437 return rc;
Michael Chanea1f8d52007-10-02 16:27:35 -07003438
Michael Chanb6016b72005-05-26 13:03:09 -07003439 for (j = 0; j < (fw->text_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003440 bnx2_reg_wr_ind(bp, offset, le32_to_cpu(fw->text[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003441 }
3442 }
3443
3444 /* Load the Data area. */
3445 offset = cpu_reg->spad_base + (fw->data_addr - cpu_reg->mips_view_base);
3446 if (fw->data) {
3447 int j;
3448
3449 for (j = 0; j < (fw->data_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003450 bnx2_reg_wr_ind(bp, offset, fw->data[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003451 }
3452 }
3453
3454 /* Load the SBSS area. */
3455 offset = cpu_reg->spad_base + (fw->sbss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003456 if (fw->sbss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003457 int j;
3458
3459 for (j = 0; j < (fw->sbss_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003460 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003461 }
3462 }
3463
3464 /* Load the BSS area. */
3465 offset = cpu_reg->spad_base + (fw->bss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003466 if (fw->bss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003467 int j;
3468
3469 for (j = 0; j < (fw->bss_len/4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003470 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003471 }
3472 }
3473
3474 /* Load the Read-Only area. */
3475 offset = cpu_reg->spad_base +
3476 (fw->rodata_addr - cpu_reg->mips_view_base);
3477 if (fw->rodata) {
3478 int j;
3479
3480 for (j = 0; j < (fw->rodata_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003481 bnx2_reg_wr_ind(bp, offset, fw->rodata[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003482 }
3483 }
3484
3485 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003486 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
3487 bnx2_reg_wr_ind(bp, cpu_reg->pc, fw->start_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003488
3489 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003490 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003491 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003492 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3493 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003494
3495 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003496}
3497
Michael Chanfba9fe92006-06-12 22:21:25 -07003498static int
Michael Chanb6016b72005-05-26 13:03:09 -07003499bnx2_init_cpus(struct bnx2 *bp)
3500{
Michael Chanaf3ee512006-11-19 14:09:25 -08003501 struct fw_info *fw;
Michael Chan110d0ef2007-12-12 11:18:34 -08003502 int rc, rv2p_len;
3503 void *text, *rv2p;
Michael Chanb6016b72005-05-26 13:03:09 -07003504
3505 /* Initialize the RV2P processor. */
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003506 text = vmalloc(FW_BUF_SIZE);
3507 if (!text)
3508 return -ENOMEM;
Michael Chan110d0ef2007-12-12 11:18:34 -08003509 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3510 rv2p = bnx2_xi_rv2p_proc1;
3511 rv2p_len = sizeof(bnx2_xi_rv2p_proc1);
3512 } else {
3513 rv2p = bnx2_rv2p_proc1;
3514 rv2p_len = sizeof(bnx2_rv2p_proc1);
3515 }
3516 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003517 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003518 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003519
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003520 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC1);
Michael Chanfba9fe92006-06-12 22:21:25 -07003521
Michael Chan110d0ef2007-12-12 11:18:34 -08003522 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3523 rv2p = bnx2_xi_rv2p_proc2;
3524 rv2p_len = sizeof(bnx2_xi_rv2p_proc2);
3525 } else {
3526 rv2p = bnx2_rv2p_proc2;
3527 rv2p_len = sizeof(bnx2_rv2p_proc2);
3528 }
3529 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003530 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003531 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003532
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003533 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC2);
Michael Chanb6016b72005-05-26 13:03:09 -07003534
3535 /* Initialize the RX Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003536 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3537 fw = &bnx2_rxp_fw_09;
3538 else
3539 fw = &bnx2_rxp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003540
Michael Chanea1f8d52007-10-02 16:27:35 -07003541 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003542 rc = load_cpu_fw(bp, &cpu_reg_rxp, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003543 if (rc)
3544 goto init_cpu_err;
3545
Michael Chanb6016b72005-05-26 13:03:09 -07003546 /* Initialize the TX Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003547 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3548 fw = &bnx2_txp_fw_09;
3549 else
3550 fw = &bnx2_txp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003551
Michael Chanea1f8d52007-10-02 16:27:35 -07003552 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003553 rc = load_cpu_fw(bp, &cpu_reg_txp, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003554 if (rc)
3555 goto init_cpu_err;
3556
Michael Chanb6016b72005-05-26 13:03:09 -07003557 /* Initialize the TX Patch-up Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003558 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3559 fw = &bnx2_tpat_fw_09;
3560 else
3561 fw = &bnx2_tpat_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003562
Michael Chanea1f8d52007-10-02 16:27:35 -07003563 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003564 rc = load_cpu_fw(bp, &cpu_reg_tpat, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003565 if (rc)
3566 goto init_cpu_err;
3567
Michael Chanb6016b72005-05-26 13:03:09 -07003568 /* Initialize the Completion Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003569 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3570 fw = &bnx2_com_fw_09;
3571 else
3572 fw = &bnx2_com_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003573
Michael Chanea1f8d52007-10-02 16:27:35 -07003574 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003575 rc = load_cpu_fw(bp, &cpu_reg_com, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003576 if (rc)
3577 goto init_cpu_err;
3578
Michael Chand43584c2006-11-19 14:14:35 -08003579 /* Initialize the Command Processor. */
Michael Chan110d0ef2007-12-12 11:18:34 -08003580 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chand43584c2006-11-19 14:14:35 -08003581 fw = &bnx2_cp_fw_09;
Michael Chan110d0ef2007-12-12 11:18:34 -08003582 else
3583 fw = &bnx2_cp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003584
Michael Chan110d0ef2007-12-12 11:18:34 -08003585 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003586 rc = load_cpu_fw(bp, &cpu_reg_cp, fw);
Michael Chan110d0ef2007-12-12 11:18:34 -08003587
Michael Chanfba9fe92006-06-12 22:21:25 -07003588init_cpu_err:
Michael Chanea1f8d52007-10-02 16:27:35 -07003589 vfree(text);
Michael Chanfba9fe92006-06-12 22:21:25 -07003590 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003591}
3592
3593static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003594bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003595{
3596 u16 pmcsr;
3597
3598 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3599
3600 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003601 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003602 u32 val;
3603
3604 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3605 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3606 PCI_PM_CTRL_PME_STATUS);
3607
3608 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3609 /* delay required during transition out of D3hot */
3610 msleep(20);
3611
3612 val = REG_RD(bp, BNX2_EMAC_MODE);
3613 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3614 val &= ~BNX2_EMAC_MODE_MPKT;
3615 REG_WR(bp, BNX2_EMAC_MODE, val);
3616
3617 val = REG_RD(bp, BNX2_RPM_CONFIG);
3618 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3619 REG_WR(bp, BNX2_RPM_CONFIG, val);
3620 break;
3621 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003622 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003623 int i;
3624 u32 val, wol_msg;
3625
3626 if (bp->wol) {
3627 u32 advertising;
3628 u8 autoneg;
3629
3630 autoneg = bp->autoneg;
3631 advertising = bp->advertising;
3632
Michael Chan239cd342007-10-17 19:26:15 -07003633 if (bp->phy_port == PORT_TP) {
3634 bp->autoneg = AUTONEG_SPEED;
3635 bp->advertising = ADVERTISED_10baseT_Half |
3636 ADVERTISED_10baseT_Full |
3637 ADVERTISED_100baseT_Half |
3638 ADVERTISED_100baseT_Full |
3639 ADVERTISED_Autoneg;
3640 }
Michael Chanb6016b72005-05-26 13:03:09 -07003641
Michael Chan239cd342007-10-17 19:26:15 -07003642 spin_lock_bh(&bp->phy_lock);
3643 bnx2_setup_phy(bp, bp->phy_port);
3644 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003645
3646 bp->autoneg = autoneg;
3647 bp->advertising = advertising;
3648
Benjamin Li5fcaed02008-07-14 22:39:52 -07003649 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003650
3651 val = REG_RD(bp, BNX2_EMAC_MODE);
3652
3653 /* Enable port mode. */
3654 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003655 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003656 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003657 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003658 if (bp->phy_port == PORT_TP)
3659 val |= BNX2_EMAC_MODE_PORT_MII;
3660 else {
3661 val |= BNX2_EMAC_MODE_PORT_GMII;
3662 if (bp->line_speed == SPEED_2500)
3663 val |= BNX2_EMAC_MODE_25G_MODE;
3664 }
Michael Chanb6016b72005-05-26 13:03:09 -07003665
3666 REG_WR(bp, BNX2_EMAC_MODE, val);
3667
3668 /* receive all multicast */
3669 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3670 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3671 0xffffffff);
3672 }
3673 REG_WR(bp, BNX2_EMAC_RX_MODE,
3674 BNX2_EMAC_RX_MODE_SORT_MODE);
3675
3676 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3677 BNX2_RPM_SORT_USER0_MC_EN;
3678 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3679 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3680 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3681 BNX2_RPM_SORT_USER0_ENA);
3682
3683 /* Need to enable EMAC and RPM for WOL. */
3684 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3685 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3686 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3687 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3688
3689 val = REG_RD(bp, BNX2_RPM_CONFIG);
3690 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3691 REG_WR(bp, BNX2_RPM_CONFIG, val);
3692
3693 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3694 }
3695 else {
3696 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3697 }
3698
David S. Millerf86e82f2008-01-21 17:15:40 -08003699 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chana2f13892008-07-14 22:38:23 -07003700 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
3701 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003702
3703 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
3704 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
3705 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
3706
3707 if (bp->wol)
3708 pmcsr |= 3;
3709 }
3710 else {
3711 pmcsr |= 3;
3712 }
3713 if (bp->wol) {
3714 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
3715 }
3716 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3717 pmcsr);
3718
3719 /* No more memory access after this point until
3720 * device is brought back to D0.
3721 */
3722 udelay(50);
3723 break;
3724 }
3725 default:
3726 return -EINVAL;
3727 }
3728 return 0;
3729}
3730
3731static int
3732bnx2_acquire_nvram_lock(struct bnx2 *bp)
3733{
3734 u32 val;
3735 int j;
3736
3737 /* Request access to the flash interface. */
3738 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
3739 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3740 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3741 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
3742 break;
3743
3744 udelay(5);
3745 }
3746
3747 if (j >= NVRAM_TIMEOUT_COUNT)
3748 return -EBUSY;
3749
3750 return 0;
3751}
3752
3753static int
3754bnx2_release_nvram_lock(struct bnx2 *bp)
3755{
3756 int j;
3757 u32 val;
3758
3759 /* Relinquish nvram interface. */
3760 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
3761
3762 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3763 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3764 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
3765 break;
3766
3767 udelay(5);
3768 }
3769
3770 if (j >= NVRAM_TIMEOUT_COUNT)
3771 return -EBUSY;
3772
3773 return 0;
3774}
3775
3776
3777static int
3778bnx2_enable_nvram_write(struct bnx2 *bp)
3779{
3780 u32 val;
3781
3782 val = REG_RD(bp, BNX2_MISC_CFG);
3783 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
3784
Michael Chane30372c2007-07-16 18:26:23 -07003785 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07003786 int j;
3787
3788 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3789 REG_WR(bp, BNX2_NVM_COMMAND,
3790 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
3791
3792 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3793 udelay(5);
3794
3795 val = REG_RD(bp, BNX2_NVM_COMMAND);
3796 if (val & BNX2_NVM_COMMAND_DONE)
3797 break;
3798 }
3799
3800 if (j >= NVRAM_TIMEOUT_COUNT)
3801 return -EBUSY;
3802 }
3803 return 0;
3804}
3805
3806static void
3807bnx2_disable_nvram_write(struct bnx2 *bp)
3808{
3809 u32 val;
3810
3811 val = REG_RD(bp, BNX2_MISC_CFG);
3812 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
3813}
3814
3815
3816static void
3817bnx2_enable_nvram_access(struct bnx2 *bp)
3818{
3819 u32 val;
3820
3821 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3822 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003823 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003824 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
3825}
3826
3827static void
3828bnx2_disable_nvram_access(struct bnx2 *bp)
3829{
3830 u32 val;
3831
3832 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3833 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003834 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003835 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
3836 BNX2_NVM_ACCESS_ENABLE_WR_EN));
3837}
3838
3839static int
3840bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
3841{
3842 u32 cmd;
3843 int j;
3844
Michael Chane30372c2007-07-16 18:26:23 -07003845 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07003846 /* Buffered flash, no erase needed */
3847 return 0;
3848
3849 /* Build an erase command */
3850 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
3851 BNX2_NVM_COMMAND_DOIT;
3852
3853 /* Need to clear DONE bit separately. */
3854 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3855
3856 /* Address of the NVRAM to read from. */
3857 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3858
3859 /* Issue an erase command. */
3860 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3861
3862 /* Wait for completion. */
3863 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3864 u32 val;
3865
3866 udelay(5);
3867
3868 val = REG_RD(bp, BNX2_NVM_COMMAND);
3869 if (val & BNX2_NVM_COMMAND_DONE)
3870 break;
3871 }
3872
3873 if (j >= NVRAM_TIMEOUT_COUNT)
3874 return -EBUSY;
3875
3876 return 0;
3877}
3878
3879static int
3880bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
3881{
3882 u32 cmd;
3883 int j;
3884
3885 /* Build the command word. */
3886 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
3887
Michael Chane30372c2007-07-16 18:26:23 -07003888 /* Calculate an offset of a buffered flash, not needed for 5709. */
3889 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003890 offset = ((offset / bp->flash_info->page_size) <<
3891 bp->flash_info->page_bits) +
3892 (offset % bp->flash_info->page_size);
3893 }
3894
3895 /* Need to clear DONE bit separately. */
3896 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3897
3898 /* Address of the NVRAM to read from. */
3899 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3900
3901 /* Issue a read command. */
3902 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3903
3904 /* Wait for completion. */
3905 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3906 u32 val;
3907
3908 udelay(5);
3909
3910 val = REG_RD(bp, BNX2_NVM_COMMAND);
3911 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00003912 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
3913 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003914 break;
3915 }
3916 }
3917 if (j >= NVRAM_TIMEOUT_COUNT)
3918 return -EBUSY;
3919
3920 return 0;
3921}
3922
3923
3924static int
3925bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
3926{
Al Virob491edd2007-12-22 19:44:51 +00003927 u32 cmd;
3928 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07003929 int j;
3930
3931 /* Build the command word. */
3932 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
3933
Michael Chane30372c2007-07-16 18:26:23 -07003934 /* Calculate an offset of a buffered flash, not needed for 5709. */
3935 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003936 offset = ((offset / bp->flash_info->page_size) <<
3937 bp->flash_info->page_bits) +
3938 (offset % bp->flash_info->page_size);
3939 }
3940
3941 /* Need to clear DONE bit separately. */
3942 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3943
3944 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003945
3946 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00003947 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07003948
3949 /* Address of the NVRAM to write to. */
3950 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3951
3952 /* Issue the write command. */
3953 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3954
3955 /* Wait for completion. */
3956 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3957 udelay(5);
3958
3959 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
3960 break;
3961 }
3962 if (j >= NVRAM_TIMEOUT_COUNT)
3963 return -EBUSY;
3964
3965 return 0;
3966}
3967
3968static int
3969bnx2_init_nvram(struct bnx2 *bp)
3970{
3971 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07003972 int j, entry_count, rc = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003973 struct flash_spec *flash;
3974
Michael Chane30372c2007-07-16 18:26:23 -07003975 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3976 bp->flash_info = &flash_5709;
3977 goto get_flash_size;
3978 }
3979
Michael Chanb6016b72005-05-26 13:03:09 -07003980 /* Determine the selected interface. */
3981 val = REG_RD(bp, BNX2_NVM_CFG1);
3982
Denis Chengff8ac602007-09-02 18:30:18 +08003983 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07003984
Michael Chanb6016b72005-05-26 13:03:09 -07003985 if (val & 0x40000000) {
3986
3987 /* Flash interface has been reconfigured */
3988 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08003989 j++, flash++) {
3990 if ((val & FLASH_BACKUP_STRAP_MASK) ==
3991 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003992 bp->flash_info = flash;
3993 break;
3994 }
3995 }
3996 }
3997 else {
Michael Chan37137702005-11-04 08:49:17 -08003998 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07003999 /* Not yet been reconfigured */
4000
Michael Chan37137702005-11-04 08:49:17 -08004001 if (val & (1 << 23))
4002 mask = FLASH_BACKUP_STRAP_MASK;
4003 else
4004 mask = FLASH_STRAP_MASK;
4005
Michael Chanb6016b72005-05-26 13:03:09 -07004006 for (j = 0, flash = &flash_table[0]; j < entry_count;
4007 j++, flash++) {
4008
Michael Chan37137702005-11-04 08:49:17 -08004009 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004010 bp->flash_info = flash;
4011
4012 /* Request access to the flash interface. */
4013 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4014 return rc;
4015
4016 /* Enable access to flash interface */
4017 bnx2_enable_nvram_access(bp);
4018
4019 /* Reconfigure the flash interface */
4020 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
4021 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
4022 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
4023 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
4024
4025 /* Disable access to flash interface */
4026 bnx2_disable_nvram_access(bp);
4027 bnx2_release_nvram_lock(bp);
4028
4029 break;
4030 }
4031 }
4032 } /* if (val & 0x40000000) */
4033
4034 if (j == entry_count) {
4035 bp->flash_info = NULL;
John W. Linville2f23c522005-11-10 12:57:33 -08004036 printk(KERN_ALERT PFX "Unknown flash/EEPROM type.\n");
Michael Chan1122db72006-01-23 16:11:42 -08004037 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004038 }
4039
Michael Chane30372c2007-07-16 18:26:23 -07004040get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004041 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004042 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4043 if (val)
4044 bp->flash_size = val;
4045 else
4046 bp->flash_size = bp->flash_info->total_size;
4047
Michael Chanb6016b72005-05-26 13:03:09 -07004048 return rc;
4049}
4050
4051static int
4052bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4053 int buf_size)
4054{
4055 int rc = 0;
4056 u32 cmd_flags, offset32, len32, extra;
4057
4058 if (buf_size == 0)
4059 return 0;
4060
4061 /* Request access to the flash interface. */
4062 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4063 return rc;
4064
4065 /* Enable access to flash interface */
4066 bnx2_enable_nvram_access(bp);
4067
4068 len32 = buf_size;
4069 offset32 = offset;
4070 extra = 0;
4071
4072 cmd_flags = 0;
4073
4074 if (offset32 & 3) {
4075 u8 buf[4];
4076 u32 pre_len;
4077
4078 offset32 &= ~3;
4079 pre_len = 4 - (offset & 3);
4080
4081 if (pre_len >= len32) {
4082 pre_len = len32;
4083 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4084 BNX2_NVM_COMMAND_LAST;
4085 }
4086 else {
4087 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4088 }
4089
4090 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4091
4092 if (rc)
4093 return rc;
4094
4095 memcpy(ret_buf, buf + (offset & 3), pre_len);
4096
4097 offset32 += 4;
4098 ret_buf += pre_len;
4099 len32 -= pre_len;
4100 }
4101 if (len32 & 3) {
4102 extra = 4 - (len32 & 3);
4103 len32 = (len32 + 4) & ~3;
4104 }
4105
4106 if (len32 == 4) {
4107 u8 buf[4];
4108
4109 if (cmd_flags)
4110 cmd_flags = BNX2_NVM_COMMAND_LAST;
4111 else
4112 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4113 BNX2_NVM_COMMAND_LAST;
4114
4115 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4116
4117 memcpy(ret_buf, buf, 4 - extra);
4118 }
4119 else if (len32 > 0) {
4120 u8 buf[4];
4121
4122 /* Read the first word. */
4123 if (cmd_flags)
4124 cmd_flags = 0;
4125 else
4126 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4127
4128 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4129
4130 /* Advance to the next dword. */
4131 offset32 += 4;
4132 ret_buf += 4;
4133 len32 -= 4;
4134
4135 while (len32 > 4 && rc == 0) {
4136 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4137
4138 /* Advance to the next dword. */
4139 offset32 += 4;
4140 ret_buf += 4;
4141 len32 -= 4;
4142 }
4143
4144 if (rc)
4145 return rc;
4146
4147 cmd_flags = BNX2_NVM_COMMAND_LAST;
4148 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4149
4150 memcpy(ret_buf, buf, 4 - extra);
4151 }
4152
4153 /* Disable access to flash interface */
4154 bnx2_disable_nvram_access(bp);
4155
4156 bnx2_release_nvram_lock(bp);
4157
4158 return rc;
4159}
4160
4161static int
4162bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4163 int buf_size)
4164{
4165 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004166 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004167 int rc = 0;
4168 int align_start, align_end;
4169
4170 buf = data_buf;
4171 offset32 = offset;
4172 len32 = buf_size;
4173 align_start = align_end = 0;
4174
4175 if ((align_start = (offset32 & 3))) {
4176 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004177 len32 += align_start;
4178 if (len32 < 4)
4179 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004180 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4181 return rc;
4182 }
4183
4184 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004185 align_end = 4 - (len32 & 3);
4186 len32 += align_end;
4187 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4188 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004189 }
4190
4191 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004192 align_buf = kmalloc(len32, GFP_KERNEL);
4193 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004194 return -ENOMEM;
4195 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004196 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004197 }
4198 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004199 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004200 }
Michael Chane6be7632007-01-08 19:56:13 -08004201 memcpy(align_buf + align_start, data_buf, buf_size);
4202 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004203 }
4204
Michael Chane30372c2007-07-16 18:26:23 -07004205 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004206 flash_buffer = kmalloc(264, GFP_KERNEL);
4207 if (flash_buffer == NULL) {
4208 rc = -ENOMEM;
4209 goto nvram_write_end;
4210 }
4211 }
4212
Michael Chanb6016b72005-05-26 13:03:09 -07004213 written = 0;
4214 while ((written < len32) && (rc == 0)) {
4215 u32 page_start, page_end, data_start, data_end;
4216 u32 addr, cmd_flags;
4217 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004218
4219 /* Find the page_start addr */
4220 page_start = offset32 + written;
4221 page_start -= (page_start % bp->flash_info->page_size);
4222 /* Find the page_end addr */
4223 page_end = page_start + bp->flash_info->page_size;
4224 /* Find the data_start addr */
4225 data_start = (written == 0) ? offset32 : page_start;
4226 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004227 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004228 (offset32 + len32) : page_end;
4229
4230 /* Request access to the flash interface. */
4231 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4232 goto nvram_write_end;
4233
4234 /* Enable access to flash interface */
4235 bnx2_enable_nvram_access(bp);
4236
4237 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004238 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004239 int j;
4240
4241 /* Read the whole page into the buffer
4242 * (non-buffer flash only) */
4243 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4244 if (j == (bp->flash_info->page_size - 4)) {
4245 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4246 }
4247 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004248 page_start + j,
4249 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004250 cmd_flags);
4251
4252 if (rc)
4253 goto nvram_write_end;
4254
4255 cmd_flags = 0;
4256 }
4257 }
4258
4259 /* Enable writes to flash interface (unlock write-protect) */
4260 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4261 goto nvram_write_end;
4262
Michael Chanb6016b72005-05-26 13:03:09 -07004263 /* Loop to write back the buffer data from page_start to
4264 * data_start */
4265 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004266 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004267 /* Erase the page */
4268 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4269 goto nvram_write_end;
4270
4271 /* Re-enable the write again for the actual write */
4272 bnx2_enable_nvram_write(bp);
4273
Michael Chanb6016b72005-05-26 13:03:09 -07004274 for (addr = page_start; addr < data_start;
4275 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004276
Michael Chanb6016b72005-05-26 13:03:09 -07004277 rc = bnx2_nvram_write_dword(bp, addr,
4278 &flash_buffer[i], cmd_flags);
4279
4280 if (rc != 0)
4281 goto nvram_write_end;
4282
4283 cmd_flags = 0;
4284 }
4285 }
4286
4287 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004288 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004289 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004290 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004291 (addr == data_end - 4))) {
4292
4293 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4294 }
4295 rc = bnx2_nvram_write_dword(bp, addr, buf,
4296 cmd_flags);
4297
4298 if (rc != 0)
4299 goto nvram_write_end;
4300
4301 cmd_flags = 0;
4302 buf += 4;
4303 }
4304
4305 /* Loop to write back the buffer data from data_end
4306 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004307 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004308 for (addr = data_end; addr < page_end;
4309 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004310
Michael Chanb6016b72005-05-26 13:03:09 -07004311 if (addr == page_end-4) {
4312 cmd_flags = BNX2_NVM_COMMAND_LAST;
4313 }
4314 rc = bnx2_nvram_write_dword(bp, addr,
4315 &flash_buffer[i], cmd_flags);
4316
4317 if (rc != 0)
4318 goto nvram_write_end;
4319
4320 cmd_flags = 0;
4321 }
4322 }
4323
4324 /* Disable writes to flash interface (lock write-protect) */
4325 bnx2_disable_nvram_write(bp);
4326
4327 /* Disable access to flash interface */
4328 bnx2_disable_nvram_access(bp);
4329 bnx2_release_nvram_lock(bp);
4330
4331 /* Increment written */
4332 written += data_end - data_start;
4333 }
4334
4335nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004336 kfree(flash_buffer);
4337 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004338 return rc;
4339}
4340
Michael Chan0d8a6572007-07-07 22:49:43 -07004341static void
Michael Chan7c62e832008-07-14 22:39:03 -07004342bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004343{
Michael Chan7c62e832008-07-14 22:39:03 -07004344 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004345
Michael Chan583c28e2008-01-21 19:51:35 -08004346 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004347 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4348
4349 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4350 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004351
Michael Chan2726d6e2008-01-29 21:35:05 -08004352 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004353 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4354 return;
4355
Michael Chan7c62e832008-07-14 22:39:03 -07004356 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4357 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4358 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4359 }
4360
4361 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4362 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4363 u32 link;
4364
Michael Chan583c28e2008-01-21 19:51:35 -08004365 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004366
Michael Chan7c62e832008-07-14 22:39:03 -07004367 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4368 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004369 bp->phy_port = PORT_FIBRE;
4370 else
4371 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004372
Michael Chan7c62e832008-07-14 22:39:03 -07004373 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4374 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004375 }
Michael Chan7c62e832008-07-14 22:39:03 -07004376
4377 if (netif_running(bp->dev) && sig)
4378 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004379}
4380
Michael Chanb4b36042007-12-20 19:59:30 -08004381static void
4382bnx2_setup_msix_tbl(struct bnx2 *bp)
4383{
4384 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4385
4386 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4387 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4388}
4389
Michael Chanb6016b72005-05-26 13:03:09 -07004390static int
4391bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4392{
4393 u32 val;
4394 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004395 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004396
4397 /* Wait for the current PCI transaction to complete before
4398 * issuing a reset. */
4399 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4400 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4401 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4402 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4403 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4404 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4405 udelay(5);
4406
Michael Chanb090ae22006-01-23 16:07:10 -08004407 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004408 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004409
Michael Chanb6016b72005-05-26 13:03:09 -07004410 /* Deposit a driver reset signature so the firmware knows that
4411 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004412 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4413 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004414
Michael Chanb6016b72005-05-26 13:03:09 -07004415 /* Do a dummy read to force the chip to complete all current transaction
4416 * before we issue a reset. */
4417 val = REG_RD(bp, BNX2_MISC_ID);
4418
Michael Chan234754d2006-11-19 14:11:41 -08004419 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4420 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4421 REG_RD(bp, BNX2_MISC_COMMAND);
4422 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004423
Michael Chan234754d2006-11-19 14:11:41 -08004424 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4425 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004426
Michael Chan234754d2006-11-19 14:11:41 -08004427 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004428
Michael Chan234754d2006-11-19 14:11:41 -08004429 } else {
4430 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4431 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4432 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4433
4434 /* Chip reset. */
4435 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4436
Michael Chan594a9df2007-08-28 15:39:42 -07004437 /* Reading back any register after chip reset will hang the
4438 * bus on 5706 A0 and A1. The msleep below provides plenty
4439 * of margin for write posting.
4440 */
Michael Chan234754d2006-11-19 14:11:41 -08004441 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004442 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4443 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004444
Michael Chan234754d2006-11-19 14:11:41 -08004445 /* Reset takes approximate 30 usec */
4446 for (i = 0; i < 10; i++) {
4447 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4448 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4449 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4450 break;
4451 udelay(10);
4452 }
4453
4454 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4455 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
4456 printk(KERN_ERR PFX "Chip reset did not complete\n");
4457 return -EBUSY;
4458 }
Michael Chanb6016b72005-05-26 13:03:09 -07004459 }
4460
4461 /* Make sure byte swapping is properly configured. */
4462 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4463 if (val != 0x01020304) {
4464 printk(KERN_ERR PFX "Chip not in correct endian mode\n");
4465 return -ENODEV;
4466 }
4467
Michael Chanb6016b72005-05-26 13:03:09 -07004468 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004469 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004470 if (rc)
4471 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004472
Michael Chan0d8a6572007-07-07 22:49:43 -07004473 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004474 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004475 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004476 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4477 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004478 bnx2_set_default_remote_link(bp);
4479 spin_unlock_bh(&bp->phy_lock);
4480
Michael Chanb6016b72005-05-26 13:03:09 -07004481 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4482 /* Adjust the voltage regular to two steps lower. The default
4483 * of this register is 0x0000000e. */
4484 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4485
4486 /* Remove bad rbuf memory from the free pool. */
4487 rc = bnx2_alloc_bad_rbuf(bp);
4488 }
4489
David S. Millerf86e82f2008-01-21 17:15:40 -08004490 if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08004491 bnx2_setup_msix_tbl(bp);
4492
Michael Chanb6016b72005-05-26 13:03:09 -07004493 return rc;
4494}
4495
4496static int
4497bnx2_init_chip(struct bnx2 *bp)
4498{
Michael Chand8026d92008-11-12 16:02:20 -08004499 u32 val, mtu;
Michael Chanb4b36042007-12-20 19:59:30 -08004500 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004501
4502 /* Make sure the interrupt is not active. */
4503 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4504
4505 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4506 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4507#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004508 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004509#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004510 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004511 DMA_READ_CHANS << 12 |
4512 DMA_WRITE_CHANS << 16;
4513
4514 val |= (0x2 << 20) | (1 << 11);
4515
David S. Millerf86e82f2008-01-21 17:15:40 -08004516 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004517 val |= (1 << 23);
4518
4519 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004520 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004521 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4522
4523 REG_WR(bp, BNX2_DMA_CONFIG, val);
4524
4525 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4526 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4527 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4528 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4529 }
4530
David S. Millerf86e82f2008-01-21 17:15:40 -08004531 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004532 u16 val16;
4533
4534 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4535 &val16);
4536 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4537 val16 & ~PCI_X_CMD_ERO);
4538 }
4539
4540 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4541 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4542 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4543 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4544
4545 /* Initialize context mapping and zero out the quick contexts. The
4546 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004547 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4548 rc = bnx2_init_5709_context(bp);
4549 if (rc)
4550 return rc;
4551 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004552 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004553
Michael Chanfba9fe92006-06-12 22:21:25 -07004554 if ((rc = bnx2_init_cpus(bp)) != 0)
4555 return rc;
4556
Michael Chanb6016b72005-05-26 13:03:09 -07004557 bnx2_init_nvram(bp);
4558
Benjamin Li5fcaed02008-07-14 22:39:52 -07004559 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004560
4561 val = REG_RD(bp, BNX2_MQ_CONFIG);
4562 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4563 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan68c9f752007-04-24 15:35:53 -07004564 if (CHIP_ID(bp) == CHIP_ID_5709_A0 || CHIP_ID(bp) == CHIP_ID_5709_A1)
4565 val |= BNX2_MQ_CONFIG_HALT_DIS;
4566
Michael Chanb6016b72005-05-26 13:03:09 -07004567 REG_WR(bp, BNX2_MQ_CONFIG, val);
4568
4569 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4570 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4571 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4572
4573 val = (BCM_PAGE_BITS - 8) << 24;
4574 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4575
4576 /* Configure page size. */
4577 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4578 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4579 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4580 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4581
4582 val = bp->mac_addr[0] +
4583 (bp->mac_addr[1] << 8) +
4584 (bp->mac_addr[2] << 16) +
4585 bp->mac_addr[3] +
4586 (bp->mac_addr[4] << 8) +
4587 (bp->mac_addr[5] << 16);
4588 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4589
4590 /* Program the MTU. Also include 4 bytes for CRC32. */
Michael Chand8026d92008-11-12 16:02:20 -08004591 mtu = bp->dev->mtu;
4592 val = mtu + ETH_HLEN + ETH_FCS_LEN;
Michael Chanb6016b72005-05-26 13:03:09 -07004593 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4594 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4595 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4596
Michael Chand8026d92008-11-12 16:02:20 -08004597 if (mtu < 1500)
4598 mtu = 1500;
4599
4600 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
4601 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
4602 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
4603
Michael Chanb4b36042007-12-20 19:59:30 -08004604 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4605 bp->bnx2_napi[i].last_status_idx = 0;
4606
Michael Chanefba0182008-12-03 00:36:15 -08004607 bp->idle_chk_status_idx = 0xffff;
4608
Michael Chanb6016b72005-05-26 13:03:09 -07004609 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4610
4611 /* Set up how to generate a link change interrupt. */
4612 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4613
4614 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4615 (u64) bp->status_blk_mapping & 0xffffffff);
4616 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4617
4618 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4619 (u64) bp->stats_blk_mapping & 0xffffffff);
4620 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4621 (u64) bp->stats_blk_mapping >> 32);
4622
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004623 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004624 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4625
4626 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4627 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4628
4629 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4630 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4631
4632 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4633
4634 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4635
4636 REG_WR(bp, BNX2_HC_COM_TICKS,
4637 (bp->com_ticks_int << 16) | bp->com_ticks);
4638
4639 REG_WR(bp, BNX2_HC_CMD_TICKS,
4640 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4641
Michael Chan02537b062007-06-04 21:24:07 -07004642 if (CHIP_NUM(bp) == CHIP_NUM_5708)
4643 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4644 else
Michael Chan7ea69202007-07-16 18:27:10 -07004645 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004646 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4647
4648 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004649 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004650 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004651 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4652 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004653 }
4654
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004655 if (bp->irq_nvecs > 1) {
Michael Chanc76c0472007-12-20 20:01:19 -08004656 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4657 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4658
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004659 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4660 }
4661
4662 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
4663 val |= BNX2_HC_CONFIG_ONE_SHOT;
4664
4665 REG_WR(bp, BNX2_HC_CONFIG, val);
4666
4667 for (i = 1; i < bp->irq_nvecs; i++) {
4668 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
4669 BNX2_HC_SB_CONFIG_1;
4670
Michael Chan6f743ca2008-01-29 21:34:08 -08004671 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08004672 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004673 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08004674 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
4675
Michael Chan6f743ca2008-01-29 21:34:08 -08004676 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004677 (bp->tx_quick_cons_trip_int << 16) |
4678 bp->tx_quick_cons_trip);
4679
Michael Chan6f743ca2008-01-29 21:34:08 -08004680 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004681 (bp->tx_ticks_int << 16) | bp->tx_ticks);
4682
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004683 REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
4684 (bp->rx_quick_cons_trip_int << 16) |
4685 bp->rx_quick_cons_trip);
4686
4687 REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
4688 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08004689 }
4690
Michael Chanb6016b72005-05-26 13:03:09 -07004691 /* Clear internal stats counters. */
4692 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
4693
Michael Chanda3e4fb2007-05-03 13:24:23 -07004694 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07004695
4696 /* Initialize the receive filter. */
4697 bnx2_set_rx_mode(bp->dev);
4698
Michael Chan0aa38df2007-06-04 21:23:06 -07004699 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4700 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4701 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
4702 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4703 }
Michael Chanb090ae22006-01-23 16:07:10 -08004704 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07004705 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004706
Michael Chandf149d72007-07-07 22:51:36 -07004707 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07004708 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
4709
4710 udelay(20);
4711
Michael Chanbf5295b2006-03-23 01:11:56 -08004712 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
4713
Michael Chanb090ae22006-01-23 16:07:10 -08004714 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004715}
4716
Michael Chan59b47d82006-11-19 14:10:45 -08004717static void
Michael Chanc76c0472007-12-20 20:01:19 -08004718bnx2_clear_ring_states(struct bnx2 *bp)
4719{
4720 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07004721 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004722 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08004723 int i;
4724
4725 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
4726 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07004727 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004728 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08004729
Michael Chan35e90102008-06-19 16:37:42 -07004730 txr->tx_cons = 0;
4731 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004732 rxr->rx_prod_bseq = 0;
4733 rxr->rx_prod = 0;
4734 rxr->rx_cons = 0;
4735 rxr->rx_pg_prod = 0;
4736 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08004737 }
4738}
4739
4740static void
Michael Chan35e90102008-06-19 16:37:42 -07004741bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08004742{
4743 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08004744 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08004745
4746 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4747 offset0 = BNX2_L2CTX_TYPE_XI;
4748 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
4749 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
4750 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
4751 } else {
4752 offset0 = BNX2_L2CTX_TYPE;
4753 offset1 = BNX2_L2CTX_CMD_TYPE;
4754 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
4755 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
4756 }
4757 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08004758 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004759
4760 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08004761 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004762
Michael Chan35e90102008-06-19 16:37:42 -07004763 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004764 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004765
Michael Chan35e90102008-06-19 16:37:42 -07004766 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004767 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004768}
Michael Chanb6016b72005-05-26 13:03:09 -07004769
4770static void
Michael Chan35e90102008-06-19 16:37:42 -07004771bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07004772{
4773 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08004774 u32 cid = TX_CID;
4775 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07004776 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08004777
Michael Chan35e90102008-06-19 16:37:42 -07004778 bnapi = &bp->bnx2_napi[ring_num];
4779 txr = &bnapi->tx_ring;
4780
4781 if (ring_num == 0)
4782 cid = TX_CID;
4783 else
4784 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07004785
Michael Chan2f8af122006-08-15 01:39:10 -07004786 bp->tx_wake_thresh = bp->tx_ring_size / 2;
4787
Michael Chan35e90102008-06-19 16:37:42 -07004788 txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004789
Michael Chan35e90102008-06-19 16:37:42 -07004790 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
4791 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07004792
Michael Chan35e90102008-06-19 16:37:42 -07004793 txr->tx_prod = 0;
4794 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004795
Michael Chan35e90102008-06-19 16:37:42 -07004796 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
4797 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07004798
Michael Chan35e90102008-06-19 16:37:42 -07004799 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07004800}
4801
4802static void
Michael Chan5d5d0012007-12-12 11:17:43 -08004803bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
4804 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07004805{
Michael Chanb6016b72005-05-26 13:03:09 -07004806 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08004807 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07004808
Michael Chan5d5d0012007-12-12 11:17:43 -08004809 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08004810 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07004811
Michael Chan5d5d0012007-12-12 11:17:43 -08004812 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08004813 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08004814 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004815 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
4816 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004817 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08004818 j = 0;
4819 else
4820 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08004821 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
4822 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08004823 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004824}
4825
4826static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07004827bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08004828{
4829 int i;
4830 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004831 u32 cid, rx_cid_addr, val;
4832 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
4833 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08004834
Michael Chanbb4f98a2008-06-19 16:38:19 -07004835 if (ring_num == 0)
4836 cid = RX_CID;
4837 else
4838 cid = RX_RSS_CID + ring_num - 1;
4839
4840 rx_cid_addr = GET_CID_ADDR(cid);
4841
4842 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08004843 bp->rx_buf_use_size, bp->rx_max_ring);
4844
Michael Chanbb4f98a2008-06-19 16:38:19 -07004845 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08004846
4847 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4848 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
4849 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
4850 }
4851
Michael Chan62a83132008-01-29 21:35:40 -08004852 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08004853 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004854 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
4855 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08004856 PAGE_SIZE, bp->rx_max_pg_ring);
4857 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08004858 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
4859 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004860 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08004861
Michael Chanbb4f98a2008-06-19 16:38:19 -07004862 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004863 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004864
Michael Chanbb4f98a2008-06-19 16:38:19 -07004865 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004866 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004867
4868 if (CHIP_NUM(bp) == CHIP_NUM_5709)
4869 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
4870 }
Michael Chanb6016b72005-05-26 13:03:09 -07004871
Michael Chanbb4f98a2008-06-19 16:38:19 -07004872 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004873 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004874
Michael Chanbb4f98a2008-06-19 16:38:19 -07004875 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004876 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004877
Michael Chanbb4f98a2008-06-19 16:38:19 -07004878 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004879 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004880 if (bnx2_alloc_rx_page(bp, rxr, ring_prod) < 0)
Michael Chan47bf4242007-12-12 11:19:12 -08004881 break;
4882 prod = NEXT_RX_BD(prod);
4883 ring_prod = RX_PG_RING_IDX(prod);
4884 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07004885 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004886
Michael Chanbb4f98a2008-06-19 16:38:19 -07004887 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08004888 for (i = 0; i < bp->rx_ring_size; i++) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004889 if (bnx2_alloc_rx_skb(bp, rxr, ring_prod) < 0)
Michael Chanb6016b72005-05-26 13:03:09 -07004890 break;
Michael Chanb6016b72005-05-26 13:03:09 -07004891 prod = NEXT_RX_BD(prod);
4892 ring_prod = RX_RING_IDX(prod);
4893 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07004894 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07004895
Michael Chanbb4f98a2008-06-19 16:38:19 -07004896 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
4897 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
4898 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07004899
Michael Chanbb4f98a2008-06-19 16:38:19 -07004900 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
4901 REG_WR16(bp, rxr->rx_bidx_addr, prod);
4902
4903 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07004904}
4905
Michael Chan35e90102008-06-19 16:37:42 -07004906static void
4907bnx2_init_all_rings(struct bnx2 *bp)
4908{
4909 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004910 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07004911
4912 bnx2_clear_ring_states(bp);
4913
4914 REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
4915 for (i = 0; i < bp->num_tx_rings; i++)
4916 bnx2_init_tx_ring(bp, i);
4917
4918 if (bp->num_tx_rings > 1)
4919 REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
4920 (TX_TSS_CID << 7));
4921
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004922 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
4923 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
4924
Michael Chanbb4f98a2008-06-19 16:38:19 -07004925 for (i = 0; i < bp->num_rx_rings; i++)
4926 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004927
4928 if (bp->num_rx_rings > 1) {
4929 u32 tbl_32;
4930 u8 *tbl = (u8 *) &tbl_32;
4931
4932 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ,
4933 BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES);
4934
4935 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
4936 tbl[i % 4] = i % (bp->num_rx_rings - 1);
4937 if ((i % 4) == 3)
4938 bnx2_reg_wr_ind(bp,
4939 BNX2_RXP_SCRATCH_RSS_TBL + i,
4940 cpu_to_be32(tbl_32));
4941 }
4942
4943 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
4944 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
4945
4946 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
4947
4948 }
Michael Chan35e90102008-06-19 16:37:42 -07004949}
4950
Michael Chan5d5d0012007-12-12 11:17:43 -08004951static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08004952{
Michael Chan5d5d0012007-12-12 11:17:43 -08004953 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08004954
Michael Chan5d5d0012007-12-12 11:17:43 -08004955 while (ring_size > MAX_RX_DESC_CNT) {
4956 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08004957 num_rings++;
4958 }
4959 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08004960 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004961 while ((max & num_rings) == 0)
4962 max >>= 1;
4963
4964 if (num_rings != max)
4965 max <<= 1;
4966
Michael Chan5d5d0012007-12-12 11:17:43 -08004967 return max;
4968}
4969
4970static void
4971bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
4972{
Michael Chan84eaa182007-12-12 11:19:57 -08004973 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08004974
4975 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07004976 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08004977
Michael Chan84eaa182007-12-12 11:19:57 -08004978 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
4979 sizeof(struct skb_shared_info);
4980
Benjamin Li601d3d12008-05-16 22:19:35 -07004981 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08004982 bp->rx_pg_ring_size = 0;
4983 bp->rx_max_pg_ring = 0;
4984 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08004985 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08004986 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
4987
4988 jumbo_size = size * pages;
4989 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
4990 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
4991
4992 bp->rx_pg_ring_size = jumbo_size;
4993 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
4994 MAX_RX_PG_RINGS);
4995 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07004996 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08004997 bp->rx_copy_thresh = 0;
4998 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004999
5000 bp->rx_buf_use_size = rx_size;
5001 /* hw alignment */
5002 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005003 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08005004 bp->rx_ring_size = size;
5005 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08005006 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
5007}
5008
5009static void
Michael Chanb6016b72005-05-26 13:03:09 -07005010bnx2_free_tx_skbs(struct bnx2 *bp)
5011{
5012 int i;
5013
Michael Chan35e90102008-06-19 16:37:42 -07005014 for (i = 0; i < bp->num_tx_rings; i++) {
5015 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5016 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5017 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005018
Michael Chan35e90102008-06-19 16:37:42 -07005019 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005020 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005021
Michael Chan35e90102008-06-19 16:37:42 -07005022 for (j = 0; j < TX_DESC_CNT; ) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005023 struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07005024 struct sk_buff *skb = tx_buf->skb;
Michael Chan35e90102008-06-19 16:37:42 -07005025
5026 if (skb == NULL) {
5027 j++;
5028 continue;
5029 }
5030
Benjamin Li3d16af82008-10-09 12:26:41 -07005031 skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005032
Michael Chan35e90102008-06-19 16:37:42 -07005033 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005034
Benjamin Li3d16af82008-10-09 12:26:41 -07005035 j += skb_shinfo(skb)->nr_frags + 1;
Michael Chan35e90102008-06-19 16:37:42 -07005036 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005037 }
Michael Chanb6016b72005-05-26 13:03:09 -07005038 }
Michael Chanb6016b72005-05-26 13:03:09 -07005039}
5040
5041static void
5042bnx2_free_rx_skbs(struct bnx2 *bp)
5043{
5044 int i;
5045
Michael Chanbb4f98a2008-06-19 16:38:19 -07005046 for (i = 0; i < bp->num_rx_rings; i++) {
5047 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5048 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5049 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005050
Michael Chanbb4f98a2008-06-19 16:38:19 -07005051 if (rxr->rx_buf_ring == NULL)
5052 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005053
Michael Chanbb4f98a2008-06-19 16:38:19 -07005054 for (j = 0; j < bp->rx_max_ring_idx; j++) {
5055 struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
5056 struct sk_buff *skb = rx_buf->skb;
Michael Chanb6016b72005-05-26 13:03:09 -07005057
Michael Chanbb4f98a2008-06-19 16:38:19 -07005058 if (skb == NULL)
5059 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005060
Michael Chanbb4f98a2008-06-19 16:38:19 -07005061 pci_unmap_single(bp->pdev,
5062 pci_unmap_addr(rx_buf, mapping),
5063 bp->rx_buf_use_size,
5064 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005065
Michael Chanbb4f98a2008-06-19 16:38:19 -07005066 rx_buf->skb = NULL;
5067
5068 dev_kfree_skb(skb);
5069 }
5070 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5071 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005072 }
5073}
5074
5075static void
5076bnx2_free_skbs(struct bnx2 *bp)
5077{
5078 bnx2_free_tx_skbs(bp);
5079 bnx2_free_rx_skbs(bp);
5080}
5081
5082static int
5083bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5084{
5085 int rc;
5086
5087 rc = bnx2_reset_chip(bp, reset_code);
5088 bnx2_free_skbs(bp);
5089 if (rc)
5090 return rc;
5091
Michael Chanfba9fe92006-06-12 22:21:25 -07005092 if ((rc = bnx2_init_chip(bp)) != 0)
5093 return rc;
5094
Michael Chan35e90102008-06-19 16:37:42 -07005095 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005096 return 0;
5097}
5098
5099static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005100bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005101{
5102 int rc;
5103
5104 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5105 return rc;
5106
Michael Chan80be4432006-11-19 14:07:28 -08005107 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005108 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005109 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005110 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5111 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005112 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005113 return 0;
5114}
5115
5116static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005117bnx2_shutdown_chip(struct bnx2 *bp)
5118{
5119 u32 reset_code;
5120
5121 if (bp->flags & BNX2_FLAG_NO_WOL)
5122 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5123 else if (bp->wol)
5124 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5125 else
5126 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5127
5128 return bnx2_reset_chip(bp, reset_code);
5129}
5130
5131static int
Michael Chanb6016b72005-05-26 13:03:09 -07005132bnx2_test_registers(struct bnx2 *bp)
5133{
5134 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005135 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005136 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005137 u16 offset;
5138 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005139#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005140 u32 rw_mask;
5141 u32 ro_mask;
5142 } reg_tbl[] = {
5143 { 0x006c, 0, 0x00000000, 0x0000003f },
5144 { 0x0090, 0, 0xffffffff, 0x00000000 },
5145 { 0x0094, 0, 0x00000000, 0x00000000 },
5146
Michael Chan5bae30c2007-05-03 13:18:46 -07005147 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5148 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5149 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5150 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5151 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5152 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5153 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5154 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5155 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005156
Michael Chan5bae30c2007-05-03 13:18:46 -07005157 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5158 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5159 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5160 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5161 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5162 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005163
Michael Chan5bae30c2007-05-03 13:18:46 -07005164 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5165 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5166 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005167
5168 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005169 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005170
5171 { 0x1408, 0, 0x01c00800, 0x00000000 },
5172 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5173 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005174 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005175 { 0x14b0, 0, 0x00000002, 0x00000001 },
5176 { 0x14b8, 0, 0x00000000, 0x00000000 },
5177 { 0x14c0, 0, 0x00000000, 0x00000009 },
5178 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5179 { 0x14cc, 0, 0x00000000, 0x00000001 },
5180 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005181
5182 { 0x1800, 0, 0x00000000, 0x00000001 },
5183 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005184
5185 { 0x2800, 0, 0x00000000, 0x00000001 },
5186 { 0x2804, 0, 0x00000000, 0x00003f01 },
5187 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5188 { 0x2810, 0, 0xffff0000, 0x00000000 },
5189 { 0x2814, 0, 0xffff0000, 0x00000000 },
5190 { 0x2818, 0, 0xffff0000, 0x00000000 },
5191 { 0x281c, 0, 0xffff0000, 0x00000000 },
5192 { 0x2834, 0, 0xffffffff, 0x00000000 },
5193 { 0x2840, 0, 0x00000000, 0xffffffff },
5194 { 0x2844, 0, 0x00000000, 0xffffffff },
5195 { 0x2848, 0, 0xffffffff, 0x00000000 },
5196 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5197
5198 { 0x2c00, 0, 0x00000000, 0x00000011 },
5199 { 0x2c04, 0, 0x00000000, 0x00030007 },
5200
Michael Chanb6016b72005-05-26 13:03:09 -07005201 { 0x3c00, 0, 0x00000000, 0x00000001 },
5202 { 0x3c04, 0, 0x00000000, 0x00070000 },
5203 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5204 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5205 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5206 { 0x3c14, 0, 0x00000000, 0xffffffff },
5207 { 0x3c18, 0, 0x00000000, 0xffffffff },
5208 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5209 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005210
5211 { 0x5004, 0, 0x00000000, 0x0000007f },
5212 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005213
Michael Chanb6016b72005-05-26 13:03:09 -07005214 { 0x5c00, 0, 0x00000000, 0x00000001 },
5215 { 0x5c04, 0, 0x00000000, 0x0003000f },
5216 { 0x5c08, 0, 0x00000003, 0x00000000 },
5217 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5218 { 0x5c10, 0, 0x00000000, 0xffffffff },
5219 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5220 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5221 { 0x5c88, 0, 0x00000000, 0x00077373 },
5222 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5223
5224 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5225 { 0x680c, 0, 0xffffffff, 0x00000000 },
5226 { 0x6810, 0, 0xffffffff, 0x00000000 },
5227 { 0x6814, 0, 0xffffffff, 0x00000000 },
5228 { 0x6818, 0, 0xffffffff, 0x00000000 },
5229 { 0x681c, 0, 0xffffffff, 0x00000000 },
5230 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5231 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5232 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5233 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5234 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5235 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5236 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5237 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5238 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5239 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5240 { 0x684c, 0, 0xffffffff, 0x00000000 },
5241 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5242 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5243 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5244 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5245 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5246 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5247
5248 { 0xffff, 0, 0x00000000, 0x00000000 },
5249 };
5250
5251 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005252 is_5709 = 0;
5253 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5254 is_5709 = 1;
5255
Michael Chanb6016b72005-05-26 13:03:09 -07005256 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5257 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005258 u16 flags = reg_tbl[i].flags;
5259
5260 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5261 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005262
5263 offset = (u32) reg_tbl[i].offset;
5264 rw_mask = reg_tbl[i].rw_mask;
5265 ro_mask = reg_tbl[i].ro_mask;
5266
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005267 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005268
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005269 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005270
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005271 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005272 if ((val & rw_mask) != 0) {
5273 goto reg_test_err;
5274 }
5275
5276 if ((val & ro_mask) != (save_val & ro_mask)) {
5277 goto reg_test_err;
5278 }
5279
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005280 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005281
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005282 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005283 if ((val & rw_mask) != rw_mask) {
5284 goto reg_test_err;
5285 }
5286
5287 if ((val & ro_mask) != (save_val & ro_mask)) {
5288 goto reg_test_err;
5289 }
5290
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005291 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005292 continue;
5293
5294reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005295 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005296 ret = -ENODEV;
5297 break;
5298 }
5299 return ret;
5300}
5301
5302static int
5303bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5304{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005305 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005306 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5307 int i;
5308
5309 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5310 u32 offset;
5311
5312 for (offset = 0; offset < size; offset += 4) {
5313
Michael Chan2726d6e2008-01-29 21:35:05 -08005314 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005315
Michael Chan2726d6e2008-01-29 21:35:05 -08005316 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005317 test_pattern[i]) {
5318 return -ENODEV;
5319 }
5320 }
5321 }
5322 return 0;
5323}
5324
5325static int
5326bnx2_test_memory(struct bnx2 *bp)
5327{
5328 int ret = 0;
5329 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005330 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005331 u32 offset;
5332 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005333 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005334 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005335 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005336 { 0xe0000, 0x4000 },
5337 { 0x120000, 0x4000 },
5338 { 0x1a0000, 0x4000 },
5339 { 0x160000, 0x4000 },
5340 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005341 },
5342 mem_tbl_5709[] = {
5343 { 0x60000, 0x4000 },
5344 { 0xa0000, 0x3000 },
5345 { 0xe0000, 0x4000 },
5346 { 0x120000, 0x4000 },
5347 { 0x1a0000, 0x4000 },
5348 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005349 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005350 struct mem_entry *mem_tbl;
5351
5352 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5353 mem_tbl = mem_tbl_5709;
5354 else
5355 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005356
5357 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5358 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5359 mem_tbl[i].len)) != 0) {
5360 return ret;
5361 }
5362 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005363
Michael Chanb6016b72005-05-26 13:03:09 -07005364 return ret;
5365}
5366
Michael Chanbc5a0692006-01-23 16:13:22 -08005367#define BNX2_MAC_LOOPBACK 0
5368#define BNX2_PHY_LOOPBACK 1
5369
Michael Chanb6016b72005-05-26 13:03:09 -07005370static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005371bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005372{
5373 unsigned int pkt_size, num_pkts, i;
5374 struct sk_buff *skb, *rx_skb;
5375 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005376 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005377 dma_addr_t map;
5378 struct tx_bd *txbd;
5379 struct sw_bd *rx_buf;
5380 struct l2_fhdr *rx_hdr;
5381 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005382 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005383 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005384 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005385
5386 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005387
Michael Chan35e90102008-06-19 16:37:42 -07005388 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005389 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005390 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5391 bp->loopback = MAC_LOOPBACK;
5392 bnx2_set_mac_loopback(bp);
5393 }
5394 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005395 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005396 return 0;
5397
Michael Chan80be4432006-11-19 14:07:28 -08005398 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005399 bnx2_set_phy_loopback(bp);
5400 }
5401 else
5402 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005403
Michael Chan84eaa182007-12-12 11:19:57 -08005404 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005405 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005406 if (!skb)
5407 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005408 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005409 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005410 memset(packet + 6, 0x0, 8);
5411 for (i = 14; i < pkt_size; i++)
5412 packet[i] = (unsigned char) (i & 0xff);
5413
Benjamin Li3d16af82008-10-09 12:26:41 -07005414 if (skb_dma_map(&bp->pdev->dev, skb, DMA_TO_DEVICE)) {
5415 dev_kfree_skb(skb);
5416 return -EIO;
5417 }
5418 map = skb_shinfo(skb)->dma_maps[0];
Michael Chanb6016b72005-05-26 13:03:09 -07005419
Michael Chanbf5295b2006-03-23 01:11:56 -08005420 REG_WR(bp, BNX2_HC_COMMAND,
5421 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5422
Michael Chanb6016b72005-05-26 13:03:09 -07005423 REG_RD(bp, BNX2_HC_COMMAND);
5424
5425 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005426 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005427
Michael Chanb6016b72005-05-26 13:03:09 -07005428 num_pkts = 0;
5429
Michael Chan35e90102008-06-19 16:37:42 -07005430 txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005431
5432 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5433 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5434 txbd->tx_bd_mss_nbytes = pkt_size;
5435 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5436
5437 num_pkts++;
Michael Chan35e90102008-06-19 16:37:42 -07005438 txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
5439 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005440
Michael Chan35e90102008-06-19 16:37:42 -07005441 REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5442 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005443
5444 udelay(100);
5445
Michael Chanbf5295b2006-03-23 01:11:56 -08005446 REG_WR(bp, BNX2_HC_COMMAND,
5447 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5448
Michael Chanb6016b72005-05-26 13:03:09 -07005449 REG_RD(bp, BNX2_HC_COMMAND);
5450
5451 udelay(5);
5452
Benjamin Li3d16af82008-10-09 12:26:41 -07005453 skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005454 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005455
Michael Chan35e90102008-06-19 16:37:42 -07005456 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005457 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005458
Michael Chan35efa7c2007-12-20 19:56:37 -08005459 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005460 if (rx_idx != rx_start_idx + num_pkts) {
5461 goto loopback_test_done;
5462 }
5463
Michael Chanbb4f98a2008-06-19 16:38:19 -07005464 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Michael Chanb6016b72005-05-26 13:03:09 -07005465 rx_skb = rx_buf->skb;
5466
5467 rx_hdr = (struct l2_fhdr *) rx_skb->data;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005468 skb_reserve(rx_skb, BNX2_RX_OFFSET);
Michael Chanb6016b72005-05-26 13:03:09 -07005469
5470 pci_dma_sync_single_for_cpu(bp->pdev,
5471 pci_unmap_addr(rx_buf, mapping),
5472 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
5473
Michael Chanade2bfe2006-01-23 16:09:51 -08005474 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005475 (L2_FHDR_ERRORS_BAD_CRC |
5476 L2_FHDR_ERRORS_PHY_DECODE |
5477 L2_FHDR_ERRORS_ALIGNMENT |
5478 L2_FHDR_ERRORS_TOO_SHORT |
5479 L2_FHDR_ERRORS_GIANT_FRAME)) {
5480
5481 goto loopback_test_done;
5482 }
5483
5484 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5485 goto loopback_test_done;
5486 }
5487
5488 for (i = 14; i < pkt_size; i++) {
5489 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
5490 goto loopback_test_done;
5491 }
5492 }
5493
5494 ret = 0;
5495
5496loopback_test_done:
5497 bp->loopback = 0;
5498 return ret;
5499}
5500
Michael Chanbc5a0692006-01-23 16:13:22 -08005501#define BNX2_MAC_LOOPBACK_FAILED 1
5502#define BNX2_PHY_LOOPBACK_FAILED 2
5503#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5504 BNX2_PHY_LOOPBACK_FAILED)
5505
5506static int
5507bnx2_test_loopback(struct bnx2 *bp)
5508{
5509 int rc = 0;
5510
5511 if (!netif_running(bp->dev))
5512 return BNX2_LOOPBACK_FAILED;
5513
5514 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5515 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005516 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005517 spin_unlock_bh(&bp->phy_lock);
5518 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5519 rc |= BNX2_MAC_LOOPBACK_FAILED;
5520 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5521 rc |= BNX2_PHY_LOOPBACK_FAILED;
5522 return rc;
5523}
5524
Michael Chanb6016b72005-05-26 13:03:09 -07005525#define NVRAM_SIZE 0x200
5526#define CRC32_RESIDUAL 0xdebb20e3
5527
5528static int
5529bnx2_test_nvram(struct bnx2 *bp)
5530{
Al Virob491edd2007-12-22 19:44:51 +00005531 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005532 u8 *data = (u8 *) buf;
5533 int rc = 0;
5534 u32 magic, csum;
5535
5536 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5537 goto test_nvram_done;
5538
5539 magic = be32_to_cpu(buf[0]);
5540 if (magic != 0x669955aa) {
5541 rc = -ENODEV;
5542 goto test_nvram_done;
5543 }
5544
5545 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5546 goto test_nvram_done;
5547
5548 csum = ether_crc_le(0x100, data);
5549 if (csum != CRC32_RESIDUAL) {
5550 rc = -ENODEV;
5551 goto test_nvram_done;
5552 }
5553
5554 csum = ether_crc_le(0x100, data + 0x100);
5555 if (csum != CRC32_RESIDUAL) {
5556 rc = -ENODEV;
5557 }
5558
5559test_nvram_done:
5560 return rc;
5561}
5562
5563static int
5564bnx2_test_link(struct bnx2 *bp)
5565{
5566 u32 bmsr;
5567
Michael Chan9f52b562008-10-09 12:21:46 -07005568 if (!netif_running(bp->dev))
5569 return -ENODEV;
5570
Michael Chan583c28e2008-01-21 19:51:35 -08005571 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005572 if (bp->link_up)
5573 return 0;
5574 return -ENODEV;
5575 }
Michael Chanc770a652005-08-25 15:38:39 -07005576 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005577 bnx2_enable_bmsr1(bp);
5578 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5579 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5580 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005581 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005582
Michael Chanb6016b72005-05-26 13:03:09 -07005583 if (bmsr & BMSR_LSTATUS) {
5584 return 0;
5585 }
5586 return -ENODEV;
5587}
5588
5589static int
5590bnx2_test_intr(struct bnx2 *bp)
5591{
5592 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005593 u16 status_idx;
5594
5595 if (!netif_running(bp->dev))
5596 return -ENODEV;
5597
5598 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5599
5600 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005601 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005602 REG_RD(bp, BNX2_HC_COMMAND);
5603
5604 for (i = 0; i < 10; i++) {
5605 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5606 status_idx) {
5607
5608 break;
5609 }
5610
5611 msleep_interruptible(10);
5612 }
5613 if (i < 10)
5614 return 0;
5615
5616 return -ENODEV;
5617}
5618
Michael Chan38ea3682008-02-23 19:48:57 -08005619/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005620static int
5621bnx2_5706_serdes_has_link(struct bnx2 *bp)
5622{
5623 u32 mode_ctl, an_dbg, exp;
5624
Michael Chan38ea3682008-02-23 19:48:57 -08005625 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5626 return 0;
5627
Michael Chanb2fadea2008-01-21 17:07:06 -08005628 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5629 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5630
5631 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5632 return 0;
5633
5634 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5635 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5636 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5637
Michael Chanf3014c02008-01-29 21:33:03 -08005638 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005639 return 0;
5640
5641 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5642 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5643 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5644
5645 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
5646 return 0;
5647
5648 return 1;
5649}
5650
Michael Chanb6016b72005-05-26 13:03:09 -07005651static void
Michael Chan48b01e22006-11-19 14:08:00 -08005652bnx2_5706_serdes_timer(struct bnx2 *bp)
5653{
Michael Chanb2fadea2008-01-21 17:07:06 -08005654 int check_link = 1;
5655
Michael Chan48b01e22006-11-19 14:08:00 -08005656 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08005657 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08005658 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08005659 check_link = 0;
5660 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005661 u32 bmcr;
5662
Benjamin Liac392ab2008-09-18 16:40:49 -07005663 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08005664
Michael Chanca58c3a2007-05-03 13:22:52 -07005665 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005666
5667 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005668 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005669 bmcr &= ~BMCR_ANENABLE;
5670 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07005671 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08005672 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005673 }
5674 }
5675 }
5676 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08005677 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005678 u32 phy2;
5679
5680 bnx2_write_phy(bp, 0x17, 0x0f01);
5681 bnx2_read_phy(bp, 0x15, &phy2);
5682 if (phy2 & 0x20) {
5683 u32 bmcr;
5684
Michael Chanca58c3a2007-05-03 13:22:52 -07005685 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005686 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07005687 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005688
Michael Chan583c28e2008-01-21 19:51:35 -08005689 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005690 }
5691 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07005692 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08005693
Michael Chana2724e22008-02-23 19:47:44 -08005694 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005695 u32 val;
5696
5697 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5698 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5699 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5700
Michael Chana2724e22008-02-23 19:47:44 -08005701 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
5702 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
5703 bnx2_5706s_force_link_dn(bp, 1);
5704 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
5705 } else
5706 bnx2_set_link(bp);
5707 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
5708 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08005709 }
Michael Chan48b01e22006-11-19 14:08:00 -08005710 spin_unlock(&bp->phy_lock);
5711}
5712
5713static void
Michael Chanf8dd0642006-11-19 14:08:29 -08005714bnx2_5708_serdes_timer(struct bnx2 *bp)
5715{
Michael Chan583c28e2008-01-21 19:51:35 -08005716 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07005717 return;
5718
Michael Chan583c28e2008-01-21 19:51:35 -08005719 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005720 bp->serdes_an_pending = 0;
5721 return;
5722 }
5723
5724 spin_lock(&bp->phy_lock);
5725 if (bp->serdes_an_pending)
5726 bp->serdes_an_pending--;
5727 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
5728 u32 bmcr;
5729
Michael Chanca58c3a2007-05-03 13:22:52 -07005730 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08005731 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07005732 bnx2_enable_forced_2g5(bp);
Michael Chan40105c02008-11-12 16:02:45 -08005733 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08005734 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07005735 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005736 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07005737 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08005738 }
5739
5740 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07005741 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08005742
5743 spin_unlock(&bp->phy_lock);
5744}
5745
5746static void
Michael Chanb6016b72005-05-26 13:03:09 -07005747bnx2_timer(unsigned long data)
5748{
5749 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07005750
Michael Chancd339a02005-08-25 15:35:24 -07005751 if (!netif_running(bp->dev))
5752 return;
5753
Michael Chanb6016b72005-05-26 13:03:09 -07005754 if (atomic_read(&bp->intr_sem) != 0)
5755 goto bnx2_restart_timer;
5756
Michael Chanefba0182008-12-03 00:36:15 -08005757 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
5758 BNX2_FLAG_USING_MSI)
5759 bnx2_chk_missed_msi(bp);
5760
Michael Chandf149d72007-07-07 22:51:36 -07005761 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005762
Michael Chan2726d6e2008-01-29 21:35:05 -08005763 bp->stats_blk->stat_FwRxDrop =
5764 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07005765
Michael Chan02537b062007-06-04 21:24:07 -07005766 /* workaround occasional corrupted counters */
5767 if (CHIP_NUM(bp) == CHIP_NUM_5708 && bp->stats_ticks)
5768 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
5769 BNX2_HC_COMMAND_STATS_NOW);
5770
Michael Chan583c28e2008-01-21 19:51:35 -08005771 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005772 if (CHIP_NUM(bp) == CHIP_NUM_5706)
5773 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07005774 else
Michael Chanf8dd0642006-11-19 14:08:29 -08005775 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005776 }
5777
5778bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07005779 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005780}
5781
Michael Chan8e6a72c2007-05-03 13:24:48 -07005782static int
5783bnx2_request_irq(struct bnx2 *bp)
5784{
Michael Chan6d866ff2007-12-20 19:56:09 -08005785 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08005786 struct bnx2_irq *irq;
5787 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005788
David S. Millerf86e82f2008-01-21 17:15:40 -08005789 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08005790 flags = 0;
5791 else
5792 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08005793
5794 for (i = 0; i < bp->irq_nvecs; i++) {
5795 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08005796 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07005797 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08005798 if (rc)
5799 break;
5800 irq->requested = 1;
5801 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07005802 return rc;
5803}
5804
5805static void
5806bnx2_free_irq(struct bnx2 *bp)
5807{
Michael Chanb4b36042007-12-20 19:59:30 -08005808 struct bnx2_irq *irq;
5809 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005810
Michael Chanb4b36042007-12-20 19:59:30 -08005811 for (i = 0; i < bp->irq_nvecs; i++) {
5812 irq = &bp->irq_tbl[i];
5813 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07005814 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08005815 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08005816 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005817 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08005818 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08005819 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08005820 pci_disable_msix(bp->pdev);
5821
David S. Millerf86e82f2008-01-21 17:15:40 -08005822 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08005823}
5824
5825static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005826bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08005827{
Michael Chan57851d82007-12-20 20:01:44 -08005828 int i, rc;
5829 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
Michael Chan4e1d0de2008-12-16 20:27:45 -08005830 struct net_device *dev = bp->dev;
5831 const int len = sizeof(bp->irq_tbl[0].name);
Michael Chan57851d82007-12-20 20:01:44 -08005832
Michael Chanb4b36042007-12-20 19:59:30 -08005833 bnx2_setup_msix_tbl(bp);
5834 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
5835 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
5836 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08005837
5838 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5839 msix_ent[i].entry = i;
5840 msix_ent[i].vector = 0;
Michael Chan35e90102008-06-19 16:37:42 -07005841
Michael Chan4e1d0de2008-12-16 20:27:45 -08005842 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
Michael Chanf0ea2e62008-06-19 16:41:57 -07005843 bp->irq_tbl[i].handler = bnx2_msi_1shot;
Michael Chan57851d82007-12-20 20:01:44 -08005844 }
5845
5846 rc = pci_enable_msix(bp->pdev, msix_ent, BNX2_MAX_MSIX_VEC);
5847 if (rc != 0)
5848 return;
5849
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005850 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08005851 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan57851d82007-12-20 20:01:44 -08005852 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
5853 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan6d866ff2007-12-20 19:56:09 -08005854}
5855
5856static void
5857bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
5858{
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005859 int cpus = num_online_cpus();
Benjamin Li706bf242008-07-18 17:55:11 -07005860 int msix_vecs = min(cpus + 1, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005861
Michael Chan6d866ff2007-12-20 19:56:09 -08005862 bp->irq_tbl[0].handler = bnx2_interrupt;
5863 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08005864 bp->irq_nvecs = 1;
5865 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005866
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005867 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi && cpus > 1)
5868 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08005869
David S. Millerf86e82f2008-01-21 17:15:40 -08005870 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
5871 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08005872 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005873 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005874 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005875 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005876 bp->irq_tbl[0].handler = bnx2_msi_1shot;
5877 } else
5878 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08005879
5880 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005881 }
5882 }
Benjamin Li706bf242008-07-18 17:55:11 -07005883
5884 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
5885 bp->dev->real_num_tx_queues = bp->num_tx_rings;
5886
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005887 bp->num_rx_rings = bp->irq_nvecs;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005888}
5889
Michael Chanb6016b72005-05-26 13:03:09 -07005890/* Called with rtnl_lock */
5891static int
5892bnx2_open(struct net_device *dev)
5893{
Michael Chan972ec0d2006-01-23 16:12:43 -08005894 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005895 int rc;
5896
Michael Chan1b2f9222007-05-03 13:20:19 -07005897 netif_carrier_off(dev);
5898
Pavel Machek829ca9a2005-09-03 15:56:56 -07005899 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07005900 bnx2_disable_int(bp);
5901
Michael Chan6d866ff2007-12-20 19:56:09 -08005902 bnx2_setup_int_mode(bp, disable_msi);
Michael Chan35efa7c2007-12-20 19:56:37 -08005903 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07005904 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07005905 if (rc)
5906 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07005907
Michael Chan8e6a72c2007-05-03 13:24:48 -07005908 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07005909 if (rc)
5910 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07005911
Michael Chan9a120bc2008-05-16 22:17:45 -07005912 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07005913 if (rc)
5914 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005915
Michael Chancd339a02005-08-25 15:35:24 -07005916 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005917
5918 atomic_set(&bp->intr_sem, 0);
5919
5920 bnx2_enable_int(bp);
5921
David S. Millerf86e82f2008-01-21 17:15:40 -08005922 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07005923 /* Test MSI to make sure it is working
5924 * If MSI test fails, go back to INTx mode
5925 */
5926 if (bnx2_test_intr(bp) != 0) {
5927 printk(KERN_WARNING PFX "%s: No interrupt was generated"
5928 " using MSI, switching to INTx mode. Please"
5929 " report this failure to the PCI maintainer"
5930 " and include system chipset information.\n",
5931 bp->dev->name);
5932
5933 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005934 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005935
Michael Chan6d866ff2007-12-20 19:56:09 -08005936 bnx2_setup_int_mode(bp, 1);
5937
Michael Chan9a120bc2008-05-16 22:17:45 -07005938 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005939
Michael Chan8e6a72c2007-05-03 13:24:48 -07005940 if (!rc)
5941 rc = bnx2_request_irq(bp);
5942
Michael Chanb6016b72005-05-26 13:03:09 -07005943 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07005944 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07005945 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07005946 }
5947 bnx2_enable_int(bp);
5948 }
5949 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005950 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb6016b72005-05-26 13:03:09 -07005951 printk(KERN_INFO PFX "%s: using MSI\n", dev->name);
David S. Millerf86e82f2008-01-21 17:15:40 -08005952 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chan57851d82007-12-20 20:01:44 -08005953 printk(KERN_INFO PFX "%s: using MSIX\n", dev->name);
Michael Chanb6016b72005-05-26 13:03:09 -07005954
Benjamin Li706bf242008-07-18 17:55:11 -07005955 netif_tx_start_all_queues(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005956
5957 return 0;
Michael Chan2739a8b2008-06-19 16:44:10 -07005958
5959open_err:
5960 bnx2_napi_disable(bp);
5961 bnx2_free_skbs(bp);
5962 bnx2_free_irq(bp);
5963 bnx2_free_mem(bp);
5964 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005965}
5966
5967static void
David Howellsc4028952006-11-22 14:57:56 +00005968bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07005969{
David Howellsc4028952006-11-22 14:57:56 +00005970 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07005971
Michael Chanafdc08b2005-08-25 15:34:29 -07005972 if (!netif_running(bp->dev))
5973 return;
5974
Michael Chanb6016b72005-05-26 13:03:09 -07005975 bnx2_netif_stop(bp);
5976
Michael Chan9a120bc2008-05-16 22:17:45 -07005977 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07005978
5979 atomic_set(&bp->intr_sem, 1);
5980 bnx2_netif_start(bp);
5981}
5982
5983static void
5984bnx2_tx_timeout(struct net_device *dev)
5985{
Michael Chan972ec0d2006-01-23 16:12:43 -08005986 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005987
5988 /* This allows the netif to be shutdown gracefully before resetting */
5989 schedule_work(&bp->reset_task);
5990}
5991
5992#ifdef BCM_VLAN
5993/* Called with rtnl_lock */
5994static void
5995bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
5996{
Michael Chan972ec0d2006-01-23 16:12:43 -08005997 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005998
5999 bnx2_netif_stop(bp);
6000
6001 bp->vlgrp = vlgrp;
6002 bnx2_set_rx_mode(dev);
Michael Chan7c62e832008-07-14 22:39:03 -07006003 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
6004 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006005
6006 bnx2_netif_start(bp);
6007}
Michael Chanb6016b72005-05-26 13:03:09 -07006008#endif
6009
Herbert Xu932ff272006-06-09 12:20:56 -07006010/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07006011 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6012 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07006013 */
6014static int
6015bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6016{
Michael Chan972ec0d2006-01-23 16:12:43 -08006017 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006018 dma_addr_t mapping;
6019 struct tx_bd *txbd;
Benjamin Li3d16af82008-10-09 12:26:41 -07006020 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07006021 u32 len, vlan_tag_flags, last_frag, mss;
6022 u16 prod, ring_prod;
6023 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07006024 struct bnx2_napi *bnapi;
6025 struct bnx2_tx_ring_info *txr;
6026 struct netdev_queue *txq;
Benjamin Li3d16af82008-10-09 12:26:41 -07006027 struct skb_shared_info *sp;
Benjamin Li706bf242008-07-18 17:55:11 -07006028
6029 /* Determine which tx ring we will be placed on */
6030 i = skb_get_queue_mapping(skb);
6031 bnapi = &bp->bnx2_napi[i];
6032 txr = &bnapi->tx_ring;
6033 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07006034
Michael Chan35e90102008-06-19 16:37:42 -07006035 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08006036 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07006037 netif_tx_stop_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006038 printk(KERN_ERR PFX "%s: BUG! Tx ring full when queue awake!\n",
6039 dev->name);
6040
6041 return NETDEV_TX_BUSY;
6042 }
6043 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006044 prod = txr->tx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006045 ring_prod = TX_RING_IDX(prod);
6046
6047 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006048 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006049 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6050 }
6051
Michael Chan729b85c2008-08-14 15:29:39 -07006052#ifdef BCM_VLAN
Al Viro79ea13c2008-01-24 02:06:46 -08006053 if (bp->vlgrp && vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006054 vlan_tag_flags |=
6055 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6056 }
Michael Chan729b85c2008-08-14 15:29:39 -07006057#endif
Michael Chanfde82052007-05-03 17:23:35 -07006058 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006059 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006060 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006061
Michael Chanb6016b72005-05-26 13:03:09 -07006062 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6063
Michael Chan4666f872007-05-03 13:22:28 -07006064 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006065
Michael Chan4666f872007-05-03 13:22:28 -07006066 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6067 u32 tcp_off = skb_transport_offset(skb) -
6068 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006069
Michael Chan4666f872007-05-03 13:22:28 -07006070 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6071 TX_BD_FLAGS_SW_FLAGS;
6072 if (likely(tcp_off == 0))
6073 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6074 else {
6075 tcp_off >>= 3;
6076 vlan_tag_flags |= ((tcp_off & 0x3) <<
6077 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6078 ((tcp_off & 0x10) <<
6079 TX_BD_FLAGS_TCP6_OFF4_SHL);
6080 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6081 }
6082 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006083 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006084 if (tcp_opt_len || (iph->ihl > 5)) {
6085 vlan_tag_flags |= ((iph->ihl - 5) +
6086 (tcp_opt_len >> 2)) << 8;
6087 }
Michael Chanb6016b72005-05-26 13:03:09 -07006088 }
Michael Chan4666f872007-05-03 13:22:28 -07006089 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006090 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006091
Benjamin Li3d16af82008-10-09 12:26:41 -07006092 if (skb_dma_map(&bp->pdev->dev, skb, DMA_TO_DEVICE)) {
6093 dev_kfree_skb(skb);
6094 return NETDEV_TX_OK;
6095 }
6096
6097 sp = skb_shinfo(skb);
6098 mapping = sp->dma_maps[0];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006099
Michael Chan35e90102008-06-19 16:37:42 -07006100 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006101 tx_buf->skb = skb;
Michael Chanb6016b72005-05-26 13:03:09 -07006102
Michael Chan35e90102008-06-19 16:37:42 -07006103 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006104
6105 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6106 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6107 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6108 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6109
6110 last_frag = skb_shinfo(skb)->nr_frags;
6111
6112 for (i = 0; i < last_frag; i++) {
6113 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6114
6115 prod = NEXT_TX_BD(prod);
6116 ring_prod = TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006117 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006118
6119 len = frag->size;
Benjamin Li3d16af82008-10-09 12:26:41 -07006120 mapping = sp->dma_maps[i + 1];
Michael Chanb6016b72005-05-26 13:03:09 -07006121
6122 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6123 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6124 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6125 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6126
6127 }
6128 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6129
6130 prod = NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006131 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006132
Michael Chan35e90102008-06-19 16:37:42 -07006133 REG_WR16(bp, txr->tx_bidx_addr, prod);
6134 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006135
6136 mmiowb();
6137
Michael Chan35e90102008-06-19 16:37:42 -07006138 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006139 dev->trans_start = jiffies;
6140
Michael Chan35e90102008-06-19 16:37:42 -07006141 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006142 netif_tx_stop_queue(txq);
Michael Chan35e90102008-06-19 16:37:42 -07006143 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006144 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006145 }
6146
6147 return NETDEV_TX_OK;
6148}
6149
6150/* Called with rtnl_lock */
6151static int
6152bnx2_close(struct net_device *dev)
6153{
Michael Chan972ec0d2006-01-23 16:12:43 -08006154 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006155
David S. Miller4bb073c2008-06-12 02:22:02 -07006156 cancel_work_sync(&bp->reset_task);
Michael Chanafdc08b2005-08-25 15:34:29 -07006157
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006158 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006159 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006160 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006161 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006162 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006163 bnx2_free_skbs(bp);
6164 bnx2_free_mem(bp);
6165 bp->link_up = 0;
6166 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07006167 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006168 return 0;
6169}
6170
6171#define GET_NET_STATS64(ctr) \
6172 (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
6173 (unsigned long) (ctr##_lo)
6174
6175#define GET_NET_STATS32(ctr) \
6176 (ctr##_lo)
6177
6178#if (BITS_PER_LONG == 64)
6179#define GET_NET_STATS GET_NET_STATS64
6180#else
6181#define GET_NET_STATS GET_NET_STATS32
6182#endif
6183
6184static struct net_device_stats *
6185bnx2_get_stats(struct net_device *dev)
6186{
Michael Chan972ec0d2006-01-23 16:12:43 -08006187 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006188 struct statistics_block *stats_blk = bp->stats_blk;
Ilpo Järvinend8e80342008-11-28 15:52:43 -08006189 struct net_device_stats *net_stats = &dev->stats;
Michael Chanb6016b72005-05-26 13:03:09 -07006190
6191 if (bp->stats_blk == NULL) {
6192 return net_stats;
6193 }
6194 net_stats->rx_packets =
6195 GET_NET_STATS(stats_blk->stat_IfHCInUcastPkts) +
6196 GET_NET_STATS(stats_blk->stat_IfHCInMulticastPkts) +
6197 GET_NET_STATS(stats_blk->stat_IfHCInBroadcastPkts);
6198
6199 net_stats->tx_packets =
6200 GET_NET_STATS(stats_blk->stat_IfHCOutUcastPkts) +
6201 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts) +
6202 GET_NET_STATS(stats_blk->stat_IfHCOutBroadcastPkts);
6203
6204 net_stats->rx_bytes =
6205 GET_NET_STATS(stats_blk->stat_IfHCInOctets);
6206
6207 net_stats->tx_bytes =
6208 GET_NET_STATS(stats_blk->stat_IfHCOutOctets);
6209
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006210 net_stats->multicast =
Michael Chanb6016b72005-05-26 13:03:09 -07006211 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts);
6212
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006213 net_stats->collisions =
Michael Chanb6016b72005-05-26 13:03:09 -07006214 (unsigned long) stats_blk->stat_EtherStatsCollisions;
6215
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006216 net_stats->rx_length_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006217 (unsigned long) (stats_blk->stat_EtherStatsUndersizePkts +
6218 stats_blk->stat_EtherStatsOverrsizePkts);
6219
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006220 net_stats->rx_over_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006221 (unsigned long) stats_blk->stat_IfInMBUFDiscards;
6222
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006223 net_stats->rx_frame_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006224 (unsigned long) stats_blk->stat_Dot3StatsAlignmentErrors;
6225
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006226 net_stats->rx_crc_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006227 (unsigned long) stats_blk->stat_Dot3StatsFCSErrors;
6228
6229 net_stats->rx_errors = net_stats->rx_length_errors +
6230 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6231 net_stats->rx_crc_errors;
6232
6233 net_stats->tx_aborted_errors =
6234 (unsigned long) (stats_blk->stat_Dot3StatsExcessiveCollisions +
6235 stats_blk->stat_Dot3StatsLateCollisions);
6236
Michael Chan5b0c76a2005-11-04 08:45:49 -08006237 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6238 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006239 net_stats->tx_carrier_errors = 0;
6240 else {
6241 net_stats->tx_carrier_errors =
6242 (unsigned long)
6243 stats_blk->stat_Dot3StatsCarrierSenseErrors;
6244 }
6245
6246 net_stats->tx_errors =
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006247 (unsigned long)
Michael Chanb6016b72005-05-26 13:03:09 -07006248 stats_blk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors
6249 +
6250 net_stats->tx_aborted_errors +
6251 net_stats->tx_carrier_errors;
6252
Michael Chancea94db2006-06-12 22:16:13 -07006253 net_stats->rx_missed_errors =
6254 (unsigned long) (stats_blk->stat_IfInMBUFDiscards +
6255 stats_blk->stat_FwRxDrop);
6256
Michael Chanb6016b72005-05-26 13:03:09 -07006257 return net_stats;
6258}
6259
6260/* All ethtool functions called with rtnl_lock */
6261
6262static int
6263bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6264{
Michael Chan972ec0d2006-01-23 16:12:43 -08006265 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006266 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006267
6268 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006269 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006270 support_serdes = 1;
6271 support_copper = 1;
6272 } else if (bp->phy_port == PORT_FIBRE)
6273 support_serdes = 1;
6274 else
6275 support_copper = 1;
6276
6277 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006278 cmd->supported |= SUPPORTED_1000baseT_Full |
6279 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006280 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006281 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006282
Michael Chanb6016b72005-05-26 13:03:09 -07006283 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006284 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006285 cmd->supported |= SUPPORTED_10baseT_Half |
6286 SUPPORTED_10baseT_Full |
6287 SUPPORTED_100baseT_Half |
6288 SUPPORTED_100baseT_Full |
6289 SUPPORTED_1000baseT_Full |
6290 SUPPORTED_TP;
6291
Michael Chanb6016b72005-05-26 13:03:09 -07006292 }
6293
Michael Chan7b6b8342007-07-07 22:50:15 -07006294 spin_lock_bh(&bp->phy_lock);
6295 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006296 cmd->advertising = bp->advertising;
6297
6298 if (bp->autoneg & AUTONEG_SPEED) {
6299 cmd->autoneg = AUTONEG_ENABLE;
6300 }
6301 else {
6302 cmd->autoneg = AUTONEG_DISABLE;
6303 }
6304
6305 if (netif_carrier_ok(dev)) {
6306 cmd->speed = bp->line_speed;
6307 cmd->duplex = bp->duplex;
6308 }
6309 else {
6310 cmd->speed = -1;
6311 cmd->duplex = -1;
6312 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006313 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006314
6315 cmd->transceiver = XCVR_INTERNAL;
6316 cmd->phy_address = bp->phy_addr;
6317
6318 return 0;
6319}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006320
Michael Chanb6016b72005-05-26 13:03:09 -07006321static int
6322bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6323{
Michael Chan972ec0d2006-01-23 16:12:43 -08006324 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006325 u8 autoneg = bp->autoneg;
6326 u8 req_duplex = bp->req_duplex;
6327 u16 req_line_speed = bp->req_line_speed;
6328 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006329 int err = -EINVAL;
6330
6331 spin_lock_bh(&bp->phy_lock);
6332
6333 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6334 goto err_out_unlock;
6335
Michael Chan583c28e2008-01-21 19:51:35 -08006336 if (cmd->port != bp->phy_port &&
6337 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006338 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006339
Michael Chand6b14482008-07-14 22:37:21 -07006340 /* If device is down, we can store the settings only if the user
6341 * is setting the currently active port.
6342 */
6343 if (!netif_running(dev) && cmd->port != bp->phy_port)
6344 goto err_out_unlock;
6345
Michael Chanb6016b72005-05-26 13:03:09 -07006346 if (cmd->autoneg == AUTONEG_ENABLE) {
6347 autoneg |= AUTONEG_SPEED;
6348
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006349 cmd->advertising &= ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006350
6351 /* allow advertising 1 speed */
6352 if ((cmd->advertising == ADVERTISED_10baseT_Half) ||
6353 (cmd->advertising == ADVERTISED_10baseT_Full) ||
6354 (cmd->advertising == ADVERTISED_100baseT_Half) ||
6355 (cmd->advertising == ADVERTISED_100baseT_Full)) {
6356
Michael Chan7b6b8342007-07-07 22:50:15 -07006357 if (cmd->port == PORT_FIBRE)
6358 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006359
6360 advertising = cmd->advertising;
6361
Michael Chan27a005b2007-05-03 13:23:41 -07006362 } else if (cmd->advertising == ADVERTISED_2500baseX_Full) {
Michael Chan583c28e2008-01-21 19:51:35 -08006363 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ||
Michael Chan7b6b8342007-07-07 22:50:15 -07006364 (cmd->port == PORT_TP))
6365 goto err_out_unlock;
6366 } else if (cmd->advertising == ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07006367 advertising = cmd->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006368 else if (cmd->advertising == ADVERTISED_1000baseT_Half)
6369 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006370 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006371 if (cmd->port == PORT_FIBRE)
Michael Chanb6016b72005-05-26 13:03:09 -07006372 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chan7b6b8342007-07-07 22:50:15 -07006373 else
Michael Chanb6016b72005-05-26 13:03:09 -07006374 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006375 }
6376 advertising |= ADVERTISED_Autoneg;
6377 }
6378 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006379 if (cmd->port == PORT_FIBRE) {
Michael Chan80be4432006-11-19 14:07:28 -08006380 if ((cmd->speed != SPEED_1000 &&
6381 cmd->speed != SPEED_2500) ||
6382 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006383 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006384
6385 if (cmd->speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006386 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006387 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006388 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006389 else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
6390 goto err_out_unlock;
6391
Michael Chanb6016b72005-05-26 13:03:09 -07006392 autoneg &= ~AUTONEG_SPEED;
6393 req_line_speed = cmd->speed;
6394 req_duplex = cmd->duplex;
6395 advertising = 0;
6396 }
6397
6398 bp->autoneg = autoneg;
6399 bp->advertising = advertising;
6400 bp->req_line_speed = req_line_speed;
6401 bp->req_duplex = req_duplex;
6402
Michael Chand6b14482008-07-14 22:37:21 -07006403 err = 0;
6404 /* If device is down, the new settings will be picked up when it is
6405 * brought up.
6406 */
6407 if (netif_running(dev))
6408 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006409
Michael Chan7b6b8342007-07-07 22:50:15 -07006410err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006411 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006412
Michael Chan7b6b8342007-07-07 22:50:15 -07006413 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006414}
6415
6416static void
6417bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6418{
Michael Chan972ec0d2006-01-23 16:12:43 -08006419 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006420
6421 strcpy(info->driver, DRV_MODULE_NAME);
6422 strcpy(info->version, DRV_MODULE_VERSION);
6423 strcpy(info->bus_info, pci_name(bp->pdev));
Michael Chan58fc2ea2007-07-07 22:52:02 -07006424 strcpy(info->fw_version, bp->fw_version);
Michael Chanb6016b72005-05-26 13:03:09 -07006425}
6426
Michael Chan244ac4f2006-03-20 17:48:46 -08006427#define BNX2_REGDUMP_LEN (32 * 1024)
6428
6429static int
6430bnx2_get_regs_len(struct net_device *dev)
6431{
6432 return BNX2_REGDUMP_LEN;
6433}
6434
6435static void
6436bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6437{
6438 u32 *p = _p, i, offset;
6439 u8 *orig_p = _p;
6440 struct bnx2 *bp = netdev_priv(dev);
6441 u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
6442 0x0800, 0x0880, 0x0c00, 0x0c10,
6443 0x0c30, 0x0d08, 0x1000, 0x101c,
6444 0x1040, 0x1048, 0x1080, 0x10a4,
6445 0x1400, 0x1490, 0x1498, 0x14f0,
6446 0x1500, 0x155c, 0x1580, 0x15dc,
6447 0x1600, 0x1658, 0x1680, 0x16d8,
6448 0x1800, 0x1820, 0x1840, 0x1854,
6449 0x1880, 0x1894, 0x1900, 0x1984,
6450 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6451 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6452 0x2000, 0x2030, 0x23c0, 0x2400,
6453 0x2800, 0x2820, 0x2830, 0x2850,
6454 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6455 0x3c00, 0x3c94, 0x4000, 0x4010,
6456 0x4080, 0x4090, 0x43c0, 0x4458,
6457 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6458 0x4fc0, 0x5010, 0x53c0, 0x5444,
6459 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6460 0x5fc0, 0x6000, 0x6400, 0x6428,
6461 0x6800, 0x6848, 0x684c, 0x6860,
6462 0x6888, 0x6910, 0x8000 };
6463
6464 regs->version = 0;
6465
6466 memset(p, 0, BNX2_REGDUMP_LEN);
6467
6468 if (!netif_running(bp->dev))
6469 return;
6470
6471 i = 0;
6472 offset = reg_boundaries[0];
6473 p += offset;
6474 while (offset < BNX2_REGDUMP_LEN) {
6475 *p++ = REG_RD(bp, offset);
6476 offset += 4;
6477 if (offset == reg_boundaries[i + 1]) {
6478 offset = reg_boundaries[i + 2];
6479 p = (u32 *) (orig_p + offset);
6480 i += 2;
6481 }
6482 }
6483}
6484
Michael Chanb6016b72005-05-26 13:03:09 -07006485static void
6486bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6487{
Michael Chan972ec0d2006-01-23 16:12:43 -08006488 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006489
David S. Millerf86e82f2008-01-21 17:15:40 -08006490 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006491 wol->supported = 0;
6492 wol->wolopts = 0;
6493 }
6494 else {
6495 wol->supported = WAKE_MAGIC;
6496 if (bp->wol)
6497 wol->wolopts = WAKE_MAGIC;
6498 else
6499 wol->wolopts = 0;
6500 }
6501 memset(&wol->sopass, 0, sizeof(wol->sopass));
6502}
6503
6504static int
6505bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6506{
Michael Chan972ec0d2006-01-23 16:12:43 -08006507 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006508
6509 if (wol->wolopts & ~WAKE_MAGIC)
6510 return -EINVAL;
6511
6512 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006513 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07006514 return -EINVAL;
6515
6516 bp->wol = 1;
6517 }
6518 else {
6519 bp->wol = 0;
6520 }
6521 return 0;
6522}
6523
6524static int
6525bnx2_nway_reset(struct net_device *dev)
6526{
Michael Chan972ec0d2006-01-23 16:12:43 -08006527 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006528 u32 bmcr;
6529
Michael Chan9f52b562008-10-09 12:21:46 -07006530 if (!netif_running(dev))
6531 return -EAGAIN;
6532
Michael Chanb6016b72005-05-26 13:03:09 -07006533 if (!(bp->autoneg & AUTONEG_SPEED)) {
6534 return -EINVAL;
6535 }
6536
Michael Chanc770a652005-08-25 15:38:39 -07006537 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006538
Michael Chan583c28e2008-01-21 19:51:35 -08006539 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006540 int rc;
6541
6542 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6543 spin_unlock_bh(&bp->phy_lock);
6544 return rc;
6545 }
6546
Michael Chanb6016b72005-05-26 13:03:09 -07006547 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08006548 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07006549 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07006550 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006551
6552 msleep(20);
6553
Michael Chanc770a652005-08-25 15:38:39 -07006554 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08006555
Michael Chan40105c02008-11-12 16:02:45 -08006556 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006557 bp->serdes_an_pending = 1;
6558 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006559 }
6560
Michael Chanca58c3a2007-05-03 13:22:52 -07006561 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07006562 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07006563 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07006564
Michael Chanc770a652005-08-25 15:38:39 -07006565 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006566
6567 return 0;
6568}
6569
6570static int
6571bnx2_get_eeprom_len(struct net_device *dev)
6572{
Michael Chan972ec0d2006-01-23 16:12:43 -08006573 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006574
Michael Chan1122db72006-01-23 16:11:42 -08006575 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006576 return 0;
6577
Michael Chan1122db72006-01-23 16:11:42 -08006578 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006579}
6580
6581static int
6582bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6583 u8 *eebuf)
6584{
Michael Chan972ec0d2006-01-23 16:12:43 -08006585 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006586 int rc;
6587
Michael Chan9f52b562008-10-09 12:21:46 -07006588 if (!netif_running(dev))
6589 return -EAGAIN;
6590
John W. Linville1064e942005-11-10 12:58:24 -08006591 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006592
6593 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
6594
6595 return rc;
6596}
6597
6598static int
6599bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6600 u8 *eebuf)
6601{
Michael Chan972ec0d2006-01-23 16:12:43 -08006602 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006603 int rc;
6604
Michael Chan9f52b562008-10-09 12:21:46 -07006605 if (!netif_running(dev))
6606 return -EAGAIN;
6607
John W. Linville1064e942005-11-10 12:58:24 -08006608 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006609
6610 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
6611
6612 return rc;
6613}
6614
6615static int
6616bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6617{
Michael Chan972ec0d2006-01-23 16:12:43 -08006618 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006619
6620 memset(coal, 0, sizeof(struct ethtool_coalesce));
6621
6622 coal->rx_coalesce_usecs = bp->rx_ticks;
6623 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
6624 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
6625 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
6626
6627 coal->tx_coalesce_usecs = bp->tx_ticks;
6628 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
6629 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
6630 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
6631
6632 coal->stats_block_coalesce_usecs = bp->stats_ticks;
6633
6634 return 0;
6635}
6636
6637static int
6638bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6639{
Michael Chan972ec0d2006-01-23 16:12:43 -08006640 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006641
6642 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
6643 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
6644
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006645 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07006646 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
6647
6648 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
6649 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
6650
6651 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
6652 if (bp->rx_quick_cons_trip_int > 0xff)
6653 bp->rx_quick_cons_trip_int = 0xff;
6654
6655 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
6656 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
6657
6658 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
6659 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
6660
6661 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
6662 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
6663
6664 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
6665 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
6666 0xff;
6667
6668 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan02537b062007-06-04 21:24:07 -07006669 if (CHIP_NUM(bp) == CHIP_NUM_5708) {
6670 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
6671 bp->stats_ticks = USEC_PER_SEC;
6672 }
Michael Chan7ea69202007-07-16 18:27:10 -07006673 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
6674 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
6675 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07006676
6677 if (netif_running(bp->dev)) {
6678 bnx2_netif_stop(bp);
Michael Chan9a120bc2008-05-16 22:17:45 -07006679 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006680 bnx2_netif_start(bp);
6681 }
6682
6683 return 0;
6684}
6685
6686static void
6687bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6688{
Michael Chan972ec0d2006-01-23 16:12:43 -08006689 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006690
Michael Chan13daffa2006-03-20 17:49:20 -08006691 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006692 ering->rx_mini_max_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006693 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006694
6695 ering->rx_pending = bp->rx_ring_size;
6696 ering->rx_mini_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006697 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006698
6699 ering->tx_max_pending = MAX_TX_DESC_CNT;
6700 ering->tx_pending = bp->tx_ring_size;
6701}
6702
6703static int
Michael Chan5d5d0012007-12-12 11:17:43 -08006704bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
Michael Chanb6016b72005-05-26 13:03:09 -07006705{
Michael Chan13daffa2006-03-20 17:49:20 -08006706 if (netif_running(bp->dev)) {
6707 bnx2_netif_stop(bp);
6708 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6709 bnx2_free_skbs(bp);
6710 bnx2_free_mem(bp);
6711 }
6712
Michael Chan5d5d0012007-12-12 11:17:43 -08006713 bnx2_set_rx_ring_size(bp, rx);
6714 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07006715
6716 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08006717 int rc;
6718
6719 rc = bnx2_alloc_mem(bp);
6720 if (rc)
6721 return rc;
Michael Chan9a120bc2008-05-16 22:17:45 -07006722 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006723 bnx2_netif_start(bp);
6724 }
Michael Chanb6016b72005-05-26 13:03:09 -07006725 return 0;
6726}
6727
Michael Chan5d5d0012007-12-12 11:17:43 -08006728static int
6729bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6730{
6731 struct bnx2 *bp = netdev_priv(dev);
6732 int rc;
6733
6734 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
6735 (ering->tx_pending > MAX_TX_DESC_CNT) ||
6736 (ering->tx_pending <= MAX_SKB_FRAGS)) {
6737
6738 return -EINVAL;
6739 }
6740 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
6741 return rc;
6742}
6743
Michael Chanb6016b72005-05-26 13:03:09 -07006744static void
6745bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6746{
Michael Chan972ec0d2006-01-23 16:12:43 -08006747 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006748
6749 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
6750 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
6751 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
6752}
6753
6754static int
6755bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6756{
Michael Chan972ec0d2006-01-23 16:12:43 -08006757 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006758
6759 bp->req_flow_ctrl = 0;
6760 if (epause->rx_pause)
6761 bp->req_flow_ctrl |= FLOW_CTRL_RX;
6762 if (epause->tx_pause)
6763 bp->req_flow_ctrl |= FLOW_CTRL_TX;
6764
6765 if (epause->autoneg) {
6766 bp->autoneg |= AUTONEG_FLOW_CTRL;
6767 }
6768 else {
6769 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
6770 }
6771
Michael Chan9f52b562008-10-09 12:21:46 -07006772 if (netif_running(dev)) {
6773 spin_lock_bh(&bp->phy_lock);
6774 bnx2_setup_phy(bp, bp->phy_port);
6775 spin_unlock_bh(&bp->phy_lock);
6776 }
Michael Chanb6016b72005-05-26 13:03:09 -07006777
6778 return 0;
6779}
6780
6781static u32
6782bnx2_get_rx_csum(struct net_device *dev)
6783{
Michael Chan972ec0d2006-01-23 16:12:43 -08006784 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006785
6786 return bp->rx_csum;
6787}
6788
6789static int
6790bnx2_set_rx_csum(struct net_device *dev, u32 data)
6791{
Michael Chan972ec0d2006-01-23 16:12:43 -08006792 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006793
6794 bp->rx_csum = data;
6795 return 0;
6796}
6797
Michael Chanb11d6212006-06-29 12:31:21 -07006798static int
6799bnx2_set_tso(struct net_device *dev, u32 data)
6800{
Michael Chan4666f872007-05-03 13:22:28 -07006801 struct bnx2 *bp = netdev_priv(dev);
6802
6803 if (data) {
Michael Chanb11d6212006-06-29 12:31:21 -07006804 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07006805 if (CHIP_NUM(bp) == CHIP_NUM_5709)
6806 dev->features |= NETIF_F_TSO6;
6807 } else
6808 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
6809 NETIF_F_TSO_ECN);
Michael Chanb11d6212006-06-29 12:31:21 -07006810 return 0;
6811}
6812
Michael Chancea94db2006-06-12 22:16:13 -07006813#define BNX2_NUM_STATS 46
Michael Chanb6016b72005-05-26 13:03:09 -07006814
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006815static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006816 char string[ETH_GSTRING_LEN];
6817} bnx2_stats_str_arr[BNX2_NUM_STATS] = {
6818 { "rx_bytes" },
6819 { "rx_error_bytes" },
6820 { "tx_bytes" },
6821 { "tx_error_bytes" },
6822 { "rx_ucast_packets" },
6823 { "rx_mcast_packets" },
6824 { "rx_bcast_packets" },
6825 { "tx_ucast_packets" },
6826 { "tx_mcast_packets" },
6827 { "tx_bcast_packets" },
6828 { "tx_mac_errors" },
6829 { "tx_carrier_errors" },
6830 { "rx_crc_errors" },
6831 { "rx_align_errors" },
6832 { "tx_single_collisions" },
6833 { "tx_multi_collisions" },
6834 { "tx_deferred" },
6835 { "tx_excess_collisions" },
6836 { "tx_late_collisions" },
6837 { "tx_total_collisions" },
6838 { "rx_fragments" },
6839 { "rx_jabbers" },
6840 { "rx_undersize_packets" },
6841 { "rx_oversize_packets" },
6842 { "rx_64_byte_packets" },
6843 { "rx_65_to_127_byte_packets" },
6844 { "rx_128_to_255_byte_packets" },
6845 { "rx_256_to_511_byte_packets" },
6846 { "rx_512_to_1023_byte_packets" },
6847 { "rx_1024_to_1522_byte_packets" },
6848 { "rx_1523_to_9022_byte_packets" },
6849 { "tx_64_byte_packets" },
6850 { "tx_65_to_127_byte_packets" },
6851 { "tx_128_to_255_byte_packets" },
6852 { "tx_256_to_511_byte_packets" },
6853 { "tx_512_to_1023_byte_packets" },
6854 { "tx_1024_to_1522_byte_packets" },
6855 { "tx_1523_to_9022_byte_packets" },
6856 { "rx_xon_frames" },
6857 { "rx_xoff_frames" },
6858 { "tx_xon_frames" },
6859 { "tx_xoff_frames" },
6860 { "rx_mac_ctrl_frames" },
6861 { "rx_filtered_packets" },
6862 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07006863 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07006864};
6865
6866#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
6867
Arjan van de Venf71e1302006-03-03 21:33:57 -05006868static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006869 STATS_OFFSET32(stat_IfHCInOctets_hi),
6870 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
6871 STATS_OFFSET32(stat_IfHCOutOctets_hi),
6872 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
6873 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
6874 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
6875 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
6876 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
6877 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
6878 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
6879 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006880 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
6881 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
6882 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
6883 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
6884 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
6885 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
6886 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
6887 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
6888 STATS_OFFSET32(stat_EtherStatsCollisions),
6889 STATS_OFFSET32(stat_EtherStatsFragments),
6890 STATS_OFFSET32(stat_EtherStatsJabbers),
6891 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
6892 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
6893 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
6894 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
6895 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
6896 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
6897 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
6898 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
6899 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
6900 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
6901 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
6902 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
6903 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
6904 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
6905 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
6906 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
6907 STATS_OFFSET32(stat_XonPauseFramesReceived),
6908 STATS_OFFSET32(stat_XoffPauseFramesReceived),
6909 STATS_OFFSET32(stat_OutXonSent),
6910 STATS_OFFSET32(stat_OutXoffSent),
6911 STATS_OFFSET32(stat_MacControlFramesReceived),
6912 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
6913 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07006914 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07006915};
6916
6917/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
6918 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006919 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006920static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006921 8,0,8,8,8,8,8,8,8,8,
6922 4,0,4,4,4,4,4,4,4,4,
6923 4,4,4,4,4,4,4,4,4,4,
6924 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006925 4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07006926};
6927
Michael Chan5b0c76a2005-11-04 08:45:49 -08006928static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
6929 8,0,8,8,8,8,8,8,8,8,
6930 4,4,4,4,4,4,4,4,4,4,
6931 4,4,4,4,4,4,4,4,4,4,
6932 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006933 4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08006934};
6935
Michael Chanb6016b72005-05-26 13:03:09 -07006936#define BNX2_NUM_TESTS 6
6937
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006938static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006939 char string[ETH_GSTRING_LEN];
6940} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
6941 { "register_test (offline)" },
6942 { "memory_test (offline)" },
6943 { "loopback_test (offline)" },
6944 { "nvram_test (online)" },
6945 { "interrupt_test (online)" },
6946 { "link_test (online)" },
6947};
6948
6949static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006950bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07006951{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006952 switch (sset) {
6953 case ETH_SS_TEST:
6954 return BNX2_NUM_TESTS;
6955 case ETH_SS_STATS:
6956 return BNX2_NUM_STATS;
6957 default:
6958 return -EOPNOTSUPP;
6959 }
Michael Chanb6016b72005-05-26 13:03:09 -07006960}
6961
6962static void
6963bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
6964{
Michael Chan972ec0d2006-01-23 16:12:43 -08006965 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006966
Michael Chan9f52b562008-10-09 12:21:46 -07006967 bnx2_set_power_state(bp, PCI_D0);
6968
Michael Chanb6016b72005-05-26 13:03:09 -07006969 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
6970 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08006971 int i;
6972
Michael Chanb6016b72005-05-26 13:03:09 -07006973 bnx2_netif_stop(bp);
6974 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
6975 bnx2_free_skbs(bp);
6976
6977 if (bnx2_test_registers(bp) != 0) {
6978 buf[0] = 1;
6979 etest->flags |= ETH_TEST_FL_FAILED;
6980 }
6981 if (bnx2_test_memory(bp) != 0) {
6982 buf[1] = 1;
6983 etest->flags |= ETH_TEST_FL_FAILED;
6984 }
Michael Chanbc5a0692006-01-23 16:13:22 -08006985 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07006986 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07006987
Michael Chan9f52b562008-10-09 12:21:46 -07006988 if (!netif_running(bp->dev))
6989 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006990 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07006991 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006992 bnx2_netif_start(bp);
6993 }
6994
6995 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08006996 for (i = 0; i < 7; i++) {
6997 if (bp->link_up)
6998 break;
6999 msleep_interruptible(1000);
7000 }
Michael Chanb6016b72005-05-26 13:03:09 -07007001 }
7002
7003 if (bnx2_test_nvram(bp) != 0) {
7004 buf[3] = 1;
7005 etest->flags |= ETH_TEST_FL_FAILED;
7006 }
7007 if (bnx2_test_intr(bp) != 0) {
7008 buf[4] = 1;
7009 etest->flags |= ETH_TEST_FL_FAILED;
7010 }
7011
7012 if (bnx2_test_link(bp) != 0) {
7013 buf[5] = 1;
7014 etest->flags |= ETH_TEST_FL_FAILED;
7015
7016 }
Michael Chan9f52b562008-10-09 12:21:46 -07007017 if (!netif_running(bp->dev))
7018 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07007019}
7020
7021static void
7022bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7023{
7024 switch (stringset) {
7025 case ETH_SS_STATS:
7026 memcpy(buf, bnx2_stats_str_arr,
7027 sizeof(bnx2_stats_str_arr));
7028 break;
7029 case ETH_SS_TEST:
7030 memcpy(buf, bnx2_tests_str_arr,
7031 sizeof(bnx2_tests_str_arr));
7032 break;
7033 }
7034}
7035
Michael Chanb6016b72005-05-26 13:03:09 -07007036static void
7037bnx2_get_ethtool_stats(struct net_device *dev,
7038 struct ethtool_stats *stats, u64 *buf)
7039{
Michael Chan972ec0d2006-01-23 16:12:43 -08007040 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007041 int i;
7042 u32 *hw_stats = (u32 *) bp->stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007043 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007044
7045 if (hw_stats == NULL) {
7046 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7047 return;
7048 }
7049
Michael Chan5b0c76a2005-11-04 08:45:49 -08007050 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
7051 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
7052 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
7053 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007054 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007055 else
7056 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007057
7058 for (i = 0; i < BNX2_NUM_STATS; i++) {
7059 if (stats_len_arr[i] == 0) {
7060 /* skip this counter */
7061 buf[i] = 0;
7062 continue;
7063 }
7064 if (stats_len_arr[i] == 4) {
7065 /* 4-byte counter */
7066 buf[i] = (u64)
7067 *(hw_stats + bnx2_stats_offset_arr[i]);
7068 continue;
7069 }
7070 /* 8-byte counter */
7071 buf[i] = (((u64) *(hw_stats +
7072 bnx2_stats_offset_arr[i])) << 32) +
7073 *(hw_stats + bnx2_stats_offset_arr[i] + 1);
7074 }
7075}
7076
7077static int
7078bnx2_phys_id(struct net_device *dev, u32 data)
7079{
Michael Chan972ec0d2006-01-23 16:12:43 -08007080 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007081 int i;
7082 u32 save;
7083
Michael Chan9f52b562008-10-09 12:21:46 -07007084 bnx2_set_power_state(bp, PCI_D0);
7085
Michael Chanb6016b72005-05-26 13:03:09 -07007086 if (data == 0)
7087 data = 2;
7088
7089 save = REG_RD(bp, BNX2_MISC_CFG);
7090 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
7091
7092 for (i = 0; i < (data * 2); i++) {
7093 if ((i % 2) == 0) {
7094 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
7095 }
7096 else {
7097 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7098 BNX2_EMAC_LED_1000MB_OVERRIDE |
7099 BNX2_EMAC_LED_100MB_OVERRIDE |
7100 BNX2_EMAC_LED_10MB_OVERRIDE |
7101 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7102 BNX2_EMAC_LED_TRAFFIC);
7103 }
7104 msleep_interruptible(500);
7105 if (signal_pending(current))
7106 break;
7107 }
7108 REG_WR(bp, BNX2_EMAC_LED, 0);
7109 REG_WR(bp, BNX2_MISC_CFG, save);
Michael Chan9f52b562008-10-09 12:21:46 -07007110
7111 if (!netif_running(dev))
7112 bnx2_set_power_state(bp, PCI_D3hot);
7113
Michael Chanb6016b72005-05-26 13:03:09 -07007114 return 0;
7115}
7116
Michael Chan4666f872007-05-03 13:22:28 -07007117static int
7118bnx2_set_tx_csum(struct net_device *dev, u32 data)
7119{
7120 struct bnx2 *bp = netdev_priv(dev);
7121
7122 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan6460d942007-07-14 19:07:52 -07007123 return (ethtool_op_set_tx_ipv6_csum(dev, data));
Michael Chan4666f872007-05-03 13:22:28 -07007124 else
7125 return (ethtool_op_set_tx_csum(dev, data));
7126}
7127
Jeff Garzik7282d492006-09-13 14:30:00 -04007128static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007129 .get_settings = bnx2_get_settings,
7130 .set_settings = bnx2_set_settings,
7131 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007132 .get_regs_len = bnx2_get_regs_len,
7133 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007134 .get_wol = bnx2_get_wol,
7135 .set_wol = bnx2_set_wol,
7136 .nway_reset = bnx2_nway_reset,
7137 .get_link = ethtool_op_get_link,
7138 .get_eeprom_len = bnx2_get_eeprom_len,
7139 .get_eeprom = bnx2_get_eeprom,
7140 .set_eeprom = bnx2_set_eeprom,
7141 .get_coalesce = bnx2_get_coalesce,
7142 .set_coalesce = bnx2_set_coalesce,
7143 .get_ringparam = bnx2_get_ringparam,
7144 .set_ringparam = bnx2_set_ringparam,
7145 .get_pauseparam = bnx2_get_pauseparam,
7146 .set_pauseparam = bnx2_set_pauseparam,
7147 .get_rx_csum = bnx2_get_rx_csum,
7148 .set_rx_csum = bnx2_set_rx_csum,
Michael Chan4666f872007-05-03 13:22:28 -07007149 .set_tx_csum = bnx2_set_tx_csum,
Michael Chanb6016b72005-05-26 13:03:09 -07007150 .set_sg = ethtool_op_set_sg,
Michael Chanb11d6212006-06-29 12:31:21 -07007151 .set_tso = bnx2_set_tso,
Michael Chanb6016b72005-05-26 13:03:09 -07007152 .self_test = bnx2_self_test,
7153 .get_strings = bnx2_get_strings,
7154 .phys_id = bnx2_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007155 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007156 .get_sset_count = bnx2_get_sset_count,
Michael Chanb6016b72005-05-26 13:03:09 -07007157};
7158
7159/* Called with rtnl_lock */
7160static int
7161bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7162{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007163 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007164 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007165 int err;
7166
7167 switch(cmd) {
7168 case SIOCGMIIPHY:
7169 data->phy_id = bp->phy_addr;
7170
7171 /* fallthru */
7172 case SIOCGMIIREG: {
7173 u32 mii_regval;
7174
Michael Chan583c28e2008-01-21 19:51:35 -08007175 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007176 return -EOPNOTSUPP;
7177
Michael Chandad3e452007-05-03 13:18:03 -07007178 if (!netif_running(dev))
7179 return -EAGAIN;
7180
Michael Chanc770a652005-08-25 15:38:39 -07007181 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007182 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007183 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007184
7185 data->val_out = mii_regval;
7186
7187 return err;
7188 }
7189
7190 case SIOCSMIIREG:
7191 if (!capable(CAP_NET_ADMIN))
7192 return -EPERM;
7193
Michael Chan583c28e2008-01-21 19:51:35 -08007194 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007195 return -EOPNOTSUPP;
7196
Michael Chandad3e452007-05-03 13:18:03 -07007197 if (!netif_running(dev))
7198 return -EAGAIN;
7199
Michael Chanc770a652005-08-25 15:38:39 -07007200 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007201 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007202 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007203
7204 return err;
7205
7206 default:
7207 /* do nothing */
7208 break;
7209 }
7210 return -EOPNOTSUPP;
7211}
7212
7213/* Called with rtnl_lock */
7214static int
7215bnx2_change_mac_addr(struct net_device *dev, void *p)
7216{
7217 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007218 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007219
Michael Chan73eef4c2005-08-25 15:39:15 -07007220 if (!is_valid_ether_addr(addr->sa_data))
7221 return -EINVAL;
7222
Michael Chanb6016b72005-05-26 13:03:09 -07007223 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7224 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007225 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007226
7227 return 0;
7228}
7229
7230/* Called with rtnl_lock */
7231static int
7232bnx2_change_mtu(struct net_device *dev, int new_mtu)
7233{
Michael Chan972ec0d2006-01-23 16:12:43 -08007234 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007235
7236 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7237 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7238 return -EINVAL;
7239
7240 dev->mtu = new_mtu;
Michael Chan5d5d0012007-12-12 11:17:43 -08007241 return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
Michael Chanb6016b72005-05-26 13:03:09 -07007242}
7243
7244#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7245static void
7246poll_bnx2(struct net_device *dev)
7247{
Michael Chan972ec0d2006-01-23 16:12:43 -08007248 struct bnx2 *bp = netdev_priv(dev);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007249 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07007250
Neil Hormanb2af2c12008-11-12 16:23:44 -08007251 for (i = 0; i < bp->irq_nvecs; i++) {
7252 disable_irq(bp->irq_tbl[i].vector);
7253 bnx2_interrupt(bp->irq_tbl[i].vector, &bp->bnx2_napi[i]);
7254 enable_irq(bp->irq_tbl[i].vector);
7255 }
Michael Chanb6016b72005-05-26 13:03:09 -07007256}
7257#endif
7258
Michael Chan253c8b72007-01-08 19:56:01 -08007259static void __devinit
7260bnx2_get_5709_media(struct bnx2 *bp)
7261{
7262 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7263 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7264 u32 strap;
7265
7266 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7267 return;
7268 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007269 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007270 return;
7271 }
7272
7273 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7274 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7275 else
7276 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7277
7278 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7279 switch (strap) {
7280 case 0x4:
7281 case 0x5:
7282 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007283 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007284 return;
7285 }
7286 } else {
7287 switch (strap) {
7288 case 0x1:
7289 case 0x2:
7290 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007291 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007292 return;
7293 }
7294 }
7295}
7296
Michael Chan883e5152007-05-03 13:25:11 -07007297static void __devinit
7298bnx2_get_pci_speed(struct bnx2 *bp)
7299{
7300 u32 reg;
7301
7302 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7303 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7304 u32 clkreg;
7305
David S. Millerf86e82f2008-01-21 17:15:40 -08007306 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007307
7308 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7309
7310 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7311 switch (clkreg) {
7312 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7313 bp->bus_speed_mhz = 133;
7314 break;
7315
7316 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7317 bp->bus_speed_mhz = 100;
7318 break;
7319
7320 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7321 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7322 bp->bus_speed_mhz = 66;
7323 break;
7324
7325 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7326 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7327 bp->bus_speed_mhz = 50;
7328 break;
7329
7330 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7331 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7332 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7333 bp->bus_speed_mhz = 33;
7334 break;
7335 }
7336 }
7337 else {
7338 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7339 bp->bus_speed_mhz = 66;
7340 else
7341 bp->bus_speed_mhz = 33;
7342 }
7343
7344 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007345 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007346
7347}
7348
Michael Chanb6016b72005-05-26 13:03:09 -07007349static int __devinit
7350bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7351{
7352 struct bnx2 *bp;
7353 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07007354 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07007355 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07007356 u64 dma_mask, persist_dma_mask;
Michael Chanb6016b72005-05-26 13:03:09 -07007357
Michael Chanb6016b72005-05-26 13:03:09 -07007358 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007359 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007360
7361 bp->flags = 0;
7362 bp->phy_flags = 0;
7363
7364 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7365 rc = pci_enable_device(pdev);
7366 if (rc) {
Joe Perches898eb712007-10-18 03:06:30 -07007367 dev_err(&pdev->dev, "Cannot enable PCI device, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007368 goto err_out;
7369 }
7370
7371 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007372 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007373 "Cannot find PCI device base address, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007374 rc = -ENODEV;
7375 goto err_out_disable;
7376 }
7377
7378 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7379 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007380 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007381 goto err_out_disable;
7382 }
7383
7384 pci_set_master(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007385 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007386
7387 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7388 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007389 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007390 "Cannot find power management capability, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007391 rc = -EIO;
7392 goto err_out_release;
7393 }
7394
Michael Chanb6016b72005-05-26 13:03:09 -07007395 bp->dev = dev;
7396 bp->pdev = pdev;
7397
7398 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07007399 spin_lock_init(&bp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +00007400 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07007401
7402 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Benjamin Li706bf242008-07-18 17:55:11 -07007403 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + TX_MAX_TSS_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07007404 dev->mem_end = dev->mem_start + mem_len;
7405 dev->irq = pdev->irq;
7406
7407 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7408
7409 if (!bp->regview) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007410 dev_err(&pdev->dev, "Cannot map register space, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007411 rc = -ENOMEM;
7412 goto err_out_release;
7413 }
7414
7415 /* Configure byte swap and enable write to the reg_window registers.
7416 * Rely on CPU to do target byte swapping on big endian systems
7417 * The chip's target access swapping will not swap all accesses
7418 */
7419 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
7420 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7421 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
7422
Pavel Machek829ca9a2005-09-03 15:56:56 -07007423 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007424
7425 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7426
Michael Chan883e5152007-05-03 13:25:11 -07007427 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
7428 if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
7429 dev_err(&pdev->dev,
7430 "Cannot find PCIE capability, aborting.\n");
7431 rc = -EIO;
7432 goto err_out_unmap;
7433 }
David S. Millerf86e82f2008-01-21 17:15:40 -08007434 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08007435 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08007436 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chan883e5152007-05-03 13:25:11 -07007437 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08007438 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7439 if (bp->pcix_cap == 0) {
7440 dev_err(&pdev->dev,
7441 "Cannot find PCIX capability, aborting.\n");
7442 rc = -EIO;
7443 goto err_out_unmap;
7444 }
7445 }
7446
Michael Chanb4b36042007-12-20 19:59:30 -08007447 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
7448 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08007449 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08007450 }
7451
Michael Chan8e6a72c2007-05-03 13:24:48 -07007452 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
7453 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08007454 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07007455 }
7456
Michael Chan40453c82007-05-03 13:19:18 -07007457 /* 5708 cannot support DMA addresses > 40-bit. */
7458 if (CHIP_NUM(bp) == CHIP_NUM_5708)
7459 persist_dma_mask = dma_mask = DMA_40BIT_MASK;
7460 else
7461 persist_dma_mask = dma_mask = DMA_64BIT_MASK;
7462
7463 /* Configure DMA attributes. */
7464 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
7465 dev->features |= NETIF_F_HIGHDMA;
7466 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
7467 if (rc) {
7468 dev_err(&pdev->dev,
7469 "pci_set_consistent_dma_mask failed, aborting.\n");
7470 goto err_out_unmap;
7471 }
7472 } else if ((rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK)) != 0) {
7473 dev_err(&pdev->dev, "System does not support DMA, aborting.\n");
7474 goto err_out_unmap;
7475 }
7476
David S. Millerf86e82f2008-01-21 17:15:40 -08007477 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07007478 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007479
7480 /* 5706A0 may falsely detect SERR and PERR. */
7481 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7482 reg = REG_RD(bp, PCI_COMMAND);
7483 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
7484 REG_WR(bp, PCI_COMMAND, reg);
7485 }
7486 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08007487 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07007488
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007489 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007490 "5706 A1 can only be used in a PCIX bus, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007491 goto err_out_unmap;
7492 }
7493
7494 bnx2_init_nvram(bp);
7495
Michael Chan2726d6e2008-01-29 21:35:05 -08007496 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08007497
7498 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08007499 BNX2_SHM_HDR_SIGNATURE_SIG) {
7500 u32 off = PCI_FUNC(pdev->devfn) << 2;
7501
Michael Chan2726d6e2008-01-29 21:35:05 -08007502 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08007503 } else
Michael Chane3648b32005-11-04 08:51:21 -08007504 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
7505
Michael Chanb6016b72005-05-26 13:03:09 -07007506 /* Get the permanent MAC address. First we need to make sure the
7507 * firmware is actually running.
7508 */
Michael Chan2726d6e2008-01-29 21:35:05 -08007509 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07007510
7511 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
7512 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007513 dev_err(&pdev->dev, "Firmware not running, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007514 rc = -ENODEV;
7515 goto err_out_unmap;
7516 }
7517
Michael Chan2726d6e2008-01-29 21:35:05 -08007518 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007519 for (i = 0, j = 0; i < 3; i++) {
7520 u8 num, k, skip0;
7521
7522 num = (u8) (reg >> (24 - (i * 8)));
7523 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
7524 if (num >= k || !skip0 || k == 1) {
7525 bp->fw_version[j++] = (num / k) + '0';
7526 skip0 = 0;
7527 }
7528 }
7529 if (i != 2)
7530 bp->fw_version[j++] = '.';
7531 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007532 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07007533 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
7534 bp->wol = 1;
7535
7536 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007537 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07007538
7539 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007540 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07007541 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
7542 break;
7543 msleep(10);
7544 }
7545 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007546 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007547 reg &= BNX2_CONDITION_MFW_RUN_MASK;
7548 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
7549 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007550 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007551
7552 bp->fw_version[j++] = ' ';
7553 for (i = 0; i < 3; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007554 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007555 reg = swab32(reg);
7556 memcpy(&bp->fw_version[j], &reg, 4);
7557 j += 4;
7558 }
7559 }
Michael Chanb6016b72005-05-26 13:03:09 -07007560
Michael Chan2726d6e2008-01-29 21:35:05 -08007561 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07007562 bp->mac_addr[0] = (u8) (reg >> 8);
7563 bp->mac_addr[1] = (u8) reg;
7564
Michael Chan2726d6e2008-01-29 21:35:05 -08007565 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07007566 bp->mac_addr[2] = (u8) (reg >> 24);
7567 bp->mac_addr[3] = (u8) (reg >> 16);
7568 bp->mac_addr[4] = (u8) (reg >> 8);
7569 bp->mac_addr[5] = (u8) reg;
7570
7571 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07007572 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07007573
7574 bp->rx_csum = 1;
7575
Michael Chanb6016b72005-05-26 13:03:09 -07007576 bp->tx_quick_cons_trip_int = 20;
7577 bp->tx_quick_cons_trip = 20;
7578 bp->tx_ticks_int = 80;
7579 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007580
Michael Chanb6016b72005-05-26 13:03:09 -07007581 bp->rx_quick_cons_trip_int = 6;
7582 bp->rx_quick_cons_trip = 6;
7583 bp->rx_ticks_int = 18;
7584 bp->rx_ticks = 18;
7585
Michael Chan7ea69202007-07-16 18:27:10 -07007586 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007587
Benjamin Liac392ab2008-09-18 16:40:49 -07007588 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07007589
Michael Chan5b0c76a2005-11-04 08:45:49 -08007590 bp->phy_addr = 1;
7591
Michael Chanb6016b72005-05-26 13:03:09 -07007592 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b72007-01-08 19:56:01 -08007593 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7594 bnx2_get_5709_media(bp);
7595 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08007596 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08007597
Michael Chan0d8a6572007-07-07 22:49:43 -07007598 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08007599 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07007600 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08007601 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07007602 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007603 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007604 bp->wol = 0;
7605 }
Michael Chan38ea3682008-02-23 19:48:57 -08007606 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
7607 /* Don't do parallel detect on this board because of
7608 * some board problems. The link will not go down
7609 * if we do parallel detect.
7610 */
7611 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
7612 pdev->subsystem_device == 0x310c)
7613 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
7614 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08007615 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007616 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08007617 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007618 }
Michael Chan261dd5c2007-01-08 19:55:46 -08007619 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
7620 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08007621 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08007622 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
7623 (CHIP_REV(bp) == CHIP_REV_Ax ||
7624 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08007625 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07007626
Michael Chan7c62e832008-07-14 22:39:03 -07007627 bnx2_init_fw_cap(bp);
7628
Michael Chan16088272006-06-12 22:16:43 -07007629 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
7630 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan5ec6d7b2008-11-12 16:01:41 -08007631 (CHIP_ID(bp) == CHIP_ID_5708_B1) ||
7632 !(REG_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007633 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007634 bp->wol = 0;
7635 }
Michael Chandda1e392006-01-23 16:08:14 -08007636
Michael Chanb6016b72005-05-26 13:03:09 -07007637 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7638 bp->tx_quick_cons_trip_int =
7639 bp->tx_quick_cons_trip;
7640 bp->tx_ticks_int = bp->tx_ticks;
7641 bp->rx_quick_cons_trip_int =
7642 bp->rx_quick_cons_trip;
7643 bp->rx_ticks_int = bp->rx_ticks;
7644 bp->comp_prod_trip_int = bp->comp_prod_trip;
7645 bp->com_ticks_int = bp->com_ticks;
7646 bp->cmd_ticks_int = bp->cmd_ticks;
7647 }
7648
Michael Chanf9317a42006-09-29 17:06:23 -07007649 /* Disable MSI on 5706 if AMD 8132 bridge is found.
7650 *
7651 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
7652 * with byte enables disabled on the unused 32-bit word. This is legal
7653 * but causes problems on the AMD 8132 which will eventually stop
7654 * responding after a while.
7655 *
7656 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11007657 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07007658 */
7659 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
7660 struct pci_dev *amd_8132 = NULL;
7661
7662 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
7663 PCI_DEVICE_ID_AMD_8132_BRIDGE,
7664 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07007665
Auke Kok44c10132007-06-08 15:46:36 -07007666 if (amd_8132->revision >= 0x10 &&
7667 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07007668 disable_msi = 1;
7669 pci_dev_put(amd_8132);
7670 break;
7671 }
7672 }
7673 }
7674
Michael Chandeaf3912007-07-07 22:48:00 -07007675 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007676 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
7677
Michael Chancd339a02005-08-25 15:35:24 -07007678 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07007679 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07007680 bp->timer.data = (unsigned long) bp;
7681 bp->timer.function = bnx2_timer;
7682
Michael Chanb6016b72005-05-26 13:03:09 -07007683 return 0;
7684
7685err_out_unmap:
7686 if (bp->regview) {
7687 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07007688 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007689 }
7690
7691err_out_release:
7692 pci_release_regions(pdev);
7693
7694err_out_disable:
7695 pci_disable_device(pdev);
7696 pci_set_drvdata(pdev, NULL);
7697
7698err_out:
7699 return rc;
7700}
7701
Michael Chan883e5152007-05-03 13:25:11 -07007702static char * __devinit
7703bnx2_bus_string(struct bnx2 *bp, char *str)
7704{
7705 char *s = str;
7706
David S. Millerf86e82f2008-01-21 17:15:40 -08007707 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07007708 s += sprintf(s, "PCI Express");
7709 } else {
7710 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08007711 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07007712 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08007713 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07007714 s += sprintf(s, " 32-bit");
7715 else
7716 s += sprintf(s, " 64-bit");
7717 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
7718 }
7719 return str;
7720}
7721
Michael Chan2ba582b2007-12-21 15:04:49 -08007722static void __devinit
Michael Chan35efa7c2007-12-20 19:56:37 -08007723bnx2_init_napi(struct bnx2 *bp)
7724{
Michael Chanb4b36042007-12-20 19:59:30 -08007725 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08007726
Michael Chanb4b36042007-12-20 19:59:30 -08007727 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07007728 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
7729 int (*poll)(struct napi_struct *, int);
7730
7731 if (i == 0)
7732 poll = bnx2_poll;
7733 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07007734 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07007735
7736 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08007737 bnapi->bp = bp;
7738 }
Michael Chan35efa7c2007-12-20 19:56:37 -08007739}
7740
Stephen Hemminger0421eae2008-11-21 17:31:27 -08007741static const struct net_device_ops bnx2_netdev_ops = {
7742 .ndo_open = bnx2_open,
7743 .ndo_start_xmit = bnx2_start_xmit,
7744 .ndo_stop = bnx2_close,
7745 .ndo_get_stats = bnx2_get_stats,
7746 .ndo_set_rx_mode = bnx2_set_rx_mode,
7747 .ndo_do_ioctl = bnx2_ioctl,
7748 .ndo_validate_addr = eth_validate_addr,
7749 .ndo_set_mac_address = bnx2_change_mac_addr,
7750 .ndo_change_mtu = bnx2_change_mtu,
7751 .ndo_tx_timeout = bnx2_tx_timeout,
7752#ifdef BCM_VLAN
7753 .ndo_vlan_rx_register = bnx2_vlan_rx_register,
7754#endif
7755#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7756 .ndo_poll_controller = poll_bnx2,
7757#endif
7758};
7759
Michael Chan35efa7c2007-12-20 19:56:37 -08007760static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07007761bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7762{
7763 static int version_printed = 0;
7764 struct net_device *dev = NULL;
7765 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07007766 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07007767 char str[40];
Michael Chanb6016b72005-05-26 13:03:09 -07007768
7769 if (version_printed++ == 0)
7770 printk(KERN_INFO "%s", version);
7771
7772 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07007773 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07007774
7775 if (!dev)
7776 return -ENOMEM;
7777
7778 rc = bnx2_init_board(pdev, dev);
7779 if (rc < 0) {
7780 free_netdev(dev);
7781 return rc;
7782 }
7783
Stephen Hemminger0421eae2008-11-21 17:31:27 -08007784 dev->netdev_ops = &bnx2_netdev_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07007785 dev->watchdog_timeo = TX_TIMEOUT;
Michael Chanb6016b72005-05-26 13:03:09 -07007786 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07007787
Michael Chan972ec0d2006-01-23 16:12:43 -08007788 bp = netdev_priv(dev);
Michael Chan35efa7c2007-12-20 19:56:37 -08007789 bnx2_init_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007790
Michael Chan1b2f9222007-05-03 13:20:19 -07007791 pci_set_drvdata(pdev, dev);
7792
7793 memcpy(dev->dev_addr, bp->mac_addr, 6);
7794 memcpy(dev->perm_addr, bp->mac_addr, 6);
Michael Chan1b2f9222007-05-03 13:20:19 -07007795
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007796 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Michael Chan4666f872007-05-03 13:22:28 -07007797 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007798 dev->features |= NETIF_F_IPV6_CSUM;
7799
Michael Chan1b2f9222007-05-03 13:20:19 -07007800#ifdef BCM_VLAN
7801 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
7802#endif
7803 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07007804 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7805 dev->features |= NETIF_F_TSO6;
Michael Chan1b2f9222007-05-03 13:20:19 -07007806
Michael Chanb6016b72005-05-26 13:03:09 -07007807 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007808 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007809 if (bp->regview)
7810 iounmap(bp->regview);
7811 pci_release_regions(pdev);
7812 pci_disable_device(pdev);
7813 pci_set_drvdata(pdev, NULL);
7814 free_netdev(dev);
7815 return rc;
7816 }
7817
Michael Chan883e5152007-05-03 13:25:11 -07007818 printk(KERN_INFO "%s: %s (%c%d) %s found at mem %lx, "
Johannes Berge1749612008-10-27 15:59:26 -07007819 "IRQ %d, node addr %pM\n",
Michael Chanb6016b72005-05-26 13:03:09 -07007820 dev->name,
Benjamin Lifbbf68b2008-09-18 16:40:03 -07007821 board_info[ent->driver_data].name,
Michael Chanb6016b72005-05-26 13:03:09 -07007822 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
7823 ((CHIP_ID(bp) & 0x0ff0) >> 4),
Michael Chan883e5152007-05-03 13:25:11 -07007824 bnx2_bus_string(bp, str),
Michael Chanb6016b72005-05-26 13:03:09 -07007825 dev->base_addr,
Johannes Berge1749612008-10-27 15:59:26 -07007826 bp->pdev->irq, dev->dev_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07007827
Michael Chanb6016b72005-05-26 13:03:09 -07007828 return 0;
7829}
7830
7831static void __devexit
7832bnx2_remove_one(struct pci_dev *pdev)
7833{
7834 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007835 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007836
Michael Chanafdc08b2005-08-25 15:34:29 -07007837 flush_scheduled_work();
7838
Michael Chanb6016b72005-05-26 13:03:09 -07007839 unregister_netdev(dev);
7840
7841 if (bp->regview)
7842 iounmap(bp->regview);
7843
7844 free_netdev(dev);
7845 pci_release_regions(pdev);
7846 pci_disable_device(pdev);
7847 pci_set_drvdata(pdev, NULL);
7848}
7849
7850static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07007851bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07007852{
7853 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007854 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007855
Michael Chan6caebb02007-08-03 20:57:25 -07007856 /* PCI register 4 needs to be saved whether netif_running() or not.
7857 * MSI address and data need to be saved if using MSI and
7858 * netif_running().
7859 */
7860 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007861 if (!netif_running(dev))
7862 return 0;
7863
Michael Chan1d60290f2006-03-20 17:50:08 -08007864 flush_scheduled_work();
Michael Chanb6016b72005-05-26 13:03:09 -07007865 bnx2_netif_stop(bp);
7866 netif_device_detach(dev);
7867 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07007868 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007869 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07007870 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07007871 return 0;
7872}
7873
7874static int
7875bnx2_resume(struct pci_dev *pdev)
7876{
7877 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007878 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007879
Michael Chan6caebb02007-08-03 20:57:25 -07007880 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007881 if (!netif_running(dev))
7882 return 0;
7883
Pavel Machek829ca9a2005-09-03 15:56:56 -07007884 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007885 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07007886 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007887 bnx2_netif_start(bp);
7888 return 0;
7889}
7890
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007891/**
7892 * bnx2_io_error_detected - called when PCI error is detected
7893 * @pdev: Pointer to PCI device
7894 * @state: The current pci connection state
7895 *
7896 * This function is called after a PCI bus error affecting
7897 * this device has been detected.
7898 */
7899static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
7900 pci_channel_state_t state)
7901{
7902 struct net_device *dev = pci_get_drvdata(pdev);
7903 struct bnx2 *bp = netdev_priv(dev);
7904
7905 rtnl_lock();
7906 netif_device_detach(dev);
7907
7908 if (netif_running(dev)) {
7909 bnx2_netif_stop(bp);
7910 del_timer_sync(&bp->timer);
7911 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
7912 }
7913
7914 pci_disable_device(pdev);
7915 rtnl_unlock();
7916
7917 /* Request a slot slot reset. */
7918 return PCI_ERS_RESULT_NEED_RESET;
7919}
7920
7921/**
7922 * bnx2_io_slot_reset - called after the pci bus has been reset.
7923 * @pdev: Pointer to PCI device
7924 *
7925 * Restart the card from scratch, as if from a cold-boot.
7926 */
7927static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
7928{
7929 struct net_device *dev = pci_get_drvdata(pdev);
7930 struct bnx2 *bp = netdev_priv(dev);
7931
7932 rtnl_lock();
7933 if (pci_enable_device(pdev)) {
7934 dev_err(&pdev->dev,
7935 "Cannot re-enable PCI device after reset.\n");
7936 rtnl_unlock();
7937 return PCI_ERS_RESULT_DISCONNECT;
7938 }
7939 pci_set_master(pdev);
7940 pci_restore_state(pdev);
7941
7942 if (netif_running(dev)) {
7943 bnx2_set_power_state(bp, PCI_D0);
7944 bnx2_init_nic(bp, 1);
7945 }
7946
7947 rtnl_unlock();
7948 return PCI_ERS_RESULT_RECOVERED;
7949}
7950
7951/**
7952 * bnx2_io_resume - called when traffic can start flowing again.
7953 * @pdev: Pointer to PCI device
7954 *
7955 * This callback is called when the error recovery driver tells us that
7956 * its OK to resume normal operation.
7957 */
7958static void bnx2_io_resume(struct pci_dev *pdev)
7959{
7960 struct net_device *dev = pci_get_drvdata(pdev);
7961 struct bnx2 *bp = netdev_priv(dev);
7962
7963 rtnl_lock();
7964 if (netif_running(dev))
7965 bnx2_netif_start(bp);
7966
7967 netif_device_attach(dev);
7968 rtnl_unlock();
7969}
7970
7971static struct pci_error_handlers bnx2_err_handler = {
7972 .error_detected = bnx2_io_error_detected,
7973 .slot_reset = bnx2_io_slot_reset,
7974 .resume = bnx2_io_resume,
7975};
7976
Michael Chanb6016b72005-05-26 13:03:09 -07007977static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007978 .name = DRV_MODULE_NAME,
7979 .id_table = bnx2_pci_tbl,
7980 .probe = bnx2_init_one,
7981 .remove = __devexit_p(bnx2_remove_one),
7982 .suspend = bnx2_suspend,
7983 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007984 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07007985};
7986
7987static int __init bnx2_init(void)
7988{
Jeff Garzik29917622006-08-19 17:48:59 -04007989 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07007990}
7991
7992static void __exit bnx2_cleanup(void)
7993{
7994 pci_unregister_driver(&bnx2_pci_driver);
7995}
7996
7997module_init(bnx2_init);
7998module_exit(bnx2_cleanup);
7999
8000
8001