blob: b6c6410ca384f8ea1c87c788bd3d32d53e908620 [file] [log] [blame]
Magnus Damm0468b2d2013-03-28 00:49:34 +09001/*
2 * Device Tree Source for the r8a7790 SoC
3 *
Kazuya Mizuguchib621f6d2015-02-19 10:42:55 -05004 * Copyright (C) 2015 Renesas Electronics Corporation
Sergei Shtylyovd8913c62014-02-20 02:20:43 +03005 * Copyright (C) 2013-2014 Renesas Solutions Corp.
6 * Copyright (C) 2014 Cogent Embedded Inc.
Magnus Damm0468b2d2013-03-28 00:49:34 +09007 *
8 * This file is licensed under the terms of the GNU General Public License
9 * version 2. This program is licensed "as is" without any warranty of any
10 * kind, whether express or implied.
11 */
12
Laurent Pinchart22a1f592013-12-11 15:05:14 +010013#include <dt-bindings/clock/r8a7790-clock.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010014#include <dt-bindings/interrupt-controller/arm-gic.h>
15#include <dt-bindings/interrupt-controller/irq.h>
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010016#include <dt-bindings/power/r8a7790-sysc.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010017
Magnus Damm0468b2d2013-03-28 00:49:34 +090018/ {
19 compatible = "renesas,r8a7790";
20 interrupt-parent = <&gic>;
Takashi Yoshii8585deb2013-03-29 16:49:17 +090021 #address-cells = <2>;
22 #size-cells = <2>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090023
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010024 aliases {
25 i2c0 = &i2c0;
26 i2c1 = &i2c1;
27 i2c2 = &i2c2;
28 i2c3 = &i2c3;
Wolfram Sang05f39912014-03-25 19:56:29 +010029 i2c4 = &iic0;
30 i2c5 = &iic1;
31 i2c6 = &iic2;
32 i2c7 = &iic3;
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +010033 spi0 = &qspi;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +010034 spi1 = &msiof0;
35 spi2 = &msiof1;
36 spi3 = &msiof2;
37 spi4 = &msiof3;
Ben Dooks9f685bf2014-08-13 00:16:18 +040038 vin0 = &vin0;
39 vin1 = &vin1;
40 vin2 = &vin2;
41 vin3 = &vin3;
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010042 };
43
Magnus Damm0468b2d2013-03-28 00:49:34 +090044 cpus {
45 #address-cells = <1>;
46 #size-cells = <0>;
Magnus Dammdc378792016-06-28 16:10:40 +020047 enable-method = "renesas,apmu";
Magnus Damm0468b2d2013-03-28 00:49:34 +090048
49 cpu0: cpu@0 {
50 device_type = "cpu";
51 compatible = "arm,cortex-a15";
52 reg = <0>;
53 clock-frequency = <1300000000>;
Benoit Coussonb989e132014-06-03 21:02:24 +090054 voltage-tolerance = <1>; /* 1% */
55 clocks = <&cpg_clocks R8A7790_CLK_Z>;
56 clock-latency = <300000>; /* 300 us */
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010057 power-domains = <&sysc R8A7790_PD_CA15_CPU0>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020058 next-level-cache = <&L2_CA15>;
Benoit Coussonb989e132014-06-03 21:02:24 +090059
60 /* kHz - uV - OPPs unknown yet */
61 operating-points = <1400000 1000000>,
62 <1225000 1000000>,
63 <1050000 1000000>,
64 < 875000 1000000>,
65 < 700000 1000000>,
66 < 350000 1000000>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090067 };
Magnus Dammc1f95972013-08-29 08:22:17 +090068
69 cpu1: cpu@1 {
70 device_type = "cpu";
71 compatible = "arm,cortex-a15";
72 reg = <1>;
73 clock-frequency = <1300000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010074 power-domains = <&sysc R8A7790_PD_CA15_CPU1>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020075 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090076 };
77
78 cpu2: cpu@2 {
79 device_type = "cpu";
80 compatible = "arm,cortex-a15";
81 reg = <2>;
82 clock-frequency = <1300000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010083 power-domains = <&sysc R8A7790_PD_CA15_CPU2>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020084 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090085 };
86
87 cpu3: cpu@3 {
88 device_type = "cpu";
89 compatible = "arm,cortex-a15";
90 reg = <3>;
91 clock-frequency = <1300000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010092 power-domains = <&sysc R8A7790_PD_CA15_CPU3>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020093 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090094 };
Magnus Damm2007e742013-09-15 00:28:58 +090095
Geert Uytterhoeven1eed15e2016-05-13 09:38:33 +020096 cpu4: cpu@100 {
Magnus Damm2007e742013-09-15 00:28:58 +090097 device_type = "cpu";
98 compatible = "arm,cortex-a7";
99 reg = <0x100>;
100 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100101 power-domains = <&sysc R8A7790_PD_CA7_CPU0>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200102 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900103 };
104
Geert Uytterhoeven1eed15e2016-05-13 09:38:33 +0200105 cpu5: cpu@101 {
Magnus Damm2007e742013-09-15 00:28:58 +0900106 device_type = "cpu";
107 compatible = "arm,cortex-a7";
108 reg = <0x101>;
109 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100110 power-domains = <&sysc R8A7790_PD_CA7_CPU1>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200111 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900112 };
113
Geert Uytterhoeven1eed15e2016-05-13 09:38:33 +0200114 cpu6: cpu@102 {
Magnus Damm2007e742013-09-15 00:28:58 +0900115 device_type = "cpu";
116 compatible = "arm,cortex-a7";
117 reg = <0x102>;
118 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100119 power-domains = <&sysc R8A7790_PD_CA7_CPU2>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200120 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900121 };
122
Geert Uytterhoeven1eed15e2016-05-13 09:38:33 +0200123 cpu7: cpu@103 {
Magnus Damm2007e742013-09-15 00:28:58 +0900124 device_type = "cpu";
125 compatible = "arm,cortex-a7";
126 reg = <0x103>;
127 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100128 power-domains = <&sysc R8A7790_PD_CA7_CPU3>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200129 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900130 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +0200131
132 L2_CA15: cache-controller@0 {
133 compatible = "cache";
134 reg = <0>;
135 power-domains = <&sysc R8A7790_PD_CA15_SCU>;
136 cache-unified;
137 cache-level = <2>;
138 };
139
140 L2_CA7: cache-controller@100 {
141 compatible = "cache";
142 reg = <0x100>;
143 power-domains = <&sysc R8A7790_PD_CA7_SCU>;
144 cache-unified;
145 cache-level = <2>;
146 };
Magnus Damm0468b2d2013-03-28 00:49:34 +0900147 };
148
Kuninori Morimotoa8b805f2016-01-28 02:45:34 +0000149 thermal-zones {
150 cpu_thermal: cpu-thermal {
151 polling-delay-passive = <0>;
152 polling-delay = <0>;
153
154 thermal-sensors = <&thermal>;
155
156 trips {
157 cpu-crit {
158 temperature = <115000>;
159 hysteresis = <0>;
160 type = "critical";
161 };
162 };
163 cooling-maps {
164 };
165 };
166 };
167
Magnus Dammdc378792016-06-28 16:10:40 +0200168 apmu@e6151000 {
169 compatible = "renesas,r8a7790-apmu", "renesas,apmu";
170 reg = <0 0xe6151000 0 0x188>;
171 cpus = <&cpu4 &cpu5 &cpu6 &cpu7>;
172 };
173
174 apmu@e6152000 {
175 compatible = "renesas,r8a7790-apmu", "renesas,apmu";
176 reg = <0 0xe6152000 0 0x188>;
177 cpus = <&cpu0 &cpu1 &cpu2 &cpu3>;
178 };
179
Magnus Damm0468b2d2013-03-28 00:49:34 +0900180 gic: interrupt-controller@f1001000 {
Geert Uytterhoevene715e9c2015-06-17 15:03:33 +0200181 compatible = "arm,gic-400";
Magnus Damm0468b2d2013-03-28 00:49:34 +0900182 #interrupt-cells = <3>;
183 #address-cells = <0>;
184 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900185 reg = <0 0xf1001000 0 0x1000>,
186 <0 0xf1002000 0 0x1000>,
187 <0 0xf1004000 0 0x2000>,
188 <0 0xf1006000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900189 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900190 };
191
Magnus Damm23de2272013-11-21 14:19:29 +0900192 gpio0: gpio@e6050000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200193 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900194 reg = <0 0xe6050000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900195 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200196 #gpio-cells = <2>;
197 gpio-controller;
198 gpio-ranges = <&pfc 0 0 32>;
199 #interrupt-cells = <2>;
200 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200201 clocks = <&mstp9_clks R8A7790_CLK_GPIO0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100202 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200203 };
204
Magnus Damm23de2272013-11-21 14:19:29 +0900205 gpio1: gpio@e6051000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200206 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900207 reg = <0 0xe6051000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900208 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200209 #gpio-cells = <2>;
210 gpio-controller;
Sergei Shtylyov56a2182f2015-10-22 02:04:41 +0300211 gpio-ranges = <&pfc 0 32 30>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200212 #interrupt-cells = <2>;
213 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200214 clocks = <&mstp9_clks R8A7790_CLK_GPIO1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100215 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200216 };
217
Magnus Damm23de2272013-11-21 14:19:29 +0900218 gpio2: gpio@e6052000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200219 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900220 reg = <0 0xe6052000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900221 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200222 #gpio-cells = <2>;
223 gpio-controller;
Sergei Shtylyov56a2182f2015-10-22 02:04:41 +0300224 gpio-ranges = <&pfc 0 64 30>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200225 #interrupt-cells = <2>;
226 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200227 clocks = <&mstp9_clks R8A7790_CLK_GPIO2>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100228 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200229 };
230
Magnus Damm23de2272013-11-21 14:19:29 +0900231 gpio3: gpio@e6053000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200232 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900233 reg = <0 0xe6053000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900234 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200235 #gpio-cells = <2>;
236 gpio-controller;
237 gpio-ranges = <&pfc 0 96 32>;
238 #interrupt-cells = <2>;
239 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200240 clocks = <&mstp9_clks R8A7790_CLK_GPIO3>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100241 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200242 };
243
Magnus Damm23de2272013-11-21 14:19:29 +0900244 gpio4: gpio@e6054000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200245 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900246 reg = <0 0xe6054000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900247 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200248 #gpio-cells = <2>;
249 gpio-controller;
250 gpio-ranges = <&pfc 0 128 32>;
251 #interrupt-cells = <2>;
252 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200253 clocks = <&mstp9_clks R8A7790_CLK_GPIO4>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100254 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200255 };
256
Magnus Damm23de2272013-11-21 14:19:29 +0900257 gpio5: gpio@e6055000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200258 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900259 reg = <0 0xe6055000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900260 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200261 #gpio-cells = <2>;
262 gpio-controller;
263 gpio-ranges = <&pfc 0 160 32>;
264 #interrupt-cells = <2>;
265 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200266 clocks = <&mstp9_clks R8A7790_CLK_GPIO5>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100267 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200268 };
269
Kuninori Morimotoa8b805f2016-01-28 02:45:34 +0000270 thermal: thermal@e61f0000 {
271 compatible = "renesas,thermal-r8a7790",
272 "renesas,rcar-gen2-thermal",
273 "renesas,rcar-thermal";
Magnus Damm03e2f562013-11-20 16:59:30 +0900274 reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900275 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevend3a439d2014-01-07 19:57:14 +0100276 clocks = <&mstp5_clks R8A7790_CLK_THERMAL>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100277 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Kuninori Morimotoa8b805f2016-01-28 02:45:34 +0000278 #thermal-sensor-cells = <0>;
Magnus Damm03e2f562013-11-20 16:59:30 +0900279 };
280
Magnus Damm0468b2d2013-03-28 00:49:34 +0900281 timer {
282 compatible = "arm,armv7-timer";
Simon Horman3abb4d52016-01-15 11:44:15 +0900283 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
284 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
285 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
286 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900287 };
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900288
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200289 cmt0: timer@ffca0000 {
Simon Horman37757032014-09-08 09:27:45 +0900290 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200291 reg = <0 0xffca0000 0 0x1004>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900292 interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
293 <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200294 clocks = <&mstp1_clks R8A7790_CLK_CMT0>;
295 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100296 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200297
298 renesas,channels-mask = <0x60>;
299
300 status = "disabled";
301 };
302
303 cmt1: timer@e6130000 {
Simon Horman37757032014-09-08 09:27:45 +0900304 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200305 reg = <0 0xe6130000 0 0x1004>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900306 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
307 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
308 <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
309 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
310 <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
311 <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
312 <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
313 <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200314 clocks = <&mstp3_clks R8A7790_CLK_CMT1>;
315 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100316 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200317
318 renesas,channels-mask = <0xff>;
319
320 status = "disabled";
321 };
322
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900323 irqc0: interrupt-controller@e61c0000 {
Magnus Damm220fc352013-11-20 09:07:40 +0900324 compatible = "renesas,irqc-r8a7790", "renesas,irqc";
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900325 #interrupt-cells = <2>;
326 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900327 reg = <0 0xe61c0000 0 0x200>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900328 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
329 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
330 <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
331 <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +0100332 clocks = <&mstp4_clks R8A7790_CLK_IRQC>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100333 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900334 };
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200335
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200336 dmac0: dma-controller@e6700000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900337 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200338 reg = <0 0xe6700000 0 0x20000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900339 interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH
340 GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
341 GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
342 GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
343 GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
344 GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
345 GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
346 GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
347 GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
348 GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
349 GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
350 GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
351 GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
352 GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
353 GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
354 GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200355 interrupt-names = "error",
356 "ch0", "ch1", "ch2", "ch3",
357 "ch4", "ch5", "ch6", "ch7",
358 "ch8", "ch9", "ch10", "ch11",
359 "ch12", "ch13", "ch14";
360 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC0>;
361 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100362 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200363 #dma-cells = <1>;
364 dma-channels = <15>;
365 };
366
367 dmac1: dma-controller@e6720000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900368 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200369 reg = <0 0xe6720000 0 0x20000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900370 interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
371 GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
372 GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
373 GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
374 GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
375 GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
376 GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
377 GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
378 GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
379 GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
380 GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
381 GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
382 GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
383 GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
384 GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
385 GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200386 interrupt-names = "error",
387 "ch0", "ch1", "ch2", "ch3",
388 "ch4", "ch5", "ch6", "ch7",
389 "ch8", "ch9", "ch10", "ch11",
390 "ch12", "ch13", "ch14";
391 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC1>;
392 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100393 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200394 #dma-cells = <1>;
395 dma-channels = <15>;
396 };
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800397
398 audma0: dma-controller@ec700000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900399 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800400 reg = <0 0xec700000 0 0x10000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900401 interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH
402 GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH
403 GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH
404 GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH
405 GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH
406 GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH
407 GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH
408 GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH
409 GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH
410 GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH
411 GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH
412 GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH
413 GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH
414 GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800415 interrupt-names = "error",
416 "ch0", "ch1", "ch2", "ch3",
417 "ch4", "ch5", "ch6", "ch7",
418 "ch8", "ch9", "ch10", "ch11",
419 "ch12";
420 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC0>;
421 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100422 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800423 #dma-cells = <1>;
424 dma-channels = <13>;
425 };
426
427 audma1: dma-controller@ec720000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900428 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800429 reg = <0 0xec720000 0 0x10000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900430 interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH
431 GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH
432 GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH
433 GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH
434 GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH
435 GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH
436 GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH
437 GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH
438 GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH
439 GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH
440 GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH
441 GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH
442 GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH
443 GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800444 interrupt-names = "error",
445 "ch0", "ch1", "ch2", "ch3",
446 "ch4", "ch5", "ch6", "ch7",
447 "ch8", "ch9", "ch10", "ch11",
448 "ch12";
449 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC1>;
450 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100451 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800452 #dma-cells = <1>;
453 dma-channels = <13>;
454 };
455
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900456 usb_dmac0: dma-controller@e65a0000 {
Simon Hormand01c8be2015-12-11 11:59:38 +0900457 compatible = "renesas,r8a7790-usb-dmac", "renesas,usb-dmac";
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900458 reg = <0 0xe65a0000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900459 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH
460 GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900461 interrupt-names = "ch0", "ch1";
462 clocks = <&mstp3_clks R8A7790_CLK_USBDMAC0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100463 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900464 #dma-cells = <1>;
465 dma-channels = <2>;
466 };
467
468 usb_dmac1: dma-controller@e65b0000 {
Simon Hormand01c8be2015-12-11 11:59:38 +0900469 compatible = "renesas,r8a7790-usb-dmac", "renesas,usb-dmac";
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900470 reg = <0 0xe65b0000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900471 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH
472 GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900473 interrupt-names = "ch0", "ch1";
474 clocks = <&mstp3_clks R8A7790_CLK_USBDMAC1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100475 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900476 #dma-cells = <1>;
477 dma-channels = <2>;
478 };
479
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200480 i2c0: i2c@e6508000 {
481 #address-cells = <1>;
482 #size-cells = <0>;
483 compatible = "renesas,i2c-r8a7790";
484 reg = <0 0xe6508000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900485 interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000486 clocks = <&mstp9_clks R8A7790_CLK_I2C0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100487 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100488 i2c-scl-internal-delay-ns = <110>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200489 status = "disabled";
490 };
491
492 i2c1: i2c@e6518000 {
493 #address-cells = <1>;
494 #size-cells = <0>;
495 compatible = "renesas,i2c-r8a7790";
496 reg = <0 0xe6518000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900497 interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000498 clocks = <&mstp9_clks R8A7790_CLK_I2C1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100499 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100500 i2c-scl-internal-delay-ns = <6>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200501 status = "disabled";
502 };
503
504 i2c2: i2c@e6530000 {
505 #address-cells = <1>;
506 #size-cells = <0>;
507 compatible = "renesas,i2c-r8a7790";
508 reg = <0 0xe6530000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900509 interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000510 clocks = <&mstp9_clks R8A7790_CLK_I2C2>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100511 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100512 i2c-scl-internal-delay-ns = <6>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200513 status = "disabled";
514 };
515
516 i2c3: i2c@e6540000 {
517 #address-cells = <1>;
518 #size-cells = <0>;
519 compatible = "renesas,i2c-r8a7790";
520 reg = <0 0xe6540000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900521 interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000522 clocks = <&mstp9_clks R8A7790_CLK_I2C3>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100523 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100524 i2c-scl-internal-delay-ns = <110>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200525 status = "disabled";
526 };
527
Wolfram Sang05f39912014-03-25 19:56:29 +0100528 iic0: i2c@e6500000 {
529 #address-cells = <1>;
530 #size-cells = <0>;
531 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
532 reg = <0 0xe6500000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900533 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100534 clocks = <&mstp3_clks R8A7790_CLK_IIC0>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200535 dmas = <&dmac0 0x61>, <&dmac0 0x62>,
536 <&dmac1 0x61>, <&dmac1 0x62>;
537 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100538 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100539 status = "disabled";
540 };
541
542 iic1: i2c@e6510000 {
543 #address-cells = <1>;
544 #size-cells = <0>;
545 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
546 reg = <0 0xe6510000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900547 interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100548 clocks = <&mstp3_clks R8A7790_CLK_IIC1>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200549 dmas = <&dmac0 0x65>, <&dmac0 0x66>,
550 <&dmac1 0x65>, <&dmac1 0x66>;
551 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100552 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100553 status = "disabled";
554 };
555
556 iic2: i2c@e6520000 {
557 #address-cells = <1>;
558 #size-cells = <0>;
559 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
560 reg = <0 0xe6520000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900561 interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100562 clocks = <&mstp3_clks R8A7790_CLK_IIC2>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200563 dmas = <&dmac0 0x69>, <&dmac0 0x6a>,
564 <&dmac1 0x69>, <&dmac1 0x6a>;
565 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100566 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100567 status = "disabled";
568 };
569
570 iic3: i2c@e60b0000 {
571 #address-cells = <1>;
572 #size-cells = <0>;
573 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
574 reg = <0 0xe60b0000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900575 interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100576 clocks = <&mstp9_clks R8A7790_CLK_IICDVFS>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200577 dmas = <&dmac0 0x77>, <&dmac0 0x78>,
578 <&dmac1 0x77>, <&dmac1 0x78>;
579 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100580 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100581 status = "disabled";
582 };
583
Laurent Pinchart22c2b782014-10-26 19:40:11 +0200584 mmcif0: mmc@ee200000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900585 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200586 reg = <0 0xee200000 0 0x80>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900587 interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100588 clocks = <&mstp3_clks R8A7790_CLK_MMCIF0>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200589 dmas = <&dmac0 0xd1>, <&dmac0 0xd2>,
590 <&dmac1 0xd1>, <&dmac1 0xd2>;
591 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100592 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200593 reg-io-width = <4>;
594 status = "disabled";
Kuninori Morimoto96370052015-05-14 07:23:04 +0000595 max-frequency = <97500000>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200596 };
597
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700598 mmcif1: mmc@ee220000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900599 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200600 reg = <0 0xee220000 0 0x80>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900601 interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100602 clocks = <&mstp3_clks R8A7790_CLK_MMCIF1>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200603 dmas = <&dmac0 0xe1>, <&dmac0 0xe2>,
604 <&dmac1 0xe1>, <&dmac1 0xe2>;
605 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100606 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200607 reg-io-width = <4>;
608 status = "disabled";
Kuninori Morimoto96370052015-05-14 07:23:04 +0000609 max-frequency = <97500000>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200610 };
611
Laurent Pinchart9694c772013-05-09 15:05:57 +0200612 pfc: pfc@e6060000 {
613 compatible = "renesas,pfc-r8a7790";
614 reg = <0 0xe6060000 0 0x250>;
615 };
Olof Johansson55689bf2013-08-14 00:24:05 -0700616
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700617 sdhi0: sd@ee100000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200618 compatible = "renesas,sdhi-r8a7790";
Kuninori Morimoto66f47ed2015-02-24 02:20:37 +0000619 reg = <0 0xee100000 0 0x328>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900620 interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100621 clocks = <&mstp3_clks R8A7790_CLK_SDHI0>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200622 dmas = <&dmac0 0xcd>, <&dmac0 0xce>,
623 <&dmac1 0xcd>, <&dmac1 0xce>;
624 dma-names = "tx", "rx", "tx", "rx";
Wolfram Sang21c7d0f2016-04-18 11:41:30 +0200625 max-frequency = <195000000>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100626 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200627 status = "disabled";
628 };
629
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700630 sdhi1: sd@ee120000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200631 compatible = "renesas,sdhi-r8a7790";
Kuninori Morimoto66f47ed2015-02-24 02:20:37 +0000632 reg = <0 0xee120000 0 0x328>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900633 interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100634 clocks = <&mstp3_clks R8A7790_CLK_SDHI1>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200635 dmas = <&dmac0 0xc9>, <&dmac0 0xca>,
636 <&dmac1 0xc9>, <&dmac1 0xca>;
637 dma-names = "tx", "rx", "tx", "rx";
Wolfram Sang21c7d0f2016-04-18 11:41:30 +0200638 max-frequency = <195000000>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100639 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200640 status = "disabled";
641 };
642
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700643 sdhi2: sd@ee140000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200644 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200645 reg = <0 0xee140000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900646 interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100647 clocks = <&mstp3_clks R8A7790_CLK_SDHI2>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200648 dmas = <&dmac0 0xc1>, <&dmac0 0xc2>,
649 <&dmac1 0xc1>, <&dmac1 0xc2>;
650 dma-names = "tx", "rx", "tx", "rx";
Ben Hutchings22f708b2016-04-01 17:44:38 +0200651 max-frequency = <97500000>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100652 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200653 status = "disabled";
654 };
655
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700656 sdhi3: sd@ee160000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200657 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200658 reg = <0 0xee160000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900659 interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100660 clocks = <&mstp3_clks R8A7790_CLK_SDHI3>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200661 dmas = <&dmac0 0xd3>, <&dmac0 0xd4>,
662 <&dmac1 0xd3>, <&dmac1 0xd4>;
663 dma-names = "tx", "rx", "tx", "rx";
Ben Hutchings22f708b2016-04-01 17:44:38 +0200664 max-frequency = <97500000>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100665 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200666 status = "disabled";
667 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100668
Laurent Pinchart597af202013-10-29 16:23:12 +0100669 scifa0: serial@e6c40000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100670 compatible = "renesas,scifa-r8a7790",
671 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100672 reg = <0 0xe6c40000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900673 interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100674 clocks = <&mstp2_clks R8A7790_CLK_SCIFA0>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100675 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200676 dmas = <&dmac0 0x21>, <&dmac0 0x22>,
677 <&dmac1 0x21>, <&dmac1 0x22>;
678 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100679 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100680 status = "disabled";
681 };
682
683 scifa1: serial@e6c50000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100684 compatible = "renesas,scifa-r8a7790",
685 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100686 reg = <0 0xe6c50000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900687 interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100688 clocks = <&mstp2_clks R8A7790_CLK_SCIFA1>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100689 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200690 dmas = <&dmac0 0x25>, <&dmac0 0x26>,
691 <&dmac1 0x25>, <&dmac1 0x26>;
692 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100693 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100694 status = "disabled";
695 };
696
697 scifa2: serial@e6c60000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100698 compatible = "renesas,scifa-r8a7790",
699 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100700 reg = <0 0xe6c60000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900701 interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100702 clocks = <&mstp2_clks R8A7790_CLK_SCIFA2>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100703 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200704 dmas = <&dmac0 0x27>, <&dmac0 0x28>,
705 <&dmac1 0x27>, <&dmac1 0x28>;
706 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100707 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100708 status = "disabled";
709 };
710
711 scifb0: serial@e6c20000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100712 compatible = "renesas,scifb-r8a7790",
713 "renesas,rcar-gen2-scifb", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100714 reg = <0 0xe6c20000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900715 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100716 clocks = <&mstp2_clks R8A7790_CLK_SCIFB0>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100717 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200718 dmas = <&dmac0 0x3d>, <&dmac0 0x3e>,
719 <&dmac1 0x3d>, <&dmac1 0x3e>;
720 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100721 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100722 status = "disabled";
723 };
724
725 scifb1: serial@e6c30000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100726 compatible = "renesas,scifb-r8a7790",
727 "renesas,rcar-gen2-scifb", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100728 reg = <0 0xe6c30000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900729 interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100730 clocks = <&mstp2_clks R8A7790_CLK_SCIFB1>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100731 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200732 dmas = <&dmac0 0x19>, <&dmac0 0x1a>,
733 <&dmac1 0x19>, <&dmac1 0x1a>;
734 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100735 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100736 status = "disabled";
737 };
738
739 scifb2: serial@e6ce0000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100740 compatible = "renesas,scifb-r8a7790",
741 "renesas,rcar-gen2-scifb", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100742 reg = <0 0xe6ce0000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900743 interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100744 clocks = <&mstp2_clks R8A7790_CLK_SCIFB2>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100745 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200746 dmas = <&dmac0 0x1d>, <&dmac0 0x1e>,
747 <&dmac1 0x1d>, <&dmac1 0x1e>;
748 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100749 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100750 status = "disabled";
751 };
752
753 scif0: serial@e6e60000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100754 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
755 "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100756 reg = <0 0xe6e60000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900757 interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100758 clocks = <&mstp7_clks R8A7790_CLK_SCIF0>, <&zs_clk>,
759 <&scif_clk>;
760 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200761 dmas = <&dmac0 0x29>, <&dmac0 0x2a>,
762 <&dmac1 0x29>, <&dmac1 0x2a>;
763 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100764 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100765 status = "disabled";
766 };
767
768 scif1: serial@e6e68000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100769 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
770 "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100771 reg = <0 0xe6e68000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900772 interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100773 clocks = <&mstp7_clks R8A7790_CLK_SCIF1>, <&zs_clk>,
774 <&scif_clk>;
775 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200776 dmas = <&dmac0 0x2d>, <&dmac0 0x2e>,
777 <&dmac1 0x2d>, <&dmac1 0x2e>;
778 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100779 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100780 status = "disabled";
781 };
782
Geert Uytterhoeven022869a2016-03-03 10:32:41 +0100783 scif2: serial@e6e56000 {
784 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
785 "renesas,scif";
786 reg = <0 0xe6e56000 0 64>;
787 interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
788 clocks = <&mstp3_clks R8A7790_CLK_SCIF2>, <&zs_clk>,
789 <&scif_clk>;
790 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200791 dmas = <&dmac0 0x2b>, <&dmac0 0x2c>,
792 <&dmac1 0x2b>, <&dmac1 0x2c>;
793 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100794 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoeven022869a2016-03-03 10:32:41 +0100795 status = "disabled";
796 };
797
Laurent Pinchart597af202013-10-29 16:23:12 +0100798 hscif0: serial@e62c0000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100799 compatible = "renesas,hscif-r8a7790",
800 "renesas,rcar-gen2-hscif", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100801 reg = <0 0xe62c0000 0 96>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900802 interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100803 clocks = <&mstp7_clks R8A7790_CLK_HSCIF0>, <&zs_clk>,
804 <&scif_clk>;
805 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200806 dmas = <&dmac0 0x39>, <&dmac0 0x3a>,
807 <&dmac1 0x39>, <&dmac1 0x3a>;
808 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100809 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100810 status = "disabled";
811 };
812
813 hscif1: serial@e62c8000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100814 compatible = "renesas,hscif-r8a7790",
815 "renesas,rcar-gen2-hscif", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100816 reg = <0 0xe62c8000 0 96>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900817 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100818 clocks = <&mstp7_clks R8A7790_CLK_HSCIF1>, <&zs_clk>,
819 <&scif_clk>;
820 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200821 dmas = <&dmac0 0x4d>, <&dmac0 0x4e>,
822 <&dmac1 0x4d>, <&dmac1 0x4e>;
823 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100824 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100825 status = "disabled";
826 };
827
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300828 ether: ethernet@ee700000 {
829 compatible = "renesas,ether-r8a7790";
830 reg = <0 0xee700000 0 0x400>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900831 interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300832 clocks = <&mstp8_clks R8A7790_CLK_ETHER>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100833 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300834 phy-mode = "rmii";
835 #address-cells = <1>;
836 #size-cells = <0>;
837 status = "disabled";
838 };
839
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300840 avb: ethernet@e6800000 {
Simon Hormand92df7e2016-02-23 10:17:45 +0900841 compatible = "renesas,etheravb-r8a7790",
842 "renesas,etheravb-rcar-gen2";
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300843 reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900844 interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300845 clocks = <&mstp8_clks R8A7790_CLK_ETHERAVB>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100846 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300847 #address-cells = <1>;
848 #size-cells = <0>;
849 status = "disabled";
850 };
851
Valentine Barshakcde630f2014-01-14 21:05:30 +0400852 sata0: sata@ee300000 {
853 compatible = "renesas,sata-r8a7790";
854 reg = <0 0xee300000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900855 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400856 clocks = <&mstp8_clks R8A7790_CLK_SATA0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100857 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400858 status = "disabled";
859 };
860
861 sata1: sata@ee500000 {
862 compatible = "renesas,sata-r8a7790";
863 reg = <0 0xee500000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900864 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400865 clocks = <&mstp8_clks R8A7790_CLK_SATA1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100866 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400867 status = "disabled";
868 };
869
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900870 hsusb: usb@e6590000 {
Simon Hormand87ec942016-01-04 08:20:17 +1100871 compatible = "renesas,usbhs-r8a7790", "renesas,rcar-gen2-usbhs";
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900872 reg = <0 0xe6590000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900873 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900874 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
Yoshihiro Shimodae8295dc2015-05-08 16:13:07 +0900875 dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
876 <&usb_dmac1 0>, <&usb_dmac1 1>;
877 dma-names = "ch0", "ch1", "ch2", "ch3";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100878 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200879 renesas,buswait = <4>;
880 phys = <&usb0 1>;
881 phy-names = "usb";
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900882 status = "disabled";
883 };
884
Sergei Shtylyove089f652014-09-27 01:00:20 +0400885 usbphy: usb-phy@e6590100 {
886 compatible = "renesas,usb-phy-r8a7790";
887 reg = <0 0xe6590100 0 0x100>;
888 #address-cells = <1>;
889 #size-cells = <0>;
890 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
891 clock-names = "usbhs";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100892 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyove089f652014-09-27 01:00:20 +0400893 status = "disabled";
894
895 usb0: usb-channel@0 {
896 reg = <0>;
897 #phy-cells = <1>;
898 };
899 usb2: usb-channel@2 {
900 reg = <2>;
901 #phy-cells = <1>;
902 };
903 };
904
Ben Dooks9f685bf2014-08-13 00:16:18 +0400905 vin0: video@e6ef0000 {
906 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400907 reg = <0 0xe6ef0000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900908 interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200909 clocks = <&mstp8_clks R8A7790_CLK_VIN0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100910 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400911 status = "disabled";
912 };
913
914 vin1: video@e6ef1000 {
915 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400916 reg = <0 0xe6ef1000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900917 interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200918 clocks = <&mstp8_clks R8A7790_CLK_VIN1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100919 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400920 status = "disabled";
921 };
922
923 vin2: video@e6ef2000 {
924 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400925 reg = <0 0xe6ef2000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900926 interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200927 clocks = <&mstp8_clks R8A7790_CLK_VIN2>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100928 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400929 status = "disabled";
930 };
931
932 vin3: video@e6ef3000 {
933 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400934 reg = <0 0xe6ef3000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900935 interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200936 clocks = <&mstp8_clks R8A7790_CLK_VIN3>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100937 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400938 status = "disabled";
939 };
940
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100941 vsp1@fe920000 {
942 compatible = "renesas,vsp1";
943 reg = <0 0xfe920000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900944 interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100945 clocks = <&mstp1_clks R8A7790_CLK_VSP1_R>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100946 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100947 };
948
949 vsp1@fe928000 {
950 compatible = "renesas,vsp1";
951 reg = <0 0xfe928000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900952 interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100953 clocks = <&mstp1_clks R8A7790_CLK_VSP1_S>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100954 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100955 };
956
957 vsp1@fe930000 {
958 compatible = "renesas,vsp1";
959 reg = <0 0xfe930000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900960 interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100961 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100962 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100963 };
964
965 vsp1@fe938000 {
966 compatible = "renesas,vsp1";
967 reg = <0 0xfe938000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900968 interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100969 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100970 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100971 };
972
973 du: display@feb00000 {
974 compatible = "renesas,du-r8a7790";
975 reg = <0 0xfeb00000 0 0x70000>,
976 <0 0xfeb90000 0 0x1c>,
977 <0 0xfeb94000 0 0x1c>;
978 reg-names = "du", "lvds.0", "lvds.1";
Simon Horman3abb4d52016-01-15 11:44:15 +0900979 interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
980 <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
981 <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100982 clocks = <&mstp7_clks R8A7790_CLK_DU0>,
983 <&mstp7_clks R8A7790_CLK_DU1>,
984 <&mstp7_clks R8A7790_CLK_DU2>,
985 <&mstp7_clks R8A7790_CLK_LVDS0>,
986 <&mstp7_clks R8A7790_CLK_LVDS1>;
987 clock-names = "du.0", "du.1", "du.2", "lvds.0", "lvds.1";
988 status = "disabled";
989
990 ports {
991 #address-cells = <1>;
992 #size-cells = <0>;
993
994 port@0 {
995 reg = <0>;
996 du_out_rgb: endpoint {
997 };
998 };
999 port@1 {
1000 reg = <1>;
1001 du_out_lvds0: endpoint {
1002 };
1003 };
1004 port@2 {
1005 reg = <2>;
1006 du_out_lvds1: endpoint {
1007 };
1008 };
1009 };
1010 };
1011
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001012 can0: can@e6e80000 {
Simon Horman28e941d2016-03-14 11:13:59 +09001013 compatible = "renesas,can-r8a7790", "renesas,rcar-gen2-can";
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001014 reg = <0 0xe6e80000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001015 interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001016 clocks = <&mstp9_clks R8A7790_CLK_RCAN0>,
1017 <&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
1018 clock-names = "clkp1", "clkp2", "can_clk";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001019 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001020 status = "disabled";
1021 };
1022
1023 can1: can@e6e88000 {
Simon Horman28e941d2016-03-14 11:13:59 +09001024 compatible = "renesas,can-r8a7790", "renesas,rcar-gen2-can";
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001025 reg = <0 0xe6e88000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001026 interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001027 clocks = <&mstp9_clks R8A7790_CLK_RCAN1>,
1028 <&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
1029 clock-names = "clkp1", "clkp2", "can_clk";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001030 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001031 status = "disabled";
1032 };
1033
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001034 jpu: jpeg-codec@fe980000 {
Simon Horman1c4b68f2016-02-24 11:29:05 +09001035 compatible = "renesas,jpu-r8a7790", "renesas,rcar-gen2-jpu";
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001036 reg = <0 0xfe980000 0 0x10300>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001037 interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001038 clocks = <&mstp1_clks R8A7790_CLK_JPU>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001039 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001040 };
1041
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001042 clocks {
1043 #address-cells = <2>;
1044 #size-cells = <2>;
1045 ranges;
1046
1047 /* External root clock */
Simon Hormanb19dd472016-03-16 09:21:13 +09001048 extal_clk: extal {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001049 compatible = "fixed-clock";
1050 #clock-cells = <0>;
1051 /* This value must be overriden by the board. */
1052 clock-frequency = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001053 };
1054
Phil Edworthy51d17912014-06-13 10:37:16 +01001055 /* External PCIe clock - can be overridden by the board */
Simon Hormanb19dd472016-03-16 09:21:13 +09001056 pcie_bus_clk: pcie_bus {
Phil Edworthy51d17912014-06-13 10:37:16 +01001057 compatible = "fixed-clock";
1058 #clock-cells = <0>;
Geert Uytterhoeven03adc182016-04-25 16:08:33 +02001059 clock-frequency = <0>;
Phil Edworthy51d17912014-06-13 10:37:16 +01001060 };
1061
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001062 /*
1063 * The external audio clocks are configured as 0 Hz fixed frequency clocks by
1064 * default. Boards that provide audio clocks should override them.
1065 */
1066 audio_clk_a: audio_clk_a {
1067 compatible = "fixed-clock";
1068 #clock-cells = <0>;
1069 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001070 };
1071 audio_clk_b: audio_clk_b {
1072 compatible = "fixed-clock";
1073 #clock-cells = <0>;
1074 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001075 };
1076 audio_clk_c: audio_clk_c {
1077 compatible = "fixed-clock";
1078 #clock-cells = <0>;
1079 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001080 };
1081
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +01001082 /* External SCIF clock */
1083 scif_clk: scif {
1084 compatible = "fixed-clock";
1085 #clock-cells = <0>;
1086 /* This value must be overridden by the board. */
1087 clock-frequency = <0>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +01001088 };
1089
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001090 /* External USB clock - can be overridden by the board */
Simon Hormanb19dd472016-03-16 09:21:13 +09001091 usb_extal_clk: usb_extal {
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001092 compatible = "fixed-clock";
1093 #clock-cells = <0>;
1094 clock-frequency = <48000000>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001095 };
1096
1097 /* External CAN clock */
1098 can_clk: can_clk {
1099 compatible = "fixed-clock";
1100 #clock-cells = <0>;
1101 /* This value must be overridden by the board. */
1102 clock-frequency = <0>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001103 };
1104
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001105 /* Special CPG clocks */
1106 cpg_clocks: cpg_clocks@e6150000 {
1107 compatible = "renesas,r8a7790-cpg-clocks",
1108 "renesas,rcar-gen2-cpg-clocks";
1109 reg = <0 0xe6150000 0 0x1000>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001110 clocks = <&extal_clk &usb_extal_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001111 #clock-cells = <1>;
1112 clock-output-names = "main", "pll0", "pll1", "pll3",
1113 "lb", "qspi", "sdh", "sd0", "sd1",
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001114 "z", "rcan", "adsp";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001115 #power-domain-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001116 };
1117
1118 /* Variable factor clocks */
Simon Hormanb19dd472016-03-16 09:21:13 +09001119 sd2_clk: sd2@e6150078 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001120 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1121 reg = <0 0xe6150078 0 4>;
1122 clocks = <&pll1_div2_clk>;
1123 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001124 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001125 sd3_clk: sd3@e615026c {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001126 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
Shinobu Ueharaedd7b932014-10-30 14:57:57 +09001127 reg = <0 0xe615026c 0 4>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001128 clocks = <&pll1_div2_clk>;
1129 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001130 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001131 mmc0_clk: mmc0@e6150240 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001132 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1133 reg = <0 0xe6150240 0 4>;
1134 clocks = <&pll1_div2_clk>;
1135 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001136 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001137 mmc1_clk: mmc1@e6150244 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001138 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1139 reg = <0 0xe6150244 0 4>;
1140 clocks = <&pll1_div2_clk>;
1141 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001142 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001143 ssp_clk: ssp@e6150248 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001144 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1145 reg = <0 0xe6150248 0 4>;
1146 clocks = <&pll1_div2_clk>;
1147 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001148 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001149 ssprs_clk: ssprs@e615024c {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001150 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1151 reg = <0 0xe615024c 0 4>;
1152 clocks = <&pll1_div2_clk>;
1153 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001154 };
1155
1156 /* Fixed factor clocks */
Simon Hormanb19dd472016-03-16 09:21:13 +09001157 pll1_div2_clk: pll1_div2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001158 compatible = "fixed-factor-clock";
1159 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1160 #clock-cells = <0>;
1161 clock-div = <2>;
1162 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001163 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001164 z2_clk: z2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001165 compatible = "fixed-factor-clock";
1166 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1167 #clock-cells = <0>;
1168 clock-div = <2>;
1169 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001170 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001171 zg_clk: zg {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001172 compatible = "fixed-factor-clock";
1173 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1174 #clock-cells = <0>;
1175 clock-div = <3>;
1176 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001177 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001178 zx_clk: zx {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001179 compatible = "fixed-factor-clock";
1180 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1181 #clock-cells = <0>;
1182 clock-div = <3>;
1183 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001184 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001185 zs_clk: zs {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001186 compatible = "fixed-factor-clock";
1187 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1188 #clock-cells = <0>;
1189 clock-div = <6>;
1190 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001191 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001192 hp_clk: hp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001193 compatible = "fixed-factor-clock";
1194 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1195 #clock-cells = <0>;
1196 clock-div = <12>;
1197 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001198 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001199 i_clk: i {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001200 compatible = "fixed-factor-clock";
1201 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1202 #clock-cells = <0>;
1203 clock-div = <2>;
1204 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001205 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001206 b_clk: b {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001207 compatible = "fixed-factor-clock";
1208 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1209 #clock-cells = <0>;
1210 clock-div = <12>;
1211 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001212 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001213 p_clk: p {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001214 compatible = "fixed-factor-clock";
1215 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1216 #clock-cells = <0>;
1217 clock-div = <24>;
1218 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001219 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001220 cl_clk: cl {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001221 compatible = "fixed-factor-clock";
1222 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1223 #clock-cells = <0>;
1224 clock-div = <48>;
1225 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001226 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001227 m2_clk: m2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001228 compatible = "fixed-factor-clock";
1229 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1230 #clock-cells = <0>;
1231 clock-div = <8>;
1232 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001233 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001234 imp_clk: imp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001235 compatible = "fixed-factor-clock";
1236 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1237 #clock-cells = <0>;
1238 clock-div = <4>;
1239 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001240 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001241 rclk_clk: rclk {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001242 compatible = "fixed-factor-clock";
1243 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1244 #clock-cells = <0>;
1245 clock-div = <(48 * 1024)>;
1246 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001247 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001248 oscclk_clk: oscclk {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001249 compatible = "fixed-factor-clock";
1250 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1251 #clock-cells = <0>;
1252 clock-div = <(12 * 1024)>;
1253 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001254 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001255 zb3_clk: zb3 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001256 compatible = "fixed-factor-clock";
1257 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1258 #clock-cells = <0>;
1259 clock-div = <4>;
1260 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001261 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001262 zb3d2_clk: zb3d2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001263 compatible = "fixed-factor-clock";
1264 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1265 #clock-cells = <0>;
1266 clock-div = <8>;
1267 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001268 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001269 ddr_clk: ddr {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001270 compatible = "fixed-factor-clock";
1271 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1272 #clock-cells = <0>;
1273 clock-div = <8>;
1274 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001275 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001276 mp_clk: mp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001277 compatible = "fixed-factor-clock";
1278 clocks = <&pll1_div2_clk>;
1279 #clock-cells = <0>;
1280 clock-div = <15>;
1281 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001282 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001283 cp_clk: cp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001284 compatible = "fixed-factor-clock";
1285 clocks = <&extal_clk>;
1286 #clock-cells = <0>;
1287 clock-div = <2>;
1288 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001289 };
1290
1291 /* Gate clocks */
Laurent Pinchart9d909512013-12-19 16:51:01 +01001292 mstp0_clks: mstp0_clks@e6150130 {
1293 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1294 reg = <0 0xe6150130 0 4>, <0 0xe6150030 0 4>;
1295 clocks = <&mp_clk>;
1296 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001297 clock-indices = <R8A7790_CLK_MSIOF0>;
Laurent Pinchart9d909512013-12-19 16:51:01 +01001298 clock-output-names = "msiof0";
1299 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001300 mstp1_clks: mstp1_clks@e6150134 {
1301 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1302 reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001303 clocks = <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&m2_clk>,
1304 <&zs_clk>, <&p_clk>, <&zg_clk>, <&zs_clk>, <&zs_clk>,
1305 <&zs_clk>, <&zs_clk>, <&p_clk>, <&p_clk>, <&rclk_clk>,
1306 <&cp_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001307 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001308 clock-indices = <
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001309 R8A7790_CLK_VCP1 R8A7790_CLK_VCP0 R8A7790_CLK_VPC1
1310 R8A7790_CLK_VPC0 R8A7790_CLK_JPU R8A7790_CLK_SSP1
1311 R8A7790_CLK_TMU1 R8A7790_CLK_3DG R8A7790_CLK_2DDMAC
1312 R8A7790_CLK_FDP1_2 R8A7790_CLK_FDP1_1 R8A7790_CLK_FDP1_0
1313 R8A7790_CLK_TMU3 R8A7790_CLK_TMU2 R8A7790_CLK_CMT0
1314 R8A7790_CLK_TMU0 R8A7790_CLK_VSP1_DU1 R8A7790_CLK_VSP1_DU0
1315 R8A7790_CLK_VSP1_R R8A7790_CLK_VSP1_S
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001316 >;
1317 clock-output-names =
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001318 "vcp1", "vcp0", "vpc1", "vpc0", "jpu", "ssp1",
1319 "tmu1", "3dg", "2ddmac", "fdp1-2", "fdp1-1",
1320 "fdp1-0", "tmu3", "tmu2", "cmt0", "tmu0",
Kouei Abe2284ff52014-10-14 16:01:40 +09001321 "vsp1-du1", "vsp1-du0", "vsp1-rt", "vsp1-sy";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001322 };
1323 mstp2_clks: mstp2_clks@e6150138 {
1324 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1325 reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
1326 clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001327 <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&zs_clk>,
1328 <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001329 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001330 clock-indices = <
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001331 R8A7790_CLK_SCIFA2 R8A7790_CLK_SCIFA1 R8A7790_CLK_SCIFA0
Laurent Pinchart9d909512013-12-19 16:51:01 +01001332 R8A7790_CLK_MSIOF2 R8A7790_CLK_SCIFB0 R8A7790_CLK_SCIFB1
1333 R8A7790_CLK_MSIOF1 R8A7790_CLK_MSIOF3 R8A7790_CLK_SCIFB2
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001334 R8A7790_CLK_SYS_DMAC1 R8A7790_CLK_SYS_DMAC0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001335 >;
1336 clock-output-names =
Laurent Pinchart9d909512013-12-19 16:51:01 +01001337 "scifa2", "scifa1", "scifa0", "msiof2", "scifb0",
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001338 "scifb1", "msiof1", "msiof3", "scifb2",
1339 "sys-dmac1", "sys-dmac0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001340 };
1341 mstp3_clks: mstp3_clks@e615013c {
1342 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1343 reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001344 clocks = <&hp_clk>, <&cp_clk>, <&mmc1_clk>, <&p_clk>, <&sd3_clk>,
Wolfram Sang17465142014-03-11 22:24:37 +01001345 <&sd2_clk>, <&cpg_clocks R8A7790_CLK_SD1>, <&cpg_clocks R8A7790_CLK_SD0>, <&mmc0_clk>,
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001346 <&hp_clk>, <&mp_clk>, <&hp_clk>, <&mp_clk>, <&rclk_clk>,
1347 <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001348 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001349 clock-indices = <
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001350 R8A7790_CLK_IIC2 R8A7790_CLK_TPU0 R8A7790_CLK_MMCIF1 R8A7790_CLK_SCIF2 R8A7790_CLK_SDHI3
Wolfram Sang17465142014-03-11 22:24:37 +01001351 R8A7790_CLK_SDHI2 R8A7790_CLK_SDHI1 R8A7790_CLK_SDHI0 R8A7790_CLK_MMCIF0
Phil Edworthyecafea82014-06-13 10:37:15 +01001352 R8A7790_CLK_IIC0 R8A7790_CLK_PCIEC R8A7790_CLK_IIC1 R8A7790_CLK_SSUSB R8A7790_CLK_CMT1
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001353 R8A7790_CLK_USBDMAC0 R8A7790_CLK_USBDMAC1
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001354 >;
1355 clock-output-names =
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001356 "iic2", "tpu0", "mmcif1", "scif2", "sdhi3",
Wolfram Sang17465142014-03-11 22:24:37 +01001357 "sdhi2", "sdhi1", "sdhi0", "mmcif0",
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001358 "iic0", "pciec", "iic1", "ssusb", "cmt1",
1359 "usbdmac0", "usbdmac1";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001360 };
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +01001361 mstp4_clks: mstp4_clks@e6150140 {
1362 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1363 reg = <0 0xe6150140 0 4>, <0 0xe615004c 0 4>;
1364 clocks = <&cp_clk>;
1365 #clock-cells = <1>;
1366 clock-indices = <R8A7790_CLK_IRQC>;
1367 clock-output-names = "irqc";
1368 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001369 mstp5_clks: mstp5_clks@e6150144 {
1370 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1371 reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001372 clocks = <&hp_clk>, <&hp_clk>, <&cpg_clocks R8A7790_CLK_ADSP>,
1373 <&extal_clk>, <&p_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001374 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001375 clock-indices = <
1376 R8A7790_CLK_AUDIO_DMAC0 R8A7790_CLK_AUDIO_DMAC1
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001377 R8A7790_CLK_ADSP_MOD R8A7790_CLK_THERMAL
1378 R8A7790_CLK_PWM
Ben Dooksb54010a2014-11-10 19:49:37 +01001379 >;
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001380 clock-output-names = "audmac0", "audmac1", "adsp_mod",
1381 "thermal", "pwm";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001382 };
1383 mstp7_clks: mstp7_clks@e615014c {
1384 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1385 reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>;
Kazuya Mizuguchib621f6d2015-02-19 10:42:55 -05001386 clocks = <&mp_clk>, <&hp_clk>, <&zs_clk>, <&zs_clk>, <&p_clk>,
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001387 <&p_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>,
1388 <&zx_clk>;
1389 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001390 clock-indices = <
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001391 R8A7790_CLK_EHCI R8A7790_CLK_HSUSB R8A7790_CLK_HSCIF1
1392 R8A7790_CLK_HSCIF0 R8A7790_CLK_SCIF1 R8A7790_CLK_SCIF0
1393 R8A7790_CLK_DU2 R8A7790_CLK_DU1 R8A7790_CLK_DU0
1394 R8A7790_CLK_LVDS1 R8A7790_CLK_LVDS0
1395 >;
1396 clock-output-names =
1397 "ehci", "hsusb", "hscif1", "hscif0", "scif1",
1398 "scif0", "du2", "du1", "du0", "lvds1", "lvds0";
1399 };
1400 mstp8_clks: mstp8_clks@e6150990 {
1401 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1402 reg = <0 0xe6150990 0 4>, <0 0xe61509a0 0 4>;
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001403 clocks = <&hp_clk>, <&zg_clk>, <&zg_clk>, <&zg_clk>,
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001404 <&zg_clk>, <&hp_clk>, <&p_clk>, <&zs_clk>,
1405 <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001406 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001407 clock-indices = <
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001408 R8A7790_CLK_MLB R8A7790_CLK_VIN3 R8A7790_CLK_VIN2
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001409 R8A7790_CLK_VIN1 R8A7790_CLK_VIN0
1410 R8A7790_CLK_ETHERAVB R8A7790_CLK_ETHER
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001411 R8A7790_CLK_SATA1 R8A7790_CLK_SATA0
Laurent Pinchart3f2beaa2014-01-07 09:22:53 +01001412 >;
Laurent Pinchartbccccc32014-01-07 09:22:55 +01001413 clock-output-names =
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001414 "mlb", "vin3", "vin2", "vin1", "vin0",
1415 "etheravb", "ether", "sata1", "sata0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001416 };
1417 mstp9_clks: mstp9_clks@e6150994 {
1418 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1419 reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001420 clocks = <&cp_clk>, <&cp_clk>, <&cp_clk>,
1421 <&cp_clk>, <&cp_clk>, <&cp_clk>,
1422 <&p_clk>, <&p_clk>, <&cpg_clocks R8A7790_CLK_QSPI>, <&cp_clk>,
Laurent Pinchart3672b052014-04-01 13:02:17 +02001423 <&hp_clk>, <&hp_clk>, <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001424 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001425 clock-indices = <
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001426 R8A7790_CLK_GPIO5 R8A7790_CLK_GPIO4 R8A7790_CLK_GPIO3
1427 R8A7790_CLK_GPIO2 R8A7790_CLK_GPIO1 R8A7790_CLK_GPIO0
Wolfram Sang17465142014-03-11 22:24:37 +01001428 R8A7790_CLK_RCAN1 R8A7790_CLK_RCAN0 R8A7790_CLK_QSPI_MOD R8A7790_CLK_IICDVFS
1429 R8A7790_CLK_I2C3 R8A7790_CLK_I2C2 R8A7790_CLK_I2C1 R8A7790_CLK_I2C0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001430 >;
Laurent Pinchart91b56ca2013-12-19 16:51:03 +01001431 clock-output-names =
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001432 "gpio5", "gpio4", "gpio3", "gpio2", "gpio1", "gpio0",
Wolfram Sang17465142014-03-11 22:24:37 +01001433 "rcan1", "rcan0", "qspi_mod", "iic3",
1434 "i2c3", "i2c2", "i2c1", "i2c0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001435 };
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001436 mstp10_clks: mstp10_clks@e6150998 {
1437 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1438 reg = <0 0xe6150998 0 4>, <0 0xe61509a8 0 4>;
1439 clocks = <&p_clk>,
1440 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1441 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1442 <&p_clk>,
1443 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1444 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1445 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1446 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1447 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001448 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001449 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>;
1450
1451 #clock-cells = <1>;
1452 clock-indices = <
1453 R8A7790_CLK_SSI_ALL
1454 R8A7790_CLK_SSI9 R8A7790_CLK_SSI8 R8A7790_CLK_SSI7 R8A7790_CLK_SSI6 R8A7790_CLK_SSI5
1455 R8A7790_CLK_SSI4 R8A7790_CLK_SSI3 R8A7790_CLK_SSI2 R8A7790_CLK_SSI1 R8A7790_CLK_SSI0
1456 R8A7790_CLK_SCU_ALL
1457 R8A7790_CLK_SCU_DVC1 R8A7790_CLK_SCU_DVC0
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001458 R8A7790_CLK_SCU_CTU1_MIX1 R8A7790_CLK_SCU_CTU0_MIX0
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001459 R8A7790_CLK_SCU_SRC9 R8A7790_CLK_SCU_SRC8 R8A7790_CLK_SCU_SRC7 R8A7790_CLK_SCU_SRC6 R8A7790_CLK_SCU_SRC5
1460 R8A7790_CLK_SCU_SRC4 R8A7790_CLK_SCU_SRC3 R8A7790_CLK_SCU_SRC2 R8A7790_CLK_SCU_SRC1 R8A7790_CLK_SCU_SRC0
1461 >;
1462 clock-output-names =
1463 "ssi-all",
1464 "ssi9", "ssi8", "ssi7", "ssi6", "ssi5",
1465 "ssi4", "ssi3", "ssi2", "ssi1", "ssi0",
1466 "scu-all",
1467 "scu-dvc1", "scu-dvc0",
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001468 "scu-ctu1-mix1", "scu-ctu0-mix0",
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001469 "scu-src9", "scu-src8", "scu-src7", "scu-src6", "scu-src5",
1470 "scu-src4", "scu-src3", "scu-src2", "scu-src1", "scu-src0";
1471 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001472 };
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001473
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +01001474 sysc: system-controller@e6180000 {
1475 compatible = "renesas,r8a7790-sysc";
1476 reg = <0 0xe6180000 0 0x0200>;
1477 #power-domain-cells = <1>;
1478 };
1479
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +01001480 qspi: spi@e6b10000 {
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001481 compatible = "renesas,qspi-r8a7790", "renesas,qspi";
1482 reg = <0 0xe6b10000 0 0x2c>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001483 interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001484 clocks = <&mstp9_clks R8A7790_CLK_QSPI_MOD>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001485 dmas = <&dmac0 0x17>, <&dmac0 0x18>,
1486 <&dmac1 0x17>, <&dmac1 0x18>;
1487 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001488 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001489 num-cs = <1>;
1490 #address-cells = <1>;
1491 #size-cells = <0>;
1492 status = "disabled";
1493 };
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001494
1495 msiof0: spi@e6e20000 {
Simon Hormand1d3a782016-12-20 11:32:39 +01001496 compatible = "renesas,msiof-r8a7790",
1497 "renesas,rcar-gen2-msiof";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001498 reg = <0 0xe6e20000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001499 interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001500 clocks = <&mstp0_clks R8A7790_CLK_MSIOF0>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001501 dmas = <&dmac0 0x51>, <&dmac0 0x52>,
1502 <&dmac1 0x51>, <&dmac1 0x52>;
1503 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001504 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001505 #address-cells = <1>;
1506 #size-cells = <0>;
1507 status = "disabled";
1508 };
1509
1510 msiof1: spi@e6e10000 {
Simon Hormand1d3a782016-12-20 11:32:39 +01001511 compatible = "renesas,msiof-r8a7790",
1512 "renesas,rcar-gen2-msiof";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001513 reg = <0 0xe6e10000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001514 interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001515 clocks = <&mstp2_clks R8A7790_CLK_MSIOF1>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001516 dmas = <&dmac0 0x55>, <&dmac0 0x56>,
1517 <&dmac1 0x55>, <&dmac1 0x56>;
1518 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001519 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001520 #address-cells = <1>;
1521 #size-cells = <0>;
1522 status = "disabled";
1523 };
1524
1525 msiof2: spi@e6e00000 {
Simon Hormand1d3a782016-12-20 11:32:39 +01001526 compatible = "renesas,msiof-r8a7790",
1527 "renesas,rcar-gen2-msiof";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001528 reg = <0 0xe6e00000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001529 interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001530 clocks = <&mstp2_clks R8A7790_CLK_MSIOF2>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001531 dmas = <&dmac0 0x41>, <&dmac0 0x42>,
1532 <&dmac1 0x41>, <&dmac1 0x42>;
1533 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001534 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001535 #address-cells = <1>;
1536 #size-cells = <0>;
1537 status = "disabled";
1538 };
1539
1540 msiof3: spi@e6c90000 {
Simon Hormand1d3a782016-12-20 11:32:39 +01001541 compatible = "renesas,msiof-r8a7790",
1542 "renesas,rcar-gen2-msiof";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001543 reg = <0 0xe6c90000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001544 interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001545 clocks = <&mstp2_clks R8A7790_CLK_MSIOF3>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001546 dmas = <&dmac0 0x45>, <&dmac0 0x46>,
1547 <&dmac1 0x45>, <&dmac1 0x46>;
1548 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001549 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001550 #address-cells = <1>;
1551 #size-cells = <0>;
1552 status = "disabled";
1553 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001554
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001555 xhci: usb@ee000000 {
Simon Horman92cc7792016-03-24 11:01:07 +09001556 compatible = "renesas,xhci-r8a7790", "renesas,rcar-gen2-xhci";
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001557 reg = <0 0xee000000 0 0xc00>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001558 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001559 clocks = <&mstp3_clks R8A7790_CLK_SSUSB>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001560 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001561 phys = <&usb2 1>;
1562 phy-names = "usb";
1563 status = "disabled";
1564 };
1565
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001566 pci0: pci@ee090000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001567 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001568 device_type = "pci";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001569 reg = <0 0xee090000 0 0xc00>,
1570 <0 0xee080000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001571 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001572 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001573 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001574 status = "disabled";
1575
1576 bus-range = <0 0>;
1577 #address-cells = <3>;
1578 #size-cells = <2>;
1579 #interrupt-cells = <1>;
1580 ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
1581 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001582 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
1583 0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
1584 0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001585
1586 usb@0,1 {
1587 reg = <0x800 0 0 0 0>;
1588 device_type = "pci";
1589 phys = <&usb0 0>;
1590 phy-names = "usb";
1591 };
1592
1593 usb@0,2 {
1594 reg = <0x1000 0 0 0 0>;
1595 device_type = "pci";
1596 phys = <&usb0 0>;
1597 phy-names = "usb";
1598 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001599 };
1600
1601 pci1: pci@ee0b0000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001602 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001603 device_type = "pci";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001604 reg = <0 0xee0b0000 0 0xc00>,
1605 <0 0xee0a0000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001606 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001607 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001608 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001609 status = "disabled";
1610
1611 bus-range = <1 1>;
1612 #address-cells = <3>;
1613 #size-cells = <2>;
1614 #interrupt-cells = <1>;
1615 ranges = <0x02000000 0 0xee0a0000 0 0xee0a0000 0 0x00010000>;
1616 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001617 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH
1618 0x0800 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH
1619 0x1000 0 0 2 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001620 };
1621
1622 pci2: pci@ee0d0000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001623 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001624 device_type = "pci";
1625 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001626 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001627 reg = <0 0xee0d0000 0 0xc00>,
1628 <0 0xee0c0000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001629 interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001630 status = "disabled";
1631
1632 bus-range = <2 2>;
1633 #address-cells = <3>;
1634 #size-cells = <2>;
1635 #interrupt-cells = <1>;
1636 ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
1637 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001638 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
1639 0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
1640 0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001641
1642 usb@0,1 {
1643 reg = <0x800 0 0 0 0>;
1644 device_type = "pci";
1645 phys = <&usb2 0>;
1646 phy-names = "usb";
1647 };
1648
1649 usb@0,2 {
1650 reg = <0x1000 0 0 0 0>;
1651 device_type = "pci";
1652 phys = <&usb2 0>;
1653 phy-names = "usb";
1654 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001655 };
1656
Phil Edworthy745329d2014-06-13 10:37:17 +01001657 pciec: pcie@fe000000 {
Simon Hormane670be82015-12-18 11:36:02 +09001658 compatible = "renesas,pcie-r8a7790", "renesas,pcie-rcar-gen2";
Phil Edworthy745329d2014-06-13 10:37:17 +01001659 reg = <0 0xfe000000 0 0x80000>;
1660 #address-cells = <3>;
1661 #size-cells = <2>;
1662 bus-range = <0x00 0xff>;
1663 device_type = "pci";
1664 ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
1665 0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
1666 0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
1667 0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1668 /* Map all possible DDR as inbound ranges */
1669 dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000
1670 0x43000000 1 0x80000000 1 0x80000000 0 0x80000000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001671 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
1672 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
1673 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001674 #interrupt-cells = <1>;
1675 interrupt-map-mask = <0 0 0 0>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001676 interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001677 clocks = <&mstp3_clks R8A7790_CLK_PCIEC>, <&pcie_bus_clk>;
1678 clock-names = "pcie", "pcie_bus";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001679 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001680 status = "disabled";
1681 };
1682
Geert Uytterhoevenb694e382015-04-27 14:55:28 +02001683 rcar_sound: sound@ec500000 {
Kuninori Morimotoad632412014-12-17 06:11:52 +00001684 /*
1685 * #sound-dai-cells is required
1686 *
1687 * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
1688 * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
1689 */
Geert Uytterhoeven31078ec2015-01-06 21:01:52 +01001690 compatible = "renesas,rcar_sound-r8a7790", "renesas,rcar_sound-gen2";
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001691 reg = <0 0xec500000 0 0x1000>, /* SCU */
1692 <0 0xec5a0000 0 0x100>, /* ADG */
1693 <0 0xec540000 0 0x1000>, /* SSIU */
Kuninori Morimoto4bc4a202015-08-24 08:27:56 +00001694 <0 0xec541000 0 0x280>, /* SSI */
Kuninori Morimoto0c602672015-03-10 01:39:39 +00001695 <0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/
1696 reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
Kuninori Morimoto46a158f2015-03-10 01:39:01 +00001697
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001698 clocks = <&mstp10_clks R8A7790_CLK_SSI_ALL>,
1699 <&mstp10_clks R8A7790_CLK_SSI9>, <&mstp10_clks R8A7790_CLK_SSI8>,
1700 <&mstp10_clks R8A7790_CLK_SSI7>, <&mstp10_clks R8A7790_CLK_SSI6>,
1701 <&mstp10_clks R8A7790_CLK_SSI5>, <&mstp10_clks R8A7790_CLK_SSI4>,
1702 <&mstp10_clks R8A7790_CLK_SSI3>, <&mstp10_clks R8A7790_CLK_SSI2>,
1703 <&mstp10_clks R8A7790_CLK_SSI1>, <&mstp10_clks R8A7790_CLK_SSI0>,
1704 <&mstp10_clks R8A7790_CLK_SCU_SRC9>, <&mstp10_clks R8A7790_CLK_SCU_SRC8>,
1705 <&mstp10_clks R8A7790_CLK_SCU_SRC7>, <&mstp10_clks R8A7790_CLK_SCU_SRC6>,
1706 <&mstp10_clks R8A7790_CLK_SCU_SRC5>, <&mstp10_clks R8A7790_CLK_SCU_SRC4>,
1707 <&mstp10_clks R8A7790_CLK_SCU_SRC3>, <&mstp10_clks R8A7790_CLK_SCU_SRC2>,
1708 <&mstp10_clks R8A7790_CLK_SCU_SRC1>, <&mstp10_clks R8A7790_CLK_SCU_SRC0>,
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001709 <&mstp10_clks R8A7790_CLK_SCU_CTU0_MIX0>, <&mstp10_clks R8A7790_CLK_SCU_CTU1_MIX1>,
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001710 <&mstp10_clks R8A7790_CLK_SCU_CTU0_MIX0>, <&mstp10_clks R8A7790_CLK_SCU_CTU1_MIX1>,
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001711 <&mstp10_clks R8A7790_CLK_SCU_DVC0>, <&mstp10_clks R8A7790_CLK_SCU_DVC1>,
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001712 <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>, <&m2_clk>;
1713 clock-names = "ssi-all",
1714 "ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
1715 "ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0",
1716 "src.9", "src.8", "src.7", "src.6", "src.5",
1717 "src.4", "src.3", "src.2", "src.1", "src.0",
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001718 "ctu.0", "ctu.1",
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001719 "mix.0", "mix.1",
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001720 "dvc.0", "dvc.1",
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001721 "clk_a", "clk_b", "clk_c", "clk_i";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001722 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001723
1724 status = "disabled";
1725
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001726 rcar_sound,dvc {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001727 dvc0: dvc-0 {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001728 dmas = <&audma0 0xbc>;
1729 dma-names = "tx";
1730 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001731 dvc1: dvc-1 {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001732 dmas = <&audma0 0xbe>;
1733 dma-names = "tx";
1734 };
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001735 };
1736
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001737 rcar_sound,mix {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001738 mix0: mix-0 { };
1739 mix1: mix-1 { };
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001740 };
1741
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001742 rcar_sound,ctu {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001743 ctu00: ctu-0 { };
1744 ctu01: ctu-1 { };
1745 ctu02: ctu-2 { };
1746 ctu03: ctu-3 { };
1747 ctu10: ctu-4 { };
1748 ctu11: ctu-5 { };
1749 ctu12: ctu-6 { };
1750 ctu13: ctu-7 { };
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001751 };
1752
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001753 rcar_sound,src {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001754 src0: src-0 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001755 interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001756 dmas = <&audma0 0x85>, <&audma1 0x9a>;
1757 dma-names = "rx", "tx";
1758 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001759 src1: src-1 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001760 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001761 dmas = <&audma0 0x87>, <&audma1 0x9c>;
1762 dma-names = "rx", "tx";
1763 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001764 src2: src-2 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001765 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001766 dmas = <&audma0 0x89>, <&audma1 0x9e>;
1767 dma-names = "rx", "tx";
1768 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001769 src3: src-3 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001770 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001771 dmas = <&audma0 0x8b>, <&audma1 0xa0>;
1772 dma-names = "rx", "tx";
1773 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001774 src4: src-4 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001775 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001776 dmas = <&audma0 0x8d>, <&audma1 0xb0>;
1777 dma-names = "rx", "tx";
1778 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001779 src5: src-5 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001780 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001781 dmas = <&audma0 0x8f>, <&audma1 0xb2>;
1782 dma-names = "rx", "tx";
1783 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001784 src6: src-6 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001785 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001786 dmas = <&audma0 0x91>, <&audma1 0xb4>;
1787 dma-names = "rx", "tx";
1788 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001789 src7: src-7 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001790 interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001791 dmas = <&audma0 0x93>, <&audma1 0xb6>;
1792 dma-names = "rx", "tx";
1793 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001794 src8: src-8 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001795 interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001796 dmas = <&audma0 0x95>, <&audma1 0xb8>;
1797 dma-names = "rx", "tx";
1798 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001799 src9: src-9 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001800 interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001801 dmas = <&audma0 0x97>, <&audma1 0xba>;
1802 dma-names = "rx", "tx";
1803 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001804 };
1805
1806 rcar_sound,ssi {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001807 ssi0: ssi-0 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001808 interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001809 dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>;
1810 dma-names = "rx", "tx", "rxu", "txu";
1811 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001812 ssi1: ssi-1 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001813 interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001814 dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>;
1815 dma-names = "rx", "tx", "rxu", "txu";
1816 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001817 ssi2: ssi-2 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001818 interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001819 dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>;
1820 dma-names = "rx", "tx", "rxu", "txu";
1821 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001822 ssi3: ssi-3 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001823 interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001824 dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>;
1825 dma-names = "rx", "tx", "rxu", "txu";
1826 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001827 ssi4: ssi-4 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001828 interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001829 dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>;
1830 dma-names = "rx", "tx", "rxu", "txu";
1831 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001832 ssi5: ssi-5 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001833 interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001834 dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>;
1835 dma-names = "rx", "tx", "rxu", "txu";
1836 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001837 ssi6: ssi-6 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001838 interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001839 dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>;
1840 dma-names = "rx", "tx", "rxu", "txu";
1841 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001842 ssi7: ssi-7 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001843 interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001844 dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>;
1845 dma-names = "rx", "tx", "rxu", "txu";
1846 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001847 ssi8: ssi-8 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001848 interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001849 dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>;
1850 dma-names = "rx", "tx", "rxu", "txu";
1851 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001852 ssi9: ssi-9 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001853 interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001854 dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>;
1855 dma-names = "rx", "tx", "rxu", "txu";
1856 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001857 };
1858 };
Laurent Pinchart70496722015-01-27 11:13:23 +02001859
1860 ipmmu_sy0: mmu@e6280000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001861 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001862 reg = <0 0xe6280000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001863 interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>,
1864 <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001865 #iommu-cells = <1>;
1866 status = "disabled";
1867 };
1868
1869 ipmmu_sy1: mmu@e6290000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001870 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001871 reg = <0 0xe6290000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001872 interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001873 #iommu-cells = <1>;
1874 status = "disabled";
1875 };
1876
1877 ipmmu_ds: mmu@e6740000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001878 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001879 reg = <0 0xe6740000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001880 interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
1881 <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001882 #iommu-cells = <1>;
1883 status = "disabled";
1884 };
1885
1886 ipmmu_mp: mmu@ec680000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001887 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001888 reg = <0 0xec680000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001889 interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001890 #iommu-cells = <1>;
1891 status = "disabled";
1892 };
1893
1894 ipmmu_mx: mmu@fe951000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001895 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001896 reg = <0 0xfe951000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001897 interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>,
1898 <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001899 #iommu-cells = <1>;
1900 status = "disabled";
1901 };
1902
1903 ipmmu_rt: mmu@ffc80000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001904 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001905 reg = <0 0xffc80000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001906 interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001907 #iommu-cells = <1>;
1908 status = "disabled";
1909 };
Magnus Damm0468b2d2013-03-28 00:49:34 +09001910};