blob: f0de7dd02060600b52f26a08f2af85723245d450 [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Büscheb032b92011-07-04 20:50:05 +02007 Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
Michael Buesche4d6b792007-09-18 15:39:42 -04008 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
Rafał Miłecki108f4f32011-09-03 21:01:02 +020010 Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
Michael Buesche4d6b792007-09-18 15:39:42 -040011
Albert Herranz3dbba8e2009-09-10 19:34:49 +020012 SDIO support
13 Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
14
Michael Buesche4d6b792007-09-18 15:39:42 -040015 Some parts of the code in this file are derived from the ipw2200
16 driver Copyright(c) 2003 - 2004 Intel Corporation.
17
18 This program is free software; you can redistribute it and/or modify
19 it under the terms of the GNU General Public License as published by
20 the Free Software Foundation; either version 2 of the License, or
21 (at your option) any later version.
22
23 This program is distributed in the hope that it will be useful,
24 but WITHOUT ANY WARRANTY; without even the implied warranty of
25 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 GNU General Public License for more details.
27
28 You should have received a copy of the GNU General Public License
29 along with this program; see the file COPYING. If not, write to
30 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
31 Boston, MA 02110-1301, USA.
32
33*/
34
35#include <linux/delay.h>
36#include <linux/init.h>
Paul Gortmakerac5c24e92011-08-30 14:18:44 -040037#include <linux/module.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040038#include <linux/if_arp.h>
39#include <linux/etherdevice.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040040#include <linux/firmware.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040041#include <linux/workqueue.h>
42#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080043#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040044#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040046#include <asm/unaligned.h>
47
48#include "b43.h"
49#include "main.h"
50#include "debugfs.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020051#include "phy_common.h"
52#include "phy_g.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020053#include "phy_n.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040054#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010055#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040056#include "sysfs.h"
57#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040058#include "lo.h"
59#include "pcmcia.h"
Albert Herranz3dbba8e2009-09-10 19:34:49 +020060#include "sdio.h"
61#include <linux/mmc/sdio_func.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040062
63MODULE_DESCRIPTION("Broadcom B43 wireless driver");
64MODULE_AUTHOR("Martin Langer");
65MODULE_AUTHOR("Stefano Brivio");
66MODULE_AUTHOR("Michael Buesch");
Gábor Stefanik0136e512009-08-28 22:32:17 +020067MODULE_AUTHOR("Gábor Stefanik");
Rafał Miłecki108f4f32011-09-03 21:01:02 +020068MODULE_AUTHOR("Rafał Miłecki");
Michael Buesche4d6b792007-09-18 15:39:42 -040069MODULE_LICENSE("GPL");
70
Tim Gardner6021e082010-01-07 11:10:38 -070071MODULE_FIRMWARE("b43/ucode11.fw");
72MODULE_FIRMWARE("b43/ucode13.fw");
73MODULE_FIRMWARE("b43/ucode14.fw");
74MODULE_FIRMWARE("b43/ucode15.fw");
Rafał Miłeckif6158392011-04-19 22:49:29 +020075MODULE_FIRMWARE("b43/ucode16_mimo.fw");
Tim Gardner6021e082010-01-07 11:10:38 -070076MODULE_FIRMWARE("b43/ucode5.fw");
77MODULE_FIRMWARE("b43/ucode9.fw");
Michael Buesche4d6b792007-09-18 15:39:42 -040078
79static int modparam_bad_frames_preempt;
80module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
81MODULE_PARM_DESC(bad_frames_preempt,
82 "enable(1) / disable(0) Bad Frames Preemption");
83
Michael Buesche4d6b792007-09-18 15:39:42 -040084static char modparam_fwpostfix[16];
85module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
86MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
87
Michael Buesche4d6b792007-09-18 15:39:42 -040088static int modparam_hwpctl;
89module_param_named(hwpctl, modparam_hwpctl, int, 0444);
90MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
91
92static int modparam_nohwcrypt;
93module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
94MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
95
gregor kowski035d0242009-08-19 22:35:45 +020096static int modparam_hwtkip;
97module_param_named(hwtkip, modparam_hwtkip, int, 0444);
98MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
99
Michael Buesch403a3a12009-06-08 21:04:57 +0200100static int modparam_qos = 1;
101module_param_named(qos, modparam_qos, int, 0444);
Michael Buesche6f5b932008-03-05 21:18:49 +0100102MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
103
Michael Buesch1855ba72008-04-18 20:51:41 +0200104static int modparam_btcoex = 1;
105module_param_named(btcoex, modparam_btcoex, int, 0444);
Gábor Stefanikc71dbd32009-08-28 22:34:21 +0200106MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
Michael Buesch1855ba72008-04-18 20:51:41 +0200107
Michael Buesch060210f2009-01-25 15:49:59 +0100108int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
109module_param_named(verbose, b43_modparam_verbose, int, 0644);
110MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
111
Rafał Miłeckidf766262011-08-16 12:14:07 +0200112static int b43_modparam_pio = 0;
Linus Torvalds9e3bd912010-02-26 10:34:27 -0800113module_param_named(pio, b43_modparam_pio, int, 0644);
114MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
Michael Buesche6f5b932008-03-05 21:18:49 +0100115
Rafał Miłecki89604002013-06-26 09:55:54 +0200116static int modparam_allhwsupport = !IS_ENABLED(CONFIG_BRCMSMAC);
117module_param_named(allhwsupport, modparam_allhwsupport, int, 0444);
118MODULE_PARM_DESC(allhwsupport, "Enable support for all hardware (even it if overlaps with the brcmsmac driver)");
119
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200120#ifdef CONFIG_B43_BCMA
121static const struct bcma_device_id b43_bcma_tbl[] = {
Hauke Mehrtensc027ed42011-07-23 13:57:34 +0200122 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200123 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
124 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
125 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
126 BCMA_CORETABLE_END
127};
128MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
129#endif
130
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200131#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -0400132static const struct ssb_device_id b43_ssb_tbl[] = {
133 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
134 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
135 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
136 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
137 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +0100138 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Rafał Miłecki003d6d22010-01-15 12:10:53 +0100139 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
Larry Finger013978b2007-11-26 10:29:47 -0600140 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100141 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
Johannes Berg92d61282008-12-24 12:44:09 +0100142 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
Michael Buesche4d6b792007-09-18 15:39:42 -0400143 SSB_DEVTABLE_END
144};
Michael Buesche4d6b792007-09-18 15:39:42 -0400145MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200146#endif
Michael Buesche4d6b792007-09-18 15:39:42 -0400147
148/* Channel and ratetables are shared for all devices.
149 * They can't be const, because ieee80211 puts some precalculated
150 * data in there. This data is the same for all devices, so we don't
151 * get concurrency issues */
152#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100153 { \
154 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
155 .hw_value = (_rateid), \
156 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400157 }
Johannes Berg8318d782008-01-24 19:38:38 +0100158
159/*
160 * NOTE: When changing this, sync with xmit.c's
161 * b43_plcp_get_bitrate_idx_* functions!
162 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400163static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100164 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
165 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
166 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
167 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
168 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
169 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
170 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
171 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
172 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
173 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
174 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
175 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400176};
177
178#define b43_a_ratetable (__b43_ratetable + 4)
179#define b43_a_ratetable_size 8
180#define b43_b_ratetable (__b43_ratetable + 0)
181#define b43_b_ratetable_size 4
182#define b43_g_ratetable (__b43_ratetable + 0)
183#define b43_g_ratetable_size 12
184
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100185#define CHAN4G(_channel, _freq, _flags) { \
186 .band = IEEE80211_BAND_2GHZ, \
187 .center_freq = (_freq), \
188 .hw_value = (_channel), \
189 .flags = (_flags), \
190 .max_antenna_gain = 0, \
191 .max_power = 30, \
192}
Michael Buesch96c755a2008-01-06 00:09:46 +0100193static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100194 CHAN4G(1, 2412, 0),
195 CHAN4G(2, 2417, 0),
196 CHAN4G(3, 2422, 0),
197 CHAN4G(4, 2427, 0),
198 CHAN4G(5, 2432, 0),
199 CHAN4G(6, 2437, 0),
200 CHAN4G(7, 2442, 0),
201 CHAN4G(8, 2447, 0),
202 CHAN4G(9, 2452, 0),
203 CHAN4G(10, 2457, 0),
204 CHAN4G(11, 2462, 0),
205 CHAN4G(12, 2467, 0),
206 CHAN4G(13, 2472, 0),
207 CHAN4G(14, 2484, 0),
208};
209#undef CHAN4G
210
211#define CHAN5G(_channel, _flags) { \
212 .band = IEEE80211_BAND_5GHZ, \
213 .center_freq = 5000 + (5 * (_channel)), \
214 .hw_value = (_channel), \
215 .flags = (_flags), \
216 .max_antenna_gain = 0, \
217 .max_power = 30, \
218}
219static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
220 CHAN5G(32, 0), CHAN5G(34, 0),
221 CHAN5G(36, 0), CHAN5G(38, 0),
222 CHAN5G(40, 0), CHAN5G(42, 0),
223 CHAN5G(44, 0), CHAN5G(46, 0),
224 CHAN5G(48, 0), CHAN5G(50, 0),
225 CHAN5G(52, 0), CHAN5G(54, 0),
226 CHAN5G(56, 0), CHAN5G(58, 0),
227 CHAN5G(60, 0), CHAN5G(62, 0),
228 CHAN5G(64, 0), CHAN5G(66, 0),
229 CHAN5G(68, 0), CHAN5G(70, 0),
230 CHAN5G(72, 0), CHAN5G(74, 0),
231 CHAN5G(76, 0), CHAN5G(78, 0),
232 CHAN5G(80, 0), CHAN5G(82, 0),
233 CHAN5G(84, 0), CHAN5G(86, 0),
234 CHAN5G(88, 0), CHAN5G(90, 0),
235 CHAN5G(92, 0), CHAN5G(94, 0),
236 CHAN5G(96, 0), CHAN5G(98, 0),
237 CHAN5G(100, 0), CHAN5G(102, 0),
238 CHAN5G(104, 0), CHAN5G(106, 0),
239 CHAN5G(108, 0), CHAN5G(110, 0),
240 CHAN5G(112, 0), CHAN5G(114, 0),
241 CHAN5G(116, 0), CHAN5G(118, 0),
242 CHAN5G(120, 0), CHAN5G(122, 0),
243 CHAN5G(124, 0), CHAN5G(126, 0),
244 CHAN5G(128, 0), CHAN5G(130, 0),
245 CHAN5G(132, 0), CHAN5G(134, 0),
246 CHAN5G(136, 0), CHAN5G(138, 0),
247 CHAN5G(140, 0), CHAN5G(142, 0),
248 CHAN5G(144, 0), CHAN5G(145, 0),
249 CHAN5G(146, 0), CHAN5G(147, 0),
250 CHAN5G(148, 0), CHAN5G(149, 0),
251 CHAN5G(150, 0), CHAN5G(151, 0),
252 CHAN5G(152, 0), CHAN5G(153, 0),
253 CHAN5G(154, 0), CHAN5G(155, 0),
254 CHAN5G(156, 0), CHAN5G(157, 0),
255 CHAN5G(158, 0), CHAN5G(159, 0),
256 CHAN5G(160, 0), CHAN5G(161, 0),
257 CHAN5G(162, 0), CHAN5G(163, 0),
258 CHAN5G(164, 0), CHAN5G(165, 0),
259 CHAN5G(166, 0), CHAN5G(168, 0),
260 CHAN5G(170, 0), CHAN5G(172, 0),
261 CHAN5G(174, 0), CHAN5G(176, 0),
262 CHAN5G(178, 0), CHAN5G(180, 0),
263 CHAN5G(182, 0), CHAN5G(184, 0),
264 CHAN5G(186, 0), CHAN5G(188, 0),
265 CHAN5G(190, 0), CHAN5G(192, 0),
266 CHAN5G(194, 0), CHAN5G(196, 0),
267 CHAN5G(198, 0), CHAN5G(200, 0),
268 CHAN5G(202, 0), CHAN5G(204, 0),
269 CHAN5G(206, 0), CHAN5G(208, 0),
270 CHAN5G(210, 0), CHAN5G(212, 0),
271 CHAN5G(214, 0), CHAN5G(216, 0),
272 CHAN5G(218, 0), CHAN5G(220, 0),
273 CHAN5G(222, 0), CHAN5G(224, 0),
274 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400275};
276
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100277static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
278 CHAN5G(34, 0), CHAN5G(36, 0),
279 CHAN5G(38, 0), CHAN5G(40, 0),
280 CHAN5G(42, 0), CHAN5G(44, 0),
281 CHAN5G(46, 0), CHAN5G(48, 0),
282 CHAN5G(52, 0), CHAN5G(56, 0),
283 CHAN5G(60, 0), CHAN5G(64, 0),
284 CHAN5G(100, 0), CHAN5G(104, 0),
285 CHAN5G(108, 0), CHAN5G(112, 0),
286 CHAN5G(116, 0), CHAN5G(120, 0),
287 CHAN5G(124, 0), CHAN5G(128, 0),
288 CHAN5G(132, 0), CHAN5G(136, 0),
289 CHAN5G(140, 0), CHAN5G(149, 0),
290 CHAN5G(153, 0), CHAN5G(157, 0),
291 CHAN5G(161, 0), CHAN5G(165, 0),
292 CHAN5G(184, 0), CHAN5G(188, 0),
293 CHAN5G(192, 0), CHAN5G(196, 0),
294 CHAN5G(200, 0), CHAN5G(204, 0),
295 CHAN5G(208, 0), CHAN5G(212, 0),
296 CHAN5G(216, 0),
297};
298#undef CHAN5G
299
300static struct ieee80211_supported_band b43_band_5GHz_nphy = {
301 .band = IEEE80211_BAND_5GHZ,
302 .channels = b43_5ghz_nphy_chantable,
303 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
304 .bitrates = b43_a_ratetable,
305 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400306};
Johannes Berg8318d782008-01-24 19:38:38 +0100307
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100308static struct ieee80211_supported_band b43_band_5GHz_aphy = {
309 .band = IEEE80211_BAND_5GHZ,
310 .channels = b43_5ghz_aphy_chantable,
311 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
312 .bitrates = b43_a_ratetable,
313 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100314};
Michael Buesche4d6b792007-09-18 15:39:42 -0400315
Johannes Berg8318d782008-01-24 19:38:38 +0100316static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100317 .band = IEEE80211_BAND_2GHZ,
318 .channels = b43_2ghz_chantable,
319 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
320 .bitrates = b43_g_ratetable,
321 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100322};
323
Michael Buesche4d6b792007-09-18 15:39:42 -0400324static void b43_wireless_core_exit(struct b43_wldev *dev);
325static int b43_wireless_core_init(struct b43_wldev *dev);
Michael Buesch36dbd952009-09-04 22:51:29 +0200326static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
Michael Buesche4d6b792007-09-18 15:39:42 -0400327static int b43_wireless_core_start(struct b43_wldev *dev);
Felix Fietkau2a190322011-08-10 13:50:30 -0600328static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
329 struct ieee80211_vif *vif,
330 struct ieee80211_bss_conf *conf,
331 u32 changed);
Michael Buesche4d6b792007-09-18 15:39:42 -0400332
333static int b43_ratelimit(struct b43_wl *wl)
334{
335 if (!wl || !wl->current_dev)
336 return 1;
337 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
338 return 1;
339 /* We are up and running.
340 * Ratelimit the messages to avoid DoS over the net. */
341 return net_ratelimit();
342}
343
344void b43info(struct b43_wl *wl, const char *fmt, ...)
345{
Joe Perches5b736d42010-11-09 16:35:18 -0800346 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400347 va_list args;
348
Michael Buesch060210f2009-01-25 15:49:59 +0100349 if (b43_modparam_verbose < B43_VERBOSITY_INFO)
350 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400351 if (!b43_ratelimit(wl))
352 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800353
Michael Buesche4d6b792007-09-18 15:39:42 -0400354 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800355
356 vaf.fmt = fmt;
357 vaf.va = &args;
358
359 printk(KERN_INFO "b43-%s: %pV",
360 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
361
Michael Buesche4d6b792007-09-18 15:39:42 -0400362 va_end(args);
363}
364
365void b43err(struct b43_wl *wl, const char *fmt, ...)
366{
Joe Perches5b736d42010-11-09 16:35:18 -0800367 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400368 va_list args;
369
Michael Buesch060210f2009-01-25 15:49:59 +0100370 if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
371 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400372 if (!b43_ratelimit(wl))
373 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800374
Michael Buesche4d6b792007-09-18 15:39:42 -0400375 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800376
377 vaf.fmt = fmt;
378 vaf.va = &args;
379
380 printk(KERN_ERR "b43-%s ERROR: %pV",
381 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
382
Michael Buesche4d6b792007-09-18 15:39:42 -0400383 va_end(args);
384}
385
386void b43warn(struct b43_wl *wl, const char *fmt, ...)
387{
Joe Perches5b736d42010-11-09 16:35:18 -0800388 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400389 va_list args;
390
Michael Buesch060210f2009-01-25 15:49:59 +0100391 if (b43_modparam_verbose < B43_VERBOSITY_WARN)
392 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400393 if (!b43_ratelimit(wl))
394 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800395
Michael Buesche4d6b792007-09-18 15:39:42 -0400396 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800397
398 vaf.fmt = fmt;
399 vaf.va = &args;
400
401 printk(KERN_WARNING "b43-%s warning: %pV",
402 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
403
Michael Buesche4d6b792007-09-18 15:39:42 -0400404 va_end(args);
405}
406
Michael Buesche4d6b792007-09-18 15:39:42 -0400407void b43dbg(struct b43_wl *wl, const char *fmt, ...)
408{
Joe Perches5b736d42010-11-09 16:35:18 -0800409 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400410 va_list args;
411
Michael Buesch060210f2009-01-25 15:49:59 +0100412 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
413 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800414
Michael Buesche4d6b792007-09-18 15:39:42 -0400415 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800416
417 vaf.fmt = fmt;
418 vaf.va = &args;
419
420 printk(KERN_DEBUG "b43-%s debug: %pV",
421 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
422
Michael Buesche4d6b792007-09-18 15:39:42 -0400423 va_end(args);
424}
Michael Buesche4d6b792007-09-18 15:39:42 -0400425
426static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
427{
428 u32 macctl;
429
430 B43_WARN_ON(offset % 4 != 0);
431
432 macctl = b43_read32(dev, B43_MMIO_MACCTL);
433 if (macctl & B43_MACCTL_BE)
434 val = swab32(val);
435
436 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
437 mmiowb();
438 b43_write32(dev, B43_MMIO_RAM_DATA, val);
439}
440
Michael Buesch280d0e12007-12-26 18:26:17 +0100441static inline void b43_shm_control_word(struct b43_wldev *dev,
442 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400443{
444 u32 control;
445
446 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400447 control = routing;
448 control <<= 16;
449 control |= offset;
450 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
451}
452
Michael Buesch69eddc82009-09-04 22:57:26 +0200453u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400454{
455 u32 ret;
456
457 if (routing == B43_SHM_SHARED) {
458 B43_WARN_ON(offset & 0x0001);
459 if (offset & 0x0003) {
460 /* Unaligned access */
461 b43_shm_control_word(dev, routing, offset >> 2);
462 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
Michael Buesche4d6b792007-09-18 15:39:42 -0400463 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200464 ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400465
Michael Buesch280d0e12007-12-26 18:26:17 +0100466 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400467 }
468 offset >>= 2;
469 }
470 b43_shm_control_word(dev, routing, offset);
471 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100472out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200473 return ret;
474}
475
Michael Buesch69eddc82009-09-04 22:57:26 +0200476u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400477{
478 u16 ret;
479
480 if (routing == B43_SHM_SHARED) {
481 B43_WARN_ON(offset & 0x0001);
482 if (offset & 0x0003) {
483 /* Unaligned access */
484 b43_shm_control_word(dev, routing, offset >> 2);
485 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
486
Michael Buesch280d0e12007-12-26 18:26:17 +0100487 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400488 }
489 offset >>= 2;
490 }
491 b43_shm_control_word(dev, routing, offset);
492 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100493out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200494 return ret;
495}
496
Michael Buesch69eddc82009-09-04 22:57:26 +0200497void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400498{
499 if (routing == B43_SHM_SHARED) {
500 B43_WARN_ON(offset & 0x0001);
501 if (offset & 0x0003) {
502 /* Unaligned access */
503 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400504 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200505 value & 0xFFFF);
Michael Buesche4d6b792007-09-18 15:39:42 -0400506 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200507 b43_write16(dev, B43_MMIO_SHM_DATA,
508 (value >> 16) & 0xFFFF);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200509 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400510 }
511 offset >>= 2;
512 }
513 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400514 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200515}
516
Michael Buesch69eddc82009-09-04 22:57:26 +0200517void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
Michael Buesch6bbc3212008-06-19 19:33:51 +0200518{
519 if (routing == B43_SHM_SHARED) {
520 B43_WARN_ON(offset & 0x0001);
521 if (offset & 0x0003) {
522 /* Unaligned access */
523 b43_shm_control_word(dev, routing, offset >> 2);
524 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
525 return;
526 }
527 offset >>= 2;
528 }
529 b43_shm_control_word(dev, routing, offset);
530 b43_write16(dev, B43_MMIO_SHM_DATA, value);
531}
532
Michael Buesche4d6b792007-09-18 15:39:42 -0400533/* Read HostFlags */
John Daiker99da1852009-02-24 02:16:42 -0800534u64 b43_hf_read(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400535{
Michael Buesch35f0d352008-02-13 14:31:08 +0100536 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400537
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200538 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400539 ret <<= 16;
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200540 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2);
Michael Buesch35f0d352008-02-13 14:31:08 +0100541 ret <<= 16;
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200542 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1);
Michael Buesche4d6b792007-09-18 15:39:42 -0400543
544 return ret;
545}
546
547/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100548void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400549{
Michael Buesch35f0d352008-02-13 14:31:08 +0100550 u16 lo, mi, hi;
551
552 lo = (value & 0x00000000FFFFULL);
553 mi = (value & 0x0000FFFF0000ULL) >> 16;
554 hi = (value & 0xFFFF00000000ULL) >> 32;
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200555 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1, lo);
556 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2, mi);
557 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400558}
559
Michael Buesch403a3a12009-06-08 21:04:57 +0200560/* Read the firmware capabilities bitmask (Opensource firmware only) */
561static u16 b43_fwcapa_read(struct b43_wldev *dev)
562{
563 B43_WARN_ON(!dev->fw.opensource);
564 return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
565}
566
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100567void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
Michael Buesche4d6b792007-09-18 15:39:42 -0400568{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100569 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400570
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200571 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400572
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100573 /* The hardware guarantees us an atomic read, if we
574 * read the low register first. */
575 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
576 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
Michael Buesche4d6b792007-09-18 15:39:42 -0400577
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100578 *tsf = high;
579 *tsf <<= 32;
580 *tsf |= low;
Michael Buesche4d6b792007-09-18 15:39:42 -0400581}
582
583static void b43_time_lock(struct b43_wldev *dev)
584{
Rafał Miłecki50566352012-01-02 19:31:21 +0100585 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_TBTTHOLD);
Michael Buesche4d6b792007-09-18 15:39:42 -0400586 /* Commit the write */
587 b43_read32(dev, B43_MMIO_MACCTL);
588}
589
590static void b43_time_unlock(struct b43_wldev *dev)
591{
Rafał Miłecki50566352012-01-02 19:31:21 +0100592 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_TBTTHOLD, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -0400593 /* Commit the write */
594 b43_read32(dev, B43_MMIO_MACCTL);
595}
596
597static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
598{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100599 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400600
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200601 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400602
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100603 low = tsf;
604 high = (tsf >> 32);
605 /* The hardware guarantees us an atomic write, if we
606 * write the low register first. */
607 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
608 mmiowb();
609 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
610 mmiowb();
Michael Buesche4d6b792007-09-18 15:39:42 -0400611}
612
613void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
614{
615 b43_time_lock(dev);
616 b43_tsf_write_locked(dev, tsf);
617 b43_time_unlock(dev);
618}
619
620static
John Daiker99da1852009-02-24 02:16:42 -0800621void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
Michael Buesche4d6b792007-09-18 15:39:42 -0400622{
623 static const u8 zero_addr[ETH_ALEN] = { 0 };
624 u16 data;
625
626 if (!mac)
627 mac = zero_addr;
628
629 offset |= 0x0020;
630 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
631
632 data = mac[0];
633 data |= mac[1] << 8;
634 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
635 data = mac[2];
636 data |= mac[3] << 8;
637 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
638 data = mac[4];
639 data |= mac[5] << 8;
640 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
641}
642
643static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
644{
645 const u8 *mac;
646 const u8 *bssid;
647 u8 mac_bssid[ETH_ALEN * 2];
648 int i;
649 u32 tmp;
650
651 bssid = dev->wl->bssid;
652 mac = dev->wl->mac_addr;
653
654 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
655
656 memcpy(mac_bssid, mac, ETH_ALEN);
657 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
658
659 /* Write our MAC address and BSSID to template ram */
660 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
661 tmp = (u32) (mac_bssid[i + 0]);
662 tmp |= (u32) (mac_bssid[i + 1]) << 8;
663 tmp |= (u32) (mac_bssid[i + 2]) << 16;
664 tmp |= (u32) (mac_bssid[i + 3]) << 24;
665 b43_ram_write(dev, 0x20 + i, tmp);
666 }
667}
668
Johannes Berg4150c572007-09-17 01:29:23 -0400669static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400670{
Michael Buesche4d6b792007-09-18 15:39:42 -0400671 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400672 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400673}
674
675static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
676{
677 /* slot_time is in usec. */
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600678 /* This test used to exit for all but a G PHY. */
679 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
Michael Buesche4d6b792007-09-18 15:39:42 -0400680 return;
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600681 b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
682 /* Shared memory location 0x0010 is the slot time and should be
683 * set to slot_time; however, this register is initially 0 and changing
684 * the value adversely affects the transmit rate for BCM4311
685 * devices. Until this behavior is unterstood, delete this step
686 *
687 * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
688 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400689}
690
691static void b43_short_slot_timing_enable(struct b43_wldev *dev)
692{
693 b43_set_slot_time(dev, 9);
Michael Buesche4d6b792007-09-18 15:39:42 -0400694}
695
696static void b43_short_slot_timing_disable(struct b43_wldev *dev)
697{
698 b43_set_slot_time(dev, 20);
Michael Buesche4d6b792007-09-18 15:39:42 -0400699}
700
Michael Buesche4d6b792007-09-18 15:39:42 -0400701/* DummyTransmission function, as documented on
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200702 * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
Michael Buesche4d6b792007-09-18 15:39:42 -0400703 */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200704void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
Michael Buesche4d6b792007-09-18 15:39:42 -0400705{
706 struct b43_phy *phy = &dev->phy;
707 unsigned int i, max_loop;
708 u16 value;
709 u32 buffer[5] = {
710 0x00000000,
711 0x00D40000,
712 0x00000000,
713 0x01000000,
714 0x00000000,
715 };
716
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200717 if (ofdm) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400718 max_loop = 0x1E;
719 buffer[0] = 0x000201CC;
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200720 } else {
Michael Buesche4d6b792007-09-18 15:39:42 -0400721 max_loop = 0xFA;
722 buffer[0] = 0x000B846E;
Michael Buesche4d6b792007-09-18 15:39:42 -0400723 }
724
725 for (i = 0; i < 5; i++)
726 b43_ram_write(dev, i * 4, buffer[i]);
727
Rafał Miłecki7955d872011-09-21 21:44:13 +0200728 b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
729
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200730 if (dev->dev->core_rev < 11)
Rafał Miłecki7955d872011-09-21 21:44:13 +0200731 b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200732 else
Rafał Miłecki7955d872011-09-21 21:44:13 +0200733 b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
734
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200735 value = (ofdm ? 0x41 : 0x40);
Rafał Miłecki7955d872011-09-21 21:44:13 +0200736 b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200737 if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
738 phy->type == B43_PHYTYPE_LCN)
Rafał Miłecki7955d872011-09-21 21:44:13 +0200739 b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
740
741 b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
742 b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
743
744 b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
745 b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
746 b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
747 b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200748
749 if (!pa_on && phy->type == B43_PHYTYPE_N)
750 ; /*b43_nphy_pa_override(dev, false) */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200751
752 switch (phy->type) {
753 case B43_PHYTYPE_N:
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200754 case B43_PHYTYPE_LCN:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200755 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200756 break;
757 case B43_PHYTYPE_LP:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200758 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200759 break;
760 default:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200761 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200762 }
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200763 b43_read16(dev, B43_MMIO_TXE0_AUX);
Michael Buesche4d6b792007-09-18 15:39:42 -0400764
765 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
766 b43_radio_write16(dev, 0x0051, 0x0017);
767 for (i = 0x00; i < max_loop; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200768 value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400769 if (value & 0x0080)
770 break;
771 udelay(10);
772 }
773 for (i = 0x00; i < 0x0A; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200774 value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400775 if (value & 0x0400)
776 break;
777 udelay(10);
778 }
Larry Finger1d280dd2008-09-29 14:19:29 -0500779 for (i = 0x00; i < 0x19; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200780 value = b43_read16(dev, B43_MMIO_IFSSTAT);
Michael Buesche4d6b792007-09-18 15:39:42 -0400781 if (!(value & 0x0100))
782 break;
783 udelay(10);
784 }
785 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
786 b43_radio_write16(dev, 0x0051, 0x0037);
787}
788
789static void key_write(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -0800790 u8 index, u8 algorithm, const u8 *key)
Michael Buesche4d6b792007-09-18 15:39:42 -0400791{
792 unsigned int i;
793 u32 offset;
794 u16 value;
795 u16 kidx;
796
797 /* Key index/algo block */
798 kidx = b43_kidx_to_fw(dev, index);
799 value = ((kidx << 4) | algorithm);
800 b43_shm_write16(dev, B43_SHM_SHARED,
801 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
802
803 /* Write the key to the Key Table Pointer offset */
804 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
805 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
806 value = key[i];
807 value |= (u16) (key[i + 1]) << 8;
808 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
809 }
810}
811
John Daiker99da1852009-02-24 02:16:42 -0800812static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400813{
814 u32 addrtmp[2] = { 0, 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200815 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400816
817 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200818 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400819
Michael Buesch66d2d082009-08-06 10:36:50 +0200820 B43_WARN_ON(index < pairwise_keys_start);
821 /* We have four default TX keys and possibly four default RX keys.
Michael Buesche4d6b792007-09-18 15:39:42 -0400822 * Physical mac 0 is mapped to physical key 4 or 8, depending
823 * on the firmware version.
824 * So we must adjust the index here.
825 */
Michael Buesch66d2d082009-08-06 10:36:50 +0200826 index -= pairwise_keys_start;
827 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400828
829 if (addr) {
830 addrtmp[0] = addr[0];
831 addrtmp[0] |= ((u32) (addr[1]) << 8);
832 addrtmp[0] |= ((u32) (addr[2]) << 16);
833 addrtmp[0] |= ((u32) (addr[3]) << 24);
834 addrtmp[1] = addr[4];
835 addrtmp[1] |= ((u32) (addr[5]) << 8);
836 }
837
Michael Buesch66d2d082009-08-06 10:36:50 +0200838 /* Receive match transmitter address (RCMTA) mechanism */
839 b43_shm_write32(dev, B43_SHM_RCMTA,
840 (index * 2) + 0, addrtmp[0]);
841 b43_shm_write16(dev, B43_SHM_RCMTA,
842 (index * 2) + 1, addrtmp[1]);
Michael Buesche4d6b792007-09-18 15:39:42 -0400843}
844
gregor kowski035d0242009-08-19 22:35:45 +0200845/* The ucode will use phase1 key with TEK key to decrypt rx packets.
846 * When a packet is received, the iv32 is checked.
847 * - if it doesn't the packet is returned without modification (and software
848 * decryption can be done). That's what happen when iv16 wrap.
849 * - if it does, the rc4 key is computed, and decryption is tried.
850 * Either it will success and B43_RX_MAC_DEC is returned,
851 * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
852 * and the packet is not usable (it got modified by the ucode).
853 * So in order to never have B43_RX_MAC_DECERR, we should provide
854 * a iv32 and phase1key that match. Because we drop packets in case of
855 * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
856 * packets will be lost without higher layer knowing (ie no resync possible
857 * until next wrap).
858 *
859 * NOTE : this should support 50 key like RCMTA because
860 * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
861 */
862static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
863 u16 *phase1key)
864{
865 unsigned int i;
866 u32 offset;
867 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
868
869 if (!modparam_hwtkip)
870 return;
871
872 if (b43_new_kidx_api(dev))
873 pairwise_keys_start = B43_NR_GROUP_KEYS;
874
875 B43_WARN_ON(index < pairwise_keys_start);
876 /* We have four default TX keys and possibly four default RX keys.
877 * Physical mac 0 is mapped to physical key 4 or 8, depending
878 * on the firmware version.
879 * So we must adjust the index here.
880 */
881 index -= pairwise_keys_start;
882 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
883
884 if (b43_debug(dev, B43_DBG_KEYS)) {
885 b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
886 index, iv32);
887 }
888 /* Write the key to the RX tkip shared mem */
889 offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
890 for (i = 0; i < 10; i += 2) {
891 b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
892 phase1key ? phase1key[i / 2] : 0);
893 }
894 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
895 b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
896}
897
898static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100899 struct ieee80211_vif *vif,
900 struct ieee80211_key_conf *keyconf,
901 struct ieee80211_sta *sta,
902 u32 iv32, u16 *phase1key)
gregor kowski035d0242009-08-19 22:35:45 +0200903{
904 struct b43_wl *wl = hw_to_b43_wl(hw);
905 struct b43_wldev *dev;
906 int index = keyconf->hw_key_idx;
907
908 if (B43_WARN_ON(!modparam_hwtkip))
909 return;
910
Michael Buesch96869a32010-01-24 13:13:32 +0100911 /* This is only called from the RX path through mac80211, where
912 * our mutex is already locked. */
913 B43_WARN_ON(!mutex_is_locked(&wl->mutex));
gregor kowski035d0242009-08-19 22:35:45 +0200914 dev = wl->current_dev;
Michael Buesch96869a32010-01-24 13:13:32 +0100915 B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
gregor kowski035d0242009-08-19 22:35:45 +0200916
917 keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
918
919 rx_tkip_phase1_write(dev, index, iv32, phase1key);
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100920 /* only pairwise TKIP keys are supported right now */
921 if (WARN_ON(!sta))
Michael Buesch96869a32010-01-24 13:13:32 +0100922 return;
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100923 keymac_write(dev, index, sta->addr);
gregor kowski035d0242009-08-19 22:35:45 +0200924}
925
Michael Buesche4d6b792007-09-18 15:39:42 -0400926static void do_key_write(struct b43_wldev *dev,
927 u8 index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800928 const u8 *key, size_t key_len, const u8 *mac_addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400929{
930 u8 buf[B43_SEC_KEYSIZE] = { 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200931 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400932
933 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200934 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400935
Michael Buesch66d2d082009-08-06 10:36:50 +0200936 B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400937 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
938
Michael Buesch66d2d082009-08-06 10:36:50 +0200939 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400940 keymac_write(dev, index, NULL); /* First zero out mac. */
gregor kowski035d0242009-08-19 22:35:45 +0200941 if (algorithm == B43_SEC_ALGO_TKIP) {
942 /*
943 * We should provide an initial iv32, phase1key pair.
944 * We could start with iv32=0 and compute the corresponding
945 * phase1key, but this means calling ieee80211_get_tkip_key
946 * with a fake skb (or export other tkip function).
947 * Because we are lazy we hope iv32 won't start with
948 * 0xffffffff and let's b43_op_update_tkip_key provide a
949 * correct pair.
950 */
951 rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
952 } else if (index >= pairwise_keys_start) /* clear it */
953 rx_tkip_phase1_write(dev, index, 0, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -0400954 if (key)
955 memcpy(buf, key, key_len);
956 key_write(dev, index, algorithm, buf);
Michael Buesch66d2d082009-08-06 10:36:50 +0200957 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400958 keymac_write(dev, index, mac_addr);
959
960 dev->key[index].algorithm = algorithm;
961}
962
963static int b43_key_write(struct b43_wldev *dev,
964 int index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800965 const u8 *key, size_t key_len,
966 const u8 *mac_addr,
Michael Buesche4d6b792007-09-18 15:39:42 -0400967 struct ieee80211_key_conf *keyconf)
968{
969 int i;
Michael Buesch66d2d082009-08-06 10:36:50 +0200970 int pairwise_keys_start;
Michael Buesche4d6b792007-09-18 15:39:42 -0400971
gregor kowski035d0242009-08-19 22:35:45 +0200972 /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
973 * - Temporal Encryption Key (128 bits)
974 * - Temporal Authenticator Tx MIC Key (64 bits)
975 * - Temporal Authenticator Rx MIC Key (64 bits)
976 *
977 * Hardware only store TEK
978 */
979 if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
980 key_len = 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400981 if (key_len > B43_SEC_KEYSIZE)
982 return -EINVAL;
Michael Buesch66d2d082009-08-06 10:36:50 +0200983 for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400984 /* Check that we don't already have this key. */
985 B43_WARN_ON(dev->key[i].keyconf == keyconf);
986 }
987 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100988 /* Pairwise key. Get an empty slot for the key. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400989 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200990 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400991 else
Michael Buesch66d2d082009-08-06 10:36:50 +0200992 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
993 for (i = pairwise_keys_start;
994 i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
995 i++) {
996 B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400997 if (!dev->key[i].keyconf) {
998 /* found empty */
999 index = i;
1000 break;
1001 }
1002 }
1003 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +01001004 b43warn(dev->wl, "Out of hardware key memory\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04001005 return -ENOSPC;
1006 }
1007 } else
1008 B43_WARN_ON(index > 3);
1009
1010 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
1011 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1012 /* Default RX key */
1013 B43_WARN_ON(mac_addr);
1014 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
1015 }
1016 keyconf->hw_key_idx = index;
1017 dev->key[index].keyconf = keyconf;
1018
1019 return 0;
1020}
1021
1022static int b43_key_clear(struct b43_wldev *dev, int index)
1023{
Michael Buesch66d2d082009-08-06 10:36:50 +02001024 if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
Michael Buesche4d6b792007-09-18 15:39:42 -04001025 return -EINVAL;
1026 do_key_write(dev, index, B43_SEC_ALGO_NONE,
1027 NULL, B43_SEC_KEYSIZE, NULL);
1028 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1029 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
1030 NULL, B43_SEC_KEYSIZE, NULL);
1031 }
1032 dev->key[index].keyconf = NULL;
1033
1034 return 0;
1035}
1036
1037static void b43_clear_keys(struct b43_wldev *dev)
1038{
Michael Buesch66d2d082009-08-06 10:36:50 +02001039 int i, count;
Michael Buesche4d6b792007-09-18 15:39:42 -04001040
Michael Buesch66d2d082009-08-06 10:36:50 +02001041 if (b43_new_kidx_api(dev))
1042 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1043 else
1044 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1045 for (i = 0; i < count; i++)
Michael Buesche4d6b792007-09-18 15:39:42 -04001046 b43_key_clear(dev, i);
1047}
1048
Michael Buesch9cf7f242008-12-19 20:24:30 +01001049static void b43_dump_keymemory(struct b43_wldev *dev)
1050{
Michael Buesch66d2d082009-08-06 10:36:50 +02001051 unsigned int i, index, count, offset, pairwise_keys_start;
Michael Buesch9cf7f242008-12-19 20:24:30 +01001052 u8 mac[ETH_ALEN];
1053 u16 algo;
1054 u32 rcmta0;
1055 u16 rcmta1;
1056 u64 hf;
1057 struct b43_key *key;
1058
1059 if (!b43_debug(dev, B43_DBG_KEYS))
1060 return;
1061
1062 hf = b43_hf_read(dev);
1063 b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
1064 !!(hf & B43_HF_USEDEFKEYS));
Michael Buesch66d2d082009-08-06 10:36:50 +02001065 if (b43_new_kidx_api(dev)) {
1066 pairwise_keys_start = B43_NR_GROUP_KEYS;
1067 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1068 } else {
1069 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
1070 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1071 }
1072 for (index = 0; index < count; index++) {
Michael Buesch9cf7f242008-12-19 20:24:30 +01001073 key = &(dev->key[index]);
1074 printk(KERN_DEBUG "Key slot %02u: %s",
1075 index, (key->keyconf == NULL) ? " " : "*");
1076 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
1077 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
1078 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1079 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1080 }
1081
1082 algo = b43_shm_read16(dev, B43_SHM_SHARED,
1083 B43_SHM_SH_KEYIDXBLOCK + (index * 2));
1084 printk(" Algo: %04X/%02X", algo, key->algorithm);
1085
Michael Buesch66d2d082009-08-06 10:36:50 +02001086 if (index >= pairwise_keys_start) {
gregor kowski035d0242009-08-19 22:35:45 +02001087 if (key->algorithm == B43_SEC_ALGO_TKIP) {
1088 printk(" TKIP: ");
1089 offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
1090 for (i = 0; i < 14; i += 2) {
1091 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1092 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1093 }
1094 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01001095 rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001096 ((index - pairwise_keys_start) * 2) + 0);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001097 rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001098 ((index - pairwise_keys_start) * 2) + 1);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001099 *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
1100 *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
Johannes Berge91d8332009-07-15 17:21:41 +02001101 printk(" MAC: %pM", mac);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001102 } else
1103 printk(" DEFAULT KEY");
1104 printk("\n");
1105 }
1106}
1107
Michael Buesche4d6b792007-09-18 15:39:42 -04001108void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
1109{
1110 u32 macctl;
1111 u16 ucstat;
1112 bool hwps;
1113 bool awake;
1114 int i;
1115
1116 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
1117 (ps_flags & B43_PS_DISABLED));
1118 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
1119
1120 if (ps_flags & B43_PS_ENABLED) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001121 hwps = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001122 } else if (ps_flags & B43_PS_DISABLED) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001123 hwps = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001124 } else {
1125 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
1126 // and thus is not an AP and we are associated, set bit 25
1127 }
1128 if (ps_flags & B43_PS_AWAKE) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001129 awake = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001130 } else if (ps_flags & B43_PS_ASLEEP) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001131 awake = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001132 } else {
1133 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
1134 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1135 // successful, set bit26
1136 }
1137
1138/* FIXME: For now we force awake-on and hwps-off */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001139 hwps = false;
1140 awake = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001141
1142 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1143 if (hwps)
1144 macctl |= B43_MACCTL_HWPS;
1145 else
1146 macctl &= ~B43_MACCTL_HWPS;
1147 if (awake)
1148 macctl |= B43_MACCTL_AWAKE;
1149 else
1150 macctl &= ~B43_MACCTL_AWAKE;
1151 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1152 /* Commit write */
1153 b43_read32(dev, B43_MMIO_MACCTL);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001154 if (awake && dev->dev->core_rev >= 5) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001155 /* Wait for the microcode to wake up. */
1156 for (i = 0; i < 100; i++) {
1157 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1158 B43_SHM_SH_UCODESTAT);
1159 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1160 break;
1161 udelay(10);
1162 }
1163 }
1164}
1165
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001166#ifdef CONFIG_B43_BCMA
Rafał Miłecki49173592011-07-17 01:06:06 +02001167static void b43_bcma_phy_reset(struct b43_wldev *dev)
1168{
1169 u32 flags;
1170
1171 /* Put PHY into reset */
1172 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1173 flags |= B43_BCMA_IOCTL_PHY_RESET;
1174 flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
1175 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1176 udelay(2);
1177
1178 /* Take PHY out of reset */
1179 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1180 flags &= ~B43_BCMA_IOCTL_PHY_RESET;
1181 flags |= BCMA_IOCTL_FGC;
1182 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1183 udelay(1);
1184
1185 /* Do not force clock anymore */
1186 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1187 flags &= ~BCMA_IOCTL_FGC;
1188 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1189 udelay(1);
1190}
1191
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001192static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
1193{
Rafał Miłecki88cceab2013-02-26 10:07:57 +01001194 u32 req = B43_BCMA_CLKCTLST_80211_PLL_REQ |
1195 B43_BCMA_CLKCTLST_PHY_PLL_REQ;
1196 u32 status = B43_BCMA_CLKCTLST_80211_PLL_ST |
1197 B43_BCMA_CLKCTLST_PHY_PLL_ST;
Rafał Miłecki6b9e03e2014-04-22 13:54:35 +02001198 u32 flags;
Rafał Miłecki88cceab2013-02-26 10:07:57 +01001199
Rafał Miłecki6b9e03e2014-04-22 13:54:35 +02001200 flags = B43_BCMA_IOCTL_PHY_CLKEN;
1201 if (gmode)
1202 flags |= B43_BCMA_IOCTL_GMODE;
1203 b43_device_enable(dev, flags);
1204
Rafał Miłecki49173592011-07-17 01:06:06 +02001205 bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
1206 b43_bcma_phy_reset(dev);
Rafał Miłecki88cceab2013-02-26 10:07:57 +01001207 bcma_core_pll_ctl(dev->dev->bdev, req, status, true);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001208}
1209#endif
1210
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001211static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001212{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001213 struct ssb_device *sdev = dev->dev->sdev;
Michael Buesche4d6b792007-09-18 15:39:42 -04001214 u32 tmslow;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001215 u32 flags = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04001216
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001217 if (gmode)
1218 flags |= B43_TMSLOW_GMODE;
Michael Buesche4d6b792007-09-18 15:39:42 -04001219 flags |= B43_TMSLOW_PHYCLKEN;
1220 flags |= B43_TMSLOW_PHYRESET;
Rafał Miłecki42ab1352010-12-09 20:56:01 +01001221 if (dev->phy.type == B43_PHYTYPE_N)
1222 flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02001223 b43_device_enable(dev, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04001224 msleep(2); /* Wait for the PLL to turn on. */
1225
1226 /* Now take the PHY out of Reset again */
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001227 tmslow = ssb_read32(sdev, SSB_TMSLOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04001228 tmslow |= SSB_TMSLOW_FGC;
1229 tmslow &= ~B43_TMSLOW_PHYRESET;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001230 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1231 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001232 msleep(1);
1233 tmslow &= ~SSB_TMSLOW_FGC;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001234 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1235 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001236 msleep(1);
Rafał Miłecki14952982011-05-17 18:57:28 +02001237}
1238
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001239void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Rafał Miłecki14952982011-05-17 18:57:28 +02001240{
1241 u32 macctl;
1242
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001243 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001244#ifdef CONFIG_B43_BCMA
1245 case B43_BUS_BCMA:
1246 b43_bcma_wireless_core_reset(dev, gmode);
1247 break;
1248#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001249#ifdef CONFIG_B43_SSB
1250 case B43_BUS_SSB:
1251 b43_ssb_wireless_core_reset(dev, gmode);
1252 break;
1253#endif
1254 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001255
Michael Bueschfb111372008-09-02 13:00:34 +02001256 /* Turn Analog ON, but only if we already know the PHY-type.
1257 * This protects against very early setup where we don't know the
1258 * PHY-type, yet. wireless_core_reset will be called once again later,
1259 * when we know the PHY-type. */
1260 if (dev->phy.ops)
Michael Bueschcb24f572008-09-03 12:12:20 +02001261 dev->phy.ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001262
1263 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1264 macctl &= ~B43_MACCTL_GMODE;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001265 if (gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001266 macctl |= B43_MACCTL_GMODE;
1267 macctl |= B43_MACCTL_IHR_ENABLED;
1268 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1269}
1270
1271static void handle_irq_transmit_status(struct b43_wldev *dev)
1272{
1273 u32 v0, v1;
1274 u16 tmp;
1275 struct b43_txstatus stat;
1276
1277 while (1) {
1278 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1279 if (!(v0 & 0x00000001))
1280 break;
1281 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1282
1283 stat.cookie = (v0 >> 16);
1284 stat.seq = (v1 & 0x0000FFFF);
1285 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1286 tmp = (v0 & 0x0000FFFF);
1287 stat.frame_count = ((tmp & 0xF000) >> 12);
1288 stat.rts_count = ((tmp & 0x0F00) >> 8);
1289 stat.supp_reason = ((tmp & 0x001C) >> 2);
1290 stat.pm_indicated = !!(tmp & 0x0080);
1291 stat.intermediate = !!(tmp & 0x0040);
1292 stat.for_ampdu = !!(tmp & 0x0020);
1293 stat.acked = !!(tmp & 0x0002);
1294
1295 b43_handle_txstatus(dev, &stat);
1296 }
1297}
1298
1299static void drain_txstatus_queue(struct b43_wldev *dev)
1300{
1301 u32 dummy;
1302
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001303 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04001304 return;
1305 /* Read all entries from the microcode TXstatus FIFO
1306 * and throw them away.
1307 */
1308 while (1) {
1309 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1310 if (!(dummy & 0x00000001))
1311 break;
1312 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1313 }
1314}
1315
1316static u32 b43_jssi_read(struct b43_wldev *dev)
1317{
1318 u32 val = 0;
1319
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001320 val = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001321 val <<= 16;
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001322 val |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0);
Michael Buesche4d6b792007-09-18 15:39:42 -04001323
1324 return val;
1325}
1326
1327static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1328{
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001329 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0,
1330 (jssi & 0x0000FFFF));
1331 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1,
1332 (jssi & 0xFFFF0000) >> 16);
Michael Buesche4d6b792007-09-18 15:39:42 -04001333}
1334
1335static void b43_generate_noise_sample(struct b43_wldev *dev)
1336{
1337 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001338 b43_write32(dev, B43_MMIO_MACCMD,
1339 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001340}
1341
1342static void b43_calculate_link_quality(struct b43_wldev *dev)
1343{
1344 /* Top half of Link Quality calculation. */
1345
Michael Bueschef1a6282008-08-27 18:53:02 +02001346 if (dev->phy.type != B43_PHYTYPE_G)
1347 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001348 if (dev->noisecalc.calculation_running)
1349 return;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001350 dev->noisecalc.calculation_running = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001351 dev->noisecalc.nr_samples = 0;
1352
1353 b43_generate_noise_sample(dev);
1354}
1355
1356static void handle_irq_noise(struct b43_wldev *dev)
1357{
Michael Bueschef1a6282008-08-27 18:53:02 +02001358 struct b43_phy_g *phy = dev->phy.g;
Michael Buesche4d6b792007-09-18 15:39:42 -04001359 u16 tmp;
1360 u8 noise[4];
1361 u8 i, j;
1362 s32 average;
1363
1364 /* Bottom half of Link Quality calculation. */
1365
Michael Bueschef1a6282008-08-27 18:53:02 +02001366 if (dev->phy.type != B43_PHYTYPE_G)
1367 return;
1368
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001369 /* Possible race condition: It might be possible that the user
1370 * changed to a different channel in the meantime since we
1371 * started the calculation. We ignore that fact, since it's
1372 * not really that much of a problem. The background noise is
1373 * an estimation only anyway. Slightly wrong results will get damped
1374 * by the averaging of the 8 sample rounds. Additionally the
1375 * value is shortlived. So it will be replaced by the next noise
1376 * calculation round soon. */
1377
Michael Buesche4d6b792007-09-18 15:39:42 -04001378 B43_WARN_ON(!dev->noisecalc.calculation_running);
Michael Buesch1a094042007-09-20 11:13:40 -07001379 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001380 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1381 noise[2] == 0x7F || noise[3] == 0x7F)
1382 goto generate_new;
1383
1384 /* Get the noise samples. */
1385 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1386 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001387 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1388 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1389 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1390 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001391 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1392 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1393 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1394 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1395 dev->noisecalc.nr_samples++;
1396 if (dev->noisecalc.nr_samples == 8) {
1397 /* Calculate the Link Quality by the noise samples. */
1398 average = 0;
1399 for (i = 0; i < 8; i++) {
1400 for (j = 0; j < 4; j++)
1401 average += dev->noisecalc.samples[i][j];
1402 }
1403 average /= (8 * 4);
1404 average *= 125;
1405 average += 64;
1406 average /= 128;
1407 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1408 tmp = (tmp / 128) & 0x1F;
1409 if (tmp >= 8)
1410 average += 2;
1411 else
1412 average -= 25;
1413 if (tmp == 8)
1414 average -= 72;
1415 else
1416 average -= 48;
1417
1418 dev->stats.link_noise = average;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001419 dev->noisecalc.calculation_running = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001420 return;
1421 }
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001422generate_new:
Michael Buesche4d6b792007-09-18 15:39:42 -04001423 b43_generate_noise_sample(dev);
1424}
1425
1426static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1427{
Johannes Berg05c914f2008-09-11 00:01:58 +02001428 if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001429 ///TODO: PS TBTT
1430 } else {
1431 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1432 b43_power_saving_ctl_bits(dev, 0);
1433 }
Johannes Berg05c914f2008-09-11 00:01:58 +02001434 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
Rusty Russell3db1cd52011-12-19 13:56:45 +00001435 dev->dfq_valid = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001436}
1437
1438static void handle_irq_atim_end(struct b43_wldev *dev)
1439{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001440 if (dev->dfq_valid) {
1441 b43_write32(dev, B43_MMIO_MACCMD,
1442 b43_read32(dev, B43_MMIO_MACCMD)
1443 | B43_MACCMD_DFQ_VALID);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001444 dev->dfq_valid = false;
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001445 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001446}
1447
1448static void handle_irq_pmq(struct b43_wldev *dev)
1449{
1450 u32 tmp;
1451
1452 //TODO: AP mode.
1453
1454 while (1) {
1455 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1456 if (!(tmp & 0x00000008))
1457 break;
1458 }
1459 /* 16bit write is odd, but correct. */
1460 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1461}
1462
1463static void b43_write_template_common(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -08001464 const u8 *data, u16 size,
Michael Buesche4d6b792007-09-18 15:39:42 -04001465 u16 ram_offset,
1466 u16 shm_size_offset, u8 rate)
1467{
1468 u32 i, tmp;
1469 struct b43_plcp_hdr4 plcp;
1470
1471 plcp.data = 0;
1472 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1473 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1474 ram_offset += sizeof(u32);
1475 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1476 * So leave the first two bytes of the next write blank.
1477 */
1478 tmp = (u32) (data[0]) << 16;
1479 tmp |= (u32) (data[1]) << 24;
1480 b43_ram_write(dev, ram_offset, tmp);
1481 ram_offset += sizeof(u32);
1482 for (i = 2; i < size; i += sizeof(u32)) {
1483 tmp = (u32) (data[i + 0]);
1484 if (i + 1 < size)
1485 tmp |= (u32) (data[i + 1]) << 8;
1486 if (i + 2 < size)
1487 tmp |= (u32) (data[i + 2]) << 16;
1488 if (i + 3 < size)
1489 tmp |= (u32) (data[i + 3]) << 24;
1490 b43_ram_write(dev, ram_offset + i - 2, tmp);
1491 }
1492 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1493 size + sizeof(struct b43_plcp_hdr6));
1494}
1495
Michael Buesch5042c502008-04-05 15:05:00 +02001496/* Check if the use of the antenna that ieee80211 told us to
1497 * use is possible. This will fall back to DEFAULT.
1498 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1499u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1500 u8 antenna_nr)
1501{
1502 u8 antenna_mask;
1503
1504 if (antenna_nr == 0) {
1505 /* Zero means "use default antenna". That's always OK. */
1506 return 0;
1507 }
1508
1509 /* Get the mask of available antennas. */
1510 if (dev->phy.gmode)
Rafał Miłecki05814832011-05-18 02:06:39 +02001511 antenna_mask = dev->dev->bus_sprom->ant_available_bg;
Michael Buesch5042c502008-04-05 15:05:00 +02001512 else
Rafał Miłecki05814832011-05-18 02:06:39 +02001513 antenna_mask = dev->dev->bus_sprom->ant_available_a;
Michael Buesch5042c502008-04-05 15:05:00 +02001514
1515 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1516 /* This antenna is not available. Fall back to default. */
1517 return 0;
1518 }
1519
1520 return antenna_nr;
1521}
1522
Michael Buesch5042c502008-04-05 15:05:00 +02001523/* Convert a b43 antenna number value to the PHY TX control value. */
1524static u16 b43_antenna_to_phyctl(int antenna)
1525{
1526 switch (antenna) {
1527 case B43_ANTENNA0:
1528 return B43_TXH_PHY_ANT0;
1529 case B43_ANTENNA1:
1530 return B43_TXH_PHY_ANT1;
1531 case B43_ANTENNA2:
1532 return B43_TXH_PHY_ANT2;
1533 case B43_ANTENNA3:
1534 return B43_TXH_PHY_ANT3;
Gábor Stefanik64e368b2009-08-27 22:49:49 +02001535 case B43_ANTENNA_AUTO0:
1536 case B43_ANTENNA_AUTO1:
Michael Buesch5042c502008-04-05 15:05:00 +02001537 return B43_TXH_PHY_ANT01AUTO;
1538 }
1539 B43_WARN_ON(1);
1540 return 0;
1541}
1542
Michael Buesche4d6b792007-09-18 15:39:42 -04001543static void b43_write_beacon_template(struct b43_wldev *dev,
1544 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001545 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001546{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001547 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001548 const struct ieee80211_mgmt *bcn;
1549 const u8 *ie;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001550 bool tim_found = false;
Michael Buesch5042c502008-04-05 15:05:00 +02001551 unsigned int rate;
1552 u16 ctl;
1553 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001554 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001555
Michael Buesche66fee62007-12-26 17:47:10 +01001556 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
Silvan Jegenc8e49552014-02-25 18:12:52 +01001557 len = min_t(size_t, dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001558 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001559 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001560
1561 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001562 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001563
Michael Buesch5042c502008-04-05 15:05:00 +02001564 /* Write the PHY TX control parameters. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02001565 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch5042c502008-04-05 15:05:00 +02001566 antenna = b43_antenna_to_phyctl(antenna);
1567 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1568 /* We can't send beacons with short preamble. Would get PHY errors. */
1569 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1570 ctl &= ~B43_TXH_PHY_ANT;
1571 ctl &= ~B43_TXH_PHY_ENC;
1572 ctl |= antenna;
1573 if (b43_is_cck_rate(rate))
1574 ctl |= B43_TXH_PHY_ENC_CCK;
1575 else
1576 ctl |= B43_TXH_PHY_ENC_OFDM;
1577 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1578
Michael Buesche66fee62007-12-26 17:47:10 +01001579 /* Find the position of the TIM and the DTIM_period value
1580 * and write them to SHM. */
1581 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001582 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1583 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001584 uint8_t ie_id, ie_len;
1585
1586 ie_id = ie[i];
1587 ie_len = ie[i + 1];
1588 if (ie_id == 5) {
1589 u16 tim_position;
1590 u16 dtim_period;
1591 /* This is the TIM Information Element */
1592
1593 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001594 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001595 break;
1596 /* A valid TIM is at least 4 bytes long. */
1597 if (ie_len < 4)
1598 break;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001599 tim_found = true;
Michael Buesche66fee62007-12-26 17:47:10 +01001600
1601 tim_position = sizeof(struct b43_plcp_hdr6);
1602 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1603 tim_position += i;
1604
1605 dtim_period = ie[i + 3];
1606
1607 b43_shm_write16(dev, B43_SHM_SHARED,
1608 B43_SHM_SH_TIMBPOS, tim_position);
1609 b43_shm_write16(dev, B43_SHM_SHARED,
1610 B43_SHM_SH_DTIMPER, dtim_period);
1611 break;
1612 }
1613 i += ie_len + 2;
1614 }
1615 if (!tim_found) {
Johannes Berg04dea132008-05-20 12:10:49 +02001616 /*
1617 * If ucode wants to modify TIM do it behind the beacon, this
1618 * will happen, for example, when doing mesh networking.
1619 */
1620 b43_shm_write16(dev, B43_SHM_SHARED,
1621 B43_SHM_SH_TIMBPOS,
1622 len + sizeof(struct b43_plcp_hdr6));
1623 b43_shm_write16(dev, B43_SHM_SHARED,
1624 B43_SHM_SH_DTIMPER, 0);
1625 }
1626 b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001627}
1628
Michael Buesch6b4bec012008-05-20 12:16:28 +02001629static void b43_upload_beacon0(struct b43_wldev *dev)
1630{
1631 struct b43_wl *wl = dev->wl;
1632
1633 if (wl->beacon0_uploaded)
1634 return;
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001635 b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE0, B43_SHM_SH_BTL0);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001636 wl->beacon0_uploaded = true;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001637}
1638
1639static void b43_upload_beacon1(struct b43_wldev *dev)
1640{
1641 struct b43_wl *wl = dev->wl;
1642
1643 if (wl->beacon1_uploaded)
1644 return;
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001645 b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE1, B43_SHM_SH_BTL1);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001646 wl->beacon1_uploaded = true;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001647}
1648
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001649static void handle_irq_beacon(struct b43_wldev *dev)
1650{
1651 struct b43_wl *wl = dev->wl;
1652 u32 cmd, beacon0_valid, beacon1_valid;
1653
Johannes Berg05c914f2008-09-11 00:01:58 +02001654 if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
Manual Munz8c235162011-09-18 18:24:03 -05001655 !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
1656 !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001657 return;
1658
1659 /* This is the bottom half of the asynchronous beacon update. */
1660
1661 /* Ignore interrupt in the future. */
Michael Buesch13790722009-04-08 21:26:27 +02001662 dev->irq_mask &= ~B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001663
1664 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1665 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1666 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1667
1668 /* Schedule interrupt manually, if busy. */
1669 if (beacon0_valid && beacon1_valid) {
1670 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
Michael Buesch13790722009-04-08 21:26:27 +02001671 dev->irq_mask |= B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001672 return;
1673 }
1674
Michael Buesch6b4bec012008-05-20 12:16:28 +02001675 if (unlikely(wl->beacon_templates_virgin)) {
1676 /* We never uploaded a beacon before.
1677 * Upload both templates now, but only mark one valid. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001678 wl->beacon_templates_virgin = false;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001679 b43_upload_beacon0(dev);
1680 b43_upload_beacon1(dev);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001681 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1682 cmd |= B43_MACCMD_BEACON0_VALID;
1683 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Buesch6b4bec012008-05-20 12:16:28 +02001684 } else {
1685 if (!beacon0_valid) {
1686 b43_upload_beacon0(dev);
1687 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1688 cmd |= B43_MACCMD_BEACON0_VALID;
1689 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1690 } else if (!beacon1_valid) {
1691 b43_upload_beacon1(dev);
1692 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1693 cmd |= B43_MACCMD_BEACON1_VALID;
1694 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001695 }
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001696 }
1697}
1698
Michael Buesch36dbd952009-09-04 22:51:29 +02001699static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
1700{
1701 u32 old_irq_mask = dev->irq_mask;
1702
1703 /* update beacon right away or defer to irq */
1704 handle_irq_beacon(dev);
1705 if (old_irq_mask != dev->irq_mask) {
1706 /* The handler updated the IRQ mask. */
1707 B43_WARN_ON(!dev->irq_mask);
1708 if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
1709 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
1710 } else {
1711 /* Device interrupts are currently disabled. That means
1712 * we just ran the hardirq handler and scheduled the
1713 * IRQ thread. The thread will write the IRQ mask when
1714 * it finished, so there's nothing to do here. Writing
1715 * the mask _here_ would incorrectly re-enable IRQs. */
1716 }
1717 }
1718}
1719
Michael Buescha82d9922008-04-04 21:40:06 +02001720static void b43_beacon_update_trigger_work(struct work_struct *work)
1721{
1722 struct b43_wl *wl = container_of(work, struct b43_wl,
1723 beacon_update_trigger);
1724 struct b43_wldev *dev;
1725
1726 mutex_lock(&wl->mutex);
1727 dev = wl->current_dev;
1728 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Rafał Miłecki505fb012011-05-19 15:11:27 +02001729 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02001730 /* wl->mutex is enough. */
1731 b43_do_beacon_update_trigger_work(dev);
1732 mmiowb();
1733 } else {
1734 spin_lock_irq(&wl->hardirq_lock);
1735 b43_do_beacon_update_trigger_work(dev);
1736 mmiowb();
1737 spin_unlock_irq(&wl->hardirq_lock);
1738 }
Michael Buescha82d9922008-04-04 21:40:06 +02001739 }
1740 mutex_unlock(&wl->mutex);
1741}
1742
Michael Bueschd4df6f12007-12-26 18:04:14 +01001743/* Asynchronously update the packet templates in template RAM.
Michael Buesch36dbd952009-09-04 22:51:29 +02001744 * Locking: Requires wl->mutex to be locked. */
Johannes Berg9d139c82008-07-09 14:40:37 +02001745static void b43_update_templates(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04001746{
Johannes Berg9d139c82008-07-09 14:40:37 +02001747 struct sk_buff *beacon;
1748
Michael Buesche66fee62007-12-26 17:47:10 +01001749 /* This is the top half of the ansynchronous beacon update.
1750 * The bottom half is the beacon IRQ.
1751 * Beacon update must be asynchronous to avoid sending an
1752 * invalid beacon. This can happen for example, if the firmware
1753 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001754
Johannes Berg9d139c82008-07-09 14:40:37 +02001755 /* We could modify the existing beacon and set the aid bit in
1756 * the TIM field, but that would probably require resizing and
1757 * moving of data within the beacon template.
1758 * Simply request a new beacon and let mac80211 do the hard work. */
1759 beacon = ieee80211_beacon_get(wl->hw, wl->vif);
1760 if (unlikely(!beacon))
1761 return;
1762
Michael Buesche66fee62007-12-26 17:47:10 +01001763 if (wl->current_beacon)
1764 dev_kfree_skb_any(wl->current_beacon);
1765 wl->current_beacon = beacon;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001766 wl->beacon0_uploaded = false;
1767 wl->beacon1_uploaded = false;
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04001768 ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001769}
1770
Michael Buesche4d6b792007-09-18 15:39:42 -04001771static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1772{
1773 b43_time_lock(dev);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001774 if (dev->dev->core_rev >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001775 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1776 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001777 } else {
1778 b43_write16(dev, 0x606, (beacon_int >> 6));
1779 b43_write16(dev, 0x610, beacon_int);
1780 }
1781 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001782 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001783}
1784
Michael Bueschafa83e22008-05-19 23:51:37 +02001785static void b43_handle_firmware_panic(struct b43_wldev *dev)
1786{
1787 u16 reason;
1788
1789 /* Read the register that contains the reason code for the panic. */
1790 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
1791 b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
1792
1793 switch (reason) {
1794 default:
1795 b43dbg(dev->wl, "The panic reason is unknown.\n");
1796 /* fallthrough */
1797 case B43_FWPANIC_DIE:
1798 /* Do not restart the controller or firmware.
1799 * The device is nonfunctional from now on.
1800 * Restarting would result in this panic to trigger again,
1801 * so we avoid that recursion. */
1802 break;
1803 case B43_FWPANIC_RESTART:
1804 b43_controller_restart(dev, "Microcode panic");
1805 break;
1806 }
1807}
1808
Michael Buesche4d6b792007-09-18 15:39:42 -04001809static void handle_irq_ucode_debug(struct b43_wldev *dev)
1810{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001811 unsigned int i, cnt;
Michael Buesch53c06852008-05-20 00:24:36 +02001812 u16 reason, marker_id, marker_line;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001813 __le16 *buf;
1814
1815 /* The proprietary firmware doesn't have this IRQ. */
1816 if (!dev->fw.opensource)
1817 return;
1818
Michael Bueschafa83e22008-05-19 23:51:37 +02001819 /* Read the register that contains the reason code for this IRQ. */
1820 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
1821
Michael Buesche48b0ee2008-05-17 22:44:35 +02001822 switch (reason) {
1823 case B43_DEBUGIRQ_PANIC:
Michael Bueschafa83e22008-05-19 23:51:37 +02001824 b43_handle_firmware_panic(dev);
Michael Buesche48b0ee2008-05-17 22:44:35 +02001825 break;
1826 case B43_DEBUGIRQ_DUMP_SHM:
1827 if (!B43_DEBUG)
1828 break; /* Only with driver debugging enabled. */
1829 buf = kmalloc(4096, GFP_ATOMIC);
1830 if (!buf) {
1831 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1832 goto out;
1833 }
1834 for (i = 0; i < 4096; i += 2) {
1835 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1836 buf[i / 2] = cpu_to_le16(tmp);
1837 }
1838 b43info(dev->wl, "Shared memory dump:\n");
1839 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1840 16, 2, buf, 4096, 1);
1841 kfree(buf);
1842 break;
1843 case B43_DEBUGIRQ_DUMP_REGS:
1844 if (!B43_DEBUG)
1845 break; /* Only with driver debugging enabled. */
1846 b43info(dev->wl, "Microcode register dump:\n");
1847 for (i = 0, cnt = 0; i < 64; i++) {
1848 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1849 if (cnt == 0)
1850 printk(KERN_INFO);
1851 printk("r%02u: 0x%04X ", i, tmp);
1852 cnt++;
1853 if (cnt == 6) {
1854 printk("\n");
1855 cnt = 0;
1856 }
1857 }
1858 printk("\n");
1859 break;
Michael Buesch53c06852008-05-20 00:24:36 +02001860 case B43_DEBUGIRQ_MARKER:
1861 if (!B43_DEBUG)
1862 break; /* Only with driver debugging enabled. */
1863 marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
1864 B43_MARKER_ID_REG);
1865 marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
1866 B43_MARKER_LINE_REG);
1867 b43info(dev->wl, "The firmware just executed the MARKER(%u) "
1868 "at line number %u\n",
1869 marker_id, marker_line);
1870 break;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001871 default:
1872 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1873 reason);
1874 }
1875out:
Michael Bueschafa83e22008-05-19 23:51:37 +02001876 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1877 b43_shm_write16(dev, B43_SHM_SCRATCH,
1878 B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001879}
1880
Michael Buesch36dbd952009-09-04 22:51:29 +02001881static void b43_do_interrupt_thread(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04001882{
1883 u32 reason;
1884 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1885 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001886 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001887
Michael Buesch36dbd952009-09-04 22:51:29 +02001888 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
1889 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001890
1891 reason = dev->irq_reason;
1892 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1893 dma_reason[i] = dev->dma_reason[i];
1894 merged_dma_reason |= dma_reason[i];
1895 }
1896
1897 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1898 b43err(dev->wl, "MAC transmission error\n");
1899
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001900 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001901 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001902 rmb();
1903 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1904 atomic_set(&dev->phy.txerr_cnt,
1905 B43_PHY_TX_BADNESS_LIMIT);
1906 b43err(dev->wl, "Too many PHY TX errors, "
1907 "restarting the controller\n");
1908 b43_controller_restart(dev, "PHY TX errors");
1909 }
1910 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001911
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02001912 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK))) {
1913 b43err(dev->wl,
1914 "Fatal DMA error: 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
1915 dma_reason[0], dma_reason[1],
1916 dma_reason[2], dma_reason[3],
1917 dma_reason[4], dma_reason[5]);
1918 b43err(dev->wl, "This device does not support DMA "
Larry Fingerbb64d952010-06-19 08:29:08 -05001919 "on your system. It will now be switched to PIO.\n");
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02001920 /* Fall back to PIO transfers if we get fatal DMA errors! */
1921 dev->use_pio = true;
1922 b43_controller_restart(dev, "DMA error");
1923 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001924 }
1925
1926 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1927 handle_irq_ucode_debug(dev);
1928 if (reason & B43_IRQ_TBTT_INDI)
1929 handle_irq_tbtt_indication(dev);
1930 if (reason & B43_IRQ_ATIM_END)
1931 handle_irq_atim_end(dev);
1932 if (reason & B43_IRQ_BEACON)
1933 handle_irq_beacon(dev);
1934 if (reason & B43_IRQ_PMQ)
1935 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001936 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1937 ;/* TODO */
1938 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001939 handle_irq_noise(dev);
1940
1941 /* Check the DMA reason registers for received data. */
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02001942 if (dma_reason[0] & B43_DMAIRQ_RDESC_UFLOW) {
1943 if (B43_DEBUG)
1944 b43warn(dev->wl, "RX descriptor underrun\n");
1945 b43_dma_handle_rx_overflow(dev->dma.rx_ring);
1946 }
Michael Buesch5100d5a2008-03-29 21:01:16 +01001947 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1948 if (b43_using_pio_transfers(dev))
1949 b43_pio_rx(dev->pio.rx_queue);
1950 else
1951 b43_dma_rx(dev->dma.rx_ring);
1952 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001953 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1954 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001955 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001956 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1957 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1958
Michael Buesch21954c32007-09-27 15:31:40 +02001959 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001960 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001961
Michael Buesch36dbd952009-09-04 22:51:29 +02001962 /* Re-enable interrupts on the device by restoring the current interrupt mask. */
Michael Buesch13790722009-04-08 21:26:27 +02001963 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesch990b86f2009-09-12 00:48:03 +02001964
1965#if B43_DEBUG
1966 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
1967 dev->irq_count++;
1968 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
1969 if (reason & (1 << i))
1970 dev->irq_bit_count[i]++;
1971 }
1972 }
1973#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04001974}
1975
Michael Buesch36dbd952009-09-04 22:51:29 +02001976/* Interrupt thread handler. Handles device interrupts in thread context. */
1977static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
Michael Buesche4d6b792007-09-18 15:39:42 -04001978{
Michael Buesche4d6b792007-09-18 15:39:42 -04001979 struct b43_wldev *dev = dev_id;
Michael Buesch36dbd952009-09-04 22:51:29 +02001980
1981 mutex_lock(&dev->wl->mutex);
1982 b43_do_interrupt_thread(dev);
1983 mmiowb();
1984 mutex_unlock(&dev->wl->mutex);
1985
1986 return IRQ_HANDLED;
1987}
1988
1989static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
1990{
Michael Buesche4d6b792007-09-18 15:39:42 -04001991 u32 reason;
1992
Michael Buesch36dbd952009-09-04 22:51:29 +02001993 /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
1994 * On SDIO, this runs under wl->mutex. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001995
Michael Buesche4d6b792007-09-18 15:39:42 -04001996 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1997 if (reason == 0xffffffff) /* shared IRQ */
Michael Buesch36dbd952009-09-04 22:51:29 +02001998 return IRQ_NONE;
Michael Buesch13790722009-04-08 21:26:27 +02001999 reason &= dev->irq_mask;
Michael Buesche4d6b792007-09-18 15:39:42 -04002000 if (!reason)
Sebastian Andrzej Siewiorcae56142011-07-07 21:58:10 +02002001 return IRQ_NONE;
Michael Buesche4d6b792007-09-18 15:39:42 -04002002
2003 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02002004 & 0x0001FC00;
Michael Buesche4d6b792007-09-18 15:39:42 -04002005 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
2006 & 0x0000DC00;
2007 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
2008 & 0x0000DC00;
2009 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
2010 & 0x0001DC00;
2011 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
2012 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02002013/* Unused ring
Michael Buesche4d6b792007-09-18 15:39:42 -04002014 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
2015 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02002016*/
Michael Buesche4d6b792007-09-18 15:39:42 -04002017
Michael Buesch36dbd952009-09-04 22:51:29 +02002018 /* ACK the interrupt. */
2019 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
2020 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
2021 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
2022 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
2023 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
2024 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
2025/* Unused ring
2026 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
2027*/
2028
2029 /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
Michael Buesch13790722009-04-08 21:26:27 +02002030 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
Michael Buesch36dbd952009-09-04 22:51:29 +02002031 /* Save the reason bitmasks for the IRQ thread handler. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002032 dev->irq_reason = reason;
Michael Buesch36dbd952009-09-04 22:51:29 +02002033
2034 return IRQ_WAKE_THREAD;
2035}
2036
2037/* Interrupt handler top-half. This runs with interrupts disabled. */
2038static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
2039{
2040 struct b43_wldev *dev = dev_id;
2041 irqreturn_t ret;
2042
2043 if (unlikely(b43_status(dev) < B43_STAT_STARTED))
2044 return IRQ_NONE;
2045
2046 spin_lock(&dev->wl->hardirq_lock);
2047 ret = b43_do_interrupt(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002048 mmiowb();
Michael Buesch36dbd952009-09-04 22:51:29 +02002049 spin_unlock(&dev->wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04002050
2051 return ret;
2052}
2053
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002054/* SDIO interrupt handler. This runs in process context. */
2055static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
2056{
2057 struct b43_wl *wl = dev->wl;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002058 irqreturn_t ret;
2059
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002060 mutex_lock(&wl->mutex);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002061
2062 ret = b43_do_interrupt(dev);
2063 if (ret == IRQ_WAKE_THREAD)
2064 b43_do_interrupt_thread(dev);
2065
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002066 mutex_unlock(&wl->mutex);
2067}
2068
Michael Buesch1a9f5092009-01-23 21:21:51 +01002069void b43_do_release_fw(struct b43_firmware_file *fw)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002070{
2071 release_firmware(fw->data);
2072 fw->data = NULL;
2073 fw->filename = NULL;
2074}
2075
Michael Buesche4d6b792007-09-18 15:39:42 -04002076static void b43_release_firmware(struct b43_wldev *dev)
2077{
Larry Finger0673eff2014-01-12 15:11:38 -06002078 complete(&dev->fw_load_complete);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002079 b43_do_release_fw(&dev->fw.ucode);
2080 b43_do_release_fw(&dev->fw.pcm);
2081 b43_do_release_fw(&dev->fw.initvals);
2082 b43_do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04002083}
2084
Michael Buescheb189d8b2008-01-28 14:47:41 -08002085static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04002086{
Hannes Ederfc68ed42009-02-14 11:50:06 +00002087 const char text[] =
2088 "You must go to " \
2089 "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
2090 "and download the correct firmware for this driver version. " \
2091 "Please carefully read all instructions on this website.\n";
Michael Buescheb189d8b2008-01-28 14:47:41 -08002092
Michael Buescheb189d8b2008-01-28 14:47:41 -08002093 if (error)
2094 b43err(wl, text);
2095 else
2096 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04002097}
2098
Larry Finger5e20a4b2012-12-20 15:55:01 -06002099static void b43_fw_cb(const struct firmware *firmware, void *context)
2100{
2101 struct b43_request_fw_context *ctx = context;
2102
2103 ctx->blob = firmware;
Larry Finger0673eff2014-01-12 15:11:38 -06002104 complete(&ctx->dev->fw_load_complete);
Larry Finger5e20a4b2012-12-20 15:55:01 -06002105}
2106
Michael Buesch1a9f5092009-01-23 21:21:51 +01002107int b43_do_request_fw(struct b43_request_fw_context *ctx,
2108 const char *name,
Larry Finger5e20a4b2012-12-20 15:55:01 -06002109 struct b43_firmware_file *fw, bool async)
Michael Buesche4d6b792007-09-18 15:39:42 -04002110{
Michael Buesche4d6b792007-09-18 15:39:42 -04002111 struct b43_fw_header *hdr;
2112 u32 size;
2113 int err;
2114
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002115 if (!name) {
2116 /* Don't fetch anything. Free possibly cached firmware. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002117 /* FIXME: We should probably keep it anyway, to save some headache
2118 * on suspend/resume with multiband devices. */
2119 b43_do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04002120 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002121 }
2122 if (fw->filename) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002123 if ((fw->type == ctx->req_type) &&
2124 (strcmp(fw->filename, name) == 0))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002125 return 0; /* Already have this fw. */
2126 /* Free the cached firmware first. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002127 /* FIXME: We should probably do this later after we successfully
2128 * got the new fw. This could reduce headache with multiband devices.
2129 * We could also redesign this to cache the firmware for all possible
2130 * bands all the time. */
2131 b43_do_release_fw(fw);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002132 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002133
Michael Buesch1a9f5092009-01-23 21:21:51 +01002134 switch (ctx->req_type) {
2135 case B43_FWTYPE_PROPRIETARY:
2136 snprintf(ctx->fwname, sizeof(ctx->fwname),
2137 "b43%s/%s.fw",
2138 modparam_fwpostfix, name);
2139 break;
2140 case B43_FWTYPE_OPENSOURCE:
2141 snprintf(ctx->fwname, sizeof(ctx->fwname),
2142 "b43-open%s/%s.fw",
2143 modparam_fwpostfix, name);
2144 break;
2145 default:
2146 B43_WARN_ON(1);
2147 return -ENOSYS;
2148 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002149 if (async) {
2150 /* do this part asynchronously */
Larry Finger0673eff2014-01-12 15:11:38 -06002151 init_completion(&ctx->dev->fw_load_complete);
Larry Finger5e20a4b2012-12-20 15:55:01 -06002152 err = request_firmware_nowait(THIS_MODULE, 1, ctx->fwname,
2153 ctx->dev->dev->dev, GFP_KERNEL,
2154 ctx, b43_fw_cb);
2155 if (err < 0) {
2156 pr_err("Unable to load firmware\n");
2157 return err;
2158 }
Larry Finger0673eff2014-01-12 15:11:38 -06002159 wait_for_completion(&ctx->dev->fw_load_complete);
Larry Finger5e20a4b2012-12-20 15:55:01 -06002160 if (ctx->blob)
2161 goto fw_ready;
2162 /* On some ARM systems, the async request will fail, but the next sync
Larry Finger0673eff2014-01-12 15:11:38 -06002163 * request works. For this reason, we fall through here
Larry Finger5e20a4b2012-12-20 15:55:01 -06002164 */
2165 }
2166 err = request_firmware(&ctx->blob, ctx->fwname,
2167 ctx->dev->dev->dev);
Michael Buesch68217832008-05-17 23:43:57 +02002168 if (err == -ENOENT) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002169 snprintf(ctx->errors[ctx->req_type],
2170 sizeof(ctx->errors[ctx->req_type]),
Larry Finger5e20a4b2012-12-20 15:55:01 -06002171 "Firmware file \"%s\" not found\n",
2172 ctx->fwname);
Michael Buesch68217832008-05-17 23:43:57 +02002173 return err;
2174 } else if (err) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002175 snprintf(ctx->errors[ctx->req_type],
2176 sizeof(ctx->errors[ctx->req_type]),
2177 "Firmware file \"%s\" request failed (err=%d)\n",
2178 ctx->fwname, err);
Michael Buesche4d6b792007-09-18 15:39:42 -04002179 return err;
2180 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002181fw_ready:
2182 if (ctx->blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002183 goto err_format;
Larry Finger5e20a4b2012-12-20 15:55:01 -06002184 hdr = (struct b43_fw_header *)(ctx->blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04002185 switch (hdr->type) {
2186 case B43_FW_TYPE_UCODE:
2187 case B43_FW_TYPE_PCM:
2188 size = be32_to_cpu(hdr->size);
Larry Finger5e20a4b2012-12-20 15:55:01 -06002189 if (size != ctx->blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002190 goto err_format;
2191 /* fallthrough */
2192 case B43_FW_TYPE_IV:
2193 if (hdr->ver != 1)
2194 goto err_format;
2195 break;
2196 default:
2197 goto err_format;
2198 }
2199
Larry Finger5e20a4b2012-12-20 15:55:01 -06002200 fw->data = ctx->blob;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002201 fw->filename = name;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002202 fw->type = ctx->req_type;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002203
2204 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04002205
2206err_format:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002207 snprintf(ctx->errors[ctx->req_type],
2208 sizeof(ctx->errors[ctx->req_type]),
2209 "Firmware file \"%s\" format error.\n", ctx->fwname);
Larry Finger5e20a4b2012-12-20 15:55:01 -06002210 release_firmware(ctx->blob);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002211
Michael Buesche4d6b792007-09-18 15:39:42 -04002212 return -EPROTO;
2213}
2214
Michael Buesch1a9f5092009-01-23 21:21:51 +01002215static int b43_try_request_fw(struct b43_request_fw_context *ctx)
Michael Buesche4d6b792007-09-18 15:39:42 -04002216{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002217 struct b43_wldev *dev = ctx->dev;
2218 struct b43_firmware *fw = &ctx->dev->fw;
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002219 const u8 rev = ctx->dev->dev->core_rev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002220 const char *filename;
2221 u32 tmshigh;
2222 int err;
2223
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002224 /* Files for HT and LCN were found by trying one by one */
2225
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002226 /* Get microcode */
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002227 if ((rev >= 5) && (rev <= 10)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002228 filename = "ucode5";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002229 } else if ((rev >= 11) && (rev <= 12)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002230 filename = "ucode11";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002231 } else if (rev == 13) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002232 filename = "ucode13";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002233 } else if (rev == 14) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002234 filename = "ucode14";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002235 } else if (rev == 15) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002236 filename = "ucode15";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002237 } else {
2238 switch (dev->phy.type) {
2239 case B43_PHYTYPE_N:
2240 if (rev >= 16)
2241 filename = "ucode16_mimo";
2242 else
2243 goto err_no_ucode;
2244 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002245 case B43_PHYTYPE_HT:
2246 if (rev == 29)
2247 filename = "ucode29_mimo";
2248 else
2249 goto err_no_ucode;
2250 break;
2251 case B43_PHYTYPE_LCN:
2252 if (rev == 24)
2253 filename = "ucode24_mimo";
2254 else
2255 goto err_no_ucode;
2256 break;
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002257 default:
2258 goto err_no_ucode;
2259 }
2260 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002261 err = b43_do_request_fw(ctx, filename, &fw->ucode, true);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002262 if (err)
2263 goto err_load;
2264
2265 /* Get PCM code */
2266 if ((rev >= 5) && (rev <= 10))
2267 filename = "pcm5";
2268 else if (rev >= 11)
2269 filename = NULL;
2270 else
2271 goto err_no_pcm;
Rusty Russell3db1cd52011-12-19 13:56:45 +00002272 fw->pcm_request_failed = false;
Larry Finger5e20a4b2012-12-20 15:55:01 -06002273 err = b43_do_request_fw(ctx, filename, &fw->pcm, false);
Michael Buesch68217832008-05-17 23:43:57 +02002274 if (err == -ENOENT) {
2275 /* We did not find a PCM file? Not fatal, but
2276 * core rev <= 10 must do without hwcrypto then. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002277 fw->pcm_request_failed = true;
Michael Buesch68217832008-05-17 23:43:57 +02002278 } else if (err)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002279 goto err_load;
2280
2281 /* Get initvals */
2282 switch (dev->phy.type) {
2283 case B43_PHYTYPE_A:
2284 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002285 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002286 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2287 filename = "a0g1initvals5";
2288 else
2289 filename = "a0g0initvals5";
2290 } else
2291 goto err_no_initvals;
2292 break;
2293 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002294 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002295 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002296 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002297 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002298 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002299 goto err_no_initvals;
2300 break;
2301 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002302 if (rev >= 16)
2303 filename = "n0initvals16";
2304 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002305 filename = "n0initvals11";
2306 else
2307 goto err_no_initvals;
2308 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002309 case B43_PHYTYPE_LP:
2310 if (rev == 13)
2311 filename = "lp0initvals13";
2312 else if (rev == 14)
2313 filename = "lp0initvals14";
2314 else if (rev >= 15)
2315 filename = "lp0initvals15";
2316 else
2317 goto err_no_initvals;
2318 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002319 case B43_PHYTYPE_HT:
2320 if (rev == 29)
2321 filename = "ht0initvals29";
2322 else
2323 goto err_no_initvals;
2324 break;
2325 case B43_PHYTYPE_LCN:
2326 if (rev == 24)
2327 filename = "lcn0initvals24";
2328 else
2329 goto err_no_initvals;
2330 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002331 default:
2332 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002333 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002334 err = b43_do_request_fw(ctx, filename, &fw->initvals, false);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002335 if (err)
2336 goto err_load;
2337
2338 /* Get bandswitch initvals */
2339 switch (dev->phy.type) {
2340 case B43_PHYTYPE_A:
2341 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002342 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002343 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2344 filename = "a0g1bsinitvals5";
2345 else
2346 filename = "a0g0bsinitvals5";
2347 } else if (rev >= 11)
2348 filename = NULL;
2349 else
2350 goto err_no_initvals;
2351 break;
2352 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002353 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002354 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002355 else if (rev >= 11)
2356 filename = NULL;
2357 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002358 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002359 break;
2360 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002361 if (rev >= 16)
2362 filename = "n0bsinitvals16";
2363 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002364 filename = "n0bsinitvals11";
2365 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002366 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002367 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002368 case B43_PHYTYPE_LP:
2369 if (rev == 13)
2370 filename = "lp0bsinitvals13";
2371 else if (rev == 14)
2372 filename = "lp0bsinitvals14";
2373 else if (rev >= 15)
2374 filename = "lp0bsinitvals15";
2375 else
2376 goto err_no_initvals;
2377 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002378 case B43_PHYTYPE_HT:
2379 if (rev == 29)
2380 filename = "ht0bsinitvals29";
2381 else
2382 goto err_no_initvals;
2383 break;
2384 case B43_PHYTYPE_LCN:
2385 if (rev == 24)
2386 filename = "lcn0bsinitvals24";
2387 else
2388 goto err_no_initvals;
2389 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002390 default:
2391 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002392 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002393 err = b43_do_request_fw(ctx, filename, &fw->initvals_band, false);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002394 if (err)
2395 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002396
Johannes Berg097b0e12012-07-17 17:12:29 +02002397 fw->opensource = (ctx->req_type == B43_FWTYPE_OPENSOURCE);
2398
Michael Buesche4d6b792007-09-18 15:39:42 -04002399 return 0;
2400
Michael Buesche4d6b792007-09-18 15:39:42 -04002401err_no_ucode:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002402 err = ctx->fatal_failure = -EOPNOTSUPP;
2403 b43err(dev->wl, "The driver does not know which firmware (ucode) "
2404 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002405 goto error;
2406
2407err_no_pcm:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002408 err = ctx->fatal_failure = -EOPNOTSUPP;
2409 b43err(dev->wl, "The driver does not know which firmware (PCM) "
2410 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002411 goto error;
2412
2413err_no_initvals:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002414 err = ctx->fatal_failure = -EOPNOTSUPP;
2415 b43err(dev->wl, "The driver does not know which firmware (initvals) "
2416 "is required for your device (wl-core rev %u)\n", rev);
2417 goto error;
2418
2419err_load:
2420 /* We failed to load this firmware image. The error message
2421 * already is in ctx->errors. Return and let our caller decide
2422 * what to do. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002423 goto error;
2424
2425error:
2426 b43_release_firmware(dev);
2427 return err;
2428}
2429
Larry Finger6b6fa582012-03-08 22:27:46 -06002430static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl);
2431static void b43_one_core_detach(struct b43_bus_dev *dev);
Larry Finger09164042014-01-12 15:11:37 -06002432static int b43_rng_init(struct b43_wl *wl);
Larry Finger6b6fa582012-03-08 22:27:46 -06002433
2434static void b43_request_firmware(struct work_struct *work)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002435{
Larry Finger6b6fa582012-03-08 22:27:46 -06002436 struct b43_wl *wl = container_of(work,
2437 struct b43_wl, firmware_load);
2438 struct b43_wldev *dev = wl->current_dev;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002439 struct b43_request_fw_context *ctx;
2440 unsigned int i;
2441 int err;
2442 const char *errmsg;
2443
2444 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
2445 if (!ctx)
Larry Finger6b6fa582012-03-08 22:27:46 -06002446 return;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002447 ctx->dev = dev;
2448
2449 ctx->req_type = B43_FWTYPE_PROPRIETARY;
2450 err = b43_try_request_fw(ctx);
2451 if (!err)
Larry Finger6b6fa582012-03-08 22:27:46 -06002452 goto start_ieee80211; /* Successfully loaded it. */
2453 /* Was fw version known? */
2454 if (ctx->fatal_failure)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002455 goto out;
2456
Larry Finger6b6fa582012-03-08 22:27:46 -06002457 /* proprietary fw not found, try open source */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002458 ctx->req_type = B43_FWTYPE_OPENSOURCE;
2459 err = b43_try_request_fw(ctx);
2460 if (!err)
Larry Finger6b6fa582012-03-08 22:27:46 -06002461 goto start_ieee80211; /* Successfully loaded it. */
2462 if(ctx->fatal_failure)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002463 goto out;
2464
2465 /* Could not find a usable firmware. Print the errors. */
2466 for (i = 0; i < B43_NR_FWTYPES; i++) {
2467 errmsg = ctx->errors[i];
2468 if (strlen(errmsg))
Kees Cooke0e29b62013-05-10 14:48:21 -07002469 b43err(dev->wl, "%s", errmsg);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002470 }
2471 b43_print_fw_helptext(dev->wl, 1);
Larry Finger6b6fa582012-03-08 22:27:46 -06002472 goto out;
2473
2474start_ieee80211:
Johannes Berg097b0e12012-07-17 17:12:29 +02002475 wl->hw->queues = B43_QOS_QUEUE_NUM;
2476 if (!modparam_qos || dev->fw.opensource)
2477 wl->hw->queues = 1;
2478
Larry Finger6b6fa582012-03-08 22:27:46 -06002479 err = ieee80211_register_hw(wl->hw);
2480 if (err)
2481 goto err_one_core_detach;
Oleksij Rempele64add22012-06-05 20:39:32 +02002482 wl->hw_registred = true;
Larry Finger6b6fa582012-03-08 22:27:46 -06002483 b43_leds_register(wl->current_dev);
Larry Finger09164042014-01-12 15:11:37 -06002484
2485 /* Register HW RNG driver */
2486 b43_rng_init(wl);
2487
Larry Finger6b6fa582012-03-08 22:27:46 -06002488 goto out;
2489
2490err_one_core_detach:
2491 b43_one_core_detach(dev->dev);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002492
2493out:
2494 kfree(ctx);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002495}
2496
Michael Buesche4d6b792007-09-18 15:39:42 -04002497static int b43_upload_microcode(struct b43_wldev *dev)
2498{
John W. Linville652caa52010-07-29 13:27:28 -04002499 struct wiphy *wiphy = dev->wl->hw->wiphy;
Michael Buesche4d6b792007-09-18 15:39:42 -04002500 const size_t hdr_len = sizeof(struct b43_fw_header);
2501 const __be32 *data;
2502 unsigned int i, len;
2503 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002504 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002505 int err = 0;
2506
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002507 /* Jump the microcode PSM to offset 0 */
2508 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2509 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2510 macctl |= B43_MACCTL_PSM_JMP0;
2511 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2512 /* Zero out all microcode PSM registers and shared memory. */
2513 for (i = 0; i < 64; i++)
2514 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2515 for (i = 0; i < 4096; i += 2)
2516 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2517
Michael Buesche4d6b792007-09-18 15:39:42 -04002518 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002519 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2520 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002521 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2522 for (i = 0; i < len; i++) {
2523 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2524 udelay(10);
2525 }
2526
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002527 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002528 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002529 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2530 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002531 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2532 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2533 /* No need for autoinc bit in SHM_HW */
2534 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2535 for (i = 0; i < len; i++) {
2536 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2537 udelay(10);
2538 }
2539 }
2540
2541 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002542
2543 /* Start the microcode PSM */
Rafał Miłecki50566352012-01-02 19:31:21 +01002544 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_JMP0,
2545 B43_MACCTL_PSM_RUN);
Michael Buesche4d6b792007-09-18 15:39:42 -04002546
2547 /* Wait for the microcode to load and respond */
2548 i = 0;
2549 while (1) {
2550 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2551 if (tmp == B43_IRQ_MAC_SUSPENDED)
2552 break;
2553 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002554 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002555 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002556 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002557 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002558 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002559 }
Michael Buesche175e992009-09-11 18:31:32 +02002560 msleep(50);
Michael Buesche4d6b792007-09-18 15:39:42 -04002561 }
2562 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2563
2564 /* Get and check the revisions. */
2565 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2566 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2567 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2568 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2569
2570 if (fwrev <= 0x128) {
2571 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2572 "binary drivers older than version 4.x is unsupported. "
2573 "You must upgrade your firmware files.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002574 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002575 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002576 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002577 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002578 dev->fw.rev = fwrev;
2579 dev->fw.patch = fwpatch;
Rafał Miłecki5d852902011-08-11 15:07:16 +02002580 if (dev->fw.rev >= 598)
2581 dev->fw.hdr_format = B43_FW_HDR_598;
2582 else if (dev->fw.rev >= 410)
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002583 dev->fw.hdr_format = B43_FW_HDR_410;
2584 else
2585 dev->fw.hdr_format = B43_FW_HDR_351;
Johannes Berg097b0e12012-07-17 17:12:29 +02002586 WARN_ON(dev->fw.opensource != (fwdate == 0xFFFF));
Michael Buesche48b0ee2008-05-17 22:44:35 +02002587
Johannes Berg097b0e12012-07-17 17:12:29 +02002588 dev->qos_enabled = dev->wl->hw->queues > 1;
Michael Buesch403a3a12009-06-08 21:04:57 +02002589 /* Default to firmware/hardware crypto acceleration. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002590 dev->hwcrypto_enabled = true;
Michael Buesch403a3a12009-06-08 21:04:57 +02002591
Michael Buesche48b0ee2008-05-17 22:44:35 +02002592 if (dev->fw.opensource) {
Michael Buesch403a3a12009-06-08 21:04:57 +02002593 u16 fwcapa;
2594
Michael Buesche48b0ee2008-05-17 22:44:35 +02002595 /* Patchlevel info is encoded in the "time" field. */
2596 dev->fw.patch = fwtime;
Michael Buesch403a3a12009-06-08 21:04:57 +02002597 b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
2598 dev->fw.rev, dev->fw.patch);
2599
2600 fwcapa = b43_fwcapa_read(dev);
2601 if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
2602 b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
2603 /* Disable hardware crypto and fall back to software crypto. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002604 dev->hwcrypto_enabled = false;
Michael Buesch403a3a12009-06-08 21:04:57 +02002605 }
Johannes Berg097b0e12012-07-17 17:12:29 +02002606 /* adding QoS support should use an offline discovery mechanism */
2607 WARN(fwcapa & B43_FWCAPA_QOS, "QoS in OpenFW not supported\n");
Michael Buesche48b0ee2008-05-17 22:44:35 +02002608 } else {
2609 b43info(dev->wl, "Loading firmware version %u.%u "
2610 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2611 fwrev, fwpatch,
2612 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2613 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
Michael Buesch68217832008-05-17 23:43:57 +02002614 if (dev->fw.pcm_request_failed) {
2615 b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
2616 "Hardware accelerated cryptography is disabled.\n");
2617 b43_print_fw_helptext(dev->wl, 0);
2618 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002619 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002620
John W. Linville652caa52010-07-29 13:27:28 -04002621 snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
2622 dev->fw.rev, dev->fw.patch);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002623 wiphy->hw_version = dev->dev->core_id;
John W. Linville652caa52010-07-29 13:27:28 -04002624
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002625 if (dev->fw.hdr_format == B43_FW_HDR_351) {
Michael Bueschc5572892008-12-27 18:26:39 +01002626 /* We're over the deadline, but we keep support for old fw
2627 * until it turns out to be in major conflict with something new. */
Michael Buescheb189d8b2008-01-28 14:47:41 -08002628 b43warn(dev->wl, "You are using an old firmware image. "
Michael Bueschc5572892008-12-27 18:26:39 +01002629 "Support for old firmware will be removed soon "
2630 "(official deadline was July 2008).\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002631 b43_print_fw_helptext(dev->wl, 0);
2632 }
2633
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002634 return 0;
2635
2636error:
Rafał Miłecki50566352012-01-02 19:31:21 +01002637 /* Stop the microcode PSM. */
2638 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
2639 B43_MACCTL_PSM_JMP0);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002640
Michael Buesche4d6b792007-09-18 15:39:42 -04002641 return err;
2642}
2643
2644static int b43_write_initvals(struct b43_wldev *dev,
2645 const struct b43_iv *ivals,
2646 size_t count,
2647 size_t array_size)
2648{
2649 const struct b43_iv *iv;
2650 u16 offset;
2651 size_t i;
2652 bool bit32;
2653
2654 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2655 iv = ivals;
2656 for (i = 0; i < count; i++) {
2657 if (array_size < sizeof(iv->offset_size))
2658 goto err_format;
2659 array_size -= sizeof(iv->offset_size);
2660 offset = be16_to_cpu(iv->offset_size);
2661 bit32 = !!(offset & B43_IV_32BIT);
2662 offset &= B43_IV_OFFSET_MASK;
2663 if (offset >= 0x1000)
2664 goto err_format;
2665 if (bit32) {
2666 u32 value;
2667
2668 if (array_size < sizeof(iv->data.d32))
2669 goto err_format;
2670 array_size -= sizeof(iv->data.d32);
2671
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002672 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002673 b43_write32(dev, offset, value);
2674
2675 iv = (const struct b43_iv *)((const uint8_t *)iv +
2676 sizeof(__be16) +
2677 sizeof(__be32));
2678 } else {
2679 u16 value;
2680
2681 if (array_size < sizeof(iv->data.d16))
2682 goto err_format;
2683 array_size -= sizeof(iv->data.d16);
2684
2685 value = be16_to_cpu(iv->data.d16);
2686 b43_write16(dev, offset, value);
2687
2688 iv = (const struct b43_iv *)((const uint8_t *)iv +
2689 sizeof(__be16) +
2690 sizeof(__be16));
2691 }
2692 }
2693 if (array_size)
2694 goto err_format;
2695
2696 return 0;
2697
2698err_format:
2699 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002700 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002701
2702 return -EPROTO;
2703}
2704
2705static int b43_upload_initvals(struct b43_wldev *dev)
2706{
2707 const size_t hdr_len = sizeof(struct b43_fw_header);
2708 const struct b43_fw_header *hdr;
2709 struct b43_firmware *fw = &dev->fw;
2710 const struct b43_iv *ivals;
2711 size_t count;
2712 int err;
2713
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002714 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2715 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002716 count = be32_to_cpu(hdr->size);
2717 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002718 fw->initvals.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002719 if (err)
2720 goto out;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002721 if (fw->initvals_band.data) {
2722 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2723 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002724 count = be32_to_cpu(hdr->size);
2725 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002726 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002727 if (err)
2728 goto out;
2729 }
2730out:
2731
2732 return err;
2733}
2734
2735/* Initialize the GPIOs
2736 * http://bcm-specs.sipsolutions.net/GPIO
2737 */
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002738static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002739{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002740 struct ssb_bus *bus = dev->dev->sdev->bus;
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002741
2742#ifdef CONFIG_SSB_DRIVER_PCICORE
2743 return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
2744#else
2745 return bus->chipco.dev;
2746#endif
2747}
2748
Michael Buesche4d6b792007-09-18 15:39:42 -04002749static int b43_gpio_init(struct b43_wldev *dev)
2750{
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002751 struct ssb_device *gpiodev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002752 u32 mask, set;
2753
Rafał Miłecki50566352012-01-02 19:31:21 +01002754 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
2755 b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04002756
2757 mask = 0x0000001F;
2758 set = 0x0000000F;
Rafał Miłeckic244e082011-05-18 02:06:41 +02002759 if (dev->dev->chip_id == 0x4301) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002760 mask |= 0x0060;
2761 set |= 0x0060;
Rafał Miłecki828afd22012-07-23 22:57:01 +02002762 } else if (dev->dev->chip_id == 0x5354) {
2763 /* Don't allow overtaking buttons GPIOs */
2764 set &= 0x2; /* 0x2 is LED GPIO on BCM5354 */
Michael Buesche4d6b792007-09-18 15:39:42 -04002765 }
Rafał Miłecki828afd22012-07-23 22:57:01 +02002766
Michael Buesche4d6b792007-09-18 15:39:42 -04002767 if (0 /* FIXME: conditional unknown */ ) {
2768 b43_write16(dev, B43_MMIO_GPIO_MASK,
2769 b43_read16(dev, B43_MMIO_GPIO_MASK)
2770 | 0x0100);
Rafał Miłecki828afd22012-07-23 22:57:01 +02002771 /* BT Coexistance Input */
2772 mask |= 0x0080;
2773 set |= 0x0080;
2774 /* BT Coexistance Out */
2775 mask |= 0x0100;
2776 set |= 0x0100;
Michael Buesche4d6b792007-09-18 15:39:42 -04002777 }
Rafał Miłecki05814832011-05-18 02:06:39 +02002778 if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
Rafał Miłecki828afd22012-07-23 22:57:01 +02002779 /* PA is controlled by gpio 9, let ucode handle it */
Michael Buesche4d6b792007-09-18 15:39:42 -04002780 b43_write16(dev, B43_MMIO_GPIO_MASK,
2781 b43_read16(dev, B43_MMIO_GPIO_MASK)
2782 | 0x0200);
2783 mask |= 0x0200;
2784 set |= 0x0200;
2785 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002786
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002787 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002788#ifdef CONFIG_B43_BCMA
2789 case B43_BUS_BCMA:
Hauke Mehrtens0a64bae2013-03-21 16:19:45 +01002790 bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, mask, set);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002791 break;
2792#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002793#ifdef CONFIG_B43_SSB
2794 case B43_BUS_SSB:
2795 gpiodev = b43_ssb_gpio_dev(dev);
2796 if (gpiodev)
2797 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2798 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
Rafał Miłecki828afd22012-07-23 22:57:01 +02002799 & ~mask) | set);
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002800 break;
2801#endif
2802 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002803
2804 return 0;
2805}
2806
2807/* Turn off all GPIO stuff. Call this on module unload, for example. */
2808static void b43_gpio_cleanup(struct b43_wldev *dev)
2809{
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002810 struct ssb_device *gpiodev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002811
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002812 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002813#ifdef CONFIG_B43_BCMA
2814 case B43_BUS_BCMA:
Hauke Mehrtens0a64bae2013-03-21 16:19:45 +01002815 bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, ~0, 0);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002816 break;
2817#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002818#ifdef CONFIG_B43_SSB
2819 case B43_BUS_SSB:
2820 gpiodev = b43_ssb_gpio_dev(dev);
2821 if (gpiodev)
2822 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2823 break;
2824#endif
2825 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002826}
2827
2828/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002829void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002830{
Michael Buesch923fd702008-06-20 18:02:08 +02002831 if (b43_debug(dev, B43_DBG_FIRMWARE)) {
2832 u16 fwstate;
2833
2834 fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
2835 B43_SHM_SH_UCODESTAT);
2836 if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
2837 (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
2838 b43err(dev->wl, "b43_mac_enable(): The firmware "
2839 "should be suspended, but current state is %u\n",
2840 fwstate);
2841 }
2842 }
2843
Michael Buesche4d6b792007-09-18 15:39:42 -04002844 dev->mac_suspended--;
2845 B43_WARN_ON(dev->mac_suspended < 0);
2846 if (dev->mac_suspended == 0) {
Rafał Miłecki50566352012-01-02 19:31:21 +01002847 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_ENABLED);
Michael Buesche4d6b792007-09-18 15:39:42 -04002848 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2849 B43_IRQ_MAC_SUSPENDED);
2850 /* Commit writes */
2851 b43_read32(dev, B43_MMIO_MACCTL);
2852 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2853 b43_power_saving_ctl_bits(dev, 0);
2854 }
2855}
2856
2857/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002858void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002859{
2860 int i;
2861 u32 tmp;
2862
Michael Buesch05b64b32007-09-28 16:19:03 +02002863 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002864 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002865
Michael Buesche4d6b792007-09-18 15:39:42 -04002866 if (dev->mac_suspended == 0) {
2867 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
Rafał Miłecki50566352012-01-02 19:31:21 +01002868 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_ENABLED, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04002869 /* force pci to flush the write */
2870 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002871 for (i = 35; i; i--) {
2872 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2873 if (tmp & B43_IRQ_MAC_SUSPENDED)
2874 goto out;
2875 udelay(10);
2876 }
2877 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002878 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002879 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2880 if (tmp & B43_IRQ_MAC_SUSPENDED)
2881 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002882 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002883 }
2884 b43err(dev->wl, "MAC suspend failed\n");
2885 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002886out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002887 dev->mac_suspended++;
2888}
2889
Rafał Miłecki858a1652011-05-10 16:05:33 +02002890/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
2891void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
2892{
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002893 u32 tmp;
2894
2895 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002896#ifdef CONFIG_B43_BCMA
2897 case B43_BUS_BCMA:
Rafał Miłecki36677872011-07-16 18:27:55 +02002898 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002899 if (on)
2900 tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
2901 else
2902 tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
Rafał Miłecki36677872011-07-16 18:27:55 +02002903 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002904 break;
2905#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002906#ifdef CONFIG_B43_SSB
2907 case B43_BUS_SSB:
2908 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
2909 if (on)
2910 tmp |= B43_TMSLOW_MACPHYCLKEN;
2911 else
2912 tmp &= ~B43_TMSLOW_MACPHYCLKEN;
2913 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
2914 break;
2915#endif
2916 }
Rafał Miłecki858a1652011-05-10 16:05:33 +02002917}
2918
Michael Buesche4d6b792007-09-18 15:39:42 -04002919static void b43_adjust_opmode(struct b43_wldev *dev)
2920{
2921 struct b43_wl *wl = dev->wl;
2922 u32 ctl;
2923 u16 cfp_pretbtt;
2924
2925 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2926 /* Reset status to STA infrastructure mode. */
2927 ctl &= ~B43_MACCTL_AP;
2928 ctl &= ~B43_MACCTL_KEEP_CTL;
2929 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2930 ctl &= ~B43_MACCTL_KEEP_BAD;
2931 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002932 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002933 ctl |= B43_MACCTL_INFRA;
2934
Johannes Berg05c914f2008-09-11 00:01:58 +02002935 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
2936 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Johannes Berg4150c572007-09-17 01:29:23 -04002937 ctl |= B43_MACCTL_AP;
Johannes Berg05c914f2008-09-11 00:01:58 +02002938 else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Johannes Berg4150c572007-09-17 01:29:23 -04002939 ctl &= ~B43_MACCTL_INFRA;
2940
2941 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002942 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002943 if (wl->filter_flags & FIF_FCSFAIL)
2944 ctl |= B43_MACCTL_KEEP_BAD;
2945 if (wl->filter_flags & FIF_PLCPFAIL)
2946 ctl |= B43_MACCTL_KEEP_BADPLCP;
2947 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002948 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002949 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2950 ctl |= B43_MACCTL_BEACPROMISC;
2951
Michael Buesche4d6b792007-09-18 15:39:42 -04002952 /* Workaround: On old hardware the HW-MAC-address-filter
2953 * doesn't work properly, so always run promisc in filter
2954 * it in software. */
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002955 if (dev->dev->core_rev <= 4)
Michael Buesche4d6b792007-09-18 15:39:42 -04002956 ctl |= B43_MACCTL_PROMISC;
2957
2958 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2959
2960 cfp_pretbtt = 2;
2961 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
Rafał Miłeckic244e082011-05-18 02:06:41 +02002962 if (dev->dev->chip_id == 0x4306 &&
2963 dev->dev->chip_rev == 3)
Michael Buesche4d6b792007-09-18 15:39:42 -04002964 cfp_pretbtt = 100;
2965 else
2966 cfp_pretbtt = 50;
2967 }
2968 b43_write16(dev, 0x612, cfp_pretbtt);
Michael Buesch09ebe2f2009-09-12 00:52:48 +02002969
2970 /* FIXME: We don't currently implement the PMQ mechanism,
2971 * so always disable it. If we want to implement PMQ,
2972 * we need to enable it here (clear DISCPMQ) in AP mode.
2973 */
Rafał Miłecki50566352012-01-02 19:31:21 +01002974 if (0 /* ctl & B43_MACCTL_AP */)
2975 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_DISCPMQ, 0);
2976 else
2977 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_DISCPMQ);
Michael Buesche4d6b792007-09-18 15:39:42 -04002978}
2979
2980static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2981{
2982 u16 offset;
2983
2984 if (is_ofdm) {
2985 offset = 0x480;
2986 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2987 } else {
2988 offset = 0x4C0;
2989 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2990 }
2991 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
2992 b43_shm_read16(dev, B43_SHM_SHARED, offset));
2993}
2994
2995static void b43_rate_memory_init(struct b43_wldev *dev)
2996{
2997 switch (dev->phy.type) {
2998 case B43_PHYTYPE_A:
2999 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01003000 case B43_PHYTYPE_N:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02003001 case B43_PHYTYPE_LP:
Rafał Miłecki6a461c22011-08-12 00:03:25 +02003002 case B43_PHYTYPE_HT:
Rafał Miłecki0b4ff452011-08-31 23:36:16 +02003003 case B43_PHYTYPE_LCN:
Michael Buesche4d6b792007-09-18 15:39:42 -04003004 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
3005 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
3006 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
3007 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
3008 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
3009 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
3010 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
3011 if (dev->phy.type == B43_PHYTYPE_A)
3012 break;
3013 /* fallthrough */
3014 case B43_PHYTYPE_B:
3015 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
3016 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
3017 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
3018 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
3019 break;
3020 default:
3021 B43_WARN_ON(1);
3022 }
3023}
3024
Michael Buesch5042c502008-04-05 15:05:00 +02003025/* Set the default values for the PHY TX Control Words. */
3026static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
3027{
3028 u16 ctl = 0;
3029
3030 ctl |= B43_TXH_PHY_ENC_CCK;
3031 ctl |= B43_TXH_PHY_ANT01AUTO;
3032 ctl |= B43_TXH_PHY_TXPWR;
3033
3034 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
3035 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
3036 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
3037}
3038
Michael Buesche4d6b792007-09-18 15:39:42 -04003039/* Set the TX-Antenna for management frames sent by firmware. */
3040static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
3041{
Michael Buesch5042c502008-04-05 15:05:00 +02003042 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003043 u16 tmp;
3044
Michael Buesch5042c502008-04-05 15:05:00 +02003045 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003046
Michael Buesche4d6b792007-09-18 15:39:42 -04003047 /* For ACK/CTS */
3048 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08003049 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003050 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
3051 /* For Probe Resposes */
3052 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08003053 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003054 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
3055}
3056
3057/* This is the opposite of b43_chip_init() */
3058static void b43_chip_exit(struct b43_wldev *dev)
3059{
Michael Bueschfb111372008-09-02 13:00:34 +02003060 b43_phy_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003061 b43_gpio_cleanup(dev);
3062 /* firmware is released later */
3063}
3064
3065/* Initialize the chip
3066 * http://bcm-specs.sipsolutions.net/ChipInit
3067 */
3068static int b43_chip_init(struct b43_wldev *dev)
3069{
3070 struct b43_phy *phy = &dev->phy;
Michael Bueschef1a6282008-08-27 18:53:02 +02003071 int err;
Rafał Miłecki858a1652011-05-10 16:05:33 +02003072 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04003073 u16 value16;
3074
Michael Buesch1f7d87b2008-01-22 20:23:34 +01003075 /* Initialize the MAC control */
3076 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
3077 if (dev->phy.gmode)
3078 macctl |= B43_MACCTL_GMODE;
3079 macctl |= B43_MACCTL_INFRA;
3080 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04003081
Michael Buesche4d6b792007-09-18 15:39:42 -04003082 err = b43_upload_microcode(dev);
3083 if (err)
3084 goto out; /* firmware is released later */
3085
3086 err = b43_gpio_init(dev);
3087 if (err)
3088 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02003089
Michael Buesche4d6b792007-09-18 15:39:42 -04003090 err = b43_upload_initvals(dev);
3091 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01003092 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003093
Michael Buesch0b7dcd92008-09-03 12:31:54 +02003094 /* Turn the Analog on and initialize the PHY. */
3095 phy->ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003096 err = b43_phy_init(dev);
3097 if (err)
Michael Bueschef1a6282008-08-27 18:53:02 +02003098 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003099
Michael Bueschef1a6282008-08-27 18:53:02 +02003100 /* Disable Interference Mitigation. */
3101 if (phy->ops->interf_mitigation)
3102 phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04003103
Michael Bueschef1a6282008-08-27 18:53:02 +02003104 /* Select the antennae */
3105 if (phy->ops->set_rx_antenna)
3106 phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
Michael Buesche4d6b792007-09-18 15:39:42 -04003107 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
3108
3109 if (phy->type == B43_PHYTYPE_B) {
3110 value16 = b43_read16(dev, 0x005E);
3111 value16 |= 0x0004;
3112 b43_write16(dev, 0x005E, value16);
3113 }
3114 b43_write32(dev, 0x0100, 0x01000000);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003115 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04003116 b43_write32(dev, 0x010C, 0x01000000);
3117
Rafał Miłecki50566352012-01-02 19:31:21 +01003118 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_INFRA, 0);
3119 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04003120
Michael Buesche4d6b792007-09-18 15:39:42 -04003121 /* Probe Response Timeout value */
3122 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01003123 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04003124
3125 /* Initially set the wireless operation mode. */
3126 b43_adjust_opmode(dev);
3127
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003128 if (dev->dev->core_rev < 3) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003129 b43_write16(dev, 0x060E, 0x0000);
3130 b43_write16(dev, 0x0610, 0x8000);
3131 b43_write16(dev, 0x0604, 0x0000);
3132 b43_write16(dev, 0x0606, 0x0200);
3133 } else {
3134 b43_write32(dev, 0x0188, 0x80000000);
3135 b43_write32(dev, 0x018C, 0x02000000);
3136 }
3137 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02003138 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001FC00);
Michael Buesche4d6b792007-09-18 15:39:42 -04003139 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
3140 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
3141 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
3142 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
3143 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
3144
Rafał Miłecki858a1652011-05-10 16:05:33 +02003145 b43_mac_phy_clock_set(dev, true);
Michael Buesche4d6b792007-09-18 15:39:42 -04003146
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003147 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003148#ifdef CONFIG_B43_BCMA
3149 case B43_BUS_BCMA:
3150 /* FIXME: 0xE74 is quite common, but should be read from CC */
3151 b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
3152 break;
3153#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003154#ifdef CONFIG_B43_SSB
3155 case B43_BUS_SSB:
3156 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
3157 dev->dev->sdev->bus->chipco.fast_pwrup_delay);
3158 break;
3159#endif
3160 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003161
3162 err = 0;
3163 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02003164out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003165 return err;
3166
Larry Finger1a8d1222007-12-14 13:59:11 +01003167err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04003168 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02003169 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003170}
3171
Michael Buesche4d6b792007-09-18 15:39:42 -04003172static void b43_periodic_every60sec(struct b43_wldev *dev)
3173{
Michael Bueschef1a6282008-08-27 18:53:02 +02003174 const struct b43_phy_operations *ops = dev->phy.ops;
Michael Buesche4d6b792007-09-18 15:39:42 -04003175
Michael Bueschef1a6282008-08-27 18:53:02 +02003176 if (ops->pwork_60sec)
3177 ops->pwork_60sec(dev);
Michael Buesch18c8ade2008-08-28 19:33:40 +02003178
3179 /* Force check the TX power emission now. */
3180 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
Michael Buesche4d6b792007-09-18 15:39:42 -04003181}
3182
3183static void b43_periodic_every30sec(struct b43_wldev *dev)
3184{
3185 /* Update device statistics. */
3186 b43_calculate_link_quality(dev);
3187}
3188
3189static void b43_periodic_every15sec(struct b43_wldev *dev)
3190{
3191 struct b43_phy *phy = &dev->phy;
Michael Buesch9b839a72008-06-20 17:44:02 +02003192 u16 wdr;
3193
3194 if (dev->fw.opensource) {
3195 /* Check if the firmware is still alive.
3196 * It will reset the watchdog counter to 0 in its idle loop. */
3197 wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
3198 if (unlikely(wdr)) {
3199 b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
3200 b43_controller_restart(dev, "Firmware watchdog");
3201 return;
3202 } else {
3203 b43_shm_write16(dev, B43_SHM_SCRATCH,
3204 B43_WATCHDOG_REG, 1);
3205 }
3206 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003207
Michael Bueschef1a6282008-08-27 18:53:02 +02003208 if (phy->ops->pwork_15sec)
3209 phy->ops->pwork_15sec(dev);
3210
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01003211 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
3212 wmb();
Michael Buesch990b86f2009-09-12 00:48:03 +02003213
3214#if B43_DEBUG
3215 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
3216 unsigned int i;
3217
3218 b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
3219 dev->irq_count / 15,
3220 dev->tx_count / 15,
3221 dev->rx_count / 15);
3222 dev->irq_count = 0;
3223 dev->tx_count = 0;
3224 dev->rx_count = 0;
3225 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
3226 if (dev->irq_bit_count[i]) {
3227 b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
3228 dev->irq_bit_count[i] / 15, i, (1 << i));
3229 dev->irq_bit_count[i] = 0;
3230 }
3231 }
3232 }
3233#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04003234}
3235
Michael Buesche4d6b792007-09-18 15:39:42 -04003236static void do_periodic_work(struct b43_wldev *dev)
3237{
3238 unsigned int state;
3239
3240 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003241 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003242 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003243 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003244 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003245 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003246}
3247
Michael Buesch05b64b32007-09-28 16:19:03 +02003248/* Periodic work locking policy:
3249 * The whole periodic work handler is protected by
3250 * wl->mutex. If another lock is needed somewhere in the
Uwe Kleine-König21ae2952009-10-07 15:21:09 +02003251 * pwork callchain, it's acquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04003252 */
Michael Buesche4d6b792007-09-18 15:39:42 -04003253static void b43_periodic_work_handler(struct work_struct *work)
3254{
Michael Buesch05b64b32007-09-28 16:19:03 +02003255 struct b43_wldev *dev = container_of(work, struct b43_wldev,
3256 periodic_work.work);
3257 struct b43_wl *wl = dev->wl;
3258 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04003259
Michael Buesch05b64b32007-09-28 16:19:03 +02003260 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003261
3262 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
3263 goto out;
3264 if (b43_debug(dev, B43_DBG_PWORK_STOP))
3265 goto out_requeue;
3266
Michael Buesch05b64b32007-09-28 16:19:03 +02003267 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003268
Michael Buesche4d6b792007-09-18 15:39:42 -04003269 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003270out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04003271 if (b43_debug(dev, B43_DBG_PWORK_FAST))
3272 delay = msecs_to_jiffies(50);
3273 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05003274 delay = round_jiffies_relative(HZ * 15);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003275 ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003276out:
Michael Buesch05b64b32007-09-28 16:19:03 +02003277 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003278}
3279
3280static void b43_periodic_tasks_setup(struct b43_wldev *dev)
3281{
3282 struct delayed_work *work = &dev->periodic_work;
3283
3284 dev->periodic_state = 0;
3285 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003286 ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04003287}
3288
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003289/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003290static int b43_validate_chipaccess(struct b43_wldev *dev)
3291{
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003292 u32 v, backup0, backup4;
Michael Buesche4d6b792007-09-18 15:39:42 -04003293
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003294 backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
3295 backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003296
3297 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003298 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
3299 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
3300 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003301 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
3302 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04003303 goto error;
3304
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003305 /* Check if unaligned 32bit SHM_SHARED access works properly.
3306 * However, don't bail out on failure, because it's noncritical. */
3307 b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
3308 b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
3309 b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
3310 b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
3311 if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
3312 b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
3313 b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
3314 if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
3315 b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
3316 b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
3317 b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
3318 b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
3319
3320 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
3321 b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003322
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003323 if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003324 /* The 32bit register shadows the two 16bit registers
3325 * with update sideeffects. Validate this. */
3326 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
3327 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
3328 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
3329 goto error;
3330 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
3331 goto error;
3332 }
3333 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
3334
3335 v = b43_read32(dev, B43_MMIO_MACCTL);
3336 v |= B43_MACCTL_GMODE;
3337 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04003338 goto error;
3339
3340 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003341error:
Michael Buesche4d6b792007-09-18 15:39:42 -04003342 b43err(dev->wl, "Failed to validate the chipaccess\n");
3343 return -ENODEV;
3344}
3345
3346static void b43_security_init(struct b43_wldev *dev)
3347{
Michael Buesche4d6b792007-09-18 15:39:42 -04003348 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
3349 /* KTP is a word address, but we address SHM bytewise.
3350 * So multiply by two.
3351 */
3352 dev->ktp *= 2;
Michael Buesch66d2d082009-08-06 10:36:50 +02003353 /* Number of RCMTA address slots */
3354 b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
3355 /* Clear the key memory. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003356 b43_clear_keys(dev);
3357}
3358
Michael Buesch616de352009-03-29 13:19:31 +02003359#ifdef CONFIG_B43_HWRNG
John Daiker99da1852009-02-24 02:16:42 -08003360static int b43_rng_read(struct hwrng *rng, u32 *data)
Michael Buesche4d6b792007-09-18 15:39:42 -04003361{
3362 struct b43_wl *wl = (struct b43_wl *)rng->priv;
Michael Buescha78b3bb2009-09-11 21:44:05 +02003363 struct b43_wldev *dev;
3364 int count = -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003365
Michael Buescha78b3bb2009-09-11 21:44:05 +02003366 mutex_lock(&wl->mutex);
3367 dev = wl->current_dev;
3368 if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
3369 *data = b43_read16(dev, B43_MMIO_RNG);
3370 count = sizeof(u16);
3371 }
3372 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003373
Michael Buescha78b3bb2009-09-11 21:44:05 +02003374 return count;
Michael Buesche4d6b792007-09-18 15:39:42 -04003375}
Michael Buesch616de352009-03-29 13:19:31 +02003376#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003377
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003378static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04003379{
Michael Buesch616de352009-03-29 13:19:31 +02003380#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003381 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003382 hwrng_unregister(&wl->rng);
Michael Buesch616de352009-03-29 13:19:31 +02003383#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003384}
3385
3386static int b43_rng_init(struct b43_wl *wl)
3387{
Michael Buesch616de352009-03-29 13:19:31 +02003388 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003389
Michael Buesch616de352009-03-29 13:19:31 +02003390#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003391 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
3392 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
3393 wl->rng.name = wl->rng_name;
3394 wl->rng.data_read = b43_rng_read;
3395 wl->rng.priv = (unsigned long)wl;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003396 wl->rng_initialized = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04003397 err = hwrng_register(&wl->rng);
3398 if (err) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00003399 wl->rng_initialized = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04003400 b43err(wl, "Failed to register the random "
3401 "number generator (%d)\n", err);
3402 }
Michael Buesch616de352009-03-29 13:19:31 +02003403#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003404
3405 return err;
3406}
3407
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003408static void b43_tx_work(struct work_struct *work)
Michael Buesche4d6b792007-09-18 15:39:42 -04003409{
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003410 struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
3411 struct b43_wldev *dev;
3412 struct sk_buff *skb;
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003413 int queue_num;
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003414 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003415
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003416 mutex_lock(&wl->mutex);
3417 dev = wl->current_dev;
3418 if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
3419 mutex_unlock(&wl->mutex);
3420 return;
Michael Buesch5100d5a2008-03-29 21:01:16 +01003421 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003422
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003423 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
3424 while (skb_queue_len(&wl->tx_queue[queue_num])) {
3425 skb = skb_dequeue(&wl->tx_queue[queue_num]);
3426 if (b43_using_pio_transfers(dev))
3427 err = b43_pio_tx(dev, skb);
3428 else
3429 err = b43_dma_tx(dev, skb);
3430 if (err == -ENOSPC) {
3431 wl->tx_queue_stopped[queue_num] = 1;
3432 ieee80211_stop_queue(wl->hw, queue_num);
3433 skb_queue_head(&wl->tx_queue[queue_num], skb);
3434 break;
3435 }
3436 if (unlikely(err))
Felix Fietkau78f18df2012-12-10 17:40:21 +01003437 ieee80211_free_txskb(wl->hw, skb);
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003438 err = 0;
3439 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003440
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003441 if (!err)
3442 wl->tx_queue_stopped[queue_num] = 0;
Michael Buesch21a75d72008-04-25 19:29:08 +02003443 }
3444
Michael Buesch990b86f2009-09-12 00:48:03 +02003445#if B43_DEBUG
3446 dev->tx_count++;
3447#endif
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003448 mutex_unlock(&wl->mutex);
3449}
Michael Buesch21a75d72008-04-25 19:29:08 +02003450
Johannes Berg7bb45682011-02-24 14:42:06 +01003451static void b43_op_tx(struct ieee80211_hw *hw,
Thomas Huehn36323f82012-07-23 21:33:42 +02003452 struct ieee80211_tx_control *control,
3453 struct sk_buff *skb)
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003454{
3455 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc9e8eae2008-06-15 15:17:29 +02003456
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003457 if (unlikely(skb->len < 2 + 2 + 6)) {
3458 /* Too short, this can't be a valid frame. */
Felix Fietkau78f18df2012-12-10 17:40:21 +01003459 ieee80211_free_txskb(hw, skb);
Johannes Berg7bb45682011-02-24 14:42:06 +01003460 return;
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003461 }
3462 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
3463
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003464 skb_queue_tail(&wl->tx_queue[skb->queue_mapping], skb);
3465 if (!wl->tx_queue_stopped[skb->queue_mapping]) {
3466 ieee80211_queue_work(wl->hw, &wl->tx_work);
3467 } else {
3468 ieee80211_stop_queue(wl->hw, skb->queue_mapping);
3469 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003470}
3471
Michael Buesche6f5b932008-03-05 21:18:49 +01003472static void b43_qos_params_upload(struct b43_wldev *dev,
3473 const struct ieee80211_tx_queue_params *p,
3474 u16 shm_offset)
3475{
3476 u16 params[B43_NR_QOSPARAMS];
Johannes Berg0b576642008-07-15 02:08:24 -07003477 int bslots, tmp;
Michael Buesche6f5b932008-03-05 21:18:49 +01003478 unsigned int i;
3479
Michael Bueschb0544eb2009-09-06 15:42:45 +02003480 if (!dev->qos_enabled)
3481 return;
3482
Johannes Berg0b576642008-07-15 02:08:24 -07003483 bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
Michael Buesche6f5b932008-03-05 21:18:49 +01003484
3485 memset(&params, 0, sizeof(params));
3486
3487 params[B43_QOSPARAM_TXOP] = p->txop * 32;
Johannes Berg0b576642008-07-15 02:08:24 -07003488 params[B43_QOSPARAM_CWMIN] = p->cw_min;
3489 params[B43_QOSPARAM_CWMAX] = p->cw_max;
3490 params[B43_QOSPARAM_CWCUR] = p->cw_min;
3491 params[B43_QOSPARAM_AIFS] = p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003492 params[B43_QOSPARAM_BSLOTS] = bslots;
Johannes Berg0b576642008-07-15 02:08:24 -07003493 params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003494
3495 for (i = 0; i < ARRAY_SIZE(params); i++) {
3496 if (i == B43_QOSPARAM_STATUS) {
3497 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
3498 shm_offset + (i * 2));
3499 /* Mark the parameters as updated. */
3500 tmp |= 0x100;
3501 b43_shm_write16(dev, B43_SHM_SHARED,
3502 shm_offset + (i * 2),
3503 tmp);
3504 } else {
3505 b43_shm_write16(dev, B43_SHM_SHARED,
3506 shm_offset + (i * 2),
3507 params[i]);
3508 }
3509 }
3510}
3511
Michael Bueschc40c1122008-09-06 16:21:47 +02003512/* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
3513static const u16 b43_qos_shm_offsets[] = {
3514 /* [mac80211-queue-nr] = SHM_OFFSET, */
3515 [0] = B43_QOS_VOICE,
3516 [1] = B43_QOS_VIDEO,
3517 [2] = B43_QOS_BESTEFFORT,
3518 [3] = B43_QOS_BACKGROUND,
3519};
3520
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003521/* Update all QOS parameters in hardware. */
3522static void b43_qos_upload_all(struct b43_wldev *dev)
Michael Buesche6f5b932008-03-05 21:18:49 +01003523{
3524 struct b43_wl *wl = dev->wl;
3525 struct b43_qos_params *params;
Michael Buesche6f5b932008-03-05 21:18:49 +01003526 unsigned int i;
3527
Michael Bueschb0544eb2009-09-06 15:42:45 +02003528 if (!dev->qos_enabled)
3529 return;
3530
Michael Bueschc40c1122008-09-06 16:21:47 +02003531 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3532 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003533
3534 b43_mac_suspend(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003535 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3536 params = &(wl->qos_params[i]);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003537 b43_qos_params_upload(dev, &(params->p),
3538 b43_qos_shm_offsets[i]);
Michael Buesche6f5b932008-03-05 21:18:49 +01003539 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003540 b43_mac_enable(dev);
3541}
3542
3543static void b43_qos_clear(struct b43_wl *wl)
3544{
3545 struct b43_qos_params *params;
3546 unsigned int i;
3547
Michael Bueschc40c1122008-09-06 16:21:47 +02003548 /* Initialize QoS parameters to sane defaults. */
3549
3550 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3551 ARRAY_SIZE(wl->qos_params));
3552
Michael Buesche6f5b932008-03-05 21:18:49 +01003553 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3554 params = &(wl->qos_params[i]);
3555
Michael Bueschc40c1122008-09-06 16:21:47 +02003556 switch (b43_qos_shm_offsets[i]) {
3557 case B43_QOS_VOICE:
3558 params->p.txop = 0;
3559 params->p.aifs = 2;
3560 params->p.cw_min = 0x0001;
3561 params->p.cw_max = 0x0001;
3562 break;
3563 case B43_QOS_VIDEO:
3564 params->p.txop = 0;
3565 params->p.aifs = 2;
3566 params->p.cw_min = 0x0001;
3567 params->p.cw_max = 0x0001;
3568 break;
3569 case B43_QOS_BESTEFFORT:
3570 params->p.txop = 0;
3571 params->p.aifs = 3;
3572 params->p.cw_min = 0x0001;
3573 params->p.cw_max = 0x03FF;
3574 break;
3575 case B43_QOS_BACKGROUND:
3576 params->p.txop = 0;
3577 params->p.aifs = 7;
3578 params->p.cw_min = 0x0001;
3579 params->p.cw_max = 0x03FF;
3580 break;
3581 default:
3582 B43_WARN_ON(1);
3583 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003584 }
3585}
3586
3587/* Initialize the core's QOS capabilities */
3588static void b43_qos_init(struct b43_wldev *dev)
3589{
Michael Bueschb0544eb2009-09-06 15:42:45 +02003590 if (!dev->qos_enabled) {
3591 /* Disable QOS support. */
3592 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
3593 b43_write16(dev, B43_MMIO_IFSCTL,
3594 b43_read16(dev, B43_MMIO_IFSCTL)
3595 & ~B43_MMIO_IFSCTL_USE_EDCF);
3596 b43dbg(dev->wl, "QoS disabled\n");
3597 return;
3598 }
3599
Michael Buesche6f5b932008-03-05 21:18:49 +01003600 /* Upload the current QOS parameters. */
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003601 b43_qos_upload_all(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003602
3603 /* Enable QOS support. */
3604 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3605 b43_write16(dev, B43_MMIO_IFSCTL,
3606 b43_read16(dev, B43_MMIO_IFSCTL)
3607 | B43_MMIO_IFSCTL_USE_EDCF);
Michael Bueschb0544eb2009-09-06 15:42:45 +02003608 b43dbg(dev->wl, "QoS enabled\n");
Michael Buesche6f5b932008-03-05 21:18:49 +01003609}
3610
Eliad Peller8a3a3c82011-10-02 10:15:52 +02003611static int b43_op_conf_tx(struct ieee80211_hw *hw,
3612 struct ieee80211_vif *vif, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003613 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003614{
Michael Buesche6f5b932008-03-05 21:18:49 +01003615 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003616 struct b43_wldev *dev;
Michael Buesche6f5b932008-03-05 21:18:49 +01003617 unsigned int queue = (unsigned int)_queue;
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003618 int err = -ENODEV;
Michael Buesche6f5b932008-03-05 21:18:49 +01003619
3620 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3621 /* Queue not available or don't support setting
3622 * params on this queue. Return success to not
3623 * confuse mac80211. */
3624 return 0;
3625 }
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003626 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3627 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003628
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003629 mutex_lock(&wl->mutex);
3630 dev = wl->current_dev;
3631 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
3632 goto out_unlock;
Michael Buesche6f5b932008-03-05 21:18:49 +01003633
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003634 memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
3635 b43_mac_suspend(dev);
3636 b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
3637 b43_qos_shm_offsets[queue]);
3638 b43_mac_enable(dev);
3639 err = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01003640
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003641out_unlock:
3642 mutex_unlock(&wl->mutex);
3643
3644 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003645}
3646
Michael Buesch40faacc2007-10-28 16:29:32 +01003647static int b43_op_get_stats(struct ieee80211_hw *hw,
3648 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003649{
3650 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04003651
Michael Buesch36dbd952009-09-04 22:51:29 +02003652 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003653 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
Michael Buesch36dbd952009-09-04 22:51:29 +02003654 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003655
3656 return 0;
3657}
3658
Eliad Peller37a41b42011-09-21 14:06:11 +03003659static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003660{
3661 struct b43_wl *wl = hw_to_b43_wl(hw);
3662 struct b43_wldev *dev;
3663 u64 tsf;
3664
3665 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003666 dev = wl->current_dev;
3667
3668 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3669 b43_tsf_read(dev, &tsf);
3670 else
3671 tsf = 0;
3672
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003673 mutex_unlock(&wl->mutex);
3674
3675 return tsf;
3676}
3677
Eliad Peller37a41b42011-09-21 14:06:11 +03003678static void b43_op_set_tsf(struct ieee80211_hw *hw,
3679 struct ieee80211_vif *vif, u64 tsf)
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003680{
3681 struct b43_wl *wl = hw_to_b43_wl(hw);
3682 struct b43_wldev *dev;
3683
3684 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003685 dev = wl->current_dev;
3686
3687 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3688 b43_tsf_write(dev, tsf);
3689
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003690 mutex_unlock(&wl->mutex);
3691}
3692
Michael Buesche4d6b792007-09-18 15:39:42 -04003693static void b43_put_phy_into_reset(struct b43_wldev *dev)
3694{
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003695 u32 tmp;
Michael Buesche4d6b792007-09-18 15:39:42 -04003696
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003697 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003698#ifdef CONFIG_B43_BCMA
3699 case B43_BUS_BCMA:
3700 b43err(dev->wl,
3701 "Putting PHY into reset not supported on BCMA\n");
3702 break;
3703#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003704#ifdef CONFIG_B43_SSB
3705 case B43_BUS_SSB:
3706 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
3707 tmp &= ~B43_TMSLOW_GMODE;
3708 tmp |= B43_TMSLOW_PHYRESET;
3709 tmp |= SSB_TMSLOW_FGC;
3710 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
3711 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003712
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003713 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
3714 tmp &= ~SSB_TMSLOW_FGC;
3715 tmp |= B43_TMSLOW_PHYRESET;
3716 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
3717 msleep(1);
3718
3719 break;
3720#endif
3721 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003722}
3723
John Daiker99da1852009-02-24 02:16:42 -08003724static const char *band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003725{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003726 switch (band) {
3727 case IEEE80211_BAND_5GHZ:
3728 return "5";
3729 case IEEE80211_BAND_2GHZ:
3730 return "2.4";
3731 default:
3732 break;
3733 }
3734 B43_WARN_ON(1);
3735 return "";
3736}
3737
3738/* Expects wl->mutex locked */
3739static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3740{
3741 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003742 struct b43_wldev *down_dev;
3743 int err;
John W. Linville922d8a02009-01-12 14:40:20 -05003744 bool uninitialized_var(gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04003745 int prev_status;
3746
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003747 /* Find a device and PHY which supports the band. */
Rafał Miłecki644aa4d2014-04-21 10:54:29 +02003748 switch (chan->band) {
3749 case IEEE80211_BAND_5GHZ:
3750 if (wl->current_dev->phy.supports_5ghz) {
3751 up_dev = wl->current_dev;
3752 gmode = false;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003753 }
Rafał Miłecki644aa4d2014-04-21 10:54:29 +02003754 break;
3755 case IEEE80211_BAND_2GHZ:
3756 if (wl->current_dev->phy.supports_2ghz) {
3757 up_dev = wl->current_dev;
3758 gmode = true;
3759 }
3760 break;
3761 default:
3762 B43_WARN_ON(1);
3763 return -EINVAL;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003764 }
Rafał Miłecki644aa4d2014-04-21 10:54:29 +02003765
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003766 if (!up_dev) {
3767 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3768 band_to_string(chan->band));
3769 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003770 }
Rafał Miłecki644aa4d2014-04-21 10:54:29 +02003771 if (!!wl->current_dev->phy.gmode == !!gmode) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003772 /* This device is already running. */
3773 return 0;
3774 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003775 b43dbg(wl, "Switching to %s-GHz band\n",
3776 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003777 down_dev = wl->current_dev;
3778
3779 prev_status = b43_status(down_dev);
3780 /* Shutdown the currently running core. */
3781 if (prev_status >= B43_STAT_STARTED)
Michael Buesch36dbd952009-09-04 22:51:29 +02003782 down_dev = b43_wireless_core_stop(down_dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003783 if (prev_status >= B43_STAT_INITIALIZED)
3784 b43_wireless_core_exit(down_dev);
3785
3786 if (down_dev != up_dev) {
3787 /* We switch to a different core, so we put PHY into
3788 * RESET on the old core. */
3789 b43_put_phy_into_reset(down_dev);
3790 }
3791
3792 /* Now start the new core. */
3793 up_dev->phy.gmode = gmode;
3794 if (prev_status >= B43_STAT_INITIALIZED) {
3795 err = b43_wireless_core_init(up_dev);
3796 if (err) {
3797 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003798 "selected %s-GHz band\n",
3799 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003800 goto init_failure;
3801 }
3802 }
3803 if (prev_status >= B43_STAT_STARTED) {
3804 err = b43_wireless_core_start(up_dev);
3805 if (err) {
Anatol Pomozov02b7d832012-06-23 15:54:34 -07003806 b43err(wl, "Fatal: Could not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003807 "selected %s-GHz band\n",
3808 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003809 b43_wireless_core_exit(up_dev);
3810 goto init_failure;
3811 }
3812 }
3813 B43_WARN_ON(b43_status(up_dev) != prev_status);
3814
3815 wl->current_dev = up_dev;
3816
3817 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003818init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003819 /* Whoops, failed to init the new core. No core is operating now. */
3820 wl->current_dev = NULL;
3821 return err;
3822}
3823
Johannes Berg9124b072008-10-14 19:17:54 +02003824/* Write the short and long frame retry limit values. */
3825static void b43_set_retry_limits(struct b43_wldev *dev,
3826 unsigned int short_retry,
3827 unsigned int long_retry)
3828{
3829 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3830 * the chip-internal counter. */
3831 short_retry = min(short_retry, (unsigned int)0xF);
3832 long_retry = min(long_retry, (unsigned int)0xF);
3833
3834 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3835 short_retry);
3836 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3837 long_retry);
3838}
3839
Johannes Berge8975582008-10-09 12:18:51 +02003840static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
Michael Buesche4d6b792007-09-18 15:39:42 -04003841{
3842 struct b43_wl *wl = hw_to_b43_wl(hw);
3843 struct b43_wldev *dev;
3844 struct b43_phy *phy;
Johannes Berge8975582008-10-09 12:18:51 +02003845 struct ieee80211_conf *conf = &hw->conf;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003846 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003847 int err = 0;
Felix Fietkau2a190322011-08-10 13:50:30 -06003848 bool reload_bss = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04003849
Michael Buesche4d6b792007-09-18 15:39:42 -04003850 mutex_lock(&wl->mutex);
3851
Felix Fietkau2a190322011-08-10 13:50:30 -06003852 dev = wl->current_dev;
3853
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003854 /* Switch the band (if necessary). This might change the active core. */
Karl Beldan675a0b02013-03-25 16:26:57 +01003855 err = b43_switch_band(wl, conf->chandef.chan);
Michael Buesche4d6b792007-09-18 15:39:42 -04003856 if (err)
3857 goto out_unlock_mutex;
Felix Fietkau2a190322011-08-10 13:50:30 -06003858
3859 /* Need to reload all settings if the core changed */
3860 if (dev != wl->current_dev) {
3861 dev = wl->current_dev;
3862 changed = ~0;
3863 reload_bss = true;
3864 }
3865
Michael Buesche4d6b792007-09-18 15:39:42 -04003866 phy = &dev->phy;
3867
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01003868 if (conf_is_ht(conf))
3869 phy->is_40mhz =
3870 (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
3871 else
3872 phy->is_40mhz = false;
3873
Michael Bueschd10d0e52008-12-18 22:13:39 +01003874 b43_mac_suspend(dev);
3875
Johannes Berg9124b072008-10-14 19:17:54 +02003876 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3877 b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
3878 conf->long_frame_max_tx_count);
3879 changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
3880 if (!changed)
Michael Bueschd10d0e52008-12-18 22:13:39 +01003881 goto out_mac_enable;
Michael Buesche4d6b792007-09-18 15:39:42 -04003882
3883 /* Switch to the requested channel.
3884 * The firmware takes care of races with the TX handler. */
Karl Beldan675a0b02013-03-25 16:26:57 +01003885 if (conf->chandef.chan->hw_value != phy->channel)
3886 b43_switch_channel(dev, conf->chandef.chan->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04003887
Johannes Berg0869aea2009-10-28 10:03:35 +01003888 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
Johannes Bergd42ce842007-11-23 14:50:51 +01003889
Michael Buesche4d6b792007-09-18 15:39:42 -04003890 /* Adjust the desired TX power level. */
3891 if (conf->power_level != 0) {
Michael Buesch18c8ade2008-08-28 19:33:40 +02003892 if (conf->power_level != phy->desired_txpower) {
3893 phy->desired_txpower = conf->power_level;
3894 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
3895 B43_TXPWR_IGNORE_TSSI);
Michael Buesche4d6b792007-09-18 15:39:42 -04003896 }
3897 }
3898
3899 /* Antennas for RX and management frame TX. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02003900 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003901 b43_mgmtframe_txantenna(dev, antenna);
Johannes Berg0f4ac382008-10-09 12:18:04 +02003902 antenna = B43_ANTENNA_DEFAULT;
Michael Bueschef1a6282008-08-27 18:53:02 +02003903 if (phy->ops->set_rx_antenna)
3904 phy->ops->set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003905
Larry Fingerfd4973c2009-06-20 12:58:11 -05003906 if (wl->radio_enabled != phy->radio_on) {
3907 if (wl->radio_enabled) {
Johannes Berg19d337d2009-06-02 13:01:37 +02003908 b43_software_rfkill(dev, false);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003909 b43info(dev->wl, "Radio turned on by software\n");
3910 if (!dev->radio_hw_enable) {
3911 b43info(dev->wl, "The hardware RF-kill button "
3912 "still turns the radio physically off. "
3913 "Press the button to turn it on.\n");
3914 }
3915 } else {
Johannes Berg19d337d2009-06-02 13:01:37 +02003916 b43_software_rfkill(dev, true);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003917 b43info(dev->wl, "Radio turned off by software\n");
3918 }
3919 }
3920
Michael Bueschd10d0e52008-12-18 22:13:39 +01003921out_mac_enable:
3922 b43_mac_enable(dev);
3923out_unlock_mutex:
Michael Buesche4d6b792007-09-18 15:39:42 -04003924 mutex_unlock(&wl->mutex);
3925
Felix Fietkau2a190322011-08-10 13:50:30 -06003926 if (wl->vif && reload_bss)
3927 b43_op_bss_info_changed(hw, wl->vif, &wl->vif->bss_conf, ~0);
3928
Michael Buesche4d6b792007-09-18 15:39:42 -04003929 return err;
3930}
3931
Johannes Berg881d9482009-01-21 15:13:48 +01003932static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003933{
3934 struct ieee80211_supported_band *sband =
3935 dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
3936 struct ieee80211_rate *rate;
3937 int i;
3938 u16 basic, direct, offset, basic_offset, rateptr;
3939
3940 for (i = 0; i < sband->n_bitrates; i++) {
3941 rate = &sband->bitrates[i];
3942
3943 if (b43_is_cck_rate(rate->hw_value)) {
3944 direct = B43_SHM_SH_CCKDIRECT;
3945 basic = B43_SHM_SH_CCKBASIC;
3946 offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3947 offset &= 0xF;
3948 } else {
3949 direct = B43_SHM_SH_OFDMDIRECT;
3950 basic = B43_SHM_SH_OFDMBASIC;
3951 offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3952 offset &= 0xF;
3953 }
3954
3955 rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
3956
3957 if (b43_is_cck_rate(rate->hw_value)) {
3958 basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3959 basic_offset &= 0xF;
3960 } else {
3961 basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3962 basic_offset &= 0xF;
3963 }
3964
3965 /*
3966 * Get the pointer that we need to point to
3967 * from the direct map
3968 */
3969 rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
3970 direct + 2 * basic_offset);
3971 /* and write it to the basic map */
3972 b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
3973 rateptr);
3974 }
3975}
3976
3977static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
3978 struct ieee80211_vif *vif,
3979 struct ieee80211_bss_conf *conf,
3980 u32 changed)
3981{
3982 struct b43_wl *wl = hw_to_b43_wl(hw);
3983 struct b43_wldev *dev;
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003984
3985 mutex_lock(&wl->mutex);
3986
3987 dev = wl->current_dev;
Michael Bueschd10d0e52008-12-18 22:13:39 +01003988 if (!dev || b43_status(dev) < B43_STAT_STARTED)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003989 goto out_unlock_mutex;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003990
3991 B43_WARN_ON(wl->vif != vif);
3992
3993 if (changed & BSS_CHANGED_BSSID) {
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003994 if (conf->bssid)
3995 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3996 else
3997 memset(wl->bssid, 0, ETH_ALEN);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003998 }
3999
Johannes Berg3f0d8432009-05-18 10:53:18 +02004000 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
4001 if (changed & BSS_CHANGED_BEACON &&
4002 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
4003 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
4004 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
4005 b43_update_templates(wl);
4006
4007 if (changed & BSS_CHANGED_BSSID)
4008 b43_write_mac_bssid_templates(dev);
4009 }
Johannes Berg3f0d8432009-05-18 10:53:18 +02004010
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004011 b43_mac_suspend(dev);
4012
Johannes Berg57c4d7b2009-04-23 16:10:04 +02004013 /* Update templates for AP/mesh mode. */
4014 if (changed & BSS_CHANGED_BEACON_INT &&
4015 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
4016 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
Felix Fietkau2a190322011-08-10 13:50:30 -06004017 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
4018 conf->beacon_int)
Johannes Berg57c4d7b2009-04-23 16:10:04 +02004019 b43_set_beacon_int(dev, conf->beacon_int);
4020
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004021 if (changed & BSS_CHANGED_BASIC_RATES)
4022 b43_update_basic_rates(dev, conf->basic_rates);
4023
4024 if (changed & BSS_CHANGED_ERP_SLOT) {
4025 if (conf->use_short_slot)
4026 b43_short_slot_timing_enable(dev);
4027 else
4028 b43_short_slot_timing_disable(dev);
4029 }
4030
4031 b43_mac_enable(dev);
Michael Bueschd10d0e52008-12-18 22:13:39 +01004032out_unlock_mutex:
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004033 mutex_unlock(&wl->mutex);
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004034}
4035
Michael Buesch40faacc2007-10-28 16:29:32 +01004036static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01004037 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
4038 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04004039{
4040 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004041 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004042 u8 algorithm;
4043 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004044 int err;
Michael Buesch060210f2009-01-25 15:49:59 +01004045 static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Michael Buesche4d6b792007-09-18 15:39:42 -04004046
4047 if (modparam_nohwcrypt)
4048 return -ENOSPC; /* User disabled HW-crypto */
4049
Antonio Quartulli78f9c852012-04-01 00:35:40 +03004050 if ((vif->type == NL80211_IFTYPE_ADHOC ||
4051 vif->type == NL80211_IFTYPE_MESH_POINT) &&
4052 (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
4053 key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
4054 !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
4055 /*
4056 * For now, disable hw crypto for the RSN IBSS group keys. This
4057 * could be optimized in the future, but until that gets
4058 * implemented, use of software crypto for group addressed
4059 * frames is a acceptable to allow RSN IBSS to be used.
4060 */
4061 return -EOPNOTSUPP;
4062 }
4063
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004064 mutex_lock(&wl->mutex);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004065
4066 dev = wl->current_dev;
4067 err = -ENODEV;
4068 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
4069 goto out_unlock;
4070
Michael Buesch403a3a12009-06-08 21:04:57 +02004071 if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
Michael Buesch68217832008-05-17 23:43:57 +02004072 /* We don't have firmware for the crypto engine.
4073 * Must use software-crypto. */
4074 err = -EOPNOTSUPP;
4075 goto out_unlock;
4076 }
4077
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004078 err = -EINVAL;
Johannes Berg97359d12010-08-10 09:46:38 +02004079 switch (key->cipher) {
4080 case WLAN_CIPHER_SUITE_WEP40:
4081 algorithm = B43_SEC_ALGO_WEP40;
Michael Buesche4d6b792007-09-18 15:39:42 -04004082 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004083 case WLAN_CIPHER_SUITE_WEP104:
4084 algorithm = B43_SEC_ALGO_WEP104;
4085 break;
4086 case WLAN_CIPHER_SUITE_TKIP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004087 algorithm = B43_SEC_ALGO_TKIP;
4088 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004089 case WLAN_CIPHER_SUITE_CCMP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004090 algorithm = B43_SEC_ALGO_AES;
4091 break;
4092 default:
4093 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004094 goto out_unlock;
4095 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004096 index = (u8) (key->keyidx);
4097 if (index > 3)
4098 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004099
4100 switch (cmd) {
4101 case SET_KEY:
gregor kowski035d0242009-08-19 22:35:45 +02004102 if (algorithm == B43_SEC_ALGO_TKIP &&
4103 (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
4104 !modparam_hwtkip)) {
4105 /* We support only pairwise key */
Michael Buesche4d6b792007-09-18 15:39:42 -04004106 err = -EOPNOTSUPP;
4107 goto out_unlock;
4108 }
4109
Michael Buesche808e582008-12-19 21:30:52 +01004110 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
Johannes Bergdc822b52008-12-29 12:55:09 +01004111 if (WARN_ON(!sta)) {
4112 err = -EOPNOTSUPP;
4113 goto out_unlock;
4114 }
Michael Buesche808e582008-12-19 21:30:52 +01004115 /* Pairwise key with an assigned MAC address. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004116 err = b43_key_write(dev, -1, algorithm,
Johannes Bergdc822b52008-12-29 12:55:09 +01004117 key->key, key->keylen,
4118 sta->addr, key);
Michael Buesche808e582008-12-19 21:30:52 +01004119 } else {
4120 /* Group key */
4121 err = b43_key_write(dev, index, algorithm,
4122 key->key, key->keylen, NULL, key);
Michael Buesche4d6b792007-09-18 15:39:42 -04004123 }
4124 if (err)
4125 goto out_unlock;
4126
4127 if (algorithm == B43_SEC_ALGO_WEP40 ||
4128 algorithm == B43_SEC_ALGO_WEP104) {
4129 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
4130 } else {
4131 b43_hf_write(dev,
4132 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
4133 }
4134 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
gregor kowski035d0242009-08-19 22:35:45 +02004135 if (algorithm == B43_SEC_ALGO_TKIP)
4136 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004137 break;
4138 case DISABLE_KEY: {
4139 err = b43_key_clear(dev, key->hw_key_idx);
4140 if (err)
4141 goto out_unlock;
4142 break;
4143 }
4144 default:
4145 B43_WARN_ON(1);
4146 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004147
Michael Buesche4d6b792007-09-18 15:39:42 -04004148out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004149 if (!err) {
4150 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Johannes Berge1749612008-10-27 15:59:26 -07004151 "mac: %pM\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04004152 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Larry Fingera1d882102009-01-14 11:15:25 -06004153 sta ? sta->addr : bcast_addr);
Michael Buesch9cf7f242008-12-19 20:24:30 +01004154 b43_dump_keymemory(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004155 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004156 mutex_unlock(&wl->mutex);
4157
Michael Buesche4d6b792007-09-18 15:39:42 -04004158 return err;
4159}
4160
Michael Buesch40faacc2007-10-28 16:29:32 +01004161static void b43_op_configure_filter(struct ieee80211_hw *hw,
4162 unsigned int changed, unsigned int *fflags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02004163 u64 multicast)
Michael Buesche4d6b792007-09-18 15:39:42 -04004164{
4165 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch36dbd952009-09-04 22:51:29 +02004166 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004167
Michael Buesch36dbd952009-09-04 22:51:29 +02004168 mutex_lock(&wl->mutex);
4169 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004170 if (!dev) {
4171 *fflags = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02004172 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004173 }
Johannes Berg4150c572007-09-17 01:29:23 -04004174
Johannes Berg4150c572007-09-17 01:29:23 -04004175 *fflags &= FIF_PROMISC_IN_BSS |
4176 FIF_ALLMULTI |
4177 FIF_FCSFAIL |
4178 FIF_PLCPFAIL |
4179 FIF_CONTROL |
4180 FIF_OTHER_BSS |
4181 FIF_BCN_PRBRESP_PROMISC;
4182
4183 changed &= FIF_PROMISC_IN_BSS |
4184 FIF_ALLMULTI |
4185 FIF_FCSFAIL |
4186 FIF_PLCPFAIL |
4187 FIF_CONTROL |
4188 FIF_OTHER_BSS |
4189 FIF_BCN_PRBRESP_PROMISC;
4190
4191 wl->filter_flags = *fflags;
4192
4193 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
4194 b43_adjust_opmode(dev);
Michael Buesch36dbd952009-09-04 22:51:29 +02004195
4196out_unlock:
4197 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004198}
4199
Michael Buesch36dbd952009-09-04 22:51:29 +02004200/* Locking: wl->mutex
4201 * Returns the current dev. This might be different from the passed in dev,
4202 * because the core might be gone away while we unlocked the mutex. */
4203static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04004204{
Larry Finger9a53bf52011-08-27 15:53:42 -05004205 struct b43_wl *wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02004206 struct b43_wldev *orig_dev;
Michael Buesch49d965c2009-10-03 00:57:58 +02004207 u32 mask;
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004208 int queue_num;
Michael Buesche4d6b792007-09-18 15:39:42 -04004209
Larry Finger9a53bf52011-08-27 15:53:42 -05004210 if (!dev)
4211 return NULL;
4212 wl = dev->wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02004213redo:
4214 if (!dev || b43_status(dev) < B43_STAT_STARTED)
4215 return dev;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01004216
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004217 /* Cancel work. Unlock to avoid deadlocks. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004218 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004219 cancel_delayed_work_sync(&dev->periodic_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004220 cancel_work_sync(&wl->tx_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04004221 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004222 dev = wl->current_dev;
4223 if (!dev || b43_status(dev) < B43_STAT_STARTED) {
4224 /* Whoops, aliens ate up the device while we were unlocked. */
4225 return dev;
4226 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004227
Michael Buesch36dbd952009-09-04 22:51:29 +02004228 /* Disable interrupts on the device. */
4229 b43_set_status(dev, B43_STAT_INITIALIZED);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004230 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02004231 /* wl->mutex is locked. That is enough. */
4232 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4233 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4234 } else {
4235 spin_lock_irq(&wl->hardirq_lock);
4236 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4237 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4238 spin_unlock_irq(&wl->hardirq_lock);
4239 }
Michael Buesch176e9f62009-09-11 23:04:04 +02004240 /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
Michael Buesch36dbd952009-09-04 22:51:29 +02004241 orig_dev = dev;
4242 mutex_unlock(&wl->mutex);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004243 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch176e9f62009-09-11 23:04:04 +02004244 b43_sdio_free_irq(dev);
4245 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004246 synchronize_irq(dev->dev->irq);
4247 free_irq(dev->dev->irq, dev);
Michael Buesch176e9f62009-09-11 23:04:04 +02004248 }
Michael Buesch36dbd952009-09-04 22:51:29 +02004249 mutex_lock(&wl->mutex);
4250 dev = wl->current_dev;
4251 if (!dev)
4252 return dev;
4253 if (dev != orig_dev) {
4254 if (b43_status(dev) >= B43_STAT_STARTED)
4255 goto redo;
4256 return dev;
4257 }
Michael Buesch49d965c2009-10-03 00:57:58 +02004258 mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
4259 B43_WARN_ON(mask != 0xFFFFFFFF && mask);
Michael Buesch36dbd952009-09-04 22:51:29 +02004260
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004261 /* Drain all TX queues. */
4262 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
Felix Fietkau78f18df2012-12-10 17:40:21 +01004263 while (skb_queue_len(&wl->tx_queue[queue_num])) {
4264 struct sk_buff *skb;
4265
4266 skb = skb_dequeue(&wl->tx_queue[queue_num]);
4267 ieee80211_free_txskb(wl->hw, skb);
4268 }
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004269 }
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004270
Michael Buesche4d6b792007-09-18 15:39:42 -04004271 b43_mac_suspend(dev);
Michael Buescha78b3bb2009-09-11 21:44:05 +02004272 b43_leds_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004273 b43dbg(wl, "Wireless interface stopped\n");
Michael Buesch36dbd952009-09-04 22:51:29 +02004274
4275 return dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004276}
4277
4278/* Locking: wl->mutex */
4279static int b43_wireless_core_start(struct b43_wldev *dev)
4280{
4281 int err;
4282
4283 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
4284
4285 drain_txstatus_queue(dev);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004286 if (b43_bus_host_is_sdio(dev->dev)) {
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004287 err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
4288 if (err) {
4289 b43err(dev->wl, "Cannot request SDIO IRQ\n");
4290 goto out;
4291 }
4292 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004293 err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004294 b43_interrupt_thread_handler,
4295 IRQF_SHARED, KBUILD_MODNAME, dev);
4296 if (err) {
Rafał Miłeckidedb1eb2011-05-14 00:04:38 +02004297 b43err(dev->wl, "Cannot request IRQ-%d\n",
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004298 dev->dev->irq);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004299 goto out;
4300 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004301 }
4302
4303 /* We are ready to run. */
Larry Finger0866b032010-02-03 13:33:44 -06004304 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004305 b43_set_status(dev, B43_STAT_STARTED);
4306
4307 /* Start data flow (TX/RX). */
4308 b43_mac_enable(dev);
Michael Buesch13790722009-04-08 21:26:27 +02004309 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesche4d6b792007-09-18 15:39:42 -04004310
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004311 /* Start maintenance work */
Michael Buesche4d6b792007-09-18 15:39:42 -04004312 b43_periodic_tasks_setup(dev);
4313
Michael Buescha78b3bb2009-09-11 21:44:05 +02004314 b43_leds_init(dev);
4315
Michael Buesche4d6b792007-09-18 15:39:42 -04004316 b43dbg(dev->wl, "Wireless interface started\n");
Michael Buescha78b3bb2009-09-11 21:44:05 +02004317out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004318 return err;
4319}
4320
Rafał Miłecki2fdf8c52012-07-26 08:16:01 +02004321static char *b43_phy_name(struct b43_wldev *dev, u8 phy_type)
4322{
4323 switch (phy_type) {
4324 case B43_PHYTYPE_A:
4325 return "A";
4326 case B43_PHYTYPE_B:
4327 return "B";
4328 case B43_PHYTYPE_G:
4329 return "G";
4330 case B43_PHYTYPE_N:
4331 return "N";
4332 case B43_PHYTYPE_LP:
4333 return "LP";
4334 case B43_PHYTYPE_SSLPN:
4335 return "SSLPN";
4336 case B43_PHYTYPE_HT:
4337 return "HT";
4338 case B43_PHYTYPE_LCN:
4339 return "LCN";
4340 case B43_PHYTYPE_LCNXN:
4341 return "LCNXN";
4342 case B43_PHYTYPE_LCN40:
4343 return "LCN40";
4344 case B43_PHYTYPE_AC:
4345 return "AC";
4346 }
4347 return "UNKNOWN";
4348}
4349
Michael Buesche4d6b792007-09-18 15:39:42 -04004350/* Get PHY and RADIO versioning numbers */
4351static int b43_phy_versioning(struct b43_wldev *dev)
4352{
4353 struct b43_phy *phy = &dev->phy;
4354 u32 tmp;
4355 u8 analog_type;
4356 u8 phy_type;
4357 u8 phy_rev;
4358 u16 radio_manuf;
4359 u16 radio_ver;
4360 u16 radio_rev;
4361 int unsupported = 0;
4362
4363 /* Get PHY versioning */
4364 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
4365 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
4366 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
4367 phy_rev = (tmp & B43_PHYVER_VERSION);
4368 switch (phy_type) {
4369 case B43_PHYTYPE_A:
4370 if (phy_rev >= 4)
4371 unsupported = 1;
4372 break;
4373 case B43_PHYTYPE_B:
4374 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
4375 && phy_rev != 7)
4376 unsupported = 1;
4377 break;
4378 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06004379 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04004380 unsupported = 1;
4381 break;
Rafał Miłecki692d2c02010-12-07 21:56:00 +01004382#ifdef CONFIG_B43_PHY_N
Michael Bueschd5c71e42008-01-04 17:06:29 +01004383 case B43_PHYTYPE_N:
Rafał Miłeckiab72efd2010-12-21 21:29:44 +01004384 if (phy_rev > 9)
Michael Bueschd5c71e42008-01-04 17:06:29 +01004385 unsupported = 1;
4386 break;
4387#endif
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004388#ifdef CONFIG_B43_PHY_LP
4389 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004390 if (phy_rev > 2)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004391 unsupported = 1;
4392 break;
4393#endif
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004394#ifdef CONFIG_B43_PHY_HT
4395 case B43_PHYTYPE_HT:
4396 if (phy_rev > 1)
4397 unsupported = 1;
4398 break;
4399#endif
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004400#ifdef CONFIG_B43_PHY_LCN
4401 case B43_PHYTYPE_LCN:
4402 if (phy_rev > 1)
4403 unsupported = 1;
4404 break;
4405#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004406 default:
4407 unsupported = 1;
Joe Perches6403eab2011-06-03 11:51:20 +00004408 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004409 if (unsupported) {
Rafał Miłecki2fdf8c52012-07-26 08:16:01 +02004410 b43err(dev->wl, "FOUND UNSUPPORTED PHY (Analog %u, Type %d (%s), Revision %u)\n",
4411 analog_type, phy_type, b43_phy_name(dev, phy_type),
4412 phy_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004413 return -EOPNOTSUPP;
4414 }
Rafał Miłecki2fdf8c52012-07-26 08:16:01 +02004415 b43info(dev->wl, "Found PHY: Analog %u, Type %d (%s), Revision %u\n",
4416 analog_type, phy_type, b43_phy_name(dev, phy_type), phy_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004417
4418 /* Get RADIO versioning */
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004419 if (dev->dev->core_rev >= 24) {
Rafał Miłecki544e5d82011-07-06 20:27:25 +02004420 u16 radio24[3];
4421
4422 for (tmp = 0; tmp < 3; tmp++) {
4423 b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
4424 radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
4425 }
4426
4427 /* Broadcom uses "id" for our "ver" and has separated "ver" */
4428 /* radio_ver = (radio24[0] & 0xF0) >> 4; */
4429
4430 radio_manuf = 0x17F;
4431 radio_ver = (radio24[2] << 8) | radio24[1];
4432 radio_rev = (radio24[0] & 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004433 } else {
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004434 if (dev->dev->chip_id == 0x4317) {
4435 if (dev->dev->chip_rev == 0)
4436 tmp = 0x3205017F;
4437 else if (dev->dev->chip_rev == 1)
4438 tmp = 0x4205017F;
4439 else
4440 tmp = 0x5205017F;
4441 } else {
4442 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4443 B43_RADIOCTL_ID);
4444 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
4445 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4446 B43_RADIOCTL_ID);
4447 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
4448 << 16;
4449 }
4450 radio_manuf = (tmp & 0x00000FFF);
4451 radio_ver = (tmp & 0x0FFFF000) >> 12;
4452 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesche4d6b792007-09-18 15:39:42 -04004453 }
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004454
Michael Buesch96c755a2008-01-06 00:09:46 +01004455 if (radio_manuf != 0x17F /* Broadcom */)
4456 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004457 switch (phy_type) {
4458 case B43_PHYTYPE_A:
4459 if (radio_ver != 0x2060)
4460 unsupported = 1;
4461 if (radio_rev != 1)
4462 unsupported = 1;
4463 if (radio_manuf != 0x17F)
4464 unsupported = 1;
4465 break;
4466 case B43_PHYTYPE_B:
4467 if ((radio_ver & 0xFFF0) != 0x2050)
4468 unsupported = 1;
4469 break;
4470 case B43_PHYTYPE_G:
4471 if (radio_ver != 0x2050)
4472 unsupported = 1;
4473 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01004474 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01004475 if (radio_ver != 0x2055 && radio_ver != 0x2056)
Michael Buesch96c755a2008-01-06 00:09:46 +01004476 unsupported = 1;
4477 break;
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004478 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004479 if (radio_ver != 0x2062 && radio_ver != 0x2063)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004480 unsupported = 1;
4481 break;
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004482 case B43_PHYTYPE_HT:
4483 if (radio_ver != 0x2059)
4484 unsupported = 1;
4485 break;
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004486 case B43_PHYTYPE_LCN:
4487 if (radio_ver != 0x2064)
4488 unsupported = 1;
4489 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04004490 default:
4491 B43_WARN_ON(1);
4492 }
4493 if (unsupported) {
4494 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
4495 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
4496 radio_manuf, radio_ver, radio_rev);
4497 return -EOPNOTSUPP;
4498 }
4499 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
4500 radio_manuf, radio_ver, radio_rev);
4501
4502 phy->radio_manuf = radio_manuf;
4503 phy->radio_ver = radio_ver;
4504 phy->radio_rev = radio_rev;
4505
4506 phy->analog = analog_type;
4507 phy->type = phy_type;
4508 phy->rev = phy_rev;
4509
4510 return 0;
4511}
4512
4513static void setup_struct_phy_for_init(struct b43_wldev *dev,
4514 struct b43_phy *phy)
4515{
Michael Buesche4d6b792007-09-18 15:39:42 -04004516 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch18c8ade2008-08-28 19:33:40 +02004517 phy->next_txpwr_check_time = jiffies;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01004518 /* PHY TX errors counter. */
4519 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
Michael Buesch591f3dc2009-03-31 12:27:32 +02004520
4521#if B43_DEBUG
Rusty Russell3db1cd52011-12-19 13:56:45 +00004522 phy->phy_locked = false;
4523 phy->radio_locked = false;
Michael Buesch591f3dc2009-03-31 12:27:32 +02004524#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004525}
4526
4527static void setup_struct_wldev_for_init(struct b43_wldev *dev)
4528{
Rusty Russell3db1cd52011-12-19 13:56:45 +00004529 dev->dfq_valid = false;
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01004530
Michael Buesch6a724d62007-09-20 22:12:58 +02004531 /* Assume the radio is enabled. If it's not enabled, the state will
4532 * immediately get fixed on the first periodic work run. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00004533 dev->radio_hw_enable = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04004534
4535 /* Stats */
4536 memset(&dev->stats, 0, sizeof(dev->stats));
4537
4538 setup_struct_phy_for_init(dev, &dev->phy);
4539
4540 /* IRQ related flags */
4541 dev->irq_reason = 0;
4542 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
Michael Buesch13790722009-04-08 21:26:27 +02004543 dev->irq_mask = B43_IRQ_MASKTEMPLATE;
Michael Buesch3e3ccb32009-03-19 19:27:21 +01004544 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
Michael Buesch13790722009-04-08 21:26:27 +02004545 dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
Michael Buesche4d6b792007-09-18 15:39:42 -04004546
4547 dev->mac_suspended = 1;
4548
4549 /* Noise calculation context */
4550 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
4551}
4552
4553static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
4554{
Rafał Miłecki05814832011-05-18 02:06:39 +02004555 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02004556 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004557
Michael Buesch1855ba72008-04-18 20:51:41 +02004558 if (!modparam_btcoex)
4559 return;
Larry Finger95de2842007-11-09 16:57:18 -06004560 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04004561 return;
4562 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
4563 return;
4564
4565 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06004566 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04004567 hf |= B43_HF_BTCOEXALT;
4568 else
4569 hf |= B43_HF_BTCOEX;
4570 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04004571}
4572
4573static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02004574{
4575 if (!modparam_btcoex)
4576 return;
4577 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04004578}
4579
4580static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
4581{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004582 struct ssb_bus *bus;
Michael Buesche4d6b792007-09-18 15:39:42 -04004583 u32 tmp;
4584
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004585 if (dev->dev->bus_type != B43_BUS_SSB)
4586 return;
4587
4588 bus = dev->dev->sdev->bus;
4589
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004590 if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
4591 (bus->chip_id == 0x4312)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004592 tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004593 tmp &= ~SSB_IMCFGLO_REQTO;
4594 tmp &= ~SSB_IMCFGLO_SERTO;
4595 tmp |= 0x3;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004596 ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004597 ssb_commit_settings(bus);
Michael Buesche4d6b792007-09-18 15:39:42 -04004598 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004599}
4600
Michael Bueschd59f7202008-04-03 18:56:19 +02004601static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
4602{
4603 u16 pu_delay;
4604
4605 /* The time value is in microseconds. */
4606 if (dev->phy.type == B43_PHYTYPE_A)
4607 pu_delay = 3700;
4608 else
4609 pu_delay = 1050;
Johannes Berg05c914f2008-09-11 00:01:58 +02004610 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02004611 pu_delay = 500;
4612 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
4613 pu_delay = max(pu_delay, (u16)2400);
4614
4615 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
4616}
4617
4618/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
4619static void b43_set_pretbtt(struct b43_wldev *dev)
4620{
4621 u16 pretbtt;
4622
4623 /* The time value is in microseconds. */
Johannes Berg05c914f2008-09-11 00:01:58 +02004624 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02004625 pretbtt = 2;
4626 } else {
4627 if (dev->phy.type == B43_PHYTYPE_A)
4628 pretbtt = 120;
4629 else
4630 pretbtt = 250;
4631 }
4632 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
4633 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
4634}
4635
Michael Buesche4d6b792007-09-18 15:39:42 -04004636/* Shutdown a wireless core */
4637/* Locking: wl->mutex */
4638static void b43_wireless_core_exit(struct b43_wldev *dev)
4639{
Michael Buesch36dbd952009-09-04 22:51:29 +02004640 B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
4641 if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
Michael Buesche4d6b792007-09-18 15:39:42 -04004642 return;
John W. Linville84c164a2010-08-06 15:31:45 -04004643
Michael Buesche4d6b792007-09-18 15:39:42 -04004644 b43_set_status(dev, B43_STAT_UNINIT);
4645
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004646 /* Stop the microcode PSM. */
Rafał Miłecki50566352012-01-02 19:31:21 +01004647 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
4648 B43_MACCTL_PSM_JMP0);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004649
Hauke Mehrtens50023002013-08-24 00:32:34 +02004650 switch (dev->dev->bus_type) {
4651#ifdef CONFIG_B43_BCMA
4652 case B43_BUS_BCMA:
4653 bcma_core_pci_down(dev->dev->bdev->bus);
4654 break;
4655#endif
4656#ifdef CONFIG_B43_SSB
4657 case B43_BUS_SSB:
4658 /* TODO */
4659 break;
4660#endif
4661 }
4662
Michael Buesche4d6b792007-09-18 15:39:42 -04004663 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01004664 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004665 b43_chip_exit(dev);
Michael Bueschcb24f572008-09-03 12:12:20 +02004666 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche66fee62007-12-26 17:47:10 +01004667 if (dev->wl->current_beacon) {
4668 dev_kfree_skb_any(dev->wl->current_beacon);
4669 dev->wl->current_beacon = NULL;
4670 }
4671
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004672 b43_device_disable(dev, 0);
4673 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004674}
4675
4676/* Initialize a wireless core */
4677static int b43_wireless_core_init(struct b43_wldev *dev)
4678{
Rafał Miłecki05814832011-05-18 02:06:39 +02004679 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04004680 struct b43_phy *phy = &dev->phy;
4681 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02004682 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004683
4684 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4685
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004686 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04004687 if (err)
4688 goto out;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02004689 if (!b43_device_is_enabled(dev))
4690 b43_wireless_core_reset(dev, phy->gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04004691
Michael Bueschfb111372008-09-02 13:00:34 +02004692 /* Reset all data structures. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004693 setup_struct_wldev_for_init(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004694 phy->ops->prepare_structs(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004695
4696 /* Enable IRQ routing to this device. */
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004697 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02004698#ifdef CONFIG_B43_BCMA
4699 case B43_BUS_BCMA:
Hauke Mehrtensdfae7142012-09-29 20:40:18 +02004700 bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci[0],
Rafał Miłecki42c9a452011-07-06 15:45:27 +02004701 dev->dev->bdev, true);
Hauke Mehrtens50023002013-08-24 00:32:34 +02004702 bcma_core_pci_up(dev->dev->bdev->bus);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02004703 break;
4704#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004705#ifdef CONFIG_B43_SSB
4706 case B43_BUS_SSB:
4707 ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
4708 dev->dev->sdev);
4709 break;
4710#endif
4711 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004712
4713 b43_imcfglo_timeouts_workaround(dev);
4714 b43_bluetooth_coext_disable(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004715 if (phy->ops->prepare_hardware) {
4716 err = phy->ops->prepare_hardware(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004717 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004718 goto err_busdown;
Michael Bueschef1a6282008-08-27 18:53:02 +02004719 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004720 err = b43_chip_init(dev);
4721 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004722 goto err_busdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004723 b43_shm_write16(dev, B43_SHM_SHARED,
Rafał Miłecki21d889d2011-05-18 02:06:38 +02004724 B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004725 hf = b43_hf_read(dev);
4726 if (phy->type == B43_PHYTYPE_G) {
4727 hf |= B43_HF_SYMW;
4728 if (phy->rev == 1)
4729 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06004730 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04004731 hf |= B43_HF_OFDMPABOOST;
Michael Buesch969d15c2009-02-20 14:27:15 +01004732 }
4733 if (phy->radio_ver == 0x2050) {
4734 if (phy->radio_rev == 6)
4735 hf |= B43_HF_4318TSSI;
4736 if (phy->radio_rev < 6)
4737 hf |= B43_HF_VCORECALC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004738 }
Michael Buesch1cc8f472009-02-20 14:47:56 +01004739 if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
4740 hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
Michael Buesch1a777332009-03-04 16:41:10 +01004741#ifdef CONFIG_SSB_DRIVER_PCICORE
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004742 if (dev->dev->bus_type == B43_BUS_SSB &&
4743 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
4744 dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
Michael Buesch88219052009-02-20 14:58:59 +01004745 hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
Michael Buesch1a777332009-03-04 16:41:10 +01004746#endif
Michael Buesch25d3ef52009-02-20 15:39:21 +01004747 hf &= ~B43_HF_SKCFPUP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004748 b43_hf_write(dev, hf);
4749
Michael Buesch74cfdba2007-10-28 16:19:44 +01004750 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
4751 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04004752 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
4753 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
4754
4755 /* Disable sending probe responses from firmware.
4756 * Setting the MaxTime to one usec will always trigger
4757 * a timeout, so we never send any probe resp.
4758 * A timeout of zero is infinite. */
4759 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
4760
4761 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02004762 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004763
4764 /* Minimum Contention Window */
Daniel Nguc5a079f2010-03-23 00:52:44 +13004765 if (phy->type == B43_PHYTYPE_B)
Michael Buesche4d6b792007-09-18 15:39:42 -04004766 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
Daniel Nguc5a079f2010-03-23 00:52:44 +13004767 else
Michael Buesche4d6b792007-09-18 15:39:42 -04004768 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004769 /* Maximum Contention Window */
4770 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
4771
Rafał Miłecki505fb012011-05-19 15:11:27 +02004772 if (b43_bus_host_is_pcmcia(dev->dev) ||
Rafał Miłeckicbe1e822011-08-16 21:44:21 +02004773 b43_bus_host_is_sdio(dev->dev)) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00004774 dev->__using_pio_transfers = true;
Rafał Miłeckicbe1e822011-08-16 21:44:21 +02004775 err = b43_pio_init(dev);
4776 } else if (dev->use_pio) {
4777 b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
4778 "This should not be needed and will result in lower "
4779 "performance.\n");
Rusty Russell3db1cd52011-12-19 13:56:45 +00004780 dev->__using_pio_transfers = true;
Michael Buesch5100d5a2008-03-29 21:01:16 +01004781 err = b43_pio_init(dev);
4782 } else {
Rusty Russell3db1cd52011-12-19 13:56:45 +00004783 dev->__using_pio_transfers = false;
Michael Buesch5100d5a2008-03-29 21:01:16 +01004784 err = b43_dma_init(dev);
4785 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004786 if (err)
4787 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01004788 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004789 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004790 b43_bluetooth_coext_enable(dev);
4791
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004792 b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
Johannes Berg4150c572007-09-17 01:29:23 -04004793 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004794 b43_security_init(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004795
Michael Buesch5ab95492009-09-10 20:31:46 +02004796 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004797
4798 b43_set_status(dev, B43_STAT_INITIALIZED);
4799
Larry Finger1a8d1222007-12-14 13:59:11 +01004800out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004801 return err;
4802
Michael Bueschef1a6282008-08-27 18:53:02 +02004803err_chip_exit:
Michael Buesche4d6b792007-09-18 15:39:42 -04004804 b43_chip_exit(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004805err_busdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004806 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004807 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4808 return err;
4809}
4810
Michael Buesch40faacc2007-10-28 16:29:32 +01004811static int b43_op_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004812 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004813{
4814 struct b43_wl *wl = hw_to_b43_wl(hw);
4815 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004816 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004817
4818 /* TODO: allow WDS/AP devices to coexist */
4819
Johannes Berg1ed32e42009-12-23 13:15:45 +01004820 if (vif->type != NL80211_IFTYPE_AP &&
4821 vif->type != NL80211_IFTYPE_MESH_POINT &&
4822 vif->type != NL80211_IFTYPE_STATION &&
4823 vif->type != NL80211_IFTYPE_WDS &&
4824 vif->type != NL80211_IFTYPE_ADHOC)
Johannes Berg4150c572007-09-17 01:29:23 -04004825 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004826
4827 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004828 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004829 goto out_mutex_unlock;
4830
Johannes Berg1ed32e42009-12-23 13:15:45 +01004831 b43dbg(wl, "Adding Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004832
4833 dev = wl->current_dev;
Rusty Russell3db1cd52011-12-19 13:56:45 +00004834 wl->operating = true;
Johannes Berg1ed32e42009-12-23 13:15:45 +01004835 wl->vif = vif;
4836 wl->if_type = vif->type;
4837 memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004838
Michael Buesche4d6b792007-09-18 15:39:42 -04004839 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004840 b43_set_pretbtt(dev);
4841 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004842 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004843
4844 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004845 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004846 mutex_unlock(&wl->mutex);
4847
Felix Fietkau2a190322011-08-10 13:50:30 -06004848 if (err == 0)
4849 b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
4850
Michael Buesche4d6b792007-09-18 15:39:42 -04004851 return err;
4852}
4853
Michael Buesch40faacc2007-10-28 16:29:32 +01004854static void b43_op_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004855 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004856{
4857 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004858 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004859
Johannes Berg1ed32e42009-12-23 13:15:45 +01004860 b43dbg(wl, "Removing Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004861
4862 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004863
4864 B43_WARN_ON(!wl->operating);
Johannes Berg1ed32e42009-12-23 13:15:45 +01004865 B43_WARN_ON(wl->vif != vif);
Johannes Berg32bfd352007-12-19 01:31:26 +01004866 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004867
Rusty Russell3db1cd52011-12-19 13:56:45 +00004868 wl->operating = false;
Johannes Berg4150c572007-09-17 01:29:23 -04004869
Johannes Berg4150c572007-09-17 01:29:23 -04004870 b43_adjust_opmode(dev);
4871 memset(wl->mac_addr, 0, ETH_ALEN);
4872 b43_upload_card_macaddress(dev);
Johannes Berg4150c572007-09-17 01:29:23 -04004873
4874 mutex_unlock(&wl->mutex);
4875}
4876
Michael Buesch40faacc2007-10-28 16:29:32 +01004877static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004878{
4879 struct b43_wl *wl = hw_to_b43_wl(hw);
4880 struct b43_wldev *dev = wl->current_dev;
4881 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004882 int err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004883
Michael Buesch7be1bb62008-01-23 21:10:56 +01004884 /* Kill all old instance specific information to make sure
4885 * the card won't use it in the short timeframe between start
4886 * and mac80211 reconfiguring it. */
4887 memset(wl->bssid, 0, ETH_ALEN);
4888 memset(wl->mac_addr, 0, ETH_ALEN);
4889 wl->filter_flags = 0;
Rusty Russell3db1cd52011-12-19 13:56:45 +00004890 wl->radiotap_enabled = false;
Michael Buesche6f5b932008-03-05 21:18:49 +01004891 b43_qos_clear(wl);
Rusty Russell3db1cd52011-12-19 13:56:45 +00004892 wl->beacon0_uploaded = false;
4893 wl->beacon1_uploaded = false;
4894 wl->beacon_templates_virgin = true;
4895 wl->radio_enabled = true;
Michael Buesch7be1bb62008-01-23 21:10:56 +01004896
Johannes Berg4150c572007-09-17 01:29:23 -04004897 mutex_lock(&wl->mutex);
4898
4899 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4900 err = b43_wireless_core_init(dev);
Johannes Bergf41f3f32009-06-07 12:30:34 -05004901 if (err)
Johannes Berg4150c572007-09-17 01:29:23 -04004902 goto out_mutex_unlock;
4903 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004904 }
4905
Johannes Berg4150c572007-09-17 01:29:23 -04004906 if (b43_status(dev) < B43_STAT_STARTED) {
4907 err = b43_wireless_core_start(dev);
4908 if (err) {
4909 if (did_init)
4910 b43_wireless_core_exit(dev);
4911 goto out_mutex_unlock;
4912 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004913 }
Johannes Berg4150c572007-09-17 01:29:23 -04004914
Johannes Bergf41f3f32009-06-07 12:30:34 -05004915 /* XXX: only do if device doesn't support rfkill irq */
4916 wiphy_rfkill_start_polling(hw->wiphy);
4917
Johannes Berg4150c572007-09-17 01:29:23 -04004918 out_mutex_unlock:
4919 mutex_unlock(&wl->mutex);
4920
Seth Forsheedbdedbd2012-04-25 17:28:00 -05004921 /*
4922 * Configuration may have been overwritten during initialization.
4923 * Reload the configuration, but only if initialization was
4924 * successful. Reloading the configuration after a failed init
4925 * may hang the system.
4926 */
4927 if (!err)
4928 b43_op_config(hw, ~0);
Felix Fietkau2a190322011-08-10 13:50:30 -06004929
Johannes Berg4150c572007-09-17 01:29:23 -04004930 return err;
4931}
4932
Michael Buesch40faacc2007-10-28 16:29:32 +01004933static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004934{
4935 struct b43_wl *wl = hw_to_b43_wl(hw);
4936 struct b43_wldev *dev = wl->current_dev;
4937
Michael Buescha82d9922008-04-04 21:40:06 +02004938 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004939
Guennadi Liakhovetskiccde8a42012-01-06 12:58:16 +01004940 if (!dev)
4941 goto out;
4942
Johannes Berg4150c572007-09-17 01:29:23 -04004943 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004944 if (b43_status(dev) >= B43_STAT_STARTED) {
4945 dev = b43_wireless_core_stop(dev);
4946 if (!dev)
4947 goto out_unlock;
4948 }
Johannes Berg4150c572007-09-17 01:29:23 -04004949 b43_wireless_core_exit(dev);
Rusty Russell3db1cd52011-12-19 13:56:45 +00004950 wl->radio_enabled = false;
Michael Buesch36dbd952009-09-04 22:51:29 +02004951
4952out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004953 mutex_unlock(&wl->mutex);
Guennadi Liakhovetskiccde8a42012-01-06 12:58:16 +01004954out:
Michael Buesch18c8ade2008-08-28 19:33:40 +02004955 cancel_work_sync(&(wl->txpower_adjust_work));
Michael Buesche4d6b792007-09-18 15:39:42 -04004956}
4957
Johannes Berg17741cd2008-09-11 00:02:02 +02004958static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
4959 struct ieee80211_sta *sta, bool set)
Michael Buesche66fee62007-12-26 17:47:10 +01004960{
4961 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche66fee62007-12-26 17:47:10 +01004962
Felix Fietkau8f611282009-11-07 18:37:37 +01004963 /* FIXME: add locking */
Johannes Berg9d139c82008-07-09 14:40:37 +02004964 b43_update_templates(wl);
Michael Buesche66fee62007-12-26 17:47:10 +01004965
4966 return 0;
4967}
4968
Johannes Berg38968d02008-02-25 16:27:50 +01004969static void b43_op_sta_notify(struct ieee80211_hw *hw,
4970 struct ieee80211_vif *vif,
4971 enum sta_notify_cmd notify_cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02004972 struct ieee80211_sta *sta)
Johannes Berg38968d02008-02-25 16:27:50 +01004973{
4974 struct b43_wl *wl = hw_to_b43_wl(hw);
4975
4976 B43_WARN_ON(!vif || wl->vif != vif);
4977}
4978
Michael Buesch25d3ef52009-02-20 15:39:21 +01004979static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
4980{
4981 struct b43_wl *wl = hw_to_b43_wl(hw);
4982 struct b43_wldev *dev;
4983
4984 mutex_lock(&wl->mutex);
4985 dev = wl->current_dev;
4986 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4987 /* Disable CFP update during scan on other channels. */
4988 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
4989 }
4990 mutex_unlock(&wl->mutex);
4991}
4992
4993static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
4994{
4995 struct b43_wl *wl = hw_to_b43_wl(hw);
4996 struct b43_wldev *dev;
4997
4998 mutex_lock(&wl->mutex);
4999 dev = wl->current_dev;
5000 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
5001 /* Re-enable CFP update. */
5002 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
5003 }
5004 mutex_unlock(&wl->mutex);
5005}
5006
John W. Linville354b4f02010-04-29 15:56:06 -04005007static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
5008 struct survey_info *survey)
5009{
5010 struct b43_wl *wl = hw_to_b43_wl(hw);
5011 struct b43_wldev *dev = wl->current_dev;
5012 struct ieee80211_conf *conf = &hw->conf;
5013
5014 if (idx != 0)
5015 return -ENOENT;
5016
Karl Beldan675a0b02013-03-25 16:26:57 +01005017 survey->channel = conf->chandef.chan;
John W. Linville354b4f02010-04-29 15:56:06 -04005018 survey->filled = SURVEY_INFO_NOISE_DBM;
5019 survey->noise = dev->stats.link_noise;
5020
5021 return 0;
5022}
5023
Michael Buesche4d6b792007-09-18 15:39:42 -04005024static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01005025 .tx = b43_op_tx,
5026 .conf_tx = b43_op_conf_tx,
5027 .add_interface = b43_op_add_interface,
5028 .remove_interface = b43_op_remove_interface,
5029 .config = b43_op_config,
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01005030 .bss_info_changed = b43_op_bss_info_changed,
Michael Buesch40faacc2007-10-28 16:29:32 +01005031 .configure_filter = b43_op_configure_filter,
5032 .set_key = b43_op_set_key,
gregor kowski035d0242009-08-19 22:35:45 +02005033 .update_tkip_key = b43_op_update_tkip_key,
Michael Buesch40faacc2007-10-28 16:29:32 +01005034 .get_stats = b43_op_get_stats,
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01005035 .get_tsf = b43_op_get_tsf,
5036 .set_tsf = b43_op_set_tsf,
Michael Buesch40faacc2007-10-28 16:29:32 +01005037 .start = b43_op_start,
5038 .stop = b43_op_stop,
Michael Buesche66fee62007-12-26 17:47:10 +01005039 .set_tim = b43_op_beacon_set_tim,
Johannes Berg38968d02008-02-25 16:27:50 +01005040 .sta_notify = b43_op_sta_notify,
Michael Buesch25d3ef52009-02-20 15:39:21 +01005041 .sw_scan_start = b43_op_sw_scan_start_notifier,
5042 .sw_scan_complete = b43_op_sw_scan_complete_notifier,
John W. Linville354b4f02010-04-29 15:56:06 -04005043 .get_survey = b43_op_get_survey,
Johannes Bergf41f3f32009-06-07 12:30:34 -05005044 .rfkill_poll = b43_rfkill_poll,
Michael Buesche4d6b792007-09-18 15:39:42 -04005045};
5046
5047/* Hard-reset the chip. Do not call this directly.
5048 * Use b43_controller_restart()
5049 */
5050static void b43_chip_reset(struct work_struct *work)
5051{
5052 struct b43_wldev *dev =
5053 container_of(work, struct b43_wldev, restart_work);
5054 struct b43_wl *wl = dev->wl;
5055 int err = 0;
5056 int prev_status;
5057
5058 mutex_lock(&wl->mutex);
5059
5060 prev_status = b43_status(dev);
5061 /* Bring the device down... */
Michael Buesch36dbd952009-09-04 22:51:29 +02005062 if (prev_status >= B43_STAT_STARTED) {
5063 dev = b43_wireless_core_stop(dev);
5064 if (!dev) {
5065 err = -ENODEV;
5066 goto out;
5067 }
5068 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005069 if (prev_status >= B43_STAT_INITIALIZED)
5070 b43_wireless_core_exit(dev);
5071
5072 /* ...and up again. */
5073 if (prev_status >= B43_STAT_INITIALIZED) {
5074 err = b43_wireless_core_init(dev);
5075 if (err)
5076 goto out;
5077 }
5078 if (prev_status >= B43_STAT_STARTED) {
5079 err = b43_wireless_core_start(dev);
5080 if (err) {
5081 b43_wireless_core_exit(dev);
5082 goto out;
5083 }
5084 }
Michael Buesch3bf0a322008-05-22 16:32:16 +02005085out:
5086 if (err)
5087 wl->current_dev = NULL; /* Failed to init the dev. */
Michael Buesche4d6b792007-09-18 15:39:42 -04005088 mutex_unlock(&wl->mutex);
Felix Fietkau2a190322011-08-10 13:50:30 -06005089
5090 if (err) {
Michael Buesche4d6b792007-09-18 15:39:42 -04005091 b43err(wl, "Controller restart FAILED\n");
Felix Fietkau2a190322011-08-10 13:50:30 -06005092 return;
5093 }
5094
5095 /* reload configuration */
5096 b43_op_config(wl->hw, ~0);
5097 if (wl->vif)
5098 b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
5099
5100 b43info(wl, "Controller restarted\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04005101}
5102
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005103static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01005104 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04005105{
5106 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04005107
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005108 if (have_2ghz_phy)
5109 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
5110 if (dev->phy.type == B43_PHYTYPE_N) {
5111 if (have_5ghz_phy)
5112 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
5113 } else {
5114 if (have_5ghz_phy)
5115 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
5116 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005117
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005118 dev->phy.supports_2ghz = have_2ghz_phy;
5119 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04005120
5121 return 0;
5122}
5123
5124static void b43_wireless_core_detach(struct b43_wldev *dev)
5125{
5126 /* We release firmware that late to not be required to re-request
5127 * is all the time when we reinit the core. */
5128 b43_release_firmware(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02005129 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005130}
5131
5132static int b43_wireless_core_attach(struct b43_wldev *dev)
5133{
5134 struct b43_wl *wl = dev->wl;
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005135 struct pci_dev *pdev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04005136 int err;
Rafał Miłecki40c62262011-07-18 02:01:30 +02005137 u32 tmp;
Rusty Russell3db1cd52011-12-19 13:56:45 +00005138 bool have_2ghz_phy = false, have_5ghz_phy = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04005139
5140 /* Do NOT do any device initialization here.
5141 * Do it in wireless_core_init() instead.
5142 * This function is for gathering basic information about the HW, only.
5143 * Also some structs may be set up here. But most likely you want to have
5144 * that in core_init(), too.
5145 */
5146
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005147#ifdef CONFIG_B43_SSB
5148 if (dev->dev->bus_type == B43_BUS_SSB &&
5149 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
5150 pdev = dev->dev->sdev->bus->host_pci;
5151#endif
5152
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005153 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04005154 if (err) {
5155 b43err(wl, "Bus powerup failed\n");
5156 goto out;
5157 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005158
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005159 /* Get the PHY type. */
5160 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005161#ifdef CONFIG_B43_BCMA
5162 case B43_BUS_BCMA:
Rafał Miłecki40c62262011-07-18 02:01:30 +02005163 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
5164 have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
5165 have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005166 break;
5167#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005168#ifdef CONFIG_B43_SSB
5169 case B43_BUS_SSB:
5170 if (dev->dev->core_rev >= 5) {
Rafał Miłecki40c62262011-07-18 02:01:30 +02005171 tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
5172 have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
5173 have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005174 } else
5175 B43_WARN_ON(1);
5176 break;
5177#endif
5178 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005179
Michael Buesch96c755a2008-01-06 00:09:46 +01005180 dev->phy.gmode = have_2ghz_phy;
Rusty Russell3db1cd52011-12-19 13:56:45 +00005181 dev->phy.radio_on = true;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005182 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005183
5184 err = b43_phy_versioning(dev);
5185 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02005186 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04005187 /* Check if this device supports multiband. */
5188 if (!pdev ||
5189 (pdev->device != 0x4312 &&
5190 pdev->device != 0x4319 && pdev->device != 0x4324)) {
5191 /* No multiband support. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00005192 have_2ghz_phy = false;
5193 have_5ghz_phy = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04005194 switch (dev->phy.type) {
5195 case B43_PHYTYPE_A:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005196 have_5ghz_phy = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04005197 break;
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005198 case B43_PHYTYPE_LP: //FIXME not always!
Gábor Stefanik86b28922009-08-16 20:22:41 +02005199#if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005200 have_5ghz_phy = 1;
Gábor Stefanik86b28922009-08-16 20:22:41 +02005201#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04005202 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01005203 case B43_PHYTYPE_N:
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02005204 case B43_PHYTYPE_HT:
5205 case B43_PHYTYPE_LCN:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005206 have_2ghz_phy = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04005207 break;
5208 default:
5209 B43_WARN_ON(1);
5210 }
5211 }
Michael Buesch96c755a2008-01-06 00:09:46 +01005212 if (dev->phy.type == B43_PHYTYPE_A) {
5213 /* FIXME */
5214 b43err(wl, "IEEE 802.11a devices are unsupported\n");
5215 err = -EOPNOTSUPP;
5216 goto err_powerdown;
5217 }
Michael Buesch2e35af12008-04-27 19:06:18 +02005218 if (1 /* disable A-PHY */) {
5219 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005220 if (dev->phy.type != B43_PHYTYPE_N &&
5221 dev->phy.type != B43_PHYTYPE_LP) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00005222 have_2ghz_phy = true;
5223 have_5ghz_phy = false;
Michael Buesch2e35af12008-04-27 19:06:18 +02005224 }
5225 }
5226
Michael Bueschfb111372008-09-02 13:00:34 +02005227 err = b43_phy_allocate(dev);
5228 if (err)
5229 goto err_powerdown;
5230
Michael Buesch96c755a2008-01-06 00:09:46 +01005231 dev->phy.gmode = have_2ghz_phy;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005232 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005233
5234 err = b43_validate_chipaccess(dev);
5235 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005236 goto err_phy_free;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005237 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04005238 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005239 goto err_phy_free;
Michael Buesche4d6b792007-09-18 15:39:42 -04005240
5241 /* Now set some default "current_dev" */
5242 if (!wl->current_dev)
5243 wl->current_dev = dev;
5244 INIT_WORK(&dev->restart_work, b43_chip_reset);
5245
Michael Bueschcb24f572008-09-03 12:12:20 +02005246 dev->phy.ops->switch_analog(dev, 0);
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005247 b43_device_disable(dev, 0);
5248 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005249
5250out:
5251 return err;
5252
Michael Bueschfb111372008-09-02 13:00:34 +02005253err_phy_free:
5254 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005255err_powerdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005256 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005257 return err;
5258}
5259
Rafał Miłecki482f0532011-05-18 02:06:36 +02005260static void b43_one_core_detach(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005261{
5262 struct b43_wldev *wldev;
5263 struct b43_wl *wl;
5264
Michael Buesch3bf0a322008-05-22 16:32:16 +02005265 /* Do not cancel ieee80211-workqueue based work here.
5266 * See comment in b43_remove(). */
5267
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005268 wldev = b43_bus_get_wldev(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005269 wl = wldev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005270 b43_debugfs_remove_device(wldev);
5271 b43_wireless_core_detach(wldev);
5272 list_del(&wldev->list);
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005273 b43_bus_set_wldev(dev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005274 kfree(wldev);
5275}
5276
Rafał Miłecki482f0532011-05-18 02:06:36 +02005277static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005278{
5279 struct b43_wldev *wldev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005280 int err = -ENOMEM;
5281
Michael Buesche4d6b792007-09-18 15:39:42 -04005282 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
5283 if (!wldev)
5284 goto out;
5285
Linus Torvalds9e3bd912010-02-26 10:34:27 -08005286 wldev->use_pio = b43_modparam_pio;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005287 wldev->dev = dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005288 wldev->wl = wl;
5289 b43_set_status(wldev, B43_STAT_UNINIT);
5290 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
Michael Buesche4d6b792007-09-18 15:39:42 -04005291 INIT_LIST_HEAD(&wldev->list);
5292
5293 err = b43_wireless_core_attach(wldev);
5294 if (err)
5295 goto err_kfree_wldev;
5296
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005297 b43_bus_set_wldev(dev, wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005298 b43_debugfs_add_device(wldev);
5299
5300 out:
5301 return err;
5302
5303 err_kfree_wldev:
5304 kfree(wldev);
5305 return err;
5306}
5307
Michael Buesch9fc38452008-04-19 16:53:00 +02005308#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
5309 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
5310 (pdev->device == _device) && \
5311 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
5312 (pdev->subsystem_device == _subdevice) )
5313
Michael Buesche4d6b792007-09-18 15:39:42 -04005314static void b43_sprom_fixup(struct ssb_bus *bus)
5315{
Michael Buesch1855ba72008-04-18 20:51:41 +02005316 struct pci_dev *pdev;
5317
Michael Buesche4d6b792007-09-18 15:39:42 -04005318 /* boardflags workarounds */
5319 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
Hauke Mehrtens5a20ef32012-04-29 02:04:06 +02005320 bus->chip_id == 0x4301 && bus->sprom.board_rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06005321 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04005322 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
Hauke Mehrtens5a20ef32012-04-29 02:04:06 +02005323 bus->boardinfo.type == 0x4E && bus->sprom.board_rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06005324 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02005325 if (bus->bustype == SSB_BUSTYPE_PCI) {
5326 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02005327 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
Larry Finger430cd472008-08-14 18:57:11 -05005328 IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
Larry Finger570bdfb2008-09-26 08:23:00 -05005329 IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
Michael Buesch9fc38452008-04-19 16:53:00 +02005330 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
Larry Fingera58d4522008-08-10 10:19:33 -05005331 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
Larry Finger3bb91bf2008-09-19 14:47:38 -05005332 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
5333 IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
Michael Buesch1855ba72008-04-18 20:51:41 +02005334 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
5335 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005336}
5337
Rafał Miłecki482f0532011-05-18 02:06:36 +02005338static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005339{
5340 struct ieee80211_hw *hw = wl->hw;
5341
Rafał Miłecki482f0532011-05-18 02:06:36 +02005342 ssb_set_devtypedata(dev->sdev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005343 ieee80211_free_hw(hw);
5344}
5345
Rafał Miłeckid1507052011-07-05 23:54:07 +02005346static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005347{
Rafał Miłeckid1507052011-07-05 23:54:07 +02005348 struct ssb_sprom *sprom = dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04005349 struct ieee80211_hw *hw;
5350 struct b43_wl *wl;
Rafał Miłecki2729df22011-07-18 22:45:58 +02005351 char chip_name[6];
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005352 int queue_num;
Michael Buesche4d6b792007-09-18 15:39:42 -04005353
5354 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
5355 if (!hw) {
5356 b43err(NULL, "Could not allocate ieee80211 device\n");
Rafał Miłecki0355a342011-05-17 14:00:01 +02005357 return ERR_PTR(-ENOMEM);
Michael Buesche4d6b792007-09-18 15:39:42 -04005358 }
Michael Buesch403a3a12009-06-08 21:04:57 +02005359 wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04005360
5361 /* fill hw info */
Johannes Berg605a0bd2008-07-15 10:10:01 +02005362 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
John W. Linvillef5c044e2010-04-30 15:37:00 -04005363 IEEE80211_HW_SIGNAL_DBM;
Bruno Randolf566bfe52008-05-08 19:15:40 +02005364
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -07005365 hw->wiphy->interface_modes =
5366 BIT(NL80211_IFTYPE_AP) |
5367 BIT(NL80211_IFTYPE_MESH_POINT) |
5368 BIT(NL80211_IFTYPE_STATION) |
5369 BIT(NL80211_IFTYPE_WDS) |
5370 BIT(NL80211_IFTYPE_ADHOC);
5371
Antonio Quartulli78f9c852012-04-01 00:35:40 +03005372 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
5373
Oleksij Rempele64add22012-06-05 20:39:32 +02005374 wl->hw_registred = false;
Johannes Berge6a98542008-10-21 12:40:02 +02005375 hw->max_rates = 2;
Michael Buesche4d6b792007-09-18 15:39:42 -04005376 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06005377 if (is_valid_ether_addr(sprom->et1mac))
5378 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005379 else
Larry Finger95de2842007-11-09 16:57:18 -06005380 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005381
Michael Buesch403a3a12009-06-08 21:04:57 +02005382 /* Initialize struct b43_wl */
Michael Buesche4d6b792007-09-18 15:39:42 -04005383 wl->hw = hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04005384 mutex_init(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02005385 spin_lock_init(&wl->hardirq_lock);
Michael Buescha82d9922008-04-04 21:40:06 +02005386 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesch18c8ade2008-08-28 19:33:40 +02005387 INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02005388 INIT_WORK(&wl->tx_work, b43_tx_work);
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005389
5390 /* Initialize queues and flags. */
5391 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
5392 skb_queue_head_init(&wl->tx_queue[queue_num]);
5393 wl->tx_queue_stopped[queue_num] = 0;
5394 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005395
Rafał Miłecki2729df22011-07-18 22:45:58 +02005396 snprintf(chip_name, ARRAY_SIZE(chip_name),
5397 (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
5398 b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
5399 dev->core_rev);
Rafał Miłecki0355a342011-05-17 14:00:01 +02005400 return wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005401}
5402
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005403#ifdef CONFIG_B43_BCMA
5404static int b43_bcma_probe(struct bcma_device *core)
Michael Buesche4d6b792007-09-18 15:39:42 -04005405{
Rafał Miłecki397915c2011-07-06 19:03:46 +02005406 struct b43_bus_dev *dev;
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005407 struct b43_wl *wl;
5408 int err;
Rafał Miłecki397915c2011-07-06 19:03:46 +02005409
Rafał Miłecki89604002013-06-26 09:55:54 +02005410 if (!modparam_allhwsupport &&
5411 (core->id.rev == 0x17 || core->id.rev == 0x18)) {
5412 pr_err("Support for cores revisions 0x17 and 0x18 disabled by module param allhwsupport=0. Try b43.allhwsupport=1\n");
5413 return -ENOTSUPP;
5414 }
5415
Rafał Miłecki397915c2011-07-06 19:03:46 +02005416 dev = b43_bus_dev_bcma_init(core);
5417 if (!dev)
5418 return -ENODEV;
5419
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005420 wl = b43_wireless_init(dev);
5421 if (IS_ERR(wl)) {
5422 err = PTR_ERR(wl);
5423 goto bcma_out;
5424 }
5425
5426 err = b43_one_core_attach(dev, wl);
5427 if (err)
5428 goto bcma_err_wireless_exit;
5429
Larry Finger6b6fa582012-03-08 22:27:46 -06005430 /* setup and start work to load firmware */
5431 INIT_WORK(&wl->firmware_load, b43_request_firmware);
5432 schedule_work(&wl->firmware_load);
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005433
5434bcma_out:
5435 return err;
5436
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005437bcma_err_wireless_exit:
5438 ieee80211_free_hw(wl->hw);
5439 return err;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005440}
5441
5442static void b43_bcma_remove(struct bcma_device *core)
5443{
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005444 struct b43_wldev *wldev = bcma_get_drvdata(core);
5445 struct b43_wl *wl = wldev->wl;
5446
5447 /* We must cancel any work here before unregistering from ieee80211,
5448 * as the ieee80211 unreg will destroy the workqueue. */
5449 cancel_work_sync(&wldev->restart_work);
Larry Finger63a02ce2013-02-25 06:09:24 +00005450 cancel_work_sync(&wl->firmware_load);
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005451
Oleksij Rempele64add22012-06-05 20:39:32 +02005452 B43_WARN_ON(!wl);
Larry Fingerf89ff642012-10-24 08:57:16 -05005453 if (!wldev->fw.ucode.data)
5454 return; /* NULL if firmware never loaded */
Oleksij Rempele64add22012-06-05 20:39:32 +02005455 if (wl->current_dev == wldev && wl->hw_registred) {
Oleksij Rempele64add22012-06-05 20:39:32 +02005456 b43_leds_stop(wldev);
5457 ieee80211_unregister_hw(wl->hw);
5458 }
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005459
5460 b43_one_core_detach(wldev->dev);
5461
Larry Finger09164042014-01-12 15:11:37 -06005462 /* Unregister HW RNG driver */
5463 b43_rng_exit(wl);
5464
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005465 b43_leds_unregister(wl);
5466
5467 ieee80211_free_hw(wl->hw);
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005468}
5469
5470static struct bcma_driver b43_bcma_driver = {
5471 .name = KBUILD_MODNAME,
5472 .id_table = b43_bcma_tbl,
5473 .probe = b43_bcma_probe,
5474 .remove = b43_bcma_remove,
5475};
5476#endif
5477
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005478#ifdef CONFIG_B43_SSB
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005479static
5480int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
Michael Buesche4d6b792007-09-18 15:39:42 -04005481{
Rafał Miłecki482f0532011-05-18 02:06:36 +02005482 struct b43_bus_dev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005483 struct b43_wl *wl;
5484 int err;
Michael Buesche4d6b792007-09-18 15:39:42 -04005485
Rafał Miłecki482f0532011-05-18 02:06:36 +02005486 dev = b43_bus_dev_ssb_init(sdev);
Dan Carpenter5b49b352011-06-09 10:09:34 +03005487 if (!dev)
5488 return -ENOMEM;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005489
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005490 wl = ssb_get_devtypedata(sdev);
Rafał Miłecki8f15e282014-04-20 20:30:58 +02005491 if (wl) {
5492 b43err(NULL, "Dual-core devices are not supported\n");
5493 err = -ENOTSUPP;
5494 goto err_ssb_kfree_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005495 }
Rafał Miłecki8f15e282014-04-20 20:30:58 +02005496
5497 b43_sprom_fixup(sdev->bus);
5498
5499 wl = b43_wireless_init(dev);
5500 if (IS_ERR(wl)) {
5501 err = PTR_ERR(wl);
5502 goto err_ssb_kfree_dev;
5503 }
5504 ssb_set_devtypedata(sdev, wl);
5505 B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
5506
Michael Buesche4d6b792007-09-18 15:39:42 -04005507 err = b43_one_core_attach(dev, wl);
5508 if (err)
Rafał Miłecki8f15e282014-04-20 20:30:58 +02005509 goto err_ssb_wireless_exit;
Michael Buesche4d6b792007-09-18 15:39:42 -04005510
Larry Finger6b6fa582012-03-08 22:27:46 -06005511 /* setup and start work to load firmware */
5512 INIT_WORK(&wl->firmware_load, b43_request_firmware);
5513 schedule_work(&wl->firmware_load);
Michael Buesche4d6b792007-09-18 15:39:42 -04005514
Michael Buesche4d6b792007-09-18 15:39:42 -04005515 return err;
5516
Rafał Miłecki8f15e282014-04-20 20:30:58 +02005517err_ssb_wireless_exit:
5518 b43_wireless_exit(dev, wl);
5519err_ssb_kfree_dev:
5520 kfree(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005521 return err;
5522}
5523
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005524static void b43_ssb_remove(struct ssb_device *sdev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005525{
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005526 struct b43_wl *wl = ssb_get_devtypedata(sdev);
5527 struct b43_wldev *wldev = ssb_get_drvdata(sdev);
Pavel Roskine61b52d2011-07-22 18:07:13 -04005528 struct b43_bus_dev *dev = wldev->dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005529
Michael Buesch3bf0a322008-05-22 16:32:16 +02005530 /* We must cancel any work here before unregistering from ieee80211,
5531 * as the ieee80211 unreg will destroy the workqueue. */
5532 cancel_work_sync(&wldev->restart_work);
Larry Finger63a02ce2013-02-25 06:09:24 +00005533 cancel_work_sync(&wl->firmware_load);
Michael Buesch3bf0a322008-05-22 16:32:16 +02005534
Michael Buesche4d6b792007-09-18 15:39:42 -04005535 B43_WARN_ON(!wl);
Larry Fingerf89ff642012-10-24 08:57:16 -05005536 if (!wldev->fw.ucode.data)
5537 return; /* NULL if firmware never loaded */
Oleksij Rempele64add22012-06-05 20:39:32 +02005538 if (wl->current_dev == wldev && wl->hw_registred) {
Albert Herranz82905ac2009-09-16 00:26:19 +02005539 b43_leds_stop(wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005540 ieee80211_unregister_hw(wl->hw);
Michael Buesch403a3a12009-06-08 21:04:57 +02005541 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005542
Pavel Roskine61b52d2011-07-22 18:07:13 -04005543 b43_one_core_detach(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005544
Larry Finger09164042014-01-12 15:11:37 -06005545 /* Unregister HW RNG driver */
5546 b43_rng_exit(wl);
5547
Rafał Miłecki644aa4d2014-04-21 10:54:29 +02005548 b43_leds_unregister(wl);
5549 b43_wireless_exit(dev, wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005550}
5551
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005552static struct ssb_driver b43_ssb_driver = {
5553 .name = KBUILD_MODNAME,
5554 .id_table = b43_ssb_tbl,
5555 .probe = b43_ssb_probe,
5556 .remove = b43_ssb_remove,
5557};
5558#endif /* CONFIG_B43_SSB */
5559
Michael Buesche4d6b792007-09-18 15:39:42 -04005560/* Perform a hardware reset. This can be called from any context. */
5561void b43_controller_restart(struct b43_wldev *dev, const char *reason)
5562{
5563 /* Must avoid requeueing, if we are in shutdown. */
5564 if (b43_status(dev) < B43_STAT_INITIALIZED)
5565 return;
5566 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04005567 ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04005568}
5569
Michael Buesch26bc7832008-02-09 00:18:35 +01005570static void b43_print_driverinfo(void)
5571{
5572 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005573 *feat_leds = "", *feat_sdio = "";
Michael Buesch26bc7832008-02-09 00:18:35 +01005574
5575#ifdef CONFIG_B43_PCI_AUTOSELECT
5576 feat_pci = "P";
5577#endif
5578#ifdef CONFIG_B43_PCMCIA
5579 feat_pcmcia = "M";
5580#endif
Rafał Miłecki692d2c02010-12-07 21:56:00 +01005581#ifdef CONFIG_B43_PHY_N
Michael Buesch26bc7832008-02-09 00:18:35 +01005582 feat_nphy = "N";
5583#endif
5584#ifdef CONFIG_B43_LEDS
5585 feat_leds = "L";
5586#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005587#ifdef CONFIG_B43_SDIO
5588 feat_sdio = "S";
5589#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005590 printk(KERN_INFO "Broadcom 43xx driver loaded "
Michael Büsch8b0be902011-08-21 17:24:47 +02005591 "[ Features: %s%s%s%s%s ]\n",
Michael Buesch26bc7832008-02-09 00:18:35 +01005592 feat_pci, feat_pcmcia, feat_nphy,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005593 feat_leds, feat_sdio);
Michael Buesch26bc7832008-02-09 00:18:35 +01005594}
5595
Michael Buesche4d6b792007-09-18 15:39:42 -04005596static int __init b43_init(void)
5597{
5598 int err;
5599
5600 b43_debugfs_init();
5601 err = b43_pcmcia_init();
5602 if (err)
5603 goto err_dfs_exit;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005604 err = b43_sdio_init();
Michael Buesche4d6b792007-09-18 15:39:42 -04005605 if (err)
5606 goto err_pcmcia_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005607#ifdef CONFIG_B43_BCMA
5608 err = bcma_driver_register(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005609 if (err)
5610 goto err_sdio_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005611#endif
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005612#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005613 err = ssb_driver_register(&b43_ssb_driver);
5614 if (err)
5615 goto err_bcma_driver_exit;
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005616#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005617 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04005618
5619 return err;
5620
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005621#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005622err_bcma_driver_exit:
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005623#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005624#ifdef CONFIG_B43_BCMA
5625 bcma_driver_unregister(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005626err_sdio_exit:
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005627#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005628 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005629err_pcmcia_exit:
5630 b43_pcmcia_exit();
5631err_dfs_exit:
5632 b43_debugfs_exit();
5633 return err;
5634}
5635
5636static void __exit b43_exit(void)
5637{
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005638#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -04005639 ssb_driver_unregister(&b43_ssb_driver);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005640#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005641#ifdef CONFIG_B43_BCMA
5642 bcma_driver_unregister(&b43_bcma_driver);
5643#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005644 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005645 b43_pcmcia_exit();
5646 b43_debugfs_exit();
5647}
5648
5649module_init(b43_init)
5650module_exit(b43_exit)