blob: 854ab1e92fd9aa56e8da0b0316c4c08cd4dbca8e [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +010067void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050068ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080069{
70 if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
71 dev_priv->gt_irq_mask_reg &= ~mask;
72 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
73 (void) I915_READ(GTIMR);
74 }
75}
76
Eric Anholt62fdfea2010-05-21 13:26:39 -070077void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050078ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080079{
80 if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
81 dev_priv->gt_irq_mask_reg |= mask;
82 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
83 (void) I915_READ(GTIMR);
84 }
85}
86
87/* For display hotplug interrupt */
88void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050089ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080090{
91 if ((dev_priv->irq_mask_reg & mask) != 0) {
92 dev_priv->irq_mask_reg &= ~mask;
93 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
94 (void) I915_READ(DEIMR);
95 }
96}
97
98static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050099ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800100{
101 if ((dev_priv->irq_mask_reg & mask) != mask) {
102 dev_priv->irq_mask_reg |= mask;
103 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
104 (void) I915_READ(DEIMR);
105 }
106}
107
108void
Eric Anholted4cb412008-07-29 12:10:39 -0700109i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
110{
111 if ((dev_priv->irq_mask_reg & mask) != 0) {
112 dev_priv->irq_mask_reg &= ~mask;
113 I915_WRITE(IMR, dev_priv->irq_mask_reg);
114 (void) I915_READ(IMR);
115 }
116}
117
Eric Anholt62fdfea2010-05-21 13:26:39 -0700118void
Eric Anholted4cb412008-07-29 12:10:39 -0700119i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
120{
121 if ((dev_priv->irq_mask_reg & mask) != mask) {
122 dev_priv->irq_mask_reg |= mask;
123 I915_WRITE(IMR, dev_priv->irq_mask_reg);
124 (void) I915_READ(IMR);
125 }
126}
127
Keith Packard7c463582008-11-04 02:03:27 -0800128static inline u32
129i915_pipestat(int pipe)
130{
131 if (pipe == 0)
132 return PIPEASTAT;
133 if (pipe == 1)
134 return PIPEBSTAT;
Andrew Morton9c84ba42008-12-01 13:14:08 -0800135 BUG();
Keith Packard7c463582008-11-04 02:03:27 -0800136}
137
138void
139i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
140{
141 if ((dev_priv->pipestat[pipe] & mask) != mask) {
142 u32 reg = i915_pipestat(pipe);
143
144 dev_priv->pipestat[pipe] |= mask;
145 /* Enable the interrupt, clear any pending status */
146 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
147 (void) I915_READ(reg);
148 }
149}
150
151void
152i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
153{
154 if ((dev_priv->pipestat[pipe] & mask) != 0) {
155 u32 reg = i915_pipestat(pipe);
156
157 dev_priv->pipestat[pipe] &= ~mask;
158 I915_WRITE(reg, dev_priv->pipestat[pipe]);
159 (void) I915_READ(reg);
160 }
161}
162
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000163/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000164 * intel_enable_asle - enable ASLE interrupt for OpRegion
165 */
166void intel_enable_asle (struct drm_device *dev)
167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
169
Eric Anholtc619eed2010-01-28 16:45:52 -0800170 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500171 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800172 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000173 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700174 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800175 if (IS_I965G(dev))
176 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700177 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800178 }
Zhao Yakui01c66882009-10-28 05:10:00 +0000179}
180
181/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700182 * i915_pipe_enabled - check if a pipe is enabled
183 * @dev: DRM device
184 * @pipe: pipe to check
185 *
186 * Reading certain registers when the pipe is disabled can hang the chip.
187 * Use this routine to make sure the PLL is running and the pipe is active
188 * before reading such registers if unsure.
189 */
190static int
191i915_pipe_enabled(struct drm_device *dev, int pipe)
192{
193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
194 unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
195
196 if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
197 return 1;
198
199 return 0;
200}
201
Keith Packard42f52ef2008-10-18 19:39:29 -0700202/* Called from drm generic code, passed a 'crtc', which
203 * we use as a pipe index
204 */
205u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700206{
207 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
208 unsigned long high_frame;
209 unsigned long low_frame;
210 u32 high1, high2, low, count;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700211
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700212 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
213 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
214
215 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800216 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
217 "pipe %d\n", pipe);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700218 return 0;
219 }
220
221 /*
222 * High & low register fields aren't synchronized, so make sure
223 * we get a low value that's stable across two reads of the high
224 * register.
225 */
226 do {
227 high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
228 PIPE_FRAME_HIGH_SHIFT);
229 low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
230 PIPE_FRAME_LOW_SHIFT);
231 high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
232 PIPE_FRAME_HIGH_SHIFT);
233 } while (high1 != high2);
234
235 count = (high1 << 8) | low;
236
237 return count;
238}
239
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800240u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
241{
242 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
243 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
244
245 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800246 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
247 "pipe %d\n", pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800248 return 0;
249 }
250
251 return I915_READ(reg);
252}
253
Jesse Barnes5ca58282009-03-31 14:11:15 -0700254/*
255 * Handle hotplug events outside the interrupt handler proper.
256 */
257static void i915_hotplug_work_func(struct work_struct *work)
258{
259 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
260 hotplug_work);
261 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700262 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wang5bf4c9c2010-03-30 14:39:26 +0800263 struct drm_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700264
Zhenyu Wang5bf4c9c2010-03-30 14:39:26 +0800265 if (mode_config->num_encoder) {
266 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
267 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
Keith Packardc31c4ba2009-05-06 11:48:58 -0700268
Eric Anholt21d40d32010-03-25 11:11:14 -0700269 if (intel_encoder->hot_plug)
270 (*intel_encoder->hot_plug) (intel_encoder);
Keith Packardc31c4ba2009-05-06 11:48:58 -0700271 }
272 }
Jesse Barnes5ca58282009-03-31 14:11:15 -0700273 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000274 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700275}
276
Jesse Barnesf97108d2010-01-29 11:27:07 -0800277static void i915_handle_rps_change(struct drm_device *dev)
278{
279 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000280 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800281 u8 new_delay = dev_priv->cur_delay;
282
Jesse Barnes7648fa92010-05-20 14:28:11 -0700283 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000284 busy_up = I915_READ(RCPREVBSYTUPAVG);
285 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800286 max_avg = I915_READ(RCBMAXAVG);
287 min_avg = I915_READ(RCBMINAVG);
288
289 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000290 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800291 if (dev_priv->cur_delay != dev_priv->max_delay)
292 new_delay = dev_priv->cur_delay - 1;
293 if (new_delay < dev_priv->max_delay)
294 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000295 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800296 if (dev_priv->cur_delay != dev_priv->min_delay)
297 new_delay = dev_priv->cur_delay + 1;
298 if (new_delay > dev_priv->min_delay)
299 new_delay = dev_priv->min_delay;
300 }
301
Jesse Barnes7648fa92010-05-20 14:28:11 -0700302 if (ironlake_set_drps(dev, new_delay))
303 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800304
305 return;
306}
307
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500308irqreturn_t ironlake_irq_handler(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800309{
310 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
311 int ret = IRQ_NONE;
Dave Airlie3ff99162009-12-08 14:03:47 +1000312 u32 de_iir, gt_iir, de_ier, pch_iir;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800313 struct drm_i915_master_private *master_priv;
Zou Nan hai852835f2010-05-21 09:08:56 +0800314 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800315
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000316 /* disable master interrupt before clearing iir */
317 de_ier = I915_READ(DEIER);
318 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
319 (void)I915_READ(DEIER);
320
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800321 de_iir = I915_READ(DEIIR);
322 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000323 pch_iir = I915_READ(SDEIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800324
Zou Nan haic7c85102010-01-15 10:29:06 +0800325 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
326 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800327
Zou Nan haic7c85102010-01-15 10:29:06 +0800328 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800329
Zou Nan haic7c85102010-01-15 10:29:06 +0800330 if (dev->primary->master) {
331 master_priv = dev->primary->master->driver_priv;
332 if (master_priv->sarea_priv)
333 master_priv->sarea_priv->last_dispatch =
334 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800335 }
336
Jesse Barnese552eb72010-04-21 11:39:23 -0700337 if (gt_iir & GT_PIPE_NOTIFY) {
Zou Nan hai852835f2010-05-21 09:08:56 +0800338 u32 seqno = render_ring->get_gem_seqno(dev, render_ring);
339 render_ring->irq_gem_seqno = seqno;
Zou Nan haic7c85102010-01-15 10:29:06 +0800340 trace_i915_gem_request_complete(dev, seqno);
Zou Nan hai852835f2010-05-21 09:08:56 +0800341 DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
Zou Nan haic7c85102010-01-15 10:29:06 +0800342 dev_priv->hangcheck_count = 0;
343 mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
344 }
Zou Nan haid1b851f2010-05-21 09:08:57 +0800345 if (gt_iir & GT_BSD_USER_INTERRUPT)
346 DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
347
Zou Nan haic7c85102010-01-15 10:29:06 +0800348
349 if (de_iir & DE_GSE)
350 ironlake_opregion_gse_intr(dev);
351
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800352 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800353 intel_prepare_page_flip(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800354 intel_finish_page_flip(dev, 0);
355 }
356
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800357 if (de_iir & DE_PLANEB_FLIP_DONE) {
358 intel_prepare_page_flip(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800359 intel_finish_page_flip(dev, 1);
360 }
Li Pengc062df62010-01-23 00:12:58 +0800361
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800362 if (de_iir & DE_PIPEA_VBLANK)
363 drm_handle_vblank(dev, 0);
364
365 if (de_iir & DE_PIPEB_VBLANK)
366 drm_handle_vblank(dev, 1);
367
Zou Nan haic7c85102010-01-15 10:29:06 +0800368 /* check event from PCH */
369 if ((de_iir & DE_PCH_EVENT) &&
370 (pch_iir & SDE_HOTPLUG_MASK)) {
371 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
372 }
373
Jesse Barnesf97108d2010-01-29 11:27:07 -0800374 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700375 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800376 i915_handle_rps_change(dev);
377 }
378
Zou Nan haic7c85102010-01-15 10:29:06 +0800379 /* should clear PCH hotplug event before clear CPU irq */
380 I915_WRITE(SDEIIR, pch_iir);
381 I915_WRITE(GTIIR, gt_iir);
382 I915_WRITE(DEIIR, de_iir);
383
384done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000385 I915_WRITE(DEIER, de_ier);
386 (void)I915_READ(DEIER);
387
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800388 return ret;
389}
390
Jesse Barnes8a905232009-07-11 16:48:03 -0400391/**
392 * i915_error_work_func - do process context error handling work
393 * @work: work struct
394 *
395 * Fire an error uevent so userspace can see that a hang or error
396 * was detected.
397 */
398static void i915_error_work_func(struct work_struct *work)
399{
400 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
401 error_work);
402 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400403 char *error_event[] = { "ERROR=1", NULL };
404 char *reset_event[] = { "RESET=1", NULL };
405 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400406
Zhao Yakui44d98a62009-10-09 11:39:40 +0800407 DRM_DEBUG_DRIVER("generating error event\n");
Ben Gamarif316a422009-09-14 17:48:46 -0400408 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400409
Ben Gamariba1234d2009-09-14 17:48:47 -0400410 if (atomic_read(&dev_priv->mm.wedged)) {
Ben Gamarif316a422009-09-14 17:48:46 -0400411 if (IS_I965G(dev)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800412 DRM_DEBUG_DRIVER("resetting chip\n");
Ben Gamarif316a422009-09-14 17:48:46 -0400413 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
414 if (!i965_reset(dev, GDRST_RENDER)) {
Ben Gamariba1234d2009-09-14 17:48:47 -0400415 atomic_set(&dev_priv->mm.wedged, 0);
Ben Gamarif316a422009-09-14 17:48:46 -0400416 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
417 }
418 } else {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800419 DRM_DEBUG_DRIVER("reboot required\n");
Ben Gamarif316a422009-09-14 17:48:46 -0400420 }
421 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400422}
423
Chris Wilson9df30792010-02-18 10:24:56 +0000424static struct drm_i915_error_object *
425i915_error_object_create(struct drm_device *dev,
426 struct drm_gem_object *src)
427{
428 struct drm_i915_error_object *dst;
429 struct drm_i915_gem_object *src_priv;
430 int page, page_count;
431
432 if (src == NULL)
433 return NULL;
434
Daniel Vetter23010e42010-03-08 13:35:02 +0100435 src_priv = to_intel_bo(src);
Chris Wilson9df30792010-02-18 10:24:56 +0000436 if (src_priv->pages == NULL)
437 return NULL;
438
439 page_count = src->size / PAGE_SIZE;
440
441 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
442 if (dst == NULL)
443 return NULL;
444
445 for (page = 0; page < page_count; page++) {
446 void *s, *d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Andrew Morton788885a2010-05-11 14:07:05 -0700447 unsigned long flags;
448
Chris Wilson9df30792010-02-18 10:24:56 +0000449 if (d == NULL)
450 goto unwind;
Andrew Morton788885a2010-05-11 14:07:05 -0700451 local_irq_save(flags);
452 s = kmap_atomic(src_priv->pages[page], KM_IRQ0);
Chris Wilson9df30792010-02-18 10:24:56 +0000453 memcpy(d, s, PAGE_SIZE);
Andrew Morton788885a2010-05-11 14:07:05 -0700454 kunmap_atomic(s, KM_IRQ0);
455 local_irq_restore(flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000456 dst->pages[page] = d;
457 }
458 dst->page_count = page_count;
459 dst->gtt_offset = src_priv->gtt_offset;
460
461 return dst;
462
463unwind:
464 while (page--)
465 kfree(dst->pages[page]);
466 kfree(dst);
467 return NULL;
468}
469
470static void
471i915_error_object_free(struct drm_i915_error_object *obj)
472{
473 int page;
474
475 if (obj == NULL)
476 return;
477
478 for (page = 0; page < obj->page_count; page++)
479 kfree(obj->pages[page]);
480
481 kfree(obj);
482}
483
484static void
485i915_error_state_free(struct drm_device *dev,
486 struct drm_i915_error_state *error)
487{
488 i915_error_object_free(error->batchbuffer[0]);
489 i915_error_object_free(error->batchbuffer[1]);
490 i915_error_object_free(error->ringbuffer);
491 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100492 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000493 kfree(error);
494}
495
496static u32
497i915_get_bbaddr(struct drm_device *dev, u32 *ring)
498{
499 u32 cmd;
500
501 if (IS_I830(dev) || IS_845G(dev))
502 cmd = MI_BATCH_BUFFER;
503 else if (IS_I965G(dev))
504 cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
505 MI_BATCH_NON_SECURE_I965);
506 else
507 cmd = (MI_BATCH_BUFFER_START | (2 << 6));
508
509 return ring[0] == cmd ? ring[1] : 0;
510}
511
512static u32
513i915_ringbuffer_last_batch(struct drm_device *dev)
514{
515 struct drm_i915_private *dev_priv = dev->dev_private;
516 u32 head, bbaddr;
517 u32 *ring;
518
519 /* Locate the current position in the ringbuffer and walk back
520 * to find the most recently dispatched batch buffer.
521 */
522 bbaddr = 0;
523 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
Eric Anholtd3301d82010-05-21 13:55:54 -0700524 ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
Chris Wilson9df30792010-02-18 10:24:56 +0000525
Eric Anholtd3301d82010-05-21 13:55:54 -0700526 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
Chris Wilson9df30792010-02-18 10:24:56 +0000527 bbaddr = i915_get_bbaddr(dev, ring);
528 if (bbaddr)
529 break;
530 }
531
532 if (bbaddr == 0) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800533 ring = (u32 *)(dev_priv->render_ring.virtual_start
534 + dev_priv->render_ring.size);
Eric Anholtd3301d82010-05-21 13:55:54 -0700535 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
Chris Wilson9df30792010-02-18 10:24:56 +0000536 bbaddr = i915_get_bbaddr(dev, ring);
537 if (bbaddr)
538 break;
539 }
540 }
541
542 return bbaddr;
543}
544
Jesse Barnes8a905232009-07-11 16:48:03 -0400545/**
546 * i915_capture_error_state - capture an error record for later analysis
547 * @dev: drm device
548 *
549 * Should be called when an error is detected (either a hang or an error
550 * interrupt) to capture error state from the time of the error. Fills
551 * out a structure which becomes available in debugfs for user level tools
552 * to pick up.
553 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700554static void i915_capture_error_state(struct drm_device *dev)
555{
556 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000557 struct drm_i915_gem_object *obj_priv;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700558 struct drm_i915_error_state *error;
Chris Wilson9df30792010-02-18 10:24:56 +0000559 struct drm_gem_object *batchbuffer[2];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700560 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +0000561 u32 bbaddr;
562 int count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700563
564 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000565 error = dev_priv->first_error;
566 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
567 if (error)
568 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700569
570 error = kmalloc(sizeof(*error), GFP_ATOMIC);
571 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000572 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
573 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700574 }
575
Zou Nan hai852835f2010-05-21 09:08:56 +0800576 error->seqno = i915_get_gem_seqno(dev, &dev_priv->render_ring);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700577 error->eir = I915_READ(EIR);
578 error->pgtbl_er = I915_READ(PGTBL_ER);
579 error->pipeastat = I915_READ(PIPEASTAT);
580 error->pipebstat = I915_READ(PIPEBSTAT);
581 error->instpm = I915_READ(INSTPM);
582 if (!IS_I965G(dev)) {
583 error->ipeir = I915_READ(IPEIR);
584 error->ipehr = I915_READ(IPEHR);
585 error->instdone = I915_READ(INSTDONE);
586 error->acthd = I915_READ(ACTHD);
Chris Wilson9df30792010-02-18 10:24:56 +0000587 error->bbaddr = 0;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700588 } else {
589 error->ipeir = I915_READ(IPEIR_I965);
590 error->ipehr = I915_READ(IPEHR_I965);
591 error->instdone = I915_READ(INSTDONE_I965);
592 error->instps = I915_READ(INSTPS);
593 error->instdone1 = I915_READ(INSTDONE1);
594 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000595 error->bbaddr = I915_READ64(BB_ADDR);
596 }
597
598 bbaddr = i915_ringbuffer_last_batch(dev);
599
600 /* Grab the current batchbuffer, most likely to have crashed. */
601 batchbuffer[0] = NULL;
602 batchbuffer[1] = NULL;
603 count = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +0800604 list_for_each_entry(obj_priv,
605 &dev_priv->render_ring.active_list, list) {
606
Daniel Vettera8089e82010-04-09 19:05:09 +0000607 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson9df30792010-02-18 10:24:56 +0000608
609 if (batchbuffer[0] == NULL &&
610 bbaddr >= obj_priv->gtt_offset &&
611 bbaddr < obj_priv->gtt_offset + obj->size)
612 batchbuffer[0] = obj;
613
614 if (batchbuffer[1] == NULL &&
615 error->acthd >= obj_priv->gtt_offset &&
616 error->acthd < obj_priv->gtt_offset + obj->size &&
617 batchbuffer[0] != obj)
618 batchbuffer[1] = obj;
619
620 count++;
621 }
622
623 /* We need to copy these to an anonymous buffer as the simplest
624 * method to avoid being overwritten by userpace.
625 */
626 error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
627 error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
628
629 /* Record the ringbuffer */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800630 error->ringbuffer = i915_error_object_create(dev,
631 dev_priv->render_ring.gem_object);
Chris Wilson9df30792010-02-18 10:24:56 +0000632
633 /* Record buffers on the active list. */
634 error->active_bo = NULL;
635 error->active_bo_count = 0;
636
637 if (count)
638 error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
639 GFP_ATOMIC);
640
641 if (error->active_bo) {
642 int i = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +0800643 list_for_each_entry(obj_priv,
644 &dev_priv->render_ring.active_list, list) {
Daniel Vettera8089e82010-04-09 19:05:09 +0000645 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson9df30792010-02-18 10:24:56 +0000646
647 error->active_bo[i].size = obj->size;
648 error->active_bo[i].name = obj->name;
649 error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
650 error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
651 error->active_bo[i].read_domains = obj->read_domains;
652 error->active_bo[i].write_domain = obj->write_domain;
653 error->active_bo[i].fence_reg = obj_priv->fence_reg;
654 error->active_bo[i].pinned = 0;
655 if (obj_priv->pin_count > 0)
656 error->active_bo[i].pinned = 1;
657 if (obj_priv->user_pin_count > 0)
658 error->active_bo[i].pinned = -1;
659 error->active_bo[i].tiling = obj_priv->tiling_mode;
660 error->active_bo[i].dirty = obj_priv->dirty;
661 error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
662
663 if (++i == count)
664 break;
665 }
666 error->active_bo_count = i;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700667 }
668
Jesse Barnes8a905232009-07-11 16:48:03 -0400669 do_gettimeofday(&error->time);
670
Chris Wilson6ef3d422010-08-04 20:26:07 +0100671 error->overlay = intel_overlay_capture_error_state(dev);
672
Chris Wilson9df30792010-02-18 10:24:56 +0000673 spin_lock_irqsave(&dev_priv->error_lock, flags);
674 if (dev_priv->first_error == NULL) {
675 dev_priv->first_error = error;
676 error = NULL;
677 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700678 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000679
680 if (error)
681 i915_error_state_free(dev, error);
682}
683
684void i915_destroy_error_state(struct drm_device *dev)
685{
686 struct drm_i915_private *dev_priv = dev->dev_private;
687 struct drm_i915_error_state *error;
688
689 spin_lock(&dev_priv->error_lock);
690 error = dev_priv->first_error;
691 dev_priv->first_error = NULL;
692 spin_unlock(&dev_priv->error_lock);
693
694 if (error)
695 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700696}
697
Chris Wilson35aed2e2010-05-27 13:18:12 +0100698static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -0400699{
700 struct drm_i915_private *dev_priv = dev->dev_private;
701 u32 eir = I915_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400702
Chris Wilson35aed2e2010-05-27 13:18:12 +0100703 if (!eir)
704 return;
Jesse Barnes8a905232009-07-11 16:48:03 -0400705
706 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
707 eir);
708
709 if (IS_G4X(dev)) {
710 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
711 u32 ipeir = I915_READ(IPEIR_I965);
712
713 printk(KERN_ERR " IPEIR: 0x%08x\n",
714 I915_READ(IPEIR_I965));
715 printk(KERN_ERR " IPEHR: 0x%08x\n",
716 I915_READ(IPEHR_I965));
717 printk(KERN_ERR " INSTDONE: 0x%08x\n",
718 I915_READ(INSTDONE_I965));
719 printk(KERN_ERR " INSTPS: 0x%08x\n",
720 I915_READ(INSTPS));
721 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
722 I915_READ(INSTDONE1));
723 printk(KERN_ERR " ACTHD: 0x%08x\n",
724 I915_READ(ACTHD_I965));
725 I915_WRITE(IPEIR_I965, ipeir);
726 (void)I915_READ(IPEIR_I965);
727 }
728 if (eir & GM45_ERROR_PAGE_TABLE) {
729 u32 pgtbl_err = I915_READ(PGTBL_ER);
730 printk(KERN_ERR "page table error\n");
731 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
732 pgtbl_err);
733 I915_WRITE(PGTBL_ER, pgtbl_err);
734 (void)I915_READ(PGTBL_ER);
735 }
736 }
737
738 if (IS_I9XX(dev)) {
739 if (eir & I915_ERROR_PAGE_TABLE) {
740 u32 pgtbl_err = I915_READ(PGTBL_ER);
741 printk(KERN_ERR "page table error\n");
742 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
743 pgtbl_err);
744 I915_WRITE(PGTBL_ER, pgtbl_err);
745 (void)I915_READ(PGTBL_ER);
746 }
747 }
748
749 if (eir & I915_ERROR_MEMORY_REFRESH) {
Chris Wilson35aed2e2010-05-27 13:18:12 +0100750 u32 pipea_stats = I915_READ(PIPEASTAT);
751 u32 pipeb_stats = I915_READ(PIPEBSTAT);
752
Jesse Barnes8a905232009-07-11 16:48:03 -0400753 printk(KERN_ERR "memory refresh error\n");
754 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
755 pipea_stats);
756 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
757 pipeb_stats);
758 /* pipestat has already been acked */
759 }
760 if (eir & I915_ERROR_INSTRUCTION) {
761 printk(KERN_ERR "instruction error\n");
762 printk(KERN_ERR " INSTPM: 0x%08x\n",
763 I915_READ(INSTPM));
764 if (!IS_I965G(dev)) {
765 u32 ipeir = I915_READ(IPEIR);
766
767 printk(KERN_ERR " IPEIR: 0x%08x\n",
768 I915_READ(IPEIR));
769 printk(KERN_ERR " IPEHR: 0x%08x\n",
770 I915_READ(IPEHR));
771 printk(KERN_ERR " INSTDONE: 0x%08x\n",
772 I915_READ(INSTDONE));
773 printk(KERN_ERR " ACTHD: 0x%08x\n",
774 I915_READ(ACTHD));
775 I915_WRITE(IPEIR, ipeir);
776 (void)I915_READ(IPEIR);
777 } else {
778 u32 ipeir = I915_READ(IPEIR_I965);
779
780 printk(KERN_ERR " IPEIR: 0x%08x\n",
781 I915_READ(IPEIR_I965));
782 printk(KERN_ERR " IPEHR: 0x%08x\n",
783 I915_READ(IPEHR_I965));
784 printk(KERN_ERR " INSTDONE: 0x%08x\n",
785 I915_READ(INSTDONE_I965));
786 printk(KERN_ERR " INSTPS: 0x%08x\n",
787 I915_READ(INSTPS));
788 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
789 I915_READ(INSTDONE1));
790 printk(KERN_ERR " ACTHD: 0x%08x\n",
791 I915_READ(ACTHD_I965));
792 I915_WRITE(IPEIR_I965, ipeir);
793 (void)I915_READ(IPEIR_I965);
794 }
795 }
796
797 I915_WRITE(EIR, eir);
798 (void)I915_READ(EIR);
799 eir = I915_READ(EIR);
800 if (eir) {
801 /*
802 * some errors might have become stuck,
803 * mask them.
804 */
805 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
806 I915_WRITE(EMR, I915_READ(EMR) | eir);
807 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
808 }
Chris Wilson35aed2e2010-05-27 13:18:12 +0100809}
810
811/**
812 * i915_handle_error - handle an error interrupt
813 * @dev: drm device
814 *
815 * Do some basic checking of regsiter state at error interrupt time and
816 * dump it to the syslog. Also call i915_capture_error_state() to make
817 * sure we get a record and make it available in debugfs. Fire a uevent
818 * so userspace knows something bad happened (should trigger collection
819 * of a ring dump etc.).
820 */
821static void i915_handle_error(struct drm_device *dev, bool wedged)
822{
823 struct drm_i915_private *dev_priv = dev->dev_private;
824
825 i915_capture_error_state(dev);
826 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -0400827
Ben Gamariba1234d2009-09-14 17:48:47 -0400828 if (wedged) {
829 atomic_set(&dev_priv->mm.wedged, 1);
830
Ben Gamari11ed50e2009-09-14 17:48:45 -0400831 /*
832 * Wakeup waiting processes so they don't hang
833 */
Zou Nan hai852835f2010-05-21 09:08:56 +0800834 DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400835 }
836
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700837 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -0400838}
839
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
841{
Dave Airlie84b1fd12007-07-11 15:53:27 +1000842 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000844 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800845 u32 iir, new_iir;
846 u32 pipea_stats, pipeb_stats;
Keith Packard05eff842008-11-19 14:03:05 -0800847 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700848 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -0800849 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -0800850 int irq_received;
851 int ret = IRQ_NONE;
Zou Nan hai852835f2010-05-21 09:08:56 +0800852 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000853
Eric Anholt630681d2008-10-06 15:14:12 -0700854 atomic_inc(&dev_priv->irq_received);
855
Eric Anholtbad720f2009-10-22 16:11:14 -0700856 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500857 return ironlake_irq_handler(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800858
Eric Anholted4cb412008-07-29 12:10:39 -0700859 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000860
Jesse Barnese25e6602010-06-30 13:15:19 -0700861 if (IS_I965G(dev))
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700862 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -0700863 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700864 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865
Keith Packard05eff842008-11-19 14:03:05 -0800866 for (;;) {
867 irq_received = iir != 0;
868
869 /* Can't rely on pipestat interrupt bit in iir as it might
870 * have been cleared after the pipestat interrupt was received.
871 * It doesn't set the bit in iir again, but it still produces
872 * interrupts (for non-MSI).
873 */
874 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
875 pipea_stats = I915_READ(PIPEASTAT);
876 pipeb_stats = I915_READ(PIPEBSTAT);
Jesse Barnes79e53942008-11-07 14:24:08 -0800877
Jesse Barnes8a905232009-07-11 16:48:03 -0400878 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -0400879 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -0400880
Eric Anholtcdfbc412008-11-04 15:50:30 -0800881 /*
882 * Clear the PIPE(A|B)STAT regs before the IIR
883 */
Keith Packard05eff842008-11-19 14:03:05 -0800884 if (pipea_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +0800885 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +0800886 DRM_DEBUG_DRIVER("pipe a underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -0800887 I915_WRITE(PIPEASTAT, pipea_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800888 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800889 }
Keith Packard7c463582008-11-04 02:03:27 -0800890
Keith Packard05eff842008-11-19 14:03:05 -0800891 if (pipeb_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +0800892 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +0800893 DRM_DEBUG_DRIVER("pipe b underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -0800894 I915_WRITE(PIPEBSTAT, pipeb_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800895 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800896 }
Keith Packard05eff842008-11-19 14:03:05 -0800897 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
898
899 if (!irq_received)
900 break;
901
902 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903
Jesse Barnes5ca58282009-03-31 14:11:15 -0700904 /* Consume port. Then clear IIR or we'll miss events */
905 if ((I915_HAS_HOTPLUG(dev)) &&
906 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
907 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
908
Zhao Yakui44d98a62009-10-09 11:39:40 +0800909 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -0700910 hotplug_status);
911 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700912 queue_work(dev_priv->wq,
913 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700914
915 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
916 I915_READ(PORT_HOTPLUG_STAT);
917 }
918
Eric Anholtcdfbc412008-11-04 15:50:30 -0800919 I915_WRITE(IIR, iir);
920 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100921
Dave Airlie7c1c2872008-11-28 14:22:24 +1000922 if (dev->primary->master) {
923 master_priv = dev->primary->master->driver_priv;
924 if (master_priv->sarea_priv)
925 master_priv->sarea_priv->last_dispatch =
926 READ_BREADCRUMB(dev_priv);
927 }
Keith Packard7c463582008-11-04 02:03:27 -0800928
Eric Anholtcdfbc412008-11-04 15:50:30 -0800929 if (iir & I915_USER_INTERRUPT) {
Zou Nan hai852835f2010-05-21 09:08:56 +0800930 u32 seqno =
931 render_ring->get_gem_seqno(dev, render_ring);
932 render_ring->irq_gem_seqno = seqno;
Chris Wilson1c5d22f2009-08-25 11:15:50 +0100933 trace_i915_gem_request_complete(dev, seqno);
Zou Nan hai852835f2010-05-21 09:08:56 +0800934 DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
Ben Gamarif65d9422009-09-14 17:48:44 -0400935 dev_priv->hangcheck_count = 0;
936 mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
Eric Anholtcdfbc412008-11-04 15:50:30 -0800937 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700938
Zou Nan haid1b851f2010-05-21 09:08:57 +0800939 if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
940 DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
941
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700942 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500943 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700944 if (dev_priv->flip_pending_is_done)
945 intel_finish_page_flip_plane(dev, 0);
946 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500947
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700948 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -0700949 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700950 if (dev_priv->flip_pending_is_done)
951 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700952 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500953
Keith Packard05eff842008-11-19 14:03:05 -0800954 if (pipea_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -0800955 vblank++;
956 drm_handle_vblank(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700957 if (!dev_priv->flip_pending_is_done)
958 intel_finish_page_flip(dev, 0);
Eric Anholtcdfbc412008-11-04 15:50:30 -0800959 }
Eric Anholt673a3942008-07-30 12:06:12 -0700960
Keith Packard05eff842008-11-19 14:03:05 -0800961 if (pipeb_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -0800962 vblank++;
963 drm_handle_vblank(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700964 if (!dev_priv->flip_pending_is_done)
965 intel_finish_page_flip(dev, 1);
Eric Anholtcdfbc412008-11-04 15:50:30 -0800966 }
Keith Packard7c463582008-11-04 02:03:27 -0800967
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700968 if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
969 (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
Eric Anholtcdfbc412008-11-04 15:50:30 -0800970 (iir & I915_ASLE_INTERRUPT))
971 opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -0800972
Eric Anholtcdfbc412008-11-04 15:50:30 -0800973 /* With MSI, interrupts are only generated when iir
974 * transitions from zero to nonzero. If another bit got
975 * set while we were handling the existing iir bits, then
976 * we would never get another interrupt.
977 *
978 * This is fine on non-MSI as well, as if we hit this path
979 * we avoid exiting the interrupt handler only to generate
980 * another one.
981 *
982 * Note that for MSI this could cause a stray interrupt report
983 * if an interrupt landed in the time between writing IIR and
984 * the posting read. This should be rare enough to never
985 * trigger the 99% of 100,000 interrupts test for disabling
986 * stray interrupts.
987 */
988 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -0800989 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700990
Keith Packard05eff842008-11-19 14:03:05 -0800991 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992}
993
Dave Airlieaf6061a2008-05-07 12:15:39 +1000994static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995{
996 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000997 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
999 i915_kernel_lost_context(dev);
1000
Zhao Yakui44d98a62009-10-09 11:39:40 +08001001 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001003 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001004 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001005 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001006 if (master_priv->sarea_priv)
1007 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001008
Keith Packard0baf8232008-11-08 11:44:14 +10001009 BEGIN_LP_RING(4);
Jesse Barnes585fb112008-07-29 11:54:06 -07001010 OUT_RING(MI_STORE_DWORD_INDEX);
Keith Packard0baf8232008-11-08 11:44:14 +10001011 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Alan Hourihanec29b6692006-08-12 16:29:24 +10001012 OUT_RING(dev_priv->counter);
Jesse Barnes585fb112008-07-29 11:54:06 -07001013 OUT_RING(MI_USER_INTERRUPT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 ADVANCE_LP_RING();
Dave Airliebc5f4522007-11-05 12:50:58 +10001015
Alan Hourihanec29b6692006-08-12 16:29:24 +10001016 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017}
1018
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001019void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
1020{
1021 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001022 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001023
1024 if (dev_priv->trace_irq_seqno == 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001025 render_ring->user_irq_get(dev, render_ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001026
1027 dev_priv->trace_irq_seqno = seqno;
1028}
1029
Dave Airlie84b1fd12007-07-11 15:53:27 +10001030static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031{
1032 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001033 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001035 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036
Zhao Yakui44d98a62009-10-09 11:39:40 +08001037 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 READ_BREADCRUMB(dev_priv));
1039
Eric Anholted4cb412008-07-29 12:10:39 -07001040 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001041 if (master_priv->sarea_priv)
1042 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001044 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045
Dave Airlie7c1c2872008-11-28 14:22:24 +10001046 if (master_priv->sarea_priv)
1047 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001049 render_ring->user_irq_get(dev, render_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001050 DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 READ_BREADCRUMB(dev_priv) >= irq_nr);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001052 render_ring->user_irq_put(dev, render_ring);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
Eric Anholt20caafa2007-08-25 19:22:43 +10001054 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001055 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1057 }
1058
Dave Airlieaf6061a2008-05-07 12:15:39 +10001059 return ret;
1060}
1061
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062/* Needs the lock as it touches the ring.
1063 */
Eric Anholtc153f452007-09-03 12:06:45 +10001064int i915_irq_emit(struct drm_device *dev, void *data,
1065 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001068 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 int result;
1070
Eric Anholtd3301d82010-05-21 13:55:54 -07001071 if (!dev_priv || !dev_priv->render_ring.virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001072 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001073 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 }
Eric Anholt299eb932009-02-24 22:14:12 -08001075
1076 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1077
Eric Anholt546b0972008-09-01 16:45:29 -07001078 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001080 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081
Eric Anholtc153f452007-09-03 12:06:45 +10001082 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001084 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 }
1086
1087 return 0;
1088}
1089
1090/* Doesn't need the hardware lock.
1091 */
Eric Anholtc153f452007-09-03 12:06:45 +10001092int i915_irq_wait(struct drm_device *dev, void *data,
1093 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001096 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
1098 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001099 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001100 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 }
1102
Eric Anholtc153f452007-09-03 12:06:45 +10001103 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104}
1105
Keith Packard42f52ef2008-10-18 19:39:29 -07001106/* Called from drm generic code, passed 'crtc' which
1107 * we use as a pipe index
1108 */
1109int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001110{
1111 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001112 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001113 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1114 u32 pipeconf;
1115
1116 pipeconf = I915_READ(pipeconf_reg);
1117 if (!(pipeconf & PIPEACONF_ENABLE))
1118 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001119
Keith Packarde9d21d72008-10-16 11:31:38 -07001120 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001121 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001122 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1123 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1124 else if (IS_I965G(dev))
Keith Packard7c463582008-11-04 02:03:27 -08001125 i915_enable_pipestat(dev_priv, pipe,
1126 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001127 else
Keith Packard7c463582008-11-04 02:03:27 -08001128 i915_enable_pipestat(dev_priv, pipe,
1129 PIPE_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001130 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001131 return 0;
1132}
1133
Keith Packard42f52ef2008-10-18 19:39:29 -07001134/* Called from drm generic code, passed 'crtc' which
1135 * we use as a pipe index
1136 */
1137void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001138{
1139 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001140 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001141
Keith Packarde9d21d72008-10-16 11:31:38 -07001142 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001143 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001144 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1145 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1146 else
1147 i915_disable_pipestat(dev_priv, pipe,
1148 PIPE_VBLANK_INTERRUPT_ENABLE |
1149 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001150 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001151}
1152
Jesse Barnes79e53942008-11-07 14:24:08 -08001153void i915_enable_interrupt (struct drm_device *dev)
1154{
1155 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wange170b032009-06-05 15:38:40 +08001156
Eric Anholtbad720f2009-10-22 16:11:14 -07001157 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wange170b032009-06-05 15:38:40 +08001158 opregion_enable_asle(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001159 dev_priv->irq_enabled = 1;
1160}
1161
1162
Dave Airlie702880f2006-06-24 17:07:34 +10001163/* Set the vblank monitor pipe
1164 */
Eric Anholtc153f452007-09-03 12:06:45 +10001165int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1166 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001167{
Dave Airlie702880f2006-06-24 17:07:34 +10001168 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001169
1170 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001171 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001172 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001173 }
1174
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001175 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001176}
1177
Eric Anholtc153f452007-09-03 12:06:45 +10001178int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1179 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001180{
Dave Airlie702880f2006-06-24 17:07:34 +10001181 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001182 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001183
1184 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001185 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001186 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001187 }
1188
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001189 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001190
Dave Airlie702880f2006-06-24 17:07:34 +10001191 return 0;
1192}
1193
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001194/**
1195 * Schedule buffer swap at given vertical blank.
1196 */
Eric Anholtc153f452007-09-03 12:06:45 +10001197int i915_vblank_swap(struct drm_device *dev, void *data,
1198 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001199{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001200 /* The delayed swap mechanism was fundamentally racy, and has been
1201 * removed. The model was that the client requested a delayed flip/swap
1202 * from the kernel, then waited for vblank before continuing to perform
1203 * rendering. The problem was that the kernel might wake the client
1204 * up before it dispatched the vblank swap (since the lock has to be
1205 * held while touching the ringbuffer), in which case the client would
1206 * clear and start the next frame before the swap occurred, and
1207 * flicker would occur in addition to likely missing the vblank.
1208 *
1209 * In the absence of this ioctl, userland falls back to a correct path
1210 * of waiting for a vblank, then dispatching the swap on its own.
1211 * Context switching to userland and back is plenty fast enough for
1212 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001213 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001214 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001215}
1216
Zou Nan hai852835f2010-05-21 09:08:56 +08001217struct drm_i915_gem_request *
1218i915_get_tail_request(struct drm_device *dev)
1219{
Ben Gamarif65d9422009-09-14 17:48:44 -04001220 drm_i915_private_t *dev_priv = dev->dev_private;
Zou Nan hai852835f2010-05-21 09:08:56 +08001221 return list_entry(dev_priv->render_ring.request_list.prev,
1222 struct drm_i915_gem_request, list);
Ben Gamarif65d9422009-09-14 17:48:44 -04001223}
1224
1225/**
1226 * This is called when the chip hasn't reported back with completed
1227 * batchbuffers in a long time. The first time this is called we simply record
1228 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1229 * again, we assume the chip is wedged and try to fix it.
1230 */
1231void i915_hangcheck_elapsed(unsigned long data)
1232{
1233 struct drm_device *dev = (struct drm_device *)data;
1234 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001235 uint32_t acthd, instdone, instdone1;
Eric Anholtb9201c12010-01-08 14:25:16 -08001236
1237 /* No reset support on this chip yet. */
1238 if (IS_GEN6(dev))
1239 return;
1240
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001241 if (!IS_I965G(dev)) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001242 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001243 instdone = I915_READ(INSTDONE);
1244 instdone1 = 0;
1245 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001246 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001247 instdone = I915_READ(INSTDONE_I965);
1248 instdone1 = I915_READ(INSTDONE1);
1249 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001250
1251 /* If all work is done then ACTHD clearly hasn't advanced. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001252 if (list_empty(&dev_priv->render_ring.request_list) ||
1253 i915_seqno_passed(i915_get_gem_seqno(dev,
1254 &dev_priv->render_ring),
1255 i915_get_tail_request(dev)->seqno)) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001256 dev_priv->hangcheck_count = 0;
1257 return;
1258 }
1259
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001260 if (dev_priv->last_acthd == acthd &&
1261 dev_priv->last_instdone == instdone &&
1262 dev_priv->last_instdone1 == instdone1) {
1263 if (dev_priv->hangcheck_count++ > 1) {
1264 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1265 i915_handle_error(dev, true);
1266 return;
1267 }
1268 } else {
1269 dev_priv->hangcheck_count = 0;
1270
1271 dev_priv->last_acthd = acthd;
1272 dev_priv->last_instdone = instdone;
1273 dev_priv->last_instdone1 = instdone1;
1274 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001275
1276 /* Reset timer case chip hangs without another request being added */
1277 mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
Ben Gamarif65d9422009-09-14 17:48:44 -04001278}
1279
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280/* drm_dma.h hooks
1281*/
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001282static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001283{
1284 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1285
1286 I915_WRITE(HWSTAM, 0xeffe);
1287
1288 /* XXX hotplug from PCH */
1289
1290 I915_WRITE(DEIMR, 0xffffffff);
1291 I915_WRITE(DEIER, 0x0);
1292 (void) I915_READ(DEIER);
1293
1294 /* and GT */
1295 I915_WRITE(GTIMR, 0xffffffff);
1296 I915_WRITE(GTIER, 0x0);
1297 (void) I915_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001298
1299 /* south display irq */
1300 I915_WRITE(SDEIMR, 0xffffffff);
1301 I915_WRITE(SDEIER, 0x0);
1302 (void) I915_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001303}
1304
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001305static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001306{
1307 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1308 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001309 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1310 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001311 u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001312 u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1313 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001314
1315 dev_priv->irq_mask_reg = ~display_mask;
Li Peng643ced92010-01-28 01:05:09 +08001316 dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001317
1318 /* should always can generate irq */
1319 I915_WRITE(DEIIR, I915_READ(DEIIR));
1320 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
1321 I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
1322 (void) I915_READ(DEIER);
1323
1324 /* user interrupt should be enabled, but masked initial */
Zou Nan hai852835f2010-05-21 09:08:56 +08001325 dev_priv->gt_irq_mask_reg = ~render_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001326 dev_priv->gt_irq_enable_reg = render_mask;
1327
1328 I915_WRITE(GTIIR, I915_READ(GTIIR));
1329 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
1330 I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
1331 (void) I915_READ(GTIER);
1332
Zhenyu Wangc6501562009-11-03 18:57:21 +00001333 dev_priv->pch_irq_mask_reg = ~hotplug_mask;
1334 dev_priv->pch_irq_enable_reg = hotplug_mask;
1335
1336 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1337 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
1338 I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
1339 (void) I915_READ(SDEIER);
1340
Jesse Barnesf97108d2010-01-29 11:27:07 -08001341 if (IS_IRONLAKE_M(dev)) {
1342 /* Clear & enable PCU event interrupts */
1343 I915_WRITE(DEIIR, DE_PCU_EVENT);
1344 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1345 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1346 }
1347
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001348 return 0;
1349}
1350
Dave Airlie84b1fd12007-07-11 15:53:27 +10001351void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352{
1353 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1354
Jesse Barnes79e53942008-11-07 14:24:08 -08001355 atomic_set(&dev_priv->irq_received, 0);
1356
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001357 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001358 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001359
Eric Anholtbad720f2009-10-22 16:11:14 -07001360 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001361 ironlake_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001362 return;
1363 }
1364
Jesse Barnes5ca58282009-03-31 14:11:15 -07001365 if (I915_HAS_HOTPLUG(dev)) {
1366 I915_WRITE(PORT_HOTPLUG_EN, 0);
1367 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1368 }
1369
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001370 I915_WRITE(HWSTAM, 0xeffe);
Keith Packard7c463582008-11-04 02:03:27 -08001371 I915_WRITE(PIPEASTAT, 0);
1372 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001373 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001374 I915_WRITE(IER, 0x0);
Keith Packard7c463582008-11-04 02:03:27 -08001375 (void) I915_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376}
1377
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001378/*
1379 * Must be called after intel_modeset_init or hotplug interrupts won't be
1380 * enabled correctly.
1381 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001382int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383{
1384 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001385 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001386 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001387
Zou Nan hai852835f2010-05-21 09:08:56 +08001388 DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001389
Zou Nan haid1b851f2010-05-21 09:08:57 +08001390 if (HAS_BSD(dev))
1391 DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
1392
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001393 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001394
Eric Anholtbad720f2009-10-22 16:11:14 -07001395 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001396 return ironlake_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001397
Keith Packard7c463582008-11-04 02:03:27 -08001398 /* Unmask the interrupts that we always want on. */
1399 dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001400
Keith Packard7c463582008-11-04 02:03:27 -08001401 dev_priv->pipestat[0] = 0;
1402 dev_priv->pipestat[1] = 0;
1403
Jesse Barnes5ca58282009-03-31 14:11:15 -07001404 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001405 /* Enable in IER... */
1406 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1407 /* and unmask in IMR */
1408 dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
1409 }
1410
1411 /*
1412 * Enable some error detection, note the instruction error mask
1413 * bit is reserved, so we leave it masked.
1414 */
1415 if (IS_G4X(dev)) {
1416 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1417 GM45_ERROR_MEM_PRIV |
1418 GM45_ERROR_CP_PRIV |
1419 I915_ERROR_MEMORY_REFRESH);
1420 } else {
1421 error_mask = ~(I915_ERROR_PAGE_TABLE |
1422 I915_ERROR_MEMORY_REFRESH);
1423 }
1424 I915_WRITE(EMR, error_mask);
1425
1426 I915_WRITE(IMR, dev_priv->irq_mask_reg);
1427 I915_WRITE(IER, enable_mask);
1428 (void) I915_READ(IER);
1429
1430 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001431 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1432
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001433 /* Note HDMI and DP share bits */
1434 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1435 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1436 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1437 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1438 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1439 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1440 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1441 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1442 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1443 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001444 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001445 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001446
1447 /* Programming the CRT detection parameters tends
1448 to generate a spurious hotplug event about three
1449 seconds later. So just do it once.
1450 */
1451 if (IS_G4X(dev))
1452 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1453 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1454 }
1455
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001456 /* Ignore TV since it's buggy */
1457
Jesse Barnes5ca58282009-03-31 14:11:15 -07001458 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001459 }
1460
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001461 opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001462
1463 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464}
1465
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001466static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001467{
1468 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1469 I915_WRITE(HWSTAM, 0xffffffff);
1470
1471 I915_WRITE(DEIMR, 0xffffffff);
1472 I915_WRITE(DEIER, 0x0);
1473 I915_WRITE(DEIIR, I915_READ(DEIIR));
1474
1475 I915_WRITE(GTIMR, 0xffffffff);
1476 I915_WRITE(GTIER, 0x0);
1477 I915_WRITE(GTIIR, I915_READ(GTIIR));
1478}
1479
Dave Airlie84b1fd12007-07-11 15:53:27 +10001480void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481{
1482 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie91e37382006-02-18 15:17:04 +11001483
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 if (!dev_priv)
1485 return;
1486
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001487 dev_priv->vblank_pipe = 0;
1488
Eric Anholtbad720f2009-10-22 16:11:14 -07001489 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001490 ironlake_irq_uninstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001491 return;
1492 }
1493
Jesse Barnes5ca58282009-03-31 14:11:15 -07001494 if (I915_HAS_HOTPLUG(dev)) {
1495 I915_WRITE(PORT_HOTPLUG_EN, 0);
1496 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1497 }
1498
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001499 I915_WRITE(HWSTAM, 0xffffffff);
Keith Packard7c463582008-11-04 02:03:27 -08001500 I915_WRITE(PIPEASTAT, 0);
1501 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001502 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001503 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001504
Keith Packard7c463582008-11-04 02:03:27 -08001505 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1506 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1507 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508}