blob: ddf1eca1340124425193086a593b1a73237428e2 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
Dave Airliec2142712009-09-22 08:50:10 +100073#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074#include "radeon_mode.h"
75#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020088extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020089extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100090extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020091extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040092extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040093extern int radeon_hw_i2c;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094
95/*
96 * Copy from radeon_drv.h so we don't have to include both and have conflicting
97 * symbol;
98 */
99#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000100#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100101/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102#define RADEON_IB_POOL_SIZE 16
103#define RADEON_DEBUGFS_MAX_NUM_FILES 32
104#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000105#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200106
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107/*
108 * Errata workarounds.
109 */
110enum radeon_pll_errata {
111 CHIP_ERRATA_R300_CG = 0x00000001,
112 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
113 CHIP_ERRATA_PLL_DELAY = 0x00000004
114};
115
116
117struct radeon_device;
118
119
120/*
121 * BIOS.
122 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000123#define ATRM_BIOS_PAGE 4096
124
Dave Airlie8edb3812010-03-01 21:50:01 +1100125#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000126bool radeon_atrm_supported(struct pci_dev *pdev);
127int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100128#else
129static inline bool radeon_atrm_supported(struct pci_dev *pdev)
130{
131 return false;
132}
133
134static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
135 return -EINVAL;
136}
137#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200138bool radeon_get_bios(struct radeon_device *rdev);
139
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000140
141/*
142 * Dummy page
143 */
144struct radeon_dummy_page {
145 struct page *page;
146 dma_addr_t addr;
147};
148int radeon_dummy_page_init(struct radeon_device *rdev);
149void radeon_dummy_page_fini(struct radeon_device *rdev);
150
151
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200152/*
153 * Clocks
154 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200155struct radeon_clock {
156 struct radeon_pll p1pll;
157 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500158 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159 struct radeon_pll spll;
160 struct radeon_pll mpll;
161 /* 10 Khz units */
162 uint32_t default_mclk;
163 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500164 uint32_t default_dispclk;
165 uint32_t dp_extclk;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166};
167
Rafał Miłecki74338742009-11-03 00:53:02 +0100168/*
169 * Power management
170 */
171int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500172void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100173void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400174void radeon_pm_suspend(struct radeon_device *rdev);
175void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500176void radeon_combios_get_power_modes(struct radeon_device *rdev);
177void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400178void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
Alex Deucherf8920342010-06-30 12:02:03 -0400179void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher21a81222010-07-02 12:58:16 -0400180extern u32 rv6xx_get_temp(struct radeon_device *rdev);
181extern u32 rv770_get_temp(struct radeon_device *rdev);
182extern u32 evergreen_get_temp(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000183
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200184/*
185 * Fences.
186 */
187struct radeon_fence_driver {
188 uint32_t scratch_reg;
189 atomic_t seq;
190 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000191 unsigned long last_jiffies;
192 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200193 wait_queue_head_t queue;
194 rwlock_t lock;
195 struct list_head created;
196 struct list_head emited;
197 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100198 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199};
200
201struct radeon_fence {
202 struct radeon_device *rdev;
203 struct kref kref;
204 struct list_head list;
205 /* protected by radeon_fence.lock */
206 uint32_t seq;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200207 bool emited;
208 bool signaled;
209};
210
211int radeon_fence_driver_init(struct radeon_device *rdev);
212void radeon_fence_driver_fini(struct radeon_device *rdev);
213int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
214int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
215void radeon_fence_process(struct radeon_device *rdev);
216bool radeon_fence_signaled(struct radeon_fence *fence);
217int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
218int radeon_fence_wait_next(struct radeon_device *rdev);
219int radeon_fence_wait_last(struct radeon_device *rdev);
220struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
221void radeon_fence_unref(struct radeon_fence **fence);
222
Dave Airliee024e112009-06-24 09:48:08 +1000223/*
224 * Tiling registers
225 */
226struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100227 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000228};
229
230#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231
232/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100233 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100235struct radeon_mman {
236 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000237 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100238 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100239 bool mem_global_referenced;
240 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100241};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200242
Jerome Glisse4c788672009-11-20 14:29:23 +0100243struct radeon_bo {
244 /* Protected by gem.mutex */
245 struct list_head list;
246 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100247 u32 placements[3];
248 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100249 struct ttm_buffer_object tbo;
250 struct ttm_bo_kmap_obj kmap;
251 unsigned pin_count;
252 void *kptr;
253 u32 tiling_flags;
254 u32 pitch;
255 int surface_reg;
256 /* Constant after initialization */
257 struct radeon_device *rdev;
258 struct drm_gem_object *gobj;
259};
260
261struct radeon_bo_list {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200262 struct list_head list;
Jerome Glisse4c788672009-11-20 14:29:23 +0100263 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200264 uint64_t gpu_offset;
265 unsigned rdomain;
266 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100267 u32 tiling_flags;
Jerome Glissee8652752010-05-19 16:05:50 +0200268 bool reserved;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200269};
270
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271/*
272 * GEM objects.
273 */
274struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100275 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276 struct list_head objects;
277};
278
279int radeon_gem_init(struct radeon_device *rdev);
280void radeon_gem_fini(struct radeon_device *rdev);
281int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100282 int alignment, int initial_domain,
283 bool discardable, bool kernel,
284 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
286 uint64_t *gpu_addr);
287void radeon_gem_object_unpin(struct drm_gem_object *obj);
288
289
290/*
291 * GART structures, functions & helpers
292 */
293struct radeon_mc;
294
295struct radeon_gart_table_ram {
296 volatile uint32_t *ptr;
297};
298
299struct radeon_gart_table_vram {
Jerome Glisse4c788672009-11-20 14:29:23 +0100300 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200301 volatile uint32_t *ptr;
302};
303
304union radeon_gart_table {
305 struct radeon_gart_table_ram ram;
306 struct radeon_gart_table_vram vram;
307};
308
Matt Turnera77f1712009-10-14 00:34:41 -0400309#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000310#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Matt Turnera77f1712009-10-14 00:34:41 -0400311
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312struct radeon_gart {
313 dma_addr_t table_addr;
314 unsigned num_gpu_pages;
315 unsigned num_cpu_pages;
316 unsigned table_size;
317 union radeon_gart_table table;
318 struct page **pages;
319 dma_addr_t *pages_addr;
320 bool ready;
321};
322
323int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
324void radeon_gart_table_ram_free(struct radeon_device *rdev);
325int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
326void radeon_gart_table_vram_free(struct radeon_device *rdev);
327int radeon_gart_init(struct radeon_device *rdev);
328void radeon_gart_fini(struct radeon_device *rdev);
329void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
330 int pages);
331int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
332 int pages, struct page **pagelist);
333
334
335/*
336 * GPU MC structures, functions & helpers
337 */
338struct radeon_mc {
339 resource_size_t aper_size;
340 resource_size_t aper_base;
341 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000342 /* for some chips with <= 32MB we need to lie
343 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000344 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000345 u64 visible_vram_size;
Jerome Glissec919b372010-08-10 17:41:31 -0400346 u64 active_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000347 u64 gtt_size;
348 u64 gtt_start;
349 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000350 u64 vram_start;
351 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000353 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354 int vram_mtrr;
355 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000356 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400357 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358};
359
Alex Deucher06b64762010-01-05 11:27:29 -0500360bool radeon_combios_sideport_present(struct radeon_device *rdev);
361bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200362
363/*
364 * GPU scratch registers structures, functions & helpers
365 */
366struct radeon_scratch {
367 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400368 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369 bool free[32];
370 uint32_t reg[32];
371};
372
373int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
374void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
375
376
377/*
378 * IRQS.
379 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500380
381struct radeon_unpin_work {
382 struct work_struct work;
383 struct radeon_device *rdev;
384 int crtc_id;
385 struct radeon_fence *fence;
386 struct drm_pending_vblank_event *event;
387 struct radeon_bo *old_rbo;
388 u64 new_crtc_base;
389};
390
391struct r500_irq_stat_regs {
392 u32 disp_int;
393};
394
395struct r600_irq_stat_regs {
396 u32 disp_int;
397 u32 disp_int_cont;
398 u32 disp_int_cont2;
399 u32 d1grph_int;
400 u32 d2grph_int;
401};
402
403struct evergreen_irq_stat_regs {
404 u32 disp_int;
405 u32 disp_int_cont;
406 u32 disp_int_cont2;
407 u32 disp_int_cont3;
408 u32 disp_int_cont4;
409 u32 disp_int_cont5;
410 u32 d1grph_int;
411 u32 d2grph_int;
412 u32 d3grph_int;
413 u32 d4grph_int;
414 u32 d5grph_int;
415 u32 d6grph_int;
416};
417
418union radeon_irq_stat_regs {
419 struct r500_irq_stat_regs r500;
420 struct r600_irq_stat_regs r600;
421 struct evergreen_irq_stat_regs evergreen;
422};
423
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200424struct radeon_irq {
425 bool installed;
426 bool sw_int;
427 /* FIXME: use a define max crtc rather than hardcode it */
Alex Deucher45f9a392010-03-24 13:55:51 -0400428 bool crtc_vblank_int[6];
Alex Deucher6f34be52010-11-21 10:59:01 -0500429 bool pflip[6];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100430 wait_queue_head_t vblank_queue;
Alex Deucherb500f682009-12-03 13:08:53 -0500431 /* FIXME: use defines for max hpd/dacs */
432 bool hpd[6];
Alex Deucher2031f772010-04-22 12:52:11 -0400433 bool gui_idle;
434 bool gui_idle_acked;
435 wait_queue_head_t idle_queue;
Christian Koenigf2594932010-04-10 03:13:16 +0200436 /* FIXME: use defines for max HDMI blocks */
437 bool hdmi[2];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000438 spinlock_t sw_lock;
439 int sw_refcount;
Alex Deucher6f34be52010-11-21 10:59:01 -0500440 union radeon_irq_stat_regs stat_regs;
441 spinlock_t pflip_lock[6];
442 int pflip_refcount[6];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200443};
444
445int radeon_irq_kms_init(struct radeon_device *rdev);
446void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000447void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
448void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500449void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
450void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200451
452/*
453 * CP & ring.
454 */
455struct radeon_ib {
456 struct list_head list;
Jerome Glissee8217672010-02-15 21:36:13 +0100457 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200458 uint64_t gpu_addr;
459 struct radeon_fence *fence;
Jerome Glissee8217672010-02-15 21:36:13 +0100460 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200461 uint32_t length_dw;
Jerome Glissee8217672010-02-15 21:36:13 +0100462 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200463};
464
Dave Airlieecb114a2009-09-15 11:12:56 +1000465/*
466 * locking -
467 * mutex protects scheduled_ibs, ready, alloc_bm
468 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200469struct radeon_ib_pool {
470 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100471 struct radeon_bo *robj;
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100472 struct list_head bogus_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200473 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
474 bool ready;
Jerome Glissee8217672010-02-15 21:36:13 +0100475 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200476};
477
478struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100479 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200480 volatile uint32_t *ring;
481 unsigned rptr;
482 unsigned wptr;
483 unsigned wptr_old;
484 unsigned ring_size;
485 unsigned ring_free_dw;
486 int count_dw;
487 uint64_t gpu_addr;
488 uint32_t align_mask;
489 uint32_t ptr_mask;
490 struct mutex mutex;
491 bool ready;
492};
493
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500494/*
495 * R6xx+ IH ring
496 */
497struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100498 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500499 volatile uint32_t *ring;
500 unsigned rptr;
501 unsigned wptr;
502 unsigned wptr_old;
503 unsigned ring_size;
504 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500505 uint32_t ptr_mask;
506 spinlock_t lock;
507 bool enabled;
508};
509
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000510struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100511 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100512 struct radeon_bo *shader_obj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000513 u64 shader_gpu_addr;
514 u32 vs_offset, ps_offset;
515 u32 state_offset;
516 u32 state_len;
517 u32 vb_used, vb_total;
518 struct radeon_ib *vb_ib;
519};
520
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200521int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
522void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
523int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
524int radeon_ib_pool_init(struct radeon_device *rdev);
525void radeon_ib_pool_fini(struct radeon_device *rdev);
526int radeon_ib_test(struct radeon_device *rdev);
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100527extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200528/* Ring access between begin & end cannot sleep */
529void radeon_ring_free_size(struct radeon_device *rdev);
Matthew Garrett91700f32010-04-30 15:24:17 -0400530int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200531int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
Matthew Garrett91700f32010-04-30 15:24:17 -0400532void radeon_ring_commit(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200533void radeon_ring_unlock_commit(struct radeon_device *rdev);
534void radeon_ring_unlock_undo(struct radeon_device *rdev);
535int radeon_ring_test(struct radeon_device *rdev);
536int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
537void radeon_ring_fini(struct radeon_device *rdev);
538
539
540/*
541 * CS.
542 */
543struct radeon_cs_reloc {
544 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100545 struct radeon_bo *robj;
546 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200547 uint32_t handle;
548 uint32_t flags;
549};
550
551struct radeon_cs_chunk {
552 uint32_t chunk_id;
553 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000554 int kpage_idx[2];
555 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200556 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000557 void __user *user_ptr;
558 int last_copied_page;
559 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200560};
561
562struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100563 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200564 struct radeon_device *rdev;
565 struct drm_file *filp;
566 /* chunks */
567 unsigned nchunks;
568 struct radeon_cs_chunk *chunks;
569 uint64_t *chunks_array;
570 /* IB */
571 unsigned idx;
572 /* relocations */
573 unsigned nrelocs;
574 struct radeon_cs_reloc *relocs;
575 struct radeon_cs_reloc **relocs_ptr;
576 struct list_head validated;
577 /* indices of various chunks */
578 int chunk_ib_idx;
579 int chunk_relocs_idx;
580 struct radeon_ib *ib;
581 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000582 unsigned family;
Dave Airlie513bcb42009-09-23 16:56:27 +1000583 int parser_error;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200584};
585
Dave Airlie513bcb42009-09-23 16:56:27 +1000586extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
587extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
588
589
590static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
591{
592 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
593 u32 pg_idx, pg_offset;
594 u32 idx_value = 0;
595 int new_page;
596
597 pg_idx = (idx * 4) / PAGE_SIZE;
598 pg_offset = (idx * 4) % PAGE_SIZE;
599
600 if (ibc->kpage_idx[0] == pg_idx)
601 return ibc->kpage[0][pg_offset/4];
602 if (ibc->kpage_idx[1] == pg_idx)
603 return ibc->kpage[1][pg_offset/4];
604
605 new_page = radeon_cs_update_pages(p, pg_idx);
606 if (new_page < 0) {
607 p->parser_error = new_page;
608 return 0;
609 }
610
611 idx_value = ibc->kpage[new_page][pg_offset/4];
612 return idx_value;
613}
614
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200615struct radeon_cs_packet {
616 unsigned idx;
617 unsigned type;
618 unsigned reg;
619 unsigned opcode;
620 int count;
621 unsigned one_reg_wr;
622};
623
624typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
625 struct radeon_cs_packet *pkt,
626 unsigned idx, unsigned reg);
627typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
628 struct radeon_cs_packet *pkt);
629
630
631/*
632 * AGP
633 */
634int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000635void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200636void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200637void radeon_agp_fini(struct radeon_device *rdev);
638
639
640/*
641 * Writeback
642 */
643struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100644 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200645 volatile uint32_t *wb;
646 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400647 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400648 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200649};
650
Alex Deucher724c80e2010-08-27 18:25:25 -0400651#define RADEON_WB_SCRATCH_OFFSET 0
652#define RADEON_WB_CP_RPTR_OFFSET 1024
653#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400654#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400655
Jerome Glissec93bb852009-07-13 21:04:08 +0200656/**
657 * struct radeon_pm - power management datas
658 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
659 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
660 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
661 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
662 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
663 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
664 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
665 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
666 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
667 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
668 * @needed_bandwidth: current bandwidth needs
669 *
670 * It keeps track of various data needed to take powermanagement decision.
671 * Bandwith need is used to determine minimun clock of the GPU and memory.
672 * Equation between gpu/memory clock and available bandwidth is hw dependent
673 * (type of memory, bus size, efficiency, ...)
674 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400675
676enum radeon_pm_method {
677 PM_METHOD_PROFILE,
678 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100679};
Alex Deucherce8f5372010-05-07 15:10:16 -0400680
681enum radeon_dynpm_state {
682 DYNPM_STATE_DISABLED,
683 DYNPM_STATE_MINIMUM,
684 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000685 DYNPM_STATE_ACTIVE,
686 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400687};
688enum radeon_dynpm_action {
689 DYNPM_ACTION_NONE,
690 DYNPM_ACTION_MINIMUM,
691 DYNPM_ACTION_DOWNCLOCK,
692 DYNPM_ACTION_UPCLOCK,
693 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100694};
Alex Deucher56278a82009-12-28 13:58:44 -0500695
696enum radeon_voltage_type {
697 VOLTAGE_NONE = 0,
698 VOLTAGE_GPIO,
699 VOLTAGE_VDDC,
700 VOLTAGE_SW
701};
702
Alex Deucher0ec0e742009-12-23 13:21:58 -0500703enum radeon_pm_state_type {
704 POWER_STATE_TYPE_DEFAULT,
705 POWER_STATE_TYPE_POWERSAVE,
706 POWER_STATE_TYPE_BATTERY,
707 POWER_STATE_TYPE_BALANCED,
708 POWER_STATE_TYPE_PERFORMANCE,
709};
710
Alex Deucherce8f5372010-05-07 15:10:16 -0400711enum radeon_pm_profile_type {
712 PM_PROFILE_DEFAULT,
713 PM_PROFILE_AUTO,
714 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400715 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400716 PM_PROFILE_HIGH,
717};
718
719#define PM_PROFILE_DEFAULT_IDX 0
720#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400721#define PM_PROFILE_MID_SH_IDX 2
722#define PM_PROFILE_HIGH_SH_IDX 3
723#define PM_PROFILE_LOW_MH_IDX 4
724#define PM_PROFILE_MID_MH_IDX 5
725#define PM_PROFILE_HIGH_MH_IDX 6
726#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400727
728struct radeon_pm_profile {
729 int dpms_off_ps_idx;
730 int dpms_on_ps_idx;
731 int dpms_off_cm_idx;
732 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500733};
734
Alex Deucher21a81222010-07-02 12:58:16 -0400735enum radeon_int_thermal_type {
736 THERMAL_TYPE_NONE,
737 THERMAL_TYPE_RV6XX,
738 THERMAL_TYPE_RV770,
739 THERMAL_TYPE_EVERGREEN,
740};
741
Alex Deucher56278a82009-12-28 13:58:44 -0500742struct radeon_voltage {
743 enum radeon_voltage_type type;
744 /* gpio voltage */
745 struct radeon_gpio_rec gpio;
746 u32 delay; /* delay in usec from voltage drop to sclk change */
747 bool active_high; /* voltage drop is active when bit is high */
748 /* VDDC voltage */
749 u8 vddc_id; /* index into vddc voltage table */
750 u8 vddci_id; /* index into vddci voltage table */
751 bool vddci_enabled;
752 /* r6xx+ sw */
753 u32 voltage;
754};
755
Alex Deucherd7311172010-05-03 01:13:14 -0400756/* clock mode flags */
757#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
758
Alex Deucher56278a82009-12-28 13:58:44 -0500759struct radeon_pm_clock_info {
760 /* memory clock */
761 u32 mclk;
762 /* engine clock */
763 u32 sclk;
764 /* voltage info */
765 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -0400766 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -0500767 u32 flags;
768};
769
Alex Deuchera48b9b42010-04-22 14:03:55 -0400770/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -0400771#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400772
Alex Deucher56278a82009-12-28 13:58:44 -0500773struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500774 enum radeon_pm_state_type type;
Alex Deucher56278a82009-12-28 13:58:44 -0500775 /* XXX: use a define for num clock modes */
776 struct radeon_pm_clock_info clock_info[8];
777 /* number of valid clock modes in this power state */
778 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500779 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400780 /* standardized state flags */
781 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -0400782 u32 misc; /* vbios specific flags */
783 u32 misc2; /* vbios specific flags */
784 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -0500785};
786
Rafał Miłecki27459322010-02-11 22:16:36 +0000787/*
788 * Some modes are overclocked by very low value, accept them
789 */
790#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
791
Jerome Glissec93bb852009-07-13 21:04:08 +0200792struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100793 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400794 u32 active_crtcs;
795 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100796 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100797 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400798 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +0200799 fixed20_12 max_bandwidth;
800 fixed20_12 igp_sideport_mclk;
801 fixed20_12 igp_system_mclk;
802 fixed20_12 igp_ht_link_clk;
803 fixed20_12 igp_ht_link_width;
804 fixed20_12 k8_bandwidth;
805 fixed20_12 sideport_bandwidth;
806 fixed20_12 ht_bandwidth;
807 fixed20_12 core_bandwidth;
808 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -0400809 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200810 fixed20_12 needed_bandwidth;
Alex Deucher56278a82009-12-28 13:58:44 -0500811 /* XXX: use a define for num power modes */
812 struct radeon_power_state power_state[8];
813 /* number of valid power states */
814 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400815 int current_power_state_index;
816 int current_clock_mode_index;
817 int requested_power_state_index;
818 int requested_clock_mode_index;
819 int default_power_state_index;
820 u32 current_sclk;
821 u32 current_mclk;
Alex Deucher4d601732010-06-07 18:15:18 -0400822 u32 current_vddc;
Alex Deucher29fb52c2010-03-11 10:01:17 -0500823 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -0400824 /* selected pm method */
825 enum radeon_pm_method pm_method;
826 /* dynpm power management */
827 struct delayed_work dynpm_idle_work;
828 enum radeon_dynpm_state dynpm_state;
829 enum radeon_dynpm_action dynpm_planned_action;
830 unsigned long dynpm_action_timeout;
831 bool dynpm_can_upclock;
832 bool dynpm_can_downclock;
833 /* profile-based power management */
834 enum radeon_pm_profile_type profile;
835 int profile_index;
836 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -0400837 /* internal thermal controller on rv6xx+ */
838 enum radeon_int_thermal_type int_thermal_type;
839 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +0200840};
841
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200842
843/*
844 * Benchmarking
845 */
846void radeon_benchmark(struct radeon_device *rdev);
847
848
849/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200850 * Testing
851 */
852void radeon_test_moves(struct radeon_device *rdev);
853
854
855/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200856 * Debugfs
857 */
858int radeon_debugfs_add_files(struct radeon_device *rdev,
859 struct drm_info_list *files,
860 unsigned nfiles);
861int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200862
863
864/*
865 * ASIC specific functions.
866 */
867struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200868 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000869 void (*fini)(struct radeon_device *rdev);
870 int (*resume)(struct radeon_device *rdev);
871 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000872 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse225758d2010-03-09 14:45:10 +0000873 bool (*gpu_is_lockup)(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000874 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200875 void (*gart_tlb_flush)(struct radeon_device *rdev);
876 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
877 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
878 void (*cp_fini)(struct radeon_device *rdev);
879 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000880 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200881 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000882 int (*ring_test)(struct radeon_device *rdev);
883 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200884 int (*irq_set)(struct radeon_device *rdev);
885 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200886 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200887 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
888 int (*cs_parse)(struct radeon_cs_parser *p);
889 int (*copy_blit)(struct radeon_device *rdev,
890 uint64_t src_offset,
891 uint64_t dst_offset,
892 unsigned num_pages,
893 struct radeon_fence *fence);
894 int (*copy_dma)(struct radeon_device *rdev,
895 uint64_t src_offset,
896 uint64_t dst_offset,
897 unsigned num_pages,
898 struct radeon_fence *fence);
899 int (*copy)(struct radeon_device *rdev,
900 uint64_t src_offset,
901 uint64_t dst_offset,
902 unsigned num_pages,
903 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100904 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200905 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100906 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200907 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -0500908 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200909 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
910 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000911 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
912 uint32_t tiling_flags, uint32_t pitch,
913 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000914 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200915 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500916 void (*hpd_init)(struct radeon_device *rdev);
917 void (*hpd_fini)(struct radeon_device *rdev);
918 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
919 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100920 /* ioctl hw specific callback. Some hw might want to perform special
921 * operation on specific ioctl. For instance on wait idle some hw
922 * might want to perform and HDP flush through MMIO as it seems that
923 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
924 * through ring.
925 */
926 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400927 bool (*gui_idle)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400928 /* power management */
Alex Deucher49e02b72010-04-23 17:57:27 -0400929 void (*pm_misc)(struct radeon_device *rdev);
930 void (*pm_prepare)(struct radeon_device *rdev);
931 void (*pm_finish)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400932 void (*pm_init_profile)(struct radeon_device *rdev);
933 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500934 /* pageflipping */
935 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
936 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
937 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200938};
939
Jerome Glisse21f9a432009-09-11 15:55:33 +0200940/*
941 * Asic structures
942 */
Jerome Glisse225758d2010-03-09 14:45:10 +0000943struct r100_gpu_lockup {
944 unsigned long last_jiffies;
945 u32 last_cp_rptr;
946};
947
Dave Airlie551ebd82009-09-01 15:25:57 +1000948struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000949 const unsigned *reg_safe_bm;
950 unsigned reg_safe_bm_size;
951 u32 hdp_cntl;
952 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +1000953};
954
Jerome Glisse21f9a432009-09-11 15:55:33 +0200955struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000956 const unsigned *reg_safe_bm;
957 unsigned reg_safe_bm_size;
958 u32 resync_scratch;
959 u32 hdp_cntl;
960 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200961};
962
963struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000964 unsigned max_pipes;
965 unsigned max_tile_pipes;
966 unsigned max_simds;
967 unsigned max_backends;
968 unsigned max_gprs;
969 unsigned max_threads;
970 unsigned max_stack_entries;
971 unsigned max_hw_contexts;
972 unsigned max_gs_threads;
973 unsigned sx_max_export_size;
974 unsigned sx_max_export_pos_size;
975 unsigned sx_max_export_smx_size;
976 unsigned sq_num_cf_insts;
977 unsigned tiling_nbanks;
978 unsigned tiling_npipes;
979 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400980 unsigned tile_config;
Jerome Glisse225758d2010-03-09 14:45:10 +0000981 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200982};
983
984struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000985 unsigned max_pipes;
986 unsigned max_tile_pipes;
987 unsigned max_simds;
988 unsigned max_backends;
989 unsigned max_gprs;
990 unsigned max_threads;
991 unsigned max_stack_entries;
992 unsigned max_hw_contexts;
993 unsigned max_gs_threads;
994 unsigned sx_max_export_size;
995 unsigned sx_max_export_pos_size;
996 unsigned sx_max_export_smx_size;
997 unsigned sq_num_cf_insts;
998 unsigned sx_num_of_sets;
999 unsigned sc_prim_fifo_size;
1000 unsigned sc_hiz_tile_fifo_size;
1001 unsigned sc_earlyz_tile_fifo_fize;
1002 unsigned tiling_nbanks;
1003 unsigned tiling_npipes;
1004 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001005 unsigned tile_config;
Jerome Glisse225758d2010-03-09 14:45:10 +00001006 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001007};
1008
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001009struct evergreen_asic {
1010 unsigned num_ses;
1011 unsigned max_pipes;
1012 unsigned max_tile_pipes;
1013 unsigned max_simds;
1014 unsigned max_backends;
1015 unsigned max_gprs;
1016 unsigned max_threads;
1017 unsigned max_stack_entries;
1018 unsigned max_hw_contexts;
1019 unsigned max_gs_threads;
1020 unsigned sx_max_export_size;
1021 unsigned sx_max_export_pos_size;
1022 unsigned sx_max_export_smx_size;
1023 unsigned sq_num_cf_insts;
1024 unsigned sx_num_of_sets;
1025 unsigned sc_prim_fifo_size;
1026 unsigned sc_hiz_tile_fifo_size;
1027 unsigned sc_earlyz_tile_fifo_size;
1028 unsigned tiling_nbanks;
1029 unsigned tiling_npipes;
1030 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001031 unsigned tile_config;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001032};
1033
Jerome Glisse068a1172009-06-17 13:28:30 +02001034union radeon_asic_config {
1035 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001036 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001037 struct r600_asic r600;
1038 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001039 struct evergreen_asic evergreen;
Jerome Glisse068a1172009-06-17 13:28:30 +02001040};
1041
Daniel Vetter0a10c852010-03-11 21:19:14 +00001042/*
1043 * asic initizalization from radeon_asic.c
1044 */
1045void radeon_agp_disable(struct radeon_device *rdev);
1046int radeon_asic_init(struct radeon_device *rdev);
1047
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001048
1049/*
1050 * IOCTL.
1051 */
1052int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1053 struct drm_file *filp);
1054int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1055 struct drm_file *filp);
1056int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1057 struct drm_file *file_priv);
1058int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1059 struct drm_file *file_priv);
1060int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1061 struct drm_file *file_priv);
1062int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1063 struct drm_file *file_priv);
1064int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1065 struct drm_file *filp);
1066int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1067 struct drm_file *filp);
1068int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1069 struct drm_file *filp);
1070int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1071 struct drm_file *filp);
1072int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001073int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1074 struct drm_file *filp);
1075int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1076 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001077
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001078/* VRAM scratch page for HDP bug */
1079struct r700_vram_scratch {
1080 struct radeon_bo *robj;
1081 volatile uint32_t *ptr;
1082};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001083
1084/*
1085 * Core structure, functions and helpers.
1086 */
1087typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1088typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1089
1090struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001091 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001092 struct drm_device *ddev;
1093 struct pci_dev *pdev;
1094 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001095 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001096 enum radeon_family family;
1097 unsigned long flags;
1098 int usec_timeout;
1099 enum radeon_pll_errata pll_errata;
1100 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001101 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001102 int disp_priority;
1103 /* BIOS */
1104 uint8_t *bios;
1105 bool is_atom_bios;
1106 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001107 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001108 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001109 resource_size_t rmmio_base;
1110 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001111 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001112 radeon_rreg_t mc_rreg;
1113 radeon_wreg_t mc_wreg;
1114 radeon_rreg_t pll_rreg;
1115 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001116 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001117 radeon_rreg_t pciep_rreg;
1118 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001119 /* io port */
1120 void __iomem *rio_mem;
1121 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001122 struct radeon_clock clock;
1123 struct radeon_mc mc;
1124 struct radeon_gart gart;
1125 struct radeon_mode_info mode_info;
1126 struct radeon_scratch scratch;
1127 struct radeon_mman mman;
1128 struct radeon_fence_driver fence_drv;
1129 struct radeon_cp cp;
1130 struct radeon_ib_pool ib_pool;
1131 struct radeon_irq irq;
1132 struct radeon_asic *asic;
1133 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001134 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001135 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001136 struct mutex cs_mutex;
1137 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001138 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001139 bool gpu_lockup;
1140 bool shutdown;
1141 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001142 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001143 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001144 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001145 const struct firmware *me_fw; /* all family ME firmware */
1146 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001147 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001148 struct r600_blit r600_blit;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001149 struct r700_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001150 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001151 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001152 struct workqueue_struct *wq;
1153 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001154 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001155 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001156 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001157
1158 /* audio stuff */
Rafał Miłecki7eea7e92010-06-19 12:24:56 +02001159 bool audio_enabled;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001160 struct timer_list audio_timer;
1161 int audio_channels;
1162 int audio_rate;
1163 int audio_bits_per_sample;
1164 uint8_t audio_status_bits;
1165 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001166
1167 bool powered_down;
Alex Deucherce8f5372010-05-07 15:10:16 -04001168 struct notifier_block acpi_nb;
Dave Airlieab9e1f52010-07-13 11:11:11 +10001169 /* only one userspace can use Hyperz features at a time */
1170 struct drm_file *hyperz_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001171 /* i2c buses */
1172 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001173};
1174
1175int radeon_device_init(struct radeon_device *rdev,
1176 struct drm_device *ddev,
1177 struct pci_dev *pdev,
1178 uint32_t flags);
1179void radeon_device_fini(struct radeon_device *rdev);
1180int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1181
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001182/* r600 blit */
1183int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1184void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1185void r600_kms_blit_copy(struct radeon_device *rdev,
1186 u64 src_gpu_addr, u64 dst_gpu_addr,
1187 int size_bytes);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04001188/* evergreen blit */
1189int evergreen_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1190void evergreen_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1191void evergreen_kms_blit_copy(struct radeon_device *rdev,
1192 u64 src_gpu_addr, u64 dst_gpu_addr,
1193 int size_bytes);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001194
Dave Airliede1b2892009-08-12 18:43:14 +10001195static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1196{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001197 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001198 return readl(((void __iomem *)rdev->rmmio) + reg);
1199 else {
1200 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1201 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1202 }
1203}
1204
1205static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1206{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001207 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001208 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1209 else {
1210 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1211 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1212 }
1213}
1214
Alex Deucher351a52a2010-06-30 11:52:50 -04001215static inline u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
1216{
1217 if (reg < rdev->rio_mem_size)
1218 return ioread32(rdev->rio_mem + reg);
1219 else {
1220 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1221 return ioread32(rdev->rio_mem + RADEON_MM_DATA);
1222 }
1223}
1224
1225static inline void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1226{
1227 if (reg < rdev->rio_mem_size)
1228 iowrite32(v, rdev->rio_mem + reg);
1229 else {
1230 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1231 iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
1232 }
1233}
1234
Jerome Glisse4c788672009-11-20 14:29:23 +01001235/*
1236 * Cast helper
1237 */
1238#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001239
1240/*
1241 * Registers read & write functions.
1242 */
1243#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1244#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001245#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001246#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001247#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001248#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1249#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1250#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1251#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1252#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1253#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001254#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1255#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001256#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1257#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001258#define WREG32_P(reg, val, mask) \
1259 do { \
1260 uint32_t tmp_ = RREG32(reg); \
1261 tmp_ &= (mask); \
1262 tmp_ |= ((val) & ~(mask)); \
1263 WREG32(reg, tmp_); \
1264 } while (0)
1265#define WREG32_PLL_P(reg, val, mask) \
1266 do { \
1267 uint32_t tmp_ = RREG32_PLL(reg); \
1268 tmp_ &= (mask); \
1269 tmp_ |= ((val) & ~(mask)); \
1270 WREG32_PLL(reg, tmp_); \
1271 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001272#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001273#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1274#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001275
Dave Airliede1b2892009-08-12 18:43:14 +10001276/*
1277 * Indirect registers accessor
1278 */
1279static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1280{
1281 uint32_t r;
1282
1283 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1284 r = RREG32(RADEON_PCIE_DATA);
1285 return r;
1286}
1287
1288static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1289{
1290 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1291 WREG32(RADEON_PCIE_DATA, (v));
1292}
1293
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001294void r100_pll_errata_after_index(struct radeon_device *rdev);
1295
1296
1297/*
1298 * ASICs helpers.
1299 */
Dave Airlieb995e432009-07-14 02:02:32 +10001300#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1301 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001302#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1303 (rdev->family == CHIP_RV200) || \
1304 (rdev->family == CHIP_RS100) || \
1305 (rdev->family == CHIP_RS200) || \
1306 (rdev->family == CHIP_RV250) || \
1307 (rdev->family == CHIP_RV280) || \
1308 (rdev->family == CHIP_RS300))
1309#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1310 (rdev->family == CHIP_RV350) || \
1311 (rdev->family == CHIP_R350) || \
1312 (rdev->family == CHIP_RV380) || \
1313 (rdev->family == CHIP_R420) || \
1314 (rdev->family == CHIP_R423) || \
1315 (rdev->family == CHIP_RV410) || \
1316 (rdev->family == CHIP_RS400) || \
1317 (rdev->family == CHIP_RS480))
1318#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001319#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1320 (rdev->family == CHIP_RS690) || \
1321 (rdev->family == CHIP_RS740) || \
1322 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001323#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1324#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001325#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001326
1327/*
1328 * BIOS helpers.
1329 */
1330#define RBIOS8(i) (rdev->bios[i])
1331#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1332#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1333
1334int radeon_combios_init(struct radeon_device *rdev);
1335void radeon_combios_fini(struct radeon_device *rdev);
1336int radeon_atombios_init(struct radeon_device *rdev);
1337void radeon_atombios_fini(struct radeon_device *rdev);
1338
1339
1340/*
1341 * RING helpers.
1342 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001343static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1344{
1345#if DRM_DEBUG_CODE
1346 if (rdev->cp.count_dw <= 0) {
1347 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1348 }
1349#endif
1350 rdev->cp.ring[rdev->cp.wptr++] = v;
1351 rdev->cp.wptr &= rdev->cp.ptr_mask;
1352 rdev->cp.count_dw--;
1353 rdev->cp.ring_free_dw--;
1354}
1355
1356
1357/*
1358 * ASICs macro.
1359 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001360#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001361#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1362#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1363#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001364#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001365#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse225758d2010-03-09 14:45:10 +00001366#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001367#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001368#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1369#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001370#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001371#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001372#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1373#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001374#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1375#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001376#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001377#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1378#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1379#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1380#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001381#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001382#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001383#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001384#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001385#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001386#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1387#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001388#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1389#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001390#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001391#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1392#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1393#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1394#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001395#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera4248162010-04-24 14:50:23 -04001396#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1397#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1398#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
Alex Deucherce8f5372010-05-07 15:10:16 -04001399#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1400#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
Alex Deucher6f34be52010-11-21 10:59:01 -05001401#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
1402#define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
1403#define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001404
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001405/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001406/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001407extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001408extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001409extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
Dave Airlie82568562010-02-05 16:00:07 +10001410extern void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001411extern int radeon_modeset_init(struct radeon_device *rdev);
1412extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001413extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001414extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001415extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001416extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001417extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001418extern void radeon_wb_fini(struct radeon_device *rdev);
1419extern int radeon_wb_init(struct radeon_device *rdev);
1420extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001421extern void radeon_surface_init(struct radeon_device *rdev);
1422extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001423extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001424extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001425extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001426extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001427extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1428extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001429extern int radeon_resume_kms(struct drm_device *dev);
1430extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001431
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001432/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
Jerome Glisse225758d2010-03-09 14:45:10 +00001433extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
1434extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001435
Jerome Glissed4550902009-10-01 10:12:06 +02001436/* rv200,rv250,rv280 */
1437extern void r200_set_safe_registers(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001438
1439/* r300,r350,rv350,rv370,rv380 */
1440extern void r300_set_reg_safe(struct radeon_device *rdev);
1441extern void r300_mc_program(struct radeon_device *rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00001442extern void r300_mc_init(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001443extern void r300_clock_startup(struct radeon_device *rdev);
1444extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001445extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1446extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1447extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001448extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001449
Jerome Glisse905b6822009-09-09 22:24:20 +02001450/* r420,r423,rv410 */
Jerome Glisse21f9a432009-09-11 15:55:33 +02001451extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1452extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001453extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001454extern void r420_pipes_init(struct radeon_device *rdev);
Jerome Glisse905b6822009-09-09 22:24:20 +02001455
Jerome Glisse21f9a432009-09-11 15:55:33 +02001456/* rv515 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001457struct rv515_mc_save {
1458 u32 d1vga_control;
1459 u32 d2vga_control;
1460 u32 vga_render_control;
1461 u32 vga_hdp_control;
1462 u32 d1crtc_control;
1463 u32 d2crtc_control;
1464};
Jerome Glisse21f9a432009-09-11 15:55:33 +02001465extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001466extern void rv515_vga_render_disable(struct radeon_device *rdev);
1467extern void rv515_set_safe_registers(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +02001468extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1469extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1470extern void rv515_clock_startup(struct radeon_device *rdev);
1471extern void rv515_debugfs(struct radeon_device *rdev);
1472extern int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001473
Jerome Glisse3bc68532009-10-01 09:39:24 +02001474/* rs400 */
1475extern int rs400_gart_init(struct radeon_device *rdev);
1476extern int rs400_gart_enable(struct radeon_device *rdev);
1477extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1478extern void rs400_gart_disable(struct radeon_device *rdev);
1479extern void rs400_gart_fini(struct radeon_device *rdev);
1480
1481/* rs600 */
1482extern void rs600_set_safe_registers(struct radeon_device *rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001483extern int rs600_irq_set(struct radeon_device *rdev);
1484extern void rs600_irq_disable(struct radeon_device *rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +02001485
Jerome Glisse21f9a432009-09-11 15:55:33 +02001486/* rs690, rs740 */
1487extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1488 struct drm_display_mode *mode1,
1489 struct drm_display_mode *mode2);
1490
1491/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
Jerome Glissed594e462010-02-17 21:54:29 +00001492extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001493extern bool r600_card_posted(struct radeon_device *rdev);
1494extern void r600_cp_stop(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001495extern int r600_cp_start(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001496extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1497extern int r600_cp_resume(struct radeon_device *rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001498extern void r600_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001499extern int r600_count_pipe_bits(uint32_t val);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001500extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001501extern int r600_pcie_gart_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001502extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1503extern int r600_ib_test(struct radeon_device *rdev);
1504extern int r600_ring_test(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001505extern void r600_scratch_init(struct radeon_device *rdev);
1506extern int r600_blit_init(struct radeon_device *rdev);
1507extern void r600_blit_fini(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001508extern int r600_init_microcode(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001509extern int r600_asic_reset(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001510/* r600 irq */
1511extern int r600_irq_init(struct radeon_device *rdev);
1512extern void r600_irq_fini(struct radeon_device *rdev);
1513extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1514extern int r600_irq_set(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001515extern void r600_irq_suspend(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04001516extern void r600_disable_interrupts(struct radeon_device *rdev);
1517extern void r600_rlc_stop(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001518/* r600 audio */
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001519extern int r600_audio_init(struct radeon_device *rdev);
1520extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1521extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
Christian König58bd0862010-04-05 22:14:55 +02001522extern int r600_audio_channels(struct radeon_device *rdev);
1523extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1524extern int r600_audio_rate(struct radeon_device *rdev);
1525extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1526extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
Christian Koenigf2594932010-04-10 03:13:16 +02001527extern void r600_audio_schedule_polling(struct radeon_device *rdev);
Christian König58bd0862010-04-05 22:14:55 +02001528extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1529extern void r600_audio_disable_polling(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001530extern void r600_audio_fini(struct radeon_device *rdev);
1531extern void r600_hdmi_init(struct drm_encoder *encoder);
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001532extern void r600_hdmi_enable(struct drm_encoder *encoder);
1533extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001534extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1535extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
Christian König58bd0862010-04-05 22:14:55 +02001536extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001537
Alex Deucherfe251e22010-03-24 13:36:43 -04001538extern void r700_cp_stop(struct radeon_device *rdev);
1539extern void r700_cp_fini(struct radeon_device *rdev);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001540extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1541extern int evergreen_irq_set(struct radeon_device *rdev);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04001542extern int evergreen_blit_init(struct radeon_device *rdev);
1543extern void evergreen_blit_fini(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001544
Alberto Miloned7a29522010-07-06 11:40:24 -04001545/* radeon_acpi.c */
1546#if defined(CONFIG_ACPI)
1547extern int radeon_acpi_init(struct radeon_device *rdev);
1548#else
1549static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1550#endif
1551
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001552/* evergreen */
1553struct evergreen_mc_save {
1554 u32 vga_control[6];
1555 u32 vga_render_control;
1556 u32 vga_hdp_control;
1557 u32 crtc_control[6];
1558};
1559
Jerome Glisse4c788672009-11-20 14:29:23 +01001560#include "radeon_object.h"
1561
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001562#endif