blob: 734ffd240cd6d61a6e3b6a9f29099dd32f5283b9 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020095static int
96i915_get_ggtt_vma_pages(struct i915_vma *vma);
97
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000098const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020099const struct i915_ggtt_view i915_ggtt_view_rotated = {
100 .type = I915_GGTT_VIEW_ROTATED
101};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200149static int ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200152{
153 u32 pte_flags = 0;
154
155 /* Currently applicable only to VLV */
156 if (vma->obj->gt_ro)
157 pte_flags |= PTE_READ_ONLY;
158
159 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
160 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200161
162 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200163}
164
165static void ppgtt_unbind_vma(struct i915_vma *vma)
166{
167 vma->vm->clear_range(vma->vm,
168 vma->node.start,
169 vma->obj->base.size,
170 true);
171}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800172
Daniel Vetter2c642b02015-04-14 17:35:26 +0200173static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
174 enum i915_cache_level level,
175 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700178 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300179
180 switch (level) {
181 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800182 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300183 break;
184 case I915_CACHE_WT:
185 pte |= PPAT_DISPLAY_ELLC_INDEX;
186 break;
187 default:
188 pte |= PPAT_CACHED_INDEX;
189 break;
190 }
191
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700192 return pte;
193}
194
Daniel Vetter2c642b02015-04-14 17:35:26 +0200195static gen8_pde_t gen8_pde_encode(struct drm_device *dev,
196 dma_addr_t addr,
197 enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800198{
Michel Thierry07749ef2015-03-16 16:00:54 +0000199 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800200 pde |= addr;
201 if (level != I915_CACHE_NONE)
202 pde |= PPAT_CACHED_PDE_INDEX;
203 else
204 pde |= PPAT_UNCACHED_INDEX;
205 return pde;
206}
207
Michel Thierry07749ef2015-03-16 16:00:54 +0000208static gen6_pte_t snb_pte_encode(dma_addr_t addr,
209 enum i915_cache_level level,
210 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700211{
Michel Thierry07749ef2015-03-16 16:00:54 +0000212 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700213 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700214
215 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100216 case I915_CACHE_L3_LLC:
217 case I915_CACHE_LLC:
218 pte |= GEN6_PTE_CACHE_LLC;
219 break;
220 case I915_CACHE_NONE:
221 pte |= GEN6_PTE_UNCACHED;
222 break;
223 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100224 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100225 }
226
227 return pte;
228}
229
Michel Thierry07749ef2015-03-16 16:00:54 +0000230static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
231 enum i915_cache_level level,
232 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100233{
Michel Thierry07749ef2015-03-16 16:00:54 +0000234 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100235 pte |= GEN6_PTE_ADDR_ENCODE(addr);
236
237 switch (level) {
238 case I915_CACHE_L3_LLC:
239 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700240 break;
241 case I915_CACHE_LLC:
242 pte |= GEN6_PTE_CACHE_LLC;
243 break;
244 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700245 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700246 break;
247 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100248 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700249 }
250
Ben Widawsky54d12522012-09-24 16:44:32 -0700251 return pte;
252}
253
Michel Thierry07749ef2015-03-16 16:00:54 +0000254static gen6_pte_t byt_pte_encode(dma_addr_t addr,
255 enum i915_cache_level level,
256 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700257{
Michel Thierry07749ef2015-03-16 16:00:54 +0000258 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700259 pte |= GEN6_PTE_ADDR_ENCODE(addr);
260
Akash Goel24f3a8c2014-06-17 10:59:42 +0530261 if (!(flags & PTE_READ_ONLY))
262 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700263
264 if (level != I915_CACHE_NONE)
265 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
266
267 return pte;
268}
269
Michel Thierry07749ef2015-03-16 16:00:54 +0000270static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
271 enum i915_cache_level level,
272 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700273{
Michel Thierry07749ef2015-03-16 16:00:54 +0000274 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700275 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700276
277 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700278 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700279
280 return pte;
281}
282
Michel Thierry07749ef2015-03-16 16:00:54 +0000283static gen6_pte_t iris_pte_encode(dma_addr_t addr,
284 enum i915_cache_level level,
285 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700286{
Michel Thierry07749ef2015-03-16 16:00:54 +0000287 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700288 pte |= HSW_PTE_ADDR_ENCODE(addr);
289
Chris Wilson651d7942013-08-08 14:41:10 +0100290 switch (level) {
291 case I915_CACHE_NONE:
292 break;
293 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000294 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100295 break;
296 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000297 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100298 break;
299 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700300
301 return pte;
302}
303
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300304static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000305{
306 struct device *device = &dev->pdev->dev;
307
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300308 p->page = alloc_page(GFP_KERNEL);
309 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000310 return -ENOMEM;
311
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300312 p->daddr = dma_map_page(device,
313 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
314
315 if (dma_mapping_error(device, p->daddr)) {
316 __free_page(p->page);
317 return -EINVAL;
318 }
319
Michel Thierry1266cdb2015-03-24 17:06:33 +0000320 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000321}
322
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300323static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
324{
325 if (WARN_ON(!p->page))
326 return;
327
328 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
329 __free_page(p->page);
330 memset(p, 0, sizeof(*p));
331}
332
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300333static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
334 const uint64_t val)
335{
336 int i;
337 uint64_t * const vaddr = kmap_atomic(p->page);
338
339 for (i = 0; i < 512; i++)
340 vaddr[i] = val;
341
342 /* There are only few exceptions for gen >=6. chv and bxt.
343 * And we are not sure about the latter so play safe for now.
344 */
345 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
346 drm_clflush_virt_range(vaddr, PAGE_SIZE);
347
348 kunmap_atomic(vaddr);
349}
350
351static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
352 const uint32_t val32)
353{
354 uint64_t v = val32;
355
356 v = v << 32 | val32;
357
358 fill_page_dma(dev, p, v);
359}
360
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300361static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000362{
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300363 cleanup_page_dma(dev, &pt->base);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000364 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000365 kfree(pt);
366}
367
Michel Thierry5a8e9942015-04-08 12:13:25 +0100368static void gen8_initialize_pt(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +0100369 struct i915_page_table *pt)
Michel Thierry5a8e9942015-04-08 12:13:25 +0100370{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300371 gen8_pte_t scratch_pte;
Michel Thierry5a8e9942015-04-08 12:13:25 +0100372
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300373 scratch_pte = gen8_pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
Michel Thierry5a8e9942015-04-08 12:13:25 +0100374
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300375 fill_page_dma(vm->dev, &pt->base, scratch_pte);
Michel Thierry5a8e9942015-04-08 12:13:25 +0100376}
377
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300378static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000379{
Michel Thierryec565b32015-04-08 12:13:23 +0100380 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000381 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
382 GEN8_PTES : GEN6_PTES;
383 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000384
385 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
386 if (!pt)
387 return ERR_PTR(-ENOMEM);
388
Ben Widawsky678d96f2015-03-16 16:00:56 +0000389 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
390 GFP_KERNEL);
391
392 if (!pt->used_ptes)
393 goto fail_bitmap;
394
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300395 ret = setup_page_dma(dev, &pt->base);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000396 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300397 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000398
399 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000400
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300401fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000402 kfree(pt->used_ptes);
403fail_bitmap:
404 kfree(pt);
405
406 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000407}
408
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300409static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
Ben Widawsky06fda602015-02-24 16:22:36 +0000410{
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300411 if (pd->base.page) {
412 cleanup_page_dma(dev, &pd->base);
Michel Thierry33c88192015-04-08 12:13:33 +0100413 kfree(pd->used_pdes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000414 kfree(pd);
415 }
416}
417
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300418static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000419{
Michel Thierryec565b32015-04-08 12:13:23 +0100420 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100421 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000422
423 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
424 if (!pd)
425 return ERR_PTR(-ENOMEM);
426
Michel Thierry33c88192015-04-08 12:13:33 +0100427 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
428 sizeof(*pd->used_pdes), GFP_KERNEL);
429 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300430 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100431
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300432 ret = setup_page_dma(dev, &pd->base);
Michel Thierry33c88192015-04-08 12:13:33 +0100433 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300434 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100435
Ben Widawsky06fda602015-02-24 16:22:36 +0000436 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100437
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300438fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100439 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300440fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100441 kfree(pd);
442
443 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000444}
445
Ben Widawsky94e409c2013-11-04 22:29:36 -0800446/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100447static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100448 unsigned entry,
449 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800450{
John Harrisone85b26d2015-05-29 17:43:56 +0100451 struct intel_engine_cs *ring = req->ring;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800452 int ret;
453
454 BUG_ON(entry >= 4);
455
John Harrison5fb9de12015-05-29 17:44:07 +0100456 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800457 if (ret)
458 return ret;
459
460 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
461 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100462 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800463 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
464 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100465 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800466 intel_ring_advance(ring);
467
468 return 0;
469}
470
Ben Widawskyeeb94882013-12-06 14:11:10 -0800471static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +0100472 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800473{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800474 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800475
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100476 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300477 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
478
John Harrisone85b26d2015-05-29 17:43:56 +0100479 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800480 if (ret)
481 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800482 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800483
Ben Widawskyeeb94882013-12-06 14:11:10 -0800484 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800485}
486
Ben Widawsky459108b2013-11-02 21:07:23 -0700487static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800488 uint64_t start,
489 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700490 bool use_scratch)
491{
492 struct i915_hw_ppgtt *ppgtt =
493 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000494 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800495 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
496 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
497 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800498 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700499 unsigned last_pte, i;
500
501 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
502 I915_CACHE_LLC, use_scratch);
503
504 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100505 struct i915_page_directory *pd;
506 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000507 struct page *page_table;
508
509 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
510 continue;
511
512 pd = ppgtt->pdp.page_directory[pdpe];
513
514 if (WARN_ON(!pd->page_table[pde]))
515 continue;
516
517 pt = pd->page_table[pde];
518
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300519 if (WARN_ON(!pt->base.page))
Ben Widawsky06fda602015-02-24 16:22:36 +0000520 continue;
521
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300522 page_table = pt->base.page;
Ben Widawsky459108b2013-11-02 21:07:23 -0700523
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800524 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000525 if (last_pte > GEN8_PTES)
526 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700527
528 pt_vaddr = kmap_atomic(page_table);
529
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800530 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700531 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800532 num_entries--;
533 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700534
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300535 if (!HAS_LLC(ppgtt->base.dev))
536 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700537 kunmap_atomic(pt_vaddr);
538
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800539 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000540 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800541 pdpe++;
542 pde = 0;
543 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700544 }
545}
546
Ben Widawsky9df15b42013-11-02 21:07:24 -0700547static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
548 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800549 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530550 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700551{
552 struct i915_hw_ppgtt *ppgtt =
553 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000554 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800555 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
556 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
557 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700558 struct sg_page_iter sg_iter;
559
Chris Wilson6f1cc992013-12-31 15:50:31 +0000560 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700561
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800562 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000563 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800564 break;
565
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000566 if (pt_vaddr == NULL) {
Michel Thierryec565b32015-04-08 12:13:23 +0100567 struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
568 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300569 struct page *page_table = pt->base.page;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000570
571 pt_vaddr = kmap_atomic(page_table);
572 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800573
574 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000575 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
576 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000577 if (++pte == GEN8_PTES) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300578 if (!HAS_LLC(ppgtt->base.dev))
579 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700580 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000581 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000582 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800583 pdpe++;
584 pde = 0;
585 }
586 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700587 }
588 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300589 if (pt_vaddr) {
590 if (!HAS_LLC(ppgtt->base.dev))
591 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000592 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300593 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700594}
595
Michel Thierry69876be2015-04-08 12:13:27 +0100596static void __gen8_do_map_pt(gen8_pde_t * const pde,
597 struct i915_page_table *pt,
598 struct drm_device *dev)
599{
600 gen8_pde_t entry =
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300601 gen8_pde_encode(dev, pt->base.daddr, I915_CACHE_LLC);
Michel Thierry69876be2015-04-08 12:13:27 +0100602 *pde = entry;
603}
604
605static void gen8_initialize_pd(struct i915_address_space *vm,
606 struct i915_page_directory *pd)
607{
608 struct i915_hw_ppgtt *ppgtt =
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300609 container_of(vm, struct i915_hw_ppgtt, base);
610 gen8_pde_t scratch_pde;
Michel Thierry69876be2015-04-08 12:13:27 +0100611
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300612 scratch_pde = gen8_pde_encode(vm->dev, ppgtt->scratch_pt->base.daddr,
613 I915_CACHE_LLC);
Michel Thierry69876be2015-04-08 12:13:27 +0100614
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300615 fill_page_dma(vm->dev, &pd->base, scratch_pde);
Michel Thierrye5815a22015-04-08 12:13:32 +0100616}
617
Michel Thierryec565b32015-04-08 12:13:23 +0100618static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800619{
620 int i;
621
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300622 if (!pd->base.page)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800623 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800624
Michel Thierry33c88192015-04-08 12:13:33 +0100625 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000626 if (WARN_ON(!pd->page_table[i]))
627 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800628
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300629 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000630 pd->page_table[i] = NULL;
631 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000632}
633
Daniel Vetter061dd492015-04-14 17:35:13 +0200634static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800635{
Daniel Vetter061dd492015-04-14 17:35:13 +0200636 struct i915_hw_ppgtt *ppgtt =
637 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800638 int i;
639
Michel Thierry33c88192015-04-08 12:13:33 +0100640 for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000641 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
642 continue;
643
Michel Thierry06dc68d2015-02-24 16:22:37 +0000644 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300645 free_pd(ppgtt->base.dev, ppgtt->pdp.page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800646 }
Michel Thierry69876be2015-04-08 12:13:27 +0100647
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300648 free_pd(ppgtt->base.dev, ppgtt->scratch_pd);
649 free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800650}
651
Michel Thierryd7b26332015-04-08 12:13:34 +0100652/**
653 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
654 * @ppgtt: Master ppgtt structure.
655 * @pd: Page directory for this address range.
656 * @start: Starting virtual address to begin allocations.
657 * @length Size of the allocations.
658 * @new_pts: Bitmap set by function with new allocations. Likely used by the
659 * caller to free on error.
660 *
661 * Allocate the required number of page tables. Extremely similar to
662 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
663 * the page directory boundary (instead of the page directory pointer). That
664 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
665 * possible, and likely that the caller will need to use multiple calls of this
666 * function to achieve the appropriate allocation.
667 *
668 * Return: 0 if success; negative error code otherwise.
669 */
Michel Thierrye5815a22015-04-08 12:13:32 +0100670static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt,
671 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100672 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100673 uint64_t length,
674 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000675{
Michel Thierrye5815a22015-04-08 12:13:32 +0100676 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100677 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100678 uint64_t temp;
679 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000680
Michel Thierryd7b26332015-04-08 12:13:34 +0100681 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
682 /* Don't reallocate page tables */
683 if (pt) {
684 /* Scratch is never allocated this way */
685 WARN_ON(pt == ppgtt->scratch_pt);
686 continue;
687 }
688
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300689 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100690 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000691 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100692
Michel Thierryd7b26332015-04-08 12:13:34 +0100693 gen8_initialize_pt(&ppgtt->base, pt);
694 pd->page_table[pde] = pt;
695 set_bit(pde, new_pts);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000696 }
697
698 return 0;
699
700unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100701 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300702 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000703
704 return -ENOMEM;
705}
706
Michel Thierryd7b26332015-04-08 12:13:34 +0100707/**
708 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
709 * @ppgtt: Master ppgtt structure.
710 * @pdp: Page directory pointer for this address range.
711 * @start: Starting virtual address to begin allocations.
712 * @length Size of the allocations.
713 * @new_pds Bitmap set by function with new allocations. Likely used by the
714 * caller to free on error.
715 *
716 * Allocate the required number of page directories starting at the pde index of
717 * @start, and ending at the pde index @start + @length. This function will skip
718 * over already allocated page directories within the range, and only allocate
719 * new ones, setting the appropriate pointer within the pdp as well as the
720 * correct position in the bitmap @new_pds.
721 *
722 * The function will only allocate the pages within the range for a give page
723 * directory pointer. In other words, if @start + @length straddles a virtually
724 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
725 * required by the caller, This is not currently possible, and the BUG in the
726 * code will prevent it.
727 *
728 * Return: 0 if success; negative error code otherwise.
729 */
Michel Thierryc488dbb2015-04-08 12:13:31 +0100730static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
731 struct i915_page_directory_pointer *pdp,
Michel Thierry69876be2015-04-08 12:13:27 +0100732 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100733 uint64_t length,
734 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800735{
Michel Thierrye5815a22015-04-08 12:13:32 +0100736 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100737 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +0100738 uint64_t temp;
739 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800740
Michel Thierryd7b26332015-04-08 12:13:34 +0100741 WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES));
742
Michel Thierryd7b26332015-04-08 12:13:34 +0100743 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
744 if (pd)
745 continue;
Michel Thierry33c88192015-04-08 12:13:33 +0100746
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300747 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100748 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000749 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100750
Michel Thierryd7b26332015-04-08 12:13:34 +0100751 gen8_initialize_pd(&ppgtt->base, pd);
752 pdp->page_directory[pdpe] = pd;
753 set_bit(pdpe, new_pds);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000754 }
755
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800756 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000757
758unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100759 for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300760 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000761
762 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800763}
764
Michel Thierryd7b26332015-04-08 12:13:34 +0100765static void
766free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts)
767{
768 int i;
769
770 for (i = 0; i < GEN8_LEGACY_PDPES; i++)
771 kfree(new_pts[i]);
772 kfree(new_pts);
773 kfree(new_pds);
774}
775
776/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
777 * of these are based on the number of PDPEs in the system.
778 */
779static
780int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
781 unsigned long ***new_pts)
782{
783 int i;
784 unsigned long *pds;
785 unsigned long **pts;
786
787 pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL);
788 if (!pds)
789 return -ENOMEM;
790
791 pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL);
792 if (!pts) {
793 kfree(pds);
794 return -ENOMEM;
795 }
796
797 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
798 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
799 sizeof(unsigned long), GFP_KERNEL);
800 if (!pts[i])
801 goto err_out;
802 }
803
804 *new_pds = pds;
805 *new_pts = pts;
806
807 return 0;
808
809err_out:
810 free_gen8_temp_bitmaps(pds, pts);
811 return -ENOMEM;
812}
813
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300814/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
815 * the page table structures, we mark them dirty so that
816 * context switching/execlist queuing code takes extra steps
817 * to ensure that tlbs are flushed.
818 */
819static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
820{
821 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
822}
823
Michel Thierrye5815a22015-04-08 12:13:32 +0100824static int gen8_alloc_va_range(struct i915_address_space *vm,
825 uint64_t start,
826 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800827{
Michel Thierrye5815a22015-04-08 12:13:32 +0100828 struct i915_hw_ppgtt *ppgtt =
829 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd7b26332015-04-08 12:13:34 +0100830 unsigned long *new_page_dirs, **new_page_tables;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100831 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100832 const uint64_t orig_start = start;
833 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100834 uint64_t temp;
835 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800836 int ret;
837
Michel Thierryd7b26332015-04-08 12:13:34 +0100838 /* Wrap is never okay since we can only represent 48b, and we don't
839 * actually use the other side of the canonical address space.
840 */
841 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +0300842 return -ENODEV;
843
844 if (WARN_ON(start + length > ppgtt->base.total))
845 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +0100846
847 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800848 if (ret)
849 return ret;
850
Michel Thierryd7b26332015-04-08 12:13:34 +0100851 /* Do the allocations first so we can easily bail out */
852 ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length,
853 new_page_dirs);
854 if (ret) {
855 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
856 return ret;
857 }
858
859 /* For every page directory referenced, allocate page tables */
Michel Thierry5441f0c2015-04-08 12:13:28 +0100860 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100861 ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length,
862 new_page_tables[pdpe]);
Michel Thierry5441f0c2015-04-08 12:13:28 +0100863 if (ret)
864 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100865 }
866
Michel Thierry33c88192015-04-08 12:13:33 +0100867 start = orig_start;
868 length = orig_length;
869
Michel Thierryd7b26332015-04-08 12:13:34 +0100870 /* Allocations have completed successfully, so set the bitmaps, and do
871 * the mappings. */
Michel Thierry33c88192015-04-08 12:13:33 +0100872 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300873 gen8_pde_t *const page_directory = kmap_atomic(pd->base.page);
Michel Thierry33c88192015-04-08 12:13:33 +0100874 struct i915_page_table *pt;
875 uint64_t pd_len = gen8_clamp_pd(start, length);
876 uint64_t pd_start = start;
877 uint32_t pde;
878
Michel Thierryd7b26332015-04-08 12:13:34 +0100879 /* Every pd should be allocated, we just did that above. */
880 WARN_ON(!pd);
881
882 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
883 /* Same reasoning as pd */
884 WARN_ON(!pt);
885 WARN_ON(!pd_len);
886 WARN_ON(!gen8_pte_count(pd_start, pd_len));
887
888 /* Set our used ptes within the page table */
889 bitmap_set(pt->used_ptes,
890 gen8_pte_index(pd_start),
891 gen8_pte_count(pd_start, pd_len));
892
893 /* Our pde is now pointing to the pagetable, pt */
Michel Thierry33c88192015-04-08 12:13:33 +0100894 set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +0100895
896 /* Map the PDE to the page table */
897 __gen8_do_map_pt(page_directory + pde, pt, vm->dev);
898
899 /* NB: We haven't yet mapped ptes to pages. At this
900 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +0100901 }
Michel Thierryd7b26332015-04-08 12:13:34 +0100902
903 if (!HAS_LLC(vm->dev))
904 drm_clflush_virt_range(page_directory, PAGE_SIZE);
905
906 kunmap_atomic(page_directory);
907
Michel Thierry33c88192015-04-08 12:13:33 +0100908 set_bit(pdpe, ppgtt->pdp.used_pdpes);
909 }
910
Michel Thierryd7b26332015-04-08 12:13:34 +0100911 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300912 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000913 return 0;
914
915err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100916 while (pdpe--) {
917 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300918 free_pt(vm->dev, ppgtt->pdp.page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +0100919 }
920
921 for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300922 free_pd(vm->dev, ppgtt->pdp.page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +0100923
924 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300925 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800926 return ret;
927}
928
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100929/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800930 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
931 * with a net effect resembling a 2-level page table in normal x86 terms. Each
932 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
933 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800934 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800935 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200936static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -0800937{
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300938 ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
Michel Thierry69876be2015-04-08 12:13:27 +0100939 if (IS_ERR(ppgtt->scratch_pt))
940 return PTR_ERR(ppgtt->scratch_pt);
941
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300942 ppgtt->scratch_pd = alloc_pd(ppgtt->base.dev);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100943 if (IS_ERR(ppgtt->scratch_pd))
944 return PTR_ERR(ppgtt->scratch_pd);
945
Michel Thierry69876be2015-04-08 12:13:27 +0100946 gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100947 gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100948
Michel Thierryd7b26332015-04-08 12:13:34 +0100949 ppgtt->base.start = 0;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200950 ppgtt->base.total = 1ULL << 32;
Michel Thierry501fd702015-05-29 14:15:05 +0100951 if (IS_ENABLED(CONFIG_X86_32))
952 /* While we have a proliferation of size_t variables
953 * we cannot represent the full ppgtt size on 32bit,
954 * so limit it to the same size as the GGTT (currently
955 * 2GiB).
956 */
957 ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total;
Michel Thierryd7b26332015-04-08 12:13:34 +0100958 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200959 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +0100960 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +0200961 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +0200962 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
963 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryd7b26332015-04-08 12:13:34 +0100964
965 ppgtt->switch_mm = gen8_mm_switch;
966
967 return 0;
968}
969
Ben Widawsky87d60b62013-12-06 14:11:29 -0800970static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
971{
Ben Widawsky87d60b62013-12-06 14:11:29 -0800972 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +0100973 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +0000974 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800975 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +0100976 uint32_t pte, pde, temp;
977 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800978
Akash Goel24f3a8c2014-06-17 10:59:42 +0530979 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800980
Michel Thierry09942c62015-04-08 12:13:30 +0100981 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800982 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +0000983 gen6_pte_t *pt_vaddr;
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300984 dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->base.daddr;
Michel Thierry09942c62015-04-08 12:13:30 +0100985 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800986 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
987
988 if (pd_entry != expected)
989 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
990 pde,
991 pd_entry,
992 expected);
993 seq_printf(m, "\tPDE: %x\n", pd_entry);
994
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300995 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->base.page);
Michel Thierry07749ef2015-03-16 16:00:54 +0000996 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800997 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +0000998 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -0800999 (pte * PAGE_SIZE);
1000 int i;
1001 bool found = false;
1002 for (i = 0; i < 4; i++)
1003 if (pt_vaddr[pte + i] != scratch_pte)
1004 found = true;
1005 if (!found)
1006 continue;
1007
1008 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1009 for (i = 0; i < 4; i++) {
1010 if (pt_vaddr[pte + i] != scratch_pte)
1011 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1012 else
1013 seq_puts(m, " SCRATCH ");
1014 }
1015 seq_puts(m, "\n");
1016 }
1017 kunmap_atomic(pt_vaddr);
1018 }
1019}
1020
Ben Widawsky678d96f2015-03-16 16:00:56 +00001021/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001022static void gen6_write_pde(struct i915_page_directory *pd,
1023 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001024{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001025 /* Caller needs to make sure the write completes if necessary */
1026 struct i915_hw_ppgtt *ppgtt =
1027 container_of(pd, struct i915_hw_ppgtt, pd);
1028 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001029
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001030 pd_entry = GEN6_PDE_ADDR_ENCODE(pt->base.daddr);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001031 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001032
Ben Widawsky678d96f2015-03-16 16:00:56 +00001033 writel(pd_entry, ppgtt->pd_addr + pde);
1034}
Ben Widawsky61973492013-04-08 18:43:54 -07001035
Ben Widawsky678d96f2015-03-16 16:00:56 +00001036/* Write all the page tables found in the ppgtt structure to incrementing page
1037 * directories. */
1038static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001039 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001040 uint32_t start, uint32_t length)
1041{
Michel Thierryec565b32015-04-08 12:13:23 +01001042 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001043 uint32_t pde, temp;
1044
1045 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1046 gen6_write_pde(pd, pde, pt);
1047
1048 /* Make sure write is complete before other code can use this page
1049 * table. Also require for WC mapped PTEs */
1050 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001051}
1052
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001053static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001054{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001055 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001056
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001057 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001058}
Ben Widawsky61973492013-04-08 18:43:54 -07001059
Ben Widawsky90252e52013-12-06 14:11:12 -08001060static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001061 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001062{
John Harrisone85b26d2015-05-29 17:43:56 +01001063 struct intel_engine_cs *ring = req->ring;
Ben Widawsky90252e52013-12-06 14:11:12 -08001064 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001065
Ben Widawsky90252e52013-12-06 14:11:12 -08001066 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001067 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001068 if (ret)
1069 return ret;
1070
John Harrison5fb9de12015-05-29 17:44:07 +01001071 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001072 if (ret)
1073 return ret;
1074
1075 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1076 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1077 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1078 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1079 intel_ring_emit(ring, get_pd_offset(ppgtt));
1080 intel_ring_emit(ring, MI_NOOP);
1081 intel_ring_advance(ring);
1082
1083 return 0;
1084}
1085
Yu Zhang71ba2d62015-02-10 19:05:54 +08001086static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001087 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001088{
John Harrisone85b26d2015-05-29 17:43:56 +01001089 struct intel_engine_cs *ring = req->ring;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001090 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1091
1092 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1093 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1094 return 0;
1095}
1096
Ben Widawsky48a10382013-12-06 14:11:11 -08001097static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001098 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001099{
John Harrisone85b26d2015-05-29 17:43:56 +01001100 struct intel_engine_cs *ring = req->ring;
Ben Widawsky48a10382013-12-06 14:11:11 -08001101 int ret;
1102
Ben Widawsky48a10382013-12-06 14:11:11 -08001103 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001104 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001105 if (ret)
1106 return ret;
1107
John Harrison5fb9de12015-05-29 17:44:07 +01001108 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001109 if (ret)
1110 return ret;
1111
1112 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1113 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1114 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1115 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1116 intel_ring_emit(ring, get_pd_offset(ppgtt));
1117 intel_ring_emit(ring, MI_NOOP);
1118 intel_ring_advance(ring);
1119
Ben Widawsky90252e52013-12-06 14:11:12 -08001120 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1121 if (ring->id != RCS) {
John Harrisona84c3ae2015-05-29 17:43:57 +01001122 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001123 if (ret)
1124 return ret;
1125 }
1126
Ben Widawsky48a10382013-12-06 14:11:11 -08001127 return 0;
1128}
1129
Ben Widawskyeeb94882013-12-06 14:11:10 -08001130static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001131 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001132{
John Harrisone85b26d2015-05-29 17:43:56 +01001133 struct intel_engine_cs *ring = req->ring;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001134 struct drm_device *dev = ppgtt->base.dev;
1135 struct drm_i915_private *dev_priv = dev->dev_private;
1136
Ben Widawsky48a10382013-12-06 14:11:11 -08001137
Ben Widawskyeeb94882013-12-06 14:11:10 -08001138 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1139 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1140
1141 POSTING_READ(RING_PP_DIR_DCLV(ring));
1142
1143 return 0;
1144}
1145
Daniel Vetter82460d92014-08-06 20:19:53 +02001146static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001147{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001148 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001149 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001150 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001151
1152 for_each_ring(ring, dev_priv, j) {
1153 I915_WRITE(RING_MODE_GEN7(ring),
1154 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001155 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001156}
1157
Daniel Vetter82460d92014-08-06 20:19:53 +02001158static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001159{
Jani Nikula50227e12014-03-31 14:27:21 +03001160 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001161 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001162 uint32_t ecochk, ecobits;
1163 int i;
1164
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001165 ecobits = I915_READ(GAC_ECO_BITS);
1166 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1167
1168 ecochk = I915_READ(GAM_ECOCHK);
1169 if (IS_HASWELL(dev)) {
1170 ecochk |= ECOCHK_PPGTT_WB_HSW;
1171 } else {
1172 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1173 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1174 }
1175 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001176
Ben Widawsky61973492013-04-08 18:43:54 -07001177 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001178 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001179 I915_WRITE(RING_MODE_GEN7(ring),
1180 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001181 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001182}
1183
Daniel Vetter82460d92014-08-06 20:19:53 +02001184static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001185{
Jani Nikula50227e12014-03-31 14:27:21 +03001186 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001187 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001188
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001189 ecobits = I915_READ(GAC_ECO_BITS);
1190 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1191 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001192
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001193 gab_ctl = I915_READ(GAB_CTL);
1194 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001195
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001196 ecochk = I915_READ(GAM_ECOCHK);
1197 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001198
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001199 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001200}
1201
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001202/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001203static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001204 uint64_t start,
1205 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001206 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001207{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001208 struct i915_hw_ppgtt *ppgtt =
1209 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001210 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001211 unsigned first_entry = start >> PAGE_SHIFT;
1212 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001213 unsigned act_pt = first_entry / GEN6_PTES;
1214 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001215 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001216
Akash Goel24f3a8c2014-06-17 10:59:42 +05301217 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001218
Daniel Vetter7bddb012012-02-09 17:15:47 +01001219 while (num_entries) {
1220 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001221 if (last_pte > GEN6_PTES)
1222 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001223
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001224 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->base.page);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001225
1226 for (i = first_pte; i < last_pte; i++)
1227 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001228
1229 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001230
Daniel Vetter7bddb012012-02-09 17:15:47 +01001231 num_entries -= last_pte - first_pte;
1232 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001233 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001234 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001235}
1236
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001237static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001238 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001239 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301240 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001241{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001242 struct i915_hw_ppgtt *ppgtt =
1243 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001244 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001245 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001246 unsigned act_pt = first_entry / GEN6_PTES;
1247 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001248 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001249
Chris Wilsoncc797142013-12-31 15:50:30 +00001250 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001251 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001252 if (pt_vaddr == NULL)
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001253 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->base.page);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001254
Chris Wilsoncc797142013-12-31 15:50:30 +00001255 pt_vaddr[act_pte] =
1256 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301257 cache_level, true, flags);
1258
Michel Thierry07749ef2015-03-16 16:00:54 +00001259 if (++act_pte == GEN6_PTES) {
Imre Deak6e995e22013-02-18 19:28:04 +02001260 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001261 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001262 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001263 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001264 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001265 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001266 if (pt_vaddr)
1267 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001268}
1269
Michel Thierry4933d512015-03-24 15:46:22 +00001270static void gen6_initialize_pt(struct i915_address_space *vm,
Mika Kuoppala73eeea52015-06-25 18:35:10 +03001271 struct i915_page_table *pt)
Michel Thierry4933d512015-03-24 15:46:22 +00001272{
Mika Kuoppala73eeea52015-06-25 18:35:10 +03001273 gen6_pte_t scratch_pte;
Michel Thierry4933d512015-03-24 15:46:22 +00001274
1275 WARN_ON(vm->scratch.addr == 0);
1276
Mika Kuoppala73eeea52015-06-25 18:35:10 +03001277 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Michel Thierry4933d512015-03-24 15:46:22 +00001278
Mika Kuoppala73eeea52015-06-25 18:35:10 +03001279 fill_page_dma_32(vm->dev, &pt->base, scratch_pte);
Michel Thierry4933d512015-03-24 15:46:22 +00001280}
1281
Ben Widawsky678d96f2015-03-16 16:00:56 +00001282static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001283 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001284{
Michel Thierry4933d512015-03-24 15:46:22 +00001285 DECLARE_BITMAP(new_page_tables, I915_PDES);
1286 struct drm_device *dev = vm->dev;
1287 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001288 struct i915_hw_ppgtt *ppgtt =
1289 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001290 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001291 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001292 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001293 int ret;
1294
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001295 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1296 return -ENODEV;
1297
1298 start = start_save = start_in;
1299 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001300
1301 bitmap_zero(new_page_tables, I915_PDES);
1302
1303 /* The allocation is done in two stages so that we can bail out with
1304 * minimal amount of pain. The first stage finds new page tables that
1305 * need allocation. The second stage marks use ptes within the page
1306 * tables.
1307 */
1308 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1309 if (pt != ppgtt->scratch_pt) {
1310 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1311 continue;
1312 }
1313
1314 /* We've already allocated a page table */
1315 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1316
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001317 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001318 if (IS_ERR(pt)) {
1319 ret = PTR_ERR(pt);
1320 goto unwind_out;
1321 }
1322
1323 gen6_initialize_pt(vm, pt);
1324
1325 ppgtt->pd.page_table[pde] = pt;
1326 set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001327 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001328 }
1329
1330 start = start_save;
1331 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001332
1333 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1334 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1335
1336 bitmap_zero(tmp_bitmap, GEN6_PTES);
1337 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1338 gen6_pte_count(start, length));
1339
Michel Thierry4933d512015-03-24 15:46:22 +00001340 if (test_and_clear_bit(pde, new_page_tables))
1341 gen6_write_pde(&ppgtt->pd, pde, pt);
1342
Michel Thierry72744cb2015-03-24 15:46:23 +00001343 trace_i915_page_table_entry_map(vm, pde, pt,
1344 gen6_pte_index(start),
1345 gen6_pte_count(start, length),
1346 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001347 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001348 GEN6_PTES);
1349 }
1350
Michel Thierry4933d512015-03-24 15:46:22 +00001351 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1352
1353 /* Make sure write is complete before other code can use this page
1354 * table. Also require for WC mapped PTEs */
1355 readl(dev_priv->gtt.gsm);
1356
Ben Widawsky563222a2015-03-19 12:53:28 +00001357 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001358 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001359
1360unwind_out:
1361 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001362 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001363
1364 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001365 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001366 }
1367
1368 mark_tlbs_dirty(ppgtt);
1369 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001370}
1371
Daniel Vetter061dd492015-04-14 17:35:13 +02001372static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001373{
Daniel Vetter061dd492015-04-14 17:35:13 +02001374 struct i915_hw_ppgtt *ppgtt =
1375 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001376 struct i915_page_table *pt;
1377 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001378
Daniel Vetter061dd492015-04-14 17:35:13 +02001379
1380 drm_mm_remove_node(&ppgtt->node);
1381
Michel Thierry09942c62015-04-08 12:13:30 +01001382 gen6_for_all_pdes(pt, ppgtt, pde) {
Michel Thierry4933d512015-03-24 15:46:22 +00001383 if (pt != ppgtt->scratch_pt)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001384 free_pt(ppgtt->base.dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001385 }
1386
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001387 free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
Daniel Vetter3440d262013-01-24 13:49:56 -08001388}
1389
Ben Widawskyb1465202014-02-19 22:05:49 -08001390static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001391{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001392 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001393 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001394 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001395 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001396
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001397 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1398 * allocator works in address space sizes, so it's multiplied by page
1399 * size. We allocate at the top of the GTT to avoid fragmentation.
1400 */
1401 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001402 ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001403 if (IS_ERR(ppgtt->scratch_pt))
1404 return PTR_ERR(ppgtt->scratch_pt);
1405
1406 gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
1407
Ben Widawskye3cc1992013-12-06 14:11:08 -08001408alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001409 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1410 &ppgtt->node, GEN6_PD_SIZE,
1411 GEN6_PD_ALIGN, 0,
1412 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001413 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001414 if (ret == -ENOSPC && !retried) {
1415 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1416 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001417 I915_CACHE_NONE,
1418 0, dev_priv->gtt.base.total,
1419 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001420 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001421 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001422
1423 retried = true;
1424 goto alloc;
1425 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001426
Ben Widawskyc8c26622015-01-22 17:01:25 +00001427 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001428 goto err_out;
1429
Ben Widawskyc8c26622015-01-22 17:01:25 +00001430
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001431 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1432 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001433
Ben Widawskyc8c26622015-01-22 17:01:25 +00001434 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001435
1436err_out:
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001437 free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001438 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001439}
1440
Ben Widawskyb1465202014-02-19 22:05:49 -08001441static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1442{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001443 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001444}
1445
Michel Thierry4933d512015-03-24 15:46:22 +00001446static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1447 uint64_t start, uint64_t length)
1448{
Michel Thierryec565b32015-04-08 12:13:23 +01001449 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001450 uint32_t pde, temp;
1451
1452 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
1453 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1454}
1455
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001456static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08001457{
1458 struct drm_device *dev = ppgtt->base.dev;
1459 struct drm_i915_private *dev_priv = dev->dev_private;
1460 int ret;
1461
1462 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001463 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001464 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001465 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001466 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001467 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001468 ppgtt->switch_mm = gen7_mm_switch;
1469 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001470 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001471
Yu Zhang71ba2d62015-02-10 19:05:54 +08001472 if (intel_vgpu_active(dev))
1473 ppgtt->switch_mm = vgpu_mm_switch;
1474
Ben Widawskyb1465202014-02-19 22:05:49 -08001475 ret = gen6_ppgtt_alloc(ppgtt);
1476 if (ret)
1477 return ret;
1478
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001479 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001480 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1481 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001482 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1483 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001484 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001485 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001486 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001487 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001488
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001489 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001490 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001491
Ben Widawsky678d96f2015-03-16 16:00:56 +00001492 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001493 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001494
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001495 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001496
Ben Widawsky678d96f2015-03-16 16:00:56 +00001497 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1498
Thierry Reding440fd522015-01-23 09:05:06 +01001499 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001500 ppgtt->node.size >> 20,
1501 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001502
Daniel Vetterfa76da32014-08-06 20:19:54 +02001503 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001504 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001505
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001506 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001507}
1508
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001509static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001510{
1511 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001512
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001513 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001514 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001515
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001516 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001517 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001518 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001519 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001520}
1521int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1522{
1523 struct drm_i915_private *dev_priv = dev->dev_private;
1524 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001525
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001526 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001527 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001528 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001529 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1530 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001531 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001532 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001533
1534 return ret;
1535}
1536
Daniel Vetter82460d92014-08-06 20:19:53 +02001537int i915_ppgtt_init_hw(struct drm_device *dev)
1538{
Thomas Daniel671b50132014-08-20 16:24:50 +01001539 /* In the case of execlists, PPGTT is enabled by the context descriptor
1540 * and the PDPs are contained within the context itself. We don't
1541 * need to do anything here. */
1542 if (i915.enable_execlists)
1543 return 0;
1544
Daniel Vetter82460d92014-08-06 20:19:53 +02001545 if (!USES_PPGTT(dev))
1546 return 0;
1547
1548 if (IS_GEN6(dev))
1549 gen6_ppgtt_enable(dev);
1550 else if (IS_GEN7(dev))
1551 gen7_ppgtt_enable(dev);
1552 else if (INTEL_INFO(dev)->gen >= 8)
1553 gen8_ppgtt_enable(dev);
1554 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001555 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001556
John Harrison4ad2fd82015-06-18 13:11:20 +01001557 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001558}
John Harrison4ad2fd82015-06-18 13:11:20 +01001559
John Harrisonb3dd6b92015-05-29 17:43:40 +01001560int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01001561{
John Harrisonb3dd6b92015-05-29 17:43:40 +01001562 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
John Harrison4ad2fd82015-06-18 13:11:20 +01001563 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1564
1565 if (i915.enable_execlists)
1566 return 0;
1567
1568 if (!ppgtt)
1569 return 0;
1570
John Harrisone85b26d2015-05-29 17:43:56 +01001571 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01001572}
1573
Daniel Vetter4d884702014-08-06 15:04:47 +02001574struct i915_hw_ppgtt *
1575i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1576{
1577 struct i915_hw_ppgtt *ppgtt;
1578 int ret;
1579
1580 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1581 if (!ppgtt)
1582 return ERR_PTR(-ENOMEM);
1583
1584 ret = i915_ppgtt_init(dev, ppgtt);
1585 if (ret) {
1586 kfree(ppgtt);
1587 return ERR_PTR(ret);
1588 }
1589
1590 ppgtt->file_priv = fpriv;
1591
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001592 trace_i915_ppgtt_create(&ppgtt->base);
1593
Daniel Vetter4d884702014-08-06 15:04:47 +02001594 return ppgtt;
1595}
1596
Daniel Vetteree960be2014-08-06 15:04:45 +02001597void i915_ppgtt_release(struct kref *kref)
1598{
1599 struct i915_hw_ppgtt *ppgtt =
1600 container_of(kref, struct i915_hw_ppgtt, ref);
1601
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001602 trace_i915_ppgtt_release(&ppgtt->base);
1603
Daniel Vetteree960be2014-08-06 15:04:45 +02001604 /* vmas should already be unbound */
1605 WARN_ON(!list_empty(&ppgtt->base.active_list));
1606 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1607
Daniel Vetter19dd1202014-08-06 15:04:55 +02001608 list_del(&ppgtt->base.global_link);
1609 drm_mm_takedown(&ppgtt->base.mm);
1610
Daniel Vetteree960be2014-08-06 15:04:45 +02001611 ppgtt->base.cleanup(&ppgtt->base);
1612 kfree(ppgtt);
1613}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001614
Ben Widawskya81cc002013-01-18 12:30:31 -08001615extern int intel_iommu_gfx_mapped;
1616/* Certain Gen5 chipsets require require idling the GPU before
1617 * unmapping anything from the GTT when VT-d is enabled.
1618 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02001619static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08001620{
1621#ifdef CONFIG_INTEL_IOMMU
1622 /* Query intel_iommu to see if we need the workaround. Presumably that
1623 * was loaded first.
1624 */
1625 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1626 return true;
1627#endif
1628 return false;
1629}
1630
Ben Widawsky5c042282011-10-17 15:51:55 -07001631static bool do_idling(struct drm_i915_private *dev_priv)
1632{
1633 bool ret = dev_priv->mm.interruptible;
1634
Ben Widawskya81cc002013-01-18 12:30:31 -08001635 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001636 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001637 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001638 DRM_ERROR("Couldn't idle GPU\n");
1639 /* Wait a bit, in hopes it avoids the hang */
1640 udelay(10);
1641 }
1642 }
1643
1644 return ret;
1645}
1646
1647static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1648{
Ben Widawskya81cc002013-01-18 12:30:31 -08001649 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001650 dev_priv->mm.interruptible = interruptible;
1651}
1652
Ben Widawsky828c7902013-10-16 09:21:30 -07001653void i915_check_and_clear_faults(struct drm_device *dev)
1654{
1655 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001656 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001657 int i;
1658
1659 if (INTEL_INFO(dev)->gen < 6)
1660 return;
1661
1662 for_each_ring(ring, dev_priv, i) {
1663 u32 fault_reg;
1664 fault_reg = I915_READ(RING_FAULT_REG(ring));
1665 if (fault_reg & RING_FAULT_VALID) {
1666 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001667 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001668 "\tAddress space: %s\n"
1669 "\tSource ID: %d\n"
1670 "\tType: %d\n",
1671 fault_reg & PAGE_MASK,
1672 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1673 RING_FAULT_SRCID(fault_reg),
1674 RING_FAULT_FAULT_TYPE(fault_reg));
1675 I915_WRITE(RING_FAULT_REG(ring),
1676 fault_reg & ~RING_FAULT_VALID);
1677 }
1678 }
1679 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1680}
1681
Chris Wilson91e56492014-09-25 10:13:12 +01001682static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1683{
1684 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1685 intel_gtt_chipset_flush();
1686 } else {
1687 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1688 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1689 }
1690}
1691
Ben Widawsky828c7902013-10-16 09:21:30 -07001692void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1693{
1694 struct drm_i915_private *dev_priv = dev->dev_private;
1695
1696 /* Don't bother messing with faults pre GEN6 as we have little
1697 * documentation supporting that it's a good idea.
1698 */
1699 if (INTEL_INFO(dev)->gen < 6)
1700 return;
1701
1702 i915_check_and_clear_faults(dev);
1703
1704 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001705 dev_priv->gtt.base.start,
1706 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001707 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001708
1709 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001710}
1711
Daniel Vetter74163902012-02-15 23:50:21 +01001712int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001713{
Chris Wilson9da3da62012-06-01 15:20:22 +01001714 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001715 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001716
1717 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1718 obj->pages->sgl, obj->pages->nents,
1719 PCI_DMA_BIDIRECTIONAL))
1720 return -ENOSPC;
1721
1722 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001723}
1724
Daniel Vetter2c642b02015-04-14 17:35:26 +02001725static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001726{
1727#ifdef writeq
1728 writeq(pte, addr);
1729#else
1730 iowrite32((u32)pte, addr);
1731 iowrite32(pte >> 32, addr + 4);
1732#endif
1733}
1734
1735static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1736 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001737 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301738 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001739{
1740 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001741 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001742 gen8_pte_t __iomem *gtt_entries =
1743 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001744 int i = 0;
1745 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001746 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001747
1748 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1749 addr = sg_dma_address(sg_iter.sg) +
1750 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1751 gen8_set_pte(&gtt_entries[i],
1752 gen8_pte_encode(addr, level, true));
1753 i++;
1754 }
1755
1756 /*
1757 * XXX: This serves as a posting read to make sure that the PTE has
1758 * actually been updated. There is some concern that even though
1759 * registers and PTEs are within the same BAR that they are potentially
1760 * of NUMA access patterns. Therefore, even with the way we assume
1761 * hardware should work, we must keep this posting read for paranoia.
1762 */
1763 if (i != 0)
1764 WARN_ON(readq(&gtt_entries[i-1])
1765 != gen8_pte_encode(addr, level, true));
1766
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001767 /* This next bit makes the above posting read even more important. We
1768 * want to flush the TLBs only after we're certain all the PTE updates
1769 * have finished.
1770 */
1771 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1772 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001773}
1774
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001775/*
1776 * Binds an object into the global gtt with the specified cache level. The object
1777 * will be accessible to the GPU via commands whose operands reference offsets
1778 * within the global GTT as well as accessible by the GPU through the GMADR
1779 * mapped BAR (dev_priv->mm.gtt->gtt).
1780 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001781static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001782 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001783 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301784 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001785{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001786 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001787 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001788 gen6_pte_t __iomem *gtt_entries =
1789 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001790 int i = 0;
1791 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001792 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001793
Imre Deak6e995e22013-02-18 19:28:04 +02001794 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001795 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301796 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001797 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001798 }
1799
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001800 /* XXX: This serves as a posting read to make sure that the PTE has
1801 * actually been updated. There is some concern that even though
1802 * registers and PTEs are within the same BAR that they are potentially
1803 * of NUMA access patterns. Therefore, even with the way we assume
1804 * hardware should work, we must keep this posting read for paranoia.
1805 */
Pavel Machek57007df2014-07-28 13:20:58 +02001806 if (i != 0) {
1807 unsigned long gtt = readl(&gtt_entries[i-1]);
1808 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1809 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001810
1811 /* This next bit makes the above posting read even more important. We
1812 * want to flush the TLBs only after we're certain all the PTE updates
1813 * have finished.
1814 */
1815 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1816 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001817}
1818
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001819static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001820 uint64_t start,
1821 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001822 bool use_scratch)
1823{
1824 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001825 unsigned first_entry = start >> PAGE_SHIFT;
1826 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001827 gen8_pte_t scratch_pte, __iomem *gtt_base =
1828 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001829 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1830 int i;
1831
1832 if (WARN(num_entries > max_entries,
1833 "First entry = %d; Num entries = %d (max=%d)\n",
1834 first_entry, num_entries, max_entries))
1835 num_entries = max_entries;
1836
1837 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1838 I915_CACHE_LLC,
1839 use_scratch);
1840 for (i = 0; i < num_entries; i++)
1841 gen8_set_pte(&gtt_base[i], scratch_pte);
1842 readl(gtt_base);
1843}
1844
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001845static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001846 uint64_t start,
1847 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001848 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001849{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001850 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001851 unsigned first_entry = start >> PAGE_SHIFT;
1852 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001853 gen6_pte_t scratch_pte, __iomem *gtt_base =
1854 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001855 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001856 int i;
1857
1858 if (WARN(num_entries > max_entries,
1859 "First entry = %d; Num entries = %d (max=%d)\n",
1860 first_entry, num_entries, max_entries))
1861 num_entries = max_entries;
1862
Akash Goel24f3a8c2014-06-17 10:59:42 +05301863 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001864
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001865 for (i = 0; i < num_entries; i++)
1866 iowrite32(scratch_pte, &gtt_base[i]);
1867 readl(gtt_base);
1868}
1869
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001870static void i915_ggtt_insert_entries(struct i915_address_space *vm,
1871 struct sg_table *pages,
1872 uint64_t start,
1873 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001874{
1875 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1876 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1877
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001878 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07001879
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001880}
1881
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001882static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001883 uint64_t start,
1884 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001885 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001886{
Ben Widawsky782f1492014-02-20 11:50:33 -08001887 unsigned first_entry = start >> PAGE_SHIFT;
1888 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001889 intel_gtt_clear_range(first_entry, num_entries);
1890}
1891
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001892static int ggtt_bind_vma(struct i915_vma *vma,
1893 enum i915_cache_level cache_level,
1894 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001895{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001896 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001897 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001898 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001899 struct sg_table *pages = obj->pages;
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001900 u32 pte_flags = 0;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001901 int ret;
1902
1903 ret = i915_get_ggtt_vma_pages(vma);
1904 if (ret)
1905 return ret;
1906 pages = vma->ggtt_view.pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001907
Akash Goel24f3a8c2014-06-17 10:59:42 +05301908 /* Currently applicable only to VLV */
1909 if (obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001910 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05301911
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001912
Ben Widawsky6f65e292013-12-06 14:10:56 -08001913 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Daniel Vetter08755462015-04-20 09:04:05 -07001914 vma->vm->insert_entries(vma->vm, pages,
1915 vma->node.start,
1916 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001917 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001918
Daniel Vetter08755462015-04-20 09:04:05 -07001919 if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001920 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001921 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001922 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001923 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001924 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001925
1926 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001927}
1928
1929static void ggtt_unbind_vma(struct i915_vma *vma)
1930{
1931 struct drm_device *dev = vma->vm->dev;
1932 struct drm_i915_private *dev_priv = dev->dev_private;
1933 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001934 const uint64_t size = min_t(uint64_t,
1935 obj->base.size,
1936 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001937
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001938 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001939 vma->vm->clear_range(vma->vm,
1940 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001941 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001942 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001943 }
1944
Daniel Vetter08755462015-04-20 09:04:05 -07001945 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001946 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001947
Ben Widawsky6f65e292013-12-06 14:10:56 -08001948 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001949 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001950 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001951 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001952 }
Daniel Vetter74163902012-02-15 23:50:21 +01001953}
1954
1955void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1956{
Ben Widawsky5c042282011-10-17 15:51:55 -07001957 struct drm_device *dev = obj->base.dev;
1958 struct drm_i915_private *dev_priv = dev->dev_private;
1959 bool interruptible;
1960
1961 interruptible = do_idling(dev_priv);
1962
Chris Wilson9da3da62012-06-01 15:20:22 +01001963 if (!obj->has_dma_mapping)
1964 dma_unmap_sg(&dev->pdev->dev,
1965 obj->pages->sgl, obj->pages->nents,
1966 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001967
1968 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001969}
Daniel Vetter644ec022012-03-26 09:45:40 +02001970
Chris Wilson42d6ab42012-07-26 11:49:32 +01001971static void i915_gtt_color_adjust(struct drm_mm_node *node,
1972 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01001973 u64 *start,
1974 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01001975{
1976 if (node->color != color)
1977 *start += 4096;
1978
1979 if (!list_empty(&node->node_list)) {
1980 node = list_entry(node->node_list.next,
1981 struct drm_mm_node,
1982 node_list);
1983 if (node->allocated && node->color != color)
1984 *end -= 4096;
1985 }
1986}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001987
Daniel Vetterf548c0e2014-11-19 21:40:13 +01001988static int i915_gem_setup_global_gtt(struct drm_device *dev,
1989 unsigned long start,
1990 unsigned long mappable_end,
1991 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02001992{
Ben Widawskye78891c2013-01-25 16:41:04 -08001993 /* Let GEM Manage all of the aperture.
1994 *
1995 * However, leave one page at the end still bound to the scratch page.
1996 * There are a number of places where the hardware apparently prefetches
1997 * past the end of the object, and we've seen multiple hangs with the
1998 * GPU head pointer stuck in a batchbuffer bound at the last page of the
1999 * aperture. One page should be enough to keep any prefetching inside
2000 * of the aperture.
2001 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002002 struct drm_i915_private *dev_priv = dev->dev_private;
2003 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002004 struct drm_mm_node *entry;
2005 struct drm_i915_gem_object *obj;
2006 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002007 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002008
Ben Widawsky35451cb2013-01-17 12:45:13 -08002009 BUG_ON(mappable_end > end);
2010
Chris Wilsoned2f3452012-11-15 11:32:19 +00002011 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002012 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002013
2014 dev_priv->gtt.base.start = start;
2015 dev_priv->gtt.base.total = end - start;
2016
2017 if (intel_vgpu_active(dev)) {
2018 ret = intel_vgt_balloon(dev);
2019 if (ret)
2020 return ret;
2021 }
2022
Chris Wilson42d6ab42012-07-26 11:49:32 +01002023 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002024 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002025
Chris Wilsoned2f3452012-11-15 11:32:19 +00002026 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002027 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002028 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002029
Ben Widawskyedd41a82013-07-05 14:41:05 -07002030 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002031 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002032
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002033 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002034 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002035 if (ret) {
2036 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2037 return ret;
2038 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002039 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002040 }
2041
Chris Wilsoned2f3452012-11-15 11:32:19 +00002042 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002043 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002044 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2045 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002046 ggtt_vm->clear_range(ggtt_vm, hole_start,
2047 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002048 }
2049
2050 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002051 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002052
Daniel Vetterfa76da32014-08-06 20:19:54 +02002053 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2054 struct i915_hw_ppgtt *ppgtt;
2055
2056 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2057 if (!ppgtt)
2058 return -ENOMEM;
2059
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002060 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002061 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002062 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002063 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002064 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002065 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002066
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002067 if (ppgtt->base.allocate_va_range)
2068 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2069 ppgtt->base.total);
2070 if (ret) {
2071 ppgtt->base.cleanup(&ppgtt->base);
2072 kfree(ppgtt);
2073 return ret;
2074 }
2075
2076 ppgtt->base.clear_range(&ppgtt->base,
2077 ppgtt->base.start,
2078 ppgtt->base.total,
2079 true);
2080
Daniel Vetterfa76da32014-08-06 20:19:54 +02002081 dev_priv->mm.aliasing_ppgtt = ppgtt;
2082 }
2083
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002084 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002085}
2086
Ben Widawskyd7e50082012-12-18 10:31:25 -08002087void i915_gem_init_global_gtt(struct drm_device *dev)
2088{
2089 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002090 u64 gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002091
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002092 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002093 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002094
Ben Widawskye78891c2013-01-25 16:41:04 -08002095 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002096}
2097
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002098void i915_global_gtt_cleanup(struct drm_device *dev)
2099{
2100 struct drm_i915_private *dev_priv = dev->dev_private;
2101 struct i915_address_space *vm = &dev_priv->gtt.base;
2102
Daniel Vetter70e32542014-08-06 15:04:57 +02002103 if (dev_priv->mm.aliasing_ppgtt) {
2104 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2105
2106 ppgtt->base.cleanup(&ppgtt->base);
2107 }
2108
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002109 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002110 if (intel_vgpu_active(dev))
2111 intel_vgt_deballoon();
2112
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002113 drm_mm_takedown(&vm->mm);
2114 list_del(&vm->global_link);
2115 }
2116
2117 vm->cleanup(vm);
2118}
Daniel Vetter70e32542014-08-06 15:04:57 +02002119
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002120static int setup_scratch_page(struct drm_device *dev)
2121{
2122 struct drm_i915_private *dev_priv = dev->dev_private;
2123 struct page *page;
2124 dma_addr_t dma_addr;
2125
2126 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
2127 if (page == NULL)
2128 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002129 set_pages_uc(page, 1);
2130
2131#ifdef CONFIG_INTEL_IOMMU
2132 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
2133 PCI_DMA_BIDIRECTIONAL);
Mika Kuoppalaea3f5d22015-05-22 20:04:58 +03002134 if (pci_dma_mapping_error(dev->pdev, dma_addr)) {
2135 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002136 return -EINVAL;
Mika Kuoppalaea3f5d22015-05-22 20:04:58 +03002137 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002138#else
2139 dma_addr = page_to_phys(page);
2140#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002141 dev_priv->gtt.base.scratch.page = page;
2142 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002143
2144 return 0;
2145}
2146
2147static void teardown_scratch_page(struct drm_device *dev)
2148{
2149 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002150 struct page *page = dev_priv->gtt.base.scratch.page;
2151
2152 set_pages_wb(page, 1);
2153 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002154 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002155 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002156}
2157
Daniel Vetter2c642b02015-04-14 17:35:26 +02002158static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002159{
2160 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2161 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2162 return snb_gmch_ctl << 20;
2163}
2164
Daniel Vetter2c642b02015-04-14 17:35:26 +02002165static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002166{
2167 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2168 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2169 if (bdw_gmch_ctl)
2170 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002171
2172#ifdef CONFIG_X86_32
2173 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2174 if (bdw_gmch_ctl > 4)
2175 bdw_gmch_ctl = 4;
2176#endif
2177
Ben Widawsky9459d252013-11-03 16:53:55 -08002178 return bdw_gmch_ctl << 20;
2179}
2180
Daniel Vetter2c642b02015-04-14 17:35:26 +02002181static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002182{
2183 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2184 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2185
2186 if (gmch_ctrl)
2187 return 1 << (20 + gmch_ctrl);
2188
2189 return 0;
2190}
2191
Daniel Vetter2c642b02015-04-14 17:35:26 +02002192static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002193{
2194 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2195 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2196 return snb_gmch_ctl << 25; /* 32 MB units */
2197}
2198
Daniel Vetter2c642b02015-04-14 17:35:26 +02002199static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002200{
2201 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2202 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2203 return bdw_gmch_ctl << 25; /* 32 MB units */
2204}
2205
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002206static size_t chv_get_stolen_size(u16 gmch_ctrl)
2207{
2208 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2209 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2210
2211 /*
2212 * 0x0 to 0x10: 32MB increments starting at 0MB
2213 * 0x11 to 0x16: 4MB increments starting at 8MB
2214 * 0x17 to 0x1d: 4MB increments start at 36MB
2215 */
2216 if (gmch_ctrl < 0x11)
2217 return gmch_ctrl << 25;
2218 else if (gmch_ctrl < 0x17)
2219 return (gmch_ctrl - 0x11 + 2) << 22;
2220 else
2221 return (gmch_ctrl - 0x17 + 9) << 22;
2222}
2223
Damien Lespiau66375012014-01-09 18:02:46 +00002224static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2225{
2226 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2227 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2228
2229 if (gen9_gmch_ctl < 0xf0)
2230 return gen9_gmch_ctl << 25; /* 32 MB units */
2231 else
2232 /* 4MB increments starting at 0xf0 for 4MB */
2233 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2234}
2235
Ben Widawsky63340132013-11-04 19:32:22 -08002236static int ggtt_probe_common(struct drm_device *dev,
2237 size_t gtt_size)
2238{
2239 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002240 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002241 int ret;
2242
2243 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002244 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002245 (pci_resource_len(dev->pdev, 0) / 2);
2246
Imre Deak2a073f892015-03-27 13:07:33 +02002247 /*
2248 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2249 * dropped. For WC mappings in general we have 64 byte burst writes
2250 * when the WC buffer is flushed, so we can't use it, but have to
2251 * resort to an uncached mapping. The WC issue is easily caught by the
2252 * readback check when writing GTT PTE entries.
2253 */
2254 if (IS_BROXTON(dev))
2255 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2256 else
2257 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002258 if (!dev_priv->gtt.gsm) {
2259 DRM_ERROR("Failed to map the gtt page table\n");
2260 return -ENOMEM;
2261 }
2262
2263 ret = setup_scratch_page(dev);
2264 if (ret) {
2265 DRM_ERROR("Scratch setup failed\n");
2266 /* iounmap will also get called at remove, but meh */
2267 iounmap(dev_priv->gtt.gsm);
2268 }
2269
2270 return ret;
2271}
2272
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002273/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2274 * bits. When using advanced contexts each context stores its own PAT, but
2275 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002276static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002277{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002278 uint64_t pat;
2279
2280 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2281 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2282 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2283 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2284 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2285 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2286 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2287 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2288
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002289 if (!USES_PPGTT(dev_priv->dev))
2290 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2291 * so RTL will always use the value corresponding to
2292 * pat_sel = 000".
2293 * So let's disable cache for GGTT to avoid screen corruptions.
2294 * MOCS still can be used though.
2295 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2296 * before this patch, i.e. the same uncached + snooping access
2297 * like on gen6/7 seems to be in effect.
2298 * - So this just fixes blitter/render access. Again it looks
2299 * like it's not just uncached access, but uncached + snooping.
2300 * So we can still hold onto all our assumptions wrt cpu
2301 * clflushing on LLC machines.
2302 */
2303 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2304
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002305 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2306 * write would work. */
2307 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2308 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2309}
2310
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002311static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2312{
2313 uint64_t pat;
2314
2315 /*
2316 * Map WB on BDW to snooped on CHV.
2317 *
2318 * Only the snoop bit has meaning for CHV, the rest is
2319 * ignored.
2320 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002321 * The hardware will never snoop for certain types of accesses:
2322 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2323 * - PPGTT page tables
2324 * - some other special cycles
2325 *
2326 * As with BDW, we also need to consider the following for GT accesses:
2327 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2328 * so RTL will always use the value corresponding to
2329 * pat_sel = 000".
2330 * Which means we must set the snoop bit in PAT entry 0
2331 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002332 */
2333 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2334 GEN8_PPAT(1, 0) |
2335 GEN8_PPAT(2, 0) |
2336 GEN8_PPAT(3, 0) |
2337 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2338 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2339 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2340 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2341
2342 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2343 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2344}
2345
Ben Widawsky63340132013-11-04 19:32:22 -08002346static int gen8_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002347 u64 *gtt_total,
Ben Widawsky63340132013-11-04 19:32:22 -08002348 size_t *stolen,
2349 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002350 u64 *mappable_end)
Ben Widawsky63340132013-11-04 19:32:22 -08002351{
2352 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002353 u64 gtt_size;
Ben Widawsky63340132013-11-04 19:32:22 -08002354 u16 snb_gmch_ctl;
2355 int ret;
2356
2357 /* TODO: We're not aware of mappable constraints on gen8 yet */
2358 *mappable_base = pci_resource_start(dev->pdev, 2);
2359 *mappable_end = pci_resource_len(dev->pdev, 2);
2360
2361 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2362 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2363
2364 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2365
Damien Lespiau66375012014-01-09 18:02:46 +00002366 if (INTEL_INFO(dev)->gen >= 9) {
2367 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2368 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2369 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002370 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2371 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2372 } else {
2373 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2374 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2375 }
Ben Widawsky63340132013-11-04 19:32:22 -08002376
Michel Thierry07749ef2015-03-16 16:00:54 +00002377 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002378
Sumit Singh5a4e33a2015-03-17 11:39:31 +02002379 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002380 chv_setup_private_ppat(dev_priv);
2381 else
2382 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002383
Ben Widawsky63340132013-11-04 19:32:22 -08002384 ret = ggtt_probe_common(dev, gtt_size);
2385
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002386 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2387 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002388 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2389 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawsky63340132013-11-04 19:32:22 -08002390
2391 return ret;
2392}
2393
Ben Widawskybaa09f52013-01-24 13:49:57 -08002394static int gen6_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002395 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002396 size_t *stolen,
2397 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002398 u64 *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002399{
2400 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002401 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002402 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002403 int ret;
2404
Ben Widawsky41907dd2013-02-08 11:32:47 -08002405 *mappable_base = pci_resource_start(dev->pdev, 2);
2406 *mappable_end = pci_resource_len(dev->pdev, 2);
2407
Ben Widawskybaa09f52013-01-24 13:49:57 -08002408 /* 64/512MB is the current min/max we actually know of, but this is just
2409 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002410 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002411 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002412 DRM_ERROR("Unknown GMADR size (%llx)\n",
Ben Widawskybaa09f52013-01-24 13:49:57 -08002413 dev_priv->gtt.mappable_end);
2414 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002415 }
2416
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002417 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2418 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002419 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002420
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002421 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002422
Ben Widawsky63340132013-11-04 19:32:22 -08002423 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002424 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002425
Ben Widawsky63340132013-11-04 19:32:22 -08002426 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002427
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002428 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2429 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002430 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2431 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002432
2433 return ret;
2434}
2435
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002436static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002437{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002438
2439 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002440
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002441 iounmap(gtt->gsm);
2442 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002443}
2444
2445static int i915_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002446 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002447 size_t *stolen,
2448 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002449 u64 *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002450{
2451 struct drm_i915_private *dev_priv = dev->dev_private;
2452 int ret;
2453
Ben Widawskybaa09f52013-01-24 13:49:57 -08002454 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2455 if (!ret) {
2456 DRM_ERROR("failed to set up gmch\n");
2457 return -EIO;
2458 }
2459
Ben Widawsky41907dd2013-02-08 11:32:47 -08002460 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002461
2462 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002463 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002464 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002465 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2466 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002467
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002468 if (unlikely(dev_priv->gtt.do_idle_maps))
2469 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2470
Ben Widawskybaa09f52013-01-24 13:49:57 -08002471 return 0;
2472}
2473
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002474static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002475{
2476 intel_gmch_remove();
2477}
2478
2479int i915_gem_gtt_init(struct drm_device *dev)
2480{
2481 struct drm_i915_private *dev_priv = dev->dev_private;
2482 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002483 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002484
Ben Widawskybaa09f52013-01-24 13:49:57 -08002485 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002486 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002487 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002488 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002489 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002490 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002491 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002492 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002493 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002494 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002495 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002496 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002497 else if (INTEL_INFO(dev)->gen >= 7)
2498 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002499 else
Chris Wilson350ec882013-08-06 13:17:02 +01002500 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002501 } else {
2502 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2503 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002504 }
2505
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002506 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002507 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002508 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002509 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002510
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002511 gtt->base.dev = dev;
2512
Ben Widawskybaa09f52013-01-24 13:49:57 -08002513 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002514 DRM_INFO("Memory usable by graphics device = %lluM\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002515 gtt->base.total >> 20);
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002516 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002517 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002518#ifdef CONFIG_INTEL_IOMMU
2519 if (intel_iommu_gfx_mapped)
2520 DRM_INFO("VT-d active for gfx access\n");
2521#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002522 /*
2523 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2524 * user's requested state against the hardware/driver capabilities. We
2525 * do this now so that we can print out any log messages once rather
2526 * than every time we check intel_enable_ppgtt().
2527 */
2528 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2529 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002530
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002531 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002532}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002533
Daniel Vetterfa423312015-04-14 17:35:23 +02002534void i915_gem_restore_gtt_mappings(struct drm_device *dev)
2535{
2536 struct drm_i915_private *dev_priv = dev->dev_private;
2537 struct drm_i915_gem_object *obj;
2538 struct i915_address_space *vm;
2539
2540 i915_check_and_clear_faults(dev);
2541
2542 /* First fill our portion of the GTT with scratch pages */
2543 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2544 dev_priv->gtt.base.start,
2545 dev_priv->gtt.base.total,
2546 true);
2547
2548 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2549 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
2550 &dev_priv->gtt.base);
2551 if (!vma)
2552 continue;
2553
2554 i915_gem_clflush_object(obj, obj->pin_display);
2555 WARN_ON(i915_vma_bind(vma, obj->cache_level, PIN_UPDATE));
2556 }
2557
2558
2559 if (INTEL_INFO(dev)->gen >= 8) {
2560 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2561 chv_setup_private_ppat(dev_priv);
2562 else
2563 bdw_setup_private_ppat(dev_priv);
2564
2565 return;
2566 }
2567
2568 if (USES_PPGTT(dev)) {
2569 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2570 /* TODO: Perhaps it shouldn't be gen6 specific */
2571
2572 struct i915_hw_ppgtt *ppgtt =
2573 container_of(vm, struct i915_hw_ppgtt,
2574 base);
2575
2576 if (i915_is_ggtt(vm))
2577 ppgtt = dev_priv->mm.aliasing_ppgtt;
2578
2579 gen6_write_page_range(dev_priv, &ppgtt->pd,
2580 0, ppgtt->base.total);
2581 }
2582 }
2583
2584 i915_ggtt_flush(dev_priv);
2585}
2586
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002587static struct i915_vma *
2588__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2589 struct i915_address_space *vm,
2590 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002591{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002592 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002593
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002594 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2595 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002596
2597 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002598 if (vma == NULL)
2599 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002600
Ben Widawsky6f65e292013-12-06 14:10:56 -08002601 INIT_LIST_HEAD(&vma->vma_link);
2602 INIT_LIST_HEAD(&vma->mm_list);
2603 INIT_LIST_HEAD(&vma->exec_list);
2604 vma->vm = vm;
2605 vma->obj = obj;
2606
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002607 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002608 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002609
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002610 list_add_tail(&vma->vma_link, &obj->vma_list);
2611 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002612 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002613
2614 return vma;
2615}
2616
2617struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002618i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2619 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002620{
2621 struct i915_vma *vma;
2622
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002623 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002624 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002625 vma = __i915_gem_vma_create(obj, vm,
2626 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002627
2628 return vma;
2629}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002630
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002631struct i915_vma *
2632i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2633 const struct i915_ggtt_view *view)
2634{
2635 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2636 struct i915_vma *vma;
2637
2638 if (WARN_ON(!view))
2639 return ERR_PTR(-EINVAL);
2640
2641 vma = i915_gem_obj_to_ggtt_view(obj, view);
2642
2643 if (IS_ERR(vma))
2644 return vma;
2645
2646 if (!vma)
2647 vma = __i915_gem_vma_create(obj, ggtt, view);
2648
2649 return vma;
2650
2651}
2652
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002653static void
2654rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2655 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002656{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002657 unsigned int column, row;
2658 unsigned int src_idx;
2659 struct scatterlist *sg = st->sgl;
2660
2661 st->nents = 0;
2662
2663 for (column = 0; column < width; column++) {
2664 src_idx = width * (height - 1) + column;
2665 for (row = 0; row < height; row++) {
2666 st->nents++;
2667 /* We don't need the pages, but need to initialize
2668 * the entries so the sg list can be happily traversed.
2669 * The only thing we need are DMA addresses.
2670 */
2671 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2672 sg_dma_address(sg) = in[src_idx];
2673 sg_dma_len(sg) = PAGE_SIZE;
2674 sg = sg_next(sg);
2675 src_idx -= width;
2676 }
2677 }
2678}
2679
2680static struct sg_table *
2681intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2682 struct drm_i915_gem_object *obj)
2683{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002684 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002685 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002686 struct sg_page_iter sg_iter;
2687 unsigned long i;
2688 dma_addr_t *page_addr_list;
2689 struct sg_table *st;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002690 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002691
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002692 /* Allocate a temporary list of source pages for random access. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002693 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
2694 sizeof(dma_addr_t));
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002695 if (!page_addr_list)
2696 return ERR_PTR(ret);
2697
2698 /* Allocate target SG list. */
2699 st = kmalloc(sizeof(*st), GFP_KERNEL);
2700 if (!st)
2701 goto err_st_alloc;
2702
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002703 ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002704 if (ret)
2705 goto err_sg_alloc;
2706
2707 /* Populate source page list from the object. */
2708 i = 0;
2709 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2710 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2711 i++;
2712 }
2713
2714 /* Rotate the pages. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002715 rotate_pages(page_addr_list,
2716 rot_info->width_pages, rot_info->height_pages,
2717 st);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002718
2719 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002720 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002721 obj->base.size, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002722 rot_info->pixel_format, rot_info->width_pages,
2723 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002724
2725 drm_free_large(page_addr_list);
2726
2727 return st;
2728
2729err_sg_alloc:
2730 kfree(st);
2731err_st_alloc:
2732 drm_free_large(page_addr_list);
2733
2734 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002735 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002736 obj->base.size, ret, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002737 rot_info->pixel_format, rot_info->width_pages,
2738 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002739 return ERR_PTR(ret);
2740}
2741
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002742static struct sg_table *
2743intel_partial_pages(const struct i915_ggtt_view *view,
2744 struct drm_i915_gem_object *obj)
2745{
2746 struct sg_table *st;
2747 struct scatterlist *sg;
2748 struct sg_page_iter obj_sg_iter;
2749 int ret = -ENOMEM;
2750
2751 st = kmalloc(sizeof(*st), GFP_KERNEL);
2752 if (!st)
2753 goto err_st_alloc;
2754
2755 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
2756 if (ret)
2757 goto err_sg_alloc;
2758
2759 sg = st->sgl;
2760 st->nents = 0;
2761 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
2762 view->params.partial.offset)
2763 {
2764 if (st->nents >= view->params.partial.size)
2765 break;
2766
2767 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2768 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
2769 sg_dma_len(sg) = PAGE_SIZE;
2770
2771 sg = sg_next(sg);
2772 st->nents++;
2773 }
2774
2775 return st;
2776
2777err_sg_alloc:
2778 kfree(st);
2779err_st_alloc:
2780 return ERR_PTR(ret);
2781}
2782
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002783static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002784i915_get_ggtt_vma_pages(struct i915_vma *vma)
2785{
2786 int ret = 0;
2787
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002788 if (vma->ggtt_view.pages)
2789 return 0;
2790
2791 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2792 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002793 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2794 vma->ggtt_view.pages =
2795 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002796 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
2797 vma->ggtt_view.pages =
2798 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002799 else
2800 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2801 vma->ggtt_view.type);
2802
2803 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002804 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002805 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002806 ret = -EINVAL;
2807 } else if (IS_ERR(vma->ggtt_view.pages)) {
2808 ret = PTR_ERR(vma->ggtt_view.pages);
2809 vma->ggtt_view.pages = NULL;
2810 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2811 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002812 }
2813
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002814 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002815}
2816
2817/**
2818 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2819 * @vma: VMA to map
2820 * @cache_level: mapping cache level
2821 * @flags: flags like global or local mapping
2822 *
2823 * DMA addresses are taken from the scatter-gather table of this object (or of
2824 * this VMA in case of non-default GGTT views) and PTE entries set up.
2825 * Note that DMA addresses are also the only part of the SG table we care about.
2826 */
2827int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2828 u32 flags)
2829{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002830 int ret;
2831 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002832
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002833 if (WARN_ON(flags == 0))
2834 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002835
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002836 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07002837 if (flags & PIN_GLOBAL)
2838 bind_flags |= GLOBAL_BIND;
2839 if (flags & PIN_USER)
2840 bind_flags |= LOCAL_BIND;
2841
2842 if (flags & PIN_UPDATE)
2843 bind_flags |= vma->bound;
2844 else
2845 bind_flags &= ~vma->bound;
2846
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002847 if (bind_flags == 0)
2848 return 0;
2849
2850 if (vma->bound == 0 && vma->vm->allocate_va_range) {
2851 trace_i915_va_alloc(vma->vm,
2852 vma->node.start,
2853 vma->node.size,
2854 VM_TO_TRACE_NAME(vma->vm));
2855
2856 ret = vma->vm->allocate_va_range(vma->vm,
2857 vma->node.start,
2858 vma->node.size);
2859 if (ret)
2860 return ret;
2861 }
2862
2863 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002864 if (ret)
2865 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07002866
2867 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002868
2869 return 0;
2870}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002871
2872/**
2873 * i915_ggtt_view_size - Get the size of a GGTT view.
2874 * @obj: Object the view is of.
2875 * @view: The view in question.
2876 *
2877 * @return The size of the GGTT view in bytes.
2878 */
2879size_t
2880i915_ggtt_view_size(struct drm_i915_gem_object *obj,
2881 const struct i915_ggtt_view *view)
2882{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002883 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002884 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002885 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
2886 return view->rotation_info.size;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002887 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
2888 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002889 } else {
2890 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
2891 return obj->base.size;
2892 }
2893}