blob: 3f9208e8820391afc64e1fe38981d90bd6f2b50c [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
26#ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
27#define DEBUG
28#endif
29
30#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +103031extern bool dss_debug;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020032#ifdef DSS_SUBSYS_NAME
33#define DSSDBG(format, ...) \
34 if (dss_debug) \
35 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
36 ## __VA_ARGS__)
37#else
38#define DSSDBG(format, ...) \
39 if (dss_debug) \
40 printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
41#endif
42
43#ifdef DSS_SUBSYS_NAME
44#define DSSDBGF(format, ...) \
45 if (dss_debug) \
46 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
47 ": %s(" format ")\n", \
48 __func__, \
49 ## __VA_ARGS__)
50#else
51#define DSSDBGF(format, ...) \
52 if (dss_debug) \
53 printk(KERN_DEBUG "omapdss: " \
54 ": %s(" format ")\n", \
55 __func__, \
56 ## __VA_ARGS__)
57#endif
58
59#else /* DEBUG */
60#define DSSDBG(format, ...)
61#define DSSDBGF(format, ...)
62#endif
63
64
65#ifdef DSS_SUBSYS_NAME
66#define DSSERR(format, ...) \
67 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
68 ## __VA_ARGS__)
69#else
70#define DSSERR(format, ...) \
71 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
72#endif
73
74#ifdef DSS_SUBSYS_NAME
75#define DSSINFO(format, ...) \
76 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
77 ## __VA_ARGS__)
78#else
79#define DSSINFO(format, ...) \
80 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
81#endif
82
83#ifdef DSS_SUBSYS_NAME
84#define DSSWARN(format, ...) \
85 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
86 ## __VA_ARGS__)
87#else
88#define DSSWARN(format, ...) \
89 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
90#endif
91
92/* OMAP TRM gives bitfields as start:end, where start is the higher bit
93 number. For example 7:0 */
94#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
95#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
96#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
97#define FLD_MOD(orig, val, start, end) \
98 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
99
Archit Taneja569969d2011-08-22 17:41:57 +0530100enum dss_io_pad_mode {
101 DSS_IO_PAD_MODE_RESET,
102 DSS_IO_PAD_MODE_RFBI,
103 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200104};
105
Mythri P K7ed024a2011-03-09 16:31:38 +0530106enum dss_hdmi_venc_clk_source_select {
107 DSS_VENC_TV_CLK = 0,
108 DSS_HDMI_M_PCLK = 1,
109};
110
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530111enum dss_dsi_content_type {
112 DSS_DSI_CONTENT_DCS,
113 DSS_DSI_CONTENT_GENERIC,
114};
115
Archit Tanejad9ac7732012-09-22 12:38:19 +0530116enum dss_writeback_channel {
117 DSS_WB_LCD1_MGR = 0,
118 DSS_WB_LCD2_MGR = 1,
119 DSS_WB_TV_MGR = 2,
120 DSS_WB_OVL0 = 3,
121 DSS_WB_OVL1 = 4,
122 DSS_WB_OVL2 = 5,
123 DSS_WB_OVL3 = 6,
124 DSS_WB_LCD3_MGR = 7,
125};
126
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200127struct dss_clock_info {
128 /* rates that we get with dividers below */
129 unsigned long fck;
130
131 /* dividers */
132 u16 fck_div;
133};
134
135struct dispc_clock_info {
136 /* rates that we get with dividers below */
137 unsigned long lck;
138 unsigned long pck;
139
140 /* dividers */
141 u16 lck_div;
142 u16 pck_div;
143};
144
145struct dsi_clock_info {
146 /* rates that we get with dividers below */
147 unsigned long fint;
148 unsigned long clkin4ddr;
149 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600150 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
151 * OMAP4: PLLx_CLK1 */
152 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
153 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200154 unsigned long lp_clk;
155
156 /* dividers */
157 u16 regn;
158 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600159 u16 regm_dispc; /* OMAP3: REGM3
160 * OMAP4: REGM4 */
161 u16 regm_dsi; /* OMAP3: REGM4
162 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200163 u16 lp_clk_div;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200164};
165
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530166struct reg_field {
167 u16 reg;
168 u8 high;
169 u8 low;
170};
171
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530172struct dss_lcd_mgr_config {
173 enum dss_io_pad_mode io_pad_mode;
174
175 bool stallmode;
176 bool fifohandcheck;
177
178 struct dispc_clock_info clock_info;
179
180 int video_port_width;
181
182 int lcden_sig_polarity;
183};
184
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200185struct seq_file;
186struct platform_device;
187
188/* core */
Tomi Valkeinen15216532012-09-06 14:29:31 +0300189const char *dss_get_default_display_name(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200190struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200191struct regulator *dss_get_vdds_dsi(void);
192struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200193int dss_get_ctx_loss_count(struct device *dev);
194int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
195void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200196int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200197int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200198
Tomi Valkeinen52744842012-09-10 13:58:29 +0300199struct omap_dss_device *dss_alloc_and_init_device(struct device *parent);
200int dss_add_device(struct omap_dss_device *dssdev);
201void dss_unregister_device(struct omap_dss_device *dssdev);
202void dss_unregister_child_devices(struct device *parent);
203void dss_put_device(struct omap_dss_device *dssdev);
204void dss_copy_device_pdata(struct omap_dss_device *dst,
205 const struct omap_dss_device *src);
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200206
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200207/* apply */
208void dss_apply_init(void);
209int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr);
210int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
211void dss_mgr_start_update(struct omap_overlay_manager *mgr);
212int omap_dss_mgr_apply(struct omap_overlay_manager *mgr);
Tomi Valkeineneb70d732011-11-15 12:15:18 +0200213
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +0200214int dss_mgr_enable(struct omap_overlay_manager *mgr);
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +0200215void dss_mgr_disable(struct omap_overlay_manager *mgr);
Tomi Valkeineneb70d732011-11-15 12:15:18 +0200216int dss_mgr_set_info(struct omap_overlay_manager *mgr,
217 struct omap_overlay_manager_info *info);
218void dss_mgr_get_info(struct omap_overlay_manager *mgr,
219 struct omap_overlay_manager_info *info);
220int dss_mgr_set_device(struct omap_overlay_manager *mgr,
221 struct omap_dss_device *dssdev);
222int dss_mgr_unset_device(struct omap_overlay_manager *mgr);
Archit Taneja97f01b32012-09-26 16:42:39 +0530223int dss_mgr_set_output(struct omap_overlay_manager *mgr,
224 struct omap_dss_output *output);
225int dss_mgr_unset_output(struct omap_overlay_manager *mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530226void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +0530227 const struct omap_video_timings *timings);
Archit Tanejaf476ae92012-06-29 14:37:03 +0530228void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
229 const struct dss_lcd_mgr_config *config);
Archit Taneja228b2132012-04-27 01:22:28 +0530230const struct omap_video_timings *dss_mgr_get_timings(struct omap_overlay_manager *mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200231
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200232bool dss_ovl_is_enabled(struct omap_overlay *ovl);
233int dss_ovl_enable(struct omap_overlay *ovl);
234int dss_ovl_disable(struct omap_overlay *ovl);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +0200235int dss_ovl_set_info(struct omap_overlay *ovl,
236 struct omap_overlay_info *info);
237void dss_ovl_get_info(struct omap_overlay *ovl,
238 struct omap_overlay_info *info);
239int dss_ovl_set_manager(struct omap_overlay *ovl,
240 struct omap_overlay_manager *mgr);
241int dss_ovl_unset_manager(struct omap_overlay *ovl);
242
Archit Taneja484dc402012-09-07 17:38:00 +0530243/* output */
244void dss_register_output(struct omap_dss_output *out);
245void dss_unregister_output(struct omap_dss_output *out);
Archit Taneja32248272012-09-10 14:34:16 +0530246struct omap_dss_output *omapdss_get_output_from_dssdev(struct omap_dss_device *dssdev);
Archit Taneja484dc402012-09-07 17:38:00 +0530247
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200248/* display */
249int dss_suspend_all_devices(void);
250int dss_resume_all_devices(void);
251void dss_disable_all_devices(void);
252
Tomi Valkeinen47eb6762012-09-07 15:44:30 +0300253int dss_init_device(struct platform_device *pdev,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200254 struct omap_dss_device *dssdev);
255void dss_uninit_device(struct platform_device *pdev,
256 struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200257
258/* manager */
259int dss_init_overlay_managers(struct platform_device *pdev);
260void dss_uninit_overlay_managers(struct platform_device *pdev);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200261int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
262 const struct omap_overlay_manager_info *info);
Archit Tanejab917fa32012-04-27 01:07:28 +0530263int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
264 const struct omap_video_timings *timings);
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200265int dss_mgr_check(struct omap_overlay_manager *mgr,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200266 struct omap_overlay_manager_info *info,
Archit Taneja228b2132012-04-27 01:22:28 +0530267 const struct omap_video_timings *mgr_timings,
Archit Taneja6e543592012-05-23 17:01:35 +0530268 const struct dss_lcd_mgr_config *config,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200269 struct omap_overlay_info **overlay_infos);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200270
Archit Tanejaf476ae92012-06-29 14:37:03 +0530271static inline bool dss_mgr_is_lcd(enum omap_channel id)
272{
273 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
274 id == OMAP_DSS_CHANNEL_LCD3)
275 return true;
276 else
277 return false;
278}
279
Tomi Valkeinenf6a04922012-08-06 14:44:09 +0300280int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
281 struct platform_device *pdev);
282void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
283
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200284/* overlay */
285void dss_init_overlays(struct platform_device *pdev);
286void dss_uninit_overlays(struct platform_device *pdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200287void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200288int dss_ovl_simple_check(struct omap_overlay *ovl,
289 const struct omap_overlay_info *info);
Archit Taneja228b2132012-04-27 01:22:28 +0530290int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
291 const struct omap_video_timings *mgr_timings);
Archit Taneja6c6f5102012-06-25 14:58:48 +0530292bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
293 enum omap_color_mode mode);
Tomi Valkeinen91691512012-08-06 14:40:00 +0300294int dss_overlay_kobj_init(struct omap_overlay *ovl,
295 struct platform_device *pdev);
296void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200297
298/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200299int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000300void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200301
Tomi Valkeinende09e452012-09-21 12:09:54 +0300302int dss_dpi_select_source(enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530303void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300304enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530305const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000306void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200307
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000308#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
309void dss_debug_dump_clocks(struct seq_file *s);
310#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200311
Archit Taneja889b4fd2012-07-20 17:18:49 +0530312void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200313int dss_sdi_enable(void);
314void dss_sdi_disable(void);
315
Archit Taneja89a35e52011-04-12 13:52:23 +0530316void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530317void dss_select_dsi_clk_source(int dsi_module,
318 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600319void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530320 enum omap_dss_clk_source clk_src);
321enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530322enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530323enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200324
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200325void dss_set_venc_output(enum omap_dss_venc_type type);
326void dss_set_dac_pwrdn_bgz(bool enable);
327
328unsigned long dss_get_dpll4_rate(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200329int dss_set_clock_div(struct dss_clock_info *cinfo);
Archit Taneja6d523e72012-06-21 09:33:55 +0530330int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200331 struct dispc_clock_info *dispc_cinfo);
332
333/* SDI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200334int sdi_init_platform_driver(void) __init;
335void sdi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200336
337/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200338#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530339
340struct dentry;
341struct file_operations;
342
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200343int dsi_init_platform_driver(void) __init;
344void dsi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200345
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300346int dsi_runtime_get(struct platform_device *dsidev);
347void dsi_runtime_put(struct platform_device *dsidev);
348
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200349void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200350
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200351void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530352u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
353
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530354unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
355int dsi_pll_set_clock_div(struct platform_device *dsidev,
356 struct dsi_clock_info *cinfo);
Archit Taneja6d523e72012-06-21 09:33:55 +0530357int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530358 unsigned long req_pck, struct dsi_clock_info *cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200359 struct dispc_clock_info *dispc_cinfo);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530360int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
361 bool enable_hsdiv);
362void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530363void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
364void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
365struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200366#else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300367static inline int dsi_runtime_get(struct platform_device *dsidev)
368{
369 return 0;
370}
371static inline void dsi_runtime_put(struct platform_device *dsidev)
372{
373}
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530374static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
375{
376 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
377 return 0;
378}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530379static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600380{
381 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
382 return 0;
383}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300384static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
385 struct dsi_clock_info *cinfo)
386{
387 WARN("%s: DSI not compiled in\n", __func__);
388 return -ENODEV;
389}
390static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Taneja6d523e72012-06-21 09:33:55 +0530391 unsigned long req_pck,
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300392 struct dsi_clock_info *dsi_cinfo,
393 struct dispc_clock_info *dispc_cinfo)
394{
395 WARN("%s: DSI not compiled in\n", __func__);
396 return -ENODEV;
397}
398static inline int dsi_pll_init(struct platform_device *dsidev,
399 bool enable_hsclk, bool enable_hsdiv)
400{
401 WARN("%s: DSI not compiled in\n", __func__);
402 return -ENODEV;
403}
404static inline void dsi_pll_uninit(struct platform_device *dsidev,
405 bool disconnect_lanes)
406{
407}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530408static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300409{
410}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530411static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300412{
413}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530414static inline struct platform_device *dsi_get_dsidev_from_id(int module)
415{
416 WARN("%s: DSI not compiled in, returning platform device as NULL\n",
417 __func__);
418 return NULL;
419}
Jani Nikula368a1482010-05-07 11:58:41 +0200420#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200421
422/* DPI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200423int dpi_init_platform_driver(void) __init;
424void dpi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200425
426/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200427int dispc_init_platform_driver(void) __init;
428void dispc_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200429void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200430void dispc_irq_handler(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200431
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300432int dispc_runtime_get(void);
433void dispc_runtime_put(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200434
435void dispc_enable_sidle(void);
436void dispc_disable_sidle(void);
437
438void dispc_lcd_enable_signal_polarity(bool act_high);
439void dispc_lcd_enable_signal(bool enable);
440void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300441void dispc_enable_fifomerge(bool enable);
442void dispc_enable_gamma_table(bool enable);
443void dispc_set_loadmode(enum omap_dss_load_mode mode);
444
Archit Taneja8f366162012-04-16 12:53:44 +0530445bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +0530446 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300447unsigned long dispc_fclk_rate(void);
Archit Taneja6d523e72012-06-21 09:33:55 +0530448void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300449 struct dispc_clock_info *cinfo);
450int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
451 struct dispc_clock_info *cinfo);
452
453
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200454void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200455void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300456 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
457 bool manual_update);
Archit Taneja8eeb7012012-08-22 12:33:49 +0530458int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +0530459 bool replication, const struct omap_video_timings *mgr_timings,
460 bool mem_to_mem);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300461int dispc_ovl_enable(enum omap_plane plane, bool enable);
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300462void dispc_ovl_set_channel_out(enum omap_plane plane,
463 enum omap_channel channel);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300464
465void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200466u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200467u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300468bool dispc_mgr_go_busy(enum omap_channel channel);
469void dispc_mgr_go(enum omap_channel channel);
Tomi Valkeinen875459572011-11-15 10:56:11 +0200470bool dispc_mgr_is_enabled(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300471void dispc_mgr_enable(enum omap_channel channel, bool enable);
472bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
Archit Taneja569969d2011-08-22 17:41:57 +0530473void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode);
474void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300475void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
Archit Tanejad21f43b2012-06-21 09:45:11 +0530476void dispc_mgr_set_lcd_type_tft(enum omap_channel channel);
Archit Tanejac51d9212012-04-16 12:53:43 +0530477void dispc_mgr_set_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000478 struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300479unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
480unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +0530481unsigned long dispc_core_clk_rate(void);
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530482void dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000483 struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300484int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000485 struct dispc_clock_info *cinfo);
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200486void dispc_mgr_setup(enum omap_channel channel,
487 struct omap_overlay_manager_info *info);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200488
Archit Tanejad9ac7732012-09-22 12:38:19 +0530489void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530490int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
491 const struct omap_video_timings *timings);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530492
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200493/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200494#ifdef CONFIG_OMAP2_DSS_VENC
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200495int venc_init_platform_driver(void) __init;
496void venc_uninit_platform_driver(void) __exit;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530497unsigned long venc_get_pixel_clock(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200498#else
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530499static inline unsigned long venc_get_pixel_clock(void)
500{
501 WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
502 return 0;
503}
Jani Nikula368a1482010-05-07 11:58:41 +0200504#endif
Archit Taneja156fd992012-07-06 20:52:37 +0530505int omapdss_venc_display_enable(struct omap_dss_device *dssdev);
506void omapdss_venc_display_disable(struct omap_dss_device *dssdev);
507void omapdss_venc_set_timings(struct omap_dss_device *dssdev,
508 struct omap_video_timings *timings);
509int omapdss_venc_check_timings(struct omap_dss_device *dssdev,
510 struct omap_video_timings *timings);
511u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev);
512int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss);
Archit Tanejafebe2902012-08-16 11:55:15 +0530513void omapdss_venc_set_type(struct omap_dss_device *dssdev,
514 enum omap_dss_venc_type type);
Archit Taneja89e71952012-08-16 11:56:31 +0530515void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
516 bool invert_polarity);
Archit Taneja156fd992012-07-06 20:52:37 +0530517int venc_panel_init(void);
518void venc_panel_exit(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200519
Mythri P Kc3198a52011-03-12 12:04:27 +0530520/* HDMI */
521#ifdef CONFIG_OMAP4_DSS_HDMI
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200522int hdmi_init_platform_driver(void) __init;
523void hdmi_uninit_platform_driver(void) __exit;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530524unsigned long hdmi_get_pixel_clock(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530525#else
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530526static inline unsigned long hdmi_get_pixel_clock(void)
527{
528 WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
529 return 0;
530}
Mythri P Kc3198a52011-03-12 12:04:27 +0530531#endif
532int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
533void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
Archit Taneja78493982012-08-08 16:50:42 +0530534void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
535 struct omap_video_timings *timings);
Mythri P Kc3198a52011-03-12 12:04:27 +0530536int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
537 struct omap_video_timings *timings);
Tomi Valkeinen47024562011-08-25 17:12:56 +0300538int omapdss_hdmi_read_edid(u8 *buf, int len);
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300539bool omapdss_hdmi_detect(void);
Mythri P K70be8322011-03-10 15:48:48 +0530540int hdmi_panel_init(void);
541void hdmi_panel_exit(void);
Ricardo Nerif3a974912012-05-09 21:09:50 -0500542#ifdef CONFIG_OMAP4_DSS_HDMI_AUDIO
543int hdmi_audio_enable(void);
544void hdmi_audio_disable(void);
545int hdmi_audio_start(void);
546void hdmi_audio_stop(void);
547bool hdmi_mode_has_audio(void);
548int hdmi_audio_config(struct omap_dss_audio *audio);
549#endif
Mythri P Kc3198a52011-03-12 12:04:27 +0530550
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200551/* RFBI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200552int rfbi_init_platform_driver(void) __init;
553void rfbi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200554
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200555
556#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
557static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
558{
559 int b;
560 for (b = 0; b < 32; ++b) {
561 if (irqstatus & (1 << b))
562 irq_arr[b]++;
563 }
564}
565#endif
566
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200567#endif