blob: 784677d088f303a7e990296a910a2a0faffc5c81 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020030#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020031#include <linux/seq_file.h>
32#include <linux/platform_device.h>
33#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020034#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020035#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030036#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053037#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053038#include <linux/debugfs.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041#include <plat/clock.h>
42
43#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053044#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020045
46/*#define VERBOSE_IRQ*/
47#define DSI_CATCH_MISSING_TE
48
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020049struct dsi_reg { u16 idx; };
50
51#define DSI_REG(idx) ((const struct dsi_reg) { idx })
52
53#define DSI_SZ_REGS SZ_1K
54/* DSI Protocol Engine */
55
56#define DSI_REVISION DSI_REG(0x0000)
57#define DSI_SYSCONFIG DSI_REG(0x0010)
58#define DSI_SYSSTATUS DSI_REG(0x0014)
59#define DSI_IRQSTATUS DSI_REG(0x0018)
60#define DSI_IRQENABLE DSI_REG(0x001C)
61#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053062#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020063#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
64#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
65#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
66#define DSI_CLK_CTRL DSI_REG(0x0054)
67#define DSI_TIMING1 DSI_REG(0x0058)
68#define DSI_TIMING2 DSI_REG(0x005C)
69#define DSI_VM_TIMING1 DSI_REG(0x0060)
70#define DSI_VM_TIMING2 DSI_REG(0x0064)
71#define DSI_VM_TIMING3 DSI_REG(0x0068)
72#define DSI_CLK_TIMING DSI_REG(0x006C)
73#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
74#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
75#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
76#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
77#define DSI_VM_TIMING4 DSI_REG(0x0080)
78#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
79#define DSI_VM_TIMING5 DSI_REG(0x0088)
80#define DSI_VM_TIMING6 DSI_REG(0x008C)
81#define DSI_VM_TIMING7 DSI_REG(0x0090)
82#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
83#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
84#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
85#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
86#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
87#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
88#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
89#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
90
91/* DSIPHY_SCP */
92
93#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
94#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
95#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
96#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030097#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020098
99/* DSI_PLL_CTRL_SCP */
100
101#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
102#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
103#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
104#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
105#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
106
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530107#define REG_GET(dsidev, idx, start, end) \
108 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200109
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530110#define REG_FLD_MOD(dsidev, idx, val, start, end) \
111 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200112
113/* Global interrupts */
114#define DSI_IRQ_VC0 (1 << 0)
115#define DSI_IRQ_VC1 (1 << 1)
116#define DSI_IRQ_VC2 (1 << 2)
117#define DSI_IRQ_VC3 (1 << 3)
118#define DSI_IRQ_WAKEUP (1 << 4)
119#define DSI_IRQ_RESYNC (1 << 5)
120#define DSI_IRQ_PLL_LOCK (1 << 7)
121#define DSI_IRQ_PLL_UNLOCK (1 << 8)
122#define DSI_IRQ_PLL_RECALL (1 << 9)
123#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
124#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
125#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
126#define DSI_IRQ_TE_TRIGGER (1 << 16)
127#define DSI_IRQ_ACK_TRIGGER (1 << 17)
128#define DSI_IRQ_SYNC_LOST (1 << 18)
129#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
130#define DSI_IRQ_TA_TIMEOUT (1 << 20)
131#define DSI_IRQ_ERROR_MASK \
132 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
133 DSI_IRQ_TA_TIMEOUT)
134#define DSI_IRQ_CHANNEL_MASK 0xf
135
136/* Virtual channel interrupts */
137#define DSI_VC_IRQ_CS (1 << 0)
138#define DSI_VC_IRQ_ECC_CORR (1 << 1)
139#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
140#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
141#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
142#define DSI_VC_IRQ_BTA (1 << 5)
143#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
144#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
145#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
146#define DSI_VC_IRQ_ERROR_MASK \
147 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
148 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
149 DSI_VC_IRQ_FIFO_TX_UDF)
150
151/* ComplexIO interrupts */
152#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
153#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
154#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200155#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
156#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200157#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
158#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
159#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200160#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
161#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200162#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
163#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
164#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200165#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
166#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200167#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
168#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
169#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200170#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
171#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200172#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
173#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200178#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200182#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
183#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300184#define DSI_CIO_IRQ_ERROR_MASK \
185 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200186 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
187 DSI_CIO_IRQ_ERRSYNCESC5 | \
188 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
189 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
190 DSI_CIO_IRQ_ERRESC5 | \
191 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
192 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
193 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300194 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
195 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200196 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
197 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200199
200#define DSI_DT_DCS_SHORT_WRITE_0 0x05
201#define DSI_DT_DCS_SHORT_WRITE_1 0x15
202#define DSI_DT_DCS_READ 0x06
203#define DSI_DT_SET_MAX_RET_PKG_SIZE 0x37
204#define DSI_DT_NULL_PACKET 0x09
205#define DSI_DT_DCS_LONG_WRITE 0x39
206
207#define DSI_DT_RX_ACK_WITH_ERR 0x02
208#define DSI_DT_RX_DCS_LONG_READ 0x1c
209#define DSI_DT_RX_SHORT_READ_1 0x21
210#define DSI_DT_RX_SHORT_READ_2 0x22
211
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200212typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
213
214#define DSI_MAX_NR_ISRS 2
215
216struct dsi_isr_data {
217 omap_dsi_isr_t isr;
218 void *arg;
219 u32 mask;
220};
221
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200222enum fifo_size {
223 DSI_FIFO_SIZE_0 = 0,
224 DSI_FIFO_SIZE_32 = 1,
225 DSI_FIFO_SIZE_64 = 2,
226 DSI_FIFO_SIZE_96 = 3,
227 DSI_FIFO_SIZE_128 = 4,
228};
229
230enum dsi_vc_mode {
231 DSI_VC_MODE_L4 = 0,
232 DSI_VC_MODE_VP,
233};
234
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300235enum dsi_lane {
236 DSI_CLK_P = 1 << 0,
237 DSI_CLK_N = 1 << 1,
238 DSI_DATA1_P = 1 << 2,
239 DSI_DATA1_N = 1 << 3,
240 DSI_DATA2_P = 1 << 4,
241 DSI_DATA2_N = 1 << 5,
Archit Taneja75d72472011-05-16 15:17:08 +0530242 DSI_DATA3_P = 1 << 6,
243 DSI_DATA3_N = 1 << 7,
244 DSI_DATA4_P = 1 << 8,
245 DSI_DATA4_N = 1 << 9,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300246};
247
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200248struct dsi_update_region {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200249 u16 x, y, w, h;
250 struct omap_dss_device *device;
251};
252
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200253struct dsi_irq_stats {
254 unsigned long last_reset;
255 unsigned irq_count;
256 unsigned dsi_irqs[32];
257 unsigned vc_irqs[4][32];
258 unsigned cio_irqs[32];
259};
260
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200261struct dsi_isr_tables {
262 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
263 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
264 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
265};
266
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530267struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000268 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200269 void __iomem *base;
archit tanejaaffe3602011-02-23 08:41:03 +0000270 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200271
Tomi Valkeinend1f58572010-07-30 11:57:57 +0300272 void (*dsi_mux_pads)(bool enable);
273
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200274 struct dsi_clock_info current_cinfo;
275
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300276 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200277 struct regulator *vdds_dsi_reg;
278
279 struct {
280 enum dsi_vc_mode mode;
281 struct omap_dss_device *dssdev;
282 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530283 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200284 } vc[4];
285
286 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200287 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200288
289 unsigned pll_locked;
290
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200291 spinlock_t irq_lock;
292 struct dsi_isr_tables isr_tables;
293 /* space for a copy used by the interrupt handler */
294 struct dsi_isr_tables isr_tables_copy;
295
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200296 int update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200297 struct dsi_update_region update_region;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200298
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200299 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300300 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200301
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200302 void (*framedone_callback)(int, void *);
303 void *framedone_data;
304
305 struct delayed_work framedone_timeout_work;
306
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200307#ifdef DSI_CATCH_MISSING_TE
308 struct timer_list te_timer;
309#endif
310
311 unsigned long cache_req_pck;
312 unsigned long cache_clk_freq;
313 struct dsi_clock_info cache_cinfo;
314
315 u32 errors;
316 spinlock_t errors_lock;
317#ifdef DEBUG
318 ktime_t perf_setup_time;
319 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200320#endif
321 int debug_read;
322 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200323
324#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
325 spinlock_t irq_stats_lock;
326 struct dsi_irq_stats irq_stats;
327#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500328 /* DSI PLL Parameter Ranges */
329 unsigned long regm_max, regn_max;
330 unsigned long regm_dispc_max, regm_dsi_max;
331 unsigned long fint_min, fint_max;
332 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300333
Archit Taneja75d72472011-05-16 15:17:08 +0530334 int num_data_lanes;
335
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300336 unsigned scp_clk_refcount;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530337};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200338
Archit Taneja2e868db2011-05-12 17:26:28 +0530339struct dsi_packet_sent_handler_data {
340 struct platform_device *dsidev;
341 struct completion *completion;
342};
343
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530344static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
345
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200346#ifdef DEBUG
347static unsigned int dsi_perf;
348module_param_named(dsi_perf, dsi_perf, bool, 0644);
349#endif
350
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530351static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
352{
353 return dev_get_drvdata(&dsidev->dev);
354}
355
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530356static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
357{
358 return dsi_pdev_map[dssdev->phy.dsi.module];
359}
360
361struct platform_device *dsi_get_dsidev_from_id(int module)
362{
363 return dsi_pdev_map[module];
364}
365
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530366static int dsi_get_dsidev_id(struct platform_device *dsidev)
367{
368 /* TEMP: Pass 0 as the dsi module index till the time the dsi platform
369 * device names aren't changed to the form "omapdss_dsi.0",
370 * "omapdss_dsi.1" and so on */
371 BUG_ON(dsidev->id != -1);
372
373 return 0;
374}
375
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530376static inline void dsi_write_reg(struct platform_device *dsidev,
377 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200378{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530379 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
380
381 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200382}
383
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530384static inline u32 dsi_read_reg(struct platform_device *dsidev,
385 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200386{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530387 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
388
389 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200390}
391
392
393void dsi_save_context(void)
394{
395}
396
397void dsi_restore_context(void)
398{
399}
400
Archit Taneja1ffefe72011-05-12 17:26:24 +0530401void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200402{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530403 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
404 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
405
406 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200407}
408EXPORT_SYMBOL(dsi_bus_lock);
409
Archit Taneja1ffefe72011-05-12 17:26:24 +0530410void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200411{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530412 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
413 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
414
415 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200416}
417EXPORT_SYMBOL(dsi_bus_unlock);
418
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530419static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200420{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530421 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
422
423 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200424}
425
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200426static void dsi_completion_handler(void *data, u32 mask)
427{
428 complete((struct completion *)data);
429}
430
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530431static inline int wait_for_bit_change(struct platform_device *dsidev,
432 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200433{
434 int t = 100000;
435
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530436 while (REG_GET(dsidev, idx, bitnum, bitnum) != value) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200437 if (--t == 0)
438 return !value;
439 }
440
441 return value;
442}
443
444#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530445static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200446{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530447 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
448 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200449}
450
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530451static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200452{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530453 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
454 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200455}
456
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530457static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200458{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530459 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200460 ktime_t t, setup_time, trans_time;
461 u32 total_bytes;
462 u32 setup_us, trans_us, total_us;
463
464 if (!dsi_perf)
465 return;
466
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200467 t = ktime_get();
468
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530469 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200470 setup_us = (u32)ktime_to_us(setup_time);
471 if (setup_us == 0)
472 setup_us = 1;
473
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530474 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200475 trans_us = (u32)ktime_to_us(trans_time);
476 if (trans_us == 0)
477 trans_us = 1;
478
479 total_us = setup_us + trans_us;
480
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530481 total_bytes = dsi->update_region.w *
482 dsi->update_region.h *
483 dsi->update_region.device->ctrl.pixel_size / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200484
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200485 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
486 "%u bytes, %u kbytes/sec\n",
487 name,
488 setup_us,
489 trans_us,
490 total_us,
491 1000*1000 / total_us,
492 total_bytes,
493 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200494}
495#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530496#define dsi_perf_mark_setup(x)
497#define dsi_perf_mark_start(x)
498#define dsi_perf_show(x, y)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200499#endif
500
501static void print_irq_status(u32 status)
502{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200503 if (status == 0)
504 return;
505
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200506#ifndef VERBOSE_IRQ
507 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
508 return;
509#endif
510 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
511
512#define PIS(x) \
513 if (status & DSI_IRQ_##x) \
514 printk(#x " ");
515#ifdef VERBOSE_IRQ
516 PIS(VC0);
517 PIS(VC1);
518 PIS(VC2);
519 PIS(VC3);
520#endif
521 PIS(WAKEUP);
522 PIS(RESYNC);
523 PIS(PLL_LOCK);
524 PIS(PLL_UNLOCK);
525 PIS(PLL_RECALL);
526 PIS(COMPLEXIO_ERR);
527 PIS(HS_TX_TIMEOUT);
528 PIS(LP_RX_TIMEOUT);
529 PIS(TE_TRIGGER);
530 PIS(ACK_TRIGGER);
531 PIS(SYNC_LOST);
532 PIS(LDO_POWER_GOOD);
533 PIS(TA_TIMEOUT);
534#undef PIS
535
536 printk("\n");
537}
538
539static void print_irq_status_vc(int channel, u32 status)
540{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200541 if (status == 0)
542 return;
543
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200544#ifndef VERBOSE_IRQ
545 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
546 return;
547#endif
548 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
549
550#define PIS(x) \
551 if (status & DSI_VC_IRQ_##x) \
552 printk(#x " ");
553 PIS(CS);
554 PIS(ECC_CORR);
555#ifdef VERBOSE_IRQ
556 PIS(PACKET_SENT);
557#endif
558 PIS(FIFO_TX_OVF);
559 PIS(FIFO_RX_OVF);
560 PIS(BTA);
561 PIS(ECC_NO_CORR);
562 PIS(FIFO_TX_UDF);
563 PIS(PP_BUSY_CHANGE);
564#undef PIS
565 printk("\n");
566}
567
568static void print_irq_status_cio(u32 status)
569{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200570 if (status == 0)
571 return;
572
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200573 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
574
575#define PIS(x) \
576 if (status & DSI_CIO_IRQ_##x) \
577 printk(#x " ");
578 PIS(ERRSYNCESC1);
579 PIS(ERRSYNCESC2);
580 PIS(ERRSYNCESC3);
581 PIS(ERRESC1);
582 PIS(ERRESC2);
583 PIS(ERRESC3);
584 PIS(ERRCONTROL1);
585 PIS(ERRCONTROL2);
586 PIS(ERRCONTROL3);
587 PIS(STATEULPS1);
588 PIS(STATEULPS2);
589 PIS(STATEULPS3);
590 PIS(ERRCONTENTIONLP0_1);
591 PIS(ERRCONTENTIONLP1_1);
592 PIS(ERRCONTENTIONLP0_2);
593 PIS(ERRCONTENTIONLP1_2);
594 PIS(ERRCONTENTIONLP0_3);
595 PIS(ERRCONTENTIONLP1_3);
596 PIS(ULPSACTIVENOT_ALL0);
597 PIS(ULPSACTIVENOT_ALL1);
598#undef PIS
599
600 printk("\n");
601}
602
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200603#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530604static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
605 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200606{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530607 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200608 int i;
609
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530610 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200611
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530612 dsi->irq_stats.irq_count++;
613 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200614
615 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530616 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200617
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530618 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200619
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530620 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200621}
622#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530623#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200624#endif
625
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200626static int debug_irq;
627
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530628static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
629 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200630{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530631 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200632 int i;
633
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200634 if (irqstatus & DSI_IRQ_ERROR_MASK) {
635 DSSERR("DSI error, irqstatus %x\n", irqstatus);
636 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530637 spin_lock(&dsi->errors_lock);
638 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
639 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200640 } else if (debug_irq) {
641 print_irq_status(irqstatus);
642 }
643
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200644 for (i = 0; i < 4; ++i) {
645 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
646 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
647 i, vcstatus[i]);
648 print_irq_status_vc(i, vcstatus[i]);
649 } else if (debug_irq) {
650 print_irq_status_vc(i, vcstatus[i]);
651 }
652 }
653
654 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
655 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
656 print_irq_status_cio(ciostatus);
657 } else if (debug_irq) {
658 print_irq_status_cio(ciostatus);
659 }
660}
661
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200662static void dsi_call_isrs(struct dsi_isr_data *isr_array,
663 unsigned isr_array_size, u32 irqstatus)
664{
665 struct dsi_isr_data *isr_data;
666 int i;
667
668 for (i = 0; i < isr_array_size; i++) {
669 isr_data = &isr_array[i];
670 if (isr_data->isr && isr_data->mask & irqstatus)
671 isr_data->isr(isr_data->arg, irqstatus);
672 }
673}
674
675static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
676 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
677{
678 int i;
679
680 dsi_call_isrs(isr_tables->isr_table,
681 ARRAY_SIZE(isr_tables->isr_table),
682 irqstatus);
683
684 for (i = 0; i < 4; ++i) {
685 if (vcstatus[i] == 0)
686 continue;
687 dsi_call_isrs(isr_tables->isr_table_vc[i],
688 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
689 vcstatus[i]);
690 }
691
692 if (ciostatus != 0)
693 dsi_call_isrs(isr_tables->isr_table_cio,
694 ARRAY_SIZE(isr_tables->isr_table_cio),
695 ciostatus);
696}
697
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200698static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
699{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530700 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530701 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200702 u32 irqstatus, vcstatus[4], ciostatus;
703 int i;
704
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530705 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530706 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530707
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530708 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200709
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530710 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200711
712 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200713 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530714 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200715 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200716 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200717
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530718 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200719 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530720 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200721
722 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200723 if ((irqstatus & (1 << i)) == 0) {
724 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200725 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300726 }
727
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530728 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200729
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530730 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200731 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530732 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200733 }
734
735 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530736 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200737
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530738 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200739 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530740 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200741 } else {
742 ciostatus = 0;
743 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200744
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200745#ifdef DSI_CATCH_MISSING_TE
746 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530747 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200748#endif
749
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200750 /* make a copy and unlock, so that isrs can unregister
751 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530752 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
753 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200754
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530755 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200756
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530757 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200758
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530759 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200760
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530761 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200762
archit tanejaaffe3602011-02-23 08:41:03 +0000763 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200764}
765
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530766/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530767static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
768 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200769 unsigned isr_array_size, u32 default_mask,
770 const struct dsi_reg enable_reg,
771 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200772{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200773 struct dsi_isr_data *isr_data;
774 u32 mask;
775 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200776 int i;
777
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200778 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200779
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200780 for (i = 0; i < isr_array_size; i++) {
781 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200782
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200783 if (isr_data->isr == NULL)
784 continue;
785
786 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200787 }
788
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530789 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200790 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530791 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
792 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200793
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200794 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530795 dsi_read_reg(dsidev, enable_reg);
796 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200797}
798
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530799/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530800static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200801{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530802 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200803 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200804#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200805 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200806#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530807 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
808 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200809 DSI_IRQENABLE, DSI_IRQSTATUS);
810}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200811
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530812/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530813static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200814{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530815 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
816
817 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
818 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200819 DSI_VC_IRQ_ERROR_MASK,
820 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
821}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200822
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530823/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530824static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200825{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530826 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
827
828 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
829 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830 DSI_CIO_IRQ_ERROR_MASK,
831 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
832}
833
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530834static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200835{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530836 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200837 unsigned long flags;
838 int vc;
839
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530840 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200841
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530842 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200843
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530844 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200845 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530846 _omap_dsi_set_irqs_vc(dsidev, vc);
847 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200848
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530849 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200850}
851
852static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
853 struct dsi_isr_data *isr_array, unsigned isr_array_size)
854{
855 struct dsi_isr_data *isr_data;
856 int free_idx;
857 int i;
858
859 BUG_ON(isr == NULL);
860
861 /* check for duplicate entry and find a free slot */
862 free_idx = -1;
863 for (i = 0; i < isr_array_size; i++) {
864 isr_data = &isr_array[i];
865
866 if (isr_data->isr == isr && isr_data->arg == arg &&
867 isr_data->mask == mask) {
868 return -EINVAL;
869 }
870
871 if (isr_data->isr == NULL && free_idx == -1)
872 free_idx = i;
873 }
874
875 if (free_idx == -1)
876 return -EBUSY;
877
878 isr_data = &isr_array[free_idx];
879 isr_data->isr = isr;
880 isr_data->arg = arg;
881 isr_data->mask = mask;
882
883 return 0;
884}
885
886static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
887 struct dsi_isr_data *isr_array, unsigned isr_array_size)
888{
889 struct dsi_isr_data *isr_data;
890 int i;
891
892 for (i = 0; i < isr_array_size; i++) {
893 isr_data = &isr_array[i];
894 if (isr_data->isr != isr || isr_data->arg != arg ||
895 isr_data->mask != mask)
896 continue;
897
898 isr_data->isr = NULL;
899 isr_data->arg = NULL;
900 isr_data->mask = 0;
901
902 return 0;
903 }
904
905 return -EINVAL;
906}
907
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530908static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
909 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200910{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530911 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200912 unsigned long flags;
913 int r;
914
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530915 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200916
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530917 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
918 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200919
920 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530921 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200922
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530923 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200924
925 return r;
926}
927
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530928static int dsi_unregister_isr(struct platform_device *dsidev,
929 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200930{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530931 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200932 unsigned long flags;
933 int r;
934
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530935 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200936
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530937 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
938 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200939
940 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530941 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200942
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530943 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944
945 return r;
946}
947
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530948static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
949 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200950{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530951 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200952 unsigned long flags;
953 int r;
954
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530955 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200956
957 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530958 dsi->isr_tables.isr_table_vc[channel],
959 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200960
961 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530962 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200963
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530964 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200965
966 return r;
967}
968
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530969static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
970 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200971{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530972 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200973 unsigned long flags;
974 int r;
975
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530976 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977
978 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530979 dsi->isr_tables.isr_table_vc[channel],
980 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200981
982 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530983 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200984
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530985 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200986
987 return r;
988}
989
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530990static int dsi_register_isr_cio(struct platform_device *dsidev,
991 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200992{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530993 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200994 unsigned long flags;
995 int r;
996
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530997 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200998
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530999 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1000 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001001
1002 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301003 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001004
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301005 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001006
1007 return r;
1008}
1009
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301010static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1011 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001012{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301013 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001014 unsigned long flags;
1015 int r;
1016
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301017 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001018
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301019 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1020 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001021
1022 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301023 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001024
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301025 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001026
1027 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001028}
1029
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301030static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001031{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301032 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001033 unsigned long flags;
1034 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301035 spin_lock_irqsave(&dsi->errors_lock, flags);
1036 e = dsi->errors;
1037 dsi->errors = 0;
1038 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001039 return e;
1040}
1041
Archit Taneja1bb47832011-02-24 14:17:30 +05301042/* DSI func clock. this could also be dsi_pll_hsdiv_dsi_clk */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001043static inline void enable_clocks(bool enable)
1044{
1045 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +00001046 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001047 else
Archit Taneja6af9cd12011-01-31 16:27:44 +00001048 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001049}
1050
1051/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301052static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1053 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001054{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301055 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1056
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001057 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +00001058 dss_clk_enable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001059 else
Archit Taneja6af9cd12011-01-31 16:27:44 +00001060 dss_clk_disable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001061
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301062 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301063 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001064 DSSERR("cannot lock PLL when enabling clocks\n");
1065 }
1066}
1067
1068#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301069static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001070{
1071 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001072 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001073
1074 if (!dss_debug)
1075 return;
1076
1077 /* A dummy read using the SCP interface to any DSIPHY register is
1078 * required after DSIPHY reset to complete the reset of the DSI complex
1079 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301080 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001081
1082 printk(KERN_DEBUG "DSI resets: ");
1083
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301084 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001085 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1086
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301087 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001088 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1089
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001090 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1091 b0 = 28;
1092 b1 = 27;
1093 b2 = 26;
1094 } else {
1095 b0 = 24;
1096 b1 = 25;
1097 b2 = 26;
1098 }
1099
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301100 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001101 printk("PHY (%x%x%x, %d, %d, %d)\n",
1102 FLD_GET(l, b0, b0),
1103 FLD_GET(l, b1, b1),
1104 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001105 FLD_GET(l, 29, 29),
1106 FLD_GET(l, 30, 30),
1107 FLD_GET(l, 31, 31));
1108}
1109#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301110#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001111#endif
1112
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301113static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001114{
1115 DSSDBG("dsi_if_enable(%d)\n", enable);
1116
1117 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301118 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001119
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301120 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001121 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1122 return -EIO;
1123 }
1124
1125 return 0;
1126}
1127
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301128unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001129{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301130 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1131
1132 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001133}
1134
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301135static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001136{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301137 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1138
1139 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001140}
1141
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301142static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001143{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301144 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1145
1146 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001147}
1148
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301149static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001150{
1151 unsigned long r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301152 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001153
Archit Taneja5a8b5722011-05-12 17:26:29 +05301154 if (dss_get_dsi_clk_source(dsi_module) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301155 /* DSI FCLK source is DSS_CLK_FCK */
Archit Taneja6af9cd12011-01-31 16:27:44 +00001156 r = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001157 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301158 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301159 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001160 }
1161
1162 return r;
1163}
1164
1165static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1166{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301167 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301168 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001169 unsigned long dsi_fclk;
1170 unsigned lp_clk_div;
1171 unsigned long lp_clk;
1172
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001173 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001174
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301175 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001176 return -EINVAL;
1177
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301178 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001179
1180 lp_clk = dsi_fclk / 2 / lp_clk_div;
1181
1182 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301183 dsi->current_cinfo.lp_clk = lp_clk;
1184 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001185
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301186 /* LP_CLK_DIVISOR */
1187 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001188
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301189 /* LP_RX_SYNCHRO_ENABLE */
1190 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001191
1192 return 0;
1193}
1194
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301195static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001196{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301197 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1198
1199 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301200 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001201}
1202
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301203static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001204{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301205 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1206
1207 WARN_ON(dsi->scp_clk_refcount == 0);
1208 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301209 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001210}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001211
1212enum dsi_pll_power_state {
1213 DSI_PLL_POWER_OFF = 0x0,
1214 DSI_PLL_POWER_ON_HSCLK = 0x1,
1215 DSI_PLL_POWER_ON_ALL = 0x2,
1216 DSI_PLL_POWER_ON_DIV = 0x3,
1217};
1218
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301219static int dsi_pll_power(struct platform_device *dsidev,
1220 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221{
1222 int t = 0;
1223
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001224 /* DSI-PLL power command 0x3 is not working */
1225 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1226 state == DSI_PLL_POWER_ON_DIV)
1227 state = DSI_PLL_POWER_ON_ALL;
1228
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301229 /* PLL_PWR_CMD */
1230 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001231
1232 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301233 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001234 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001235 DSSERR("Failed to set DSI PLL power mode to %d\n",
1236 state);
1237 return -ENODEV;
1238 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001239 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001240 }
1241
1242 return 0;
1243}
1244
1245/* calculate clock rates using dividers in cinfo */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001246static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
1247 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001248{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301249 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
1250 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1251
1252 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001253 return -EINVAL;
1254
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301255 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001256 return -EINVAL;
1257
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301258 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001259 return -EINVAL;
1260
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301261 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001262 return -EINVAL;
1263
Archit Taneja1bb47832011-02-24 14:17:30 +05301264 if (cinfo->use_sys_clk) {
Archit Taneja6af9cd12011-01-31 16:27:44 +00001265 cinfo->clkin = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001266 /* XXX it is unclear if highfreq should be used
Archit Taneja1bb47832011-02-24 14:17:30 +05301267 * with DSS_SYS_CLK source also */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001268 cinfo->highfreq = 0;
1269 } else {
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001270 cinfo->clkin = dispc_pclk_rate(dssdev->manager->id);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001271
1272 if (cinfo->clkin < 32000000)
1273 cinfo->highfreq = 0;
1274 else
1275 cinfo->highfreq = 1;
1276 }
1277
1278 cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
1279
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301280 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001281 return -EINVAL;
1282
1283 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1284
1285 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1286 return -EINVAL;
1287
Archit Taneja1bb47832011-02-24 14:17:30 +05301288 if (cinfo->regm_dispc > 0)
1289 cinfo->dsi_pll_hsdiv_dispc_clk =
1290 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001291 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301292 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001293
Archit Taneja1bb47832011-02-24 14:17:30 +05301294 if (cinfo->regm_dsi > 0)
1295 cinfo->dsi_pll_hsdiv_dsi_clk =
1296 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001297 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301298 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001299
1300 return 0;
1301}
1302
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301303int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
1304 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001305 struct dispc_clock_info *dispc_cinfo)
1306{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301307 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001308 struct dsi_clock_info cur, best;
1309 struct dispc_clock_info best_dispc;
1310 int min_fck_per_pck;
1311 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301312 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001313
Archit Taneja1bb47832011-02-24 14:17:30 +05301314 dss_sys_clk = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001315
Taneja, Archit31ef8232011-03-14 23:28:22 -05001316 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301317
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301318 if (req_pck == dsi->cache_req_pck &&
1319 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001320 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301321 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301322 dispc_find_clk_divs(is_tft, req_pck,
1323 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001324 return 0;
1325 }
1326
1327 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1328
1329 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301330 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001331 DSSERR("Requested pixel clock not possible with the current "
1332 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1333 "the constraint off.\n");
1334 min_fck_per_pck = 0;
1335 }
1336
1337 DSSDBG("dsi_pll_calc\n");
1338
1339retry:
1340 memset(&best, 0, sizeof(best));
1341 memset(&best_dispc, 0, sizeof(best_dispc));
1342
1343 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301344 cur.clkin = dss_sys_clk;
1345 cur.use_sys_clk = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001346 cur.highfreq = 0;
1347
1348 /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
1349 /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
1350 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301351 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001352 if (cur.highfreq == 0)
1353 cur.fint = cur.clkin / cur.regn;
1354 else
1355 cur.fint = cur.clkin / (2 * cur.regn);
1356
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301357 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001358 continue;
1359
1360 /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301361 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001362 unsigned long a, b;
1363
1364 a = 2 * cur.regm * (cur.clkin/1000);
1365 b = cur.regn * (cur.highfreq + 1);
1366 cur.clkin4ddr = a / b * 1000;
1367
1368 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1369 break;
1370
Archit Taneja1bb47832011-02-24 14:17:30 +05301371 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1372 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301373 for (cur.regm_dispc = 1; cur.regm_dispc <
1374 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001375 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301376 cur.dsi_pll_hsdiv_dispc_clk =
1377 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001378
1379 /* this will narrow down the search a bit,
1380 * but still give pixclocks below what was
1381 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301382 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001383 break;
1384
Archit Taneja1bb47832011-02-24 14:17:30 +05301385 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001386 continue;
1387
1388 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301389 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001390 req_pck * min_fck_per_pck)
1391 continue;
1392
1393 match = 1;
1394
1395 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301396 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001397 &cur_dispc);
1398
1399 if (abs(cur_dispc.pck - req_pck) <
1400 abs(best_dispc.pck - req_pck)) {
1401 best = cur;
1402 best_dispc = cur_dispc;
1403
1404 if (cur_dispc.pck == req_pck)
1405 goto found;
1406 }
1407 }
1408 }
1409 }
1410found:
1411 if (!match) {
1412 if (min_fck_per_pck) {
1413 DSSERR("Could not find suitable clock settings.\n"
1414 "Turning FCK/PCK constraint off and"
1415 "trying again.\n");
1416 min_fck_per_pck = 0;
1417 goto retry;
1418 }
1419
1420 DSSERR("Could not find suitable clock settings.\n");
1421
1422 return -EINVAL;
1423 }
1424
Archit Taneja1bb47832011-02-24 14:17:30 +05301425 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1426 best.regm_dsi = 0;
1427 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001428
1429 if (dsi_cinfo)
1430 *dsi_cinfo = best;
1431 if (dispc_cinfo)
1432 *dispc_cinfo = best_dispc;
1433
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301434 dsi->cache_req_pck = req_pck;
1435 dsi->cache_clk_freq = 0;
1436 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001437
1438 return 0;
1439}
1440
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301441int dsi_pll_set_clock_div(struct platform_device *dsidev,
1442 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001443{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301444 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001445 int r = 0;
1446 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001447 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001448 u8 regn_start, regn_end, regm_start, regm_end;
1449 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001450
1451 DSSDBGF();
1452
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301453 dsi->current_cinfo.use_sys_clk = cinfo->use_sys_clk;
1454 dsi->current_cinfo.highfreq = cinfo->highfreq;
Tomi Valkeinenb2765092011-04-07 15:28:47 +03001455
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301456 dsi->current_cinfo.fint = cinfo->fint;
1457 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1458 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301459 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301460 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301461 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001462
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301463 dsi->current_cinfo.regn = cinfo->regn;
1464 dsi->current_cinfo.regm = cinfo->regm;
1465 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1466 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001467
1468 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1469
1470 DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
Archit Taneja1bb47832011-02-24 14:17:30 +05301471 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001472 cinfo->clkin,
1473 cinfo->highfreq);
1474
1475 /* DSIPHY == CLKIN4DDR */
1476 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
1477 cinfo->regm,
1478 cinfo->regn,
1479 cinfo->clkin,
1480 cinfo->highfreq + 1,
1481 cinfo->clkin4ddr);
1482
1483 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1484 cinfo->clkin4ddr / 1000 / 1000 / 2);
1485
1486 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1487
Archit Taneja1bb47832011-02-24 14:17:30 +05301488 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301489 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1490 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301491 cinfo->dsi_pll_hsdiv_dispc_clk);
1492 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301493 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1494 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301495 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001496
Taneja, Archit49641112011-03-14 23:28:23 -05001497 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1498 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1499 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1500 &regm_dispc_end);
1501 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1502 &regm_dsi_end);
1503
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301504 /* DSI_PLL_AUTOMODE = manual */
1505 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001506
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301507 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001508 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001509 /* DSI_PLL_REGN */
1510 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1511 /* DSI_PLL_REGM */
1512 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1513 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301514 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001515 regm_dispc_start, regm_dispc_end);
1516 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301517 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001518 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301519 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001520
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301521 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001522
1523 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1524 f = cinfo->fint < 1000000 ? 0x3 :
1525 cinfo->fint < 1250000 ? 0x4 :
1526 cinfo->fint < 1500000 ? 0x5 :
1527 cinfo->fint < 1750000 ? 0x6 :
1528 0x7;
1529 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001530
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301531 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001532
1533 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1534 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Archit Taneja1bb47832011-02-24 14:17:30 +05301535 l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001536 11, 11); /* DSI_PLL_CLKSEL */
1537 l = FLD_MOD(l, cinfo->highfreq,
1538 12, 12); /* DSI_PLL_HIGHFREQ */
1539 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1540 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1541 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301542 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001543
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301544 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001545
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301546 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001547 DSSERR("dsi pll go bit not going down.\n");
1548 r = -EIO;
1549 goto err;
1550 }
1551
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301552 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001553 DSSERR("cannot lock PLL\n");
1554 r = -EIO;
1555 goto err;
1556 }
1557
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301558 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001559
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301560 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001561 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1562 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1563 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1564 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1565 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1566 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1567 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1568 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1569 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1570 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1571 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1572 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1573 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1574 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301575 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001576
1577 DSSDBG("PLL config done\n");
1578err:
1579 return r;
1580}
1581
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301582int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1583 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001584{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301585 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001586 int r = 0;
1587 enum dsi_pll_power_state pwstate;
1588
1589 DSSDBG("PLL init\n");
1590
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301591 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001592 struct regulator *vdds_dsi;
1593
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301594 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001595
1596 if (IS_ERR(vdds_dsi)) {
1597 DSSERR("can't get VDDS_DSI regulator\n");
1598 return PTR_ERR(vdds_dsi);
1599 }
1600
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301601 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001602 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001603
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001604 enable_clocks(1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301605 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001606 /*
1607 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1608 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301609 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001610
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301611 if (!dsi->vdds_dsi_enabled) {
1612 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001613 if (r)
1614 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301615 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001616 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001617
1618 /* XXX PLL does not come out of reset without this... */
1619 dispc_pck_free_enable(1);
1620
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301621 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001622 DSSERR("PLL not coming out of reset.\n");
1623 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001624 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001625 goto err1;
1626 }
1627
1628 /* XXX ... but if left on, we get problems when planes do not
1629 * fill the whole display. No idea about this */
1630 dispc_pck_free_enable(0);
1631
1632 if (enable_hsclk && enable_hsdiv)
1633 pwstate = DSI_PLL_POWER_ON_ALL;
1634 else if (enable_hsclk)
1635 pwstate = DSI_PLL_POWER_ON_HSCLK;
1636 else if (enable_hsdiv)
1637 pwstate = DSI_PLL_POWER_ON_DIV;
1638 else
1639 pwstate = DSI_PLL_POWER_OFF;
1640
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301641 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001642
1643 if (r)
1644 goto err1;
1645
1646 DSSDBG("PLL init done\n");
1647
1648 return 0;
1649err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301650 if (dsi->vdds_dsi_enabled) {
1651 regulator_disable(dsi->vdds_dsi_reg);
1652 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001653 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001654err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301655 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001656 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301657 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001658 return r;
1659}
1660
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301661void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001662{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301663 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1664
1665 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301666 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001667 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301668 WARN_ON(!dsi->vdds_dsi_enabled);
1669 regulator_disable(dsi->vdds_dsi_reg);
1670 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001671 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001672
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301673 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001674 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301675 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001676
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001677 DSSDBG("PLL uninit done\n");
1678}
1679
Archit Taneja5a8b5722011-05-12 17:26:29 +05301680static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1681 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001682{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301683 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1684 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301685 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301686 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Taneja067a57e2011-03-02 11:57:25 +05301687
1688 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301689 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001690
1691 enable_clocks(1);
1692
Archit Taneja5a8b5722011-05-12 17:26:29 +05301693 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001694
1695 seq_printf(s, "dsi pll source = %s\n",
Tomi Valkeinena9a65002011-04-04 10:02:53 +03001696 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001697
1698 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1699
1700 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1701 cinfo->clkin4ddr, cinfo->regm);
1702
Archit Taneja1bb47832011-02-24 14:17:30 +05301703 seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301704 dss_get_generic_clk_source_name(dispc_clk_src),
1705 dss_feat_get_clk_source_name(dispc_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301706 cinfo->dsi_pll_hsdiv_dispc_clk,
1707 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301708 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001709 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001710
Archit Taneja1bb47832011-02-24 14:17:30 +05301711 seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301712 dss_get_generic_clk_source_name(dsi_clk_src),
1713 dss_feat_get_clk_source_name(dsi_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301714 cinfo->dsi_pll_hsdiv_dsi_clk,
1715 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301716 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001717 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001718
Archit Taneja5a8b5722011-05-12 17:26:29 +05301719 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001720
Archit Taneja067a57e2011-03-02 11:57:25 +05301721 seq_printf(s, "dsi fclk source = %s (%s)\n",
1722 dss_get_generic_clk_source_name(dsi_clk_src),
1723 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001724
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301725 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001726
1727 seq_printf(s, "DDR_CLK\t\t%lu\n",
1728 cinfo->clkin4ddr / 4);
1729
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301730 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001731
1732 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1733
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001734 enable_clocks(0);
1735}
1736
Archit Taneja5a8b5722011-05-12 17:26:29 +05301737void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001738{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301739 struct platform_device *dsidev;
1740 int i;
1741
1742 for (i = 0; i < MAX_NUM_DSI; i++) {
1743 dsidev = dsi_get_dsidev_from_id(i);
1744 if (dsidev)
1745 dsi_dump_dsidev_clocks(dsidev, s);
1746 }
1747}
1748
1749#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1750static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1751 struct seq_file *s)
1752{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301753 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001754 unsigned long flags;
1755 struct dsi_irq_stats stats;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301756 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001757
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301758 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001759
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301760 stats = dsi->irq_stats;
1761 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1762 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001763
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301764 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001765
1766 seq_printf(s, "period %u ms\n",
1767 jiffies_to_msecs(jiffies - stats.last_reset));
1768
1769 seq_printf(s, "irqs %d\n", stats.irq_count);
1770#define PIS(x) \
1771 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1772
Archit Taneja5a8b5722011-05-12 17:26:29 +05301773 seq_printf(s, "-- DSI%d interrupts --\n", dsi_module + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001774 PIS(VC0);
1775 PIS(VC1);
1776 PIS(VC2);
1777 PIS(VC3);
1778 PIS(WAKEUP);
1779 PIS(RESYNC);
1780 PIS(PLL_LOCK);
1781 PIS(PLL_UNLOCK);
1782 PIS(PLL_RECALL);
1783 PIS(COMPLEXIO_ERR);
1784 PIS(HS_TX_TIMEOUT);
1785 PIS(LP_RX_TIMEOUT);
1786 PIS(TE_TRIGGER);
1787 PIS(ACK_TRIGGER);
1788 PIS(SYNC_LOST);
1789 PIS(LDO_POWER_GOOD);
1790 PIS(TA_TIMEOUT);
1791#undef PIS
1792
1793#define PIS(x) \
1794 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1795 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1796 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1797 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1798 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1799
1800 seq_printf(s, "-- VC interrupts --\n");
1801 PIS(CS);
1802 PIS(ECC_CORR);
1803 PIS(PACKET_SENT);
1804 PIS(FIFO_TX_OVF);
1805 PIS(FIFO_RX_OVF);
1806 PIS(BTA);
1807 PIS(ECC_NO_CORR);
1808 PIS(FIFO_TX_UDF);
1809 PIS(PP_BUSY_CHANGE);
1810#undef PIS
1811
1812#define PIS(x) \
1813 seq_printf(s, "%-20s %10d\n", #x, \
1814 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1815
1816 seq_printf(s, "-- CIO interrupts --\n");
1817 PIS(ERRSYNCESC1);
1818 PIS(ERRSYNCESC2);
1819 PIS(ERRSYNCESC3);
1820 PIS(ERRESC1);
1821 PIS(ERRESC2);
1822 PIS(ERRESC3);
1823 PIS(ERRCONTROL1);
1824 PIS(ERRCONTROL2);
1825 PIS(ERRCONTROL3);
1826 PIS(STATEULPS1);
1827 PIS(STATEULPS2);
1828 PIS(STATEULPS3);
1829 PIS(ERRCONTENTIONLP0_1);
1830 PIS(ERRCONTENTIONLP1_1);
1831 PIS(ERRCONTENTIONLP0_2);
1832 PIS(ERRCONTENTIONLP1_2);
1833 PIS(ERRCONTENTIONLP0_3);
1834 PIS(ERRCONTENTIONLP1_3);
1835 PIS(ULPSACTIVENOT_ALL0);
1836 PIS(ULPSACTIVENOT_ALL1);
1837#undef PIS
1838}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001839
Archit Taneja5a8b5722011-05-12 17:26:29 +05301840static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001841{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301842 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1843
Archit Taneja5a8b5722011-05-12 17:26:29 +05301844 dsi_dump_dsidev_irqs(dsidev, s);
1845}
1846
1847static void dsi2_dump_irqs(struct seq_file *s)
1848{
1849 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1850
1851 dsi_dump_dsidev_irqs(dsidev, s);
1852}
1853
1854void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
1855 const struct file_operations *debug_fops)
1856{
1857 struct platform_device *dsidev;
1858
1859 dsidev = dsi_get_dsidev_from_id(0);
1860 if (dsidev)
1861 debugfs_create_file("dsi1_irqs", S_IRUGO, debugfs_dir,
1862 &dsi1_dump_irqs, debug_fops);
1863
1864 dsidev = dsi_get_dsidev_from_id(1);
1865 if (dsidev)
1866 debugfs_create_file("dsi2_irqs", S_IRUGO, debugfs_dir,
1867 &dsi2_dump_irqs, debug_fops);
1868}
1869#endif
1870
1871static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1872 struct seq_file *s)
1873{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301874#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001875
Archit Taneja6af9cd12011-01-31 16:27:44 +00001876 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301877 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001878
1879 DUMPREG(DSI_REVISION);
1880 DUMPREG(DSI_SYSCONFIG);
1881 DUMPREG(DSI_SYSSTATUS);
1882 DUMPREG(DSI_IRQSTATUS);
1883 DUMPREG(DSI_IRQENABLE);
1884 DUMPREG(DSI_CTRL);
1885 DUMPREG(DSI_COMPLEXIO_CFG1);
1886 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1887 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1888 DUMPREG(DSI_CLK_CTRL);
1889 DUMPREG(DSI_TIMING1);
1890 DUMPREG(DSI_TIMING2);
1891 DUMPREG(DSI_VM_TIMING1);
1892 DUMPREG(DSI_VM_TIMING2);
1893 DUMPREG(DSI_VM_TIMING3);
1894 DUMPREG(DSI_CLK_TIMING);
1895 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1896 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1897 DUMPREG(DSI_COMPLEXIO_CFG2);
1898 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1899 DUMPREG(DSI_VM_TIMING4);
1900 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1901 DUMPREG(DSI_VM_TIMING5);
1902 DUMPREG(DSI_VM_TIMING6);
1903 DUMPREG(DSI_VM_TIMING7);
1904 DUMPREG(DSI_STOPCLK_TIMING);
1905
1906 DUMPREG(DSI_VC_CTRL(0));
1907 DUMPREG(DSI_VC_TE(0));
1908 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1909 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1910 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1911 DUMPREG(DSI_VC_IRQSTATUS(0));
1912 DUMPREG(DSI_VC_IRQENABLE(0));
1913
1914 DUMPREG(DSI_VC_CTRL(1));
1915 DUMPREG(DSI_VC_TE(1));
1916 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1917 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1918 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1919 DUMPREG(DSI_VC_IRQSTATUS(1));
1920 DUMPREG(DSI_VC_IRQENABLE(1));
1921
1922 DUMPREG(DSI_VC_CTRL(2));
1923 DUMPREG(DSI_VC_TE(2));
1924 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1925 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1926 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1927 DUMPREG(DSI_VC_IRQSTATUS(2));
1928 DUMPREG(DSI_VC_IRQENABLE(2));
1929
1930 DUMPREG(DSI_VC_CTRL(3));
1931 DUMPREG(DSI_VC_TE(3));
1932 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1933 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1934 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1935 DUMPREG(DSI_VC_IRQSTATUS(3));
1936 DUMPREG(DSI_VC_IRQENABLE(3));
1937
1938 DUMPREG(DSI_DSIPHY_CFG0);
1939 DUMPREG(DSI_DSIPHY_CFG1);
1940 DUMPREG(DSI_DSIPHY_CFG2);
1941 DUMPREG(DSI_DSIPHY_CFG5);
1942
1943 DUMPREG(DSI_PLL_CONTROL);
1944 DUMPREG(DSI_PLL_STATUS);
1945 DUMPREG(DSI_PLL_GO);
1946 DUMPREG(DSI_PLL_CONFIGURATION1);
1947 DUMPREG(DSI_PLL_CONFIGURATION2);
1948
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301949 dsi_disable_scp_clk(dsidev);
Archit Taneja6af9cd12011-01-31 16:27:44 +00001950 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001951#undef DUMPREG
1952}
1953
Archit Taneja5a8b5722011-05-12 17:26:29 +05301954static void dsi1_dump_regs(struct seq_file *s)
1955{
1956 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1957
1958 dsi_dump_dsidev_regs(dsidev, s);
1959}
1960
1961static void dsi2_dump_regs(struct seq_file *s)
1962{
1963 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1964
1965 dsi_dump_dsidev_regs(dsidev, s);
1966}
1967
1968void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
1969 const struct file_operations *debug_fops)
1970{
1971 struct platform_device *dsidev;
1972
1973 dsidev = dsi_get_dsidev_from_id(0);
1974 if (dsidev)
1975 debugfs_create_file("dsi1_regs", S_IRUGO, debugfs_dir,
1976 &dsi1_dump_regs, debug_fops);
1977
1978 dsidev = dsi_get_dsidev_from_id(1);
1979 if (dsidev)
1980 debugfs_create_file("dsi2_regs", S_IRUGO, debugfs_dir,
1981 &dsi2_dump_regs, debug_fops);
1982}
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001983enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001984 DSI_COMPLEXIO_POWER_OFF = 0x0,
1985 DSI_COMPLEXIO_POWER_ON = 0x1,
1986 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1987};
1988
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301989static int dsi_cio_power(struct platform_device *dsidev,
1990 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001991{
1992 int t = 0;
1993
1994 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301995 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001996
1997 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301998 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
1999 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002000 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002001 DSSERR("failed to set complexio power state to "
2002 "%d\n", state);
2003 return -ENODEV;
2004 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002005 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002006 }
2007
2008 return 0;
2009}
2010
Archit Taneja75d72472011-05-16 15:17:08 +05302011/* Number of data lanes present on DSI interface */
2012static inline int dsi_get_num_data_lanes(struct platform_device *dsidev)
2013{
2014 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
2015 * of data lanes as 2 by default */
2016 if (dss_has_feature(FEAT_DSI_GNQ))
2017 return REG_GET(dsidev, DSI_GNQ, 11, 9); /* NB_DATA_LANES */
2018 else
2019 return 2;
2020}
2021
2022/* Number of data lanes used by the dss device */
2023static inline int dsi_get_num_data_lanes_dssdev(struct omap_dss_device *dssdev)
2024{
2025 int num_data_lanes = 0;
2026
2027 if (dssdev->phy.dsi.data1_lane != 0)
2028 num_data_lanes++;
2029 if (dssdev->phy.dsi.data2_lane != 0)
2030 num_data_lanes++;
2031 if (dssdev->phy.dsi.data3_lane != 0)
2032 num_data_lanes++;
2033 if (dssdev->phy.dsi.data4_lane != 0)
2034 num_data_lanes++;
2035
2036 return num_data_lanes;
2037}
2038
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002039static void dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002040{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302041 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002042 u32 r;
Archit Taneja75d72472011-05-16 15:17:08 +05302043 int num_data_lanes_dssdev = dsi_get_num_data_lanes_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002044
2045 int clk_lane = dssdev->phy.dsi.clk_lane;
2046 int data1_lane = dssdev->phy.dsi.data1_lane;
2047 int data2_lane = dssdev->phy.dsi.data2_lane;
2048 int clk_pol = dssdev->phy.dsi.clk_pol;
2049 int data1_pol = dssdev->phy.dsi.data1_pol;
2050 int data2_pol = dssdev->phy.dsi.data2_pol;
2051
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302052 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002053 r = FLD_MOD(r, clk_lane, 2, 0);
2054 r = FLD_MOD(r, clk_pol, 3, 3);
2055 r = FLD_MOD(r, data1_lane, 6, 4);
2056 r = FLD_MOD(r, data1_pol, 7, 7);
2057 r = FLD_MOD(r, data2_lane, 10, 8);
2058 r = FLD_MOD(r, data2_pol, 11, 11);
Archit Taneja75d72472011-05-16 15:17:08 +05302059 if (num_data_lanes_dssdev > 2) {
2060 int data3_lane = dssdev->phy.dsi.data3_lane;
2061 int data3_pol = dssdev->phy.dsi.data3_pol;
2062
2063 r = FLD_MOD(r, data3_lane, 14, 12);
2064 r = FLD_MOD(r, data3_pol, 15, 15);
2065 }
2066 if (num_data_lanes_dssdev > 3) {
2067 int data4_lane = dssdev->phy.dsi.data4_lane;
2068 int data4_pol = dssdev->phy.dsi.data4_pol;
2069
2070 r = FLD_MOD(r, data4_lane, 18, 16);
2071 r = FLD_MOD(r, data4_pol, 19, 19);
2072 }
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302073 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002074
2075 /* The configuration of the DSI complex I/O (number of data lanes,
2076 position, differential order) should not be changed while
2077 DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for
2078 the hardware to take into account a new configuration of the complex
2079 I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to
2080 follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1,
2081 then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set
2082 DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the
2083 DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the
2084 DSI complex I/O configuration is unknown. */
2085
2086 /*
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302087 REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0);
2088 REG_FLD_MOD(dsidev, DSI_CTRL, 0, 0, 0);
2089 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20);
2090 REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002091 */
2092}
2093
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302094static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002095{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302096 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2097
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002098 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302099 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002100 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2101}
2102
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302103static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002104{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302105 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2106
2107 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002108 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2109}
2110
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302111static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002112{
2113 u32 r;
2114 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2115 u32 tlpx_half, tclk_trail, tclk_zero;
2116 u32 tclk_prepare;
2117
2118 /* calculate timings */
2119
2120 /* 1 * DDR_CLK = 2 * UI */
2121
2122 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302123 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002124
2125 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302126 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002127
2128 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302129 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002130
2131 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302132 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002133
2134 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302135 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002136
2137 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302138 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002139
2140 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302141 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002142
2143 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302144 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002145
2146 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302147 ths_prepare, ddr2ns(dsidev, ths_prepare),
2148 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002149 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302150 ths_trail, ddr2ns(dsidev, ths_trail),
2151 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002152
2153 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2154 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302155 tlpx_half, ddr2ns(dsidev, tlpx_half),
2156 tclk_trail, ddr2ns(dsidev, tclk_trail),
2157 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002158 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302159 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002160
2161 /* program timings */
2162
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302163 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002164 r = FLD_MOD(r, ths_prepare, 31, 24);
2165 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2166 r = FLD_MOD(r, ths_trail, 15, 8);
2167 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302168 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002169
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302170 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002171 r = FLD_MOD(r, tlpx_half, 22, 16);
2172 r = FLD_MOD(r, tclk_trail, 15, 8);
2173 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302174 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002175
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302176 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002177 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302178 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002179}
2180
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002181static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002182 enum dsi_lane lanes)
2183{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302184 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302185 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002186 int clk_lane = dssdev->phy.dsi.clk_lane;
2187 int data1_lane = dssdev->phy.dsi.data1_lane;
2188 int data2_lane = dssdev->phy.dsi.data2_lane;
Archit Taneja75d72472011-05-16 15:17:08 +05302189 int data3_lane = dssdev->phy.dsi.data3_lane;
2190 int data4_lane = dssdev->phy.dsi.data4_lane;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002191 int clk_pol = dssdev->phy.dsi.clk_pol;
2192 int data1_pol = dssdev->phy.dsi.data1_pol;
2193 int data2_pol = dssdev->phy.dsi.data2_pol;
Archit Taneja75d72472011-05-16 15:17:08 +05302194 int data3_pol = dssdev->phy.dsi.data3_pol;
2195 int data4_pol = dssdev->phy.dsi.data4_pol;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002196
2197 u32 l = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302198 u8 lptxscp_start = dsi->num_data_lanes == 2 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002199
2200 if (lanes & DSI_CLK_P)
2201 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1));
2202 if (lanes & DSI_CLK_N)
2203 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0));
2204
2205 if (lanes & DSI_DATA1_P)
2206 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1));
2207 if (lanes & DSI_DATA1_N)
2208 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0));
2209
2210 if (lanes & DSI_DATA2_P)
2211 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1));
2212 if (lanes & DSI_DATA2_N)
2213 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0));
2214
Archit Taneja75d72472011-05-16 15:17:08 +05302215 if (lanes & DSI_DATA3_P)
2216 l |= 1 << ((data3_lane - 1) * 2 + (data3_pol ? 0 : 1));
2217 if (lanes & DSI_DATA3_N)
2218 l |= 1 << ((data3_lane - 1) * 2 + (data3_pol ? 1 : 0));
2219
2220 if (lanes & DSI_DATA4_P)
2221 l |= 1 << ((data4_lane - 1) * 2 + (data4_pol ? 0 : 1));
2222 if (lanes & DSI_DATA4_N)
2223 l |= 1 << ((data4_lane - 1) * 2 + (data4_pol ? 1 : 0));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002224 /*
2225 * Bits in REGLPTXSCPDAT4TO0DXDY:
2226 * 17: DY0 18: DX0
2227 * 19: DY1 20: DX1
2228 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302229 * 23: DY3 24: DX3
2230 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002231 */
2232
2233 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302234
2235 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302236 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002237
2238 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302239
2240 /* ENLPTXSCPDAT */
2241 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002242}
2243
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302244static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002245{
2246 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302247 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002248 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302249 /* REGLPTXSCPDAT4TO0DXDY */
2250 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002251}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002252
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002253static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2254{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302255 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002256 int t;
2257 int bits[3];
2258 bool in_use[3];
2259
2260 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
2261 bits[0] = 28;
2262 bits[1] = 27;
2263 bits[2] = 26;
2264 } else {
2265 bits[0] = 24;
2266 bits[1] = 25;
2267 bits[2] = 26;
2268 }
2269
2270 in_use[0] = false;
2271 in_use[1] = false;
2272 in_use[2] = false;
2273
2274 if (dssdev->phy.dsi.clk_lane != 0)
2275 in_use[dssdev->phy.dsi.clk_lane - 1] = true;
2276 if (dssdev->phy.dsi.data1_lane != 0)
2277 in_use[dssdev->phy.dsi.data1_lane - 1] = true;
2278 if (dssdev->phy.dsi.data2_lane != 0)
2279 in_use[dssdev->phy.dsi.data2_lane - 1] = true;
2280
2281 t = 100000;
2282 while (true) {
2283 u32 l;
2284 int i;
2285 int ok;
2286
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302287 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002288
2289 ok = 0;
2290 for (i = 0; i < 3; ++i) {
2291 if (!in_use[i] || (l & (1 << bits[i])))
2292 ok++;
2293 }
2294
2295 if (ok == 3)
2296 break;
2297
2298 if (--t == 0) {
2299 for (i = 0; i < 3; ++i) {
2300 if (!in_use[i] || (l & (1 << bits[i])))
2301 continue;
2302
2303 DSSERR("CIO TXCLKESC%d domain not coming " \
2304 "out of reset\n", i);
2305 }
2306 return -EIO;
2307 }
2308 }
2309
2310 return 0;
2311}
2312
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002313static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002314{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302315 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302316 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002317 int r;
Archit Taneja75d72472011-05-16 15:17:08 +05302318 int num_data_lanes_dssdev = dsi_get_num_data_lanes_dssdev(dssdev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002319 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002320
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002321 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002322
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302323 if (dsi->dsi_mux_pads)
2324 dsi->dsi_mux_pads(true);
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002325
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302326 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002327
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002328 /* A dummy read using the SCP interface to any DSIPHY register is
2329 * required after DSIPHY reset to complete the reset of the DSI complex
2330 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302331 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002332
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302333 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002334 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2335 r = -EIO;
2336 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002337 }
2338
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002339 dsi_set_lane_config(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002340
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002341 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302342 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002343 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2344 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2345 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2346 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302347 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002348
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302349 if (dsi->ulps_enabled) {
Archit Taneja75d72472011-05-16 15:17:08 +05302350 u32 lane_mask = DSI_CLK_P | DSI_DATA1_P | DSI_DATA2_P;
2351
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002352 DSSDBG("manual ulps exit\n");
2353
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002354 /* ULPS is exited by Mark-1 state for 1ms, followed by
2355 * stop state. DSS HW cannot do this via the normal
2356 * ULPS exit sequence, as after reset the DSS HW thinks
2357 * that we are not in ULPS mode, and refuses to send the
2358 * sequence. So we need to send the ULPS exit sequence
2359 * manually.
2360 */
2361
Archit Taneja75d72472011-05-16 15:17:08 +05302362 if (num_data_lanes_dssdev > 2)
2363 lane_mask |= DSI_DATA3_P;
2364
2365 if (num_data_lanes_dssdev > 3)
2366 lane_mask |= DSI_DATA4_P;
2367
2368 dsi_cio_enable_lane_override(dssdev, lane_mask);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002369 }
2370
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302371 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002372 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002373 goto err_cio_pwr;
2374
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302375 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002376 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2377 r = -ENODEV;
2378 goto err_cio_pwr_dom;
2379 }
2380
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302381 dsi_if_enable(dsidev, true);
2382 dsi_if_enable(dsidev, false);
2383 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002384
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002385 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2386 if (r)
2387 goto err_tx_clk_esc_rst;
2388
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302389 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002390 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2391 ktime_t wait = ns_to_ktime(1000 * 1000);
2392 set_current_state(TASK_UNINTERRUPTIBLE);
2393 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2394
2395 /* Disable the override. The lanes should be set to Mark-11
2396 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302397 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002398 }
2399
2400 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302401 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002402
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302403 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002404
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302405 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002406
2407 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002408
2409 return 0;
2410
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002411err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302412 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002413err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302414 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002415err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302416 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302417 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002418err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302419 dsi_disable_scp_clk(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302420 if (dsi->dsi_mux_pads)
2421 dsi->dsi_mux_pads(false);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002422 return r;
2423}
2424
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302425static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002426{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302427 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2428
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302429 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2430 dsi_disable_scp_clk(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302431 if (dsi->dsi_mux_pads)
2432 dsi->dsi_mux_pads(false);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002433}
2434
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302435static int _dsi_wait_reset(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002436{
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002437 int t = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002438
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302439 while (REG_GET(dsidev, DSI_SYSSTATUS, 0, 0) == 0) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002440 if (++t > 5) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002441 DSSERR("soft reset failed\n");
2442 return -ENODEV;
2443 }
2444 udelay(1);
2445 }
2446
2447 return 0;
2448}
2449
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302450static int _dsi_reset(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002451{
2452 /* Soft reset */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302453 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 1, 1);
2454 return _dsi_wait_reset(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002455}
2456
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302457static void dsi_config_tx_fifo(struct platform_device *dsidev,
2458 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002459 enum fifo_size size3, enum fifo_size size4)
2460{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302461 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002462 u32 r = 0;
2463 int add = 0;
2464 int i;
2465
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302466 dsi->vc[0].fifo_size = size1;
2467 dsi->vc[1].fifo_size = size2;
2468 dsi->vc[2].fifo_size = size3;
2469 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002470
2471 for (i = 0; i < 4; i++) {
2472 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302473 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002474
2475 if (add + size > 4) {
2476 DSSERR("Illegal FIFO configuration\n");
2477 BUG();
2478 }
2479
2480 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2481 r |= v << (8 * i);
2482 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2483 add += size;
2484 }
2485
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302486 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002487}
2488
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302489static void dsi_config_rx_fifo(struct platform_device *dsidev,
2490 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002491 enum fifo_size size3, enum fifo_size size4)
2492{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302493 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002494 u32 r = 0;
2495 int add = 0;
2496 int i;
2497
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302498 dsi->vc[0].fifo_size = size1;
2499 dsi->vc[1].fifo_size = size2;
2500 dsi->vc[2].fifo_size = size3;
2501 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002502
2503 for (i = 0; i < 4; i++) {
2504 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302505 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002506
2507 if (add + size > 4) {
2508 DSSERR("Illegal FIFO configuration\n");
2509 BUG();
2510 }
2511
2512 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2513 r |= v << (8 * i);
2514 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2515 add += size;
2516 }
2517
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302518 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002519}
2520
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302521static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002522{
2523 u32 r;
2524
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302525 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002526 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302527 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002528
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302529 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002530 DSSERR("TX_STOP bit not going down\n");
2531 return -EIO;
2532 }
2533
2534 return 0;
2535}
2536
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302537static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002538{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302539 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002540}
2541
2542static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2543{
Archit Taneja2e868db2011-05-12 17:26:28 +05302544 struct dsi_packet_sent_handler_data *vp_data =
2545 (struct dsi_packet_sent_handler_data *) data;
2546 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302547 const int channel = dsi->update_channel;
2548 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002549
Archit Taneja2e868db2011-05-12 17:26:28 +05302550 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2551 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002552}
2553
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302554static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002555{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302556 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302557 DECLARE_COMPLETION_ONSTACK(completion);
2558 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002559 int r = 0;
2560 u8 bit;
2561
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302562 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002563
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302564 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302565 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002566 if (r)
2567 goto err0;
2568
2569 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302570 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002571 if (wait_for_completion_timeout(&completion,
2572 msecs_to_jiffies(10)) == 0) {
2573 DSSERR("Failed to complete previous frame transfer\n");
2574 r = -EIO;
2575 goto err1;
2576 }
2577 }
2578
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302579 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302580 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002581
2582 return 0;
2583err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302584 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302585 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002586err0:
2587 return r;
2588}
2589
2590static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2591{
Archit Taneja2e868db2011-05-12 17:26:28 +05302592 struct dsi_packet_sent_handler_data *l4_data =
2593 (struct dsi_packet_sent_handler_data *) data;
2594 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302595 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002596
Archit Taneja2e868db2011-05-12 17:26:28 +05302597 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2598 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002599}
2600
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302601static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002602{
Archit Taneja2e868db2011-05-12 17:26:28 +05302603 DECLARE_COMPLETION_ONSTACK(completion);
2604 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002605 int r = 0;
2606
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302607 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302608 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002609 if (r)
2610 goto err0;
2611
2612 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302613 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002614 if (wait_for_completion_timeout(&completion,
2615 msecs_to_jiffies(10)) == 0) {
2616 DSSERR("Failed to complete previous l4 transfer\n");
2617 r = -EIO;
2618 goto err1;
2619 }
2620 }
2621
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302622 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302623 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002624
2625 return 0;
2626err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302627 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302628 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002629err0:
2630 return r;
2631}
2632
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302633static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002634{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302635 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2636
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302637 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002638
2639 WARN_ON(in_interrupt());
2640
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302641 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002642 return 0;
2643
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302644 switch (dsi->vc[channel].mode) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002645 case DSI_VC_MODE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302646 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002647 case DSI_VC_MODE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302648 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002649 default:
2650 BUG();
2651 }
2652}
2653
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302654static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2655 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002656{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002657 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2658 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002659
2660 enable = enable ? 1 : 0;
2661
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302662 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002663
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302664 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2665 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002666 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2667 return -EIO;
2668 }
2669
2670 return 0;
2671}
2672
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302673static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002674{
2675 u32 r;
2676
2677 DSSDBGF("%d", channel);
2678
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302679 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002680
2681 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2682 DSSERR("VC(%d) busy when trying to configure it!\n",
2683 channel);
2684
2685 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2686 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2687 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2688 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2689 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2690 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2691 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002692 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2693 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002694
2695 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2696 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2697
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302698 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002699}
2700
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302701static int dsi_vc_config_l4(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002702{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302703 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2704
2705 if (dsi->vc[channel].mode == DSI_VC_MODE_L4)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002706 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002707
2708 DSSDBGF("%d", channel);
2709
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302710 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002711
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302712 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002713
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002714 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302715 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002716 DSSERR("vc(%d) busy when trying to config for L4\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002717 return -EIO;
2718 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002719
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302720 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 1, 1); /* SOURCE, 0 = L4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002721
Archit Taneja9613c022011-03-22 06:33:36 -05002722 /* DCS_CMD_ENABLE */
2723 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302724 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 30, 30);
Archit Taneja9613c022011-03-22 06:33:36 -05002725
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302726 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002727
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302728 dsi->vc[channel].mode = DSI_VC_MODE_L4;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002729
2730 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002731}
2732
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302733static int dsi_vc_config_vp(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002734{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302735 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2736
2737 if (dsi->vc[channel].mode == DSI_VC_MODE_VP)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002738 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002739
2740 DSSDBGF("%d", channel);
2741
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302742 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002743
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302744 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002745
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002746 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302747 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002748 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002749 return -EIO;
2750 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002751
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302752 /* SOURCE, 1 = video port */
2753 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002754
Archit Taneja9613c022011-03-22 06:33:36 -05002755 /* DCS_CMD_ENABLE */
2756 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302757 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 30, 30);
Archit Taneja9613c022011-03-22 06:33:36 -05002758
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302759 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002760
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302761 dsi->vc[channel].mode = DSI_VC_MODE_VP;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002762
2763 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002764}
2765
2766
Archit Taneja1ffefe72011-05-12 17:26:24 +05302767void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2768 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002769{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302770 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2771
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002772 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2773
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302774 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002775
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302776 dsi_vc_enable(dsidev, channel, 0);
2777 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002778
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302779 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002780
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302781 dsi_vc_enable(dsidev, channel, 1);
2782 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002783
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302784 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002785}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002786EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002787
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302788static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002789{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302790 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002791 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302792 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002793 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2794 (val >> 0) & 0xff,
2795 (val >> 8) & 0xff,
2796 (val >> 16) & 0xff,
2797 (val >> 24) & 0xff);
2798 }
2799}
2800
2801static void dsi_show_rx_ack_with_err(u16 err)
2802{
2803 DSSERR("\tACK with ERROR (%#x):\n", err);
2804 if (err & (1 << 0))
2805 DSSERR("\t\tSoT Error\n");
2806 if (err & (1 << 1))
2807 DSSERR("\t\tSoT Sync Error\n");
2808 if (err & (1 << 2))
2809 DSSERR("\t\tEoT Sync Error\n");
2810 if (err & (1 << 3))
2811 DSSERR("\t\tEscape Mode Entry Command Error\n");
2812 if (err & (1 << 4))
2813 DSSERR("\t\tLP Transmit Sync Error\n");
2814 if (err & (1 << 5))
2815 DSSERR("\t\tHS Receive Timeout Error\n");
2816 if (err & (1 << 6))
2817 DSSERR("\t\tFalse Control Error\n");
2818 if (err & (1 << 7))
2819 DSSERR("\t\t(reserved7)\n");
2820 if (err & (1 << 8))
2821 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2822 if (err & (1 << 9))
2823 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2824 if (err & (1 << 10))
2825 DSSERR("\t\tChecksum Error\n");
2826 if (err & (1 << 11))
2827 DSSERR("\t\tData type not recognized\n");
2828 if (err & (1 << 12))
2829 DSSERR("\t\tInvalid VC ID\n");
2830 if (err & (1 << 13))
2831 DSSERR("\t\tInvalid Transmission Length\n");
2832 if (err & (1 << 14))
2833 DSSERR("\t\t(reserved14)\n");
2834 if (err & (1 << 15))
2835 DSSERR("\t\tDSI Protocol Violation\n");
2836}
2837
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302838static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2839 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002840{
2841 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302842 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002843 u32 val;
2844 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302845 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002846 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002847 dt = FLD_GET(val, 5, 0);
2848 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
2849 u16 err = FLD_GET(val, 23, 8);
2850 dsi_show_rx_ack_with_err(err);
2851 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002852 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002853 FLD_GET(val, 23, 8));
2854 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002855 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002856 FLD_GET(val, 23, 8));
2857 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002858 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002859 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302860 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002861 } else {
2862 DSSERR("\tunknown datatype 0x%02x\n", dt);
2863 }
2864 }
2865 return 0;
2866}
2867
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302868static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002869{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302870 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2871
2872 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002873 DSSDBG("dsi_vc_send_bta %d\n", channel);
2874
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302875 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002876
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302877 /* RX_FIFO_NOT_EMPTY */
2878 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002879 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302880 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002881 }
2882
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302883 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002884
2885 return 0;
2886}
2887
Archit Taneja1ffefe72011-05-12 17:26:24 +05302888int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002889{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302890 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002891 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002892 int r = 0;
2893 u32 err;
2894
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302895 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002896 &completion, DSI_VC_IRQ_BTA);
2897 if (r)
2898 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002899
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302900 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002901 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002902 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002903 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002904
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302905 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002906 if (r)
2907 goto err2;
2908
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002909 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002910 msecs_to_jiffies(500)) == 0) {
2911 DSSERR("Failed to receive BTA\n");
2912 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002913 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002914 }
2915
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302916 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002917 if (err) {
2918 DSSERR("Error while sending BTA: %x\n", err);
2919 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002920 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002921 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002922err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302923 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002924 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002925err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302926 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002927 &completion, DSI_VC_IRQ_BTA);
2928err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002929 return r;
2930}
2931EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2932
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302933static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2934 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002935{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302936 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002937 u32 val;
2938 u8 data_id;
2939
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302940 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002941
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302942 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002943
2944 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2945 FLD_VAL(ecc, 31, 24);
2946
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302947 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002948}
2949
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302950static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2951 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002952{
2953 u32 val;
2954
2955 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2956
2957/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2958 b1, b2, b3, b4, val); */
2959
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302960 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002961}
2962
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302963static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2964 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002965{
2966 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302967 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002968 int i;
2969 u8 *p;
2970 int r = 0;
2971 u8 b1, b2, b3, b4;
2972
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302973 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002974 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2975
2976 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302977 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002978 DSSERR("unable to send long packet: packet too long.\n");
2979 return -EINVAL;
2980 }
2981
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302982 dsi_vc_config_l4(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002983
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302984 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002986 p = data;
2987 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302988 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002989 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002990
2991 b1 = *p++;
2992 b2 = *p++;
2993 b3 = *p++;
2994 b4 = *p++;
2995
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302996 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002997 }
2998
2999 i = len % 4;
3000 if (i) {
3001 b1 = 0; b2 = 0; b3 = 0;
3002
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303003 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003004 DSSDBG("\tsending remainder bytes %d\n", i);
3005
3006 switch (i) {
3007 case 3:
3008 b1 = *p++;
3009 b2 = *p++;
3010 b3 = *p++;
3011 break;
3012 case 2:
3013 b1 = *p++;
3014 b2 = *p++;
3015 break;
3016 case 1:
3017 b1 = *p++;
3018 break;
3019 }
3020
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303021 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003022 }
3023
3024 return r;
3025}
3026
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303027static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3028 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003029{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303030 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003031 u32 r;
3032 u8 data_id;
3033
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303034 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003035
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303036 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003037 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3038 channel,
3039 data_type, data & 0xff, (data >> 8) & 0xff);
3040
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303041 dsi_vc_config_l4(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003042
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303043 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003044 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3045 return -EINVAL;
3046 }
3047
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303048 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003049
3050 r = (data_id << 0) | (data << 8) | (ecc << 24);
3051
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303052 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003053
3054 return 0;
3055}
3056
Archit Taneja1ffefe72011-05-12 17:26:24 +05303057int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003058{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303059 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003060 u8 nullpkg[] = {0, 0, 0, 0};
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303061
3062 return dsi_vc_send_long(dsidev, channel, DSI_DT_NULL_PACKET, nullpkg,
3063 4, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003064}
3065EXPORT_SYMBOL(dsi_vc_send_null);
3066
Archit Taneja1ffefe72011-05-12 17:26:24 +05303067int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3068 u8 *data, int len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003069{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303070 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003071 int r;
3072
3073 BUG_ON(len == 0);
3074
3075 if (len == 1) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303076 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_SHORT_WRITE_0,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003077 data[0], 0);
3078 } else if (len == 2) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303079 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_SHORT_WRITE_1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003080 data[0] | (data[1] << 8), 0);
3081 } else {
3082 /* 0x39 = DCS Long Write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303083 r = dsi_vc_send_long(dsidev, channel, DSI_DT_DCS_LONG_WRITE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003084 data, len, 0);
3085 }
3086
3087 return r;
3088}
3089EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3090
Archit Taneja1ffefe72011-05-12 17:26:24 +05303091int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3092 int len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003093{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303094 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003095 int r;
3096
Archit Taneja1ffefe72011-05-12 17:26:24 +05303097 r = dsi_vc_dcs_write_nosync(dssdev, channel, data, len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003098 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003099 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003100
Archit Taneja1ffefe72011-05-12 17:26:24 +05303101 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003102 if (r)
3103 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003104
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303105 /* RX_FIFO_NOT_EMPTY */
3106 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003107 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303108 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003109 r = -EIO;
3110 goto err;
3111 }
3112
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003113 return 0;
3114err:
3115 DSSERR("dsi_vc_dcs_write(ch %d, cmd 0x%02x, len %d) failed\n",
3116 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003117 return r;
3118}
3119EXPORT_SYMBOL(dsi_vc_dcs_write);
3120
Archit Taneja1ffefe72011-05-12 17:26:24 +05303121int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003122{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303123 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003124}
3125EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3126
Archit Taneja1ffefe72011-05-12 17:26:24 +05303127int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3128 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003129{
3130 u8 buf[2];
3131 buf[0] = dcs_cmd;
3132 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303133 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003134}
3135EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3136
Archit Taneja1ffefe72011-05-12 17:26:24 +05303137int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3138 u8 *buf, int buflen)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003139{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303140 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303141 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003142 u32 val;
3143 u8 dt;
3144 int r;
3145
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303146 if (dsi->debug_read)
Tomi Valkeinenff90a342009-12-03 13:38:04 +02003147 DSSDBG("dsi_vc_dcs_read(ch%d, dcs_cmd %x)\n", channel, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003148
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303149 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_READ, dcs_cmd, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003150 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003151 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003152
Archit Taneja1ffefe72011-05-12 17:26:24 +05303153 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003154 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003155 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003156
3157 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303158 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003159 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003160 r = -EIO;
3161 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003162 }
3163
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303164 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303165 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003166 DSSDBG("\theader: %08x\n", val);
3167 dt = FLD_GET(val, 5, 0);
3168 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
3169 u16 err = FLD_GET(val, 23, 8);
3170 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003171 r = -EIO;
3172 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003173
3174 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
3175 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303176 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003177 DSSDBG("\tDCS short response, 1 byte: %02x\n", data);
3178
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003179 if (buflen < 1) {
3180 r = -EIO;
3181 goto err;
3182 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003183
3184 buf[0] = data;
3185
3186 return 1;
3187 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
3188 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303189 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003190 DSSDBG("\tDCS short response, 2 byte: %04x\n", data);
3191
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003192 if (buflen < 2) {
3193 r = -EIO;
3194 goto err;
3195 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003196
3197 buf[0] = data & 0xff;
3198 buf[1] = (data >> 8) & 0xff;
3199
3200 return 2;
3201 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
3202 int w;
3203 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303204 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003205 DSSDBG("\tDCS long response, len %d\n", len);
3206
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003207 if (len > buflen) {
3208 r = -EIO;
3209 goto err;
3210 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003211
3212 /* two byte checksum ends the packet, not included in len */
3213 for (w = 0; w < len + 2;) {
3214 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303215 val = dsi_read_reg(dsidev,
3216 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303217 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003218 DSSDBG("\t\t%02x %02x %02x %02x\n",
3219 (val >> 0) & 0xff,
3220 (val >> 8) & 0xff,
3221 (val >> 16) & 0xff,
3222 (val >> 24) & 0xff);
3223
3224 for (b = 0; b < 4; ++b) {
3225 if (w < len)
3226 buf[w] = (val >> (b * 8)) & 0xff;
3227 /* we discard the 2 byte checksum */
3228 ++w;
3229 }
3230 }
3231
3232 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003233 } else {
3234 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003235 r = -EIO;
3236 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003237 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003238
3239 BUG();
3240err:
3241 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n",
3242 channel, dcs_cmd);
3243 return r;
3244
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003245}
3246EXPORT_SYMBOL(dsi_vc_dcs_read);
3247
Archit Taneja1ffefe72011-05-12 17:26:24 +05303248int dsi_vc_dcs_read_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3249 u8 *data)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003250{
3251 int r;
3252
Archit Taneja1ffefe72011-05-12 17:26:24 +05303253 r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, data, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003254
3255 if (r < 0)
3256 return r;
3257
3258 if (r != 1)
3259 return -EIO;
3260
3261 return 0;
3262}
3263EXPORT_SYMBOL(dsi_vc_dcs_read_1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003264
Archit Taneja1ffefe72011-05-12 17:26:24 +05303265int dsi_vc_dcs_read_2(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3266 u8 *data1, u8 *data2)
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003267{
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03003268 u8 buf[2];
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003269 int r;
3270
Archit Taneja1ffefe72011-05-12 17:26:24 +05303271 r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, buf, 2);
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003272
3273 if (r < 0)
3274 return r;
3275
3276 if (r != 2)
3277 return -EIO;
3278
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03003279 *data1 = buf[0];
3280 *data2 = buf[1];
3281
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003282 return 0;
3283}
3284EXPORT_SYMBOL(dsi_vc_dcs_read_2);
3285
Archit Taneja1ffefe72011-05-12 17:26:24 +05303286int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3287 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003288{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303289 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3290
3291 return dsi_vc_send_short(dsidev, channel, DSI_DT_SET_MAX_RET_PKG_SIZE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003292 len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003293}
3294EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3295
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303296static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003297{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303298 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003299 DECLARE_COMPLETION_ONSTACK(completion);
3300 int r;
3301
3302 DSSDBGF();
3303
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303304 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003305
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303306 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003307
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303308 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003309 return 0;
3310
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303311 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003312 DSSERR("DDR_CLK_ALWAYS_ON enabled when entering ULPS\n");
3313 return -EIO;
3314 }
3315
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303316 dsi_sync_vc(dsidev, 0);
3317 dsi_sync_vc(dsidev, 1);
3318 dsi_sync_vc(dsidev, 2);
3319 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003320
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303321 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003322
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303323 dsi_vc_enable(dsidev, 0, false);
3324 dsi_vc_enable(dsidev, 1, false);
3325 dsi_vc_enable(dsidev, 2, false);
3326 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003327
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303328 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003329 DSSERR("HS busy when enabling ULPS\n");
3330 return -EIO;
3331 }
3332
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303333 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003334 DSSERR("LP busy when enabling ULPS\n");
3335 return -EIO;
3336 }
3337
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303338 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003339 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3340 if (r)
3341 return r;
3342
3343 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3344 /* LANEx_ULPS_SIG2 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303345 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, (1 << 0) | (1 << 1) | (1 << 2),
3346 7, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003347
3348 if (wait_for_completion_timeout(&completion,
3349 msecs_to_jiffies(1000)) == 0) {
3350 DSSERR("ULPS enable timeout\n");
3351 r = -EIO;
3352 goto err;
3353 }
3354
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303355 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003356 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3357
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303358 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003359
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303360 dsi_if_enable(dsidev, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003361
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303362 dsi->ulps_enabled = true;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003363
3364 return 0;
3365
3366err:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303367 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003368 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3369 return r;
3370}
3371
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303372static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3373 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003374{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003375 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003376 unsigned long total_ticks;
3377 u32 r;
3378
3379 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003380
3381 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303382 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003383
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303384 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003385 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003386 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
3387 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003388 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303389 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003390
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003391 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3392
3393 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3394 total_ticks,
3395 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3396 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003397}
3398
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303399static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3400 bool x8, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003401{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003402 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003403 unsigned long total_ticks;
3404 u32 r;
3405
3406 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003407
3408 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303409 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003410
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303411 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003412 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003413 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
3414 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003415 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303416 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003417
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003418 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3419
3420 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3421 total_ticks,
3422 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3423 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003424}
3425
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303426static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3427 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003428{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003429 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003430 unsigned long total_ticks;
3431 u32 r;
3432
3433 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003434
3435 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303436 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003437
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303438 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003439 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003440 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
3441 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003442 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303443 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003444
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003445 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3446
3447 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3448 total_ticks,
3449 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3450 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003451}
3452
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303453static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3454 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003455{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003456 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003457 unsigned long total_ticks;
3458 u32 r;
3459
3460 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003461
3462 /* ticks in TxByteClkHS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303463 fck = dsi_get_txbyteclkhs(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003464
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303465 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003466 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003467 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
3468 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003469 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303470 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003471
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003472 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3473
3474 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3475 total_ticks,
3476 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3477 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003478}
3479static int dsi_proto_config(struct omap_dss_device *dssdev)
3480{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303481 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003482 u32 r;
3483 int buswidth = 0;
3484
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303485 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003486 DSI_FIFO_SIZE_32,
3487 DSI_FIFO_SIZE_32,
3488 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003489
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303490 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003491 DSI_FIFO_SIZE_32,
3492 DSI_FIFO_SIZE_32,
3493 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003494
3495 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303496 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3497 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3498 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3499 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003500
3501 switch (dssdev->ctrl.pixel_size) {
3502 case 16:
3503 buswidth = 0;
3504 break;
3505 case 18:
3506 buswidth = 1;
3507 break;
3508 case 24:
3509 buswidth = 2;
3510 break;
3511 default:
3512 BUG();
3513 }
3514
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303515 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003516 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3517 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3518 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3519 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3520 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3521 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
3522 r = FLD_MOD(r, 2, 13, 12); /* LINE_BUFFER, 2 lines */
3523 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3524 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003525 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3526 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3527 /* DCS_CMD_CODE, 1=start, 0=continue */
3528 r = FLD_MOD(r, 0, 25, 25);
3529 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003530
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303531 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003532
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303533 dsi_vc_initial_config(dsidev, 0);
3534 dsi_vc_initial_config(dsidev, 1);
3535 dsi_vc_initial_config(dsidev, 2);
3536 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003537
3538 return 0;
3539}
3540
3541static void dsi_proto_timings(struct omap_dss_device *dssdev)
3542{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303543 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003544 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3545 unsigned tclk_pre, tclk_post;
3546 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3547 unsigned ths_trail, ths_exit;
3548 unsigned ddr_clk_pre, ddr_clk_post;
3549 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3550 unsigned ths_eot;
3551 u32 r;
3552
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303553 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003554 ths_prepare = FLD_GET(r, 31, 24);
3555 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3556 ths_zero = ths_prepare_ths_zero - ths_prepare;
3557 ths_trail = FLD_GET(r, 15, 8);
3558 ths_exit = FLD_GET(r, 7, 0);
3559
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303560 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003561 tlpx = FLD_GET(r, 22, 16) * 2;
3562 tclk_trail = FLD_GET(r, 15, 8);
3563 tclk_zero = FLD_GET(r, 7, 0);
3564
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303565 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003566 tclk_prepare = FLD_GET(r, 7, 0);
3567
3568 /* min 8*UI */
3569 tclk_pre = 20;
3570 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303571 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003572
Archit Taneja75d72472011-05-16 15:17:08 +05303573 ths_eot = DIV_ROUND_UP(4, dsi_get_num_data_lanes_dssdev(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003574
3575 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3576 4);
3577 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3578
3579 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3580 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3581
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303582 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003583 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3584 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303585 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003586
3587 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3588 ddr_clk_pre,
3589 ddr_clk_post);
3590
3591 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3592 DIV_ROUND_UP(ths_prepare, 4) +
3593 DIV_ROUND_UP(ths_zero + 3, 4);
3594
3595 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3596
3597 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3598 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303599 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003600
3601 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3602 enter_hs_mode_lat, exit_hs_mode_lat);
3603}
3604
3605
3606#define DSI_DECL_VARS \
3607 int __dsi_cb = 0; u32 __dsi_cv = 0;
3608
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303609#define DSI_FLUSH(dsidev, ch) \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003610 if (__dsi_cb > 0) { \
3611 /*DSSDBG("sending long packet %#010x\n", __dsi_cv);*/ \
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303612 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(ch), __dsi_cv); \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003613 __dsi_cb = __dsi_cv = 0; \
3614 }
3615
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303616#define DSI_PUSH(dsidev, ch, data) \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003617 do { \
3618 __dsi_cv |= (data) << (__dsi_cb * 8); \
3619 /*DSSDBG("cv = %#010x, cb = %d\n", __dsi_cv, __dsi_cb);*/ \
3620 if (++__dsi_cb > 3) \
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303621 DSI_FLUSH(dsidev, ch); \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003622 } while (0)
3623
3624static int dsi_update_screen_l4(struct omap_dss_device *dssdev,
3625 int x, int y, int w, int h)
3626{
3627 /* Note: supports only 24bit colors in 32bit container */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303628 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303629 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003630 int first = 1;
3631 int fifo_stalls = 0;
3632 int max_dsi_packet_size;
3633 int max_data_per_packet;
3634 int max_pixels_per_packet;
3635 int pixels_left;
3636 int bytespp = dssdev->ctrl.pixel_size / 8;
3637 int scr_width;
3638 u32 __iomem *data;
3639 int start_offset;
3640 int horiz_inc;
3641 int current_x;
3642 struct omap_overlay *ovl;
3643
3644 debug_irq = 0;
3645
3646 DSSDBG("dsi_update_screen_l4 (%d,%d %dx%d)\n",
3647 x, y, w, h);
3648
3649 ovl = dssdev->manager->overlays[0];
3650
3651 if (ovl->info.color_mode != OMAP_DSS_COLOR_RGB24U)
3652 return -EINVAL;
3653
3654 if (dssdev->ctrl.pixel_size != 24)
3655 return -EINVAL;
3656
3657 scr_width = ovl->info.screen_width;
3658 data = ovl->info.vaddr;
3659
3660 start_offset = scr_width * y + x;
3661 horiz_inc = scr_width - w;
3662 current_x = x;
3663
3664 /* We need header(4) + DCSCMD(1) + pixels(numpix*bytespp) bytes
3665 * in fifo */
3666
3667 /* When using CPU, max long packet size is TX buffer size */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303668 max_dsi_packet_size = dsi->vc[0].fifo_size * 32 * 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003669
3670 /* we seem to get better perf if we divide the tx fifo to half,
3671 and while the other half is being sent, we fill the other half
3672 max_dsi_packet_size /= 2; */
3673
3674 max_data_per_packet = max_dsi_packet_size - 4 - 1;
3675
3676 max_pixels_per_packet = max_data_per_packet / bytespp;
3677
3678 DSSDBG("max_pixels_per_packet %d\n", max_pixels_per_packet);
3679
3680 pixels_left = w * h;
3681
3682 DSSDBG("total pixels %d\n", pixels_left);
3683
3684 data += start_offset;
3685
3686 while (pixels_left > 0) {
3687 /* 0x2c = write_memory_start */
3688 /* 0x3c = write_memory_continue */
3689 u8 dcs_cmd = first ? 0x2c : 0x3c;
3690 int pixels;
3691 DSI_DECL_VARS;
3692 first = 0;
3693
3694#if 1
3695 /* using fifo not empty */
3696 /* TX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303697 while (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(0)), 5, 5)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003698 fifo_stalls++;
3699 if (fifo_stalls > 0xfffff) {
3700 DSSERR("fifo stalls overflow, pixels left %d\n",
3701 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303702 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003703 return -EIO;
3704 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02003705 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003706 }
3707#elif 1
3708 /* using fifo emptiness */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303709 while ((REG_GET(dsidev, DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003710 max_dsi_packet_size) {
3711 fifo_stalls++;
3712 if (fifo_stalls > 0xfffff) {
3713 DSSERR("fifo stalls overflow, pixels left %d\n",
3714 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303715 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003716 return -EIO;
3717 }
3718 }
3719#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303720 while ((REG_GET(dsidev, DSI_TX_FIFO_VC_EMPTINESS,
3721 7, 0) + 1) * 4 == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003722 fifo_stalls++;
3723 if (fifo_stalls > 0xfffff) {
3724 DSSERR("fifo stalls overflow, pixels left %d\n",
3725 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303726 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003727 return -EIO;
3728 }
3729 }
3730#endif
3731 pixels = min(max_pixels_per_packet, pixels_left);
3732
3733 pixels_left -= pixels;
3734
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303735 dsi_vc_write_long_header(dsidev, 0, DSI_DT_DCS_LONG_WRITE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003736 1 + pixels * bytespp, 0);
3737
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303738 DSI_PUSH(dsidev, 0, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003739
3740 while (pixels-- > 0) {
3741 u32 pix = __raw_readl(data++);
3742
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303743 DSI_PUSH(dsidev, 0, (pix >> 16) & 0xff);
3744 DSI_PUSH(dsidev, 0, (pix >> 8) & 0xff);
3745 DSI_PUSH(dsidev, 0, (pix >> 0) & 0xff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003746
3747 current_x++;
3748 if (current_x == x+w) {
3749 current_x = x;
3750 data += horiz_inc;
3751 }
3752 }
3753
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303754 DSI_FLUSH(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003755 }
3756
3757 return 0;
3758}
3759
3760static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
3761 u16 x, u16 y, u16 w, u16 h)
3762{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303763 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303764 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003765 unsigned bytespp;
3766 unsigned bytespl;
3767 unsigned bytespf;
3768 unsigned total_len;
3769 unsigned packet_payload;
3770 unsigned packet_len;
3771 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003772 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303773 const unsigned channel = dsi->update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003774 /* line buffer is 1024 x 24bits */
3775 /* XXX: for some reason using full buffer size causes considerable TX
3776 * slowdown with update sizes that fill the whole buffer */
3777 const unsigned line_buf_size = 1023 * 3;
3778
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02003779 DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
3780 x, y, w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003781
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303782 dsi_vc_config_vp(dsidev, channel);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003783
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003784 bytespp = dssdev->ctrl.pixel_size / 8;
3785 bytespl = w * bytespp;
3786 bytespf = bytespl * h;
3787
3788 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
3789 * number of lines in a packet. See errata about VP_CLK_RATIO */
3790
3791 if (bytespf < line_buf_size)
3792 packet_payload = bytespf;
3793 else
3794 packet_payload = (line_buf_size) / bytespl * bytespl;
3795
3796 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
3797 total_len = (bytespf / packet_payload) * packet_len;
3798
3799 if (bytespf % packet_payload)
3800 total_len += (bytespf % packet_payload) + 1;
3801
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003802 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303803 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003804
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303805 dsi_vc_write_long_header(dsidev, channel, DSI_DT_DCS_LONG_WRITE,
3806 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003807
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303808 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003809 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
3810 else
3811 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303812 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003813
3814 /* We put SIDLEMODE to no-idle for the duration of the transfer,
3815 * because DSS interrupts are not capable of waking up the CPU and the
3816 * framedone interrupt could be delayed for quite a long time. I think
3817 * the same goes for any DSS interrupts, but for some reason I have not
3818 * seen the problem anywhere else than here.
3819 */
3820 dispc_disable_sidle();
3821
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303822 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003823
Archit Taneja49dbf582011-05-16 15:17:07 +05303824 r = schedule_delayed_work(&dsi->framedone_timeout_work,
3825 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003826 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003827
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003828 dss_start_update(dssdev);
3829
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303830 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003831 /* disable LP_RX_TO, so that we can receive TE. Time to wait
3832 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303833 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003834
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303835 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003836
3837#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303838 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003839#endif
3840 }
3841}
3842
3843#ifdef DSI_CATCH_MISSING_TE
3844static void dsi_te_timeout(unsigned long arg)
3845{
3846 DSSERR("TE not received for 250ms!\n");
3847}
3848#endif
3849
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303850static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003851{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303852 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3853
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003854 /* SIDLEMODE back to smart-idle */
3855 dispc_enable_sidle();
3856
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303857 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003858 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303859 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003860 }
3861
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303862 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003863
3864 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303865 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003866}
3867
3868static void dsi_framedone_timeout_work_callback(struct work_struct *work)
3869{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303870 struct dsi_data *dsi = container_of(work, struct dsi_data,
3871 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003872 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
3873 * 250ms which would conflict with this timeout work. What should be
3874 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003875 * possibly scheduled framedone work. However, cancelling the transfer
3876 * on the HW is buggy, and would probably require resetting the whole
3877 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003878
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003879 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003880
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303881 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003882}
3883
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003884static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003885{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303886 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
3887 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303888 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3889
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003890 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
3891 * turns itself off. However, DSI still has the pixels in its buffers,
3892 * and is sending the data.
3893 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003894
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303895 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003896
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303897 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003898
Archit Tanejacf398fb2011-03-23 09:59:34 +00003899#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3900 dispc_fake_vsync_irq();
3901#endif
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003902}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003903
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003904int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003905 u16 *x, u16 *y, u16 *w, u16 *h,
3906 bool enlarge_update_area)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003907{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303908 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003909 u16 dw, dh;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003910
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003911 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003912
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003913 if (*x > dw || *y > dh)
3914 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003915
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003916 if (*x + *w > dw)
3917 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003918
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003919 if (*y + *h > dh)
3920 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003921
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003922 if (*w == 1)
3923 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003924
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003925 if (*w == 0 || *h == 0)
3926 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003927
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303928 dsi_perf_mark_setup(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003929
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003930 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003931 dss_setup_partial_planes(dssdev, x, y, w, h,
3932 enlarge_update_area);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003933 dispc_set_lcd_size(dssdev->manager->id, *w, *h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003934 }
3935
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003936 return 0;
3937}
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003938EXPORT_SYMBOL(omap_dsi_prepare_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003939
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003940int omap_dsi_update(struct omap_dss_device *dssdev,
3941 int channel,
3942 u16 x, u16 y, u16 w, u16 h,
3943 void (*callback)(int, void *), void *data)
3944{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303945 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303946 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303947
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303948 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003949
Tomi Valkeinena6027712010-05-25 17:01:28 +03003950 /* OMAP DSS cannot send updates of odd widths.
3951 * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
3952 * here to make sure we catch erroneous updates. Otherwise we'll only
3953 * see rather obscure HW error happening, as DSS halts. */
3954 BUG_ON(x % 2 == 1);
3955
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003956 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303957 dsi->framedone_callback = callback;
3958 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003959
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303960 dsi->update_region.x = x;
3961 dsi->update_region.y = y;
3962 dsi->update_region.w = w;
3963 dsi->update_region.h = h;
3964 dsi->update_region.device = dssdev;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003965
3966 dsi_update_screen_dispc(dssdev, x, y, w, h);
3967 } else {
Archit Tanejae9c31af2010-07-14 14:11:50 +02003968 int r;
3969
3970 r = dsi_update_screen_l4(dssdev, x, y, w, h);
3971 if (r)
3972 return r;
3973
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303974 dsi_perf_show(dsidev, "L4");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003975 callback(0, data);
3976 }
3977
3978 return 0;
3979}
3980EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003981
3982/* Display funcs */
3983
3984static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
3985{
3986 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303987 u32 irq;
3988
3989 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
3990 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003991
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303992 r = omap_dispc_register_isr(dsi_framedone_irq_callback, (void *) dssdev,
Archit Taneja5a8b5722011-05-12 17:26:29 +05303993 irq);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003994 if (r) {
3995 DSSERR("can't get FRAMEDONE irq\n");
3996 return r;
3997 }
3998
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003999 dispc_set_lcd_display_type(dssdev->manager->id,
4000 OMAP_DSS_LCD_DISPLAY_TFT);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004001
Sumit Semwal64ba4f72010-12-02 11:27:10 +00004002 dispc_set_parallel_interface_mode(dssdev->manager->id,
4003 OMAP_DSS_PARALLELMODE_DSI);
4004 dispc_enable_fifohandcheck(dssdev->manager->id, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004005
Sumit Semwal64ba4f72010-12-02 11:27:10 +00004006 dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004007
4008 {
4009 struct omap_video_timings timings = {
4010 .hsw = 1,
4011 .hfp = 1,
4012 .hbp = 1,
4013 .vsw = 1,
4014 .vfp = 0,
4015 .vbp = 0,
4016 };
4017
Sumit Semwal64ba4f72010-12-02 11:27:10 +00004018 dispc_set_lcd_timings(dssdev->manager->id, &timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004019 }
4020
4021 return 0;
4022}
4023
4024static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4025{
Archit Taneja5a8b5722011-05-12 17:26:29 +05304026 u32 irq;
4027
4028 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4029 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
4030
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304031 omap_dispc_unregister_isr(dsi_framedone_irq_callback, (void *) dssdev,
Archit Taneja5a8b5722011-05-12 17:26:29 +05304032 irq);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004033}
4034
4035static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4036{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304037 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004038 struct dsi_clock_info cinfo;
4039 int r;
4040
Archit Taneja1bb47832011-02-24 14:17:30 +05304041 /* we always use DSS_CLK_SYSCK as input clock */
4042 cinfo.use_sys_clk = true;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004043 cinfo.regn = dssdev->clocks.dsi.regn;
4044 cinfo.regm = dssdev->clocks.dsi.regm;
4045 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4046 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00004047 r = dsi_calc_clock_rates(dssdev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004048 if (r) {
4049 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004050 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004051 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004052
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304053 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004054 if (r) {
4055 DSSERR("Failed to set dsi clocks\n");
4056 return r;
4057 }
4058
4059 return 0;
4060}
4061
4062static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4063{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304064 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004065 struct dispc_clock_info dispc_cinfo;
4066 int r;
4067 unsigned long long fck;
4068
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304069 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004070
Archit Tanejae8881662011-04-12 13:52:24 +05304071 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4072 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004073
4074 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4075 if (r) {
4076 DSSERR("Failed to calc dispc clocks\n");
4077 return r;
4078 }
4079
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00004080 r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004081 if (r) {
4082 DSSERR("Failed to set dispc clocks\n");
4083 return r;
4084 }
4085
4086 return 0;
4087}
4088
4089static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4090{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304091 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304092 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004093 int r;
4094
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304095 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004096 if (r)
4097 goto err0;
4098
4099 r = dsi_configure_dsi_clocks(dssdev);
4100 if (r)
4101 goto err1;
4102
Archit Tanejae8881662011-04-12 13:52:24 +05304103 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304104 dss_select_dsi_clk_source(dsi_module, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004105 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304106 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004107
4108 DSSDBG("PLL OK\n");
4109
4110 r = dsi_configure_dispc_clocks(dssdev);
4111 if (r)
4112 goto err2;
4113
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004114 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004115 if (r)
4116 goto err2;
4117
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304118 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004119
4120 dsi_proto_timings(dssdev);
4121 dsi_set_lp_clk_divisor(dssdev);
4122
4123 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304124 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004125
4126 r = dsi_proto_config(dssdev);
4127 if (r)
4128 goto err3;
4129
4130 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304131 dsi_vc_enable(dsidev, 0, 1);
4132 dsi_vc_enable(dsidev, 1, 1);
4133 dsi_vc_enable(dsidev, 2, 1);
4134 dsi_vc_enable(dsidev, 3, 1);
4135 dsi_if_enable(dsidev, 1);
4136 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004137
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004138 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004139err3:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304140 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004141err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304142 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304143 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004144err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304145 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004146err0:
4147 return r;
4148}
4149
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004150static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004151 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004152{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304153 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304154 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304155 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304156
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304157 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304158 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004159
Ville Syrjäläd7370102010-04-22 22:50:09 +02004160 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304161 dsi_if_enable(dsidev, 0);
4162 dsi_vc_enable(dsidev, 0, 0);
4163 dsi_vc_enable(dsidev, 1, 0);
4164 dsi_vc_enable(dsidev, 2, 0);
4165 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004166
Archit Taneja89a35e52011-04-12 13:52:23 +05304167 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304168 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304169 dsi_cio_uninit(dsidev);
4170 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004171}
4172
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304173static int dsi_core_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004174{
4175 /* Autoidle */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304176 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004177
4178 /* ENWAKEUP */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304179 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 2, 2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004180
4181 /* SIDLEMODE smart-idle */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304182 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 2, 4, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004183
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304184 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004185
4186 return 0;
4187}
4188
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004189int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004190{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304191 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304192 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004193 int r = 0;
4194
4195 DSSDBG("dsi_display_enable\n");
4196
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304197 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004198
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304199 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004200
4201 r = omap_dss_start_device(dssdev);
4202 if (r) {
4203 DSSERR("failed to start device\n");
4204 goto err0;
4205 }
4206
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004207 enable_clocks(1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304208 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004209
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304210 r = _dsi_reset(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004211 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004212 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004213
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304214 dsi_core_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004215
4216 r = dsi_display_init_dispc(dssdev);
4217 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004218 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004219
4220 r = dsi_display_init_dsi(dssdev);
4221 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004222 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004223
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304224 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004225
4226 return 0;
4227
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004228err2:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004229 dsi_display_uninit_dispc(dssdev);
4230err1:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004231 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304232 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004233 omap_dss_stop_device(dssdev);
4234err0:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304235 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004236 DSSDBG("dsi_display_enable FAILED\n");
4237 return r;
4238}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004239EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004240
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004241void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004242 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004243{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304244 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304245 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304246
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004247 DSSDBG("dsi_display_disable\n");
4248
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304249 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004250
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304251 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004252
4253 dsi_display_uninit_dispc(dssdev);
4254
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004255 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004256
4257 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304258 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004259
4260 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004261
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304262 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004263}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004264EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004265
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004266int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004267{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304268 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4269 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4270
4271 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004272 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004273}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004274EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004275
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004276void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
4277 u32 fifo_size, enum omap_burst_size *burst_size,
4278 u32 *fifo_low, u32 *fifo_high)
4279{
4280 unsigned burst_size_bytes;
4281
4282 *burst_size = OMAP_DSS_BURST_16x32;
4283 burst_size_bytes = 16 * 32 / 8;
4284
4285 *fifo_high = fifo_size - burst_size_bytes;
Tomi Valkeinen36194b42010-05-18 13:35:37 +03004286 *fifo_low = fifo_size - burst_size_bytes * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004287}
4288
4289int dsi_init_display(struct omap_dss_device *dssdev)
4290{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304291 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4292 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja75d72472011-05-16 15:17:08 +05304293 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304294
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004295 DSSDBG("DSI init\n");
4296
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004297 /* XXX these should be figured out dynamically */
4298 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4299 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4300
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304301 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004302 struct regulator *vdds_dsi;
4303
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304304 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004305
4306 if (IS_ERR(vdds_dsi)) {
4307 DSSERR("can't get VDDS_DSI regulator\n");
4308 return PTR_ERR(vdds_dsi);
4309 }
4310
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304311 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004312 }
4313
Archit Taneja75d72472011-05-16 15:17:08 +05304314 if (dsi_get_num_data_lanes_dssdev(dssdev) > dsi->num_data_lanes) {
4315 DSSERR("DSI%d can't support more than %d data lanes\n",
4316 dsi_module + 1, dsi->num_data_lanes);
4317 return -EINVAL;
4318 }
4319
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004320 return 0;
4321}
4322
Archit Taneja5ee3c142011-03-02 12:35:53 +05304323int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4324{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304325 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4326 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304327 int i;
4328
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304329 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4330 if (!dsi->vc[i].dssdev) {
4331 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304332 *channel = i;
4333 return 0;
4334 }
4335 }
4336
4337 DSSERR("cannot get VC for display %s", dssdev->name);
4338 return -ENOSPC;
4339}
4340EXPORT_SYMBOL(omap_dsi_request_vc);
4341
4342int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4343{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304344 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4345 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4346
Archit Taneja5ee3c142011-03-02 12:35:53 +05304347 if (vc_id < 0 || vc_id > 3) {
4348 DSSERR("VC ID out of range\n");
4349 return -EINVAL;
4350 }
4351
4352 if (channel < 0 || channel > 3) {
4353 DSSERR("Virtual Channel out of range\n");
4354 return -EINVAL;
4355 }
4356
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304357 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304358 DSSERR("Virtual Channel not allocated to display %s\n",
4359 dssdev->name);
4360 return -EINVAL;
4361 }
4362
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304363 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304364
4365 return 0;
4366}
4367EXPORT_SYMBOL(omap_dsi_set_vc_id);
4368
4369void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4370{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304371 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4372 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4373
Archit Taneja5ee3c142011-03-02 12:35:53 +05304374 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304375 dsi->vc[channel].dssdev == dssdev) {
4376 dsi->vc[channel].dssdev = NULL;
4377 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304378 }
4379}
4380EXPORT_SYMBOL(omap_dsi_release_vc);
4381
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304382void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004383{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304384 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304385 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304386 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4387 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004388}
4389
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304390void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004391{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304392 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304393 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304394 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4395 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004396}
4397
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304398static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004399{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304400 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4401
4402 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4403 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4404 dsi->regm_dispc_max =
4405 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4406 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4407 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4408 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4409 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004410}
4411
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304412static int dsi_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004413{
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004414 struct omap_display_platform_data *dss_plat_data;
4415 struct omap_dss_board_info *board_info;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004416 u32 rev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304417 int r, i, dsi_module = dsi_get_dsidev_id(dsidev);
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004418 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304419 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004420
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304421 dsi = kzalloc(sizeof(*dsi), GFP_KERNEL);
4422 if (!dsi) {
4423 r = -ENOMEM;
4424 goto err0;
4425 }
4426
4427 dsi->pdev = dsidev;
4428 dsi_pdev_map[dsi_module] = dsidev;
4429 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304430
4431 dss_plat_data = dsidev->dev.platform_data;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004432 board_info = dss_plat_data->board_data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304433 dsi->dsi_mux_pads = board_info->dsi_mux_pads;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004434
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304435 spin_lock_init(&dsi->irq_lock);
4436 spin_lock_init(&dsi->errors_lock);
4437 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004438
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004439#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304440 spin_lock_init(&dsi->irq_stats_lock);
4441 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004442#endif
4443
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304444 mutex_init(&dsi->lock);
4445 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004446
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304447 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
4448 dsi_framedone_timeout_work_callback);
4449
4450#ifdef DSI_CATCH_MISSING_TE
4451 init_timer(&dsi->te_timer);
4452 dsi->te_timer.function = dsi_te_timeout;
4453 dsi->te_timer.data = 0;
4454#endif
4455 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
4456 if (!dsi_mem) {
4457 DSSERR("can't get IORESOURCE_MEM DSI\n");
4458 r = -EINVAL;
Archit Taneja49dbf582011-05-16 15:17:07 +05304459 goto err1;
archit tanejaaffe3602011-02-23 08:41:03 +00004460 }
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304461 dsi->base = ioremap(dsi_mem->start, resource_size(dsi_mem));
4462 if (!dsi->base) {
4463 DSSERR("can't ioremap DSI\n");
4464 r = -ENOMEM;
Archit Taneja49dbf582011-05-16 15:17:07 +05304465 goto err1;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304466 }
4467 dsi->irq = platform_get_irq(dsi->pdev, 0);
4468 if (dsi->irq < 0) {
4469 DSSERR("platform_get_irq failed\n");
4470 r = -ENODEV;
Archit Taneja49dbf582011-05-16 15:17:07 +05304471 goto err2;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304472 }
archit tanejaaffe3602011-02-23 08:41:03 +00004473
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304474 r = request_irq(dsi->irq, omap_dsi_irq_handler, IRQF_SHARED,
4475 dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004476 if (r < 0) {
4477 DSSERR("request_irq failed\n");
Archit Taneja49dbf582011-05-16 15:17:07 +05304478 goto err2;
archit tanejaaffe3602011-02-23 08:41:03 +00004479 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004480
Archit Taneja5ee3c142011-03-02 12:35:53 +05304481 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304482 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4483 dsi->vc[i].mode = DSI_VC_MODE_L4;
4484 dsi->vc[i].dssdev = NULL;
4485 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304486 }
4487
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304488 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004489
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004490 enable_clocks(1);
4491
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304492 rev = dsi_read_reg(dsidev, DSI_REVISION);
4493 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004494 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4495
Archit Taneja75d72472011-05-16 15:17:08 +05304496 dsi->num_data_lanes = dsi_get_num_data_lanes(dsidev);
4497
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004498 enable_clocks(0);
4499
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004500 return 0;
archit tanejaaffe3602011-02-23 08:41:03 +00004501err2:
Archit Taneja49dbf582011-05-16 15:17:07 +05304502 iounmap(dsi->base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004503err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304504 kfree(dsi);
4505err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004506 return r;
4507}
4508
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304509static void dsi_exit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004510{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304511 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4512
4513 if (dsi->vdds_dsi_reg != NULL) {
4514 if (dsi->vdds_dsi_enabled) {
4515 regulator_disable(dsi->vdds_dsi_reg);
4516 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02004517 }
4518
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304519 regulator_put(dsi->vdds_dsi_reg);
4520 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004521 }
4522
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304523 free_irq(dsi->irq, dsi->pdev);
4524 iounmap(dsi->base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004525
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304526 kfree(dsi);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004527
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004528 DSSDBG("omap_dsi_exit\n");
4529}
4530
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004531/* DSI1 HW IP initialisation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304532static int omap_dsi1hw_probe(struct platform_device *dsidev)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004533{
4534 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304535
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304536 r = dsi_init(dsidev);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004537 if (r) {
4538 DSSERR("Failed to initialize DSI\n");
4539 goto err_dsi;
4540 }
4541err_dsi:
4542 return r;
4543}
4544
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304545static int omap_dsi1hw_remove(struct platform_device *dsidev)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004546{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304547 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4548
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304549 dsi_exit(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304550 WARN_ON(dsi->scp_clk_refcount > 0);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004551 return 0;
4552}
4553
4554static struct platform_driver omap_dsi1hw_driver = {
4555 .probe = omap_dsi1hw_probe,
4556 .remove = omap_dsi1hw_remove,
4557 .driver = {
4558 .name = "omapdss_dsi1",
4559 .owner = THIS_MODULE,
4560 },
4561};
4562
4563int dsi_init_platform_driver(void)
4564{
4565 return platform_driver_register(&omap_dsi1hw_driver);
4566}
4567
4568void dsi_uninit_platform_driver(void)
4569{
4570 return platform_driver_unregister(&omap_dsi1hw_driver);
4571}