blob: b615390b6b8a0fc7c52d4bc09060562f3f490a5c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050045#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#define DRV_NAME "ahci"
Jeff Garzikcd70c262007-07-08 02:29:42 -040049#define DRV_VERSION "2.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51
52enum {
53 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090054 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 AHCI_MAX_SG = 168, /* hardware max is 64K */
56 AHCI_DMA_BOUNDARY = 0xffffffff,
Jens Axboebe5d8212007-05-22 09:45:39 +020057 AHCI_USE_CLUSTERING = 1,
Tejun Heo12fad3f2006-05-15 21:03:55 +090058 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090059 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090060 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040062 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090063 AHCI_CMD_TBL_HDR_SZ = 0x80,
64 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
65 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
66 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 AHCI_RX_FIS_SZ,
68 AHCI_IRQ_ON_SG = (1 << 31),
69 AHCI_CMD_ATAPI = (1 << 5),
70 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090071 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090072 AHCI_CMD_RESET = (1 << 8),
73 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090076 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090077 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +090080 board_ahci_vt8251 = 1,
81 board_ahci_ign_iferr = 2,
82 board_ahci_sb600 = 3,
83 board_ahci_mv = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85 /* global controller registers */
86 HOST_CAP = 0x00, /* host capabilities */
87 HOST_CTL = 0x04, /* global host control */
88 HOST_IRQ_STAT = 0x08, /* interrupt status */
89 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
90 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
91
92 /* HOST_CTL bits */
93 HOST_RESET = (1 << 0), /* reset controller; self-clear */
94 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
95 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
96
97 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +090098 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo22b49982006-01-23 21:38:44 +090099 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900100 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900101 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900102 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900103 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105 /* registers for each SATA port */
106 PORT_LST_ADDR = 0x00, /* command list DMA addr */
107 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
108 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
109 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
110 PORT_IRQ_STAT = 0x10, /* interrupt status */
111 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
112 PORT_CMD = 0x18, /* port command */
113 PORT_TFDATA = 0x20, /* taskfile data */
114 PORT_SIG = 0x24, /* device TF signature */
115 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
117 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
118 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
119 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900120 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
122 /* PORT_IRQ_{STAT,MASK} bits */
123 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
124 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
125 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
126 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
127 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
128 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
129 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
130 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
131
132 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
133 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
134 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
135 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
136 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
137 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
138 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
139 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
140 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
141
Tejun Heo78cd52d2006-05-15 20:58:29 +0900142 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
143 PORT_IRQ_IF_ERR |
144 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900145 PORT_IRQ_PHYRDY |
Tejun Heo78cd52d2006-05-15 20:58:29 +0900146 PORT_IRQ_UNK_FIS,
147 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
148 PORT_IRQ_TF_ERR |
149 PORT_IRQ_HBUS_DATA_ERR,
150 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
151 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
152 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
154 /* PORT_CMD bits */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500155 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
157 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
158 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900159 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
161 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
162 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
163
Tejun Heo0be0aa92006-07-26 15:59:26 +0900164 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
166 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
167 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400168
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200169 /* ap->flags bits */
Tejun Heo4aeb0e32006-11-01 17:58:33 +0900170 AHCI_FLAG_NO_NCQ = (1 << 24),
171 AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
Conke Hu55a61602007-03-27 18:33:05 +0800172 AHCI_FLAG_IGN_SERR_INTERNAL = (1 << 27), /* ignore SERR_INTERNAL */
Tejun Heoc7a42152007-05-18 16:23:19 +0200173 AHCI_FLAG_32BIT_ONLY = (1 << 28), /* force 32bit */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400174 AHCI_FLAG_MV_PATA = (1 << 29), /* PATA port */
175 AHCI_FLAG_NO_MSI = (1 << 30), /* no PCI MSI */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700176 AHCI_FLAG_NO_HOTPLUG = (1 << 31), /* ignore PxSERR.DIAG.N */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900177
178 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
179 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo854c73a2007-09-23 13:14:11 +0900180 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN,
Tejun Heo0c887582007-08-06 18:36:23 +0900181 AHCI_LFLAG_COMMON = ATA_LFLAG_SKIP_D2H_BSY,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182};
183
184struct ahci_cmd_hdr {
185 u32 opts;
186 u32 status;
187 u32 tbl_addr;
188 u32 tbl_addr_hi;
189 u32 reserved[4];
190};
191
192struct ahci_sg {
193 u32 addr;
194 u32 addr_hi;
195 u32 reserved;
196 u32 flags_size;
197};
198
199struct ahci_host_priv {
Tejun Heod447df12007-03-18 22:15:33 +0900200 u32 cap; /* cap to use */
201 u32 port_map; /* port map to use */
202 u32 saved_cap; /* saved initial cap */
203 u32 saved_port_map; /* saved initial port_map */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204};
205
206struct ahci_port_priv {
207 struct ahci_cmd_hdr *cmd_slot;
208 dma_addr_t cmd_slot_dma;
209 void *cmd_tbl;
210 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 void *rx_fis;
212 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900213 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900214 unsigned int ncq_saw_d2h:1;
215 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900216 unsigned int ncq_saw_sdb:1;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700217 u32 intr_mask; /* interrupts to enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218};
219
Tejun Heoda3dbb12007-07-16 14:29:40 +0900220static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
221static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900223static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224static void ahci_irq_clear(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225static int ahci_port_start(struct ata_port *ap);
226static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
228static void ahci_qc_prep(struct ata_queued_cmd *qc);
229static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900230static void ahci_freeze(struct ata_port *ap);
231static void ahci_thaw(struct ata_port *ap);
232static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900233static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900234static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400235static int ahci_port_resume(struct ata_port *ap);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400236static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
237static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
238 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900239#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900240static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900241static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
242static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900243#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
Jeff Garzik193515d2005-11-07 00:59:37 -0500245static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 .module = THIS_MODULE,
247 .name = DRV_NAME,
248 .ioctl = ata_scsi_ioctl,
249 .queuecommand = ata_scsi_queuecmd,
Tejun Heo12fad3f2006-05-15 21:03:55 +0900250 .change_queue_depth = ata_scsi_change_queue_depth,
251 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 .this_id = ATA_SHT_THIS_ID,
253 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
255 .emulated = ATA_SHT_EMULATED,
256 .use_clustering = AHCI_USE_CLUSTERING,
257 .proc_name = DRV_NAME,
258 .dma_boundary = AHCI_DMA_BOUNDARY,
259 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900260 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262};
263
Jeff Garzik057ace52005-10-22 14:27:05 -0400264static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 .check_status = ahci_check_status,
266 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267 .dev_select = ata_noop_dev_select,
268
269 .tf_read = ahci_tf_read,
270
Tejun Heo31cc23b2007-09-23 13:14:12 +0900271 .qc_defer = ata_std_qc_defer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 .qc_prep = ahci_qc_prep,
273 .qc_issue = ahci_qc_issue,
274
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 .irq_clear = ahci_irq_clear,
276
277 .scr_read = ahci_scr_read,
278 .scr_write = ahci_scr_write,
279
Tejun Heo78cd52d2006-05-15 20:58:29 +0900280 .freeze = ahci_freeze,
281 .thaw = ahci_thaw,
282
283 .error_handler = ahci_error_handler,
284 .post_internal_cmd = ahci_post_internal_cmd,
285
Tejun Heo438ac6d2007-03-02 17:31:26 +0900286#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900287 .port_suspend = ahci_port_suspend,
288 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900289#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900290
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 .port_start = ahci_port_start,
292 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293};
294
Tejun Heoad616ff2006-11-01 18:00:24 +0900295static const struct ata_port_operations ahci_vt8251_ops = {
Tejun Heoad616ff2006-11-01 18:00:24 +0900296 .check_status = ahci_check_status,
297 .check_altstatus = ahci_check_status,
298 .dev_select = ata_noop_dev_select,
299
300 .tf_read = ahci_tf_read,
301
Tejun Heo31cc23b2007-09-23 13:14:12 +0900302 .qc_defer = ata_std_qc_defer,
Tejun Heoad616ff2006-11-01 18:00:24 +0900303 .qc_prep = ahci_qc_prep,
304 .qc_issue = ahci_qc_issue,
305
Tejun Heoad616ff2006-11-01 18:00:24 +0900306 .irq_clear = ahci_irq_clear,
307
308 .scr_read = ahci_scr_read,
309 .scr_write = ahci_scr_write,
310
311 .freeze = ahci_freeze,
312 .thaw = ahci_thaw,
313
314 .error_handler = ahci_vt8251_error_handler,
315 .post_internal_cmd = ahci_post_internal_cmd,
316
Tejun Heo438ac6d2007-03-02 17:31:26 +0900317#ifdef CONFIG_PM
Tejun Heoad616ff2006-11-01 18:00:24 +0900318 .port_suspend = ahci_port_suspend,
319 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900320#endif
Tejun Heoad616ff2006-11-01 18:00:24 +0900321
322 .port_start = ahci_port_start,
323 .port_stop = ahci_port_stop,
324};
325
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100326static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 /* board_ahci */
328 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900329 .flags = AHCI_FLAG_COMMON,
Tejun Heo0c887582007-08-06 18:36:23 +0900330 .link_flags = AHCI_LFLAG_COMMON,
Brett Russ7da79312005-09-01 21:53:34 -0400331 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400332 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 .port_ops = &ahci_ops,
334 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200335 /* board_ahci_vt8251 */
336 {
Tejun Heo0c887582007-08-06 18:36:23 +0900337 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_NO_NCQ,
338 .link_flags = AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200339 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400340 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900341 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200342 },
Tejun Heo41669552006-11-29 11:33:14 +0900343 /* board_ahci_ign_iferr */
344 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900345 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
Tejun Heo0c887582007-08-06 18:36:23 +0900346 .link_flags = AHCI_LFLAG_COMMON,
Tejun Heo41669552006-11-29 11:33:14 +0900347 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400348 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900349 .port_ops = &ahci_ops,
350 },
Conke Hu55a61602007-03-27 18:33:05 +0800351 /* board_ahci_sb600 */
352 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900353 .flags = AHCI_FLAG_COMMON |
Tejun Heoc7a42152007-05-18 16:23:19 +0200354 AHCI_FLAG_IGN_SERR_INTERNAL |
355 AHCI_FLAG_32BIT_ONLY,
Tejun Heo0c887582007-08-06 18:36:23 +0900356 .link_flags = AHCI_LFLAG_COMMON,
Conke Hu55a61602007-03-27 18:33:05 +0800357 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400358 .udma_mask = ATA_UDMA6,
Conke Hu55a61602007-03-27 18:33:05 +0800359 .port_ops = &ahci_ops,
360 },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400361 /* board_ahci_mv */
362 {
363 .sht = &ahci_sht,
364 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
365 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo7a234af2007-09-03 12:44:57 +0900366 AHCI_FLAG_NO_NCQ | AHCI_FLAG_NO_MSI |
367 AHCI_FLAG_MV_PATA,
Tejun Heo0c887582007-08-06 18:36:23 +0900368 .link_flags = AHCI_LFLAG_COMMON,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400369 .pio_mask = 0x1f, /* pio0-4 */
370 .udma_mask = ATA_UDMA6,
371 .port_ops = &ahci_ops,
372 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373};
374
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500375static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400376 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400377 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
378 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
379 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
380 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
381 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900382 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400383 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
384 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
385 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
386 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900387 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
388 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
389 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
390 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
391 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
392 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
393 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
394 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
395 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
396 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
397 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
398 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
399 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
400 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
401 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
402 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
403 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400404 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
405 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400406
Tejun Heoe34bb372007-02-26 20:24:03 +0900407 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
408 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
409 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400410
411 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800412 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
henry suc69c0892007-09-20 16:07:33 -0400413 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700/800 */
414 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb600 }, /* ATI SB700/800 */
415 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb600 }, /* ATI SB700/800 */
416 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb600 }, /* ATI SB700/800 */
417 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb600 }, /* ATI SB700/800 */
418 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb600 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400419
420 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400421 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900422 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400423
424 /* NVIDIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400425 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
426 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
427 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
428 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500429 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
430 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
431 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
432 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
433 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
434 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
435 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
436 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500437 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
438 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
439 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
440 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
441 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
442 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
443 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
444 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Peer Chen0522b282007-06-07 18:05:12 +0800445 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
446 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
447 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
448 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
449 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
450 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
451 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
452 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
453 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
454 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
455 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
456 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
457 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
458 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
459 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
460 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
461 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
462 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
463 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
464 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
465 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
466 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
467 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
468 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400469
Jeff Garzik95916ed2006-07-29 04:10:14 -0400470 /* SiS */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400471 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
472 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
473 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400474
Jeff Garzikcd70c262007-07-08 02:29:42 -0400475 /* Marvell */
476 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
477
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500478 /* Generic, PCI class code for AHCI */
479 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500480 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500481
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 { } /* terminate list */
483};
484
485
486static struct pci_driver ahci_pci_driver = {
487 .name = DRV_NAME,
488 .id_table = ahci_pci_tbl,
489 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900490 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900491#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900492 .suspend = ahci_pci_device_suspend,
493 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900494#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495};
496
497
Tejun Heo98fa4b62006-11-02 12:17:23 +0900498static inline int ahci_nr_ports(u32 cap)
499{
500 return (cap & 0x1f) + 1;
501}
502
Jeff Garzikdab632e2007-05-28 08:33:01 -0400503static inline void __iomem *__ahci_port_base(struct ata_host *host,
504 unsigned int port_no)
505{
506 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
507
508 return mmio + 0x100 + (port_no * 0x80);
509}
510
Tejun Heo4447d352007-04-17 23:44:08 +0900511static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400513 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514}
515
Tejun Heod447df12007-03-18 22:15:33 +0900516/**
517 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900518 * @pdev: target PCI device
519 * @pi: associated ATA port info
520 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900521 *
522 * Some registers containing configuration info might be setup by
523 * BIOS and might be cleared on reset. This function saves the
524 * initial values of those registers into @hpriv such that they
525 * can be restored after controller reset.
526 *
527 * If inconsistent, config values are fixed up by this function.
528 *
529 * LOCKING:
530 * None.
531 */
Tejun Heo4447d352007-04-17 23:44:08 +0900532static void ahci_save_initial_config(struct pci_dev *pdev,
533 const struct ata_port_info *pi,
534 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900535{
Tejun Heo4447d352007-04-17 23:44:08 +0900536 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900537 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900538 int i;
Tejun Heod447df12007-03-18 22:15:33 +0900539
540 /* Values prefixed with saved_ are written back to host after
541 * reset. Values without are used for driver operation.
542 */
543 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
544 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
545
Tejun Heo274c1fd2007-07-16 14:29:40 +0900546 /* some chips have errata preventing 64bit use */
Tejun Heoc7a42152007-05-18 16:23:19 +0200547 if ((cap & HOST_CAP_64) && (pi->flags & AHCI_FLAG_32BIT_ONLY)) {
548 dev_printk(KERN_INFO, &pdev->dev,
549 "controller can't do 64bit DMA, forcing 32bit\n");
550 cap &= ~HOST_CAP_64;
551 }
552
Tejun Heo274c1fd2007-07-16 14:29:40 +0900553 if ((cap & HOST_CAP_NCQ) && (pi->flags & AHCI_FLAG_NO_NCQ)) {
554 dev_printk(KERN_INFO, &pdev->dev,
555 "controller can't do NCQ, turning off CAP_NCQ\n");
556 cap &= ~HOST_CAP_NCQ;
557 }
558
Jeff Garzikcd70c262007-07-08 02:29:42 -0400559 /*
560 * Temporary Marvell 6145 hack: PATA port presence
561 * is asserted through the standard AHCI port
562 * presence register, as bit 4 (counting from 0)
563 */
564 if (pi->flags & AHCI_FLAG_MV_PATA) {
565 dev_printk(KERN_ERR, &pdev->dev,
566 "MV_AHCI HACK: port_map %x -> %x\n",
567 hpriv->port_map,
568 hpriv->port_map & 0xf);
569
570 port_map &= 0xf;
571 }
572
Tejun Heo17199b12007-03-18 22:26:53 +0900573 /* cross check port_map and cap.n_ports */
Tejun Heo7a234af2007-09-03 12:44:57 +0900574 if (port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900575 u32 tmp_port_map = port_map;
576 int n_ports = ahci_nr_ports(cap);
577
578 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
579 if (tmp_port_map & (1 << i)) {
580 n_ports--;
581 tmp_port_map &= ~(1 << i);
582 }
583 }
584
Tejun Heo7a234af2007-09-03 12:44:57 +0900585 /* If n_ports and port_map are inconsistent, whine and
586 * clear port_map and let it be generated from n_ports.
Tejun Heo17199b12007-03-18 22:26:53 +0900587 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900588 if (n_ports || tmp_port_map) {
Tejun Heo4447d352007-04-17 23:44:08 +0900589 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo17199b12007-03-18 22:26:53 +0900590 "nr_ports (%u) and implemented port map "
Tejun Heo7a234af2007-09-03 12:44:57 +0900591 "(0x%x) don't match, using nr_ports\n",
Tejun Heo17199b12007-03-18 22:26:53 +0900592 ahci_nr_ports(cap), port_map);
Tejun Heo7a234af2007-09-03 12:44:57 +0900593 port_map = 0;
594 }
595 }
596
597 /* fabricate port_map from cap.nr_ports */
598 if (!port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900599 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo7a234af2007-09-03 12:44:57 +0900600 dev_printk(KERN_WARNING, &pdev->dev,
601 "forcing PORTS_IMPL to 0x%x\n", port_map);
602
603 /* write the fixed up value to the PI register */
604 hpriv->saved_port_map = port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900605 }
606
Tejun Heod447df12007-03-18 22:15:33 +0900607 /* record values to use during operation */
608 hpriv->cap = cap;
609 hpriv->port_map = port_map;
610}
611
612/**
613 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900614 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900615 *
616 * Restore initial config stored by ahci_save_initial_config().
617 *
618 * LOCKING:
619 * None.
620 */
Tejun Heo4447d352007-04-17 23:44:08 +0900621static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900622{
Tejun Heo4447d352007-04-17 23:44:08 +0900623 struct ahci_host_priv *hpriv = host->private_data;
624 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
625
Tejun Heod447df12007-03-18 22:15:33 +0900626 writel(hpriv->saved_cap, mmio + HOST_CAP);
627 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
628 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
629}
630
Tejun Heo203ef6c2007-07-16 14:29:40 +0900631static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900633 static const int offset[] = {
634 [SCR_STATUS] = PORT_SCR_STAT,
635 [SCR_CONTROL] = PORT_SCR_CTL,
636 [SCR_ERROR] = PORT_SCR_ERR,
637 [SCR_ACTIVE] = PORT_SCR_ACT,
638 [SCR_NOTIFICATION] = PORT_SCR_NTF,
639 };
640 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641
Tejun Heo203ef6c2007-07-16 14:29:40 +0900642 if (sc_reg < ARRAY_SIZE(offset) &&
643 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
644 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +0900645 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646}
647
Tejun Heo203ef6c2007-07-16 14:29:40 +0900648static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900650 void __iomem *port_mmio = ahci_port_base(ap);
651 int offset = ahci_scr_offset(ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652
Tejun Heo203ef6c2007-07-16 14:29:40 +0900653 if (offset) {
654 *val = readl(port_mmio + offset);
655 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 }
Tejun Heo203ef6c2007-07-16 14:29:40 +0900657 return -EINVAL;
658}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659
Tejun Heo203ef6c2007-07-16 14:29:40 +0900660static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
661{
662 void __iomem *port_mmio = ahci_port_base(ap);
663 int offset = ahci_scr_offset(ap, sc_reg);
664
665 if (offset) {
666 writel(val, port_mmio + offset);
667 return 0;
668 }
669 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670}
671
Tejun Heo4447d352007-04-17 23:44:08 +0900672static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900673{
Tejun Heo4447d352007-04-17 23:44:08 +0900674 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900675 u32 tmp;
676
Tejun Heod8fcd112006-07-26 15:59:25 +0900677 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900678 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900679 tmp |= PORT_CMD_START;
680 writel(tmp, port_mmio + PORT_CMD);
681 readl(port_mmio + PORT_CMD); /* flush */
682}
683
Tejun Heo4447d352007-04-17 23:44:08 +0900684static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900685{
Tejun Heo4447d352007-04-17 23:44:08 +0900686 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900687 u32 tmp;
688
689 tmp = readl(port_mmio + PORT_CMD);
690
Tejun Heod8fcd112006-07-26 15:59:25 +0900691 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900692 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
693 return 0;
694
Tejun Heod8fcd112006-07-26 15:59:25 +0900695 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900696 tmp &= ~PORT_CMD_START;
697 writel(tmp, port_mmio + PORT_CMD);
698
Tejun Heod8fcd112006-07-26 15:59:25 +0900699 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900700 tmp = ata_wait_register(port_mmio + PORT_CMD,
701 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900702 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900703 return -EIO;
704
705 return 0;
706}
707
Tejun Heo4447d352007-04-17 23:44:08 +0900708static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900709{
Tejun Heo4447d352007-04-17 23:44:08 +0900710 void __iomem *port_mmio = ahci_port_base(ap);
711 struct ahci_host_priv *hpriv = ap->host->private_data;
712 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900713 u32 tmp;
714
715 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900716 if (hpriv->cap & HOST_CAP_64)
717 writel((pp->cmd_slot_dma >> 16) >> 16,
718 port_mmio + PORT_LST_ADDR_HI);
719 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900720
Tejun Heo4447d352007-04-17 23:44:08 +0900721 if (hpriv->cap & HOST_CAP_64)
722 writel((pp->rx_fis_dma >> 16) >> 16,
723 port_mmio + PORT_FIS_ADDR_HI);
724 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900725
726 /* enable FIS reception */
727 tmp = readl(port_mmio + PORT_CMD);
728 tmp |= PORT_CMD_FIS_RX;
729 writel(tmp, port_mmio + PORT_CMD);
730
731 /* flush */
732 readl(port_mmio + PORT_CMD);
733}
734
Tejun Heo4447d352007-04-17 23:44:08 +0900735static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900736{
Tejun Heo4447d352007-04-17 23:44:08 +0900737 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900738 u32 tmp;
739
740 /* disable FIS reception */
741 tmp = readl(port_mmio + PORT_CMD);
742 tmp &= ~PORT_CMD_FIS_RX;
743 writel(tmp, port_mmio + PORT_CMD);
744
745 /* wait for completion, spec says 500ms, give it 1000 */
746 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
747 PORT_CMD_FIS_ON, 10, 1000);
748 if (tmp & PORT_CMD_FIS_ON)
749 return -EBUSY;
750
751 return 0;
752}
753
Tejun Heo4447d352007-04-17 23:44:08 +0900754static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900755{
Tejun Heo4447d352007-04-17 23:44:08 +0900756 struct ahci_host_priv *hpriv = ap->host->private_data;
757 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900758 u32 cmd;
759
760 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
761
762 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900763 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900764 cmd |= PORT_CMD_SPIN_UP;
765 writel(cmd, port_mmio + PORT_CMD);
766 }
767
768 /* wake up link */
769 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
770}
771
Tejun Heo438ac6d2007-03-02 17:31:26 +0900772#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +0900773static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900774{
Tejun Heo4447d352007-04-17 23:44:08 +0900775 struct ahci_host_priv *hpriv = ap->host->private_data;
776 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900777 u32 cmd, scontrol;
778
Tejun Heo4447d352007-04-17 23:44:08 +0900779 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +0900780 return;
781
782 /* put device into listen mode, first set PxSCTL.DET to 0 */
783 scontrol = readl(port_mmio + PORT_SCR_CTL);
784 scontrol &= ~0xf;
785 writel(scontrol, port_mmio + PORT_SCR_CTL);
786
787 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900788 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +0900789 cmd &= ~PORT_CMD_SPIN_UP;
790 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900791}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900792#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +0900793
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400794static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900795{
Tejun Heo0be0aa92006-07-26 15:59:26 +0900796 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900797 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900798
799 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900800 ahci_start_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900801}
802
Tejun Heo4447d352007-04-17 23:44:08 +0900803static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900804{
805 int rc;
806
807 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900808 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900809 if (rc) {
810 *emsg = "failed to stop engine";
811 return rc;
812 }
813
814 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900815 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900816 if (rc) {
817 *emsg = "failed stop FIS RX";
818 return rc;
819 }
820
Tejun Heo0be0aa92006-07-26 15:59:26 +0900821 return 0;
822}
823
Tejun Heo4447d352007-04-17 23:44:08 +0900824static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +0900825{
Tejun Heo4447d352007-04-17 23:44:08 +0900826 struct pci_dev *pdev = to_pci_dev(host->dev);
827 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900828 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +0900829
Jeff Garzik3cc3eb12007-09-26 00:02:41 -0400830 /* we must be in AHCI mode, before using anything
831 * AHCI-specific, such as HOST_RESET.
832 */
Tejun Heod91542c2006-07-26 15:59:26 +0900833 tmp = readl(mmio + HOST_CTL);
Jeff Garzik3cc3eb12007-09-26 00:02:41 -0400834 if (!(tmp & HOST_AHCI_EN))
835 writel(tmp | HOST_AHCI_EN, mmio + HOST_CTL);
836
837 /* global controller reset */
Tejun Heod91542c2006-07-26 15:59:26 +0900838 if ((tmp & HOST_RESET) == 0) {
839 writel(tmp | HOST_RESET, mmio + HOST_CTL);
840 readl(mmio + HOST_CTL); /* flush */
841 }
842
843 /* reset must complete within 1 second, or
844 * the hardware should be considered fried.
845 */
846 ssleep(1);
847
848 tmp = readl(mmio + HOST_CTL);
849 if (tmp & HOST_RESET) {
Tejun Heo4447d352007-04-17 23:44:08 +0900850 dev_printk(KERN_ERR, host->dev,
Tejun Heod91542c2006-07-26 15:59:26 +0900851 "controller reset failed (0x%x)\n", tmp);
852 return -EIO;
853 }
854
Tejun Heo98fa4b62006-11-02 12:17:23 +0900855 /* turn on AHCI mode */
Tejun Heod91542c2006-07-26 15:59:26 +0900856 writel(HOST_AHCI_EN, mmio + HOST_CTL);
857 (void) readl(mmio + HOST_CTL); /* flush */
Tejun Heo98fa4b62006-11-02 12:17:23 +0900858
Tejun Heod447df12007-03-18 22:15:33 +0900859 /* some registers might be cleared on reset. restore initial values */
Tejun Heo4447d352007-04-17 23:44:08 +0900860 ahci_restore_initial_config(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900861
862 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
863 u16 tmp16;
864
865 /* configure PCS */
866 pci_read_config_word(pdev, 0x92, &tmp16);
867 tmp16 |= 0xf;
868 pci_write_config_word(pdev, 0x92, tmp16);
869 }
870
871 return 0;
872}
873
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400874static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
875 int port_no, void __iomem *mmio,
876 void __iomem *port_mmio)
877{
878 const char *emsg = NULL;
879 int rc;
880 u32 tmp;
881
882 /* make sure port is not active */
883 rc = ahci_deinit_port(ap, &emsg);
884 if (rc)
885 dev_printk(KERN_WARNING, &pdev->dev,
886 "%s (%d)\n", emsg, rc);
887
888 /* clear SError */
889 tmp = readl(port_mmio + PORT_SCR_ERR);
890 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
891 writel(tmp, port_mmio + PORT_SCR_ERR);
892
893 /* clear port IRQ */
894 tmp = readl(port_mmio + PORT_IRQ_STAT);
895 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
896 if (tmp)
897 writel(tmp, port_mmio + PORT_IRQ_STAT);
898
899 writel(1 << port_no, mmio + HOST_IRQ_STAT);
900}
901
Tejun Heo4447d352007-04-17 23:44:08 +0900902static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +0900903{
Tejun Heo4447d352007-04-17 23:44:08 +0900904 struct pci_dev *pdev = to_pci_dev(host->dev);
905 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400906 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400907 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +0900908 u32 tmp;
909
Jeff Garzikcd70c262007-07-08 02:29:42 -0400910 if (host->ports[0]->flags & AHCI_FLAG_MV_PATA) {
911 port_mmio = __ahci_port_base(host, 4);
912
913 writel(0, port_mmio + PORT_IRQ_MASK);
914
915 /* clear port IRQ */
916 tmp = readl(port_mmio + PORT_IRQ_STAT);
917 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
918 if (tmp)
919 writel(tmp, port_mmio + PORT_IRQ_STAT);
920 }
921
Tejun Heo4447d352007-04-17 23:44:08 +0900922 for (i = 0; i < host->n_ports; i++) {
923 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +0900924
Jeff Garzikcd70c262007-07-08 02:29:42 -0400925 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +0900926 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +0900927 continue;
Tejun Heod91542c2006-07-26 15:59:26 +0900928
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400929 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +0900930 }
931
932 tmp = readl(mmio + HOST_CTL);
933 VPRINTK("HOST_CTL 0x%x\n", tmp);
934 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
935 tmp = readl(mmio + HOST_CTL);
936 VPRINTK("HOST_CTL 0x%x\n", tmp);
937}
938
Tejun Heo422b7592005-12-19 22:37:17 +0900939static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940{
Tejun Heo4447d352007-04-17 23:44:08 +0900941 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +0900943 u32 tmp;
944
945 tmp = readl(port_mmio + PORT_SIG);
946 tf.lbah = (tmp >> 24) & 0xff;
947 tf.lbam = (tmp >> 16) & 0xff;
948 tf.lbal = (tmp >> 8) & 0xff;
949 tf.nsect = (tmp) & 0xff;
950
951 return ata_dev_classify(&tf);
952}
953
Tejun Heo12fad3f2006-05-15 21:03:55 +0900954static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
955 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +0900956{
Tejun Heo12fad3f2006-05-15 21:03:55 +0900957 dma_addr_t cmd_tbl_dma;
958
959 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
960
961 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
962 pp->cmd_slot[tag].status = 0;
963 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
964 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +0900965}
966
Tejun Heod2e75df2007-07-16 14:29:39 +0900967static int ahci_kick_engine(struct ata_port *ap, int force_restart)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200968{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900969 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -0400970 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200971 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +0900972 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200973
Tejun Heod2e75df2007-07-16 14:29:39 +0900974 /* do we need to kick the port? */
975 busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
976 if (!busy && !force_restart)
977 return 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200978
Tejun Heod2e75df2007-07-16 14:29:39 +0900979 /* stop engine */
980 rc = ahci_stop_engine(ap);
981 if (rc)
982 goto out_restart;
983
984 /* need to do CLO? */
985 if (!busy) {
986 rc = 0;
987 goto out_restart;
988 }
989
990 if (!(hpriv->cap & HOST_CAP_CLO)) {
991 rc = -EOPNOTSUPP;
992 goto out_restart;
993 }
994
995 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200996 tmp = readl(port_mmio + PORT_CMD);
997 tmp |= PORT_CMD_CLO;
998 writel(tmp, port_mmio + PORT_CMD);
999
Tejun Heod2e75df2007-07-16 14:29:39 +09001000 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001001 tmp = ata_wait_register(port_mmio + PORT_CMD,
1002 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1003 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +09001004 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001005
Tejun Heod2e75df2007-07-16 14:29:39 +09001006 /* restart engine */
1007 out_restart:
1008 ahci_start_engine(ap);
1009 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001010}
1011
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001012static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1013 struct ata_taskfile *tf, int is_cmd, u16 flags,
1014 unsigned long timeout_msec)
1015{
1016 const u32 cmd_fis_len = 5; /* five dwords */
1017 struct ahci_port_priv *pp = ap->private_data;
1018 void __iomem *port_mmio = ahci_port_base(ap);
1019 u8 *fis = pp->cmd_tbl;
1020 u32 tmp;
1021
1022 /* prep the command */
1023 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1024 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1025
1026 /* issue & wait */
1027 writel(1, port_mmio + PORT_CMD_ISSUE);
1028
1029 if (timeout_msec) {
1030 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1031 1, timeout_msec);
1032 if (tmp & 0x1) {
1033 ahci_kick_engine(ap, 1);
1034 return -EBUSY;
1035 }
1036 } else
1037 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1038
1039 return 0;
1040}
1041
Tejun Heocc0680a2007-08-06 18:36:23 +09001042static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001043 int pmp, unsigned long deadline)
Tejun Heo4658f792006-03-22 21:07:03 +09001044{
Tejun Heocc0680a2007-08-06 18:36:23 +09001045 struct ata_port *ap = link->ap;
Tejun Heo4658f792006-03-22 21:07:03 +09001046 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001047 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001048 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001049 int rc;
1050
1051 DPRINTK("ENTER\n");
1052
Tejun Heocc0680a2007-08-06 18:36:23 +09001053 if (ata_link_offline(link)) {
Tejun Heoc2a65852006-04-03 01:58:06 +09001054 DPRINTK("PHY reports no device\n");
1055 *class = ATA_DEV_NONE;
1056 return 0;
1057 }
1058
Tejun Heo4658f792006-03-22 21:07:03 +09001059 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heod2e75df2007-07-16 14:29:39 +09001060 rc = ahci_kick_engine(ap, 1);
1061 if (rc)
Tejun Heocc0680a2007-08-06 18:36:23 +09001062 ata_link_printk(link, KERN_WARNING,
Tejun Heod2e75df2007-07-16 14:29:39 +09001063 "failed to reset engine (errno=%d)", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001064
Tejun Heocc0680a2007-08-06 18:36:23 +09001065 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001066
1067 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001068 msecs = 0;
1069 now = jiffies;
1070 if (time_after(now, deadline))
1071 msecs = jiffies_to_msecs(deadline - now);
1072
Tejun Heo4658f792006-03-22 21:07:03 +09001073 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001074 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001075 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001076 rc = -EIO;
1077 reason = "1st FIS failed";
1078 goto fail;
1079 }
1080
1081 /* spec says at least 5us, but be generous and sleep for 1ms */
1082 msleep(1);
1083
1084 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001085 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001086 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001087
1088 /* spec mandates ">= 2ms" before checking status.
1089 * We wait 150ms, because that was the magic delay used for
1090 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
1091 * between when the ATA command register is written, and then
1092 * status is checked. Because waiting for "a while" before
1093 * checking status is fine, post SRST, we perform this magic
1094 * delay here as well.
1095 */
1096 msleep(150);
1097
Tejun Heo9b893912007-02-02 16:50:52 +09001098 rc = ata_wait_ready(ap, deadline);
1099 /* link occupied, -ENODEV too is an error */
1100 if (rc) {
1101 reason = "device not ready";
1102 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +09001103 }
Tejun Heo9b893912007-02-02 16:50:52 +09001104 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001105
1106 DPRINTK("EXIT, class=%u\n", *class);
1107 return 0;
1108
Tejun Heo4658f792006-03-22 21:07:03 +09001109 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001110 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001111 return rc;
1112}
1113
Tejun Heocc0680a2007-08-06 18:36:23 +09001114static int ahci_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001115 unsigned long deadline)
1116{
Tejun Heocc0680a2007-08-06 18:36:23 +09001117 return ahci_do_softreset(link, class, 0, deadline);
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001118}
1119
Tejun Heocc0680a2007-08-06 18:36:23 +09001120static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001121 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001122{
Tejun Heocc0680a2007-08-06 18:36:23 +09001123 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001124 struct ahci_port_priv *pp = ap->private_data;
1125 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1126 struct ata_taskfile tf;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001127 int rc;
1128
1129 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
Tejun Heo4447d352007-04-17 23:44:08 +09001131 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001132
1133 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001134 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001135 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001136 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001137
Tejun Heocc0680a2007-08-06 18:36:23 +09001138 rc = sata_std_hardreset(link, class, deadline);
Tejun Heo42969712006-05-31 18:28:18 +09001139
Tejun Heo4447d352007-04-17 23:44:08 +09001140 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
Tejun Heocc0680a2007-08-06 18:36:23 +09001142 if (rc == 0 && ata_link_online(link))
Tejun Heo4bd00f62006-02-11 16:26:02 +09001143 *class = ahci_dev_classify(ap);
1144 if (*class == ATA_DEV_UNKNOWN)
1145 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
Tejun Heo4bd00f62006-02-11 16:26:02 +09001147 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1148 return rc;
1149}
1150
Tejun Heocc0680a2007-08-06 18:36:23 +09001151static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001152 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001153{
Tejun Heocc0680a2007-08-06 18:36:23 +09001154 struct ata_port *ap = link->ap;
Tejun Heoda3dbb12007-07-16 14:29:40 +09001155 u32 serror;
Tejun Heoad616ff2006-11-01 18:00:24 +09001156 int rc;
1157
1158 DPRINTK("ENTER\n");
1159
Tejun Heo4447d352007-04-17 23:44:08 +09001160 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001161
Tejun Heocc0680a2007-08-06 18:36:23 +09001162 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heod4b2bab2007-02-02 16:50:52 +09001163 deadline);
Tejun Heoad616ff2006-11-01 18:00:24 +09001164
1165 /* vt8251 needs SError cleared for the port to operate */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001166 ahci_scr_read(ap, SCR_ERROR, &serror);
1167 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heoad616ff2006-11-01 18:00:24 +09001168
Tejun Heo4447d352007-04-17 23:44:08 +09001169 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001170
1171 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1172
1173 /* vt8251 doesn't clear BSY on signature FIS reception,
1174 * request follow-up softreset.
1175 */
1176 return rc ?: -EAGAIN;
1177}
1178
Tejun Heocc0680a2007-08-06 18:36:23 +09001179static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001180{
Tejun Heocc0680a2007-08-06 18:36:23 +09001181 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001182 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001183 u32 new_tmp, tmp;
1184
Tejun Heocc0680a2007-08-06 18:36:23 +09001185 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001186
1187 /* Make sure port's ATAPI bit is set appropriately */
1188 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001189 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001190 new_tmp |= PORT_CMD_ATAPI;
1191 else
1192 new_tmp &= ~PORT_CMD_ATAPI;
1193 if (new_tmp != tmp) {
1194 writel(new_tmp, port_mmio + PORT_CMD);
1195 readl(port_mmio + PORT_CMD); /* flush */
1196 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197}
1198
1199static u8 ahci_check_status(struct ata_port *ap)
1200{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001201 void __iomem *mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202
1203 return readl(mmio + PORT_TFDATA) & 0xFF;
1204}
1205
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1207{
1208 struct ahci_port_priv *pp = ap->private_data;
1209 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1210
1211 ata_tf_from_fis(d2h_fis, tf);
1212}
1213
Tejun Heo12fad3f2006-05-15 21:03:55 +09001214static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001216 struct scatterlist *sg;
1217 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001218 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219
1220 VPRINTK("ENTER\n");
1221
1222 /*
1223 * Next, the S/G list.
1224 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001225 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001226 ata_for_each_sg(sg, qc) {
1227 dma_addr_t addr = sg_dma_address(sg);
1228 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001230 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
1231 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
1232 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -05001233
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001234 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001235 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001237
1238 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239}
1240
1241static void ahci_qc_prep(struct ata_queued_cmd *qc)
1242{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001243 struct ata_port *ap = qc->ap;
1244 struct ahci_port_priv *pp = ap->private_data;
Tejun Heocc9278e2006-02-10 17:25:47 +09001245 int is_atapi = is_atapi_taskfile(&qc->tf);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001246 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 u32 opts;
1248 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001249 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250
1251 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 * Fill in command table information. First, the header,
1253 * a SATA Register - Host to Device command FIS.
1254 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001255 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1256
Tejun Heo99771262007-07-16 14:29:38 +09001257 ata_tf_to_fis(&qc->tf, 0, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09001258 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001259 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1260 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001261 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262
Tejun Heocc9278e2006-02-10 17:25:47 +09001263 n_elem = 0;
1264 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001265 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266
Tejun Heocc9278e2006-02-10 17:25:47 +09001267 /*
1268 * Fill in command slot information.
1269 */
1270 opts = cmd_fis_len | n_elem << 16;
1271 if (qc->tf.flags & ATA_TFLAG_WRITE)
1272 opts |= AHCI_CMD_WRITE;
1273 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001274 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001275
Tejun Heo12fad3f2006-05-15 21:03:55 +09001276 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277}
1278
Tejun Heo78cd52d2006-05-15 20:58:29 +09001279static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280{
Tejun Heo78cd52d2006-05-15 20:58:29 +09001281 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001282 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001283 unsigned int err_mask = 0, action = 0;
1284 struct ata_queued_cmd *qc;
1285 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286
Tejun Heo78cd52d2006-05-15 20:58:29 +09001287 ata_ehi_clear_desc(ehi);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001288
Tejun Heo78cd52d2006-05-15 20:58:29 +09001289 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001290 ahci_scr_read(ap, SCR_ERROR, &serror);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001291 ahci_scr_write(ap, SCR_ERROR, serror);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292
Tejun Heo78cd52d2006-05-15 20:58:29 +09001293 /* analyze @irq_stat */
1294 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295
Tejun Heo41669552006-11-29 11:33:14 +09001296 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
1297 if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
1298 irq_stat &= ~PORT_IRQ_IF_ERR;
1299
Conke Hu55a61602007-03-27 18:33:05 +08001300 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001301 err_mask |= AC_ERR_DEV;
Conke Hu55a61602007-03-27 18:33:05 +08001302 if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
1303 serror &= ~SERR_INTERNAL;
1304 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09001305
1306 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1307 err_mask |= AC_ERR_HOST_BUS;
1308 action |= ATA_EH_SOFTRESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 }
1310
Tejun Heo78cd52d2006-05-15 20:58:29 +09001311 if (irq_stat & PORT_IRQ_IF_ERR) {
1312 err_mask |= AC_ERR_ATA_BUS;
1313 action |= ATA_EH_SOFTRESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001314 ata_ehi_push_desc(ehi, "interface fatal error");
Tejun Heo78cd52d2006-05-15 20:58:29 +09001315 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316
Tejun Heo78cd52d2006-05-15 20:58:29 +09001317 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
Tejun Heo42969712006-05-31 18:28:18 +09001318 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +09001319 ata_ehi_push_desc(ehi, "%s", irq_stat & PORT_IRQ_CONNECT ?
Tejun Heo78cd52d2006-05-15 20:58:29 +09001320 "connection status changed" : "PHY RDY changed");
1321 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
Tejun Heo78cd52d2006-05-15 20:58:29 +09001323 if (irq_stat & PORT_IRQ_UNK_FIS) {
1324 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325
Tejun Heo78cd52d2006-05-15 20:58:29 +09001326 err_mask |= AC_ERR_HSM;
1327 action |= ATA_EH_SOFTRESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001328 ata_ehi_push_desc(ehi, "unknown FIS %08x %08x %08x %08x",
Tejun Heo78cd52d2006-05-15 20:58:29 +09001329 unk[0], unk[1], unk[2], unk[3]);
1330 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001331
Tejun Heo78cd52d2006-05-15 20:58:29 +09001332 /* okay, let's hand over to EH */
1333 ehi->serror |= serror;
1334 ehi->action |= action;
1335
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001336 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001337 if (qc)
1338 qc->err_mask |= err_mask;
1339 else
1340 ehi->err_mask |= err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341
Tejun Heo78cd52d2006-05-15 20:58:29 +09001342 if (irq_stat & PORT_IRQ_FREEZE)
1343 ata_port_freeze(ap);
1344 else
1345 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346}
1347
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001348static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349{
Tejun Heo4447d352007-04-17 23:44:08 +09001350 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001351 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001352 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001353 u32 status, qc_active;
Tejun Heo0291f952007-01-25 19:16:28 +09001354 int rc, known_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355
1356 status = readl(port_mmio + PORT_IRQ_STAT);
1357 writel(status, port_mmio + PORT_IRQ_STAT);
1358
Tejun Heo78cd52d2006-05-15 20:58:29 +09001359 if (unlikely(status & PORT_IRQ_ERROR)) {
1360 ahci_error_intr(ap, status);
1361 return;
1362 }
1363
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001364 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo7d77b242007-09-23 13:14:13 +09001365 /* If the 'N' bit in word 0 of the FIS is set, we just
1366 * received asynchronous notification. Tell libata
1367 * about it. Note that as the SDB FIS itself is
1368 * accessible, SNotification can be emulated by the
1369 * driver but don't bother for the time being.
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001370 */
1371 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1372 u32 f0 = le32_to_cpu(f[0]);
1373
Tejun Heo7d77b242007-09-23 13:14:13 +09001374 if (f0 & (1 << 15))
1375 sata_async_notification(ap);
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001376 }
1377
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001378 if (ap->link.sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001379 qc_active = readl(port_mmio + PORT_SCR_ACT);
1380 else
1381 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1382
1383 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1384 if (rc > 0)
1385 return;
1386 if (rc < 0) {
1387 ehi->err_mask |= AC_ERR_HSM;
1388 ehi->action |= ATA_EH_SOFTRESET;
1389 ata_port_freeze(ap);
1390 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391 }
1392
Tejun Heo2a3917a2006-05-15 20:58:30 +09001393 /* hmmm... a spurious interupt */
1394
Tejun Heo0291f952007-01-25 19:16:28 +09001395 /* if !NCQ, ignore. No modern ATA device has broken HSM
1396 * implementation for non-NCQ commands.
1397 */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001398 if (!ap->link.sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001399 return;
1400
Tejun Heo0291f952007-01-25 19:16:28 +09001401 if (status & PORT_IRQ_D2H_REG_FIS) {
1402 if (!pp->ncq_saw_d2h)
1403 ata_port_printk(ap, KERN_INFO,
1404 "D2H reg with I during NCQ, "
1405 "this message won't be printed again\n");
1406 pp->ncq_saw_d2h = 1;
1407 known_irq = 1;
1408 }
Tejun Heo2a3917a2006-05-15 20:58:30 +09001409
Tejun Heo0291f952007-01-25 19:16:28 +09001410 if (status & PORT_IRQ_DMAS_FIS) {
1411 if (!pp->ncq_saw_dmas)
1412 ata_port_printk(ap, KERN_INFO,
1413 "DMAS FIS during NCQ, "
1414 "this message won't be printed again\n");
1415 pp->ncq_saw_dmas = 1;
1416 known_irq = 1;
1417 }
1418
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001419 if (status & PORT_IRQ_SDB_FIS) {
Al Viro04d4f7a2007-02-09 16:39:30 +00001420 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
Tejun Heo0291f952007-01-25 19:16:28 +09001421
Tejun Heoafb2d552007-02-27 13:24:19 +09001422 if (le32_to_cpu(f[1])) {
1423 /* SDB FIS containing spurious completions
1424 * might be dangerous, whine and fail commands
1425 * with HSM violation. EH will turn off NCQ
1426 * after several such failures.
1427 */
1428 ata_ehi_push_desc(ehi,
1429 "spurious completions during NCQ "
1430 "issue=0x%x SAct=0x%x FIS=%08x:%08x",
1431 readl(port_mmio + PORT_CMD_ISSUE),
1432 readl(port_mmio + PORT_SCR_ACT),
1433 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1434 ehi->err_mask |= AC_ERR_HSM;
1435 ehi->action |= ATA_EH_SOFTRESET;
1436 ata_port_freeze(ap);
1437 } else {
1438 if (!pp->ncq_saw_sdb)
1439 ata_port_printk(ap, KERN_INFO,
1440 "spurious SDB FIS %08x:%08x during NCQ, "
1441 "this message won't be printed again\n",
1442 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1443 pp->ncq_saw_sdb = 1;
1444 }
Tejun Heo0291f952007-01-25 19:16:28 +09001445 known_irq = 1;
1446 }
1447
1448 if (!known_irq)
Tejun Heo78cd52d2006-05-15 20:58:29 +09001449 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heo0291f952007-01-25 19:16:28 +09001450 "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001451 status, ap->link.active_tag, ap->link.sactive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452}
1453
1454static void ahci_irq_clear(struct ata_port *ap)
1455{
1456 /* TODO */
1457}
1458
David Howells7d12e782006-10-05 14:55:46 +01001459static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460{
Jeff Garzikcca39742006-08-24 03:19:22 -04001461 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462 struct ahci_host_priv *hpriv;
1463 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001464 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465 u32 irq_stat, irq_ack = 0;
1466
1467 VPRINTK("ENTER\n");
1468
Jeff Garzikcca39742006-08-24 03:19:22 -04001469 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001470 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471
1472 /* sigh. 0xffffffff is a valid return from h/w */
1473 irq_stat = readl(mmio + HOST_IRQ_STAT);
1474 irq_stat &= hpriv->port_map;
1475 if (!irq_stat)
1476 return IRQ_NONE;
1477
Jeff Garzikcca39742006-08-24 03:19:22 -04001478 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479
Jeff Garzikcca39742006-08-24 03:19:22 -04001480 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482
Jeff Garzik67846b32005-10-05 02:58:32 -04001483 if (!(irq_stat & (1 << i)))
1484 continue;
1485
Jeff Garzikcca39742006-08-24 03:19:22 -04001486 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001487 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001488 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001489 VPRINTK("port %u\n", i);
1490 } else {
1491 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001492 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001493 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001494 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001496
1497 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 }
1499
1500 if (irq_ack) {
1501 writel(irq_ack, mmio + HOST_IRQ_STAT);
1502 handled = 1;
1503 }
1504
Jeff Garzikcca39742006-08-24 03:19:22 -04001505 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506
1507 VPRINTK("EXIT\n");
1508
1509 return IRQ_RETVAL(handled);
1510}
1511
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001512static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513{
1514 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001515 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
Tejun Heo12fad3f2006-05-15 21:03:55 +09001517 if (qc->tf.protocol == ATA_PROT_NCQ)
1518 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1519 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1521
1522 return 0;
1523}
1524
Tejun Heo78cd52d2006-05-15 20:58:29 +09001525static void ahci_freeze(struct ata_port *ap)
1526{
Tejun Heo4447d352007-04-17 23:44:08 +09001527 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001528
1529 /* turn IRQ off */
1530 writel(0, port_mmio + PORT_IRQ_MASK);
1531}
1532
1533static void ahci_thaw(struct ata_port *ap)
1534{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001535 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09001536 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001537 u32 tmp;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001538 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001539
1540 /* clear IRQ */
1541 tmp = readl(port_mmio + PORT_IRQ_STAT);
1542 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001543 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001544
1545 /* turn IRQ back on */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001546 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001547}
1548
1549static void ahci_error_handler(struct ata_port *ap)
1550{
Tejun Heob51e9e52006-06-29 01:29:30 +09001551 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001552 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001553 ahci_stop_engine(ap);
1554 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001555 }
1556
1557 /* perform recovery */
Tejun Heo4aeb0e32006-11-01 17:58:33 +09001558 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
Tejun Heof5914a42006-05-31 18:27:48 +09001559 ahci_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001560}
1561
Tejun Heoad616ff2006-11-01 18:00:24 +09001562static void ahci_vt8251_error_handler(struct ata_port *ap)
1563{
Tejun Heoad616ff2006-11-01 18:00:24 +09001564 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1565 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001566 ahci_stop_engine(ap);
1567 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001568 }
1569
1570 /* perform recovery */
1571 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1572 ahci_postreset);
1573}
1574
Tejun Heo78cd52d2006-05-15 20:58:29 +09001575static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1576{
1577 struct ata_port *ap = qc->ap;
1578
Tejun Heod2e75df2007-07-16 14:29:39 +09001579 /* make DMA engine forget about the failed command */
1580 if (qc->flags & ATA_QCFLAG_FAILED)
1581 ahci_kick_engine(ap, 1);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001582}
1583
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001584static int ahci_port_resume(struct ata_port *ap)
1585{
1586 ahci_power_up(ap);
1587 ahci_start_port(ap);
1588
1589 return 0;
1590}
1591
Tejun Heo438ac6d2007-03-02 17:31:26 +09001592#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09001593static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1594{
Tejun Heoc1332872006-07-26 15:59:26 +09001595 const char *emsg = NULL;
1596 int rc;
1597
Tejun Heo4447d352007-04-17 23:44:08 +09001598 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001599 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09001600 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09001601 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001602 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001603 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09001604 }
1605
1606 return rc;
1607}
1608
Tejun Heoc1332872006-07-26 15:59:26 +09001609static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1610{
Jeff Garzikcca39742006-08-24 03:19:22 -04001611 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001612 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001613 u32 ctl;
1614
1615 if (mesg.event == PM_EVENT_SUSPEND) {
1616 /* AHCI spec rev1.1 section 8.3.3:
1617 * Software must disable interrupts prior to requesting a
1618 * transition of the HBA to D3 state.
1619 */
1620 ctl = readl(mmio + HOST_CTL);
1621 ctl &= ~HOST_IRQ_EN;
1622 writel(ctl, mmio + HOST_CTL);
1623 readl(mmio + HOST_CTL); /* flush */
1624 }
1625
1626 return ata_pci_device_suspend(pdev, mesg);
1627}
1628
1629static int ahci_pci_device_resume(struct pci_dev *pdev)
1630{
Jeff Garzikcca39742006-08-24 03:19:22 -04001631 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09001632 int rc;
1633
Tejun Heo553c4aa2006-12-26 19:39:50 +09001634 rc = ata_pci_device_do_resume(pdev);
1635 if (rc)
1636 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001637
1638 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09001639 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001640 if (rc)
1641 return rc;
1642
Tejun Heo4447d352007-04-17 23:44:08 +09001643 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001644 }
1645
Jeff Garzikcca39742006-08-24 03:19:22 -04001646 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001647
1648 return 0;
1649}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001650#endif
Tejun Heoc1332872006-07-26 15:59:26 +09001651
Tejun Heo254950c2006-07-26 15:59:25 +09001652static int ahci_port_start(struct ata_port *ap)
1653{
Jeff Garzikcca39742006-08-24 03:19:22 -04001654 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09001655 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09001656 void *mem;
1657 dma_addr_t mem_dma;
1658 int rc;
1659
Tejun Heo24dc5f32007-01-20 16:00:28 +09001660 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09001661 if (!pp)
1662 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001663
1664 rc = ata_pad_alloc(ap, dev);
Tejun Heo24dc5f32007-01-20 16:00:28 +09001665 if (rc)
Tejun Heo254950c2006-07-26 15:59:25 +09001666 return rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001667
Tejun Heo24dc5f32007-01-20 16:00:28 +09001668 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1669 GFP_KERNEL);
1670 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09001671 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001672 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1673
1674 /*
1675 * First item in chunk of DMA memory: 32-slot command table,
1676 * 32 bytes each in size
1677 */
1678 pp->cmd_slot = mem;
1679 pp->cmd_slot_dma = mem_dma;
1680
1681 mem += AHCI_CMD_SLOT_SZ;
1682 mem_dma += AHCI_CMD_SLOT_SZ;
1683
1684 /*
1685 * Second item: Received-FIS area
1686 */
1687 pp->rx_fis = mem;
1688 pp->rx_fis_dma = mem_dma;
1689
1690 mem += AHCI_RX_FIS_SZ;
1691 mem_dma += AHCI_RX_FIS_SZ;
1692
1693 /*
1694 * Third item: data area for storing a single command
1695 * and its scatter-gather table
1696 */
1697 pp->cmd_tbl = mem;
1698 pp->cmd_tbl_dma = mem_dma;
1699
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001700 /*
1701 * Save off initial list of interrupts to be enabled.
1702 * This could be changed later
1703 */
1704 pp->intr_mask = DEF_PORT_IRQ;
1705
Tejun Heo254950c2006-07-26 15:59:25 +09001706 ap->private_data = pp;
1707
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001708 /* engage engines, captain */
1709 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09001710}
1711
1712static void ahci_port_stop(struct ata_port *ap)
1713{
Tejun Heo0be0aa92006-07-26 15:59:26 +09001714 const char *emsg = NULL;
1715 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001716
Tejun Heo0be0aa92006-07-26 15:59:26 +09001717 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09001718 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001719 if (rc)
1720 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09001721}
1722
Tejun Heo4447d352007-04-17 23:44:08 +09001723static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727 if (using_dac &&
1728 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1729 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1730 if (rc) {
1731 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1732 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001733 dev_printk(KERN_ERR, &pdev->dev,
1734 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 return rc;
1736 }
1737 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738 } else {
1739 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1740 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001741 dev_printk(KERN_ERR, &pdev->dev,
1742 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 return rc;
1744 }
1745 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1746 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001747 dev_printk(KERN_ERR, &pdev->dev,
1748 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 return rc;
1750 }
1751 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752 return 0;
1753}
1754
Tejun Heo4447d352007-04-17 23:44:08 +09001755static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756{
Tejun Heo4447d352007-04-17 23:44:08 +09001757 struct ahci_host_priv *hpriv = host->private_data;
1758 struct pci_dev *pdev = to_pci_dev(host->dev);
1759 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 u32 vers, cap, impl, speed;
1761 const char *speed_s;
1762 u16 cc;
1763 const char *scc_s;
1764
1765 vers = readl(mmio + HOST_VERSION);
1766 cap = hpriv->cap;
1767 impl = hpriv->port_map;
1768
1769 speed = (cap >> 20) & 0xf;
1770 if (speed == 1)
1771 speed_s = "1.5";
1772 else if (speed == 2)
1773 speed_s = "3";
1774 else
1775 speed_s = "?";
1776
1777 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05001778 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05001780 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05001782 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783 scc_s = "RAID";
1784 else
1785 scc_s = "unknown";
1786
Jeff Garzika9524a72005-10-30 14:39:11 -05001787 dev_printk(KERN_INFO, &pdev->dev,
1788 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1790 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791
1792 (vers >> 24) & 0xff,
1793 (vers >> 16) & 0xff,
1794 (vers >> 8) & 0xff,
1795 vers & 0xff,
1796
1797 ((cap >> 8) & 0x1f) + 1,
1798 (cap & 0x1f) + 1,
1799 speed_s,
1800 impl,
1801 scc_s);
1802
Jeff Garzika9524a72005-10-30 14:39:11 -05001803 dev_printk(KERN_INFO, &pdev->dev,
1804 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09001805 "%s%s%s%s%s%s%s"
1806 "%s%s%s%s%s%s%s\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808
1809 cap & (1 << 31) ? "64bit " : "",
1810 cap & (1 << 30) ? "ncq " : "",
Tejun Heo203ef6c2007-07-16 14:29:40 +09001811 cap & (1 << 29) ? "sntf " : "",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812 cap & (1 << 28) ? "ilck " : "",
1813 cap & (1 << 27) ? "stag " : "",
1814 cap & (1 << 26) ? "pm " : "",
1815 cap & (1 << 25) ? "led " : "",
1816
1817 cap & (1 << 24) ? "clo " : "",
1818 cap & (1 << 19) ? "nz " : "",
1819 cap & (1 << 18) ? "only " : "",
1820 cap & (1 << 17) ? "pmp " : "",
1821 cap & (1 << 15) ? "pio " : "",
1822 cap & (1 << 14) ? "slum " : "",
1823 cap & (1 << 13) ? "part " : ""
1824 );
1825}
1826
Tejun Heo24dc5f32007-01-20 16:00:28 +09001827static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828{
1829 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +09001830 struct ata_port_info pi = ahci_port_info[ent->driver_data];
1831 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001832 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001834 struct ata_host *host;
1835 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836
1837 VPRINTK("ENTER\n");
1838
Tejun Heo12fad3f2006-05-15 21:03:55 +09001839 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1840
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001842 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843
Tejun Heo4447d352007-04-17 23:44:08 +09001844 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001845 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 if (rc)
1847 return rc;
1848
Tejun Heo0d5ff562007-02-01 15:06:36 +09001849 rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
1850 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001851 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001852 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001853 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854
Jeff Garzikcd70c262007-07-08 02:29:42 -04001855 if ((pi.flags & AHCI_FLAG_NO_MSI) || pci_enable_msi(pdev))
Jeff Garzik907f4672005-05-12 15:03:42 -04001856 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857
Tejun Heo24dc5f32007-01-20 16:00:28 +09001858 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1859 if (!hpriv)
1860 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861
Tejun Heo4447d352007-04-17 23:44:08 +09001862 /* save initial config */
1863 ahci_save_initial_config(pdev, &pi, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864
Tejun Heo4447d352007-04-17 23:44:08 +09001865 /* prepare host */
Tejun Heo274c1fd2007-07-16 14:29:40 +09001866 if (hpriv->cap & HOST_CAP_NCQ)
Tejun Heo4447d352007-04-17 23:44:08 +09001867 pi.flags |= ATA_FLAG_NCQ;
1868
1869 host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
1870 if (!host)
1871 return -ENOMEM;
1872 host->iomap = pcim_iomap_table(pdev);
1873 host->private_data = hpriv;
1874
1875 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001876 struct ata_port *ap = host->ports[i];
1877 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001878
Tejun Heocbcdd872007-08-18 13:14:55 +09001879 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
1880 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
1881 0x100 + ap->port_no * 0x80, "port");
1882
Jeff Garzikdab632e2007-05-28 08:33:01 -04001883 /* standard SATA port setup */
Tejun Heo203ef6c2007-07-16 14:29:40 +09001884 if (hpriv->port_map & (1 << i))
Tejun Heo4447d352007-04-17 23:44:08 +09001885 ap->ioaddr.cmd_addr = port_mmio;
Jeff Garzikdab632e2007-05-28 08:33:01 -04001886
1887 /* disabled/not-implemented port */
1888 else
1889 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001890 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891
1892 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001893 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001895 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896
Tejun Heo4447d352007-04-17 23:44:08 +09001897 rc = ahci_reset_controller(host);
1898 if (rc)
1899 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001900
Tejun Heo4447d352007-04-17 23:44:08 +09001901 ahci_init_controller(host);
1902 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903
Tejun Heo4447d352007-04-17 23:44:08 +09001904 pci_set_master(pdev);
1905 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1906 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001907}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908
1909static int __init ahci_init(void)
1910{
Pavel Roskinb7887192006-08-10 18:13:18 +09001911 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912}
1913
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914static void __exit ahci_exit(void)
1915{
1916 pci_unregister_driver(&ahci_pci_driver);
1917}
1918
1919
1920MODULE_AUTHOR("Jeff Garzik");
1921MODULE_DESCRIPTION("AHCI SATA low-level driver");
1922MODULE_LICENSE("GPL");
1923MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001924MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925
1926module_init(ahci_init);
1927module_exit(ahci_exit);