blob: d52b73ab795a4cbf93a05b39b5e33590762883e6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050045#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#define DRV_NAME "ahci"
Jeff Garzikcd70c262007-07-08 02:29:42 -040049#define DRV_VERSION "2.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51
52enum {
53 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090054 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 AHCI_MAX_SG = 168, /* hardware max is 64K */
56 AHCI_DMA_BOUNDARY = 0xffffffff,
Jens Axboebe5d8212007-05-22 09:45:39 +020057 AHCI_USE_CLUSTERING = 1,
Tejun Heo12fad3f2006-05-15 21:03:55 +090058 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090059 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090060 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040062 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090063 AHCI_CMD_TBL_HDR_SZ = 0x80,
64 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
65 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
66 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 AHCI_RX_FIS_SZ,
68 AHCI_IRQ_ON_SG = (1 << 31),
69 AHCI_CMD_ATAPI = (1 << 5),
70 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090071 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090072 AHCI_CMD_RESET = (1 << 8),
73 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090076 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090077 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79 board_ahci = 0,
Tejun Heo648a88b2006-11-09 15:08:40 +090080 board_ahci_pi = 1,
81 board_ahci_vt8251 = 2,
82 board_ahci_ign_iferr = 3,
Conke Hu55a61602007-03-27 18:33:05 +080083 board_ahci_sb600 = 4,
Jeff Garzikcd70c262007-07-08 02:29:42 -040084 board_ahci_mv = 5,
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86 /* global controller registers */
87 HOST_CAP = 0x00, /* host capabilities */
88 HOST_CTL = 0x04, /* global host control */
89 HOST_IRQ_STAT = 0x08, /* interrupt status */
90 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
91 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
92
93 /* HOST_CTL bits */
94 HOST_RESET = (1 << 0), /* reset controller; self-clear */
95 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
96 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
97
98 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +090099 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo22b49982006-01-23 21:38:44 +0900100 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900101 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900102 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900103 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900104 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106 /* registers for each SATA port */
107 PORT_LST_ADDR = 0x00, /* command list DMA addr */
108 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
109 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
110 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
111 PORT_IRQ_STAT = 0x10, /* interrupt status */
112 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
113 PORT_CMD = 0x18, /* port command */
114 PORT_TFDATA = 0x20, /* taskfile data */
115 PORT_SIG = 0x24, /* device TF signature */
116 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
118 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
119 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
120 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900121 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123 /* PORT_IRQ_{STAT,MASK} bits */
124 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
125 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
126 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
127 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
128 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
129 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
130 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
131 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
132
133 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
134 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
135 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
136 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
137 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
138 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
139 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
140 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
141 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
142
Tejun Heo78cd52d2006-05-15 20:58:29 +0900143 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
144 PORT_IRQ_IF_ERR |
145 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900146 PORT_IRQ_PHYRDY |
Tejun Heo78cd52d2006-05-15 20:58:29 +0900147 PORT_IRQ_UNK_FIS,
148 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
149 PORT_IRQ_TF_ERR |
150 PORT_IRQ_HBUS_DATA_ERR,
151 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
152 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
153 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
155 /* PORT_CMD bits */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500156 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
158 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
159 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900160 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
162 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
163 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
164
Tejun Heo0be0aa92006-07-26 15:59:26 +0900165 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
167 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
168 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400169
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200170 /* ap->flags bits */
Tejun Heo4aeb0e32006-11-01 17:58:33 +0900171 AHCI_FLAG_NO_NCQ = (1 << 24),
172 AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
Tejun Heo648a88b2006-11-09 15:08:40 +0900173 AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
Conke Hu55a61602007-03-27 18:33:05 +0800174 AHCI_FLAG_IGN_SERR_INTERNAL = (1 << 27), /* ignore SERR_INTERNAL */
Tejun Heoc7a42152007-05-18 16:23:19 +0200175 AHCI_FLAG_32BIT_ONLY = (1 << 28), /* force 32bit */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400176 AHCI_FLAG_MV_PATA = (1 << 29), /* PATA port */
177 AHCI_FLAG_NO_MSI = (1 << 30), /* no PCI MSI */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900178
179 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
180 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo3cadbcc2007-05-15 03:28:15 +0900181 ATA_FLAG_ACPI_SATA,
Tejun Heo0c887582007-08-06 18:36:23 +0900182 AHCI_LFLAG_COMMON = ATA_LFLAG_SKIP_D2H_BSY,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183};
184
185struct ahci_cmd_hdr {
186 u32 opts;
187 u32 status;
188 u32 tbl_addr;
189 u32 tbl_addr_hi;
190 u32 reserved[4];
191};
192
193struct ahci_sg {
194 u32 addr;
195 u32 addr_hi;
196 u32 reserved;
197 u32 flags_size;
198};
199
200struct ahci_host_priv {
Tejun Heod447df12007-03-18 22:15:33 +0900201 u32 cap; /* cap to use */
202 u32 port_map; /* port map to use */
203 u32 saved_cap; /* saved initial cap */
204 u32 saved_port_map; /* saved initial port_map */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205};
206
207struct ahci_port_priv {
208 struct ahci_cmd_hdr *cmd_slot;
209 dma_addr_t cmd_slot_dma;
210 void *cmd_tbl;
211 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 void *rx_fis;
213 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900214 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900215 unsigned int ncq_saw_d2h:1;
216 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900217 unsigned int ncq_saw_sdb:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218};
219
Tejun Heoda3dbb12007-07-16 14:29:40 +0900220static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
221static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900223static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224static void ahci_irq_clear(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225static int ahci_port_start(struct ata_port *ap);
226static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
228static void ahci_qc_prep(struct ata_queued_cmd *qc);
229static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900230static void ahci_freeze(struct ata_port *ap);
231static void ahci_thaw(struct ata_port *ap);
232static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900233static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900234static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400235static int ahci_port_resume(struct ata_port *ap);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400236static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
237static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
238 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900239#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900240static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900241static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
242static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900243#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
Jeff Garzik193515d2005-11-07 00:59:37 -0500245static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 .module = THIS_MODULE,
247 .name = DRV_NAME,
248 .ioctl = ata_scsi_ioctl,
249 .queuecommand = ata_scsi_queuecmd,
Tejun Heo12fad3f2006-05-15 21:03:55 +0900250 .change_queue_depth = ata_scsi_change_queue_depth,
251 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 .this_id = ATA_SHT_THIS_ID,
253 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
255 .emulated = ATA_SHT_EMULATED,
256 .use_clustering = AHCI_USE_CLUSTERING,
257 .proc_name = DRV_NAME,
258 .dma_boundary = AHCI_DMA_BOUNDARY,
259 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900260 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262};
263
Jeff Garzik057ace52005-10-22 14:27:05 -0400264static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 .port_disable = ata_port_disable,
266
267 .check_status = ahci_check_status,
268 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 .dev_select = ata_noop_dev_select,
270
271 .tf_read = ahci_tf_read,
272
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 .qc_prep = ahci_qc_prep,
274 .qc_issue = ahci_qc_issue,
275
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 .irq_clear = ahci_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900277 .irq_on = ata_dummy_irq_on,
278 .irq_ack = ata_dummy_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
280 .scr_read = ahci_scr_read,
281 .scr_write = ahci_scr_write,
282
Tejun Heo78cd52d2006-05-15 20:58:29 +0900283 .freeze = ahci_freeze,
284 .thaw = ahci_thaw,
285
286 .error_handler = ahci_error_handler,
287 .post_internal_cmd = ahci_post_internal_cmd,
288
Tejun Heo438ac6d2007-03-02 17:31:26 +0900289#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900290 .port_suspend = ahci_port_suspend,
291 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900292#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900293
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 .port_start = ahci_port_start,
295 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296};
297
Tejun Heoad616ff2006-11-01 18:00:24 +0900298static const struct ata_port_operations ahci_vt8251_ops = {
299 .port_disable = ata_port_disable,
300
301 .check_status = ahci_check_status,
302 .check_altstatus = ahci_check_status,
303 .dev_select = ata_noop_dev_select,
304
305 .tf_read = ahci_tf_read,
306
307 .qc_prep = ahci_qc_prep,
308 .qc_issue = ahci_qc_issue,
309
Tejun Heoad616ff2006-11-01 18:00:24 +0900310 .irq_clear = ahci_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900311 .irq_on = ata_dummy_irq_on,
312 .irq_ack = ata_dummy_irq_ack,
Tejun Heoad616ff2006-11-01 18:00:24 +0900313
314 .scr_read = ahci_scr_read,
315 .scr_write = ahci_scr_write,
316
317 .freeze = ahci_freeze,
318 .thaw = ahci_thaw,
319
320 .error_handler = ahci_vt8251_error_handler,
321 .post_internal_cmd = ahci_post_internal_cmd,
322
Tejun Heo438ac6d2007-03-02 17:31:26 +0900323#ifdef CONFIG_PM
Tejun Heoad616ff2006-11-01 18:00:24 +0900324 .port_suspend = ahci_port_suspend,
325 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900326#endif
Tejun Heoad616ff2006-11-01 18:00:24 +0900327
328 .port_start = ahci_port_start,
329 .port_stop = ahci_port_stop,
330};
331
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100332static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 /* board_ahci */
334 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900335 .flags = AHCI_FLAG_COMMON,
Tejun Heo0c887582007-08-06 18:36:23 +0900336 .link_flags = AHCI_LFLAG_COMMON,
Brett Russ7da79312005-09-01 21:53:34 -0400337 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400338 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 .port_ops = &ahci_ops,
340 },
Tejun Heo648a88b2006-11-09 15:08:40 +0900341 /* board_ahci_pi */
342 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900343 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_HONOR_PI,
Tejun Heo0c887582007-08-06 18:36:23 +0900344 .link_flags = AHCI_LFLAG_COMMON,
Tejun Heo648a88b2006-11-09 15:08:40 +0900345 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400346 .udma_mask = ATA_UDMA6,
Tejun Heo648a88b2006-11-09 15:08:40 +0900347 .port_ops = &ahci_ops,
348 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200349 /* board_ahci_vt8251 */
350 {
Tejun Heo0c887582007-08-06 18:36:23 +0900351 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_NO_NCQ,
352 .link_flags = AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200353 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400354 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900355 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200356 },
Tejun Heo41669552006-11-29 11:33:14 +0900357 /* board_ahci_ign_iferr */
358 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900359 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
Tejun Heo0c887582007-08-06 18:36:23 +0900360 .link_flags = AHCI_LFLAG_COMMON,
Tejun Heo41669552006-11-29 11:33:14 +0900361 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400362 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900363 .port_ops = &ahci_ops,
364 },
Conke Hu55a61602007-03-27 18:33:05 +0800365 /* board_ahci_sb600 */
366 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900367 .flags = AHCI_FLAG_COMMON |
Tejun Heoc7a42152007-05-18 16:23:19 +0200368 AHCI_FLAG_IGN_SERR_INTERNAL |
369 AHCI_FLAG_32BIT_ONLY,
Tejun Heo0c887582007-08-06 18:36:23 +0900370 .link_flags = AHCI_LFLAG_COMMON,
Conke Hu55a61602007-03-27 18:33:05 +0800371 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400372 .udma_mask = ATA_UDMA6,
Conke Hu55a61602007-03-27 18:33:05 +0800373 .port_ops = &ahci_ops,
374 },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400375 /* board_ahci_mv */
376 {
377 .sht = &ahci_sht,
378 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
379 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo0c887582007-08-06 18:36:23 +0900380 AHCI_FLAG_HONOR_PI | AHCI_FLAG_NO_NCQ |
381 AHCI_FLAG_NO_MSI | AHCI_FLAG_MV_PATA,
382 .link_flags = AHCI_LFLAG_COMMON,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400383 .pio_mask = 0x1f, /* pio0-4 */
384 .udma_mask = ATA_UDMA6,
385 .port_ops = &ahci_ops,
386 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387};
388
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500389static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400390 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400391 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
392 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
393 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
394 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
395 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900396 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400397 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
398 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
399 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
400 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo648a88b2006-11-09 15:08:40 +0900401 { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
402 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
403 { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
404 { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
405 { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
406 { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
407 { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
408 { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
409 { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
410 { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
411 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
412 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
413 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
Jason Gaston8af12cd2007-03-02 17:39:46 -0800414 { PCI_VDEVICE(INTEL, 0x292c), board_ahci_pi }, /* ICH9M */
Tejun Heo648a88b2006-11-09 15:08:40 +0900415 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
416 { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
417 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400418
Tejun Heoe34bb372007-02-26 20:24:03 +0900419 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
420 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
421 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400422
423 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800424 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
henry suc69c0892007-09-20 16:07:33 -0400425 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700/800 */
426 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb600 }, /* ATI SB700/800 */
427 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb600 }, /* ATI SB700/800 */
428 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb600 }, /* ATI SB700/800 */
429 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb600 }, /* ATI SB700/800 */
430 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb600 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400431
432 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400433 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900434 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400435
436 /* NVIDIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400437 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
438 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
439 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
440 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500441 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
442 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
443 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
444 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
445 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
446 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
447 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
448 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500449 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
450 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
451 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
452 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
453 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
454 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
455 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
456 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Peer Chen0522b282007-06-07 18:05:12 +0800457 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
458 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
459 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
460 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
461 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
462 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
463 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
464 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
465 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
466 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
467 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
468 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
469 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
470 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
471 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
472 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
473 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
474 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
475 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
476 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
477 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
478 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
479 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
480 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400481
Jeff Garzik95916ed2006-07-29 04:10:14 -0400482 /* SiS */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400483 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
484 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
485 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400486
Jeff Garzikcd70c262007-07-08 02:29:42 -0400487 /* Marvell */
488 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
489
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500490 /* Generic, PCI class code for AHCI */
491 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500492 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500493
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 { } /* terminate list */
495};
496
497
498static struct pci_driver ahci_pci_driver = {
499 .name = DRV_NAME,
500 .id_table = ahci_pci_tbl,
501 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900502 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900503#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900504 .suspend = ahci_pci_device_suspend,
505 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900506#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507};
508
509
Tejun Heo98fa4b62006-11-02 12:17:23 +0900510static inline int ahci_nr_ports(u32 cap)
511{
512 return (cap & 0x1f) + 1;
513}
514
Jeff Garzikdab632e2007-05-28 08:33:01 -0400515static inline void __iomem *__ahci_port_base(struct ata_host *host,
516 unsigned int port_no)
517{
518 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
519
520 return mmio + 0x100 + (port_no * 0x80);
521}
522
Tejun Heo4447d352007-04-17 23:44:08 +0900523static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400525 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526}
527
Tejun Heod447df12007-03-18 22:15:33 +0900528/**
529 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900530 * @pdev: target PCI device
531 * @pi: associated ATA port info
532 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900533 *
534 * Some registers containing configuration info might be setup by
535 * BIOS and might be cleared on reset. This function saves the
536 * initial values of those registers into @hpriv such that they
537 * can be restored after controller reset.
538 *
539 * If inconsistent, config values are fixed up by this function.
540 *
541 * LOCKING:
542 * None.
543 */
Tejun Heo4447d352007-04-17 23:44:08 +0900544static void ahci_save_initial_config(struct pci_dev *pdev,
545 const struct ata_port_info *pi,
546 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900547{
Tejun Heo4447d352007-04-17 23:44:08 +0900548 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900549 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900550 int i;
Tejun Heod447df12007-03-18 22:15:33 +0900551
552 /* Values prefixed with saved_ are written back to host after
553 * reset. Values without are used for driver operation.
554 */
555 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
556 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
557
Tejun Heo274c1fd2007-07-16 14:29:40 +0900558 /* some chips have errata preventing 64bit use */
Tejun Heoc7a42152007-05-18 16:23:19 +0200559 if ((cap & HOST_CAP_64) && (pi->flags & AHCI_FLAG_32BIT_ONLY)) {
560 dev_printk(KERN_INFO, &pdev->dev,
561 "controller can't do 64bit DMA, forcing 32bit\n");
562 cap &= ~HOST_CAP_64;
563 }
564
Tejun Heo274c1fd2007-07-16 14:29:40 +0900565 if ((cap & HOST_CAP_NCQ) && (pi->flags & AHCI_FLAG_NO_NCQ)) {
566 dev_printk(KERN_INFO, &pdev->dev,
567 "controller can't do NCQ, turning off CAP_NCQ\n");
568 cap &= ~HOST_CAP_NCQ;
569 }
570
Tejun Heod447df12007-03-18 22:15:33 +0900571 /* fixup zero port_map */
572 if (!port_map) {
Tejun Heoa3d2cc52007-06-19 18:52:56 +0900573 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo4447d352007-04-17 23:44:08 +0900574 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heod447df12007-03-18 22:15:33 +0900575 "PORTS_IMPL is zero, forcing 0x%x\n", port_map);
576
577 /* write the fixed up value to the PI register */
578 hpriv->saved_port_map = port_map;
579 }
580
Jeff Garzikcd70c262007-07-08 02:29:42 -0400581 /*
582 * Temporary Marvell 6145 hack: PATA port presence
583 * is asserted through the standard AHCI port
584 * presence register, as bit 4 (counting from 0)
585 */
586 if (pi->flags & AHCI_FLAG_MV_PATA) {
587 dev_printk(KERN_ERR, &pdev->dev,
588 "MV_AHCI HACK: port_map %x -> %x\n",
589 hpriv->port_map,
590 hpriv->port_map & 0xf);
591
592 port_map &= 0xf;
593 }
594
Tejun Heo17199b12007-03-18 22:26:53 +0900595 /* cross check port_map and cap.n_ports */
Tejun Heo4447d352007-04-17 23:44:08 +0900596 if (pi->flags & AHCI_FLAG_HONOR_PI) {
Tejun Heo17199b12007-03-18 22:26:53 +0900597 u32 tmp_port_map = port_map;
598 int n_ports = ahci_nr_ports(cap);
599
600 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
601 if (tmp_port_map & (1 << i)) {
602 n_ports--;
603 tmp_port_map &= ~(1 << i);
604 }
605 }
606
607 /* Whine if inconsistent. No need to update cap.
608 * port_map is used to determine number of ports.
609 */
610 if (n_ports || tmp_port_map)
Tejun Heo4447d352007-04-17 23:44:08 +0900611 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo17199b12007-03-18 22:26:53 +0900612 "nr_ports (%u) and implemented port map "
613 "(0x%x) don't match\n",
614 ahci_nr_ports(cap), port_map);
615 } else {
616 /* fabricate port_map from cap.nr_ports */
617 port_map = (1 << ahci_nr_ports(cap)) - 1;
618 }
619
Tejun Heod447df12007-03-18 22:15:33 +0900620 /* record values to use during operation */
621 hpriv->cap = cap;
622 hpriv->port_map = port_map;
623}
624
625/**
626 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900627 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900628 *
629 * Restore initial config stored by ahci_save_initial_config().
630 *
631 * LOCKING:
632 * None.
633 */
Tejun Heo4447d352007-04-17 23:44:08 +0900634static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900635{
Tejun Heo4447d352007-04-17 23:44:08 +0900636 struct ahci_host_priv *hpriv = host->private_data;
637 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
638
Tejun Heod447df12007-03-18 22:15:33 +0900639 writel(hpriv->saved_cap, mmio + HOST_CAP);
640 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
641 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
642}
643
Tejun Heo203ef6c2007-07-16 14:29:40 +0900644static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900646 static const int offset[] = {
647 [SCR_STATUS] = PORT_SCR_STAT,
648 [SCR_CONTROL] = PORT_SCR_CTL,
649 [SCR_ERROR] = PORT_SCR_ERR,
650 [SCR_ACTIVE] = PORT_SCR_ACT,
651 [SCR_NOTIFICATION] = PORT_SCR_NTF,
652 };
653 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
Tejun Heo203ef6c2007-07-16 14:29:40 +0900655 if (sc_reg < ARRAY_SIZE(offset) &&
656 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
657 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +0900658 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659}
660
Tejun Heo203ef6c2007-07-16 14:29:40 +0900661static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900663 void __iomem *port_mmio = ahci_port_base(ap);
664 int offset = ahci_scr_offset(ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
Tejun Heo203ef6c2007-07-16 14:29:40 +0900666 if (offset) {
667 *val = readl(port_mmio + offset);
668 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 }
Tejun Heo203ef6c2007-07-16 14:29:40 +0900670 return -EINVAL;
671}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
Tejun Heo203ef6c2007-07-16 14:29:40 +0900673static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
674{
675 void __iomem *port_mmio = ahci_port_base(ap);
676 int offset = ahci_scr_offset(ap, sc_reg);
677
678 if (offset) {
679 writel(val, port_mmio + offset);
680 return 0;
681 }
682 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683}
684
Tejun Heo4447d352007-04-17 23:44:08 +0900685static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900686{
Tejun Heo4447d352007-04-17 23:44:08 +0900687 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900688 u32 tmp;
689
Tejun Heod8fcd112006-07-26 15:59:25 +0900690 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900691 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900692 tmp |= PORT_CMD_START;
693 writel(tmp, port_mmio + PORT_CMD);
694 readl(port_mmio + PORT_CMD); /* flush */
695}
696
Tejun Heo4447d352007-04-17 23:44:08 +0900697static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900698{
Tejun Heo4447d352007-04-17 23:44:08 +0900699 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900700 u32 tmp;
701
702 tmp = readl(port_mmio + PORT_CMD);
703
Tejun Heod8fcd112006-07-26 15:59:25 +0900704 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900705 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
706 return 0;
707
Tejun Heod8fcd112006-07-26 15:59:25 +0900708 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900709 tmp &= ~PORT_CMD_START;
710 writel(tmp, port_mmio + PORT_CMD);
711
Tejun Heod8fcd112006-07-26 15:59:25 +0900712 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900713 tmp = ata_wait_register(port_mmio + PORT_CMD,
714 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900715 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900716 return -EIO;
717
718 return 0;
719}
720
Tejun Heo4447d352007-04-17 23:44:08 +0900721static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900722{
Tejun Heo4447d352007-04-17 23:44:08 +0900723 void __iomem *port_mmio = ahci_port_base(ap);
724 struct ahci_host_priv *hpriv = ap->host->private_data;
725 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900726 u32 tmp;
727
728 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900729 if (hpriv->cap & HOST_CAP_64)
730 writel((pp->cmd_slot_dma >> 16) >> 16,
731 port_mmio + PORT_LST_ADDR_HI);
732 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900733
Tejun Heo4447d352007-04-17 23:44:08 +0900734 if (hpriv->cap & HOST_CAP_64)
735 writel((pp->rx_fis_dma >> 16) >> 16,
736 port_mmio + PORT_FIS_ADDR_HI);
737 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900738
739 /* enable FIS reception */
740 tmp = readl(port_mmio + PORT_CMD);
741 tmp |= PORT_CMD_FIS_RX;
742 writel(tmp, port_mmio + PORT_CMD);
743
744 /* flush */
745 readl(port_mmio + PORT_CMD);
746}
747
Tejun Heo4447d352007-04-17 23:44:08 +0900748static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900749{
Tejun Heo4447d352007-04-17 23:44:08 +0900750 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900751 u32 tmp;
752
753 /* disable FIS reception */
754 tmp = readl(port_mmio + PORT_CMD);
755 tmp &= ~PORT_CMD_FIS_RX;
756 writel(tmp, port_mmio + PORT_CMD);
757
758 /* wait for completion, spec says 500ms, give it 1000 */
759 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
760 PORT_CMD_FIS_ON, 10, 1000);
761 if (tmp & PORT_CMD_FIS_ON)
762 return -EBUSY;
763
764 return 0;
765}
766
Tejun Heo4447d352007-04-17 23:44:08 +0900767static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900768{
Tejun Heo4447d352007-04-17 23:44:08 +0900769 struct ahci_host_priv *hpriv = ap->host->private_data;
770 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900771 u32 cmd;
772
773 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
774
775 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900776 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900777 cmd |= PORT_CMD_SPIN_UP;
778 writel(cmd, port_mmio + PORT_CMD);
779 }
780
781 /* wake up link */
782 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
783}
784
Tejun Heo438ac6d2007-03-02 17:31:26 +0900785#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +0900786static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900787{
Tejun Heo4447d352007-04-17 23:44:08 +0900788 struct ahci_host_priv *hpriv = ap->host->private_data;
789 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900790 u32 cmd, scontrol;
791
Tejun Heo4447d352007-04-17 23:44:08 +0900792 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +0900793 return;
794
795 /* put device into listen mode, first set PxSCTL.DET to 0 */
796 scontrol = readl(port_mmio + PORT_SCR_CTL);
797 scontrol &= ~0xf;
798 writel(scontrol, port_mmio + PORT_SCR_CTL);
799
800 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900801 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +0900802 cmd &= ~PORT_CMD_SPIN_UP;
803 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900804}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900805#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +0900806
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400807static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900808{
Tejun Heo0be0aa92006-07-26 15:59:26 +0900809 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900810 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900811
812 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900813 ahci_start_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900814}
815
Tejun Heo4447d352007-04-17 23:44:08 +0900816static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900817{
818 int rc;
819
820 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900821 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900822 if (rc) {
823 *emsg = "failed to stop engine";
824 return rc;
825 }
826
827 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900828 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900829 if (rc) {
830 *emsg = "failed stop FIS RX";
831 return rc;
832 }
833
Tejun Heo0be0aa92006-07-26 15:59:26 +0900834 return 0;
835}
836
Tejun Heo4447d352007-04-17 23:44:08 +0900837static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +0900838{
Tejun Heo4447d352007-04-17 23:44:08 +0900839 struct pci_dev *pdev = to_pci_dev(host->dev);
840 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900841 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +0900842
843 /* global controller reset */
844 tmp = readl(mmio + HOST_CTL);
845 if ((tmp & HOST_RESET) == 0) {
846 writel(tmp | HOST_RESET, mmio + HOST_CTL);
847 readl(mmio + HOST_CTL); /* flush */
848 }
849
850 /* reset must complete within 1 second, or
851 * the hardware should be considered fried.
852 */
853 ssleep(1);
854
855 tmp = readl(mmio + HOST_CTL);
856 if (tmp & HOST_RESET) {
Tejun Heo4447d352007-04-17 23:44:08 +0900857 dev_printk(KERN_ERR, host->dev,
Tejun Heod91542c2006-07-26 15:59:26 +0900858 "controller reset failed (0x%x)\n", tmp);
859 return -EIO;
860 }
861
Tejun Heo98fa4b62006-11-02 12:17:23 +0900862 /* turn on AHCI mode */
Tejun Heod91542c2006-07-26 15:59:26 +0900863 writel(HOST_AHCI_EN, mmio + HOST_CTL);
864 (void) readl(mmio + HOST_CTL); /* flush */
Tejun Heo98fa4b62006-11-02 12:17:23 +0900865
Tejun Heod447df12007-03-18 22:15:33 +0900866 /* some registers might be cleared on reset. restore initial values */
Tejun Heo4447d352007-04-17 23:44:08 +0900867 ahci_restore_initial_config(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900868
869 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
870 u16 tmp16;
871
872 /* configure PCS */
873 pci_read_config_word(pdev, 0x92, &tmp16);
874 tmp16 |= 0xf;
875 pci_write_config_word(pdev, 0x92, tmp16);
876 }
877
878 return 0;
879}
880
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400881static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
882 int port_no, void __iomem *mmio,
883 void __iomem *port_mmio)
884{
885 const char *emsg = NULL;
886 int rc;
887 u32 tmp;
888
889 /* make sure port is not active */
890 rc = ahci_deinit_port(ap, &emsg);
891 if (rc)
892 dev_printk(KERN_WARNING, &pdev->dev,
893 "%s (%d)\n", emsg, rc);
894
895 /* clear SError */
896 tmp = readl(port_mmio + PORT_SCR_ERR);
897 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
898 writel(tmp, port_mmio + PORT_SCR_ERR);
899
900 /* clear port IRQ */
901 tmp = readl(port_mmio + PORT_IRQ_STAT);
902 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
903 if (tmp)
904 writel(tmp, port_mmio + PORT_IRQ_STAT);
905
906 writel(1 << port_no, mmio + HOST_IRQ_STAT);
907}
908
Tejun Heo4447d352007-04-17 23:44:08 +0900909static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +0900910{
Tejun Heo4447d352007-04-17 23:44:08 +0900911 struct pci_dev *pdev = to_pci_dev(host->dev);
912 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400913 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400914 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +0900915 u32 tmp;
916
Jeff Garzikcd70c262007-07-08 02:29:42 -0400917 if (host->ports[0]->flags & AHCI_FLAG_MV_PATA) {
918 port_mmio = __ahci_port_base(host, 4);
919
920 writel(0, port_mmio + PORT_IRQ_MASK);
921
922 /* clear port IRQ */
923 tmp = readl(port_mmio + PORT_IRQ_STAT);
924 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
925 if (tmp)
926 writel(tmp, port_mmio + PORT_IRQ_STAT);
927 }
928
Tejun Heo4447d352007-04-17 23:44:08 +0900929 for (i = 0; i < host->n_ports; i++) {
930 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +0900931
Jeff Garzikcd70c262007-07-08 02:29:42 -0400932 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +0900933 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +0900934 continue;
Tejun Heod91542c2006-07-26 15:59:26 +0900935
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400936 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +0900937 }
938
939 tmp = readl(mmio + HOST_CTL);
940 VPRINTK("HOST_CTL 0x%x\n", tmp);
941 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
942 tmp = readl(mmio + HOST_CTL);
943 VPRINTK("HOST_CTL 0x%x\n", tmp);
944}
945
Tejun Heo422b7592005-12-19 22:37:17 +0900946static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947{
Tejun Heo4447d352007-04-17 23:44:08 +0900948 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +0900950 u32 tmp;
951
952 tmp = readl(port_mmio + PORT_SIG);
953 tf.lbah = (tmp >> 24) & 0xff;
954 tf.lbam = (tmp >> 16) & 0xff;
955 tf.lbal = (tmp >> 8) & 0xff;
956 tf.nsect = (tmp) & 0xff;
957
958 return ata_dev_classify(&tf);
959}
960
Tejun Heo12fad3f2006-05-15 21:03:55 +0900961static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
962 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +0900963{
Tejun Heo12fad3f2006-05-15 21:03:55 +0900964 dma_addr_t cmd_tbl_dma;
965
966 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
967
968 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
969 pp->cmd_slot[tag].status = 0;
970 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
971 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +0900972}
973
Tejun Heod2e75df2007-07-16 14:29:39 +0900974static int ahci_kick_engine(struct ata_port *ap, int force_restart)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200975{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900976 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -0400977 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200978 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +0900979 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200980
Tejun Heod2e75df2007-07-16 14:29:39 +0900981 /* do we need to kick the port? */
982 busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
983 if (!busy && !force_restart)
984 return 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200985
Tejun Heod2e75df2007-07-16 14:29:39 +0900986 /* stop engine */
987 rc = ahci_stop_engine(ap);
988 if (rc)
989 goto out_restart;
990
991 /* need to do CLO? */
992 if (!busy) {
993 rc = 0;
994 goto out_restart;
995 }
996
997 if (!(hpriv->cap & HOST_CAP_CLO)) {
998 rc = -EOPNOTSUPP;
999 goto out_restart;
1000 }
1001
1002 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001003 tmp = readl(port_mmio + PORT_CMD);
1004 tmp |= PORT_CMD_CLO;
1005 writel(tmp, port_mmio + PORT_CMD);
1006
Tejun Heod2e75df2007-07-16 14:29:39 +09001007 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001008 tmp = ata_wait_register(port_mmio + PORT_CMD,
1009 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1010 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +09001011 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001012
Tejun Heod2e75df2007-07-16 14:29:39 +09001013 /* restart engine */
1014 out_restart:
1015 ahci_start_engine(ap);
1016 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001017}
1018
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001019static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1020 struct ata_taskfile *tf, int is_cmd, u16 flags,
1021 unsigned long timeout_msec)
1022{
1023 const u32 cmd_fis_len = 5; /* five dwords */
1024 struct ahci_port_priv *pp = ap->private_data;
1025 void __iomem *port_mmio = ahci_port_base(ap);
1026 u8 *fis = pp->cmd_tbl;
1027 u32 tmp;
1028
1029 /* prep the command */
1030 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1031 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1032
1033 /* issue & wait */
1034 writel(1, port_mmio + PORT_CMD_ISSUE);
1035
1036 if (timeout_msec) {
1037 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1038 1, timeout_msec);
1039 if (tmp & 0x1) {
1040 ahci_kick_engine(ap, 1);
1041 return -EBUSY;
1042 }
1043 } else
1044 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1045
1046 return 0;
1047}
1048
Tejun Heocc0680a2007-08-06 18:36:23 +09001049static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001050 int pmp, unsigned long deadline)
Tejun Heo4658f792006-03-22 21:07:03 +09001051{
Tejun Heocc0680a2007-08-06 18:36:23 +09001052 struct ata_port *ap = link->ap;
Tejun Heo4658f792006-03-22 21:07:03 +09001053 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001054 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001055 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001056 int rc;
1057
1058 DPRINTK("ENTER\n");
1059
Tejun Heocc0680a2007-08-06 18:36:23 +09001060 if (ata_link_offline(link)) {
Tejun Heoc2a65852006-04-03 01:58:06 +09001061 DPRINTK("PHY reports no device\n");
1062 *class = ATA_DEV_NONE;
1063 return 0;
1064 }
1065
Tejun Heo4658f792006-03-22 21:07:03 +09001066 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heod2e75df2007-07-16 14:29:39 +09001067 rc = ahci_kick_engine(ap, 1);
1068 if (rc)
Tejun Heocc0680a2007-08-06 18:36:23 +09001069 ata_link_printk(link, KERN_WARNING,
Tejun Heod2e75df2007-07-16 14:29:39 +09001070 "failed to reset engine (errno=%d)", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001071
Tejun Heocc0680a2007-08-06 18:36:23 +09001072 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001073
1074 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001075 msecs = 0;
1076 now = jiffies;
1077 if (time_after(now, deadline))
1078 msecs = jiffies_to_msecs(deadline - now);
1079
Tejun Heo4658f792006-03-22 21:07:03 +09001080 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001081 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001082 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001083 rc = -EIO;
1084 reason = "1st FIS failed";
1085 goto fail;
1086 }
1087
1088 /* spec says at least 5us, but be generous and sleep for 1ms */
1089 msleep(1);
1090
1091 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001092 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001093 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001094
1095 /* spec mandates ">= 2ms" before checking status.
1096 * We wait 150ms, because that was the magic delay used for
1097 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
1098 * between when the ATA command register is written, and then
1099 * status is checked. Because waiting for "a while" before
1100 * checking status is fine, post SRST, we perform this magic
1101 * delay here as well.
1102 */
1103 msleep(150);
1104
Tejun Heo9b893912007-02-02 16:50:52 +09001105 rc = ata_wait_ready(ap, deadline);
1106 /* link occupied, -ENODEV too is an error */
1107 if (rc) {
1108 reason = "device not ready";
1109 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +09001110 }
Tejun Heo9b893912007-02-02 16:50:52 +09001111 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001112
1113 DPRINTK("EXIT, class=%u\n", *class);
1114 return 0;
1115
Tejun Heo4658f792006-03-22 21:07:03 +09001116 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001117 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001118 return rc;
1119}
1120
Tejun Heocc0680a2007-08-06 18:36:23 +09001121static int ahci_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001122 unsigned long deadline)
1123{
Tejun Heocc0680a2007-08-06 18:36:23 +09001124 return ahci_do_softreset(link, class, 0, deadline);
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001125}
1126
Tejun Heocc0680a2007-08-06 18:36:23 +09001127static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001128 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001129{
Tejun Heocc0680a2007-08-06 18:36:23 +09001130 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001131 struct ahci_port_priv *pp = ap->private_data;
1132 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1133 struct ata_taskfile tf;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001134 int rc;
1135
1136 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137
Tejun Heo4447d352007-04-17 23:44:08 +09001138 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001139
1140 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001141 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001142 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001143 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001144
Tejun Heocc0680a2007-08-06 18:36:23 +09001145 rc = sata_std_hardreset(link, class, deadline);
Tejun Heo42969712006-05-31 18:28:18 +09001146
Tejun Heo4447d352007-04-17 23:44:08 +09001147 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148
Tejun Heocc0680a2007-08-06 18:36:23 +09001149 if (rc == 0 && ata_link_online(link))
Tejun Heo4bd00f62006-02-11 16:26:02 +09001150 *class = ahci_dev_classify(ap);
1151 if (*class == ATA_DEV_UNKNOWN)
1152 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153
Tejun Heo4bd00f62006-02-11 16:26:02 +09001154 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1155 return rc;
1156}
1157
Tejun Heocc0680a2007-08-06 18:36:23 +09001158static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001159 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001160{
Tejun Heocc0680a2007-08-06 18:36:23 +09001161 struct ata_port *ap = link->ap;
Tejun Heoda3dbb12007-07-16 14:29:40 +09001162 u32 serror;
Tejun Heoad616ff2006-11-01 18:00:24 +09001163 int rc;
1164
1165 DPRINTK("ENTER\n");
1166
Tejun Heo4447d352007-04-17 23:44:08 +09001167 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001168
Tejun Heocc0680a2007-08-06 18:36:23 +09001169 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heod4b2bab2007-02-02 16:50:52 +09001170 deadline);
Tejun Heoad616ff2006-11-01 18:00:24 +09001171
1172 /* vt8251 needs SError cleared for the port to operate */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001173 ahci_scr_read(ap, SCR_ERROR, &serror);
1174 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heoad616ff2006-11-01 18:00:24 +09001175
Tejun Heo4447d352007-04-17 23:44:08 +09001176 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001177
1178 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1179
1180 /* vt8251 doesn't clear BSY on signature FIS reception,
1181 * request follow-up softreset.
1182 */
1183 return rc ?: -EAGAIN;
1184}
1185
Tejun Heocc0680a2007-08-06 18:36:23 +09001186static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001187{
Tejun Heocc0680a2007-08-06 18:36:23 +09001188 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001189 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001190 u32 new_tmp, tmp;
1191
Tejun Heocc0680a2007-08-06 18:36:23 +09001192 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001193
1194 /* Make sure port's ATAPI bit is set appropriately */
1195 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001196 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001197 new_tmp |= PORT_CMD_ATAPI;
1198 else
1199 new_tmp &= ~PORT_CMD_ATAPI;
1200 if (new_tmp != tmp) {
1201 writel(new_tmp, port_mmio + PORT_CMD);
1202 readl(port_mmio + PORT_CMD); /* flush */
1203 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204}
1205
1206static u8 ahci_check_status(struct ata_port *ap)
1207{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001208 void __iomem *mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209
1210 return readl(mmio + PORT_TFDATA) & 0xFF;
1211}
1212
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1214{
1215 struct ahci_port_priv *pp = ap->private_data;
1216 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1217
1218 ata_tf_from_fis(d2h_fis, tf);
1219}
1220
Tejun Heo12fad3f2006-05-15 21:03:55 +09001221static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001223 struct scatterlist *sg;
1224 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001225 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226
1227 VPRINTK("ENTER\n");
1228
1229 /*
1230 * Next, the S/G list.
1231 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001232 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001233 ata_for_each_sg(sg, qc) {
1234 dma_addr_t addr = sg_dma_address(sg);
1235 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001237 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
1238 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
1239 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -05001240
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001241 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001242 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001244
1245 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246}
1247
1248static void ahci_qc_prep(struct ata_queued_cmd *qc)
1249{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001250 struct ata_port *ap = qc->ap;
1251 struct ahci_port_priv *pp = ap->private_data;
Tejun Heocc9278e2006-02-10 17:25:47 +09001252 int is_atapi = is_atapi_taskfile(&qc->tf);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001253 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 u32 opts;
1255 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001256 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257
1258 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 * Fill in command table information. First, the header,
1260 * a SATA Register - Host to Device command FIS.
1261 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001262 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1263
Tejun Heo99771262007-07-16 14:29:38 +09001264 ata_tf_to_fis(&qc->tf, 0, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09001265 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001266 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1267 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001268 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269
Tejun Heocc9278e2006-02-10 17:25:47 +09001270 n_elem = 0;
1271 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001272 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
Tejun Heocc9278e2006-02-10 17:25:47 +09001274 /*
1275 * Fill in command slot information.
1276 */
1277 opts = cmd_fis_len | n_elem << 16;
1278 if (qc->tf.flags & ATA_TFLAG_WRITE)
1279 opts |= AHCI_CMD_WRITE;
1280 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001281 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001282
Tejun Heo12fad3f2006-05-15 21:03:55 +09001283 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284}
1285
Tejun Heo78cd52d2006-05-15 20:58:29 +09001286static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287{
Tejun Heo78cd52d2006-05-15 20:58:29 +09001288 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001289 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001290 unsigned int err_mask = 0, action = 0;
1291 struct ata_queued_cmd *qc;
1292 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293
Tejun Heo78cd52d2006-05-15 20:58:29 +09001294 ata_ehi_clear_desc(ehi);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001295
Tejun Heo78cd52d2006-05-15 20:58:29 +09001296 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001297 ahci_scr_read(ap, SCR_ERROR, &serror);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001298 ahci_scr_write(ap, SCR_ERROR, serror);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299
Tejun Heo78cd52d2006-05-15 20:58:29 +09001300 /* analyze @irq_stat */
1301 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
Tejun Heo41669552006-11-29 11:33:14 +09001303 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
1304 if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
1305 irq_stat &= ~PORT_IRQ_IF_ERR;
1306
Conke Hu55a61602007-03-27 18:33:05 +08001307 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001308 err_mask |= AC_ERR_DEV;
Conke Hu55a61602007-03-27 18:33:05 +08001309 if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
1310 serror &= ~SERR_INTERNAL;
1311 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09001312
1313 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1314 err_mask |= AC_ERR_HOST_BUS;
1315 action |= ATA_EH_SOFTRESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 }
1317
Tejun Heo78cd52d2006-05-15 20:58:29 +09001318 if (irq_stat & PORT_IRQ_IF_ERR) {
1319 err_mask |= AC_ERR_ATA_BUS;
1320 action |= ATA_EH_SOFTRESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001321 ata_ehi_push_desc(ehi, "interface fatal error");
Tejun Heo78cd52d2006-05-15 20:58:29 +09001322 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323
Tejun Heo78cd52d2006-05-15 20:58:29 +09001324 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
Tejun Heo42969712006-05-31 18:28:18 +09001325 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +09001326 ata_ehi_push_desc(ehi, "%s", irq_stat & PORT_IRQ_CONNECT ?
Tejun Heo78cd52d2006-05-15 20:58:29 +09001327 "connection status changed" : "PHY RDY changed");
1328 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329
Tejun Heo78cd52d2006-05-15 20:58:29 +09001330 if (irq_stat & PORT_IRQ_UNK_FIS) {
1331 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332
Tejun Heo78cd52d2006-05-15 20:58:29 +09001333 err_mask |= AC_ERR_HSM;
1334 action |= ATA_EH_SOFTRESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001335 ata_ehi_push_desc(ehi, "unknown FIS %08x %08x %08x %08x",
Tejun Heo78cd52d2006-05-15 20:58:29 +09001336 unk[0], unk[1], unk[2], unk[3]);
1337 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001338
Tejun Heo78cd52d2006-05-15 20:58:29 +09001339 /* okay, let's hand over to EH */
1340 ehi->serror |= serror;
1341 ehi->action |= action;
1342
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001343 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001344 if (qc)
1345 qc->err_mask |= err_mask;
1346 else
1347 ehi->err_mask |= err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348
Tejun Heo78cd52d2006-05-15 20:58:29 +09001349 if (irq_stat & PORT_IRQ_FREEZE)
1350 ata_port_freeze(ap);
1351 else
1352 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353}
1354
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001355static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356{
Tejun Heo4447d352007-04-17 23:44:08 +09001357 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001358 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001359 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001360 u32 status, qc_active;
Tejun Heo0291f952007-01-25 19:16:28 +09001361 int rc, known_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362
1363 status = readl(port_mmio + PORT_IRQ_STAT);
1364 writel(status, port_mmio + PORT_IRQ_STAT);
1365
Tejun Heo78cd52d2006-05-15 20:58:29 +09001366 if (unlikely(status & PORT_IRQ_ERROR)) {
1367 ahci_error_intr(ap, status);
1368 return;
1369 }
1370
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001371 if (status & PORT_IRQ_SDB_FIS) {
1372 /*
1373 * if this is an ATAPI device with AN turned on,
1374 * then we should interrogate the device to
1375 * determine the cause of the interrupt
1376 *
1377 * for AN - this we should check the SDB FIS
1378 * and find the I and N bits set
1379 */
1380 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1381 u32 f0 = le32_to_cpu(f[0]);
1382
1383 /* check the 'N' bit in word 0 of the FIS */
1384 if (f0 & (1 << 15)) {
1385 int port_addr = ((f0 & 0x00000f00) >> 8);
1386 struct ata_device *adev;
1387 if (port_addr < ATA_MAX_DEVICES) {
1388 adev = &ap->link.device[port_addr];
1389 if (adev->flags & ATA_DFLAG_AN)
1390 ata_scsi_media_change_notify(adev);
1391 }
1392 }
1393 }
1394
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001395 if (ap->link.sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001396 qc_active = readl(port_mmio + PORT_SCR_ACT);
1397 else
1398 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1399
1400 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1401 if (rc > 0)
1402 return;
1403 if (rc < 0) {
1404 ehi->err_mask |= AC_ERR_HSM;
1405 ehi->action |= ATA_EH_SOFTRESET;
1406 ata_port_freeze(ap);
1407 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408 }
1409
Tejun Heo2a3917a2006-05-15 20:58:30 +09001410 /* hmmm... a spurious interupt */
1411
Tejun Heo0291f952007-01-25 19:16:28 +09001412 /* if !NCQ, ignore. No modern ATA device has broken HSM
1413 * implementation for non-NCQ commands.
1414 */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001415 if (!ap->link.sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001416 return;
1417
Tejun Heo0291f952007-01-25 19:16:28 +09001418 if (status & PORT_IRQ_D2H_REG_FIS) {
1419 if (!pp->ncq_saw_d2h)
1420 ata_port_printk(ap, KERN_INFO,
1421 "D2H reg with I during NCQ, "
1422 "this message won't be printed again\n");
1423 pp->ncq_saw_d2h = 1;
1424 known_irq = 1;
1425 }
Tejun Heo2a3917a2006-05-15 20:58:30 +09001426
Tejun Heo0291f952007-01-25 19:16:28 +09001427 if (status & PORT_IRQ_DMAS_FIS) {
1428 if (!pp->ncq_saw_dmas)
1429 ata_port_printk(ap, KERN_INFO,
1430 "DMAS FIS during NCQ, "
1431 "this message won't be printed again\n");
1432 pp->ncq_saw_dmas = 1;
1433 known_irq = 1;
1434 }
1435
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001436 if (status & PORT_IRQ_SDB_FIS) {
Al Viro04d4f7a2007-02-09 16:39:30 +00001437 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
Tejun Heo0291f952007-01-25 19:16:28 +09001438
Tejun Heoafb2d552007-02-27 13:24:19 +09001439 if (le32_to_cpu(f[1])) {
1440 /* SDB FIS containing spurious completions
1441 * might be dangerous, whine and fail commands
1442 * with HSM violation. EH will turn off NCQ
1443 * after several such failures.
1444 */
1445 ata_ehi_push_desc(ehi,
1446 "spurious completions during NCQ "
1447 "issue=0x%x SAct=0x%x FIS=%08x:%08x",
1448 readl(port_mmio + PORT_CMD_ISSUE),
1449 readl(port_mmio + PORT_SCR_ACT),
1450 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1451 ehi->err_mask |= AC_ERR_HSM;
1452 ehi->action |= ATA_EH_SOFTRESET;
1453 ata_port_freeze(ap);
1454 } else {
1455 if (!pp->ncq_saw_sdb)
1456 ata_port_printk(ap, KERN_INFO,
1457 "spurious SDB FIS %08x:%08x during NCQ, "
1458 "this message won't be printed again\n",
1459 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1460 pp->ncq_saw_sdb = 1;
1461 }
Tejun Heo0291f952007-01-25 19:16:28 +09001462 known_irq = 1;
1463 }
1464
1465 if (!known_irq)
Tejun Heo78cd52d2006-05-15 20:58:29 +09001466 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heo0291f952007-01-25 19:16:28 +09001467 "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001468 status, ap->link.active_tag, ap->link.sactive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469}
1470
1471static void ahci_irq_clear(struct ata_port *ap)
1472{
1473 /* TODO */
1474}
1475
David Howells7d12e782006-10-05 14:55:46 +01001476static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477{
Jeff Garzikcca39742006-08-24 03:19:22 -04001478 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479 struct ahci_host_priv *hpriv;
1480 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001481 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 u32 irq_stat, irq_ack = 0;
1483
1484 VPRINTK("ENTER\n");
1485
Jeff Garzikcca39742006-08-24 03:19:22 -04001486 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001487 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488
1489 /* sigh. 0xffffffff is a valid return from h/w */
1490 irq_stat = readl(mmio + HOST_IRQ_STAT);
1491 irq_stat &= hpriv->port_map;
1492 if (!irq_stat)
1493 return IRQ_NONE;
1494
Jeff Garzikcca39742006-08-24 03:19:22 -04001495 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496
Jeff Garzikcca39742006-08-24 03:19:22 -04001497 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499
Jeff Garzik67846b32005-10-05 02:58:32 -04001500 if (!(irq_stat & (1 << i)))
1501 continue;
1502
Jeff Garzikcca39742006-08-24 03:19:22 -04001503 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001504 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001505 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001506 VPRINTK("port %u\n", i);
1507 } else {
1508 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001509 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001510 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001511 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001513
1514 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 }
1516
1517 if (irq_ack) {
1518 writel(irq_ack, mmio + HOST_IRQ_STAT);
1519 handled = 1;
1520 }
1521
Jeff Garzikcca39742006-08-24 03:19:22 -04001522 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523
1524 VPRINTK("EXIT\n");
1525
1526 return IRQ_RETVAL(handled);
1527}
1528
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001529static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530{
1531 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001532 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533
Tejun Heo12fad3f2006-05-15 21:03:55 +09001534 if (qc->tf.protocol == ATA_PROT_NCQ)
1535 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1536 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1538
1539 return 0;
1540}
1541
Tejun Heo78cd52d2006-05-15 20:58:29 +09001542static void ahci_freeze(struct ata_port *ap)
1543{
Tejun Heo4447d352007-04-17 23:44:08 +09001544 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001545
1546 /* turn IRQ off */
1547 writel(0, port_mmio + PORT_IRQ_MASK);
1548}
1549
1550static void ahci_thaw(struct ata_port *ap)
1551{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001552 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09001553 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001554 u32 tmp;
1555
1556 /* clear IRQ */
1557 tmp = readl(port_mmio + PORT_IRQ_STAT);
1558 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001559 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001560
1561 /* turn IRQ back on */
1562 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
1563}
1564
1565static void ahci_error_handler(struct ata_port *ap)
1566{
Tejun Heob51e9e52006-06-29 01:29:30 +09001567 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001568 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001569 ahci_stop_engine(ap);
1570 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001571 }
1572
1573 /* perform recovery */
Tejun Heo4aeb0e32006-11-01 17:58:33 +09001574 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
Tejun Heof5914a42006-05-31 18:27:48 +09001575 ahci_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001576}
1577
Tejun Heoad616ff2006-11-01 18:00:24 +09001578static void ahci_vt8251_error_handler(struct ata_port *ap)
1579{
Tejun Heoad616ff2006-11-01 18:00:24 +09001580 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1581 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001582 ahci_stop_engine(ap);
1583 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001584 }
1585
1586 /* perform recovery */
1587 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1588 ahci_postreset);
1589}
1590
Tejun Heo78cd52d2006-05-15 20:58:29 +09001591static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1592{
1593 struct ata_port *ap = qc->ap;
1594
Tejun Heod2e75df2007-07-16 14:29:39 +09001595 /* make DMA engine forget about the failed command */
1596 if (qc->flags & ATA_QCFLAG_FAILED)
1597 ahci_kick_engine(ap, 1);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001598}
1599
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001600static int ahci_port_resume(struct ata_port *ap)
1601{
1602 ahci_power_up(ap);
1603 ahci_start_port(ap);
1604
1605 return 0;
1606}
1607
Tejun Heo438ac6d2007-03-02 17:31:26 +09001608#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09001609static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1610{
Tejun Heoc1332872006-07-26 15:59:26 +09001611 const char *emsg = NULL;
1612 int rc;
1613
Tejun Heo4447d352007-04-17 23:44:08 +09001614 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001615 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09001616 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09001617 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001618 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001619 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09001620 }
1621
1622 return rc;
1623}
1624
Tejun Heoc1332872006-07-26 15:59:26 +09001625static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1626{
Jeff Garzikcca39742006-08-24 03:19:22 -04001627 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001628 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001629 u32 ctl;
1630
1631 if (mesg.event == PM_EVENT_SUSPEND) {
1632 /* AHCI spec rev1.1 section 8.3.3:
1633 * Software must disable interrupts prior to requesting a
1634 * transition of the HBA to D3 state.
1635 */
1636 ctl = readl(mmio + HOST_CTL);
1637 ctl &= ~HOST_IRQ_EN;
1638 writel(ctl, mmio + HOST_CTL);
1639 readl(mmio + HOST_CTL); /* flush */
1640 }
1641
1642 return ata_pci_device_suspend(pdev, mesg);
1643}
1644
1645static int ahci_pci_device_resume(struct pci_dev *pdev)
1646{
Jeff Garzikcca39742006-08-24 03:19:22 -04001647 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09001648 int rc;
1649
Tejun Heo553c4aa2006-12-26 19:39:50 +09001650 rc = ata_pci_device_do_resume(pdev);
1651 if (rc)
1652 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001653
1654 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09001655 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001656 if (rc)
1657 return rc;
1658
Tejun Heo4447d352007-04-17 23:44:08 +09001659 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001660 }
1661
Jeff Garzikcca39742006-08-24 03:19:22 -04001662 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001663
1664 return 0;
1665}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001666#endif
Tejun Heoc1332872006-07-26 15:59:26 +09001667
Tejun Heo254950c2006-07-26 15:59:25 +09001668static int ahci_port_start(struct ata_port *ap)
1669{
Jeff Garzikcca39742006-08-24 03:19:22 -04001670 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09001671 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09001672 void *mem;
1673 dma_addr_t mem_dma;
1674 int rc;
1675
Tejun Heo24dc5f32007-01-20 16:00:28 +09001676 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09001677 if (!pp)
1678 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001679
1680 rc = ata_pad_alloc(ap, dev);
Tejun Heo24dc5f32007-01-20 16:00:28 +09001681 if (rc)
Tejun Heo254950c2006-07-26 15:59:25 +09001682 return rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001683
Tejun Heo24dc5f32007-01-20 16:00:28 +09001684 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1685 GFP_KERNEL);
1686 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09001687 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001688 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1689
1690 /*
1691 * First item in chunk of DMA memory: 32-slot command table,
1692 * 32 bytes each in size
1693 */
1694 pp->cmd_slot = mem;
1695 pp->cmd_slot_dma = mem_dma;
1696
1697 mem += AHCI_CMD_SLOT_SZ;
1698 mem_dma += AHCI_CMD_SLOT_SZ;
1699
1700 /*
1701 * Second item: Received-FIS area
1702 */
1703 pp->rx_fis = mem;
1704 pp->rx_fis_dma = mem_dma;
1705
1706 mem += AHCI_RX_FIS_SZ;
1707 mem_dma += AHCI_RX_FIS_SZ;
1708
1709 /*
1710 * Third item: data area for storing a single command
1711 * and its scatter-gather table
1712 */
1713 pp->cmd_tbl = mem;
1714 pp->cmd_tbl_dma = mem_dma;
1715
1716 ap->private_data = pp;
1717
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001718 /* engage engines, captain */
1719 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09001720}
1721
1722static void ahci_port_stop(struct ata_port *ap)
1723{
Tejun Heo0be0aa92006-07-26 15:59:26 +09001724 const char *emsg = NULL;
1725 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001726
Tejun Heo0be0aa92006-07-26 15:59:26 +09001727 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09001728 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001729 if (rc)
1730 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09001731}
1732
Tejun Heo4447d352007-04-17 23:44:08 +09001733static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 if (using_dac &&
1738 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1739 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1740 if (rc) {
1741 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1742 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001743 dev_printk(KERN_ERR, &pdev->dev,
1744 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745 return rc;
1746 }
1747 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748 } else {
1749 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1750 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001751 dev_printk(KERN_ERR, &pdev->dev,
1752 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 return rc;
1754 }
1755 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1756 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001757 dev_printk(KERN_ERR, &pdev->dev,
1758 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 return rc;
1760 }
1761 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 return 0;
1763}
1764
Tejun Heo4447d352007-04-17 23:44:08 +09001765static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766{
Tejun Heo4447d352007-04-17 23:44:08 +09001767 struct ahci_host_priv *hpriv = host->private_data;
1768 struct pci_dev *pdev = to_pci_dev(host->dev);
1769 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 u32 vers, cap, impl, speed;
1771 const char *speed_s;
1772 u16 cc;
1773 const char *scc_s;
1774
1775 vers = readl(mmio + HOST_VERSION);
1776 cap = hpriv->cap;
1777 impl = hpriv->port_map;
1778
1779 speed = (cap >> 20) & 0xf;
1780 if (speed == 1)
1781 speed_s = "1.5";
1782 else if (speed == 2)
1783 speed_s = "3";
1784 else
1785 speed_s = "?";
1786
1787 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05001788 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05001790 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05001792 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793 scc_s = "RAID";
1794 else
1795 scc_s = "unknown";
1796
Jeff Garzika9524a72005-10-30 14:39:11 -05001797 dev_printk(KERN_INFO, &pdev->dev,
1798 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1800 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801
1802 (vers >> 24) & 0xff,
1803 (vers >> 16) & 0xff,
1804 (vers >> 8) & 0xff,
1805 vers & 0xff,
1806
1807 ((cap >> 8) & 0x1f) + 1,
1808 (cap & 0x1f) + 1,
1809 speed_s,
1810 impl,
1811 scc_s);
1812
Jeff Garzika9524a72005-10-30 14:39:11 -05001813 dev_printk(KERN_INFO, &pdev->dev,
1814 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09001815 "%s%s%s%s%s%s%s"
1816 "%s%s%s%s%s%s%s\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818
1819 cap & (1 << 31) ? "64bit " : "",
1820 cap & (1 << 30) ? "ncq " : "",
Tejun Heo203ef6c2007-07-16 14:29:40 +09001821 cap & (1 << 29) ? "sntf " : "",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 cap & (1 << 28) ? "ilck " : "",
1823 cap & (1 << 27) ? "stag " : "",
1824 cap & (1 << 26) ? "pm " : "",
1825 cap & (1 << 25) ? "led " : "",
1826
1827 cap & (1 << 24) ? "clo " : "",
1828 cap & (1 << 19) ? "nz " : "",
1829 cap & (1 << 18) ? "only " : "",
1830 cap & (1 << 17) ? "pmp " : "",
1831 cap & (1 << 15) ? "pio " : "",
1832 cap & (1 << 14) ? "slum " : "",
1833 cap & (1 << 13) ? "part " : ""
1834 );
1835}
1836
Tejun Heo24dc5f32007-01-20 16:00:28 +09001837static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838{
1839 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +09001840 struct ata_port_info pi = ahci_port_info[ent->driver_data];
1841 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001842 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001844 struct ata_host *host;
1845 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846
1847 VPRINTK("ENTER\n");
1848
Tejun Heo12fad3f2006-05-15 21:03:55 +09001849 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1850
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001852 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853
Tejun Heo4447d352007-04-17 23:44:08 +09001854 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001855 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856 if (rc)
1857 return rc;
1858
Tejun Heo0d5ff562007-02-01 15:06:36 +09001859 rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
1860 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001861 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001862 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001863 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864
Jeff Garzikcd70c262007-07-08 02:29:42 -04001865 if ((pi.flags & AHCI_FLAG_NO_MSI) || pci_enable_msi(pdev))
Jeff Garzik907f4672005-05-12 15:03:42 -04001866 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867
Tejun Heo24dc5f32007-01-20 16:00:28 +09001868 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1869 if (!hpriv)
1870 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871
Tejun Heo4447d352007-04-17 23:44:08 +09001872 /* save initial config */
1873 ahci_save_initial_config(pdev, &pi, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874
Tejun Heo4447d352007-04-17 23:44:08 +09001875 /* prepare host */
Tejun Heo274c1fd2007-07-16 14:29:40 +09001876 if (hpriv->cap & HOST_CAP_NCQ)
Tejun Heo4447d352007-04-17 23:44:08 +09001877 pi.flags |= ATA_FLAG_NCQ;
1878
1879 host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
1880 if (!host)
1881 return -ENOMEM;
1882 host->iomap = pcim_iomap_table(pdev);
1883 host->private_data = hpriv;
1884
1885 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001886 struct ata_port *ap = host->ports[i];
1887 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001888
Jeff Garzikdab632e2007-05-28 08:33:01 -04001889 /* standard SATA port setup */
Tejun Heo203ef6c2007-07-16 14:29:40 +09001890 if (hpriv->port_map & (1 << i))
Tejun Heo4447d352007-04-17 23:44:08 +09001891 ap->ioaddr.cmd_addr = port_mmio;
Jeff Garzikdab632e2007-05-28 08:33:01 -04001892
1893 /* disabled/not-implemented port */
1894 else
1895 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001896 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897
1898 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001899 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001901 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902
Tejun Heo4447d352007-04-17 23:44:08 +09001903 rc = ahci_reset_controller(host);
1904 if (rc)
1905 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001906
Tejun Heo4447d352007-04-17 23:44:08 +09001907 ahci_init_controller(host);
1908 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909
Tejun Heo4447d352007-04-17 23:44:08 +09001910 pci_set_master(pdev);
1911 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1912 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001913}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914
1915static int __init ahci_init(void)
1916{
Pavel Roskinb7887192006-08-10 18:13:18 +09001917 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918}
1919
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920static void __exit ahci_exit(void)
1921{
1922 pci_unregister_driver(&ahci_pci_driver);
1923}
1924
1925
1926MODULE_AUTHOR("Jeff Garzik");
1927MODULE_DESCRIPTION("AHCI SATA low-level driver");
1928MODULE_LICENSE("GPL");
1929MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001930MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931
1932module_init(ahci_init);
1933module_exit(ahci_exit);