blob: feb4f164fd1b35264b6673201d68e0f22494f025 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020038#include <drm/intel-gtt.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040/* General customization:
41 */
42
43#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
44
45#define DRIVER_NAME "i915"
46#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070047#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Jesse Barnes317c35d2008-08-25 15:11:06 -070049enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080052 PIPE_C,
53 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070054};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080055#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070056
Jesse Barnes80824002009-09-10 15:28:06 -070057enum plane {
58 PLANE_A = 0,
59 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080060 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080063
Eric Anholt62fdfea2010-05-21 13:26:39 -070064#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
65
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080066#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
67
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* Interface history:
69 *
70 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110071 * 1.2: Add Power Management
72 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110073 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100074 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100075 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
76 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 */
78#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100079#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070080#define DRIVER_PATCHLEVEL 0
81
Eric Anholt673a3942008-07-30 12:06:12 -070082#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +010083#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -070084
Dave Airlie71acb5e2008-12-30 20:31:46 +100085#define I915_GEM_PHYS_CURSOR_0 1
86#define I915_GEM_PHYS_CURSOR_1 2
87#define I915_GEM_PHYS_OVERLAY_REGS 3
88#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
89
90struct drm_i915_gem_phys_object {
91 int id;
92 struct page **page_list;
93 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +000094 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +100095};
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097struct mem_block {
98 struct mem_block *next;
99 struct mem_block *prev;
100 int start;
101 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000102 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103};
104
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700105struct opregion_header;
106struct opregion_acpi;
107struct opregion_swsci;
108struct opregion_asle;
109
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100110struct intel_opregion {
111 struct opregion_header *header;
112 struct opregion_acpi *acpi;
113 struct opregion_swsci *swsci;
114 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100115 void *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000116 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100117};
Chris Wilson44834a62010-08-19 16:09:23 +0100118#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100119
Chris Wilson6ef3d422010-08-04 20:26:07 +0100120struct intel_overlay;
121struct intel_overlay_error_state;
122
Dave Airlie7c1c2872008-11-28 14:22:24 +1000123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200130 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000131 struct drm_i915_gem_object *obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000132 uint32_t setup_seqno;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800133};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000134
yakui_zhao9b9d1722009-05-31 17:17:17 +0800135struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100136 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800137 u8 dvo_port;
138 u8 slave_addr;
139 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100140 u8 i2c_pin;
141 u8 i2c_speed;
Adam Jacksonb1083332010-04-23 16:07:40 -0400142 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800143};
144
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000145struct intel_display_error_state;
146
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700147struct drm_i915_error_state {
148 u32 eir;
149 u32 pgtbl_er;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800150 u32 pipestat[I915_MAX_PIPES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700151 u32 ipeir;
152 u32 ipehr;
153 u32 instdone;
154 u32 acthd;
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100155 u32 error; /* gen6+ */
156 u32 bcs_acthd; /* gen6+ blt engine */
157 u32 bcs_ipehr;
158 u32 bcs_ipeir;
159 u32 bcs_instdone;
160 u32 bcs_seqno;
Chris Wilsonadd354d2010-10-29 19:00:51 +0100161 u32 vcs_acthd; /* gen6+ bsd engine */
162 u32 vcs_ipehr;
163 u32 vcs_ipeir;
164 u32 vcs_instdone;
165 u32 vcs_seqno;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700166 u32 instpm;
167 u32 instps;
168 u32 instdone1;
169 u32 seqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000170 u64 bbaddr;
Chris Wilson748ebc62010-10-24 10:28:47 +0100171 u64 fence[16];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700172 struct timeval time;
Chris Wilson9df30792010-02-18 10:24:56 +0000173 struct drm_i915_error_object {
174 int page_count;
175 u32 gtt_offset;
176 u32 *pages[0];
Chris Wilsone2f973d2011-01-27 19:15:11 +0000177 } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000178 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000179 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000180 u32 name;
181 u32 seqno;
182 u32 gtt_offset;
183 u32 read_domains;
184 u32 write_domain;
Chris Wilsona779e5a2011-01-09 21:07:49 +0000185 s32 fence_reg:5;
Chris Wilson9df30792010-02-18 10:24:56 +0000186 s32 pinned:2;
187 u32 tiling:2;
188 u32 dirty:1;
189 u32 purgeable:1;
Chris Wilsone5c65262010-11-01 11:35:28 +0000190 u32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700191 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000192 } *active_bo, *pinned_bo;
193 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100194 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000195 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700196};
197
Jesse Barnese70236a2009-09-21 10:42:27 -0700198struct drm_i915_display_funcs {
199 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400200 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700201 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
202 void (*disable_fbc)(struct drm_device *dev);
203 int (*get_display_clock_speed)(struct drm_device *dev);
204 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000205 void (*update_wm)(struct drm_device *dev);
Eric Anholtf564048e2011-03-30 13:01:02 -0700206 int (*crtc_mode_set)(struct drm_crtc *crtc,
207 struct drm_display_mode *mode,
208 struct drm_display_mode *adjusted_mode,
209 int x, int y,
210 struct drm_framebuffer *old_fb);
Jesse Barnes674cf962011-04-28 14:27:04 -0700211 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700212 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700213 void (*init_pch_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700214 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
215 struct drm_framebuffer *fb,
216 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700217 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
218 int x, int y);
Jesse Barnese70236a2009-09-21 10:42:27 -0700219 /* clock updates for mode set */
220 /* cursor updates */
221 /* render clock increase/decrease */
222 /* display clock increase/decrease */
223 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700224};
225
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500226struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100227 u8 gen;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500228 u8 is_mobile : 1;
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400229 u8 is_i85x : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500230 u8 is_i915g : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500231 u8 is_i945gm : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500232 u8 is_g33 : 1;
233 u8 need_gfx_hws : 1;
234 u8 is_g4x : 1;
235 u8 is_pineview : 1;
Chris Wilson534843d2010-07-05 18:01:46 +0100236 u8 is_broadwater : 1;
237 u8 is_crestline : 1;
Jesse Barnes4b651772011-04-28 14:33:09 -0700238 u8 is_ivybridge : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500239 u8 has_fbc : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500240 u8 has_pipe_cxsr : 1;
241 u8 has_hotplug : 1;
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500242 u8 cursor_needs_physical : 1;
Chris Wilson315781482010-08-12 09:42:51 +0100243 u8 has_overlay : 1;
244 u8 overlay_needs_physical : 1;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100245 u8 supports_tv : 1;
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800246 u8 has_bsd_ring : 1;
Chris Wilson549f7362010-10-19 11:19:32 +0100247 u8 has_blt_ring : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500248};
249
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800250enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100251 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800252 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
253 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
254 FBC_MODE_TOO_LARGE, /* mode too large for compression */
255 FBC_BAD_PLANE, /* fbc not supported on plane */
256 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700257 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700258 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800259};
260
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800261enum intel_pch {
262 PCH_IBX, /* Ibexpeak PCH */
263 PCH_CPT, /* Cougarpoint PCH */
264};
265
Jesse Barnesb690e962010-07-19 13:53:12 -0700266#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700267#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Jesse Barnesb690e962010-07-19 13:53:12 -0700268
Dave Airlie8be48d92010-03-30 05:34:14 +0000269struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100270struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000271
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700273 struct drm_device *dev;
274
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500275 const struct intel_device_info *info;
276
Dave Airlieac5c4e72008-12-19 15:38:34 +1000277 int has_gem;
Chris Wilson72bfa192010-12-19 11:42:05 +0000278 int relative_constants_mode;
Dave Airlieac5c4e72008-12-19 15:38:34 +1000279
Eric Anholt3043c602008-10-02 12:24:47 -0700280 void __iomem *regs;
Chris Wilson957367202011-05-12 22:17:09 +0100281 u32 gt_fifo_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
Chris Wilsonf899fc62010-07-20 15:44:45 -0700283 struct intel_gmbus {
284 struct i2c_adapter adapter;
Chris Wilsone957d772010-09-24 12:52:03 +0100285 struct i2c_adapter *force_bit;
286 u32 reg0;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700287 } *gmbus;
288
Dave Airlieec2a4c32009-08-04 11:43:41 +1000289 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000290 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d5482010-08-07 11:01:22 +0100291 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000293 drm_dma_handle_t *status_page_dmah;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700294 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000295 drm_local_map_t hws_map;
Chris Wilson05394f32010-11-08 19:18:58 +0000296 struct drm_i915_gem_object *pwrctx;
297 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
Jesse Barnesd7658982009-06-05 14:41:29 +0000299 struct resource mch_res;
300
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000301 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 int back_offset;
303 int front_offset;
304 int current_page;
305 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 atomic_t irq_received;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000308
309 /* protects the irq masks */
310 spinlock_t irq_lock;
Eric Anholted4cb412008-07-29 12:10:39 -0700311 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800312 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000313 u32 irq_mask;
314 u32 gt_irq_mask;
315 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
Jesse Barnes5ca58282009-03-31 14:11:15 -0700317 u32 hotplug_supported_mask;
318 struct work_struct hotplug_work;
319
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 int tex_lru_log_granularity;
321 int allow_batchbuffer;
322 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100323 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000324 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000325 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000326
Ben Gamarif65d9422009-09-14 17:48:44 -0400327 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000328#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400329 struct timer_list hangcheck_timer;
330 int hangcheck_count;
331 uint32_t last_acthd;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100332 uint32_t last_instdone;
333 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400334
Jesse Barnes80824002009-09-10 15:28:06 -0700335 unsigned long cfb_size;
Chris Wilson016b9b62011-07-08 12:22:43 +0100336 unsigned int cfb_fb;
337 enum plane cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100338 int cfb_y;
Chris Wilson1630fe72011-07-08 12:22:42 +0100339 struct intel_fbc_work *fbc_work;
Jesse Barnes80824002009-09-10 15:28:06 -0700340
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100341 struct intel_opregion opregion;
342
Daniel Vetter02e792f2009-09-15 22:57:34 +0200343 /* overlay */
344 struct intel_overlay *overlay;
345
Jesse Barnes79e53942008-11-07 14:24:08 -0800346 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100347 int backlight_level; /* restore backlight to this value */
Chris Wilson47356eb2011-01-11 17:06:04 +0000348 bool backlight_enabled;
Jesse Barnes79e53942008-11-07 14:24:08 -0800349 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800350 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
351 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800352
353 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100354 unsigned int int_tv_support:1;
355 unsigned int lvds_dither:1;
356 unsigned int lvds_vbt:1;
357 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500358 unsigned int lvds_use_ssc:1;
359 int lvds_ssc_freq;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100360 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700361 int rate;
362 int lanes;
363 int preemphasis;
364 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100365
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700366 bool initialized;
367 bool support;
368 int bpp;
369 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100370 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700371 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800372
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700373 struct notifier_block lid_notifier;
374
Chris Wilsonf899fc62010-07-20 15:44:45 -0700375 int crt_ddc_pin;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800376 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
377 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
378 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
379
Li Peng95534262010-05-18 18:58:44 +0800380 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800381
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700382 spinlock_t error_lock;
383 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400384 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100385 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700386 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700387
Jesse Barnese70236a2009-09-21 10:42:27 -0700388 /* Display functions */
389 struct drm_i915_display_funcs display;
390
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800391 /* PCH chipset type */
392 enum intel_pch pch_type;
393
Jesse Barnesb690e962010-07-19 13:53:12 -0700394 unsigned long quirks;
395
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000396 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800397 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000398 u8 saveLBB;
399 u32 saveDSPACNTR;
400 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000401 u32 saveDSPARB;
Chris Wilson968b5032011-03-23 18:16:55 +0000402 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000403 u32 savePIPEACONF;
404 u32 savePIPEBCONF;
405 u32 savePIPEASRC;
406 u32 savePIPEBSRC;
407 u32 saveFPA0;
408 u32 saveFPA1;
409 u32 saveDPLL_A;
410 u32 saveDPLL_A_MD;
411 u32 saveHTOTAL_A;
412 u32 saveHBLANK_A;
413 u32 saveHSYNC_A;
414 u32 saveVTOTAL_A;
415 u32 saveVBLANK_A;
416 u32 saveVSYNC_A;
417 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000418 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800419 u32 saveTRANS_HTOTAL_A;
420 u32 saveTRANS_HBLANK_A;
421 u32 saveTRANS_HSYNC_A;
422 u32 saveTRANS_VTOTAL_A;
423 u32 saveTRANS_VBLANK_A;
424 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000425 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000426 u32 saveDSPASTRIDE;
427 u32 saveDSPASIZE;
428 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700429 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000430 u32 saveDSPASURF;
431 u32 saveDSPATILEOFF;
432 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700433 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000434 u32 saveBLC_PWM_CTL;
435 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800436 u32 saveBLC_CPU_PWM_CTL;
437 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000438 u32 saveFPB0;
439 u32 saveFPB1;
440 u32 saveDPLL_B;
441 u32 saveDPLL_B_MD;
442 u32 saveHTOTAL_B;
443 u32 saveHBLANK_B;
444 u32 saveHSYNC_B;
445 u32 saveVTOTAL_B;
446 u32 saveVBLANK_B;
447 u32 saveVSYNC_B;
448 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000449 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800450 u32 saveTRANS_HTOTAL_B;
451 u32 saveTRANS_HBLANK_B;
452 u32 saveTRANS_HSYNC_B;
453 u32 saveTRANS_VTOTAL_B;
454 u32 saveTRANS_VBLANK_B;
455 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000456 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000457 u32 saveDSPBSTRIDE;
458 u32 saveDSPBSIZE;
459 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700460 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000461 u32 saveDSPBSURF;
462 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700463 u32 saveVGA0;
464 u32 saveVGA1;
465 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000466 u32 saveVGACNTRL;
467 u32 saveADPA;
468 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700469 u32 savePP_ON_DELAYS;
470 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000471 u32 saveDVOA;
472 u32 saveDVOB;
473 u32 saveDVOC;
474 u32 savePP_ON;
475 u32 savePP_OFF;
476 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700477 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000478 u32 savePFIT_CONTROL;
479 u32 save_palette_a[256];
480 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700481 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000482 u32 saveFBC_CFB_BASE;
483 u32 saveFBC_LL_BASE;
484 u32 saveFBC_CONTROL;
485 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000486 u32 saveIER;
487 u32 saveIIR;
488 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800489 u32 saveDEIER;
490 u32 saveDEIMR;
491 u32 saveGTIER;
492 u32 saveGTIMR;
493 u32 saveFDI_RXA_IMR;
494 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800495 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800496 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000497 u32 saveSWF0[16];
498 u32 saveSWF1[16];
499 u32 saveSWF2[3];
500 u8 saveMSR;
501 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800502 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000503 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000504 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000505 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000506 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700507 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000508 u32 saveCURACNTR;
509 u32 saveCURAPOS;
510 u32 saveCURABASE;
511 u32 saveCURBCNTR;
512 u32 saveCURBPOS;
513 u32 saveCURBBASE;
514 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700515 u32 saveDP_B;
516 u32 saveDP_C;
517 u32 saveDP_D;
518 u32 savePIPEA_GMCH_DATA_M;
519 u32 savePIPEB_GMCH_DATA_M;
520 u32 savePIPEA_GMCH_DATA_N;
521 u32 savePIPEB_GMCH_DATA_N;
522 u32 savePIPEA_DP_LINK_M;
523 u32 savePIPEB_DP_LINK_M;
524 u32 savePIPEA_DP_LINK_N;
525 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800526 u32 saveFDI_RXA_CTL;
527 u32 saveFDI_TXA_CTL;
528 u32 saveFDI_RXB_CTL;
529 u32 saveFDI_TXB_CTL;
530 u32 savePFA_CTL_1;
531 u32 savePFB_CTL_1;
532 u32 savePFA_WIN_SZ;
533 u32 savePFB_WIN_SZ;
534 u32 savePFA_WIN_POS;
535 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000536 u32 savePCH_DREF_CONTROL;
537 u32 saveDISP_ARB_CTL;
538 u32 savePIPEA_DATA_M1;
539 u32 savePIPEA_DATA_N1;
540 u32 savePIPEA_LINK_M1;
541 u32 savePIPEA_LINK_N1;
542 u32 savePIPEB_DATA_M1;
543 u32 savePIPEB_DATA_N1;
544 u32 savePIPEB_LINK_M1;
545 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000546 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400547 u32 savePCH_PORT_HOTPLUG;
Eric Anholt673a3942008-07-30 12:06:12 -0700548
549 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200550 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000551 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200552 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000553 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200554 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700555 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100556 /** List of all objects in gtt_space. Used to restore gtt
557 * mappings on resume */
558 struct list_head gtt_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000559
560 /** Usable portion of the GTT for GEM */
561 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200562 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000563 unsigned long gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700564
Keith Packard0839ccb2008-10-30 19:38:48 -0700565 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800566 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700567
Chris Wilson17250b72010-10-28 12:51:39 +0100568 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100569
Eric Anholt673a3942008-07-30 12:06:12 -0700570 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100571 * List of objects currently involved in rendering.
572 *
573 * Includes buffers having the contents of their GPU caches
574 * flushed, not necessarily primitives. last_rendering_seqno
575 * represents when the rendering involved will be completed.
576 *
577 * A reference is held on the buffer while on this list.
578 */
579 struct list_head active_list;
580
581 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700582 * List of objects which are not in the ringbuffer but which
583 * still have a write_domain which needs to be flushed before
584 * unbinding.
585 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800586 * last_rendering_seqno is 0 while an object is in this list.
587 *
Eric Anholt673a3942008-07-30 12:06:12 -0700588 * A reference is held on the buffer while on this list.
589 */
590 struct list_head flushing_list;
591
592 /**
593 * LRU list of objects which are not in the ringbuffer and
594 * are ready to unbind, but are still in the GTT.
595 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800596 * last_rendering_seqno is 0 while an object is in this list.
597 *
Eric Anholt673a3942008-07-30 12:06:12 -0700598 * A reference is not held on the buffer while on this list,
599 * as merely being GTT-bound shouldn't prevent its being
600 * freed, and we'll pull it off the list in the free path.
601 */
602 struct list_head inactive_list;
603
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100604 /**
605 * LRU list of objects which are not in the ringbuffer but
606 * are still pinned in the GTT.
607 */
608 struct list_head pinned_list;
609
Eric Anholta09ba7f2009-08-29 12:49:51 -0700610 /** LRU list of objects with fence regs on them. */
611 struct list_head fence_list;
612
Eric Anholt673a3942008-07-30 12:06:12 -0700613 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100614 * List of objects currently pending being freed.
615 *
616 * These objects are no longer in use, but due to a signal
617 * we were prevented from freeing them at the appointed time.
618 */
619 struct list_head deferred_free_list;
620
621 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700622 * We leave the user IRQ off as much as possible,
623 * but this means that requests will finish and never
624 * be retired once the system goes idle. Set a timer to
625 * fire periodically while the ring is running. When it
626 * fires, go retire requests.
627 */
628 struct delayed_work retire_work;
629
Eric Anholt673a3942008-07-30 12:06:12 -0700630 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000631 * Are we in a non-interruptible section of code like
632 * modesetting?
633 */
634 bool interruptible;
635
636 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700637 * Flag if the X Server, and thus DRM, is not currently in
638 * control of the device.
639 *
640 * This is set between LeaveVT and EnterVT. It needs to be
641 * replaced with a semaphore. It also needs to be
642 * transitioned away from for kernel modesetting.
643 */
644 int suspended;
645
646 /**
647 * Flag if the hardware appears to be wedged.
648 *
649 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300650 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700651 * every pending request fail
652 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400653 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700654
655 /** Bit 6 swizzling required for X tiling */
656 uint32_t bit_6_swizzle_x;
657 /** Bit 6 swizzling required for Y tiling */
658 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000659
660 /* storage for physical objects */
661 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100662
Chris Wilson73aa8082010-09-30 11:46:12 +0100663 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100664 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000665 size_t mappable_gtt_total;
666 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100667 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700668 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800669 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800670 /* indicate whether the LVDS_BORDER should be enabled or not */
671 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100672 /* Panel fitter placement and size for Ironlake+ */
673 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes5d613502011-01-24 17:10:54 -0800674 int panel_t3, panel_t12;
Jesse Barnes652c3932009-08-17 13:31:43 -0700675
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500676 struct drm_crtc *plane_to_crtc_mapping[2];
677 struct drm_crtc *pipe_to_crtc_mapping[2];
678 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700679 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500680
Jesse Barnes652c3932009-08-17 13:31:43 -0700681 /* Reclocking support */
682 bool render_reclock_avail;
683 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000684 /* indicates the reduced downclock for LVDS*/
685 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700686 struct work_struct idle_work;
687 struct timer_list idle_timer;
688 bool busy;
689 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800690 int child_dev_num;
691 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800692 struct drm_connector *int_lvds_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800693
Zhenyu Wangc48044112009-12-17 14:48:43 +0800694 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800695
Ben Widawsky4912d042011-04-25 11:25:20 -0700696 struct work_struct rps_work;
697 spinlock_t rps_lock;
698 u32 pm_iir;
699
Jesse Barnesf97108d2010-01-29 11:27:07 -0800700 u8 cur_delay;
701 u8 min_delay;
702 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700703 u8 fmax;
704 u8 fstart;
705
Chris Wilson05394f32010-11-08 19:18:58 +0000706 u64 last_count1;
707 unsigned long last_time1;
708 u64 last_count2;
709 struct timespec last_time2;
710 unsigned long gfx_power;
711 int c_m;
712 int r_t;
713 u8 corr;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700714 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800715
716 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000717
Jesse Barnes20bf3772010-04-21 11:39:22 -0700718 struct drm_mm_node *compressed_fb;
719 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700720
Chris Wilsonae681d92010-10-01 14:57:56 +0100721 unsigned long last_gpu_reset;
722
Dave Airlie8be48d92010-03-30 05:34:14 +0000723 /* list of fbdev register on this device */
724 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000725
726 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100727 struct drm_property *force_audio_property;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700728
729 atomic_t forcewake_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730} drm_i915_private_t;
731
Chris Wilson93dfb402011-03-29 16:59:50 -0700732enum i915_cache_level {
733 I915_CACHE_NONE,
734 I915_CACHE_LLC,
735 I915_CACHE_LLC_MLC, /* gen6+ */
736};
737
Eric Anholt673a3942008-07-30 12:06:12 -0700738struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000739 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700740
741 /** Current space allocated to this object in the GTT, if any. */
742 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100743 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700744
745 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100746 struct list_head ring_list;
747 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100748 /** This object's place on GPU write list */
749 struct list_head gpu_write_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000750 /** This object's place in the batchbuffer or on the eviction list */
751 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700752
753 /**
754 * This is set if the object is on the active or flushing lists
755 * (has pending rendering), and is not set if it's on inactive (ready
756 * to be unbound).
757 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200758 unsigned int active : 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700759
760 /**
761 * This is set if the object has been written to since last bound
762 * to the GTT
763 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200764 unsigned int dirty : 1;
765
766 /**
Chris Wilson87ca9c82010-12-02 09:42:56 +0000767 * This is set if the object has been written to since the last
768 * GPU flush.
769 */
770 unsigned int pending_gpu_write : 1;
771
772 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200773 * Fence register bits (if any) for this object. Will be set
774 * as needed when mapped into the GTT.
775 * Protected by dev->struct_mutex.
776 *
777 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
778 */
Chris Wilson11824e82010-06-06 15:40:18 +0100779 signed int fence_reg : 5;
Daniel Vetter778c3542010-05-13 11:49:44 +0200780
781 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200782 * Advice: are the backing pages purgeable?
783 */
784 unsigned int madv : 2;
785
786 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200787 * Current tiling mode for the object.
788 */
789 unsigned int tiling_mode : 2;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000790 unsigned int tiling_changed : 1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200791
792 /** How many users have pinned this object in GTT space. The following
793 * users can each hold at most one reference: pwrite/pread, pin_ioctl
794 * (via user_pin_count), execbuffer (objects are not allowed multiple
795 * times for the same batchbuffer), and the framebuffer code. When
796 * switching/pageflipping, the framebuffer code has at most two buffers
797 * pinned per crtc.
798 *
799 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
800 * bits with absolutely no headroom. So use 4 bits. */
Chris Wilson11824e82010-06-06 15:40:18 +0100801 unsigned int pin_count : 4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200802#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700803
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200804 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100805 * Is the object at the current location in the gtt mappable and
806 * fenceable? Used to avoid costly recalculations.
807 */
808 unsigned int map_and_fenceable : 1;
809
810 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200811 * Whether the current gtt mapping needs to be mappable (and isn't just
812 * mappable by accident). Track pin and fault separate for a more
813 * accurate mappable working set.
814 */
815 unsigned int fault_mappable : 1;
816 unsigned int pin_mappable : 1;
817
Chris Wilsoncaea7472010-11-12 13:53:37 +0000818 /*
819 * Is the GPU currently using a fence to access this buffer,
820 */
821 unsigned int pending_fenced_gpu_access:1;
822 unsigned int fenced_gpu_access:1;
823
Chris Wilson93dfb402011-03-29 16:59:50 -0700824 unsigned int cache_level:2;
825
Eric Anholt856fa192009-03-19 14:10:50 -0700826 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700827
828 /**
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100829 * DMAR support
830 */
831 struct scatterlist *sg_list;
832 int num_sg;
833
834 /**
Chris Wilson67731b82010-12-08 10:38:14 +0000835 * Used for performing relocations during execbuffer insertion.
836 */
837 struct hlist_node exec_node;
838 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000839 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +0000840
841 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700842 * Current offset of the object in GTT space.
843 *
844 * This is the same as gtt_space->start
845 */
846 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100847
Eric Anholt673a3942008-07-30 12:06:12 -0700848 /** Breadcrumb of last rendering to the buffer. */
849 uint32_t last_rendering_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000850 struct intel_ring_buffer *ring;
851
852 /** Breadcrumb of last fenced GPU access to the buffer. */
853 uint32_t last_fenced_seqno;
854 struct intel_ring_buffer *last_fenced_ring;
Eric Anholt673a3942008-07-30 12:06:12 -0700855
Daniel Vetter778c3542010-05-13 11:49:44 +0200856 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800857 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700858
Eric Anholt280b7132009-03-12 16:56:27 -0700859 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100860 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700861
Keith Packardba1eb1d2008-10-14 19:55:10 -0700862
Eric Anholt673a3942008-07-30 12:06:12 -0700863 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800864 * If present, while GEM_DOMAIN_CPU is in the read domain this array
865 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700866 */
867 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800868
869 /** User space pin count and filp owning the pin */
870 uint32_t user_pin_count;
871 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000872
873 /** for phy allocated objects */
874 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500875
876 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500877 * Number of crtcs where this object is currently the fb, but
878 * will be page flipped away on the next vblank. When it
879 * reaches 0, dev_priv->pending_flip_queue will be woken up.
880 */
881 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700882};
883
Daniel Vetter62b8b212010-04-09 19:05:08 +0000884#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100885
Eric Anholt673a3942008-07-30 12:06:12 -0700886/**
887 * Request queue structure.
888 *
889 * The request queue allows us to note sequence numbers that have been emitted
890 * and may be associated with active buffers to be retired.
891 *
892 * By keeping this list, we can avoid having to do questionable
893 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
894 * an emission time with seqnos for tracking how far ahead of the GPU we are.
895 */
896struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800897 /** On Which ring this request was generated */
898 struct intel_ring_buffer *ring;
899
Eric Anholt673a3942008-07-30 12:06:12 -0700900 /** GEM sequence number associated with this request. */
901 uint32_t seqno;
902
903 /** Time at which this request was emitted, in jiffies. */
904 unsigned long emitted_jiffies;
905
Eric Anholtb9624422009-06-03 07:27:35 +0000906 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700907 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000908
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100909 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +0000910 /** file_priv list entry for this request */
911 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700912};
913
914struct drm_i915_file_private {
915 struct {
Chris Wilson1c255952010-09-26 11:03:27 +0100916 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +0000917 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700918 } mm;
919};
920
Zou Nan haicae58522010-11-09 17:17:32 +0800921#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
922
923#define IS_I830(dev) ((dev)->pci_device == 0x3577)
924#define IS_845G(dev) ((dev)->pci_device == 0x2562)
925#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
926#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
927#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
928#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
929#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
930#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
931#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
932#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
933#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
934#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
935#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
936#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
937#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
938#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
939#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
940#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -0700941#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Zou Nan haicae58522010-11-09 17:17:32 +0800942#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
943
Jesse Barnes85436692011-04-06 12:11:14 -0700944/*
945 * The genX designation typically refers to the render engine, so render
946 * capability related checks should use IS_GEN, while display and other checks
947 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
948 * chips, etc.).
949 */
Zou Nan haicae58522010-11-09 17:17:32 +0800950#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
951#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
952#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
953#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
954#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -0700955#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +0800956
957#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
958#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
959#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
960
Chris Wilson05394f32010-11-08 19:18:58 +0000961#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +0800962#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
963
964/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
965 * rows, which changed the alignment requirements and fence programming.
966 */
967#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
968 IS_I915GM(dev)))
969#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
970#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
971#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
972#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
973#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
974#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
975/* dsparb controlled by hw only */
976#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
977
978#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
979#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
980#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +0800981
Jesse Barneseceae482011-04-06 12:15:08 -0700982#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
983#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +0800984
985#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
986#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
987#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
988
Chris Wilson05394f32010-11-08 19:18:58 +0000989#include "i915_trace.h"
990
Eric Anholtc153f452007-09-03 12:06:45 +1000991extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000992extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -0700993extern unsigned int i915_fbpercrtc __always_unused;
994extern int i915_panel_ignore_lid __read_mostly;
995extern unsigned int i915_powersave __read_mostly;
996extern unsigned int i915_semaphores __read_mostly;
997extern unsigned int i915_lvds_downclock __read_mostly;
998extern unsigned int i915_panel_use_ssc __read_mostly;
999extern int i915_vbt_sdvo_panel_type __read_mostly;
1000extern unsigned int i915_enable_rc6 __read_mostly;
1001extern unsigned int i915_enable_fbc __read_mostly;
1002extern bool i915_enable_hangcheck __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001003
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001004extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1005extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001006extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1007extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1008
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001010extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001011extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001012extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001013extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001014extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001015extern void i915_driver_preclose(struct drm_device *dev,
1016 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001017extern void i915_driver_postclose(struct drm_device *dev,
1018 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001019extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +11001020extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1021 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -07001022extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001023 struct drm_clip_rect *box,
1024 int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +01001025extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001026extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1027extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1028extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1029extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1030
Dave Airlieaf6061a2008-05-07 12:15:39 +10001031
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001033void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001034void i915_handle_error(struct drm_device *dev, bool wedged);
Eric Anholtc153f452007-09-03 12:06:45 +10001035extern int i915_irq_emit(struct drm_device *dev, void *data,
1036 struct drm_file *file_priv);
1037extern int i915_irq_wait(struct drm_device *dev, void *data,
1038 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001040extern void intel_irq_init(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001041
Eric Anholtc153f452007-09-03 12:06:45 +10001042extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1043 struct drm_file *file_priv);
1044extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1045 struct drm_file *file_priv);
1046extern int i915_vblank_swap(struct drm_device *dev, void *data,
1047 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048
Keith Packard7c463582008-11-04 02:03:27 -08001049void
1050i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1051
1052void
1053i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1054
Zhao Yakui01c66882009-10-28 05:10:00 +00001055void intel_enable_asle (struct drm_device *dev);
1056
Chris Wilson3bd3c932010-08-19 08:19:30 +01001057#ifdef CONFIG_DEBUG_FS
1058extern void i915_destroy_error_state(struct drm_device *dev);
1059#else
1060#define i915_destroy_error_state(x)
1061#endif
1062
Keith Packard7c463582008-11-04 02:03:27 -08001063
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +10001065extern int i915_mem_alloc(struct drm_device *dev, void *data,
1066 struct drm_file *file_priv);
1067extern int i915_mem_free(struct drm_device *dev, void *data,
1068 struct drm_file *file_priv);
1069extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1070 struct drm_file *file_priv);
1071extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1072 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001074extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +10001075 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -07001076/* i915_gem.c */
1077int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1078 struct drm_file *file_priv);
1079int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1080 struct drm_file *file_priv);
1081int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1082 struct drm_file *file_priv);
1083int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1084 struct drm_file *file_priv);
1085int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1086 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001087int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1088 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001089int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1090 struct drm_file *file_priv);
1091int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1092 struct drm_file *file_priv);
1093int i915_gem_execbuffer(struct drm_device *dev, void *data,
1094 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001095int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1096 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001097int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1098 struct drm_file *file_priv);
1099int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1100 struct drm_file *file_priv);
1101int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1102 struct drm_file *file_priv);
1103int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1104 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001105int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1106 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001107int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1108 struct drm_file *file_priv);
1109int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1110 struct drm_file *file_priv);
1111int i915_gem_set_tiling(struct drm_device *dev, void *data,
1112 struct drm_file *file_priv);
1113int i915_gem_get_tiling(struct drm_device *dev, void *data,
1114 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001115int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1116 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001117void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001118int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00001119int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson88241782011-01-07 17:09:48 +00001120 uint32_t invalidate_domains,
1121 uint32_t flush_domains);
Chris Wilson05394f32010-11-08 19:18:58 +00001122struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1123 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001124void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001125int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1126 uint32_t alignment,
1127 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +00001128void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001129int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001130void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001131void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001132
Chris Wilson54cf91d2010-11-25 18:00:26 +00001133int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +00001134int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001135void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001136 struct intel_ring_buffer *ring,
1137 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001138
Dave Airlieff72145b2011-02-07 12:16:14 +10001139int i915_gem_dumb_create(struct drm_file *file_priv,
1140 struct drm_device *dev,
1141 struct drm_mode_create_dumb *args);
1142int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1143 uint32_t handle, uint64_t *offset);
1144int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1145 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001146/**
1147 * Returns true if seq1 is later than seq2.
1148 */
1149static inline bool
1150i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1151{
1152 return (int32_t)(seq1 - seq2) >= 0;
1153}
1154
Chris Wilson54cf91d2010-11-25 18:00:26 +00001155static inline u32
Chris Wilsondb53a302011-02-03 11:57:46 +00001156i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001157{
Chris Wilsondb53a302011-02-03 11:57:46 +00001158 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001159 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1160}
1161
Chris Wilsond9e86c02010-11-10 16:40:20 +00001162int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00001163 struct intel_ring_buffer *pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001164int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001165
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001166void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilson069efc12010-09-30 16:53:18 +01001167void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001168void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001169int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1170 uint32_t read_domains,
1171 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001172int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001173int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001174void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001175void i915_gem_do_init(struct drm_device *dev,
1176 unsigned long start,
1177 unsigned long mappable_end,
1178 unsigned long end);
1179int __must_check i915_gpu_idle(struct drm_device *dev);
1180int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilsondb53a302011-02-03 11:57:46 +00001181int __must_check i915_add_request(struct intel_ring_buffer *ring,
1182 struct drm_file *file,
1183 struct drm_i915_gem_request *request);
1184int __must_check i915_wait_request(struct intel_ring_buffer *ring,
Chris Wilsonce453d82011-02-21 14:43:56 +00001185 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001186int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001187int __must_check
1188i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1189 bool write);
1190int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001191i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1192 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001193 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001194int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001195 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001196 int id,
1197 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001198void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001199 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001200void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001201void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001202
Chris Wilson467cffb2011-03-07 10:42:03 +00001203uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001204i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1205 uint32_t size,
1206 int tiling_mode);
Chris Wilson467cffb2011-03-07 10:42:03 +00001207
Chris Wilsone4ffd172011-04-04 09:44:39 +01001208int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1209 enum i915_cache_level cache_level);
1210
Daniel Vetter76aaf222010-11-05 22:23:30 +01001211/* i915_gem_gtt.c */
1212void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001213int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01001214void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
1215 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001216void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001217
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001218/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001219int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1220 unsigned alignment, bool mappable);
1221int __must_check i915_gem_evict_everything(struct drm_device *dev,
1222 bool purgeable_only);
1223int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1224 bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001225
Eric Anholt673a3942008-07-30 12:06:12 -07001226/* i915_gem_tiling.c */
1227void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001228void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1229void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001230
1231/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001232void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001233 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001234#if WATCH_LISTS
1235int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001236#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001237#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001238#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001239void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1240 int handle);
1241void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001242 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243
Ben Gamari20172632009-02-17 20:08:50 -05001244/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001245int i915_debugfs_init(struct drm_minor *minor);
1246void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001247
Jesse Barnes317c35d2008-08-25 15:11:06 -07001248/* i915_suspend.c */
1249extern int i915_save_state(struct drm_device *dev);
1250extern int i915_restore_state(struct drm_device *dev);
1251
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001252/* i915_suspend.c */
1253extern int i915_save_state(struct drm_device *dev);
1254extern int i915_restore_state(struct drm_device *dev);
1255
Chris Wilsonf899fc62010-07-20 15:44:45 -07001256/* intel_i2c.c */
1257extern int intel_setup_gmbus(struct drm_device *dev);
1258extern void intel_teardown_gmbus(struct drm_device *dev);
Chris Wilsone957d772010-09-24 12:52:03 +01001259extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1260extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001261extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1262{
1263 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1264}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001265extern void intel_i2c_reset(struct drm_device *dev);
1266
Chris Wilson3b617962010-08-24 09:02:58 +01001267/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001268extern int intel_opregion_setup(struct drm_device *dev);
1269#ifdef CONFIG_ACPI
1270extern void intel_opregion_init(struct drm_device *dev);
1271extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001272extern void intel_opregion_asle_intr(struct drm_device *dev);
1273extern void intel_opregion_gse_intr(struct drm_device *dev);
1274extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001275#else
Chris Wilson44834a62010-08-19 16:09:23 +01001276static inline void intel_opregion_init(struct drm_device *dev) { return; }
1277static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001278static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1279static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1280static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001281#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001282
Jesse Barnes723bfd72010-10-07 16:01:13 -07001283/* intel_acpi.c */
1284#ifdef CONFIG_ACPI
1285extern void intel_register_dsm_handler(void);
1286extern void intel_unregister_dsm_handler(void);
1287#else
1288static inline void intel_register_dsm_handler(void) { return; }
1289static inline void intel_unregister_dsm_handler(void) { return; }
1290#endif /* CONFIG_ACPI */
1291
Jesse Barnes79e53942008-11-07 14:24:08 -08001292/* modesetting */
1293extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001294extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001295extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001296extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001297extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001298extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001299extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001300extern void ironlake_enable_rc6(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001301extern void gen6_set_rps(struct drm_device *dev, u8 val);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001302extern void intel_detect_pch (struct drm_device *dev);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001303extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001304
Chris Wilson6ef3d422010-08-04 20:26:07 +01001305/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001306#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001307extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1308extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001309
1310extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1311extern void intel_display_print_error_state(struct seq_file *m,
1312 struct drm_device *dev,
1313 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001314#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001315
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001316#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1317
1318#define BEGIN_LP_RING(n) \
1319 intel_ring_begin(LP_RING(dev_priv), (n))
1320
1321#define OUT_RING(x) \
1322 intel_ring_emit(LP_RING(dev_priv), x)
1323
1324#define ADVANCE_LP_RING() \
1325 intel_ring_advance(LP_RING(dev_priv))
1326
Eric Anholt546b0972008-09-01 16:45:29 -07001327/**
1328 * Lock test for when it's just for synchronization of ring access.
1329 *
1330 * In that case, we don't need to do it when GEM is initialized as nobody else
1331 * has access to the ring.
1332 */
Chris Wilson05394f32010-11-08 19:18:58 +00001333#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001334 if (LP_RING(dev->dev_private)->obj == NULL) \
Chris Wilson05394f32010-11-08 19:18:58 +00001335 LOCK_TEST_WITH_RETURN(dev, file); \
Eric Anholt546b0972008-09-01 16:45:29 -07001336} while (0)
1337
Ben Widawskyb7287d82011-04-25 11:22:22 -07001338/* On SNB platform, before reading ring registers forcewake bit
1339 * must be set to prevent GT core from power down and stale values being
1340 * returned.
1341 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001342void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1343void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001344void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
1345
1346/* We give fast paths for the really cool registers */
1347#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1348 (((dev_priv)->info->gen >= 6) && \
1349 ((reg) < 0x40000) && \
1350 ((reg) != FORCEWAKE))
Zou Nan haicae58522010-11-09 17:17:32 +08001351
Keith Packard5f753772010-11-22 09:24:22 +00001352#define __i915_read(x, y) \
1353static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
Ben Widawskyb7287d82011-04-25 11:22:22 -07001354 u##x val = 0; \
1355 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Ben Widawskyfcca7922011-04-25 11:23:07 -07001356 gen6_gt_force_wake_get(dev_priv); \
Ben Widawskyb7287d82011-04-25 11:22:22 -07001357 val = read##y(dev_priv->regs + reg); \
Ben Widawskyfcca7922011-04-25 11:23:07 -07001358 gen6_gt_force_wake_put(dev_priv); \
Ben Widawskyb7287d82011-04-25 11:22:22 -07001359 } else { \
1360 val = read##y(dev_priv->regs + reg); \
1361 } \
Chris Wilsondb53a302011-02-03 11:57:46 +00001362 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
Keith Packard5f753772010-11-22 09:24:22 +00001363 return val; \
1364}
Ben Widawskyfcca7922011-04-25 11:23:07 -07001365
Keith Packard5f753772010-11-22 09:24:22 +00001366__i915_read(8, b)
1367__i915_read(16, w)
1368__i915_read(32, l)
1369__i915_read(64, q)
1370#undef __i915_read
1371
1372#define __i915_write(x, y) \
1373static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
Chris Wilsondb53a302011-02-03 11:57:46 +00001374 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
Ben Widawskyb7287d82011-04-25 11:22:22 -07001375 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1376 __gen6_gt_wait_for_fifo(dev_priv); \
1377 } \
Keith Packard5f753772010-11-22 09:24:22 +00001378 write##y(val, dev_priv->regs + reg); \
1379}
1380__i915_write(8, b)
1381__i915_write(16, w)
1382__i915_write(32, l)
1383__i915_write(64, q)
1384#undef __i915_write
1385
1386#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1387#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1388
1389#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1390#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1391#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1392#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1393
1394#define I915_READ(reg) i915_read32(dev_priv, (reg))
1395#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001396#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1397#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001398
1399#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1400#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001401
1402#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1403#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1404
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001405
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406#endif