blob: 5af9a24ae143fb420ce8ee5af767619e735d28be [file] [log] [blame]
Kalle Valo5e3dd152013-06-12 20:52:10 +03001/*
2 * Copyright (c) 2005-2011 Atheros Communications Inc.
3 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
4 *
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18#ifndef _CORE_H_
19#define _CORE_H_
20
21#include <linux/completion.h>
22#include <linux/if_ether.h>
23#include <linux/types.h>
24#include <linux/pci.h>
Ben Greear384914b2014-08-25 08:37:32 +030025#include <linux/uuid.h>
26#include <linux/time.h>
Kalle Valo5e3dd152013-06-12 20:52:10 +030027
Michal Kazioredb82362013-07-05 16:15:14 +030028#include "htt.h"
Kalle Valo5e3dd152013-06-12 20:52:10 +030029#include "htc.h"
30#include "hw.h"
31#include "targaddrs.h"
32#include "wmi.h"
33#include "../ath.h"
34#include "../regd.h"
Janusz Dziedzic9702c682013-11-20 09:59:41 +020035#include "../dfs_pattern_detector.h"
Simon Wunderlich855aed12014-08-02 09:12:54 +030036#include "spectral.h"
Kalle Valo5e3dd152013-06-12 20:52:10 +030037
38#define MS(_v, _f) (((_v) & _f##_MASK) >> _f##_LSB)
39#define SM(_v, _f) (((_v) << _f##_LSB) & _f##_MASK)
40#define WO(_f) ((_f##_OFFSET) >> 2)
41
42#define ATH10K_SCAN_ID 0
43#define WMI_READY_TIMEOUT (5 * HZ)
44#define ATH10K_FLUSH_TIMEOUT_HZ (5*HZ)
Michal Kazior2e1dea42013-07-31 10:32:40 +020045#define ATH10K_NUM_CHANS 38
Kalle Valo5e3dd152013-06-12 20:52:10 +030046
47/* Antenna noise floor */
48#define ATH10K_DEFAULT_NOISE_FLOOR -95
49
Bartosz Markowski71098612013-11-14 09:01:15 +010050#define ATH10K_MAX_NUM_MGMT_PENDING 128
Bartosz Markowski5e00d312013-09-26 17:47:12 +020051
Kalle Valo5a13e762014-01-20 11:01:46 +020052/* number of failed packets */
53#define ATH10K_KICKOUT_THRESHOLD 50
54
55/*
56 * Use insanely high numbers to make sure that the firmware implementation
57 * won't start, we have the same functionality already in hostapd. Unit
58 * is seconds.
59 */
60#define ATH10K_KEEPALIVE_MIN_IDLE 3747
61#define ATH10K_KEEPALIVE_MAX_IDLE 3895
62#define ATH10K_KEEPALIVE_MAX_UNRESPONSIVE 3900
63
Kalle Valo5e3dd152013-06-12 20:52:10 +030064struct ath10k;
65
Kalle Valoe07db352014-10-13 09:40:47 +030066enum ath10k_bus {
67 ATH10K_BUS_PCI,
68};
69
70static inline const char *ath10k_bus_str(enum ath10k_bus bus)
71{
72 switch (bus) {
73 case ATH10K_BUS_PCI:
74 return "pci";
75 }
76
77 return "unknown";
78}
79
Kalle Valo5e3dd152013-06-12 20:52:10 +030080struct ath10k_skb_cb {
81 dma_addr_t paddr;
Bartosz Markowski5e00d312013-09-26 17:47:12 +020082 u8 vdev_id;
Kalle Valo5e3dd152013-06-12 20:52:10 +030083
84 struct {
Kalle Valo5e3dd152013-06-12 20:52:10 +030085 u8 tid;
Michal Kazior8d6d3622014-11-24 14:58:31 +010086 u16 freq;
Kalle Valo5e3dd152013-06-12 20:52:10 +030087 bool is_offchan;
Michal Kaziora16942e2014-02-27 18:50:04 +020088 struct ath10k_htt_txbuf *txbuf;
89 u32 txbuf_paddr;
Kalle Valo5e3dd152013-06-12 20:52:10 +030090 } __packed htt;
Michal Kazior748afc42014-01-23 12:48:21 +010091
92 struct {
93 bool dtim_zero;
94 bool deliver_cab;
95 } bcn;
Kalle Valo5e3dd152013-06-12 20:52:10 +030096} __packed;
97
98static inline struct ath10k_skb_cb *ATH10K_SKB_CB(struct sk_buff *skb)
99{
100 BUILD_BUG_ON(sizeof(struct ath10k_skb_cb) >
101 IEEE80211_TX_INFO_DRIVER_DATA_SIZE);
102 return (struct ath10k_skb_cb *)&IEEE80211_SKB_CB(skb)->driver_data;
103}
104
Kalle Valo5e3dd152013-06-12 20:52:10 +0300105static inline u32 host_interest_item_address(u32 item_offset)
106{
107 return QCA988X_HOST_INTEREST_ADDRESS + item_offset;
108}
109
110struct ath10k_bmi {
111 bool done_sent;
112};
113
Bartosz Markowskib3effe62013-09-26 17:47:11 +0200114struct ath10k_mem_chunk {
115 void *vaddr;
116 dma_addr_t paddr;
117 u32 len;
118 u32 req_id;
119};
120
Kalle Valo5e3dd152013-06-12 20:52:10 +0300121struct ath10k_wmi {
122 enum ath10k_htc_ep_id eid;
123 struct completion service_ready;
124 struct completion unified_ready;
Michal Kaziorbe8b3942013-09-13 14:16:54 +0200125 wait_queue_head_t tx_credits_wq;
Michal Kazioracfe7ec2014-11-27 10:11:17 +0100126 DECLARE_BITMAP(svc_map, WMI_SERVICE_MAX);
Bartosz Markowskice428702013-09-26 17:47:05 +0200127 struct wmi_cmd_map *cmd;
Bartosz Markowski6d1506e2013-09-26 17:47:15 +0200128 struct wmi_vdev_param_map *vdev_param;
Bartosz Markowski226a3392013-09-26 17:47:16 +0200129 struct wmi_pdev_param_map *pdev_param;
Bartosz Markowskib3effe62013-09-26 17:47:11 +0200130
131 u32 num_mem_chunks;
Michal Kazior5c01aa3d2014-09-18 15:21:24 +0200132 struct ath10k_mem_chunk mem_chunks[WMI_MAX_MEM_REQS];
Kalle Valo5e3dd152013-06-12 20:52:10 +0300133};
134
Michal Kazior60ef4012014-09-25 12:33:48 +0200135struct ath10k_fw_stats_peer {
Michal Kazior53268492014-09-25 12:33:50 +0200136 struct list_head list;
137
Kalle Valo5e3dd152013-06-12 20:52:10 +0300138 u8 peer_macaddr[ETH_ALEN];
139 u32 peer_rssi;
140 u32 peer_tx_rate;
Ben Greear23c3aae2014-03-28 14:35:15 +0200141 u32 peer_rx_rate; /* 10x only */
Kalle Valo5e3dd152013-06-12 20:52:10 +0300142};
143
Michal Kazior53268492014-09-25 12:33:50 +0200144struct ath10k_fw_stats_pdev {
145 struct list_head list;
146
Kalle Valo5e3dd152013-06-12 20:52:10 +0300147 /* PDEV stats */
148 s32 ch_noise_floor;
149 u32 tx_frame_count;
150 u32 rx_frame_count;
151 u32 rx_clear_count;
152 u32 cycle_count;
153 u32 phy_err_count;
154 u32 chan_tx_power;
Chun-Yeow Yeoh52e346d2014-03-28 14:35:16 +0200155 u32 ack_rx_bad;
156 u32 rts_bad;
157 u32 rts_good;
158 u32 fcs_bad;
159 u32 no_beacons;
160 u32 mib_int_count;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300161
162 /* PDEV TX stats */
163 s32 comp_queued;
164 s32 comp_delivered;
165 s32 msdu_enqued;
166 s32 mpdu_enqued;
167 s32 wmm_drop;
168 s32 local_enqued;
169 s32 local_freed;
170 s32 hw_queued;
171 s32 hw_reaped;
172 s32 underrun;
173 s32 tx_abort;
174 s32 mpdus_requed;
175 u32 tx_ko;
176 u32 data_rc;
177 u32 self_triggers;
178 u32 sw_retry_failure;
179 u32 illgl_rate_phy_err;
180 u32 pdev_cont_xretry;
181 u32 pdev_tx_timeout;
182 u32 pdev_resets;
183 u32 phy_underrun;
184 u32 txop_ovf;
185
186 /* PDEV RX stats */
187 s32 mid_ppdu_route_change;
188 s32 status_rcvd;
189 s32 r0_frags;
190 s32 r1_frags;
191 s32 r2_frags;
192 s32 r3_frags;
193 s32 htt_msdus;
194 s32 htt_mpdus;
195 s32 loc_msdus;
196 s32 loc_mpdus;
197 s32 oversize_amsdu;
198 s32 phy_errs;
199 s32 phy_err_drop;
200 s32 mpdu_errs;
Michal Kazior53268492014-09-25 12:33:50 +0200201};
Kalle Valo5e3dd152013-06-12 20:52:10 +0300202
Michal Kazior53268492014-09-25 12:33:50 +0200203struct ath10k_fw_stats {
204 struct list_head pdevs;
205 struct list_head peers;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300206};
207
Janusz Dziedzic9702c682013-11-20 09:59:41 +0200208struct ath10k_dfs_stats {
209 u32 phy_errors;
210 u32 pulses_total;
211 u32 pulses_detected;
212 u32 pulses_discarded;
213 u32 radar_detected;
214};
215
Kalle Valo5e3dd152013-06-12 20:52:10 +0300216#define ATH10K_MAX_NUM_PEER_IDS (1 << 11) /* htt rx_desc limit */
217
218struct ath10k_peer {
219 struct list_head list;
220 int vdev_id;
221 u8 addr[ETH_ALEN];
222 DECLARE_BITMAP(peer_ids, ATH10K_MAX_NUM_PEER_IDS);
Sujith Manoharanae167132014-11-25 11:46:59 +0530223
224 /* protected by ar->data_lock */
Kalle Valo5e3dd152013-06-12 20:52:10 +0300225 struct ieee80211_key_conf *keys[WMI_MAX_KEY_INDEX + 1];
226};
227
Michal Kazior9797feb2014-02-14 14:49:48 +0100228struct ath10k_sta {
229 struct ath10k_vif *arvif;
230
231 /* the following are protected by ar->data_lock */
232 u32 changed; /* IEEE80211_RC_* */
233 u32 bw;
234 u32 nss;
235 u32 smps;
236
237 struct work_struct update_wk;
238};
239
Kalle Valo5e3dd152013-06-12 20:52:10 +0300240#define ATH10K_VDEV_SETUP_TIMEOUT_HZ (5*HZ)
241
242struct ath10k_vif {
Michal Kazior05791192013-10-16 15:44:45 +0300243 struct list_head list;
244
Kalle Valo5e3dd152013-06-12 20:52:10 +0300245 u32 vdev_id;
246 enum wmi_vdev_type vdev_type;
247 enum wmi_vdev_subtype vdev_subtype;
248 u32 beacon_interval;
249 u32 dtim_period;
Michal Kaziored543882013-09-13 14:16:56 +0200250 struct sk_buff *beacon;
Michal Kazior748afc42014-01-23 12:48:21 +0100251 /* protected by data_lock */
252 bool beacon_sent;
Michal Kazior64badcb2014-09-18 11:18:02 +0300253 void *beacon_buf;
254 dma_addr_t beacon_paddr;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300255
256 struct ath10k *ar;
257 struct ieee80211_vif *vif;
258
Michal Kaziorc930f742014-01-23 11:38:25 +0100259 bool is_started;
260 bool is_up;
Simon Wunderlich855aed12014-08-02 09:12:54 +0300261 bool spectral_enabled;
Michal Kaziorc930f742014-01-23 11:38:25 +0100262 u32 aid;
263 u8 bssid[ETH_ALEN];
264
Michal Kaziorcc4827b2013-10-16 15:44:45 +0300265 struct work_struct wep_key_work;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300266 struct ieee80211_key_conf *wep_keys[WMI_MAX_KEY_INDEX + 1];
Michal Kaziorcc4827b2013-10-16 15:44:45 +0300267 u8 def_wep_key_idx;
268 u8 def_wep_key_newidx;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300269
270 u16 tx_seq_no;
271
272 union {
273 struct {
Kalle Valo5e3dd152013-06-12 20:52:10 +0300274 u32 uapsd;
275 } sta;
276 struct {
277 /* 127 stations; wmi limit */
278 u8 tim_bitmap[16];
279 u8 tim_len;
280 u32 ssid_len;
281 u8 ssid[IEEE80211_MAX_SSID_LEN];
282 bool hidden_ssid;
283 /* P2P_IE with NoA attribute for P2P_GO case */
284 u32 noa_len;
285 u8 *noa_data;
286 } ap;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300287 } u;
Janusz Dziedzic51ab1a02014-01-08 09:08:33 +0100288
289 u8 fixed_rate;
290 u8 fixed_nss;
Janusz Dziedzic9f81f722014-01-17 20:04:14 +0100291 u8 force_sgi;
Marek Kwaczynskie81bd102014-03-11 12:58:00 +0200292 bool use_cts_prot;
293 int num_legacy_stations;
Michal Kazior7d9d5582014-10-21 10:40:15 +0300294 int txpower;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300295};
296
297struct ath10k_vif_iter {
298 u32 vdev_id;
299 struct ath10k_vif *arvif;
300};
301
Ben Greear384914b2014-08-25 08:37:32 +0300302/* used for crash-dump storage, protected by data-lock */
303struct ath10k_fw_crash_data {
304 bool crashed_since_read;
305
306 uuid_le uuid;
307 struct timespec timestamp;
308 __le32 registers[REG_DUMP_COUNT_QCA988X];
309};
310
Kalle Valo5e3dd152013-06-12 20:52:10 +0300311struct ath10k_debug {
312 struct dentry *debugfs_phy;
313
Michal Kazior60ef4012014-09-25 12:33:48 +0200314 struct ath10k_fw_stats fw_stats;
315 struct completion fw_stats_complete;
Michal Kazior53268492014-09-25 12:33:50 +0200316 bool fw_stats_done;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300317
Kalle Valoa3d135e2013-09-03 11:44:10 +0300318 unsigned long htt_stats_mask;
319 struct delayed_work htt_stats_dwork;
Janusz Dziedzic9702c682013-11-20 09:59:41 +0200320 struct ath10k_dfs_stats dfs_stats;
321 struct ath_dfs_pool_stats dfs_pool_stats;
Kalle Valof118a3e2014-01-03 12:59:31 +0200322
Rajkumar Manoharan90174452014-10-03 08:02:33 +0300323 /* protected by conf_mutex */
Kalle Valof118a3e2014-01-03 12:59:31 +0200324 u32 fw_dbglog_mask;
Rajkumar Manoharan90174452014-10-03 08:02:33 +0300325 u32 pktlog_filter;
Yanbo Li077a3802014-11-25 12:24:33 +0200326 u32 reg_addr;
Janusz Dziedzicd3856232014-06-02 21:19:46 +0300327
328 u8 htt_max_amsdu;
329 u8 htt_max_ampdu;
Ben Greear384914b2014-08-25 08:37:32 +0300330
331 struct ath10k_fw_crash_data *fw_crash_data;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300332};
333
Michal Kaziorf7843d72013-07-16 09:38:52 +0200334enum ath10k_state {
335 ATH10K_STATE_OFF = 0,
336 ATH10K_STATE_ON,
Michal Kazioraffd3212013-07-16 09:54:35 +0200337
338 /* When doing firmware recovery the device is first powered down.
339 * mac80211 is supposed to call in to start() hook later on. It is
340 * however possible that driver unloading and firmware crash overlap.
341 * mac80211 can wait on conf_mutex in stop() while the device is
342 * stopped in ath10k_core_restart() work holding conf_mutex. The state
343 * RESTARTED means that the device is up and mac80211 has started hw
344 * reconfiguration. Once mac80211 is done with the reconfiguration we
Eliad Pellercf2c92d2014-11-04 11:43:54 +0200345 * set the state to STATE_ON in reconfig_complete(). */
Michal Kazioraffd3212013-07-16 09:54:35 +0200346 ATH10K_STATE_RESTARTING,
347 ATH10K_STATE_RESTARTED,
348
349 /* The device has crashed while restarting hw. This state is like ON
350 * but commands are blocked in HTC and -ECOMM response is given. This
351 * prevents completion timeouts and makes the driver more responsive to
352 * userspace commands. This is also prevents recursive recovery. */
353 ATH10K_STATE_WEDGED,
Kalle Valo43d2a302014-09-10 18:23:30 +0300354
355 /* factory tests */
356 ATH10K_STATE_UTF,
357};
358
359enum ath10k_firmware_mode {
360 /* the default mode, standard 802.11 functionality */
361 ATH10K_FIRMWARE_MODE_NORMAL,
362
363 /* factory tests etc */
364 ATH10K_FIRMWARE_MODE_UTF,
Michal Kaziorf7843d72013-07-16 09:38:52 +0200365};
366
Michal Kazior0d9b0432013-08-09 10:13:33 +0200367enum ath10k_fw_features {
368 /* wmi_mgmt_rx_hdr contains extra RSSI information */
369 ATH10K_FW_FEATURE_EXT_WMI_MGMT_RX = 0,
370
Bartosz Markowskice428702013-09-26 17:47:05 +0200371 /* firmware from 10X branch */
372 ATH10K_FW_FEATURE_WMI_10X = 1,
373
Bartosz Markowski5e00d312013-09-26 17:47:12 +0200374 /* firmware support tx frame management over WMI, otherwise it's HTT */
375 ATH10K_FW_FEATURE_HAS_WMI_MGMT_TX = 2,
376
Bartosz Markowskid3541812013-12-10 16:20:40 +0100377 /* Firmware does not support P2P */
378 ATH10K_FW_FEATURE_NO_P2P = 3,
379
Michal Kazior24c88f72014-07-25 13:32:17 +0200380 /* Firmware 10.2 feature bit. The ATH10K_FW_FEATURE_WMI_10X feature bit
381 * is required to be set as well.
382 */
383 ATH10K_FW_FEATURE_WMI_10_2 = 4,
384
Michal Kazior0d9b0432013-08-09 10:13:33 +0200385 /* keep last */
386 ATH10K_FW_FEATURE_COUNT,
387};
388
Marek Puzyniake8a50f82013-11-20 09:59:47 +0200389enum ath10k_dev_flags {
390 /* Indicates that ath10k device is during CAC phase of DFS */
391 ATH10K_CAC_RUNNING,
Michal Kazior6782cb62014-05-23 12:28:47 +0200392 ATH10K_FLAG_CORE_REGISTERED,
Michal Kazior7962b0d2014-10-28 10:34:38 +0100393
394 /* Device has crashed and needs to restart. This indicates any pending
395 * waiters should immediately cancel instead of waiting for a time out.
396 */
397 ATH10K_FLAG_CRASH_FLUSH,
Marek Puzyniake8a50f82013-11-20 09:59:47 +0200398};
399
Kalle Valoa58227e2014-10-13 09:40:59 +0300400enum ath10k_cal_mode {
401 ATH10K_CAL_MODE_FILE,
402 ATH10K_CAL_MODE_OTP,
403};
404
405static inline const char *ath10k_cal_mode_str(enum ath10k_cal_mode mode)
406{
407 switch (mode) {
408 case ATH10K_CAL_MODE_FILE:
409 return "file";
410 case ATH10K_CAL_MODE_OTP:
411 return "otp";
412 }
413
414 return "unknown";
415}
416
Michal Kazior5c81c7f2014-08-05 14:54:44 +0200417enum ath10k_scan_state {
418 ATH10K_SCAN_IDLE,
419 ATH10K_SCAN_STARTING,
420 ATH10K_SCAN_RUNNING,
421 ATH10K_SCAN_ABORTING,
422};
423
424static inline const char *ath10k_scan_state_str(enum ath10k_scan_state state)
425{
426 switch (state) {
427 case ATH10K_SCAN_IDLE:
428 return "idle";
429 case ATH10K_SCAN_STARTING:
430 return "starting";
431 case ATH10K_SCAN_RUNNING:
432 return "running";
433 case ATH10K_SCAN_ABORTING:
434 return "aborting";
435 }
436
437 return "unknown";
438}
439
Kalle Valo5e3dd152013-06-12 20:52:10 +0300440struct ath10k {
441 struct ath_common ath_common;
442 struct ieee80211_hw *hw;
443 struct device *dev;
444 u8 mac_addr[ETH_ALEN];
445
Kalle Valoe01ae682013-09-01 11:22:14 +0300446 u32 chip_id;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300447 u32 target_version;
448 u8 fw_version_major;
449 u32 fw_version_minor;
450 u16 fw_version_release;
451 u16 fw_version_build;
452 u32 phy_capability;
453 u32 hw_min_tx_power;
454 u32 hw_max_tx_power;
455 u32 ht_cap_info;
456 u32 vht_cap_info;
Michal Kazior8865bee42013-07-24 12:36:46 +0200457 u32 num_rf_chains;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300458
Michal Kazior0d9b0432013-08-09 10:13:33 +0200459 DECLARE_BITMAP(fw_features, ATH10K_FW_FEATURE_COUNT);
460
Kalle Valo5e3dd152013-06-12 20:52:10 +0300461 struct targetdef *targetdef;
462 struct hostdef *hostdef;
463
464 bool p2p;
465
466 struct {
Kalle Valoe07db352014-10-13 09:40:47 +0300467 enum ath10k_bus bus;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300468 const struct ath10k_hif_ops *ops;
469 } hif;
470
Marek Puzyniak9042e172014-02-10 17:14:23 +0100471 struct completion target_suspend;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300472
473 struct ath10k_bmi bmi;
Michal Kazioredb82362013-07-05 16:15:14 +0300474 struct ath10k_wmi wmi;
Michal Kaziorcd003fa2013-07-05 16:15:13 +0300475 struct ath10k_htc htc;
Michal Kazioredb82362013-07-05 16:15:14 +0300476 struct ath10k_htt htt;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300477
478 struct ath10k_hw_params {
479 u32 id;
480 const char *name;
481 u32 patch_load_addr;
482
483 struct ath10k_hw_params_fw {
484 const char *dir;
485 const char *fw;
486 const char *otp;
487 const char *board;
488 } fw;
489 } hw_params;
490
Kalle Valo36527912013-09-27 19:54:55 +0300491 const struct firmware *board;
Kalle Valo958df3a2013-09-27 19:55:01 +0300492 const void *board_data;
493 size_t board_len;
494
Michal Kazior29385052013-07-16 09:38:58 +0200495 const struct firmware *otp;
Kalle Valo958df3a2013-09-27 19:55:01 +0300496 const void *otp_data;
497 size_t otp_len;
498
Michal Kazior29385052013-07-16 09:38:58 +0200499 const struct firmware *firmware;
Kalle Valo958df3a2013-09-27 19:55:01 +0300500 const void *firmware_data;
501 size_t firmware_len;
Michal Kazior29385052013-07-16 09:38:58 +0200502
Kalle Valoa58227e2014-10-13 09:40:59 +0300503 const struct firmware *cal_file;
504
Kalle Valo1a222432013-09-27 19:55:07 +0300505 int fw_api;
Kalle Valoa58227e2014-10-13 09:40:59 +0300506 enum ath10k_cal_mode cal_mode;
Kalle Valo1a222432013-09-27 19:55:07 +0300507
Kalle Valo5e3dd152013-06-12 20:52:10 +0300508 struct {
509 struct completion started;
510 struct completion completed;
511 struct completion on_channel;
Michal Kazior5c81c7f2014-08-05 14:54:44 +0200512 struct delayed_work timeout;
513 enum ath10k_scan_state state;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300514 bool is_roc;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300515 int vdev_id;
516 int roc_freq;
517 } scan;
518
519 struct {
520 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
521 } mac;
522
523 /* should never be NULL; needed for regular htt rx */
524 struct ieee80211_channel *rx_channel;
525
526 /* valid during scan; needed for mgmt rx during scan */
527 struct ieee80211_channel *scan_channel;
528
Michal Kaziorc930f742014-01-23 11:38:25 +0100529 /* current operating channel definition */
530 struct cfg80211_chan_def chandef;
531
Ben Greear16c11172014-09-23 14:17:16 -0700532 unsigned long long free_vdev_map;
Michal Kazior1bbc0972014-04-08 09:45:47 +0300533 bool monitor;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300534 int monitor_vdev_id;
Michal Kazior1bbc0972014-04-08 09:45:47 +0300535 bool monitor_started;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300536 unsigned int filter_flags;
Marek Puzyniake8a50f82013-11-20 09:59:47 +0200537 unsigned long dev_flags;
Marek Puzyniak7d9b40b2013-11-20 10:00:28 +0200538 u32 dfs_block_radar_events;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300539
Michal Kaziord6500972014-04-08 09:56:09 +0300540 /* protected by conf_mutex */
541 bool radar_enabled;
542 int num_started_vdevs;
543
Ben Greear46acf7b2014-05-16 17:15:38 +0300544 /* Protected by conf-mutex */
545 u8 supp_tx_chainmask;
546 u8 supp_rx_chainmask;
547 u8 cfg_tx_chainmask;
548 u8 cfg_rx_chainmask;
549
Kalle Valo5e3dd152013-06-12 20:52:10 +0300550 struct wmi_pdev_set_wmm_params_arg wmm_params;
551 struct completion install_key_done;
552
553 struct completion vdev_setup_done;
554
555 struct workqueue_struct *workqueue;
556
557 /* prevents concurrent FW reconfiguration */
558 struct mutex conf_mutex;
559
560 /* protects shared structure data */
561 spinlock_t data_lock;
562
Michal Kazior05791192013-10-16 15:44:45 +0300563 struct list_head arvifs;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300564 struct list_head peers;
565 wait_queue_head_t peer_mapping_wq;
566
Michal Kazior292a7532014-11-25 15:16:04 +0100567 /* protected by conf_mutex */
Bartosz Markowski0e759f32014-01-02 14:38:33 +0100568 int num_peers;
Michal Kaziorcfd10612014-11-25 15:16:05 +0100569 int num_stations;
570
571 int max_num_peers;
572 int max_num_stations;
Bartosz Markowski0e759f32014-01-02 14:38:33 +0100573
Kalle Valo5e3dd152013-06-12 20:52:10 +0300574 struct work_struct offchan_tx_work;
575 struct sk_buff_head offchan_tx_queue;
576 struct completion offchan_tx_completed;
577 struct sk_buff *offchan_tx_skb;
578
Bartosz Markowski5e00d312013-09-26 17:47:12 +0200579 struct work_struct wmi_mgmt_tx_work;
580 struct sk_buff_head wmi_mgmt_tx_queue;
581
Michal Kaziorf7843d72013-07-16 09:38:52 +0200582 enum ath10k_state state;
583
Michal Kazior6782cb62014-05-23 12:28:47 +0200584 struct work_struct register_work;
Michal Kazioraffd3212013-07-16 09:54:35 +0200585 struct work_struct restart_work;
586
Michal Kazior2e1dea42013-07-31 10:32:40 +0200587 /* cycle count is reported twice for each visited channel during scan.
588 * access protected by data_lock */
589 u32 survey_last_rx_clear_count;
590 u32 survey_last_cycle_count;
591 struct survey_info survey[ATH10K_NUM_CHANS];
592
Janusz Dziedzic9702c682013-11-20 09:59:41 +0200593 struct dfs_pattern_detector *dfs_detector;
594
Kalle Valo5e3dd152013-06-12 20:52:10 +0300595#ifdef CONFIG_ATH10K_DEBUGFS
596 struct ath10k_debug debug;
597#endif
Simon Wunderlich855aed12014-08-02 09:12:54 +0300598
599 struct {
600 /* relay(fs) channel for spectral scan */
601 struct rchan *rfs_chan_spec_scan;
602
603 /* spectral_mode and spec_config are protected by conf_mutex */
604 enum ath10k_spectral_mode mode;
605 struct ath10k_spec_scan config;
606 } spectral;
Michal Kaziore7b54192014-08-07 11:03:27 +0200607
Kalle Valo43d2a302014-09-10 18:23:30 +0300608 struct {
609 /* protected by conf_mutex */
610 const struct firmware *utf;
611 DECLARE_BITMAP(orig_fw_features, ATH10K_FW_FEATURE_COUNT);
612
613 /* protected by data_lock */
614 bool utf_monitor;
615 } testmode;
616
Ben Greearf51dbe72014-09-29 14:41:46 +0300617 struct {
618 /* protected by data_lock */
619 u32 fw_crash_counter;
620 u32 fw_warm_reset_counter;
621 u32 fw_cold_reset_counter;
622 } stats;
623
Michal Kaziore7b54192014-08-07 11:03:27 +0200624 /* must be last */
625 u8 drv_priv[0] __aligned(sizeof(void *));
Kalle Valo5e3dd152013-06-12 20:52:10 +0300626};
627
Michal Kaziore7b54192014-08-07 11:03:27 +0200628struct ath10k *ath10k_core_create(size_t priv_size, struct device *dev,
Kalle Valoe07db352014-10-13 09:40:47 +0300629 enum ath10k_bus bus,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300630 const struct ath10k_hif_ops *hif_ops);
631void ath10k_core_destroy(struct ath10k *ar);
632
Kalle Valo43d2a302014-09-10 18:23:30 +0300633int ath10k_core_start(struct ath10k *ar, enum ath10k_firmware_mode mode);
Marek Puzyniak00f54822014-02-10 17:14:24 +0100634int ath10k_wait_for_suspend(struct ath10k *ar, u32 suspend_opt);
Michal Kaziordd30a362013-07-16 09:38:51 +0200635void ath10k_core_stop(struct ath10k *ar);
Kalle Valoe01ae682013-09-01 11:22:14 +0300636int ath10k_core_register(struct ath10k *ar, u32 chip_id);
Kalle Valo5e3dd152013-06-12 20:52:10 +0300637void ath10k_core_unregister(struct ath10k *ar);
638
Kalle Valo5e3dd152013-06-12 20:52:10 +0300639#endif /* _CORE_H_ */