blob: fd99d89de6a854606357b50c44deeb43bcfb04ab [file] [log] [blame]
Jarkko Nikula2e747962008-04-25 13:55:19 +02001/*
2 * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
3 *
4 * Copyright (C) 2008 Nokia Corporation
5 *
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +03006 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
Peter Ujfalusi56a87422011-05-03 18:14:06 +03007 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Jarkko Nikula2e747962008-04-25 13:55:19 +02008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 */
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/device.h>
Peter Ujfalusi2ee65952012-02-14 14:52:42 +020028#include <linux/pm_runtime.h>
Peter Ujfalusi11dd5862012-08-16 16:41:08 +030029#include <linux/of.h>
30#include <linux/of_device.h>
Jarkko Nikula2e747962008-04-25 13:55:19 +020031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +020036#include <sound/dmaengine_pcm.h>
Jyri Sarha87c19362014-05-26 11:51:14 +030037#include <sound/omap-pcm.h>
Jarkko Nikula2e747962008-04-25 13:55:19 +020038
Arnd Bergmann22037472012-08-24 15:21:06 +020039#include <linux/platform_data/asoc-ti-mcbsp.h>
Peter Ujfalusi219f4312012-02-03 13:11:47 +020040#include "mcbsp.h"
Jarkko Nikula2e747962008-04-25 13:55:19 +020041#include "omap-mcbsp.h"
Jarkko Nikula2e747962008-04-25 13:55:19 +020042
Jarkko Nikula0b604852008-11-12 17:05:51 +020043#define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
Jarkko Nikula2e747962008-04-25 13:55:19 +020044
Ilkka Koskinen83905c12010-02-22 12:21:12 +000045#define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
46 xhandler_get, xhandler_put) \
47{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
48 .info = omap_mcbsp_st_info_volsw, \
49 .get = xhandler_get, .put = xhandler_put, \
50 .private_value = (unsigned long) &(struct soc_mixer_control) \
51 {.min = xmin, .max = xmax} }
52
Peter Ujfalusi219f4312012-02-03 13:11:47 +020053enum {
54 OMAP_MCBSP_WORD_8 = 0,
55 OMAP_MCBSP_WORD_12,
56 OMAP_MCBSP_WORD_16,
57 OMAP_MCBSP_WORD_20,
58 OMAP_MCBSP_WORD_24,
59 OMAP_MCBSP_WORD_32,
60};
61
Jarkko Nikula2e747962008-04-25 13:55:19 +020062/*
63 * Stream DMA parameters. DMA request line and port address are set runtime
64 * since they are different between OMAP1 and later OMAPs
65 */
Lars-Peter Clausenabe99372013-03-25 16:58:16 +010066static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream,
67 unsigned int packet_size)
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030068{
69 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000070 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +020071 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi3f024032010-06-03 07:39:35 +030072 int words;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030073
Peter Ujfalusi778a17c2012-03-15 12:20:32 +020074 /*
75 * Configure McBSP threshold based on either:
76 * packet_size, when the sDMA is in packet mode, or based on the
77 * period size in THRESHOLD mode, otherwise use McBSP threshold = 1
78 * for mono streams.
79 */
Lars-Peter Clausenabe99372013-03-25 16:58:16 +010080 if (packet_size)
81 words = packet_size;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030082 else
Peter Ujfalusi3f024032010-06-03 07:39:35 +030083 words = 1;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030084
85 /* Configure McBSP internal buffer usage */
86 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +020087 omap_mcbsp_set_tx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030088 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +020089 omap_mcbsp_set_rx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030090}
91
Peter Ujfalusiddc29b02010-06-03 07:39:36 +030092static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
93 struct snd_pcm_hw_rule *rule)
94{
95 struct snd_interval *buffer_size = hw_param_interval(params,
96 SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
97 struct snd_interval *channels = hw_param_interval(params,
98 SNDRV_PCM_HW_PARAM_CHANNELS);
Peter Ujfalusi45656b42012-02-14 18:20:58 +020099 struct omap_mcbsp *mcbsp = rule->private;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300100 struct snd_interval frames;
101 int size;
102
103 snd_interval_any(&frames);
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200104 size = mcbsp->pdata->buffer_size;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300105
106 frames.min = size / channels->min;
107 frames.integer = 1;
108 return snd_interval_refine(buffer_size, &frames);
109}
110
Mark Browndee89c42008-11-18 22:11:38 +0000111static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000112 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200113{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200114 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200115 int err = 0;
116
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300117 if (!cpu_dai->active)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200118 err = omap_mcbsp_request(mcbsp);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300119
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300120 /*
121 * OMAP3 McBSP FIFO is word structured.
122 * McBSP2 has 1024 + 256 = 1280 word long buffer,
123 * McBSP1,3,4,5 has 128 word long buffer
124 * This means that the size of the FIFO depends on the sample format.
125 * For example on McBSP3:
126 * 16bit samples: size is 128 * 2 = 256 bytes
127 * 32bit samples: size is 128 * 4 = 512 bytes
128 * It is simpler to place constraint for buffer and period based on
129 * channels.
130 * McBSP3 as example again (16 or 32 bit samples):
131 * 1 channel (mono): size is 128 frames (128 words)
132 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
133 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
134 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200135 if (mcbsp->pdata->buffer_size) {
Jarkko Nikula69849922009-03-27 15:32:01 +0200136 /*
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300137 * Rule for the buffer size. We should not allow
Peter Ujfalusice37f5e2012-03-20 11:47:36 +0200138 * smaller buffer than the FIFO size to avoid underruns.
139 * This applies only for the playback stream.
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300140 */
Peter Ujfalusice37f5e2012-03-20 11:47:36 +0200141 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
142 snd_pcm_hw_rule_add(substream->runtime, 0,
143 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
144 omap_mcbsp_hwrule_min_buffersize,
145 mcbsp,
146 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300147
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300148 /* Make sure, that the period size is always even */
149 snd_pcm_hw_constraint_step(substream->runtime, 0,
150 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300151 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200152
153 return err;
154}
155
Mark Browndee89c42008-11-18 22:11:38 +0000156static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000157 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200158{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200159 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200160
161 if (!cpu_dai->active) {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200162 omap_mcbsp_free(mcbsp);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200163 mcbsp->configured = 0;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200164 }
165}
166
Mark Browndee89c42008-11-18 22:11:38 +0000167static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000168 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200169{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200170 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300171 int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200172
173 switch (cmd) {
174 case SNDRV_PCM_TRIGGER_START:
175 case SNDRV_PCM_TRIGGER_RESUME:
176 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200177 mcbsp->active++;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200178 omap_mcbsp_start(mcbsp, play, !play);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200179 break;
180
181 case SNDRV_PCM_TRIGGER_STOP:
182 case SNDRV_PCM_TRIGGER_SUSPEND:
183 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200184 omap_mcbsp_stop(mcbsp, play, !play);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200185 mcbsp->active--;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200186 break;
187 default:
188 err = -EINVAL;
189 }
190
191 return err;
192}
193
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200194static snd_pcm_sframes_t omap_mcbsp_dai_delay(
195 struct snd_pcm_substream *substream,
196 struct snd_soc_dai *dai)
197{
198 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000199 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200200 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200201 u16 fifo_use;
202 snd_pcm_sframes_t delay;
203
204 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200205 fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200206 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200207 fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200208
209 /*
210 * Divide the used locations with the channel count to get the
211 * FIFO usage in samples (don't care about partial samples in the
212 * buffer).
213 */
214 delay = fifo_use / substream->runtime->channels;
215
216 return delay;
217}
218
Jarkko Nikula2e747962008-04-25 13:55:19 +0200219static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000220 struct snd_pcm_hw_params *params,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000221 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200222{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200223 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200224 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +0200225 struct snd_dmaengine_dai_dma_data *dma_data;
Peter Ujfalusi061fb362012-09-14 15:05:51 +0300226 int wlen, channels, wpf;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300227 int pkt_size = 0;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000228 unsigned int format, div, framesize, master;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200229
Peter Ujfalusibcd6da72012-09-14 15:05:57 +0300230 dma_data = snd_soc_dai_get_dma_data(cpu_dai, substream);
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200231 channels = params_channels(params);
Kishon Vijay Abraham I2686e072011-02-24 15:16:56 +0530232
Sergey Lapind98508a2010-05-13 19:48:16 +0400233 switch (params_format(params)) {
234 case SNDRV_PCM_FORMAT_S16_LE:
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300235 wlen = 16;
Sergey Lapind98508a2010-05-13 19:48:16 +0400236 break;
237 case SNDRV_PCM_FORMAT_S32_LE:
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300238 wlen = 32;
Sergey Lapind98508a2010-05-13 19:48:16 +0400239 break;
240 default:
241 return -EINVAL;
242 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200243 if (mcbsp->pdata->buffer_size) {
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200244 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300245 int period_words, max_thrsh;
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300246 int divider = 0;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300247
248 period_words = params_period_bytes(params) / (wlen / 8);
249 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200250 max_thrsh = mcbsp->max_tx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300251 else
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200252 max_thrsh = mcbsp->max_rx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300253 /*
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300254 * Use sDMA packet mode if McBSP is in threshold mode:
255 * If period words less than the FIFO size the packet
256 * size is set to the number of period words, otherwise
257 * Look for the biggest threshold value which divides
258 * the period size evenly.
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300259 */
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300260 divider = period_words / max_thrsh;
261 if (period_words % max_thrsh)
262 divider++;
263 while (period_words % divider &&
264 divider < period_words)
265 divider++;
266 if (divider == period_words)
267 return -EINVAL;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300268
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300269 pkt_size = period_words / divider;
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200270 } else if (channels > 1) {
271 /* Use packet mode for non mono streams */
272 pkt_size = channels;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300273 }
Lars-Peter Clausenabe99372013-03-25 16:58:16 +0100274 omap_mcbsp_set_threshold(substream, pkt_size);
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300275 }
276
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +0200277 dma_data->maxburst = pkt_size;
Daniel Mackfd23b7d2010-03-19 14:52:55 +0000278
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200279 if (mcbsp->configured) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200280 /* McBSP already configured by another stream */
281 return 0;
282 }
283
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300284 regs->rcr2 &= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
285 regs->xcr2 &= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
286 regs->rcr1 &= ~(RFRLEN1(0x7f) | RWDLEN1(7));
287 regs->xcr1 &= ~(XFRLEN1(0x7f) | XWDLEN1(7));
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200288 format = mcbsp->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200289 wpf = channels;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200290 if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
291 format == SND_SOC_DAIFMT_LEFT_J)) {
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000292 /* Use dual-phase frames */
293 regs->rcr2 |= RPHASE;
294 regs->xcr2 |= XPHASE;
295 /* Set 1 word per (McBSP) frame for phase1 and phase2 */
296 wpf--;
297 regs->rcr2 |= RFRLEN2(wpf - 1);
298 regs->xcr2 |= XFRLEN2(wpf - 1);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200299 }
300
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000301 regs->rcr1 |= RFRLEN1(wpf - 1);
302 regs->xcr1 |= XFRLEN1(wpf - 1);
303
Jarkko Nikula2e747962008-04-25 13:55:19 +0200304 switch (params_format(params)) {
305 case SNDRV_PCM_FORMAT_S16_LE:
306 /* Set word lengths */
307 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
308 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
309 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
310 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200311 break;
Sergey Lapind98508a2010-05-13 19:48:16 +0400312 case SNDRV_PCM_FORMAT_S32_LE:
313 /* Set word lengths */
Sergey Lapind98508a2010-05-13 19:48:16 +0400314 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
315 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
316 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
317 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
318 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200319 default:
320 /* Unsupported PCM format */
321 return -EINVAL;
322 }
323
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000324 /* In McBSP master modes, FRAME (i.e. sample rate) is generated
325 * by _counting_ BCLKs. Calculate frame size in BCLKs */
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200326 master = mcbsp->fmt & SND_SOC_DAIFMT_MASTER_MASK;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000327 if (master == SND_SOC_DAIFMT_CBS_CFS) {
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200328 div = mcbsp->clk_div ? mcbsp->clk_div : 1;
329 framesize = (mcbsp->in_freq / div) / params_rate(params);
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000330
331 if (framesize < wlen * channels) {
332 printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
333 "channels\n", __func__);
334 return -EINVAL;
335 }
336 } else
337 framesize = wlen * channels;
338
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300339 /* Set FS period and length in terms of bit clock periods */
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300340 regs->srgr2 &= ~FPER(0xfff);
341 regs->srgr1 &= ~FWID(0xff);
Peter Ujfalusic29b2062009-04-15 15:38:55 +0300342 switch (format) {
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300343 case SND_SOC_DAIFMT_I2S:
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200344 case SND_SOC_DAIFMT_LEFT_J:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000345 regs->srgr2 |= FPER(framesize - 1);
346 regs->srgr1 |= FWID((framesize >> 1) - 1);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300347 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300348 case SND_SOC_DAIFMT_DSP_A:
Jarkko Nikulabd258672008-12-22 10:21:36 +0200349 case SND_SOC_DAIFMT_DSP_B:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000350 regs->srgr2 |= FPER(framesize - 1);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300351 regs->srgr1 |= FWID(0);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300352 break;
353 }
354
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200355 omap_mcbsp_config(mcbsp, &mcbsp->cfg_regs);
356 mcbsp->wlen = wlen;
357 mcbsp->configured = 1;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200358
359 return 0;
360}
361
362/*
363 * This must be called before _set_clkdiv and _set_sysclk since McBSP register
364 * cache is initialized here
365 */
Liam Girdwood8687eb82008-07-07 16:08:07 +0100366static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200367 unsigned int fmt)
368{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200369 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200370 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300371 bool inv_fs = false;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200372
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200373 if (mcbsp->configured)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200374 return 0;
375
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200376 mcbsp->fmt = fmt;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200377 memset(regs, 0, sizeof(*regs));
378 /* Generic McBSP register settings */
379 regs->spcr2 |= XINTM(3) | FREE;
380 regs->spcr1 |= RINTM(3);
Peter Ujfalusidc26df52012-08-16 16:41:06 +0300381 /* RFIG and XFIG are not defined in 2430 and on OMAP3+ */
382 if (!mcbsp->pdata->has_ccr) {
Eero Nurkkalac721bbd2009-08-20 16:18:23 +0300383 regs->rcr2 |= RFIG;
384 regs->xcr2 |= XFIG;
385 }
Peter Ujfalusidc26df52012-08-16 16:41:06 +0300386
387 /* Configure XCCR/RCCR only for revisions which have ccr registers */
388 if (mcbsp->pdata->has_ccr) {
Jarkko Nikula32080af2009-08-23 12:24:26 +0300389 regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
390 regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
Misael Lopez Cruzef390c02009-01-29 13:29:46 +0200391 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200392
393 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
394 case SND_SOC_DAIFMT_I2S:
395 /* 1-bit data delay */
396 regs->rcr2 |= RDATDLY(1);
397 regs->xcr2 |= XDATDLY(1);
398 break;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200399 case SND_SOC_DAIFMT_LEFT_J:
400 /* 0-bit data delay */
401 regs->rcr2 |= RDATDLY(0);
402 regs->xcr2 |= XDATDLY(0);
403 regs->spcr1 |= RJUST(2);
404 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300405 inv_fs = true;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200406 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300407 case SND_SOC_DAIFMT_DSP_A:
408 /* 1-bit data delay */
409 regs->rcr2 |= RDATDLY(1);
410 regs->xcr2 |= XDATDLY(1);
411 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300412 inv_fs = true;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300413 break;
Jarkko Nikulabd258672008-12-22 10:21:36 +0200414 case SND_SOC_DAIFMT_DSP_B:
Arun KS3336c5b2008-10-02 15:07:06 +0530415 /* 0-bit data delay */
416 regs->rcr2 |= RDATDLY(0);
417 regs->xcr2 |= XDATDLY(0);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300418 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300419 inv_fs = true;
Arun KS3336c5b2008-10-02 15:07:06 +0530420 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200421 default:
422 /* Unsupported data format */
423 return -EINVAL;
424 }
425
426 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
427 case SND_SOC_DAIFMT_CBS_CFS:
428 /* McBSP master. Set FS and bit clocks as outputs */
429 regs->pcr0 |= FSXM | FSRM |
430 CLKXM | CLKRM;
431 /* Sample rate generator drives the FS */
432 regs->srgr2 |= FSGM;
433 break;
Michael Trimarchi6e20b0d2013-07-21 18:24:01 +0200434 case SND_SOC_DAIFMT_CBM_CFS:
435 /* McBSP slave. FS clock as output */
436 regs->srgr2 |= FSGM;
Peter Ujfalusi20602e32015-01-16 11:20:25 +0200437 regs->pcr0 |= FSXM | FSRM;
Michael Trimarchi6e20b0d2013-07-21 18:24:01 +0200438 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200439 case SND_SOC_DAIFMT_CBM_CFM:
440 /* McBSP slave */
441 break;
442 default:
443 /* Unsupported master/slave configuration */
444 return -EINVAL;
445 }
446
447 /* Set bit clock (CLKX/CLKR) and FS polarities */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300448 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200449 case SND_SOC_DAIFMT_NB_NF:
450 /*
451 * Normal BCLK + FS.
452 * FS active low. TX data driven on falling edge of bit clock
453 * and RX data sampled on rising edge of bit clock.
454 */
455 regs->pcr0 |= FSXP | FSRP |
456 CLKXP | CLKRP;
457 break;
458 case SND_SOC_DAIFMT_NB_IF:
459 regs->pcr0 |= CLKXP | CLKRP;
460 break;
461 case SND_SOC_DAIFMT_IB_NF:
462 regs->pcr0 |= FSXP | FSRP;
463 break;
464 case SND_SOC_DAIFMT_IB_IF:
465 break;
466 default:
467 return -EINVAL;
468 }
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300469 if (inv_fs == true)
470 regs->pcr0 ^= FSXP | FSRP;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200471
472 return 0;
473}
474
Liam Girdwood8687eb82008-07-07 16:08:07 +0100475static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200476 int div_id, int div)
477{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200478 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200479 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200480
481 if (div_id != OMAP_MCBSP_CLKGDV)
482 return -ENODEV;
483
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200484 mcbsp->clk_div = div;
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300485 regs->srgr1 &= ~CLKGDV(0xff);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200486 regs->srgr1 |= CLKGDV(div - 1);
487
488 return 0;
489}
490
Liam Girdwood8687eb82008-07-07 16:08:07 +0100491static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200492 int clk_id, unsigned int freq,
493 int dir)
494{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200495 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200496 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200497 int err = 0;
498
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200499 if (mcbsp->active) {
500 if (freq == mcbsp->in_freq)
Jarkko Nikula34c86982011-09-23 11:19:13 +0300501 return 0;
502 else
503 return -EBUSY;
Peter Ujfalusi141947e2011-09-26 10:56:42 +0300504 }
Jarkko Nikula34c86982011-09-23 11:19:13 +0300505
Peter Ujfalusi8fef6262012-08-16 16:41:04 +0300506 mcbsp->in_freq = freq;
507 regs->srgr2 &= ~CLKSM;
508 regs->pcr0 &= ~SCLKME;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000509
Jarkko Nikula2e747962008-04-25 13:55:19 +0200510 switch (clk_id) {
511 case OMAP_MCBSP_SYSCLK_CLK:
512 regs->srgr2 |= CLKSM;
513 break;
514 case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
Tony Lindgrene6507942012-11-21 09:42:25 -0800515 if (mcbsp_omap1()) {
Paul Walmsleyd1358652010-10-08 11:40:19 -0600516 err = -EINVAL;
517 break;
518 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200519 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600520 MCBSP_CLKS_PRCM_SRC);
521 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200522 case OMAP_MCBSP_SYSCLK_CLKS_EXT:
Tony Lindgrene6507942012-11-21 09:42:25 -0800523 if (mcbsp_omap1()) {
Paul Walmsleyd1358652010-10-08 11:40:19 -0600524 err = 0;
525 break;
526 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200527 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600528 MCBSP_CLKS_PAD_SRC);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200529 break;
530
531 case OMAP_MCBSP_SYSCLK_CLKX_EXT:
532 regs->srgr2 |= CLKSM;
Thomas Niederprüm8af4baa2015-02-21 18:11:29 +0100533 regs->pcr0 |= SCLKME;
534 /*
535 * If McBSP is master but yet the CLKX/CLKR pin drives the SRG,
536 * disable output on those pins. This enables to inject the
537 * reference clock through CLKX/CLKR. For this to work
538 * set_dai_sysclk() _needs_ to be called after set_dai_fmt().
539 */
540 regs->pcr0 &= ~CLKXM;
541 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200542 case OMAP_MCBSP_SYSCLK_CLKR_EXT:
543 regs->pcr0 |= SCLKME;
Thomas Niederprüm8af4baa2015-02-21 18:11:29 +0100544 /* Disable ouput on CLKR pin in master mode */
545 regs->pcr0 &= ~CLKRM;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200546 break;
547 default:
548 err = -ENODEV;
549 }
550
551 return err;
552}
553
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100554static const struct snd_soc_dai_ops mcbsp_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800555 .startup = omap_mcbsp_dai_startup,
556 .shutdown = omap_mcbsp_dai_shutdown,
557 .trigger = omap_mcbsp_dai_trigger,
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200558 .delay = omap_mcbsp_dai_delay,
Eric Miao6335d052009-03-03 09:41:00 +0800559 .hw_params = omap_mcbsp_dai_hw_params,
560 .set_fmt = omap_mcbsp_dai_set_dai_fmt,
561 .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
562 .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
563};
564
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200565static int omap_mcbsp_probe(struct snd_soc_dai *dai)
566{
567 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
568
569 pm_runtime_enable(mcbsp->dev);
570
Peter Ujfalusi3fe856b2014-04-16 15:46:15 +0300571 snd_soc_dai_init_dma_data(dai,
572 &mcbsp->dma_data[SNDRV_PCM_STREAM_PLAYBACK],
573 &mcbsp->dma_data[SNDRV_PCM_STREAM_CAPTURE]);
574
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200575 return 0;
576}
577
578static int omap_mcbsp_remove(struct snd_soc_dai *dai)
579{
580 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
581
582 pm_runtime_disable(mcbsp->dev);
583
584 return 0;
585}
586
Michael Opdenacker6179b772011-10-10 07:07:08 +0200587static struct snd_soc_dai_driver omap_mcbsp_dai = {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200588 .probe = omap_mcbsp_probe,
589 .remove = omap_mcbsp_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000590 .playback = {
591 .channels_min = 1,
592 .channels_max = 16,
593 .rates = OMAP_MCBSP_RATES,
594 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
595 },
596 .capture = {
597 .channels_min = 1,
598 .channels_max = 16,
599 .rates = OMAP_MCBSP_RATES,
600 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
601 },
602 .ops = &mcbsp_dai_ops,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200603};
Jarkko Nikula8def4642008-10-09 15:57:22 +0300604
Kuninori Morimoto43cd8142013-03-21 03:33:25 -0700605static const struct snd_soc_component_driver omap_mcbsp_component = {
606 .name = "omap-mcbsp",
607};
608
G, Manjunath Kondaiah34844572010-09-08 08:53:43 +0530609static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000610 struct snd_ctl_elem_info *uinfo)
611{
612 struct soc_mixer_control *mc =
613 (struct soc_mixer_control *)kcontrol->private_value;
614 int max = mc->max;
615 int min = mc->min;
616
617 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
618 uinfo->count = 1;
619 uinfo->value.integer.min = min;
620 uinfo->value.integer.max = max;
621 return 0;
622}
623
Peter Ujfalusidb615502012-08-22 13:11:43 +0300624#define OMAP_MCBSP_ST_CHANNEL_VOLUME(channel) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000625static int \
Peter Ujfalusidb615502012-08-22 13:11:43 +0300626omap_mcbsp_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000627 struct snd_ctl_elem_value *uc) \
628{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200629 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
630 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000631 struct soc_mixer_control *mc = \
632 (struct soc_mixer_control *)kc->private_value; \
633 int max = mc->max; \
634 int min = mc->min; \
635 int val = uc->value.integer.value[0]; \
636 \
637 if (val < min || val > max) \
638 return -EINVAL; \
639 \
640 /* OMAP McBSP implementation uses index values 0..4 */ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200641 return omap_st_set_chgain(mcbsp, channel, val); \
Peter Ujfalusidb615502012-08-22 13:11:43 +0300642} \
643 \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000644static int \
Peter Ujfalusidb615502012-08-22 13:11:43 +0300645omap_mcbsp_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000646 struct snd_ctl_elem_value *uc) \
647{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200648 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
649 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000650 s16 chgain; \
651 \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200652 if (omap_st_get_chgain(mcbsp, channel, &chgain)) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000653 return -EAGAIN; \
654 \
655 uc->value.integer.value[0] = chgain; \
656 return 0; \
657}
658
Peter Ujfalusidb615502012-08-22 13:11:43 +0300659OMAP_MCBSP_ST_CHANNEL_VOLUME(0)
660OMAP_MCBSP_ST_CHANNEL_VOLUME(1)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000661
662static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
663 struct snd_ctl_elem_value *ucontrol)
664{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200665 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
666 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000667 u8 value = ucontrol->value.integer.value[0];
668
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200669 if (value == omap_st_is_enabled(mcbsp))
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000670 return 0;
671
672 if (value)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200673 omap_st_enable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000674 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200675 omap_st_disable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000676
677 return 1;
678}
679
680static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
681 struct snd_ctl_elem_value *ucontrol)
682{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200683 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
684 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000685
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200686 ucontrol->value.integer.value[0] = omap_st_is_enabled(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000687 return 0;
688}
689
Peter Ujfalusi8996a312012-08-22 13:11:42 +0300690#define OMAP_MCBSP_ST_CONTROLS(port) \
691static const struct snd_kcontrol_new omap_mcbsp##port##_st_controls[] = { \
692SOC_SINGLE_EXT("McBSP" #port " Sidetone Switch", 1, 0, 1, 0, \
693 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode), \
694OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 0 Volume", \
695 -32768, 32767, \
696 omap_mcbsp_get_st_ch0_volume, \
697 omap_mcbsp_set_st_ch0_volume), \
698OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 1 Volume", \
699 -32768, 32767, \
700 omap_mcbsp_get_st_ch1_volume, \
701 omap_mcbsp_set_st_ch1_volume), \
702}
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000703
Peter Ujfalusi8996a312012-08-22 13:11:42 +0300704OMAP_MCBSP_ST_CONTROLS(2);
705OMAP_MCBSP_ST_CONTROLS(3);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000706
Sebastian Reichel0a17a372014-04-28 16:07:23 +0200707int omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime *rtd, int port_id)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000708{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200709 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
710 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
711
Peter Ujfalusi8a88df42012-08-22 13:11:41 +0300712 if (!mcbsp->st_data) {
713 dev_warn(mcbsp->dev, "No sidetone data for port\n");
714 return 0;
715 }
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000716
Sebastian Reichel0a17a372014-04-28 16:07:23 +0200717 switch (port_id) {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200718 case 2: /* McBSP 2 */
719 return snd_soc_add_dai_controls(cpu_dai,
720 omap_mcbsp2_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000721 ARRAY_SIZE(omap_mcbsp2_st_controls));
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200722 case 3: /* McBSP 3 */
723 return snd_soc_add_dai_controls(cpu_dai,
724 omap_mcbsp3_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000725 ARRAY_SIZE(omap_mcbsp3_st_controls));
726 default:
Sebastian Reichel0a17a372014-04-28 16:07:23 +0200727 dev_err(mcbsp->dev, "Port %d not supported\n", port_id);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000728 break;
729 }
730
731 return -EINVAL;
732}
733EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
734
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300735static struct omap_mcbsp_platform_data omap2420_pdata = {
736 .reg_step = 4,
737 .reg_size = 2,
738};
739
740static struct omap_mcbsp_platform_data omap2430_pdata = {
741 .reg_step = 4,
742 .reg_size = 4,
743 .has_ccr = true,
744};
745
746static struct omap_mcbsp_platform_data omap3_pdata = {
747 .reg_step = 4,
748 .reg_size = 4,
749 .has_ccr = true,
750 .has_wakeup = true,
751};
752
753static struct omap_mcbsp_platform_data omap4_pdata = {
754 .reg_step = 4,
755 .reg_size = 4,
756 .has_ccr = true,
757 .has_wakeup = true,
758};
759
760static const struct of_device_id omap_mcbsp_of_match[] = {
761 {
762 .compatible = "ti,omap2420-mcbsp",
763 .data = &omap2420_pdata,
764 },
765 {
766 .compatible = "ti,omap2430-mcbsp",
767 .data = &omap2430_pdata,
768 },
769 {
770 .compatible = "ti,omap3-mcbsp",
771 .data = &omap3_pdata,
772 },
773 {
774 .compatible = "ti,omap4-mcbsp",
775 .data = &omap4_pdata,
776 },
777 { },
778};
779MODULE_DEVICE_TABLE(of, omap_mcbsp_of_match);
780
Bill Pemberton7ff60002012-12-07 09:26:29 -0500781static int asoc_mcbsp_probe(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000782{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200783 struct omap_mcbsp_platform_data *pdata = dev_get_platdata(&pdev->dev);
784 struct omap_mcbsp *mcbsp;
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300785 const struct of_device_id *match;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200786 int ret;
787
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300788 match = of_match_device(omap_mcbsp_of_match, &pdev->dev);
789 if (match) {
790 struct device_node *node = pdev->dev.of_node;
791 int buffer_size;
792
793 pdata = devm_kzalloc(&pdev->dev,
794 sizeof(struct omap_mcbsp_platform_data),
795 GFP_KERNEL);
796 if (!pdata)
797 return -ENOMEM;
798
799 memcpy(pdata, match->data, sizeof(*pdata));
800 if (!of_property_read_u32(node, "ti,buffer-size", &buffer_size))
801 pdata->buffer_size = buffer_size;
802 } else if (!pdata) {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200803 dev_err(&pdev->dev, "missing platform data.\n");
804 return -EINVAL;
805 }
806 mcbsp = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcbsp), GFP_KERNEL);
807 if (!mcbsp)
808 return -ENOMEM;
809
810 mcbsp->id = pdev->id;
811 mcbsp->pdata = pdata;
812 mcbsp->dev = &pdev->dev;
813 platform_set_drvdata(pdev, mcbsp);
814
815 ret = omap_mcbsp_init(pdev);
Peter Ujfalusi64241422014-04-16 15:46:16 +0300816 if (ret)
817 return ret;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200818
Manish Badarkhe36765c92014-07-08 21:55:23 +0530819 ret = devm_snd_soc_register_component(&pdev->dev,
820 &omap_mcbsp_component,
821 &omap_mcbsp_dai, 1);
Peter Ujfalusi64241422014-04-16 15:46:16 +0300822 if (ret)
823 return ret;
824
825 return omap_pcm_platform_register(&pdev->dev);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000826}
827
Bill Pemberton7ff60002012-12-07 09:26:29 -0500828static int asoc_mcbsp_remove(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000829{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200830 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
831
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200832 if (mcbsp->pdata->ops && mcbsp->pdata->ops->free)
833 mcbsp->pdata->ops->free(mcbsp->id);
834
835 omap_mcbsp_sysfs_remove(mcbsp);
836
837 clk_put(mcbsp->fclk);
838
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000839 return 0;
840}
841
842static struct platform_driver asoc_mcbsp_driver = {
843 .driver = {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200844 .name = "omap-mcbsp",
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300845 .of_match_table = omap_mcbsp_of_match,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000846 },
847
848 .probe = asoc_mcbsp_probe,
Bill Pemberton7ff60002012-12-07 09:26:29 -0500849 .remove = asoc_mcbsp_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000850};
851
Axel Linbeda5bf52011-11-25 10:12:16 +0800852module_platform_driver(asoc_mcbsp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000853
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +0300854MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
Jarkko Nikula2e747962008-04-25 13:55:19 +0200855MODULE_DESCRIPTION("OMAP I2S SoC Interface");
856MODULE_LICENSE("GPL");
Guillaume Gardet5e70b7fc2012-07-12 15:08:16 +0200857MODULE_ALIAS("platform:omap-mcbsp");