blob: c9bbab921e615d5e1be7a1b414d45d5dc315db68 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
Dave Airliec2142712009-09-22 08:50:10 +100073#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074#include "radeon_mode.h"
75#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020088extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020089extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100090extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020091extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040092extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040093extern int radeon_hw_i2c;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094
95/*
96 * Copy from radeon_drv.h so we don't have to include both and have conflicting
97 * symbol;
98 */
99#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000100#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100101/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102#define RADEON_IB_POOL_SIZE 16
103#define RADEON_DEBUGFS_MAX_NUM_FILES 32
104#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000105#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200106
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107/*
108 * Errata workarounds.
109 */
110enum radeon_pll_errata {
111 CHIP_ERRATA_R300_CG = 0x00000001,
112 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
113 CHIP_ERRATA_PLL_DELAY = 0x00000004
114};
115
116
117struct radeon_device;
118
119
120/*
121 * BIOS.
122 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000123#define ATRM_BIOS_PAGE 4096
124
Dave Airlie8edb3812010-03-01 21:50:01 +1100125#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000126bool radeon_atrm_supported(struct pci_dev *pdev);
127int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100128#else
129static inline bool radeon_atrm_supported(struct pci_dev *pdev)
130{
131 return false;
132}
133
134static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
135 return -EINVAL;
136}
137#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200138bool radeon_get_bios(struct radeon_device *rdev);
139
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000140
141/*
142 * Dummy page
143 */
144struct radeon_dummy_page {
145 struct page *page;
146 dma_addr_t addr;
147};
148int radeon_dummy_page_init(struct radeon_device *rdev);
149void radeon_dummy_page_fini(struct radeon_device *rdev);
150
151
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200152/*
153 * Clocks
154 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200155struct radeon_clock {
156 struct radeon_pll p1pll;
157 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500158 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159 struct radeon_pll spll;
160 struct radeon_pll mpll;
161 /* 10 Khz units */
162 uint32_t default_mclk;
163 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500164 uint32_t default_dispclk;
165 uint32_t dp_extclk;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166};
167
Rafał Miłecki74338742009-11-03 00:53:02 +0100168/*
169 * Power management
170 */
171int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500172void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100173void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400174void radeon_pm_suspend(struct radeon_device *rdev);
175void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500176void radeon_combios_get_power_modes(struct radeon_device *rdev);
177void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400178void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
Alex Deucherf8920342010-06-30 12:02:03 -0400179void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher21a81222010-07-02 12:58:16 -0400180extern u32 rv6xx_get_temp(struct radeon_device *rdev);
181extern u32 rv770_get_temp(struct radeon_device *rdev);
182extern u32 evergreen_get_temp(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000183
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200184/*
185 * Fences.
186 */
187struct radeon_fence_driver {
188 uint32_t scratch_reg;
189 atomic_t seq;
190 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000191 unsigned long last_jiffies;
192 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200193 wait_queue_head_t queue;
194 rwlock_t lock;
195 struct list_head created;
196 struct list_head emited;
197 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100198 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199};
200
201struct radeon_fence {
202 struct radeon_device *rdev;
203 struct kref kref;
204 struct list_head list;
205 /* protected by radeon_fence.lock */
206 uint32_t seq;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200207 bool emited;
208 bool signaled;
209};
210
211int radeon_fence_driver_init(struct radeon_device *rdev);
212void radeon_fence_driver_fini(struct radeon_device *rdev);
213int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
214int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
215void radeon_fence_process(struct radeon_device *rdev);
216bool radeon_fence_signaled(struct radeon_fence *fence);
217int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
218int radeon_fence_wait_next(struct radeon_device *rdev);
219int radeon_fence_wait_last(struct radeon_device *rdev);
220struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
221void radeon_fence_unref(struct radeon_fence **fence);
222
Dave Airliee024e112009-06-24 09:48:08 +1000223/*
224 * Tiling registers
225 */
226struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100227 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000228};
229
230#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231
232/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100233 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100235struct radeon_mman {
236 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000237 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100238 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100239 bool mem_global_referenced;
240 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100241};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200242
Jerome Glisse4c788672009-11-20 14:29:23 +0100243struct radeon_bo {
244 /* Protected by gem.mutex */
245 struct list_head list;
246 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100247 u32 placements[3];
248 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100249 struct ttm_buffer_object tbo;
250 struct ttm_bo_kmap_obj kmap;
251 unsigned pin_count;
252 void *kptr;
253 u32 tiling_flags;
254 u32 pitch;
255 int surface_reg;
256 /* Constant after initialization */
257 struct radeon_device *rdev;
258 struct drm_gem_object *gobj;
259};
260
261struct radeon_bo_list {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200262 struct list_head list;
Jerome Glisse4c788672009-11-20 14:29:23 +0100263 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200264 uint64_t gpu_offset;
265 unsigned rdomain;
266 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100267 u32 tiling_flags;
Jerome Glissee8652752010-05-19 16:05:50 +0200268 bool reserved;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200269};
270
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271/*
272 * GEM objects.
273 */
274struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100275 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276 struct list_head objects;
277};
278
279int radeon_gem_init(struct radeon_device *rdev);
280void radeon_gem_fini(struct radeon_device *rdev);
281int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100282 int alignment, int initial_domain,
283 bool discardable, bool kernel,
284 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
286 uint64_t *gpu_addr);
287void radeon_gem_object_unpin(struct drm_gem_object *obj);
288
289
290/*
291 * GART structures, functions & helpers
292 */
293struct radeon_mc;
294
295struct radeon_gart_table_ram {
296 volatile uint32_t *ptr;
297};
298
299struct radeon_gart_table_vram {
Jerome Glisse4c788672009-11-20 14:29:23 +0100300 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200301 volatile uint32_t *ptr;
302};
303
304union radeon_gart_table {
305 struct radeon_gart_table_ram ram;
306 struct radeon_gart_table_vram vram;
307};
308
Matt Turnera77f1712009-10-14 00:34:41 -0400309#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000310#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Matt Turnera77f1712009-10-14 00:34:41 -0400311
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312struct radeon_gart {
313 dma_addr_t table_addr;
314 unsigned num_gpu_pages;
315 unsigned num_cpu_pages;
316 unsigned table_size;
317 union radeon_gart_table table;
318 struct page **pages;
319 dma_addr_t *pages_addr;
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500320 bool *ttm_alloced;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321 bool ready;
322};
323
324int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
325void radeon_gart_table_ram_free(struct radeon_device *rdev);
326int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
327void radeon_gart_table_vram_free(struct radeon_device *rdev);
328int radeon_gart_init(struct radeon_device *rdev);
329void radeon_gart_fini(struct radeon_device *rdev);
330void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
331 int pages);
332int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500333 int pages, struct page **pagelist,
334 dma_addr_t *dma_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200335
336
337/*
338 * GPU MC structures, functions & helpers
339 */
340struct radeon_mc {
341 resource_size_t aper_size;
342 resource_size_t aper_base;
343 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000344 /* for some chips with <= 32MB we need to lie
345 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000346 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000347 u64 visible_vram_size;
Jerome Glissec919b372010-08-10 17:41:31 -0400348 u64 active_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000349 u64 gtt_size;
350 u64 gtt_start;
351 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000352 u64 vram_start;
353 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000355 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356 int vram_mtrr;
357 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000358 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400359 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360};
361
Alex Deucher06b64762010-01-05 11:27:29 -0500362bool radeon_combios_sideport_present(struct radeon_device *rdev);
363bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364
365/*
366 * GPU scratch registers structures, functions & helpers
367 */
368struct radeon_scratch {
369 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400370 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371 bool free[32];
372 uint32_t reg[32];
373};
374
375int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
376void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
377
378
379/*
380 * IRQS.
381 */
382struct radeon_irq {
383 bool installed;
384 bool sw_int;
385 /* FIXME: use a define max crtc rather than hardcode it */
Alex Deucher45f9a392010-03-24 13:55:51 -0400386 bool crtc_vblank_int[6];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100387 wait_queue_head_t vblank_queue;
Alex Deucherb500f682009-12-03 13:08:53 -0500388 /* FIXME: use defines for max hpd/dacs */
389 bool hpd[6];
Alex Deucher2031f772010-04-22 12:52:11 -0400390 bool gui_idle;
391 bool gui_idle_acked;
392 wait_queue_head_t idle_queue;
Christian Koenigf2594932010-04-10 03:13:16 +0200393 /* FIXME: use defines for max HDMI blocks */
394 bool hdmi[2];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000395 spinlock_t sw_lock;
396 int sw_refcount;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200397};
398
399int radeon_irq_kms_init(struct radeon_device *rdev);
400void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000401void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
402void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200403
404/*
405 * CP & ring.
406 */
407struct radeon_ib {
408 struct list_head list;
Jerome Glissee8217672010-02-15 21:36:13 +0100409 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200410 uint64_t gpu_addr;
411 struct radeon_fence *fence;
Jerome Glissee8217672010-02-15 21:36:13 +0100412 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200413 uint32_t length_dw;
Jerome Glissee8217672010-02-15 21:36:13 +0100414 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200415};
416
Dave Airlieecb114a2009-09-15 11:12:56 +1000417/*
418 * locking -
419 * mutex protects scheduled_ibs, ready, alloc_bm
420 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200421struct radeon_ib_pool {
422 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100423 struct radeon_bo *robj;
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100424 struct list_head bogus_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200425 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
426 bool ready;
Jerome Glissee8217672010-02-15 21:36:13 +0100427 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200428};
429
430struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100431 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200432 volatile uint32_t *ring;
433 unsigned rptr;
434 unsigned wptr;
435 unsigned wptr_old;
436 unsigned ring_size;
437 unsigned ring_free_dw;
438 int count_dw;
439 uint64_t gpu_addr;
440 uint32_t align_mask;
441 uint32_t ptr_mask;
442 struct mutex mutex;
443 bool ready;
444};
445
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500446/*
447 * R6xx+ IH ring
448 */
449struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100450 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500451 volatile uint32_t *ring;
452 unsigned rptr;
453 unsigned wptr;
454 unsigned wptr_old;
455 unsigned ring_size;
456 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500457 uint32_t ptr_mask;
458 spinlock_t lock;
459 bool enabled;
460};
461
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000462struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100463 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100464 struct radeon_bo *shader_obj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000465 u64 shader_gpu_addr;
466 u32 vs_offset, ps_offset;
467 u32 state_offset;
468 u32 state_len;
469 u32 vb_used, vb_total;
470 struct radeon_ib *vb_ib;
471};
472
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200473int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
474void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
475int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
476int radeon_ib_pool_init(struct radeon_device *rdev);
477void radeon_ib_pool_fini(struct radeon_device *rdev);
478int radeon_ib_test(struct radeon_device *rdev);
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100479extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200480/* Ring access between begin & end cannot sleep */
481void radeon_ring_free_size(struct radeon_device *rdev);
Matthew Garrett91700f32010-04-30 15:24:17 -0400482int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200483int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
Matthew Garrett91700f32010-04-30 15:24:17 -0400484void radeon_ring_commit(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200485void radeon_ring_unlock_commit(struct radeon_device *rdev);
486void radeon_ring_unlock_undo(struct radeon_device *rdev);
487int radeon_ring_test(struct radeon_device *rdev);
488int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
489void radeon_ring_fini(struct radeon_device *rdev);
490
491
492/*
493 * CS.
494 */
495struct radeon_cs_reloc {
496 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100497 struct radeon_bo *robj;
498 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200499 uint32_t handle;
500 uint32_t flags;
501};
502
503struct radeon_cs_chunk {
504 uint32_t chunk_id;
505 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000506 int kpage_idx[2];
507 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200508 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000509 void __user *user_ptr;
510 int last_copied_page;
511 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200512};
513
514struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100515 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200516 struct radeon_device *rdev;
517 struct drm_file *filp;
518 /* chunks */
519 unsigned nchunks;
520 struct radeon_cs_chunk *chunks;
521 uint64_t *chunks_array;
522 /* IB */
523 unsigned idx;
524 /* relocations */
525 unsigned nrelocs;
526 struct radeon_cs_reloc *relocs;
527 struct radeon_cs_reloc **relocs_ptr;
528 struct list_head validated;
529 /* indices of various chunks */
530 int chunk_ib_idx;
531 int chunk_relocs_idx;
532 struct radeon_ib *ib;
533 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000534 unsigned family;
Dave Airlie513bcb42009-09-23 16:56:27 +1000535 int parser_error;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200536};
537
Dave Airlie513bcb42009-09-23 16:56:27 +1000538extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
539extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
540
541
542static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
543{
544 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
545 u32 pg_idx, pg_offset;
546 u32 idx_value = 0;
547 int new_page;
548
549 pg_idx = (idx * 4) / PAGE_SIZE;
550 pg_offset = (idx * 4) % PAGE_SIZE;
551
552 if (ibc->kpage_idx[0] == pg_idx)
553 return ibc->kpage[0][pg_offset/4];
554 if (ibc->kpage_idx[1] == pg_idx)
555 return ibc->kpage[1][pg_offset/4];
556
557 new_page = radeon_cs_update_pages(p, pg_idx);
558 if (new_page < 0) {
559 p->parser_error = new_page;
560 return 0;
561 }
562
563 idx_value = ibc->kpage[new_page][pg_offset/4];
564 return idx_value;
565}
566
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200567struct radeon_cs_packet {
568 unsigned idx;
569 unsigned type;
570 unsigned reg;
571 unsigned opcode;
572 int count;
573 unsigned one_reg_wr;
574};
575
576typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
577 struct radeon_cs_packet *pkt,
578 unsigned idx, unsigned reg);
579typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
580 struct radeon_cs_packet *pkt);
581
582
583/*
584 * AGP
585 */
586int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000587void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200588void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200589void radeon_agp_fini(struct radeon_device *rdev);
590
591
592/*
593 * Writeback
594 */
595struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100596 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200597 volatile uint32_t *wb;
598 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400599 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400600 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200601};
602
Alex Deucher724c80e2010-08-27 18:25:25 -0400603#define RADEON_WB_SCRATCH_OFFSET 0
604#define RADEON_WB_CP_RPTR_OFFSET 1024
605#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400606#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400607
Jerome Glissec93bb852009-07-13 21:04:08 +0200608/**
609 * struct radeon_pm - power management datas
610 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
611 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
612 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
613 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
614 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
615 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
616 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
617 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
618 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
619 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
620 * @needed_bandwidth: current bandwidth needs
621 *
622 * It keeps track of various data needed to take powermanagement decision.
623 * Bandwith need is used to determine minimun clock of the GPU and memory.
624 * Equation between gpu/memory clock and available bandwidth is hw dependent
625 * (type of memory, bus size, efficiency, ...)
626 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400627
628enum radeon_pm_method {
629 PM_METHOD_PROFILE,
630 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100631};
Alex Deucherce8f5372010-05-07 15:10:16 -0400632
633enum radeon_dynpm_state {
634 DYNPM_STATE_DISABLED,
635 DYNPM_STATE_MINIMUM,
636 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000637 DYNPM_STATE_ACTIVE,
638 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400639};
640enum radeon_dynpm_action {
641 DYNPM_ACTION_NONE,
642 DYNPM_ACTION_MINIMUM,
643 DYNPM_ACTION_DOWNCLOCK,
644 DYNPM_ACTION_UPCLOCK,
645 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100646};
Alex Deucher56278a82009-12-28 13:58:44 -0500647
648enum radeon_voltage_type {
649 VOLTAGE_NONE = 0,
650 VOLTAGE_GPIO,
651 VOLTAGE_VDDC,
652 VOLTAGE_SW
653};
654
Alex Deucher0ec0e742009-12-23 13:21:58 -0500655enum radeon_pm_state_type {
656 POWER_STATE_TYPE_DEFAULT,
657 POWER_STATE_TYPE_POWERSAVE,
658 POWER_STATE_TYPE_BATTERY,
659 POWER_STATE_TYPE_BALANCED,
660 POWER_STATE_TYPE_PERFORMANCE,
661};
662
Alex Deucherce8f5372010-05-07 15:10:16 -0400663enum radeon_pm_profile_type {
664 PM_PROFILE_DEFAULT,
665 PM_PROFILE_AUTO,
666 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400667 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400668 PM_PROFILE_HIGH,
669};
670
671#define PM_PROFILE_DEFAULT_IDX 0
672#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400673#define PM_PROFILE_MID_SH_IDX 2
674#define PM_PROFILE_HIGH_SH_IDX 3
675#define PM_PROFILE_LOW_MH_IDX 4
676#define PM_PROFILE_MID_MH_IDX 5
677#define PM_PROFILE_HIGH_MH_IDX 6
678#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400679
680struct radeon_pm_profile {
681 int dpms_off_ps_idx;
682 int dpms_on_ps_idx;
683 int dpms_off_cm_idx;
684 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500685};
686
Alex Deucher21a81222010-07-02 12:58:16 -0400687enum radeon_int_thermal_type {
688 THERMAL_TYPE_NONE,
689 THERMAL_TYPE_RV6XX,
690 THERMAL_TYPE_RV770,
691 THERMAL_TYPE_EVERGREEN,
692};
693
Alex Deucher56278a82009-12-28 13:58:44 -0500694struct radeon_voltage {
695 enum radeon_voltage_type type;
696 /* gpio voltage */
697 struct radeon_gpio_rec gpio;
698 u32 delay; /* delay in usec from voltage drop to sclk change */
699 bool active_high; /* voltage drop is active when bit is high */
700 /* VDDC voltage */
701 u8 vddc_id; /* index into vddc voltage table */
702 u8 vddci_id; /* index into vddci voltage table */
703 bool vddci_enabled;
704 /* r6xx+ sw */
705 u32 voltage;
706};
707
Alex Deucherd7311172010-05-03 01:13:14 -0400708/* clock mode flags */
709#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
710
Alex Deucher56278a82009-12-28 13:58:44 -0500711struct radeon_pm_clock_info {
712 /* memory clock */
713 u32 mclk;
714 /* engine clock */
715 u32 sclk;
716 /* voltage info */
717 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -0400718 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -0500719 u32 flags;
720};
721
Alex Deuchera48b9b42010-04-22 14:03:55 -0400722/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -0400723#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400724
Alex Deucher56278a82009-12-28 13:58:44 -0500725struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500726 enum radeon_pm_state_type type;
Alex Deucher56278a82009-12-28 13:58:44 -0500727 /* XXX: use a define for num clock modes */
728 struct radeon_pm_clock_info clock_info[8];
729 /* number of valid clock modes in this power state */
730 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500731 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400732 /* standardized state flags */
733 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -0400734 u32 misc; /* vbios specific flags */
735 u32 misc2; /* vbios specific flags */
736 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -0500737};
738
Rafał Miłecki27459322010-02-11 22:16:36 +0000739/*
740 * Some modes are overclocked by very low value, accept them
741 */
742#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
743
Jerome Glissec93bb852009-07-13 21:04:08 +0200744struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100745 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400746 u32 active_crtcs;
747 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100748 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100749 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400750 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +0200751 fixed20_12 max_bandwidth;
752 fixed20_12 igp_sideport_mclk;
753 fixed20_12 igp_system_mclk;
754 fixed20_12 igp_ht_link_clk;
755 fixed20_12 igp_ht_link_width;
756 fixed20_12 k8_bandwidth;
757 fixed20_12 sideport_bandwidth;
758 fixed20_12 ht_bandwidth;
759 fixed20_12 core_bandwidth;
760 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -0400761 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200762 fixed20_12 needed_bandwidth;
Alex Deucher56278a82009-12-28 13:58:44 -0500763 /* XXX: use a define for num power modes */
764 struct radeon_power_state power_state[8];
765 /* number of valid power states */
766 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400767 int current_power_state_index;
768 int current_clock_mode_index;
769 int requested_power_state_index;
770 int requested_clock_mode_index;
771 int default_power_state_index;
772 u32 current_sclk;
773 u32 current_mclk;
Alex Deucher4d601732010-06-07 18:15:18 -0400774 u32 current_vddc;
Alex Deucher29fb52c2010-03-11 10:01:17 -0500775 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -0400776 /* selected pm method */
777 enum radeon_pm_method pm_method;
778 /* dynpm power management */
779 struct delayed_work dynpm_idle_work;
780 enum radeon_dynpm_state dynpm_state;
781 enum radeon_dynpm_action dynpm_planned_action;
782 unsigned long dynpm_action_timeout;
783 bool dynpm_can_upclock;
784 bool dynpm_can_downclock;
785 /* profile-based power management */
786 enum radeon_pm_profile_type profile;
787 int profile_index;
788 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -0400789 /* internal thermal controller on rv6xx+ */
790 enum radeon_int_thermal_type int_thermal_type;
791 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +0200792};
793
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200794
795/*
796 * Benchmarking
797 */
798void radeon_benchmark(struct radeon_device *rdev);
799
800
801/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200802 * Testing
803 */
804void radeon_test_moves(struct radeon_device *rdev);
805
806
807/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200808 * Debugfs
809 */
810int radeon_debugfs_add_files(struct radeon_device *rdev,
811 struct drm_info_list *files,
812 unsigned nfiles);
813int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200814
815
816/*
817 * ASIC specific functions.
818 */
819struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200820 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000821 void (*fini)(struct radeon_device *rdev);
822 int (*resume)(struct radeon_device *rdev);
823 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000824 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse225758d2010-03-09 14:45:10 +0000825 bool (*gpu_is_lockup)(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000826 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200827 void (*gart_tlb_flush)(struct radeon_device *rdev);
828 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
829 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
830 void (*cp_fini)(struct radeon_device *rdev);
831 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000832 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200833 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000834 int (*ring_test)(struct radeon_device *rdev);
835 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200836 int (*irq_set)(struct radeon_device *rdev);
837 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200838 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200839 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
840 int (*cs_parse)(struct radeon_cs_parser *p);
841 int (*copy_blit)(struct radeon_device *rdev,
842 uint64_t src_offset,
843 uint64_t dst_offset,
844 unsigned num_pages,
845 struct radeon_fence *fence);
846 int (*copy_dma)(struct radeon_device *rdev,
847 uint64_t src_offset,
848 uint64_t dst_offset,
849 unsigned num_pages,
850 struct radeon_fence *fence);
851 int (*copy)(struct radeon_device *rdev,
852 uint64_t src_offset,
853 uint64_t dst_offset,
854 unsigned num_pages,
855 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100856 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200857 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100858 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200859 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -0500860 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200861 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
862 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000863 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
864 uint32_t tiling_flags, uint32_t pitch,
865 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000866 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200867 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500868 void (*hpd_init)(struct radeon_device *rdev);
869 void (*hpd_fini)(struct radeon_device *rdev);
870 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
871 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100872 /* ioctl hw specific callback. Some hw might want to perform special
873 * operation on specific ioctl. For instance on wait idle some hw
874 * might want to perform and HDP flush through MMIO as it seems that
875 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
876 * through ring.
877 */
878 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400879 bool (*gui_idle)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400880 /* power management */
Alex Deucher49e02b72010-04-23 17:57:27 -0400881 void (*pm_misc)(struct radeon_device *rdev);
882 void (*pm_prepare)(struct radeon_device *rdev);
883 void (*pm_finish)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400884 void (*pm_init_profile)(struct radeon_device *rdev);
885 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200886};
887
Jerome Glisse21f9a432009-09-11 15:55:33 +0200888/*
889 * Asic structures
890 */
Jerome Glisse225758d2010-03-09 14:45:10 +0000891struct r100_gpu_lockup {
892 unsigned long last_jiffies;
893 u32 last_cp_rptr;
894};
895
Dave Airlie551ebd82009-09-01 15:25:57 +1000896struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000897 const unsigned *reg_safe_bm;
898 unsigned reg_safe_bm_size;
899 u32 hdp_cntl;
900 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +1000901};
902
Jerome Glisse21f9a432009-09-11 15:55:33 +0200903struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000904 const unsigned *reg_safe_bm;
905 unsigned reg_safe_bm_size;
906 u32 resync_scratch;
907 u32 hdp_cntl;
908 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200909};
910
911struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000912 unsigned max_pipes;
913 unsigned max_tile_pipes;
914 unsigned max_simds;
915 unsigned max_backends;
916 unsigned max_gprs;
917 unsigned max_threads;
918 unsigned max_stack_entries;
919 unsigned max_hw_contexts;
920 unsigned max_gs_threads;
921 unsigned sx_max_export_size;
922 unsigned sx_max_export_pos_size;
923 unsigned sx_max_export_smx_size;
924 unsigned sq_num_cf_insts;
925 unsigned tiling_nbanks;
926 unsigned tiling_npipes;
927 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400928 unsigned tile_config;
Jerome Glisse225758d2010-03-09 14:45:10 +0000929 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200930};
931
932struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000933 unsigned max_pipes;
934 unsigned max_tile_pipes;
935 unsigned max_simds;
936 unsigned max_backends;
937 unsigned max_gprs;
938 unsigned max_threads;
939 unsigned max_stack_entries;
940 unsigned max_hw_contexts;
941 unsigned max_gs_threads;
942 unsigned sx_max_export_size;
943 unsigned sx_max_export_pos_size;
944 unsigned sx_max_export_smx_size;
945 unsigned sq_num_cf_insts;
946 unsigned sx_num_of_sets;
947 unsigned sc_prim_fifo_size;
948 unsigned sc_hiz_tile_fifo_size;
949 unsigned sc_earlyz_tile_fifo_fize;
950 unsigned tiling_nbanks;
951 unsigned tiling_npipes;
952 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400953 unsigned tile_config;
Jerome Glisse225758d2010-03-09 14:45:10 +0000954 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200955};
956
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400957struct evergreen_asic {
958 unsigned num_ses;
959 unsigned max_pipes;
960 unsigned max_tile_pipes;
961 unsigned max_simds;
962 unsigned max_backends;
963 unsigned max_gprs;
964 unsigned max_threads;
965 unsigned max_stack_entries;
966 unsigned max_hw_contexts;
967 unsigned max_gs_threads;
968 unsigned sx_max_export_size;
969 unsigned sx_max_export_pos_size;
970 unsigned sx_max_export_smx_size;
971 unsigned sq_num_cf_insts;
972 unsigned sx_num_of_sets;
973 unsigned sc_prim_fifo_size;
974 unsigned sc_hiz_tile_fifo_size;
975 unsigned sc_earlyz_tile_fifo_size;
976 unsigned tiling_nbanks;
977 unsigned tiling_npipes;
978 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400979 unsigned tile_config;
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400980};
981
Jerome Glisse068a1172009-06-17 13:28:30 +0200982union radeon_asic_config {
983 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +1000984 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000985 struct r600_asic r600;
986 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400987 struct evergreen_asic evergreen;
Jerome Glisse068a1172009-06-17 13:28:30 +0200988};
989
Daniel Vetter0a10c852010-03-11 21:19:14 +0000990/*
991 * asic initizalization from radeon_asic.c
992 */
993void radeon_agp_disable(struct radeon_device *rdev);
994int radeon_asic_init(struct radeon_device *rdev);
995
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200996
997/*
998 * IOCTL.
999 */
1000int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1001 struct drm_file *filp);
1002int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1003 struct drm_file *filp);
1004int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1005 struct drm_file *file_priv);
1006int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1007 struct drm_file *file_priv);
1008int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1009 struct drm_file *file_priv);
1010int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1011 struct drm_file *file_priv);
1012int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1013 struct drm_file *filp);
1014int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1015 struct drm_file *filp);
1016int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1017 struct drm_file *filp);
1018int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1019 struct drm_file *filp);
1020int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001021int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1022 struct drm_file *filp);
1023int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1024 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001025
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001026/* VRAM scratch page for HDP bug */
1027struct r700_vram_scratch {
1028 struct radeon_bo *robj;
1029 volatile uint32_t *ptr;
1030};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001031
1032/*
1033 * Core structure, functions and helpers.
1034 */
1035typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1036typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1037
1038struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001039 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001040 struct drm_device *ddev;
1041 struct pci_dev *pdev;
1042 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001043 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001044 enum radeon_family family;
1045 unsigned long flags;
1046 int usec_timeout;
1047 enum radeon_pll_errata pll_errata;
1048 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001049 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001050 int disp_priority;
1051 /* BIOS */
1052 uint8_t *bios;
1053 bool is_atom_bios;
1054 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001055 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001056 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001057 resource_size_t rmmio_base;
1058 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001059 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001060 radeon_rreg_t mc_rreg;
1061 radeon_wreg_t mc_wreg;
1062 radeon_rreg_t pll_rreg;
1063 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001064 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001065 radeon_rreg_t pciep_rreg;
1066 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001067 /* io port */
1068 void __iomem *rio_mem;
1069 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001070 struct radeon_clock clock;
1071 struct radeon_mc mc;
1072 struct radeon_gart gart;
1073 struct radeon_mode_info mode_info;
1074 struct radeon_scratch scratch;
1075 struct radeon_mman mman;
1076 struct radeon_fence_driver fence_drv;
1077 struct radeon_cp cp;
1078 struct radeon_ib_pool ib_pool;
1079 struct radeon_irq irq;
1080 struct radeon_asic *asic;
1081 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001082 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001083 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001084 struct mutex cs_mutex;
1085 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001086 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001087 bool gpu_lockup;
1088 bool shutdown;
1089 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001090 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001091 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001092 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001093 const struct firmware *me_fw; /* all family ME firmware */
1094 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001095 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001096 struct r600_blit r600_blit;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001097 struct r700_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001098 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001099 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001100 struct workqueue_struct *wq;
1101 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001102 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001103 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001104 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001105
1106 /* audio stuff */
Rafał Miłecki7eea7e92010-06-19 12:24:56 +02001107 bool audio_enabled;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001108 struct timer_list audio_timer;
1109 int audio_channels;
1110 int audio_rate;
1111 int audio_bits_per_sample;
1112 uint8_t audio_status_bits;
1113 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001114
1115 bool powered_down;
Alex Deucherce8f5372010-05-07 15:10:16 -04001116 struct notifier_block acpi_nb;
Dave Airlieab9e1f52010-07-13 11:11:11 +10001117 /* only one userspace can use Hyperz features at a time */
1118 struct drm_file *hyperz_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001119 /* i2c buses */
1120 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001121};
1122
1123int radeon_device_init(struct radeon_device *rdev,
1124 struct drm_device *ddev,
1125 struct pci_dev *pdev,
1126 uint32_t flags);
1127void radeon_device_fini(struct radeon_device *rdev);
1128int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1129
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001130/* r600 blit */
1131int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1132void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1133void r600_kms_blit_copy(struct radeon_device *rdev,
1134 u64 src_gpu_addr, u64 dst_gpu_addr,
1135 int size_bytes);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04001136/* evergreen blit */
1137int evergreen_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1138void evergreen_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1139void evergreen_kms_blit_copy(struct radeon_device *rdev,
1140 u64 src_gpu_addr, u64 dst_gpu_addr,
1141 int size_bytes);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001142
Dave Airliede1b2892009-08-12 18:43:14 +10001143static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1144{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001145 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001146 return readl(((void __iomem *)rdev->rmmio) + reg);
1147 else {
1148 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1149 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1150 }
1151}
1152
1153static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1154{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001155 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001156 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1157 else {
1158 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1159 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1160 }
1161}
1162
Alex Deucher351a52a2010-06-30 11:52:50 -04001163static inline u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
1164{
1165 if (reg < rdev->rio_mem_size)
1166 return ioread32(rdev->rio_mem + reg);
1167 else {
1168 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1169 return ioread32(rdev->rio_mem + RADEON_MM_DATA);
1170 }
1171}
1172
1173static inline void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1174{
1175 if (reg < rdev->rio_mem_size)
1176 iowrite32(v, rdev->rio_mem + reg);
1177 else {
1178 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1179 iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
1180 }
1181}
1182
Jerome Glisse4c788672009-11-20 14:29:23 +01001183/*
1184 * Cast helper
1185 */
1186#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001187
1188/*
1189 * Registers read & write functions.
1190 */
1191#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1192#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001193#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001194#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001195#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001196#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1197#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1198#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1199#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1200#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1201#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001202#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1203#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001204#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1205#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001206#define WREG32_P(reg, val, mask) \
1207 do { \
1208 uint32_t tmp_ = RREG32(reg); \
1209 tmp_ &= (mask); \
1210 tmp_ |= ((val) & ~(mask)); \
1211 WREG32(reg, tmp_); \
1212 } while (0)
1213#define WREG32_PLL_P(reg, val, mask) \
1214 do { \
1215 uint32_t tmp_ = RREG32_PLL(reg); \
1216 tmp_ &= (mask); \
1217 tmp_ |= ((val) & ~(mask)); \
1218 WREG32_PLL(reg, tmp_); \
1219 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001220#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001221#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1222#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001223
Dave Airliede1b2892009-08-12 18:43:14 +10001224/*
1225 * Indirect registers accessor
1226 */
1227static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1228{
1229 uint32_t r;
1230
1231 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1232 r = RREG32(RADEON_PCIE_DATA);
1233 return r;
1234}
1235
1236static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1237{
1238 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1239 WREG32(RADEON_PCIE_DATA, (v));
1240}
1241
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001242void r100_pll_errata_after_index(struct radeon_device *rdev);
1243
1244
1245/*
1246 * ASICs helpers.
1247 */
Dave Airlieb995e432009-07-14 02:02:32 +10001248#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1249 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001250#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1251 (rdev->family == CHIP_RV200) || \
1252 (rdev->family == CHIP_RS100) || \
1253 (rdev->family == CHIP_RS200) || \
1254 (rdev->family == CHIP_RV250) || \
1255 (rdev->family == CHIP_RV280) || \
1256 (rdev->family == CHIP_RS300))
1257#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1258 (rdev->family == CHIP_RV350) || \
1259 (rdev->family == CHIP_R350) || \
1260 (rdev->family == CHIP_RV380) || \
1261 (rdev->family == CHIP_R420) || \
1262 (rdev->family == CHIP_R423) || \
1263 (rdev->family == CHIP_RV410) || \
1264 (rdev->family == CHIP_RS400) || \
1265 (rdev->family == CHIP_RS480))
1266#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1267#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1268#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001269#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001270
1271/*
1272 * BIOS helpers.
1273 */
1274#define RBIOS8(i) (rdev->bios[i])
1275#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1276#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1277
1278int radeon_combios_init(struct radeon_device *rdev);
1279void radeon_combios_fini(struct radeon_device *rdev);
1280int radeon_atombios_init(struct radeon_device *rdev);
1281void radeon_atombios_fini(struct radeon_device *rdev);
1282
1283
1284/*
1285 * RING helpers.
1286 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001287static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1288{
1289#if DRM_DEBUG_CODE
1290 if (rdev->cp.count_dw <= 0) {
1291 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1292 }
1293#endif
1294 rdev->cp.ring[rdev->cp.wptr++] = v;
1295 rdev->cp.wptr &= rdev->cp.ptr_mask;
1296 rdev->cp.count_dw--;
1297 rdev->cp.ring_free_dw--;
1298}
1299
1300
1301/*
1302 * ASICs macro.
1303 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001304#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001305#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1306#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1307#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001308#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001309#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse225758d2010-03-09 14:45:10 +00001310#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001311#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001312#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1313#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001314#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001315#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001316#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1317#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001318#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1319#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001320#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001321#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1322#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1323#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1324#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001325#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001326#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001327#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001328#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001329#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001330#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1331#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001332#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1333#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001334#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001335#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1336#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1337#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1338#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001339#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera4248162010-04-24 14:50:23 -04001340#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1341#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1342#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
Alex Deucherce8f5372010-05-07 15:10:16 -04001343#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1344#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001345
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001346/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001347/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001348extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001349extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001350extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
Dave Airlie82568562010-02-05 16:00:07 +10001351extern void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001352extern int radeon_modeset_init(struct radeon_device *rdev);
1353extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001354extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001355extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001356extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001357extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001358extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001359extern void radeon_wb_fini(struct radeon_device *rdev);
1360extern int radeon_wb_init(struct radeon_device *rdev);
1361extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001362extern void radeon_surface_init(struct radeon_device *rdev);
1363extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001364extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001365extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001366extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001367extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001368extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1369extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001370extern int radeon_resume_kms(struct drm_device *dev);
1371extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001372
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001373/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
Jerome Glisse225758d2010-03-09 14:45:10 +00001374extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
1375extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001376
Jerome Glissed4550902009-10-01 10:12:06 +02001377/* rv200,rv250,rv280 */
1378extern void r200_set_safe_registers(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001379
1380/* r300,r350,rv350,rv370,rv380 */
1381extern void r300_set_reg_safe(struct radeon_device *rdev);
1382extern void r300_mc_program(struct radeon_device *rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00001383extern void r300_mc_init(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001384extern void r300_clock_startup(struct radeon_device *rdev);
1385extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001386extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1387extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1388extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001389extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001390
Jerome Glisse905b6822009-09-09 22:24:20 +02001391/* r420,r423,rv410 */
Jerome Glisse21f9a432009-09-11 15:55:33 +02001392extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1393extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001394extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001395extern void r420_pipes_init(struct radeon_device *rdev);
Jerome Glisse905b6822009-09-09 22:24:20 +02001396
Jerome Glisse21f9a432009-09-11 15:55:33 +02001397/* rv515 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001398struct rv515_mc_save {
1399 u32 d1vga_control;
1400 u32 d2vga_control;
1401 u32 vga_render_control;
1402 u32 vga_hdp_control;
1403 u32 d1crtc_control;
1404 u32 d2crtc_control;
1405};
Jerome Glisse21f9a432009-09-11 15:55:33 +02001406extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001407extern void rv515_vga_render_disable(struct radeon_device *rdev);
1408extern void rv515_set_safe_registers(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +02001409extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1410extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1411extern void rv515_clock_startup(struct radeon_device *rdev);
1412extern void rv515_debugfs(struct radeon_device *rdev);
1413extern int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001414
Jerome Glisse3bc68532009-10-01 09:39:24 +02001415/* rs400 */
1416extern int rs400_gart_init(struct radeon_device *rdev);
1417extern int rs400_gart_enable(struct radeon_device *rdev);
1418extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1419extern void rs400_gart_disable(struct radeon_device *rdev);
1420extern void rs400_gart_fini(struct radeon_device *rdev);
1421
1422/* rs600 */
1423extern void rs600_set_safe_registers(struct radeon_device *rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001424extern int rs600_irq_set(struct radeon_device *rdev);
1425extern void rs600_irq_disable(struct radeon_device *rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +02001426
Jerome Glisse21f9a432009-09-11 15:55:33 +02001427/* rs690, rs740 */
1428extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1429 struct drm_display_mode *mode1,
1430 struct drm_display_mode *mode2);
1431
1432/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
Jerome Glissed594e462010-02-17 21:54:29 +00001433extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001434extern bool r600_card_posted(struct radeon_device *rdev);
1435extern void r600_cp_stop(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001436extern int r600_cp_start(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001437extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1438extern int r600_cp_resume(struct radeon_device *rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001439extern void r600_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001440extern int r600_count_pipe_bits(uint32_t val);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001441extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001442extern int r600_pcie_gart_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001443extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1444extern int r600_ib_test(struct radeon_device *rdev);
1445extern int r600_ring_test(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001446extern void r600_scratch_init(struct radeon_device *rdev);
1447extern int r600_blit_init(struct radeon_device *rdev);
1448extern void r600_blit_fini(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001449extern int r600_init_microcode(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001450extern int r600_asic_reset(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001451/* r600 irq */
1452extern int r600_irq_init(struct radeon_device *rdev);
1453extern void r600_irq_fini(struct radeon_device *rdev);
1454extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1455extern int r600_irq_set(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001456extern void r600_irq_suspend(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04001457extern void r600_disable_interrupts(struct radeon_device *rdev);
1458extern void r600_rlc_stop(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001459/* r600 audio */
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001460extern int r600_audio_init(struct radeon_device *rdev);
1461extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1462extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
Christian König58bd0862010-04-05 22:14:55 +02001463extern int r600_audio_channels(struct radeon_device *rdev);
1464extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1465extern int r600_audio_rate(struct radeon_device *rdev);
1466extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1467extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
Christian Koenigf2594932010-04-10 03:13:16 +02001468extern void r600_audio_schedule_polling(struct radeon_device *rdev);
Christian König58bd0862010-04-05 22:14:55 +02001469extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1470extern void r600_audio_disable_polling(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001471extern void r600_audio_fini(struct radeon_device *rdev);
1472extern void r600_hdmi_init(struct drm_encoder *encoder);
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001473extern void r600_hdmi_enable(struct drm_encoder *encoder);
1474extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001475extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1476extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
Christian König58bd0862010-04-05 22:14:55 +02001477extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001478
Alex Deucherfe251e22010-03-24 13:36:43 -04001479extern void r700_cp_stop(struct radeon_device *rdev);
1480extern void r700_cp_fini(struct radeon_device *rdev);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001481extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1482extern int evergreen_irq_set(struct radeon_device *rdev);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04001483extern int evergreen_blit_init(struct radeon_device *rdev);
1484extern void evergreen_blit_fini(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001485
Alberto Miloned7a29522010-07-06 11:40:24 -04001486/* radeon_acpi.c */
1487#if defined(CONFIG_ACPI)
1488extern int radeon_acpi_init(struct radeon_device *rdev);
1489#else
1490static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1491#endif
1492
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001493/* evergreen */
1494struct evergreen_mc_save {
1495 u32 vga_control[6];
1496 u32 vga_render_control;
1497 u32 vga_hdp_control;
1498 u32 crtc_control[6];
1499};
1500
Jerome Glisse4c788672009-11-20 14:29:23 +01001501#include "radeon_object.h"
1502
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001503#endif