blob: d3988b75b1208189f3899e2e82422bb00d4691ed [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02006 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03007 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -05008 select ARCH_CLOCKSOURCE_DATA
Dan Williams21266be2015-11-19 18:19:29 -08009 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030010 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070011 select ARCH_HAS_ELF_RANDOMIZE
Daniel Micay0f513102017-07-12 14:36:10 -070012 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080013 select ARCH_HAS_GCOV_PROFILE_ALL
Yisheng Xie14f09912016-10-07 17:01:49 -070014 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020015 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070016 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010017 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010018 select ARCH_USE_CMPXCHG_LOCKREF
Sami Tolvanen957e6742017-11-02 09:34:42 -070019 select ARCH_SUPPORTS_LTO_CLANG
Peter Zijlstra4badad32014-06-06 19:53:16 +020020 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070021 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000022 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000023 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080024 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000025 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000026 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000027 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010028 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -050029 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010030 select ARM_GIC_V3
Arnd Bergmann3ee80362016-06-15 15:47:33 -050031 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010032 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010033 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000034 select CLONE_BACKWARDS
Shefali Jain6cfa3852017-11-27 15:40:52 +053035 select COMMON_CLK if !ARCH_QCOM
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000036 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000037 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010038 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080039 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070040 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010041 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010042 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000043 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070044 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010045 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010046 select GENERIC_IRQ_PROBE
47 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010048 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010049 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070050 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010051 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000052 select GENERIC_STRNCPY_FROM_USER
53 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010054 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010055 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010056 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010057 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010058 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010059 select HAVE_ARCH_BITREVERSE
Kees Cookfaf5b632016-06-23 15:59:42 -070060 select HAVE_ARCH_HARDENED_USERCOPY
Ard Biesheuvel324420b2016-02-16 13:52:35 +010061 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080062 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030063 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000064 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080065 select HAVE_ARCH_MMAP_RND_BITS
66 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000067 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010068 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070069 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
70 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020071 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010072 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010073 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010074 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010075 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070076 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070077 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070078 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010079 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000080 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010081 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000082 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010083 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090084 select HAVE_FUNCTION_TRACER
85 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020086 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010087 select HAVE_GENERIC_DMA_COHERENT
Neeraj Upadhyaye9a26452018-04-16 15:02:03 +053088 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000089 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010090 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070091 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000092 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010093 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010094 select HAVE_PERF_REGS
95 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -040096 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -070097 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010098 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -040099 select HAVE_KPROBES
Sandeepa Prabhufcfd7082016-07-08 12:35:53 -0400100 select HAVE_KRETPROBES if HAVE_KPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100101 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100102 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200103 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100104 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100105 select NO_BOOTMEM
106 select OF
107 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100108 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200109 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000110 select POWER_RESET
111 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100112 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700113 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandb51386b2016-11-03 20:23:13 +0000114 select THREAD_INFO_IN_TASK
Mahendran Ganeshc3e566a2018-05-04 14:57:48 +0800115 select ARCH_SUPPORTS_SPECULATIVE_PAGE_FAULT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100116 help
117 ARM 64-bit (AArch64) Linux support.
118
119config 64BIT
120 def_bool y
121
122config ARCH_PHYS_ADDR_T_64BIT
123 def_bool y
124
125config MMU
126 def_bool y
127
Mark Rutland40982fd2016-08-25 17:23:23 +0100128config DEBUG_RODATA
129 def_bool y
130
Mark Rutland030c4d22016-05-31 15:57:59 +0100131config ARM64_PAGE_SHIFT
132 int
133 default 16 if ARM64_64K_PAGES
134 default 14 if ARM64_16K_PAGES
135 default 12
136
137config ARM64_CONT_SHIFT
138 int
139 default 5 if ARM64_64K_PAGES
140 default 7 if ARM64_16K_PAGES
141 default 4
142
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800143config ARCH_MMAP_RND_BITS_MIN
144 default 14 if ARM64_64K_PAGES
145 default 16 if ARM64_16K_PAGES
146 default 18
147
148# max bits determined by the following formula:
149# VA_BITS - PAGE_SHIFT - 3
150config ARCH_MMAP_RND_BITS_MAX
151 default 19 if ARM64_VA_BITS=36
152 default 24 if ARM64_VA_BITS=39
153 default 27 if ARM64_VA_BITS=42
154 default 30 if ARM64_VA_BITS=47
155 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
156 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
157 default 33 if ARM64_VA_BITS=48
158 default 14 if ARM64_64K_PAGES
159 default 16 if ARM64_16K_PAGES
160 default 18
161
162config ARCH_MMAP_RND_COMPAT_BITS_MIN
163 default 7 if ARM64_64K_PAGES
164 default 9 if ARM64_16K_PAGES
165 default 11
166
167config ARCH_MMAP_RND_COMPAT_BITS_MAX
168 default 16
169
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700170config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100171 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100172
Jeff Vander Stoep1fdca5a2015-08-18 11:15:53 -0700173config ILLEGAL_POINTER_VALUE
174 hex
175 default 0xdead000000000000
176
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100177config STACKTRACE_SUPPORT
178 def_bool y
179
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100180config ILLEGAL_POINTER_VALUE
181 hex
182 default 0xdead000000000000
183
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100184config LOCKDEP_SUPPORT
185 def_bool y
186
187config TRACE_IRQFLAGS_SUPPORT
188 def_bool y
189
Will Deaconc209f792014-03-14 17:47:05 +0000190config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100191 def_bool y
192
Dave P Martin9fb74102015-07-24 16:37:48 +0100193config GENERIC_BUG
194 def_bool y
195 depends on BUG
196
197config GENERIC_BUG_RELATIVE_POINTERS
198 def_bool y
199 depends on GENERIC_BUG
200
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100201config GENERIC_HWEIGHT
202 def_bool y
203
204config GENERIC_CSUM
205 def_bool y
206
207config GENERIC_CALIBRATE_DELAY
208 def_bool y
209
Catalin Marinas19e76402014-02-27 12:09:22 +0000210config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100211 def_bool y
212
Steve Capper29e56942014-10-09 15:29:25 -0700213config HAVE_GENERIC_RCU_GUP
214 def_bool y
215
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100216config ARCH_DMA_ADDR_T_64BIT
217 def_bool y
218
219config NEED_DMA_MAP_STATE
220 def_bool y
221
222config NEED_SG_DMA_LENGTH
223 def_bool y
224
Will Deacon4b3dc962015-05-29 18:28:44 +0100225config SMP
226 def_bool y
227
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100228config SWIOTLB
229 def_bool y
230
231config IOMMU_HELPER
232 def_bool SWIOTLB
233
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100234config KERNEL_MODE_NEON
235 def_bool y
236
Rob Herring92cc15f2014-04-18 17:19:59 -0500237config FIX_EARLYCON_MEM
238 def_bool y
239
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700240config PGTABLE_LEVELS
241 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100242 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700243 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
244 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
245 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100246 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
247 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700248
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100249source "init/Kconfig"
250
251source "kernel/Kconfig.freezer"
252
Olof Johansson6a377492015-07-20 12:09:16 -0700253source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100254
255menu "Bus support"
256
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100257config PCI
258 bool "PCI support"
259 help
260 This feature enables support for PCI bus system. If you say Y
261 here, the kernel will include drivers and infrastructure code
262 to support PCI bus devices.
263
264config PCI_DOMAINS
265 def_bool PCI
266
267config PCI_DOMAINS_GENERIC
268 def_bool PCI
269
270config PCI_SYSCALL
271 def_bool PCI
272
273source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100274
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100275endmenu
276
277menu "Kernel Features"
278
Andre Przywarac0a01b82014-11-14 15:54:12 +0000279menu "ARM errata workarounds via the alternatives framework"
280
281config ARM64_ERRATUM_826319
282 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
283 default y
284 help
285 This option adds an alternative code sequence to work around ARM
286 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
287 AXI master interface and an L2 cache.
288
289 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
290 and is unable to accept a certain write via this interface, it will
291 not progress on read data presented on the read data channel and the
292 system can deadlock.
293
294 The workaround promotes data cache clean instructions to
295 data cache clean-and-invalidate.
296 Please note that this does not necessarily enable the workaround,
297 as it depends on the alternative framework, which will only patch
298 the kernel if an affected CPU is detected.
299
300 If unsure, say Y.
301
302config ARM64_ERRATUM_827319
303 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
304 default y
305 help
306 This option adds an alternative code sequence to work around ARM
307 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
308 master interface and an L2 cache.
309
310 Under certain conditions this erratum can cause a clean line eviction
311 to occur at the same time as another transaction to the same address
312 on the AMBA 5 CHI interface, which can cause data corruption if the
313 interconnect reorders the two transactions.
314
315 The workaround promotes data cache clean instructions to
316 data cache clean-and-invalidate.
317 Please note that this does not necessarily enable the workaround,
318 as it depends on the alternative framework, which will only patch
319 the kernel if an affected CPU is detected.
320
321 If unsure, say Y.
322
323config ARM64_ERRATUM_824069
324 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
325 default y
326 help
327 This option adds an alternative code sequence to work around ARM
328 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
329 to a coherent interconnect.
330
331 If a Cortex-A53 processor is executing a store or prefetch for
332 write instruction at the same time as a processor in another
333 cluster is executing a cache maintenance operation to the same
334 address, then this erratum might cause a clean cache line to be
335 incorrectly marked as dirty.
336
337 The workaround promotes data cache clean instructions to
338 data cache clean-and-invalidate.
339 Please note that this option does not necessarily enable the
340 workaround, as it depends on the alternative framework, which will
341 only patch the kernel if an affected CPU is detected.
342
343 If unsure, say Y.
344
345config ARM64_ERRATUM_819472
346 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
347 default y
348 help
349 This option adds an alternative code sequence to work around ARM
350 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
351 present when it is connected to a coherent interconnect.
352
353 If the processor is executing a load and store exclusive sequence at
354 the same time as a processor in another cluster is executing a cache
355 maintenance operation to the same address, then this erratum might
356 cause data corruption.
357
358 The workaround promotes data cache clean instructions to
359 data cache clean-and-invalidate.
360 Please note that this does not necessarily enable the workaround,
361 as it depends on the alternative framework, which will only patch
362 the kernel if an affected CPU is detected.
363
364 If unsure, say Y.
365
366config ARM64_ERRATUM_832075
367 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
368 default y
369 help
370 This option adds an alternative code sequence to work around ARM
371 erratum 832075 on Cortex-A57 parts up to r1p2.
372
373 Affected Cortex-A57 parts might deadlock when exclusive load/store
374 instructions to Write-Back memory are mixed with Device loads.
375
376 The workaround is to promote device loads to use Load-Acquire
377 semantics.
378 Please note that this does not necessarily enable the workaround,
379 as it depends on the alternative framework, which will only patch
380 the kernel if an affected CPU is detected.
381
382 If unsure, say Y.
383
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000384config ARM64_ERRATUM_834220
385 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
386 depends on KVM
387 default y
388 help
389 This option adds an alternative code sequence to work around ARM
390 erratum 834220 on Cortex-A57 parts up to r1p2.
391
392 Affected Cortex-A57 parts might report a Stage 2 translation
393 fault as the result of a Stage 1 fault for load crossing a
394 page boundary when there is a permission or device memory
395 alignment fault at Stage 1 and a translation fault at Stage 2.
396
397 The workaround is to verify that the Stage 1 translation
398 doesn't generate a fault before handling the Stage 2 fault.
399 Please note that this does not necessarily enable the workaround,
400 as it depends on the alternative framework, which will only patch
401 the kernel if an affected CPU is detected.
402
403 If unsure, say Y.
404
Will Deacon905e8c52015-03-23 19:07:02 +0000405config ARM64_ERRATUM_845719
406 bool "Cortex-A53: 845719: a load might read incorrect data"
407 depends on COMPAT
408 default y
409 help
410 This option adds an alternative code sequence to work around ARM
411 erratum 845719 on Cortex-A53 parts up to r0p4.
412
413 When running a compat (AArch32) userspace on an affected Cortex-A53
414 part, a load at EL0 from a virtual address that matches the bottom 32
415 bits of the virtual address used by a recent load at (AArch64) EL1
416 might return incorrect data.
417
418 The workaround is to write the contextidr_el1 register on exception
419 return to a 32-bit task.
420 Please note that this does not necessarily enable the workaround,
421 as it depends on the alternative framework, which will only patch
422 the kernel if an affected CPU is detected.
423
424 If unsure, say Y.
425
Will Deacondf057cc2015-03-17 12:15:02 +0000426config ARM64_ERRATUM_843419
427 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Sami Tolvanen84ab0892018-01-29 11:19:19 -0800428 default y if !LTO_CLANG
Will Deacon6ffe9922016-08-22 11:58:36 +0100429 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000430 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100431 This option links the kernel with '--fix-cortex-a53-843419' and
432 builds modules using the large memory model in order to avoid the use
433 of the ADRP instruction, which can cause a subsequent memory access
434 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000435
436 If unsure, say Y.
437
Suzuki K. Poulose55967af2018-01-16 10:23:23 +0000438config ARM64_ERRATUM_1024718
439 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
440 default y
441 help
442 This option adds work around for Arm Cortex-A55 Erratum 1024718.
443
444 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
445 update of the hardware dirty bit when the DBM/AP bits are updated
446 without a break-before-make. The work around is to disable the usage
447 of hardware DBM locally on the affected cores. CPUs not affected by
448 erratum will continue to use the feature.
449
450 If unsure, say Y.
451
Robert Richter94100972015-09-21 22:58:38 +0200452config CAVIUM_ERRATUM_22375
453 bool "Cavium erratum 22375, 24313"
454 default y
455 help
456 Enable workaround for erratum 22375, 24313.
457
458 This implements two gicv3-its errata workarounds for ThunderX. Both
459 with small impact affecting only ITS table allocation.
460
461 erratum 22375: only alloc 8MB table size
462 erratum 24313: ignore memory access type
463
464 The fixes are in ITS initialization and basically ignore memory access
465 type and table size provided by the TYPER and BASER registers.
466
467 If unsure, say Y.
468
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200469config CAVIUM_ERRATUM_23144
470 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
471 depends on NUMA
472 default y
473 help
474 ITS SYNC command hang for cross node io and collections/cpu mapping.
475
476 If unsure, say Y.
477
Robert Richter6d4e11c2015-09-21 22:58:35 +0200478config CAVIUM_ERRATUM_23154
479 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
480 default y
481 help
482 The gicv3 of ThunderX requires a modified version for
483 reading the IAR status to ensure data synchronization
484 (access to icc_iar1_el1 is not sync'ed before and after).
485
486 If unsure, say Y.
487
Andrew Pinski104a0c02016-02-24 17:44:57 -0800488config CAVIUM_ERRATUM_27456
489 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
490 default y
491 help
492 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
493 instructions may cause the icache to become corrupted if it
494 contains data for a non-current ASID. The fix is to
495 invalidate the icache when changing the mm context.
496
497 If unsure, say Y.
498
Shanker Donthineni095635b2017-03-07 08:20:38 -0600499config QCOM_QDF2400_ERRATUM_0065
500 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
501 default y
502 help
503 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
504 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
505 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
506
507 If unsure, say Y.
508
Andre Przywarac0a01b82014-11-14 15:54:12 +0000509endmenu
510
511
Jungseok Leee41ceed2014-05-12 10:40:38 +0100512choice
513 prompt "Page size"
514 default ARM64_4K_PAGES
515 help
516 Page size (translation granule) configuration.
517
518config ARM64_4K_PAGES
519 bool "4KB"
520 help
521 This feature enables 4KB pages support.
522
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100523config ARM64_16K_PAGES
524 bool "16KB"
525 help
526 The system will use 16KB pages support. AArch32 emulation
527 requires applications compiled with 16K (or a multiple of 16K)
528 aligned segments.
529
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100530config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100531 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100532 help
533 This feature enables 64KB pages support (4KB by default)
534 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100535 look-up. AArch32 emulation requires applications compiled
536 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100537
Jungseok Leee41ceed2014-05-12 10:40:38 +0100538endchoice
539
540choice
541 prompt "Virtual address space size"
542 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100543 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100544 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
545 help
546 Allows choosing one of multiple possible virtual address
547 space sizes. The level of translation table is determined by
548 a combination of page size and virtual address space size.
549
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100550config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100551 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100552 depends on ARM64_16K_PAGES
553
Jungseok Leee41ceed2014-05-12 10:40:38 +0100554config ARM64_VA_BITS_39
555 bool "39-bit"
556 depends on ARM64_4K_PAGES
557
558config ARM64_VA_BITS_42
559 bool "42-bit"
560 depends on ARM64_64K_PAGES
561
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100562config ARM64_VA_BITS_47
563 bool "47-bit"
564 depends on ARM64_16K_PAGES
565
Jungseok Leec79b9542014-05-12 18:40:51 +0900566config ARM64_VA_BITS_48
567 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900568
Jungseok Leee41ceed2014-05-12 10:40:38 +0100569endchoice
570
571config ARM64_VA_BITS
572 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100573 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100574 default 39 if ARM64_VA_BITS_39
575 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100576 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900577 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100578
Will Deacona8720132013-10-11 14:52:19 +0100579config CPU_BIG_ENDIAN
580 bool "Build big-endian kernel"
581 help
582 Say Y if you plan on running a kernel in big-endian mode.
583
Mark Brownf6e763b2014-03-04 07:51:17 +0000584config SCHED_MC
585 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000586 help
587 Multi-core scheduler support improves the CPU scheduler's decision
588 making when dealing with multi-core CPU chips at a cost of slightly
589 increased overhead in some places. If unsure say N here.
590
591config SCHED_SMT
592 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000593 help
594 Improves the CPU scheduler's decision making when dealing with
595 MultiThreading at a cost of slightly increased overhead in some
596 places. If unsure say N here.
597
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100598config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000599 int "Maximum number of CPUs (2-4096)"
600 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100601 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100602 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100603
Mark Rutland9327e2c2013-10-24 20:30:18 +0100604config HOTPLUG_CPU
605 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800606 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100607 help
608 Say Y here to experiment with turning CPUs off and on. CPUs
609 can be controlled through /sys/devices/system/cpu.
610
Kyle Yan54b1cef2017-01-09 14:19:25 -0800611# The GPIO number here must be sorted by descending number. In case of
612# a multiplatform kernel, we just want the highest value required by the
613# selected platforms.
614config ARCH_NR_GPIO
615 int
Channagoud Kadabid3dbde22017-08-15 16:51:59 -0700616 default 1280 if ARCH_QCOM
Kyle Yan54b1cef2017-01-09 14:19:25 -0800617 default 256
618 help
619 Maximum number of GPIOs in the system.
620
621 If unsure, leave the default value.
622
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700623# Common NUMA Features
624config NUMA
625 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800626 select ACPI_NUMA if ACPI
627 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700628 help
629 Enable NUMA (Non Uniform Memory Access) support.
630
631 The kernel will try to allocate memory used by a CPU on the
632 local memory of the CPU and add some more
633 NUMA awareness to the kernel.
634
635config NODES_SHIFT
636 int "Maximum NUMA Nodes (as a power of 2)"
637 range 1 10
638 default "2"
639 depends on NEED_MULTIPLE_NODES
640 help
641 Specify the maximum number of NUMA Nodes available on the target
642 system. Increases memory reserved to accommodate various tables.
643
644config USE_PERCPU_NUMA_NODE_ID
645 def_bool y
646 depends on NUMA
647
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800648config HAVE_SETUP_PER_CPU_AREA
649 def_bool y
650 depends on NUMA
651
652config NEED_PER_CPU_EMBED_FIRST_CHUNK
653 def_bool y
654 depends on NUMA
655
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100656source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800657source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100658
Laura Abbott83863f22016-02-05 16:24:47 -0800659config ARCH_SUPPORTS_DEBUG_PAGEALLOC
660 def_bool y
661
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100662config ARCH_HAS_HOLES_MEMORYMODEL
663 def_bool y if SPARSEMEM
664
665config ARCH_SPARSEMEM_ENABLE
666 def_bool y
667 select SPARSEMEM_VMEMMAP_ENABLE
668
669config ARCH_SPARSEMEM_DEFAULT
670 def_bool ARCH_SPARSEMEM_ENABLE
671
672config ARCH_SELECT_MEMORY_MODEL
673 def_bool ARCH_SPARSEMEM_ENABLE
674
675config HAVE_ARCH_PFN_VALID
676 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
677
678config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100679 def_bool y
680 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100681
Steve Capper084bd292013-04-10 13:48:00 +0100682config SYS_SUPPORTS_HUGETLBFS
683 def_bool y
684
Steve Capper084bd292013-04-10 13:48:00 +0100685config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100686 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100687
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100688config ARCH_HAS_CACHE_LINE_SIZE
689 def_bool y
690
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100691source "mm/Kconfig"
692
Patrick Daly50d8bce2016-12-13 20:17:41 -0800693config ARM64_DMA_USE_IOMMU
694 bool "ARM64 DMA iommu integration"
695 select ARM_HAS_SG_CHAIN
696 select NEED_SG_DMA_LENGTH
697 help
698 Enable using iommu through the standard dma apis.
699 dma_alloc_coherent() will allocate scatter-gather memory
700 which is made virtually contiguous via iommu.
701 Enable if system contains IOMMU hardware.
702
703if ARM64_DMA_USE_IOMMU
704
705config ARM64_DMA_IOMMU_ALIGNMENT
706 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
707 range 4 9
Shiraz Hashim4f404632017-04-10 08:34:46 +0530708 default 9
Patrick Daly50d8bce2016-12-13 20:17:41 -0800709 help
710 DMA mapping framework by default aligns all buffers to the smallest
711 PAGE_SIZE order which is greater than or equal to the requested buffer
712 size. This works well for buffers up to a few hundreds kilobytes, but
713 for larger buffers it just a waste of address space. Drivers which has
714 relatively small addressing window (like 64Mib) might run out of
715 virtual space with just a few allocations.
716
717 With this parameter you can specify the maximum PAGE_SIZE order for
718 DMA IOMMU buffers. Larger buffers will be aligned only to this
719 specified order. The order is expressed as a power of two multiplied
720 by the PAGE_SIZE.
721
722endif
723
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000724config SECCOMP
725 bool "Enable seccomp to safely compute untrusted bytecode"
726 ---help---
727 This kernel feature is useful for number crunching applications
728 that may need to compute untrusted bytecode during their
729 execution. By using pipes or other transports made available to
730 the process as file descriptors supporting the read/write
731 syscalls, it's possible to isolate those applications in
732 their own address space using seccomp. Once seccomp is
733 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
734 and the task is only allowed to execute a few safe syscalls
735 defined by each seccomp mode.
736
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000737config PARAVIRT
738 bool "Enable paravirtualization code"
739 help
740 This changes the kernel so it can modify itself when it is run
741 under a hypervisor, potentially improving performance significantly
742 over full virtualization.
743
744config PARAVIRT_TIME_ACCOUNTING
745 bool "Paravirtual steal time accounting"
746 select PARAVIRT
747 default n
748 help
749 Select this option to enable fine granularity task steal time
750 accounting. Time spent executing other tasks in parallel with
751 the current vCPU is discounted from the vCPU power. To account for
752 that, there can be a small performance impact.
753
754 If in doubt, say N here.
755
Geoff Levandd28f6df2016-06-23 17:54:48 +0000756config KEXEC
757 depends on PM_SLEEP_SMP
758 select KEXEC_CORE
759 bool "kexec system call"
760 ---help---
761 kexec is a system call that implements the ability to shutdown your
762 current kernel, and to start another kernel. It is like a reboot
763 but it is independent of the system firmware. And like a reboot
764 you can start any kernel with it, not just Linux.
765
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000766config XEN_DOM0
767 def_bool y
768 depends on XEN
769
770config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700771 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000772 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000773 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000774 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000775 help
776 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
777
Steve Capperd03bb142013-04-25 15:19:21 +0100778config FORCE_MAX_ZONEORDER
779 int
780 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100781 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100782 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100783 help
784 The kernel memory allocator divides physically contiguous memory
785 blocks into "zones", where each zone is a power of two number of
786 pages. This option selects the largest power of two that the kernel
787 keeps in the memory allocator. If you need to allocate very large
788 blocks of physically contiguous memory, then you may need to
789 increase this value.
790
791 This config option is actually maximum order plus one. For example,
792 a value of 11 means that the largest free memory block is 2^10 pages.
793
794 We make sure that we can allocate upto a HugePage size for each configuration.
795 Hence we have :
796 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
797
798 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
799 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100800
Will Deacon3e85c602017-11-14 14:41:01 +0000801config UNMAP_KERNEL_AT_EL0
Will Deacon5beb2e02017-11-14 16:19:39 +0000802 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon3e85c602017-11-14 14:41:01 +0000803 default y
804 help
Will Deacon5beb2e02017-11-14 16:19:39 +0000805 Speculation attacks against some high-performance processors can
806 be used to bypass MMU permission checks and leak kernel data to
807 userspace. This can be defended against by unmapping the kernel
808 when running in userspace, mapping it back in on exception entry
809 via a trampoline page in the vector table.
Will Deacon3e85c602017-11-14 14:41:01 +0000810
811 If unsure, say Y.
812
Will Deacon0f5bfbd2018-01-03 11:17:58 +0000813config HARDEN_BRANCH_PREDICTOR
814 bool "Harden the branch predictor against aliasing attacks" if EXPERT
815 help
816 Speculation attacks against some high-performance processors rely on
817 being able to manipulate the branch predictor for a victim context by
818 executing aliasing branches in the attacker context. Such attacks
819 can be partially mitigated against by clearing internal branch
820 predictor state and limiting the prediction logic in some situations.
821
822 This config option will take CPU-specific actions to harden the
823 branch predictor against aliasing attacks and may rely on specific
824 instruction sequences or control bits being set by the system
825 firmware.
826
827 If unsure, say Y.
828
Blagovest Kolenichevb6ccdd82018-05-11 03:09:38 -0700829config PSCI_BP_HARDENING
830 depends on HARDEN_BRANCH_PREDICTOR
831 bool "Use PSCI get version to enable branch predictor hardening"
832 help
833 If the mitigation for branch prediction is supported using psci
834 get version by the firmware then enable this option. Some older
835 versions of firmwares may not be using new SMCCC convention in
836 such cases use psci get version method to enable hardening for
837 branch prediction attacks.
838
839 If unsure, say N.
840
Will Deacon1b907f42014-11-20 16:51:10 +0000841menuconfig ARMV8_DEPRECATED
842 bool "Emulate deprecated/obsolete ARMv8 instructions"
843 depends on COMPAT
844 help
845 Legacy software support may require certain instructions
846 that have been deprecated or obsoleted in the architecture.
847
848 Enable this config to enable selective emulation of these
849 features.
850
851 If unsure, say Y
852
853if ARMV8_DEPRECATED
854
855config SWP_EMULATION
856 bool "Emulate SWP/SWPB instructions"
857 help
858 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
859 they are always undefined. Say Y here to enable software
860 emulation of these instructions for userspace using LDXR/STXR.
861
862 In some older versions of glibc [<=2.8] SWP is used during futex
863 trylock() operations with the assumption that the code will not
864 be preempted. This invalid assumption may be more likely to fail
865 with SWP emulation enabled, leading to deadlock of the user
866 application.
867
868 NOTE: when accessing uncached shared regions, LDXR/STXR rely
869 on an external transaction monitoring block called a global
870 monitor to maintain update atomicity. If your system does not
871 implement a global monitor, this option can cause programs that
872 perform SWP operations to uncached memory to deadlock.
873
874 If unsure, say Y
875
876config CP15_BARRIER_EMULATION
877 bool "Emulate CP15 Barrier instructions"
878 help
879 The CP15 barrier instructions - CP15ISB, CP15DSB, and
880 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
881 strongly recommended to use the ISB, DSB, and DMB
882 instructions instead.
883
884 Say Y here to enable software emulation of these
885 instructions for AArch32 userspace code. When this option is
886 enabled, CP15 barrier usage is traced which can help
887 identify software that needs updating.
888
889 If unsure, say Y
890
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000891config SETEND_EMULATION
892 bool "Emulate SETEND instruction"
893 help
894 The SETEND instruction alters the data-endianness of the
895 AArch32 EL0, and is deprecated in ARMv8.
896
897 Say Y here to enable software emulation of the instruction
898 for AArch32 userspace code.
899
900 Note: All the cpus on the system must have mixed endian support at EL0
901 for this feature to be enabled. If a new CPU - which doesn't support mixed
902 endian - is hotplugged in after this feature has been enabled, there could
903 be unexpected results in the applications.
904
905 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000906endif
907
Catalin Marinas048871b2016-07-01 18:25:31 +0100908config ARM64_SW_TTBR0_PAN
Catalin Marinas7285f412016-07-01 18:25:31 +0100909 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
Catalin Marinas048871b2016-07-01 18:25:31 +0100910 help
911 Enabling this option prevents the kernel from accessing
912 user-space memory directly by pointing TTBR0_EL1 to a reserved
913 zeroed area and reserved ASID. The user access routines
914 restore the valid TTBR0_EL1 temporarily.
915
Will Deacon0e4a0702015-07-27 15:54:13 +0100916menu "ARMv8.1 architectural features"
917
918config ARM64_HW_AFDBM
919 bool "Support for hardware updates of the Access and Dirty page flags"
920 default y
921 help
922 The ARMv8.1 architecture extensions introduce support for
923 hardware updates of the access and dirty information in page
924 table entries. When enabled in TCR_EL1 (HA and HD bits) on
925 capable processors, accesses to pages with PTE_AF cleared will
926 set this bit instead of raising an access flag fault.
927 Similarly, writes to read-only pages with the DBM bit set will
928 clear the read-only bit (AP[2]) instead of raising a
929 permission fault.
930
931 Kernels built with this configuration option enabled continue
932 to work on pre-ARMv8.1 hardware and the performance impact is
933 minimal. If unsure, say Y.
934
935config ARM64_PAN
936 bool "Enable support for Privileged Access Never (PAN)"
937 default y
938 help
939 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
940 prevents the kernel or hypervisor from accessing user-space (EL0)
941 memory directly.
942
943 Choosing this option will cause any unprotected (not using
944 copy_to_user et al) memory access to fail with a permission fault.
945
946 The feature is detected at runtime, and will remain as a 'nop'
947 instruction if the cpu does not implement the feature.
948
949config ARM64_LSE_ATOMICS
950 bool "Atomic instructions"
951 help
952 As part of the Large System Extensions, ARMv8.1 introduces new
953 atomic instructions that are designed specifically to scale in
954 very large systems.
955
956 Say Y here to make use of these instructions for the in-kernel
957 atomic routines. This incurs a small overhead on CPUs that do
958 not support these instructions and requires the kernel to be
959 built with binutils >= 2.25.
960
Marc Zyngier1f364c82014-02-19 09:33:14 +0000961config ARM64_VHE
962 bool "Enable support for Virtualization Host Extensions (VHE)"
963 default y
964 help
965 Virtualization Host Extensions (VHE) allow the kernel to run
966 directly at EL2 (instead of EL1) on processors that support
967 it. This leads to better performance for KVM, as they reduce
968 the cost of the world switch.
969
970 Selecting this option allows the VHE feature to be detected
971 at runtime, and does not affect processors that do not
972 implement this feature.
973
Will Deacon0e4a0702015-07-27 15:54:13 +0100974endmenu
975
Will Deaconf9933182016-02-26 16:30:14 +0000976menu "ARMv8.2 architectural features"
977
James Morse57f49592016-02-05 14:58:48 +0000978config ARM64_UAO
979 bool "Enable support for User Access Override (UAO)"
980 default y
981 help
982 User Access Override (UAO; part of the ARMv8.2 Extensions)
983 causes the 'unprivileged' variant of the load/store instructions to
984 be overriden to be privileged.
985
986 This option changes get_user() and friends to use the 'unprivileged'
987 variant of the load/store instructions. This ensures that user-space
988 really did have access to the supplied memory. When addr_limit is
989 set to kernel memory the UAO bit will be set, allowing privileged
990 access to kernel memory.
991
992 Choosing this option will cause copy_to_user() et al to use user-space
993 memory permissions.
994
995 The feature is detected at runtime, the kernel will use the
996 regular load/store instructions if the cpu does not implement the
997 feature.
998
Will Deaconf9933182016-02-26 16:30:14 +0000999endmenu
1000
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001001config ARM64_MODULE_CMODEL_LARGE
1002 bool
1003
1004config ARM64_MODULE_PLTS
1005 bool
1006 select ARM64_MODULE_CMODEL_LARGE
1007 select HAVE_MOD_ARCH_SPECIFIC
1008
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001009config RELOCATABLE
1010 bool
1011 help
1012 This builds the kernel as a Position Independent Executable (PIE),
1013 which retains all relocation metadata required to relocate the
1014 kernel binary at runtime to a different virtual address than the
1015 address it was linked at.
1016 Since AArch64 uses the RELA relocation format, this requires a
1017 relocation pass at runtime even if the kernel is loaded at the
1018 same address it was linked at.
1019
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001020config RANDOMIZE_BASE
1021 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001022 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001023 select RELOCATABLE
1024 help
1025 Randomizes the virtual address at which the kernel image is
1026 loaded, as a security feature that deters exploit attempts
1027 relying on knowledge of the location of kernel internals.
1028
1029 It is the bootloader's job to provide entropy, by passing a
1030 random u64 value in /chosen/kaslr-seed at kernel entry.
1031
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001032 When booting via the UEFI stub, it will invoke the firmware's
1033 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1034 to the kernel proper. In addition, it will randomise the physical
1035 location of the kernel Image as well.
1036
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001037 If unsure, say N.
1038
1039config RANDOMIZE_MODULE_REGION_FULL
1040 bool "Randomize the module region independently from the core kernel"
Sami Tolvanen2bea1d02017-11-10 14:00:24 -08001041 depends on RANDOMIZE_BASE && !DYNAMIC_FTRACE && !LTO_CLANG
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001042 default y
1043 help
1044 Randomizes the location of the module region without considering the
1045 location of the core kernel. This way, it is impossible for modules
1046 to leak information about the location of core kernel data structures
1047 but it does imply that function calls between modules and the core
1048 kernel will need to be resolved via veneers in the module PLT.
1049
1050 When this option is not set, the module region will be randomized over
1051 a limited range that contains the [_stext, _etext] interval of the
1052 core kernel, so branch relocations are always in range.
1053
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001054endmenu
1055
1056menu "Boot options"
1057
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001058config ARM64_ACPI_PARKING_PROTOCOL
1059 bool "Enable support for the ARM64 ACPI parking protocol"
1060 depends on ACPI
1061 help
1062 Enable support for the ARM64 ACPI parking protocol. If disabled
1063 the kernel will not allow booting through the ARM64 ACPI parking
1064 protocol even if the corresponding data is present in the ACPI
1065 MADT table.
1066
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001067config CMDLINE
1068 string "Default kernel command string"
1069 default ""
1070 help
1071 Provide a set of default command-line options at build time by
1072 entering them here. As a minimum, you should specify the the
1073 root device (e.g. root=/dev/nfs).
1074
Colin Cross74157da2014-04-02 18:02:15 -07001075choice
1076 prompt "Kernel command line type" if CMDLINE != ""
1077 default CMDLINE_FROM_BOOTLOADER
1078
1079config CMDLINE_FROM_BOOTLOADER
1080 bool "Use bootloader kernel arguments if available"
1081 help
1082 Uses the command-line options passed by the boot loader. If
1083 the boot loader doesn't provide any, the default kernel command
1084 string provided in CMDLINE will be used.
1085
1086config CMDLINE_EXTEND
1087 bool "Extend bootloader kernel arguments"
1088 help
1089 The command-line arguments provided by the boot loader will be
1090 appended to the default kernel command string.
1091
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001092config CMDLINE_FORCE
1093 bool "Always use the default kernel command string"
1094 help
1095 Always use the default kernel command string, even if the boot
1096 loader passes other arguments to the kernel.
1097 This is useful if you cannot or don't want to change the
1098 command-line options your boot loader passes to the kernel.
Colin Cross74157da2014-04-02 18:02:15 -07001099endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001100
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001101config EFI_STUB
1102 bool
1103
Mark Salterf84d0272014-04-15 21:59:30 -04001104config EFI
1105 bool "UEFI runtime support"
1106 depends on OF && !CPU_BIG_ENDIAN
1107 select LIBFDT
1108 select UCS2_STRING
1109 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001110 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001111 select EFI_STUB
1112 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001113 default y
1114 help
1115 This option provides support for runtime services provided
1116 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001117 clock, and platform reset). A UEFI stub is also provided to
1118 allow the kernel to be booted as an EFI application. This
1119 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001120
Yi Lid1ae8c02014-10-04 23:46:43 +08001121config DMI
1122 bool "Enable support for SMBIOS (DMI) tables"
1123 depends on EFI
1124 default y
1125 help
1126 This enables SMBIOS/DMI feature for systems.
1127
1128 This option is only useful on systems that have UEFI firmware.
1129 However, even with this option, the resultant kernel should
1130 continue to boot on existing non-UEFI platforms.
1131
Alex Raye2d9f0a2014-03-17 13:44:01 -07001132config BUILD_ARM64_APPENDED_DTB_IMAGE
1133 bool "Build a concatenated Image.gz/dtb by default"
1134 depends on OF
1135 help
1136 Enabling this option will cause a concatenated Image.gz and list of
1137 DTBs to be built by default (instead of a standalone Image.gz.)
1138 The image will built in arch/arm64/boot/Image.gz-dtb
1139
Dmitry Shmidt4bdcc932017-03-28 13:30:18 -07001140choice
1141 prompt "Appended DTB Kernel Image name"
1142 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1143 help
1144 Enabling this option will cause a specific kernel image Image or
1145 Image.gz to be used for final image creation.
1146 The image will built in arch/arm64/boot/IMAGE-NAME-dtb
1147
1148 config IMG_GZ_DTB
1149 bool "Image.gz-dtb"
1150 config IMG_DTB
1151 bool "Image-dtb"
1152endchoice
1153
1154config BUILD_ARM64_APPENDED_KERNEL_IMAGE_NAME
1155 string
1156 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1157 default "Image.gz-dtb" if IMG_GZ_DTB
1158 default "Image-dtb" if IMG_DTB
1159
Alex Raye2d9f0a2014-03-17 13:44:01 -07001160config BUILD_ARM64_APPENDED_DTB_IMAGE_NAMES
1161 string "Default dtb names"
1162 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1163 help
1164 Space separated list of names of dtbs to append when
1165 building a concatenated Image.gz-dtb.
1166
Atanas Filipovf1d581c2018-04-16 16:14:22 +05301167choice
1168 prompt "Kernel compression method"
1169 default BUILD_ARM64_KERNEL_COMPRESSION_GZIP
1170 help
1171 Allows choice between gzip compressed or uncompressed
1172 kernel image
1173
1174config BUILD_ARM64_KERNEL_COMPRESSION_GZIP
1175 bool "Build compressed kernel image"
1176 help
1177 Build a kernel image using gzip
1178 compression with concatenated dtb.
1179 gzip is based on the DEFLATE
1180 algorithm.
1181
1182config BUILD_ARM64_UNCOMPRESSED_KERNEL
1183 bool "Build uncompressed kernel image"
1184 help
1185 Build a kernel image without
1186 compression and with
1187 concatenated dtb.
1188endchoice
1189
Puja Gupta22625ce2017-03-17 13:27:09 -07001190config BUILD_ARM64_DT_OVERLAY
1191 bool "enable DT overlay compilation support"
1192 depends on OF
1193 help
1194 This option enables support for DT overlay compilation.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001195endmenu
1196
1197menu "Userspace binary formats"
1198
1199source "fs/Kconfig.binfmt"
1200
1201config COMPAT
1202 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001203 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wange631a1a2017-01-26 11:19:55 +08001204 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001205 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001206 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001207 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001208 help
1209 This option enables support for a 32-bit EL0 running under a 64-bit
1210 kernel at EL1. AArch32-specific components such as system calls,
1211 the user helper functions, VFP support and the ptrace interface are
1212 handled appropriately by the kernel.
1213
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001214 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1215 that you will only be able to execute AArch32 binaries that were compiled
1216 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001217
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001218 If you want to execute 32-bit userspace applications, say Y.
1219
1220config SYSVIPC_COMPAT
1221 def_bool y
1222 depends on COMPAT && SYSVIPC
1223
1224endmenu
1225
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001226menu "Power management options"
1227
1228source "kernel/power/Kconfig"
1229
James Morse82869ac2016-04-27 17:47:12 +01001230config ARCH_HIBERNATION_POSSIBLE
1231 def_bool y
1232 depends on CPU_PM
1233
1234config ARCH_HIBERNATION_HEADER
1235 def_bool y
1236 depends on HIBERNATION
1237
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001238config ARCH_SUSPEND_POSSIBLE
1239 def_bool y
1240
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001241endmenu
1242
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001243menu "CPU Power Management"
1244
1245source "drivers/cpuidle/Kconfig"
1246
Rob Herring52e7e812014-02-24 11:27:57 +09001247source "drivers/cpufreq/Kconfig"
1248
1249endmenu
1250
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001251source "net/Kconfig"
1252
1253source "drivers/Kconfig"
1254
Mark Salterf84d0272014-04-15 21:59:30 -04001255source "drivers/firmware/Kconfig"
1256
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001257source "drivers/acpi/Kconfig"
1258
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001259source "fs/Kconfig"
1260
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001261source "arch/arm64/kvm/Kconfig"
1262
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001263source "arch/arm64/Kconfig.debug"
1264
1265source "security/Kconfig"
1266
1267source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001268if CRYPTO
1269source "arch/arm64/crypto/Kconfig"
1270endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001271
1272source "lib/Kconfig"