blob: cf7832bfdde80b77277e9f71b830483e330792f1 [file] [log] [blame]
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001/*
2 * RTL8XXXU mac80211 USB driver
3 *
Jes Sorenseneb188062016-04-14 16:37:14 -04004 * Copyright (c) 2014 - 2016 Jes Sorensen <Jes.Sorensen@redhat.com>
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005 *
6 * Portions, notably calibration code:
7 * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
8 *
9 * This driver was written as a replacement for the vendor provided
10 * rtl8723au driver. As the Realtek 8xxx chips are very similar in
11 * their programming interface, I have started adding support for
12 * additional 8xxx chips like the 8192cu, 8188cus, etc.
13 *
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of version 2 of the GNU General Public License as
16 * published by the Free Software Foundation.
17 *
18 * This program is distributed in the hope that it will be useful, but WITHOUT
19 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
20 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
21 * more details.
22 */
23
24#include <linux/init.h>
25#include <linux/kernel.h>
26#include <linux/sched.h>
27#include <linux/errno.h>
28#include <linux/slab.h>
29#include <linux/module.h>
30#include <linux/spinlock.h>
31#include <linux/list.h>
32#include <linux/usb.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ethtool.h>
36#include <linux/wireless.h>
37#include <linux/firmware.h>
38#include <linux/moduleparam.h>
39#include <net/mac80211.h>
40#include "rtl8xxxu.h"
41#include "rtl8xxxu_regs.h"
42
43#define DRIVER_NAME "rtl8xxxu"
44
Jes Sorensen3307d842016-02-29 17:03:59 -050045static int rtl8xxxu_debug = RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -040046static bool rtl8xxxu_ht40_2g;
47
48MODULE_AUTHOR("Jes Sorensen <Jes.Sorensen@redhat.com>");
49MODULE_DESCRIPTION("RTL8XXXu USB mac80211 Wireless LAN Driver");
50MODULE_LICENSE("GPL");
51MODULE_FIRMWARE("rtlwifi/rtl8723aufw_A.bin");
52MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B.bin");
53MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B_NoBT.bin");
54MODULE_FIRMWARE("rtlwifi/rtl8192cufw_A.bin");
55MODULE_FIRMWARE("rtlwifi/rtl8192cufw_B.bin");
56MODULE_FIRMWARE("rtlwifi/rtl8192cufw_TMSC.bin");
Jes Sorensenb001e082016-02-29 17:04:02 -050057MODULE_FIRMWARE("rtlwifi/rtl8192eu_nic.bin");
Jes Sorensen35a741f2016-02-29 17:04:10 -050058MODULE_FIRMWARE("rtlwifi/rtl8723bu_nic.bin");
59MODULE_FIRMWARE("rtlwifi/rtl8723bu_bt.bin");
Jes Sorensen26f1fad2015-10-14 20:44:51 -040060
61module_param_named(debug, rtl8xxxu_debug, int, 0600);
62MODULE_PARM_DESC(debug, "Set debug mask");
63module_param_named(ht40_2g, rtl8xxxu_ht40_2g, bool, 0600);
64MODULE_PARM_DESC(ht40_2g, "Enable HT40 support on the 2.4GHz band");
65
66#define USB_VENDOR_ID_REALTEK 0x0bda
67/* Minimum IEEE80211_MAX_FRAME_LEN */
68#define RTL_RX_BUFFER_SIZE IEEE80211_MAX_FRAME_LEN
69#define RTL8XXXU_RX_URBS 32
70#define RTL8XXXU_RX_URB_PENDING_WATER 8
71#define RTL8XXXU_TX_URBS 64
72#define RTL8XXXU_TX_URB_LOW_WATER 25
73#define RTL8XXXU_TX_URB_HIGH_WATER 32
74
75static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
76 struct rtl8xxxu_rx_urb *rx_urb);
77
78static struct ieee80211_rate rtl8xxxu_rates[] = {
79 { .bitrate = 10, .hw_value = DESC_RATE_1M, .flags = 0 },
80 { .bitrate = 20, .hw_value = DESC_RATE_2M, .flags = 0 },
81 { .bitrate = 55, .hw_value = DESC_RATE_5_5M, .flags = 0 },
82 { .bitrate = 110, .hw_value = DESC_RATE_11M, .flags = 0 },
83 { .bitrate = 60, .hw_value = DESC_RATE_6M, .flags = 0 },
84 { .bitrate = 90, .hw_value = DESC_RATE_9M, .flags = 0 },
85 { .bitrate = 120, .hw_value = DESC_RATE_12M, .flags = 0 },
86 { .bitrate = 180, .hw_value = DESC_RATE_18M, .flags = 0 },
87 { .bitrate = 240, .hw_value = DESC_RATE_24M, .flags = 0 },
88 { .bitrate = 360, .hw_value = DESC_RATE_36M, .flags = 0 },
89 { .bitrate = 480, .hw_value = DESC_RATE_48M, .flags = 0 },
90 { .bitrate = 540, .hw_value = DESC_RATE_54M, .flags = 0 },
91};
92
93static struct ieee80211_channel rtl8xxxu_channels_2g[] = {
Johannes Berg57fbcce2016-04-12 15:56:15 +020094 { .band = NL80211_BAND_2GHZ, .center_freq = 2412,
Jes Sorensen26f1fad2015-10-14 20:44:51 -040095 .hw_value = 1, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +020096 { .band = NL80211_BAND_2GHZ, .center_freq = 2417,
Jes Sorensen26f1fad2015-10-14 20:44:51 -040097 .hw_value = 2, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +020098 { .band = NL80211_BAND_2GHZ, .center_freq = 2422,
Jes Sorensen26f1fad2015-10-14 20:44:51 -040099 .hw_value = 3, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200100 { .band = NL80211_BAND_2GHZ, .center_freq = 2427,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400101 .hw_value = 4, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200102 { .band = NL80211_BAND_2GHZ, .center_freq = 2432,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400103 .hw_value = 5, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200104 { .band = NL80211_BAND_2GHZ, .center_freq = 2437,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400105 .hw_value = 6, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200106 { .band = NL80211_BAND_2GHZ, .center_freq = 2442,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400107 .hw_value = 7, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200108 { .band = NL80211_BAND_2GHZ, .center_freq = 2447,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400109 .hw_value = 8, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200110 { .band = NL80211_BAND_2GHZ, .center_freq = 2452,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400111 .hw_value = 9, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200112 { .band = NL80211_BAND_2GHZ, .center_freq = 2457,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400113 .hw_value = 10, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200114 { .band = NL80211_BAND_2GHZ, .center_freq = 2462,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400115 .hw_value = 11, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200116 { .band = NL80211_BAND_2GHZ, .center_freq = 2467,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400117 .hw_value = 12, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200118 { .band = NL80211_BAND_2GHZ, .center_freq = 2472,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400119 .hw_value = 13, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200120 { .band = NL80211_BAND_2GHZ, .center_freq = 2484,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400121 .hw_value = 14, .max_power = 30 }
122};
123
124static struct ieee80211_supported_band rtl8xxxu_supported_band = {
125 .channels = rtl8xxxu_channels_2g,
126 .n_channels = ARRAY_SIZE(rtl8xxxu_channels_2g),
127 .bitrates = rtl8xxxu_rates,
128 .n_bitrates = ARRAY_SIZE(rtl8xxxu_rates),
129};
130
131static struct rtl8xxxu_reg8val rtl8723a_mac_init_table[] = {
132 {0x420, 0x80}, {0x423, 0x00}, {0x430, 0x00}, {0x431, 0x00},
133 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
134 {0x436, 0x06}, {0x437, 0x07}, {0x438, 0x00}, {0x439, 0x00},
135 {0x43a, 0x00}, {0x43b, 0x01}, {0x43c, 0x04}, {0x43d, 0x05},
136 {0x43e, 0x06}, {0x43f, 0x07}, {0x440, 0x5d}, {0x441, 0x01},
137 {0x442, 0x00}, {0x444, 0x15}, {0x445, 0xf0}, {0x446, 0x0f},
138 {0x447, 0x00}, {0x458, 0x41}, {0x459, 0xa8}, {0x45a, 0x72},
139 {0x45b, 0xb9}, {0x460, 0x66}, {0x461, 0x66}, {0x462, 0x08},
140 {0x463, 0x03}, {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
141 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
142 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
143 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
144 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
145 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
146 {0x515, 0x10}, {0x516, 0x0a}, {0x517, 0x10}, {0x51a, 0x16},
147 {0x524, 0x0f}, {0x525, 0x4f}, {0x546, 0x40}, {0x547, 0x00},
148 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55a, 0x02},
149 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
150 {0x652, 0x20}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
151 {0x63f, 0x0e}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
152 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
153 {0x70a, 0x65}, {0x70b, 0x87}, {0xffff, 0xff},
154};
155
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -0500156static struct rtl8xxxu_reg8val rtl8723b_mac_init_table[] = {
157 {0x02f, 0x30}, {0x035, 0x00}, {0x039, 0x08}, {0x04e, 0xe0},
158 {0x064, 0x00}, {0x067, 0x20}, {0x428, 0x0a}, {0x429, 0x10},
159 {0x430, 0x00}, {0x431, 0x00},
160 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
161 {0x436, 0x07}, {0x437, 0x08}, {0x43c, 0x04}, {0x43d, 0x05},
162 {0x43e, 0x07}, {0x43f, 0x08}, {0x440, 0x5d}, {0x441, 0x01},
163 {0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, {0x446, 0x00},
164 {0x447, 0x00}, {0x448, 0x00}, {0x449, 0xf0}, {0x44a, 0x0f},
165 {0x44b, 0x3e}, {0x44c, 0x10}, {0x44d, 0x00}, {0x44e, 0x00},
166 {0x44f, 0x00}, {0x450, 0x00}, {0x451, 0xf0}, {0x452, 0x0f},
167 {0x453, 0x00}, {0x456, 0x5e}, {0x460, 0x66}, {0x461, 0x66},
168 {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
169 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
170 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
171 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
172 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
173 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
174 {0x516, 0x0a}, {0x525, 0x4f},
175 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55c, 0x50},
176 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
177 {0x620, 0xff}, {0x621, 0xff}, {0x622, 0xff}, {0x623, 0xff},
178 {0x624, 0xff}, {0x625, 0xff}, {0x626, 0xff}, {0x627, 0xff},
179 {0x638, 0x50}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
180 {0x63f, 0x0e}, {0x640, 0x40}, {0x642, 0x40}, {0x643, 0x00},
181 {0x652, 0xc8}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
182 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
183 {0x70a, 0x65}, {0x70b, 0x87}, {0x765, 0x18}, {0x76e, 0x04},
184 {0xffff, 0xff},
185};
186
Jes Sorensenc606e662016-04-07 14:19:16 -0400187static struct rtl8xxxu_reg8val rtl8192e_mac_init_table[] = {
188 {0x011, 0xeb}, {0x012, 0x07}, {0x014, 0x75}, {0x303, 0xa7},
189 {0x428, 0x0a}, {0x429, 0x10}, {0x430, 0x00}, {0x431, 0x00},
190 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
191 {0x436, 0x07}, {0x437, 0x08}, {0x43c, 0x04}, {0x43d, 0x05},
192 {0x43e, 0x07}, {0x43f, 0x08}, {0x440, 0x5d}, {0x441, 0x01},
193 {0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, {0x446, 0x00},
194 {0x447, 0x00}, {0x448, 0x00}, {0x449, 0xf0}, {0x44a, 0x0f},
195 {0x44b, 0x3e}, {0x44c, 0x10}, {0x44d, 0x00}, {0x44e, 0x00},
196 {0x44f, 0x00}, {0x450, 0x00}, {0x451, 0xf0}, {0x452, 0x0f},
197 {0x453, 0x00}, {0x456, 0x5e}, {0x460, 0x66}, {0x461, 0x66},
198 {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff}, {0x4cd, 0xff},
199 {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2}, {0x502, 0x2f},
200 {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3}, {0x506, 0x5e},
201 {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4}, {0x50a, 0x5e},
202 {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4}, {0x50e, 0x00},
203 {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a}, {0x516, 0x0a},
204 {0x525, 0x4f}, {0x540, 0x12}, {0x541, 0x64}, {0x550, 0x10},
205 {0x551, 0x10}, {0x559, 0x02}, {0x55c, 0x50}, {0x55d, 0xff},
206 {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a}, {0x620, 0xff},
207 {0x621, 0xff}, {0x622, 0xff}, {0x623, 0xff}, {0x624, 0xff},
208 {0x625, 0xff}, {0x626, 0xff}, {0x627, 0xff}, {0x638, 0x50},
209 {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e}, {0x63f, 0x0e},
210 {0x640, 0x40}, {0x642, 0x40}, {0x643, 0x00}, {0x652, 0xc8},
211 {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43}, {0x702, 0x65},
212 {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43}, {0x70a, 0x65},
213 {0x70b, 0x87},
214 {0xffff, 0xff},
215};
216
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -0400217static struct rtl8xxxu_power_base rtl8188r_power_base = {
218 .reg_0e00 = 0x06080808,
219 .reg_0e04 = 0x00040406,
220 .reg_0e08 = 0x00000000,
221 .reg_086c = 0x00000000,
222
223 .reg_0e10 = 0x04060608,
224 .reg_0e14 = 0x00020204,
225 .reg_0e18 = 0x04060608,
226 .reg_0e1c = 0x00020204,
227
228 .reg_0830 = 0x06080808,
229 .reg_0834 = 0x00040406,
230 .reg_0838 = 0x00000000,
231 .reg_086c_2 = 0x00000000,
232
233 .reg_083c = 0x04060608,
234 .reg_0848 = 0x00020204,
235 .reg_084c = 0x04060608,
236 .reg_0868 = 0x00020204,
237};
238
239static struct rtl8xxxu_power_base rtl8192c_power_base = {
240 .reg_0e00 = 0x07090c0c,
241 .reg_0e04 = 0x01020405,
242 .reg_0e08 = 0x00000000,
243 .reg_086c = 0x00000000,
244
245 .reg_0e10 = 0x0b0c0c0e,
246 .reg_0e14 = 0x01030506,
247 .reg_0e18 = 0x0b0c0d0e,
248 .reg_0e1c = 0x01030509,
249
250 .reg_0830 = 0x07090c0c,
251 .reg_0834 = 0x01020405,
252 .reg_0838 = 0x00000000,
253 .reg_086c_2 = 0x00000000,
254
255 .reg_083c = 0x0b0c0d0e,
256 .reg_0848 = 0x01030509,
257 .reg_084c = 0x0b0c0d0e,
258 .reg_0868 = 0x01030509,
259};
260
261static struct rtl8xxxu_power_base rtl8723a_power_base = {
262 .reg_0e00 = 0x0a0c0c0c,
263 .reg_0e04 = 0x02040608,
264 .reg_0e08 = 0x00000000,
265 .reg_086c = 0x00000000,
266
267 .reg_0e10 = 0x0a0c0d0e,
268 .reg_0e14 = 0x02040608,
269 .reg_0e18 = 0x0a0c0d0e,
270 .reg_0e1c = 0x02040608,
271
272 .reg_0830 = 0x0a0c0c0c,
273 .reg_0834 = 0x02040608,
274 .reg_0838 = 0x00000000,
275 .reg_086c_2 = 0x00000000,
276
277 .reg_083c = 0x0a0c0d0e,
278 .reg_0848 = 0x02040608,
279 .reg_084c = 0x0a0c0d0e,
280 .reg_0868 = 0x02040608,
281};
282
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400283static struct rtl8xxxu_reg32val rtl8723a_phy_1t_init_table[] = {
284 {0x800, 0x80040000}, {0x804, 0x00000003},
285 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
286 {0x810, 0x10001331}, {0x814, 0x020c3d10},
287 {0x818, 0x02200385}, {0x81c, 0x00000000},
288 {0x820, 0x01000100}, {0x824, 0x00390004},
289 {0x828, 0x00000000}, {0x82c, 0x00000000},
290 {0x830, 0x00000000}, {0x834, 0x00000000},
291 {0x838, 0x00000000}, {0x83c, 0x00000000},
292 {0x840, 0x00010000}, {0x844, 0x00000000},
293 {0x848, 0x00000000}, {0x84c, 0x00000000},
294 {0x850, 0x00000000}, {0x854, 0x00000000},
295 {0x858, 0x569a569a}, {0x85c, 0x001b25a4},
296 {0x860, 0x66f60110}, {0x864, 0x061f0130},
297 {0x868, 0x00000000}, {0x86c, 0x32323200},
298 {0x870, 0x07000760}, {0x874, 0x22004000},
299 {0x878, 0x00000808}, {0x87c, 0x00000000},
300 {0x880, 0xc0083070}, {0x884, 0x000004d5},
301 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
302 {0x890, 0x00000800}, {0x894, 0xfffffffe},
303 {0x898, 0x40302010}, {0x89c, 0x00706050},
304 {0x900, 0x00000000}, {0x904, 0x00000023},
305 {0x908, 0x00000000}, {0x90c, 0x81121111},
306 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
307 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
308 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
309 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
310 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
311 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
312 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
313 {0xa78, 0x00000900},
314 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
315 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
316 {0xc10, 0x08800000}, {0xc14, 0x40000100},
317 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
318 {0xc20, 0x00000000}, {0xc24, 0x00000000},
319 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
320 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
321 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
322 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
323 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
324 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
325 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
326 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
327 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
328 {0xc70, 0x2c7f000d}, {0xc74, 0x018610db},
329 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
330 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
331 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
332 {0xc90, 0x00121820}, {0xc94, 0x00000000},
333 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
334 {0xca0, 0x00000000}, {0xca4, 0x00000080},
335 {0xca8, 0x00000000}, {0xcac, 0x00000000},
336 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
337 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
338 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
339 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
340 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
341 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
342 {0xce0, 0x00222222}, {0xce4, 0x00000000},
343 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
344 {0xd00, 0x00080740}, {0xd04, 0x00020401},
345 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
346 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
347 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
348 {0xd30, 0x00000000}, {0xd34, 0x80608000},
349 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
350 {0xd40, 0x00000000}, {0xd44, 0x00000000},
351 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
352 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
353 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
354 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
355 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
356 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
357 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
358 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
359 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
360 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
361 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
362 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
363 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
364 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
365 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
366 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
367 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
368 {0xe68, 0x001b25a4}, {0xe6c, 0x631b25a0},
369 {0xe70, 0x631b25a0}, {0xe74, 0x081b25a0},
370 {0xe78, 0x081b25a0}, {0xe7c, 0x081b25a0},
371 {0xe80, 0x081b25a0}, {0xe84, 0x631b25a0},
372 {0xe88, 0x081b25a0}, {0xe8c, 0x631b25a0},
373 {0xed0, 0x631b25a0}, {0xed4, 0x631b25a0},
374 {0xed8, 0x631b25a0}, {0xedc, 0x001b25a0},
375 {0xee0, 0x001b25a0}, {0xeec, 0x6b1b25a0},
376 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
377 {0xf00, 0x00000300},
378 {0xffff, 0xffffffff},
379};
380
Jes Sorensen36c32582016-02-29 17:04:14 -0500381static struct rtl8xxxu_reg32val rtl8723b_phy_1t_init_table[] = {
382 {0x800, 0x80040000}, {0x804, 0x00000003},
383 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
384 {0x810, 0x10001331}, {0x814, 0x020c3d10},
385 {0x818, 0x02200385}, {0x81c, 0x00000000},
386 {0x820, 0x01000100}, {0x824, 0x00190204},
387 {0x828, 0x00000000}, {0x82c, 0x00000000},
388 {0x830, 0x00000000}, {0x834, 0x00000000},
389 {0x838, 0x00000000}, {0x83c, 0x00000000},
390 {0x840, 0x00010000}, {0x844, 0x00000000},
391 {0x848, 0x00000000}, {0x84c, 0x00000000},
392 {0x850, 0x00000000}, {0x854, 0x00000000},
393 {0x858, 0x569a11a9}, {0x85c, 0x01000014},
394 {0x860, 0x66f60110}, {0x864, 0x061f0649},
395 {0x868, 0x00000000}, {0x86c, 0x27272700},
396 {0x870, 0x07000760}, {0x874, 0x25004000},
397 {0x878, 0x00000808}, {0x87c, 0x00000000},
398 {0x880, 0xb0000c1c}, {0x884, 0x00000001},
399 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
400 {0x890, 0x00000800}, {0x894, 0xfffffffe},
401 {0x898, 0x40302010}, {0x89c, 0x00706050},
402 {0x900, 0x00000000}, {0x904, 0x00000023},
403 {0x908, 0x00000000}, {0x90c, 0x81121111},
404 {0x910, 0x00000002}, {0x914, 0x00000201},
405 {0xa00, 0x00d047c8}, {0xa04, 0x80ff800c},
406 {0xa08, 0x8c838300}, {0xa0c, 0x2e7f120f},
407 {0xa10, 0x9500bb78}, {0xa14, 0x1114d028},
408 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
409 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
410 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
411 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
412 {0xa78, 0x00000900}, {0xa7c, 0x225b0606},
413 {0xa80, 0x21806490}, {0xb2c, 0x00000000},
414 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
415 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
416 {0xc10, 0x08800000}, {0xc14, 0x40000100},
417 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
418 {0xc20, 0x00000000}, {0xc24, 0x00000000},
419 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
420 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
421 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
422 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
423 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
424 {0xc50, 0x69553420}, {0xc54, 0x43bc0094},
425 {0xc58, 0x00013149}, {0xc5c, 0x00250492},
426 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
427 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
428 {0xc70, 0x2c7f000d}, {0xc74, 0x020610db},
429 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
430 {0xc80, 0x390000e4}, {0xc84, 0x20f60000},
431 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
432 {0xc90, 0x00020e1a}, {0xc94, 0x00000000},
433 {0xc98, 0x00020e1a}, {0xc9c, 0x00007f7f},
434 {0xca0, 0x00000000}, {0xca4, 0x000300a0},
435 {0xca8, 0x00000000}, {0xcac, 0x00000000},
436 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
437 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
438 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
439 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
440 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
441 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
442 {0xce0, 0x00222222}, {0xce4, 0x00000000},
443 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
444 {0xd00, 0x00000740}, {0xd04, 0x40020401},
445 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
446 {0xd10, 0xa0633333}, {0xd14, 0x3333bc53},
447 {0xd18, 0x7a8f5b6f}, {0xd2c, 0xcc979975},
448 {0xd30, 0x00000000}, {0xd34, 0x80608000},
449 {0xd38, 0x00000000}, {0xd3c, 0x00127353},
450 {0xd40, 0x00000000}, {0xd44, 0x00000000},
451 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
452 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
453 {0xd58, 0x00000282}, {0xd5c, 0x30032064},
454 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
455 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
456 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
457 {0xd78, 0x000e3c24}, {0xe00, 0x2d2d2d2d},
458 {0xe04, 0x2d2d2d2d}, {0xe08, 0x0390272d},
459 {0xe10, 0x2d2d2d2d}, {0xe14, 0x2d2d2d2d},
460 {0xe18, 0x2d2d2d2d}, {0xe1c, 0x2d2d2d2d},
461 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
462 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
463 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
464 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
465 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
466 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
467 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
468 {0xe68, 0x001b2556}, {0xe6c, 0x00c00096},
469 {0xe70, 0x00c00096}, {0xe74, 0x01000056},
470 {0xe78, 0x01000014}, {0xe7c, 0x01000056},
471 {0xe80, 0x01000014}, {0xe84, 0x00c00096},
472 {0xe88, 0x01000056}, {0xe8c, 0x00c00096},
473 {0xed0, 0x00c00096}, {0xed4, 0x00c00096},
474 {0xed8, 0x00c00096}, {0xedc, 0x000000d6},
475 {0xee0, 0x000000d6}, {0xeec, 0x01c00016},
476 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
477 {0xf00, 0x00000300},
478 {0x820, 0x01000100}, {0x800, 0x83040000},
479 {0xffff, 0xffffffff},
480};
481
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400482static struct rtl8xxxu_reg32val rtl8192cu_phy_2t_init_table[] = {
483 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
484 {0x800, 0x80040002}, {0x804, 0x00000003},
485 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
486 {0x810, 0x10000330}, {0x814, 0x020c3d10},
487 {0x818, 0x02200385}, {0x81c, 0x00000000},
488 {0x820, 0x01000100}, {0x824, 0x00390004},
489 {0x828, 0x01000100}, {0x82c, 0x00390004},
490 {0x830, 0x27272727}, {0x834, 0x27272727},
491 {0x838, 0x27272727}, {0x83c, 0x27272727},
492 {0x840, 0x00010000}, {0x844, 0x00010000},
493 {0x848, 0x27272727}, {0x84c, 0x27272727},
494 {0x850, 0x00000000}, {0x854, 0x00000000},
495 {0x858, 0x569a569a}, {0x85c, 0x0c1b25a4},
496 {0x860, 0x66e60230}, {0x864, 0x061f0130},
497 {0x868, 0x27272727}, {0x86c, 0x2b2b2b27},
498 {0x870, 0x07000700}, {0x874, 0x22184000},
499 {0x878, 0x08080808}, {0x87c, 0x00000000},
500 {0x880, 0xc0083070}, {0x884, 0x000004d5},
501 {0x888, 0x00000000}, {0x88c, 0xcc0000c0},
502 {0x890, 0x00000800}, {0x894, 0xfffffffe},
503 {0x898, 0x40302010}, {0x89c, 0x00706050},
504 {0x900, 0x00000000}, {0x904, 0x00000023},
505 {0x908, 0x00000000}, {0x90c, 0x81121313},
506 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
507 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
508 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
509 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
510 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
511 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
512 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
513 {0xc00, 0x48071d40}, {0xc04, 0x03a05633},
514 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
515 {0xc10, 0x08800000}, {0xc14, 0x40000100},
516 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
517 {0xc20, 0x00000000}, {0xc24, 0x00000000},
518 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
519 {0xc30, 0x69e9ac44}, {0xc34, 0x469652cf},
520 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
521 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
522 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
523 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
524 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
525 {0xc60, 0x00000000}, {0xc64, 0x5116848b},
526 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
527 {0xc70, 0x2c7f000d}, {0xc74, 0x2186115b},
528 {0xc78, 0x0000001f}, {0xc7c, 0x00b99612},
529 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
530 {0xc88, 0x40000100}, {0xc8c, 0xa0e40000},
531 {0xc90, 0x00121820}, {0xc94, 0x00000000},
532 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
533 {0xca0, 0x00000000}, {0xca4, 0x00000080},
534 {0xca8, 0x00000000}, {0xcac, 0x00000000},
535 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
536 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
537 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
538 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
539 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
540 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
541 {0xce0, 0x00222222}, {0xce4, 0x00000000},
542 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
543 {0xd00, 0x00080740}, {0xd04, 0x00020403},
544 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
545 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
546 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
547 {0xd30, 0x00000000}, {0xd34, 0x80608000},
548 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
549 {0xd40, 0x00000000}, {0xd44, 0x00000000},
550 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
551 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
552 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
553 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
554 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
555 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
556 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
557 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
558 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
559 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
560 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
561 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
562 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
563 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
564 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
565 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
566 {0xe5c, 0x28160d05}, {0xe60, 0x00000010},
567 {0xe68, 0x001b25a4}, {0xe6c, 0x63db25a4},
568 {0xe70, 0x63db25a4}, {0xe74, 0x0c1b25a4},
569 {0xe78, 0x0c1b25a4}, {0xe7c, 0x0c1b25a4},
570 {0xe80, 0x0c1b25a4}, {0xe84, 0x63db25a4},
571 {0xe88, 0x0c1b25a4}, {0xe8c, 0x63db25a4},
572 {0xed0, 0x63db25a4}, {0xed4, 0x63db25a4},
573 {0xed8, 0x63db25a4}, {0xedc, 0x001b25a4},
574 {0xee0, 0x001b25a4}, {0xeec, 0x6fdb25a4},
575 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
576 {0xf00, 0x00000300},
577 {0xffff, 0xffffffff},
578};
579
580static struct rtl8xxxu_reg32val rtl8188ru_phy_1t_highpa_table[] = {
581 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
582 {0x040, 0x000c0004}, {0x800, 0x80040000},
583 {0x804, 0x00000001}, {0x808, 0x0000fc00},
584 {0x80c, 0x0000000a}, {0x810, 0x10005388},
585 {0x814, 0x020c3d10}, {0x818, 0x02200385},
586 {0x81c, 0x00000000}, {0x820, 0x01000100},
587 {0x824, 0x00390204}, {0x828, 0x00000000},
588 {0x82c, 0x00000000}, {0x830, 0x00000000},
589 {0x834, 0x00000000}, {0x838, 0x00000000},
590 {0x83c, 0x00000000}, {0x840, 0x00010000},
591 {0x844, 0x00000000}, {0x848, 0x00000000},
592 {0x84c, 0x00000000}, {0x850, 0x00000000},
593 {0x854, 0x00000000}, {0x858, 0x569a569a},
594 {0x85c, 0x001b25a4}, {0x860, 0x66e60230},
595 {0x864, 0x061f0130}, {0x868, 0x00000000},
596 {0x86c, 0x20202000}, {0x870, 0x03000300},
597 {0x874, 0x22004000}, {0x878, 0x00000808},
598 {0x87c, 0x00ffc3f1}, {0x880, 0xc0083070},
599 {0x884, 0x000004d5}, {0x888, 0x00000000},
600 {0x88c, 0xccc000c0}, {0x890, 0x00000800},
601 {0x894, 0xfffffffe}, {0x898, 0x40302010},
602 {0x89c, 0x00706050}, {0x900, 0x00000000},
603 {0x904, 0x00000023}, {0x908, 0x00000000},
604 {0x90c, 0x81121111}, {0xa00, 0x00d047c8},
605 {0xa04, 0x80ff000c}, {0xa08, 0x8c838300},
606 {0xa0c, 0x2e68120f}, {0xa10, 0x9500bb78},
607 {0xa14, 0x11144028}, {0xa18, 0x00881117},
608 {0xa1c, 0x89140f00}, {0xa20, 0x15160000},
609 {0xa24, 0x070b0f12}, {0xa28, 0x00000104},
610 {0xa2c, 0x00d30000}, {0xa70, 0x101fbf00},
611 {0xa74, 0x00000007}, {0xc00, 0x48071d40},
612 {0xc04, 0x03a05611}, {0xc08, 0x000000e4},
613 {0xc0c, 0x6c6c6c6c}, {0xc10, 0x08800000},
614 {0xc14, 0x40000100}, {0xc18, 0x08800000},
615 {0xc1c, 0x40000100}, {0xc20, 0x00000000},
616 {0xc24, 0x00000000}, {0xc28, 0x00000000},
617 {0xc2c, 0x00000000}, {0xc30, 0x69e9ac44},
618 {0xc34, 0x469652cf}, {0xc38, 0x49795994},
619 {0xc3c, 0x0a97971c}, {0xc40, 0x1f7c403f},
620 {0xc44, 0x000100b7}, {0xc48, 0xec020107},
621 {0xc4c, 0x007f037f}, {0xc50, 0x6954342e},
622 {0xc54, 0x43bc0094}, {0xc58, 0x6954342f},
623 {0xc5c, 0x433c0094}, {0xc60, 0x00000000},
624 {0xc64, 0x5116848b}, {0xc68, 0x47c00bff},
625 {0xc6c, 0x00000036}, {0xc70, 0x2c46000d},
626 {0xc74, 0x018610db}, {0xc78, 0x0000001f},
627 {0xc7c, 0x00b91612}, {0xc80, 0x24000090},
628 {0xc84, 0x20f60000}, {0xc88, 0x24000090},
629 {0xc8c, 0x20200000}, {0xc90, 0x00121820},
630 {0xc94, 0x00000000}, {0xc98, 0x00121820},
631 {0xc9c, 0x00007f7f}, {0xca0, 0x00000000},
632 {0xca4, 0x00000080}, {0xca8, 0x00000000},
633 {0xcac, 0x00000000}, {0xcb0, 0x00000000},
634 {0xcb4, 0x00000000}, {0xcb8, 0x00000000},
635 {0xcbc, 0x28000000}, {0xcc0, 0x00000000},
636 {0xcc4, 0x00000000}, {0xcc8, 0x00000000},
637 {0xccc, 0x00000000}, {0xcd0, 0x00000000},
638 {0xcd4, 0x00000000}, {0xcd8, 0x64b22427},
639 {0xcdc, 0x00766932}, {0xce0, 0x00222222},
640 {0xce4, 0x00000000}, {0xce8, 0x37644302},
641 {0xcec, 0x2f97d40c}, {0xd00, 0x00080740},
642 {0xd04, 0x00020401}, {0xd08, 0x0000907f},
643 {0xd0c, 0x20010201}, {0xd10, 0xa0633333},
644 {0xd14, 0x3333bc43}, {0xd18, 0x7a8f5b6b},
645 {0xd2c, 0xcc979975}, {0xd30, 0x00000000},
646 {0xd34, 0x80608000}, {0xd38, 0x00000000},
647 {0xd3c, 0x00027293}, {0xd40, 0x00000000},
648 {0xd44, 0x00000000}, {0xd48, 0x00000000},
649 {0xd4c, 0x00000000}, {0xd50, 0x6437140a},
650 {0xd54, 0x00000000}, {0xd58, 0x00000000},
651 {0xd5c, 0x30032064}, {0xd60, 0x4653de68},
652 {0xd64, 0x04518a3c}, {0xd68, 0x00002101},
653 {0xd6c, 0x2a201c16}, {0xd70, 0x1812362e},
654 {0xd74, 0x322c2220}, {0xd78, 0x000e3c24},
655 {0xe00, 0x24242424}, {0xe04, 0x24242424},
656 {0xe08, 0x03902024}, {0xe10, 0x24242424},
657 {0xe14, 0x24242424}, {0xe18, 0x24242424},
658 {0xe1c, 0x24242424}, {0xe28, 0x00000000},
659 {0xe30, 0x1000dc1f}, {0xe34, 0x10008c1f},
660 {0xe38, 0x02140102}, {0xe3c, 0x681604c2},
661 {0xe40, 0x01007c00}, {0xe44, 0x01004800},
662 {0xe48, 0xfb000000}, {0xe4c, 0x000028d1},
663 {0xe50, 0x1000dc1f}, {0xe54, 0x10008c1f},
664 {0xe58, 0x02140102}, {0xe5c, 0x28160d05},
665 {0xe60, 0x00000008}, {0xe68, 0x001b25a4},
666 {0xe6c, 0x631b25a0}, {0xe70, 0x631b25a0},
667 {0xe74, 0x081b25a0}, {0xe78, 0x081b25a0},
668 {0xe7c, 0x081b25a0}, {0xe80, 0x081b25a0},
669 {0xe84, 0x631b25a0}, {0xe88, 0x081b25a0},
670 {0xe8c, 0x631b25a0}, {0xed0, 0x631b25a0},
671 {0xed4, 0x631b25a0}, {0xed8, 0x631b25a0},
672 {0xedc, 0x001b25a0}, {0xee0, 0x001b25a0},
673 {0xeec, 0x6b1b25a0}, {0xee8, 0x31555448},
674 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
675 {0xf00, 0x00000300},
676 {0xffff, 0xffffffff},
677};
678
Jes Sorensenae14c5d2016-04-07 14:19:21 -0400679static struct rtl8xxxu_reg32val rtl8192eu_phy_init_table[] = {
680 {0x800, 0x80040000}, {0x804, 0x00000003},
681 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
682 {0x810, 0x10001331}, {0x814, 0x020c3d10},
683 {0x818, 0x02220385}, {0x81c, 0x00000000},
684 {0x820, 0x01000100}, {0x824, 0x00390204},
685 {0x828, 0x01000100}, {0x82c, 0x00390204},
686 {0x830, 0x32323232}, {0x834, 0x30303030},
687 {0x838, 0x30303030}, {0x83c, 0x30303030},
688 {0x840, 0x00010000}, {0x844, 0x00010000},
689 {0x848, 0x28282828}, {0x84c, 0x28282828},
690 {0x850, 0x00000000}, {0x854, 0x00000000},
691 {0x858, 0x009a009a}, {0x85c, 0x01000014},
692 {0x860, 0x66f60000}, {0x864, 0x061f0000},
693 {0x868, 0x30303030}, {0x86c, 0x30303030},
694 {0x870, 0x00000000}, {0x874, 0x55004200},
695 {0x878, 0x08080808}, {0x87c, 0x00000000},
696 {0x880, 0xb0000c1c}, {0x884, 0x00000001},
697 {0x888, 0x00000000}, {0x88c, 0xcc0000c0},
698 {0x890, 0x00000800}, {0x894, 0xfffffffe},
699 {0x898, 0x40302010}, {0x900, 0x00000000},
700 {0x904, 0x00000023}, {0x908, 0x00000000},
701 {0x90c, 0x81121313}, {0x910, 0x806c0001},
702 {0x914, 0x00000001}, {0x918, 0x00000000},
703 {0x91c, 0x00010000}, {0x924, 0x00000001},
704 {0x928, 0x00000000}, {0x92c, 0x00000000},
705 {0x930, 0x00000000}, {0x934, 0x00000000},
706 {0x938, 0x00000000}, {0x93c, 0x00000000},
707 {0x940, 0x00000000}, {0x944, 0x00000000},
708 {0x94c, 0x00000008}, {0xa00, 0x00d0c7c8},
709 {0xa04, 0x81ff000c}, {0xa08, 0x8c838300},
710 {0xa0c, 0x2e68120f}, {0xa10, 0x95009b78},
711 {0xa14, 0x1114d028}, {0xa18, 0x00881117},
712 {0xa1c, 0x89140f00}, {0xa20, 0x1a1b0000},
713 {0xa24, 0x090e1317}, {0xa28, 0x00000204},
714 {0xa2c, 0x00d30000}, {0xa70, 0x101fff00},
715 {0xa74, 0x00000007}, {0xa78, 0x00000900},
716 {0xa7c, 0x225b0606}, {0xa80, 0x218075b1},
717 {0xb38, 0x00000000}, {0xc00, 0x48071d40},
718 {0xc04, 0x03a05633}, {0xc08, 0x000000e4},
719 {0xc0c, 0x6c6c6c6c}, {0xc10, 0x08800000},
720 {0xc14, 0x40000100}, {0xc18, 0x08800000},
721 {0xc1c, 0x40000100}, {0xc20, 0x00000000},
722 {0xc24, 0x00000000}, {0xc28, 0x00000000},
723 {0xc2c, 0x00000000}, {0xc30, 0x69e9ac47},
724 {0xc34, 0x469652af}, {0xc38, 0x49795994},
725 {0xc3c, 0x0a97971c}, {0xc40, 0x1f7c403f},
726 {0xc44, 0x000100b7}, {0xc48, 0xec020107},
727 {0xc4c, 0x007f037f},
728#ifdef EXT_PA_8192EU
729 /* External PA or external LNA */
730 {0xc50, 0x00340220},
731#else
732 {0xc50, 0x00340020},
733#endif
734 {0xc54, 0x0080801f},
735#ifdef EXT_PA_8192EU
736 /* External PA or external LNA */
737 {0xc58, 0x00000220},
738#else
739 {0xc58, 0x00000020},
740#endif
741 {0xc5c, 0x00248492}, {0xc60, 0x00000000},
742 {0xc64, 0x7112848b}, {0xc68, 0x47c00bff},
743 {0xc6c, 0x00000036}, {0xc70, 0x00000600},
744 {0xc74, 0x02013169}, {0xc78, 0x0000001f},
745 {0xc7c, 0x00b91612},
746#ifdef EXT_PA_8192EU
747 /* External PA or external LNA */
748 {0xc80, 0x2d4000b5},
749#else
750 {0xc80, 0x40000100},
751#endif
752 {0xc84, 0x21f60000},
753#ifdef EXT_PA_8192EU
754 /* External PA or external LNA */
755 {0xc88, 0x2d4000b5},
756#else
757 {0xc88, 0x40000100},
758#endif
759 {0xc8c, 0xa0e40000}, {0xc90, 0x00121820},
760 {0xc94, 0x00000000}, {0xc98, 0x00121820},
761 {0xc9c, 0x00007f7f}, {0xca0, 0x00000000},
762 {0xca4, 0x000300a0}, {0xca8, 0x00000000},
763 {0xcac, 0x00000000}, {0xcb0, 0x00000000},
764 {0xcb4, 0x00000000}, {0xcb8, 0x00000000},
765 {0xcbc, 0x28000000}, {0xcc0, 0x00000000},
766 {0xcc4, 0x00000000}, {0xcc8, 0x00000000},
767 {0xccc, 0x00000000}, {0xcd0, 0x00000000},
768 {0xcd4, 0x00000000}, {0xcd8, 0x64b22427},
769 {0xcdc, 0x00766932}, {0xce0, 0x00222222},
770 {0xce4, 0x00040000}, {0xce8, 0x77644302},
771 {0xcec, 0x2f97d40c}, {0xd00, 0x00080740},
772 {0xd04, 0x00020403}, {0xd08, 0x0000907f},
773 {0xd0c, 0x20010201}, {0xd10, 0xa0633333},
774 {0xd14, 0x3333bc43}, {0xd18, 0x7a8f5b6b},
775 {0xd1c, 0x0000007f}, {0xd2c, 0xcc979975},
776 {0xd30, 0x00000000}, {0xd34, 0x80608000},
777 {0xd38, 0x00000000}, {0xd3c, 0x00127353},
778 {0xd40, 0x00000000}, {0xd44, 0x00000000},
779 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
780 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
781 {0xd58, 0x00000282}, {0xd5c, 0x30032064},
782 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
783 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
784 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
785 {0xd78, 0x000e3c24}, {0xd80, 0x01081008},
786 {0xd84, 0x00000800}, {0xd88, 0xf0b50000},
787 {0xe00, 0x30303030}, {0xe04, 0x30303030},
788 {0xe08, 0x03903030}, {0xe10, 0x30303030},
789 {0xe14, 0x30303030}, {0xe18, 0x30303030},
790 {0xe1c, 0x30303030}, {0xe28, 0x00000000},
791 {0xe30, 0x1000dc1f}, {0xe34, 0x10008c1f},
792 {0xe38, 0x02140102}, {0xe3c, 0x681604c2},
793 {0xe40, 0x01007c00}, {0xe44, 0x01004800},
794 {0xe48, 0xfb000000}, {0xe4c, 0x000028d1},
795 {0xe50, 0x1000dc1f}, {0xe54, 0x10008c1f},
796 {0xe58, 0x02140102}, {0xe5c, 0x28160d05},
797 {0xe60, 0x00000008}, {0xe68, 0x0fc05656},
798 {0xe6c, 0x03c09696}, {0xe70, 0x03c09696},
799 {0xe74, 0x0c005656}, {0xe78, 0x0c005656},
800 {0xe7c, 0x0c005656}, {0xe80, 0x0c005656},
801 {0xe84, 0x03c09696}, {0xe88, 0x0c005656},
802 {0xe8c, 0x03c09696}, {0xed0, 0x03c09696},
803 {0xed4, 0x03c09696}, {0xed8, 0x03c09696},
804 {0xedc, 0x0000d6d6}, {0xee0, 0x0000d6d6},
805 {0xeec, 0x0fc01616}, {0xee4, 0xb0000c1c},
806 {0xee8, 0x00000001}, {0xf14, 0x00000003},
807 {0xf4c, 0x00000000}, {0xf00, 0x00000300},
808 {0xffff, 0xffffffff},
809};
810
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400811static struct rtl8xxxu_reg32val rtl8xxx_agc_standard_table[] = {
812 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
813 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
814 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
815 {0xc78, 0x7a060001}, {0xc78, 0x79070001},
816 {0xc78, 0x78080001}, {0xc78, 0x77090001},
817 {0xc78, 0x760a0001}, {0xc78, 0x750b0001},
818 {0xc78, 0x740c0001}, {0xc78, 0x730d0001},
819 {0xc78, 0x720e0001}, {0xc78, 0x710f0001},
820 {0xc78, 0x70100001}, {0xc78, 0x6f110001},
821 {0xc78, 0x6e120001}, {0xc78, 0x6d130001},
822 {0xc78, 0x6c140001}, {0xc78, 0x6b150001},
823 {0xc78, 0x6a160001}, {0xc78, 0x69170001},
824 {0xc78, 0x68180001}, {0xc78, 0x67190001},
825 {0xc78, 0x661a0001}, {0xc78, 0x651b0001},
826 {0xc78, 0x641c0001}, {0xc78, 0x631d0001},
827 {0xc78, 0x621e0001}, {0xc78, 0x611f0001},
828 {0xc78, 0x60200001}, {0xc78, 0x49210001},
829 {0xc78, 0x48220001}, {0xc78, 0x47230001},
830 {0xc78, 0x46240001}, {0xc78, 0x45250001},
831 {0xc78, 0x44260001}, {0xc78, 0x43270001},
832 {0xc78, 0x42280001}, {0xc78, 0x41290001},
833 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
834 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
835 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
836 {0xc78, 0x21300001}, {0xc78, 0x20310001},
837 {0xc78, 0x06320001}, {0xc78, 0x05330001},
838 {0xc78, 0x04340001}, {0xc78, 0x03350001},
839 {0xc78, 0x02360001}, {0xc78, 0x01370001},
840 {0xc78, 0x00380001}, {0xc78, 0x00390001},
841 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
842 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
843 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
844 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
845 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
846 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
847 {0xc78, 0x7a460001}, {0xc78, 0x79470001},
848 {0xc78, 0x78480001}, {0xc78, 0x77490001},
849 {0xc78, 0x764a0001}, {0xc78, 0x754b0001},
850 {0xc78, 0x744c0001}, {0xc78, 0x734d0001},
851 {0xc78, 0x724e0001}, {0xc78, 0x714f0001},
852 {0xc78, 0x70500001}, {0xc78, 0x6f510001},
853 {0xc78, 0x6e520001}, {0xc78, 0x6d530001},
854 {0xc78, 0x6c540001}, {0xc78, 0x6b550001},
855 {0xc78, 0x6a560001}, {0xc78, 0x69570001},
856 {0xc78, 0x68580001}, {0xc78, 0x67590001},
857 {0xc78, 0x665a0001}, {0xc78, 0x655b0001},
858 {0xc78, 0x645c0001}, {0xc78, 0x635d0001},
859 {0xc78, 0x625e0001}, {0xc78, 0x615f0001},
860 {0xc78, 0x60600001}, {0xc78, 0x49610001},
861 {0xc78, 0x48620001}, {0xc78, 0x47630001},
862 {0xc78, 0x46640001}, {0xc78, 0x45650001},
863 {0xc78, 0x44660001}, {0xc78, 0x43670001},
864 {0xc78, 0x42680001}, {0xc78, 0x41690001},
865 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
866 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
867 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
868 {0xc78, 0x21700001}, {0xc78, 0x20710001},
869 {0xc78, 0x06720001}, {0xc78, 0x05730001},
870 {0xc78, 0x04740001}, {0xc78, 0x03750001},
871 {0xc78, 0x02760001}, {0xc78, 0x01770001},
872 {0xc78, 0x00780001}, {0xc78, 0x00790001},
873 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
874 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
875 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
876 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
877 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
878 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
879 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
880 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
881 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
882 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
883 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
884 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
885 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
886 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
887 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
888 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
889 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
890 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
891 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
892 {0xffff, 0xffffffff}
893};
894
895static struct rtl8xxxu_reg32val rtl8xxx_agc_highpa_table[] = {
896 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
897 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
898 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
899 {0xc78, 0x7b060001}, {0xc78, 0x7b070001},
900 {0xc78, 0x7b080001}, {0xc78, 0x7a090001},
901 {0xc78, 0x790a0001}, {0xc78, 0x780b0001},
902 {0xc78, 0x770c0001}, {0xc78, 0x760d0001},
903 {0xc78, 0x750e0001}, {0xc78, 0x740f0001},
904 {0xc78, 0x73100001}, {0xc78, 0x72110001},
905 {0xc78, 0x71120001}, {0xc78, 0x70130001},
906 {0xc78, 0x6f140001}, {0xc78, 0x6e150001},
907 {0xc78, 0x6d160001}, {0xc78, 0x6c170001},
908 {0xc78, 0x6b180001}, {0xc78, 0x6a190001},
909 {0xc78, 0x691a0001}, {0xc78, 0x681b0001},
910 {0xc78, 0x671c0001}, {0xc78, 0x661d0001},
911 {0xc78, 0x651e0001}, {0xc78, 0x641f0001},
912 {0xc78, 0x63200001}, {0xc78, 0x62210001},
913 {0xc78, 0x61220001}, {0xc78, 0x60230001},
914 {0xc78, 0x46240001}, {0xc78, 0x45250001},
915 {0xc78, 0x44260001}, {0xc78, 0x43270001},
916 {0xc78, 0x42280001}, {0xc78, 0x41290001},
917 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
918 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
919 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
920 {0xc78, 0x21300001}, {0xc78, 0x20310001},
921 {0xc78, 0x06320001}, {0xc78, 0x05330001},
922 {0xc78, 0x04340001}, {0xc78, 0x03350001},
923 {0xc78, 0x02360001}, {0xc78, 0x01370001},
924 {0xc78, 0x00380001}, {0xc78, 0x00390001},
925 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
926 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
927 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
928 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
929 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
930 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
931 {0xc78, 0x7b460001}, {0xc78, 0x7b470001},
932 {0xc78, 0x7b480001}, {0xc78, 0x7a490001},
933 {0xc78, 0x794a0001}, {0xc78, 0x784b0001},
934 {0xc78, 0x774c0001}, {0xc78, 0x764d0001},
935 {0xc78, 0x754e0001}, {0xc78, 0x744f0001},
936 {0xc78, 0x73500001}, {0xc78, 0x72510001},
937 {0xc78, 0x71520001}, {0xc78, 0x70530001},
938 {0xc78, 0x6f540001}, {0xc78, 0x6e550001},
939 {0xc78, 0x6d560001}, {0xc78, 0x6c570001},
940 {0xc78, 0x6b580001}, {0xc78, 0x6a590001},
941 {0xc78, 0x695a0001}, {0xc78, 0x685b0001},
942 {0xc78, 0x675c0001}, {0xc78, 0x665d0001},
943 {0xc78, 0x655e0001}, {0xc78, 0x645f0001},
944 {0xc78, 0x63600001}, {0xc78, 0x62610001},
945 {0xc78, 0x61620001}, {0xc78, 0x60630001},
946 {0xc78, 0x46640001}, {0xc78, 0x45650001},
947 {0xc78, 0x44660001}, {0xc78, 0x43670001},
948 {0xc78, 0x42680001}, {0xc78, 0x41690001},
949 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
950 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
951 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
952 {0xc78, 0x21700001}, {0xc78, 0x20710001},
953 {0xc78, 0x06720001}, {0xc78, 0x05730001},
954 {0xc78, 0x04740001}, {0xc78, 0x03750001},
955 {0xc78, 0x02760001}, {0xc78, 0x01770001},
956 {0xc78, 0x00780001}, {0xc78, 0x00790001},
957 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
958 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
959 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
960 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
961 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
962 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
963 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
964 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
965 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
966 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
967 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
968 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
969 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
970 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
971 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
972 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
973 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
974 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
975 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
976 {0xffff, 0xffffffff}
977};
978
Jes Sorensenb9f498e2016-02-29 17:04:18 -0500979static struct rtl8xxxu_reg32val rtl8xxx_agc_8723bu_table[] = {
980 {0xc78, 0xfd000001}, {0xc78, 0xfc010001},
981 {0xc78, 0xfb020001}, {0xc78, 0xfa030001},
982 {0xc78, 0xf9040001}, {0xc78, 0xf8050001},
983 {0xc78, 0xf7060001}, {0xc78, 0xf6070001},
984 {0xc78, 0xf5080001}, {0xc78, 0xf4090001},
985 {0xc78, 0xf30a0001}, {0xc78, 0xf20b0001},
986 {0xc78, 0xf10c0001}, {0xc78, 0xf00d0001},
987 {0xc78, 0xef0e0001}, {0xc78, 0xee0f0001},
988 {0xc78, 0xed100001}, {0xc78, 0xec110001},
989 {0xc78, 0xeb120001}, {0xc78, 0xea130001},
990 {0xc78, 0xe9140001}, {0xc78, 0xe8150001},
991 {0xc78, 0xe7160001}, {0xc78, 0xe6170001},
992 {0xc78, 0xe5180001}, {0xc78, 0xe4190001},
993 {0xc78, 0xe31a0001}, {0xc78, 0xa51b0001},
994 {0xc78, 0xa41c0001}, {0xc78, 0xa31d0001},
995 {0xc78, 0x671e0001}, {0xc78, 0x661f0001},
996 {0xc78, 0x65200001}, {0xc78, 0x64210001},
997 {0xc78, 0x63220001}, {0xc78, 0x4a230001},
998 {0xc78, 0x49240001}, {0xc78, 0x48250001},
999 {0xc78, 0x47260001}, {0xc78, 0x46270001},
1000 {0xc78, 0x45280001}, {0xc78, 0x44290001},
1001 {0xc78, 0x432a0001}, {0xc78, 0x422b0001},
1002 {0xc78, 0x292c0001}, {0xc78, 0x282d0001},
1003 {0xc78, 0x272e0001}, {0xc78, 0x262f0001},
1004 {0xc78, 0x0a300001}, {0xc78, 0x09310001},
1005 {0xc78, 0x08320001}, {0xc78, 0x07330001},
1006 {0xc78, 0x06340001}, {0xc78, 0x05350001},
1007 {0xc78, 0x04360001}, {0xc78, 0x03370001},
1008 {0xc78, 0x02380001}, {0xc78, 0x01390001},
1009 {0xc78, 0x013a0001}, {0xc78, 0x013b0001},
1010 {0xc78, 0x013c0001}, {0xc78, 0x013d0001},
1011 {0xc78, 0x013e0001}, {0xc78, 0x013f0001},
1012 {0xc78, 0xfc400001}, {0xc78, 0xfb410001},
1013 {0xc78, 0xfa420001}, {0xc78, 0xf9430001},
1014 {0xc78, 0xf8440001}, {0xc78, 0xf7450001},
1015 {0xc78, 0xf6460001}, {0xc78, 0xf5470001},
1016 {0xc78, 0xf4480001}, {0xc78, 0xf3490001},
1017 {0xc78, 0xf24a0001}, {0xc78, 0xf14b0001},
1018 {0xc78, 0xf04c0001}, {0xc78, 0xef4d0001},
1019 {0xc78, 0xee4e0001}, {0xc78, 0xed4f0001},
1020 {0xc78, 0xec500001}, {0xc78, 0xeb510001},
1021 {0xc78, 0xea520001}, {0xc78, 0xe9530001},
1022 {0xc78, 0xe8540001}, {0xc78, 0xe7550001},
1023 {0xc78, 0xe6560001}, {0xc78, 0xe5570001},
1024 {0xc78, 0xe4580001}, {0xc78, 0xe3590001},
1025 {0xc78, 0xa65a0001}, {0xc78, 0xa55b0001},
1026 {0xc78, 0xa45c0001}, {0xc78, 0xa35d0001},
1027 {0xc78, 0x675e0001}, {0xc78, 0x665f0001},
1028 {0xc78, 0x65600001}, {0xc78, 0x64610001},
1029 {0xc78, 0x63620001}, {0xc78, 0x62630001},
1030 {0xc78, 0x61640001}, {0xc78, 0x48650001},
1031 {0xc78, 0x47660001}, {0xc78, 0x46670001},
1032 {0xc78, 0x45680001}, {0xc78, 0x44690001},
1033 {0xc78, 0x436a0001}, {0xc78, 0x426b0001},
1034 {0xc78, 0x286c0001}, {0xc78, 0x276d0001},
1035 {0xc78, 0x266e0001}, {0xc78, 0x256f0001},
1036 {0xc78, 0x24700001}, {0xc78, 0x09710001},
1037 {0xc78, 0x08720001}, {0xc78, 0x07730001},
1038 {0xc78, 0x06740001}, {0xc78, 0x05750001},
1039 {0xc78, 0x04760001}, {0xc78, 0x03770001},
1040 {0xc78, 0x02780001}, {0xc78, 0x01790001},
1041 {0xc78, 0x017a0001}, {0xc78, 0x017b0001},
1042 {0xc78, 0x017c0001}, {0xc78, 0x017d0001},
1043 {0xc78, 0x017e0001}, {0xc78, 0x017f0001},
1044 {0xc50, 0x69553422},
1045 {0xc50, 0x69553420},
1046 {0x824, 0x00390204},
1047 {0xffff, 0xffffffff}
1048};
1049
Jes Sorensene2932782016-04-07 14:19:20 -04001050static struct rtl8xxxu_reg32val rtl8xxx_agc_8192eu_std_table[] = {
1051 {0xc78, 0xfb000001}, {0xc78, 0xfb010001},
1052 {0xc78, 0xfb020001}, {0xc78, 0xfb030001},
1053 {0xc78, 0xfb040001}, {0xc78, 0xfb050001},
1054 {0xc78, 0xfa060001}, {0xc78, 0xf9070001},
1055 {0xc78, 0xf8080001}, {0xc78, 0xf7090001},
1056 {0xc78, 0xf60a0001}, {0xc78, 0xf50b0001},
1057 {0xc78, 0xf40c0001}, {0xc78, 0xf30d0001},
1058 {0xc78, 0xf20e0001}, {0xc78, 0xf10f0001},
1059 {0xc78, 0xf0100001}, {0xc78, 0xef110001},
1060 {0xc78, 0xee120001}, {0xc78, 0xed130001},
1061 {0xc78, 0xec140001}, {0xc78, 0xeb150001},
1062 {0xc78, 0xea160001}, {0xc78, 0xe9170001},
1063 {0xc78, 0xe8180001}, {0xc78, 0xe7190001},
1064 {0xc78, 0xc81a0001}, {0xc78, 0xc71b0001},
1065 {0xc78, 0xc61c0001}, {0xc78, 0x071d0001},
1066 {0xc78, 0x061e0001}, {0xc78, 0x051f0001},
1067 {0xc78, 0x04200001}, {0xc78, 0x03210001},
1068 {0xc78, 0xaa220001}, {0xc78, 0xa9230001},
1069 {0xc78, 0xa8240001}, {0xc78, 0xa7250001},
1070 {0xc78, 0xa6260001}, {0xc78, 0x85270001},
1071 {0xc78, 0x84280001}, {0xc78, 0x83290001},
1072 {0xc78, 0x252a0001}, {0xc78, 0x242b0001},
1073 {0xc78, 0x232c0001}, {0xc78, 0x222d0001},
1074 {0xc78, 0x672e0001}, {0xc78, 0x662f0001},
1075 {0xc78, 0x65300001}, {0xc78, 0x64310001},
1076 {0xc78, 0x63320001}, {0xc78, 0x62330001},
1077 {0xc78, 0x61340001}, {0xc78, 0x45350001},
1078 {0xc78, 0x44360001}, {0xc78, 0x43370001},
1079 {0xc78, 0x42380001}, {0xc78, 0x41390001},
1080 {0xc78, 0x403a0001}, {0xc78, 0x403b0001},
1081 {0xc78, 0x403c0001}, {0xc78, 0x403d0001},
1082 {0xc78, 0x403e0001}, {0xc78, 0x403f0001},
1083 {0xc78, 0xfb400001}, {0xc78, 0xfb410001},
1084 {0xc78, 0xfb420001}, {0xc78, 0xfb430001},
1085 {0xc78, 0xfb440001}, {0xc78, 0xfb450001},
1086 {0xc78, 0xfa460001}, {0xc78, 0xf9470001},
1087 {0xc78, 0xf8480001}, {0xc78, 0xf7490001},
1088 {0xc78, 0xf64a0001}, {0xc78, 0xf54b0001},
1089 {0xc78, 0xf44c0001}, {0xc78, 0xf34d0001},
1090 {0xc78, 0xf24e0001}, {0xc78, 0xf14f0001},
1091 {0xc78, 0xf0500001}, {0xc78, 0xef510001},
1092 {0xc78, 0xee520001}, {0xc78, 0xed530001},
1093 {0xc78, 0xec540001}, {0xc78, 0xeb550001},
1094 {0xc78, 0xea560001}, {0xc78, 0xe9570001},
1095 {0xc78, 0xe8580001}, {0xc78, 0xe7590001},
1096 {0xc78, 0xe65a0001}, {0xc78, 0xe55b0001},
1097 {0xc78, 0xe45c0001}, {0xc78, 0xe35d0001},
1098 {0xc78, 0xe25e0001}, {0xc78, 0xe15f0001},
1099 {0xc78, 0x8a600001}, {0xc78, 0x89610001},
1100 {0xc78, 0x88620001}, {0xc78, 0x87630001},
1101 {0xc78, 0x86640001}, {0xc78, 0x85650001},
1102 {0xc78, 0x84660001}, {0xc78, 0x83670001},
1103 {0xc78, 0x82680001}, {0xc78, 0x6b690001},
1104 {0xc78, 0x6a6a0001}, {0xc78, 0x696b0001},
1105 {0xc78, 0x686c0001}, {0xc78, 0x676d0001},
1106 {0xc78, 0x666e0001}, {0xc78, 0x656f0001},
1107 {0xc78, 0x64700001}, {0xc78, 0x63710001},
1108 {0xc78, 0x62720001}, {0xc78, 0x61730001},
1109 {0xc78, 0x49740001}, {0xc78, 0x48750001},
1110 {0xc78, 0x47760001}, {0xc78, 0x46770001},
1111 {0xc78, 0x45780001}, {0xc78, 0x44790001},
1112 {0xc78, 0x437a0001}, {0xc78, 0x427b0001},
1113 {0xc78, 0x417c0001}, {0xc78, 0x407d0001},
1114 {0xc78, 0x407e0001}, {0xc78, 0x407f0001},
1115 {0xc50, 0x00040022}, {0xc50, 0x00040020},
1116 {0xffff, 0xffffffff}
1117};
1118
1119static struct rtl8xxxu_reg32val rtl8xxx_agc_8192eu_highpa_table[] = {
1120 {0xc78, 0xfa000001}, {0xc78, 0xf9010001},
1121 {0xc78, 0xf8020001}, {0xc78, 0xf7030001},
1122 {0xc78, 0xf6040001}, {0xc78, 0xf5050001},
1123 {0xc78, 0xf4060001}, {0xc78, 0xf3070001},
1124 {0xc78, 0xf2080001}, {0xc78, 0xf1090001},
1125 {0xc78, 0xf00a0001}, {0xc78, 0xef0b0001},
1126 {0xc78, 0xee0c0001}, {0xc78, 0xed0d0001},
1127 {0xc78, 0xec0e0001}, {0xc78, 0xeb0f0001},
1128 {0xc78, 0xea100001}, {0xc78, 0xe9110001},
1129 {0xc78, 0xe8120001}, {0xc78, 0xe7130001},
1130 {0xc78, 0xe6140001}, {0xc78, 0xe5150001},
1131 {0xc78, 0xe4160001}, {0xc78, 0xe3170001},
1132 {0xc78, 0xe2180001}, {0xc78, 0xe1190001},
1133 {0xc78, 0x8a1a0001}, {0xc78, 0x891b0001},
1134 {0xc78, 0x881c0001}, {0xc78, 0x871d0001},
1135 {0xc78, 0x861e0001}, {0xc78, 0x851f0001},
1136 {0xc78, 0x84200001}, {0xc78, 0x83210001},
1137 {0xc78, 0x82220001}, {0xc78, 0x6a230001},
1138 {0xc78, 0x69240001}, {0xc78, 0x68250001},
1139 {0xc78, 0x67260001}, {0xc78, 0x66270001},
1140 {0xc78, 0x65280001}, {0xc78, 0x64290001},
1141 {0xc78, 0x632a0001}, {0xc78, 0x622b0001},
1142 {0xc78, 0x612c0001}, {0xc78, 0x602d0001},
1143 {0xc78, 0x472e0001}, {0xc78, 0x462f0001},
1144 {0xc78, 0x45300001}, {0xc78, 0x44310001},
1145 {0xc78, 0x43320001}, {0xc78, 0x42330001},
1146 {0xc78, 0x41340001}, {0xc78, 0x40350001},
1147 {0xc78, 0x40360001}, {0xc78, 0x40370001},
1148 {0xc78, 0x40380001}, {0xc78, 0x40390001},
1149 {0xc78, 0x403a0001}, {0xc78, 0x403b0001},
1150 {0xc78, 0x403c0001}, {0xc78, 0x403d0001},
1151 {0xc78, 0x403e0001}, {0xc78, 0x403f0001},
1152 {0xc78, 0xfa400001}, {0xc78, 0xf9410001},
1153 {0xc78, 0xf8420001}, {0xc78, 0xf7430001},
1154 {0xc78, 0xf6440001}, {0xc78, 0xf5450001},
1155 {0xc78, 0xf4460001}, {0xc78, 0xf3470001},
1156 {0xc78, 0xf2480001}, {0xc78, 0xf1490001},
1157 {0xc78, 0xf04a0001}, {0xc78, 0xef4b0001},
1158 {0xc78, 0xee4c0001}, {0xc78, 0xed4d0001},
1159 {0xc78, 0xec4e0001}, {0xc78, 0xeb4f0001},
1160 {0xc78, 0xea500001}, {0xc78, 0xe9510001},
1161 {0xc78, 0xe8520001}, {0xc78, 0xe7530001},
1162 {0xc78, 0xe6540001}, {0xc78, 0xe5550001},
1163 {0xc78, 0xe4560001}, {0xc78, 0xe3570001},
1164 {0xc78, 0xe2580001}, {0xc78, 0xe1590001},
1165 {0xc78, 0x8a5a0001}, {0xc78, 0x895b0001},
1166 {0xc78, 0x885c0001}, {0xc78, 0x875d0001},
1167 {0xc78, 0x865e0001}, {0xc78, 0x855f0001},
1168 {0xc78, 0x84600001}, {0xc78, 0x83610001},
1169 {0xc78, 0x82620001}, {0xc78, 0x6a630001},
1170 {0xc78, 0x69640001}, {0xc78, 0x68650001},
1171 {0xc78, 0x67660001}, {0xc78, 0x66670001},
1172 {0xc78, 0x65680001}, {0xc78, 0x64690001},
1173 {0xc78, 0x636a0001}, {0xc78, 0x626b0001},
1174 {0xc78, 0x616c0001}, {0xc78, 0x606d0001},
1175 {0xc78, 0x476e0001}, {0xc78, 0x466f0001},
1176 {0xc78, 0x45700001}, {0xc78, 0x44710001},
1177 {0xc78, 0x43720001}, {0xc78, 0x42730001},
1178 {0xc78, 0x41740001}, {0xc78, 0x40750001},
1179 {0xc78, 0x40760001}, {0xc78, 0x40770001},
1180 {0xc78, 0x40780001}, {0xc78, 0x40790001},
1181 {0xc78, 0x407a0001}, {0xc78, 0x407b0001},
1182 {0xc78, 0x407c0001}, {0xc78, 0x407d0001},
1183 {0xc78, 0x407e0001}, {0xc78, 0x407f0001},
1184 {0xc50, 0x00040222}, {0xc50, 0x00040220},
1185 {0xffff, 0xffffffff}
1186};
1187
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001188static struct rtl8xxxu_rfregval rtl8723au_radioa_1t_init_table[] = {
1189 {0x00, 0x00030159}, {0x01, 0x00031284},
1190 {0x02, 0x00098000}, {0x03, 0x00039c63},
1191 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1192 {0x0a, 0x0001a3f1}, {0x0b, 0x00014787},
1193 {0x0c, 0x000896fe}, {0x0d, 0x0000e02c},
1194 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1195 {0x19, 0x00000000}, {0x1a, 0x00030355},
1196 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1197 {0x1d, 0x000a1250}, {0x1e, 0x0000024f},
1198 {0x1f, 0x00000000}, {0x20, 0x0000b614},
1199 {0x21, 0x0006c000}, {0x22, 0x00000000},
1200 {0x23, 0x00001558}, {0x24, 0x00000060},
1201 {0x25, 0x00000483}, {0x26, 0x0004f000},
1202 {0x27, 0x000ec7d9}, {0x28, 0x00057730},
1203 {0x29, 0x00004783}, {0x2a, 0x00000001},
1204 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1205 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1206 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1207 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1208 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1209 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1210 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1211 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1212 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1213 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1214 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1215 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1216 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1217 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1218 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1219 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1220 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1221 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1222 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1223 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1224 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1225 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1226 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1227 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1228 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1229 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1230 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1231 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1232 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1233 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1234 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1235 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1236 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1237 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1238 {0x10, 0x00000000}, {0x11, 0x00000000},
1239 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1240 {0x10, 0x0009000f}, {0x11, 0x00023100},
1241 {0x12, 0x00032000}, {0x12, 0x00071000},
1242 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1243 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1244 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1245 {0x13, 0x00018493}, {0x13, 0x0001429b},
1246 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1247 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1248 {0x13, 0x00000020}, {0x14, 0x0001944c},
1249 {0x14, 0x00059444}, {0x14, 0x0009944c},
1250 {0x14, 0x000d9444}, {0x15, 0x0000f474},
1251 {0x15, 0x0004f477}, {0x15, 0x0008f455},
1252 {0x15, 0x000cf455}, {0x16, 0x00000339},
1253 {0x16, 0x00040339}, {0x16, 0x00080339},
1254 {0x16, 0x000c0366}, {0x00, 0x00010159},
1255 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1256 {0xfe, 0x00000000}, {0x1f, 0x00000003},
1257 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1258 {0x1e, 0x00000247}, {0x1f, 0x00000000},
1259 {0x00, 0x00030159},
1260 {0xff, 0xffffffff}
1261};
1262
Jes Sorensen22a31d42016-02-29 17:04:15 -05001263static struct rtl8xxxu_rfregval rtl8723bu_radioa_1t_init_table[] = {
1264 {0x00, 0x00010000}, {0xb0, 0x000dffe0},
1265 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1266 {0xfe, 0x00000000}, {0xb1, 0x00000018},
1267 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1268 {0xfe, 0x00000000}, {0xb2, 0x00084c00},
1269 {0xb5, 0x0000d2cc}, {0xb6, 0x000925aa},
1270 {0xb7, 0x00000010}, {0xb8, 0x0000907f},
1271 {0x5c, 0x00000002}, {0x7c, 0x00000002},
1272 {0x7e, 0x00000005}, {0x8b, 0x0006fc00},
1273 {0xb0, 0x000ff9f0}, {0x1c, 0x000739d2},
1274 {0x1e, 0x00000000}, {0xdf, 0x00000780},
1275 {0x50, 0x00067435},
1276 /*
1277 * The 8723bu vendor driver indicates that bit 8 should be set in
1278 * 0x51 for package types TFBGA90, TFBGA80, and TFBGA79. However
1279 * they never actually check the package type - and just default
1280 * to not setting it.
1281 */
1282 {0x51, 0x0006b04e},
1283 {0x52, 0x000007d2}, {0x53, 0x00000000},
1284 {0x54, 0x00050400}, {0x55, 0x0004026e},
1285 {0xdd, 0x0000004c}, {0x70, 0x00067435},
1286 /*
1287 * 0x71 has same package type condition as for register 0x51
1288 */
1289 {0x71, 0x0006b04e},
1290 {0x72, 0x000007d2}, {0x73, 0x00000000},
1291 {0x74, 0x00050400}, {0x75, 0x0004026e},
1292 {0xef, 0x00000100}, {0x34, 0x0000add7},
1293 {0x35, 0x00005c00}, {0x34, 0x00009dd4},
1294 {0x35, 0x00005000}, {0x34, 0x00008dd1},
1295 {0x35, 0x00004400}, {0x34, 0x00007dce},
1296 {0x35, 0x00003800}, {0x34, 0x00006cd1},
1297 {0x35, 0x00004400}, {0x34, 0x00005cce},
1298 {0x35, 0x00003800}, {0x34, 0x000048ce},
1299 {0x35, 0x00004400}, {0x34, 0x000034ce},
1300 {0x35, 0x00003800}, {0x34, 0x00002451},
1301 {0x35, 0x00004400}, {0x34, 0x0000144e},
1302 {0x35, 0x00003800}, {0x34, 0x00000051},
1303 {0x35, 0x00004400}, {0xef, 0x00000000},
1304 {0xef, 0x00000100}, {0xed, 0x00000010},
1305 {0x44, 0x0000add7}, {0x44, 0x00009dd4},
1306 {0x44, 0x00008dd1}, {0x44, 0x00007dce},
1307 {0x44, 0x00006cc1}, {0x44, 0x00005cce},
1308 {0x44, 0x000044d1}, {0x44, 0x000034ce},
1309 {0x44, 0x00002451}, {0x44, 0x0000144e},
1310 {0x44, 0x00000051}, {0xef, 0x00000000},
1311 {0xed, 0x00000000}, {0x7f, 0x00020080},
1312 {0xef, 0x00002000}, {0x3b, 0x000380ef},
1313 {0x3b, 0x000302fe}, {0x3b, 0x00028ce6},
1314 {0x3b, 0x000200bc}, {0x3b, 0x000188a5},
1315 {0x3b, 0x00010fbc}, {0x3b, 0x00008f71},
1316 {0x3b, 0x00000900}, {0xef, 0x00000000},
1317 {0xed, 0x00000001}, {0x40, 0x000380ef},
1318 {0x40, 0x000302fe}, {0x40, 0x00028ce6},
1319 {0x40, 0x000200bc}, {0x40, 0x000188a5},
1320 {0x40, 0x00010fbc}, {0x40, 0x00008f71},
1321 {0x40, 0x00000900}, {0xed, 0x00000000},
1322 {0x82, 0x00080000}, {0x83, 0x00008000},
1323 {0x84, 0x00048d80}, {0x85, 0x00068000},
1324 {0xa2, 0x00080000}, {0xa3, 0x00008000},
1325 {0xa4, 0x00048d80}, {0xa5, 0x00068000},
1326 {0xed, 0x00000002}, {0xef, 0x00000002},
1327 {0x56, 0x00000032}, {0x76, 0x00000032},
1328 {0x01, 0x00000780},
1329 {0xff, 0xffffffff}
1330};
1331
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001332static struct rtl8xxxu_rfregval rtl8192cu_radioa_2t_init_table[] = {
1333 {0x00, 0x00030159}, {0x01, 0x00031284},
1334 {0x02, 0x00098000}, {0x03, 0x00018c63},
1335 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1336 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1337 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1338 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1339 {0x19, 0x00000000}, {0x1a, 0x00010255},
1340 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1341 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1342 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1343 {0x21, 0x0006c000}, {0x22, 0x00000000},
1344 {0x23, 0x00001558}, {0x24, 0x00000060},
1345 {0x25, 0x00000483}, {0x26, 0x0004f000},
1346 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
1347 {0x29, 0x00004783}, {0x2a, 0x00000001},
1348 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1349 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1350 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1351 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1352 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1353 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1354 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1355 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1356 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1357 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1358 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1359 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1360 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1361 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1362 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1363 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1364 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1365 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1366 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1367 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1368 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1369 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1370 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1371 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1372 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1373 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1374 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1375 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1376 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1377 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1378 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1379 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1380 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1381 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1382 {0x10, 0x00000000}, {0x11, 0x00000000},
1383 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1384 {0x10, 0x0009000f}, {0x11, 0x00023100},
1385 {0x12, 0x00032000}, {0x12, 0x00071000},
1386 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1387 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1388 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1389 {0x13, 0x00018493}, {0x13, 0x0001429b},
1390 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1391 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1392 {0x13, 0x00000020}, {0x14, 0x0001944c},
1393 {0x14, 0x00059444}, {0x14, 0x0009944c},
1394 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1395 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1396 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1397 {0x16, 0x000a0330}, {0x16, 0x00060330},
1398 {0x16, 0x00020330}, {0x00, 0x00010159},
1399 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1400 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1401 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1402 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1403 {0x00, 0x00030159},
1404 {0xff, 0xffffffff}
1405};
1406
1407static struct rtl8xxxu_rfregval rtl8192cu_radiob_2t_init_table[] = {
1408 {0x00, 0x00030159}, {0x01, 0x00031284},
1409 {0x02, 0x00098000}, {0x03, 0x00018c63},
1410 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1411 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1412 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1413 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1414 {0x12, 0x00032000}, {0x12, 0x00071000},
1415 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1416 {0x13, 0x000287af}, {0x13, 0x000244b7},
1417 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1418 {0x13, 0x00018493}, {0x13, 0x00014297},
1419 {0x13, 0x00010295}, {0x13, 0x0000c298},
1420 {0x13, 0x0000819c}, {0x13, 0x000040a8},
1421 {0x13, 0x0000001c}, {0x14, 0x0001944c},
1422 {0x14, 0x00059444}, {0x14, 0x0009944c},
1423 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1424 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1425 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1426 {0x16, 0x000a0330}, {0x16, 0x00060330},
1427 {0x16, 0x00020330},
1428 {0xff, 0xffffffff}
1429};
1430
1431static struct rtl8xxxu_rfregval rtl8192cu_radioa_1t_init_table[] = {
1432 {0x00, 0x00030159}, {0x01, 0x00031284},
1433 {0x02, 0x00098000}, {0x03, 0x00018c63},
1434 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1435 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1436 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1437 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1438 {0x19, 0x00000000}, {0x1a, 0x00010255},
1439 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1440 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1441 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1442 {0x21, 0x0006c000}, {0x22, 0x00000000},
1443 {0x23, 0x00001558}, {0x24, 0x00000060},
1444 {0x25, 0x00000483}, {0x26, 0x0004f000},
1445 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
1446 {0x29, 0x00004783}, {0x2a, 0x00000001},
1447 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1448 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1449 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1450 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1451 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1452 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1453 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1454 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1455 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1456 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1457 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1458 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1459 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1460 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1461 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1462 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1463 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1464 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1465 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1466 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1467 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1468 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1469 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1470 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1471 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1472 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1473 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1474 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1475 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1476 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1477 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1478 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1479 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1480 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1481 {0x10, 0x00000000}, {0x11, 0x00000000},
1482 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1483 {0x10, 0x0009000f}, {0x11, 0x00023100},
1484 {0x12, 0x00032000}, {0x12, 0x00071000},
1485 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1486 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1487 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1488 {0x13, 0x00018493}, {0x13, 0x0001429b},
1489 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1490 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1491 {0x13, 0x00000020}, {0x14, 0x0001944c},
1492 {0x14, 0x00059444}, {0x14, 0x0009944c},
1493 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1494 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1495 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1496 {0x16, 0x000a0330}, {0x16, 0x00060330},
1497 {0x16, 0x00020330}, {0x00, 0x00010159},
1498 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1499 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1500 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1501 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1502 {0x00, 0x00030159},
1503 {0xff, 0xffffffff}
1504};
1505
1506static struct rtl8xxxu_rfregval rtl8188ru_radioa_1t_highpa_table[] = {
1507 {0x00, 0x00030159}, {0x01, 0x00031284},
1508 {0x02, 0x00098000}, {0x03, 0x00018c63},
1509 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1510 {0x0a, 0x0001adb0}, {0x0b, 0x00054867},
1511 {0x0c, 0x0008992e}, {0x0d, 0x0000e529},
1512 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1513 {0x19, 0x00000000}, {0x1a, 0x00000255},
1514 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1515 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1516 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1517 {0x21, 0x0006c000}, {0x22, 0x0000083c},
1518 {0x23, 0x00001558}, {0x24, 0x00000060},
1519 {0x25, 0x00000483}, {0x26, 0x0004f000},
1520 {0x27, 0x000ec7d9}, {0x28, 0x000977c0},
1521 {0x29, 0x00004783}, {0x2a, 0x00000001},
1522 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1523 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1524 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1525 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1526 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1527 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1528 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1529 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1530 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1531 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1532 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1533 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1534 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1535 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1536 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1537 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1538 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1539 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1540 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1541 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1542 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1543 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1544 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1545 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1546 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1547 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1548 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1549 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1550 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1551 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1552 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1553 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1554 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1555 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1556 {0x10, 0x00000000}, {0x11, 0x00000000},
1557 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1558 {0x10, 0x0009000f}, {0x11, 0x00023100},
1559 {0x12, 0x000d8000}, {0x12, 0x00090000},
1560 {0x12, 0x00051000}, {0x12, 0x00012000},
1561 {0x13, 0x00028fb4}, {0x13, 0x00024fa8},
1562 {0x13, 0x000207a4}, {0x13, 0x0001c3b0},
1563 {0x13, 0x000183a4}, {0x13, 0x00014398},
1564 {0x13, 0x000101a4}, {0x13, 0x0000c198},
1565 {0x13, 0x000080a4}, {0x13, 0x00004098},
1566 {0x13, 0x00000000}, {0x14, 0x0001944c},
1567 {0x14, 0x00059444}, {0x14, 0x0009944c},
1568 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1569 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1570 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1571 {0x16, 0x000a0330}, {0x16, 0x00060330},
1572 {0x16, 0x00020330}, {0x00, 0x00010159},
1573 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1574 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1575 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1576 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1577 {0x00, 0x00030159},
1578 {0xff, 0xffffffff}
1579};
1580
Jes Sorensen19102f82016-04-07 14:19:19 -04001581static struct rtl8xxxu_rfregval rtl8192eu_radioa_init_table[] = {
1582 {0x7f, 0x00000082}, {0x81, 0x0003fc00},
1583 {0x00, 0x00030000}, {0x08, 0x00008400},
1584 {0x18, 0x00000407}, {0x19, 0x00000012},
1585 {0x1b, 0x00000064}, {0x1e, 0x00080009},
1586 {0x1f, 0x00000880}, {0x2f, 0x0001a060},
1587 {0x3f, 0x00000000}, {0x42, 0x000060c0},
1588 {0x57, 0x000d0000}, {0x58, 0x000be180},
1589 {0x67, 0x00001552}, {0x83, 0x00000000},
1590 {0xb0, 0x000ff9f1}, {0xb1, 0x00055418},
1591 {0xb2, 0x0008cc00}, {0xb4, 0x00043083},
1592 {0xb5, 0x00008166}, {0xb6, 0x0000803e},
1593 {0xb7, 0x0001c69f}, {0xb8, 0x0000407f},
1594 {0xb9, 0x00080001}, {0xba, 0x00040001},
1595 {0xbb, 0x00000400}, {0xbf, 0x000c0000},
1596 {0xc2, 0x00002400}, {0xc3, 0x00000009},
1597 {0xc4, 0x00040c91}, {0xc5, 0x00099999},
1598 {0xc6, 0x000000a3}, {0xc7, 0x00088820},
1599 {0xc8, 0x00076c06}, {0xc9, 0x00000000},
1600 {0xca, 0x00080000}, {0xdf, 0x00000180},
1601 {0xef, 0x000001a0}, {0x51, 0x00069545},
1602 {0x52, 0x0007e45e}, {0x53, 0x00000071},
1603 {0x56, 0x00051ff3}, {0x35, 0x000000a8},
1604 {0x35, 0x000001e2}, {0x35, 0x000002a8},
1605 {0x36, 0x00001c24}, {0x36, 0x00009c24},
1606 {0x36, 0x00011c24}, {0x36, 0x00019c24},
1607 {0x18, 0x00000c07}, {0x5a, 0x00048000},
1608 {0x19, 0x000739d0},
1609#ifdef EXT_PA_8192EU
1610 /* External PA or external LNA */
1611 {0x34, 0x0000a093}, {0x34, 0x0000908f},
1612 {0x34, 0x0000808c}, {0x34, 0x0000704d},
1613 {0x34, 0x0000604a}, {0x34, 0x00005047},
1614 {0x34, 0x0000400a}, {0x34, 0x00003007},
1615 {0x34, 0x00002004}, {0x34, 0x00001001},
1616 {0x34, 0x00000000},
1617#else
1618 /* Regular */
1619 {0x34, 0x0000add7}, {0x34, 0x00009dd4},
1620 {0x34, 0x00008dd1}, {0x34, 0x00007dce},
1621 {0x34, 0x00006dcb}, {0x34, 0x00005dc8},
1622 {0x34, 0x00004dc5}, {0x34, 0x000034cc},
1623 {0x34, 0x0000244f}, {0x34, 0x0000144c},
1624 {0x34, 0x00000014},
1625#endif
1626 {0x00, 0x00030159},
1627 {0x84, 0x00068180},
1628 {0x86, 0x0000014e},
1629 {0x87, 0x00048e00},
1630 {0x8e, 0x00065540},
1631 {0x8f, 0x00088000},
1632 {0xef, 0x000020a0},
1633#ifdef EXT_PA_8192EU
1634 /* External PA or external LNA */
1635 {0x3b, 0x000f07b0},
1636#else
1637 {0x3b, 0x000f02b0},
1638#endif
1639 {0x3b, 0x000ef7b0}, {0x3b, 0x000d4fb0},
1640 {0x3b, 0x000cf060}, {0x3b, 0x000b0090},
1641 {0x3b, 0x000a0080}, {0x3b, 0x00090080},
1642 {0x3b, 0x0008f780},
1643#ifdef EXT_PA_8192EU
1644 /* External PA or external LNA */
1645 {0x3b, 0x000787b0},
1646#else
1647 {0x3b, 0x00078730},
1648#endif
1649 {0x3b, 0x00060fb0}, {0x3b, 0x0005ffa0},
1650 {0x3b, 0x00040620}, {0x3b, 0x00037090},
1651 {0x3b, 0x00020080}, {0x3b, 0x0001f060},
1652 {0x3b, 0x0000ffb0}, {0xef, 0x000000a0},
1653 {0xfe, 0x00000000}, {0x18, 0x0000fc07},
1654 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1655 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1656 {0x1e, 0x00000001}, {0x1f, 0x00080000},
1657 {0x00, 0x00033e70},
1658 {0xff, 0xffffffff}
1659};
1660
1661static struct rtl8xxxu_rfregval rtl8192eu_radiob_init_table[] = {
1662 {0x7f, 0x00000082}, {0x81, 0x0003fc00},
1663 {0x00, 0x00030000}, {0x08, 0x00008400},
1664 {0x18, 0x00000407}, {0x19, 0x00000012},
1665 {0x1b, 0x00000064}, {0x1e, 0x00080009},
1666 {0x1f, 0x00000880}, {0x2f, 0x0001a060},
1667 {0x3f, 0x00000000}, {0x42, 0x000060c0},
1668 {0x57, 0x000d0000}, {0x58, 0x000be180},
1669 {0x67, 0x00001552}, {0x7f, 0x00000082},
1670 {0x81, 0x0003f000}, {0x83, 0x00000000},
1671 {0xdf, 0x00000180}, {0xef, 0x000001a0},
1672 {0x51, 0x00069545}, {0x52, 0x0007e42e},
1673 {0x53, 0x00000071}, {0x56, 0x00051ff3},
1674 {0x35, 0x000000a8}, {0x35, 0x000001e0},
1675 {0x35, 0x000002a8}, {0x36, 0x00001ca8},
1676 {0x36, 0x00009c24}, {0x36, 0x00011c24},
1677 {0x36, 0x00019c24}, {0x18, 0x00000c07},
1678 {0x5a, 0x00048000}, {0x19, 0x000739d0},
1679#ifdef EXT_PA_8192EU
1680 /* External PA or external LNA */
1681 {0x34, 0x0000a093}, {0x34, 0x0000908f},
1682 {0x34, 0x0000808c}, {0x34, 0x0000704d},
1683 {0x34, 0x0000604a}, {0x34, 0x00005047},
1684 {0x34, 0x0000400a}, {0x34, 0x00003007},
1685 {0x34, 0x00002004}, {0x34, 0x00001001},
1686 {0x34, 0x00000000},
1687#else
1688 {0x34, 0x0000add7}, {0x34, 0x00009dd4},
1689 {0x34, 0x00008dd1}, {0x34, 0x00007dce},
1690 {0x34, 0x00006dcb}, {0x34, 0x00005dc8},
1691 {0x34, 0x00004dc5}, {0x34, 0x000034cc},
1692 {0x34, 0x0000244f}, {0x34, 0x0000144c},
1693 {0x34, 0x00000014},
1694#endif
1695 {0x00, 0x00030159}, {0x84, 0x00068180},
1696 {0x86, 0x000000ce}, {0x87, 0x00048a00},
1697 {0x8e, 0x00065540}, {0x8f, 0x00088000},
1698 {0xef, 0x000020a0},
1699#ifdef EXT_PA_8192EU
1700 /* External PA or external LNA */
1701 {0x3b, 0x000f07b0},
1702#else
1703 {0x3b, 0x000f02b0},
1704#endif
1705
1706 {0x3b, 0x000ef7b0}, {0x3b, 0x000d4fb0},
1707 {0x3b, 0x000cf060}, {0x3b, 0x000b0090},
1708 {0x3b, 0x000a0080}, {0x3b, 0x00090080},
1709 {0x3b, 0x0008f780},
1710#ifdef EXT_PA_8192EU
1711 /* External PA or external LNA */
1712 {0x3b, 0x000787b0},
1713#else
1714 {0x3b, 0x00078730},
1715#endif
1716 {0x3b, 0x00060fb0}, {0x3b, 0x0005ffa0},
1717 {0x3b, 0x00040620}, {0x3b, 0x00037090},
1718 {0x3b, 0x00020080}, {0x3b, 0x0001f060},
1719 {0x3b, 0x0000ffb0}, {0xef, 0x000000a0},
1720 {0x00, 0x00010159}, {0xfe, 0x00000000},
1721 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1722 {0xfe, 0x00000000}, {0x1e, 0x00000001},
1723 {0x1f, 0x00080000}, {0x00, 0x00033e70},
1724 {0xff, 0xffffffff}
1725};
1726
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001727static struct rtl8xxxu_rfregs rtl8xxxu_rfregs[] = {
1728 { /* RF_A */
1729 .hssiparm1 = REG_FPGA0_XA_HSSI_PARM1,
1730 .hssiparm2 = REG_FPGA0_XA_HSSI_PARM2,
1731 .lssiparm = REG_FPGA0_XA_LSSI_PARM,
1732 .hspiread = REG_HSPI_XA_READBACK,
1733 .lssiread = REG_FPGA0_XA_LSSI_READBACK,
1734 .rf_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL,
1735 },
1736 { /* RF_B */
1737 .hssiparm1 = REG_FPGA0_XB_HSSI_PARM1,
1738 .hssiparm2 = REG_FPGA0_XB_HSSI_PARM2,
1739 .lssiparm = REG_FPGA0_XB_LSSI_PARM,
1740 .hspiread = REG_HSPI_XB_READBACK,
1741 .lssiread = REG_FPGA0_XB_LSSI_READBACK,
1742 .rf_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL,
1743 },
1744};
1745
1746static const u32 rtl8723au_iqk_phy_iq_bb_reg[RTL8XXXU_BB_REGS] = {
1747 REG_OFDM0_XA_RX_IQ_IMBALANCE,
1748 REG_OFDM0_XB_RX_IQ_IMBALANCE,
1749 REG_OFDM0_ENERGY_CCA_THRES,
1750 REG_OFDM0_AGCR_SSI_TABLE,
1751 REG_OFDM0_XA_TX_IQ_IMBALANCE,
1752 REG_OFDM0_XB_TX_IQ_IMBALANCE,
1753 REG_OFDM0_XC_TX_AFE,
1754 REG_OFDM0_XD_TX_AFE,
1755 REG_OFDM0_RX_IQ_EXT_ANTA
1756};
1757
1758static u8 rtl8xxxu_read8(struct rtl8xxxu_priv *priv, u16 addr)
1759{
1760 struct usb_device *udev = priv->udev;
1761 int len;
1762 u8 data;
1763
1764 mutex_lock(&priv->usb_buf_mutex);
1765 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1766 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1767 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1768 RTW_USB_CONTROL_MSG_TIMEOUT);
1769 data = priv->usb_buf.val8;
1770 mutex_unlock(&priv->usb_buf_mutex);
1771
1772 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1773 dev_info(&udev->dev, "%s(%04x) = 0x%02x, len %i\n",
1774 __func__, addr, data, len);
1775 return data;
1776}
1777
1778static u16 rtl8xxxu_read16(struct rtl8xxxu_priv *priv, u16 addr)
1779{
1780 struct usb_device *udev = priv->udev;
1781 int len;
1782 u16 data;
1783
1784 mutex_lock(&priv->usb_buf_mutex);
1785 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1786 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1787 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1788 RTW_USB_CONTROL_MSG_TIMEOUT);
1789 data = le16_to_cpu(priv->usb_buf.val16);
1790 mutex_unlock(&priv->usb_buf_mutex);
1791
1792 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1793 dev_info(&udev->dev, "%s(%04x) = 0x%04x, len %i\n",
1794 __func__, addr, data, len);
1795 return data;
1796}
1797
1798static u32 rtl8xxxu_read32(struct rtl8xxxu_priv *priv, u16 addr)
1799{
1800 struct usb_device *udev = priv->udev;
1801 int len;
1802 u32 data;
1803
1804 mutex_lock(&priv->usb_buf_mutex);
1805 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1806 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1807 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1808 RTW_USB_CONTROL_MSG_TIMEOUT);
1809 data = le32_to_cpu(priv->usb_buf.val32);
1810 mutex_unlock(&priv->usb_buf_mutex);
1811
1812 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1813 dev_info(&udev->dev, "%s(%04x) = 0x%08x, len %i\n",
1814 __func__, addr, data, len);
1815 return data;
1816}
1817
1818static int rtl8xxxu_write8(struct rtl8xxxu_priv *priv, u16 addr, u8 val)
1819{
1820 struct usb_device *udev = priv->udev;
1821 int ret;
1822
1823 mutex_lock(&priv->usb_buf_mutex);
1824 priv->usb_buf.val8 = val;
1825 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1826 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1827 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1828 RTW_USB_CONTROL_MSG_TIMEOUT);
1829
1830 mutex_unlock(&priv->usb_buf_mutex);
1831
1832 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1833 dev_info(&udev->dev, "%s(%04x) = 0x%02x\n",
1834 __func__, addr, val);
1835 return ret;
1836}
1837
1838static int rtl8xxxu_write16(struct rtl8xxxu_priv *priv, u16 addr, u16 val)
1839{
1840 struct usb_device *udev = priv->udev;
1841 int ret;
1842
1843 mutex_lock(&priv->usb_buf_mutex);
1844 priv->usb_buf.val16 = cpu_to_le16(val);
1845 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1846 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1847 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1848 RTW_USB_CONTROL_MSG_TIMEOUT);
1849 mutex_unlock(&priv->usb_buf_mutex);
1850
1851 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1852 dev_info(&udev->dev, "%s(%04x) = 0x%04x\n",
1853 __func__, addr, val);
1854 return ret;
1855}
1856
1857static int rtl8xxxu_write32(struct rtl8xxxu_priv *priv, u16 addr, u32 val)
1858{
1859 struct usb_device *udev = priv->udev;
1860 int ret;
1861
1862 mutex_lock(&priv->usb_buf_mutex);
1863 priv->usb_buf.val32 = cpu_to_le32(val);
1864 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1865 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1866 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1867 RTW_USB_CONTROL_MSG_TIMEOUT);
1868 mutex_unlock(&priv->usb_buf_mutex);
1869
1870 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1871 dev_info(&udev->dev, "%s(%04x) = 0x%08x\n",
1872 __func__, addr, val);
1873 return ret;
1874}
1875
1876static int
1877rtl8xxxu_writeN(struct rtl8xxxu_priv *priv, u16 addr, u8 *buf, u16 len)
1878{
1879 struct usb_device *udev = priv->udev;
1880 int blocksize = priv->fops->writeN_block_size;
1881 int ret, i, count, remainder;
1882
1883 count = len / blocksize;
1884 remainder = len % blocksize;
1885
1886 for (i = 0; i < count; i++) {
1887 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1888 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1889 addr, 0, buf, blocksize,
1890 RTW_USB_CONTROL_MSG_TIMEOUT);
1891 if (ret != blocksize)
1892 goto write_error;
1893
1894 addr += blocksize;
1895 buf += blocksize;
1896 }
1897
1898 if (remainder) {
1899 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1900 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1901 addr, 0, buf, remainder,
1902 RTW_USB_CONTROL_MSG_TIMEOUT);
1903 if (ret != remainder)
1904 goto write_error;
1905 }
1906
1907 return len;
1908
1909write_error:
1910 dev_info(&udev->dev,
1911 "%s: Failed to write block at addr: %04x size: %04x\n",
1912 __func__, addr, blocksize);
1913 return -EAGAIN;
1914}
1915
1916static u32 rtl8xxxu_read_rfreg(struct rtl8xxxu_priv *priv,
1917 enum rtl8xxxu_rfpath path, u8 reg)
1918{
1919 u32 hssia, val32, retval;
1920
1921 hssia = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM2);
1922 if (path != RF_A)
1923 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm2);
1924 else
1925 val32 = hssia;
1926
1927 val32 &= ~FPGA0_HSSI_PARM2_ADDR_MASK;
1928 val32 |= (reg << FPGA0_HSSI_PARM2_ADDR_SHIFT);
1929 val32 |= FPGA0_HSSI_PARM2_EDGE_READ;
1930 hssia &= ~FPGA0_HSSI_PARM2_EDGE_READ;
1931 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1932
1933 udelay(10);
1934
1935 rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].hssiparm2, val32);
1936 udelay(100);
1937
1938 hssia |= FPGA0_HSSI_PARM2_EDGE_READ;
1939 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1940 udelay(10);
1941
1942 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm1);
1943 if (val32 & FPGA0_HSSI_PARM1_PI)
1944 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hspiread);
1945 else
1946 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].lssiread);
1947
1948 retval &= 0xfffff;
1949
1950 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_READ)
1951 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1952 __func__, reg, retval);
1953 return retval;
1954}
1955
Jes Sorensen22a31d42016-02-29 17:04:15 -05001956/*
1957 * The RTL8723BU driver indicates that registers 0xb2 and 0xb6 can
1958 * have write issues in high temperature conditions. We may have to
1959 * retry writing them.
1960 */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001961static int rtl8xxxu_write_rfreg(struct rtl8xxxu_priv *priv,
1962 enum rtl8xxxu_rfpath path, u8 reg, u32 data)
1963{
1964 int ret, retval;
Jes Sorensen2949b9e2016-04-07 14:19:25 -04001965 u32 dataaddr, val32;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001966
1967 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_WRITE)
1968 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1969 __func__, reg, data);
1970
1971 data &= FPGA0_LSSI_PARM_DATA_MASK;
1972 dataaddr = (reg << FPGA0_LSSI_PARM_ADDR_SHIFT) | data;
1973
Jes Sorensen2949b9e2016-04-07 14:19:25 -04001974 if (priv->rtl_chip == RTL8192E) {
1975 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1976 val32 &= ~0x20000;
1977 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1978 }
1979
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001980 /* Use XB for path B */
1981 ret = rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].lssiparm, dataaddr);
1982 if (ret != sizeof(dataaddr))
1983 retval = -EIO;
1984 else
1985 retval = 0;
1986
1987 udelay(1);
1988
Jes Sorensen2949b9e2016-04-07 14:19:25 -04001989 if (priv->rtl_chip == RTL8192E) {
1990 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1991 val32 |= 0x20000;
1992 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1993 }
1994
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001995 return retval;
1996}
1997
Jes Sorensen8da91572016-02-29 17:04:29 -05001998static int rtl8723a_h2c_cmd(struct rtl8xxxu_priv *priv,
1999 struct h2c_cmd *h2c, int len)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002000{
2001 struct device *dev = &priv->udev->dev;
2002 int mbox_nr, retry, retval = 0;
2003 int mbox_reg, mbox_ext_reg;
2004 u8 val8;
2005
2006 mutex_lock(&priv->h2c_mutex);
2007
2008 mbox_nr = priv->next_mbox;
2009 mbox_reg = REG_HMBOX_0 + (mbox_nr * 4);
Jes Sorensened35d092016-02-29 17:04:19 -05002010 mbox_ext_reg = priv->fops->mbox_ext_reg +
2011 (mbox_nr * priv->fops->mbox_ext_width);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002012
2013 /*
2014 * MBOX ready?
2015 */
2016 retry = 100;
2017 do {
2018 val8 = rtl8xxxu_read8(priv, REG_HMTFR);
2019 if (!(val8 & BIT(mbox_nr)))
2020 break;
2021 } while (retry--);
2022
2023 if (!retry) {
Jes Sorensenc7a5a192016-02-29 17:04:30 -05002024 dev_info(dev, "%s: Mailbox busy\n", __func__);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002025 retval = -EBUSY;
2026 goto error;
2027 }
2028
2029 /*
2030 * Need to swap as it's being swapped again by rtl8xxxu_write16/32()
2031 */
Jes Sorensen8da91572016-02-29 17:04:29 -05002032 if (len > sizeof(u32)) {
Jes Sorensened35d092016-02-29 17:04:19 -05002033 if (priv->fops->mbox_ext_width == 4) {
2034 rtl8xxxu_write32(priv, mbox_ext_reg,
2035 le32_to_cpu(h2c->raw_wide.ext));
2036 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
2037 dev_info(dev, "H2C_EXT %08x\n",
2038 le32_to_cpu(h2c->raw_wide.ext));
2039 } else {
2040 rtl8xxxu_write16(priv, mbox_ext_reg,
2041 le16_to_cpu(h2c->raw.ext));
2042 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
2043 dev_info(dev, "H2C_EXT %04x\n",
2044 le16_to_cpu(h2c->raw.ext));
2045 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002046 }
2047 rtl8xxxu_write32(priv, mbox_reg, le32_to_cpu(h2c->raw.data));
2048 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
2049 dev_info(dev, "H2C %08x\n", le32_to_cpu(h2c->raw.data));
2050
2051 priv->next_mbox = (mbox_nr + 1) % H2C_MAX_MBOX;
2052
2053error:
2054 mutex_unlock(&priv->h2c_mutex);
2055 return retval;
2056}
2057
Jes Sorensen394f1bd2016-02-29 17:04:49 -05002058static void rtl8723bu_write_btreg(struct rtl8xxxu_priv *priv, u8 reg, u8 data)
2059{
2060 struct h2c_cmd h2c;
2061 int reqnum = 0;
2062
2063 memset(&h2c, 0, sizeof(struct h2c_cmd));
2064 h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
2065 h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
2066 h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
2067 h2c.bt_mp_oper.data = data;
2068 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
2069
2070 reqnum++;
2071 memset(&h2c, 0, sizeof(struct h2c_cmd));
2072 h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
2073 h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
2074 h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
2075 h2c.bt_mp_oper.addr = reg;
2076 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
2077}
2078
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002079static void rtl8723a_enable_rf(struct rtl8xxxu_priv *priv)
2080{
2081 u8 val8;
2082 u32 val32;
2083
2084 val8 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
2085 val8 |= BIT(0) | BIT(3);
2086 rtl8xxxu_write8(priv, REG_SPS0_CTRL, val8);
2087
2088 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
2089 val32 &= ~(BIT(4) | BIT(5));
2090 val32 |= BIT(3);
2091 if (priv->rf_paths == 2) {
2092 val32 &= ~(BIT(20) | BIT(21));
2093 val32 |= BIT(19);
2094 }
2095 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
2096
2097 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
2098 val32 &= ~OFDM_RF_PATH_TX_MASK;
2099 if (priv->tx_paths == 2)
2100 val32 |= OFDM_RF_PATH_TX_A | OFDM_RF_PATH_TX_B;
Jes Sorensenba17d822016-03-31 17:08:39 -04002101 else if (priv->rtl_chip == RTL8192C || priv->rtl_chip == RTL8191C)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002102 val32 |= OFDM_RF_PATH_TX_B;
2103 else
2104 val32 |= OFDM_RF_PATH_TX_A;
2105 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
2106
2107 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2108 val32 &= ~FPGA_RF_MODE_JAPAN;
2109 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2110
2111 if (priv->rf_paths == 2)
2112 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x63db25a0);
2113 else
2114 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x631b25a0);
2115
2116 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x32d95);
2117 if (priv->rf_paths == 2)
2118 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0x32d95);
2119
2120 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
2121}
2122
2123static void rtl8723a_disable_rf(struct rtl8xxxu_priv *priv)
2124{
2125 u8 sps0;
2126 u32 val32;
2127
2128 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
2129
2130 sps0 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
2131
2132 /* RF RX code for preamble power saving */
2133 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
2134 val32 &= ~(BIT(3) | BIT(4) | BIT(5));
2135 if (priv->rf_paths == 2)
2136 val32 &= ~(BIT(19) | BIT(20) | BIT(21));
2137 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
2138
2139 /* Disable TX for four paths */
2140 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
2141 val32 &= ~OFDM_RF_PATH_TX_MASK;
2142 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
2143
2144 /* Enable power saving */
2145 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2146 val32 |= FPGA_RF_MODE_JAPAN;
2147 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2148
2149 /* AFE control register to power down bits [30:22] */
2150 if (priv->rf_paths == 2)
2151 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x00db25a0);
2152 else
2153 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x001b25a0);
2154
2155 /* Power down RF module */
2156 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0);
2157 if (priv->rf_paths == 2)
2158 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0);
2159
2160 sps0 &= ~(BIT(0) | BIT(3));
2161 rtl8xxxu_write8(priv, REG_SPS0_CTRL, sps0);
2162}
2163
2164
2165static void rtl8723a_stop_tx_beacon(struct rtl8xxxu_priv *priv)
2166{
2167 u8 val8;
2168
2169 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL + 2);
2170 val8 &= ~BIT(6);
2171 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL + 2, val8);
2172
2173 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 1, 0x64);
2174 val8 = rtl8xxxu_read8(priv, REG_TBTT_PROHIBIT + 2);
2175 val8 &= ~BIT(0);
2176 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 2, val8);
2177}
2178
2179
2180/*
2181 * The rtl8723a has 3 channel groups for it's efuse settings. It only
2182 * supports the 2.4GHz band, so channels 1 - 14:
2183 * group 0: channels 1 - 3
2184 * group 1: channels 4 - 9
2185 * group 2: channels 10 - 14
2186 *
2187 * Note: We index from 0 in the code
2188 */
2189static int rtl8723a_channel_to_group(int channel)
2190{
2191 int group;
2192
2193 if (channel < 4)
2194 group = 0;
2195 else if (channel < 10)
2196 group = 1;
2197 else
2198 group = 2;
2199
2200 return group;
2201}
2202
Jes Sorensen9e247722016-04-07 14:19:23 -04002203/*
2204 * Valid for rtl8723bu and rtl8192eu
2205 */
Jes Sorensene796dab2016-02-29 17:05:19 -05002206static int rtl8723b_channel_to_group(int channel)
2207{
2208 int group;
2209
2210 if (channel < 3)
2211 group = 0;
2212 else if (channel < 6)
2213 group = 1;
2214 else if (channel < 9)
2215 group = 2;
2216 else if (channel < 12)
2217 group = 3;
2218 else
2219 group = 4;
2220
2221 return group;
2222}
2223
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002224static void rtl8723au_config_channel(struct ieee80211_hw *hw)
2225{
2226 struct rtl8xxxu_priv *priv = hw->priv;
2227 u32 val32, rsr;
2228 u8 val8, opmode;
2229 bool ht = true;
2230 int sec_ch_above, channel;
2231 int i;
2232
2233 opmode = rtl8xxxu_read8(priv, REG_BW_OPMODE);
2234 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
2235 channel = hw->conf.chandef.chan->hw_value;
2236
2237 switch (hw->conf.chandef.width) {
2238 case NL80211_CHAN_WIDTH_20_NOHT:
2239 ht = false;
2240 case NL80211_CHAN_WIDTH_20:
2241 opmode |= BW_OPMODE_20MHZ;
2242 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
2243
2244 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2245 val32 &= ~FPGA_RF_MODE;
2246 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2247
2248 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2249 val32 &= ~FPGA_RF_MODE;
2250 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2251
2252 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
2253 val32 |= FPGA0_ANALOG2_20MHZ;
2254 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
2255 break;
2256 case NL80211_CHAN_WIDTH_40:
2257 if (hw->conf.chandef.center_freq1 >
2258 hw->conf.chandef.chan->center_freq) {
2259 sec_ch_above = 1;
2260 channel += 2;
2261 } else {
2262 sec_ch_above = 0;
2263 channel -= 2;
2264 }
2265
2266 opmode &= ~BW_OPMODE_20MHZ;
2267 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
2268 rsr &= ~RSR_RSC_BANDWIDTH_40M;
2269 if (sec_ch_above)
2270 rsr |= RSR_RSC_UPPER_SUB_CHANNEL;
2271 else
2272 rsr |= RSR_RSC_LOWER_SUB_CHANNEL;
2273 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, rsr);
2274
2275 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2276 val32 |= FPGA_RF_MODE;
2277 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2278
2279 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2280 val32 |= FPGA_RF_MODE;
2281 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2282
2283 /*
2284 * Set Control channel to upper or lower. These settings
2285 * are required only for 40MHz
2286 */
2287 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
2288 val32 &= ~CCK0_SIDEBAND;
2289 if (!sec_ch_above)
2290 val32 |= CCK0_SIDEBAND;
2291 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
2292
2293 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
2294 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
2295 if (sec_ch_above)
2296 val32 |= OFDM_LSTF_PRIME_CH_LOW;
2297 else
2298 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
2299 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
2300
2301 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
2302 val32 &= ~FPGA0_ANALOG2_20MHZ;
2303 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
2304
2305 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
2306 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
2307 if (sec_ch_above)
2308 val32 |= FPGA0_PS_UPPER_CHANNEL;
2309 else
2310 val32 |= FPGA0_PS_LOWER_CHANNEL;
2311 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
2312 break;
2313
2314 default:
2315 break;
2316 }
2317
2318 for (i = RF_A; i < priv->rf_paths; i++) {
2319 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2320 val32 &= ~MODE_AG_CHANNEL_MASK;
2321 val32 |= channel;
2322 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2323 }
2324
2325 if (ht)
2326 val8 = 0x0e;
2327 else
2328 val8 = 0x0a;
2329
2330 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
2331 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
2332
2333 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
2334 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
2335
2336 for (i = RF_A; i < priv->rf_paths; i++) {
2337 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2338 if (hw->conf.chandef.width == NL80211_CHAN_WIDTH_40)
2339 val32 &= ~MODE_AG_CHANNEL_20MHZ;
2340 else
2341 val32 |= MODE_AG_CHANNEL_20MHZ;
2342 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2343 }
2344}
2345
Jes Sorensenc3f95062016-02-29 17:04:40 -05002346static void rtl8723bu_config_channel(struct ieee80211_hw *hw)
2347{
2348 struct rtl8xxxu_priv *priv = hw->priv;
2349 u32 val32, rsr;
Jes Sorensen368633c2016-02-29 17:04:42 -05002350 u8 val8, subchannel;
Jes Sorensenc3f95062016-02-29 17:04:40 -05002351 u16 rf_mode_bw;
2352 bool ht = true;
2353 int sec_ch_above, channel;
2354 int i;
2355
2356 rf_mode_bw = rtl8xxxu_read16(priv, REG_WMAC_TRXPTCL_CTL);
2357 rf_mode_bw &= ~WMAC_TRXPTCL_CTL_BW_MASK;
2358 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
2359 channel = hw->conf.chandef.chan->hw_value;
2360
2361/* Hack */
2362 subchannel = 0;
2363
2364 switch (hw->conf.chandef.width) {
2365 case NL80211_CHAN_WIDTH_20_NOHT:
2366 ht = false;
2367 case NL80211_CHAN_WIDTH_20:
2368 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_20;
2369 subchannel = 0;
2370
2371 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2372 val32 &= ~FPGA_RF_MODE;
2373 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2374
2375 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2376 val32 &= ~FPGA_RF_MODE;
2377 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2378
2379 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TX_PSDO_NOISE_WEIGHT);
2380 val32 &= ~(BIT(30) | BIT(31));
2381 rtl8xxxu_write32(priv, REG_OFDM0_TX_PSDO_NOISE_WEIGHT, val32);
2382
2383 break;
2384 case NL80211_CHAN_WIDTH_40:
2385 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_40;
2386
2387 if (hw->conf.chandef.center_freq1 >
2388 hw->conf.chandef.chan->center_freq) {
2389 sec_ch_above = 1;
2390 channel += 2;
2391 } else {
2392 sec_ch_above = 0;
2393 channel -= 2;
2394 }
2395
2396 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2397 val32 |= FPGA_RF_MODE;
2398 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2399
2400 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2401 val32 |= FPGA_RF_MODE;
2402 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2403
2404 /*
2405 * Set Control channel to upper or lower. These settings
2406 * are required only for 40MHz
2407 */
2408 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
2409 val32 &= ~CCK0_SIDEBAND;
2410 if (!sec_ch_above)
2411 val32 |= CCK0_SIDEBAND;
2412 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
2413
2414 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
2415 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
2416 if (sec_ch_above)
2417 val32 |= OFDM_LSTF_PRIME_CH_LOW;
2418 else
2419 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
2420 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
2421
2422 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
2423 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
2424 if (sec_ch_above)
2425 val32 |= FPGA0_PS_UPPER_CHANNEL;
2426 else
2427 val32 |= FPGA0_PS_LOWER_CHANNEL;
2428 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
2429 break;
2430 case NL80211_CHAN_WIDTH_80:
2431 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_80;
2432 break;
2433 default:
2434 break;
2435 }
2436
2437 for (i = RF_A; i < priv->rf_paths; i++) {
2438 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2439 val32 &= ~MODE_AG_CHANNEL_MASK;
2440 val32 |= channel;
2441 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2442 }
2443
2444 rtl8xxxu_write16(priv, REG_WMAC_TRXPTCL_CTL, rf_mode_bw);
2445 rtl8xxxu_write8(priv, REG_DATA_SUBCHANNEL, subchannel);
2446
2447 if (ht)
2448 val8 = 0x0e;
2449 else
2450 val8 = 0x0a;
2451
2452 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
2453 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
2454
2455 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
2456 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
2457
2458 for (i = RF_A; i < priv->rf_paths; i++) {
2459 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2460 val32 &= ~MODE_AG_BW_MASK;
2461 switch(hw->conf.chandef.width) {
2462 case NL80211_CHAN_WIDTH_80:
2463 val32 |= MODE_AG_BW_80MHZ_8723B;
2464 break;
2465 case NL80211_CHAN_WIDTH_40:
2466 val32 |= MODE_AG_BW_40MHZ_8723B;
2467 break;
2468 default:
2469 val32 |= MODE_AG_BW_20MHZ_8723B;
2470 break;
2471 }
2472 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2473 }
2474}
2475
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002476static void
2477rtl8723a_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
2478{
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002479 struct rtl8xxxu_power_base *power_base = priv->power_base;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002480 u8 cck[RTL8723A_MAX_RF_PATHS], ofdm[RTL8723A_MAX_RF_PATHS];
2481 u8 ofdmbase[RTL8723A_MAX_RF_PATHS], mcsbase[RTL8723A_MAX_RF_PATHS];
2482 u32 val32, ofdm_a, ofdm_b, mcs_a, mcs_b;
2483 u8 val8;
2484 int group, i;
2485
2486 group = rtl8723a_channel_to_group(channel);
2487
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002488 cck[0] = priv->cck_tx_power_index_A[group] - 1;
2489 cck[1] = priv->cck_tx_power_index_B[group] - 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002490
Jes Sorensenb591e982016-04-14 16:37:09 -04002491 if (priv->hi_pa) {
2492 if (cck[0] > 0x20)
2493 cck[0] = 0x20;
2494 if (cck[1] > 0x20)
2495 cck[1] = 0x20;
2496 }
2497
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002498 ofdm[0] = priv->ht40_1s_tx_power_index_A[group];
2499 ofdm[1] = priv->ht40_1s_tx_power_index_B[group];
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002500 if (ofdm[0])
2501 ofdm[0] -= 1;
2502 if (ofdm[1])
2503 ofdm[1] -= 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002504
2505 ofdmbase[0] = ofdm[0] + priv->ofdm_tx_power_index_diff[group].a;
2506 ofdmbase[1] = ofdm[1] + priv->ofdm_tx_power_index_diff[group].b;
2507
2508 mcsbase[0] = ofdm[0];
2509 mcsbase[1] = ofdm[1];
2510 if (!ht40) {
2511 mcsbase[0] += priv->ht20_tx_power_index_diff[group].a;
2512 mcsbase[1] += priv->ht20_tx_power_index_diff[group].b;
2513 }
2514
2515 if (priv->tx_paths > 1) {
2516 if (ofdm[0] > priv->ht40_2s_tx_power_index_diff[group].a)
2517 ofdm[0] -= priv->ht40_2s_tx_power_index_diff[group].a;
2518 if (ofdm[1] > priv->ht40_2s_tx_power_index_diff[group].b)
2519 ofdm[1] -= priv->ht40_2s_tx_power_index_diff[group].b;
2520 }
2521
2522 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
2523 dev_info(&priv->udev->dev,
2524 "%s: Setting TX power CCK A: %02x, "
2525 "CCK B: %02x, OFDM A: %02x, OFDM B: %02x\n",
2526 __func__, cck[0], cck[1], ofdm[0], ofdm[1]);
2527
2528 for (i = 0; i < RTL8723A_MAX_RF_PATHS; i++) {
2529 if (cck[i] > RF6052_MAX_TX_PWR)
2530 cck[i] = RF6052_MAX_TX_PWR;
2531 if (ofdm[i] > RF6052_MAX_TX_PWR)
2532 ofdm[i] = RF6052_MAX_TX_PWR;
2533 }
2534
2535 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
2536 val32 &= 0xffff00ff;
2537 val32 |= (cck[0] << 8);
2538 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
2539
2540 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2541 val32 &= 0xff;
2542 val32 |= ((cck[0] << 8) | (cck[0] << 16) | (cck[0] << 24));
2543 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2544
2545 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2546 val32 &= 0xffffff00;
2547 val32 |= cck[1];
2548 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2549
2550 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK1_55_MCS32);
2551 val32 &= 0xff;
2552 val32 |= ((cck[1] << 8) | (cck[1] << 16) | (cck[1] << 24));
2553 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK1_55_MCS32, val32);
2554
2555 ofdm_a = ofdmbase[0] | ofdmbase[0] << 8 |
2556 ofdmbase[0] << 16 | ofdmbase[0] << 24;
2557 ofdm_b = ofdmbase[1] | ofdmbase[1] << 8 |
2558 ofdmbase[1] << 16 | ofdmbase[1] << 24;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002559
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002560 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06,
2561 ofdm_a + power_base->reg_0e00);
2562 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE18_06,
2563 ofdm_b + power_base->reg_0830);
2564
2565 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24,
2566 ofdm_a + power_base->reg_0e04);
2567 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE54_24,
2568 ofdm_b + power_base->reg_0834);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002569
2570 mcs_a = mcsbase[0] | mcsbase[0] << 8 |
2571 mcsbase[0] << 16 | mcsbase[0] << 24;
2572 mcs_b = mcsbase[1] | mcsbase[1] << 8 |
2573 mcsbase[1] << 16 | mcsbase[1] << 24;
2574
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002575 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00,
2576 mcs_a + power_base->reg_0e10);
2577 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS03_MCS00,
2578 mcs_b + power_base->reg_083c);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002579
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002580 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04,
2581 mcs_a + power_base->reg_0e14);
2582 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS07_MCS04,
2583 mcs_b + power_base->reg_0848);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002584
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002585 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS11_MCS08,
2586 mcs_a + power_base->reg_0e18);
2587 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS11_MCS08,
2588 mcs_b + power_base->reg_084c);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002589
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002590 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS15_MCS12,
2591 mcs_a + power_base->reg_0e1c);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002592 for (i = 0; i < 3; i++) {
2593 if (i != 2)
2594 val8 = (mcsbase[0] > 8) ? (mcsbase[0] - 8) : 0;
2595 else
2596 val8 = (mcsbase[0] > 6) ? (mcsbase[0] - 6) : 0;
2597 rtl8xxxu_write8(priv, REG_OFDM0_XC_TX_IQ_IMBALANCE + i, val8);
2598 }
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002599 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS15_MCS12,
2600 mcs_b + power_base->reg_0868);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002601 for (i = 0; i < 3; i++) {
2602 if (i != 2)
2603 val8 = (mcsbase[1] > 8) ? (mcsbase[1] - 8) : 0;
2604 else
2605 val8 = (mcsbase[1] > 6) ? (mcsbase[1] - 6) : 0;
2606 rtl8xxxu_write8(priv, REG_OFDM0_XD_TX_IQ_IMBALANCE + i, val8);
2607 }
2608}
2609
Jes Sorensene796dab2016-02-29 17:05:19 -05002610static void
2611rtl8723b_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
2612{
Jes Sorensen1d3cc442016-02-29 17:05:24 -05002613 u32 val32, ofdm, mcs;
2614 u8 cck, ofdmbase, mcsbase;
Jes Sorensen54bed432016-02-29 17:05:23 -05002615 int group, tx_idx;
Jes Sorensene796dab2016-02-29 17:05:19 -05002616
Jes Sorensen54bed432016-02-29 17:05:23 -05002617 tx_idx = 0;
Jes Sorensene796dab2016-02-29 17:05:19 -05002618 group = rtl8723b_channel_to_group(channel);
Jes Sorensen54bed432016-02-29 17:05:23 -05002619
2620 cck = priv->cck_tx_power_index_B[group];
2621 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
2622 val32 &= 0xffff00ff;
2623 val32 |= (cck << 8);
2624 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
2625
2626 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2627 val32 &= 0xff;
2628 val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
2629 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2630
2631 ofdmbase = priv->ht40_1s_tx_power_index_B[group];
2632 ofdmbase += priv->ofdm_tx_power_diff[tx_idx].b;
2633 ofdm = ofdmbase | ofdmbase << 8 | ofdmbase << 16 | ofdmbase << 24;
2634
2635 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm);
2636 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm);
Jes Sorensen1d3cc442016-02-29 17:05:24 -05002637
2638 mcsbase = priv->ht40_1s_tx_power_index_B[group];
2639 if (ht40)
2640 mcsbase += priv->ht40_tx_power_diff[tx_idx++].b;
2641 else
2642 mcsbase += priv->ht20_tx_power_diff[tx_idx++].b;
2643 mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
2644
2645 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs);
2646 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs);
Jes Sorensene796dab2016-02-29 17:05:19 -05002647}
2648
Jes Sorensen57e42a22016-04-14 14:58:49 -04002649static void
2650rtl8192e_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
2651{
2652 u32 val32, ofdm, mcs;
2653 u8 cck, ofdmbase, mcsbase;
2654 int group, tx_idx;
2655
2656 tx_idx = 0;
2657 group = rtl8723b_channel_to_group(channel);
2658
2659 cck = priv->cck_tx_power_index_A[group];
2660
2661 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
2662 val32 &= 0xffff00ff;
2663 val32 |= (cck << 8);
2664 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
2665
2666 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2667 val32 &= 0xff;
2668 val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
2669 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2670
2671 ofdmbase = priv->ht40_1s_tx_power_index_A[group];
2672 ofdmbase += priv->ofdm_tx_power_diff[tx_idx].a;
2673 ofdm = ofdmbase | ofdmbase << 8 | ofdmbase << 16 | ofdmbase << 24;
2674
2675 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm);
2676 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm);
2677
2678 mcsbase = priv->ht40_1s_tx_power_index_A[group];
2679 if (ht40)
2680 mcsbase += priv->ht40_tx_power_diff[tx_idx++].a;
2681 else
2682 mcsbase += priv->ht20_tx_power_diff[tx_idx++].a;
2683 mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
2684
2685 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs);
2686 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs);
2687 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS11_MCS08, mcs);
2688 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS15_MCS12, mcs);
2689
2690 if (priv->tx_paths > 1) {
2691 cck = priv->cck_tx_power_index_B[group];
2692
2693 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK1_55_MCS32);
2694 val32 &= 0xff;
2695 val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
2696 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK1_55_MCS32, val32);
2697
2698 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2699 val32 &= 0xffffff00;
2700 val32 |= cck;
2701 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2702
2703 ofdmbase = priv->ht40_1s_tx_power_index_B[group];
2704 ofdmbase += priv->ofdm_tx_power_diff[tx_idx].b;
2705 ofdm = ofdmbase | ofdmbase << 8 |
2706 ofdmbase << 16 | ofdmbase << 24;
2707
2708 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE18_06, ofdm);
2709 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE54_24, ofdm);
2710
2711 mcsbase = priv->ht40_1s_tx_power_index_B[group];
2712 if (ht40)
2713 mcsbase += priv->ht40_tx_power_diff[tx_idx++].b;
2714 else
2715 mcsbase += priv->ht20_tx_power_diff[tx_idx++].b;
2716 mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
2717
2718 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS03_MCS00, mcs);
2719 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS07_MCS04, mcs);
2720 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS11_MCS08, mcs);
2721 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS15_MCS12, mcs);
2722 }
2723}
2724
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002725static void rtl8xxxu_set_linktype(struct rtl8xxxu_priv *priv,
2726 enum nl80211_iftype linktype)
2727{
Jes Sorensena26703f2016-02-03 13:39:56 -05002728 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002729
Jes Sorensena26703f2016-02-03 13:39:56 -05002730 val8 = rtl8xxxu_read8(priv, REG_MSR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002731 val8 &= ~MSR_LINKTYPE_MASK;
2732
2733 switch (linktype) {
2734 case NL80211_IFTYPE_UNSPECIFIED:
2735 val8 |= MSR_LINKTYPE_NONE;
2736 break;
2737 case NL80211_IFTYPE_ADHOC:
2738 val8 |= MSR_LINKTYPE_ADHOC;
2739 break;
2740 case NL80211_IFTYPE_STATION:
2741 val8 |= MSR_LINKTYPE_STATION;
2742 break;
2743 case NL80211_IFTYPE_AP:
2744 val8 |= MSR_LINKTYPE_AP;
2745 break;
2746 default:
2747 goto out;
2748 }
2749
2750 rtl8xxxu_write8(priv, REG_MSR, val8);
2751out:
2752 return;
2753}
2754
2755static void
2756rtl8xxxu_set_retry(struct rtl8xxxu_priv *priv, u16 short_retry, u16 long_retry)
2757{
2758 u16 val16;
2759
2760 val16 = ((short_retry << RETRY_LIMIT_SHORT_SHIFT) &
2761 RETRY_LIMIT_SHORT_MASK) |
2762 ((long_retry << RETRY_LIMIT_LONG_SHIFT) &
2763 RETRY_LIMIT_LONG_MASK);
2764
2765 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
2766}
2767
2768static void
2769rtl8xxxu_set_spec_sifs(struct rtl8xxxu_priv *priv, u16 cck, u16 ofdm)
2770{
2771 u16 val16;
2772
2773 val16 = ((cck << SPEC_SIFS_CCK_SHIFT) & SPEC_SIFS_CCK_MASK) |
2774 ((ofdm << SPEC_SIFS_OFDM_SHIFT) & SPEC_SIFS_OFDM_MASK);
2775
2776 rtl8xxxu_write16(priv, REG_SPEC_SIFS, val16);
2777}
2778
2779static void rtl8xxxu_print_chipinfo(struct rtl8xxxu_priv *priv)
2780{
2781 struct device *dev = &priv->udev->dev;
2782 char *cut;
2783
2784 switch (priv->chip_cut) {
2785 case 0:
2786 cut = "A";
2787 break;
2788 case 1:
2789 cut = "B";
2790 break;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002791 case 2:
2792 cut = "C";
2793 break;
2794 case 3:
2795 cut = "D";
2796 break;
2797 case 4:
2798 cut = "E";
2799 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002800 default:
2801 cut = "unknown";
2802 }
2803
2804 dev_info(dev,
2805 "RTL%s rev %s (%s) %iT%iR, TX queues %i, WiFi=%i, BT=%i, GPS=%i, HI PA=%i\n",
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002806 priv->chip_name, cut, priv->chip_vendor, priv->tx_paths,
2807 priv->rx_paths, priv->ep_tx_count, priv->has_wifi,
2808 priv->has_bluetooth, priv->has_gps, priv->hi_pa);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002809
2810 dev_info(dev, "RTL%s MAC: %pM\n", priv->chip_name, priv->mac_addr);
2811}
2812
2813static int rtl8xxxu_identify_chip(struct rtl8xxxu_priv *priv)
2814{
2815 struct device *dev = &priv->udev->dev;
2816 u32 val32, bonding;
2817 u16 val16;
2818
2819 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
2820 priv->chip_cut = (val32 & SYS_CFG_CHIP_VERSION_MASK) >>
2821 SYS_CFG_CHIP_VERSION_SHIFT;
2822 if (val32 & SYS_CFG_TRP_VAUX_EN) {
2823 dev_info(dev, "Unsupported test chip\n");
2824 return -ENOTSUPP;
2825 }
2826
2827 if (val32 & SYS_CFG_BT_FUNC) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05002828 if (priv->chip_cut >= 3) {
2829 sprintf(priv->chip_name, "8723BU");
Jes Sorensenba17d822016-03-31 17:08:39 -04002830 priv->rtl_chip = RTL8723B;
Jes Sorensen35a741f2016-02-29 17:04:10 -05002831 } else {
2832 sprintf(priv->chip_name, "8723AU");
Jes Sorensen0e28b972016-02-29 17:04:13 -05002833 priv->usb_interrupts = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002834 priv->rtl_chip = RTL8723A;
Jes Sorensen35a741f2016-02-29 17:04:10 -05002835 }
2836
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002837 priv->rf_paths = 1;
2838 priv->rx_paths = 1;
2839 priv->tx_paths = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002840
2841 val32 = rtl8xxxu_read32(priv, REG_MULTI_FUNC_CTRL);
2842 if (val32 & MULTI_WIFI_FUNC_EN)
2843 priv->has_wifi = 1;
2844 if (val32 & MULTI_BT_FUNC_EN)
2845 priv->has_bluetooth = 1;
2846 if (val32 & MULTI_GPS_FUNC_EN)
2847 priv->has_gps = 1;
Jakub Sitnicki38451992016-02-03 13:39:49 -05002848 priv->is_multi_func = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002849 } else if (val32 & SYS_CFG_TYPE_ID) {
2850 bonding = rtl8xxxu_read32(priv, REG_HPON_FSM);
2851 bonding &= HPON_FSM_BONDING_MASK;
Jes Sorensen55c0b6a2016-04-14 14:58:50 -04002852 if (priv->fops->tx_desc_size ==
2853 sizeof(struct rtl8xxxu_txdesc40)) {
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002854 if (bonding == HPON_FSM_BONDING_1T2R) {
2855 sprintf(priv->chip_name, "8191EU");
2856 priv->rf_paths = 2;
2857 priv->rx_paths = 2;
2858 priv->tx_paths = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002859 priv->rtl_chip = RTL8191E;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002860 } else {
2861 sprintf(priv->chip_name, "8192EU");
2862 priv->rf_paths = 2;
2863 priv->rx_paths = 2;
2864 priv->tx_paths = 2;
Jes Sorensenba17d822016-03-31 17:08:39 -04002865 priv->rtl_chip = RTL8192E;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002866 }
2867 } else if (bonding == HPON_FSM_BONDING_1T2R) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002868 sprintf(priv->chip_name, "8191CU");
2869 priv->rf_paths = 2;
2870 priv->rx_paths = 2;
2871 priv->tx_paths = 1;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002872 priv->usb_interrupts = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002873 priv->rtl_chip = RTL8191C;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002874 } else {
2875 sprintf(priv->chip_name, "8192CU");
2876 priv->rf_paths = 2;
2877 priv->rx_paths = 2;
2878 priv->tx_paths = 2;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002879 priv->usb_interrupts = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002880 priv->rtl_chip = RTL8192C;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002881 }
2882 priv->has_wifi = 1;
2883 } else {
2884 sprintf(priv->chip_name, "8188CU");
2885 priv->rf_paths = 1;
2886 priv->rx_paths = 1;
2887 priv->tx_paths = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002888 priv->rtl_chip = RTL8188C;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002889 priv->usb_interrupts = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002890 priv->has_wifi = 1;
2891 }
2892
Jes Sorensenba17d822016-03-31 17:08:39 -04002893 switch (priv->rtl_chip) {
2894 case RTL8188E:
2895 case RTL8192E:
2896 case RTL8723B:
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002897 switch (val32 & SYS_CFG_VENDOR_EXT_MASK) {
2898 case SYS_CFG_VENDOR_ID_TSMC:
2899 sprintf(priv->chip_vendor, "TSMC");
2900 break;
2901 case SYS_CFG_VENDOR_ID_SMIC:
2902 sprintf(priv->chip_vendor, "SMIC");
2903 priv->vendor_smic = 1;
2904 break;
2905 case SYS_CFG_VENDOR_ID_UMC:
2906 sprintf(priv->chip_vendor, "UMC");
2907 priv->vendor_umc = 1;
2908 break;
2909 default:
2910 sprintf(priv->chip_vendor, "unknown");
2911 }
2912 break;
2913 default:
2914 if (val32 & SYS_CFG_VENDOR_ID) {
2915 sprintf(priv->chip_vendor, "UMC");
2916 priv->vendor_umc = 1;
2917 } else {
2918 sprintf(priv->chip_vendor, "TSMC");
2919 }
2920 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002921
2922 val32 = rtl8xxxu_read32(priv, REG_GPIO_OUTSTS);
2923 priv->rom_rev = (val32 & GPIO_RF_RL_ID) >> 28;
2924
2925 val16 = rtl8xxxu_read16(priv, REG_NORMAL_SIE_EP_TX);
2926 if (val16 & NORMAL_SIE_EP_TX_HIGH_MASK) {
2927 priv->ep_tx_high_queue = 1;
2928 priv->ep_tx_count++;
2929 }
2930
2931 if (val16 & NORMAL_SIE_EP_TX_NORMAL_MASK) {
2932 priv->ep_tx_normal_queue = 1;
2933 priv->ep_tx_count++;
2934 }
2935
2936 if (val16 & NORMAL_SIE_EP_TX_LOW_MASK) {
2937 priv->ep_tx_low_queue = 1;
2938 priv->ep_tx_count++;
2939 }
2940
2941 /*
2942 * Fallback for devices that do not provide REG_NORMAL_SIE_EP_TX
2943 */
2944 if (!priv->ep_tx_count) {
2945 switch (priv->nr_out_eps) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05002946 case 4:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002947 case 3:
2948 priv->ep_tx_low_queue = 1;
2949 priv->ep_tx_count++;
2950 case 2:
2951 priv->ep_tx_normal_queue = 1;
2952 priv->ep_tx_count++;
2953 case 1:
2954 priv->ep_tx_high_queue = 1;
2955 priv->ep_tx_count++;
2956 break;
2957 default:
2958 dev_info(dev, "Unsupported USB TX end-points\n");
2959 return -ENOTSUPP;
2960 }
2961 }
2962
2963 return 0;
2964}
2965
2966static int rtl8723au_parse_efuse(struct rtl8xxxu_priv *priv)
2967{
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002968 struct rtl8723au_efuse *efuse = &priv->efuse_wifi.efuse8723;
2969
2970 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002971 return -EINVAL;
2972
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002973 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002974
2975 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002976 efuse->cck_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002977 sizeof(efuse->cck_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002978 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002979 efuse->cck_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002980 sizeof(efuse->cck_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002981
2982 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002983 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002984 sizeof(efuse->ht40_1s_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002985 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002986 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002987 sizeof(efuse->ht40_1s_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002988
2989 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002990 efuse->ht20_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002991 sizeof(efuse->ht20_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002992 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002993 efuse->ofdm_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002994 sizeof(efuse->ofdm_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002995
2996 memcpy(priv->ht40_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002997 efuse->ht40_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002998 sizeof(efuse->ht40_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002999 memcpy(priv->ht20_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05003000 efuse->ht20_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003001 sizeof(efuse->ht20_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003002
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003003 if (priv->efuse_wifi.efuse8723.version >= 0x01) {
3004 priv->has_xtalk = 1;
3005 priv->xtalk = priv->efuse_wifi.efuse8723.xtal_k & 0x3f;
3006 }
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04003007
3008 priv->power_base = &rtl8723a_power_base;
3009
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003010 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05003011 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003012 dev_info(&priv->udev->dev, "Product: %.41s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05003013 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003014 return 0;
3015}
3016
Jes Sorensen3c836d62016-02-29 17:04:11 -05003017static int rtl8723bu_parse_efuse(struct rtl8xxxu_priv *priv)
3018{
Jes Sorensenb8ba8602016-02-29 17:04:28 -05003019 struct rtl8723bu_efuse *efuse = &priv->efuse_wifi.efuse8723bu;
Jes Sorensen3be26992016-02-29 17:05:22 -05003020 int i;
Jes Sorensenb8ba8602016-02-29 17:04:28 -05003021
3022 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3c836d62016-02-29 17:04:11 -05003023 return -EINVAL;
3024
Jes Sorensenb8ba8602016-02-29 17:04:28 -05003025 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3c836d62016-02-29 17:04:11 -05003026
Jes Sorensen3be26992016-02-29 17:05:22 -05003027 memcpy(priv->cck_tx_power_index_A, efuse->tx_power_index_A.cck_base,
3028 sizeof(efuse->tx_power_index_A.cck_base));
3029 memcpy(priv->cck_tx_power_index_B, efuse->tx_power_index_B.cck_base,
3030 sizeof(efuse->tx_power_index_B.cck_base));
3031
3032 memcpy(priv->ht40_1s_tx_power_index_A,
3033 efuse->tx_power_index_A.ht40_base,
3034 sizeof(efuse->tx_power_index_A.ht40_base));
3035 memcpy(priv->ht40_1s_tx_power_index_B,
3036 efuse->tx_power_index_B.ht40_base,
3037 sizeof(efuse->tx_power_index_B.ht40_base));
3038
3039 priv->ofdm_tx_power_diff[0].a =
3040 efuse->tx_power_index_A.ht20_ofdm_1s_diff.a;
3041 priv->ofdm_tx_power_diff[0].b =
3042 efuse->tx_power_index_B.ht20_ofdm_1s_diff.a;
3043
3044 priv->ht20_tx_power_diff[0].a =
3045 efuse->tx_power_index_A.ht20_ofdm_1s_diff.b;
3046 priv->ht20_tx_power_diff[0].b =
3047 efuse->tx_power_index_B.ht20_ofdm_1s_diff.b;
3048
3049 priv->ht40_tx_power_diff[0].a = 0;
3050 priv->ht40_tx_power_diff[0].b = 0;
3051
3052 for (i = 1; i < RTL8723B_TX_COUNT; i++) {
3053 priv->ofdm_tx_power_diff[i].a =
3054 efuse->tx_power_index_A.pwr_diff[i - 1].ofdm;
3055 priv->ofdm_tx_power_diff[i].b =
3056 efuse->tx_power_index_B.pwr_diff[i - 1].ofdm;
3057
3058 priv->ht20_tx_power_diff[i].a =
3059 efuse->tx_power_index_A.pwr_diff[i - 1].ht20;
3060 priv->ht20_tx_power_diff[i].b =
3061 efuse->tx_power_index_B.pwr_diff[i - 1].ht20;
3062
3063 priv->ht40_tx_power_diff[i].a =
3064 efuse->tx_power_index_A.pwr_diff[i - 1].ht40;
3065 priv->ht40_tx_power_diff[i].b =
3066 efuse->tx_power_index_B.pwr_diff[i - 1].ht40;
3067 }
3068
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003069 priv->has_xtalk = 1;
3070 priv->xtalk = priv->efuse_wifi.efuse8723bu.xtal_k & 0x3f;
3071
Jes Sorensenb8ba8602016-02-29 17:04:28 -05003072 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
3073 dev_info(&priv->udev->dev, "Product: %.41s\n", efuse->device_name);
Jes Sorensen3c836d62016-02-29 17:04:11 -05003074
3075 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
3076 int i;
3077 unsigned char *raw = priv->efuse_wifi.raw;
3078
3079 dev_info(&priv->udev->dev,
3080 "%s: dumping efuse (0x%02zx bytes):\n",
3081 __func__, sizeof(struct rtl8723bu_efuse));
3082 for (i = 0; i < sizeof(struct rtl8723bu_efuse); i += 8) {
3083 dev_info(&priv->udev->dev, "%02x: "
3084 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
3085 raw[i], raw[i + 1], raw[i + 2],
3086 raw[i + 3], raw[i + 4], raw[i + 5],
3087 raw[i + 6], raw[i + 7]);
3088 }
3089 }
3090
3091 return 0;
3092}
3093
Kalle Valoc0963772015-10-25 18:24:38 +02003094#ifdef CONFIG_RTL8XXXU_UNTESTED
3095
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003096static int rtl8192cu_parse_efuse(struct rtl8xxxu_priv *priv)
3097{
Jakub Sitnicki49594442016-02-29 17:04:26 -05003098 struct rtl8192cu_efuse *efuse = &priv->efuse_wifi.efuse8192;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003099 int i;
3100
Jakub Sitnicki49594442016-02-29 17:04:26 -05003101 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003102 return -EINVAL;
3103
Jakub Sitnicki49594442016-02-29 17:04:26 -05003104 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003105
3106 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003107 efuse->cck_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003108 sizeof(efuse->cck_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003109 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003110 efuse->cck_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003111 sizeof(efuse->cck_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003112
3113 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003114 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003115 sizeof(efuse->ht40_1s_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003116 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003117 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003118 sizeof(efuse->ht40_1s_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003119 memcpy(priv->ht40_2s_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003120 efuse->ht40_2s_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003121 sizeof(efuse->ht40_2s_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003122
3123 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003124 efuse->ht20_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003125 sizeof(efuse->ht20_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003126 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003127 efuse->ofdm_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003128 sizeof(efuse->ofdm_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003129
3130 memcpy(priv->ht40_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003131 efuse->ht40_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003132 sizeof(efuse->ht40_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003133 memcpy(priv->ht20_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003134 efuse->ht20_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003135 sizeof(efuse->ht20_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003136
3137 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05003138 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003139 dev_info(&priv->udev->dev, "Product: %.20s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05003140 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003141
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04003142 priv->power_base = &rtl8192c_power_base;
3143
Jakub Sitnicki49594442016-02-29 17:04:26 -05003144 if (efuse->rf_regulatory & 0x20) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003145 sprintf(priv->chip_name, "8188RU");
Jes Sorensen8d95c802016-04-14 16:37:11 -04003146 priv->rtl_chip = RTL8188R;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003147 priv->hi_pa = 1;
Jes Sorensencabb5502016-04-14 16:37:17 -04003148 priv->no_pape = 1;
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04003149 priv->power_base = &rtl8188r_power_base;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003150 }
3151
3152 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
3153 unsigned char *raw = priv->efuse_wifi.raw;
3154
3155 dev_info(&priv->udev->dev,
3156 "%s: dumping efuse (0x%02zx bytes):\n",
3157 __func__, sizeof(struct rtl8192cu_efuse));
3158 for (i = 0; i < sizeof(struct rtl8192cu_efuse); i += 8) {
3159 dev_info(&priv->udev->dev, "%02x: "
3160 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
3161 raw[i], raw[i + 1], raw[i + 2],
3162 raw[i + 3], raw[i + 4], raw[i + 5],
3163 raw[i + 6], raw[i + 7]);
3164 }
3165 }
3166 return 0;
3167}
3168
Kalle Valoc0963772015-10-25 18:24:38 +02003169#endif
3170
Jes Sorensen3307d842016-02-29 17:03:59 -05003171static int rtl8192eu_parse_efuse(struct rtl8xxxu_priv *priv)
3172{
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003173 struct rtl8192eu_efuse *efuse = &priv->efuse_wifi.efuse8192eu;
Jes Sorensen3307d842016-02-29 17:03:59 -05003174 int i;
3175
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003176 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3307d842016-02-29 17:03:59 -05003177 return -EINVAL;
3178
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003179 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3307d842016-02-29 17:03:59 -05003180
Jes Sorensen9e247722016-04-07 14:19:23 -04003181 memcpy(priv->cck_tx_power_index_A, efuse->tx_power_index_A.cck_base,
3182 sizeof(efuse->tx_power_index_A.cck_base));
3183 memcpy(priv->cck_tx_power_index_B, efuse->tx_power_index_B.cck_base,
3184 sizeof(efuse->tx_power_index_B.cck_base));
3185
3186 memcpy(priv->ht40_1s_tx_power_index_A,
3187 efuse->tx_power_index_A.ht40_base,
3188 sizeof(efuse->tx_power_index_A.ht40_base));
3189 memcpy(priv->ht40_1s_tx_power_index_B,
3190 efuse->tx_power_index_B.ht40_base,
3191 sizeof(efuse->tx_power_index_B.ht40_base));
3192
3193 priv->ht20_tx_power_diff[0].a =
3194 efuse->tx_power_index_A.ht20_ofdm_1s_diff.b;
3195 priv->ht20_tx_power_diff[0].b =
3196 efuse->tx_power_index_B.ht20_ofdm_1s_diff.b;
3197
3198 priv->ht40_tx_power_diff[0].a = 0;
3199 priv->ht40_tx_power_diff[0].b = 0;
3200
3201 for (i = 1; i < RTL8723B_TX_COUNT; i++) {
3202 priv->ofdm_tx_power_diff[i].a =
3203 efuse->tx_power_index_A.pwr_diff[i - 1].ofdm;
3204 priv->ofdm_tx_power_diff[i].b =
3205 efuse->tx_power_index_B.pwr_diff[i - 1].ofdm;
3206
3207 priv->ht20_tx_power_diff[i].a =
3208 efuse->tx_power_index_A.pwr_diff[i - 1].ht20;
3209 priv->ht20_tx_power_diff[i].b =
3210 efuse->tx_power_index_B.pwr_diff[i - 1].ht20;
3211
3212 priv->ht40_tx_power_diff[i].a =
3213 efuse->tx_power_index_A.pwr_diff[i - 1].ht40;
3214 priv->ht40_tx_power_diff[i].b =
3215 efuse->tx_power_index_B.pwr_diff[i - 1].ht40;
3216 }
3217
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003218 priv->has_xtalk = 1;
3219 priv->xtalk = priv->efuse_wifi.efuse8192eu.xtal_k & 0x3f;
3220
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003221 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
3222 dev_info(&priv->udev->dev, "Product: %.11s\n", efuse->device_name);
3223 dev_info(&priv->udev->dev, "Serial: %.11s\n", efuse->serial);
Jes Sorensen3307d842016-02-29 17:03:59 -05003224
3225 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
3226 unsigned char *raw = priv->efuse_wifi.raw;
3227
3228 dev_info(&priv->udev->dev,
3229 "%s: dumping efuse (0x%02zx bytes):\n",
3230 __func__, sizeof(struct rtl8192eu_efuse));
3231 for (i = 0; i < sizeof(struct rtl8192eu_efuse); i += 8) {
3232 dev_info(&priv->udev->dev, "%02x: "
3233 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
3234 raw[i], raw[i + 1], raw[i + 2],
3235 raw[i + 3], raw[i + 4], raw[i + 5],
3236 raw[i + 6], raw[i + 7]);
3237 }
3238 }
Jes Sorensen0e5d4352016-02-29 17:04:00 -05003239 return 0;
Jes Sorensen3307d842016-02-29 17:03:59 -05003240}
3241
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003242static int
3243rtl8xxxu_read_efuse8(struct rtl8xxxu_priv *priv, u16 offset, u8 *data)
3244{
3245 int i;
3246 u8 val8;
3247 u32 val32;
3248
3249 /* Write Address */
3250 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 1, offset & 0xff);
3251 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 2);
3252 val8 &= 0xfc;
3253 val8 |= (offset >> 8) & 0x03;
3254 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 2, val8);
3255
3256 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 3);
3257 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 3, val8 & 0x7f);
3258
3259 /* Poll for data read */
3260 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
3261 for (i = 0; i < RTL8XXXU_MAX_REG_POLL; i++) {
3262 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
3263 if (val32 & BIT(31))
3264 break;
3265 }
3266
3267 if (i == RTL8XXXU_MAX_REG_POLL)
3268 return -EIO;
3269
3270 udelay(50);
3271 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
3272
3273 *data = val32 & 0xff;
3274 return 0;
3275}
3276
3277static int rtl8xxxu_read_efuse(struct rtl8xxxu_priv *priv)
3278{
3279 struct device *dev = &priv->udev->dev;
3280 int i, ret = 0;
3281 u8 val8, word_mask, header, extheader;
3282 u16 val16, efuse_addr, offset;
3283 u32 val32;
3284
3285 val16 = rtl8xxxu_read16(priv, REG_9346CR);
3286 if (val16 & EEPROM_ENABLE)
3287 priv->has_eeprom = 1;
3288 if (val16 & EEPROM_BOOT)
3289 priv->boot_eeprom = 1;
3290
Jakub Sitnicki38451992016-02-03 13:39:49 -05003291 if (priv->is_multi_func) {
3292 val32 = rtl8xxxu_read32(priv, REG_EFUSE_TEST);
3293 val32 = (val32 & ~EFUSE_SELECT_MASK) | EFUSE_WIFI_SELECT;
3294 rtl8xxxu_write32(priv, REG_EFUSE_TEST, val32);
3295 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003296
3297 dev_dbg(dev, "Booting from %s\n",
3298 priv->boot_eeprom ? "EEPROM" : "EFUSE");
3299
3300 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_ENABLE);
3301
3302 /* 1.2V Power: From VDDON with Power Cut(0x0000[15]), default valid */
3303 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
3304 if (!(val16 & SYS_ISO_PWC_EV12V)) {
3305 val16 |= SYS_ISO_PWC_EV12V;
3306 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
3307 }
3308 /* Reset: 0x0000[28], default valid */
3309 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3310 if (!(val16 & SYS_FUNC_ELDR)) {
3311 val16 |= SYS_FUNC_ELDR;
3312 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3313 }
3314
3315 /*
3316 * Clock: Gated(0x0008[5]) 8M(0x0008[1]) clock from ANA, default valid
3317 */
3318 val16 = rtl8xxxu_read16(priv, REG_SYS_CLKR);
3319 if (!(val16 & SYS_CLK_LOADER_ENABLE) || !(val16 & SYS_CLK_ANA8M)) {
3320 val16 |= (SYS_CLK_LOADER_ENABLE | SYS_CLK_ANA8M);
3321 rtl8xxxu_write16(priv, REG_SYS_CLKR, val16);
3322 }
3323
3324 /* Default value is 0xff */
Jes Sorensen3307d842016-02-29 17:03:59 -05003325 memset(priv->efuse_wifi.raw, 0xff, EFUSE_MAP_LEN);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003326
3327 efuse_addr = 0;
3328 while (efuse_addr < EFUSE_REAL_CONTENT_LEN_8723A) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003329 u16 map_addr;
3330
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003331 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &header);
3332 if (ret || header == 0xff)
3333 goto exit;
3334
3335 if ((header & 0x1f) == 0x0f) { /* extended header */
3336 offset = (header & 0xe0) >> 5;
3337
3338 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++,
3339 &extheader);
3340 if (ret)
3341 goto exit;
3342 /* All words disabled */
3343 if ((extheader & 0x0f) == 0x0f)
3344 continue;
3345
3346 offset |= ((extheader & 0xf0) >> 1);
3347 word_mask = extheader & 0x0f;
3348 } else {
3349 offset = (header >> 4) & 0x0f;
3350 word_mask = header & 0x0f;
3351 }
3352
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003353 /* Get word enable value from PG header */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003354
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003355 /* We have 8 bits to indicate validity */
3356 map_addr = offset * 8;
3357 if (map_addr >= EFUSE_MAP_LEN) {
3358 dev_warn(dev, "%s: Illegal map_addr (%04x), "
3359 "efuse corrupt!\n",
3360 __func__, map_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003361 ret = -EINVAL;
3362 goto exit;
3363 }
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003364 for (i = 0; i < EFUSE_MAX_WORD_UNIT; i++) {
3365 /* Check word enable condition in the section */
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05003366 if (word_mask & BIT(i)) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003367 map_addr += 2;
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05003368 continue;
3369 }
3370
3371 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
3372 if (ret)
3373 goto exit;
3374 priv->efuse_wifi.raw[map_addr++] = val8;
3375
3376 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
3377 if (ret)
3378 goto exit;
3379 priv->efuse_wifi.raw[map_addr++] = val8;
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003380 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003381 }
3382
3383exit:
3384 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_DISABLE);
3385
3386 return ret;
3387}
3388
Jes Sorensend48fe602016-02-03 13:39:44 -05003389static void rtl8xxxu_reset_8051(struct rtl8xxxu_priv *priv)
3390{
3391 u8 val8;
3392 u16 sys_func;
3393
3394 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05003395 val8 &= ~BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05003396 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003397
Jes Sorensend48fe602016-02-03 13:39:44 -05003398 sys_func = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3399 sys_func &= ~SYS_FUNC_CPU_ENABLE;
3400 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003401
Jes Sorensend48fe602016-02-03 13:39:44 -05003402 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05003403 val8 |= BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05003404 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003405
3406 sys_func |= SYS_FUNC_CPU_ENABLE;
3407 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
3408}
3409
3410static void rtl8723bu_reset_8051(struct rtl8xxxu_priv *priv)
3411{
3412 u8 val8;
3413 u16 sys_func;
3414
3415 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
3416 val8 &= ~BIT(1);
3417 rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
3418
3419 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
3420 val8 &= ~BIT(0);
3421 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
3422
3423 sys_func = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3424 sys_func &= ~SYS_FUNC_CPU_ENABLE;
3425 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
3426
3427 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
3428 val8 &= ~BIT(1);
3429 rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
3430
3431 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
3432 val8 |= BIT(0);
3433 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
3434
Jes Sorensend48fe602016-02-03 13:39:44 -05003435 sys_func |= SYS_FUNC_CPU_ENABLE;
3436 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
3437}
3438
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003439static int rtl8xxxu_start_firmware(struct rtl8xxxu_priv *priv)
3440{
3441 struct device *dev = &priv->udev->dev;
3442 int ret = 0, i;
3443 u32 val32;
3444
3445 /* Poll checksum report */
3446 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
3447 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
3448 if (val32 & MCU_FW_DL_CSUM_REPORT)
3449 break;
3450 }
3451
3452 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
3453 dev_warn(dev, "Firmware checksum poll timed out\n");
3454 ret = -EAGAIN;
3455 goto exit;
3456 }
3457
3458 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
3459 val32 |= MCU_FW_DL_READY;
3460 val32 &= ~MCU_WINT_INIT_READY;
3461 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
3462
Jes Sorensend48fe602016-02-03 13:39:44 -05003463 /*
3464 * Reset the 8051 in order for the firmware to start running,
3465 * otherwise it won't come up on the 8192eu
3466 */
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003467 priv->fops->reset_8051(priv);
Jes Sorensend48fe602016-02-03 13:39:44 -05003468
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003469 /* Wait for firmware to become ready */
3470 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
3471 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
3472 if (val32 & MCU_WINT_INIT_READY)
3473 break;
3474
3475 udelay(100);
3476 }
3477
3478 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
3479 dev_warn(dev, "Firmware failed to start\n");
3480 ret = -EAGAIN;
3481 goto exit;
3482 }
3483
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003484 /*
3485 * Init H2C command
3486 */
Jes Sorensenba17d822016-03-31 17:08:39 -04003487 if (priv->rtl_chip == RTL8723B)
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003488 rtl8xxxu_write8(priv, REG_HMTFR, 0x0f);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003489exit:
3490 return ret;
3491}
3492
3493static int rtl8xxxu_download_firmware(struct rtl8xxxu_priv *priv)
3494{
3495 int pages, remainder, i, ret;
Jes Sorensend48fe602016-02-03 13:39:44 -05003496 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003497 u16 val16;
3498 u32 val32;
3499 u8 *fwptr;
3500
3501 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC + 1);
3502 val8 |= 4;
3503 rtl8xxxu_write8(priv, REG_SYS_FUNC + 1, val8);
3504
3505 /* 8051 enable */
3506 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
Jes Sorensen43154f62016-02-03 13:39:35 -05003507 val16 |= SYS_FUNC_CPU_ENABLE;
3508 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003509
Jes Sorensen216202a2016-02-03 13:39:37 -05003510 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
3511 if (val8 & MCU_FW_RAM_SEL) {
3512 pr_info("do the RAM reset\n");
3513 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003514 priv->fops->reset_8051(priv);
Jes Sorensen216202a2016-02-03 13:39:37 -05003515 }
3516
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003517 /* MCU firmware download enable */
3518 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003519 val8 |= MCU_FW_DL_ENABLE;
3520 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003521
3522 /* 8051 reset */
3523 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003524 val32 &= ~BIT(19);
3525 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003526
3527 /* Reset firmware download checksum */
3528 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003529 val8 |= MCU_FW_DL_CSUM_REPORT;
3530 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003531
3532 pages = priv->fw_size / RTL_FW_PAGE_SIZE;
3533 remainder = priv->fw_size % RTL_FW_PAGE_SIZE;
3534
3535 fwptr = priv->fw_data->data;
3536
3537 for (i = 0; i < pages; i++) {
3538 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05003539 val8 |= i;
3540 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003541
3542 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
3543 fwptr, RTL_FW_PAGE_SIZE);
3544 if (ret != RTL_FW_PAGE_SIZE) {
3545 ret = -EAGAIN;
3546 goto fw_abort;
3547 }
3548
3549 fwptr += RTL_FW_PAGE_SIZE;
3550 }
3551
3552 if (remainder) {
3553 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05003554 val8 |= i;
3555 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003556 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
3557 fwptr, remainder);
3558 if (ret != remainder) {
3559 ret = -EAGAIN;
3560 goto fw_abort;
3561 }
3562 }
3563
3564 ret = 0;
3565fw_abort:
3566 /* MCU firmware download disable */
3567 val16 = rtl8xxxu_read16(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003568 val16 &= ~MCU_FW_DL_ENABLE;
3569 rtl8xxxu_write16(priv, REG_MCU_FW_DL, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003570
3571 return ret;
3572}
3573
3574static int rtl8xxxu_load_firmware(struct rtl8xxxu_priv *priv, char *fw_name)
3575{
3576 struct device *dev = &priv->udev->dev;
3577 const struct firmware *fw;
3578 int ret = 0;
3579 u16 signature;
3580
3581 dev_info(dev, "%s: Loading firmware %s\n", DRIVER_NAME, fw_name);
3582 if (request_firmware(&fw, fw_name, &priv->udev->dev)) {
3583 dev_warn(dev, "request_firmware(%s) failed\n", fw_name);
3584 ret = -EAGAIN;
3585 goto exit;
3586 }
3587 if (!fw) {
3588 dev_warn(dev, "Firmware data not available\n");
3589 ret = -EINVAL;
3590 goto exit;
3591 }
3592
3593 priv->fw_data = kmemdup(fw->data, fw->size, GFP_KERNEL);
Tobias Klauser98e27cb2016-02-03 13:39:43 -05003594 if (!priv->fw_data) {
3595 ret = -ENOMEM;
3596 goto exit;
3597 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003598 priv->fw_size = fw->size - sizeof(struct rtl8xxxu_firmware_header);
3599
3600 signature = le16_to_cpu(priv->fw_data->signature);
3601 switch (signature & 0xfff0) {
Jes Sorensen0e5d4352016-02-29 17:04:00 -05003602 case 0x92e0:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003603 case 0x92c0:
3604 case 0x88c0:
Jes Sorensen35a741f2016-02-29 17:04:10 -05003605 case 0x5300:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003606 case 0x2300:
3607 break;
3608 default:
3609 ret = -EINVAL;
3610 dev_warn(dev, "%s: Invalid firmware signature: 0x%04x\n",
3611 __func__, signature);
3612 }
3613
3614 dev_info(dev, "Firmware revision %i.%i (signature 0x%04x)\n",
3615 le16_to_cpu(priv->fw_data->major_version),
3616 priv->fw_data->minor_version, signature);
3617
3618exit:
3619 release_firmware(fw);
3620 return ret;
3621}
3622
3623static int rtl8723au_load_firmware(struct rtl8xxxu_priv *priv)
3624{
3625 char *fw_name;
3626 int ret;
3627
3628 switch (priv->chip_cut) {
3629 case 0:
3630 fw_name = "rtlwifi/rtl8723aufw_A.bin";
3631 break;
3632 case 1:
3633 if (priv->enable_bluetooth)
3634 fw_name = "rtlwifi/rtl8723aufw_B.bin";
3635 else
3636 fw_name = "rtlwifi/rtl8723aufw_B_NoBT.bin";
3637
3638 break;
3639 default:
3640 return -EINVAL;
3641 }
3642
3643 ret = rtl8xxxu_load_firmware(priv, fw_name);
3644 return ret;
3645}
3646
Jes Sorensen35a741f2016-02-29 17:04:10 -05003647static int rtl8723bu_load_firmware(struct rtl8xxxu_priv *priv)
3648{
3649 char *fw_name;
3650 int ret;
3651
3652 if (priv->enable_bluetooth)
3653 fw_name = "rtlwifi/rtl8723bu_bt.bin";
3654 else
3655 fw_name = "rtlwifi/rtl8723bu_nic.bin";
3656
3657 ret = rtl8xxxu_load_firmware(priv, fw_name);
3658 return ret;
3659}
3660
Kalle Valoc0963772015-10-25 18:24:38 +02003661#ifdef CONFIG_RTL8XXXU_UNTESTED
3662
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003663static int rtl8192cu_load_firmware(struct rtl8xxxu_priv *priv)
3664{
3665 char *fw_name;
3666 int ret;
3667
3668 if (!priv->vendor_umc)
3669 fw_name = "rtlwifi/rtl8192cufw_TMSC.bin";
Jes Sorensenba17d822016-03-31 17:08:39 -04003670 else if (priv->chip_cut || priv->rtl_chip == RTL8192C)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003671 fw_name = "rtlwifi/rtl8192cufw_B.bin";
3672 else
3673 fw_name = "rtlwifi/rtl8192cufw_A.bin";
3674
3675 ret = rtl8xxxu_load_firmware(priv, fw_name);
3676
3677 return ret;
3678}
3679
Kalle Valoc0963772015-10-25 18:24:38 +02003680#endif
3681
Jes Sorensen3307d842016-02-29 17:03:59 -05003682static int rtl8192eu_load_firmware(struct rtl8xxxu_priv *priv)
3683{
3684 char *fw_name;
3685 int ret;
3686
Jes Sorensen0e5d4352016-02-29 17:04:00 -05003687 fw_name = "rtlwifi/rtl8192eu_nic.bin";
Jes Sorensen3307d842016-02-29 17:03:59 -05003688
3689 ret = rtl8xxxu_load_firmware(priv, fw_name);
3690
3691 return ret;
3692}
3693
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003694static void rtl8xxxu_firmware_self_reset(struct rtl8xxxu_priv *priv)
3695{
3696 u16 val16;
3697 int i = 100;
3698
3699 /* Inform 8051 to perform reset */
3700 rtl8xxxu_write8(priv, REG_HMTFR + 3, 0x20);
3701
3702 for (i = 100; i > 0; i--) {
3703 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3704
3705 if (!(val16 & SYS_FUNC_CPU_ENABLE)) {
3706 dev_dbg(&priv->udev->dev,
3707 "%s: Firmware self reset success!\n", __func__);
3708 break;
3709 }
3710 udelay(50);
3711 }
3712
3713 if (!i) {
3714 /* Force firmware reset */
3715 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3716 val16 &= ~SYS_FUNC_CPU_ENABLE;
3717 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3718 }
3719}
3720
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003721static void rtl8723bu_phy_init_antenna_selection(struct rtl8xxxu_priv *priv)
3722{
3723 u32 val32;
3724
Jes Sorensen70bc1e22016-04-07 14:19:31 -04003725 val32 = rtl8xxxu_read32(priv, REG_PAD_CTRL1);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003726 val32 &= ~(BIT(20) | BIT(24));
Jes Sorensen70bc1e22016-04-07 14:19:31 -04003727 rtl8xxxu_write32(priv, REG_PAD_CTRL1, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003728
3729 val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
3730 val32 &= ~BIT(4);
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003731 rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
3732
3733 val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003734 val32 |= BIT(3);
3735 rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
3736
3737 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003738 val32 |= BIT(24);
3739 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
3740
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003741 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
3742 val32 &= ~BIT(23);
3743 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
3744
Jes Sorensen120e6272016-02-29 17:05:14 -05003745 val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003746 val32 |= (BIT(0) | BIT(1));
Jes Sorensen120e6272016-02-29 17:05:14 -05003747 rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003748
Jes Sorensen59b74392016-02-29 17:05:15 -05003749 val32 = rtl8xxxu_read32(priv, REG_RFE_CTRL_ANTA_SRC);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003750 val32 &= 0xffffff00;
3751 val32 |= 0x77;
Jes Sorensen59b74392016-02-29 17:05:15 -05003752 rtl8xxxu_write32(priv, REG_RFE_CTRL_ANTA_SRC, val32);
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003753
3754 val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
3755 val32 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
3756 rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003757}
3758
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003759static int
Jes Sorensenc606e662016-04-07 14:19:16 -04003760rtl8xxxu_init_mac(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003761{
Jes Sorensenc606e662016-04-07 14:19:16 -04003762 struct rtl8xxxu_reg8val *array = priv->fops->mactable;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003763 int i, ret;
3764 u16 reg;
3765 u8 val;
3766
3767 for (i = 0; ; i++) {
3768 reg = array[i].reg;
3769 val = array[i].val;
3770
3771 if (reg == 0xffff && val == 0xff)
3772 break;
3773
3774 ret = rtl8xxxu_write8(priv, reg, val);
3775 if (ret != 1) {
3776 dev_warn(&priv->udev->dev,
Jes Sorensenc606e662016-04-07 14:19:16 -04003777 "Failed to initialize MAC "
3778 "(reg: %04x, val %02x)\n", reg, val);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003779 return -EAGAIN;
3780 }
3781 }
3782
Jes Sorensen8a594852016-04-07 14:19:26 -04003783 if (priv->rtl_chip != RTL8723B && priv->rtl_chip != RTL8192E)
Jes Sorensen8baf6702016-02-29 17:04:54 -05003784 rtl8xxxu_write8(priv, REG_MAX_AGGR_NUM, 0x0a);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003785
3786 return 0;
3787}
3788
3789static int rtl8xxxu_init_phy_regs(struct rtl8xxxu_priv *priv,
3790 struct rtl8xxxu_reg32val *array)
3791{
3792 int i, ret;
3793 u16 reg;
3794 u32 val;
3795
3796 for (i = 0; ; i++) {
3797 reg = array[i].reg;
3798 val = array[i].val;
3799
3800 if (reg == 0xffff && val == 0xffffffff)
3801 break;
3802
3803 ret = rtl8xxxu_write32(priv, reg, val);
3804 if (ret != sizeof(val)) {
3805 dev_warn(&priv->udev->dev,
3806 "Failed to initialize PHY\n");
3807 return -EAGAIN;
3808 }
3809 udelay(1);
3810 }
3811
3812 return 0;
3813}
3814
Jes Sorensencb877252016-04-14 14:58:57 -04003815static void rtl8723au_init_phy_bb(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003816{
Jes Sorensenb84cac12016-04-14 14:59:00 -04003817 u8 val8, ldoa15, ldov12d, lpldo, ldohci12;
Jes Sorensen04313eb2016-02-29 17:04:51 -05003818 u16 val16;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003819 u32 val32;
3820
Jes Sorensencb877252016-04-14 14:58:57 -04003821 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
3822 udelay(2);
3823 val8 |= AFE_PLL_320_ENABLE;
3824 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
3825 udelay(2);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003826
Jes Sorensencb877252016-04-14 14:58:57 -04003827 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL + 1, 0xff);
3828 udelay(2);
Jes Sorensen8baf6702016-02-29 17:04:54 -05003829
Jes Sorensencb877252016-04-14 14:58:57 -04003830 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3831 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB;
3832 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003833
Jes Sorensencb877252016-04-14 14:58:57 -04003834 val32 = rtl8xxxu_read32(priv, REG_AFE_XTAL_CTRL);
3835 val32 &= ~AFE_XTAL_RF_GATE;
3836 if (priv->has_bluetooth)
3837 val32 &= ~AFE_XTAL_BT_GATE;
3838 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, val32);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003839
3840 /* 6. 0x1f[7:0] = 0x07 */
3841 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3842 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3843
Jes Sorensencb877252016-04-14 14:58:57 -04003844 if (priv->hi_pa)
Jes Sorensenabd71bd2016-04-07 14:19:22 -04003845 rtl8xxxu_init_phy_regs(priv, rtl8188ru_phy_1t_highpa_table);
3846 else if (priv->tx_paths == 2)
3847 rtl8xxxu_init_phy_regs(priv, rtl8192cu_phy_2t_init_table);
3848 else
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003849 rtl8xxxu_init_phy_regs(priv, rtl8723a_phy_1t_init_table);
3850
Jes Sorensen78a84212016-04-14 16:37:10 -04003851 if (priv->rtl_chip == RTL8188R && priv->hi_pa &&
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003852 priv->vendor_umc && priv->chip_cut == 1)
3853 rtl8xxxu_write8(priv, REG_OFDM0_AGC_PARM1 + 2, 0x50);
Jes Sorensenc82f8d12016-04-14 14:58:59 -04003854
3855 if (priv->hi_pa)
3856 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_highpa_table);
3857 else
3858 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_standard_table);
Jes Sorensenb84cac12016-04-14 14:59:00 -04003859
3860 ldoa15 = LDOA15_ENABLE | LDOA15_OBUF;
3861 ldov12d = LDOV12D_ENABLE | BIT(2) | (2 << LDOV12D_VADJ_SHIFT);
3862 ldohci12 = 0x57;
3863 lpldo = 1;
3864 val32 = (lpldo << 24) | (ldohci12 << 16) | (ldov12d << 8) | ldoa15;
3865 rtl8xxxu_write32(priv, REG_LDOA15_CTRL, val32);
Jes Sorensencb877252016-04-14 14:58:57 -04003866}
3867
3868static void rtl8723bu_init_phy_bb(struct rtl8xxxu_priv *priv)
3869{
3870 u8 val8;
3871 u16 val16;
3872
3873 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3874 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB | SYS_FUNC_DIO_RF;
3875 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3876
3877 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
3878
3879 /* 6. 0x1f[7:0] = 0x07 */
3880 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3881 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3882
3883 /* Why? */
3884 rtl8xxxu_write8(priv, REG_SYS_FUNC, 0xe3);
3885 rtl8xxxu_write8(priv, REG_AFE_XTAL_CTRL + 1, 0x80);
3886 rtl8xxxu_init_phy_regs(priv, rtl8723b_phy_1t_init_table);
Jes Sorensenc82f8d12016-04-14 14:58:59 -04003887
3888 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8723bu_table);
Jes Sorensencb877252016-04-14 14:58:57 -04003889}
3890
3891static void rtl8192eu_init_phy_bb(struct rtl8xxxu_priv *priv)
3892{
3893 u8 val8;
3894 u16 val16;
3895
3896 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3897 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB | SYS_FUNC_DIO_RF;
3898 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3899
3900 /* 6. 0x1f[7:0] = 0x07 */
3901 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3902 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3903
3904 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3905 val16 |= (SYS_FUNC_USBA | SYS_FUNC_USBD | SYS_FUNC_DIO_RF |
3906 SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB);
3907 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3908 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3909 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3910 rtl8xxxu_init_phy_regs(priv, rtl8192eu_phy_init_table);
Jes Sorensenc82f8d12016-04-14 14:58:59 -04003911
3912 if (priv->hi_pa)
3913 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8192eu_highpa_table);
3914 else
3915 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8192eu_std_table);
Jes Sorensencb877252016-04-14 14:58:57 -04003916}
3917
3918/*
3919 * Most of this is black magic retrieved from the old rtl8723au driver
3920 */
3921static int rtl8xxxu_init_phy_bb(struct rtl8xxxu_priv *priv)
3922{
Jes Sorensenb84cac12016-04-14 14:59:00 -04003923 u8 val8;
Jes Sorensencb877252016-04-14 14:58:57 -04003924 u32 val32;
3925
3926 priv->fops->init_phy_bb(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003927
3928 if (priv->tx_paths == 1 && priv->rx_paths == 2) {
3929 /*
3930 * For 1T2R boards, patch the registers.
3931 *
3932 * It looks like 8191/2 1T2R boards use path B for TX
3933 */
3934 val32 = rtl8xxxu_read32(priv, REG_FPGA0_TX_INFO);
3935 val32 &= ~(BIT(0) | BIT(1));
3936 val32 |= BIT(1);
3937 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, val32);
3938
3939 val32 = rtl8xxxu_read32(priv, REG_FPGA1_TX_INFO);
3940 val32 &= ~0x300033;
3941 val32 |= 0x200022;
3942 rtl8xxxu_write32(priv, REG_FPGA1_TX_INFO, val32);
3943
3944 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
Jes Sorensenbd8fe402016-04-14 14:58:56 -04003945 val32 &= ~CCK0_AFE_RX_MASK;
Jes Sorensen90683082016-04-14 14:58:55 -04003946 val32 &= 0x00ffffff;
Jes Sorensenbd8fe402016-04-14 14:58:56 -04003947 val32 |= 0x40000000;
3948 val32 |= CCK0_AFE_RX_ANT_B;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003949 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
3950
3951 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
3952 val32 &= ~(OFDM_RF_PATH_RX_MASK | OFDM_RF_PATH_TX_MASK);
3953 val32 |= (OFDM_RF_PATH_RX_A | OFDM_RF_PATH_RX_B |
3954 OFDM_RF_PATH_TX_B);
3955 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
3956
3957 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGC_PARM1);
3958 val32 &= ~(BIT(4) | BIT(5));
3959 val32 |= BIT(4);
3960 rtl8xxxu_write32(priv, REG_OFDM0_AGC_PARM1, val32);
3961
3962 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_RFON);
3963 val32 &= ~(BIT(27) | BIT(26));
3964 val32 |= BIT(27);
3965 rtl8xxxu_write32(priv, REG_TX_CCK_RFON, val32);
3966
3967 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_BBON);
3968 val32 &= ~(BIT(27) | BIT(26));
3969 val32 |= BIT(27);
3970 rtl8xxxu_write32(priv, REG_TX_CCK_BBON, val32);
3971
3972 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_RFON);
3973 val32 &= ~(BIT(27) | BIT(26));
3974 val32 |= BIT(27);
3975 rtl8xxxu_write32(priv, REG_TX_OFDM_RFON, val32);
3976
3977 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_BBON);
3978 val32 &= ~(BIT(27) | BIT(26));
3979 val32 |= BIT(27);
3980 rtl8xxxu_write32(priv, REG_TX_OFDM_BBON, val32);
3981
3982 val32 = rtl8xxxu_read32(priv, REG_TX_TO_TX);
3983 val32 &= ~(BIT(27) | BIT(26));
3984 val32 |= BIT(27);
3985 rtl8xxxu_write32(priv, REG_TX_TO_TX, val32);
3986 }
3987
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003988 if (priv->has_xtalk) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003989 val32 = rtl8xxxu_read32(priv, REG_MAC_PHY_CTRL);
3990
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003991 val8 = priv->xtalk;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003992 val32 &= 0xff000fff;
3993 val32 |= ((val8 | (val8 << 6)) << 12);
3994
3995 rtl8xxxu_write32(priv, REG_MAC_PHY_CTRL, val32);
3996 }
3997
Jes Sorensen8a594852016-04-07 14:19:26 -04003998 if (priv->rtl_chip == RTL8192E)
3999 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, 0x000f81fb);
4000
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004001 return 0;
4002}
4003
4004static int rtl8xxxu_init_rf_regs(struct rtl8xxxu_priv *priv,
4005 struct rtl8xxxu_rfregval *array,
4006 enum rtl8xxxu_rfpath path)
4007{
4008 int i, ret;
4009 u8 reg;
4010 u32 val;
4011
4012 for (i = 0; ; i++) {
4013 reg = array[i].reg;
4014 val = array[i].val;
4015
4016 if (reg == 0xff && val == 0xffffffff)
4017 break;
4018
4019 switch (reg) {
4020 case 0xfe:
4021 msleep(50);
4022 continue;
4023 case 0xfd:
4024 mdelay(5);
4025 continue;
4026 case 0xfc:
4027 mdelay(1);
4028 continue;
4029 case 0xfb:
4030 udelay(50);
4031 continue;
4032 case 0xfa:
4033 udelay(5);
4034 continue;
4035 case 0xf9:
4036 udelay(1);
4037 continue;
4038 }
4039
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004040 ret = rtl8xxxu_write_rfreg(priv, path, reg, val);
4041 if (ret) {
4042 dev_warn(&priv->udev->dev,
4043 "Failed to initialize RF\n");
4044 return -EAGAIN;
4045 }
4046 udelay(1);
4047 }
4048
4049 return 0;
4050}
4051
4052static int rtl8xxxu_init_phy_rf(struct rtl8xxxu_priv *priv,
4053 struct rtl8xxxu_rfregval *table,
4054 enum rtl8xxxu_rfpath path)
4055{
4056 u32 val32;
4057 u16 val16, rfsi_rfenv;
4058 u16 reg_sw_ctrl, reg_int_oe, reg_hssi_parm2;
4059
4060 switch (path) {
4061 case RF_A:
4062 reg_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL;
4063 reg_int_oe = REG_FPGA0_XA_RF_INT_OE;
4064 reg_hssi_parm2 = REG_FPGA0_XA_HSSI_PARM2;
4065 break;
4066 case RF_B:
4067 reg_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL;
4068 reg_int_oe = REG_FPGA0_XB_RF_INT_OE;
4069 reg_hssi_parm2 = REG_FPGA0_XB_HSSI_PARM2;
4070 break;
4071 default:
4072 dev_err(&priv->udev->dev, "%s:Unsupported RF path %c\n",
4073 __func__, path + 'A');
4074 return -EINVAL;
4075 }
4076 /* For path B, use XB */
4077 rfsi_rfenv = rtl8xxxu_read16(priv, reg_sw_ctrl);
4078 rfsi_rfenv &= FPGA0_RF_RFENV;
4079
4080 /*
4081 * These two we might be able to optimize into one
4082 */
4083 val32 = rtl8xxxu_read32(priv, reg_int_oe);
4084 val32 |= BIT(20); /* 0x10 << 16 */
4085 rtl8xxxu_write32(priv, reg_int_oe, val32);
4086 udelay(1);
4087
4088 val32 = rtl8xxxu_read32(priv, reg_int_oe);
4089 val32 |= BIT(4);
4090 rtl8xxxu_write32(priv, reg_int_oe, val32);
4091 udelay(1);
4092
4093 /*
4094 * These two we might be able to optimize into one
4095 */
4096 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
4097 val32 &= ~FPGA0_HSSI_3WIRE_ADDR_LEN;
4098 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
4099 udelay(1);
4100
4101 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
4102 val32 &= ~FPGA0_HSSI_3WIRE_DATA_LEN;
4103 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
4104 udelay(1);
4105
4106 rtl8xxxu_init_rf_regs(priv, table, path);
4107
4108 /* For path B, use XB */
4109 val16 = rtl8xxxu_read16(priv, reg_sw_ctrl);
4110 val16 &= ~FPGA0_RF_RFENV;
4111 val16 |= rfsi_rfenv;
4112 rtl8xxxu_write16(priv, reg_sw_ctrl, val16);
4113
4114 return 0;
4115}
4116
Jes Sorensen4062b8f2016-04-14 16:37:08 -04004117static int rtl8723au_init_phy_rf(struct rtl8xxxu_priv *priv)
4118{
4119 int ret;
4120
4121 ret = rtl8xxxu_init_phy_rf(priv, rtl8723au_radioa_1t_init_table, RF_A);
4122
4123 /* Reduce 80M spur */
4124 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, 0x0381808d);
4125 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
4126 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff82);
4127 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
4128
4129 return ret;
4130}
4131
4132static int rtl8723bu_init_phy_rf(struct rtl8xxxu_priv *priv)
4133{
4134 int ret;
4135
4136 ret = rtl8xxxu_init_phy_rf(priv, rtl8723bu_radioa_1t_init_table, RF_A);
4137 /*
4138 * PHY LCK
4139 */
4140 rtl8xxxu_write_rfreg(priv, RF_A, 0xb0, 0xdfbe0);
4141 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, 0x8c01);
4142 msleep(200);
4143 rtl8xxxu_write_rfreg(priv, RF_A, 0xb0, 0xdffe0);
4144
4145 return ret;
4146}
4147
4148#ifdef CONFIG_RTL8XXXU_UNTESTED
4149static int rtl8192cu_init_phy_rf(struct rtl8xxxu_priv *priv)
4150{
4151 struct rtl8xxxu_rfregval *rftable;
4152 int ret;
4153
Jes Sorensen8d95c802016-04-14 16:37:11 -04004154 if (priv->rtl_chip == RTL8188R) {
4155 rftable = rtl8188ru_radioa_1t_highpa_table;
Jes Sorensen4062b8f2016-04-14 16:37:08 -04004156 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4157 } else if (priv->rf_paths == 1) {
4158 rftable = rtl8192cu_radioa_1t_init_table;
4159 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4160 } else {
4161 rftable = rtl8192cu_radioa_2t_init_table;
4162 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4163 if (ret)
4164 goto exit;
4165 rftable = rtl8192cu_radiob_2t_init_table;
4166 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_B);
4167 }
4168
4169exit:
4170 return ret;
4171}
4172#endif
4173
4174static int rtl8192eu_init_phy_rf(struct rtl8xxxu_priv *priv)
4175{
4176 int ret;
4177
4178 ret = rtl8xxxu_init_phy_rf(priv, rtl8192eu_radioa_init_table, RF_A);
4179 if (ret)
4180 goto exit;
4181
4182 ret = rtl8xxxu_init_phy_rf(priv, rtl8192eu_radiob_init_table, RF_B);
4183
4184exit:
4185 return ret;
4186}
4187
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004188static int rtl8xxxu_llt_write(struct rtl8xxxu_priv *priv, u8 address, u8 data)
4189{
4190 int ret = -EBUSY;
4191 int count = 0;
4192 u32 value;
4193
4194 value = LLT_OP_WRITE | address << 8 | data;
4195
4196 rtl8xxxu_write32(priv, REG_LLT_INIT, value);
4197
4198 do {
4199 value = rtl8xxxu_read32(priv, REG_LLT_INIT);
4200 if ((value & LLT_OP_MASK) == LLT_OP_INACTIVE) {
4201 ret = 0;
4202 break;
4203 }
4204 } while (count++ < 20);
4205
4206 return ret;
4207}
4208
4209static int rtl8xxxu_init_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
4210{
4211 int ret;
4212 int i;
4213
4214 for (i = 0; i < last_tx_page; i++) {
4215 ret = rtl8xxxu_llt_write(priv, i, i + 1);
4216 if (ret)
4217 goto exit;
4218 }
4219
4220 ret = rtl8xxxu_llt_write(priv, last_tx_page, 0xff);
4221 if (ret)
4222 goto exit;
4223
4224 /* Mark remaining pages as a ring buffer */
4225 for (i = last_tx_page + 1; i < 0xff; i++) {
4226 ret = rtl8xxxu_llt_write(priv, i, (i + 1));
4227 if (ret)
4228 goto exit;
4229 }
4230
4231 /* Let last entry point to the start entry of ring buffer */
4232 ret = rtl8xxxu_llt_write(priv, 0xff, last_tx_page + 1);
4233 if (ret)
4234 goto exit;
4235
4236exit:
4237 return ret;
4238}
4239
Jes Sorensen74b99be2016-02-29 17:04:04 -05004240static int rtl8xxxu_auto_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
4241{
4242 u32 val32;
4243 int ret = 0;
4244 int i;
4245
4246 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
Jes Sorensen74b99be2016-02-29 17:04:04 -05004247 val32 |= AUTO_LLT_INIT_LLT;
4248 rtl8xxxu_write32(priv, REG_AUTO_LLT, val32);
4249
4250 for (i = 500; i; i--) {
4251 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
4252 if (!(val32 & AUTO_LLT_INIT_LLT))
4253 break;
4254 usleep_range(2, 4);
4255 }
4256
Jes Sorensen4de24812016-02-29 17:04:07 -05004257 if (!i) {
Jes Sorensen74b99be2016-02-29 17:04:04 -05004258 ret = -EBUSY;
4259 dev_warn(&priv->udev->dev, "LLT table init failed\n");
4260 }
Jes Sorensen74b99be2016-02-29 17:04:04 -05004261
4262 return ret;
4263}
4264
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004265static int rtl8xxxu_init_queue_priority(struct rtl8xxxu_priv *priv)
4266{
4267 u16 val16, hi, lo;
4268 u16 hiq, mgq, bkq, beq, viq, voq;
4269 int hip, mgp, bkp, bep, vip, vop;
4270 int ret = 0;
4271
4272 switch (priv->ep_tx_count) {
4273 case 1:
4274 if (priv->ep_tx_high_queue) {
4275 hi = TRXDMA_QUEUE_HIGH;
4276 } else if (priv->ep_tx_low_queue) {
4277 hi = TRXDMA_QUEUE_LOW;
4278 } else if (priv->ep_tx_normal_queue) {
4279 hi = TRXDMA_QUEUE_NORMAL;
4280 } else {
4281 hi = 0;
4282 ret = -EINVAL;
4283 }
4284
4285 hiq = hi;
4286 mgq = hi;
4287 bkq = hi;
4288 beq = hi;
4289 viq = hi;
4290 voq = hi;
4291
4292 hip = 0;
4293 mgp = 0;
4294 bkp = 0;
4295 bep = 0;
4296 vip = 0;
4297 vop = 0;
4298 break;
4299 case 2:
4300 if (priv->ep_tx_high_queue && priv->ep_tx_low_queue) {
4301 hi = TRXDMA_QUEUE_HIGH;
4302 lo = TRXDMA_QUEUE_LOW;
4303 } else if (priv->ep_tx_normal_queue && priv->ep_tx_low_queue) {
4304 hi = TRXDMA_QUEUE_NORMAL;
4305 lo = TRXDMA_QUEUE_LOW;
4306 } else if (priv->ep_tx_high_queue && priv->ep_tx_normal_queue) {
4307 hi = TRXDMA_QUEUE_HIGH;
4308 lo = TRXDMA_QUEUE_NORMAL;
4309 } else {
4310 ret = -EINVAL;
4311 hi = 0;
4312 lo = 0;
4313 }
4314
4315 hiq = hi;
4316 mgq = hi;
4317 bkq = lo;
4318 beq = lo;
4319 viq = hi;
4320 voq = hi;
4321
4322 hip = 0;
4323 mgp = 0;
4324 bkp = 1;
4325 bep = 1;
4326 vip = 0;
4327 vop = 0;
4328 break;
4329 case 3:
4330 beq = TRXDMA_QUEUE_LOW;
4331 bkq = TRXDMA_QUEUE_LOW;
4332 viq = TRXDMA_QUEUE_NORMAL;
4333 voq = TRXDMA_QUEUE_HIGH;
4334 mgq = TRXDMA_QUEUE_HIGH;
4335 hiq = TRXDMA_QUEUE_HIGH;
4336
4337 hip = hiq ^ 3;
4338 mgp = mgq ^ 3;
4339 bkp = bkq ^ 3;
4340 bep = beq ^ 3;
4341 vip = viq ^ 3;
4342 vop = viq ^ 3;
4343 break;
4344 default:
4345 ret = -EINVAL;
4346 }
4347
4348 /*
4349 * None of the vendor drivers are configuring the beacon
4350 * queue here .... why?
4351 */
4352 if (!ret) {
4353 val16 = rtl8xxxu_read16(priv, REG_TRXDMA_CTRL);
4354 val16 &= 0x7;
4355 val16 |= (voq << TRXDMA_CTRL_VOQ_SHIFT) |
4356 (viq << TRXDMA_CTRL_VIQ_SHIFT) |
4357 (beq << TRXDMA_CTRL_BEQ_SHIFT) |
4358 (bkq << TRXDMA_CTRL_BKQ_SHIFT) |
4359 (mgq << TRXDMA_CTRL_MGQ_SHIFT) |
4360 (hiq << TRXDMA_CTRL_HIQ_SHIFT);
4361 rtl8xxxu_write16(priv, REG_TRXDMA_CTRL, val16);
4362
4363 priv->pipe_out[TXDESC_QUEUE_VO] =
4364 usb_sndbulkpipe(priv->udev, priv->out_ep[vop]);
4365 priv->pipe_out[TXDESC_QUEUE_VI] =
4366 usb_sndbulkpipe(priv->udev, priv->out_ep[vip]);
4367 priv->pipe_out[TXDESC_QUEUE_BE] =
4368 usb_sndbulkpipe(priv->udev, priv->out_ep[bep]);
4369 priv->pipe_out[TXDESC_QUEUE_BK] =
4370 usb_sndbulkpipe(priv->udev, priv->out_ep[bkp]);
4371 priv->pipe_out[TXDESC_QUEUE_BEACON] =
4372 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
4373 priv->pipe_out[TXDESC_QUEUE_MGNT] =
4374 usb_sndbulkpipe(priv->udev, priv->out_ep[mgp]);
4375 priv->pipe_out[TXDESC_QUEUE_HIGH] =
4376 usb_sndbulkpipe(priv->udev, priv->out_ep[hip]);
4377 priv->pipe_out[TXDESC_QUEUE_CMD] =
4378 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
4379 }
4380
4381 return ret;
4382}
4383
4384static void rtl8xxxu_fill_iqk_matrix_a(struct rtl8xxxu_priv *priv,
4385 bool iqk_ok, int result[][8],
4386 int candidate, bool tx_only)
4387{
4388 u32 oldval, x, tx0_a, reg;
4389 int y, tx0_c;
4390 u32 val32;
4391
4392 if (!iqk_ok)
4393 return;
4394
4395 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
4396 oldval = val32 >> 22;
4397
4398 x = result[candidate][0];
4399 if ((x & 0x00000200) != 0)
4400 x = x | 0xfffffc00;
4401 tx0_a = (x * oldval) >> 8;
4402
4403 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
4404 val32 &= ~0x3ff;
4405 val32 |= tx0_a;
4406 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
4407
4408 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4409 val32 &= ~BIT(31);
4410 if ((x * oldval >> 7) & 0x1)
4411 val32 |= BIT(31);
4412 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4413
4414 y = result[candidate][1];
4415 if ((y & 0x00000200) != 0)
4416 y = y | 0xfffffc00;
4417 tx0_c = (y * oldval) >> 8;
4418
4419 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XC_TX_AFE);
4420 val32 &= ~0xf0000000;
4421 val32 |= (((tx0_c & 0x3c0) >> 6) << 28);
4422 rtl8xxxu_write32(priv, REG_OFDM0_XC_TX_AFE, val32);
4423
4424 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
4425 val32 &= ~0x003f0000;
4426 val32 |= ((tx0_c & 0x3f) << 16);
4427 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
4428
4429 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4430 val32 &= ~BIT(29);
4431 if ((y * oldval >> 7) & 0x1)
4432 val32 |= BIT(29);
4433 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4434
4435 if (tx_only) {
4436 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
4437 return;
4438 }
4439
4440 reg = result[candidate][2];
4441
4442 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
4443 val32 &= ~0x3ff;
4444 val32 |= (reg & 0x3ff);
4445 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
4446
4447 reg = result[candidate][3] & 0x3F;
4448
4449 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
4450 val32 &= ~0xfc00;
4451 val32 |= ((reg << 10) & 0xfc00);
4452 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
4453
4454 reg = (result[candidate][3] >> 6) & 0xF;
4455
4456 val32 = rtl8xxxu_read32(priv, REG_OFDM0_RX_IQ_EXT_ANTA);
4457 val32 &= ~0xf0000000;
4458 val32 |= (reg << 28);
4459 rtl8xxxu_write32(priv, REG_OFDM0_RX_IQ_EXT_ANTA, val32);
4460}
4461
4462static void rtl8xxxu_fill_iqk_matrix_b(struct rtl8xxxu_priv *priv,
4463 bool iqk_ok, int result[][8],
4464 int candidate, bool tx_only)
4465{
4466 u32 oldval, x, tx1_a, reg;
4467 int y, tx1_c;
4468 u32 val32;
4469
4470 if (!iqk_ok)
4471 return;
4472
4473 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
4474 oldval = val32 >> 22;
4475
4476 x = result[candidate][4];
4477 if ((x & 0x00000200) != 0)
4478 x = x | 0xfffffc00;
4479 tx1_a = (x * oldval) >> 8;
4480
4481 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
4482 val32 &= ~0x3ff;
4483 val32 |= tx1_a;
4484 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
4485
4486 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4487 val32 &= ~BIT(27);
4488 if ((x * oldval >> 7) & 0x1)
4489 val32 |= BIT(27);
4490 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4491
4492 y = result[candidate][5];
4493 if ((y & 0x00000200) != 0)
4494 y = y | 0xfffffc00;
4495 tx1_c = (y * oldval) >> 8;
4496
4497 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XD_TX_AFE);
4498 val32 &= ~0xf0000000;
4499 val32 |= (((tx1_c & 0x3c0) >> 6) << 28);
4500 rtl8xxxu_write32(priv, REG_OFDM0_XD_TX_AFE, val32);
4501
4502 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
4503 val32 &= ~0x003f0000;
4504 val32 |= ((tx1_c & 0x3f) << 16);
4505 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
4506
4507 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4508 val32 &= ~BIT(25);
4509 if ((y * oldval >> 7) & 0x1)
4510 val32 |= BIT(25);
4511 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4512
4513 if (tx_only) {
4514 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
4515 return;
4516 }
4517
4518 reg = result[candidate][6];
4519
4520 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
4521 val32 &= ~0x3ff;
4522 val32 |= (reg & 0x3ff);
4523 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
4524
4525 reg = result[candidate][7] & 0x3f;
4526
4527 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
4528 val32 &= ~0xfc00;
4529 val32 |= ((reg << 10) & 0xfc00);
4530 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
4531
4532 reg = (result[candidate][7] >> 6) & 0xf;
4533
4534 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGCR_SSI_TABLE);
4535 val32 &= ~0x0000f000;
4536 val32 |= (reg << 12);
4537 rtl8xxxu_write32(priv, REG_OFDM0_AGCR_SSI_TABLE, val32);
4538}
4539
4540#define MAX_TOLERANCE 5
4541
4542static bool rtl8xxxu_simularity_compare(struct rtl8xxxu_priv *priv,
4543 int result[][8], int c1, int c2)
4544{
4545 u32 i, j, diff, simubitmap, bound = 0;
4546 int candidate[2] = {-1, -1}; /* for path A and path B */
4547 bool retval = true;
4548
4549 if (priv->tx_paths > 1)
4550 bound = 8;
4551 else
4552 bound = 4;
4553
4554 simubitmap = 0;
4555
4556 for (i = 0; i < bound; i++) {
4557 diff = (result[c1][i] > result[c2][i]) ?
4558 (result[c1][i] - result[c2][i]) :
4559 (result[c2][i] - result[c1][i]);
4560 if (diff > MAX_TOLERANCE) {
4561 if ((i == 2 || i == 6) && !simubitmap) {
4562 if (result[c1][i] + result[c1][i + 1] == 0)
4563 candidate[(i / 4)] = c2;
4564 else if (result[c2][i] + result[c2][i + 1] == 0)
4565 candidate[(i / 4)] = c1;
4566 else
4567 simubitmap = simubitmap | (1 << i);
4568 } else {
4569 simubitmap = simubitmap | (1 << i);
4570 }
4571 }
4572 }
4573
4574 if (simubitmap == 0) {
4575 for (i = 0; i < (bound / 4); i++) {
4576 if (candidate[i] >= 0) {
4577 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
4578 result[3][j] = result[candidate[i]][j];
4579 retval = false;
4580 }
4581 }
4582 return retval;
4583 } else if (!(simubitmap & 0x0f)) {
4584 /* path A OK */
4585 for (i = 0; i < 4; i++)
4586 result[3][i] = result[c1][i];
4587 } else if (!(simubitmap & 0xf0) && priv->tx_paths > 1) {
4588 /* path B OK */
4589 for (i = 4; i < 8; i++)
4590 result[3][i] = result[c1][i];
4591 }
4592
4593 return false;
4594}
4595
Jes Sorensene1547c52016-02-29 17:04:35 -05004596static bool rtl8723bu_simularity_compare(struct rtl8xxxu_priv *priv,
4597 int result[][8], int c1, int c2)
4598{
4599 u32 i, j, diff, simubitmap, bound = 0;
4600 int candidate[2] = {-1, -1}; /* for path A and path B */
4601 int tmp1, tmp2;
4602 bool retval = true;
4603
4604 if (priv->tx_paths > 1)
4605 bound = 8;
4606 else
4607 bound = 4;
4608
4609 simubitmap = 0;
4610
4611 for (i = 0; i < bound; i++) {
4612 if (i & 1) {
4613 if ((result[c1][i] & 0x00000200))
4614 tmp1 = result[c1][i] | 0xfffffc00;
4615 else
4616 tmp1 = result[c1][i];
4617
4618 if ((result[c2][i]& 0x00000200))
4619 tmp2 = result[c2][i] | 0xfffffc00;
4620 else
4621 tmp2 = result[c2][i];
4622 } else {
4623 tmp1 = result[c1][i];
4624 tmp2 = result[c2][i];
4625 }
4626
4627 diff = (tmp1 > tmp2) ? (tmp1 - tmp2) : (tmp2 - tmp1);
4628
4629 if (diff > MAX_TOLERANCE) {
4630 if ((i == 2 || i == 6) && !simubitmap) {
4631 if (result[c1][i] + result[c1][i + 1] == 0)
4632 candidate[(i / 4)] = c2;
4633 else if (result[c2][i] + result[c2][i + 1] == 0)
4634 candidate[(i / 4)] = c1;
4635 else
4636 simubitmap = simubitmap | (1 << i);
4637 } else {
4638 simubitmap = simubitmap | (1 << i);
4639 }
4640 }
4641 }
4642
4643 if (simubitmap == 0) {
4644 for (i = 0; i < (bound / 4); i++) {
4645 if (candidate[i] >= 0) {
4646 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
4647 result[3][j] = result[candidate[i]][j];
4648 retval = false;
4649 }
4650 }
4651 return retval;
4652 } else {
4653 if (!(simubitmap & 0x03)) {
4654 /* path A TX OK */
4655 for (i = 0; i < 2; i++)
4656 result[3][i] = result[c1][i];
4657 }
4658
4659 if (!(simubitmap & 0x0c)) {
4660 /* path A RX OK */
4661 for (i = 2; i < 4; i++)
4662 result[3][i] = result[c1][i];
4663 }
4664
4665 if (!(simubitmap & 0x30) && priv->tx_paths > 1) {
4666 /* path B RX OK */
4667 for (i = 4; i < 6; i++)
4668 result[3][i] = result[c1][i];
4669 }
4670
4671 if (!(simubitmap & 0x30) && priv->tx_paths > 1) {
4672 /* path B RX OK */
4673 for (i = 6; i < 8; i++)
4674 result[3][i] = result[c1][i];
4675 }
4676 }
4677
4678 return false;
4679}
4680
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004681static void
4682rtl8xxxu_save_mac_regs(struct rtl8xxxu_priv *priv, const u32 *reg, u32 *backup)
4683{
4684 int i;
4685
4686 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
4687 backup[i] = rtl8xxxu_read8(priv, reg[i]);
4688
4689 backup[i] = rtl8xxxu_read32(priv, reg[i]);
4690}
4691
4692static void rtl8xxxu_restore_mac_regs(struct rtl8xxxu_priv *priv,
4693 const u32 *reg, u32 *backup)
4694{
4695 int i;
4696
4697 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
4698 rtl8xxxu_write8(priv, reg[i], backup[i]);
4699
4700 rtl8xxxu_write32(priv, reg[i], backup[i]);
4701}
4702
4703static void rtl8xxxu_save_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
4704 u32 *backup, int count)
4705{
4706 int i;
4707
4708 for (i = 0; i < count; i++)
4709 backup[i] = rtl8xxxu_read32(priv, regs[i]);
4710}
4711
4712static void rtl8xxxu_restore_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
4713 u32 *backup, int count)
4714{
4715 int i;
4716
4717 for (i = 0; i < count; i++)
4718 rtl8xxxu_write32(priv, regs[i], backup[i]);
4719}
4720
4721
4722static void rtl8xxxu_path_adda_on(struct rtl8xxxu_priv *priv, const u32 *regs,
4723 bool path_a_on)
4724{
4725 u32 path_on;
4726 int i;
4727
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004728 if (priv->tx_paths == 1) {
Jes Sorensen8634af52016-02-29 17:04:33 -05004729 path_on = priv->fops->adda_1t_path_on;
4730 rtl8xxxu_write32(priv, regs[0], priv->fops->adda_1t_init);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004731 } else {
Jes Sorensen8634af52016-02-29 17:04:33 -05004732 path_on = path_a_on ? priv->fops->adda_2t_path_on_a :
4733 priv->fops->adda_2t_path_on_b;
4734
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004735 rtl8xxxu_write32(priv, regs[0], path_on);
4736 }
4737
4738 for (i = 1 ; i < RTL8XXXU_ADDA_REGS ; i++)
4739 rtl8xxxu_write32(priv, regs[i], path_on);
4740}
4741
4742static void rtl8xxxu_mac_calibration(struct rtl8xxxu_priv *priv,
4743 const u32 *regs, u32 *backup)
4744{
4745 int i = 0;
4746
4747 rtl8xxxu_write8(priv, regs[i], 0x3f);
4748
4749 for (i = 1 ; i < (RTL8XXXU_MAC_REGS - 1); i++)
4750 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(3)));
4751
4752 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(5)));
4753}
4754
4755static int rtl8xxxu_iqk_path_a(struct rtl8xxxu_priv *priv)
4756{
4757 u32 reg_eac, reg_e94, reg_e9c, reg_ea4, val32;
4758 int result = 0;
4759
4760 /* path-A IQK setting */
4761 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x10008c1f);
4762 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x10008c1f);
4763 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82140102);
4764
4765 val32 = (priv->rf_paths > 1) ? 0x28160202 :
4766 /*IS_81xxC_VENDOR_UMC_B_CUT(pHalData->VersionID)?0x28160202: */
4767 0x28160502;
4768 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, val32);
4769
4770 /* path-B IQK setting */
4771 if (priv->rf_paths > 1) {
4772 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x10008c22);
4773 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x10008c22);
4774 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82140102);
4775 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28160202);
4776 }
4777
4778 /* LO calibration setting */
4779 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x001028d1);
4780
4781 /* One shot, path A LOK & IQK */
4782 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4783 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4784
4785 mdelay(1);
4786
4787 /* Check failed */
4788 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4789 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4790 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4791 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
4792
4793 if (!(reg_eac & BIT(28)) &&
4794 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4795 ((reg_e9c & 0x03ff0000) != 0x00420000))
4796 result |= 0x01;
4797 else /* If TX not OK, ignore RX */
4798 goto out;
4799
4800 /* If TX is OK, check whether RX is OK */
4801 if (!(reg_eac & BIT(27)) &&
4802 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
4803 ((reg_eac & 0x03ff0000) != 0x00360000))
4804 result |= 0x02;
4805 else
4806 dev_warn(&priv->udev->dev, "%s: Path A RX IQK failed!\n",
4807 __func__);
4808out:
4809 return result;
4810}
4811
4812static int rtl8xxxu_iqk_path_b(struct rtl8xxxu_priv *priv)
4813{
4814 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
4815 int result = 0;
4816
4817 /* One shot, path B LOK & IQK */
4818 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000002);
4819 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000000);
4820
4821 mdelay(1);
4822
4823 /* Check failed */
4824 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4825 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4826 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4827 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
4828 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
4829
4830 if (!(reg_eac & BIT(31)) &&
4831 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
4832 ((reg_ebc & 0x03ff0000) != 0x00420000))
4833 result |= 0x01;
4834 else
4835 goto out;
4836
4837 if (!(reg_eac & BIT(30)) &&
4838 (((reg_ec4 & 0x03ff0000) >> 16) != 0x132) &&
4839 (((reg_ecc & 0x03ff0000) >> 16) != 0x36))
4840 result |= 0x02;
4841 else
4842 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
4843 __func__);
4844out:
4845 return result;
4846}
4847
Jes Sorensene1547c52016-02-29 17:04:35 -05004848static int rtl8723bu_iqk_path_a(struct rtl8xxxu_priv *priv)
4849{
4850 u32 reg_eac, reg_e94, reg_e9c, path_sel, val32;
4851 int result = 0;
4852
4853 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
4854
4855 /*
4856 * Leave IQK mode
4857 */
4858 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4859 val32 &= 0x000000ff;
4860 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4861
4862 /*
4863 * Enable path A PA in TX IQK mode
4864 */
4865 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4866 val32 |= 0x80000;
4867 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4868 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x20000);
4869 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0003f);
4870 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xc7f87);
4871
4872 /*
4873 * Tx IQK setting
4874 */
4875 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
4876 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4877
4878 /* path-A IQK setting */
4879 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
4880 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
4881 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4882 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4883
4884 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x821403ea);
4885 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
4886 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4887 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4888
4889 /* LO calibration setting */
4890 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00462911);
4891
4892 /*
4893 * Enter IQK mode
4894 */
4895 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4896 val32 &= 0x000000ff;
4897 val32 |= 0x80800000;
4898 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4899
4900 /*
4901 * The vendor driver indicates the USB module is always using
4902 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
4903 */
4904 if (priv->rf_paths > 1)
4905 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
4906 else
4907 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
4908
4909 /*
4910 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
4911 * No trace of this in the 8192eu or 8188eu vendor drivers.
4912 */
4913 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
4914
4915 /* One shot, path A LOK & IQK */
4916 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4917 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4918
4919 mdelay(1);
4920
4921 /* Restore Ant Path */
4922 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
4923#ifdef RTL8723BU_BT
4924 /* GNT_BT = 1 */
4925 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
4926#endif
4927
4928 /*
4929 * Leave IQK mode
4930 */
4931 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4932 val32 &= 0x000000ff;
4933 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4934
4935 /* Check failed */
4936 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4937 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4938 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4939
4940 val32 = (reg_e9c >> 16) & 0x3ff;
4941 if (val32 & 0x200)
4942 val32 = 0x400 - val32;
4943
4944 if (!(reg_eac & BIT(28)) &&
4945 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4946 ((reg_e9c & 0x03ff0000) != 0x00420000) &&
4947 ((reg_e94 & 0x03ff0000) < 0x01100000) &&
4948 ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
4949 val32 < 0xf)
4950 result |= 0x01;
4951 else /* If TX not OK, ignore RX */
4952 goto out;
4953
4954out:
4955 return result;
4956}
4957
4958static int rtl8723bu_rx_iqk_path_a(struct rtl8xxxu_priv *priv)
4959{
4960 u32 reg_ea4, reg_eac, reg_e94, reg_e9c, path_sel, val32;
4961 int result = 0;
4962
4963 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
4964
4965 /*
4966 * Leave IQK mode
4967 */
4968 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4969 val32 &= 0x000000ff;
4970 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4971
4972 /*
4973 * Enable path A PA in TX IQK mode
4974 */
4975 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4976 val32 |= 0x80000;
4977 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4978 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
4979 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4980 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
4981
4982 /*
4983 * Tx IQK setting
4984 */
4985 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
4986 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4987
4988 /* path-A IQK setting */
4989 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
4990 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
4991 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4992 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4993
4994 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160ff0);
4995 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
4996 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4997 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4998
4999 /* LO calibration setting */
5000 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
5001
5002 /*
5003 * Enter IQK mode
5004 */
5005 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5006 val32 &= 0x000000ff;
5007 val32 |= 0x80800000;
5008 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5009
5010 /*
5011 * The vendor driver indicates the USB module is always using
5012 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
5013 */
5014 if (priv->rf_paths > 1)
5015 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
5016 else
5017 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
5018
5019 /*
5020 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
5021 * No trace of this in the 8192eu or 8188eu vendor drivers.
5022 */
5023 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
5024
5025 /* One shot, path A LOK & IQK */
5026 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
5027 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5028
5029 mdelay(1);
5030
5031 /* Restore Ant Path */
5032 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
5033#ifdef RTL8723BU_BT
5034 /* GNT_BT = 1 */
5035 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
5036#endif
5037
5038 /*
5039 * Leave IQK mode
5040 */
5041 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5042 val32 &= 0x000000ff;
5043 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5044
5045 /* Check failed */
5046 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5047 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
5048 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
5049
5050 val32 = (reg_e9c >> 16) & 0x3ff;
5051 if (val32 & 0x200)
5052 val32 = 0x400 - val32;
5053
5054 if (!(reg_eac & BIT(28)) &&
5055 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
5056 ((reg_e9c & 0x03ff0000) != 0x00420000) &&
5057 ((reg_e94 & 0x03ff0000) < 0x01100000) &&
5058 ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
5059 val32 < 0xf)
5060 result |= 0x01;
5061 else /* If TX not OK, ignore RX */
5062 goto out;
5063
5064 val32 = 0x80007c00 | (reg_e94 &0x3ff0000) |
5065 ((reg_e9c & 0x3ff0000) >> 16);
5066 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
5067
5068 /*
5069 * Modify RX IQK mode
5070 */
5071 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5072 val32 &= 0x000000ff;
5073 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5074 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
5075 val32 |= 0x80000;
5076 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
5077 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
5078 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
5079 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7d77);
5080
5081 /*
5082 * PA, PAD setting
5083 */
5084 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0xf80);
5085 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_55, 0x4021f);
5086
5087 /*
5088 * RX IQK setting
5089 */
5090 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5091
5092 /* path-A IQK setting */
5093 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5094 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x18008c1c);
5095 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5096 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5097
5098 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82110000);
5099 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x2816001f);
5100 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
5101 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
5102
5103 /* LO calibration setting */
5104 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a8d1);
5105
5106 /*
5107 * Enter IQK mode
5108 */
5109 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5110 val32 &= 0x000000ff;
5111 val32 |= 0x80800000;
5112 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5113
5114 if (priv->rf_paths > 1)
5115 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
5116 else
5117 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
5118
5119 /*
5120 * Disable BT
5121 */
5122 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
5123
5124 /* One shot, path A LOK & IQK */
5125 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
5126 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5127
5128 mdelay(1);
5129
5130 /* Restore Ant Path */
5131 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
5132#ifdef RTL8723BU_BT
5133 /* GNT_BT = 1 */
5134 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
5135#endif
5136
5137 /*
5138 * Leave IQK mode
5139 */
5140 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5141 val32 &= 0x000000ff;
5142 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5143
5144 /* Check failed */
5145 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5146 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
5147
5148 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x780);
5149
5150 val32 = (reg_eac >> 16) & 0x3ff;
5151 if (val32 & 0x200)
5152 val32 = 0x400 - val32;
5153
5154 if (!(reg_eac & BIT(27)) &&
5155 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
5156 ((reg_eac & 0x03ff0000) != 0x00360000) &&
5157 ((reg_ea4 & 0x03ff0000) < 0x01100000) &&
5158 ((reg_ea4 & 0x03ff0000) > 0x00f00000) &&
5159 val32 < 0xf)
5160 result |= 0x02;
5161 else /* If TX not OK, ignore RX */
5162 goto out;
5163out:
5164 return result;
5165}
5166
Jes Sorensenf991f4e2016-04-07 14:19:32 -04005167static int rtl8192eu_iqk_path_a(struct rtl8xxxu_priv *priv)
5168{
5169 u32 reg_eac, reg_e94, reg_e9c;
5170 int result = 0;
5171
5172 /*
5173 * TX IQK
5174 * PA/PAD controlled by 0x0
5175 */
5176 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5177 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00180);
5178 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5179
5180 /* Path A IQK setting */
5181 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
5182 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5183 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5184 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5185
5186 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82140303);
5187 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x68160000);
5188
5189 /* LO calibration setting */
5190 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00462911);
5191
5192 /* One shot, path A LOK & IQK */
5193 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
5194 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5195
5196 mdelay(10);
5197
5198 /* Check failed */
5199 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5200 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
5201 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
5202
5203 if (!(reg_eac & BIT(28)) &&
5204 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
5205 ((reg_e9c & 0x03ff0000) != 0x00420000))
5206 result |= 0x01;
5207
5208 return result;
5209}
5210
5211static int rtl8192eu_rx_iqk_path_a(struct rtl8xxxu_priv *priv)
5212{
5213 u32 reg_ea4, reg_eac, reg_e94, reg_e9c, val32;
5214 int result = 0;
5215
5216 /* Leave IQK mode */
5217 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00);
5218
5219 /* Enable path A PA in TX IQK mode */
5220 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, 0x800a0);
5221 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
5222 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0000f);
5223 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf117b);
5224
5225 /* PA/PAD control by 0x56, and set = 0x0 */
5226 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00980);
5227 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_56, 0x51000);
5228
5229 /* Enter IQK mode */
5230 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5231
5232 /* TX IQK setting */
5233 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5234 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5235
5236 /* path-A IQK setting */
5237 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
5238 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5239 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5240 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5241
5242 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
5243 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x68160c1f);
5244
5245 /* LO calibration setting */
5246 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
5247
5248 /* One shot, path A LOK & IQK */
5249 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5250 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5251
5252 mdelay(10);
5253
5254 /* Check failed */
5255 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5256 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
5257 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
5258
5259 if (!(reg_eac & BIT(28)) &&
5260 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
5261 ((reg_e9c & 0x03ff0000) != 0x00420000)) {
5262 result |= 0x01;
5263 } else {
5264 /* PA/PAD controlled by 0x0 */
5265 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5266 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x180);
5267 goto out;
5268 }
5269
5270 val32 = 0x80007c00 |
5271 (reg_e94 & 0x03ff0000) | ((reg_e9c >> 16) & 0x03ff);
5272 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
5273
5274 /* Modify RX IQK mode table */
5275 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5276
5277 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, 0x800a0);
5278 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
5279 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0000f);
5280 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7ffa);
5281
5282 /* PA/PAD control by 0x56, and set = 0x0 */
5283 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00980);
5284 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_56, 0x51000);
5285
5286 /* Enter IQK mode */
5287 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5288
5289 /* IQK setting */
5290 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5291
5292 /* Path A IQK setting */
5293 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5294 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x18008c1c);
5295 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5296 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5297
5298 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
5299 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28160c1f);
5300
5301 /* LO calibration setting */
5302 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a891);
5303
5304 /* One shot, path A LOK & IQK */
5305 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5306 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5307
5308 mdelay(10);
5309
5310 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5311 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
5312
5313 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5314 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x180);
5315
5316 if (!(reg_eac & BIT(27)) &&
5317 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
5318 ((reg_eac & 0x03ff0000) != 0x00360000))
5319 result |= 0x02;
5320 else
5321 dev_warn(&priv->udev->dev, "%s: Path A RX IQK failed!\n",
5322 __func__);
5323
5324out:
5325 return result;
5326}
5327
5328static int rtl8192eu_iqk_path_b(struct rtl8xxxu_priv *priv)
5329{
5330 u32 reg_eac, reg_eb4, reg_ebc;
5331 int result = 0;
5332
5333 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5334 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00180);
5335 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5336
5337 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5338 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5339
5340 /* Path B IQK setting */
5341 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5342 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5343 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x18008c1c);
5344 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5345
5346 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x821403e2);
5347 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x68160000);
5348
5349 /* LO calibration setting */
5350 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00492911);
5351
5352 /* One shot, path A LOK & IQK */
5353 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5354 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5355
5356 mdelay(1);
5357
5358 /* Check failed */
5359 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5360 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5361 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5362
5363 if (!(reg_eac & BIT(31)) &&
5364 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
5365 ((reg_ebc & 0x03ff0000) != 0x00420000))
5366 result |= 0x01;
5367 else
5368 dev_warn(&priv->udev->dev, "%s: Path B IQK failed!\n",
5369 __func__);
5370
5371 return result;
5372}
5373
5374static int rtl8192eu_rx_iqk_path_b(struct rtl8xxxu_priv *priv)
5375{
5376 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc, val32;
5377 int result = 0;
5378
5379 /* Leave IQK mode */
5380 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5381
5382 /* Enable path A PA in TX IQK mode */
5383 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_WE_LUT, 0x800a0);
5384 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_RCK_OS, 0x30000);
5385 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G1, 0x0000f);
5386 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G2, 0xf117b);
5387
5388 /* PA/PAD control by 0x56, and set = 0x0 */
5389 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00980);
5390 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_56, 0x51000);
5391
5392 /* Enter IQK mode */
5393 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5394
5395 /* TX IQK setting */
5396 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5397 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5398
5399 /* path-A IQK setting */
5400 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5401 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5402 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x18008c1c);
5403 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5404
5405 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82160c1f);
5406 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x68160c1f);
5407
5408 /* LO calibration setting */
5409 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
5410
5411 /* One shot, path A LOK & IQK */
5412 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5413 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5414
5415 mdelay(10);
5416
5417 /* Check failed */
5418 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5419 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5420 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5421
5422 if (!(reg_eac & BIT(31)) &&
5423 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
5424 ((reg_ebc & 0x03ff0000) != 0x00420000)) {
5425 result |= 0x01;
5426 } else {
5427 /*
5428 * PA/PAD controlled by 0x0
5429 * Vendor driver restores RF_A here which I believe is a bug
5430 */
5431 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5432 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x180);
5433 goto out;
5434 }
5435
5436 val32 = 0x80007c00 |
5437 (reg_eb4 & 0x03ff0000) | ((reg_ebc >> 16) & 0x03ff);
5438 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
5439
5440 /* Modify RX IQK mode table */
5441 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5442
5443 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_WE_LUT, 0x800a0);
5444 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_RCK_OS, 0x30000);
5445 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G1, 0x0000f);
5446 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G2, 0xf7ffa);
5447
5448 /* PA/PAD control by 0x56, and set = 0x0 */
5449 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00980);
5450 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_56, 0x51000);
5451
5452 /* Enter IQK mode */
5453 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5454
5455 /* IQK setting */
5456 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5457
5458 /* Path A IQK setting */
5459 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5460 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5461 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5462 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x18008c1c);
5463
5464 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
5465 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28160c1f);
5466
5467 /* LO calibration setting */
5468 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a891);
5469
5470 /* One shot, path A LOK & IQK */
5471 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5472 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5473
5474 mdelay(10);
5475
5476 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5477 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
5478 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
5479
5480 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5481 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x180);
5482
5483 if (!(reg_eac & BIT(30)) &&
5484 ((reg_ec4 & 0x03ff0000) != 0x01320000) &&
5485 ((reg_ecc & 0x03ff0000) != 0x00360000))
5486 result |= 0x02;
5487 else
5488 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
5489 __func__);
5490
5491out:
5492 return result;
5493}
5494
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005495static void rtl8xxxu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
5496 int result[][8], int t)
5497{
5498 struct device *dev = &priv->udev->dev;
5499 u32 i, val32;
5500 int path_a_ok, path_b_ok;
5501 int retry = 2;
5502 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
5503 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
5504 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
5505 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
5506 REG_TX_OFDM_BBON, REG_TX_TO_RX,
5507 REG_TX_TO_TX, REG_RX_CCK,
5508 REG_RX_OFDM, REG_RX_WAIT_RIFS,
5509 REG_RX_TO_RX, REG_STANDBY,
5510 REG_SLEEP, REG_PMPD_ANAEN
5511 };
5512 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
5513 REG_TXPAUSE, REG_BEACON_CTRL,
5514 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
5515 };
5516 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
5517 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
5518 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
5519 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
5520 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
5521 };
5522
5523 /*
5524 * Note: IQ calibration must be performed after loading
5525 * PHY_REG.txt , and radio_a, radio_b.txt
5526 */
5527
5528 if (t == 0) {
5529 /* Save ADDA parameters, turn Path A ADDA on */
5530 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
5531 RTL8XXXU_ADDA_REGS);
5532 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5533 rtl8xxxu_save_regs(priv, iqk_bb_regs,
5534 priv->bb_backup, RTL8XXXU_BB_REGS);
5535 }
5536
5537 rtl8xxxu_path_adda_on(priv, adda_regs, true);
5538
5539 if (t == 0) {
5540 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM1);
5541 if (val32 & FPGA0_HSSI_PARM1_PI)
5542 priv->pi_enabled = 1;
5543 }
5544
5545 if (!priv->pi_enabled) {
5546 /* Switch BB to PI mode to do IQ Calibration. */
5547 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, 0x01000100);
5548 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, 0x01000100);
5549 }
5550
5551 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
5552 val32 &= ~FPGA_RF_MODE_CCK;
5553 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
5554
5555 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
5556 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
5557 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
5558
Jes Sorensencabb5502016-04-14 16:37:17 -04005559 if (!priv->no_pape) {
5560 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_SW_CTRL);
5561 val32 |= (FPGA0_RF_PAPE |
5562 (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
5563 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
5564 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005565
5566 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_RF_INT_OE);
5567 val32 &= ~BIT(10);
5568 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, val32);
5569 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XB_RF_INT_OE);
5570 val32 &= ~BIT(10);
5571 rtl8xxxu_write32(priv, REG_FPGA0_XB_RF_INT_OE, val32);
5572
5573 if (priv->tx_paths > 1) {
5574 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
5575 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM, 0x00010000);
5576 }
5577
5578 /* MAC settings */
5579 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
5580
5581 /* Page B init */
5582 rtl8xxxu_write32(priv, REG_CONFIG_ANT_A, 0x00080000);
5583
5584 if (priv->tx_paths > 1)
5585 rtl8xxxu_write32(priv, REG_CONFIG_ANT_B, 0x00080000);
5586
5587 /* IQ calibration setting */
5588 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5589 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5590 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5591
5592 for (i = 0; i < retry; i++) {
5593 path_a_ok = rtl8xxxu_iqk_path_a(priv);
5594 if (path_a_ok == 0x03) {
5595 val32 = rtl8xxxu_read32(priv,
5596 REG_TX_POWER_BEFORE_IQK_A);
5597 result[t][0] = (val32 >> 16) & 0x3ff;
5598 val32 = rtl8xxxu_read32(priv,
5599 REG_TX_POWER_AFTER_IQK_A);
5600 result[t][1] = (val32 >> 16) & 0x3ff;
5601 val32 = rtl8xxxu_read32(priv,
5602 REG_RX_POWER_BEFORE_IQK_A_2);
5603 result[t][2] = (val32 >> 16) & 0x3ff;
5604 val32 = rtl8xxxu_read32(priv,
5605 REG_RX_POWER_AFTER_IQK_A_2);
5606 result[t][3] = (val32 >> 16) & 0x3ff;
5607 break;
5608 } else if (i == (retry - 1) && path_a_ok == 0x01) {
5609 /* TX IQK OK */
5610 dev_dbg(dev, "%s: Path A IQK Only Tx Success!!\n",
5611 __func__);
5612
5613 val32 = rtl8xxxu_read32(priv,
5614 REG_TX_POWER_BEFORE_IQK_A);
5615 result[t][0] = (val32 >> 16) & 0x3ff;
5616 val32 = rtl8xxxu_read32(priv,
5617 REG_TX_POWER_AFTER_IQK_A);
5618 result[t][1] = (val32 >> 16) & 0x3ff;
5619 }
5620 }
5621
5622 if (!path_a_ok)
5623 dev_dbg(dev, "%s: Path A IQK failed!\n", __func__);
5624
5625 if (priv->tx_paths > 1) {
5626 /*
5627 * Path A into standby
5628 */
5629 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x0);
5630 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
5631 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5632
5633 /* Turn Path B ADDA on */
5634 rtl8xxxu_path_adda_on(priv, adda_regs, false);
5635
5636 for (i = 0; i < retry; i++) {
5637 path_b_ok = rtl8xxxu_iqk_path_b(priv);
5638 if (path_b_ok == 0x03) {
5639 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5640 result[t][4] = (val32 >> 16) & 0x3ff;
5641 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5642 result[t][5] = (val32 >> 16) & 0x3ff;
5643 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
5644 result[t][6] = (val32 >> 16) & 0x3ff;
5645 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
5646 result[t][7] = (val32 >> 16) & 0x3ff;
5647 break;
5648 } else if (i == (retry - 1) && path_b_ok == 0x01) {
5649 /* TX IQK OK */
5650 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5651 result[t][4] = (val32 >> 16) & 0x3ff;
5652 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5653 result[t][5] = (val32 >> 16) & 0x3ff;
5654 }
5655 }
5656
5657 if (!path_b_ok)
5658 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
5659 }
5660
5661 /* Back to BB mode, load original value */
5662 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0);
5663
5664 if (t) {
5665 if (!priv->pi_enabled) {
5666 /*
5667 * Switch back BB to SI mode after finishing
5668 * IQ Calibration
5669 */
5670 val32 = 0x01000000;
5671 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, val32);
5672 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, val32);
5673 }
5674
5675 /* Reload ADDA power saving parameters */
5676 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
5677 RTL8XXXU_ADDA_REGS);
5678
5679 /* Reload MAC parameters */
5680 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5681
5682 /* Reload BB parameters */
5683 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
5684 priv->bb_backup, RTL8XXXU_BB_REGS);
5685
5686 /* Restore RX initial gain */
5687 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00032ed3);
5688
5689 if (priv->tx_paths > 1) {
5690 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM,
5691 0x00032ed3);
5692 }
5693
5694 /* Load 0xe30 IQC default value */
5695 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
5696 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
5697 }
5698}
5699
Jes Sorensene1547c52016-02-29 17:04:35 -05005700static void rtl8723bu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
5701 int result[][8], int t)
5702{
5703 struct device *dev = &priv->udev->dev;
5704 u32 i, val32;
5705 int path_a_ok /*, path_b_ok */;
5706 int retry = 2;
5707 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
5708 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
5709 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
5710 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
5711 REG_TX_OFDM_BBON, REG_TX_TO_RX,
5712 REG_TX_TO_TX, REG_RX_CCK,
5713 REG_RX_OFDM, REG_RX_WAIT_RIFS,
5714 REG_RX_TO_RX, REG_STANDBY,
5715 REG_SLEEP, REG_PMPD_ANAEN
5716 };
5717 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
5718 REG_TXPAUSE, REG_BEACON_CTRL,
5719 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
5720 };
5721 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
5722 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
5723 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
5724 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
5725 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
5726 };
5727 u8 xa_agc = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1) & 0xff;
5728 u8 xb_agc = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1) & 0xff;
5729
5730 /*
5731 * Note: IQ calibration must be performed after loading
5732 * PHY_REG.txt , and radio_a, radio_b.txt
5733 */
5734
5735 if (t == 0) {
5736 /* Save ADDA parameters, turn Path A ADDA on */
5737 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
5738 RTL8XXXU_ADDA_REGS);
5739 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5740 rtl8xxxu_save_regs(priv, iqk_bb_regs,
5741 priv->bb_backup, RTL8XXXU_BB_REGS);
5742 }
5743
5744 rtl8xxxu_path_adda_on(priv, adda_regs, true);
5745
5746 /* MAC settings */
5747 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
5748
5749 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
5750 val32 |= 0x0f000000;
5751 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
5752
5753 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
5754 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
5755 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
5756
Jes Sorensene1547c52016-02-29 17:04:35 -05005757 /*
5758 * RX IQ calibration setting for 8723B D cut large current issue
5759 * when leaving IPS
5760 */
5761 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5762 val32 &= 0x000000ff;
5763 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5764
5765 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
5766 val32 |= 0x80000;
5767 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
5768
5769 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
5770 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
5771 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
5772
5773 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
5774 val32 |= 0x20;
5775 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
5776
5777 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_43, 0x60fbd);
5778
5779 for (i = 0; i < retry; i++) {
5780 path_a_ok = rtl8723bu_iqk_path_a(priv);
5781 if (path_a_ok == 0x01) {
5782 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5783 val32 &= 0x000000ff;
5784 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5785
Jes Sorensene1547c52016-02-29 17:04:35 -05005786 val32 = rtl8xxxu_read32(priv,
5787 REG_TX_POWER_BEFORE_IQK_A);
5788 result[t][0] = (val32 >> 16) & 0x3ff;
5789 val32 = rtl8xxxu_read32(priv,
5790 REG_TX_POWER_AFTER_IQK_A);
5791 result[t][1] = (val32 >> 16) & 0x3ff;
5792
5793 break;
5794 }
5795 }
5796
5797 if (!path_a_ok)
5798 dev_dbg(dev, "%s: Path A TX IQK failed!\n", __func__);
5799
5800 for (i = 0; i < retry; i++) {
5801 path_a_ok = rtl8723bu_rx_iqk_path_a(priv);
5802 if (path_a_ok == 0x03) {
5803 val32 = rtl8xxxu_read32(priv,
5804 REG_RX_POWER_BEFORE_IQK_A_2);
5805 result[t][2] = (val32 >> 16) & 0x3ff;
5806 val32 = rtl8xxxu_read32(priv,
5807 REG_RX_POWER_AFTER_IQK_A_2);
5808 result[t][3] = (val32 >> 16) & 0x3ff;
5809
5810 break;
5811 }
5812 }
5813
5814 if (!path_a_ok)
5815 dev_dbg(dev, "%s: Path A RX IQK failed!\n", __func__);
5816
5817 if (priv->tx_paths > 1) {
5818#if 1
5819 dev_warn(dev, "%s: Path B not supported\n", __func__);
5820#else
5821
5822 /*
5823 * Path A into standby
5824 */
5825 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5826 val32 &= 0x000000ff;
5827 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5828 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x10000);
5829
5830 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5831 val32 &= 0x000000ff;
5832 val32 |= 0x80800000;
5833 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5834
5835 /* Turn Path B ADDA on */
5836 rtl8xxxu_path_adda_on(priv, adda_regs, false);
5837
5838 for (i = 0; i < retry; i++) {
5839 path_b_ok = rtl8xxxu_iqk_path_b(priv);
5840 if (path_b_ok == 0x03) {
5841 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5842 result[t][4] = (val32 >> 16) & 0x3ff;
5843 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5844 result[t][5] = (val32 >> 16) & 0x3ff;
5845 break;
5846 }
5847 }
5848
5849 if (!path_b_ok)
5850 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
5851
5852 for (i = 0; i < retry; i++) {
5853 path_b_ok = rtl8723bu_rx_iqk_path_b(priv);
5854 if (path_a_ok == 0x03) {
5855 val32 = rtl8xxxu_read32(priv,
5856 REG_RX_POWER_BEFORE_IQK_B_2);
5857 result[t][6] = (val32 >> 16) & 0x3ff;
5858 val32 = rtl8xxxu_read32(priv,
5859 REG_RX_POWER_AFTER_IQK_B_2);
5860 result[t][7] = (val32 >> 16) & 0x3ff;
5861 break;
5862 }
5863 }
5864
5865 if (!path_b_ok)
5866 dev_dbg(dev, "%s: Path B RX IQK failed!\n", __func__);
5867#endif
5868 }
5869
5870 /* Back to BB mode, load original value */
5871 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5872 val32 &= 0x000000ff;
5873 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5874
5875 if (t) {
5876 /* Reload ADDA power saving parameters */
5877 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
5878 RTL8XXXU_ADDA_REGS);
5879
5880 /* Reload MAC parameters */
5881 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5882
5883 /* Reload BB parameters */
5884 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
5885 priv->bb_backup, RTL8XXXU_BB_REGS);
5886
5887 /* Restore RX initial gain */
5888 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
5889 val32 &= 0xffffff00;
5890 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | 0x50);
5891 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | xa_agc);
5892
5893 if (priv->tx_paths > 1) {
5894 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1);
5895 val32 &= 0xffffff00;
5896 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
5897 val32 | 0x50);
5898 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
5899 val32 | xb_agc);
5900 }
5901
5902 /* Load 0xe30 IQC default value */
5903 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
5904 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
5905 }
5906}
5907
Jes Sorensenf991f4e2016-04-07 14:19:32 -04005908static void rtl8192eu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
5909 int result[][8], int t)
5910{
5911 struct device *dev = &priv->udev->dev;
5912 u32 i, val32;
5913 int path_a_ok, path_b_ok;
5914 int retry = 2;
5915 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
5916 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
5917 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
5918 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
5919 REG_TX_OFDM_BBON, REG_TX_TO_RX,
5920 REG_TX_TO_TX, REG_RX_CCK,
5921 REG_RX_OFDM, REG_RX_WAIT_RIFS,
5922 REG_RX_TO_RX, REG_STANDBY,
5923 REG_SLEEP, REG_PMPD_ANAEN
5924 };
5925 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
5926 REG_TXPAUSE, REG_BEACON_CTRL,
5927 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
5928 };
5929 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
5930 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
5931 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
5932 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
5933 REG_FPGA0_XB_RF_INT_OE, REG_CCK0_AFE_SETTING
5934 };
5935 u8 xa_agc = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1) & 0xff;
5936 u8 xb_agc = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1) & 0xff;
5937
5938 /*
5939 * Note: IQ calibration must be performed after loading
5940 * PHY_REG.txt , and radio_a, radio_b.txt
5941 */
5942
5943 if (t == 0) {
5944 /* Save ADDA parameters, turn Path A ADDA on */
5945 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
5946 RTL8XXXU_ADDA_REGS);
5947 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5948 rtl8xxxu_save_regs(priv, iqk_bb_regs,
5949 priv->bb_backup, RTL8XXXU_BB_REGS);
5950 }
5951
5952 rtl8xxxu_path_adda_on(priv, adda_regs, true);
5953
5954 /* MAC settings */
5955 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
5956
5957 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
5958 val32 |= 0x0f000000;
5959 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
5960
5961 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
5962 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
5963 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22208200);
5964
5965 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_SW_CTRL);
5966 val32 |= (FPGA0_RF_PAPE | (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
5967 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
5968
5969 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_RF_INT_OE);
5970 val32 |= BIT(10);
5971 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, val32);
5972 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XB_RF_INT_OE);
5973 val32 |= BIT(10);
5974 rtl8xxxu_write32(priv, REG_FPGA0_XB_RF_INT_OE, val32);
5975
5976 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5977 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5978 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5979
5980 for (i = 0; i < retry; i++) {
5981 path_a_ok = rtl8192eu_iqk_path_a(priv);
5982 if (path_a_ok == 0x01) {
5983 val32 = rtl8xxxu_read32(priv,
5984 REG_TX_POWER_BEFORE_IQK_A);
5985 result[t][0] = (val32 >> 16) & 0x3ff;
5986 val32 = rtl8xxxu_read32(priv,
5987 REG_TX_POWER_AFTER_IQK_A);
5988 result[t][1] = (val32 >> 16) & 0x3ff;
5989
5990 break;
5991 }
5992 }
5993
5994 if (!path_a_ok)
5995 dev_dbg(dev, "%s: Path A TX IQK failed!\n", __func__);
5996
5997 for (i = 0; i < retry; i++) {
5998 path_a_ok = rtl8192eu_rx_iqk_path_a(priv);
5999 if (path_a_ok == 0x03) {
6000 val32 = rtl8xxxu_read32(priv,
6001 REG_RX_POWER_BEFORE_IQK_A_2);
6002 result[t][2] = (val32 >> 16) & 0x3ff;
6003 val32 = rtl8xxxu_read32(priv,
6004 REG_RX_POWER_AFTER_IQK_A_2);
6005 result[t][3] = (val32 >> 16) & 0x3ff;
6006
6007 break;
6008 }
6009 }
6010
6011 if (!path_a_ok)
6012 dev_dbg(dev, "%s: Path A RX IQK failed!\n", __func__);
6013
6014 if (priv->rf_paths > 1) {
Jes Sorensenf991f4e2016-04-07 14:19:32 -04006015 /* Path A into standby */
6016 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
6017 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x10000);
6018 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
6019
6020 /* Turn Path B ADDA on */
6021 rtl8xxxu_path_adda_on(priv, adda_regs, false);
6022
6023 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
6024 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
6025 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
6026
6027 for (i = 0; i < retry; i++) {
6028 path_b_ok = rtl8192eu_iqk_path_b(priv);
6029 if (path_b_ok == 0x01) {
6030 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
6031 result[t][4] = (val32 >> 16) & 0x3ff;
6032 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
6033 result[t][5] = (val32 >> 16) & 0x3ff;
6034 break;
6035 }
6036 }
6037
6038 if (!path_b_ok)
6039 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
6040
6041 for (i = 0; i < retry; i++) {
6042 path_b_ok = rtl8192eu_rx_iqk_path_b(priv);
6043 if (path_a_ok == 0x03) {
6044 val32 = rtl8xxxu_read32(priv,
6045 REG_RX_POWER_BEFORE_IQK_B_2);
6046 result[t][6] = (val32 >> 16) & 0x3ff;
6047 val32 = rtl8xxxu_read32(priv,
6048 REG_RX_POWER_AFTER_IQK_B_2);
6049 result[t][7] = (val32 >> 16) & 0x3ff;
6050 break;
6051 }
6052 }
6053
6054 if (!path_b_ok)
6055 dev_dbg(dev, "%s: Path B RX IQK failed!\n", __func__);
6056 }
6057
6058 /* Back to BB mode, load original value */
6059 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
6060
6061 if (t) {
6062 /* Reload ADDA power saving parameters */
6063 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
6064 RTL8XXXU_ADDA_REGS);
6065
6066 /* Reload MAC parameters */
6067 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
6068
6069 /* Reload BB parameters */
6070 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
6071 priv->bb_backup, RTL8XXXU_BB_REGS);
6072
6073 /* Restore RX initial gain */
6074 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
6075 val32 &= 0xffffff00;
6076 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | 0x50);
6077 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | xa_agc);
6078
6079 if (priv->rf_paths > 1) {
6080 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1);
6081 val32 &= 0xffffff00;
6082 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
6083 val32 | 0x50);
6084 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
6085 val32 | xb_agc);
6086 }
6087
6088 /* Load 0xe30 IQC default value */
6089 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
6090 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
6091 }
6092}
6093
Jes Sorensenc7a5a192016-02-29 17:04:30 -05006094static void rtl8xxxu_prepare_calibrate(struct rtl8xxxu_priv *priv, u8 start)
6095{
6096 struct h2c_cmd h2c;
6097
6098 if (priv->fops->mbox_ext_width < 4)
6099 return;
6100
6101 memset(&h2c, 0, sizeof(struct h2c_cmd));
6102 h2c.bt_wlan_calibration.cmd = H2C_8723B_BT_WLAN_CALIBRATION;
6103 h2c.bt_wlan_calibration.data = start;
6104
6105 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_wlan_calibration));
6106}
6107
Jes Sorensene1547c52016-02-29 17:04:35 -05006108static void rtl8723au_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006109{
6110 struct device *dev = &priv->udev->dev;
6111 int result[4][8]; /* last is final result */
6112 int i, candidate;
6113 bool path_a_ok, path_b_ok;
6114 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
6115 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
6116 s32 reg_tmp = 0;
6117 bool simu;
6118
Jes Sorensenc7a5a192016-02-29 17:04:30 -05006119 rtl8xxxu_prepare_calibrate(priv, 1);
6120
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006121 memset(result, 0, sizeof(result));
6122 candidate = -1;
6123
6124 path_a_ok = false;
6125 path_b_ok = false;
6126
6127 rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
6128
6129 for (i = 0; i < 3; i++) {
6130 rtl8xxxu_phy_iqcalibrate(priv, result, i);
6131
6132 if (i == 1) {
6133 simu = rtl8xxxu_simularity_compare(priv, result, 0, 1);
6134 if (simu) {
6135 candidate = 0;
6136 break;
6137 }
6138 }
6139
6140 if (i == 2) {
6141 simu = rtl8xxxu_simularity_compare(priv, result, 0, 2);
6142 if (simu) {
6143 candidate = 0;
6144 break;
6145 }
6146
6147 simu = rtl8xxxu_simularity_compare(priv, result, 1, 2);
6148 if (simu) {
6149 candidate = 1;
6150 } else {
6151 for (i = 0; i < 8; i++)
6152 reg_tmp += result[3][i];
6153
6154 if (reg_tmp)
6155 candidate = 3;
6156 else
6157 candidate = -1;
6158 }
6159 }
6160 }
6161
6162 for (i = 0; i < 4; i++) {
6163 reg_e94 = result[i][0];
6164 reg_e9c = result[i][1];
6165 reg_ea4 = result[i][2];
6166 reg_eac = result[i][3];
6167 reg_eb4 = result[i][4];
6168 reg_ebc = result[i][5];
6169 reg_ec4 = result[i][6];
6170 reg_ecc = result[i][7];
6171 }
6172
6173 if (candidate >= 0) {
6174 reg_e94 = result[candidate][0];
6175 priv->rege94 = reg_e94;
6176 reg_e9c = result[candidate][1];
6177 priv->rege9c = reg_e9c;
6178 reg_ea4 = result[candidate][2];
6179 reg_eac = result[candidate][3];
6180 reg_eb4 = result[candidate][4];
6181 priv->regeb4 = reg_eb4;
6182 reg_ebc = result[candidate][5];
6183 priv->regebc = reg_ebc;
6184 reg_ec4 = result[candidate][6];
6185 reg_ecc = result[candidate][7];
6186 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
6187 dev_dbg(dev,
6188 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
6189 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
6190 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
6191 path_a_ok = true;
6192 path_b_ok = true;
6193 } else {
6194 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
6195 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
6196 }
6197
6198 if (reg_e94 && candidate >= 0)
6199 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
6200 candidate, (reg_ea4 == 0));
6201
6202 if (priv->tx_paths > 1 && reg_eb4)
6203 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
6204 candidate, (reg_ec4 == 0));
6205
6206 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
6207 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
Jes Sorensenc7a5a192016-02-29 17:04:30 -05006208
6209 rtl8xxxu_prepare_calibrate(priv, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006210}
6211
Jes Sorensene1547c52016-02-29 17:04:35 -05006212static void rtl8723bu_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
6213{
6214 struct device *dev = &priv->udev->dev;
6215 int result[4][8]; /* last is final result */
6216 int i, candidate;
6217 bool path_a_ok, path_b_ok;
6218 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
6219 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
6220 u32 val32, bt_control;
6221 s32 reg_tmp = 0;
6222 bool simu;
6223
6224 rtl8xxxu_prepare_calibrate(priv, 1);
6225
6226 memset(result, 0, sizeof(result));
6227 candidate = -1;
6228
6229 path_a_ok = false;
6230 path_b_ok = false;
6231
6232 bt_control = rtl8xxxu_read32(priv, REG_BT_CONTROL_8723BU);
6233
6234 for (i = 0; i < 3; i++) {
6235 rtl8723bu_phy_iqcalibrate(priv, result, i);
6236
6237 if (i == 1) {
6238 simu = rtl8723bu_simularity_compare(priv, result, 0, 1);
6239 if (simu) {
6240 candidate = 0;
6241 break;
6242 }
6243 }
6244
6245 if (i == 2) {
6246 simu = rtl8723bu_simularity_compare(priv, result, 0, 2);
6247 if (simu) {
6248 candidate = 0;
6249 break;
6250 }
6251
6252 simu = rtl8723bu_simularity_compare(priv, result, 1, 2);
6253 if (simu) {
6254 candidate = 1;
6255 } else {
6256 for (i = 0; i < 8; i++)
6257 reg_tmp += result[3][i];
6258
6259 if (reg_tmp)
6260 candidate = 3;
6261 else
6262 candidate = -1;
6263 }
6264 }
6265 }
6266
6267 for (i = 0; i < 4; i++) {
6268 reg_e94 = result[i][0];
6269 reg_e9c = result[i][1];
6270 reg_ea4 = result[i][2];
6271 reg_eac = result[i][3];
6272 reg_eb4 = result[i][4];
6273 reg_ebc = result[i][5];
6274 reg_ec4 = result[i][6];
6275 reg_ecc = result[i][7];
6276 }
6277
6278 if (candidate >= 0) {
6279 reg_e94 = result[candidate][0];
6280 priv->rege94 = reg_e94;
6281 reg_e9c = result[candidate][1];
6282 priv->rege9c = reg_e9c;
6283 reg_ea4 = result[candidate][2];
6284 reg_eac = result[candidate][3];
6285 reg_eb4 = result[candidate][4];
6286 priv->regeb4 = reg_eb4;
6287 reg_ebc = result[candidate][5];
6288 priv->regebc = reg_ebc;
6289 reg_ec4 = result[candidate][6];
6290 reg_ecc = result[candidate][7];
6291 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
6292 dev_dbg(dev,
6293 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
6294 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
6295 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
6296 path_a_ok = true;
6297 path_b_ok = true;
6298 } else {
6299 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
6300 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
6301 }
6302
6303 if (reg_e94 && candidate >= 0)
6304 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
6305 candidate, (reg_ea4 == 0));
6306
6307 if (priv->tx_paths > 1 && reg_eb4)
6308 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
6309 candidate, (reg_ec4 == 0));
6310
6311 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
6312 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
6313
6314 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, bt_control);
6315
6316 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
6317 val32 |= 0x80000;
6318 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
6319 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x18000);
6320 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
6321 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xe6177);
6322 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
6323 val32 |= 0x20;
6324 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
6325 rtl8xxxu_write_rfreg(priv, RF_A, 0x43, 0x300bd);
6326
Jes Sorensen15f9dc92016-04-14 14:58:54 -04006327 if (priv->rf_paths > 1)
6328 dev_dbg(dev, "%s: 8723BU 2T not supported\n", __func__);
6329
Jes Sorensene1547c52016-02-29 17:04:35 -05006330 rtl8xxxu_prepare_calibrate(priv, 0);
6331}
6332
Jes Sorensenf991f4e2016-04-07 14:19:32 -04006333static void rtl8192eu_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
6334{
6335 struct device *dev = &priv->udev->dev;
6336 int result[4][8]; /* last is final result */
6337 int i, candidate;
6338 bool path_a_ok, path_b_ok;
6339 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
6340 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
6341 bool simu;
6342
6343 memset(result, 0, sizeof(result));
6344 candidate = -1;
6345
6346 path_a_ok = false;
6347 path_b_ok = false;
6348
6349 for (i = 0; i < 3; i++) {
6350 rtl8192eu_phy_iqcalibrate(priv, result, i);
6351
6352 if (i == 1) {
6353 simu = rtl8723bu_simularity_compare(priv, result, 0, 1);
6354 if (simu) {
6355 candidate = 0;
6356 break;
6357 }
6358 }
6359
6360 if (i == 2) {
6361 simu = rtl8723bu_simularity_compare(priv, result, 0, 2);
6362 if (simu) {
6363 candidate = 0;
6364 break;
6365 }
6366
6367 simu = rtl8723bu_simularity_compare(priv, result, 1, 2);
6368 if (simu)
6369 candidate = 1;
6370 else
6371 candidate = 3;
6372 }
6373 }
6374
6375 for (i = 0; i < 4; i++) {
6376 reg_e94 = result[i][0];
6377 reg_e9c = result[i][1];
6378 reg_ea4 = result[i][2];
6379 reg_eac = result[i][3];
6380 reg_eb4 = result[i][4];
6381 reg_ebc = result[i][5];
6382 reg_ec4 = result[i][6];
6383 reg_ecc = result[i][7];
6384 }
6385
6386 if (candidate >= 0) {
6387 reg_e94 = result[candidate][0];
6388 priv->rege94 = reg_e94;
6389 reg_e9c = result[candidate][1];
6390 priv->rege9c = reg_e9c;
6391 reg_ea4 = result[candidate][2];
6392 reg_eac = result[candidate][3];
6393 reg_eb4 = result[candidate][4];
6394 priv->regeb4 = reg_eb4;
6395 reg_ebc = result[candidate][5];
6396 priv->regebc = reg_ebc;
6397 reg_ec4 = result[candidate][6];
6398 reg_ecc = result[candidate][7];
6399 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
6400 dev_dbg(dev,
6401 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
6402 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
6403 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
6404 path_a_ok = true;
6405 path_b_ok = true;
6406 } else {
6407 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
6408 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
6409 }
6410
6411 if (reg_e94 && candidate >= 0)
6412 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
6413 candidate, (reg_ea4 == 0));
6414
6415 if (priv->rf_paths > 1)
6416 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
6417 candidate, (reg_ec4 == 0));
6418
6419 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
6420 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
6421}
6422
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006423static void rtl8723a_phy_lc_calibrate(struct rtl8xxxu_priv *priv)
6424{
6425 u32 val32;
6426 u32 rf_amode, rf_bmode = 0, lstf;
6427
6428 /* Check continuous TX and Packet TX */
6429 lstf = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
6430
6431 if (lstf & OFDM_LSTF_MASK) {
6432 /* Disable all continuous TX */
6433 val32 = lstf & ~OFDM_LSTF_MASK;
6434 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
6435
6436 /* Read original RF mode Path A */
6437 rf_amode = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_AC);
6438
6439 /* Set RF mode to standby Path A */
6440 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC,
6441 (rf_amode & 0x8ffff) | 0x10000);
6442
6443 /* Path-B */
6444 if (priv->tx_paths > 1) {
6445 rf_bmode = rtl8xxxu_read_rfreg(priv, RF_B,
6446 RF6052_REG_AC);
6447
6448 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
6449 (rf_bmode & 0x8ffff) | 0x10000);
6450 }
6451 } else {
6452 /* Deal with Packet TX case */
6453 /* block all queues */
6454 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
6455 }
6456
6457 /* Start LC calibration */
Jes Sorensen0d698de2016-02-29 17:04:36 -05006458 if (priv->fops->has_s0s1)
6459 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_S0S1, 0xdfbe0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006460 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_MODE_AG);
6461 val32 |= 0x08000;
6462 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, val32);
6463
6464 msleep(100);
6465
Jes Sorensen0d698de2016-02-29 17:04:36 -05006466 if (priv->fops->has_s0s1)
6467 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_S0S1, 0xdffe0);
6468
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006469 /* Restore original parameters */
6470 if (lstf & OFDM_LSTF_MASK) {
6471 /* Path-A */
6472 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, lstf);
6473 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, rf_amode);
6474
6475 /* Path-B */
6476 if (priv->tx_paths > 1)
6477 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
6478 rf_bmode);
6479 } else /* Deal with Packet TX case */
6480 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
6481}
6482
6483static int rtl8xxxu_set_mac(struct rtl8xxxu_priv *priv)
6484{
6485 int i;
6486 u16 reg;
6487
6488 reg = REG_MACID;
6489
6490 for (i = 0; i < ETH_ALEN; i++)
6491 rtl8xxxu_write8(priv, reg + i, priv->mac_addr[i]);
6492
6493 return 0;
6494}
6495
6496static int rtl8xxxu_set_bssid(struct rtl8xxxu_priv *priv, const u8 *bssid)
6497{
6498 int i;
6499 u16 reg;
6500
6501 dev_dbg(&priv->udev->dev, "%s: (%pM)\n", __func__, bssid);
6502
6503 reg = REG_BSSID;
6504
6505 for (i = 0; i < ETH_ALEN; i++)
6506 rtl8xxxu_write8(priv, reg + i, bssid[i]);
6507
6508 return 0;
6509}
6510
6511static void
6512rtl8xxxu_set_ampdu_factor(struct rtl8xxxu_priv *priv, u8 ampdu_factor)
6513{
6514 u8 vals[4] = { 0x41, 0xa8, 0x72, 0xb9 };
6515 u8 max_agg = 0xf;
6516 int i;
6517
6518 ampdu_factor = 1 << (ampdu_factor + 2);
6519 if (ampdu_factor > max_agg)
6520 ampdu_factor = max_agg;
6521
6522 for (i = 0; i < 4; i++) {
6523 if ((vals[i] & 0xf0) > (ampdu_factor << 4))
6524 vals[i] = (vals[i] & 0x0f) | (ampdu_factor << 4);
6525
6526 if ((vals[i] & 0x0f) > ampdu_factor)
6527 vals[i] = (vals[i] & 0xf0) | ampdu_factor;
6528
6529 rtl8xxxu_write8(priv, REG_AGGLEN_LMT + i, vals[i]);
6530 }
6531}
6532
6533static void rtl8xxxu_set_ampdu_min_space(struct rtl8xxxu_priv *priv, u8 density)
6534{
6535 u8 val8;
6536
6537 val8 = rtl8xxxu_read8(priv, REG_AMPDU_MIN_SPACE);
6538 val8 &= 0xf8;
6539 val8 |= density;
6540 rtl8xxxu_write8(priv, REG_AMPDU_MIN_SPACE, val8);
6541}
6542
6543static int rtl8xxxu_active_to_emu(struct rtl8xxxu_priv *priv)
6544{
6545 u8 val8;
Colin Ian King37ba4b62016-04-14 16:37:07 -04006546 int count, ret = 0;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006547
6548 /* Start of rtl8723AU_card_enable_flow */
6549 /* Act to Cardemu sequence*/
6550 /* Turn off RF */
6551 rtl8xxxu_write8(priv, REG_RF_CTRL, 0);
6552
6553 /* 0x004E[7] = 0, switch DPDT_SEL_P output from register 0x0065[2] */
6554 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
6555 val8 &= ~LEDCFG2_DPDT_SELECT;
6556 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
6557
6558 /* 0x0005[1] = 1 turn off MAC by HW state machine*/
6559 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6560 val8 |= BIT(1);
6561 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6562
6563 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6564 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6565 if ((val8 & BIT(1)) == 0)
6566 break;
6567 udelay(10);
6568 }
6569
6570 if (!count) {
6571 dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
6572 __func__);
6573 ret = -EBUSY;
6574 goto exit;
6575 }
6576
6577 /* 0x0000[5] = 1 analog Ips to digital, 1:isolation */
6578 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6579 val8 |= SYS_ISO_ANALOG_IPS;
6580 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6581
6582 /* 0x0020[0] = 0 disable LDOA12 MACRO block*/
6583 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6584 val8 &= ~LDOA15_ENABLE;
6585 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6586
6587exit:
6588 return ret;
6589}
6590
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05006591static int rtl8723bu_active_to_emu(struct rtl8xxxu_priv *priv)
6592{
6593 u8 val8;
6594 u16 val16;
6595 u32 val32;
Colin Ian King37ba4b62016-04-14 16:37:07 -04006596 int count, ret = 0;
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05006597
6598 /* Turn off RF */
6599 rtl8xxxu_write8(priv, REG_RF_CTRL, 0);
6600
6601 /* Enable rising edge triggering interrupt */
6602 val16 = rtl8xxxu_read16(priv, REG_GPIO_INTM);
6603 val16 &= ~GPIO_INTM_EDGE_TRIG_IRQ;
6604 rtl8xxxu_write16(priv, REG_GPIO_INTM, val16);
6605
6606 /* Release WLON reset 0x04[16]= 1*/
Jes Sorensen8e254962016-04-14 16:37:12 -04006607 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05006608 val32 |= APS_FSMCO_WLON_RESET;
Jes Sorensen8e254962016-04-14 16:37:12 -04006609 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05006610
6611 /* 0x0005[1] = 1 turn off MAC by HW state machine*/
6612 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6613 val8 |= BIT(1);
6614 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6615
6616 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6617 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6618 if ((val8 & BIT(1)) == 0)
6619 break;
6620 udelay(10);
6621 }
6622
6623 if (!count) {
6624 dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
6625 __func__);
6626 ret = -EBUSY;
6627 goto exit;
6628 }
6629
6630 /* Enable BT control XTAL setting */
6631 val8 = rtl8xxxu_read8(priv, REG_AFE_MISC);
6632 val8 &= ~AFE_MISC_WL_XTAL_CTRL;
6633 rtl8xxxu_write8(priv, REG_AFE_MISC, val8);
6634
6635 /* 0x0000[5] = 1 analog Ips to digital, 1:isolation */
6636 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6637 val8 |= SYS_ISO_ANALOG_IPS;
6638 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6639
6640 /* 0x0020[0] = 0 disable LDOA12 MACRO block*/
6641 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6642 val8 &= ~LDOA15_ENABLE;
6643 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6644
6645exit:
6646 return ret;
6647}
6648
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006649static int rtl8xxxu_active_to_lps(struct rtl8xxxu_priv *priv)
6650{
6651 u8 val8;
6652 u8 val32;
Colin Ian King37ba4b62016-04-14 16:37:07 -04006653 int count, ret = 0;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006654
6655 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
6656
6657 /*
6658 * Poll - wait for RX packet to complete
6659 */
6660 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6661 val32 = rtl8xxxu_read32(priv, 0x5f8);
6662 if (!val32)
6663 break;
6664 udelay(10);
6665 }
6666
6667 if (!count) {
6668 dev_warn(&priv->udev->dev,
6669 "%s: RX poll timed out (0x05f8)\n", __func__);
6670 ret = -EBUSY;
6671 goto exit;
6672 }
6673
6674 /* Disable CCK and OFDM, clock gated */
6675 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
6676 val8 &= ~SYS_FUNC_BBRSTB;
6677 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
6678
6679 udelay(2);
6680
6681 /* Reset baseband */
6682 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
6683 val8 &= ~SYS_FUNC_BB_GLB_RSTN;
6684 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
6685
6686 /* Reset MAC TRX */
6687 val8 = rtl8xxxu_read8(priv, REG_CR);
6688 val8 = CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE;
6689 rtl8xxxu_write8(priv, REG_CR, val8);
6690
6691 /* Reset MAC TRX */
6692 val8 = rtl8xxxu_read8(priv, REG_CR + 1);
6693 val8 &= ~BIT(1); /* CR_SECURITY_ENABLE */
6694 rtl8xxxu_write8(priv, REG_CR + 1, val8);
6695
6696 /* Respond TX OK to scheduler */
6697 val8 = rtl8xxxu_read8(priv, REG_DUAL_TSF_RST);
6698 val8 |= DUAL_TSF_TX_OK;
6699 rtl8xxxu_write8(priv, REG_DUAL_TSF_RST, val8);
6700
6701exit:
6702 return ret;
6703}
6704
Jes Sorensenc05a9db2016-02-29 17:04:03 -05006705static void rtl8723a_disabled_to_emu(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006706{
6707 u8 val8;
6708
6709 /* Clear suspend enable and power down enable*/
6710 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6711 val8 &= ~(BIT(3) | BIT(7));
6712 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6713
6714 /* 0x48[16] = 0 to disable GPIO9 as EXT WAKEUP*/
6715 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
6716 val8 &= ~BIT(0);
6717 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
6718
6719 /* 0x04[12:11] = 11 enable WL suspend*/
6720 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6721 val8 &= ~(BIT(3) | BIT(4));
6722 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6723}
6724
Jes Sorensenc05a9db2016-02-29 17:04:03 -05006725static void rtl8192e_disabled_to_emu(struct rtl8xxxu_priv *priv)
6726{
6727 u8 val8;
6728
6729 /* Clear suspend enable and power down enable*/
6730 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6731 val8 &= ~(BIT(3) | BIT(4));
6732 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6733}
6734
6735static int rtl8192e_emu_to_active(struct rtl8xxxu_priv *priv)
6736{
6737 u8 val8;
6738 u32 val32;
6739 int count, ret = 0;
6740
6741 /* disable HWPDN 0x04[15]=0*/
6742 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6743 val8 &= ~BIT(7);
6744 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6745
6746 /* disable SW LPS 0x04[10]= 0 */
6747 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6748 val8 &= ~BIT(2);
6749 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6750
6751 /* disable WL suspend*/
6752 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6753 val8 &= ~(BIT(3) | BIT(4));
6754 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6755
6756 /* wait till 0x04[17] = 1 power ready*/
6757 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6758 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6759 if (val32 & BIT(17))
6760 break;
6761
6762 udelay(10);
6763 }
6764
6765 if (!count) {
6766 ret = -EBUSY;
6767 goto exit;
6768 }
6769
6770 /* We should be able to optimize the following three entries into one */
6771
6772 /* release WLON reset 0x04[16]= 1*/
6773 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
6774 val8 |= BIT(0);
6775 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
6776
6777 /* set, then poll until 0 */
6778 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6779 val32 |= APS_FSMCO_MAC_ENABLE;
6780 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6781
6782 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6783 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6784 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
6785 ret = 0;
6786 break;
6787 }
6788 udelay(10);
6789 }
6790
6791 if (!count) {
6792 ret = -EBUSY;
6793 goto exit;
6794 }
6795
6796exit:
6797 return ret;
6798}
6799
6800static int rtl8723a_emu_to_active(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006801{
6802 u8 val8;
6803 u32 val32;
6804 int count, ret = 0;
6805
6806 /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface*/
6807 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6808 val8 |= LDOA15_ENABLE;
6809 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6810
6811 /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
6812 val8 = rtl8xxxu_read8(priv, 0x0067);
6813 val8 &= ~BIT(4);
6814 rtl8xxxu_write8(priv, 0x0067, val8);
6815
6816 mdelay(1);
6817
6818 /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
6819 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6820 val8 &= ~SYS_ISO_ANALOG_IPS;
6821 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6822
6823 /* disable SW LPS 0x04[10]= 0 */
6824 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6825 val8 &= ~BIT(2);
6826 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6827
6828 /* wait till 0x04[17] = 1 power ready*/
6829 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6830 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6831 if (val32 & BIT(17))
6832 break;
6833
6834 udelay(10);
6835 }
6836
6837 if (!count) {
6838 ret = -EBUSY;
6839 goto exit;
6840 }
6841
6842 /* We should be able to optimize the following three entries into one */
6843
6844 /* release WLON reset 0x04[16]= 1*/
6845 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
6846 val8 |= BIT(0);
6847 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
6848
6849 /* disable HWPDN 0x04[15]= 0*/
6850 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6851 val8 &= ~BIT(7);
6852 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6853
6854 /* disable WL suspend*/
6855 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6856 val8 &= ~(BIT(3) | BIT(4));
6857 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6858
6859 /* set, then poll until 0 */
6860 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6861 val32 |= APS_FSMCO_MAC_ENABLE;
6862 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6863
6864 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6865 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6866 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
6867 ret = 0;
6868 break;
6869 }
6870 udelay(10);
6871 }
6872
6873 if (!count) {
6874 ret = -EBUSY;
6875 goto exit;
6876 }
6877
6878 /* 0x4C[23] = 0x4E[7] = 1, switch DPDT_SEL_P output from WL BB */
6879 /*
6880 * Note: Vendor driver actually clears this bit, despite the
6881 * documentation claims it's being set!
6882 */
6883 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
6884 val8 |= LEDCFG2_DPDT_SELECT;
6885 val8 &= ~LEDCFG2_DPDT_SELECT;
6886 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
6887
6888exit:
6889 return ret;
6890}
6891
Jes Sorensen42836db2016-02-29 17:04:52 -05006892static int rtl8723b_emu_to_active(struct rtl8xxxu_priv *priv)
6893{
6894 u8 val8;
6895 u32 val32;
6896 int count, ret = 0;
6897
6898 /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface */
6899 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6900 val8 |= LDOA15_ENABLE;
6901 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6902
6903 /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
6904 val8 = rtl8xxxu_read8(priv, 0x0067);
6905 val8 &= ~BIT(4);
6906 rtl8xxxu_write8(priv, 0x0067, val8);
6907
6908 mdelay(1);
6909
6910 /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
6911 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6912 val8 &= ~SYS_ISO_ANALOG_IPS;
6913 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6914
6915 /* Disable SW LPS 0x04[10]= 0 */
6916 val32 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
6917 val32 &= ~APS_FSMCO_SW_LPS;
6918 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6919
6920 /* Wait until 0x04[17] = 1 power ready */
6921 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6922 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6923 if (val32 & BIT(17))
6924 break;
6925
6926 udelay(10);
6927 }
6928
6929 if (!count) {
6930 ret = -EBUSY;
6931 goto exit;
6932 }
6933
6934 /* We should be able to optimize the following three entries into one */
6935
6936 /* Release WLON reset 0x04[16]= 1*/
6937 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6938 val32 |= APS_FSMCO_WLON_RESET;
6939 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6940
6941 /* Disable HWPDN 0x04[15]= 0*/
6942 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6943 val32 &= ~APS_FSMCO_HW_POWERDOWN;
6944 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6945
6946 /* Disable WL suspend*/
6947 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6948 val32 &= ~(APS_FSMCO_HW_SUSPEND | APS_FSMCO_PCIE);
6949 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6950
6951 /* Set, then poll until 0 */
6952 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6953 val32 |= APS_FSMCO_MAC_ENABLE;
6954 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6955
6956 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6957 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6958 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
6959 ret = 0;
6960 break;
6961 }
6962 udelay(10);
6963 }
6964
6965 if (!count) {
6966 ret = -EBUSY;
6967 goto exit;
6968 }
6969
6970 /* Enable WL control XTAL setting */
6971 val8 = rtl8xxxu_read8(priv, REG_AFE_MISC);
6972 val8 |= AFE_MISC_WL_XTAL_CTRL;
6973 rtl8xxxu_write8(priv, REG_AFE_MISC, val8);
6974
6975 /* Enable falling edge triggering interrupt */
6976 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 1);
6977 val8 |= BIT(1);
6978 rtl8xxxu_write8(priv, REG_GPIO_INTM + 1, val8);
6979
6980 /* Enable GPIO9 interrupt mode */
6981 val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2 + 1);
6982 val8 |= BIT(1);
6983 rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2 + 1, val8);
6984
6985 /* Enable GPIO9 input mode */
6986 val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2);
6987 val8 &= ~BIT(1);
6988 rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2, val8);
6989
6990 /* Enable HSISR GPIO[C:0] interrupt */
6991 val8 = rtl8xxxu_read8(priv, REG_HSIMR);
6992 val8 |= BIT(0);
6993 rtl8xxxu_write8(priv, REG_HSIMR, val8);
6994
6995 /* Enable HSISR GPIO9 interrupt */
6996 val8 = rtl8xxxu_read8(priv, REG_HSIMR + 2);
6997 val8 |= BIT(1);
6998 rtl8xxxu_write8(priv, REG_HSIMR + 2, val8);
6999
7000 val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL);
7001 val8 |= MULTI_WIFI_HW_ROF_EN;
7002 rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL, val8);
7003
7004 /* For GPIO9 internal pull high setting BIT(14) */
7005 val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL + 1);
7006 val8 |= BIT(6);
7007 rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL + 1, val8);
7008
7009exit:
7010 return ret;
7011}
7012
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007013static int rtl8xxxu_emu_to_disabled(struct rtl8xxxu_priv *priv)
7014{
7015 u8 val8;
7016
7017 /* 0x0007[7:0] = 0x20 SOP option to disable BG/MB */
7018 rtl8xxxu_write8(priv, REG_APS_FSMCO + 3, 0x20);
7019
7020 /* 0x04[12:11] = 01 enable WL suspend */
7021 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
7022 val8 &= ~BIT(4);
7023 val8 |= BIT(3);
7024 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
7025
7026 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
7027 val8 |= BIT(7);
7028 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
7029
7030 /* 0x48[16] = 1 to enable GPIO9 as EXT wakeup */
7031 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
7032 val8 |= BIT(0);
7033 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
7034
7035 return 0;
7036}
7037
Jes Sorensen430b4542016-02-29 17:05:48 -05007038static int rtl8xxxu_flush_fifo(struct rtl8xxxu_priv *priv)
7039{
Jes Sorensen145428e2016-02-29 17:05:49 -05007040 struct device *dev = &priv->udev->dev;
Jes Sorensen430b4542016-02-29 17:05:48 -05007041 u32 val32;
7042 int retry, retval;
7043
7044 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
7045
7046 val32 = rtl8xxxu_read32(priv, REG_RXPKT_NUM);
7047 val32 |= RXPKT_NUM_RW_RELEASE_EN;
7048 rtl8xxxu_write32(priv, REG_RXPKT_NUM, val32);
7049
7050 retry = 100;
7051 retval = -EBUSY;
7052
7053 do {
7054 val32 = rtl8xxxu_read32(priv, REG_RXPKT_NUM);
7055 if (val32 & RXPKT_NUM_RXDMA_IDLE) {
7056 retval = 0;
7057 break;
7058 }
7059 } while (retry--);
7060
7061 rtl8xxxu_write16(priv, REG_RQPN_NPQ, 0);
7062 rtl8xxxu_write32(priv, REG_RQPN, 0x80000000);
7063 mdelay(2);
Jes Sorensen145428e2016-02-29 17:05:49 -05007064
7065 if (!retry)
7066 dev_warn(dev, "Failed to flush FIFO\n");
Jes Sorensen430b4542016-02-29 17:05:48 -05007067
7068 return retval;
7069}
7070
Jes Sorensen747bf232016-04-14 14:59:04 -04007071static void rtl8xxxu_gen1_usb_quirks(struct rtl8xxxu_priv *priv)
7072{
7073 /* Fix USB interface interference issue */
7074 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
7075 rtl8xxxu_write8(priv, 0xfe41, 0x8d);
7076 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7077 /*
7078 * This sets TXDMA_OFFSET_DROP_DATA_EN (bit 9) as well as bits
7079 * 8 and 5, for which I have found no documentation.
7080 */
7081 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, 0xfd0320);
7082
7083 /*
7084 * Solve too many protocol error on USB bus.
7085 * Can't do this for 8188/8192 UMC A cut parts
7086 */
7087 if (!(!priv->chip_cut && priv->vendor_umc)) {
7088 rtl8xxxu_write8(priv, 0xfe40, 0xe6);
7089 rtl8xxxu_write8(priv, 0xfe41, 0x94);
7090 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7091
7092 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
7093 rtl8xxxu_write8(priv, 0xfe41, 0x19);
7094 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7095
7096 rtl8xxxu_write8(priv, 0xfe40, 0xe5);
7097 rtl8xxxu_write8(priv, 0xfe41, 0x91);
7098 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7099
7100 rtl8xxxu_write8(priv, 0xfe40, 0xe2);
7101 rtl8xxxu_write8(priv, 0xfe41, 0x81);
7102 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7103 }
7104}
7105
7106static void rtl8xxxu_gen2_usb_quirks(struct rtl8xxxu_priv *priv)
7107{
7108 u32 val32;
7109
7110 val32 = rtl8xxxu_read32(priv, REG_TXDMA_OFFSET_CHK);
7111 val32 |= TXDMA_OFFSET_DROP_DATA_EN;
7112 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, val32);
7113}
7114
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007115static int rtl8723au_power_on(struct rtl8xxxu_priv *priv)
7116{
7117 u8 val8;
7118 u16 val16;
7119 u32 val32;
7120 int ret;
7121
7122 /*
7123 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
7124 */
7125 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
7126
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007127 rtl8723a_disabled_to_emu(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007128
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007129 ret = rtl8723a_emu_to_active(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007130 if (ret)
7131 goto exit;
7132
7133 /*
7134 * 0x0004[19] = 1, reset 8051
7135 */
7136 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
7137 val8 |= BIT(3);
7138 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
7139
7140 /*
7141 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7142 * Set CR bit10 to enable 32k calibration.
7143 */
7144 val16 = rtl8xxxu_read16(priv, REG_CR);
7145 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7146 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
7147 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
7148 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
7149 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
7150 rtl8xxxu_write16(priv, REG_CR, val16);
7151
7152 /* For EFuse PG */
7153 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
7154 val32 &= ~(BIT(28) | BIT(29) | BIT(30));
7155 val32 |= (0x06 << 28);
7156 rtl8xxxu_write32(priv, REG_EFUSE_CTRL, val32);
7157exit:
7158 return ret;
7159}
7160
Jes Sorensen42836db2016-02-29 17:04:52 -05007161static int rtl8723bu_power_on(struct rtl8xxxu_priv *priv)
7162{
7163 u8 val8;
7164 u16 val16;
7165 u32 val32;
7166 int ret;
7167
7168 rtl8723a_disabled_to_emu(priv);
7169
7170 ret = rtl8723b_emu_to_active(priv);
7171 if (ret)
7172 goto exit;
7173
7174 /*
7175 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7176 * Set CR bit10 to enable 32k calibration.
7177 */
7178 val16 = rtl8xxxu_read16(priv, REG_CR);
7179 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7180 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
7181 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
7182 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
7183 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
7184 rtl8xxxu_write16(priv, REG_CR, val16);
7185
7186 /*
7187 * BT coexist power on settings. This is identical for 1 and 2
7188 * antenna parts.
7189 */
7190 rtl8xxxu_write8(priv, REG_PAD_CTRL1 + 3, 0x20);
7191
7192 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
7193 val16 |= SYS_FUNC_BBRSTB | SYS_FUNC_BB_GLB_RSTN;
7194 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
7195
7196 rtl8xxxu_write8(priv, REG_BT_CONTROL_8723BU + 1, 0x18);
7197 rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
7198 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
7199 /* Antenna inverse */
7200 rtl8xxxu_write8(priv, 0xfe08, 0x01);
7201
7202 val16 = rtl8xxxu_read16(priv, REG_PWR_DATA);
7203 val16 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
7204 rtl8xxxu_write16(priv, REG_PWR_DATA, val16);
7205
7206 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
7207 val32 |= LEDCFG0_DPDT_SELECT;
7208 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
7209
7210 val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
7211 val8 &= ~PAD_CTRL1_SW_DPDT_SEL_DATA;
7212 rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
7213exit:
7214 return ret;
7215}
7216
Kalle Valoc0963772015-10-25 18:24:38 +02007217#ifdef CONFIG_RTL8XXXU_UNTESTED
7218
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007219static int rtl8192cu_power_on(struct rtl8xxxu_priv *priv)
7220{
7221 u8 val8;
7222 u16 val16;
7223 u32 val32;
7224 int i;
7225
7226 for (i = 100; i; i--) {
7227 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
7228 if (val8 & APS_FSMCO_PFM_ALDN)
7229 break;
7230 }
7231
7232 if (!i) {
7233 pr_info("%s: Poll failed\n", __func__);
7234 return -ENODEV;
7235 }
7236
7237 /*
7238 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
7239 */
7240 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
7241 rtl8xxxu_write8(priv, REG_SPS0_CTRL, 0x2b);
7242 udelay(100);
7243
7244 val8 = rtl8xxxu_read8(priv, REG_LDOV12D_CTRL);
7245 if (!(val8 & LDOV12D_ENABLE)) {
7246 pr_info("%s: Enabling LDOV12D (%02x)\n", __func__, val8);
7247 val8 |= LDOV12D_ENABLE;
7248 rtl8xxxu_write8(priv, REG_LDOV12D_CTRL, val8);
7249
7250 udelay(100);
7251
7252 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
7253 val8 &= ~SYS_ISO_MD2PP;
7254 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
7255 }
7256
7257 /*
7258 * Auto enable WLAN
7259 */
7260 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
7261 val16 |= APS_FSMCO_MAC_ENABLE;
7262 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
7263
7264 for (i = 1000; i; i--) {
7265 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
7266 if (!(val16 & APS_FSMCO_MAC_ENABLE))
7267 break;
7268 }
7269 if (!i) {
7270 pr_info("%s: FSMCO_MAC_ENABLE poll failed\n", __func__);
7271 return -EBUSY;
7272 }
7273
7274 /*
7275 * Enable radio, GPIO, LED
7276 */
7277 val16 = APS_FSMCO_HW_SUSPEND | APS_FSMCO_ENABLE_POWERDOWN |
7278 APS_FSMCO_PFM_ALDN;
7279 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
7280
7281 /*
7282 * Release RF digital isolation
7283 */
7284 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
7285 val16 &= ~SYS_ISO_DIOR;
7286 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
7287
7288 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
7289 val8 &= ~APSD_CTRL_OFF;
7290 rtl8xxxu_write8(priv, REG_APSD_CTRL, val8);
7291 for (i = 200; i; i--) {
7292 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
7293 if (!(val8 & APSD_CTRL_OFF_STATUS))
7294 break;
7295 }
7296
7297 if (!i) {
7298 pr_info("%s: APSD_CTRL poll failed\n", __func__);
7299 return -EBUSY;
7300 }
7301
7302 /*
7303 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7304 */
7305 val16 = rtl8xxxu_read16(priv, REG_CR);
7306 val16 |= CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7307 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE | CR_PROTOCOL_ENABLE |
7308 CR_SCHEDULE_ENABLE | CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE;
7309 rtl8xxxu_write16(priv, REG_CR, val16);
7310
Jes Sorensenb9f9d692016-04-14 16:37:15 -04007311 rtl8xxxu_write8(priv, 0xfe10, 0x19);
7312
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007313 /*
7314 * Workaround for 8188RU LNA power leakage problem.
7315 */
Jes Sorensen8d95c802016-04-14 16:37:11 -04007316 if (priv->rtl_chip == RTL8188R) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007317 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
7318 val32 &= ~BIT(1);
7319 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
7320 }
7321 return 0;
7322}
7323
Kalle Valoc0963772015-10-25 18:24:38 +02007324#endif
7325
Jes Sorensen28e460b02016-04-07 14:19:33 -04007326/*
7327 * This is needed for 8723bu as well, presumable
7328 */
7329static void rtl8192e_crystal_afe_adjust(struct rtl8xxxu_priv *priv)
7330{
7331 u8 val8;
7332 u32 val32;
7333
7334 /*
7335 * 40Mhz crystal source, MAC 0x28[2]=0
7336 */
7337 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
7338 val8 &= 0xfb;
7339 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
7340
7341 val32 = rtl8xxxu_read32(priv, REG_AFE_CTRL4);
7342 val32 &= 0xfffffc7f;
7343 rtl8xxxu_write32(priv, REG_AFE_CTRL4, val32);
7344
7345 /*
7346 * 92e AFE parameter
7347 * AFE PLL KVCO selection, MAC 0x28[6]=1
7348 */
7349 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
7350 val8 &= 0xbf;
7351 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
7352
7353 /*
7354 * AFE PLL KVCO selection, MAC 0x78[21]=0
7355 */
7356 val32 = rtl8xxxu_read32(priv, REG_AFE_CTRL4);
7357 val32 &= 0xffdfffff;
7358 rtl8xxxu_write32(priv, REG_AFE_CTRL4, val32);
7359}
7360
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007361static int rtl8192eu_power_on(struct rtl8xxxu_priv *priv)
7362{
7363 u16 val16;
7364 u32 val32;
7365 int ret;
7366
7367 ret = 0;
7368
7369 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
7370 if (val32 & SYS_CFG_SPS_LDO_SEL) {
7371 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0xc3);
7372 } else {
7373 /*
7374 * Raise 1.2V voltage
7375 */
7376 val32 = rtl8xxxu_read32(priv, REG_8192E_LDOV12_CTRL);
7377 val32 &= 0xff0fffff;
7378 val32 |= 0x00500000;
7379 rtl8xxxu_write32(priv, REG_8192E_LDOV12_CTRL, val32);
7380 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0x83);
7381 }
7382
Jes Sorensen28e460b02016-04-07 14:19:33 -04007383 /*
7384 * Adjust AFE before enabling PLL
7385 */
7386 rtl8192e_crystal_afe_adjust(priv);
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007387 rtl8192e_disabled_to_emu(priv);
7388
7389 ret = rtl8192e_emu_to_active(priv);
7390 if (ret)
7391 goto exit;
7392
7393 rtl8xxxu_write16(priv, REG_CR, 0x0000);
7394
7395 /*
7396 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7397 * Set CR bit10 to enable 32k calibration.
7398 */
7399 val16 = rtl8xxxu_read16(priv, REG_CR);
7400 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7401 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
7402 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
7403 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
7404 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
7405 rtl8xxxu_write16(priv, REG_CR, val16);
7406
7407exit:
7408 return ret;
7409}
7410
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007411static void rtl8xxxu_power_off(struct rtl8xxxu_priv *priv)
7412{
7413 u8 val8;
7414 u16 val16;
7415 u32 val32;
7416
7417 /*
7418 * Workaround for 8188RU LNA power leakage problem.
7419 */
Jes Sorensen8d95c802016-04-14 16:37:11 -04007420 if (priv->rtl_chip == RTL8188R) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007421 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
7422 val32 |= BIT(1);
7423 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
7424 }
7425
Jes Sorensen430b4542016-02-29 17:05:48 -05007426 rtl8xxxu_flush_fifo(priv);
7427
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007428 rtl8xxxu_active_to_lps(priv);
7429
7430 /* Turn off RF */
7431 rtl8xxxu_write8(priv, REG_RF_CTRL, 0x00);
7432
7433 /* Reset Firmware if running in RAM */
7434 if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
7435 rtl8xxxu_firmware_self_reset(priv);
7436
7437 /* Reset MCU */
7438 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
7439 val16 &= ~SYS_FUNC_CPU_ENABLE;
7440 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
7441
7442 /* Reset MCU ready status */
7443 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
7444
7445 rtl8xxxu_active_to_emu(priv);
7446 rtl8xxxu_emu_to_disabled(priv);
7447
7448 /* Reset MCU IO Wrapper */
7449 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
7450 val8 &= ~BIT(0);
7451 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
7452
7453 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
7454 val8 |= BIT(0);
7455 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
7456
7457 /* RSV_CTRL 0x1C[7:0] = 0x0e lock ISO/CLK/Power control register */
7458 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0e);
7459}
7460
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05007461static void rtl8723bu_power_off(struct rtl8xxxu_priv *priv)
7462{
7463 u8 val8;
7464 u16 val16;
7465
Jes Sorensen430b4542016-02-29 17:05:48 -05007466 rtl8xxxu_flush_fifo(priv);
7467
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05007468 /*
7469 * Disable TX report timer
7470 */
7471 val8 = rtl8xxxu_read8(priv, REG_TX_REPORT_CTRL);
7472 val8 &= ~TX_REPORT_CTRL_TIMER_ENABLE;
7473 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL, val8);
7474
Jes Sorensen8e254962016-04-14 16:37:12 -04007475 rtl8xxxu_write8(priv, REG_CR, 0x0000);
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05007476
7477 rtl8xxxu_active_to_lps(priv);
7478
7479 /* Reset Firmware if running in RAM */
7480 if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
7481 rtl8xxxu_firmware_self_reset(priv);
7482
7483 /* Reset MCU */
7484 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
7485 val16 &= ~SYS_FUNC_CPU_ENABLE;
7486 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
7487
7488 /* Reset MCU ready status */
7489 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
7490
7491 rtl8723bu_active_to_emu(priv);
Jes Sorensen8e254962016-04-14 16:37:12 -04007492
7493 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
7494 val8 |= BIT(3); /* APS_FSMCO_HW_SUSPEND */
7495 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
7496
7497 /* 0x48[16] = 1 to enable GPIO9 as EXT wakeup */
7498 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
7499 val8 |= BIT(0);
7500 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05007501}
7502
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007503#ifdef NEED_PS_TDMA
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007504static void rtl8723bu_set_ps_tdma(struct rtl8xxxu_priv *priv,
7505 u8 arg1, u8 arg2, u8 arg3, u8 arg4, u8 arg5)
7506{
7507 struct h2c_cmd h2c;
7508
7509 memset(&h2c, 0, sizeof(struct h2c_cmd));
7510 h2c.b_type_dma.cmd = H2C_8723B_B_TYPE_TDMA;
7511 h2c.b_type_dma.data1 = arg1;
7512 h2c.b_type_dma.data2 = arg2;
7513 h2c.b_type_dma.data3 = arg3;
7514 h2c.b_type_dma.data4 = arg4;
7515 h2c.b_type_dma.data5 = arg5;
7516 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.b_type_dma));
7517}
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007518#endif
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007519
Jes Sorensen0290e7d2016-02-29 17:05:44 -05007520static void rtl8723b_enable_rf(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007521{
Jes Sorensenf37e9222016-02-29 17:04:41 -05007522 struct h2c_cmd h2c;
7523 u32 val32;
7524 u8 val8;
7525
7526 /*
7527 * No indication anywhere as to what 0x0790 does. The 2 antenna
7528 * vendor code preserves bits 6-7 here.
7529 */
7530 rtl8xxxu_write8(priv, 0x0790, 0x05);
7531 /*
7532 * 0x0778 seems to be related to enabling the number of antennas
7533 * In the vendor driver halbtc8723b2ant_InitHwConfig() sets it
7534 * to 0x03, while halbtc8723b1ant_InitHwConfig() sets it to 0x01
7535 */
7536 rtl8xxxu_write8(priv, 0x0778, 0x01);
7537
7538 val8 = rtl8xxxu_read8(priv, REG_GPIO_MUXCFG);
7539 val8 |= BIT(5);
7540 rtl8xxxu_write8(priv, REG_GPIO_MUXCFG, val8);
7541
7542 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_IQADJ_G1, 0x780);
7543
Jes Sorensen394f1bd2016-02-29 17:04:49 -05007544 rtl8723bu_write_btreg(priv, 0x3c, 0x15); /* BT TRx Mask on */
7545
Jes Sorensenf37e9222016-02-29 17:04:41 -05007546 /*
7547 * Set BT grant to low
7548 */
7549 memset(&h2c, 0, sizeof(struct h2c_cmd));
7550 h2c.bt_grant.cmd = H2C_8723B_BT_GRANT;
7551 h2c.bt_grant.data = 0;
7552 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_grant));
7553
7554 /*
7555 * WLAN action by PTA
7556 */
Jes Sorensenfc1c89b2016-02-29 17:05:12 -05007557 rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
Jes Sorensenf37e9222016-02-29 17:04:41 -05007558
7559 /*
7560 * BT select S0/S1 controlled by WiFi
7561 */
7562 val8 = rtl8xxxu_read8(priv, 0x0067);
7563 val8 |= BIT(5);
7564 rtl8xxxu_write8(priv, 0x0067, val8);
7565
7566 val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
Jes Sorensen37f44dc2016-02-29 17:05:45 -05007567 val32 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
Jes Sorensenf37e9222016-02-29 17:04:41 -05007568 rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
7569
7570 /*
7571 * Bits 6/7 are marked in/out ... but for what?
7572 */
7573 rtl8xxxu_write8(priv, 0x0974, 0xff);
7574
Jes Sorensen120e6272016-02-29 17:05:14 -05007575 val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
Jes Sorensenf37e9222016-02-29 17:04:41 -05007576 val32 |= (BIT(0) | BIT(1));
Jes Sorensen120e6272016-02-29 17:05:14 -05007577 rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
Jes Sorensenf37e9222016-02-29 17:04:41 -05007578
7579 rtl8xxxu_write8(priv, REG_RFE_CTRL_ANTA_SRC, 0x77);
7580
7581 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
7582 val32 &= ~BIT(24);
7583 val32 |= BIT(23);
7584 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
7585
7586 /*
7587 * Fix external switch Main->S1, Aux->S0
7588 */
7589 val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
7590 val8 &= ~BIT(0);
7591 rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
7592
7593 memset(&h2c, 0, sizeof(struct h2c_cmd));
7594 h2c.ant_sel_rsv.cmd = H2C_8723B_ANT_SEL_RSV;
7595 h2c.ant_sel_rsv.ant_inverse = 1;
7596 h2c.ant_sel_rsv.int_switch_type = 0;
7597 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ant_sel_rsv));
7598
7599 /*
7600 * 0x280, 0x00, 0x200, 0x80 - not clear
7601 */
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007602 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
7603
7604 /*
7605 * Software control, antenna at WiFi side
7606 */
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007607#ifdef NEED_PS_TDMA
Jes Sorensena228a5d2016-02-29 17:04:45 -05007608 rtl8723bu_set_ps_tdma(priv, 0x08, 0x00, 0x00, 0x00, 0x00);
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007609#endif
7610
7611 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE1, 0x55555555);
7612 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE2, 0x55555555);
7613 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE3, 0x00ffffff);
7614 rtl8xxxu_write8(priv, REG_BT_COEX_TABLE4, 0x03);
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007615
Jes Sorensen6b9eae02016-02-29 17:04:50 -05007616 memset(&h2c, 0, sizeof(struct h2c_cmd));
7617 h2c.bt_info.cmd = H2C_8723B_BT_INFO;
7618 h2c.bt_info.data = BIT(0);
7619 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_info));
7620
Jes Sorensen6b9eae02016-02-29 17:04:50 -05007621 memset(&h2c, 0, sizeof(struct h2c_cmd));
7622 h2c.ignore_wlan.cmd = H2C_8723B_BT_IGNORE_WLANACT;
7623 h2c.ignore_wlan.data = 0;
7624 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ignore_wlan));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007625}
7626
Jes Sorensenfc89a412016-02-29 17:05:46 -05007627static void rtl8723b_disable_rf(struct rtl8xxxu_priv *priv)
7628{
7629 u32 val32;
7630
7631 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
7632
7633 val32 = rtl8xxxu_read32(priv, REG_RX_WAIT_CCA);
7634 val32 &= ~(BIT(22) | BIT(23));
7635 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, val32);
7636}
7637
Jes Sorensen3e88ca42016-02-29 17:05:08 -05007638static void rtl8723bu_init_aggregation(struct rtl8xxxu_priv *priv)
7639{
7640 u32 agg_rx;
7641 u8 agg_ctrl;
7642
7643 /*
7644 * For now simply disable RX aggregation
7645 */
7646 agg_ctrl = rtl8xxxu_read8(priv, REG_TRXDMA_CTRL);
7647 agg_ctrl &= ~TRXDMA_CTRL_RXDMA_AGG_EN;
7648
7649 agg_rx = rtl8xxxu_read32(priv, REG_RXDMA_AGG_PG_TH);
7650 agg_rx &= ~RXDMA_USB_AGG_ENABLE;
7651 agg_rx &= ~0xff0f;
7652
7653 rtl8xxxu_write8(priv, REG_TRXDMA_CTRL, agg_ctrl);
7654 rtl8xxxu_write32(priv, REG_RXDMA_AGG_PG_TH, agg_rx);
7655}
7656
Jes Sorensen9c79bf92016-02-29 17:05:10 -05007657static void rtl8723bu_init_statistics(struct rtl8xxxu_priv *priv)
7658{
7659 u32 val32;
7660
7661 /* Time duration for NHM unit: 4us, 0x2710=40ms */
7662 rtl8xxxu_write16(priv, REG_NHM_TIMER_8723B + 2, 0x2710);
7663 rtl8xxxu_write16(priv, REG_NHM_TH9_TH10_8723B + 2, 0xffff);
7664 rtl8xxxu_write32(priv, REG_NHM_TH3_TO_TH0_8723B, 0xffffff52);
7665 rtl8xxxu_write32(priv, REG_NHM_TH7_TO_TH4_8723B, 0xffffffff);
7666 /* TH8 */
7667 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
7668 val32 |= 0xff;
7669 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
7670 /* Enable CCK */
7671 val32 = rtl8xxxu_read32(priv, REG_NHM_TH9_TH10_8723B);
7672 val32 |= BIT(8) | BIT(9) | BIT(10);
7673 rtl8xxxu_write32(priv, REG_NHM_TH9_TH10_8723B, val32);
7674 /* Max power amongst all RX antennas */
7675 val32 = rtl8xxxu_read32(priv, REG_OFDM0_FA_RSTC);
7676 val32 |= BIT(7);
7677 rtl8xxxu_write32(priv, REG_OFDM0_FA_RSTC, val32);
7678}
7679
Jes Sorensen89c2a092016-04-14 14:58:44 -04007680static void rtl8xxxu_old_init_queue_reserved_page(struct rtl8xxxu_priv *priv)
7681{
7682 u8 val8;
7683 u32 val32;
7684
7685 if (priv->ep_tx_normal_queue)
7686 val8 = TX_PAGE_NUM_NORM_PQ;
7687 else
7688 val8 = 0;
7689
7690 rtl8xxxu_write8(priv, REG_RQPN_NPQ, val8);
7691
7692 val32 = (TX_PAGE_NUM_PUBQ << RQPN_PUB_PQ_SHIFT) | RQPN_LOAD;
7693
7694 if (priv->ep_tx_high_queue)
7695 val32 |= (TX_PAGE_NUM_HI_PQ << RQPN_HI_PQ_SHIFT);
7696 if (priv->ep_tx_low_queue)
7697 val32 |= (TX_PAGE_NUM_LO_PQ << RQPN_LO_PQ_SHIFT);
7698
7699 rtl8xxxu_write32(priv, REG_RQPN, val32);
7700}
7701
7702static void rtl8xxxu_init_queue_reserved_page(struct rtl8xxxu_priv *priv)
7703{
7704 struct rtl8xxxu_fileops *fops = priv->fops;
7705 u32 hq, lq, nq, eq, pubq;
7706 u32 val32;
7707
7708 hq = 0;
7709 lq = 0;
7710 nq = 0;
7711 eq = 0;
7712 pubq = 0;
7713
7714 if (priv->ep_tx_high_queue)
7715 hq = fops->page_num_hi;
7716 if (priv->ep_tx_low_queue)
7717 lq = fops->page_num_lo;
7718 if (priv->ep_tx_normal_queue)
7719 nq = fops->page_num_norm;
7720
7721 val32 = (nq << RQPN_NPQ_SHIFT) | (eq << RQPN_EPQ_SHIFT);
7722 rtl8xxxu_write32(priv, REG_RQPN_NPQ, val32);
7723
7724 pubq = fops->total_page_num - hq - lq - nq;
7725
7726 val32 = RQPN_LOAD;
7727 val32 |= (hq << RQPN_HI_PQ_SHIFT);
7728 val32 |= (lq << RQPN_LO_PQ_SHIFT);
7729 val32 |= (pubq << RQPN_PUB_PQ_SHIFT);
7730
7731 rtl8xxxu_write32(priv, REG_RQPN, val32);
7732}
7733
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007734static int rtl8xxxu_init_device(struct ieee80211_hw *hw)
7735{
7736 struct rtl8xxxu_priv *priv = hw->priv;
7737 struct device *dev = &priv->udev->dev;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007738 bool macpower;
7739 int ret;
7740 u8 val8;
7741 u16 val16;
7742 u32 val32;
7743
7744 /* Check if MAC is already powered on */
7745 val8 = rtl8xxxu_read8(priv, REG_CR);
7746
7747 /*
7748 * Fix 92DU-VC S3 hang with the reason is that secondary mac is not
7749 * initialized. First MAC returns 0xea, second MAC returns 0x00
7750 */
7751 if (val8 == 0xea)
7752 macpower = false;
7753 else
7754 macpower = true;
7755
7756 ret = priv->fops->power_on(priv);
7757 if (ret < 0) {
7758 dev_warn(dev, "%s: Failed power on\n", __func__);
7759 goto exit;
7760 }
7761
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007762 if (!macpower) {
Jes Sorensen89c2a092016-04-14 14:58:44 -04007763 if (priv->fops->total_page_num)
7764 rtl8xxxu_init_queue_reserved_page(priv);
Jes Sorensen59b24da2016-04-14 14:58:43 -04007765 else
Jes Sorensen89c2a092016-04-14 14:58:44 -04007766 rtl8xxxu_old_init_queue_reserved_page(priv);
Jes Sorensen07bb46b2016-02-29 17:04:05 -05007767 }
7768
Jes Sorensen59b24da2016-04-14 14:58:43 -04007769 ret = rtl8xxxu_init_queue_priority(priv);
7770 dev_dbg(dev, "%s: init_queue_priority %i\n", __func__, ret);
7771 if (ret)
7772 goto exit;
7773
7774 /*
7775 * Set RX page boundary
7776 */
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04007777 rtl8xxxu_write16(priv, REG_TRXFF_BNDY + 2, priv->fops->trxff_boundary);
Jes Sorensen59b24da2016-04-14 14:58:43 -04007778
Jes Sorensena47b9d42016-02-29 17:04:06 -05007779 ret = rtl8xxxu_download_firmware(priv);
7780 dev_dbg(dev, "%s: download_fiwmare %i\n", __func__, ret);
7781 if (ret)
7782 goto exit;
7783 ret = rtl8xxxu_start_firmware(priv);
7784 dev_dbg(dev, "%s: start_fiwmare %i\n", __func__, ret);
7785 if (ret)
7786 goto exit;
7787
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05007788 if (priv->fops->phy_init_antenna_selection)
7789 priv->fops->phy_init_antenna_selection(priv);
7790
Jes Sorensenc606e662016-04-07 14:19:16 -04007791 ret = rtl8xxxu_init_mac(priv);
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -05007792
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007793 dev_dbg(dev, "%s: init_mac %i\n", __func__, ret);
7794 if (ret)
7795 goto exit;
7796
7797 ret = rtl8xxxu_init_phy_bb(priv);
7798 dev_dbg(dev, "%s: init_phy_bb %i\n", __func__, ret);
7799 if (ret)
7800 goto exit;
7801
Jes Sorensen4062b8f2016-04-14 16:37:08 -04007802 ret = priv->fops->init_phy_rf(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007803 if (ret)
7804 goto exit;
7805
Jes Sorensenc1578632016-04-14 14:58:42 -04007806 /* RFSW Control - clear bit 14 ?? */
Jes Sorensenb8169012016-04-14 14:58:47 -04007807 if (priv->rtl_chip != RTL8723B && priv->rtl_chip != RTL8192E)
Jes Sorensenc1578632016-04-14 14:58:42 -04007808 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, 0x00000003);
Jes Sorensen31133da2016-04-14 14:59:05 -04007809
7810 val32 = FPGA0_RF_TRSW | FPGA0_RF_TRSWB | FPGA0_RF_ANTSW |
Jes Sorensencabb5502016-04-14 16:37:17 -04007811 FPGA0_RF_ANTSWB |
7812 ((FPGA0_RF_ANTSW | FPGA0_RF_ANTSWB) << FPGA0_RF_BD_CTRL_SHIFT);
7813 if (!priv->no_pape) {
7814 val32 |= (FPGA0_RF_PAPE |
7815 (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
7816 }
Jes Sorensenc1578632016-04-14 14:58:42 -04007817 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
Jes Sorensencabb5502016-04-14 16:37:17 -04007818
Jes Sorensenc1578632016-04-14 14:58:42 -04007819 /* 0x860[6:5]= 00 - why? - this sets antenna B */
7820 if (priv->rtl_chip != RTL8192E)
7821 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, 0x66f60210);
7822
Jes Sorensenf2a41632016-02-29 17:05:09 -05007823 if (!macpower) {
Jes Sorensen1f1b20f2016-02-29 17:05:00 -05007824 /*
7825 * Set TX buffer boundary
7826 */
Jes Sorensen80805aa2016-04-07 14:19:18 -04007827 if (priv->rtl_chip == RTL8192E)
7828 val8 = TX_TOTAL_PAGE_NUM_8192E + 1;
7829 else
7830 val8 = TX_TOTAL_PAGE_NUM + 1;
Jes Sorensen1f1b20f2016-02-29 17:05:00 -05007831
Jes Sorensenba17d822016-03-31 17:08:39 -04007832 if (priv->rtl_chip == RTL8723B)
Jes Sorensen1f1b20f2016-02-29 17:05:00 -05007833 val8 -= 1;
7834
7835 rtl8xxxu_write8(priv, REG_TXPKTBUF_BCNQ_BDNY, val8);
7836 rtl8xxxu_write8(priv, REG_TXPKTBUF_MGQ_BDNY, val8);
7837 rtl8xxxu_write8(priv, REG_TXPKTBUF_WMAC_LBK_BF_HD, val8);
7838 rtl8xxxu_write8(priv, REG_TRXFF_BNDY, val8);
7839 rtl8xxxu_write8(priv, REG_TDECTRL + 1, val8);
7840 }
7841
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007842 /*
Jes Sorensen9b323ee2016-04-14 14:59:03 -04007843 * The vendor drivers set PBP for all devices, except 8192e.
7844 * There is no explanation for this in any of the sources.
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007845 */
Jes Sorensen9b323ee2016-04-14 14:59:03 -04007846 val8 = (priv->fops->pbp_rx << PBP_PAGE_SIZE_RX_SHIFT) |
7847 (priv->fops->pbp_tx << PBP_PAGE_SIZE_TX_SHIFT);
Jes Sorensen2e7c7b32016-04-14 14:58:46 -04007848 if (priv->rtl_chip != RTL8192E)
7849 rtl8xxxu_write8(priv, REG_PBP, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007850
Jes Sorensen59b24da2016-04-14 14:58:43 -04007851 dev_dbg(dev, "%s: macpower %i\n", __func__, macpower);
7852 if (!macpower) {
7853 ret = priv->fops->llt_init(priv, TX_TOTAL_PAGE_NUM);
7854 if (ret) {
7855 dev_warn(dev, "%s: LLT table init failed\n", __func__);
7856 goto exit;
7857 }
7858
7859 /*
Jes Sorensen0486e802016-04-14 14:58:45 -04007860 * Chip specific quirks
7861 */
Jes Sorensen747bf232016-04-14 14:59:04 -04007862 priv->fops->usb_quirks(priv);
Jes Sorensen0486e802016-04-14 14:58:45 -04007863
7864 /*
Jes Sorensen59b24da2016-04-14 14:58:43 -04007865 * Presumably this is for 8188EU as well
7866 * Enable TX report and TX report timer
7867 */
7868 if (priv->rtl_chip == RTL8723B) {
7869 val8 = rtl8xxxu_read8(priv, REG_TX_REPORT_CTRL);
7870 val8 |= TX_REPORT_CTRL_TIMER_ENABLE;
7871 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL, val8);
7872 /* Set MAX RPT MACID */
7873 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL + 1, 0x02);
7874 /* TX report Timer. Unit: 32us */
7875 rtl8xxxu_write16(priv, REG_TX_REPORT_TIME, 0xcdf0);
7876
7877 /* tmp ps ? */
7878 val8 = rtl8xxxu_read8(priv, 0xa3);
7879 val8 &= 0xf8;
7880 rtl8xxxu_write8(priv, 0xa3, val8);
7881 }
7882 }
7883
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007884 /*
7885 * Unit in 8 bytes, not obvious what it is used for
7886 */
7887 rtl8xxxu_write8(priv, REG_RX_DRVINFO_SZ, 4);
7888
Jes Sorensen57e5e2e2016-04-07 14:19:27 -04007889 if (priv->rtl_chip == RTL8192E) {
7890 rtl8xxxu_write32(priv, REG_HIMR0, 0x00);
7891 rtl8xxxu_write32(priv, REG_HIMR1, 0x00);
7892 } else {
7893 /*
7894 * Enable all interrupts - not obvious USB needs to do this
7895 */
7896 rtl8xxxu_write32(priv, REG_HISR, 0xffffffff);
7897 rtl8xxxu_write32(priv, REG_HIMR, 0xffffffff);
7898 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007899
7900 rtl8xxxu_set_mac(priv);
7901 rtl8xxxu_set_linktype(priv, NL80211_IFTYPE_STATION);
7902
7903 /*
7904 * Configure initial WMAC settings
7905 */
7906 val32 = RCR_ACCEPT_PHYS_MATCH | RCR_ACCEPT_MCAST | RCR_ACCEPT_BCAST |
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007907 RCR_ACCEPT_MGMT_FRAME | RCR_HTC_LOC_CTRL |
7908 RCR_APPEND_PHYSTAT | RCR_APPEND_ICV | RCR_APPEND_MIC;
7909 rtl8xxxu_write32(priv, REG_RCR, val32);
7910
7911 /*
7912 * Accept all multicast
7913 */
7914 rtl8xxxu_write32(priv, REG_MAR, 0xffffffff);
7915 rtl8xxxu_write32(priv, REG_MAR + 4, 0xffffffff);
7916
7917 /*
7918 * Init adaptive controls
7919 */
7920 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
7921 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
7922 val32 |= RESPONSE_RATE_RRSR_CCK_ONLY_1M;
7923 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
7924
7925 /* CCK = 0x0a, OFDM = 0x10 */
7926 rtl8xxxu_set_spec_sifs(priv, 0x10, 0x10);
7927 rtl8xxxu_set_retry(priv, 0x30, 0x30);
7928 rtl8xxxu_set_spec_sifs(priv, 0x0a, 0x10);
7929
7930 /*
7931 * Init EDCA
7932 */
7933 rtl8xxxu_write16(priv, REG_MAC_SPEC_SIFS, 0x100a);
7934
7935 /* Set CCK SIFS */
7936 rtl8xxxu_write16(priv, REG_SIFS_CCK, 0x100a);
7937
7938 /* Set OFDM SIFS */
7939 rtl8xxxu_write16(priv, REG_SIFS_OFDM, 0x100a);
7940
7941 /* TXOP */
7942 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, 0x005ea42b);
7943 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, 0x0000a44f);
7944 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, 0x005ea324);
7945 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, 0x002fa226);
7946
7947 /* Set data auto rate fallback retry count */
7948 rtl8xxxu_write32(priv, REG_DARFRC, 0x00000000);
7949 rtl8xxxu_write32(priv, REG_DARFRC + 4, 0x10080404);
7950 rtl8xxxu_write32(priv, REG_RARFRC, 0x04030201);
7951 rtl8xxxu_write32(priv, REG_RARFRC + 4, 0x08070605);
7952
7953 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL);
7954 val8 |= FWHW_TXQ_CTRL_AMPDU_RETRY;
7955 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL, val8);
7956
7957 /* Set ACK timeout */
7958 rtl8xxxu_write8(priv, REG_ACKTO, 0x40);
7959
7960 /*
7961 * Initialize beacon parameters
7962 */
7963 val16 = BEACON_DISABLE_TSF_UPDATE | (BEACON_DISABLE_TSF_UPDATE << 8);
7964 rtl8xxxu_write16(priv, REG_BEACON_CTRL, val16);
7965 rtl8xxxu_write16(priv, REG_TBTT_PROHIBIT, 0x6404);
7966 rtl8xxxu_write8(priv, REG_DRIVER_EARLY_INT, DRIVER_EARLY_INT_TIME);
7967 rtl8xxxu_write8(priv, REG_BEACON_DMA_TIME, BEACON_DMA_ATIME_INT_TIME);
7968 rtl8xxxu_write16(priv, REG_BEACON_TCFG, 0x660F);
7969
7970 /*
Jes Sorensenc3690602016-02-29 17:05:03 -05007971 * Initialize burst parameters
7972 */
Jes Sorensenba17d822016-03-31 17:08:39 -04007973 if (priv->rtl_chip == RTL8723B) {
Jes Sorensenc3690602016-02-29 17:05:03 -05007974 /*
7975 * For USB high speed set 512B packets
7976 */
7977 val8 = rtl8xxxu_read8(priv, REG_RXDMA_PRO_8723B);
7978 val8 &= ~(BIT(4) | BIT(5));
7979 val8 |= BIT(4);
7980 val8 |= BIT(1) | BIT(2) | BIT(3);
7981 rtl8xxxu_write8(priv, REG_RXDMA_PRO_8723B, val8);
7982
7983 /*
7984 * For USB high speed set 512B packets
7985 */
7986 val8 = rtl8xxxu_read8(priv, REG_HT_SINGLE_AMPDU_8723B);
7987 val8 |= BIT(7);
7988 rtl8xxxu_write8(priv, REG_HT_SINGLE_AMPDU_8723B, val8);
7989
7990 rtl8xxxu_write16(priv, REG_MAX_AGGR_NUM, 0x0c14);
7991 rtl8xxxu_write8(priv, REG_AMPDU_MAX_TIME_8723B, 0x5e);
7992 rtl8xxxu_write32(priv, REG_AGGLEN_LMT, 0xffffffff);
7993 rtl8xxxu_write8(priv, REG_RX_PKT_LIMIT, 0x18);
7994 rtl8xxxu_write8(priv, REG_PIFS, 0x00);
7995 rtl8xxxu_write8(priv, REG_USTIME_TSF_8723B, 0x50);
7996 rtl8xxxu_write8(priv, REG_USTIME_EDCA, 0x50);
7997
7998 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
7999 val8 |= BIT(5) | BIT(6);
8000 rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
8001 }
8002
Jes Sorensen3e88ca42016-02-29 17:05:08 -05008003 if (priv->fops->init_aggregation)
8004 priv->fops->init_aggregation(priv);
8005
Jes Sorensenc3690602016-02-29 17:05:03 -05008006 /*
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008007 * Enable CCK and OFDM block
8008 */
8009 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
8010 val32 |= (FPGA_RF_MODE_CCK | FPGA_RF_MODE_OFDM);
8011 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
8012
8013 /*
8014 * Invalidate all CAM entries - bit 30 is undocumented
8015 */
8016 rtl8xxxu_write32(priv, REG_CAM_CMD, CAM_CMD_POLLING | BIT(30));
8017
8018 /*
8019 * Start out with default power levels for channel 6, 20MHz
8020 */
Jes Sorensene796dab2016-02-29 17:05:19 -05008021 priv->fops->set_tx_power(priv, 1, false);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008022
8023 /* Let the 8051 take control of antenna setting */
Jes Sorensen5bdb6b02016-04-14 14:58:48 -04008024 if (priv->rtl_chip != RTL8192E) {
8025 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
8026 val8 |= LEDCFG2_DPDT_SELECT;
8027 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
8028 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008029
8030 rtl8xxxu_write8(priv, REG_HWSEQ_CTRL, 0xff);
8031
8032 /* Disable BAR - not sure if this has any effect on USB */
8033 rtl8xxxu_write32(priv, REG_BAR_MODE_CTRL, 0x0201ffff);
8034
8035 rtl8xxxu_write16(priv, REG_FAST_EDCA_CTRL, 0);
8036
Jes Sorensen9c79bf92016-02-29 17:05:10 -05008037 if (priv->fops->init_statistics)
8038 priv->fops->init_statistics(priv);
8039
Jes Sorensenb052b7f2016-04-07 14:19:30 -04008040 if (priv->rtl_chip == RTL8192E) {
8041 /*
8042 * 0x4c6[3] 1: RTS BW = Data BW
8043 * 0: RTS BW depends on CCA / secondary CCA result.
8044 */
8045 val8 = rtl8xxxu_read8(priv, REG_QUEUE_CTRL);
8046 val8 &= ~BIT(3);
8047 rtl8xxxu_write8(priv, REG_QUEUE_CTRL, val8);
8048 /*
8049 * Reset USB mode switch setting
8050 */
8051 rtl8xxxu_write8(priv, REG_ACLK_MON, 0x00);
8052 }
8053
Jes Sorensenfa0f2d42016-02-29 17:04:37 -05008054 rtl8723a_phy_lc_calibrate(priv);
8055
Jes Sorensene1547c52016-02-29 17:04:35 -05008056 priv->fops->phy_iq_calibrate(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008057
8058 /*
8059 * This should enable thermal meter
8060 */
Jes Sorensen55c0b6a2016-04-14 14:58:50 -04008061 if (priv->fops->tx_desc_size == sizeof(struct rtl8xxxu_txdesc40))
Jes Sorensen72143b92016-02-29 17:05:25 -05008062 rtl8xxxu_write_rfreg(priv,
8063 RF_A, RF6052_REG_T_METER_8723B, 0x37cf8);
8064 else
8065 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_T_METER, 0x60);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008066
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008067 /* Set NAV_UPPER to 30000us */
8068 val8 = ((30000 + NAV_UPPER_UNIT - 1) / NAV_UPPER_UNIT);
8069 rtl8xxxu_write8(priv, REG_NAV_UPPER, val8);
8070
Jes Sorensenba17d822016-03-31 17:08:39 -04008071 if (priv->rtl_chip == RTL8723A) {
Jes Sorensen4042e612016-02-03 13:40:01 -05008072 /*
8073 * 2011/03/09 MH debug only, UMC-B cut pass 2500 S5 test,
8074 * but we need to find root cause.
8075 * This is 8723au only.
8076 */
8077 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
8078 if ((val32 & 0xff000000) != 0x83000000) {
8079 val32 |= FPGA_RF_MODE_CCK;
8080 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
8081 }
Jes Sorensen3021e512016-04-07 14:19:28 -04008082 } else if (priv->rtl_chip == RTL8192E) {
8083 rtl8xxxu_write8(priv, REG_USB_HRPWM, 0x00);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008084 }
8085
8086 val32 = rtl8xxxu_read32(priv, REG_FWHW_TXQ_CTRL);
8087 val32 |= FWHW_TXQ_CTRL_XMIT_MGMT_ACK;
8088 /* ack for xmit mgmt frames. */
8089 rtl8xxxu_write32(priv, REG_FWHW_TXQ_CTRL, val32);
8090
Jes Sorensene1394fe2016-04-07 14:19:29 -04008091 if (priv->rtl_chip == RTL8192E) {
8092 /*
8093 * Fix LDPC rx hang issue.
8094 */
8095 val32 = rtl8xxxu_read32(priv, REG_AFE_MISC);
8096 rtl8xxxu_write8(priv, REG_8192E_LDOV12_CTRL, 0x75);
8097 val32 &= 0xfff00fff;
8098 val32 |= 0x0007e000;
Jes Sorensen46b37832016-04-14 14:59:06 -04008099 rtl8xxxu_write32(priv, REG_AFE_MISC, val32);
Jes Sorensene1394fe2016-04-07 14:19:29 -04008100 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008101exit:
8102 return ret;
8103}
8104
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008105static void rtl8xxxu_cam_write(struct rtl8xxxu_priv *priv,
8106 struct ieee80211_key_conf *key, const u8 *mac)
8107{
8108 u32 cmd, val32, addr, ctrl;
8109 int j, i, tmp_debug;
8110
8111 tmp_debug = rtl8xxxu_debug;
8112 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_KEY)
8113 rtl8xxxu_debug |= RTL8XXXU_DEBUG_REG_WRITE;
8114
8115 /*
8116 * This is a bit of a hack - the lower bits of the cipher
8117 * suite selector happens to match the cipher index in the CAM
8118 */
8119 addr = key->keyidx << CAM_CMD_KEY_SHIFT;
8120 ctrl = (key->cipher & 0x0f) << 2 | key->keyidx | CAM_WRITE_VALID;
8121
8122 for (j = 5; j >= 0; j--) {
8123 switch (j) {
8124 case 0:
8125 val32 = ctrl | (mac[0] << 16) | (mac[1] << 24);
8126 break;
8127 case 1:
8128 val32 = mac[2] | (mac[3] << 8) |
8129 (mac[4] << 16) | (mac[5] << 24);
8130 break;
8131 default:
8132 i = (j - 2) << 2;
8133 val32 = key->key[i] | (key->key[i + 1] << 8) |
8134 key->key[i + 2] << 16 | key->key[i + 3] << 24;
8135 break;
8136 }
8137
8138 rtl8xxxu_write32(priv, REG_CAM_WRITE, val32);
8139 cmd = CAM_CMD_POLLING | CAM_CMD_WRITE | (addr + j);
8140 rtl8xxxu_write32(priv, REG_CAM_CMD, cmd);
8141 udelay(100);
8142 }
8143
8144 rtl8xxxu_debug = tmp_debug;
8145}
8146
8147static void rtl8xxxu_sw_scan_start(struct ieee80211_hw *hw,
Jes Sorensen56e43742016-02-03 13:39:50 -05008148 struct ieee80211_vif *vif, const u8 *mac)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008149{
8150 struct rtl8xxxu_priv *priv = hw->priv;
8151 u8 val8;
8152
8153 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
8154 val8 |= BEACON_DISABLE_TSF_UPDATE;
8155 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
8156}
8157
8158static void rtl8xxxu_sw_scan_complete(struct ieee80211_hw *hw,
8159 struct ieee80211_vif *vif)
8160{
8161 struct rtl8xxxu_priv *priv = hw->priv;
8162 u8 val8;
8163
8164 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
8165 val8 &= ~BEACON_DISABLE_TSF_UPDATE;
8166 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
8167}
8168
Jes Sorensenf653e692016-02-29 17:05:38 -05008169static void rtl8723au_update_rate_mask(struct rtl8xxxu_priv *priv,
8170 u32 ramask, int sgi)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008171{
8172 struct h2c_cmd h2c;
8173
Jes Sorensenf653e692016-02-29 17:05:38 -05008174 memset(&h2c, 0, sizeof(struct h2c_cmd));
8175
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008176 h2c.ramask.cmd = H2C_SET_RATE_MASK;
8177 h2c.ramask.mask_lo = cpu_to_le16(ramask & 0xffff);
8178 h2c.ramask.mask_hi = cpu_to_le16(ramask >> 16);
8179
8180 h2c.ramask.arg = 0x80;
8181 if (sgi)
8182 h2c.ramask.arg |= 0x20;
8183
Jes Sorensen7ff8c1a2016-02-29 17:04:32 -05008184 dev_dbg(&priv->udev->dev, "%s: rate mask %08x, arg %02x, size %zi\n",
Jes Sorensen8da91572016-02-29 17:04:29 -05008185 __func__, ramask, h2c.ramask.arg, sizeof(h2c.ramask));
8186 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ramask));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008187}
8188
Jes Sorensenf653e692016-02-29 17:05:38 -05008189static void rtl8723bu_update_rate_mask(struct rtl8xxxu_priv *priv,
8190 u32 ramask, int sgi)
8191{
8192 struct h2c_cmd h2c;
8193 u8 bw = 0;
8194
8195 memset(&h2c, 0, sizeof(struct h2c_cmd));
8196
8197 h2c.b_macid_cfg.cmd = H2C_8723B_MACID_CFG_RAID;
8198 h2c.b_macid_cfg.ramask0 = ramask & 0xff;
8199 h2c.b_macid_cfg.ramask1 = (ramask >> 8) & 0xff;
8200 h2c.b_macid_cfg.ramask2 = (ramask >> 16) & 0xff;
8201 h2c.b_macid_cfg.ramask3 = (ramask >> 24) & 0xff;
8202
8203 h2c.ramask.arg = 0x80;
8204 h2c.b_macid_cfg.data1 = 0;
8205 if (sgi)
8206 h2c.b_macid_cfg.data1 |= BIT(7);
8207
8208 h2c.b_macid_cfg.data2 = bw;
8209
8210 dev_dbg(&priv->udev->dev, "%s: rate mask %08x, arg %02x, size %zi\n",
8211 __func__, ramask, h2c.ramask.arg, sizeof(h2c.b_macid_cfg));
8212 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.b_macid_cfg));
8213}
8214
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008215static void rtl8723au_report_connect(struct rtl8xxxu_priv *priv,
8216 u8 macid, bool connect)
8217{
8218 struct h2c_cmd h2c;
8219
8220 memset(&h2c, 0, sizeof(struct h2c_cmd));
8221
8222 h2c.joinbss.cmd = H2C_JOIN_BSS_REPORT;
8223
8224 if (connect)
8225 h2c.joinbss.data = H2C_JOIN_BSS_CONNECT;
8226 else
8227 h2c.joinbss.data = H2C_JOIN_BSS_DISCONNECT;
8228
8229 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.joinbss));
8230}
8231
8232static void rtl8723bu_report_connect(struct rtl8xxxu_priv *priv,
8233 u8 macid, bool connect)
8234{
8235 struct h2c_cmd h2c;
8236
8237 memset(&h2c, 0, sizeof(struct h2c_cmd));
8238
8239 h2c.media_status_rpt.cmd = H2C_8723B_MEDIA_STATUS_RPT;
8240 if (connect)
8241 h2c.media_status_rpt.parm |= BIT(0);
8242 else
8243 h2c.media_status_rpt.parm &= ~BIT(0);
8244
8245 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.media_status_rpt));
8246}
8247
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008248static void rtl8xxxu_set_basic_rates(struct rtl8xxxu_priv *priv, u32 rate_cfg)
8249{
8250 u32 val32;
8251 u8 rate_idx = 0;
8252
8253 rate_cfg &= RESPONSE_RATE_BITMAP_ALL;
8254
8255 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
8256 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
8257 val32 |= rate_cfg;
8258 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
8259
8260 dev_dbg(&priv->udev->dev, "%s: rates %08x\n", __func__, rate_cfg);
8261
8262 while (rate_cfg) {
8263 rate_cfg = (rate_cfg >> 1);
8264 rate_idx++;
8265 }
8266 rtl8xxxu_write8(priv, REG_INIRTS_RATE_SEL, rate_idx);
8267}
8268
8269static void
8270rtl8xxxu_bss_info_changed(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
8271 struct ieee80211_bss_conf *bss_conf, u32 changed)
8272{
8273 struct rtl8xxxu_priv *priv = hw->priv;
8274 struct device *dev = &priv->udev->dev;
8275 struct ieee80211_sta *sta;
8276 u32 val32;
8277 u8 val8;
8278
8279 if (changed & BSS_CHANGED_ASSOC) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008280 dev_dbg(dev, "Changed ASSOC: %i!\n", bss_conf->assoc);
8281
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008282 rtl8xxxu_set_linktype(priv, vif->type);
8283
8284 if (bss_conf->assoc) {
8285 u32 ramask;
8286 int sgi = 0;
8287
8288 rcu_read_lock();
8289 sta = ieee80211_find_sta(vif, bss_conf->bssid);
8290 if (!sta) {
8291 dev_info(dev, "%s: ASSOC no sta found\n",
8292 __func__);
8293 rcu_read_unlock();
8294 goto error;
8295 }
8296
8297 if (sta->ht_cap.ht_supported)
8298 dev_info(dev, "%s: HT supported\n", __func__);
8299 if (sta->vht_cap.vht_supported)
8300 dev_info(dev, "%s: VHT supported\n", __func__);
8301
8302 /* TODO: Set bits 28-31 for rate adaptive id */
8303 ramask = (sta->supp_rates[0] & 0xfff) |
8304 sta->ht_cap.mcs.rx_mask[0] << 12 |
8305 sta->ht_cap.mcs.rx_mask[1] << 20;
8306 if (sta->ht_cap.cap &
8307 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))
8308 sgi = 1;
8309 rcu_read_unlock();
8310
Jes Sorensenf653e692016-02-29 17:05:38 -05008311 priv->fops->update_rate_mask(priv, ramask, sgi);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008312
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008313 rtl8xxxu_write8(priv, REG_BCN_MAX_ERR, 0xff);
8314
8315 rtl8723a_stop_tx_beacon(priv);
8316
8317 /* joinbss sequence */
8318 rtl8xxxu_write16(priv, REG_BCN_PSR_RPT,
8319 0xc000 | bss_conf->aid);
8320
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008321 priv->fops->report_connect(priv, 0, true);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008322 } else {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008323 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
8324 val8 |= BEACON_DISABLE_TSF_UPDATE;
8325 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
8326
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008327 priv->fops->report_connect(priv, 0, false);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008328 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008329 }
8330
8331 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
8332 dev_dbg(dev, "Changed ERP_PREAMBLE: Use short preamble %i\n",
8333 bss_conf->use_short_preamble);
8334 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
8335 if (bss_conf->use_short_preamble)
8336 val32 |= RSR_ACK_SHORT_PREAMBLE;
8337 else
8338 val32 &= ~RSR_ACK_SHORT_PREAMBLE;
8339 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
8340 }
8341
8342 if (changed & BSS_CHANGED_ERP_SLOT) {
8343 dev_dbg(dev, "Changed ERP_SLOT: short_slot_time %i\n",
8344 bss_conf->use_short_slot);
8345
8346 if (bss_conf->use_short_slot)
8347 val8 = 9;
8348 else
8349 val8 = 20;
8350 rtl8xxxu_write8(priv, REG_SLOT, val8);
8351 }
8352
8353 if (changed & BSS_CHANGED_BSSID) {
8354 dev_dbg(dev, "Changed BSSID!\n");
8355 rtl8xxxu_set_bssid(priv, bss_conf->bssid);
8356 }
8357
8358 if (changed & BSS_CHANGED_BASIC_RATES) {
8359 dev_dbg(dev, "Changed BASIC_RATES!\n");
8360 rtl8xxxu_set_basic_rates(priv, bss_conf->basic_rates);
8361 }
8362error:
8363 return;
8364}
8365
8366static u32 rtl8xxxu_80211_to_rtl_queue(u32 queue)
8367{
8368 u32 rtlqueue;
8369
8370 switch (queue) {
8371 case IEEE80211_AC_VO:
8372 rtlqueue = TXDESC_QUEUE_VO;
8373 break;
8374 case IEEE80211_AC_VI:
8375 rtlqueue = TXDESC_QUEUE_VI;
8376 break;
8377 case IEEE80211_AC_BE:
8378 rtlqueue = TXDESC_QUEUE_BE;
8379 break;
8380 case IEEE80211_AC_BK:
8381 rtlqueue = TXDESC_QUEUE_BK;
8382 break;
8383 default:
8384 rtlqueue = TXDESC_QUEUE_BE;
8385 }
8386
8387 return rtlqueue;
8388}
8389
8390static u32 rtl8xxxu_queue_select(struct ieee80211_hw *hw, struct sk_buff *skb)
8391{
8392 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
8393 u32 queue;
8394
8395 if (ieee80211_is_mgmt(hdr->frame_control))
8396 queue = TXDESC_QUEUE_MGNT;
8397 else
8398 queue = rtl8xxxu_80211_to_rtl_queue(skb_get_queue_mapping(skb));
8399
8400 return queue;
8401}
8402
Jes Sorensen179e1742016-02-29 17:05:27 -05008403/*
8404 * Despite newer chips 8723b/8812/8821 having a larger TX descriptor
8405 * format. The descriptor checksum is still only calculated over the
8406 * initial 32 bytes of the descriptor!
8407 */
Jes Sorensendbb28962016-03-31 17:08:33 -04008408static void rtl8xxxu_calc_tx_desc_csum(struct rtl8xxxu_txdesc32 *tx_desc)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008409{
8410 __le16 *ptr = (__le16 *)tx_desc;
8411 u16 csum = 0;
8412 int i;
8413
8414 /*
8415 * Clear csum field before calculation, as the csum field is
8416 * in the middle of the struct.
8417 */
8418 tx_desc->csum = cpu_to_le16(0);
8419
Jes Sorensendbb28962016-03-31 17:08:33 -04008420 for (i = 0; i < (sizeof(struct rtl8xxxu_txdesc32) / sizeof(u16)); i++)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008421 csum = csum ^ le16_to_cpu(ptr[i]);
8422
8423 tx_desc->csum |= cpu_to_le16(csum);
8424}
8425
8426static void rtl8xxxu_free_tx_resources(struct rtl8xxxu_priv *priv)
8427{
8428 struct rtl8xxxu_tx_urb *tx_urb, *tmp;
8429 unsigned long flags;
8430
8431 spin_lock_irqsave(&priv->tx_urb_lock, flags);
8432 list_for_each_entry_safe(tx_urb, tmp, &priv->tx_urb_free_list, list) {
8433 list_del(&tx_urb->list);
8434 priv->tx_urb_free_count--;
8435 usb_free_urb(&tx_urb->urb);
8436 }
8437 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
8438}
8439
8440static struct rtl8xxxu_tx_urb *
8441rtl8xxxu_alloc_tx_urb(struct rtl8xxxu_priv *priv)
8442{
8443 struct rtl8xxxu_tx_urb *tx_urb;
8444 unsigned long flags;
8445
8446 spin_lock_irqsave(&priv->tx_urb_lock, flags);
8447 tx_urb = list_first_entry_or_null(&priv->tx_urb_free_list,
8448 struct rtl8xxxu_tx_urb, list);
8449 if (tx_urb) {
8450 list_del(&tx_urb->list);
8451 priv->tx_urb_free_count--;
8452 if (priv->tx_urb_free_count < RTL8XXXU_TX_URB_LOW_WATER &&
8453 !priv->tx_stopped) {
8454 priv->tx_stopped = true;
8455 ieee80211_stop_queues(priv->hw);
8456 }
8457 }
8458
8459 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
8460
8461 return tx_urb;
8462}
8463
8464static void rtl8xxxu_free_tx_urb(struct rtl8xxxu_priv *priv,
8465 struct rtl8xxxu_tx_urb *tx_urb)
8466{
8467 unsigned long flags;
8468
8469 INIT_LIST_HEAD(&tx_urb->list);
8470
8471 spin_lock_irqsave(&priv->tx_urb_lock, flags);
8472
8473 list_add(&tx_urb->list, &priv->tx_urb_free_list);
8474 priv->tx_urb_free_count++;
8475 if (priv->tx_urb_free_count > RTL8XXXU_TX_URB_HIGH_WATER &&
8476 priv->tx_stopped) {
8477 priv->tx_stopped = false;
8478 ieee80211_wake_queues(priv->hw);
8479 }
8480
8481 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
8482}
8483
8484static void rtl8xxxu_tx_complete(struct urb *urb)
8485{
8486 struct sk_buff *skb = (struct sk_buff *)urb->context;
8487 struct ieee80211_tx_info *tx_info;
8488 struct ieee80211_hw *hw;
Jes Sorensen179e1742016-02-29 17:05:27 -05008489 struct rtl8xxxu_priv *priv;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008490 struct rtl8xxxu_tx_urb *tx_urb =
8491 container_of(urb, struct rtl8xxxu_tx_urb, urb);
8492
8493 tx_info = IEEE80211_SKB_CB(skb);
8494 hw = tx_info->rate_driver_data[0];
Jes Sorensen179e1742016-02-29 17:05:27 -05008495 priv = hw->priv;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008496
Jes Sorensen179e1742016-02-29 17:05:27 -05008497 skb_pull(skb, priv->fops->tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008498
8499 ieee80211_tx_info_clear_status(tx_info);
8500 tx_info->status.rates[0].idx = -1;
8501 tx_info->status.rates[0].count = 0;
8502
8503 if (!urb->status)
8504 tx_info->flags |= IEEE80211_TX_STAT_ACK;
8505
8506 ieee80211_tx_status_irqsafe(hw, skb);
8507
Jes Sorensen179e1742016-02-29 17:05:27 -05008508 rtl8xxxu_free_tx_urb(priv, tx_urb);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008509}
8510
8511static void rtl8xxxu_dump_action(struct device *dev,
8512 struct ieee80211_hdr *hdr)
8513{
8514 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)hdr;
8515 u16 cap, timeout;
8516
8517 if (!(rtl8xxxu_debug & RTL8XXXU_DEBUG_ACTION))
8518 return;
8519
8520 switch (mgmt->u.action.u.addba_resp.action_code) {
8521 case WLAN_ACTION_ADDBA_RESP:
8522 cap = le16_to_cpu(mgmt->u.action.u.addba_resp.capab);
8523 timeout = le16_to_cpu(mgmt->u.action.u.addba_resp.timeout);
8524 dev_info(dev, "WLAN_ACTION_ADDBA_RESP: "
8525 "timeout %i, tid %02x, buf_size %02x, policy %02x, "
8526 "status %02x\n",
8527 timeout,
8528 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
8529 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
8530 (cap >> 1) & 0x1,
8531 le16_to_cpu(mgmt->u.action.u.addba_resp.status));
8532 break;
8533 case WLAN_ACTION_ADDBA_REQ:
8534 cap = le16_to_cpu(mgmt->u.action.u.addba_req.capab);
8535 timeout = le16_to_cpu(mgmt->u.action.u.addba_req.timeout);
8536 dev_info(dev, "WLAN_ACTION_ADDBA_REQ: "
8537 "timeout %i, tid %02x, buf_size %02x, policy %02x\n",
8538 timeout,
8539 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
8540 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
8541 (cap >> 1) & 0x1);
8542 break;
8543 default:
8544 dev_info(dev, "action frame %02x\n",
8545 mgmt->u.action.u.addba_resp.action_code);
8546 break;
8547 }
8548}
8549
8550static void rtl8xxxu_tx(struct ieee80211_hw *hw,
8551 struct ieee80211_tx_control *control,
8552 struct sk_buff *skb)
8553{
8554 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
8555 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
8556 struct ieee80211_rate *tx_rate = ieee80211_get_tx_rate(hw, tx_info);
8557 struct rtl8xxxu_priv *priv = hw->priv;
Jes Sorensendbb28962016-03-31 17:08:33 -04008558 struct rtl8xxxu_txdesc32 *tx_desc;
8559 struct rtl8xxxu_txdesc40 *tx_desc40;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008560 struct rtl8xxxu_tx_urb *tx_urb;
8561 struct ieee80211_sta *sta = NULL;
8562 struct ieee80211_vif *vif = tx_info->control.vif;
8563 struct device *dev = &priv->udev->dev;
8564 u32 queue, rate;
8565 u16 pktlen = skb->len;
8566 u16 seq_number;
8567 u16 rate_flag = tx_info->control.rates[0].flags;
Jes Sorensen179e1742016-02-29 17:05:27 -05008568 int tx_desc_size = priv->fops->tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008569 int ret;
Jes Sorensencc2646d2016-02-29 17:05:32 -05008570 bool usedesc40, ampdu_enable;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008571
Jes Sorensen179e1742016-02-29 17:05:27 -05008572 if (skb_headroom(skb) < tx_desc_size) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008573 dev_warn(dev,
8574 "%s: Not enough headroom (%i) for tx descriptor\n",
8575 __func__, skb_headroom(skb));
8576 goto error;
8577 }
8578
Jes Sorensen179e1742016-02-29 17:05:27 -05008579 if (unlikely(skb->len > (65535 - tx_desc_size))) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008580 dev_warn(dev, "%s: Trying to send over-sized skb (%i)\n",
8581 __func__, skb->len);
8582 goto error;
8583 }
8584
8585 tx_urb = rtl8xxxu_alloc_tx_urb(priv);
8586 if (!tx_urb) {
8587 dev_warn(dev, "%s: Unable to allocate tx urb\n", __func__);
8588 goto error;
8589 }
8590
8591 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_TX)
8592 dev_info(dev, "%s: TX rate: %d (%d), pkt size %d\n",
8593 __func__, tx_rate->bitrate, tx_rate->hw_value, pktlen);
8594
8595 if (ieee80211_is_action(hdr->frame_control))
8596 rtl8xxxu_dump_action(dev, hdr);
8597
Jes Sorensencc2646d2016-02-29 17:05:32 -05008598 usedesc40 = (tx_desc_size == 40);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008599 tx_info->rate_driver_data[0] = hw;
8600
8601 if (control && control->sta)
8602 sta = control->sta;
8603
Jes Sorensendbb28962016-03-31 17:08:33 -04008604 tx_desc = (struct rtl8xxxu_txdesc32 *)skb_push(skb, tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008605
Jes Sorensen179e1742016-02-29 17:05:27 -05008606 memset(tx_desc, 0, tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008607 tx_desc->pkt_size = cpu_to_le16(pktlen);
Jes Sorensen179e1742016-02-29 17:05:27 -05008608 tx_desc->pkt_offset = tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008609
8610 tx_desc->txdw0 =
8611 TXDESC_OWN | TXDESC_FIRST_SEGMENT | TXDESC_LAST_SEGMENT;
8612 if (is_multicast_ether_addr(ieee80211_get_DA(hdr)) ||
8613 is_broadcast_ether_addr(ieee80211_get_DA(hdr)))
8614 tx_desc->txdw0 |= TXDESC_BROADMULTICAST;
8615
8616 queue = rtl8xxxu_queue_select(hw, skb);
8617 tx_desc->txdw1 = cpu_to_le32(queue << TXDESC_QUEUE_SHIFT);
8618
8619 if (tx_info->control.hw_key) {
8620 switch (tx_info->control.hw_key->cipher) {
8621 case WLAN_CIPHER_SUITE_WEP40:
8622 case WLAN_CIPHER_SUITE_WEP104:
8623 case WLAN_CIPHER_SUITE_TKIP:
8624 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_RC4);
8625 break;
8626 case WLAN_CIPHER_SUITE_CCMP:
8627 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_AES);
8628 break;
8629 default:
8630 break;
8631 }
8632 }
8633
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008634 /* (tx_info->flags & IEEE80211_TX_CTL_AMPDU) && */
Jes Sorensena40ace42016-02-29 17:05:31 -05008635 ampdu_enable = false;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008636 if (ieee80211_is_data_qos(hdr->frame_control) && sta) {
8637 if (sta->ht_cap.ht_supported) {
8638 u32 ampdu, val32;
8639
8640 ampdu = (u32)sta->ht_cap.ampdu_density;
8641 val32 = ampdu << TXDESC_AMPDU_DENSITY_SHIFT;
8642 tx_desc->txdw2 |= cpu_to_le32(val32);
Jes Sorensence2d1db2016-02-29 17:05:30 -05008643
Jes Sorensena40ace42016-02-29 17:05:31 -05008644 ampdu_enable = true;
8645 }
8646 }
8647
Jes Sorensen4c683602016-02-29 17:05:35 -05008648 if (rate_flag & IEEE80211_TX_RC_MCS)
8649 rate = tx_info->control.rates[0].idx + DESC_RATE_MCS0;
8650 else
8651 rate = tx_rate->hw_value;
8652
Jes Sorensencc2646d2016-02-29 17:05:32 -05008653 seq_number = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
8654 if (!usedesc40) {
Jes Sorensen4c683602016-02-29 17:05:35 -05008655 tx_desc->txdw5 = cpu_to_le32(rate);
8656
8657 if (ieee80211_is_data(hdr->frame_control))
8658 tx_desc->txdw5 |= cpu_to_le32(0x0001ff00);
8659
Jes Sorensencc2646d2016-02-29 17:05:32 -05008660 tx_desc->txdw3 =
Jes Sorensen33f37242016-03-31 17:08:34 -04008661 cpu_to_le32((u32)seq_number << TXDESC32_SEQ_SHIFT);
Jes Sorensencc2646d2016-02-29 17:05:32 -05008662
Jes Sorensena40ace42016-02-29 17:05:31 -05008663 if (ampdu_enable)
Jes Sorensen33f37242016-03-31 17:08:34 -04008664 tx_desc->txdw1 |= cpu_to_le32(TXDESC32_AGG_ENABLE);
Jes Sorensena40ace42016-02-29 17:05:31 -05008665 else
Jes Sorensen33f37242016-03-31 17:08:34 -04008666 tx_desc->txdw1 |= cpu_to_le32(TXDESC32_AGG_BREAK);
Jes Sorensen4c683602016-02-29 17:05:35 -05008667
8668 if (ieee80211_is_mgmt(hdr->frame_control)) {
8669 tx_desc->txdw5 = cpu_to_le32(tx_rate->hw_value);
8670 tx_desc->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008671 cpu_to_le32(TXDESC32_USE_DRIVER_RATE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008672 tx_desc->txdw5 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008673 cpu_to_le32(6 << TXDESC32_RETRY_LIMIT_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008674 tx_desc->txdw5 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008675 cpu_to_le32(TXDESC32_RETRY_LIMIT_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008676 }
8677
8678 if (ieee80211_is_data_qos(hdr->frame_control))
Jes Sorensen33f37242016-03-31 17:08:34 -04008679 tx_desc->txdw4 |= cpu_to_le32(TXDESC32_QOS);
Jes Sorensen4c683602016-02-29 17:05:35 -05008680
8681 if (rate_flag & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ||
8682 (sta && vif && vif->bss_conf.use_short_preamble))
Jes Sorensen33f37242016-03-31 17:08:34 -04008683 tx_desc->txdw4 |= cpu_to_le32(TXDESC32_SHORT_PREAMBLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008684
8685 if (rate_flag & IEEE80211_TX_RC_SHORT_GI ||
8686 (ieee80211_is_data_qos(hdr->frame_control) &&
8687 sta && sta->ht_cap.cap &
8688 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))) {
Jes Sorensen1df1de32016-03-31 17:08:36 -04008689 tx_desc->txdw5 |= cpu_to_le32(TXDESC32_SHORT_GI);
Jes Sorensen4c683602016-02-29 17:05:35 -05008690 }
8691
8692 if (rate_flag & IEEE80211_TX_RC_USE_RTS_CTS) {
8693 /*
8694 * Use RTS rate 24M - does the mac80211 tell
8695 * us which to use?
8696 */
8697 tx_desc->txdw4 |=
8698 cpu_to_le32(DESC_RATE_24M <<
Jes Sorensen33f37242016-03-31 17:08:34 -04008699 TXDESC32_RTS_RATE_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008700 tx_desc->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008701 cpu_to_le32(TXDESC32_RTS_CTS_ENABLE);
8702 tx_desc->txdw4 |= cpu_to_le32(TXDESC32_HW_RTS_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008703 }
Jes Sorensena40ace42016-02-29 17:05:31 -05008704 } else {
Jes Sorensendbb28962016-03-31 17:08:33 -04008705 tx_desc40 = (struct rtl8xxxu_txdesc40 *)tx_desc;
Jes Sorensencc2646d2016-02-29 17:05:32 -05008706
Jes Sorensen4c683602016-02-29 17:05:35 -05008707 tx_desc40->txdw4 = cpu_to_le32(rate);
8708 if (ieee80211_is_data(hdr->frame_control)) {
8709 tx_desc->txdw4 |=
8710 cpu_to_le32(0x1f <<
Jes Sorensen33f37242016-03-31 17:08:34 -04008711 TXDESC40_DATA_RATE_FB_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008712 }
8713
Jes Sorensencc2646d2016-02-29 17:05:32 -05008714 tx_desc40->txdw9 =
Jes Sorensen33f37242016-03-31 17:08:34 -04008715 cpu_to_le32((u32)seq_number << TXDESC40_SEQ_SHIFT);
Jes Sorensencc2646d2016-02-29 17:05:32 -05008716
Jes Sorensena40ace42016-02-29 17:05:31 -05008717 if (ampdu_enable)
Jes Sorensen33f37242016-03-31 17:08:34 -04008718 tx_desc40->txdw2 |= cpu_to_le32(TXDESC40_AGG_ENABLE);
Jes Sorensena40ace42016-02-29 17:05:31 -05008719 else
Jes Sorensen33f37242016-03-31 17:08:34 -04008720 tx_desc40->txdw2 |= cpu_to_le32(TXDESC40_AGG_BREAK);
Jes Sorensen4c683602016-02-29 17:05:35 -05008721
8722 if (ieee80211_is_mgmt(hdr->frame_control)) {
8723 tx_desc40->txdw4 = cpu_to_le32(tx_rate->hw_value);
8724 tx_desc40->txdw3 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008725 cpu_to_le32(TXDESC40_USE_DRIVER_RATE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008726 tx_desc40->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008727 cpu_to_le32(6 << TXDESC40_RETRY_LIMIT_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008728 tx_desc40->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008729 cpu_to_le32(TXDESC40_RETRY_LIMIT_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008730 }
8731
8732 if (rate_flag & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ||
8733 (sta && vif && vif->bss_conf.use_short_preamble))
8734 tx_desc40->txdw5 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008735 cpu_to_le32(TXDESC40_SHORT_PREAMBLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008736
8737 if (rate_flag & IEEE80211_TX_RC_USE_RTS_CTS) {
8738 /*
8739 * Use RTS rate 24M - does the mac80211 tell
8740 * us which to use?
8741 */
8742 tx_desc->txdw4 |=
8743 cpu_to_le32(DESC_RATE_24M <<
Jes Sorensen33f37242016-03-31 17:08:34 -04008744 TXDESC40_RTS_RATE_SHIFT);
8745 tx_desc->txdw3 |= cpu_to_le32(TXDESC40_RTS_CTS_ENABLE);
8746 tx_desc->txdw3 |= cpu_to_le32(TXDESC40_HW_RTS_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008747 }
Jes Sorensen69794942016-02-29 17:05:43 -05008748 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008749
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008750 rtl8xxxu_calc_tx_desc_csum(tx_desc);
8751
8752 usb_fill_bulk_urb(&tx_urb->urb, priv->udev, priv->pipe_out[queue],
8753 skb->data, skb->len, rtl8xxxu_tx_complete, skb);
8754
8755 usb_anchor_urb(&tx_urb->urb, &priv->tx_anchor);
8756 ret = usb_submit_urb(&tx_urb->urb, GFP_ATOMIC);
8757 if (ret) {
8758 usb_unanchor_urb(&tx_urb->urb);
8759 rtl8xxxu_free_tx_urb(priv, tx_urb);
8760 goto error;
8761 }
8762 return;
8763error:
8764 dev_kfree_skb(skb);
8765}
8766
8767static void rtl8xxxu_rx_parse_phystats(struct rtl8xxxu_priv *priv,
8768 struct ieee80211_rx_status *rx_status,
Jes Sorensen87957082016-02-29 17:05:42 -05008769 struct rtl8723au_phy_stats *phy_stats,
8770 u32 rxmcs)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008771{
8772 if (phy_stats->sgi_en)
8773 rx_status->flag |= RX_FLAG_SHORT_GI;
8774
Jes Sorensen87957082016-02-29 17:05:42 -05008775 if (rxmcs < DESC_RATE_6M) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008776 /*
8777 * Handle PHY stats for CCK rates
8778 */
8779 u8 cck_agc_rpt = phy_stats->cck_agc_rpt_ofdm_cfosho_a;
8780
8781 switch (cck_agc_rpt & 0xc0) {
8782 case 0xc0:
8783 rx_status->signal = -46 - (cck_agc_rpt & 0x3e);
8784 break;
8785 case 0x80:
8786 rx_status->signal = -26 - (cck_agc_rpt & 0x3e);
8787 break;
8788 case 0x40:
8789 rx_status->signal = -12 - (cck_agc_rpt & 0x3e);
8790 break;
8791 case 0x00:
8792 rx_status->signal = 16 - (cck_agc_rpt & 0x3e);
8793 break;
8794 }
8795 } else {
8796 rx_status->signal =
8797 (phy_stats->cck_sig_qual_ofdm_pwdb_all >> 1) - 110;
8798 }
8799}
8800
8801static void rtl8xxxu_free_rx_resources(struct rtl8xxxu_priv *priv)
8802{
8803 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
8804 unsigned long flags;
8805
8806 spin_lock_irqsave(&priv->rx_urb_lock, flags);
8807
8808 list_for_each_entry_safe(rx_urb, tmp,
8809 &priv->rx_urb_pending_list, list) {
8810 list_del(&rx_urb->list);
8811 priv->rx_urb_pending_count--;
8812 usb_free_urb(&rx_urb->urb);
8813 }
8814
8815 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
8816}
8817
8818static void rtl8xxxu_queue_rx_urb(struct rtl8xxxu_priv *priv,
8819 struct rtl8xxxu_rx_urb *rx_urb)
8820{
8821 struct sk_buff *skb;
8822 unsigned long flags;
8823 int pending = 0;
8824
8825 spin_lock_irqsave(&priv->rx_urb_lock, flags);
8826
8827 if (!priv->shutdown) {
8828 list_add_tail(&rx_urb->list, &priv->rx_urb_pending_list);
8829 priv->rx_urb_pending_count++;
8830 pending = priv->rx_urb_pending_count;
8831 } else {
8832 skb = (struct sk_buff *)rx_urb->urb.context;
8833 dev_kfree_skb(skb);
8834 usb_free_urb(&rx_urb->urb);
8835 }
8836
8837 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
8838
8839 if (pending > RTL8XXXU_RX_URB_PENDING_WATER)
8840 schedule_work(&priv->rx_urb_wq);
8841}
8842
8843static void rtl8xxxu_rx_urb_work(struct work_struct *work)
8844{
8845 struct rtl8xxxu_priv *priv;
8846 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
8847 struct list_head local;
8848 struct sk_buff *skb;
8849 unsigned long flags;
8850 int ret;
8851
8852 priv = container_of(work, struct rtl8xxxu_priv, rx_urb_wq);
8853 INIT_LIST_HEAD(&local);
8854
8855 spin_lock_irqsave(&priv->rx_urb_lock, flags);
8856
8857 list_splice_init(&priv->rx_urb_pending_list, &local);
8858 priv->rx_urb_pending_count = 0;
8859
8860 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
8861
8862 list_for_each_entry_safe(rx_urb, tmp, &local, list) {
8863 list_del_init(&rx_urb->list);
8864 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
8865 /*
8866 * If out of memory or temporary error, put it back on the
8867 * queue and try again. Otherwise the device is dead/gone
8868 * and we should drop it.
8869 */
8870 switch (ret) {
8871 case 0:
8872 break;
8873 case -ENOMEM:
8874 case -EAGAIN:
8875 rtl8xxxu_queue_rx_urb(priv, rx_urb);
8876 break;
8877 default:
8878 pr_info("failed to requeue urb %i\n", ret);
8879 skb = (struct sk_buff *)rx_urb->urb.context;
8880 dev_kfree_skb(skb);
8881 usb_free_urb(&rx_urb->urb);
8882 }
8883 }
8884}
8885
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008886static int rtl8xxxu_parse_rxdesc16(struct rtl8xxxu_priv *priv,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008887 struct sk_buff *skb,
8888 struct ieee80211_rx_status *rx_status)
8889{
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008890 struct rtl8xxxu_rxdesc16 *rx_desc =
8891 (struct rtl8xxxu_rxdesc16 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008892 struct rtl8723au_phy_stats *phy_stats;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008893 __le32 *_rx_desc_le = (__le32 *)skb->data;
8894 u32 *_rx_desc = (u32 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008895 int drvinfo_sz, desc_shift;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008896 int i;
8897
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008898 for (i = 0; i < (sizeof(struct rtl8xxxu_rxdesc16) / sizeof(u32)); i++)
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008899 _rx_desc[i] = le32_to_cpu(_rx_desc_le[i]);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008900
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008901 skb_pull(skb, sizeof(struct rtl8xxxu_rxdesc16));
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008902
8903 phy_stats = (struct rtl8723au_phy_stats *)skb->data;
8904
8905 drvinfo_sz = rx_desc->drvinfo_sz * 8;
8906 desc_shift = rx_desc->shift;
8907 skb_pull(skb, drvinfo_sz + desc_shift);
8908
8909 if (rx_desc->phy_stats)
Jes Sorensen87957082016-02-29 17:05:42 -05008910 rtl8xxxu_rx_parse_phystats(priv, rx_status, phy_stats,
8911 rx_desc->rxmcs);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008912
8913 rx_status->mactime = le32_to_cpu(rx_desc->tsfl);
8914 rx_status->flag |= RX_FLAG_MACTIME_START;
8915
8916 if (!rx_desc->swdec)
8917 rx_status->flag |= RX_FLAG_DECRYPTED;
8918 if (rx_desc->crc32)
8919 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
8920 if (rx_desc->bw)
8921 rx_status->flag |= RX_FLAG_40MHZ;
8922
8923 if (rx_desc->rxht) {
8924 rx_status->flag |= RX_FLAG_HT;
8925 rx_status->rate_idx = rx_desc->rxmcs - DESC_RATE_MCS0;
8926 } else {
8927 rx_status->rate_idx = rx_desc->rxmcs;
8928 }
8929
8930 return RX_TYPE_DATA_PKT;
8931}
8932
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008933static int rtl8xxxu_parse_rxdesc24(struct rtl8xxxu_priv *priv,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008934 struct sk_buff *skb,
8935 struct ieee80211_rx_status *rx_status)
8936{
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008937 struct rtl8xxxu_rxdesc24 *rx_desc =
8938 (struct rtl8xxxu_rxdesc24 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008939 struct rtl8723au_phy_stats *phy_stats;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008940 __le32 *_rx_desc_le = (__le32 *)skb->data;
8941 u32 *_rx_desc = (u32 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008942 int drvinfo_sz, desc_shift;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008943 int i;
8944
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008945 for (i = 0; i < (sizeof(struct rtl8xxxu_rxdesc24) / sizeof(u32)); i++)
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008946 _rx_desc[i] = le32_to_cpu(_rx_desc_le[i]);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008947
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008948 skb_pull(skb, sizeof(struct rtl8xxxu_rxdesc24));
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008949
8950 phy_stats = (struct rtl8723au_phy_stats *)skb->data;
8951
8952 drvinfo_sz = rx_desc->drvinfo_sz * 8;
8953 desc_shift = rx_desc->shift;
8954 skb_pull(skb, drvinfo_sz + desc_shift);
8955
Jes Sorensene975b872016-02-29 17:05:36 -05008956 if (rx_desc->rpt_sel) {
8957 struct device *dev = &priv->udev->dev;
8958 dev_dbg(dev, "%s: C2H packet\n", __func__);
8959 return RX_TYPE_C2H;
8960 }
8961
Jes Sorensen87957082016-02-29 17:05:42 -05008962 if (rx_desc->phy_stats)
8963 rtl8xxxu_rx_parse_phystats(priv, rx_status, phy_stats,
8964 rx_desc->rxmcs);
8965
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008966 rx_status->mactime = le32_to_cpu(rx_desc->tsfl);
8967 rx_status->flag |= RX_FLAG_MACTIME_START;
8968
8969 if (!rx_desc->swdec)
8970 rx_status->flag |= RX_FLAG_DECRYPTED;
8971 if (rx_desc->crc32)
8972 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
8973 if (rx_desc->bw)
8974 rx_status->flag |= RX_FLAG_40MHZ;
8975
8976 if (rx_desc->rxmcs >= DESC_RATE_MCS0) {
8977 rx_status->flag |= RX_FLAG_HT;
8978 rx_status->rate_idx = rx_desc->rxmcs - DESC_RATE_MCS0;
8979 } else {
8980 rx_status->rate_idx = rx_desc->rxmcs;
8981 }
8982
Jes Sorensene975b872016-02-29 17:05:36 -05008983 return RX_TYPE_DATA_PKT;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008984}
8985
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008986static void rtl8723bu_handle_c2h(struct rtl8xxxu_priv *priv,
8987 struct sk_buff *skb)
8988{
8989 struct rtl8723bu_c2h *c2h = (struct rtl8723bu_c2h *)skb->data;
8990 struct device *dev = &priv->udev->dev;
8991 int len;
8992
8993 len = skb->len - 2;
8994
Jes Sorensen5e00d502016-02-29 17:05:28 -05008995 dev_dbg(dev, "C2H ID %02x seq %02x, len %02x source %02x\n",
8996 c2h->id, c2h->seq, len, c2h->bt_info.response_source);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008997
8998 switch(c2h->id) {
8999 case C2H_8723B_BT_INFO:
9000 if (c2h->bt_info.response_source >
9001 BT_INFO_SRC_8723B_BT_ACTIVE_SEND)
Jes Sorensen5e00d502016-02-29 17:05:28 -05009002 dev_dbg(dev, "C2H_BT_INFO WiFi only firmware\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05009003 else
Jes Sorensen5e00d502016-02-29 17:05:28 -05009004 dev_dbg(dev, "C2H_BT_INFO BT/WiFi coexist firmware\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05009005
9006 if (c2h->bt_info.bt_has_reset)
Jes Sorensen5e00d502016-02-29 17:05:28 -05009007 dev_dbg(dev, "BT has been reset\n");
Jes Sorensen394f1bd2016-02-29 17:04:49 -05009008 if (c2h->bt_info.tx_rx_mask)
Jes Sorensen5e00d502016-02-29 17:05:28 -05009009 dev_dbg(dev, "BT TRx mask\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05009010
9011 break;
Jes Sorensen394f1bd2016-02-29 17:04:49 -05009012 case C2H_8723B_BT_MP_INFO:
Jes Sorensen5e00d502016-02-29 17:05:28 -05009013 dev_dbg(dev, "C2H_MP_INFO ext ID %02x, status %02x\n",
9014 c2h->bt_mp_info.ext_id, c2h->bt_mp_info.status);
Jes Sorensen394f1bd2016-02-29 17:04:49 -05009015 break;
Jes Sorensen55a18dd2016-02-29 17:05:41 -05009016 case C2H_8723B_RA_REPORT:
9017 dev_dbg(dev,
9018 "C2H RA RPT: rate %02x, unk %i, macid %02x, noise %i\n",
9019 c2h->ra_report.rate, c2h->ra_report.dummy0_0,
9020 c2h->ra_report.macid, c2h->ra_report.noisy_state);
9021 break;
Jes Sorensenb2b43b72016-02-29 17:04:48 -05009022 default:
Jes Sorensen739dc9f2016-02-29 17:05:40 -05009023 dev_info(dev, "Unhandled C2H event %02x seq %02x\n",
9024 c2h->id, c2h->seq);
9025 print_hex_dump(KERN_INFO, "C2H content: ", DUMP_PREFIX_NONE,
9026 16, 1, c2h->raw.payload, len, false);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05009027 break;
9028 }
9029}
9030
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009031static void rtl8xxxu_rx_complete(struct urb *urb)
9032{
9033 struct rtl8xxxu_rx_urb *rx_urb =
9034 container_of(urb, struct rtl8xxxu_rx_urb, urb);
9035 struct ieee80211_hw *hw = rx_urb->hw;
9036 struct rtl8xxxu_priv *priv = hw->priv;
9037 struct sk_buff *skb = (struct sk_buff *)urb->context;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009038 struct ieee80211_rx_status *rx_status = IEEE80211_SKB_RXCB(skb);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009039 struct device *dev = &priv->udev->dev;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04009040 int rx_type;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009041
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009042 skb_put(skb, urb->actual_length);
9043
9044 if (urb->status == 0) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009045 memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
9046
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05009047 rx_type = priv->fops->parse_rx_desc(priv, skb, rx_status);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009048
9049 rx_status->freq = hw->conf.chandef.chan->center_freq;
9050 rx_status->band = hw->conf.chandef.chan->band;
9051
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05009052 if (rx_type == RX_TYPE_DATA_PKT)
9053 ieee80211_rx_irqsafe(hw, skb);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05009054 else {
9055 rtl8723bu_handle_c2h(priv, skb);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05009056 dev_kfree_skb(skb);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05009057 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009058
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009059 skb = NULL;
9060 rx_urb->urb.context = NULL;
9061 rtl8xxxu_queue_rx_urb(priv, rx_urb);
9062 } else {
9063 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
9064 goto cleanup;
9065 }
9066 return;
9067
9068cleanup:
9069 usb_free_urb(urb);
9070 dev_kfree_skb(skb);
9071 return;
9072}
9073
9074static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
9075 struct rtl8xxxu_rx_urb *rx_urb)
9076{
9077 struct sk_buff *skb;
9078 int skb_size;
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009079 int ret, rx_desc_sz;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009080
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009081 rx_desc_sz = priv->fops->rx_desc_size;
9082 skb_size = rx_desc_sz + RTL_RX_BUFFER_SIZE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009083 skb = __netdev_alloc_skb(NULL, skb_size, GFP_KERNEL);
9084 if (!skb)
9085 return -ENOMEM;
9086
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009087 memset(skb->data, 0, rx_desc_sz);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009088 usb_fill_bulk_urb(&rx_urb->urb, priv->udev, priv->pipe_in, skb->data,
9089 skb_size, rtl8xxxu_rx_complete, skb);
9090 usb_anchor_urb(&rx_urb->urb, &priv->rx_anchor);
9091 ret = usb_submit_urb(&rx_urb->urb, GFP_ATOMIC);
9092 if (ret)
9093 usb_unanchor_urb(&rx_urb->urb);
9094 return ret;
9095}
9096
9097static void rtl8xxxu_int_complete(struct urb *urb)
9098{
9099 struct rtl8xxxu_priv *priv = (struct rtl8xxxu_priv *)urb->context;
9100 struct device *dev = &priv->udev->dev;
9101 int ret;
9102
9103 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
9104 if (urb->status == 0) {
9105 usb_anchor_urb(urb, &priv->int_anchor);
9106 ret = usb_submit_urb(urb, GFP_ATOMIC);
9107 if (ret)
9108 usb_unanchor_urb(urb);
9109 } else {
9110 dev_info(dev, "%s: Error %i\n", __func__, urb->status);
9111 }
9112}
9113
9114
9115static int rtl8xxxu_submit_int_urb(struct ieee80211_hw *hw)
9116{
9117 struct rtl8xxxu_priv *priv = hw->priv;
9118 struct urb *urb;
9119 u32 val32;
9120 int ret;
9121
9122 urb = usb_alloc_urb(0, GFP_KERNEL);
9123 if (!urb)
9124 return -ENOMEM;
9125
9126 usb_fill_int_urb(urb, priv->udev, priv->pipe_interrupt,
9127 priv->int_buf, USB_INTR_CONTENT_LENGTH,
9128 rtl8xxxu_int_complete, priv, 1);
9129 usb_anchor_urb(urb, &priv->int_anchor);
9130 ret = usb_submit_urb(urb, GFP_KERNEL);
9131 if (ret) {
9132 usb_unanchor_urb(urb);
9133 goto error;
9134 }
9135
9136 val32 = rtl8xxxu_read32(priv, REG_USB_HIMR);
9137 val32 |= USB_HIMR_CPWM;
9138 rtl8xxxu_write32(priv, REG_USB_HIMR, val32);
9139
9140error:
9141 return ret;
9142}
9143
9144static int rtl8xxxu_add_interface(struct ieee80211_hw *hw,
9145 struct ieee80211_vif *vif)
9146{
9147 struct rtl8xxxu_priv *priv = hw->priv;
9148 int ret;
9149 u8 val8;
9150
9151 switch (vif->type) {
9152 case NL80211_IFTYPE_STATION:
9153 rtl8723a_stop_tx_beacon(priv);
9154
9155 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
9156 val8 |= BEACON_ATIM | BEACON_FUNCTION_ENABLE |
9157 BEACON_DISABLE_TSF_UPDATE;
9158 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
9159 ret = 0;
9160 break;
9161 default:
9162 ret = -EOPNOTSUPP;
9163 }
9164
9165 rtl8xxxu_set_linktype(priv, vif->type);
9166
9167 return ret;
9168}
9169
9170static void rtl8xxxu_remove_interface(struct ieee80211_hw *hw,
9171 struct ieee80211_vif *vif)
9172{
9173 struct rtl8xxxu_priv *priv = hw->priv;
9174
9175 dev_dbg(&priv->udev->dev, "%s\n", __func__);
9176}
9177
9178static int rtl8xxxu_config(struct ieee80211_hw *hw, u32 changed)
9179{
9180 struct rtl8xxxu_priv *priv = hw->priv;
9181 struct device *dev = &priv->udev->dev;
9182 u16 val16;
9183 int ret = 0, channel;
9184 bool ht40;
9185
9186 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
9187 dev_info(dev,
9188 "%s: channel: %i (changed %08x chandef.width %02x)\n",
9189 __func__, hw->conf.chandef.chan->hw_value,
9190 changed, hw->conf.chandef.width);
9191
9192 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS) {
9193 val16 = ((hw->conf.long_frame_max_tx_count <<
9194 RETRY_LIMIT_LONG_SHIFT) & RETRY_LIMIT_LONG_MASK) |
9195 ((hw->conf.short_frame_max_tx_count <<
9196 RETRY_LIMIT_SHORT_SHIFT) & RETRY_LIMIT_SHORT_MASK);
9197 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
9198 }
9199
9200 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
9201 switch (hw->conf.chandef.width) {
9202 case NL80211_CHAN_WIDTH_20_NOHT:
9203 case NL80211_CHAN_WIDTH_20:
9204 ht40 = false;
9205 break;
9206 case NL80211_CHAN_WIDTH_40:
9207 ht40 = true;
9208 break;
9209 default:
9210 ret = -ENOTSUPP;
9211 goto exit;
9212 }
9213
9214 channel = hw->conf.chandef.chan->hw_value;
9215
Jes Sorensene796dab2016-02-29 17:05:19 -05009216 priv->fops->set_tx_power(priv, channel, ht40);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009217
Jes Sorensen1ea8e842016-02-29 17:05:04 -05009218 priv->fops->config_channel(hw);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009219 }
9220
9221exit:
9222 return ret;
9223}
9224
9225static int rtl8xxxu_conf_tx(struct ieee80211_hw *hw,
9226 struct ieee80211_vif *vif, u16 queue,
9227 const struct ieee80211_tx_queue_params *param)
9228{
9229 struct rtl8xxxu_priv *priv = hw->priv;
9230 struct device *dev = &priv->udev->dev;
9231 u32 val32;
9232 u8 aifs, acm_ctrl, acm_bit;
9233
9234 aifs = param->aifs;
9235
9236 val32 = aifs |
9237 fls(param->cw_min) << EDCA_PARAM_ECW_MIN_SHIFT |
9238 fls(param->cw_max) << EDCA_PARAM_ECW_MAX_SHIFT |
9239 (u32)param->txop << EDCA_PARAM_TXOP_SHIFT;
9240
9241 acm_ctrl = rtl8xxxu_read8(priv, REG_ACM_HW_CTRL);
9242 dev_dbg(dev,
9243 "%s: IEEE80211 queue %02x val %08x, acm %i, acm_ctrl %02x\n",
9244 __func__, queue, val32, param->acm, acm_ctrl);
9245
9246 switch (queue) {
9247 case IEEE80211_AC_VO:
9248 acm_bit = ACM_HW_CTRL_VO;
9249 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, val32);
9250 break;
9251 case IEEE80211_AC_VI:
9252 acm_bit = ACM_HW_CTRL_VI;
9253 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, val32);
9254 break;
9255 case IEEE80211_AC_BE:
9256 acm_bit = ACM_HW_CTRL_BE;
9257 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, val32);
9258 break;
9259 case IEEE80211_AC_BK:
9260 acm_bit = ACM_HW_CTRL_BK;
9261 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, val32);
9262 break;
9263 default:
9264 acm_bit = 0;
9265 break;
9266 }
9267
9268 if (param->acm)
9269 acm_ctrl |= acm_bit;
9270 else
9271 acm_ctrl &= ~acm_bit;
9272 rtl8xxxu_write8(priv, REG_ACM_HW_CTRL, acm_ctrl);
9273
9274 return 0;
9275}
9276
9277static void rtl8xxxu_configure_filter(struct ieee80211_hw *hw,
9278 unsigned int changed_flags,
9279 unsigned int *total_flags, u64 multicast)
9280{
9281 struct rtl8xxxu_priv *priv = hw->priv;
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05009282 u32 rcr = rtl8xxxu_read32(priv, REG_RCR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009283
9284 dev_dbg(&priv->udev->dev, "%s: changed_flags %08x, total_flags %08x\n",
9285 __func__, changed_flags, *total_flags);
9286
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05009287 /*
9288 * FIF_ALLMULTI ignored as all multicast frames are accepted (REG_MAR)
9289 */
9290
9291 if (*total_flags & FIF_FCSFAIL)
9292 rcr |= RCR_ACCEPT_CRC32;
9293 else
9294 rcr &= ~RCR_ACCEPT_CRC32;
9295
9296 /*
9297 * FIF_PLCPFAIL not supported?
9298 */
9299
9300 if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
9301 rcr &= ~RCR_CHECK_BSSID_BEACON;
9302 else
9303 rcr |= RCR_CHECK_BSSID_BEACON;
9304
9305 if (*total_flags & FIF_CONTROL)
9306 rcr |= RCR_ACCEPT_CTRL_FRAME;
9307 else
9308 rcr &= ~RCR_ACCEPT_CTRL_FRAME;
9309
9310 if (*total_flags & FIF_OTHER_BSS) {
9311 rcr |= RCR_ACCEPT_AP;
9312 rcr &= ~RCR_CHECK_BSSID_MATCH;
9313 } else {
9314 rcr &= ~RCR_ACCEPT_AP;
9315 rcr |= RCR_CHECK_BSSID_MATCH;
9316 }
9317
9318 if (*total_flags & FIF_PSPOLL)
9319 rcr |= RCR_ACCEPT_PM;
9320 else
9321 rcr &= ~RCR_ACCEPT_PM;
9322
9323 /*
9324 * FIF_PROBE_REQ ignored as probe requests always seem to be accepted
9325 */
9326
9327 rtl8xxxu_write32(priv, REG_RCR, rcr);
9328
Jes Sorensen755bda12016-02-03 13:39:54 -05009329 *total_flags &= (FIF_ALLMULTI | FIF_FCSFAIL | FIF_BCN_PRBRESP_PROMISC |
9330 FIF_CONTROL | FIF_OTHER_BSS | FIF_PSPOLL |
9331 FIF_PROBE_REQ);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009332}
9333
9334static int rtl8xxxu_set_rts_threshold(struct ieee80211_hw *hw, u32 rts)
9335{
9336 if (rts > 2347)
9337 return -EINVAL;
9338
9339 return 0;
9340}
9341
9342static int rtl8xxxu_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
9343 struct ieee80211_vif *vif,
9344 struct ieee80211_sta *sta,
9345 struct ieee80211_key_conf *key)
9346{
9347 struct rtl8xxxu_priv *priv = hw->priv;
9348 struct device *dev = &priv->udev->dev;
9349 u8 mac_addr[ETH_ALEN];
9350 u8 val8;
9351 u16 val16;
9352 u32 val32;
9353 int retval = -EOPNOTSUPP;
9354
9355 dev_dbg(dev, "%s: cmd %02x, cipher %08x, index %i\n",
9356 __func__, cmd, key->cipher, key->keyidx);
9357
9358 if (vif->type != NL80211_IFTYPE_STATION)
9359 return -EOPNOTSUPP;
9360
9361 if (key->keyidx > 3)
9362 return -EOPNOTSUPP;
9363
9364 switch (key->cipher) {
9365 case WLAN_CIPHER_SUITE_WEP40:
9366 case WLAN_CIPHER_SUITE_WEP104:
9367
9368 break;
9369 case WLAN_CIPHER_SUITE_CCMP:
9370 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT_TX;
9371 break;
9372 case WLAN_CIPHER_SUITE_TKIP:
9373 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
9374 default:
9375 return -EOPNOTSUPP;
9376 }
9377
9378 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
9379 dev_dbg(dev, "%s: pairwise key\n", __func__);
9380 ether_addr_copy(mac_addr, sta->addr);
9381 } else {
9382 dev_dbg(dev, "%s: group key\n", __func__);
9383 eth_broadcast_addr(mac_addr);
9384 }
9385
9386 val16 = rtl8xxxu_read16(priv, REG_CR);
9387 val16 |= CR_SECURITY_ENABLE;
9388 rtl8xxxu_write16(priv, REG_CR, val16);
9389
9390 val8 = SEC_CFG_TX_SEC_ENABLE | SEC_CFG_TXBC_USE_DEFKEY |
9391 SEC_CFG_RX_SEC_ENABLE | SEC_CFG_RXBC_USE_DEFKEY;
9392 val8 |= SEC_CFG_TX_USE_DEFKEY | SEC_CFG_RX_USE_DEFKEY;
9393 rtl8xxxu_write8(priv, REG_SECURITY_CFG, val8);
9394
9395 switch (cmd) {
9396 case SET_KEY:
9397 key->hw_key_idx = key->keyidx;
9398 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
9399 rtl8xxxu_cam_write(priv, key, mac_addr);
9400 retval = 0;
9401 break;
9402 case DISABLE_KEY:
9403 rtl8xxxu_write32(priv, REG_CAM_WRITE, 0x00000000);
9404 val32 = CAM_CMD_POLLING | CAM_CMD_WRITE |
9405 key->keyidx << CAM_CMD_KEY_SHIFT;
9406 rtl8xxxu_write32(priv, REG_CAM_CMD, val32);
9407 retval = 0;
9408 break;
9409 default:
9410 dev_warn(dev, "%s: Unsupported command %02x\n", __func__, cmd);
9411 }
9412
9413 return retval;
9414}
9415
9416static int
9417rtl8xxxu_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
Sara Sharon50ea05e2015-12-30 16:06:04 +02009418 struct ieee80211_ampdu_params *params)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009419{
9420 struct rtl8xxxu_priv *priv = hw->priv;
9421 struct device *dev = &priv->udev->dev;
9422 u8 ampdu_factor, ampdu_density;
Sara Sharon50ea05e2015-12-30 16:06:04 +02009423 struct ieee80211_sta *sta = params->sta;
9424 enum ieee80211_ampdu_mlme_action action = params->action;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009425
9426 switch (action) {
9427 case IEEE80211_AMPDU_TX_START:
9428 dev_info(dev, "%s: IEEE80211_AMPDU_TX_START\n", __func__);
9429 ampdu_factor = sta->ht_cap.ampdu_factor;
9430 ampdu_density = sta->ht_cap.ampdu_density;
9431 rtl8xxxu_set_ampdu_factor(priv, ampdu_factor);
9432 rtl8xxxu_set_ampdu_min_space(priv, ampdu_density);
9433 dev_dbg(dev,
9434 "Changed HT: ampdu_factor %02x, ampdu_density %02x\n",
9435 ampdu_factor, ampdu_density);
9436 break;
9437 case IEEE80211_AMPDU_TX_STOP_FLUSH:
9438 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH\n", __func__);
9439 rtl8xxxu_set_ampdu_factor(priv, 0);
9440 rtl8xxxu_set_ampdu_min_space(priv, 0);
9441 break;
9442 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
9443 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH_CONT\n",
9444 __func__);
9445 rtl8xxxu_set_ampdu_factor(priv, 0);
9446 rtl8xxxu_set_ampdu_min_space(priv, 0);
9447 break;
9448 case IEEE80211_AMPDU_RX_START:
9449 dev_info(dev, "%s: IEEE80211_AMPDU_RX_START\n", __func__);
9450 break;
9451 case IEEE80211_AMPDU_RX_STOP:
9452 dev_info(dev, "%s: IEEE80211_AMPDU_RX_STOP\n", __func__);
9453 break;
9454 default:
9455 break;
9456 }
9457 return 0;
9458}
9459
9460static int rtl8xxxu_start(struct ieee80211_hw *hw)
9461{
9462 struct rtl8xxxu_priv *priv = hw->priv;
9463 struct rtl8xxxu_rx_urb *rx_urb;
9464 struct rtl8xxxu_tx_urb *tx_urb;
9465 unsigned long flags;
9466 int ret, i;
9467
9468 ret = 0;
9469
9470 init_usb_anchor(&priv->rx_anchor);
9471 init_usb_anchor(&priv->tx_anchor);
9472 init_usb_anchor(&priv->int_anchor);
9473
Jes Sorensendb08de92016-02-29 17:05:17 -05009474 priv->fops->enable_rf(priv);
Jes Sorensen0e28b972016-02-29 17:04:13 -05009475 if (priv->usb_interrupts) {
9476 ret = rtl8xxxu_submit_int_urb(hw);
9477 if (ret)
9478 goto exit;
9479 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009480
9481 for (i = 0; i < RTL8XXXU_TX_URBS; i++) {
9482 tx_urb = kmalloc(sizeof(struct rtl8xxxu_tx_urb), GFP_KERNEL);
9483 if (!tx_urb) {
9484 if (!i)
9485 ret = -ENOMEM;
9486
9487 goto error_out;
9488 }
9489 usb_init_urb(&tx_urb->urb);
9490 INIT_LIST_HEAD(&tx_urb->list);
9491 tx_urb->hw = hw;
9492 list_add(&tx_urb->list, &priv->tx_urb_free_list);
9493 priv->tx_urb_free_count++;
9494 }
9495
9496 priv->tx_stopped = false;
9497
9498 spin_lock_irqsave(&priv->rx_urb_lock, flags);
9499 priv->shutdown = false;
9500 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
9501
9502 for (i = 0; i < RTL8XXXU_RX_URBS; i++) {
9503 rx_urb = kmalloc(sizeof(struct rtl8xxxu_rx_urb), GFP_KERNEL);
9504 if (!rx_urb) {
9505 if (!i)
9506 ret = -ENOMEM;
9507
9508 goto error_out;
9509 }
9510 usb_init_urb(&rx_urb->urb);
9511 INIT_LIST_HEAD(&rx_urb->list);
9512 rx_urb->hw = hw;
9513
9514 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
9515 }
9516exit:
9517 /*
Bruno Randolfc85ea112016-02-03 13:39:55 -05009518 * Accept all data and mgmt frames
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009519 */
Bruno Randolfc85ea112016-02-03 13:39:55 -05009520 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0xffff);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009521 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0xffff);
9522
9523 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, 0x6954341e);
9524
9525 return ret;
9526
9527error_out:
9528 rtl8xxxu_free_tx_resources(priv);
9529 /*
9530 * Disable all data and mgmt frames
9531 */
9532 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
9533 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
9534
9535 return ret;
9536}
9537
9538static void rtl8xxxu_stop(struct ieee80211_hw *hw)
9539{
9540 struct rtl8xxxu_priv *priv = hw->priv;
9541 unsigned long flags;
9542
9543 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
9544
9545 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
9546 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
9547
9548 spin_lock_irqsave(&priv->rx_urb_lock, flags);
9549 priv->shutdown = true;
9550 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
9551
9552 usb_kill_anchored_urbs(&priv->rx_anchor);
9553 usb_kill_anchored_urbs(&priv->tx_anchor);
Jes Sorensen0e28b972016-02-29 17:04:13 -05009554 if (priv->usb_interrupts)
9555 usb_kill_anchored_urbs(&priv->int_anchor);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009556
Jes Sorensenfc89a412016-02-29 17:05:46 -05009557 priv->fops->disable_rf(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009558
9559 /*
9560 * Disable interrupts
9561 */
Jes Sorensen0e28b972016-02-29 17:04:13 -05009562 if (priv->usb_interrupts)
9563 rtl8xxxu_write32(priv, REG_USB_HIMR, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009564
9565 rtl8xxxu_free_rx_resources(priv);
9566 rtl8xxxu_free_tx_resources(priv);
9567}
9568
9569static const struct ieee80211_ops rtl8xxxu_ops = {
9570 .tx = rtl8xxxu_tx,
9571 .add_interface = rtl8xxxu_add_interface,
9572 .remove_interface = rtl8xxxu_remove_interface,
9573 .config = rtl8xxxu_config,
9574 .conf_tx = rtl8xxxu_conf_tx,
9575 .bss_info_changed = rtl8xxxu_bss_info_changed,
9576 .configure_filter = rtl8xxxu_configure_filter,
9577 .set_rts_threshold = rtl8xxxu_set_rts_threshold,
9578 .start = rtl8xxxu_start,
9579 .stop = rtl8xxxu_stop,
9580 .sw_scan_start = rtl8xxxu_sw_scan_start,
9581 .sw_scan_complete = rtl8xxxu_sw_scan_complete,
9582 .set_key = rtl8xxxu_set_key,
9583 .ampdu_action = rtl8xxxu_ampdu_action,
9584};
9585
9586static int rtl8xxxu_parse_usb(struct rtl8xxxu_priv *priv,
9587 struct usb_interface *interface)
9588{
9589 struct usb_interface_descriptor *interface_desc;
9590 struct usb_host_interface *host_interface;
9591 struct usb_endpoint_descriptor *endpoint;
9592 struct device *dev = &priv->udev->dev;
9593 int i, j = 0, endpoints;
9594 u8 dir, xtype, num;
9595 int ret = 0;
9596
9597 host_interface = &interface->altsetting[0];
9598 interface_desc = &host_interface->desc;
9599 endpoints = interface_desc->bNumEndpoints;
9600
9601 for (i = 0; i < endpoints; i++) {
9602 endpoint = &host_interface->endpoint[i].desc;
9603
9604 dir = endpoint->bEndpointAddress & USB_ENDPOINT_DIR_MASK;
9605 num = usb_endpoint_num(endpoint);
9606 xtype = usb_endpoint_type(endpoint);
9607 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9608 dev_dbg(dev,
9609 "%s: endpoint: dir %02x, # %02x, type %02x\n",
9610 __func__, dir, num, xtype);
9611 if (usb_endpoint_dir_in(endpoint) &&
9612 usb_endpoint_xfer_bulk(endpoint)) {
9613 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9614 dev_dbg(dev, "%s: in endpoint num %i\n",
9615 __func__, num);
9616
9617 if (priv->pipe_in) {
9618 dev_warn(dev,
9619 "%s: Too many IN pipes\n", __func__);
9620 ret = -EINVAL;
9621 goto exit;
9622 }
9623
9624 priv->pipe_in = usb_rcvbulkpipe(priv->udev, num);
9625 }
9626
9627 if (usb_endpoint_dir_in(endpoint) &&
9628 usb_endpoint_xfer_int(endpoint)) {
9629 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9630 dev_dbg(dev, "%s: interrupt endpoint num %i\n",
9631 __func__, num);
9632
9633 if (priv->pipe_interrupt) {
9634 dev_warn(dev, "%s: Too many INTERRUPT pipes\n",
9635 __func__);
9636 ret = -EINVAL;
9637 goto exit;
9638 }
9639
9640 priv->pipe_interrupt = usb_rcvintpipe(priv->udev, num);
9641 }
9642
9643 if (usb_endpoint_dir_out(endpoint) &&
9644 usb_endpoint_xfer_bulk(endpoint)) {
9645 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9646 dev_dbg(dev, "%s: out endpoint num %i\n",
9647 __func__, num);
9648 if (j >= RTL8XXXU_OUT_ENDPOINTS) {
9649 dev_warn(dev,
9650 "%s: Too many OUT pipes\n", __func__);
9651 ret = -EINVAL;
9652 goto exit;
9653 }
9654 priv->out_ep[j++] = num;
9655 }
9656 }
9657exit:
9658 priv->nr_out_eps = j;
9659 return ret;
9660}
9661
9662static int rtl8xxxu_probe(struct usb_interface *interface,
9663 const struct usb_device_id *id)
9664{
9665 struct rtl8xxxu_priv *priv;
9666 struct ieee80211_hw *hw;
9667 struct usb_device *udev;
9668 struct ieee80211_supported_band *sband;
9669 int ret = 0;
9670 int untested = 1;
9671
9672 udev = usb_get_dev(interface_to_usbdev(interface));
9673
9674 switch (id->idVendor) {
9675 case USB_VENDOR_ID_REALTEK:
9676 switch(id->idProduct) {
9677 case 0x1724:
9678 case 0x8176:
9679 case 0x8178:
9680 case 0x817f:
9681 untested = 0;
9682 break;
9683 }
9684 break;
9685 case 0x7392:
9686 if (id->idProduct == 0x7811)
9687 untested = 0;
9688 break;
Jes Sorensene1d70c92016-04-14 16:37:06 -04009689 case 0x050d:
9690 if (id->idProduct == 0x1004)
9691 untested = 0;
9692 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009693 default:
9694 break;
9695 }
9696
9697 if (untested) {
Jes Sorenseneaa4d142016-02-29 17:04:31 -05009698 rtl8xxxu_debug |= RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009699 dev_info(&udev->dev,
9700 "This Realtek USB WiFi dongle (0x%04x:0x%04x) is untested!\n",
9701 id->idVendor, id->idProduct);
9702 dev_info(&udev->dev,
9703 "Please report results to Jes.Sorensen@gmail.com\n");
9704 }
9705
9706 hw = ieee80211_alloc_hw(sizeof(struct rtl8xxxu_priv), &rtl8xxxu_ops);
9707 if (!hw) {
9708 ret = -ENOMEM;
9709 goto exit;
9710 }
9711
9712 priv = hw->priv;
9713 priv->hw = hw;
9714 priv->udev = udev;
9715 priv->fops = (struct rtl8xxxu_fileops *)id->driver_info;
9716 mutex_init(&priv->usb_buf_mutex);
9717 mutex_init(&priv->h2c_mutex);
9718 INIT_LIST_HEAD(&priv->tx_urb_free_list);
9719 spin_lock_init(&priv->tx_urb_lock);
9720 INIT_LIST_HEAD(&priv->rx_urb_pending_list);
9721 spin_lock_init(&priv->rx_urb_lock);
9722 INIT_WORK(&priv->rx_urb_wq, rtl8xxxu_rx_urb_work);
9723
9724 usb_set_intfdata(interface, hw);
9725
9726 ret = rtl8xxxu_parse_usb(priv, interface);
9727 if (ret)
9728 goto exit;
9729
9730 ret = rtl8xxxu_identify_chip(priv);
9731 if (ret) {
9732 dev_err(&udev->dev, "Fatal - failed to identify chip\n");
9733 goto exit;
9734 }
9735
9736 ret = rtl8xxxu_read_efuse(priv);
9737 if (ret) {
9738 dev_err(&udev->dev, "Fatal - failed to read EFuse\n");
9739 goto exit;
9740 }
9741
9742 ret = priv->fops->parse_efuse(priv);
9743 if (ret) {
9744 dev_err(&udev->dev, "Fatal - failed to parse EFuse\n");
9745 goto exit;
9746 }
9747
9748 rtl8xxxu_print_chipinfo(priv);
9749
9750 ret = priv->fops->load_firmware(priv);
9751 if (ret) {
9752 dev_err(&udev->dev, "Fatal - failed to load firmware\n");
9753 goto exit;
9754 }
9755
9756 ret = rtl8xxxu_init_device(hw);
9757
9758 hw->wiphy->max_scan_ssids = 1;
9759 hw->wiphy->max_scan_ie_len = IEEE80211_MAX_DATA_LEN;
9760 hw->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
9761 hw->queues = 4;
9762
9763 sband = &rtl8xxxu_supported_band;
9764 sband->ht_cap.ht_supported = true;
9765 sband->ht_cap.ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
9766 sband->ht_cap.ampdu_density = IEEE80211_HT_MPDU_DENSITY_16;
9767 sband->ht_cap.cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40;
9768 memset(&sband->ht_cap.mcs, 0, sizeof(sband->ht_cap.mcs));
9769 sband->ht_cap.mcs.rx_mask[0] = 0xff;
9770 sband->ht_cap.mcs.rx_mask[4] = 0x01;
9771 if (priv->rf_paths > 1) {
9772 sband->ht_cap.mcs.rx_mask[1] = 0xff;
9773 sband->ht_cap.cap |= IEEE80211_HT_CAP_SGI_40;
9774 }
9775 sband->ht_cap.mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
9776 /*
9777 * Some APs will negotiate HT20_40 in a noisy environment leading
9778 * to miserable performance. Rather than defaulting to this, only
9779 * enable it if explicitly requested at module load time.
9780 */
9781 if (rtl8xxxu_ht40_2g) {
9782 dev_info(&udev->dev, "Enabling HT_20_40 on the 2.4GHz band\n");
9783 sband->ht_cap.cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
9784 }
Johannes Berg57fbcce2016-04-12 15:56:15 +02009785 hw->wiphy->bands[NL80211_BAND_2GHZ] = sband;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009786
9787 hw->wiphy->rts_threshold = 2347;
9788
9789 SET_IEEE80211_DEV(priv->hw, &interface->dev);
9790 SET_IEEE80211_PERM_ADDR(hw, priv->mac_addr);
9791
Jes Sorensen179e1742016-02-29 17:05:27 -05009792 hw->extra_tx_headroom = priv->fops->tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009793 ieee80211_hw_set(hw, SIGNAL_DBM);
9794 /*
9795 * The firmware handles rate control
9796 */
9797 ieee80211_hw_set(hw, HAS_RATE_CONTROL);
9798 ieee80211_hw_set(hw, AMPDU_AGGREGATION);
9799
9800 ret = ieee80211_register_hw(priv->hw);
9801 if (ret) {
9802 dev_err(&udev->dev, "%s: Failed to register: %i\n",
9803 __func__, ret);
9804 goto exit;
9805 }
9806
9807exit:
9808 if (ret < 0)
9809 usb_put_dev(udev);
9810 return ret;
9811}
9812
9813static void rtl8xxxu_disconnect(struct usb_interface *interface)
9814{
9815 struct rtl8xxxu_priv *priv;
9816 struct ieee80211_hw *hw;
9817
9818 hw = usb_get_intfdata(interface);
9819 priv = hw->priv;
9820
Jes Sorensen8cae2f12016-04-14 16:37:13 -04009821 ieee80211_unregister_hw(hw);
9822
9823 priv->fops->power_off(priv);
9824
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009825 usb_set_intfdata(interface, NULL);
9826
9827 dev_info(&priv->udev->dev, "disconnecting\n");
9828
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009829 kfree(priv->fw_data);
9830 mutex_destroy(&priv->usb_buf_mutex);
9831 mutex_destroy(&priv->h2c_mutex);
9832
9833 usb_put_dev(priv->udev);
9834 ieee80211_free_hw(hw);
9835}
9836
9837static struct rtl8xxxu_fileops rtl8723au_fops = {
9838 .parse_efuse = rtl8723au_parse_efuse,
9839 .load_firmware = rtl8723au_load_firmware,
9840 .power_on = rtl8723au_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009841 .power_off = rtl8xxxu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009842 .reset_8051 = rtl8xxxu_reset_8051,
Jes Sorensen74b99be2016-02-29 17:04:04 -05009843 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009844 .init_phy_bb = rtl8723au_init_phy_bb,
Jes Sorensen4062b8f2016-04-14 16:37:08 -04009845 .init_phy_rf = rtl8723au_init_phy_rf,
Jes Sorensene1547c52016-02-29 17:04:35 -05009846 .phy_iq_calibrate = rtl8723au_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009847 .config_channel = rtl8723au_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009848 .parse_rx_desc = rtl8xxxu_parse_rxdesc16,
Jes Sorensendb08de92016-02-29 17:05:17 -05009849 .enable_rf = rtl8723a_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009850 .disable_rf = rtl8723a_disable_rf,
Jes Sorensen747bf232016-04-14 14:59:04 -04009851 .usb_quirks = rtl8xxxu_gen1_usb_quirks,
Jes Sorensene796dab2016-02-29 17:05:19 -05009852 .set_tx_power = rtl8723a_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05009853 .update_rate_mask = rtl8723au_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05009854 .report_connect = rtl8723au_report_connect,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009855 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05009856 .mbox_ext_reg = REG_HMBOX_EXT_0,
9857 .mbox_ext_width = 2,
Jes Sorensendbb28962016-03-31 17:08:33 -04009858 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc32),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009859 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc16),
Jes Sorensen8634af52016-02-29 17:04:33 -05009860 .adda_1t_init = 0x0b1b25a0,
9861 .adda_1t_path_on = 0x0bdb25a0,
9862 .adda_2t_path_on_a = 0x04db25a4,
9863 .adda_2t_path_on_b = 0x0b1b25a4,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009864 .trxff_boundary = 0x27ff,
Jes Sorensen9b323ee2016-04-14 14:59:03 -04009865 .pbp_rx = PBP_PAGE_SIZE_128,
9866 .pbp_tx = PBP_PAGE_SIZE_128,
Jes Sorensenc606e662016-04-07 14:19:16 -04009867 .mactable = rtl8723a_mac_init_table,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009868};
9869
Jes Sorensen35a741f2016-02-29 17:04:10 -05009870static struct rtl8xxxu_fileops rtl8723bu_fops = {
Jes Sorensen3c836d62016-02-29 17:04:11 -05009871 .parse_efuse = rtl8723bu_parse_efuse,
Jes Sorensen35a741f2016-02-29 17:04:10 -05009872 .load_firmware = rtl8723bu_load_firmware,
Jes Sorensen42836db2016-02-29 17:04:52 -05009873 .power_on = rtl8723bu_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009874 .power_off = rtl8723bu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009875 .reset_8051 = rtl8723bu_reset_8051,
Jes Sorensen35a741f2016-02-29 17:04:10 -05009876 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009877 .init_phy_bb = rtl8723bu_init_phy_bb,
Jes Sorensen4062b8f2016-04-14 16:37:08 -04009878 .init_phy_rf = rtl8723bu_init_phy_rf,
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05009879 .phy_init_antenna_selection = rtl8723bu_phy_init_antenna_selection,
Jes Sorensene1547c52016-02-29 17:04:35 -05009880 .phy_iq_calibrate = rtl8723bu_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009881 .config_channel = rtl8723bu_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009882 .parse_rx_desc = rtl8xxxu_parse_rxdesc24,
Jes Sorensen3e88ca42016-02-29 17:05:08 -05009883 .init_aggregation = rtl8723bu_init_aggregation,
Jes Sorensen9c79bf92016-02-29 17:05:10 -05009884 .init_statistics = rtl8723bu_init_statistics,
Jes Sorensendb08de92016-02-29 17:05:17 -05009885 .enable_rf = rtl8723b_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009886 .disable_rf = rtl8723b_disable_rf,
Jes Sorensen747bf232016-04-14 14:59:04 -04009887 .usb_quirks = rtl8xxxu_gen2_usb_quirks,
Jes Sorensene796dab2016-02-29 17:05:19 -05009888 .set_tx_power = rtl8723b_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05009889 .update_rate_mask = rtl8723bu_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05009890 .report_connect = rtl8723bu_report_connect,
Jes Sorensenadfc0122016-02-29 17:04:12 -05009891 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05009892 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
9893 .mbox_ext_width = 4,
Jes Sorensendbb28962016-03-31 17:08:33 -04009894 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc40),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009895 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc24),
Jes Sorensen0d698de2016-02-29 17:04:36 -05009896 .has_s0s1 = 1,
Jes Sorensen8634af52016-02-29 17:04:33 -05009897 .adda_1t_init = 0x01c00014,
9898 .adda_1t_path_on = 0x01c00014,
9899 .adda_2t_path_on_a = 0x01c00014,
9900 .adda_2t_path_on_b = 0x01c00014,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009901 .trxff_boundary = 0x3f7f,
Jes Sorensen9b323ee2016-04-14 14:59:03 -04009902 .pbp_rx = PBP_PAGE_SIZE_256,
9903 .pbp_tx = PBP_PAGE_SIZE_256,
Jes Sorensenc606e662016-04-07 14:19:16 -04009904 .mactable = rtl8723b_mac_init_table,
Jes Sorensen35a741f2016-02-29 17:04:10 -05009905};
9906
Kalle Valoc0963772015-10-25 18:24:38 +02009907#ifdef CONFIG_RTL8XXXU_UNTESTED
9908
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009909static struct rtl8xxxu_fileops rtl8192cu_fops = {
9910 .parse_efuse = rtl8192cu_parse_efuse,
9911 .load_firmware = rtl8192cu_load_firmware,
9912 .power_on = rtl8192cu_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009913 .power_off = rtl8xxxu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009914 .reset_8051 = rtl8xxxu_reset_8051,
Jes Sorensen74b99be2016-02-29 17:04:04 -05009915 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009916 .init_phy_bb = rtl8723au_init_phy_bb,
Jes Sorensen4062b8f2016-04-14 16:37:08 -04009917 .init_phy_rf = rtl8192cu_init_phy_rf,
Jes Sorensene1547c52016-02-29 17:04:35 -05009918 .phy_iq_calibrate = rtl8723au_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009919 .config_channel = rtl8723au_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009920 .parse_rx_desc = rtl8xxxu_parse_rxdesc16,
Jes Sorensendb08de92016-02-29 17:05:17 -05009921 .enable_rf = rtl8723a_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009922 .disable_rf = rtl8723a_disable_rf,
Jes Sorensen747bf232016-04-14 14:59:04 -04009923 .usb_quirks = rtl8xxxu_gen1_usb_quirks,
Jes Sorensene796dab2016-02-29 17:05:19 -05009924 .set_tx_power = rtl8723a_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05009925 .update_rate_mask = rtl8723au_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05009926 .report_connect = rtl8723au_report_connect,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009927 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05009928 .mbox_ext_reg = REG_HMBOX_EXT_0,
9929 .mbox_ext_width = 2,
Jes Sorensendbb28962016-03-31 17:08:33 -04009930 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc32),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009931 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc16),
Jes Sorensen8634af52016-02-29 17:04:33 -05009932 .adda_1t_init = 0x0b1b25a0,
9933 .adda_1t_path_on = 0x0bdb25a0,
9934 .adda_2t_path_on_a = 0x04db25a4,
9935 .adda_2t_path_on_b = 0x0b1b25a4,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009936 .trxff_boundary = 0x27ff,
Jes Sorensen9b323ee2016-04-14 14:59:03 -04009937 .pbp_rx = PBP_PAGE_SIZE_128,
9938 .pbp_tx = PBP_PAGE_SIZE_128,
Jes Sorensenc606e662016-04-07 14:19:16 -04009939 .mactable = rtl8723a_mac_init_table,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009940};
9941
Kalle Valoc0963772015-10-25 18:24:38 +02009942#endif
9943
Jes Sorensen3307d842016-02-29 17:03:59 -05009944static struct rtl8xxxu_fileops rtl8192eu_fops = {
9945 .parse_efuse = rtl8192eu_parse_efuse,
9946 .load_firmware = rtl8192eu_load_firmware,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05009947 .power_on = rtl8192eu_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009948 .power_off = rtl8xxxu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009949 .reset_8051 = rtl8xxxu_reset_8051,
Jes Sorensen74b99be2016-02-29 17:04:04 -05009950 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009951 .init_phy_bb = rtl8192eu_init_phy_bb,
Jes Sorensen4062b8f2016-04-14 16:37:08 -04009952 .init_phy_rf = rtl8192eu_init_phy_rf,
Jes Sorensenf991f4e2016-04-07 14:19:32 -04009953 .phy_iq_calibrate = rtl8192eu_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009954 .config_channel = rtl8723bu_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009955 .parse_rx_desc = rtl8xxxu_parse_rxdesc24,
Jes Sorensendb08de92016-02-29 17:05:17 -05009956 .enable_rf = rtl8723b_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009957 .disable_rf = rtl8723b_disable_rf,
Jes Sorensen747bf232016-04-14 14:59:04 -04009958 .usb_quirks = rtl8xxxu_gen2_usb_quirks,
Jes Sorensen57e42a22016-04-14 14:58:49 -04009959 .set_tx_power = rtl8192e_set_tx_power,
Jes Sorensen91cbe4e2016-03-31 17:08:41 -04009960 .update_rate_mask = rtl8723bu_update_rate_mask,
9961 .report_connect = rtl8723bu_report_connect,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05009962 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05009963 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
9964 .mbox_ext_width = 4,
Jes Sorensenf3fc2512016-03-31 17:08:37 -04009965 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc40),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009966 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc24),
Jes Sorensen55c0b6a2016-04-14 14:58:50 -04009967 .has_s0s1 = 0,
Jes Sorensen8634af52016-02-29 17:04:33 -05009968 .adda_1t_init = 0x0fc01616,
9969 .adda_1t_path_on = 0x0fc01616,
9970 .adda_2t_path_on_a = 0x0fc01616,
9971 .adda_2t_path_on_b = 0x0fc01616,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009972 .trxff_boundary = 0x3cff,
Jes Sorensenc606e662016-04-07 14:19:16 -04009973 .mactable = rtl8192e_mac_init_table,
Jes Sorensen89c2a092016-04-14 14:58:44 -04009974 .total_page_num = TX_TOTAL_PAGE_NUM_8192E,
9975 .page_num_hi = TX_PAGE_NUM_HI_PQ_8192E,
9976 .page_num_lo = TX_PAGE_NUM_LO_PQ_8192E,
9977 .page_num_norm = TX_PAGE_NUM_NORM_PQ_8192E,
Jes Sorensen3307d842016-02-29 17:03:59 -05009978};
9979
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009980static struct usb_device_id dev_table[] = {
9981{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8724, 0xff, 0xff, 0xff),
9982 .driver_info = (unsigned long)&rtl8723au_fops},
9983{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1724, 0xff, 0xff, 0xff),
9984 .driver_info = (unsigned long)&rtl8723au_fops},
9985{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x0724, 0xff, 0xff, 0xff),
9986 .driver_info = (unsigned long)&rtl8723au_fops},
Jes Sorensen3307d842016-02-29 17:03:59 -05009987{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818b, 0xff, 0xff, 0xff),
9988 .driver_info = (unsigned long)&rtl8192eu_fops},
Jes Sorensen35a741f2016-02-29 17:04:10 -05009989{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0xb720, 0xff, 0xff, 0xff),
9990 .driver_info = (unsigned long)&rtl8723bu_fops},
Kalle Valo033695b2015-10-23 20:27:58 +03009991#ifdef CONFIG_RTL8XXXU_UNTESTED
9992/* Still supported by rtlwifi */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009993{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8176, 0xff, 0xff, 0xff),
9994 .driver_info = (unsigned long)&rtl8192cu_fops},
9995{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8178, 0xff, 0xff, 0xff),
9996 .driver_info = (unsigned long)&rtl8192cu_fops},
9997{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817f, 0xff, 0xff, 0xff),
9998 .driver_info = (unsigned long)&rtl8192cu_fops},
9999/* Tested by Larry Finger */
10000{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7811, 0xff, 0xff, 0xff),
10001 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensene1d70c92016-04-14 16:37:06 -040010002/* Tested by Andrea Merello */
10003{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1004, 0xff, 0xff, 0xff),
10004 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -040010005/* Currently untested 8188 series devices */
10006{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8191, 0xff, 0xff, 0xff),
10007 .driver_info = (unsigned long)&rtl8192cu_fops},
10008{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8170, 0xff, 0xff, 0xff),
10009 .driver_info = (unsigned long)&rtl8192cu_fops},
10010{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8177, 0xff, 0xff, 0xff),
10011 .driver_info = (unsigned long)&rtl8192cu_fops},
10012{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817a, 0xff, 0xff, 0xff),
10013 .driver_info = (unsigned long)&rtl8192cu_fops},
10014{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817b, 0xff, 0xff, 0xff),
10015 .driver_info = (unsigned long)&rtl8192cu_fops},
10016{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817d, 0xff, 0xff, 0xff),
10017 .driver_info = (unsigned long)&rtl8192cu_fops},
10018{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817e, 0xff, 0xff, 0xff),
10019 .driver_info = (unsigned long)&rtl8192cu_fops},
10020{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818a, 0xff, 0xff, 0xff),
10021 .driver_info = (unsigned long)&rtl8192cu_fops},
10022{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x317f, 0xff, 0xff, 0xff),
10023 .driver_info = (unsigned long)&rtl8192cu_fops},
10024{USB_DEVICE_AND_INTERFACE_INFO(0x1058, 0x0631, 0xff, 0xff, 0xff),
10025 .driver_info = (unsigned long)&rtl8192cu_fops},
10026{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x094c, 0xff, 0xff, 0xff),
10027 .driver_info = (unsigned long)&rtl8192cu_fops},
10028{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1102, 0xff, 0xff, 0xff),
10029 .driver_info = (unsigned long)&rtl8192cu_fops},
10030{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe033, 0xff, 0xff, 0xff),
10031 .driver_info = (unsigned long)&rtl8192cu_fops},
10032{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8189, 0xff, 0xff, 0xff),
10033 .driver_info = (unsigned long)&rtl8192cu_fops},
10034{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9041, 0xff, 0xff, 0xff),
10035 .driver_info = (unsigned long)&rtl8192cu_fops},
10036{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ba, 0xff, 0xff, 0xff),
10037 .driver_info = (unsigned long)&rtl8192cu_fops},
10038{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1e1e, 0xff, 0xff, 0xff),
10039 .driver_info = (unsigned long)&rtl8192cu_fops},
10040{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x5088, 0xff, 0xff, 0xff),
10041 .driver_info = (unsigned long)&rtl8192cu_fops},
10042{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0052, 0xff, 0xff, 0xff),
10043 .driver_info = (unsigned long)&rtl8192cu_fops},
10044{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x005c, 0xff, 0xff, 0xff),
10045 .driver_info = (unsigned long)&rtl8192cu_fops},
10046{USB_DEVICE_AND_INTERFACE_INFO(0x0eb0, 0x9071, 0xff, 0xff, 0xff),
10047 .driver_info = (unsigned long)&rtl8192cu_fops},
10048{USB_DEVICE_AND_INTERFACE_INFO(0x103c, 0x1629, 0xff, 0xff, 0xff),
10049 .driver_info = (unsigned long)&rtl8192cu_fops},
10050{USB_DEVICE_AND_INTERFACE_INFO(0x13d3, 0x3357, 0xff, 0xff, 0xff),
10051 .driver_info = (unsigned long)&rtl8192cu_fops},
10052{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3308, 0xff, 0xff, 0xff),
10053 .driver_info = (unsigned long)&rtl8192cu_fops},
10054{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330b, 0xff, 0xff, 0xff),
10055 .driver_info = (unsigned long)&rtl8192cu_fops},
10056{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x4902, 0xff, 0xff, 0xff),
10057 .driver_info = (unsigned long)&rtl8192cu_fops},
10058{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2a, 0xff, 0xff, 0xff),
10059 .driver_info = (unsigned long)&rtl8192cu_fops},
10060{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2e, 0xff, 0xff, 0xff),
10061 .driver_info = (unsigned long)&rtl8192cu_fops},
10062{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xed17, 0xff, 0xff, 0xff),
10063 .driver_info = (unsigned long)&rtl8192cu_fops},
10064{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x648b, 0xff, 0xff, 0xff),
10065 .driver_info = (unsigned long)&rtl8192cu_fops},
10066{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0090, 0xff, 0xff, 0xff),
10067 .driver_info = (unsigned long)&rtl8192cu_fops},
10068{USB_DEVICE_AND_INTERFACE_INFO(0x4856, 0x0091, 0xff, 0xff, 0xff),
10069 .driver_info = (unsigned long)&rtl8192cu_fops},
10070{USB_DEVICE_AND_INTERFACE_INFO(0xcdab, 0x8010, 0xff, 0xff, 0xff),
10071 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -040010072{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff7, 0xff, 0xff, 0xff),
10073 .driver_info = (unsigned long)&rtl8192cu_fops},
10074{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff9, 0xff, 0xff, 0xff),
10075 .driver_info = (unsigned long)&rtl8192cu_fops},
10076{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffa, 0xff, 0xff, 0xff),
10077 .driver_info = (unsigned long)&rtl8192cu_fops},
10078{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff8, 0xff, 0xff, 0xff),
10079 .driver_info = (unsigned long)&rtl8192cu_fops},
10080{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffb, 0xff, 0xff, 0xff),
10081 .driver_info = (unsigned long)&rtl8192cu_fops},
10082{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffc, 0xff, 0xff, 0xff),
10083 .driver_info = (unsigned long)&rtl8192cu_fops},
10084{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x1201, 0xff, 0xff, 0xff),
10085 .driver_info = (unsigned long)&rtl8192cu_fops},
10086/* Currently untested 8192 series devices */
10087{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x0950, 0xff, 0xff, 0xff),
10088 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -040010089{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2102, 0xff, 0xff, 0xff),
10090 .driver_info = (unsigned long)&rtl8192cu_fops},
10091{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2103, 0xff, 0xff, 0xff),
10092 .driver_info = (unsigned long)&rtl8192cu_fops},
10093{USB_DEVICE_AND_INTERFACE_INFO(0x0586, 0x341f, 0xff, 0xff, 0xff),
10094 .driver_info = (unsigned long)&rtl8192cu_fops},
10095{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe035, 0xff, 0xff, 0xff),
10096 .driver_info = (unsigned long)&rtl8192cu_fops},
10097{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ab, 0xff, 0xff, 0xff),
10098 .driver_info = (unsigned long)&rtl8192cu_fops},
10099{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0061, 0xff, 0xff, 0xff),
10100 .driver_info = (unsigned long)&rtl8192cu_fops},
10101{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0070, 0xff, 0xff, 0xff),
10102 .driver_info = (unsigned long)&rtl8192cu_fops},
10103{USB_DEVICE_AND_INTERFACE_INFO(0x0789, 0x016d, 0xff, 0xff, 0xff),
10104 .driver_info = (unsigned long)&rtl8192cu_fops},
10105{USB_DEVICE_AND_INTERFACE_INFO(0x07aa, 0x0056, 0xff, 0xff, 0xff),
10106 .driver_info = (unsigned long)&rtl8192cu_fops},
10107{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8178, 0xff, 0xff, 0xff),
10108 .driver_info = (unsigned long)&rtl8192cu_fops},
10109{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9021, 0xff, 0xff, 0xff),
10110 .driver_info = (unsigned long)&rtl8192cu_fops},
10111{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0xf001, 0xff, 0xff, 0xff),
10112 .driver_info = (unsigned long)&rtl8192cu_fops},
10113{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x2e2e, 0xff, 0xff, 0xff),
10114 .driver_info = (unsigned long)&rtl8192cu_fops},
10115{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0019, 0xff, 0xff, 0xff),
10116 .driver_info = (unsigned long)&rtl8192cu_fops},
10117{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0020, 0xff, 0xff, 0xff),
10118 .driver_info = (unsigned long)&rtl8192cu_fops},
10119{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3307, 0xff, 0xff, 0xff),
10120 .driver_info = (unsigned long)&rtl8192cu_fops},
10121{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3309, 0xff, 0xff, 0xff),
10122 .driver_info = (unsigned long)&rtl8192cu_fops},
10123{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330a, 0xff, 0xff, 0xff),
10124 .driver_info = (unsigned long)&rtl8192cu_fops},
10125{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2b, 0xff, 0xff, 0xff),
10126 .driver_info = (unsigned long)&rtl8192cu_fops},
10127{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x624d, 0xff, 0xff, 0xff),
10128 .driver_info = (unsigned long)&rtl8192cu_fops},
10129{USB_DEVICE_AND_INTERFACE_INFO(0x2357, 0x0100, 0xff, 0xff, 0xff),
10130 .driver_info = (unsigned long)&rtl8192cu_fops},
10131{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0091, 0xff, 0xff, 0xff),
10132 .driver_info = (unsigned long)&rtl8192cu_fops},
10133{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7822, 0xff, 0xff, 0xff),
10134 .driver_info = (unsigned long)&rtl8192cu_fops},
10135#endif
10136{ }
10137};
10138
10139static struct usb_driver rtl8xxxu_driver = {
10140 .name = DRIVER_NAME,
10141 .probe = rtl8xxxu_probe,
10142 .disconnect = rtl8xxxu_disconnect,
10143 .id_table = dev_table,
10144 .disable_hub_initiated_lpm = 1,
10145};
10146
10147static int __init rtl8xxxu_module_init(void)
10148{
10149 int res;
10150
10151 res = usb_register(&rtl8xxxu_driver);
10152 if (res < 0)
10153 pr_err(DRIVER_NAME ": usb_register() failed (%i)\n", res);
10154
10155 return res;
10156}
10157
10158static void __exit rtl8xxxu_module_exit(void)
10159{
10160 usb_deregister(&rtl8xxxu_driver);
10161}
10162
10163
10164MODULE_DEVICE_TABLE(usb, dev_table);
10165
10166module_init(rtl8xxxu_module_init);
10167module_exit(rtl8xxxu_module_exit);