blob: 0f616419213c135ab1ea93470aa7f36a18fa1261 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01002 * Driver for Motorola/Freescale IMX serial ports
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01004 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01006 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
21#define SUPPORT_SYSRQ
22#endif
23
24#include <linux/module.h>
25#include <linux/ioport.h>
26#include <linux/init.h>
27#include <linux/console.h>
28#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010029#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/tty.h>
31#include <linux/tty_flip.h>
32#include <linux/serial_core.h>
33#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020034#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010035#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010036#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080038#include <linux/of.h>
39#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053040#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020044#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080045#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Sascha Hauerff4bfb22007-04-26 08:26:13 +010047/* Register definitions */
48#define URXD0 0x0 /* Receiver Register */
49#define URTX0 0x40 /* Transmitter Register */
50#define UCR1 0x80 /* Control Register 1 */
51#define UCR2 0x84 /* Control Register 2 */
52#define UCR3 0x88 /* Control Register 3 */
53#define UCR4 0x8c /* Control Register 4 */
54#define UFCR 0x90 /* FIFO Control Register */
55#define USR1 0x94 /* Status Register 1 */
56#define USR2 0x98 /* Status Register 2 */
57#define UESC 0x9c /* Escape Character Register */
58#define UTIM 0xa0 /* Escape Timer Register */
59#define UBIR 0xa4 /* BRM Incremental Register */
60#define UBMR 0xa8 /* BRM Modulator Register */
61#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080062#define IMX21_ONEMS 0xb0 /* One Millisecond register */
63#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
64#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010065
66/* UART Control Register Bit Fields.*/
Jiada Wang55d86932014-12-09 18:11:22 +090067#define URXD_DUMMY_READ (1<<16)
Sachin Kamat82313e62013-01-07 10:25:02 +053068#define URXD_CHARRDY (1<<15)
69#define URXD_ERR (1<<14)
70#define URXD_OVRRUN (1<<13)
71#define URXD_FRMERR (1<<12)
72#define URXD_BRK (1<<11)
73#define URXD_PRERR (1<<10)
Dirk Behme26c47412014-09-03 12:33:53 +010074#define URXD_RX_DATA (0xFF<<0)
Sachin Kamat82313e62013-01-07 10:25:02 +053075#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
76#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
77#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
78#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080079#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053080#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
81#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
82#define UCR1_IREN (1<<7) /* Infrared interface enable */
83#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
84#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
85#define UCR1_SNDBRK (1<<4) /* Send break */
86#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
87#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080088#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053089#define UCR1_DOZE (1<<1) /* Doze */
90#define UCR1_UARTEN (1<<0) /* UART enabled */
91#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
92#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
93#define UCR2_CTSC (1<<13) /* CTS pin control */
94#define UCR2_CTS (1<<12) /* Clear to send */
95#define UCR2_ESCEN (1<<11) /* Escape enable */
96#define UCR2_PREN (1<<8) /* Parity enable */
97#define UCR2_PROE (1<<7) /* Parity odd/even */
98#define UCR2_STPB (1<<6) /* Stop */
99#define UCR2_WS (1<<5) /* Word size */
100#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
101#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
102#define UCR2_TXEN (1<<2) /* Transmitter enabled */
103#define UCR2_RXEN (1<<1) /* Receiver enabled */
104#define UCR2_SRST (1<<0) /* SW reset */
105#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
106#define UCR3_PARERREN (1<<12) /* Parity enable */
107#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
108#define UCR3_DSR (1<<10) /* Data set ready */
109#define UCR3_DCD (1<<9) /* Data carrier detect */
110#define UCR3_RI (1<<8) /* Ring indicator */
Fabio Estevamb38cb7d2014-05-14 15:55:03 -0300111#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sachin Kamat82313e62013-01-07 10:25:02 +0530112#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
113#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
114#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
115#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
116#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
117#define UCR3_BPEN (1<<0) /* Preset registers enable */
118#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
119#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
120#define UCR4_INVR (1<<9) /* Inverted infrared reception */
121#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
122#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
123#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800124#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530125#define UCR4_IRSC (1<<5) /* IR special case */
126#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
127#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
128#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
129#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
130#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
131#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
132#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
133#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
134#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
135#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
136#define USR1_RTSS (1<<14) /* RTS pin status */
137#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
138#define USR1_RTSD (1<<12) /* RTS delta */
139#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
140#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
141#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
142#define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
143#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
144#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
145#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
146#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
147#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
148#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
149#define USR2_IDLE (1<<12) /* Idle condition */
150#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
151#define USR2_WAKE (1<<7) /* Wake */
152#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
153#define USR2_TXDC (1<<3) /* Transmitter complete */
154#define USR2_BRCD (1<<2) /* Break condition */
155#define USR2_ORE (1<<1) /* Overrun error */
156#define USR2_RDR (1<<0) /* Recv data ready */
157#define UTS_FRCPERR (1<<13) /* Force parity error */
158#define UTS_LOOP (1<<12) /* Loop tx and rx */
159#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
160#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
161#define UTS_TXFULL (1<<4) /* TxFIFO full */
162#define UTS_RXFULL (1<<3) /* RxFIFO full */
163#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100164
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530166#define SERIAL_IMX_MAJOR 207
167#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200168#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 * This determines how often we check the modem status signals
172 * for any change. They generally aren't connected to an IRQ
173 * so we have to poll them. We also check immediately before
174 * filling the TX fifo incase CTS has been dropped.
175 */
176#define MCTRL_TIMEOUT (250*HZ/1000)
177
178#define DRIVER_NAME "IMX-uart"
179
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200180#define UART_NR 8
181
Uwe Kleine-Königf95661b2015-02-24 11:17:09 +0100182/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
Shawn Guofe6b5402011-06-25 02:04:33 +0800183enum imx_uart_type {
184 IMX1_UART,
185 IMX21_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800186 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800187};
188
189/* device type dependent stuff */
190struct imx_uart_data {
191 unsigned uts_reg;
192 enum imx_uart_type devtype;
193};
194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195struct imx_port {
196 struct uart_port port;
197 struct timer_list timer;
198 unsigned int old_status;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100199 unsigned int have_rtscts:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800200 unsigned int dte_mode:1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100201 unsigned int irda_inv_rx:1;
202 unsigned int irda_inv_tx:1;
203 unsigned short trcv_delay; /* transceiver delay */
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100204 struct clk *clk_ipg;
205 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200206 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800207
208 /* DMA fields */
209 unsigned int dma_is_inited:1;
210 unsigned int dma_is_enabled:1;
211 unsigned int dma_is_rxing:1;
212 unsigned int dma_is_txing:1;
213 struct dma_chan *dma_chan_rx, *dma_chan_tx;
214 struct scatterlist rx_sgl, tx_sgl[2];
215 void *rx_buf;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800216 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800217 unsigned int dma_tx_nents;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700218 wait_queue_head_t dma_wait;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -0500219 unsigned int saved_reg[10];
Eduardo Valentinc868cbb2015-08-11 10:21:23 -0700220 bool context_saved;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221};
222
Dirk Behme0ad5a812011-12-22 09:57:52 +0100223struct imx_port_ucrs {
224 unsigned int ucr1;
225 unsigned int ucr2;
226 unsigned int ucr3;
227};
228
Shawn Guofe6b5402011-06-25 02:04:33 +0800229static struct imx_uart_data imx_uart_devdata[] = {
230 [IMX1_UART] = {
231 .uts_reg = IMX1_UTS,
232 .devtype = IMX1_UART,
233 },
234 [IMX21_UART] = {
235 .uts_reg = IMX21_UTS,
236 .devtype = IMX21_UART,
237 },
Huang Shijiea496e622013-07-08 17:14:17 +0800238 [IMX6Q_UART] = {
239 .uts_reg = IMX21_UTS,
240 .devtype = IMX6Q_UART,
241 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800242};
243
Krzysztof Kozlowski31ada042015-05-02 00:40:02 +0900244static const struct platform_device_id imx_uart_devtype[] = {
Shawn Guofe6b5402011-06-25 02:04:33 +0800245 {
246 .name = "imx1-uart",
247 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
248 }, {
249 .name = "imx21-uart",
250 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
251 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800252 .name = "imx6q-uart",
253 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
254 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800255 /* sentinel */
256 }
257};
258MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
259
Sanjeev Sharmaad3d4fd2015-02-03 16:16:06 +0530260static const struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800261 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800262 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
263 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
264 { /* sentinel */ }
265};
266MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
267
Shawn Guofe6b5402011-06-25 02:04:33 +0800268static inline unsigned uts_reg(struct imx_port *sport)
269{
270 return sport->devdata->uts_reg;
271}
272
273static inline int is_imx1_uart(struct imx_port *sport)
274{
275 return sport->devdata->devtype == IMX1_UART;
276}
277
278static inline int is_imx21_uart(struct imx_port *sport)
279{
280 return sport->devdata->devtype == IMX21_UART;
281}
282
Huang Shijiea496e622013-07-08 17:14:17 +0800283static inline int is_imx6q_uart(struct imx_port *sport)
284{
285 return sport->devdata->devtype == IMX6Q_UART;
286}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200288 * Save and restore functions for UCR1, UCR2 and UCR3 registers
289 */
Fabio Estevam93d94b32014-11-12 15:55:07 -0200290#if defined(CONFIG_SERIAL_IMX_CONSOLE)
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200291static void imx_port_ucrs_save(struct uart_port *port,
292 struct imx_port_ucrs *ucr)
293{
294 /* save control registers */
295 ucr->ucr1 = readl(port->membase + UCR1);
296 ucr->ucr2 = readl(port->membase + UCR2);
297 ucr->ucr3 = readl(port->membase + UCR3);
298}
299
300static void imx_port_ucrs_restore(struct uart_port *port,
301 struct imx_port_ucrs *ucr)
302{
303 /* restore control registers */
304 writel(ucr->ucr1, port->membase + UCR1);
305 writel(ucr->ucr2, port->membase + UCR2);
306 writel(ucr->ucr3, port->membase + UCR3);
307}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300308#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200309
310/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 * Handle any change of modem status signal since we were last called.
312 */
313static void imx_mctrl_check(struct imx_port *sport)
314{
315 unsigned int status, changed;
316
317 status = sport->port.ops->get_mctrl(&sport->port);
318 changed = status ^ sport->old_status;
319
320 if (changed == 0)
321 return;
322
323 sport->old_status = status;
324
325 if (changed & TIOCM_RI)
326 sport->port.icount.rng++;
327 if (changed & TIOCM_DSR)
328 sport->port.icount.dsr++;
329 if (changed & TIOCM_CAR)
330 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
331 if (changed & TIOCM_CTS)
332 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
333
Alan Coxbdc04e32009-09-19 13:13:31 -0700334 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335}
336
337/*
338 * This is our per-port timeout handler, for checking the
339 * modem status signals.
340 */
341static void imx_timeout(unsigned long data)
342{
343 struct imx_port *sport = (struct imx_port *)data;
344 unsigned long flags;
345
Alan Coxebd2c8f2009-09-19 13:13:28 -0700346 if (sport->port.state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 spin_lock_irqsave(&sport->port.lock, flags);
348 imx_mctrl_check(sport);
349 spin_unlock_irqrestore(&sport->port.lock, flags);
350
351 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
352 }
353}
354
355/*
356 * interrupts disabled on entry
357 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100358static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359{
360 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100361 unsigned long temp;
362
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700363 /*
364 * We are maybe in the SMP context, so if the DMA TX thread is running
365 * on other cpu, we have to wait for it to finish.
366 */
367 if (sport->dma_is_enabled && sport->dma_is_txing)
368 return;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800369
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100370 temp = readl(port->membase + UCR1);
371 writel(temp & ~UCR1_TXMPTYEN, port->membase + UCR1);
372
373 /* in rs485 mode disable transmitter if shifter is empty */
374 if (port->rs485.flags & SER_RS485_ENABLED &&
375 readl(port->membase + USR2) & USR2_TXDC) {
376 temp = readl(port->membase + UCR2);
377 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
378 temp &= ~UCR2_CTS;
379 else
380 temp |= UCR2_CTS;
381 writel(temp, port->membase + UCR2);
382
383 temp = readl(port->membase + UCR4);
384 temp &= ~UCR4_TCEN;
385 writel(temp, port->membase + UCR4);
386 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387}
388
389/*
390 * interrupts disabled on entry
391 */
392static void imx_stop_rx(struct uart_port *port)
393{
394 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100395 unsigned long temp;
396
Huang Shijie45564a62014-09-19 15:33:12 +0800397 if (sport->dma_is_enabled && sport->dma_is_rxing) {
398 if (sport->port.suspended) {
399 dmaengine_terminate_all(sport->dma_chan_rx);
400 sport->dma_is_rxing = 0;
401 } else {
402 return;
403 }
404 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800405
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100406 temp = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +0530407 writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
Huang Shijie85878392014-05-23 12:32:54 +0800408
409 /* disable the `Receiver Ready Interrrupt` */
410 temp = readl(sport->port.membase + UCR1);
411 writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412}
413
414/*
415 * Set the modem control timer to fire immediately.
416 */
417static void imx_enable_ms(struct uart_port *port)
418{
419 struct imx_port *sport = (struct imx_port *)port;
420
421 mod_timer(&sport->timer, jiffies);
422}
423
Jiada Wang91a1a902014-12-09 18:11:36 +0900424static void imx_dma_tx(struct imx_port *sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425static inline void imx_transmit_buffer(struct imx_port *sport)
426{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700427 struct circ_buf *xmit = &sport->port.state->xmit;
Jiada Wang91a1a902014-12-09 18:11:36 +0900428 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400430 if (sport->port.x_char) {
431 /* Send next char */
432 writel(sport->port.x_char, sport->port.membase + URTX0);
Jiada Wang7e2fb5a2014-12-09 18:11:35 +0900433 sport->port.icount.tx++;
434 sport->port.x_char = 0;
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400435 return;
436 }
437
438 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
439 imx_stop_tx(&sport->port);
440 return;
441 }
442
Jiada Wang91a1a902014-12-09 18:11:36 +0900443 if (sport->dma_is_enabled) {
444 /*
445 * We've just sent a X-char Ensure the TX DMA is enabled
446 * and the TX IRQ is disabled.
447 **/
448 temp = readl(sport->port.membase + UCR1);
449 temp &= ~UCR1_TXMPTYEN;
450 if (sport->dma_is_txing) {
451 temp |= UCR1_TDMAEN;
452 writel(temp, sport->port.membase + UCR1);
453 } else {
454 writel(temp, sport->port.membase + UCR1);
455 imx_dma_tx(sport);
456 }
457 }
458
Volker Ernst4e4e6602010-10-13 11:03:57 +0200459 while (!uart_circ_empty(xmit) &&
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400460 !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 /* send xmit->buf[xmit->tail]
462 * out the port here */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100463 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100464 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800466 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
Fabian Godehardt977757312009-06-11 14:37:19 +0100468 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
469 uart_write_wakeup(&sport->port);
470
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100472 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473}
474
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800475static void dma_tx_callback(void *data)
476{
477 struct imx_port *sport = data;
478 struct scatterlist *sgl = &sport->tx_sgl[0];
479 struct circ_buf *xmit = &sport->port.state->xmit;
480 unsigned long flags;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900481 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800482
Dirk Behme42f752b2014-12-09 18:11:28 +0900483 spin_lock_irqsave(&sport->port.lock, flags);
484
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800485 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
486
Dirk Behmea2c718c2014-12-09 18:11:31 +0900487 temp = readl(sport->port.membase + UCR1);
488 temp &= ~UCR1_TDMAEN;
489 writel(temp, sport->port.membase + UCR1);
490
Dirk Behme42f752b2014-12-09 18:11:28 +0900491 /* update the stat */
492 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
493 sport->port.icount.tx += sport->tx_bytes;
494
495 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
496
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800497 sport->dma_is_txing = 0;
498
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800499 spin_unlock_irqrestore(&sport->port.lock, flags);
500
Jiada Wangd64b8602014-12-09 18:11:29 +0900501 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
502 uart_write_wakeup(&sport->port);
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700503
504 if (waitqueue_active(&sport->dma_wait)) {
505 wake_up(&sport->dma_wait);
506 dev_dbg(sport->port.dev, "exit in %s.\n", __func__);
507 return;
508 }
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900509
510 spin_lock_irqsave(&sport->port.lock, flags);
511 if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
512 imx_dma_tx(sport);
513 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800514}
515
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800516static void imx_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800517{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800518 struct circ_buf *xmit = &sport->port.state->xmit;
519 struct scatterlist *sgl = sport->tx_sgl;
520 struct dma_async_tx_descriptor *desc;
521 struct dma_chan *chan = sport->dma_chan_tx;
522 struct device *dev = sport->port.dev;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900523 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800524 int ret;
525
Dirk Behme42f752b2014-12-09 18:11:28 +0900526 if (sport->dma_is_txing)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800527 return;
528
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800529 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800530
Dirk Behme7942f852014-12-09 18:11:25 +0900531 if (xmit->tail < xmit->head) {
532 sport->dma_tx_nents = 1;
533 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
534 } else {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800535 sport->dma_tx_nents = 2;
536 sg_init_table(sgl, 2);
537 sg_set_buf(sgl, xmit->buf + xmit->tail,
538 UART_XMIT_SIZE - xmit->tail);
539 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800540 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800541
542 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
543 if (ret == 0) {
544 dev_err(dev, "DMA mapping error for TX.\n");
545 return;
546 }
547 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
548 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
549 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +0900550 dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
551 DMA_TO_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800552 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
553 return;
554 }
555 desc->callback = dma_tx_callback;
556 desc->callback_param = sport;
557
558 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
559 uart_circ_chars_pending(xmit));
Dirk Behmea2c718c2014-12-09 18:11:31 +0900560
561 temp = readl(sport->port.membase + UCR1);
562 temp |= UCR1_TDMAEN;
563 writel(temp, sport->port.membase + UCR1);
564
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800565 /* fire it */
566 sport->dma_is_txing = 1;
567 dmaengine_submit(desc);
568 dma_async_issue_pending(chan);
569 return;
570}
571
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572/*
573 * interrupts disabled on entry
574 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100575static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576{
577 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100578 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100580 if (port->rs485.flags & SER_RS485_ENABLED) {
581 /* enable transmitter and shifter empty irq */
582 temp = readl(port->membase + UCR2);
583 if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
584 temp &= ~UCR2_CTS;
585 else
586 temp |= UCR2_CTS;
587 writel(temp, port->membase + UCR2);
588
589 temp = readl(port->membase + UCR4);
590 temp |= UCR4_TCEN;
591 writel(temp, port->membase + UCR4);
592 }
593
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800594 if (!sport->dma_is_enabled) {
595 temp = readl(sport->port.membase + UCR1);
596 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
597 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800599 if (sport->dma_is_enabled) {
Jiada Wang91a1a902014-12-09 18:11:36 +0900600 if (sport->port.x_char) {
601 /* We have X-char to send, so enable TX IRQ and
602 * disable TX DMA to let TX interrupt to send X-char */
603 temp = readl(sport->port.membase + UCR1);
604 temp &= ~UCR1_TDMAEN;
605 temp |= UCR1_TXMPTYEN;
606 writel(temp, sport->port.membase + UCR1);
607 return;
608 }
609
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400610 if (!uart_circ_empty(&port->state->xmit) &&
611 !uart_tx_stopped(port))
612 imx_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800613 return;
614 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615}
616
David Howells7d12e782006-10-05 14:55:46 +0100617static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100618{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800619 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200620 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100621 unsigned long flags;
622
623 spin_lock_irqsave(&sport->port.lock, flags);
624
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100625 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200626 val = readl(sport->port.membase + USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100627 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700628 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100629
630 spin_unlock_irqrestore(&sport->port.lock, flags);
631 return IRQ_HANDLED;
632}
633
David Howells7d12e782006-10-05 14:55:46 +0100634static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800636 struct imx_port *sport = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 unsigned long flags;
638
Sachin Kamat82313e62013-01-07 10:25:02 +0530639 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 imx_transmit_buffer(sport);
Sachin Kamat82313e62013-01-07 10:25:02 +0530641 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 return IRQ_HANDLED;
643}
644
David Howells7d12e782006-10-05 14:55:46 +0100645static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646{
647 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530648 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100649 struct tty_port *port = &sport->port.state->port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100650 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
Sachin Kamat82313e62013-01-07 10:25:02 +0530652 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100654 while (readl(sport->port.membase + USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 flg = TTY_NORMAL;
656 sport->port.icount.rx++;
657
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100658 rx = readl(sport->port.membase + URXD0);
659
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100660 temp = readl(sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100661 if (temp & USR2_BRCD) {
Andy Green94d32f92010-02-01 13:28:54 +0100662 writel(USR2_BRCD, sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100663 if (uart_handle_break(&sport->port))
664 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 }
666
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100667 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100668 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
Hui Wang019dc9e2011-08-24 17:41:47 +0800670 if (unlikely(rx & URXD_ERR)) {
671 if (rx & URXD_BRK)
672 sport->port.icount.brk++;
673 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100674 sport->port.icount.parity++;
675 else if (rx & URXD_FRMERR)
676 sport->port.icount.frame++;
677 if (rx & URXD_OVRRUN)
678 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
Sascha Hauer864eeed2008-04-17 08:39:22 +0100680 if (rx & sport->port.ignore_status_mask) {
681 if (++ignored > 100)
682 goto out;
683 continue;
684 }
685
Eric Nelson8d267fd2014-12-18 12:37:13 -0700686 rx &= (sport->port.read_status_mask | 0xFF);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100687
Hui Wang019dc9e2011-08-24 17:41:47 +0800688 if (rx & URXD_BRK)
689 flg = TTY_BREAK;
690 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100691 flg = TTY_PARITY;
692 else if (rx & URXD_FRMERR)
693 flg = TTY_FRAME;
694 if (rx & URXD_OVRRUN)
695 flg = TTY_OVERRUN;
696
697#ifdef SUPPORT_SYSRQ
698 sport->port.sysrq = 0;
699#endif
700 }
701
Jiada Wang55d86932014-12-09 18:11:22 +0900702 if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
703 goto out;
704
Manfred Schlaegl9b289932015-06-20 19:25:35 +0200705 if (tty_insert_flip_char(port, rx, flg) == 0)
706 sport->port.icount.buf_overrun++;
Sascha Hauer864eeed2008-04-17 08:39:22 +0100707 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
709out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530710 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100711 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713}
714
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800715static int start_rx_dma(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800716/*
717 * If the RXFIFO is filled with some data, and then we
718 * arise a DMA operation to receive them.
719 */
720static void imx_dma_rxint(struct imx_port *sport)
721{
722 unsigned long temp;
Jiada Wang73631812014-12-09 18:11:23 +0900723 unsigned long flags;
724
725 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800726
727 temp = readl(sport->port.membase + USR2);
728 if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
729 sport->dma_is_rxing = 1;
730
731 /* disable the `Recerver Ready Interrrupt` */
732 temp = readl(sport->port.membase + UCR1);
733 temp &= ~(UCR1_RRDYEN);
734 writel(temp, sport->port.membase + UCR1);
735
736 /* tell the DMA to receive the data. */
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800737 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800738 }
Jiada Wang73631812014-12-09 18:11:23 +0900739
740 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800741}
742
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200743static irqreturn_t imx_int(int irq, void *dev_id)
744{
745 struct imx_port *sport = dev_id;
746 unsigned int sts;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200747 unsigned int sts2;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200748
749 sts = readl(sport->port.membase + USR1);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100750 sts2 = readl(sport->port.membase + USR2);
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200751
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800752 if (sts & USR1_RRDY) {
753 if (sport->dma_is_enabled)
754 imx_dma_rxint(sport);
755 else
756 imx_rxint(irq, dev_id);
757 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200758
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100759 if ((sts & USR1_TRDY &&
760 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN) ||
761 (sts2 & USR2_TXDC &&
762 readl(sport->port.membase + UCR4) & UCR4_TCEN))
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200763 imx_txint(irq, dev_id);
764
Marc Kleine-Budde9fbe6042008-07-28 21:26:01 +0200765 if (sts & USR1_RTSD)
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200766 imx_rtsint(irq, dev_id);
767
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200768 if (sts & USR1_AWAKE)
769 writel(USR1_AWAKE, sport->port.membase + USR1);
770
Alexander Steinf1f836e2013-05-14 17:06:07 +0200771 if (sts2 & USR2_ORE) {
Alexander Steinf1f836e2013-05-14 17:06:07 +0200772 sport->port.icount.overrun++;
Uwe Kleine-König91555ce2015-02-24 11:17:05 +0100773 writel(USR2_ORE, sport->port.membase + USR2);
Alexander Steinf1f836e2013-05-14 17:06:07 +0200774 }
775
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200776 return IRQ_HANDLED;
777}
778
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779/*
780 * Return TIOCSER_TEMT when transmitter is not busy.
781 */
782static unsigned int imx_tx_empty(struct uart_port *port)
783{
784 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800785 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786
Huang Shijie1ce43e52013-10-11 18:30:59 +0800787 ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
788
789 /* If the TX DMA is working, return 0. */
790 if (sport->dma_is_enabled && sport->dma_is_txing)
791 ret = 0;
792
793 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794}
795
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100796/*
797 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
798 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799static unsigned int imx_get_mctrl(struct uart_port *port)
800{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100801 struct imx_port *sport = (struct imx_port *)port;
802 unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100803
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100804 if (readl(sport->port.membase + USR1) & USR1_RTSS)
805 tmp |= TIOCM_CTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100806
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100807 if (readl(sport->port.membase + UCR2) & UCR2_CTS)
808 tmp |= TIOCM_RTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100809
Huang Shijie6b471a92013-11-29 17:29:24 +0800810 if (readl(sport->port.membase + uts_reg(sport)) & UTS_LOOP)
811 tmp |= TIOCM_LOOP;
812
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100813 return tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814}
815
816static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
817{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100818 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100819 unsigned long temp;
820
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100821 if (!(port->rs485.flags & SER_RS485_ENABLED)) {
822 temp = readl(sport->port.membase + UCR2);
823 temp &= ~(UCR2_CTS | UCR2_CTSC);
824 if (mctrl & TIOCM_RTS)
825 temp |= UCR2_CTS | UCR2_CTSC;
826 writel(temp, sport->port.membase + UCR2);
827 }
Huang Shijie6b471a92013-11-29 17:29:24 +0800828
829 temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
830 if (mctrl & TIOCM_LOOP)
831 temp |= UTS_LOOP;
832 writel(temp, sport->port.membase + uts_reg(sport));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833}
834
835/*
836 * Interrupts always disabled.
837 */
838static void imx_break_ctl(struct uart_port *port, int break_state)
839{
840 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100841 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842
843 spin_lock_irqsave(&sport->port.lock, flags);
844
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100845 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
846
Sachin Kamat82313e62013-01-07 10:25:02 +0530847 if (break_state != 0)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100848 temp |= UCR1_SNDBRK;
849
850 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
852 spin_unlock_irqrestore(&sport->port.lock, flags);
853}
854
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800855#define RX_BUF_SIZE (PAGE_SIZE)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800856static void imx_rx_dma_done(struct imx_port *sport)
857{
858 unsigned long temp;
Jiada Wang73631812014-12-09 18:11:23 +0900859 unsigned long flags;
860
861 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800862
863 /* Enable this interrupt when the RXFIFO is empty. */
864 temp = readl(sport->port.membase + UCR1);
865 temp |= UCR1_RRDYEN;
866 writel(temp, sport->port.membase + UCR1);
867
868 sport->dma_is_rxing = 0;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700869
870 /* Is the shutdown waiting for us? */
871 if (waitqueue_active(&sport->dma_wait))
872 wake_up(&sport->dma_wait);
Jiada Wang73631812014-12-09 18:11:23 +0900873
874 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800875}
876
877/*
878 * There are three kinds of RX DMA interrupts(such as in the MX6Q):
879 * [1] the RX DMA buffer is full.
880 * [2] the Aging timer expires(wait for 8 bytes long)
881 * [3] the Idle Condition Detect(enabled the UCR4_IDDMAEN).
882 *
883 * The [2] is trigger when a character was been sitting in the FIFO
884 * meanwhile [3] can wait for 32 bytes long when the RX line is
885 * on IDLE state and RxFIFO is empty.
886 */
887static void dma_rx_callback(void *data)
888{
889 struct imx_port *sport = data;
890 struct dma_chan *chan = sport->dma_chan_rx;
891 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800892 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800893 struct dma_tx_state state;
894 enum dma_status status;
895 unsigned int count;
896
897 /* unmap it first */
898 dma_unmap_sg(sport->port.dev, sgl, 1, DMA_FROM_DEVICE);
899
Huang Shijief0ef8832013-10-11 18:31:01 +0800900 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800901 count = RX_BUF_SIZE - state.residue;
Philipp Zabel392bcee2015-05-19 10:54:09 +0200902
903 if (readl(sport->port.membase + USR2) & USR2_IDLE) {
904 /* In condition [3] the SDMA counted up too early */
905 count--;
906
907 writel(USR2_IDLE, sport->port.membase + USR2);
908 }
909
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800910 dev_dbg(sport->port.dev, "We get %d bytes.\n", count);
911
912 if (count) {
Manfred Schlaegl9b289932015-06-20 19:25:35 +0200913 if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
914 int bytes = tty_insert_flip_string(port, sport->rx_buf,
915 count);
916
917 if (bytes != count)
918 sport->port.icount.buf_overrun++;
919 }
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800920 tty_flip_buffer_push(port);
921
922 start_rx_dma(sport);
Robin Gongee5e7c12014-12-09 18:11:33 +0900923 } else if (readl(sport->port.membase + USR2) & USR2_RDR) {
924 /*
925 * start rx_dma directly once data in RXFIFO, more efficient
926 * than before:
927 * 1. call imx_rx_dma_done to stop dma if no data received
928 * 2. wait next RDR interrupt to start dma transfer.
929 */
930 start_rx_dma(sport);
931 } else {
932 /*
933 * stop dma to prevent too many IDLE event trigged if no data
934 * in RXFIFO
935 */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800936 imx_rx_dma_done(sport);
Robin Gongee5e7c12014-12-09 18:11:33 +0900937 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800938}
939
940static int start_rx_dma(struct imx_port *sport)
941{
942 struct scatterlist *sgl = &sport->rx_sgl;
943 struct dma_chan *chan = sport->dma_chan_rx;
944 struct device *dev = sport->port.dev;
945 struct dma_async_tx_descriptor *desc;
946 int ret;
947
948 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
949 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
950 if (ret == 0) {
951 dev_err(dev, "DMA mapping error for RX.\n");
952 return -EINVAL;
953 }
954 desc = dmaengine_prep_slave_sg(chan, sgl, 1, DMA_DEV_TO_MEM,
955 DMA_PREP_INTERRUPT);
956 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +0900957 dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800958 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
959 return -EINVAL;
960 }
961 desc->callback = dma_rx_callback;
962 desc->callback_param = sport;
963
964 dev_dbg(dev, "RX: prepare for the DMA.\n");
965 dmaengine_submit(desc);
966 dma_async_issue_pending(chan);
967 return 0;
968}
969
Lucas Stachcc323822015-09-04 17:52:37 +0200970#define TXTL_DEFAULT 2 /* reset default */
971#define RXTL_DEFAULT 1 /* reset default */
972
973static void imx_setup_ufcr(struct imx_port *sport,
974 unsigned char txwl, unsigned char rxwl)
975{
976 unsigned int val;
977
978 /* set receiver / transmitter trigger level */
979 val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
980 val |= txwl << UFCR_TXTL_SHF | rxwl;
981 writel(val, sport->port.membase + UFCR);
982}
983
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800984static void imx_uart_dma_exit(struct imx_port *sport)
985{
986 if (sport->dma_chan_rx) {
987 dma_release_channel(sport->dma_chan_rx);
988 sport->dma_chan_rx = NULL;
989
990 kfree(sport->rx_buf);
991 sport->rx_buf = NULL;
992 }
993
994 if (sport->dma_chan_tx) {
995 dma_release_channel(sport->dma_chan_tx);
996 sport->dma_chan_tx = NULL;
997 }
998
999 sport->dma_is_inited = 0;
1000}
1001
1002static int imx_uart_dma_init(struct imx_port *sport)
1003{
Huang Shijieb09c74a2013-08-29 16:29:25 +08001004 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001005 struct device *dev = sport->port.dev;
1006 int ret;
1007
1008 /* Prepare for RX : */
1009 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1010 if (!sport->dma_chan_rx) {
1011 dev_dbg(dev, "cannot get the DMA channel.\n");
1012 ret = -EINVAL;
1013 goto err;
1014 }
1015
1016 slave_config.direction = DMA_DEV_TO_MEM;
1017 slave_config.src_addr = sport->port.mapbase + URXD0;
1018 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stachcc323822015-09-04 17:52:37 +02001019 slave_config.src_maxburst = RXTL_DEFAULT;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001020 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1021 if (ret) {
1022 dev_err(dev, "error in RX dma configuration.\n");
1023 goto err;
1024 }
1025
1026 sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
1027 if (!sport->rx_buf) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001028 ret = -ENOMEM;
1029 goto err;
1030 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001031
1032 /* Prepare for TX : */
1033 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1034 if (!sport->dma_chan_tx) {
1035 dev_err(dev, "cannot get the TX DMA channel!\n");
1036 ret = -EINVAL;
1037 goto err;
1038 }
1039
1040 slave_config.direction = DMA_MEM_TO_DEV;
1041 slave_config.dst_addr = sport->port.mapbase + URTX0;
1042 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stachcc323822015-09-04 17:52:37 +02001043 slave_config.dst_maxburst = TXTL_DEFAULT;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001044 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1045 if (ret) {
1046 dev_err(dev, "error in TX dma configuration.");
1047 goto err;
1048 }
1049
1050 sport->dma_is_inited = 1;
1051
1052 return 0;
1053err:
1054 imx_uart_dma_exit(sport);
1055 return ret;
1056}
1057
1058static void imx_enable_dma(struct imx_port *sport)
1059{
1060 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001061
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001062 init_waitqueue_head(&sport->dma_wait);
1063
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001064 /* set UCR1 */
1065 temp = readl(sport->port.membase + UCR1);
1066 temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN |
1067 /* wait for 32 idle frames for IDDMA interrupt */
1068 UCR1_ICD_REG(3);
1069 writel(temp, sport->port.membase + UCR1);
1070
1071 /* set UCR4 */
1072 temp = readl(sport->port.membase + UCR4);
1073 temp |= UCR4_IDDMAEN;
1074 writel(temp, sport->port.membase + UCR4);
1075
1076 sport->dma_is_enabled = 1;
1077}
1078
1079static void imx_disable_dma(struct imx_port *sport)
1080{
1081 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001082
1083 /* clear UCR1 */
1084 temp = readl(sport->port.membase + UCR1);
1085 temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1086 writel(temp, sport->port.membase + UCR1);
1087
1088 /* clear UCR2 */
1089 temp = readl(sport->port.membase + UCR2);
1090 temp &= ~(UCR2_CTSC | UCR2_CTS);
1091 writel(temp, sport->port.membase + UCR2);
1092
1093 /* clear UCR4 */
1094 temp = readl(sport->port.membase + UCR4);
1095 temp &= ~UCR4_IDDMAEN;
1096 writel(temp, sport->port.membase + UCR4);
1097
1098 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001099}
1100
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001101/* half the RX buffer size */
1102#define CTSTL 16
1103
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104static int imx_startup(struct uart_port *port)
1105{
1106 struct imx_port *sport = (struct imx_port *)port;
Fabio Estevam458e2c82015-07-27 15:15:59 -03001107 int retval, i;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001108 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109
Huang Shijie1cf93e02013-06-28 13:39:42 +08001110 retval = clk_prepare_enable(sport->clk_per);
1111 if (retval)
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001112 return retval;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001113 retval = clk_prepare_enable(sport->clk_ipg);
1114 if (retval) {
1115 clk_disable_unprepare(sport->clk_per);
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001116 return retval;
Huang Shijie0c375502013-06-09 10:01:19 +08001117 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001118
Lucas Stachcc323822015-09-04 17:52:37 +02001119 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120
1121 /* disable the DREN bit (Data Ready interrupt enable) before
1122 * requesting IRQs
1123 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001124 temp = readl(sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001125
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001126 /* set the trigger level for CTS */
Sachin Kamat82313e62013-01-07 10:25:02 +05301127 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1128 temp |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001129
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001130 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
Jiada Wang53794182015-04-13 18:31:43 +09001132 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijie772f8992014-05-21 08:56:28 +08001133 /* Reset fifo's and state machines */
Fabio Estevam458e2c82015-07-27 15:15:59 -03001134 i = 100;
1135
1136 temp = readl(sport->port.membase + UCR2);
1137 temp &= ~UCR2_SRST;
1138 writel(temp, sport->port.membase + UCR2);
1139
1140 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1141 udelay(1);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001142
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 /*
1144 * Finally, clear and enable interrupts
1145 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001146 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König91555ce2015-02-24 11:17:05 +01001147 writel(USR2_ORE, sport->port.membase + USR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001149 temp = readl(sport->port.membase + UCR1);
Sascha Hauer789d5252008-04-17 08:44:47 +01001150 temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001151
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001152 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153
Jiada Wang6f026d6b2014-12-09 18:11:34 +09001154 temp = readl(sport->port.membase + UCR4);
1155 temp |= UCR4_OREN;
1156 writel(temp, sport->port.membase + UCR4);
1157
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001158 temp = readl(sport->port.membase + UCR2);
1159 temp |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001160 if (!sport->have_rtscts)
1161 temp |= UCR2_IRTS;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001162 writel(temp, sport->port.membase + UCR2);
1163
Huang Shijiea496e622013-07-08 17:14:17 +08001164 if (!is_imx1_uart(sport)) {
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001165 temp = readl(sport->port.membase + UCR3);
Fabio Estevamb38cb7d2014-05-14 15:55:03 -03001166 temp |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001167 writel(temp, sport->port.membase + UCR3);
1168 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001169
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 /*
1171 * Enable modem status interrupts
1172 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 imx_enable_ms(&sport->port);
Sachin Kamat82313e62013-01-07 10:25:02 +05301174 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175
1176 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177}
1178
1179static void imx_shutdown(struct uart_port *port)
1180{
1181 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001182 unsigned long temp;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001183 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001185 if (sport->dma_is_enabled) {
Huang Shijiea4688bc2014-09-19 15:42:57 +08001186 int ret;
1187
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001188 /* We have to wait for the DMA to finish. */
Huang Shijiea4688bc2014-09-19 15:42:57 +08001189 ret = wait_event_interruptible(sport->dma_wait,
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001190 !sport->dma_is_rxing && !sport->dma_is_txing);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001191 if (ret != 0) {
1192 sport->dma_is_rxing = 0;
1193 sport->dma_is_txing = 0;
1194 dmaengine_terminate_all(sport->dma_chan_tx);
1195 dmaengine_terminate_all(sport->dma_chan_rx);
1196 }
Jiada Wang73631812014-12-09 18:11:23 +09001197 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001198 imx_stop_tx(port);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001199 imx_stop_rx(port);
1200 imx_disable_dma(sport);
Jiada Wang73631812014-12-09 18:11:23 +09001201 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001202 imx_uart_dma_exit(sport);
1203 }
1204
Xinyu Chen9ec18822012-08-27 09:36:51 +02001205 spin_lock_irqsave(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001206 temp = readl(sport->port.membase + UCR2);
1207 temp &= ~(UCR2_TXEN);
1208 writel(temp, sport->port.membase + UCR2);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001209 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001210
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 /*
1212 * Stop our timer.
1213 */
1214 del_timer_sync(&sport->timer);
1215
1216 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 * Disable all interrupts, port and break condition.
1218 */
1219
Xinyu Chen9ec18822012-08-27 09:36:51 +02001220 spin_lock_irqsave(&sport->port.lock, flags);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001221 temp = readl(sport->port.membase + UCR1);
1222 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001223
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001224 writel(temp, sport->port.membase + UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001225 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001226
Huang Shijie1cf93e02013-06-28 13:39:42 +08001227 clk_disable_unprepare(sport->clk_per);
1228 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229}
1230
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001231static void imx_flush_buffer(struct uart_port *port)
1232{
1233 struct imx_port *sport = (struct imx_port *)port;
Dirk Behme82e86ae2014-12-09 18:11:27 +09001234 struct scatterlist *sgl = &sport->tx_sgl[0];
Dirk Behmea2c718c2014-12-09 18:11:31 +09001235 unsigned long temp;
Fabio Estevam4f86a952015-02-07 15:46:41 -02001236 int i = 100, ubir, ubmr, uts;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001237
Dirk Behme82e86ae2014-12-09 18:11:27 +09001238 if (!sport->dma_chan_tx)
1239 return;
1240
1241 sport->tx_bytes = 0;
1242 dmaengine_terminate_all(sport->dma_chan_tx);
1243 if (sport->dma_is_txing) {
1244 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
1245 DMA_TO_DEVICE);
Dirk Behmea2c718c2014-12-09 18:11:31 +09001246 temp = readl(sport->port.membase + UCR1);
1247 temp &= ~UCR1_TDMAEN;
1248 writel(temp, sport->port.membase + UCR1);
Dirk Behme82e86ae2014-12-09 18:11:27 +09001249 sport->dma_is_txing = false;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001250 }
Fabio Estevam934084a2015-01-13 10:00:26 -02001251
1252 /*
1253 * According to the Reference Manual description of the UART SRST bit:
1254 * "Reset the transmit and receive state machines,
1255 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
1256 * and UTS[6-3]". As we don't need to restore the old values from
1257 * USR1, USR2, URXD, UTXD, only save/restore the other four registers
1258 */
1259 ubir = readl(sport->port.membase + UBIR);
1260 ubmr = readl(sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001261 uts = readl(sport->port.membase + IMX21_UTS);
1262
1263 temp = readl(sport->port.membase + UCR2);
1264 temp &= ~UCR2_SRST;
1265 writel(temp, sport->port.membase + UCR2);
1266
1267 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1268 udelay(1);
1269
1270 /* Restore the registers */
1271 writel(ubir, sport->port.membase + UBIR);
1272 writel(ubmr, sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001273 writel(uts, sport->port.membase + IMX21_UTS);
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001274}
1275
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276static void
Alan Cox606d0992006-12-08 02:38:45 -08001277imx_set_termios(struct uart_port *port, struct ktermios *termios,
1278 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279{
1280 struct imx_port *sport = (struct imx_port *)port;
1281 unsigned long flags;
1282 unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
1283 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001284 unsigned int div, ufcr;
1285 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001286 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287
1288 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 * We only support CS7 and CS8.
1290 */
1291 while ((termios->c_cflag & CSIZE) != CS7 &&
1292 (termios->c_cflag & CSIZE) != CS8) {
1293 termios->c_cflag &= ~CSIZE;
1294 termios->c_cflag |= old_csize;
1295 old_csize = CS8;
1296 }
1297
1298 if ((termios->c_cflag & CSIZE) == CS8)
1299 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1300 else
1301 ucr2 = UCR2_SRST | UCR2_IRTS;
1302
1303 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301304 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001305 ucr2 &= ~UCR2_IRTS;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001306
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001307 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001308 /*
1309 * RTS is mandatory for rs485 operation, so keep
1310 * it under manual control and keep transmitter
1311 * disabled.
1312 */
1313 if (!(port->rs485.flags &
1314 SER_RS485_RTS_AFTER_SEND))
1315 ucr2 |= UCR2_CTS;
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001316 } else {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001317 ucr2 |= UCR2_CTSC;
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001318 }
David Jander907eda32015-06-26 08:11:30 +02001319
1320 /* Can we enable the DMA support? */
1321 if (is_imx6q_uart(sport) && !uart_console(port)
1322 && !sport->dma_is_inited)
1323 imx_uart_dma_init(sport);
Sascha Hauer5b802342006-05-04 14:07:42 +01001324 } else {
1325 termios->c_cflag &= ~CRTSCTS;
1326 }
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001327 } else if (port->rs485.flags & SER_RS485_ENABLED)
1328 /* disable transmitter */
1329 if (!(port->rs485.flags & SER_RS485_RTS_AFTER_SEND))
1330 ucr2 |= UCR2_CTS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331
1332 if (termios->c_cflag & CSTOPB)
1333 ucr2 |= UCR2_STPB;
1334 if (termios->c_cflag & PARENB) {
1335 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001336 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 ucr2 |= UCR2_PROE;
1338 }
1339
Eric Miao995234d2011-12-23 05:39:27 +08001340 del_timer_sync(&sport->timer);
1341
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 /*
1343 * Ask the core to calculate the divisor for us.
1344 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001345 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 quot = uart_get_divisor(port, baud);
1347
1348 spin_lock_irqsave(&sport->port.lock, flags);
1349
1350 sport->port.read_status_mask = 0;
1351 if (termios->c_iflag & INPCK)
1352 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1353 if (termios->c_iflag & (BRKINT | PARMRK))
1354 sport->port.read_status_mask |= URXD_BRK;
1355
1356 /*
1357 * Characters to ignore
1358 */
1359 sport->port.ignore_status_mask = 0;
1360 if (termios->c_iflag & IGNPAR)
Eric Nelson865cea82014-12-18 12:37:14 -07001361 sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 if (termios->c_iflag & IGNBRK) {
1363 sport->port.ignore_status_mask |= URXD_BRK;
1364 /*
1365 * If we're ignoring parity and break indicators,
1366 * ignore overruns too (for real raw support).
1367 */
1368 if (termios->c_iflag & IGNPAR)
1369 sport->port.ignore_status_mask |= URXD_OVRRUN;
1370 }
1371
Jiada Wang55d86932014-12-09 18:11:22 +09001372 if ((termios->c_cflag & CREAD) == 0)
1373 sport->port.ignore_status_mask |= URXD_DUMMY_READ;
1374
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375 /*
1376 * Update the per-port timeout.
1377 */
1378 uart_update_timeout(port, termios->c_cflag, baud);
1379
1380 /*
1381 * disable interrupts and drain transmitter
1382 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001383 old_ucr1 = readl(sport->port.membase + UCR1);
1384 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1385 sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386
Sachin Kamat82313e62013-01-07 10:25:02 +05301387 while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388 barrier();
1389
1390 /* then, disable everything */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001391 old_txrxen = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +05301392 writel(old_txrxen & ~(UCR2_TXEN | UCR2_RXEN),
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001393 sport->port.membase + UCR2);
1394 old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001396 /* custom-baudrate handling */
1397 div = sport->port.uartclk / (baud * 16);
1398 if (baud == 38400 && quot != div)
1399 baud = sport->port.uartclk / (quot * 16);
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001400
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001401 div = sport->port.uartclk / (baud * 16);
1402 if (div > 7)
1403 div = 7;
1404 if (!div)
1405 div = 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001406
Oskar Schirmer534fca02009-06-11 14:52:23 +01001407 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1408 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001409
Alan Coxeab4f5a2010-06-01 22:52:52 +02001410 tdiv64 = sport->port.uartclk;
1411 tdiv64 *= num;
1412 do_div(tdiv64, denom * 16 * div);
1413 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001414 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001415
Oskar Schirmer534fca02009-06-11 14:52:23 +01001416 num -= 1;
1417 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001418
1419 ufcr = readl(sport->port.membase + UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001420 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001421 if (sport->dte_mode)
1422 ufcr |= UFCR_DCEDTE;
Sascha Hauer036bb152008-07-05 10:02:44 +02001423 writel(ufcr, sport->port.membase + UFCR);
1424
Oskar Schirmer534fca02009-06-11 14:52:23 +01001425 writel(num, sport->port.membase + UBIR);
1426 writel(denom, sport->port.membase + UBMR);
1427
Huang Shijiea496e622013-07-08 17:14:17 +08001428 if (!is_imx1_uart(sport))
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001429 writel(sport->port.uartclk / div / 1000,
Shawn Guofe6b5402011-06-25 02:04:33 +08001430 sport->port.membase + IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001432 writel(old_ucr1, sport->port.membase + UCR1);
1433
1434 /* set the parity, stop bits and data size */
1435 writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436
1437 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1438 imx_enable_ms(&sport->port);
1439
David Jander907eda32015-06-26 08:11:30 +02001440 if (sport->dma_is_inited && !sport->dma_is_enabled)
1441 imx_enable_dma(sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 spin_unlock_irqrestore(&sport->port.lock, flags);
1443}
1444
1445static const char *imx_type(struct uart_port *port)
1446{
1447 struct imx_port *sport = (struct imx_port *)port;
1448
1449 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1450}
1451
1452/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 * Configure/autoconfigure the port.
1454 */
1455static void imx_config_port(struct uart_port *port, int flags)
1456{
1457 struct imx_port *sport = (struct imx_port *)port;
1458
Alexander Shiyanda82f992014-02-22 16:01:33 +04001459 if (flags & UART_CONFIG_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 sport->port.type = PORT_IMX;
1461}
1462
1463/*
1464 * Verify the new serial_struct (for TIOCSSERIAL).
1465 * The only change we allow are to the flags and type, and
1466 * even then only between PORT_IMX and PORT_UNKNOWN
1467 */
1468static int
1469imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1470{
1471 struct imx_port *sport = (struct imx_port *)port;
1472 int ret = 0;
1473
1474 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1475 ret = -EINVAL;
1476 if (sport->port.irq != ser->irq)
1477 ret = -EINVAL;
1478 if (ser->io_type != UPIO_MEM)
1479 ret = -EINVAL;
1480 if (sport->port.uartclk / 16 != ser->baud_base)
1481 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001482 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483 ret = -EINVAL;
1484 if (sport->port.iobase != ser->port)
1485 ret = -EINVAL;
1486 if (ser->hub6 != 0)
1487 ret = -EINVAL;
1488 return ret;
1489}
1490
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001491#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001492
1493static int imx_poll_init(struct uart_port *port)
1494{
1495 struct imx_port *sport = (struct imx_port *)port;
1496 unsigned long flags;
1497 unsigned long temp;
1498 int retval;
1499
1500 retval = clk_prepare_enable(sport->clk_ipg);
1501 if (retval)
1502 return retval;
1503 retval = clk_prepare_enable(sport->clk_per);
1504 if (retval)
1505 clk_disable_unprepare(sport->clk_ipg);
1506
Lucas Stachcc323822015-09-04 17:52:37 +02001507 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001508
1509 spin_lock_irqsave(&sport->port.lock, flags);
1510
1511 temp = readl(sport->port.membase + UCR1);
1512 if (is_imx1_uart(sport))
1513 temp |= IMX1_UCR1_UARTCLKEN;
1514 temp |= UCR1_UARTEN | UCR1_RRDYEN;
1515 temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
1516 writel(temp, sport->port.membase + UCR1);
1517
1518 temp = readl(sport->port.membase + UCR2);
1519 temp |= UCR2_RXEN;
1520 writel(temp, sport->port.membase + UCR2);
1521
1522 spin_unlock_irqrestore(&sport->port.lock, flags);
1523
1524 return 0;
1525}
1526
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001527static int imx_poll_get_char(struct uart_port *port)
1528{
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001529 if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
Dirk Behme26c47412014-09-03 12:33:53 +01001530 return NO_POLL_CHAR;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001531
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001532 return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001533}
1534
1535static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1536{
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001537 unsigned int status;
1538
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001539 /* drain */
1540 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001541 status = readl_relaxed(port->membase + USR1);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001542 } while (~status & USR1_TRDY);
1543
1544 /* write */
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001545 writel_relaxed(c, port->membase + URTX0);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001546
1547 /* flush */
1548 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001549 status = readl_relaxed(port->membase + USR2);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001550 } while (~status & USR2_TXDC);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001551}
1552#endif
1553
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001554static int imx_rs485_config(struct uart_port *port,
1555 struct serial_rs485 *rs485conf)
1556{
1557 struct imx_port *sport = (struct imx_port *)port;
1558
1559 /* unimplemented */
1560 rs485conf->delay_rts_before_send = 0;
1561 rs485conf->delay_rts_after_send = 0;
1562 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1563
1564 /* RTS is required to control the transmitter */
1565 if (!sport->have_rtscts)
1566 rs485conf->flags &= ~SER_RS485_ENABLED;
1567
1568 if (rs485conf->flags & SER_RS485_ENABLED) {
1569 unsigned long temp;
1570
1571 /* disable transmitter */
1572 temp = readl(sport->port.membase + UCR2);
1573 temp &= ~UCR2_CTSC;
1574 if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
1575 temp &= ~UCR2_CTS;
1576 else
1577 temp |= UCR2_CTS;
1578 writel(temp, sport->port.membase + UCR2);
1579 }
1580
1581 port->rs485 = *rs485conf;
1582
1583 return 0;
1584}
1585
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586static struct uart_ops imx_pops = {
1587 .tx_empty = imx_tx_empty,
1588 .set_mctrl = imx_set_mctrl,
1589 .get_mctrl = imx_get_mctrl,
1590 .stop_tx = imx_stop_tx,
1591 .start_tx = imx_start_tx,
1592 .stop_rx = imx_stop_rx,
1593 .enable_ms = imx_enable_ms,
1594 .break_ctl = imx_break_ctl,
1595 .startup = imx_startup,
1596 .shutdown = imx_shutdown,
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001597 .flush_buffer = imx_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 .set_termios = imx_set_termios,
1599 .type = imx_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 .config_port = imx_config_port,
1601 .verify_port = imx_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001602#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001603 .poll_init = imx_poll_init,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001604 .poll_get_char = imx_poll_get_char,
1605 .poll_put_char = imx_poll_put_char,
1606#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607};
1608
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001609static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610
1611#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001612static void imx_console_putchar(struct uart_port *port, int ch)
1613{
1614 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001615
Shawn Guofe6b5402011-06-25 02:04:33 +08001616 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001617 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001618
1619 writel(ch, sport->port.membase + URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001620}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621
1622/*
1623 * Interrupts are disabled on entering
1624 */
1625static void
1626imx_console_write(struct console *co, const char *s, unsigned int count)
1627{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001628 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001629 struct imx_port_ucrs old_ucr;
1630 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001631 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001632 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001633 int retval;
1634
Eduardo Valentin9e7b3992015-08-11 10:21:20 -07001635 retval = clk_prepare_enable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001636 if (retval)
1637 return;
Eduardo Valentin9e7b3992015-08-11 10:21:20 -07001638 retval = clk_prepare_enable(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001639 if (retval) {
Eduardo Valentin9e7b3992015-08-11 10:21:20 -07001640 clk_disable_unprepare(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001641 return;
1642 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001643
Thomas Gleixner677fe552013-02-14 21:01:06 +01001644 if (sport->port.sysrq)
1645 locked = 0;
1646 else if (oops_in_progress)
1647 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1648 else
1649 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650
1651 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001652 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 */
Dirk Behme0ad5a812011-12-22 09:57:52 +01001654 imx_port_ucrs_save(&sport->port, &old_ucr);
1655 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656
Shawn Guofe6b5402011-06-25 02:04:33 +08001657 if (is_imx1_uart(sport))
1658 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001659 ucr1 |= UCR1_UARTEN;
1660 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1661
1662 writel(ucr1, sport->port.membase + UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001663
Dirk Behme0ad5a812011-12-22 09:57:52 +01001664 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665
Russell Kingd3587882006-03-20 20:00:09 +00001666 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667
1668 /*
1669 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001670 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001672 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673
Dirk Behme0ad5a812011-12-22 09:57:52 +01001674 imx_port_ucrs_restore(&sport->port, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001675
Thomas Gleixner677fe552013-02-14 21:01:06 +01001676 if (locked)
1677 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001678
Eduardo Valentin9e7b3992015-08-11 10:21:20 -07001679 clk_disable_unprepare(sport->clk_ipg);
1680 clk_disable_unprepare(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681}
1682
1683/*
1684 * If the port was already initialised (eg, by a boot loader),
1685 * try to determine the current setup.
1686 */
1687static void __init
1688imx_console_get_options(struct imx_port *sport, int *baud,
1689 int *parity, int *bits)
1690{
Sascha Hauer587897f2005-04-29 22:46:40 +01001691
Roel Kluin2e2eb502009-12-09 12:31:36 -08001692 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301694 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001695 unsigned int baud_raw;
1696 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001698 ucr2 = readl(sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699
1700 *parity = 'n';
1701 if (ucr2 & UCR2_PREN) {
1702 if (ucr2 & UCR2_PROE)
1703 *parity = 'o';
1704 else
1705 *parity = 'e';
1706 }
1707
1708 if (ucr2 & UCR2_WS)
1709 *bits = 8;
1710 else
1711 *bits = 7;
1712
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001713 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1714 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001716 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001717 if (ucfr_rfdiv == 6)
1718 ucfr_rfdiv = 7;
1719 else
1720 ucfr_rfdiv = 6 - ucfr_rfdiv;
1721
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001722 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01001723 uartclk /= ucfr_rfdiv;
1724
1725 { /*
1726 * The next code provides exact computation of
1727 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1728 * without need of float support or long long division,
1729 * which would be required to prevent 32bit arithmetic overflow
1730 */
1731 unsigned int mul = ubir + 1;
1732 unsigned int div = 16 * (ubmr + 1);
1733 unsigned int rem = uartclk % div;
1734
1735 baud_raw = (uartclk / div) * mul;
1736 baud_raw += (rem * mul + div / 2) / div;
1737 *baud = (baud_raw + 50) / 100 * 100;
1738 }
1739
Sachin Kamat82313e62013-01-07 10:25:02 +05301740 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301741 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01001742 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 }
1744}
1745
1746static int __init
1747imx_console_setup(struct console *co, char *options)
1748{
1749 struct imx_port *sport;
1750 int baud = 9600;
1751 int bits = 8;
1752 int parity = 'n';
1753 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08001754 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755
1756 /*
1757 * Check whether an invalid uart number has been specified, and
1758 * if so, search for the first available port that does have
1759 * console support.
1760 */
1761 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1762 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001763 sport = imx_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05301764 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04001765 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766
Huang Shijie1cf93e02013-06-28 13:39:42 +08001767 /* For setting the registers, we only need to enable the ipg clock. */
1768 retval = clk_prepare_enable(sport->clk_ipg);
1769 if (retval)
1770 goto error_console;
1771
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772 if (options)
1773 uart_parse_options(options, &baud, &parity, &bits, &flow);
1774 else
1775 imx_console_get_options(sport, &baud, &parity, &bits);
1776
Lucas Stachcc323822015-09-04 17:52:37 +02001777 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Sascha Hauer587897f2005-04-29 22:46:40 +01001778
Huang Shijie1cf93e02013-06-28 13:39:42 +08001779 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
1780
Eduardo Valentin9e7b3992015-08-11 10:21:20 -07001781 clk_disable_unprepare(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001782
1783error_console:
1784 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785}
1786
Vincent Sanders9f4426d2005-10-01 22:56:34 +01001787static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001789 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 .write = imx_console_write,
1791 .device = uart_console_device,
1792 .setup = imx_console_setup,
1793 .flags = CON_PRINTBUFFER,
1794 .index = -1,
1795 .data = &imx_reg,
1796};
1797
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798#define IMX_CONSOLE &imx_console
Lucas Stach913c6c02015-08-28 11:56:19 +02001799
1800#ifdef CONFIG_OF
1801static void imx_console_early_putchar(struct uart_port *port, int ch)
1802{
1803 while (readl_relaxed(port->membase + IMX21_UTS) & UTS_TXFULL)
1804 cpu_relax();
1805
1806 writel_relaxed(ch, port->membase + URTX0);
1807}
1808
1809static void imx_console_early_write(struct console *con, const char *s,
1810 unsigned count)
1811{
1812 struct earlycon_device *dev = con->data;
1813
1814 uart_console_write(&dev->port, s, count, imx_console_early_putchar);
1815}
1816
1817static int __init
1818imx_console_early_setup(struct earlycon_device *dev, const char *opt)
1819{
1820 if (!dev->port.membase)
1821 return -ENODEV;
1822
1823 dev->con->write = imx_console_early_write;
1824
1825 return 0;
1826}
1827OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
1828OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
1829#endif
1830
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831#else
1832#define IMX_CONSOLE NULL
1833#endif
1834
1835static struct uart_driver imx_reg = {
1836 .owner = THIS_MODULE,
1837 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001838 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 .major = SERIAL_IMX_MAJOR,
1840 .minor = MINOR_START,
1841 .nr = ARRAY_SIZE(imx_ports),
1842 .cons = IMX_CONSOLE,
1843};
1844
Shawn Guo22698aa2011-06-25 02:04:34 +08001845#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001846/*
1847 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
1848 * could successfully get all information from dt or a negative errno.
1849 */
Shawn Guo22698aa2011-06-25 02:04:34 +08001850static int serial_imx_probe_dt(struct imx_port *sport,
1851 struct platform_device *pdev)
1852{
1853 struct device_node *np = pdev->dev.of_node;
1854 const struct of_device_id *of_id =
1855 of_match_device(imx_uart_dt_ids, &pdev->dev);
Shawn Guoff059672011-09-22 14:48:13 +08001856 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001857
1858 if (!np)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001859 /* no device tree device */
1860 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001861
Shawn Guoff059672011-09-22 14:48:13 +08001862 ret = of_alias_get_id(np, "serial");
1863 if (ret < 0) {
1864 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01001865 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08001866 }
1867 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001868
1869 if (of_get_property(np, "fsl,uart-has-rtscts", NULL))
1870 sport->have_rtscts = 1;
1871
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001872 if (of_get_property(np, "fsl,dte-mode", NULL))
1873 sport->dte_mode = 1;
1874
Shawn Guo22698aa2011-06-25 02:04:34 +08001875 sport->devdata = of_id->data;
1876
1877 return 0;
1878}
1879#else
1880static inline int serial_imx_probe_dt(struct imx_port *sport,
1881 struct platform_device *pdev)
1882{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001883 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001884}
1885#endif
1886
1887static void serial_imx_probe_pdata(struct imx_port *sport,
1888 struct platform_device *pdev)
1889{
Jingoo Han574de552013-07-30 17:06:57 +09001890 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08001891
1892 sport->port.line = pdev->id;
1893 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
1894
1895 if (!pdata)
1896 return;
1897
1898 if (pdata->flags & IMXUART_HAVE_RTSCTS)
1899 sport->have_rtscts = 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001900}
1901
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001902static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001904 struct imx_port *sport;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001905 void __iomem *base;
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03001906 int ret = 0, reg;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001907 struct resource *res;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01001908 int txirq, rxirq, rtsirq;
Sascha Hauer5b802342006-05-04 14:07:42 +01001909
Sachin Kamat42d34192013-01-07 10:25:06 +05301910 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001911 if (!sport)
1912 return -ENOMEM;
1913
Shawn Guo22698aa2011-06-25 02:04:34 +08001914 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001915 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08001916 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001917 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05301918 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001919
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001920 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyanda82f992014-02-22 16:01:33 +04001921 base = devm_ioremap_resource(&pdev->dev, res);
1922 if (IS_ERR(base))
1923 return PTR_ERR(base);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001924
Uwe Kleine-König842633b2015-02-24 11:17:07 +01001925 rxirq = platform_get_irq(pdev, 0);
1926 txirq = platform_get_irq(pdev, 1);
1927 rtsirq = platform_get_irq(pdev, 2);
1928
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001929 sport->port.dev = &pdev->dev;
1930 sport->port.mapbase = res->start;
1931 sport->port.membase = base;
1932 sport->port.type = PORT_IMX,
1933 sport->port.iotype = UPIO_MEM;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01001934 sport->port.irq = rxirq;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001935 sport->port.fifosize = 32;
1936 sport->port.ops = &imx_pops;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001937 sport->port.rs485_config = imx_rs485_config;
1938 sport->port.rs485.flags =
1939 SER_RS485_RTS_ON_SEND | SER_RS485_RX_DURING_TX;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001940 sport->port.flags = UPF_BOOT_AUTOCONF;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001941 init_timer(&sport->timer);
1942 sport->timer.function = imx_timeout;
1943 sport->timer.data = (unsigned long)sport;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001944
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001945 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1946 if (IS_ERR(sport->clk_ipg)) {
1947 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02001948 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05301949 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001950 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001951
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001952 sport->clk_per = devm_clk_get(&pdev->dev, "per");
1953 if (IS_ERR(sport->clk_per)) {
1954 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02001955 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05301956 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001957 }
1958
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001959 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001960
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03001961 /* For register access, we only need to enable the ipg clock. */
1962 ret = clk_prepare_enable(sport->clk_ipg);
1963 if (ret)
1964 return ret;
1965
1966 /* Disable interrupts before requesting them */
1967 reg = readl_relaxed(sport->port.membase + UCR1);
1968 reg &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
1969 UCR1_TXMPTYEN | UCR1_RTSDEN);
1970 writel_relaxed(reg, sport->port.membase + UCR1);
1971
1972 clk_disable_unprepare(sport->clk_ipg);
1973
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02001974 /*
1975 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
1976 * chips only have one interrupt.
1977 */
Uwe Kleine-König842633b2015-02-24 11:17:07 +01001978 if (txirq > 0) {
1979 ret = devm_request_irq(&pdev->dev, rxirq, imx_rxint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02001980 dev_name(&pdev->dev), sport);
1981 if (ret)
1982 return ret;
1983
Uwe Kleine-König842633b2015-02-24 11:17:07 +01001984 ret = devm_request_irq(&pdev->dev, txirq, imx_txint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02001985 dev_name(&pdev->dev), sport);
1986 if (ret)
1987 return ret;
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02001988 } else {
Uwe Kleine-König842633b2015-02-24 11:17:07 +01001989 ret = devm_request_irq(&pdev->dev, rxirq, imx_int, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02001990 dev_name(&pdev->dev), sport);
1991 if (ret)
1992 return ret;
1993 }
1994
Shawn Guo22698aa2011-06-25 02:04:34 +08001995 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01001996
Richard Zhao0a86a862012-09-18 16:14:58 +08001997 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001998
Alexander Shiyan45af7802014-02-22 16:01:35 +04001999 return uart_add_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000}
2001
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002002static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002004 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005
Alexander Shiyan45af7802014-02-22 16:01:35 +04002006 return uart_remove_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007}
2008
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002009static void serial_imx_restore_context(struct imx_port *sport)
2010{
2011 if (!sport->context_saved)
2012 return;
2013
2014 writel(sport->saved_reg[4], sport->port.membase + UFCR);
2015 writel(sport->saved_reg[5], sport->port.membase + UESC);
2016 writel(sport->saved_reg[6], sport->port.membase + UTIM);
2017 writel(sport->saved_reg[7], sport->port.membase + UBIR);
2018 writel(sport->saved_reg[8], sport->port.membase + UBMR);
2019 writel(sport->saved_reg[9], sport->port.membase + IMX21_UTS);
2020 writel(sport->saved_reg[0], sport->port.membase + UCR1);
2021 writel(sport->saved_reg[1] | UCR2_SRST, sport->port.membase + UCR2);
2022 writel(sport->saved_reg[2], sport->port.membase + UCR3);
2023 writel(sport->saved_reg[3], sport->port.membase + UCR4);
2024 sport->context_saved = false;
2025}
2026
2027static void serial_imx_save_context(struct imx_port *sport)
2028{
2029 /* Save necessary regs */
2030 sport->saved_reg[0] = readl(sport->port.membase + UCR1);
2031 sport->saved_reg[1] = readl(sport->port.membase + UCR2);
2032 sport->saved_reg[2] = readl(sport->port.membase + UCR3);
2033 sport->saved_reg[3] = readl(sport->port.membase + UCR4);
2034 sport->saved_reg[4] = readl(sport->port.membase + UFCR);
2035 sport->saved_reg[5] = readl(sport->port.membase + UESC);
2036 sport->saved_reg[6] = readl(sport->port.membase + UTIM);
2037 sport->saved_reg[7] = readl(sport->port.membase + UBIR);
2038 sport->saved_reg[8] = readl(sport->port.membase + UBMR);
2039 sport->saved_reg[9] = readl(sport->port.membase + IMX21_UTS);
2040 sport->context_saved = true;
2041}
2042
Eduardo Valentin189550b2015-08-11 10:21:21 -07002043static void serial_imx_enable_wakeup(struct imx_port *sport, bool on)
2044{
2045 unsigned int val;
2046
2047 val = readl(sport->port.membase + UCR3);
2048 if (on)
2049 val |= UCR3_AWAKEN;
2050 else
2051 val &= ~UCR3_AWAKEN;
2052 writel(val, sport->port.membase + UCR3);
Eduardo Valentinbc857342015-08-11 10:21:22 -07002053
2054 val = readl(sport->port.membase + UCR1);
2055 if (on)
2056 val |= UCR1_RTSDEN;
2057 else
2058 val &= ~UCR1_RTSDEN;
2059 writel(val, sport->port.membase + UCR1);
Eduardo Valentin189550b2015-08-11 10:21:21 -07002060}
2061
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002062static int imx_serial_port_suspend_noirq(struct device *dev)
2063{
2064 struct platform_device *pdev = to_platform_device(dev);
2065 struct imx_port *sport = platform_get_drvdata(pdev);
2066 int ret;
2067
2068 ret = clk_enable(sport->clk_ipg);
2069 if (ret)
2070 return ret;
2071
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002072 serial_imx_save_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002073
2074 clk_disable(sport->clk_ipg);
2075
2076 return 0;
2077}
2078
2079static int imx_serial_port_resume_noirq(struct device *dev)
2080{
2081 struct platform_device *pdev = to_platform_device(dev);
2082 struct imx_port *sport = platform_get_drvdata(pdev);
2083 int ret;
2084
2085 ret = clk_enable(sport->clk_ipg);
2086 if (ret)
2087 return ret;
2088
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002089 serial_imx_restore_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002090
2091 clk_disable(sport->clk_ipg);
2092
2093 return 0;
2094}
2095
2096static int imx_serial_port_suspend(struct device *dev)
2097{
2098 struct platform_device *pdev = to_platform_device(dev);
2099 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002100
2101 /* enable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002102 serial_imx_enable_wakeup(sport, true);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002103
2104 uart_suspend_port(&imx_reg, &sport->port);
2105
2106 return 0;
2107}
2108
2109static int imx_serial_port_resume(struct device *dev)
2110{
2111 struct platform_device *pdev = to_platform_device(dev);
2112 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002113
2114 /* disable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002115 serial_imx_enable_wakeup(sport, false);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002116
2117 uart_resume_port(&imx_reg, &sport->port);
2118
2119 return 0;
2120}
2121
2122static const struct dev_pm_ops imx_serial_port_pm_ops = {
2123 .suspend_noirq = imx_serial_port_suspend_noirq,
2124 .resume_noirq = imx_serial_port_resume_noirq,
2125 .suspend = imx_serial_port_suspend,
2126 .resume = imx_serial_port_resume,
2127};
2128
Russell King3ae5eae2005-11-09 22:32:44 +00002129static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002130 .probe = serial_imx_probe,
2131 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132
Shawn Guofe6b5402011-06-25 02:04:33 +08002133 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00002134 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002135 .name = "imx-uart",
Shawn Guo22698aa2011-06-25 02:04:34 +08002136 .of_match_table = imx_uart_dt_ids,
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002137 .pm = &imx_serial_port_pm_ops,
Russell King3ae5eae2005-11-09 22:32:44 +00002138 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139};
2140
2141static int __init imx_serial_init(void)
2142{
Fabio Estevamf0fd1b72014-10-27 14:49:40 -02002143 int ret = uart_register_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145 if (ret)
2146 return ret;
2147
Russell King3ae5eae2005-11-09 22:32:44 +00002148 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149 if (ret != 0)
2150 uart_unregister_driver(&imx_reg);
2151
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01002152 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153}
2154
2155static void __exit imx_serial_exit(void)
2156{
Russell Kingc889b892005-11-21 17:05:21 +00002157 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01002158 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159}
2160
2161module_init(imx_serial_init);
2162module_exit(imx_serial_exit);
2163
2164MODULE_AUTHOR("Sascha Hauer");
2165MODULE_DESCRIPTION("IMX generic serial port driver");
2166MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07002167MODULE_ALIAS("platform:imx-uart");