blob: ec3ddda30beb038ae0651e9eb7bda775cf7dbe1d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
42#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <sound/core.h>
48#include <sound/initval.h>
49#include "hda_codec.h"
50
51
Takashi Iwai5aba4f82008-01-07 15:16:37 +010052static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
53static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
54static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
55static char *model[SNDRV_CARDS];
56static int position_fix[SNDRV_CARDS];
57static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai27346162006-01-12 18:28:44 +010058static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010059static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Takashi Iwai5aba4f82008-01-07 15:16:37 +010061module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010063module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070064MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065module_param_array(enable, bool, NULL, 0444);
66MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
67module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070068MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020070MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
71 "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010072module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010073MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010074module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020075MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
76 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010077module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010078MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010079
Takashi Iwaidee1b662007-08-13 16:10:30 +020080#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaicb53c622007-08-10 17:21:45 +020081/* power_save option is defined in hda_codec.c */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Takashi Iwaidee1b662007-08-13 16:10:30 +020083/* reset the HD-audio controller in power save mode.
84 * this may give more power-saving, but will take longer time to
85 * wake up.
86 */
87static int power_save_controller = 1;
88module_param(power_save_controller, bool, 0644);
89MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
90#endif
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092MODULE_LICENSE("GPL");
93MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
94 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070095 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +020096 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +010097 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +010098 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +010099 "{Intel, ICH10},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100100 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200101 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200102 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200103 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200104 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200105 "{ATI, RS780},"
106 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100107 "{ATI, RV630},"
108 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100109 "{ATI, RV670},"
110 "{ATI, RV635},"
111 "{ATI, RV620},"
112 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200113 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200114 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200115 "{SiS, SIS966},"
116 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117MODULE_DESCRIPTION("Intel HDA driver");
118
119#define SFX "hda-intel: "
120
Takashi Iwaicb53c622007-08-10 17:21:45 +0200121
122/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 * registers
124 */
125#define ICH6_REG_GCAP 0x00
126#define ICH6_REG_VMIN 0x02
127#define ICH6_REG_VMAJ 0x03
128#define ICH6_REG_OUTPAY 0x04
129#define ICH6_REG_INPAY 0x06
130#define ICH6_REG_GCTL 0x08
131#define ICH6_REG_WAKEEN 0x0c
132#define ICH6_REG_STATESTS 0x0e
133#define ICH6_REG_GSTS 0x10
134#define ICH6_REG_INTCTL 0x20
135#define ICH6_REG_INTSTS 0x24
136#define ICH6_REG_WALCLK 0x30
137#define ICH6_REG_SYNC 0x34
138#define ICH6_REG_CORBLBASE 0x40
139#define ICH6_REG_CORBUBASE 0x44
140#define ICH6_REG_CORBWP 0x48
141#define ICH6_REG_CORBRP 0x4A
142#define ICH6_REG_CORBCTL 0x4c
143#define ICH6_REG_CORBSTS 0x4d
144#define ICH6_REG_CORBSIZE 0x4e
145
146#define ICH6_REG_RIRBLBASE 0x50
147#define ICH6_REG_RIRBUBASE 0x54
148#define ICH6_REG_RIRBWP 0x58
149#define ICH6_REG_RINTCNT 0x5a
150#define ICH6_REG_RIRBCTL 0x5c
151#define ICH6_REG_RIRBSTS 0x5d
152#define ICH6_REG_RIRBSIZE 0x5e
153
154#define ICH6_REG_IC 0x60
155#define ICH6_REG_IR 0x64
156#define ICH6_REG_IRS 0x68
157#define ICH6_IRS_VALID (1<<1)
158#define ICH6_IRS_BUSY (1<<0)
159
160#define ICH6_REG_DPLBASE 0x70
161#define ICH6_REG_DPUBASE 0x74
162#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
163
164/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
165enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
166
167/* stream register offsets from stream base */
168#define ICH6_REG_SD_CTL 0x00
169#define ICH6_REG_SD_STS 0x03
170#define ICH6_REG_SD_LPIB 0x04
171#define ICH6_REG_SD_CBL 0x08
172#define ICH6_REG_SD_LVI 0x0c
173#define ICH6_REG_SD_FIFOW 0x0e
174#define ICH6_REG_SD_FIFOSIZE 0x10
175#define ICH6_REG_SD_FORMAT 0x12
176#define ICH6_REG_SD_BDLPL 0x18
177#define ICH6_REG_SD_BDLPU 0x1c
178
179/* PCI space */
180#define ICH6_PCIREG_TCSEL 0x44
181
182/*
183 * other constants
184 */
185
186/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200187/* ICH, ATI and VIA have 4 playback and 4 capture */
188#define ICH6_CAPTURE_INDEX 0
189#define ICH6_NUM_CAPTURE 4
190#define ICH6_PLAYBACK_INDEX 4
191#define ICH6_NUM_PLAYBACK 4
192
193/* ULI has 6 playback and 5 capture */
194#define ULI_CAPTURE_INDEX 0
195#define ULI_NUM_CAPTURE 5
196#define ULI_PLAYBACK_INDEX 5
197#define ULI_NUM_PLAYBACK 6
198
Felix Kuehling778b6e12006-05-17 11:22:21 +0200199/* ATI HDMI has 1 playback and 0 capture */
200#define ATIHDMI_CAPTURE_INDEX 0
201#define ATIHDMI_NUM_CAPTURE 0
202#define ATIHDMI_PLAYBACK_INDEX 0
203#define ATIHDMI_NUM_PLAYBACK 1
204
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200205/* this number is statically defined for simplicity */
206#define MAX_AZX_DEV 16
207
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100209#define BDL_SIZE 4096
210#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
211#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212/* max buffer size - no h/w limit, you can increase as you like */
213#define AZX_MAX_BUF_SIZE (1024*1024*1024)
214/* max number of PCM devics per card */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +0100215#define AZX_MAX_PCMS 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
217/* RIRB int mask: overrun[2], response[0] */
218#define RIRB_INT_RESPONSE 0x01
219#define RIRB_INT_OVERRUN 0x04
220#define RIRB_INT_MASK 0x05
221
222/* STATESTS int mask: SD2,SD1,SD0 */
Takashi Iwai19a982b2007-03-21 15:14:35 +0100223#define AZX_MAX_CODECS 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#define STATESTS_INT_MASK 0x07
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
226/* SD_CTL bits */
227#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
228#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
229#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
230#define SD_CTL_STREAM_TAG_SHIFT 20
231
232/* SD_CTL and SD_STS */
233#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
234#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
235#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200236#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
237 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
239/* SD_STS */
240#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
241
242/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200243#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
244#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
245#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
Matt41e2fce2005-07-04 17:49:55 +0200247/* GCTL unsolicited response enable bit */
248#define ICH6_GCTL_UREN (1<<8)
249
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250/* GCTL reset bit */
251#define ICH6_GCTL_RESET (1<<0)
252
253/* CORB/RIRB control, read/write pointer */
254#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
255#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
256#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
257/* below are so far hardcoded - should read registers in future */
258#define ICH6_MAX_CORB_ENTRIES 256
259#define ICH6_MAX_RIRB_ENTRIES 256
260
Takashi Iwaic74db862005-05-12 14:26:27 +0200261/* position fix mode */
262enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200263 POS_FIX_AUTO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200264 POS_FIX_NONE,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200265 POS_FIX_POSBUF,
266 POS_FIX_FIFO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200267};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
Frederick Lif5d40b32005-05-12 14:55:20 +0200269/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200270#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
271#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
272
Vinod Gda3fca22005-09-13 18:49:12 +0200273/* Defines for Nvidia HDA support */
274#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
275#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Frederick Lif5d40b32005-05-12 14:55:20 +0200276
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100277/* Defines for Intel SCH HDA snoop control */
278#define INTEL_SCH_HDA_DEVC 0x78
279#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
280
281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 */
284
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100285struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100286 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200287 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Takashi Iwaid01ce992007-07-27 16:52:19 +0200289 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200290 unsigned int frags; /* number for period in the play buffer */
291 unsigned int fifo_size; /* FIFO size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Takashi Iwaid01ce992007-07-27 16:52:19 +0200293 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
Takashi Iwaid01ce992007-07-27 16:52:19 +0200295 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
297 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200298 struct snd_pcm_substream *substream; /* assigned substream,
299 * set in PCM open
300 */
301 unsigned int format_val; /* format value to be set in the
302 * controller and the codec
303 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 unsigned char stream_tag; /* assigned stream */
305 unsigned char index; /* stream index */
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100306 /* for sanity check of position buffer */
307 unsigned int period_intr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
Pavel Machek927fc862006-08-31 17:03:43 +0200309 unsigned int opened :1;
310 unsigned int running :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311};
312
313/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100314struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 u32 *buf; /* CORB/RIRB buffer
316 * Each CORB entry is 4byte, RIRB is 8byte
317 */
318 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
319 /* for RIRB */
320 unsigned short rp, wp; /* read/write pointers */
321 int cmds; /* number of pending requests */
322 u32 res; /* last read value */
323};
324
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100325struct azx {
326 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 struct pci_dev *pci;
328
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200329 /* chip type specific */
330 int driver_type;
331 int playback_streams;
332 int playback_index_offset;
333 int capture_streams;
334 int capture_index_offset;
335 int num_streams;
336
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 /* pci resources */
338 unsigned long addr;
339 void __iomem *remap_addr;
340 int irq;
341
342 /* locks */
343 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100344 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200346 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100347 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349 /* PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100350 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
352 /* HD codec */
353 unsigned short codec_mask;
354 struct hda_bus *bus;
355
356 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100357 struct azx_rb corb;
358 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100360 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 struct snd_dma_buffer rb;
362 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200363
364 /* flags */
365 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200366 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200367 unsigned int initialized :1;
368 unsigned int single_cmd :1;
369 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200370 unsigned int msi :1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200371
372 /* for debugging */
373 unsigned int last_cmd; /* last issued command (to sync) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374};
375
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200376/* driver types */
377enum {
378 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100379 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200380 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200381 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200382 AZX_DRIVER_VIA,
383 AZX_DRIVER_SIS,
384 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200385 AZX_DRIVER_NVIDIA,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200386};
387
388static char *driver_short_names[] __devinitdata = {
389 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100390 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200391 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200392 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200393 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
394 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200395 [AZX_DRIVER_ULI] = "HDA ULI M5461",
396 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200397};
398
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399/*
400 * macros for easy use
401 */
402#define azx_writel(chip,reg,value) \
403 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
404#define azx_readl(chip,reg) \
405 readl((chip)->remap_addr + ICH6_REG_##reg)
406#define azx_writew(chip,reg,value) \
407 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
408#define azx_readw(chip,reg) \
409 readw((chip)->remap_addr + ICH6_REG_##reg)
410#define azx_writeb(chip,reg,value) \
411 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
412#define azx_readb(chip,reg) \
413 readb((chip)->remap_addr + ICH6_REG_##reg)
414
415#define azx_sd_writel(dev,reg,value) \
416 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
417#define azx_sd_readl(dev,reg) \
418 readl((dev)->sd_addr + ICH6_REG_##reg)
419#define azx_sd_writew(dev,reg,value) \
420 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
421#define azx_sd_readw(dev,reg) \
422 readw((dev)->sd_addr + ICH6_REG_##reg)
423#define azx_sd_writeb(dev,reg,value) \
424 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
425#define azx_sd_readb(dev,reg) \
426 readb((dev)->sd_addr + ICH6_REG_##reg)
427
428/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100429#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430
431/* Get the upper 32bit of the given dma_addr_t
432 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
433 */
434#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
435
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200436static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
438/*
439 * Interface for HD codec
440 */
441
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442/*
443 * CORB / RIRB interface
444 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100445static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446{
447 int err;
448
449 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200450 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
451 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 PAGE_SIZE, &chip->rb);
453 if (err < 0) {
454 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
455 return err;
456 }
457 return 0;
458}
459
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100460static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461{
462 /* CORB set up */
463 chip->corb.addr = chip->rb.addr;
464 chip->corb.buf = (u32 *)chip->rb.area;
465 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
466 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
467
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200468 /* set the corb size to 256 entries (ULI requires explicitly) */
469 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 /* set the corb write pointer to 0 */
471 azx_writew(chip, CORBWP, 0);
472 /* reset the corb hw read pointer */
473 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
474 /* enable corb dma */
475 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
476
477 /* RIRB set up */
478 chip->rirb.addr = chip->rb.addr + 2048;
479 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
480 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
481 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
482
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200483 /* set the rirb size to 256 entries (ULI requires explicitly) */
484 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 /* reset the rirb hw write pointer */
486 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
487 /* set N=1, get RIRB response interrupt for new entry */
488 azx_writew(chip, RINTCNT, 1);
489 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 chip->rirb.rp = chip->rirb.cmds = 0;
492}
493
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100494static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495{
496 /* disable ringbuffer DMAs */
497 azx_writeb(chip, RIRBCTL, 0);
498 azx_writeb(chip, CORBCTL, 0);
499}
500
501/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200502static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100504 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
507 /* add command to corb */
508 wp = azx_readb(chip, CORBWP);
509 wp++;
510 wp %= ICH6_MAX_CORB_ENTRIES;
511
512 spin_lock_irq(&chip->reg_lock);
513 chip->rirb.cmds++;
514 chip->corb.buf[wp] = cpu_to_le32(val);
515 azx_writel(chip, CORBWP, wp);
516 spin_unlock_irq(&chip->reg_lock);
517
518 return 0;
519}
520
521#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
522
523/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100524static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525{
526 unsigned int rp, wp;
527 u32 res, res_ex;
528
529 wp = azx_readb(chip, RIRBWP);
530 if (wp == chip->rirb.wp)
531 return;
532 chip->rirb.wp = wp;
533
534 while (chip->rirb.rp != wp) {
535 chip->rirb.rp++;
536 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
537
538 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
539 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
540 res = le32_to_cpu(chip->rirb.buf[rp]);
541 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
542 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
543 else if (chip->rirb.cmds) {
544 chip->rirb.cmds--;
545 chip->rirb.res = res;
546 }
547 }
548}
549
550/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100551static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100553 struct azx *chip = codec->bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200554 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200556 again:
557 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100558 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200559 if (chip->polling_mode) {
560 spin_lock_irq(&chip->reg_lock);
561 azx_update_rirb(chip);
562 spin_unlock_irq(&chip->reg_lock);
563 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200564 if (!chip->rirb.cmds)
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200565 return chip->rirb.res; /* the last value */
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100566 if (time_after(jiffies, timeout))
567 break;
Takashi Iwai52987652008-01-16 16:09:47 +0100568 if (codec->bus->needs_damn_long_delay)
569 msleep(2); /* temporary workaround */
570 else {
571 udelay(10);
572 cond_resched();
573 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100574 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200575
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200576 if (chip->msi) {
577 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200578 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200579 free_irq(chip->irq, chip);
580 chip->irq = -1;
581 pci_disable_msi(chip->pci);
582 chip->msi = 0;
583 if (azx_acquire_irq(chip, 1) < 0)
584 return -1;
585 goto again;
586 }
587
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200588 if (!chip->polling_mode) {
589 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200590 "switching to polling mode: last cmd=0x%08x\n",
591 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200592 chip->polling_mode = 1;
593 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200595
596 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200597 "switching to single_cmd mode: last cmd=0x%08x\n",
598 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200599 chip->rirb.rp = azx_readb(chip, RIRBWP);
600 chip->rirb.cmds = 0;
601 /* switch to single_cmd mode */
602 chip->single_cmd = 1;
603 azx_free_cmd_io(chip);
604 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605}
606
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607/*
608 * Use the single immediate command instead of CORB/RIRB for simplicity
609 *
610 * Note: according to Intel, this is not preferred use. The command was
611 * intended for the BIOS only, and may get confused with unsolicited
612 * responses. So, we shouldn't use it for normal operation from the
613 * driver.
614 * I left the codes, however, for debugging/testing purposes.
615 */
616
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200618static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100620 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 int timeout = 50;
622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 while (timeout--) {
624 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200625 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200627 azx_writew(chip, IRS, azx_readw(chip, IRS) |
628 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200630 azx_writew(chip, IRS, azx_readw(chip, IRS) |
631 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 return 0;
633 }
634 udelay(1);
635 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100636 if (printk_ratelimit())
637 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
638 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 return -EIO;
640}
641
642/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100643static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100645 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 int timeout = 50;
647
648 while (timeout--) {
649 /* check IRV busy bit */
650 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
651 return azx_readl(chip, IR);
652 udelay(1);
653 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100654 if (printk_ratelimit())
655 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
656 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 return (unsigned int)-1;
658}
659
Takashi Iwai111d3af2006-02-16 18:17:58 +0100660/*
661 * The below are the main callbacks from hda_codec.
662 *
663 * They are just the skeleton to call sub-callbacks according to the
664 * current setting of chip->single_cmd.
665 */
666
667/* send a command */
668static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
669 int direct, unsigned int verb,
670 unsigned int para)
671{
672 struct azx *chip = codec->bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200673 u32 val;
674
675 val = (u32)(codec->addr & 0x0f) << 28;
676 val |= (u32)direct << 27;
677 val |= (u32)nid << 20;
678 val |= verb << 8;
679 val |= para;
680 chip->last_cmd = val;
681
Takashi Iwai111d3af2006-02-16 18:17:58 +0100682 if (chip->single_cmd)
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200683 return azx_single_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100684 else
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200685 return azx_corb_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100686}
687
688/* get a response */
689static unsigned int azx_get_response(struct hda_codec *codec)
690{
691 struct azx *chip = codec->bus->private_data;
692 if (chip->single_cmd)
693 return azx_single_get_response(codec);
694 else
695 return azx_rirb_get_response(codec);
696}
697
Takashi Iwaicb53c622007-08-10 17:21:45 +0200698#ifdef CONFIG_SND_HDA_POWER_SAVE
699static void azx_power_notify(struct hda_codec *codec);
700#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100701
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100703static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704{
705 int count;
706
Danny Tholene8a7f132007-09-11 21:41:56 +0200707 /* clear STATESTS */
708 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
709
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 /* reset controller */
711 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
712
713 count = 50;
714 while (azx_readb(chip, GCTL) && --count)
715 msleep(1);
716
717 /* delay for >= 100us for codec PLL to settle per spec
718 * Rev 0.9 section 5.5.1
719 */
720 msleep(1);
721
722 /* Bring controller out of reset */
723 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
724
725 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200726 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 msleep(1);
728
Pavel Machek927fc862006-08-31 17:03:43 +0200729 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 msleep(1);
731
732 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200733 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 snd_printd("azx_reset: controller not ready!\n");
735 return -EBUSY;
736 }
737
Matt41e2fce2005-07-04 17:49:55 +0200738 /* Accept unsolicited responses */
739 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
740
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200742 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 chip->codec_mask = azx_readw(chip, STATESTS);
744 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
745 }
746
747 return 0;
748}
749
750
751/*
752 * Lowlevel interface
753 */
754
755/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100756static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757{
758 /* enable controller CIE and GIE */
759 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
760 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
761}
762
763/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100764static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765{
766 int i;
767
768 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200769 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100770 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 azx_sd_writeb(azx_dev, SD_CTL,
772 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
773 }
774
775 /* disable SIE for all streams */
776 azx_writeb(chip, INTCTL, 0);
777
778 /* disable controller CIE and GIE */
779 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
780 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
781}
782
783/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100784static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785{
786 int i;
787
788 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200789 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100790 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
792 }
793
794 /* clear STATESTS */
795 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
796
797 /* clear rirb status */
798 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
799
800 /* clear int status */
801 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
802}
803
804/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100805static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806{
807 /* enable SIE */
808 azx_writeb(chip, INTCTL,
809 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
810 /* set DMA start and interrupt mask */
811 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
812 SD_CTL_DMA_START | SD_INT_MASK);
813}
814
815/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100816static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817{
818 /* stop DMA */
819 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
820 ~(SD_CTL_DMA_START | SD_INT_MASK));
821 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
822 /* disable SIE */
823 azx_writeb(chip, INTCTL,
824 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
825}
826
827
828/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200829 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100831static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200833 if (chip->initialized)
834 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835
836 /* reset controller */
837 azx_reset(chip);
838
839 /* initialize interrupts */
840 azx_int_clear(chip);
841 azx_int_enable(chip);
842
843 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200844 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100845 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200847 /* program the position buffer */
848 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
849 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200850
Takashi Iwaicb53c622007-08-10 17:21:45 +0200851 chip->initialized = 1;
852}
853
854/*
855 * initialize the PCI registers
856 */
857/* update bits in a PCI register byte */
858static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
859 unsigned char mask, unsigned char val)
860{
861 unsigned char data;
862
863 pci_read_config_byte(pci, reg, &data);
864 data &= ~mask;
865 data |= (val & mask);
866 pci_write_config_byte(pci, reg, data);
867}
868
869static void azx_init_pci(struct azx *chip)
870{
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100871 unsigned short snoop;
872
Takashi Iwaicb53c622007-08-10 17:21:45 +0200873 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
874 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
875 * Ensuring these bits are 0 clears playback static on some HD Audio
876 * codecs
877 */
878 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
879
Vinod Gda3fca22005-09-13 18:49:12 +0200880 switch (chip->driver_type) {
881 case AZX_DRIVER_ATI:
882 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200883 update_pci_byte(chip->pci,
884 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
885 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200886 break;
887 case AZX_DRIVER_NVIDIA:
888 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200889 update_pci_byte(chip->pci,
890 NVIDIA_HDA_TRANSREG_ADDR,
891 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Vinod Gda3fca22005-09-13 18:49:12 +0200892 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100893 case AZX_DRIVER_SCH:
894 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
895 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
896 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
897 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
898 pci_read_config_word(chip->pci,
899 INTEL_SCH_HDA_DEVC, &snoop);
900 snd_printdd("HDA snoop disabled, enabling ... %s\n",\
901 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
902 ? "Failed" : "OK");
903 }
904 break;
905
Vinod Gda3fca22005-09-13 18:49:12 +0200906 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907}
908
909
910/*
911 * interrupt handler
912 */
David Howells7d12e782006-10-05 14:55:46 +0100913static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100915 struct azx *chip = dev_id;
916 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 u32 status;
918 int i;
919
920 spin_lock(&chip->reg_lock);
921
922 status = azx_readl(chip, INTSTS);
923 if (status == 0) {
924 spin_unlock(&chip->reg_lock);
925 return IRQ_NONE;
926 }
927
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200928 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 azx_dev = &chip->azx_dev[i];
930 if (status & azx_dev->sd_int_sta_mask) {
931 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
932 if (azx_dev->substream && azx_dev->running) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100933 azx_dev->period_intr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 spin_unlock(&chip->reg_lock);
935 snd_pcm_period_elapsed(azx_dev->substream);
936 spin_lock(&chip->reg_lock);
937 }
938 }
939 }
940
941 /* clear rirb int */
942 status = azx_readb(chip, RIRBSTS);
943 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200944 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 azx_update_rirb(chip);
946 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
947 }
948
949#if 0
950 /* clear state status int */
951 if (azx_readb(chip, STATESTS) & 0x04)
952 azx_writeb(chip, STATESTS, 0x04);
953#endif
954 spin_unlock(&chip->reg_lock);
955
956 return IRQ_HANDLED;
957}
958
959
960/*
961 * set up BDL entries
962 */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100963static int azx_setup_periods(struct snd_pcm_substream *substream,
964 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965{
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100966 struct snd_sg_buf *sgbuf = snd_pcm_substream_sgbuf(substream);
967 u32 *bdl;
968 int i, ofs, periods, period_bytes;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969
970 /* reset BDL address */
971 azx_sd_writel(azx_dev, SD_BDLPL, 0);
972 azx_sd_writel(azx_dev, SD_BDLPU, 0);
973
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100974 period_bytes = snd_pcm_lib_period_bytes(substream);
975 periods = azx_dev->bufsize / period_bytes;
976
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100978 bdl = (u32 *)azx_dev->bdl.area;
979 ofs = 0;
980 azx_dev->frags = 0;
981 for (i = 0; i < periods; i++) {
982 int size, rest;
983 if (i >= AZX_MAX_BDL_ENTRIES) {
984 snd_printk(KERN_ERR "Too many BDL entries: "
985 "buffer=%d, period=%d\n",
986 azx_dev->bufsize, period_bytes);
987 /* reset */
988 azx_sd_writel(azx_dev, SD_BDLPL, 0);
989 azx_sd_writel(azx_dev, SD_BDLPU, 0);
990 return -EINVAL;
991 }
992 rest = period_bytes;
993 do {
994 dma_addr_t addr = snd_pcm_sgbuf_get_addr(sgbuf, ofs);
995 /* program the address field of the BDL entry */
996 bdl[0] = cpu_to_le32((u32)addr);
997 bdl[1] = cpu_to_le32(upper_32bit(addr));
998 /* program the size field of the BDL entry */
999 size = PAGE_SIZE - (ofs % PAGE_SIZE);
1000 if (rest < size)
1001 size = rest;
1002 bdl[2] = cpu_to_le32(size);
1003 /* program the IOC to enable interrupt
1004 * only when the whole fragment is processed
1005 */
1006 rest -= size;
1007 bdl[3] = rest ? 0 : cpu_to_le32(0x01);
1008 bdl += 4;
1009 azx_dev->frags++;
1010 ofs += size;
1011 } while (rest > 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001013 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014}
1015
1016/*
1017 * set up the SD for streaming
1018 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001019static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020{
1021 unsigned char val;
1022 int timeout;
1023
1024 /* make sure the run bit is zero for SD */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001025 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1026 ~SD_CTL_DMA_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027 /* reset stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001028 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1029 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 udelay(3);
1031 timeout = 300;
1032 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1033 --timeout)
1034 ;
1035 val &= ~SD_CTL_STREAM_RESET;
1036 azx_sd_writeb(azx_dev, SD_CTL, val);
1037 udelay(3);
1038
1039 timeout = 300;
1040 /* waiting for hardware to report that the stream is out of reset */
1041 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1042 --timeout)
1043 ;
1044
1045 /* program the stream_tag */
1046 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001047 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1049
1050 /* program the length of samples in cyclic buffer */
1051 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1052
1053 /* program the stream format */
1054 /* this value needs to be the same as the one programmed */
1055 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1056
1057 /* program the stream LVI (last valid index) of the BDL */
1058 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1059
1060 /* program the BDL address */
1061 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001062 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 /* upper BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001064 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001066 /* enable the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001067 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1068 azx_writel(chip, DPLBASE,
1069 (u32)chip->posbuf.addr |ICH6_DPLBASE_ENABLE);
Takashi Iwaic74db862005-05-12 14:26:27 +02001070
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001072 azx_sd_writel(azx_dev, SD_CTL,
1073 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074
1075 return 0;
1076}
1077
1078
1079/*
1080 * Codec initialization
1081 */
1082
Takashi Iwaia9995a32007-03-12 21:30:46 +01001083static unsigned int azx_max_codecs[] __devinitdata = {
1084 [AZX_DRIVER_ICH] = 3,
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001085 [AZX_DRIVER_SCH] = 3,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001086 [AZX_DRIVER_ATI] = 4,
1087 [AZX_DRIVER_ATIHDMI] = 4,
1088 [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
1089 [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
1090 [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
1091 [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
1092};
1093
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001094static int __devinit azx_codec_create(struct azx *chip, const char *model,
1095 unsigned int codec_probe_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096{
1097 struct hda_bus_template bus_temp;
Takashi Iwaibccad142007-04-24 12:23:53 +02001098 int c, codecs, audio_codecs, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099
1100 memset(&bus_temp, 0, sizeof(bus_temp));
1101 bus_temp.private_data = chip;
1102 bus_temp.modelname = model;
1103 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001104 bus_temp.ops.command = azx_send_cmd;
1105 bus_temp.ops.get_response = azx_get_response;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001106#ifdef CONFIG_SND_HDA_POWER_SAVE
1107 bus_temp.ops.pm_notify = azx_power_notify;
1108#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109
Takashi Iwaid01ce992007-07-27 16:52:19 +02001110 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1111 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 return err;
1113
Takashi Iwaibccad142007-04-24 12:23:53 +02001114 codecs = audio_codecs = 0;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001115 for (c = 0; c < AZX_MAX_CODECS; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001116 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001117 struct hda_codec *codec;
1118 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 if (err < 0)
1120 continue;
1121 codecs++;
Takashi Iwaibccad142007-04-24 12:23:53 +02001122 if (codec->afg)
1123 audio_codecs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 }
1125 }
Takashi Iwaibccad142007-04-24 12:23:53 +02001126 if (!audio_codecs) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001127 /* probe additional slots if no codec is found */
1128 for (; c < azx_max_codecs[chip->driver_type]; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001129 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001130 err = snd_hda_codec_new(chip->bus, c, NULL);
1131 if (err < 0)
1132 continue;
1133 codecs++;
1134 }
1135 }
1136 }
1137 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1139 return -ENXIO;
1140 }
1141
1142 return 0;
1143}
1144
1145
1146/*
1147 * PCM support
1148 */
1149
1150/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001151static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001153 int dev, i, nums;
1154 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1155 dev = chip->playback_index_offset;
1156 nums = chip->playback_streams;
1157 } else {
1158 dev = chip->capture_index_offset;
1159 nums = chip->capture_streams;
1160 }
1161 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001162 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 chip->azx_dev[dev].opened = 1;
1164 return &chip->azx_dev[dev];
1165 }
1166 return NULL;
1167}
1168
1169/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001170static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171{
1172 azx_dev->opened = 0;
1173}
1174
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001175static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001176 .info = (SNDRV_PCM_INFO_MMAP |
1177 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1179 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001180 /* No full-resume yet implemented */
1181 /* SNDRV_PCM_INFO_RESUME |*/
1182 SNDRV_PCM_INFO_PAUSE),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1184 .rates = SNDRV_PCM_RATE_48000,
1185 .rate_min = 48000,
1186 .rate_max = 48000,
1187 .channels_min = 2,
1188 .channels_max = 2,
1189 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1190 .period_bytes_min = 128,
1191 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1192 .periods_min = 2,
1193 .periods_max = AZX_MAX_FRAG,
1194 .fifo_size = 0,
1195};
1196
1197struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001198 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 struct hda_codec *codec;
1200 struct hda_pcm_stream *hinfo[2];
1201};
1202
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001203static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204{
1205 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1206 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001207 struct azx *chip = apcm->chip;
1208 struct azx_dev *azx_dev;
1209 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 unsigned long flags;
1211 int err;
1212
Ingo Molnar62932df2006-01-16 16:34:20 +01001213 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 azx_dev = azx_assign_device(chip, substream->stream);
1215 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001216 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 return -EBUSY;
1218 }
1219 runtime->hw = azx_pcm_hw;
1220 runtime->hw.channels_min = hinfo->channels_min;
1221 runtime->hw.channels_max = hinfo->channels_max;
1222 runtime->hw.formats = hinfo->formats;
1223 runtime->hw.rates = hinfo->rates;
1224 snd_pcm_limit_hw_rates(runtime);
1225 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001226 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1227 128);
1228 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1229 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001230 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001231 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1232 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001234 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001235 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 return err;
1237 }
1238 spin_lock_irqsave(&chip->reg_lock, flags);
1239 azx_dev->substream = substream;
1240 azx_dev->running = 0;
1241 spin_unlock_irqrestore(&chip->reg_lock, flags);
1242
1243 runtime->private_data = azx_dev;
Ingo Molnar62932df2006-01-16 16:34:20 +01001244 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 return 0;
1246}
1247
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001248static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249{
1250 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1251 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001252 struct azx *chip = apcm->chip;
1253 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 unsigned long flags;
1255
Ingo Molnar62932df2006-01-16 16:34:20 +01001256 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 spin_lock_irqsave(&chip->reg_lock, flags);
1258 azx_dev->substream = NULL;
1259 azx_dev->running = 0;
1260 spin_unlock_irqrestore(&chip->reg_lock, flags);
1261 azx_release_device(azx_dev);
1262 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001263 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001264 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 return 0;
1266}
1267
Takashi Iwaid01ce992007-07-27 16:52:19 +02001268static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1269 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270{
Takashi Iwaid01ce992007-07-27 16:52:19 +02001271 return snd_pcm_lib_malloc_pages(substream,
1272 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273}
1274
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001275static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276{
1277 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001278 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1280
1281 /* reset BDL address */
1282 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1283 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1284 azx_sd_writel(azx_dev, SD_CTL, 0);
1285
1286 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1287
1288 return snd_pcm_lib_free_pages(substream);
1289}
1290
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001291static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292{
1293 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001294 struct azx *chip = apcm->chip;
1295 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001297 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298
1299 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1301 runtime->channels,
1302 runtime->format,
1303 hinfo->maxbps);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001304 if (!azx_dev->format_val) {
1305 snd_printk(KERN_ERR SFX
1306 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 runtime->rate, runtime->channels, runtime->format);
1308 return -EINVAL;
1309 }
1310
Takashi Iwaid01ce992007-07-27 16:52:19 +02001311 snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, "
1312 "format=0x%x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313 azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001314 if (azx_setup_periods(substream, azx_dev) < 0)
1315 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 azx_setup_controller(chip, azx_dev);
1317 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1318 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1319 else
1320 azx_dev->fifo_size = 0;
1321
1322 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1323 azx_dev->format_val, substream);
1324}
1325
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001326static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327{
1328 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001329 struct azx_dev *azx_dev = get_azx_dev(substream);
1330 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 int err = 0;
1332
1333 spin_lock(&chip->reg_lock);
1334 switch (cmd) {
1335 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1336 case SNDRV_PCM_TRIGGER_RESUME:
1337 case SNDRV_PCM_TRIGGER_START:
1338 azx_stream_start(chip, azx_dev);
1339 azx_dev->running = 1;
1340 break;
1341 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001342 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343 case SNDRV_PCM_TRIGGER_STOP:
1344 azx_stream_stop(chip, azx_dev);
1345 azx_dev->running = 0;
1346 break;
1347 default:
1348 err = -EINVAL;
1349 }
1350 spin_unlock(&chip->reg_lock);
1351 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
Jaroslav Kysela47123192005-08-15 20:53:07 +02001352 cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 cmd == SNDRV_PCM_TRIGGER_STOP) {
1354 int timeout = 5000;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001355 while ((azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START) &&
1356 --timeout)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 ;
1358 }
1359 return err;
1360}
1361
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001362static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363{
Takashi Iwaic74db862005-05-12 14:26:27 +02001364 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001365 struct azx *chip = apcm->chip;
1366 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 unsigned int pos;
1368
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001369 if (chip->position_fix == POS_FIX_POSBUF ||
1370 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001371 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001372 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001373 if (chip->position_fix == POS_FIX_AUTO &&
Takashi Iwaid01ce992007-07-27 16:52:19 +02001374 azx_dev->period_intr == 1 && !pos) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001375 printk(KERN_WARNING
1376 "hda-intel: Invalid position buffer, "
1377 "using LPIB read method instead.\n");
1378 chip->position_fix = POS_FIX_NONE;
1379 goto read_lpib;
1380 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001381 } else {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001382 read_lpib:
Takashi Iwaic74db862005-05-12 14:26:27 +02001383 /* read LPIB */
1384 pos = azx_sd_readl(azx_dev, SD_LPIB);
1385 if (chip->position_fix == POS_FIX_FIFO)
1386 pos += azx_dev->fifo_size;
1387 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388 if (pos >= azx_dev->bufsize)
1389 pos = 0;
1390 return bytes_to_frames(substream->runtime, pos);
1391}
1392
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001393static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 .open = azx_pcm_open,
1395 .close = azx_pcm_close,
1396 .ioctl = snd_pcm_lib_ioctl,
1397 .hw_params = azx_pcm_hw_params,
1398 .hw_free = azx_pcm_hw_free,
1399 .prepare = azx_pcm_prepare,
1400 .trigger = azx_pcm_trigger,
1401 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001402 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403};
1404
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001405static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406{
1407 kfree(pcm->private_data);
1408}
1409
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001410static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001411 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412{
1413 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001414 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 struct azx_pcm *apcm;
1416
Takashi Iwaie08a0072006-09-07 17:52:14 +02001417 /* if no substreams are defined for both playback and capture,
1418 * it's just a placeholder. ignore it.
1419 */
1420 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1421 return 0;
1422
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 snd_assert(cpcm->name, return -EINVAL);
1424
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001425 err = snd_pcm_new(chip->card, cpcm->name, cpcm->device,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001426 cpcm->stream[0].substreams,
1427 cpcm->stream[1].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428 &pcm);
1429 if (err < 0)
1430 return err;
1431 strcpy(pcm->name, cpcm->name);
1432 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1433 if (apcm == NULL)
1434 return -ENOMEM;
1435 apcm->chip = chip;
1436 apcm->codec = codec;
1437 apcm->hinfo[0] = &cpcm->stream[0];
1438 apcm->hinfo[1] = &cpcm->stream[1];
1439 pcm->private_data = apcm;
1440 pcm->private_free = azx_pcm_free;
1441 if (cpcm->stream[0].substreams)
1442 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1443 if (cpcm->stream[1].substreams)
1444 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001445 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 snd_dma_pci_data(chip->pci),
Jaroslav Kyselab66b3cf2006-10-06 09:34:20 +02001447 1024 * 64, 1024 * 1024);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001448 chip->pcm[cpcm->device] = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449 return 0;
1450}
1451
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001452static int __devinit azx_pcm_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453{
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001454 static const char *dev_name[HDA_PCM_NTYPES] = {
1455 "Audio", "SPDIF", "HDMI", "Modem"
1456 };
1457 /* starting device index for each PCM type */
1458 static int dev_idx[HDA_PCM_NTYPES] = {
1459 [HDA_PCM_TYPE_AUDIO] = 0,
1460 [HDA_PCM_TYPE_SPDIF] = 1,
1461 [HDA_PCM_TYPE_HDMI] = 3,
1462 [HDA_PCM_TYPE_MODEM] = 6
1463 };
1464 /* normal audio device indices; not linear to keep compatibility */
1465 static int audio_idx[4] = { 0, 2, 4, 5 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466 struct hda_codec *codec;
1467 int c, err;
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001468 int num_devs[HDA_PCM_NTYPES];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469
Takashi Iwaid01ce992007-07-27 16:52:19 +02001470 err = snd_hda_build_pcms(chip->bus);
1471 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472 return err;
1473
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001474 /* create audio PCMs */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001475 memset(num_devs, 0, sizeof(num_devs));
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001476 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001478 struct hda_pcm *cpcm = &codec->pcm_info[c];
1479 int type = cpcm->pcm_type;
1480 switch (type) {
1481 case HDA_PCM_TYPE_AUDIO:
1482 if (num_devs[type] >= ARRAY_SIZE(audio_idx)) {
1483 snd_printk(KERN_WARNING
1484 "Too many audio devices\n");
1485 continue;
1486 }
1487 cpcm->device = audio_idx[num_devs[type]];
1488 break;
1489 case HDA_PCM_TYPE_SPDIF:
1490 case HDA_PCM_TYPE_HDMI:
1491 case HDA_PCM_TYPE_MODEM:
1492 if (num_devs[type]) {
1493 snd_printk(KERN_WARNING
1494 "%s already defined\n",
1495 dev_name[type]);
1496 continue;
1497 }
1498 cpcm->device = dev_idx[type];
1499 break;
1500 default:
1501 snd_printk(KERN_WARNING
1502 "Invalid PCM type %d\n", type);
1503 continue;
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001504 }
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001505 num_devs[type]++;
1506 err = create_codec_pcm(chip, codec, cpcm);
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001507 if (err < 0)
1508 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509 }
1510 }
1511 return 0;
1512}
1513
1514/*
1515 * mixer creation - all stuff is implemented in hda module
1516 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001517static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518{
1519 return snd_hda_build_controls(chip->bus);
1520}
1521
1522
1523/*
1524 * initialize SD streams
1525 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001526static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527{
1528 int i;
1529
1530 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001531 * assign the starting bdl address to each stream (device)
1532 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001534 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001535 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02001536 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1538 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1539 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1540 azx_dev->sd_int_sta_mask = 1 << i;
1541 /* stream tag: must be non-zero and unique */
1542 azx_dev->index = i;
1543 azx_dev->stream_tag = i + 1;
1544 }
1545
1546 return 0;
1547}
1548
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001549static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1550{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001551 if (request_irq(chip->pci->irq, azx_interrupt,
1552 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001553 "HDA Intel", chip)) {
1554 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1555 "disabling device\n", chip->pci->irq);
1556 if (do_disconnect)
1557 snd_card_disconnect(chip->card);
1558 return -1;
1559 }
1560 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001561 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001562 return 0;
1563}
1564
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
Takashi Iwaicb53c622007-08-10 17:21:45 +02001566static void azx_stop_chip(struct azx *chip)
1567{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001568 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001569 return;
1570
1571 /* disable interrupts */
1572 azx_int_disable(chip);
1573 azx_int_clear(chip);
1574
1575 /* disable CORB/RIRB */
1576 azx_free_cmd_io(chip);
1577
1578 /* disable position buffer */
1579 azx_writel(chip, DPLBASE, 0);
1580 azx_writel(chip, DPUBASE, 0);
1581
1582 chip->initialized = 0;
1583}
1584
1585#ifdef CONFIG_SND_HDA_POWER_SAVE
1586/* power-up/down the controller */
1587static void azx_power_notify(struct hda_codec *codec)
1588{
1589 struct azx *chip = codec->bus->private_data;
1590 struct hda_codec *c;
1591 int power_on = 0;
1592
1593 list_for_each_entry(c, &codec->bus->codec_list, list) {
1594 if (c->power_on) {
1595 power_on = 1;
1596 break;
1597 }
1598 }
1599 if (power_on)
1600 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001601 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001602 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001603}
1604#endif /* CONFIG_SND_HDA_POWER_SAVE */
1605
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606#ifdef CONFIG_PM
1607/*
1608 * power management
1609 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001610static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611{
Takashi Iwai421a1252005-11-17 16:11:09 +01001612 struct snd_card *card = pci_get_drvdata(pci);
1613 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614 int i;
1615
Takashi Iwai421a1252005-11-17 16:11:09 +01001616 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001617 for (i = 0; i < AZX_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001618 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001619 if (chip->initialized)
1620 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001621 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001622 if (chip->irq >= 0) {
1623 synchronize_irq(chip->irq);
Takashi Iwai43001c92006-09-08 12:30:03 +02001624 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001625 chip->irq = -1;
1626 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001627 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001628 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001629 pci_disable_device(pci);
1630 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001631 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 return 0;
1633}
1634
Takashi Iwai421a1252005-11-17 16:11:09 +01001635static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636{
Takashi Iwai421a1252005-11-17 16:11:09 +01001637 struct snd_card *card = pci_get_drvdata(pci);
1638 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639
Takashi Iwai30b35392006-10-11 18:52:53 +02001640 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001641 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001642 if (pci_enable_device(pci) < 0) {
1643 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1644 "disabling device\n");
1645 snd_card_disconnect(card);
1646 return -EIO;
1647 }
1648 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001649 if (chip->msi)
1650 if (pci_enable_msi(pci) < 0)
1651 chip->msi = 0;
1652 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001653 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001654 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001655
1656 if (snd_hda_codecs_inuse(chip->bus))
1657 azx_init_chip(chip);
1658
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001660 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661 return 0;
1662}
1663#endif /* CONFIG_PM */
1664
1665
1666/*
1667 * destructor
1668 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001669static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001671 int i;
1672
Takashi Iwaice43fba2005-05-30 20:33:44 +02001673 if (chip->initialized) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001674 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001676 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677 }
1678
Stephen Hemminger7376d012006-08-21 19:17:46 +02001679 if (chip->irq >= 0) {
Takashi Iwai30b35392006-10-11 18:52:53 +02001680 synchronize_irq(chip->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681 free_irq(chip->irq, (void*)chip);
Stephen Hemminger7376d012006-08-21 19:17:46 +02001682 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001683 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001684 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02001685 if (chip->remap_addr)
1686 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001688 if (chip->azx_dev) {
1689 for (i = 0; i < chip->num_streams; i++)
1690 if (chip->azx_dev[i].bdl.area)
1691 snd_dma_free_pages(&chip->azx_dev[i].bdl);
1692 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693 if (chip->rb.area)
1694 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 if (chip->posbuf.area)
1696 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697 pci_release_regions(chip->pci);
1698 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001699 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700 kfree(chip);
1701
1702 return 0;
1703}
1704
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001705static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706{
1707 return azx_free(device->device_data);
1708}
1709
1710/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001711 * white/black-listing for position_fix
1712 */
Ralf Baechle623ec042007-03-13 15:29:47 +01001713static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwai3372a152007-02-01 15:46:50 +01001714 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
Takashi Iwai0cb65f22007-08-16 12:32:45 +02001715 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_NONE),
Takashi Iwai3372a152007-02-01 15:46:50 +01001716 {}
1717};
1718
1719static int __devinit check_position_fix(struct azx *chip, int fix)
1720{
1721 const struct snd_pci_quirk *q;
1722
1723 if (fix == POS_FIX_AUTO) {
1724 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1725 if (q) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001726 printk(KERN_INFO
Takashi Iwai3372a152007-02-01 15:46:50 +01001727 "hda_intel: position_fix set to %d "
1728 "for device %04x:%04x\n",
1729 q->value, q->subvendor, q->subdevice);
1730 return q->value;
1731 }
1732 }
1733 return fix;
1734}
1735
1736/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001737 * black-lists for probe_mask
1738 */
1739static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
1740 /* Thinkpad often breaks the controller communication when accessing
1741 * to the non-working (or non-existing) modem codec slot.
1742 */
1743 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1744 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1745 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1746 {}
1747};
1748
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001749static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02001750{
1751 const struct snd_pci_quirk *q;
1752
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001753 if (probe_mask[dev] == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001754 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1755 if (q) {
1756 printk(KERN_INFO
1757 "hda_intel: probe_mask set to 0x%x "
1758 "for device %04x:%04x\n",
1759 q->value, q->subvendor, q->subdevice);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001760 probe_mask[dev] = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02001761 }
1762 }
1763}
1764
1765
1766/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 * constructor
1768 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001769static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001770 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001771 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001773 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001774 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01001775 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001776 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777 .dev_free = azx_dev_free,
1778 };
1779
1780 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01001781
Pavel Machek927fc862006-08-31 17:03:43 +02001782 err = pci_enable_device(pci);
1783 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 return err;
1785
Takashi Iwaie560d8d2005-09-09 14:21:46 +02001786 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001787 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
1789 pci_disable_device(pci);
1790 return -ENOMEM;
1791 }
1792
1793 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01001794 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795 chip->card = card;
1796 chip->pci = pci;
1797 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001798 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01001799 chip->msi = enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001801 chip->position_fix = check_position_fix(chip, position_fix[dev]);
1802 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01001803
Takashi Iwai27346162006-01-12 18:28:44 +01001804 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02001805
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001806#if BITS_PER_LONG != 64
1807 /* Fix up base address on ULI M5461 */
1808 if (chip->driver_type == AZX_DRIVER_ULI) {
1809 u16 tmp3;
1810 pci_read_config_word(pci, 0x40, &tmp3);
1811 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1812 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1813 }
1814#endif
1815
Pavel Machek927fc862006-08-31 17:03:43 +02001816 err = pci_request_regions(pci, "ICH HD audio");
1817 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 kfree(chip);
1819 pci_disable_device(pci);
1820 return err;
1821 }
1822
Pavel Machek927fc862006-08-31 17:03:43 +02001823 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
1825 if (chip->remap_addr == NULL) {
1826 snd_printk(KERN_ERR SFX "ioremap error\n");
1827 err = -ENXIO;
1828 goto errout;
1829 }
1830
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001831 if (chip->msi)
1832 if (pci_enable_msi(pci) < 0)
1833 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02001834
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001835 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836 err = -EBUSY;
1837 goto errout;
1838 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839
1840 pci_set_master(pci);
1841 synchronize_irq(chip->irq);
1842
Tobin Davisbcd72002008-01-15 11:23:55 +01001843 gcap = azx_readw(chip, GCAP);
1844 snd_printdd("chipset global capabilities = 0x%x\n", gcap);
1845
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001846 /* allow 64bit DMA address if supported by H/W */
1847 if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_64BIT_MASK))
1848 pci_set_consistent_dma_mask(pci, DMA_64BIT_MASK);
1849
Tobin Davisbcd72002008-01-15 11:23:55 +01001850 if (gcap) {
1851 /* read number of streams from GCAP register instead of using
1852 * hardcoded value
1853 */
1854 chip->playback_streams = (gcap & (0xF << 12)) >> 12;
1855 chip->capture_streams = (gcap & (0xF << 8)) >> 8;
Takashi Iwaic6cd7d72008-02-22 18:47:12 +01001856 chip->playback_index_offset = chip->capture_streams;
Tobin Davisbcd72002008-01-15 11:23:55 +01001857 chip->capture_index_offset = 0;
1858 } else {
1859 /* gcap didn't give any info, switching to old method */
1860
1861 switch (chip->driver_type) {
1862 case AZX_DRIVER_ULI:
1863 chip->playback_streams = ULI_NUM_PLAYBACK;
1864 chip->capture_streams = ULI_NUM_CAPTURE;
1865 chip->playback_index_offset = ULI_PLAYBACK_INDEX;
1866 chip->capture_index_offset = ULI_CAPTURE_INDEX;
1867 break;
1868 case AZX_DRIVER_ATIHDMI:
1869 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1870 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
1871 chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
1872 chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
1873 break;
1874 default:
1875 chip->playback_streams = ICH6_NUM_PLAYBACK;
1876 chip->capture_streams = ICH6_NUM_CAPTURE;
1877 chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
1878 chip->capture_index_offset = ICH6_CAPTURE_INDEX;
1879 break;
1880 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001881 }
1882 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001883 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
1884 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001885 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001886 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
1887 goto errout;
1888 }
1889
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001890 for (i = 0; i < chip->num_streams; i++) {
1891 /* allocate memory for the BDL for each stream */
1892 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1893 snd_dma_pci_data(chip->pci),
1894 BDL_SIZE, &chip->azx_dev[i].bdl);
1895 if (err < 0) {
1896 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
1897 goto errout;
1898 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001900 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001901 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1902 snd_dma_pci_data(chip->pci),
1903 chip->num_streams * 8, &chip->posbuf);
1904 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001905 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
1906 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001909 if (!chip->single_cmd) {
1910 err = azx_alloc_cmd_io(chip);
1911 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01001912 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001913 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914
1915 /* initialize streams */
1916 azx_init_stream(chip);
1917
1918 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001919 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920 azx_init_chip(chip);
1921
1922 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02001923 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924 snd_printk(KERN_ERR SFX "no codecs found!\n");
1925 err = -ENODEV;
1926 goto errout;
1927 }
1928
Takashi Iwaid01ce992007-07-27 16:52:19 +02001929 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1930 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
1932 goto errout;
1933 }
1934
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001935 strcpy(card->driver, "HDA-Intel");
1936 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001937 sprintf(card->longname, "%s at 0x%lx irq %i",
1938 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001939
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 *rchip = chip;
1941 return 0;
1942
1943 errout:
1944 azx_free(chip);
1945 return err;
1946}
1947
Takashi Iwaicb53c622007-08-10 17:21:45 +02001948static void power_down_all_codecs(struct azx *chip)
1949{
1950#ifdef CONFIG_SND_HDA_POWER_SAVE
1951 /* The codecs were powered up in snd_hda_codec_new().
1952 * Now all initialization done, so turn them down if possible
1953 */
1954 struct hda_codec *codec;
1955 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1956 snd_hda_power_down(codec);
1957 }
1958#endif
1959}
1960
Takashi Iwaid01ce992007-07-27 16:52:19 +02001961static int __devinit azx_probe(struct pci_dev *pci,
1962 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001964 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001965 struct snd_card *card;
1966 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001967 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001969 if (dev >= SNDRV_CARDS)
1970 return -ENODEV;
1971 if (!enable[dev]) {
1972 dev++;
1973 return -ENOENT;
1974 }
1975
1976 card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02001977 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978 snd_printk(KERN_ERR SFX "Error creating card!\n");
1979 return -ENOMEM;
1980 }
1981
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001982 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Pavel Machek927fc862006-08-31 17:03:43 +02001983 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984 snd_card_free(card);
1985 return err;
1986 }
Takashi Iwai421a1252005-11-17 16:11:09 +01001987 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989 /* create codec instances */
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001990 err = azx_codec_create(chip, model[dev], probe_mask[dev]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001991 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992 snd_card_free(card);
1993 return err;
1994 }
1995
1996 /* create PCM streams */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001997 err = azx_pcm_create(chip);
1998 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999 snd_card_free(card);
2000 return err;
2001 }
2002
2003 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002004 err = azx_mixer_create(chip);
2005 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006 snd_card_free(card);
2007 return err;
2008 }
2009
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010 snd_card_set_dev(card, &pci->dev);
2011
Takashi Iwaid01ce992007-07-27 16:52:19 +02002012 err = snd_card_register(card);
2013 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014 snd_card_free(card);
2015 return err;
2016 }
2017
2018 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002019 chip->running = 1;
2020 power_down_all_codecs(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002022 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023 return err;
2024}
2025
2026static void __devexit azx_remove(struct pci_dev *pci)
2027{
2028 snd_card_free(pci_get_drvdata(pci));
2029 pci_set_drvdata(pci, NULL);
2030}
2031
2032/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002033static struct pci_device_id azx_ids[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002034 { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
2035 { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
2036 { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
Jason Gastond2981392006-01-10 11:07:37 +01002037 { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
Jason Gastonf9cc8a82006-11-22 11:53:52 +01002038 { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
2039 { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
Jason Gastonc34f5a02008-01-29 12:38:49 +01002040 { 0x8086, 0x3a3e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH10 */
2041 { 0x8086, 0x3a6e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH10 */
Tobin Davis4979bca2008-01-30 08:13:55 +01002042 { 0x8086, 0x811b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SCH }, /* SCH*/
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002043 { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
Felix Kuehling89be83f2006-03-31 12:33:59 +02002044 { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
Felix Kuehling778b6e12006-05-17 11:22:21 +02002045 { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
Felix Kuehling5b15c952006-10-16 12:49:47 +02002046 { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
Wolke Liu27da1832007-11-16 11:06:30 +01002047 { 0x1002, 0x960f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
Wolke Liue6db1112007-04-27 12:20:57 +02002048 { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +01002049 { 0x1002, 0xaa08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV630 HDMI */
2050 { 0x1002, 0xaa10, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV610 HDMI */
Wolke Liu27da1832007-11-16 11:06:30 +01002051 { 0x1002, 0xaa18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV670 HDMI */
2052 { 0x1002, 0xaa20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV635 HDMI */
2053 { 0x1002, 0xaa28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV620 HDMI */
2054 { 0x1002, 0xaa30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV770 HDMI */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002055 { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
2056 { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
2057 { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
Peer Chen5b005a02006-10-31 15:33:42 +01002058 { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
2059 { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
2060 { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
2061 { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
2062 { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
2063 { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
2064 { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
2065 { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
Peer Chen15cc4452007-06-08 13:55:10 +02002066 { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
2067 { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
2068 { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
2069 { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
2070 { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
2071 { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
Peer Chenc1071062007-09-21 18:20:25 +02002072 { 0x10de, 0x0ac0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2073 { 0x10de, 0x0ac1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2074 { 0x10de, 0x0ac2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2075 { 0x10de, 0x0ac3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076 { 0, }
2077};
2078MODULE_DEVICE_TABLE(pci, azx_ids);
2079
2080/* pci_driver definition */
2081static struct pci_driver driver = {
2082 .name = "HDA Intel",
2083 .id_table = azx_ids,
2084 .probe = azx_probe,
2085 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002086#ifdef CONFIG_PM
2087 .suspend = azx_suspend,
2088 .resume = azx_resume,
2089#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090};
2091
2092static int __init alsa_card_azx_init(void)
2093{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002094 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095}
2096
2097static void __exit alsa_card_azx_exit(void)
2098{
2099 pci_unregister_driver(&driver);
2100}
2101
2102module_init(alsa_card_azx_init)
2103module_exit(alsa_card_azx_exit)