blob: c941195f0f4b6e7174dbf3607b65441ec4e75b63 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Stephen Hemminger793b8832005-09-14 16:06:14 -070026#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/kernel.h>
28#include <linux/version.h>
29#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
35#include <linux/ip.h>
36#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -070053#define DRV_VERSION "1.6"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
59 * similar to Tigon3. A transmit can require several elements;
60 * a receive requires one (or two if using 64 bit dma).
61 */
62
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080063#define RX_LE_SIZE 512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
shemminger@osdl.orgbea86102005-10-26 12:16:10 -070065#define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080067#define RX_SKB_ALIGN 8
Stephen Hemminger22e11702006-07-12 15:23:48 -070068#define RX_BUF_WRITE 16
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070069
Stephen Hemminger793b8832005-09-14 16:06:14 -070070#define TX_RING_SIZE 512
71#define TX_DEF_PENDING (TX_RING_SIZE - 1)
72#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080073#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070074
75#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
77#define ETH_JUMBO_MTU 9000
78#define TX_WATCHDOG (5 * HZ)
79#define NAPI_WEIGHT 64
80#define PHY_RETRIES 1000
81
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070082#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
83
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070084static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070085 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
86 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080087 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088
Stephen Hemminger793b8832005-09-14 16:06:14 -070089static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090module_param(debug, int, 0);
91MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
92
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080093static int copybreak __read_mostly = 256;
94module_param(copybreak, int, 0);
95MODULE_PARM_DESC(copybreak, "Receive copy threshold");
96
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080097static int disable_msi = 0;
98module_param(disable_msi, int, 0);
99MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
100
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700101static int idle_timeout = 100;
102module_param(idle_timeout, int, 0);
103MODULE_PARM_DESC(idle_timeout, "Idle timeout workaround for lost interrupts (ms)");
104
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700105static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
Stephen Hemminger5f5d83f2006-07-17 15:38:32 -0400124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) },
Stephen Hemminger57fa4422006-07-29 17:21:55 -0700125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) },
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) },
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) },
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700129 { 0 }
130};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700131
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700132MODULE_DEVICE_TABLE(pci, sky2_id_table);
133
134/* Avoid conditionals by using array */
135static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
136static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700137static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700138
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800139/* This driver supports yukon2 chipset only */
140static const char *yukon2_name[] = {
141 "XL", /* 0xb3 */
142 "EC Ultra", /* 0xb4 */
143 "UNKNOWN", /* 0xb5 */
144 "EC", /* 0xb6 */
145 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700146};
147
Stephen Hemminger793b8832005-09-14 16:06:14 -0700148/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800149static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700150{
151 int i;
152
153 gma_write16(hw, port, GM_SMI_DATA, val);
154 gma_write16(hw, port, GM_SMI_CTRL,
155 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
156
157 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700158 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800159 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700160 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700161 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800162
Stephen Hemminger793b8832005-09-14 16:06:14 -0700163 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800164 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700165}
166
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800167static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700168{
169 int i;
170
Stephen Hemminger793b8832005-09-14 16:06:14 -0700171 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700172 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
173
174 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
176 *val = gma_read16(hw, port, GM_SMI_DATA);
177 return 0;
178 }
179
Stephen Hemminger793b8832005-09-14 16:06:14 -0700180 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700181 }
182
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800183 return -ETIMEDOUT;
184}
185
186static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
187{
188 u16 v;
189
190 if (__gm_phy_read(hw, port, reg, &v) != 0)
191 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
192 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700193}
194
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +0900195static void sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700196{
197 u16 power_control;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700198 int vaux;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700199
200 pr_debug("sky2_set_power_state %d\n", state);
201 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
202
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800203 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
Stephen Hemminger08c06d82006-01-30 11:37:54 -0800204 vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700205 (power_control & PCI_PM_CAP_PME_D3cold);
206
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800207 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700208
209 power_control |= PCI_PM_CTRL_PME_STATUS;
210 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
211
212 switch (state) {
213 case PCI_D0:
214 /* switch power to VCC (WA for VAUX problem) */
215 sky2_write8(hw, B0_POWER_CTRL,
216 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
217
218 /* disable Core Clock Division, */
219 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
220
221 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
222 /* enable bits are inverted */
223 sky2_write8(hw, B2_Y2_CLK_GATE,
224 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
225 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
226 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
227 else
228 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
229
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800230 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700231 u32 reg1;
232
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800233 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
234 reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800235 reg1 &= P_ASPM_CONTROL_MSK;
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800236 sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
237 sky2_pci_write32(hw, PCI_DEV_REG5, 0);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800238 }
239
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700240 break;
241
242 case PCI_D3hot:
243 case PCI_D3cold:
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700244 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
245 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
246 else
247 /* enable bits are inverted */
248 sky2_write8(hw, B2_Y2_CLK_GATE,
249 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
250 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
251 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
252
253 /* switch power to VAUX */
254 if (vaux && state != PCI_D3cold)
255 sky2_write8(hw, B0_POWER_CTRL,
256 (PC_VAUX_ENA | PC_VCC_ENA |
257 PC_VAUX_ON | PC_VCC_OFF));
258 break;
259 default:
260 printk(KERN_ERR PFX "Unknown power state %d\n", state);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700261 }
262
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800263 sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700264 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700265}
266
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700267static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700268{
269 u16 reg;
270
271 /* disable all GMAC IRQ's */
272 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
273 /* disable PHY IRQs */
274 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700275
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700276 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
277 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
278 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
279 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
280
281 reg = gma_read16(hw, port, GM_RX_CTRL);
282 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
283 gma_write16(hw, port, GM_RX_CTRL, reg);
284}
285
286static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
287{
288 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700289 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700290
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700291 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemminger86a31a72006-05-17 14:37:05 -0700292 !(hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700293 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
294
295 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700296 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700297 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
298
299 if (hw->chip_id == CHIP_ID_YUKON_EC)
300 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
301 else
302 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
303
304 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
305 }
306
307 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
308 if (hw->copper) {
309 if (hw->chip_id == CHIP_ID_YUKON_FE) {
310 /* enable automatic crossover */
311 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
312 } else {
313 /* disable energy detect */
314 ctrl &= ~PHY_M_PC_EN_DET_MSK;
315
316 /* enable automatic crossover */
317 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
318
319 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700320 (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700321 ctrl &= ~PHY_M_PC_DSC_MSK;
322 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
323 }
324 }
325 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
326 } else {
327 /* workaround for deviation #4.88 (CRC errors) */
328 /* disable Automatic Crossover */
329
330 ctrl &= ~PHY_M_PC_MDIX_MSK;
331 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
332
333 if (hw->chip_id == CHIP_ID_YUKON_XL) {
334 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
335 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
336 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
337 ctrl &= ~PHY_M_MAC_MD_MSK;
338 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
339 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
340
341 /* select page 1 to access Fiber registers */
342 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
343 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700344 }
345
346 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
347 if (sky2->autoneg == AUTONEG_DISABLE)
348 ctrl &= ~PHY_CT_ANE;
349 else
350 ctrl |= PHY_CT_ANE;
351
352 ctrl |= PHY_CT_RESET;
353 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
354
355 ctrl = 0;
356 ct1000 = 0;
357 adv = PHY_AN_CSMA;
358
359 if (sky2->autoneg == AUTONEG_ENABLE) {
360 if (hw->copper) {
361 if (sky2->advertising & ADVERTISED_1000baseT_Full)
362 ct1000 |= PHY_M_1000C_AFD;
363 if (sky2->advertising & ADVERTISED_1000baseT_Half)
364 ct1000 |= PHY_M_1000C_AHD;
365 if (sky2->advertising & ADVERTISED_100baseT_Full)
366 adv |= PHY_M_AN_100_FD;
367 if (sky2->advertising & ADVERTISED_100baseT_Half)
368 adv |= PHY_M_AN_100_HD;
369 if (sky2->advertising & ADVERTISED_10baseT_Full)
370 adv |= PHY_M_AN_10_FD;
371 if (sky2->advertising & ADVERTISED_10baseT_Half)
372 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700373 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700374 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
375
376 /* Set Flow-control capabilities */
377 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700378 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700379 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700380 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700381 else if (!sky2->rx_pause && sky2->tx_pause)
382 adv |= PHY_AN_PAUSE_ASYM; /* local */
383
384 /* Restart Auto-negotiation */
385 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
386 } else {
387 /* forced speed/duplex settings */
388 ct1000 = PHY_M_1000C_MSE;
389
390 if (sky2->duplex == DUPLEX_FULL)
391 ctrl |= PHY_CT_DUP_MD;
392
393 switch (sky2->speed) {
394 case SPEED_1000:
395 ctrl |= PHY_CT_SP1000;
396 break;
397 case SPEED_100:
398 ctrl |= PHY_CT_SP100;
399 break;
400 }
401
402 ctrl |= PHY_CT_RESET;
403 }
404
405 if (hw->chip_id != CHIP_ID_YUKON_FE)
406 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
407
408 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
409 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
410
411 /* Setup Phy LED's */
412 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
413 ledover = 0;
414
415 switch (hw->chip_id) {
416 case CHIP_ID_YUKON_FE:
417 /* on 88E3082 these bits are at 11..9 (shifted left) */
418 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
419
420 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
421
422 /* delete ACT LED control bits */
423 ctrl &= ~PHY_M_FELP_LED1_MSK;
424 /* change ACT LED control to blink mode */
425 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
426 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
427 break;
428
429 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700430 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700431
432 /* select page 3 to access LED control register */
433 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
434
435 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700436 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
437 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
438 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
439 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
440 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700441
442 /* set Polarity Control register */
443 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700444 (PHY_M_POLC_LS1_P_MIX(4) |
445 PHY_M_POLC_IS0_P_MIX(4) |
446 PHY_M_POLC_LOS_CTRL(2) |
447 PHY_M_POLC_INIT_CTRL(2) |
448 PHY_M_POLC_STA1_CTRL(2) |
449 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700450
451 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700452 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700453 break;
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700454 case CHIP_ID_YUKON_EC_U:
455 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
456
457 /* select page 3 to access LED control register */
458 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
459
460 /* set LED Function Control register */
461 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
462 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
463 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
464 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
465 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
466
467 /* set Blink Rate in LED Timer Control Register */
468 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
469 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
470 /* restore page register */
471 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
472 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700473
474 default:
475 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
476 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
477 /* turn off the Rx LED (LED_RX) */
478 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
479 }
480
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700481 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800482 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700483 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
484 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
485
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800486 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700487 gm_phy_write(hw, port, 0x18, 0xaa99);
488 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700489
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800490 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700491 gm_phy_write(hw, port, 0x18, 0xa204);
492 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800493
494 /* set page register to 0 */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700495 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800496 } else {
497 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
498
499 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
500 /* turn on 100 Mbps LED (LED_LINK100) */
501 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
502 }
503
504 if (ledover)
505 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
506
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700507 }
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700508 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700509 if (sky2->autoneg == AUTONEG_ENABLE)
510 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
511 else
512 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
513}
514
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700515static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
516{
517 u32 reg1;
518 static const u32 phy_power[]
519 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
520
521 /* looks like this XL is back asswards .. */
522 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
523 onoff = !onoff;
524
525 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
526
527 if (onoff)
528 /* Turn off phy power saving */
529 reg1 &= ~phy_power[port];
530 else
531 reg1 |= phy_power[port];
532
533 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
534 udelay(100);
535}
536
Stephen Hemminger1b537562005-12-20 15:08:07 -0800537/* Force a renegotiation */
538static void sky2_phy_reinit(struct sky2_port *sky2)
539{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800540 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800541 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800542 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800543}
544
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700545static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
546{
547 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
548 u16 reg;
549 int i;
550 const u8 *addr = hw->dev[port]->dev_addr;
551
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800552 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
553 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700554
555 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
556
Stephen Hemminger793b8832005-09-14 16:06:14 -0700557 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700558 /* WA DEV_472 -- looks like crossed wires on port 2 */
559 /* clear GMAC 1 Control reset */
560 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
561 do {
562 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
563 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
564 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
565 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
566 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
567 }
568
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700569 if (sky2->autoneg == AUTONEG_DISABLE) {
570 reg = gma_read16(hw, port, GM_GP_CTRL);
571 reg |= GM_GPCR_AU_ALL_DIS;
572 gma_write16(hw, port, GM_GP_CTRL, reg);
573 gma_read16(hw, port, GM_GP_CTRL);
574
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700575 switch (sky2->speed) {
576 case SPEED_1000:
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800577 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700578 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800579 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700580 case SPEED_100:
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800581 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700582 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800583 break;
584 case SPEED_10:
585 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
586 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700587 }
588
589 if (sky2->duplex == DUPLEX_FULL)
590 reg |= GM_GPCR_DUP_FULL;
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700591
592 /* turn off pause in 10/100mbps half duplex */
593 else if (sky2->speed != SPEED_1000 &&
594 hw->chip_id != CHIP_ID_YUKON_EC_U)
595 sky2->tx_pause = sky2->rx_pause = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700596 } else
597 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
598
599 if (!sky2->tx_pause && !sky2->rx_pause) {
600 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700601 reg |=
602 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
603 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700604 /* disable Rx flow-control */
605 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
606 }
607
608 gma_write16(hw, port, GM_GP_CTRL, reg);
609
Stephen Hemminger793b8832005-09-14 16:06:14 -0700610 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700611
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800612 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700613 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800614 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700615
616 /* MIB clear */
617 reg = gma_read16(hw, port, GM_PHY_ADDR);
618 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
619
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700620 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
621 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700622 gma_write16(hw, port, GM_PHY_ADDR, reg);
623
624 /* transmit control */
625 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
626
627 /* receive control reg: unicast + multicast + no FCS */
628 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700629 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700630
631 /* transmit flow control */
632 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
633
634 /* transmit parameter */
635 gma_write16(hw, port, GM_TX_PARAM,
636 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
637 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
638 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
639 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
640
641 /* serial mode register */
642 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700643 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700644
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700645 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700646 reg |= GM_SMOD_JUMBO_ENA;
647
648 gma_write16(hw, port, GM_SERIAL_MODE, reg);
649
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700650 /* virtual address for data */
651 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
652
Stephen Hemminger793b8832005-09-14 16:06:14 -0700653 /* physical address: used for pause frames */
654 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
655
656 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700657 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
658 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
659 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
660
661 /* Configure Rx MAC FIFO */
662 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger70f1be42006-03-07 11:06:37 -0800663 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
664 GMF_OPER_ON | GMF_RX_F_FL_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700665
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700666 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800667 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700668
Stephen Hemminger793b8832005-09-14 16:06:14 -0700669 /* Set threshold to 0xa (64 bytes)
670 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700671 */
672 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
673
674 /* Configure Tx MAC FIFO */
675 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
676 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800677
678 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
679 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
680 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
681 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
682 /* set Tx GMAC FIFO Almost Empty Threshold */
683 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
684 /* Disable Store & Forward mode for TX */
685 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
686 }
687 }
688
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700689}
690
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800691/* Assign Ram Buffer allocation.
692 * start and end are in units of 4k bytes
693 * ram registers are in units of 64bit words
694 */
695static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700696{
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800697 u32 start, end;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700698
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800699 start = startk * 4096/8;
700 end = (endk * 4096/8) - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700701
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700702 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
703 sky2_write32(hw, RB_ADDR(q, RB_START), start);
704 sky2_write32(hw, RB_ADDR(q, RB_END), end);
705 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
706 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
707
708 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800709 u32 space = (endk - startk) * 4096/8;
710 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700711
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800712 /* On receive queue's set the thresholds
713 * give receiver priority when > 3/4 full
714 * send pause when down to 2K
715 */
716 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
717 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700718
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800719 tp = space - 2048/8;
720 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
721 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700722 } else {
723 /* Enable store & forward on Tx queue's because
724 * Tx FIFO is only 1K on Yukon
725 */
726 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
727 }
728
729 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700730 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700731}
732
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700733/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800734static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700735{
736 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
737 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
738 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800739 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700740}
741
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700742/* Setup prefetch unit registers. This is the interface between
743 * hardware and driver list elements
744 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800745static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700746 u64 addr, u32 last)
747{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700748 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
749 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
750 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
751 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
752 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
753 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700754
755 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700756}
757
Stephen Hemminger793b8832005-09-14 16:06:14 -0700758static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
759{
760 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
761
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700762 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700763 return le;
764}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700765
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800766/* Update chip's next pointer */
767static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700768{
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800769 wmb();
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800770 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800771 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700772}
773
Stephen Hemminger793b8832005-09-14 16:06:14 -0700774
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700775static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
776{
777 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700778 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700779 return le;
780}
781
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800782/* Return high part of DMA address (could be 32 or 64 bit) */
783static inline u32 high32(dma_addr_t a)
784{
Stephen Hemmingera0361192006-01-17 13:43:16 -0800785 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800786}
787
Stephen Hemminger793b8832005-09-14 16:06:14 -0700788/* Build description to hardware about buffer */
Stephen Hemminger28bd1812006-01-17 13:43:19 -0800789static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700790{
791 struct sky2_rx_le *le;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800792 u32 hi = high32(map);
793 u16 len = sky2->rx_bufsize;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700794
Stephen Hemminger793b8832005-09-14 16:06:14 -0700795 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700796 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700797 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700798 le->ctrl = 0;
799 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800800 sky2->rx_addr64 = high32(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700801 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700802
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700803 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800804 le->addr = cpu_to_le32((u32) map);
805 le->length = cpu_to_le16(len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700806 le->ctrl = 0;
807 le->opcode = OP_PACKET | HW_OWNER;
808}
809
Stephen Hemminger793b8832005-09-14 16:06:14 -0700810
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700811/* Tell chip where to start receive checksum.
812 * Actually has two checksums, but set both same to avoid possible byte
813 * order problems.
814 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700815static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700816{
817 struct sky2_rx_le *le;
818
Stephen Hemminger793b8832005-09-14 16:06:14 -0700819 le = sky2_next_rx(sky2);
820 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
821 le->ctrl = 0;
822 le->opcode = OP_TCPSTART | HW_OWNER;
823
Stephen Hemminger793b8832005-09-14 16:06:14 -0700824 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700825 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
826 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
827
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700828}
829
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700830/*
831 * The RX Stop command will not work for Yukon-2 if the BMU does not
832 * reach the end of packet and since we can't make sure that we have
833 * incoming data, we must reset the BMU while it is not doing a DMA
834 * transfer. Since it is possible that the RX path is still active,
835 * the RX RAM buffer will be stopped first, so any possible incoming
836 * data will not trigger a DMA. After the RAM buffer is stopped, the
837 * BMU is polled until any DMA in progress is ended and only then it
838 * will be reset.
839 */
840static void sky2_rx_stop(struct sky2_port *sky2)
841{
842 struct sky2_hw *hw = sky2->hw;
843 unsigned rxq = rxqaddr[sky2->port];
844 int i;
845
846 /* disable the RAM Buffer receive queue */
847 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
848
849 for (i = 0; i < 0xffff; i++)
850 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
851 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
852 goto stopped;
853
854 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
855 sky2->netdev->name);
856stopped:
857 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
858
859 /* reset the Rx prefetch unit */
860 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
861}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700862
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700863/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700864static void sky2_rx_clean(struct sky2_port *sky2)
865{
866 unsigned i;
867
868 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700869 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700870 struct ring_info *re = sky2->rx_ring + i;
871
872 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700873 pci_unmap_single(sky2->hw->pdev,
Stephen Hemminger734d1862005-12-09 11:35:00 -0800874 re->mapaddr, sky2->rx_bufsize,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875 PCI_DMA_FROMDEVICE);
876 kfree_skb(re->skb);
877 re->skb = NULL;
878 }
879 }
880}
881
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800882/* Basic MII support */
883static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
884{
885 struct mii_ioctl_data *data = if_mii(ifr);
886 struct sky2_port *sky2 = netdev_priv(dev);
887 struct sky2_hw *hw = sky2->hw;
888 int err = -EOPNOTSUPP;
889
890 if (!netif_running(dev))
891 return -ENODEV; /* Phy still in reset */
892
Stephen Hemmingerd89e1342006-03-20 15:48:20 -0800893 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800894 case SIOCGMIIPHY:
895 data->phy_id = PHY_ADDR_MARV;
896
897 /* fallthru */
898 case SIOCGMIIREG: {
899 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800900
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800901 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800902 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800903 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800904
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800905 data->val_out = val;
906 break;
907 }
908
909 case SIOCSMIIREG:
910 if (!capable(CAP_NET_ADMIN))
911 return -EPERM;
912
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800913 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800914 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
915 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800916 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800917 break;
918 }
919 return err;
920}
921
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700922#ifdef SKY2_VLAN_TAG_USED
923static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
924{
925 struct sky2_port *sky2 = netdev_priv(dev);
926 struct sky2_hw *hw = sky2->hw;
927 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700928
Stephen Hemminger302d1252006-01-17 13:43:20 -0800929 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700930
931 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
932 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
933 sky2->vlgrp = grp;
934
Stephen Hemminger302d1252006-01-17 13:43:20 -0800935 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700936}
937
938static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
939{
940 struct sky2_port *sky2 = netdev_priv(dev);
941 struct sky2_hw *hw = sky2->hw;
942 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700943
Stephen Hemminger302d1252006-01-17 13:43:20 -0800944 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700945
946 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
947 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
948 if (sky2->vlgrp)
949 sky2->vlgrp->vlan_devices[vid] = NULL;
950
Stephen Hemminger302d1252006-01-17 13:43:20 -0800951 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700952}
953#endif
954
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700955/*
Stephen Hemminger82788c72006-01-17 13:43:10 -0800956 * It appears the hardware has a bug in the FIFO logic that
957 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -0700958 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
959 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -0800960 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -0700961static inline struct sk_buff *sky2_alloc_skb(struct net_device *dev,
962 unsigned int length,
963 gfp_t gfp_mask)
Stephen Hemminger82788c72006-01-17 13:43:10 -0800964{
965 struct sk_buff *skb;
966
shemminger@osdl.org497d7c82006-08-28 10:00:46 -0700967 skb = __netdev_alloc_skb(dev, length + RX_SKB_ALIGN, gfp_mask);
Stephen Hemminger82788c72006-01-17 13:43:10 -0800968 if (likely(skb)) {
969 unsigned long p = (unsigned long) skb->data;
Stephen Hemminger4a15d562006-04-25 10:58:52 -0700970 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
Stephen Hemminger82788c72006-01-17 13:43:10 -0800971 }
972
973 return skb;
974}
975
976/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700977 * Allocate and setup receiver buffer pool.
978 * In case of 64 bit dma, there are 2X as many list elements
979 * available as ring entries
980 * and need to reserve one list element so we don't wrap around.
981 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700982static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700983{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700984 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700985 unsigned rxq = rxqaddr[sky2->port];
986 int i;
Stephen Hemmingera1433ac2006-05-22 12:03:42 -0700987 unsigned thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700988
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700989 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800990 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800991
992 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
993 /* MAC Rx RAM Read is controlled by hardware */
994 sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
995 }
996
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700997 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
998
999 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001000 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001001 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001002
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001003 re->skb = sky2_alloc_skb(sky2->netdev, sky2->rx_bufsize,
1004 GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001005 if (!re->skb)
1006 goto nomem;
1007
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001008 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001009 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
1010 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001011 }
1012
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001013
1014 /*
1015 * The receiver hangs if it receives frames larger than the
1016 * packet buffer. As a workaround, truncate oversize frames, but
1017 * the register is limited to 9 bits, so if you do frames > 2052
1018 * you better get the MTU right!
1019 */
1020 thresh = (sky2->rx_bufsize - 8) / sizeof(u32);
1021 if (thresh > 0x1ff)
1022 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1023 else {
1024 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1025 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1026 }
1027
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001028
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001029 /* Tell chip about available buffers */
1030 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001031 return 0;
1032nomem:
1033 sky2_rx_clean(sky2);
1034 return -ENOMEM;
1035}
1036
1037/* Bring up network interface. */
1038static int sky2_up(struct net_device *dev)
1039{
1040 struct sky2_port *sky2 = netdev_priv(dev);
1041 struct sky2_hw *hw = sky2->hw;
1042 unsigned port = sky2->port;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001043 u32 ramsize, rxspace, imask;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001044 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001045 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001046
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001047 /*
1048 * On dual port PCI-X card, there is an problem where status
1049 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001050 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001051 if (otherdev && netif_running(otherdev) &&
1052 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1053 struct sky2_port *osky2 = netdev_priv(otherdev);
1054 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001055
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001056 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1057 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1058 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1059
1060 sky2->rx_csum = 0;
1061 osky2->rx_csum = 0;
1062 }
1063
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001064 if (netif_msg_ifup(sky2))
1065 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1066
1067 /* must be power of 2 */
1068 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001069 TX_RING_SIZE *
1070 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001071 &sky2->tx_le_map);
1072 if (!sky2->tx_le)
1073 goto err_out;
1074
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001075 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001076 GFP_KERNEL);
1077 if (!sky2->tx_ring)
1078 goto err_out;
1079 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001080
1081 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1082 &sky2->rx_le_map);
1083 if (!sky2->rx_le)
1084 goto err_out;
1085 memset(sky2->rx_le, 0, RX_LE_BYTES);
1086
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001087 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001088 GFP_KERNEL);
1089 if (!sky2->rx_ring)
1090 goto err_out;
1091
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001092 sky2_phy_power(hw, port, 1);
1093
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001094 sky2_mac_init(hw, port);
1095
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001096 /* Determine available ram buffer space (in 4K blocks).
1097 * Note: not sure about the FE setting below yet
1098 */
1099 if (hw->chip_id == CHIP_ID_YUKON_FE)
1100 ramsize = 4;
1101 else
1102 ramsize = sky2_read8(hw, B2_E_0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001103
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001104 /* Give transmitter one third (rounded up) */
1105 rxspace = ramsize - (ramsize + 2) / 3;
1106
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001107 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001108 sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001109
Stephen Hemminger793b8832005-09-14 16:06:14 -07001110 /* Make sure SyncQ is disabled */
1111 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1112 RB_RST_SET);
1113
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001114 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001115
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001116 /* Set almost empty threshold */
1117 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == 1)
1118 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001119
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001120 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1121 TX_RING_SIZE - 1);
1122
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001123 err = sky2_rx_start(sky2);
1124 if (err)
1125 goto err_out;
1126
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001127 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001128 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001129 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001130 sky2_write32(hw, B0_IMSK, imask);
1131
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001132 return 0;
1133
1134err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001135 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001136 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1137 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001138 sky2->rx_le = NULL;
1139 }
1140 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001141 pci_free_consistent(hw->pdev,
1142 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1143 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001144 sky2->tx_le = NULL;
1145 }
1146 kfree(sky2->tx_ring);
1147 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001148
Stephen Hemminger1b537562005-12-20 15:08:07 -08001149 sky2->tx_ring = NULL;
1150 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001151 return err;
1152}
1153
Stephen Hemminger793b8832005-09-14 16:06:14 -07001154/* Modular subtraction in ring */
1155static inline int tx_dist(unsigned tail, unsigned head)
1156{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001157 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001158}
1159
1160/* Number of list elements available for next tx */
1161static inline int tx_avail(const struct sky2_port *sky2)
1162{
1163 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1164}
1165
1166/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001167static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001168{
1169 unsigned count;
1170
1171 count = sizeof(dma_addr_t) / sizeof(u32);
1172 count += skb_shinfo(skb)->nr_frags * count;
1173
Herbert Xu89114af2006-07-08 13:34:32 -07001174 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001175 ++count;
1176
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001177 if (skb->ip_summed == CHECKSUM_HW)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001178 ++count;
1179
1180 return count;
1181}
1182
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001183/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001184 * Put one packet in ring for transmit.
1185 * A single packet can generate multiple list elements, and
1186 * the number of ring elements will probably be less than the number
1187 * of list elements used.
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001188 *
1189 * No BH disabling for tx_lock here (like tg3)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001190 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001191static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1192{
1193 struct sky2_port *sky2 = netdev_priv(dev);
1194 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001195 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001196 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001197 unsigned i, len;
1198 dma_addr_t mapping;
1199 u32 addr64;
1200 u16 mss;
1201 u8 ctrl;
1202
Stephen Hemminger302d1252006-01-17 13:43:20 -08001203 /* No BH disabling for tx_lock here. We are running in BH disabled
1204 * context and TX reclaim runs via poll inside of a software
1205 * interrupt, and no related locks in IRQ processing.
1206 */
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001207 if (!spin_trylock(&sky2->tx_lock))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001208 return NETDEV_TX_LOCKED;
1209
Stephen Hemminger793b8832005-09-14 16:06:14 -07001210 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001211 /* There is a known but harmless race with lockless tx
1212 * and netif_stop_queue.
1213 */
1214 if (!netif_queue_stopped(dev)) {
1215 netif_stop_queue(dev);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001216 if (net_ratelimit())
1217 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1218 dev->name);
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001219 }
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001220 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001221
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001222 return NETDEV_TX_BUSY;
1223 }
1224
Stephen Hemminger793b8832005-09-14 16:06:14 -07001225 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001226 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1227 dev->name, sky2->tx_prod, skb->len);
1228
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001229 len = skb_headlen(skb);
1230 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001231 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001232
1233 re = sky2->tx_ring + sky2->tx_prod;
1234
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001235 /* Send high bits if changed or crosses boundary */
1236 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001237 le = get_tx_le(sky2);
1238 le->tx.addr = cpu_to_le32(addr64);
1239 le->ctrl = 0;
1240 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001241 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001242 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001243
1244 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001245 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001246 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001247 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1248 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1249 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001250
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001251 if (mss != sky2->tx_last_mss) {
1252 le = get_tx_le(sky2);
1253 le->tx.tso.size = cpu_to_le16(mss);
1254 le->tx.tso.rsvd = 0;
1255 le->opcode = OP_LRGLEN | HW_OWNER;
1256 le->ctrl = 0;
1257 sky2->tx_last_mss = mss;
1258 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001259 }
1260
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001261 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001262#ifdef SKY2_VLAN_TAG_USED
1263 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1264 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1265 if (!le) {
1266 le = get_tx_le(sky2);
1267 le->tx.addr = 0;
1268 le->opcode = OP_VLAN|HW_OWNER;
1269 le->ctrl = 0;
1270 } else
1271 le->opcode |= OP_VLAN;
1272 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1273 ctrl |= INS_VLAN;
1274 }
1275#endif
1276
1277 /* Handle TCP checksum offload */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001278 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001279 u16 hdr = skb->h.raw - skb->data;
1280 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001281
1282 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1283 if (skb->nh.iph->protocol == IPPROTO_UDP)
1284 ctrl |= UDPTCP;
1285
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001286 if (hdr != sky2->tx_csum_start || offset != sky2->tx_csum_offset) {
1287 sky2->tx_csum_start = hdr;
1288 sky2->tx_csum_offset = offset;
1289
1290 le = get_tx_le(sky2);
1291 le->tx.csum.start = cpu_to_le16(hdr);
1292 le->tx.csum.offset = cpu_to_le16(offset);
1293 le->length = 0; /* initial checksum value */
1294 le->ctrl = 1; /* one packet */
1295 le->opcode = OP_TCPLISW | HW_OWNER;
1296 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001297 }
1298
1299 le = get_tx_le(sky2);
1300 le->tx.addr = cpu_to_le32((u32) mapping);
1301 le->length = cpu_to_le16(len);
1302 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001303 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001304
Stephen Hemminger793b8832005-09-14 16:06:14 -07001305 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001306 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001307 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001308
1309 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1310 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001311 struct tx_ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001312
1313 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1314 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingera0361192006-01-17 13:43:16 -08001315 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001316 if (addr64 != sky2->tx_addr64) {
1317 le = get_tx_le(sky2);
1318 le->tx.addr = cpu_to_le32(addr64);
1319 le->ctrl = 0;
1320 le->opcode = OP_ADDR64 | HW_OWNER;
1321 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001322 }
1323
1324 le = get_tx_le(sky2);
1325 le->tx.addr = cpu_to_le32((u32) mapping);
1326 le->length = cpu_to_le16(frag->size);
1327 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001328 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001329
Stephen Hemminger793b8832005-09-14 16:06:14 -07001330 fre = sky2->tx_ring
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001331 + RING_NEXT((re - sky2->tx_ring) + i, TX_RING_SIZE);
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001332 pci_unmap_addr_set(fre, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001333 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001334
Stephen Hemminger793b8832005-09-14 16:06:14 -07001335 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001336 le->ctrl |= EOP;
1337
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001338 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1339 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001340
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001341 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001342
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001343 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001344
1345 dev->trans_start = jiffies;
1346 return NETDEV_TX_OK;
1347}
1348
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001349/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001350 * Free ring elements from starting at tx_cons until "done"
1351 *
1352 * NB: the hardware will tell us about partial completion of multi-part
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001353 * buffers; these are deferred until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001354 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001355static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001356{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001357 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001358 struct pci_dev *pdev = sky2->hw->pdev;
1359 u16 nxt, put;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001360 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001361
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001362 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001363
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001364 if (unlikely(netif_msg_tx_done(sky2)))
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001365 printk(KERN_DEBUG "%s: tx done, up to %u\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001366 dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001367
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001368 for (put = sky2->tx_cons; put != done; put = nxt) {
1369 struct tx_ring_info *re = sky2->tx_ring + put;
1370 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001371
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001372 nxt = re->idx;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001373 BUG_ON(nxt >= TX_RING_SIZE);
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001374 prefetch(sky2->tx_ring + nxt);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001375
Stephen Hemminger793b8832005-09-14 16:06:14 -07001376 /* Check for partial status */
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001377 if (tx_dist(put, done) < tx_dist(put, nxt))
1378 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001379
Stephen Hemminger793b8832005-09-14 16:06:14 -07001380 skb = re->skb;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001381 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001382 skb_headlen(skb), PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001383
Stephen Hemminger793b8832005-09-14 16:06:14 -07001384 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001385 struct tx_ring_info *fre;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001386 fre = sky2->tx_ring + RING_NEXT(put + i, TX_RING_SIZE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001387 pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001388 skb_shinfo(skb)->frags[i].size,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001389 PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001390 }
1391
Stephen Hemminger15240072006-03-23 08:51:38 -08001392 dev_kfree_skb(skb);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001393 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001394
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001395 sky2->tx_cons = put;
Stephen Hemminger22e11702006-07-12 15:23:48 -07001396 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001397 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001398}
1399
1400/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001401static void sky2_tx_clean(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001402{
Stephen Hemminger302d1252006-01-17 13:43:20 -08001403 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001404 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001405 spin_unlock_bh(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001406}
1407
1408/* Network shutdown */
1409static int sky2_down(struct net_device *dev)
1410{
1411 struct sky2_port *sky2 = netdev_priv(dev);
1412 struct sky2_hw *hw = sky2->hw;
1413 unsigned port = sky2->port;
1414 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001415 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001416
Stephen Hemminger1b537562005-12-20 15:08:07 -08001417 /* Never really got started! */
1418 if (!sky2->tx_le)
1419 return 0;
1420
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001421 if (netif_msg_ifdown(sky2))
1422 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1423
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001424 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001425 netif_stop_queue(dev);
1426
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001427 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001428
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001429 /* Stop transmitter */
1430 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1431 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1432
1433 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001434 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001435
1436 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001437 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001438 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1439
1440 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1441
1442 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001443 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1444 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001445 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1446
1447 /* Disable Force Sync bit and Enable Alloc bit */
1448 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1449 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1450
1451 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1452 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1453 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1454
1455 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001456 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1457 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001458
1459 /* Reset the Tx prefetch units */
1460 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1461 PREF_UNIT_RST_SET);
1462
1463 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1464
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001465 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001466
1467 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1468 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1469
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001470 /* Disable port IRQ */
1471 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001472 imask &= ~portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001473 sky2_write32(hw, B0_IMSK, imask);
1474
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001475 sky2_phy_power(hw, port, 0);
1476
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001477 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001478 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1479
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001480 synchronize_irq(hw->pdev->irq);
1481
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001482 sky2_tx_clean(sky2);
1483 sky2_rx_clean(sky2);
1484
1485 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1486 sky2->rx_le, sky2->rx_le_map);
1487 kfree(sky2->rx_ring);
1488
1489 pci_free_consistent(hw->pdev,
1490 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1491 sky2->tx_le, sky2->tx_le_map);
1492 kfree(sky2->tx_ring);
1493
Stephen Hemminger1b537562005-12-20 15:08:07 -08001494 sky2->tx_le = NULL;
1495 sky2->rx_le = NULL;
1496
1497 sky2->rx_ring = NULL;
1498 sky2->tx_ring = NULL;
1499
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001500 return 0;
1501}
1502
1503static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1504{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001505 if (!hw->copper)
1506 return SPEED_1000;
1507
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001508 if (hw->chip_id == CHIP_ID_YUKON_FE)
1509 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1510
1511 switch (aux & PHY_M_PS_SPEED_MSK) {
1512 case PHY_M_PS_SPEED_1000:
1513 return SPEED_1000;
1514 case PHY_M_PS_SPEED_100:
1515 return SPEED_100;
1516 default:
1517 return SPEED_10;
1518 }
1519}
1520
1521static void sky2_link_up(struct sky2_port *sky2)
1522{
1523 struct sky2_hw *hw = sky2->hw;
1524 unsigned port = sky2->port;
1525 u16 reg;
1526
1527 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001528 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001529
1530 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -08001531 if (sky2->autoneg == AUTONEG_DISABLE) {
1532 reg |= GM_GPCR_AU_ALL_DIS;
1533
1534 /* Is write/read necessary? Copied from sky2_mac_init */
1535 gma_write16(hw, port, GM_GP_CTRL, reg);
1536 gma_read16(hw, port, GM_GP_CTRL);
1537
1538 switch (sky2->speed) {
1539 case SPEED_1000:
1540 reg &= ~GM_GPCR_SPEED_100;
1541 reg |= GM_GPCR_SPEED_1000;
1542 break;
1543 case SPEED_100:
1544 reg &= ~GM_GPCR_SPEED_1000;
1545 reg |= GM_GPCR_SPEED_100;
1546 break;
1547 case SPEED_10:
1548 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
1549 break;
1550 }
1551 } else
1552 reg &= ~GM_GPCR_AU_ALL_DIS;
1553
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001554 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1555 reg |= GM_GPCR_DUP_FULL;
1556
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001557 /* enable Rx/Tx */
1558 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1559 gma_write16(hw, port, GM_GP_CTRL, reg);
1560 gma_read16(hw, port, GM_GP_CTRL);
1561
1562 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1563
1564 netif_carrier_on(sky2->netdev);
1565 netif_wake_queue(sky2->netdev);
1566
1567 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001568 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001569 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1570
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001571 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001572 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001573 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1574
1575 switch(sky2->speed) {
1576 case SPEED_10:
1577 led |= PHY_M_LEDC_INIT_CTRL(7);
1578 break;
1579
1580 case SPEED_100:
1581 led |= PHY_M_LEDC_STA1_CTRL(7);
1582 break;
1583
1584 case SPEED_1000:
1585 led |= PHY_M_LEDC_STA0_CTRL(7);
1586 break;
1587 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001588
1589 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001590 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001591 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1592 }
1593
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001594 if (netif_msg_link(sky2))
1595 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001596 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001597 sky2->netdev->name, sky2->speed,
1598 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1599 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001600 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001601}
1602
1603static void sky2_link_down(struct sky2_port *sky2)
1604{
1605 struct sky2_hw *hw = sky2->hw;
1606 unsigned port = sky2->port;
1607 u16 reg;
1608
1609 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1610
1611 reg = gma_read16(hw, port, GM_GP_CTRL);
1612 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1613 gma_write16(hw, port, GM_GP_CTRL, reg);
1614 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1615
1616 if (sky2->rx_pause && !sky2->tx_pause) {
1617 /* restore Asymmetric Pause bit */
1618 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001619 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1620 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001621 }
1622
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001623 netif_carrier_off(sky2->netdev);
1624 netif_stop_queue(sky2->netdev);
1625
1626 /* Turn on link LED */
1627 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1628
1629 if (netif_msg_link(sky2))
1630 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1631 sky2_phy_init(hw, port);
1632}
1633
Stephen Hemminger793b8832005-09-14 16:06:14 -07001634static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1635{
1636 struct sky2_hw *hw = sky2->hw;
1637 unsigned port = sky2->port;
1638 u16 lpa;
1639
1640 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1641
1642 if (lpa & PHY_M_AN_RF) {
1643 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1644 return -1;
1645 }
1646
1647 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1648 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1649 printk(KERN_ERR PFX "%s: master/slave fault",
1650 sky2->netdev->name);
1651 return -1;
1652 }
1653
1654 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1655 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1656 sky2->netdev->name);
1657 return -1;
1658 }
1659
1660 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1661
1662 sky2->speed = sky2_phy_speed(hw, aux);
1663
1664 /* Pause bits are offset (9..8) */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001665 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001666 aux >>= 6;
1667
1668 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1669 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1670
1671 if ((sky2->tx_pause || sky2->rx_pause)
1672 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1673 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1674 else
1675 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1676
1677 return 0;
1678}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001679
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001680/* Interrupt from PHY */
1681static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001682{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001683 struct net_device *dev = hw->dev[port];
1684 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001685 u16 istatus, phystat;
1686
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001687 spin_lock(&sky2->phy_lock);
1688 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1689 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1690
1691 if (!netif_running(dev))
1692 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001693
1694 if (netif_msg_intr(sky2))
1695 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1696 sky2->netdev->name, istatus, phystat);
1697
1698 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001699 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001700 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001701 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001702 }
1703
Stephen Hemminger793b8832005-09-14 16:06:14 -07001704 if (istatus & PHY_M_IS_LSP_CHANGE)
1705 sky2->speed = sky2_phy_speed(hw, phystat);
1706
1707 if (istatus & PHY_M_IS_DUP_CHANGE)
1708 sky2->duplex =
1709 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1710
1711 if (istatus & PHY_M_IS_LST_CHANGE) {
1712 if (phystat & PHY_M_PS_LINK_UP)
1713 sky2_link_up(sky2);
1714 else
1715 sky2_link_down(sky2);
1716 }
1717out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001718 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001719}
1720
Stephen Hemminger302d1252006-01-17 13:43:20 -08001721
1722/* Transmit timeout is only called if we are running, carries is up
1723 * and tx queue is full (stopped).
1724 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001725static void sky2_tx_timeout(struct net_device *dev)
1726{
1727 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001728 struct sky2_hw *hw = sky2->hw;
1729 unsigned txq = txqaddr[sky2->port];
Stephen Hemminger8f246642006-03-20 15:48:21 -08001730 u16 report, done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001731
1732 if (netif_msg_timer(sky2))
1733 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1734
Stephen Hemminger8f246642006-03-20 15:48:21 -08001735 report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
1736 done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001737
Stephen Hemminger8f246642006-03-20 15:48:21 -08001738 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
1739 dev->name,
1740 sky2->tx_cons, sky2->tx_prod, report, done);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001741
Stephen Hemminger8f246642006-03-20 15:48:21 -08001742 if (report != done) {
1743 printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");
1744
1745 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1746 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1747 } else if (report != sky2->tx_cons) {
1748 printk(KERN_INFO PFX "status report lost?\n");
1749
1750 spin_lock_bh(&sky2->tx_lock);
1751 sky2_tx_complete(sky2, report);
1752 spin_unlock_bh(&sky2->tx_lock);
1753 } else {
1754 printk(KERN_INFO PFX "hardware hung? flushing\n");
1755
1756 sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
1757 sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1758
1759 sky2_tx_clean(sky2);
1760
1761 sky2_qset(hw, txq);
1762 sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
1763 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001764}
1765
Stephen Hemminger734d1862005-12-09 11:35:00 -08001766
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001767/* Want receive buffer size to be multiple of 64 bits
1768 * and incl room for vlan and truncation
1769 */
Stephen Hemminger734d1862005-12-09 11:35:00 -08001770static inline unsigned sky2_buf_size(int mtu)
1771{
Stephen Hemminger4a15d562006-04-25 10:58:52 -07001772 return ALIGN(mtu + ETH_HLEN + VLAN_HLEN, 8) + 8;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001773}
1774
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001775static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1776{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001777 struct sky2_port *sky2 = netdev_priv(dev);
1778 struct sky2_hw *hw = sky2->hw;
1779 int err;
1780 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001781 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001782
1783 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1784 return -EINVAL;
1785
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001786 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1787 return -EINVAL;
1788
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001789 if (!netif_running(dev)) {
1790 dev->mtu = new_mtu;
1791 return 0;
1792 }
1793
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001794 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001795 sky2_write32(hw, B0_IMSK, 0);
1796
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001797 dev->trans_start = jiffies; /* prevent tx timeout */
1798 netif_stop_queue(dev);
1799 netif_poll_disable(hw->dev[0]);
1800
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001801 synchronize_irq(hw->pdev->irq);
1802
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001803 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1804 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1805 sky2_rx_stop(sky2);
1806 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001807
1808 dev->mtu = new_mtu;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001809 sky2->rx_bufsize = sky2_buf_size(new_mtu);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001810 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1811 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001812
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001813 if (dev->mtu > ETH_DATA_LEN)
1814 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001815
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001816 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1817
1818 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1819
1820 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001821 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001822
Stephen Hemminger1b537562005-12-20 15:08:07 -08001823 if (err)
1824 dev_close(dev);
1825 else {
1826 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1827
1828 netif_poll_enable(hw->dev[0]);
1829 netif_wake_queue(dev);
1830 }
1831
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001832 return err;
1833}
1834
1835/*
1836 * Receive one packet.
1837 * For small packets or errors, just reuse existing skb.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001838 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001839 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001840static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001841 u16 length, u32 status)
1842{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001843 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001844 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001845 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001846
1847 if (unlikely(netif_msg_rx_status(sky2)))
1848 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001849 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001850
Stephen Hemminger793b8832005-09-14 16:06:14 -07001851 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001852 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001853
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001854 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001855 goto error;
1856
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001857 if (!(status & GMR_FS_RX_OK))
1858 goto resubmit;
1859
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001860 if (length > dev->mtu + ETH_HLEN)
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001861 goto oversize;
1862
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -08001863 if (length < copybreak) {
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001864 skb = netdev_alloc_skb(dev, length + 2);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001865 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001866 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001867
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001868 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001869 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1870 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001871 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001872 skb->ip_summed = re->skb->ip_summed;
1873 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001874 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1875 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001876 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001877 struct sk_buff *nskb;
1878
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001879 nskb = sky2_alloc_skb(dev, sky2->rx_bufsize, GFP_ATOMIC);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001880 if (!nskb)
1881 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001882
Stephen Hemminger793b8832005-09-14 16:06:14 -07001883 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001884 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001885 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001886 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001887 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001888
Stephen Hemminger793b8832005-09-14 16:06:14 -07001889 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001890 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001891 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001892
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001893 skb_put(skb, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001894resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001895 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001896 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001897
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001898 return skb;
1899
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001900oversize:
1901 ++sky2->net_stats.rx_over_errors;
1902 goto resubmit;
1903
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001904error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001905 ++sky2->net_stats.rx_errors;
1906
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001907 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001908 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001909 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001910
1911 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001912 sky2->net_stats.rx_length_errors++;
1913 if (status & GMR_FS_FRAGMENT)
1914 sky2->net_stats.rx_frame_errors++;
1915 if (status & GMR_FS_CRC_ERR)
1916 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001917 if (status & GMR_FS_RX_FF_OV)
1918 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001919
Stephen Hemminger793b8832005-09-14 16:06:14 -07001920 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001921}
1922
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001923/* Transmit complete */
1924static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001925{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001926 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001927
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001928 if (netif_running(dev)) {
1929 spin_lock(&sky2->tx_lock);
1930 sky2_tx_complete(sky2, last);
1931 spin_unlock(&sky2->tx_lock);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001932 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001933}
1934
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001935/* Process status response ring */
1936static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001937{
Stephen Hemminger22e11702006-07-12 15:23:48 -07001938 struct sky2_port *sky2;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001939 int work_done = 0;
Stephen Hemminger22e11702006-07-12 15:23:48 -07001940 unsigned buf_write[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001941 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001942
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001943 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001944
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001945 while (hw->st_idx != hwidx) {
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001946 struct sky2_status_le *le = hw->st_le + hw->st_idx;
1947 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001948 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001949 u32 status;
1950 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001951
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001952 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001953
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001954 BUG_ON(le->link >= 2);
1955 dev = hw->dev[le->link];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001956
1957 sky2 = netdev_priv(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001958 length = le->length;
1959 status = le->status;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001960
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001961 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001962 case OP_RXSTAT:
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001963 skb = sky2_receive(dev, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001964 if (!skb)
1965 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001966
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001967 skb->protocol = eth_type_trans(skb, dev);
1968 dev->last_rx = jiffies;
1969
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001970#ifdef SKY2_VLAN_TAG_USED
1971 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1972 vlan_hwaccel_receive_skb(skb,
1973 sky2->vlgrp,
1974 be16_to_cpu(sky2->rx_tag));
1975 } else
1976#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001977 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001978
Stephen Hemminger22e11702006-07-12 15:23:48 -07001979 /* Update receiver after 16 frames */
1980 if (++buf_write[le->link] == RX_BUF_WRITE) {
1981 sky2_put_idx(hw, rxqaddr[le->link],
1982 sky2->rx_put);
1983 buf_write[le->link] = 0;
1984 }
1985
1986 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001987 if (++work_done >= to_do)
1988 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001989 break;
1990
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001991#ifdef SKY2_VLAN_TAG_USED
1992 case OP_RXVLAN:
1993 sky2->rx_tag = length;
1994 break;
1995
1996 case OP_RXCHKSVLAN:
1997 sky2->rx_tag = length;
1998 /* fall through */
1999#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002000 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002001 skb = sky2->rx_ring[sky2->rx_next].skb;
2002 skb->ip_summed = CHECKSUM_HW;
2003 skb->csum = le16_to_cpu(status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002004 break;
2005
2006 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002007 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002008 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2009 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002010 if (hw->dev[1])
2011 sky2_tx_done(hw->dev[1],
2012 ((status >> 24) & 0xff)
2013 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002014 break;
2015
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002016 default:
2017 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002018 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002019 "unknown status opcode 0x%x\n", le->opcode);
2020 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002021 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002022 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002023
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002024 /* Fully processed status ring so clear irq */
2025 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2026
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002027exit_loop:
Stephen Hemminger22e11702006-07-12 15:23:48 -07002028 if (buf_write[0]) {
2029 sky2 = netdev_priv(hw->dev[0]);
2030 sky2_put_idx(hw, Q_R1, sky2->rx_put);
2031 }
2032
2033 if (buf_write[1]) {
2034 sky2 = netdev_priv(hw->dev[1]);
2035 sky2_put_idx(hw, Q_R2, sky2->rx_put);
2036 }
2037
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002038 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002039}
2040
2041static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2042{
2043 struct net_device *dev = hw->dev[port];
2044
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002045 if (net_ratelimit())
2046 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2047 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002048
2049 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002050 if (net_ratelimit())
2051 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2052 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002053 /* Clear IRQ */
2054 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2055 }
2056
2057 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002058 if (net_ratelimit())
2059 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2060 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002061
2062 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2063 }
2064
2065 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002066 if (net_ratelimit())
2067 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002068 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2069 }
2070
2071 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002072 if (net_ratelimit())
2073 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002074 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2075 }
2076
2077 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002078 if (net_ratelimit())
2079 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2080 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002081 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2082 }
2083}
2084
2085static void sky2_hw_intr(struct sky2_hw *hw)
2086{
2087 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2088
Stephen Hemminger793b8832005-09-14 16:06:14 -07002089 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002090 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002091
2092 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002093 u16 pci_err;
2094
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002095 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002096 if (net_ratelimit())
2097 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
2098 pci_name(hw->pdev), pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002099
2100 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002101 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002102 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002103 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2104 }
2105
2106 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002107 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002108 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002109
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002110 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002111
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002112 if (net_ratelimit())
2113 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
2114 pci_name(hw->pdev), pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002115
2116 /* clear the interrupt */
2117 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002118 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002119 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002120 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2121
2122 if (pex_err & PEX_FATAL_ERRORS) {
2123 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2124 hwmsk &= ~Y2_IS_PCI_EXP;
2125 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2126 }
2127 }
2128
2129 if (status & Y2_HWE_L1_MASK)
2130 sky2_hw_error(hw, 0, status);
2131 status >>= 8;
2132 if (status & Y2_HWE_L1_MASK)
2133 sky2_hw_error(hw, 1, status);
2134}
2135
2136static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2137{
2138 struct net_device *dev = hw->dev[port];
2139 struct sky2_port *sky2 = netdev_priv(dev);
2140 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2141
2142 if (netif_msg_intr(sky2))
2143 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2144 dev->name, status);
2145
2146 if (status & GM_IS_RX_FF_OR) {
2147 ++sky2->net_stats.rx_fifo_errors;
2148 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2149 }
2150
2151 if (status & GM_IS_TX_FF_UR) {
2152 ++sky2->net_stats.tx_fifo_errors;
2153 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2154 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002155}
2156
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002157/* This should never happen it is a fatal situation */
2158static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
2159 const char *rxtx, u32 mask)
2160{
2161 struct net_device *dev = hw->dev[port];
2162 struct sky2_port *sky2 = netdev_priv(dev);
2163 u32 imask;
2164
2165 printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
2166 dev ? dev->name : "<not registered>", rxtx);
2167
2168 imask = sky2_read32(hw, B0_IMSK);
2169 imask &= ~mask;
2170 sky2_write32(hw, B0_IMSK, imask);
2171
2172 if (dev) {
2173 spin_lock(&sky2->phy_lock);
2174 sky2_link_down(sky2);
2175 spin_unlock(&sky2->phy_lock);
2176 }
2177}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002178
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002179/* If idle then force a fake soft NAPI poll once a second
2180 * to work around cases where sharing an edge triggered interrupt.
2181 */
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09002182static inline void sky2_idle_start(struct sky2_hw *hw)
2183{
2184 if (idle_timeout > 0)
2185 mod_timer(&hw->idle_timer,
2186 jiffies + msecs_to_jiffies(idle_timeout));
2187}
2188
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002189static void sky2_idle(unsigned long arg)
2190{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002191 struct sky2_hw *hw = (struct sky2_hw *) arg;
2192 struct net_device *dev = hw->dev[0];
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002193
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002194 if (__netif_rx_schedule_prep(dev))
2195 __netif_rx_schedule(dev);
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002196
2197 mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002198}
2199
2200
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002201static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002202{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002203 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
2204 int work_limit = min(dev0->quota, *budget);
2205 int work_done = 0;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002206 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002207
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002208 if (status & Y2_IS_HW_ERR)
2209 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002210
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002211 if (status & Y2_IS_IRQ_PHY1)
2212 sky2_phy_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002213
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002214 if (status & Y2_IS_IRQ_PHY2)
2215 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002216
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002217 if (status & Y2_IS_IRQ_MAC1)
2218 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002219
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002220 if (status & Y2_IS_IRQ_MAC2)
2221 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002222
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002223 if (status & Y2_IS_CHK_RX1)
2224 sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002225
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002226 if (status & Y2_IS_CHK_RX2)
2227 sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002228
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002229 if (status & Y2_IS_CHK_TXA1)
2230 sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002231
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002232 if (status & Y2_IS_CHK_TXA2)
2233 sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002234
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002235 work_done = sky2_status_intr(hw, work_limit);
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002236 if (work_done < work_limit) {
2237 netif_rx_complete(dev0);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002238
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002239 sky2_read32(hw, B0_Y2_SP_LISR);
2240 return 0;
2241 } else {
2242 *budget -= work_done;
2243 dev0->quota -= work_done;
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002244 return 1;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002245 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002246}
2247
2248static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
2249{
2250 struct sky2_hw *hw = dev_id;
2251 struct net_device *dev0 = hw->dev[0];
2252 u32 status;
2253
2254 /* Reading this mask interrupts as side effect */
2255 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2256 if (status == 0 || status == ~0)
2257 return IRQ_NONE;
2258
2259 prefetch(&hw->st_le[hw->st_idx]);
2260 if (likely(__netif_rx_schedule_prep(dev0)))
2261 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002262
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002263 return IRQ_HANDLED;
2264}
2265
2266#ifdef CONFIG_NET_POLL_CONTROLLER
2267static void sky2_netpoll(struct net_device *dev)
2268{
2269 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07002270 struct net_device *dev0 = sky2->hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002271
Stephen Hemminger88d11362006-06-16 12:10:46 -07002272 if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
2273 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002274}
2275#endif
2276
2277/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002278static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002279{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002280 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002281 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002282 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002283 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002284 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002285 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002286 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002287 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002288 }
2289}
2290
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002291static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2292{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002293 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002294}
2295
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002296static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2297{
2298 return clk / sky2_mhz(hw);
2299}
2300
2301
Stephen Hemminger59139522006-07-12 15:23:45 -07002302static int sky2_reset(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002303{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002304 u16 status;
2305 u8 t8, pmd_type;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002306 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002307
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002308 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002309
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002310 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2311 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2312 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2313 pci_name(hw->pdev), hw->chip_id);
2314 return -EOPNOTSUPP;
2315 }
2316
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002317 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2318
2319 /* This rev is really old, and requires untested workarounds */
2320 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2321 printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
2322 pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2323 hw->chip_id, hw->chip_rev);
2324 return -EOPNOTSUPP;
2325 }
2326
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002327 /* disable ASF */
2328 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2329 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2330 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2331 }
2332
2333 /* do a SW reset */
2334 sky2_write8(hw, B0_CTST, CS_RST_SET);
2335 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2336
2337 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002338 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002339
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002340 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002341 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2342
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002343
2344 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2345
2346 /* clear any PEX errors */
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08002347 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002348 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2349
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002350
2351 pmd_type = sky2_read8(hw, B2_PMD_TYP);
2352 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
2353
2354 hw->ports = 1;
2355 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2356 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2357 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2358 ++hw->ports;
2359 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002360
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002361 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002362
2363 for (i = 0; i < hw->ports; i++) {
2364 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2365 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2366 }
2367
2368 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2369
Stephen Hemminger793b8832005-09-14 16:06:14 -07002370 /* Clear I2C IRQ noise */
2371 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002372
2373 /* turn off hardware timer (unused) */
2374 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2375 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002376
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002377 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2378
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002379 /* Turn off descriptor polling */
2380 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002381
2382 /* Turn off receive timestamp */
2383 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002384 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002385
2386 /* enable the Tx Arbiters */
2387 for (i = 0; i < hw->ports; i++)
2388 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2389
2390 /* Initialize ram interface */
2391 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002392 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002393
2394 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2395 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2396 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2397 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2398 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2399 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2400 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2401 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2402 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2403 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2404 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2405 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2406 }
2407
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002408 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2409
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002410 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002411 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002412
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002413 memset(hw->st_le, 0, STATUS_LE_BYTES);
2414 hw->st_idx = 0;
2415
2416 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2417 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2418
2419 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002420 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002421
2422 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002423 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002424
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002425 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2426 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002427
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002428 /* set Status-FIFO ISR watermark */
2429 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2430 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2431 else
2432 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002433
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002434 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002435 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2436 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002437
Stephen Hemminger793b8832005-09-14 16:06:14 -07002438 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002439 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2440
2441 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2442 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2443 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2444
2445 return 0;
2446}
2447
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002448static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002449{
2450 u32 modes;
2451 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002452 modes = SUPPORTED_10baseT_Half
2453 | SUPPORTED_10baseT_Full
2454 | SUPPORTED_100baseT_Half
2455 | SUPPORTED_100baseT_Full
2456 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002457
2458 if (hw->chip_id != CHIP_ID_YUKON_FE)
2459 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002460 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002461 } else
2462 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002463 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002464 return modes;
2465}
2466
Stephen Hemminger793b8832005-09-14 16:06:14 -07002467static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002468{
2469 struct sky2_port *sky2 = netdev_priv(dev);
2470 struct sky2_hw *hw = sky2->hw;
2471
2472 ecmd->transceiver = XCVR_INTERNAL;
2473 ecmd->supported = sky2_supported_modes(hw);
2474 ecmd->phy_address = PHY_ADDR_MARV;
2475 if (hw->copper) {
2476 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002477 | SUPPORTED_10baseT_Full
2478 | SUPPORTED_100baseT_Half
2479 | SUPPORTED_100baseT_Full
2480 | SUPPORTED_1000baseT_Half
2481 | SUPPORTED_1000baseT_Full
2482 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002483 ecmd->port = PORT_TP;
2484 } else
2485 ecmd->port = PORT_FIBRE;
2486
2487 ecmd->advertising = sky2->advertising;
2488 ecmd->autoneg = sky2->autoneg;
2489 ecmd->speed = sky2->speed;
2490 ecmd->duplex = sky2->duplex;
2491 return 0;
2492}
2493
2494static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2495{
2496 struct sky2_port *sky2 = netdev_priv(dev);
2497 const struct sky2_hw *hw = sky2->hw;
2498 u32 supported = sky2_supported_modes(hw);
2499
2500 if (ecmd->autoneg == AUTONEG_ENABLE) {
2501 ecmd->advertising = supported;
2502 sky2->duplex = -1;
2503 sky2->speed = -1;
2504 } else {
2505 u32 setting;
2506
Stephen Hemminger793b8832005-09-14 16:06:14 -07002507 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002508 case SPEED_1000:
2509 if (ecmd->duplex == DUPLEX_FULL)
2510 setting = SUPPORTED_1000baseT_Full;
2511 else if (ecmd->duplex == DUPLEX_HALF)
2512 setting = SUPPORTED_1000baseT_Half;
2513 else
2514 return -EINVAL;
2515 break;
2516 case SPEED_100:
2517 if (ecmd->duplex == DUPLEX_FULL)
2518 setting = SUPPORTED_100baseT_Full;
2519 else if (ecmd->duplex == DUPLEX_HALF)
2520 setting = SUPPORTED_100baseT_Half;
2521 else
2522 return -EINVAL;
2523 break;
2524
2525 case SPEED_10:
2526 if (ecmd->duplex == DUPLEX_FULL)
2527 setting = SUPPORTED_10baseT_Full;
2528 else if (ecmd->duplex == DUPLEX_HALF)
2529 setting = SUPPORTED_10baseT_Half;
2530 else
2531 return -EINVAL;
2532 break;
2533 default:
2534 return -EINVAL;
2535 }
2536
2537 if ((setting & supported) == 0)
2538 return -EINVAL;
2539
2540 sky2->speed = ecmd->speed;
2541 sky2->duplex = ecmd->duplex;
2542 }
2543
2544 sky2->autoneg = ecmd->autoneg;
2545 sky2->advertising = ecmd->advertising;
2546
Stephen Hemminger1b537562005-12-20 15:08:07 -08002547 if (netif_running(dev))
2548 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002549
2550 return 0;
2551}
2552
2553static void sky2_get_drvinfo(struct net_device *dev,
2554 struct ethtool_drvinfo *info)
2555{
2556 struct sky2_port *sky2 = netdev_priv(dev);
2557
2558 strcpy(info->driver, DRV_NAME);
2559 strcpy(info->version, DRV_VERSION);
2560 strcpy(info->fw_version, "N/A");
2561 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2562}
2563
2564static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002565 char name[ETH_GSTRING_LEN];
2566 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002567} sky2_stats[] = {
2568 { "tx_bytes", GM_TXO_OK_HI },
2569 { "rx_bytes", GM_RXO_OK_HI },
2570 { "tx_broadcast", GM_TXF_BC_OK },
2571 { "rx_broadcast", GM_RXF_BC_OK },
2572 { "tx_multicast", GM_TXF_MC_OK },
2573 { "rx_multicast", GM_RXF_MC_OK },
2574 { "tx_unicast", GM_TXF_UC_OK },
2575 { "rx_unicast", GM_RXF_UC_OK },
2576 { "tx_mac_pause", GM_TXF_MPAUSE },
2577 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002578 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002579 { "late_collision",GM_TXF_LAT_COL },
2580 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002581 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002582 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002583
Stephen Hemmingerd2604542006-03-23 08:51:36 -08002584 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002585 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002586 { "rx_64_byte_packets", GM_RXF_64B },
2587 { "rx_65_to_127_byte_packets", GM_RXF_127B },
2588 { "rx_128_to_255_byte_packets", GM_RXF_255B },
2589 { "rx_256_to_511_byte_packets", GM_RXF_511B },
2590 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
2591 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
2592 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002593 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002594 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
2595 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002596 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002597
2598 { "tx_64_byte_packets", GM_TXF_64B },
2599 { "tx_65_to_127_byte_packets", GM_TXF_127B },
2600 { "tx_128_to_255_byte_packets", GM_TXF_255B },
2601 { "tx_256_to_511_byte_packets", GM_TXF_511B },
2602 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
2603 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
2604 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
2605 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002606};
2607
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002608static u32 sky2_get_rx_csum(struct net_device *dev)
2609{
2610 struct sky2_port *sky2 = netdev_priv(dev);
2611
2612 return sky2->rx_csum;
2613}
2614
2615static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2616{
2617 struct sky2_port *sky2 = netdev_priv(dev);
2618
2619 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002620
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002621 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2622 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2623
2624 return 0;
2625}
2626
2627static u32 sky2_get_msglevel(struct net_device *netdev)
2628{
2629 struct sky2_port *sky2 = netdev_priv(netdev);
2630 return sky2->msg_enable;
2631}
2632
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002633static int sky2_nway_reset(struct net_device *dev)
2634{
2635 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002636
2637 if (sky2->autoneg != AUTONEG_ENABLE)
2638 return -EINVAL;
2639
Stephen Hemminger1b537562005-12-20 15:08:07 -08002640 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002641
2642 return 0;
2643}
2644
Stephen Hemminger793b8832005-09-14 16:06:14 -07002645static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002646{
2647 struct sky2_hw *hw = sky2->hw;
2648 unsigned port = sky2->port;
2649 int i;
2650
2651 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002652 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002653 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002654 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002655
Stephen Hemminger793b8832005-09-14 16:06:14 -07002656 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002657 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2658}
2659
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002660static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2661{
2662 struct sky2_port *sky2 = netdev_priv(netdev);
2663 sky2->msg_enable = value;
2664}
2665
2666static int sky2_get_stats_count(struct net_device *dev)
2667{
2668 return ARRAY_SIZE(sky2_stats);
2669}
2670
2671static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002672 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002673{
2674 struct sky2_port *sky2 = netdev_priv(dev);
2675
Stephen Hemminger793b8832005-09-14 16:06:14 -07002676 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002677}
2678
Stephen Hemminger793b8832005-09-14 16:06:14 -07002679static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002680{
2681 int i;
2682
2683 switch (stringset) {
2684 case ETH_SS_STATS:
2685 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2686 memcpy(data + i * ETH_GSTRING_LEN,
2687 sky2_stats[i].name, ETH_GSTRING_LEN);
2688 break;
2689 }
2690}
2691
2692/* Use hardware MIB variables for critical path statistics and
2693 * transmit feedback not reported at interrupt.
2694 * Other errors are accounted for in interrupt handler.
2695 */
2696static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2697{
2698 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002699 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002700
Stephen Hemminger793b8832005-09-14 16:06:14 -07002701 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002702
2703 sky2->net_stats.tx_bytes = data[0];
2704 sky2->net_stats.rx_bytes = data[1];
2705 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2706 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
Stephen Hemminger050ff182006-03-23 08:51:37 -08002707 sky2->net_stats.multicast = data[3] + data[5];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002708 sky2->net_stats.collisions = data[10];
2709 sky2->net_stats.tx_aborted_errors = data[12];
2710
2711 return &sky2->net_stats;
2712}
2713
2714static int sky2_set_mac_address(struct net_device *dev, void *p)
2715{
2716 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002717 struct sky2_hw *hw = sky2->hw;
2718 unsigned port = sky2->port;
2719 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002720
2721 if (!is_valid_ether_addr(addr->sa_data))
2722 return -EADDRNOTAVAIL;
2723
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002724 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002725 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002726 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002727 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002728 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002729
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002730 /* virtual address for data */
2731 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2732
2733 /* physical address: used for pause frames */
2734 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002735
2736 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002737}
2738
2739static void sky2_set_multicast(struct net_device *dev)
2740{
2741 struct sky2_port *sky2 = netdev_priv(dev);
2742 struct sky2_hw *hw = sky2->hw;
2743 unsigned port = sky2->port;
2744 struct dev_mc_list *list = dev->mc_list;
2745 u16 reg;
2746 u8 filter[8];
2747
2748 memset(filter, 0, sizeof(filter));
2749
2750 reg = gma_read16(hw, port, GM_RX_CTRL);
2751 reg |= GM_RXCR_UCF_ENA;
2752
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002753 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002754 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002755 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002756 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002757 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002758 reg &= ~GM_RXCR_MCF_ENA;
2759 else {
2760 int i;
2761 reg |= GM_RXCR_MCF_ENA;
2762
2763 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2764 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002765 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002766 }
2767 }
2768
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002769 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002770 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002771 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002772 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002773 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002774 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002775 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002776 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002777
2778 gma_write16(hw, port, GM_RX_CTRL, reg);
2779}
2780
2781/* Can have one global because blinking is controlled by
2782 * ethtool and that is always under RTNL mutex
2783 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002784static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002785{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002786 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002787
Stephen Hemminger793b8832005-09-14 16:06:14 -07002788 switch (hw->chip_id) {
2789 case CHIP_ID_YUKON_XL:
2790 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2791 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2792 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2793 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2794 PHY_M_LEDC_INIT_CTRL(7) |
2795 PHY_M_LEDC_STA1_CTRL(7) |
2796 PHY_M_LEDC_STA0_CTRL(7))
2797 : 0);
2798
2799 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2800 break;
2801
2802 default:
2803 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2804 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2805 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2806 PHY_M_LED_MO_10(MO_LED_ON) |
2807 PHY_M_LED_MO_100(MO_LED_ON) |
2808 PHY_M_LED_MO_1000(MO_LED_ON) |
2809 PHY_M_LED_MO_RX(MO_LED_ON)
2810 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2811 PHY_M_LED_MO_10(MO_LED_OFF) |
2812 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002813 PHY_M_LED_MO_1000(MO_LED_OFF) |
2814 PHY_M_LED_MO_RX(MO_LED_OFF));
2815
Stephen Hemminger793b8832005-09-14 16:06:14 -07002816 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002817}
2818
2819/* blink LED's for finding board */
2820static int sky2_phys_id(struct net_device *dev, u32 data)
2821{
2822 struct sky2_port *sky2 = netdev_priv(dev);
2823 struct sky2_hw *hw = sky2->hw;
2824 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002825 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002826 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002827 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002828 int onoff = 1;
2829
Stephen Hemminger793b8832005-09-14 16:06:14 -07002830 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002831 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2832 else
2833 ms = data * 1000;
2834
2835 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002836 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002837 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2838 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2839 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2840 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2841 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2842 } else {
2843 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2844 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2845 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002846
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002847 interrupted = 0;
2848 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002849 sky2_led(hw, port, onoff);
2850 onoff = !onoff;
2851
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002852 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002853 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002854 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002855
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002856 ms -= 250;
2857 }
2858
2859 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002860 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2861 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2862 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2863 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2864 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2865 } else {
2866 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2867 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2868 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002869 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002870
2871 return 0;
2872}
2873
2874static void sky2_get_pauseparam(struct net_device *dev,
2875 struct ethtool_pauseparam *ecmd)
2876{
2877 struct sky2_port *sky2 = netdev_priv(dev);
2878
2879 ecmd->tx_pause = sky2->tx_pause;
2880 ecmd->rx_pause = sky2->rx_pause;
2881 ecmd->autoneg = sky2->autoneg;
2882}
2883
2884static int sky2_set_pauseparam(struct net_device *dev,
2885 struct ethtool_pauseparam *ecmd)
2886{
2887 struct sky2_port *sky2 = netdev_priv(dev);
2888 int err = 0;
2889
2890 sky2->autoneg = ecmd->autoneg;
2891 sky2->tx_pause = ecmd->tx_pause != 0;
2892 sky2->rx_pause = ecmd->rx_pause != 0;
2893
Stephen Hemminger1b537562005-12-20 15:08:07 -08002894 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002895
2896 return err;
2897}
2898
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002899static int sky2_get_coalesce(struct net_device *dev,
2900 struct ethtool_coalesce *ecmd)
2901{
2902 struct sky2_port *sky2 = netdev_priv(dev);
2903 struct sky2_hw *hw = sky2->hw;
2904
2905 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
2906 ecmd->tx_coalesce_usecs = 0;
2907 else {
2908 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
2909 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
2910 }
2911 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
2912
2913 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
2914 ecmd->rx_coalesce_usecs = 0;
2915 else {
2916 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
2917 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
2918 }
2919 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
2920
2921 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
2922 ecmd->rx_coalesce_usecs_irq = 0;
2923 else {
2924 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
2925 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
2926 }
2927
2928 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
2929
2930 return 0;
2931}
2932
2933/* Note: this affect both ports */
2934static int sky2_set_coalesce(struct net_device *dev,
2935 struct ethtool_coalesce *ecmd)
2936{
2937 struct sky2_port *sky2 = netdev_priv(dev);
2938 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002939 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002940
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002941 if (ecmd->tx_coalesce_usecs > tmax ||
2942 ecmd->rx_coalesce_usecs > tmax ||
2943 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002944 return -EINVAL;
2945
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002946 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002947 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002948 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002949 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002950 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002951 return -EINVAL;
2952
2953 if (ecmd->tx_coalesce_usecs == 0)
2954 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2955 else {
2956 sky2_write32(hw, STAT_TX_TIMER_INI,
2957 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
2958 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2959 }
2960 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
2961
2962 if (ecmd->rx_coalesce_usecs == 0)
2963 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
2964 else {
2965 sky2_write32(hw, STAT_LEV_TIMER_INI,
2966 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
2967 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2968 }
2969 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
2970
2971 if (ecmd->rx_coalesce_usecs_irq == 0)
2972 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
2973 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08002974 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002975 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
2976 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2977 }
2978 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
2979 return 0;
2980}
2981
Stephen Hemminger793b8832005-09-14 16:06:14 -07002982static void sky2_get_ringparam(struct net_device *dev,
2983 struct ethtool_ringparam *ering)
2984{
2985 struct sky2_port *sky2 = netdev_priv(dev);
2986
2987 ering->rx_max_pending = RX_MAX_PENDING;
2988 ering->rx_mini_max_pending = 0;
2989 ering->rx_jumbo_max_pending = 0;
2990 ering->tx_max_pending = TX_RING_SIZE - 1;
2991
2992 ering->rx_pending = sky2->rx_pending;
2993 ering->rx_mini_pending = 0;
2994 ering->rx_jumbo_pending = 0;
2995 ering->tx_pending = sky2->tx_pending;
2996}
2997
2998static int sky2_set_ringparam(struct net_device *dev,
2999 struct ethtool_ringparam *ering)
3000{
3001 struct sky2_port *sky2 = netdev_priv(dev);
3002 int err = 0;
3003
3004 if (ering->rx_pending > RX_MAX_PENDING ||
3005 ering->rx_pending < 8 ||
3006 ering->tx_pending < MAX_SKB_TX_LE ||
3007 ering->tx_pending > TX_RING_SIZE - 1)
3008 return -EINVAL;
3009
3010 if (netif_running(dev))
3011 sky2_down(dev);
3012
3013 sky2->rx_pending = ering->rx_pending;
3014 sky2->tx_pending = ering->tx_pending;
3015
Stephen Hemminger1b537562005-12-20 15:08:07 -08003016 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003017 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003018 if (err)
3019 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003020 else
3021 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003022 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003023
3024 return err;
3025}
3026
Stephen Hemminger793b8832005-09-14 16:06:14 -07003027static int sky2_get_regs_len(struct net_device *dev)
3028{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003029 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003030}
3031
3032/*
3033 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003034 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07003035 */
3036static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3037 void *p)
3038{
3039 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003040 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003041
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003042 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003043 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003044 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003045
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003046 memcpy_fromio(p, io, B3_RAM_ADDR);
3047
3048 memcpy_fromio(p + B3_RI_WTO_R1,
3049 io + B3_RI_WTO_R1,
3050 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003051}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003052
3053static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003054 .get_settings = sky2_get_settings,
3055 .set_settings = sky2_set_settings,
3056 .get_drvinfo = sky2_get_drvinfo,
3057 .get_msglevel = sky2_get_msglevel,
3058 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003059 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003060 .get_regs_len = sky2_get_regs_len,
3061 .get_regs = sky2_get_regs,
3062 .get_link = ethtool_op_get_link,
3063 .get_sg = ethtool_op_get_sg,
3064 .set_sg = ethtool_op_set_sg,
3065 .get_tx_csum = ethtool_op_get_tx_csum,
3066 .set_tx_csum = ethtool_op_set_tx_csum,
3067 .get_tso = ethtool_op_get_tso,
3068 .set_tso = ethtool_op_set_tso,
3069 .get_rx_csum = sky2_get_rx_csum,
3070 .set_rx_csum = sky2_set_rx_csum,
3071 .get_strings = sky2_get_strings,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003072 .get_coalesce = sky2_get_coalesce,
3073 .set_coalesce = sky2_set_coalesce,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003074 .get_ringparam = sky2_get_ringparam,
3075 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003076 .get_pauseparam = sky2_get_pauseparam,
3077 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003078 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003079 .get_stats_count = sky2_get_stats_count,
3080 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003081 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003082};
3083
3084/* Initialize network device */
3085static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3086 unsigned port, int highmem)
3087{
3088 struct sky2_port *sky2;
3089 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3090
3091 if (!dev) {
3092 printk(KERN_ERR "sky2 etherdev alloc failed");
3093 return NULL;
3094 }
3095
3096 SET_MODULE_OWNER(dev);
3097 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003098 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003099 dev->open = sky2_up;
3100 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003101 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003102 dev->hard_start_xmit = sky2_xmit_frame;
3103 dev->get_stats = sky2_get_stats;
3104 dev->set_multicast_list = sky2_set_multicast;
3105 dev->set_mac_address = sky2_set_mac_address;
3106 dev->change_mtu = sky2_change_mtu;
3107 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3108 dev->tx_timeout = sky2_tx_timeout;
3109 dev->watchdog_timeo = TX_WATCHDOG;
3110 if (port == 0)
3111 dev->poll = sky2_poll;
3112 dev->weight = NAPI_WEIGHT;
3113#ifdef CONFIG_NET_POLL_CONTROLLER
3114 dev->poll_controller = sky2_netpoll;
3115#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003116
3117 sky2 = netdev_priv(dev);
3118 sky2->netdev = dev;
3119 sky2->hw = hw;
3120 sky2->msg_enable = netif_msg_init(debug, default_msg);
3121
3122 spin_lock_init(&sky2->tx_lock);
3123 /* Auto speed and flow control */
3124 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger585b56012005-12-09 11:35:10 -08003125 sky2->tx_pause = 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003126 sky2->rx_pause = 1;
3127 sky2->duplex = -1;
3128 sky2->speed = -1;
3129 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003130 sky2->rx_csum = 1;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003131
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003132 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003133 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003134 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemminger734d1862005-12-09 11:35:00 -08003135 sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003136
3137 hw->dev[port] = dev;
3138
3139 sky2->port = port;
3140
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003141 dev->features |= NETIF_F_LLTX;
3142 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
3143 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003144 if (highmem)
3145 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003146 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003147
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003148#ifdef SKY2_VLAN_TAG_USED
3149 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3150 dev->vlan_rx_register = sky2_vlan_rx_register;
3151 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
3152#endif
3153
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003154 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003155 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003156 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003157
3158 /* device is off until link detection */
3159 netif_carrier_off(dev);
3160 netif_stop_queue(dev);
3161
3162 return dev;
3163}
3164
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003165static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003166{
3167 const struct sky2_port *sky2 = netdev_priv(dev);
3168
3169 if (netif_msg_probe(sky2))
3170 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3171 dev->name,
3172 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3173 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3174}
3175
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003176/* Handle software interrupt used during MSI test */
3177static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id,
3178 struct pt_regs *regs)
3179{
3180 struct sky2_hw *hw = dev_id;
3181 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3182
3183 if (status == 0)
3184 return IRQ_NONE;
3185
3186 if (status & Y2_IS_IRQ_SW) {
3187 hw->msi_detected = 1;
3188 wake_up(&hw->msi_wait);
3189 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3190 }
3191 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3192
3193 return IRQ_HANDLED;
3194}
3195
3196/* Test interrupt path by forcing a a software IRQ */
3197static int __devinit sky2_test_msi(struct sky2_hw *hw)
3198{
3199 struct pci_dev *pdev = hw->pdev;
3200 int err;
3201
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003202 init_waitqueue_head (&hw->msi_wait);
3203
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003204 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3205
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07003206 err = request_irq(pdev->irq, sky2_test_intr, IRQF_SHARED, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003207 if (err) {
3208 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3209 pci_name(pdev), pdev->irq);
3210 return err;
3211 }
3212
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003213 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003214 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003215
3216 wait_event_timeout(hw->msi_wait, hw->msi_detected, HZ/10);
3217
3218 if (!hw->msi_detected) {
3219 /* MSI test failed, go back to INTx mode */
3220 printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
3221 "switching to INTx mode. Please report this failure to "
3222 "the PCI maintainer and include system chipset information.\n",
3223 pci_name(pdev));
3224
3225 err = -EOPNOTSUPP;
3226 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3227 }
3228
3229 sky2_write32(hw, B0_IMSK, 0);
3230
3231 free_irq(pdev->irq, hw);
3232
3233 return err;
3234}
3235
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003236static int __devinit sky2_probe(struct pci_dev *pdev,
3237 const struct pci_device_id *ent)
3238{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003239 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003240 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003241 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003242
Stephen Hemminger793b8832005-09-14 16:06:14 -07003243 err = pci_enable_device(pdev);
3244 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003245 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3246 pci_name(pdev));
3247 goto err_out;
3248 }
3249
Stephen Hemminger793b8832005-09-14 16:06:14 -07003250 err = pci_request_regions(pdev, DRV_NAME);
3251 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003252 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3253 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07003254 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003255 }
3256
3257 pci_set_master(pdev);
3258
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003259 /* Find power-management capability. */
3260 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
3261 if (pm_cap == 0) {
3262 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
3263 "aborting.\n");
3264 err = -EIO;
3265 goto err_out_free_regions;
3266 }
3267
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003268 if (sizeof(dma_addr_t) > sizeof(u32) &&
3269 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3270 using_dac = 1;
3271 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3272 if (err < 0) {
3273 printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
3274 "for consistent allocations\n", pci_name(pdev));
3275 goto err_out_free_regions;
3276 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003277
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003278 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003279 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3280 if (err) {
3281 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3282 pci_name(pdev));
3283 goto err_out_free_regions;
3284 }
3285 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003286
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003287 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003288 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003289 if (!hw) {
3290 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3291 pci_name(pdev));
3292 goto err_out_free_regions;
3293 }
3294
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003295 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003296
3297 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3298 if (!hw->regs) {
3299 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3300 pci_name(pdev));
3301 goto err_out_free_hw;
3302 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003303 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003304
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003305#ifdef __BIG_ENDIAN
3306 /* byte swap descriptors in hardware */
3307 {
3308 u32 reg;
3309
3310 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
3311 reg |= PCI_REV_DESC;
3312 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3313 }
3314#endif
3315
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003316 /* ring for status responses */
3317 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3318 &hw->st_dma);
3319 if (!hw->st_le)
3320 goto err_out_iounmap;
3321
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003322 err = sky2_reset(hw);
3323 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003324 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003325
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003326 printk(KERN_INFO PFX "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
3327 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
3328 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003329 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003330
Stephen Hemminger793b8832005-09-14 16:06:14 -07003331 dev = sky2_init_netdev(hw, 0, using_dac);
3332 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003333 goto err_out_free_pci;
3334
Stephen Hemminger793b8832005-09-14 16:06:14 -07003335 err = register_netdev(dev);
3336 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003337 printk(KERN_ERR PFX "%s: cannot register net device\n",
3338 pci_name(pdev));
3339 goto err_out_free_netdev;
3340 }
3341
3342 sky2_show_addr(dev);
3343
3344 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
3345 if (register_netdev(dev1) == 0)
3346 sky2_show_addr(dev1);
3347 else {
3348 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003349 printk(KERN_WARNING PFX
3350 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003351 hw->dev[1] = NULL;
3352 free_netdev(dev1);
3353 }
3354 }
3355
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003356 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3357 err = sky2_test_msi(hw);
3358 if (err == -EOPNOTSUPP)
3359 pci_disable_msi(pdev);
3360 else if (err)
3361 goto err_out_unregister;
3362 }
3363
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07003364 err = request_irq(pdev->irq, sky2_intr, IRQF_SHARED, DRV_NAME, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003365 if (err) {
3366 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3367 pci_name(pdev), pdev->irq);
3368 goto err_out_unregister;
3369 }
3370
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003371 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003372
Stephen Hemminger01bd7562006-05-08 15:11:30 -07003373 setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003374 sky2_idle_start(hw);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003375
Stephen Hemminger793b8832005-09-14 16:06:14 -07003376 pci_set_drvdata(pdev, hw);
3377
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003378 return 0;
3379
Stephen Hemminger793b8832005-09-14 16:06:14 -07003380err_out_unregister:
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003381 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003382 if (dev1) {
3383 unregister_netdev(dev1);
3384 free_netdev(dev1);
3385 }
3386 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003387err_out_free_netdev:
3388 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003389err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003390 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003391 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3392err_out_iounmap:
3393 iounmap(hw->regs);
3394err_out_free_hw:
3395 kfree(hw);
3396err_out_free_regions:
3397 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003398 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003399err_out:
3400 return err;
3401}
3402
3403static void __devexit sky2_remove(struct pci_dev *pdev)
3404{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003405 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003406 struct net_device *dev0, *dev1;
3407
Stephen Hemminger793b8832005-09-14 16:06:14 -07003408 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003409 return;
3410
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003411 del_timer_sync(&hw->idle_timer);
3412
3413 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07003414 synchronize_irq(hw->pdev->irq);
3415
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003416 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003417 dev1 = hw->dev[1];
3418 if (dev1)
3419 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003420 unregister_netdev(dev0);
3421
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003422 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003423 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003424 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003425 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003426
3427 free_irq(pdev->irq, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003428 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003429 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003430 pci_release_regions(pdev);
3431 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003432
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003433 if (dev1)
3434 free_netdev(dev1);
3435 free_netdev(dev0);
3436 iounmap(hw->regs);
3437 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003438
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003439 pci_set_drvdata(pdev, NULL);
3440}
3441
3442#ifdef CONFIG_PM
3443static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3444{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003445 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003446 int i;
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003447 pci_power_t pstate = pci_choose_state(pdev, state);
3448
3449 if (!(pstate == PCI_D3hot || pstate == PCI_D3cold))
3450 return -EINVAL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003451
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003452 del_timer_sync(&hw->idle_timer);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003453 netif_poll_disable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003454
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003455 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003456 struct net_device *dev = hw->dev[i];
3457
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003458 if (netif_running(dev)) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003459 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003460 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003461 }
3462 }
3463
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003464 sky2_write32(hw, B0_IMSK, 0);
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07003465 pci_save_state(pdev);
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003466 sky2_set_power_state(hw, pstate);
3467 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003468}
3469
3470static int sky2_resume(struct pci_dev *pdev)
3471{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003472 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003473 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003474
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003475 pci_restore_state(pdev);
3476 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003477 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003478
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003479 err = sky2_reset(hw);
3480 if (err)
3481 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003482
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003483 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3484
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003485 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003486 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003487 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003488 netif_device_attach(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07003489
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003490 err = sky2_up(dev);
3491 if (err) {
3492 printk(KERN_ERR PFX "%s: could not up: %d\n",
3493 dev->name, err);
3494 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003495 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003496 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003497 }
3498 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003499
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003500 netif_poll_enable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003501 sky2_idle_start(hw);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003502out:
3503 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003504}
3505#endif
3506
3507static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003508 .name = DRV_NAME,
3509 .id_table = sky2_id_table,
3510 .probe = sky2_probe,
3511 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003512#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003513 .suspend = sky2_suspend,
3514 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003515#endif
3516};
3517
3518static int __init sky2_init_module(void)
3519{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003520 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003521}
3522
3523static void __exit sky2_cleanup_module(void)
3524{
3525 pci_unregister_driver(&sky2_driver);
3526}
3527
3528module_init(sky2_init_module);
3529module_exit(sky2_cleanup_module);
3530
3531MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3532MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3533MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003534MODULE_VERSION(DRV_VERSION);