blob: d50a18566505f72924fd68f9c167808978379e04 [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
Dhaval Patel14d46ce2017-01-17 16:28:12 -08002 * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04003 * Copyright (C) 2013 Red Hat
4 * Author: Rob Clark <robdclark@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
19#ifndef __MSM_DRV_H__
20#define __MSM_DRV_H__
21
22#include <linux/kernel.h>
23#include <linux/clk.h>
24#include <linux/cpufreq.h>
25#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050026#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040027#include <linux/platform_device.h>
28#include <linux/pm.h>
29#include <linux/pm_runtime.h>
30#include <linux/slab.h>
31#include <linux/list.h>
32#include <linux/iommu.h>
33#include <linux/types.h>
Archit Taneja3d6df062015-06-09 14:17:22 +053034#include <linux/of_graph.h>
Archit Tanejae9fbdaf2015-11-18 12:15:14 +053035#include <linux/of_device.h>
Dhaval Patel1ac91032016-09-26 19:25:39 -070036#include <linux/sde_io_util.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040037#include <asm/sizes.h>
Sandeep Pandaf48c46a2016-10-24 09:48:50 +053038#include <linux/kthread.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040039
Rob Clarkc8afe682013-06-26 12:44:06 -040040#include <drm/drmP.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050041#include <drm/drm_atomic.h>
42#include <drm/drm_atomic_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040043#include <drm/drm_crtc_helper.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050044#include <drm/drm_plane_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040045#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040046#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040048
Dhaval Patel3949f032016-06-20 16:24:33 -070049#include "sde_power_handle.h"
50
51#define GET_MAJOR_REV(rev) ((rev) >> 28)
52#define GET_MINOR_REV(rev) (((rev) >> 16) & 0xFFF)
53#define GET_STEP_REV(rev) ((rev) & 0xFFFF)
Lloyd Atkinson154b6aa2016-05-24 17:11:37 -040054
Rob Clarkc8afe682013-06-26 12:44:06 -040055struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040056struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050057struct msm_mmu;
Archit Taneja990a4002016-05-07 23:11:25 +053058struct msm_mdss;
Rob Clarka7d3c952014-05-30 14:47:38 -040059struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040060struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040061struct msm_gem_submit;
Rob Clarkca762a82016-03-15 17:22:13 -040062struct msm_fence_context;
Rob Clarkfde5de62016-03-15 15:35:08 -040063struct msm_fence_cb;
Rob Clarkc8afe682013-06-26 12:44:06 -040064
Alan Kwong112a84f2016-05-24 20:49:21 -040065#define NUM_DOMAINS 4 /* one for KMS, then one per gpu core (?) */
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070066#define MAX_CRTCS 8
Jeykumar Sankaran2e655032017-02-04 14:05:45 -080067#define MAX_PLANES 20
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070068#define MAX_ENCODERS 8
69#define MAX_BRIDGES 8
70#define MAX_CONNECTORS 8
Rob Clark7198e6b2013-07-19 12:59:32 -040071
72struct msm_file_private {
73 /* currently we don't do anything useful with this.. but when
74 * per-context address spaces are supported we'd keep track of
75 * the context's page-tables here.
76 */
77 int dummy;
78};
Rob Clarkc8afe682013-06-26 12:44:06 -040079
jilai wang12987782015-06-25 17:37:42 -040080enum msm_mdp_plane_property {
Clarence Ip5e2a9222016-06-26 22:38:24 -040081 /* blob properties, always put these first */
Clarence Ipb43d4592016-09-08 14:21:35 -040082 PLANE_PROP_SCALER_V1,
abeykun48f407a2016-08-25 12:06:44 -040083 PLANE_PROP_SCALER_V2,
Clarence Ip5fc00c52016-09-23 15:03:34 -040084 PLANE_PROP_CSC_V1,
Dhaval Patel4e574842016-08-23 15:11:37 -070085 PLANE_PROP_INFO,
abeykun48f407a2016-08-25 12:06:44 -040086 PLANE_PROP_SCALER_LUT_ED,
87 PLANE_PROP_SCALER_LUT_CIR,
88 PLANE_PROP_SCALER_LUT_SEP,
Benet Clarkd009b1d2016-06-27 14:45:59 -070089 PLANE_PROP_SKIN_COLOR,
90 PLANE_PROP_SKY_COLOR,
91 PLANE_PROP_FOLIAGE_COLOR,
Alan Kwong4dd64c82017-02-04 18:41:51 -080092 PLANE_PROP_ROT_CAPS_V1,
Clarence Ip5e2a9222016-06-26 22:38:24 -040093
94 /* # of blob properties */
95 PLANE_PROP_BLOBCOUNT,
96
Clarence Ipe78efb72016-06-24 18:35:21 -040097 /* range properties */
Clarence Ip5e2a9222016-06-26 22:38:24 -040098 PLANE_PROP_ZPOS = PLANE_PROP_BLOBCOUNT,
jilai wang12987782015-06-25 17:37:42 -040099 PLANE_PROP_ALPHA,
Clarence Ipcb410d42016-06-26 22:52:33 -0400100 PLANE_PROP_COLOR_FILL,
Clarence Ipdedbba92016-09-27 17:43:10 -0400101 PLANE_PROP_H_DECIMATE,
102 PLANE_PROP_V_DECIMATE,
Clarence Ipcae1bb62016-07-07 12:07:13 -0400103 PLANE_PROP_INPUT_FENCE,
Benet Clarkeb1b4462016-06-27 14:43:06 -0700104 PLANE_PROP_HUE_ADJUST,
105 PLANE_PROP_SATURATION_ADJUST,
106 PLANE_PROP_VALUE_ADJUST,
107 PLANE_PROP_CONTRAST_ADJUST,
Veera Sundaram Sankaran02dd6ac2016-12-22 15:08:29 -0800108 PLANE_PROP_EXCL_RECT_V1,
Alan Kwong4dd64c82017-02-04 18:41:51 -0800109 PLANE_PROP_ROT_DST_X,
110 PLANE_PROP_ROT_DST_Y,
111 PLANE_PROP_ROT_DST_W,
112 PLANE_PROP_ROT_DST_H,
Clarence Ipe78efb72016-06-24 18:35:21 -0400113
Clarence Ip5e2a9222016-06-26 22:38:24 -0400114 /* enum/bitmask properties */
115 PLANE_PROP_ROTATION,
116 PLANE_PROP_BLEND_OP,
117 PLANE_PROP_SRC_CONFIG,
Clarence Ipe78efb72016-06-24 18:35:21 -0400118
Clarence Ip5e2a9222016-06-26 22:38:24 -0400119 /* total # of properties */
120 PLANE_PROP_COUNT
jilai wang12987782015-06-25 17:37:42 -0400121};
122
Clarence Ip7a753bb2016-07-07 11:47:44 -0400123enum msm_mdp_crtc_property {
Dhaval Patele4a5dda2016-10-13 19:29:30 -0700124 CRTC_PROP_INFO,
125
Clarence Ip7a753bb2016-07-07 11:47:44 -0400126 /* # of blob properties */
127 CRTC_PROP_BLOBCOUNT,
128
129 /* range properties */
Clarence Ipcae1bb62016-07-07 12:07:13 -0400130 CRTC_PROP_INPUT_FENCE_TIMEOUT = CRTC_PROP_BLOBCOUNT,
Clarence Ip24f80662016-06-13 19:05:32 -0400131 CRTC_PROP_OUTPUT_FENCE,
Clarence Ip1d9728b2016-09-01 11:10:54 -0400132 CRTC_PROP_OUTPUT_FENCE_OFFSET,
Veera Sundaram Sankaran3171ff82017-01-04 14:34:47 -0800133 CRTC_PROP_DIM_LAYER_V1,
Alan Kwong9aa061c2016-11-06 21:17:12 -0500134 CRTC_PROP_CORE_CLK,
135 CRTC_PROP_CORE_AB,
136 CRTC_PROP_CORE_IB,
Alan Kwong8c176bf2017-02-09 19:34:32 -0800137 CRTC_PROP_MEM_AB,
138 CRTC_PROP_MEM_IB,
Alan Kwong4aacd532017-02-04 18:51:33 -0800139 CRTC_PROP_ROT_PREFILL_BW,
Alan Kwong8c176bf2017-02-09 19:34:32 -0800140 CRTC_PROP_ROT_CLK,
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400141 CRTC_PROP_ROI_V1,
Clarence Ip7a753bb2016-07-07 11:47:44 -0400142
143 /* total # of properties */
144 CRTC_PROP_COUNT
145};
146
Clarence Ipdd8021c2016-07-20 16:39:47 -0400147enum msm_mdp_conn_property {
148 /* blob properties, always put these first */
149 CONNECTOR_PROP_SDE_INFO,
Ping Li898b1bf2017-02-09 18:03:28 -0800150 CONNECTOR_PROP_HDR_INFO,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400151
152 /* # of blob properties */
153 CONNECTOR_PROP_BLOBCOUNT,
154
155 /* range properties */
156 CONNECTOR_PROP_OUT_FB = CONNECTOR_PROP_BLOBCOUNT,
157 CONNECTOR_PROP_RETIRE_FENCE,
Alan Kwongbb27c092016-07-20 16:41:25 -0400158 CONNECTOR_PROP_DST_X,
159 CONNECTOR_PROP_DST_Y,
160 CONNECTOR_PROP_DST_W,
161 CONNECTOR_PROP_DST_H,
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400162 CONNECTOR_PROP_ROI_V1,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400163
164 /* enum/bitmask properties */
Lloyd Atkinsonb6191972016-08-10 18:31:46 -0400165 CONNECTOR_PROP_TOPOLOGY_NAME,
166 CONNECTOR_PROP_TOPOLOGY_CONTROL,
Lloyd Atkinson77382202017-02-01 14:59:43 -0500167 CONNECTOR_PROP_AUTOREFRESH,
Clarence Ip90b282d2017-05-04 10:00:32 -0700168 CONNECTOR_PROP_LP,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400169
170 /* total # of properties */
171 CONNECTOR_PROP_COUNT
172};
173
Hai Li78b1d472015-07-27 13:49:45 -0400174struct msm_vblank_ctrl {
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530175 struct kthread_work work;
Hai Li78b1d472015-07-27 13:49:45 -0400176 struct list_head event_list;
177 spinlock_t lock;
178};
179
Clarence Ipa4039322016-07-15 16:23:59 -0400180#define MAX_H_TILES_PER_DISPLAY 2
181
182/**
Alexander Beykunac182352017-02-27 17:46:51 -0500183 * enum msm_display_compression_type - compression method used for pixel stream
184 * @MSM_DISPLAY_COMPRESSION_NONE: Pixel data is not compressed
185 * @MSM_DISPLAY_COMPRESSION_DSC: DSC compresison is used
Clarence Ipa4039322016-07-15 16:23:59 -0400186 */
Alexander Beykunac182352017-02-27 17:46:51 -0500187enum msm_display_compression_type {
188 MSM_DISPLAY_COMPRESSION_NONE,
189 MSM_DISPLAY_COMPRESSION_DSC,
Clarence Ipa4039322016-07-15 16:23:59 -0400190};
191
192/**
193 * enum msm_display_caps - features/capabilities supported by displays
194 * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
195 * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
196 * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
197 * @MSM_DISPLAY_CAP_EDID: EDID supported
198 */
199enum msm_display_caps {
200 MSM_DISPLAY_CAP_VID_MODE = BIT(0),
201 MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
202 MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
203 MSM_DISPLAY_CAP_EDID = BIT(3),
204};
205
206/**
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400207 * struct msm_roi_alignment - region of interest alignment restrictions
208 * @xstart_pix_align: left x offset alignment restriction
209 * @width_pix_align: width alignment restriction
210 * @ystart_pix_align: top y offset alignment restriction
211 * @height_pix_align: height alignment restriction
212 * @min_width: minimum width restriction
213 * @min_height: minimum height restriction
214 */
215struct msm_roi_alignment {
216 uint32_t xstart_pix_align;
217 uint32_t width_pix_align;
218 uint32_t ystart_pix_align;
219 uint32_t height_pix_align;
220 uint32_t min_width;
221 uint32_t min_height;
222};
223
224/**
225 * struct msm_roi_caps - display's region of interest capabilities
226 * @enabled: true if some region of interest is supported
227 * @merge_rois: merge rois before sending to display
228 * @num_roi: maximum number of rois supported
229 * @align: roi alignment restrictions
230 */
231struct msm_roi_caps {
232 bool enabled;
233 bool merge_rois;
234 uint32_t num_roi;
235 struct msm_roi_alignment align;
236};
237
238/**
Alexander Beykunac182352017-02-27 17:46:51 -0500239 * struct msm_display_dsc_info - defines dsc configuration
240 * @version: DSC version.
241 * @scr_rev: DSC revision.
242 * @pic_height: Picture height in pixels.
243 * @pic_width: Picture width in pixels.
244 * @initial_lines: Number of initial lines stored in encoder.
245 * @pkt_per_line: Number of packets per line.
246 * @bytes_in_slice: Number of bytes in slice.
247 * @eol_byte_num: Valid bytes at the end of line.
248 * @pclk_per_line: Compressed width.
249 * @full_frame_slices: Number of slice per interface.
250 * @slice_height: Slice height in pixels.
251 * @slice_width: Slice width in pixels.
252 * @chunk_size: Chunk size in bytes for slice multiplexing.
253 * @slice_last_group_size: Size of last group in pixels.
254 * @bpp: Target bits per pixel.
255 * @bpc: Number of bits per component.
256 * @line_buf_depth: Line buffer bit depth.
257 * @block_pred_enable: Block prediction enabled/disabled.
258 * @vbr_enable: VBR mode.
259 * @enable_422: Indicates if input uses 4:2:2 sampling.
260 * @convert_rgb: DSC color space conversion.
261 * @input_10_bits: 10 bit per component input.
262 * @slice_per_pkt: Number of slices per packet.
263 * @initial_dec_delay: Initial decoding delay.
264 * @initial_xmit_delay: Initial transmission delay.
265 * @initial_scale_value: Scale factor value at the beginning of a slice.
266 * @scale_decrement_interval: Scale set up at the beginning of a slice.
267 * @scale_increment_interval: Scale set up at the end of a slice.
268 * @first_line_bpg_offset: Extra bits allocated on the first line of a slice.
269 * @nfl_bpg_offset: Slice specific settings.
270 * @slice_bpg_offset: Slice specific settings.
271 * @initial_offset: Initial offset at the start of a slice.
272 * @final_offset: Maximum end-of-slice value.
273 * @rc_model_size: Number of bits in RC model.
274 * @det_thresh_flatness: Flatness threshold.
275 * @max_qp_flatness: Maximum QP for flatness adjustment.
276 * @min_qp_flatness: Minimum QP for flatness adjustment.
277 * @edge_factor: Ratio to detect presence of edge.
278 * @quant_incr_limit0: QP threshold.
279 * @quant_incr_limit1: QP threshold.
280 * @tgt_offset_hi: Upper end of variability range.
281 * @tgt_offset_lo: Lower end of variability range.
282 * @buf_thresh: Thresholds in RC model
283 * @range_min_qp: Min QP allowed.
284 * @range_max_qp: Max QP allowed.
285 * @range_bpg_offset: Bits per group adjustment.
286 */
287struct msm_display_dsc_info {
288 u8 version;
289 u8 scr_rev;
290
291 int pic_height;
292 int pic_width;
293 int slice_height;
294 int slice_width;
295
296 int initial_lines;
297 int pkt_per_line;
298 int bytes_in_slice;
299 int bytes_per_pkt;
300 int eol_byte_num;
301 int pclk_per_line;
302 int full_frame_slices;
303 int slice_last_group_size;
304 int bpp;
305 int bpc;
306 int line_buf_depth;
307
308 int slice_per_pkt;
309 int chunk_size;
310 bool block_pred_enable;
311 int vbr_enable;
312 int enable_422;
313 int convert_rgb;
314 int input_10_bits;
315
316 int initial_dec_delay;
317 int initial_xmit_delay;
318 int initial_scale_value;
319 int scale_decrement_interval;
320 int scale_increment_interval;
321 int first_line_bpg_offset;
322 int nfl_bpg_offset;
323 int slice_bpg_offset;
324 int initial_offset;
325 int final_offset;
326
327 int rc_model_size;
328 int det_thresh_flatness;
329 int max_qp_flatness;
330 int min_qp_flatness;
331 int edge_factor;
332 int quant_incr_limit0;
333 int quant_incr_limit1;
334 int tgt_offset_hi;
335 int tgt_offset_lo;
336
337 u32 *buf_thresh;
338 char *range_min_qp;
339 char *range_max_qp;
340 char *range_bpg_offset;
341};
342
343/**
344 * struct msm_compression_info - defined panel compression
345 * @comp_type: type of compression supported
346 * @dsc_info: dsc configuration if the compression
347 * supported is DSC
348 */
349struct msm_compression_info {
350 enum msm_display_compression_type comp_type;
351
352 union{
353 struct msm_display_dsc_info dsc_info;
354 };
355};
356
357/**
Jeykumar Sankaran6b345ac2017-03-15 19:17:19 -0700358 * struct msm_display_topology - defines a display topology pipeline
359 * @num_lm: number of layer mixers used
360 * @num_enc: number of compression encoder blocks used
361 * @num_intf: number of interfaces the panel is mounted on
362 */
363struct msm_display_topology {
364 u32 num_lm;
365 u32 num_enc;
366 u32 num_intf;
367};
368
369/**
370 * struct msm_mode_info - defines all msm custom mode info
371 * @topology - supported topology for the mode
372 */
373struct msm_mode_info {
374 struct msm_display_topology topology;
375};
376
377/**
Clarence Ipa4039322016-07-15 16:23:59 -0400378 * struct msm_display_info - defines display properties
379 * @intf_type: DRM_MODE_CONNECTOR_ display type
380 * @capabilities: Bitmask of display flags
381 * @num_of_h_tiles: Number of horizontal tiles in case of split interface
382 * @h_tile_instance: Controller instance used per tile. Number of elements is
383 * based on num_of_h_tiles
384 * @is_connected: Set to true if display is connected
385 * @width_mm: Physical width
386 * @height_mm: Physical height
387 * @max_width: Max width of display. In case of hot pluggable display
388 * this is max width supported by controller
389 * @max_height: Max height of display. In case of hot pluggable display
390 * this is max height supported by controller
Dhaval Patel60e1ff52017-02-18 21:03:40 -0800391 * @is_primary: Set to true if display is primary display
Narendra Muppallad4081e12017-04-20 19:24:08 -0700392 * @is_te_using_watchdog_timer: Boolean to indicate watchdog TE is
393 * used instead of panel TE in cmd mode panels
Dhaval Patel60e1ff52017-02-18 21:03:40 -0800394 * @frame_rate: Display frame rate
395 * @prefill_lines: prefill lines based on porches.
396 * @vtotal: display vertical total
397 * @jitter: display jitter configuration
Alexander Beykunac182352017-02-27 17:46:51 -0500398 * @comp_info: Compression supported by the display
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400399 * @roi_caps: Region of interest capability info
Clarence Ipa4039322016-07-15 16:23:59 -0400400 */
401struct msm_display_info {
402 int intf_type;
403 uint32_t capabilities;
404
405 uint32_t num_of_h_tiles;
406 uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
407
408 bool is_connected;
409
410 unsigned int width_mm;
411 unsigned int height_mm;
412
413 uint32_t max_width;
414 uint32_t max_height;
415
Dhaval Patel60e1ff52017-02-18 21:03:40 -0800416 bool is_primary;
Narendra Muppallad4081e12017-04-20 19:24:08 -0700417 bool is_te_using_watchdog_timer;
Dhaval Patel60e1ff52017-02-18 21:03:40 -0800418 uint32_t frame_rate;
419 uint32_t prefill_lines;
420 uint32_t vtotal;
421 uint32_t jitter;
422
Alexander Beykunac182352017-02-27 17:46:51 -0500423 struct msm_compression_info comp_info;
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400424 struct msm_roi_caps roi_caps;
Clarence Ipa4039322016-07-15 16:23:59 -0400425};
426
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500427#define MSM_MAX_ROI 4
428
429/**
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400430 * struct msm_roi_list - list of regions of interest for a drm object
431 * @num_rects: number of valid rectangles in the roi array
432 * @roi: list of roi rectangles
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500433 */
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400434struct msm_roi_list {
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500435 uint32_t num_rects;
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400436 struct drm_clip_rect roi[MSM_MAX_ROI];
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500437};
438
439/**
440 * struct - msm_display_kickoff_params - info for display features at kickoff
441 * @rois: Regions of interest structure for mapping CRTC to Connector output
442 */
443struct msm_display_kickoff_params {
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400444 struct msm_roi_list *rois;
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500445};
446
Clarence Ip3649f8b2016-10-31 09:59:44 -0400447/**
448 * struct msm_drm_event - defines custom event notification struct
449 * @base: base object required for event notification by DRM framework.
450 * @event: event object required for event notification by DRM framework.
451 * @info: contains information of DRM object for which events has been
452 * requested.
453 * @data: memory location which contains response payload for event.
454 */
455struct msm_drm_event {
456 struct drm_pending_event base;
457 struct drm_event event;
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -0700458 struct drm_msm_event_req info;
Clarence Ip3649f8b2016-10-31 09:59:44 -0400459 u8 data[];
460};
Ajay Singh Parmar64c19192016-06-10 16:44:56 -0700461
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530462/* Commit thread specific structure */
463struct msm_drm_commit {
464 struct drm_device *dev;
465 struct task_struct *thread;
466 unsigned int crtc_id;
467 struct kthread_worker worker;
468};
469
Rob Clarkc8afe682013-06-26 12:44:06 -0400470struct msm_drm_private {
471
Rob Clark68209392016-05-17 16:19:32 -0400472 struct drm_device *dev;
473
Rob Clarkc8afe682013-06-26 12:44:06 -0400474 struct msm_kms *kms;
475
Dhaval Patel3949f032016-06-20 16:24:33 -0700476 struct sde_power_handle phandle;
477 struct sde_power_client *pclient;
478
Rob Clark060530f2014-03-03 14:19:12 -0500479 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -0500480 struct platform_device *gpu_pdev;
481
Archit Taneja990a4002016-05-07 23:11:25 +0530482 /* top level MDSS wrapper device (for MDP5 only) */
483 struct msm_mdss *mdss;
484
Rob Clark067fef32014-11-04 13:33:14 -0500485 /* possibly this should be in the kms component, but it is
486 * shared by both mdp4 and mdp5..
487 */
488 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -0500489
Hai Liab5b0102015-01-07 18:47:44 -0500490 /* eDP is for mdp5 only, but kms has not been created
491 * when edp_bind() and edp_init() are called. Here is the only
492 * place to keep the edp instance.
493 */
494 struct msm_edp *edp;
495
Hai Lia6895542015-03-31 14:36:33 -0400496 /* DSI is shared by mdp4 and mdp5 */
497 struct msm_dsi *dsi[2];
498
Rob Clark7198e6b2013-07-19 12:59:32 -0400499 /* when we have more than one 'msm_gpu' these need to be an array: */
500 struct msm_gpu *gpu;
501 struct msm_file_private *lastctx;
502
Rob Clarkc8afe682013-06-26 12:44:06 -0400503 struct drm_fb_helper *fbdev;
504
Rob Clarka7d3c952014-05-30 14:47:38 -0400505 struct msm_rd_state *rd;
Rob Clark70c70f02014-05-30 14:49:43 -0400506 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -0400507
Rob Clarkc8afe682013-06-26 12:44:06 -0400508 /* list of GEM objects: */
509 struct list_head inactive_list;
510
511 struct workqueue_struct *wq;
512
Rob Clarkf86afec2014-11-25 12:41:18 -0500513 /* crtcs pending async atomic updates: */
514 uint32_t pending_crtcs;
515 wait_queue_head_t pending_crtcs_event;
516
Rob Clark871d8122013-11-16 12:56:06 -0500517 /* registered MMUs: */
518 unsigned int num_mmus;
519 struct msm_mmu *mmus[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400520
Rob Clarka8623912013-10-08 12:57:48 -0400521 unsigned int num_planes;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700522 struct drm_plane *planes[MAX_PLANES];
Rob Clarka8623912013-10-08 12:57:48 -0400523
Rob Clarkc8afe682013-06-26 12:44:06 -0400524 unsigned int num_crtcs;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700525 struct drm_crtc *crtcs[MAX_CRTCS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400526
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530527 struct msm_drm_commit disp_thread[MAX_CRTCS];
528
Rob Clarkc8afe682013-06-26 12:44:06 -0400529 unsigned int num_encoders;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700530 struct drm_encoder *encoders[MAX_ENCODERS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400531
Rob Clarka3376e32013-08-30 13:02:15 -0400532 unsigned int num_bridges;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700533 struct drm_bridge *bridges[MAX_BRIDGES];
Rob Clarka3376e32013-08-30 13:02:15 -0400534
Rob Clarkc8afe682013-06-26 12:44:06 -0400535 unsigned int num_connectors;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700536 struct drm_connector *connectors[MAX_CONNECTORS];
Rob Clark871d8122013-11-16 12:56:06 -0500537
jilai wang12987782015-06-25 17:37:42 -0400538 /* Properties */
Clarence Ipe78efb72016-06-24 18:35:21 -0400539 struct drm_property *plane_property[PLANE_PROP_COUNT];
Clarence Ip7a753bb2016-07-07 11:47:44 -0400540 struct drm_property *crtc_property[CRTC_PROP_COUNT];
Clarence Ipdd8021c2016-07-20 16:39:47 -0400541 struct drm_property *conn_property[CONNECTOR_PROP_COUNT];
jilai wang12987782015-06-25 17:37:42 -0400542
Gopikrishnaiah Anandane0e5e0c2016-05-25 11:05:33 -0700543 /* Color processing properties for the crtc */
544 struct drm_property **cp_property;
545
Rob Clark871d8122013-11-16 12:56:06 -0500546 /* VRAM carveout, used when no IOMMU: */
547 struct {
548 unsigned long size;
549 dma_addr_t paddr;
550 /* NOTE: mm managed at the page level, size is in # of pages
551 * and position mm_node->start is in # of pages:
552 */
553 struct drm_mm mm;
554 } vram;
Hai Li78b1d472015-07-27 13:49:45 -0400555
Rob Clarke1e9db22016-05-27 11:16:28 -0400556 struct notifier_block vmap_notifier;
Rob Clark68209392016-05-17 16:19:32 -0400557 struct shrinker shrinker;
558
Hai Li78b1d472015-07-27 13:49:45 -0400559 struct msm_vblank_ctrl vblank_ctrl;
Rob Clarkd78d3832016-08-22 15:28:38 -0400560
Dhaval Patel5200c602017-01-17 15:53:37 -0800561 /* task holding struct_mutex.. currently only used in submit path
562 * to detect and reject faults from copy_from_user() for submit
563 * ioctl.
564 */
565 struct task_struct *struct_mutex_task;
566
Clarence Ipe5f1f4c2016-11-19 18:02:23 -0500567 /* saved atomic state during system suspend */
568 struct drm_atomic_state *suspend_state;
Clarence Ipa65cba52017-03-17 15:18:29 -0400569 bool suspend_block;
Clarence Ipe5f1f4c2016-11-19 18:02:23 -0500570
Lloyd Atkinson5d40d312016-09-06 08:34:13 -0400571 /* list of clients waiting for events */
572 struct list_head client_event_list;
Lloyd Atkinsonab3dd302017-02-13 10:44:55 -0800573
574 /* whether registered and drm_dev_unregister should be called */
575 bool registered;
Dhaval Patel6c666622017-03-21 23:02:59 -0700576
577 /* msm drv debug root node */
578 struct dentry *debug_root;
Rob Clarkc8afe682013-06-26 12:44:06 -0400579};
580
581struct msm_format {
582 uint32_t pixel_format;
583};
584
Daniel Vetterb4274fb2014-11-26 17:02:18 +0100585int msm_atomic_check(struct drm_device *dev,
586 struct drm_atomic_state *state);
Dhaval Patel7a7d85d2016-08-26 16:35:34 -0700587/* callback from wq once fence has passed: */
588struct msm_fence_cb {
589 struct work_struct work;
590 uint32_t fence;
591 void (*func)(struct msm_fence_cb *cb);
592};
593
594void __msm_fence_worker(struct work_struct *work);
595
596#define INIT_FENCE_CB(_cb, _func) do { \
597 INIT_WORK(&(_cb)->work, __msm_fence_worker); \
598 (_cb)->func = _func; \
599 } while (0)
600
Clarence Ip7f70ce42017-03-20 06:53:46 -0700601static inline bool msm_is_suspend_state(struct drm_device *dev)
602{
603 if (!dev || !dev->dev_private)
604 return false;
605
606 return ((struct msm_drm_private *)dev->dev_private)->suspend_state != 0;
607}
608
Clarence Ipa65cba52017-03-17 15:18:29 -0400609static inline bool msm_is_suspend_blocked(struct drm_device *dev)
610{
611 if (!dev || !dev->dev_private)
612 return false;
613
614 if (!msm_is_suspend_state(dev))
615 return false;
616
617 return ((struct msm_drm_private *)dev->dev_private)->suspend_block != 0;
618}
619
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500620int msm_atomic_commit(struct drm_device *dev,
Maarten Lankhorsta3ccfb92016-04-26 16:11:38 +0200621 struct drm_atomic_state *state, bool nonblock);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500622
Rob Clark871d8122013-11-16 12:56:06 -0500623int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Lloyd Atkinson1e2497e2016-09-26 17:55:48 -0400624void msm_unregister_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Rob Clarkc8afe682013-06-26 12:44:06 -0400625
Rob Clark40e68152016-05-03 09:50:26 -0400626void msm_gem_submit_free(struct msm_gem_submit *submit);
Rob Clark7198e6b2013-07-19 12:59:32 -0400627int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
628 struct drm_file *file);
629
Rob Clark68209392016-05-17 16:19:32 -0400630void msm_gem_shrinker_init(struct drm_device *dev);
631void msm_gem_shrinker_cleanup(struct drm_device *dev);
632
Daniel Thompson77a147e2014-11-12 11:38:14 +0000633int msm_gem_mmap_obj(struct drm_gem_object *obj,
634 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400635int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
636int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
637uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
638int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
639 uint32_t *iova);
640int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova);
Rob Clark2638d902014-11-08 09:13:37 -0500641uint32_t msm_gem_iova(struct drm_gem_object *obj, int id);
Rob Clark05b84912013-09-28 11:28:35 -0400642struct page **msm_gem_get_pages(struct drm_gem_object *obj);
643void msm_gem_put_pages(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400644void msm_gem_put_iova(struct drm_gem_object *obj, int id);
645int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
646 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400647int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
648 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400649struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
650void *msm_gem_prime_vmap(struct drm_gem_object *obj);
651void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000652int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Rob Clark05b84912013-09-28 11:28:35 -0400653struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100654 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400655int msm_gem_prime_pin(struct drm_gem_object *obj);
656void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clark18f23042016-05-26 16:24:35 -0400657void *msm_gem_get_vaddr_locked(struct drm_gem_object *obj);
658void *msm_gem_get_vaddr(struct drm_gem_object *obj);
659void msm_gem_put_vaddr_locked(struct drm_gem_object *obj);
660void msm_gem_put_vaddr(struct drm_gem_object *obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400661int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
Rob Clark68209392016-05-17 16:19:32 -0400662void msm_gem_purge(struct drm_gem_object *obj);
Rob Clarke1e9db22016-05-27 11:16:28 -0400663void msm_gem_vunmap(struct drm_gem_object *obj);
Rob Clarkb6295f92016-03-15 18:26:28 -0400664int msm_gem_sync_object(struct drm_gem_object *obj,
665 struct msm_fence_context *fctx, bool exclusive);
Rob Clark7198e6b2013-07-19 12:59:32 -0400666void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkb6295f92016-03-15 18:26:28 -0400667 struct msm_gpu *gpu, bool exclusive, struct fence *fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400668void msm_gem_move_to_inactive(struct drm_gem_object *obj);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400669int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400670int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400671void msm_gem_free_object(struct drm_gem_object *obj);
672int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
673 uint32_t size, uint32_t flags, uint32_t *handle);
674struct drm_gem_object *msm_gem_new(struct drm_device *dev,
675 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400676struct drm_gem_object *msm_gem_import(struct drm_device *dev,
Rob Clark79f0e202016-03-16 12:40:35 -0400677 struct dma_buf *dmabuf, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400678
Alan Kwong578cdaf2017-01-28 17:25:43 -0800679void msm_framebuffer_set_kmap(struct drm_framebuffer *fb, bool enable);
Rob Clark2638d902014-11-08 09:13:37 -0500680int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id);
681void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id);
682uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400683struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
684const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
685struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200686 const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
Rob Clarkc8afe682013-06-26 12:44:06 -0400687struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200688 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
Rob Clarkc8afe682013-06-26 12:44:06 -0400689
690struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530691void msm_fbdev_free(struct drm_device *dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400692
Rob Clarkdada25b2013-12-01 12:12:54 -0500693struct hdmi;
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100694int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
Rob Clark067fef32014-11-04 13:33:14 -0500695 struct drm_encoder *encoder);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100696void __init msm_hdmi_register(void);
697void __exit msm_hdmi_unregister(void);
Rob Clarkc8afe682013-06-26 12:44:06 -0400698
Hai Li00453982014-12-12 14:41:17 -0500699struct msm_edp;
700void __init msm_edp_register(void);
701void __exit msm_edp_unregister(void);
702int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
703 struct drm_encoder *encoder);
704
Hai Lia6895542015-03-31 14:36:33 -0400705struct msm_dsi;
706enum msm_dsi_encoder_id {
707 MSM_DSI_VIDEO_ENCODER_ID = 0,
708 MSM_DSI_CMD_ENCODER_ID = 1,
709 MSM_DSI_ENCODER_NUM = 2
710};
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -0700711
712/* *
713 * msm_send_crtc_notification - notify user-space clients of crtc events.
714 * @crtc: crtc that is generating the event.
715 * @event: event that needs to be notified.
716 * @payload: payload for the event.
717 */
718void msm_send_crtc_notification(struct drm_crtc *crtc,
719 struct drm_event *event, u8 *payload);
Hai Lia6895542015-03-31 14:36:33 -0400720#ifdef CONFIG_DRM_MSM_DSI
721void __init msm_dsi_register(void);
722void __exit msm_dsi_unregister(void);
723int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
724 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]);
725#else
726static inline void __init msm_dsi_register(void)
727{
728}
729static inline void __exit msm_dsi_unregister(void)
730{
731}
732static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
733 struct drm_device *dev,
734 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM])
735{
736 return -EINVAL;
737}
738#endif
739
Archit Taneja1dd0a0b2016-05-30 16:36:50 +0530740void __init msm_mdp_register(void);
741void __exit msm_mdp_unregister(void);
742
Rob Clarkc8afe682013-06-26 12:44:06 -0400743#ifdef CONFIG_DEBUG_FS
744void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
745void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
746void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400747int msm_debugfs_late_init(struct drm_device *dev);
748int msm_rd_debugfs_init(struct drm_minor *minor);
749void msm_rd_debugfs_cleanup(struct drm_minor *minor);
750void msm_rd_dump_submit(struct msm_gem_submit *submit);
Rob Clark70c70f02014-05-30 14:49:43 -0400751int msm_perf_debugfs_init(struct drm_minor *minor);
752void msm_perf_debugfs_cleanup(struct drm_minor *minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400753#else
754static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
755static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400756#endif
757
758void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
759 const char *dbgname);
Lloyd Atkinson1a0c9172016-10-04 10:01:24 -0400760void msm_iounmap(struct platform_device *dev, void __iomem *addr);
Rob Clarkc8afe682013-06-26 12:44:06 -0400761void msm_writel(u32 data, void __iomem *addr);
762u32 msm_readl(const void __iomem *addr);
763
764#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
765#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
766
767static inline int align_pitch(int width, int bpp)
768{
769 int bytespp = (bpp + 7) / 8;
770 /* adreno needs pitch aligned to 32 pixels: */
771 return bytespp * ALIGN(width, 32);
772}
773
774/* for the generated headers: */
775#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400776#define fui(x) ({BUG(); 0;})
777#define util_float_to_half(x) ({BUG(); 0;})
778
Rob Clarkc8afe682013-06-26 12:44:06 -0400779
780#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
781
782/* for conditionally setting boolean flag(s): */
783#define COND(bool, val) ((bool) ? (val) : 0)
784
Rob Clark340ff412016-03-16 14:57:22 -0400785static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
786{
787 ktime_t now = ktime_get();
788 unsigned long remaining_jiffies;
789
790 if (ktime_compare(*timeout, now) < 0) {
791 remaining_jiffies = 0;
792 } else {
793 ktime_t rem = ktime_sub(*timeout, now);
794 struct timespec ts = ktime_to_timespec(rem);
795 remaining_jiffies = timespec_to_jiffies(&ts);
796 }
797
798 return remaining_jiffies;
799}
Rob Clarkc8afe682013-06-26 12:44:06 -0400800
801#endif /* __MSM_DRV_H__ */