blob: 2aa85cf4b3cfeaa50eb0bb8b4401379108041476 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080031#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38
Keith Packarde7dbb2f2010-11-16 16:03:53 +080039/* Here's the desired hotplug mode */
40#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
41 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
42 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
43 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
44 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
45 ADPA_CRT_HOTPLUG_ENABLE)
46
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000047struct intel_crt {
48 struct intel_encoder base;
Adam Jackson637f44d2013-03-25 15:40:05 -040049 /* DPMS state is stored in the connector, which we need in the
50 * encoder's enable/disable callbacks */
51 struct intel_connector *connector;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080052 bool force_hotplug_required;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020053 i915_reg_t adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000054};
55
Daniel Vetter540a8952012-07-11 16:27:57 +020056static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080057{
Daniel Vetter540a8952012-07-11 16:27:57 +020058 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070059}
60
Daniel Vettereebe6f02013-07-21 21:37:03 +020061static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
62{
63 return intel_encoder_to_crt(intel_attached_encoder(connector));
64}
65
Daniel Vettere403fc92012-07-02 13:41:21 +020066static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
67 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070068{
Daniel Vettere403fc92012-07-02 13:41:21 +020069 struct drm_device *dev = encoder->base.dev;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070070 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere403fc92012-07-02 13:41:21 +020071 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +020072 enum intel_display_power_domain power_domain;
Daniel Vettere403fc92012-07-02 13:41:21 +020073 u32 tmp;
Imre Deak1c8fdda2016-02-12 18:55:15 +020074 bool ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +080075
Imre Deak6d129be2014-03-05 16:20:54 +020076 power_domain = intel_display_port_power_domain(encoder);
Imre Deak1c8fdda2016-02-12 18:55:15 +020077 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +020078 return false;
79
Imre Deak1c8fdda2016-02-12 18:55:15 +020080 ret = false;
81
Daniel Vettere403fc92012-07-02 13:41:21 +020082 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080083
Daniel Vettere403fc92012-07-02 13:41:21 +020084 if (!(tmp & ADPA_DAC_ENABLE))
Imre Deak1c8fdda2016-02-12 18:55:15 +020085 goto out;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070086
Daniel Vettere403fc92012-07-02 13:41:21 +020087 if (HAS_PCH_CPT(dev))
88 *pipe = PORT_TO_PIPE_CPT(tmp);
89 else
90 *pipe = PORT_TO_PIPE(tmp);
91
Imre Deak1c8fdda2016-02-12 18:55:15 +020092 ret = true;
93out:
94 intel_display_power_put(dev_priv, power_domain);
95
96 return ret;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070097}
98
Ville Syrjälä6801c182013-09-24 14:24:05 +030099static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700100{
101 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
102 struct intel_crt *crt = intel_encoder_to_crt(encoder);
103 u32 tmp, flags = 0;
104
105 tmp = I915_READ(crt->adpa_reg);
106
107 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
108 flags |= DRM_MODE_FLAG_PHSYNC;
109 else
110 flags |= DRM_MODE_FLAG_NHSYNC;
111
112 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
113 flags |= DRM_MODE_FLAG_PVSYNC;
114 else
115 flags |= DRM_MODE_FLAG_NVSYNC;
116
Ville Syrjälä6801c182013-09-24 14:24:05 +0300117 return flags;
118}
119
120static void intel_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200121 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300122{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200123 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300124
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200125 pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700126}
127
Ville Syrjälä6801c182013-09-24 14:24:05 +0300128static void hsw_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200129 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300130{
Ville Syrjälä8802e5b2016-02-17 21:41:12 +0200131 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
132
Ville Syrjälä6801c182013-09-24 14:24:05 +0300133 intel_ddi_get_config(encoder, pipe_config);
134
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200135 pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
Ville Syrjälä6801c182013-09-24 14:24:05 +0300136 DRM_MODE_FLAG_NHSYNC |
137 DRM_MODE_FLAG_PVSYNC |
138 DRM_MODE_FLAG_NVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200139 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +0200140
141 pipe_config->base.adjusted_mode.crtc_clock = lpt_get_iclkip(dev_priv);
Ville Syrjälä6801c182013-09-24 14:24:05 +0300142}
143
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200144/* Note: The caller is required to filter out dpms modes not supported by the
145 * platform. */
146static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800147{
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200148 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800149 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200150 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200151 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300152 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200153 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800154
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200155 if (INTEL_INFO(dev)->gen >= 5)
156 adpa = ADPA_HOTPLUG_BITS;
157 else
158 adpa = 0;
159
160 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
161 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
162 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
163 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
164
165 /* For CPT allow 3 pipe config, for others just use A or B */
166 if (HAS_PCH_LPT(dev))
167 ; /* Those bits don't exist here */
168 else if (HAS_PCH_CPT(dev))
169 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
170 else if (crtc->pipe == 0)
171 adpa |= ADPA_PIPE_A_SELECT;
172 else
173 adpa |= ADPA_PIPE_B_SELECT;
174
175 if (!HAS_PCH_SPLIT(dev))
176 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnesbd9e8412012-06-15 11:55:18 -0700177
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800179 case DRM_MODE_DPMS_ON:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200180 adpa |= ADPA_DAC_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800181 break;
182 case DRM_MODE_DPMS_STANDBY:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200183 adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800184 break;
185 case DRM_MODE_DPMS_SUSPEND:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200186 adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800187 break;
188 case DRM_MODE_DPMS_OFF:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200189 adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800190 break;
191 }
192
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200193 I915_WRITE(crt->adpa_reg, adpa);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200194}
195
Adam Jackson637f44d2013-03-25 15:40:05 -0400196static void intel_disable_crt(struct intel_encoder *encoder)
197{
198 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
199}
200
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300201static void pch_disable_crt(struct intel_encoder *encoder)
202{
203}
204
205static void pch_post_disable_crt(struct intel_encoder *encoder)
206{
207 intel_disable_crt(encoder);
208}
Daniel Vetterabfdc1e2014-06-25 22:01:52 +0300209
Adam Jackson637f44d2013-03-25 15:40:05 -0400210static void intel_enable_crt(struct intel_encoder *encoder)
211{
Maarten Lankhorst7bb4afb2016-02-17 09:18:38 +0100212 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_ON);
Adam Jackson637f44d2013-03-25 15:40:05 -0400213}
214
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000215static enum drm_mode_status
216intel_crt_mode_valid(struct drm_connector *connector,
217 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800218{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800219 struct drm_device *dev = connector->dev;
Mika Kaholaf8700b32016-02-02 15:16:42 +0200220 int max_dotclk = to_i915(dev)->max_dotclk_freq;
Ville Syrjälädebded82016-02-17 21:41:13 +0200221 int max_clock;
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800222
Jesse Barnes79e53942008-11-07 14:24:08 -0800223 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
224 return MODE_NO_DBLESCAN;
225
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800226 if (mode->clock < 25000)
227 return MODE_CLOCK_LOW;
228
Ville Syrjälädebded82016-02-17 21:41:13 +0200229 if (HAS_PCH_LPT(dev))
230 max_clock = 180000;
231 else if (IS_VALLEYVIEW(dev))
232 /*
233 * 270 MHz due to current DPLL limits,
234 * DAC limit supposedly 355 MHz.
235 */
236 max_clock = 270000;
237 else if (IS_GEN3(dev) || IS_GEN4(dev))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800238 max_clock = 400000;
Ville Syrjälädebded82016-02-17 21:41:13 +0200239 else
240 max_clock = 350000;
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800241 if (mode->clock > max_clock)
242 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800243
Mika Kaholaf8700b32016-02-02 15:16:42 +0200244 if (mode->clock > max_dotclk)
245 return MODE_CLOCK_HIGH;
246
Paulo Zanonid4b19312012-11-29 11:29:32 -0200247 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
248 if (HAS_PCH_LPT(dev) &&
249 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
250 return MODE_CLOCK_HIGH;
251
Jesse Barnes79e53942008-11-07 14:24:08 -0800252 return MODE_OK;
253}
254
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100255static bool intel_crt_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200256 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -0800257{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100258 struct drm_device *dev = encoder->base.dev;
259
260 if (HAS_PCH_SPLIT(dev))
261 pipe_config->has_pch_encoder = true;
262
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200263 /* LPT FDI RX only supports 8bpc. */
Daniel Vetterf58a1ac2016-05-03 10:33:01 +0200264 if (HAS_PCH_LPT(dev)) {
265 if (pipe_config->bw_constrained && pipe_config->pipe_bpp < 24) {
266 DRM_DEBUG_KMS("LPT only supports 24bpp\n");
267 return false;
268 }
269
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200270 pipe_config->pipe_bpp = 24;
Daniel Vetterf58a1ac2016-05-03 10:33:01 +0200271 }
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200272
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200273 /* FDI must always be 2.7 GHz */
Ander Conselvan de Oliveiradaedf202016-03-08 17:46:23 +0200274 if (HAS_DDI(dev))
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200275 pipe_config->port_clock = 135000 * 2;
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100276
Jesse Barnes79e53942008-11-07 14:24:08 -0800277 return true;
278}
279
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500280static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800281{
282 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800283 struct intel_crt *crt = intel_attached_crt(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800284 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800285 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800286 bool ret;
287
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800288 /* The first time through, trigger an explicit detection cycle */
289 if (crt->force_hotplug_required) {
290 bool turn_off_dac = HAS_PCH_SPLIT(dev);
291 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800292
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800293 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000294
Ville Syrjäläca54b812013-01-25 21:44:42 +0200295 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800296 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000297
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800298 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
299 if (turn_off_dac)
300 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800301
Ville Syrjäläca54b812013-01-25 21:44:42 +0200302 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800303
Chris Wilsone1672d12016-06-30 15:32:49 +0100304 if (intel_wait_for_register(dev_priv,
305 crt->adpa_reg,
306 ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
307 1000))
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800308 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800309
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800310 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200311 I915_WRITE(crt->adpa_reg, save_adpa);
312 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800313 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800314 }
315
Zhenyu Wang2c072452009-06-05 15:38:42 +0800316 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200317 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800318 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800319 ret = true;
320 else
321 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800322 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800323
Zhenyu Wang2c072452009-06-05 15:38:42 +0800324 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800325}
326
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700327static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
328{
329 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200330 struct intel_crt *crt = intel_attached_crt(connector);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700331 struct drm_i915_private *dev_priv = dev->dev_private;
332 u32 adpa;
333 bool ret;
334 u32 save_adpa;
335
Ville Syrjäläca54b812013-01-25 21:44:42 +0200336 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700337 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
338
339 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
340
Ville Syrjäläca54b812013-01-25 21:44:42 +0200341 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700342
Ville Syrjäläca54b812013-01-25 21:44:42 +0200343 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700344 1000)) {
345 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200346 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700347 }
348
349 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200350 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700351 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
352 ret = true;
353 else
354 ret = false;
355
356 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
357
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700358 return ret;
359}
360
Jesse Barnes79e53942008-11-07 14:24:08 -0800361/**
362 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
363 *
364 * Not for i915G/i915GM
365 *
366 * \return true if CRT is connected.
367 * \return false if CRT is disconnected.
368 */
369static bool intel_crt_detect_hotplug(struct drm_connector *connector)
370{
371 struct drm_device *dev = connector->dev;
372 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich0706f172015-09-23 16:15:27 +0200373 u32 stat;
Adam Jackson7a772c42010-05-24 16:46:29 -0400374 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800375 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800376
Eric Anholtbad720f2009-10-22 16:11:14 -0700377 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500378 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800379
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700380 if (IS_VALLEYVIEW(dev))
381 return valleyview_crt_detect_hotplug(connector);
382
Zhao Yakui771cb082009-03-03 18:07:52 +0800383 /*
384 * On 4 series desktop, CRT detect sequence need to be done twice
385 * to get a reliable result.
386 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800387
Zhao Yakui771cb082009-03-03 18:07:52 +0800388 if (IS_G4X(dev) && !IS_GM45(dev))
389 tries = 2;
390 else
391 tries = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800392
Zhao Yakui771cb082009-03-03 18:07:52 +0800393 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800394 /* turn on the FORCE_DETECT */
Egbert Eich0706f172015-09-23 16:15:27 +0200395 i915_hotplug_interrupt_update(dev_priv,
396 CRT_HOTPLUG_FORCE_DETECT,
397 CRT_HOTPLUG_FORCE_DETECT);
Zhao Yakui771cb082009-03-03 18:07:52 +0800398 /* wait for FORCE_DETECT to go off */
Chris Wilson913d8d12010-08-07 11:01:35 +0100399 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
400 CRT_HOTPLUG_FORCE_DETECT) == 0,
Chris Wilson481b6af2010-08-23 17:43:35 +0100401 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100402 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800403 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800404
Adam Jackson7a772c42010-05-24 16:46:29 -0400405 stat = I915_READ(PORT_HOTPLUG_STAT);
406 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
407 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408
Adam Jackson7a772c42010-05-24 16:46:29 -0400409 /* clear the interrupt we just generated, if any */
410 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
411
Egbert Eich0706f172015-09-23 16:15:27 +0200412 i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0);
Adam Jackson7a772c42010-05-24 16:46:29 -0400413
414 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800415}
416
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300417static struct edid *intel_crt_get_edid(struct drm_connector *connector,
418 struct i2c_adapter *i2c)
419{
420 struct edid *edid;
421
422 edid = drm_get_edid(connector, i2c);
423
424 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
425 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
426 intel_gmbus_force_bit(i2c, true);
427 edid = drm_get_edid(connector, i2c);
428 intel_gmbus_force_bit(i2c, false);
429 }
430
431 return edid;
432}
433
434/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
435static int intel_crt_ddc_get_modes(struct drm_connector *connector,
436 struct i2c_adapter *adapter)
437{
438 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300439 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300440
441 edid = intel_crt_get_edid(connector, adapter);
442 if (!edid)
443 return 0;
444
Jani Nikulaebda95a2012-10-19 14:51:51 +0300445 ret = intel_connector_update_modes(connector, edid);
446 kfree(edid);
447
448 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300449}
450
David Müllerf5afcd32011-01-06 12:29:32 +0000451static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800452{
David Müllerf5afcd32011-01-06 12:29:32 +0000453 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000454 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200455 struct edid *edid;
456 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800457
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200458 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800459
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300460 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300461 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000462
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200463 if (edid) {
464 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
465
David Müllerf5afcd32011-01-06 12:29:32 +0000466 /*
467 * This may be a DVI-I connector with a shared DDC
468 * link between analog and digital outputs, so we
469 * have to check the EDID input spec of the attached device.
470 */
David Müllerf5afcd32011-01-06 12:29:32 +0000471 if (!is_digital) {
472 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
473 return true;
474 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200475
476 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
477 } else {
478 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100479 }
480
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200481 kfree(edid);
482
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100483 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800484}
485
Ma Linge4a5d542009-05-26 11:31:00 +0800486static enum drm_connector_status
Maarten Lankhorstc8ecb2f2016-02-17 09:18:36 +0100487intel_crt_load_detect(struct intel_crt *crt, uint32_t pipe)
Ma Linge4a5d542009-05-26 11:31:00 +0800488{
Chris Wilson71731882011-04-19 23:10:58 +0100489 struct drm_device *dev = crt->base.base.dev;
Ma Linge4a5d542009-05-26 11:31:00 +0800490 struct drm_i915_private *dev_priv = dev->dev_private;
Ma Linge4a5d542009-05-26 11:31:00 +0800491 uint32_t save_bclrpat;
492 uint32_t save_vtotal;
493 uint32_t vtotal, vactive;
494 uint32_t vsample;
495 uint32_t vblank, vblank_start, vblank_end;
496 uint32_t dsl;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200497 i915_reg_t bclrpat_reg, vtotal_reg,
498 vblank_reg, vsync_reg, pipeconf_reg, pipe_dsl_reg;
Ma Linge4a5d542009-05-26 11:31:00 +0800499 uint8_t st00;
500 enum drm_connector_status status;
501
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100502 DRM_DEBUG_KMS("starting load-detect on CRT\n");
503
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800504 bclrpat_reg = BCLRPAT(pipe);
505 vtotal_reg = VTOTAL(pipe);
506 vblank_reg = VBLANK(pipe);
507 vsync_reg = VSYNC(pipe);
508 pipeconf_reg = PIPECONF(pipe);
509 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800510
511 save_bclrpat = I915_READ(bclrpat_reg);
512 save_vtotal = I915_READ(vtotal_reg);
513 vblank = I915_READ(vblank_reg);
514
515 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
516 vactive = (save_vtotal & 0x7ff) + 1;
517
518 vblank_start = (vblank & 0xfff) + 1;
519 vblank_end = ((vblank >> 16) & 0xfff) + 1;
520
521 /* Set the border color to purple. */
522 I915_WRITE(bclrpat_reg, 0x500050);
523
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100524 if (!IS_GEN2(dev)) {
Ma Linge4a5d542009-05-26 11:31:00 +0800525 uint32_t pipeconf = I915_READ(pipeconf_reg);
526 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100527 POSTING_READ(pipeconf_reg);
Ma Linge4a5d542009-05-26 11:31:00 +0800528 /* Wait for next Vblank to substitue
529 * border color for Color info */
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700530 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200531 st00 = I915_READ8(_VGA_MSR_WRITE);
Ma Linge4a5d542009-05-26 11:31:00 +0800532 status = ((st00 & (1 << 4)) != 0) ?
533 connector_status_connected :
534 connector_status_disconnected;
535
536 I915_WRITE(pipeconf_reg, pipeconf);
537 } else {
538 bool restore_vblank = false;
539 int count, detect;
540
541 /*
542 * If there isn't any border, add some.
543 * Yes, this will flicker
544 */
545 if (vblank_start <= vactive && vblank_end >= vtotal) {
546 uint32_t vsync = I915_READ(vsync_reg);
547 uint32_t vsync_start = (vsync & 0xffff) + 1;
548
549 vblank_start = vsync_start;
550 I915_WRITE(vblank_reg,
551 (vblank_start - 1) |
552 ((vblank_end - 1) << 16));
553 restore_vblank = true;
554 }
555 /* sample in the vertical border, selecting the larger one */
556 if (vblank_start - vactive >= vtotal - vblank_end)
557 vsample = (vblank_start + vactive) >> 1;
558 else
559 vsample = (vtotal + vblank_end) >> 1;
560
561 /*
562 * Wait for the border to be displayed
563 */
564 while (I915_READ(pipe_dsl_reg) >= vactive)
565 ;
566 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
567 ;
568 /*
569 * Watch ST00 for an entire scanline
570 */
571 detect = 0;
572 count = 0;
573 do {
574 count++;
575 /* Read the ST00 VGA status register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200576 st00 = I915_READ8(_VGA_MSR_WRITE);
Ma Linge4a5d542009-05-26 11:31:00 +0800577 if (st00 & (1 << 4))
578 detect++;
579 } while ((I915_READ(pipe_dsl_reg) == dsl));
580
581 /* restore vblank if necessary */
582 if (restore_vblank)
583 I915_WRITE(vblank_reg, vblank);
584 /*
585 * If more than 3/4 of the scanline detected a monitor,
586 * then it is assumed to be present. This works even on i830,
587 * where there isn't any way to force the border color across
588 * the screen
589 */
590 status = detect * 4 > count * 3 ?
591 connector_status_connected :
592 connector_status_disconnected;
593 }
594
595 /* Restore previous settings */
596 I915_WRITE(bclrpat_reg, save_bclrpat);
597
598 return status;
599}
600
Chris Wilson7b334fc2010-09-09 23:51:02 +0100601static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100602intel_crt_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800603{
604 struct drm_device *dev = connector->dev;
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300605 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000606 struct intel_crt *crt = intel_attached_crt(connector);
Imre Deak671dedd2014-03-05 16:20:53 +0200607 struct intel_encoder *intel_encoder = &crt->base;
608 enum intel_display_power_domain power_domain;
Ma Linge4a5d542009-05-26 11:31:00 +0800609 enum drm_connector_status status;
Daniel Vettere95c8432012-04-20 21:03:36 +0200610 struct intel_load_detect_pipe tmp;
Rob Clark51fd3712013-11-19 12:10:12 -0500611 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes79e53942008-11-07 14:24:08 -0800612
Chris Wilson164c8592013-07-20 20:27:08 +0100613 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300614 connector->base.id, connector->name,
Chris Wilson164c8592013-07-20 20:27:08 +0100615 force);
616
Imre Deak671dedd2014-03-05 16:20:53 +0200617 power_domain = intel_display_port_power_domain(intel_encoder);
618 intel_display_power_get(dev_priv, power_domain);
619
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100620 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200621 /* We can not rely on the HPD pin always being correctly wired
622 * up, for example many KVM do not pass it through, and so
623 * only trust an assertion that the monitor is connected.
624 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100625 if (intel_crt_detect_hotplug(connector)) {
626 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300627 status = connector_status_connected;
628 goto out;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200629 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800630 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 }
632
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300633 if (intel_crt_detect_ddc(connector)) {
634 status = connector_status_connected;
635 goto out;
636 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800637
Daniel Vetteraaa37732012-06-16 15:30:32 +0200638 /* Load detection is broken on HPD capable machines. Whoever wants a
639 * broken monitor (without edid) to work behind a broken kvm (that fails
640 * to have the right resistors for HP detection) needs to fix this up.
641 * For now just bail out. */
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100642 if (I915_HAS_HOTPLUG(dev) && !i915.load_detect_test) {
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300643 status = connector_status_disconnected;
644 goto out;
645 }
Daniel Vetteraaa37732012-06-16 15:30:32 +0200646
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300647 if (!force) {
648 status = connector->status;
649 goto out;
650 }
Chris Wilson7b334fc2010-09-09 23:51:02 +0100651
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300652 drm_modeset_acquire_init(&ctx, 0);
653
Ma Linge4a5d542009-05-26 11:31:00 +0800654 /* for pre-945g platforms use load detect */
Rob Clark51fd3712013-11-19 12:10:12 -0500655 if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200656 if (intel_crt_detect_ddc(connector))
657 status = connector_status_connected;
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100658 else if (INTEL_INFO(dev)->gen < 4)
Maarten Lankhorstc8ecb2f2016-02-17 09:18:36 +0100659 status = intel_crt_load_detect(crt,
660 to_intel_crtc(connector->state->crtc)->pipe);
Maarten Lankhorst32fff612016-03-01 17:04:01 +0100661 else if (i915.load_detect_test)
662 status = connector_status_disconnected;
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100663 else
664 status = connector_status_unknown;
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +0200665 intel_release_load_detect_pipe(connector, &tmp, &ctx);
Daniel Vettere95c8432012-04-20 21:03:36 +0200666 } else
667 status = connector_status_unknown;
Ma Linge4a5d542009-05-26 11:31:00 +0800668
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300669 drm_modeset_drop_locks(&ctx);
670 drm_modeset_acquire_fini(&ctx);
671
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300672out:
Imre Deak671dedd2014-03-05 16:20:53 +0200673 intel_display_power_put(dev_priv, power_domain);
Ma Linge4a5d542009-05-26 11:31:00 +0800674 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800675}
676
677static void intel_crt_destroy(struct drm_connector *connector)
678{
Jesse Barnes79e53942008-11-07 14:24:08 -0800679 drm_connector_cleanup(connector);
680 kfree(connector);
681}
682
683static int intel_crt_get_modes(struct drm_connector *connector)
684{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800685 struct drm_device *dev = connector->dev;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700686 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak671dedd2014-03-05 16:20:53 +0200687 struct intel_crt *crt = intel_attached_crt(connector);
688 struct intel_encoder *intel_encoder = &crt->base;
689 enum intel_display_power_domain power_domain;
Chris Wilson890f3352010-09-14 16:46:59 +0100690 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800691 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800692
Imre Deak671dedd2014-03-05 16:20:53 +0200693 power_domain = intel_display_port_power_domain(intel_encoder);
694 intel_display_power_get(dev_priv, power_domain);
695
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300696 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300697 ret = intel_crt_ddc_get_modes(connector, i2c);
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800698 if (ret || !IS_G4X(dev))
Imre Deak671dedd2014-03-05 16:20:53 +0200699 goto out;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800700
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800701 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Jani Nikula988c7012015-03-27 00:20:19 +0200702 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
Imre Deak671dedd2014-03-05 16:20:53 +0200703 ret = intel_crt_ddc_get_modes(connector, i2c);
704
705out:
706 intel_display_power_put(dev_priv, power_domain);
707
708 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800709}
710
711static int intel_crt_set_property(struct drm_connector *connector,
712 struct drm_property *property,
713 uint64_t value)
714{
Jesse Barnes79e53942008-11-07 14:24:08 -0800715 return 0;
716}
717
Chris Wilsonf3269052011-01-24 15:17:08 +0000718static void intel_crt_reset(struct drm_connector *connector)
719{
720 struct drm_device *dev = connector->dev;
Daniel Vetter2e938892012-10-11 20:08:24 +0200721 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3269052011-01-24 15:17:08 +0000722 struct intel_crt *crt = intel_attached_crt(connector);
723
Chris Wilson10603ca2013-08-26 19:51:06 -0300724 if (INTEL_INFO(dev)->gen >= 5) {
Daniel Vetter2e938892012-10-11 20:08:24 +0200725 u32 adpa;
726
Ville Syrjäläca54b812013-01-25 21:44:42 +0200727 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200728 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
729 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200730 I915_WRITE(crt->adpa_reg, adpa);
731 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200732
Ville Syrjälä0039a4b32014-10-16 20:52:30 +0300733 DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000734 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200735 }
736
Chris Wilsonf3269052011-01-24 15:17:08 +0000737}
738
Jesse Barnes79e53942008-11-07 14:24:08 -0800739/*
740 * Routines for controlling stuff on the analog port
741 */
742
Jesse Barnes79e53942008-11-07 14:24:08 -0800743static const struct drm_connector_funcs intel_crt_connector_funcs = {
Chris Wilsonf3269052011-01-24 15:17:08 +0000744 .reset = intel_crt_reset,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +0200745 .dpms = drm_atomic_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800746 .detect = intel_crt_detect,
747 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +0100748 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +0100749 .early_unregister = intel_connector_unregister,
Jesse Barnes79e53942008-11-07 14:24:08 -0800750 .destroy = intel_crt_destroy,
751 .set_property = intel_crt_set_property,
Matt Roperc6f95f22015-01-22 16:50:32 -0800752 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +0200753 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Matt Roper2545e4a2015-01-22 16:51:27 -0800754 .atomic_get_property = intel_connector_atomic_get_property,
Jesse Barnes79e53942008-11-07 14:24:08 -0800755};
756
757static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
758 .mode_valid = intel_crt_mode_valid,
759 .get_modes = intel_crt_get_modes,
Jesse Barnes79e53942008-11-07 14:24:08 -0800760};
761
Jesse Barnes79e53942008-11-07 14:24:08 -0800762static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100763 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800764};
765
Mathias Krausebbe1c272014-08-27 18:41:19 +0200766static int intel_no_crt_dmi_callback(const struct dmi_system_id *id)
Duncan Laurie8ca40132011-10-25 15:42:21 -0700767{
Daniel Vetterbc0daf42012-04-01 13:16:49 +0200768 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
Duncan Laurie8ca40132011-10-25 15:42:21 -0700769 return 1;
770}
771
772static const struct dmi_system_id intel_no_crt[] = {
773 {
774 .callback = intel_no_crt_dmi_callback,
775 .ident = "ACER ZGB",
776 .matches = {
777 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
778 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
779 },
780 },
Giacomo Comes10b6ee42014-04-03 14:13:55 -0400781 {
782 .callback = intel_no_crt_dmi_callback,
783 .ident = "DELL XPS 8700",
784 .matches = {
785 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
786 DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"),
787 },
788 },
Duncan Laurie8ca40132011-10-25 15:42:21 -0700789 { }
790};
791
Jesse Barnes79e53942008-11-07 14:24:08 -0800792void intel_crt_init(struct drm_device *dev)
793{
794 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000795 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800796 struct intel_connector *intel_connector;
David Müller (ELSOFT AG)db545012009-08-29 08:54:45 +0200797 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200798 i915_reg_t adpa_reg;
799 u32 adpa;
Jesse Barnes79e53942008-11-07 14:24:08 -0800800
Duncan Laurie8ca40132011-10-25 15:42:21 -0700801 /* Skip machines without VGA that falsely report hotplug events */
802 if (dmi_check_system(intel_no_crt))
803 return;
804
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200805 if (HAS_PCH_SPLIT(dev))
806 adpa_reg = PCH_ADPA;
807 else if (IS_VALLEYVIEW(dev))
808 adpa_reg = VLV_ADPA;
809 else
810 adpa_reg = ADPA;
811
812 adpa = I915_READ(adpa_reg);
813 if ((adpa & ADPA_DAC_ENABLE) == 0) {
814 /*
815 * On some machines (some IVB at least) CRT can be
816 * fused off, but there's no known fuse bit to
817 * indicate that. On these machine the ADPA register
818 * works normally, except the DAC enable bit won't
819 * take. So the only way to tell is attempt to enable
820 * it and see what happens.
821 */
822 I915_WRITE(adpa_reg, adpa | ADPA_DAC_ENABLE |
823 ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
824 if ((I915_READ(adpa_reg) & ADPA_DAC_ENABLE) == 0)
825 return;
826 I915_WRITE(adpa_reg, adpa);
827 }
828
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000829 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
830 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800831 return;
832
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +0300833 intel_connector = intel_connector_alloc();
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800834 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000835 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800836 return;
837 }
838
839 connector = &intel_connector->base;
Adam Jackson637f44d2013-03-25 15:40:05 -0400840 crt->connector = intel_connector;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800841 drm_connector_init(dev, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800842 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
843
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000844 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +0300845 DRM_MODE_ENCODER_DAC, "CRT");
Jesse Barnes79e53942008-11-07 14:24:08 -0800846
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000847 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800848
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000849 crt->base.type = INTEL_OUTPUT_ANALOG;
Ville Syrjälä301ea742014-03-03 16:15:30 +0200850 crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200851 if (IS_I830(dev))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300852 crt->base.crtc_mask = (1 << 0);
853 else
Keith Packard08268742012-08-13 21:34:45 -0700854 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300855
Daniel Vetterdbb02572012-01-28 14:49:23 +0100856 if (IS_GEN2(dev))
857 connector->interlace_allowed = 0;
858 else
859 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800860 connector->doublescan_allowed = 0;
861
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200862 crt->adpa_reg = adpa_reg;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700863
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100864 crt->base.compute_config = intel_crt_compute_config;
Ville Syrjälä92966a32015-12-08 16:05:48 +0200865 if (HAS_PCH_SPLIT(dev)) {
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300866 crt->base.disable = pch_disable_crt;
867 crt->base.post_disable = pch_post_disable_crt;
868 } else {
869 crt->base.disable = intel_disable_crt;
870 }
Daniel Vetter21246042012-07-01 14:58:27 +0200871 crt->base.enable = intel_enable_crt;
Egbert Eich1d843f92013-02-25 12:06:49 -0500872 if (I915_HAS_HOTPLUG(dev))
873 crt->base.hpd_pin = HPD_CRT;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200874 if (HAS_DDI(dev)) {
875 crt->base.get_config = hsw_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200876 crt->base.get_hw_state = intel_ddi_get_hw_state;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200877 } else {
878 crt->base.get_config = intel_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200879 crt->base.get_hw_state = intel_crt_get_hw_state;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200880 }
Daniel Vettere403fc92012-07-02 13:41:21 +0200881 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vetter21246042012-07-01 14:58:27 +0200882
Jesse Barnes79e53942008-11-07 14:24:08 -0800883 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
884
Egbert Eich821450c2013-04-16 13:36:55 +0200885 if (!I915_HAS_HOTPLUG(dev))
886 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000887
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800888 /*
889 * Configure the automatic hotplug detection stuff
890 */
891 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800892
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200893 /*
Damien Lespiau3e683202012-12-11 18:48:29 +0000894 * TODO: find a proper way to discover whether we need to set the the
895 * polarity and link reversal bits or not, instead of relying on the
896 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200897 */
Damien Lespiau3e683202012-12-11 18:48:29 +0000898 if (HAS_PCH_LPT(dev)) {
899 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
900 FDI_RX_LINK_REVERSAL_OVERRIDE;
901
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300902 dev_priv->fdi_rx_config = I915_READ(FDI_RX_CTL(PIPE_A)) & fdi_config;
Damien Lespiau3e683202012-12-11 18:48:29 +0000903 }
Daniel Vetter754970ee2014-01-16 22:28:44 +0100904
905 intel_crt_reset(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800906}