blob: 21e69cab6efe0c9e2f551b5fa8b1b7bb80015c9b [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Damien Lespiau70d21f02013-07-03 21:06:04 +010029#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Paulo Zanonia5c961d2012-10-24 15:59:34 -020030#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030032#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
Jani Nikulae7d7cad2014-11-14 16:54:21 +020034#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030036
Damien Lespiau98533252014-12-08 17:33:51 +000037#define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
Daniel Vetter6b26c862012-04-24 14:04:12 +020050
Jesse Barnes585fb112008-07-29 11:54:06 -070051/* PCI config space */
52
53#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070054#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070055#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
58#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080059#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070060#define GCFGC 0xf0 /* 915+ only */
61#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
62#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
63#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020064#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
65#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
66#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
67#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
68#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
69#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070070#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070071#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
72#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
73#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
74#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
75#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
76#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
77#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
78#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
79#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
80#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
81#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
82#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
83#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
84#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
85#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
86#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
87#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes9f49c372014-12-10 12:16:05 -080090#define GCDGMBUS 0xcc
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010091#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
92
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070093
94/* Graphics reset regs */
Ville Syrjälä59ea9052014-11-21 21:54:27 +020095#define I915_GDRST 0xc0 /* PCI config register */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070096#define GRDOM_FULL (0<<2)
97#define GRDOM_RENDER (1<<2)
98#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070099#define GRDOM_MASK (3<<2)
Ville Syrjälä73bbf6b2014-11-21 21:54:25 +0200100#define GRDOM_RESET_STATUS (1<<1)
Daniel Vetter5ccce182012-04-27 15:17:45 +0200101#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700102
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300103#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
104#define ILK_GRDOM_FULL (0<<1)
105#define ILK_GRDOM_RENDER (1<<1)
106#define ILK_GRDOM_MEDIA (3<<1)
107#define ILK_GRDOM_MASK (3<<1)
108#define ILK_GRDOM_RESET_ENABLE (1<<0)
109
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700110#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
111#define GEN6_MBC_SNPCR_SHIFT 21
112#define GEN6_MBC_SNPCR_MASK (3<<21)
113#define GEN6_MBC_SNPCR_MAX (0<<21)
114#define GEN6_MBC_SNPCR_MED (1<<21)
115#define GEN6_MBC_SNPCR_LOW (2<<21)
116#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
117
Imre Deak9e72b462014-05-05 15:13:55 +0300118#define VLV_G3DCTL 0x9024
119#define VLV_GSCKGCTL 0x9028
120
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100121#define GEN6_MBCTL 0x0907c
122#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
123#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
124#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
125#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
126#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
127
Eric Anholtcff458c2010-11-18 09:31:14 +0800128#define GEN6_GDRST 0x941c
129#define GEN6_GRDOM_FULL (1 << 0)
130#define GEN6_GRDOM_RENDER (1 << 1)
131#define GEN6_GRDOM_MEDIA (1 << 2)
132#define GEN6_GRDOM_BLT (1 << 3)
133
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100134#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
135#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
136#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
137#define PP_DIR_DCLV_2G 0xffffffff
138
Ben Widawsky94e409c2013-11-04 22:29:36 -0800139#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
140#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
141
Jeff McGee0cea6502015-02-13 10:27:56 -0600142#define GEN8_R_PWR_CLK_STATE 0x20C8
143#define GEN8_RPCS_ENABLE (1 << 31)
144#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
145#define GEN8_RPCS_S_CNT_SHIFT 15
146#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
147#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
148#define GEN8_RPCS_SS_CNT_SHIFT 8
149#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
150#define GEN8_RPCS_EU_MAX_SHIFT 4
151#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
152#define GEN8_RPCS_EU_MIN_SHIFT 0
153#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
154
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100155#define GAM_ECOCHK 0x4090
Damien Lespiau81e231a2015-02-09 19:33:19 +0000156#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100157#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700158#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100159#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
160#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300161#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
162#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
163#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
164#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
165#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100166
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200167#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300168#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200169#define ECOBITS_PPGTT_CACHE64B (3<<8)
170#define ECOBITS_PPGTT_CACHE4B (0<<8)
171
Daniel Vetterbe901a52012-04-11 20:42:39 +0200172#define GAB_CTL 0x24000
173#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
174
Daniel Vetter40bae732014-09-11 13:28:08 +0200175#define GEN7_BIOS_RESERVED 0x1082C0
176#define GEN7_BIOS_RESERVED_1M (0 << 5)
177#define GEN7_BIOS_RESERVED_256K (1 << 5)
178#define GEN8_BIOS_RESERVED_SHIFT 7
179#define GEN7_BIOS_RESERVED_MASK 0x1
180#define GEN8_BIOS_RESERVED_MASK 0x3
181
182
Jesse Barnes585fb112008-07-29 11:54:06 -0700183/* VGA stuff */
184
185#define VGA_ST01_MDA 0x3ba
186#define VGA_ST01_CGA 0x3da
187
188#define VGA_MSR_WRITE 0x3c2
189#define VGA_MSR_READ 0x3cc
190#define VGA_MSR_MEM_EN (1<<1)
191#define VGA_MSR_CGA_MODE (1<<0)
192
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300193#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100194#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300195#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700196
197#define VGA_AR_INDEX 0x3c0
198#define VGA_AR_VID_EN (1<<5)
199#define VGA_AR_DATA_WRITE 0x3c0
200#define VGA_AR_DATA_READ 0x3c1
201
202#define VGA_GR_INDEX 0x3ce
203#define VGA_GR_DATA 0x3cf
204/* GR05 */
205#define VGA_GR_MEM_READ_MODE_SHIFT 3
206#define VGA_GR_MEM_READ_MODE_PLANE 1
207/* GR06 */
208#define VGA_GR_MEM_MODE_MASK 0xc
209#define VGA_GR_MEM_MODE_SHIFT 2
210#define VGA_GR_MEM_A0000_AFFFF 0
211#define VGA_GR_MEM_A0000_BFFFF 1
212#define VGA_GR_MEM_B0000_B7FFF 2
213#define VGA_GR_MEM_B0000_BFFFF 3
214
215#define VGA_DACMASK 0x3c6
216#define VGA_DACRX 0x3c7
217#define VGA_DACWX 0x3c8
218#define VGA_DACDATA 0x3c9
219
220#define VGA_CR_INDEX_MDA 0x3b4
221#define VGA_CR_DATA_MDA 0x3b5
222#define VGA_CR_INDEX_CGA 0x3d4
223#define VGA_CR_DATA_CGA 0x3d5
224
225/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800226 * Instruction field definitions used by the command parser
227 */
228#define INSTR_CLIENT_SHIFT 29
229#define INSTR_CLIENT_MASK 0xE0000000
230#define INSTR_MI_CLIENT 0x0
231#define INSTR_BC_CLIENT 0x2
232#define INSTR_RC_CLIENT 0x3
233#define INSTR_SUBCLIENT_SHIFT 27
234#define INSTR_SUBCLIENT_MASK 0x18000000
235#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800236#define INSTR_26_TO_24_MASK 0x7000000
237#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800238
239/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700240 * Memory interface instructions used by the kernel
241 */
242#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800243/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
244#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700245
246#define MI_NOOP MI_INSTR(0, 0)
247#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
248#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200249#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700250#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
251#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
252#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
253#define MI_FLUSH MI_INSTR(0x04, 0)
254#define MI_READ_FLUSH (1 << 0)
255#define MI_EXE_FLUSH (1 << 1)
256#define MI_NO_WRITE_FLUSH (1 << 2)
257#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
258#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800259#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800260#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
261#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
262#define MI_ARB_ENABLE (1<<0)
263#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700264#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800265#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
266#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800267#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400268#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200269#define MI_OVERLAY_CONTINUE (0x0<<21)
270#define MI_OVERLAY_ON (0x1<<21)
271#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700272#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500273#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700274#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500275#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200276/* IVB has funny definitions for which plane to flip. */
277#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
278#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
279#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
280#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
281#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
282#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000283/* SKL ones */
284#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
285#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
286#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
287#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
288#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
289#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
290#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
291#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
292#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700293#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800294#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
295#define MI_SEMAPHORE_UPDATE (1<<21)
296#define MI_SEMAPHORE_COMPARE (1<<20)
297#define MI_SEMAPHORE_REGISTER (1<<18)
298#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
299#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
300#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
301#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
302#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
303#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
304#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
305#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
306#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
307#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
308#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
309#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100310#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
311#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800312#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
313#define MI_MM_SPACE_GTT (1<<8)
314#define MI_MM_SPACE_PHYSICAL (0<<8)
315#define MI_SAVE_EXT_STATE_EN (1<<3)
316#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800317#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800318#define MI_RESTORE_INHIBIT (1<<0)
Ben Widawsky3e789982014-06-30 09:53:37 -0700319#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
320#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700321#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
322#define MI_SEMAPHORE_POLL (1<<15)
323#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700324#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200325#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
326#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
327#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700328#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
329#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000330/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
331 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
332 * simply ignores the register load under certain conditions.
333 * - One can actually load arbitrary many arbitrary registers: Simply issue x
334 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
335 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100336#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100337#define MI_LRI_FORCE_POSTED (1<<12)
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100338#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
Damien Lespiaub76bfeb2014-04-07 20:24:33 +0100339#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800340#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000341#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700342#define MI_FLUSH_DW_STORE_INDEX (1<<21)
343#define MI_INVALIDATE_TLB (1<<18)
344#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800345#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800346#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700347#define MI_INVALIDATE_BSD (1<<7)
348#define MI_FLUSH_DW_USE_GTT (1<<2)
349#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700350#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100351#define MI_BATCH_NON_SECURE (1)
352/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800353#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100354#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800355#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700356#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100357#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700358#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800359
Neil Robertsf1f55cc2014-11-07 19:00:26 +0000360#define MI_PREDICATE_SRC0 (0x2400)
361#define MI_PREDICATE_SRC1 (0x2408)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300362
363#define MI_PREDICATE_RESULT_2 (0x2214)
364#define LOWER_SLICE_ENABLED (1<<0)
365#define LOWER_SLICE_DISABLED (0<<0)
366
Jesse Barnes585fb112008-07-29 11:54:06 -0700367/*
368 * 3D instructions used by the kernel
369 */
370#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
371
372#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
373#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
374#define SC_UPDATE_SCISSOR (0x1<<1)
375#define SC_ENABLE_MASK (0x1<<0)
376#define SC_ENABLE (0x1<<0)
377#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
378#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
379#define SCI_YMIN_MASK (0xffff<<16)
380#define SCI_XMIN_MASK (0xffff<<0)
381#define SCI_YMAX_MASK (0xffff<<16)
382#define SCI_XMAX_MASK (0xffff<<0)
383#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
384#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
385#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
386#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
387#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
388#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
389#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
390#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
391#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100392
393#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
394#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700395#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
396#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100397#define BLT_WRITE_A (2<<20)
398#define BLT_WRITE_RGB (1<<20)
399#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700400#define BLT_DEPTH_8 (0<<24)
401#define BLT_DEPTH_16_565 (1<<24)
402#define BLT_DEPTH_16_1555 (2<<24)
403#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100404#define BLT_ROP_SRC_COPY (0xcc<<16)
405#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700406#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
407#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
408#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
409#define ASYNC_FLIP (1<<22)
410#define DISPLAY_PLANE_A (0<<20)
411#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200412#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200413#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800414#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800415#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200416#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700417#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000418#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200419#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800420#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200421#define PIPE_CONTROL_DEPTH_STALL (1<<13)
422#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200423#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200424#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
425#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
426#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
427#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700428#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200429#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
430#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
431#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200432#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200433#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700434#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700435
Brad Volkin3a6fa982014-02-18 10:15:47 -0800436/*
437 * Commands used only by the command parser
438 */
439#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
440#define MI_ARB_CHECK MI_INSTR(0x05, 0)
441#define MI_RS_CONTROL MI_INSTR(0x06, 0)
442#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
443#define MI_PREDICATE MI_INSTR(0x0C, 0)
444#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
445#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800446#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800447#define MI_URB_CLEAR MI_INSTR(0x19, 0)
448#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
449#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800450#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
451#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800452#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
453#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
454#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
455#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
456#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
457#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
458
459#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
460#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800461#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
462#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800463#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
464#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
465#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
466 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
467#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
468 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
469#define GFX_OP_3DSTATE_SO_DECL_LIST \
470 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
471
472#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
473 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
474#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
475 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
476#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
477 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
478#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
479 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
480#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
481 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
482
483#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
484
485#define COLOR_BLT ((0x2<<29)|(0x40<<22))
486#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100487
488/*
Brad Volkin5947de92014-02-18 10:15:50 -0800489 * Registers used only by the command parser
490 */
491#define BCS_SWCTRL 0x22200
492
Jordan Justenc61200c2014-12-11 13:28:09 -0800493#define GPGPU_THREADS_DISPATCHED 0x2290
494#define HS_INVOCATION_COUNT 0x2300
495#define DS_INVOCATION_COUNT 0x2308
496#define IA_VERTICES_COUNT 0x2310
497#define IA_PRIMITIVES_COUNT 0x2318
498#define VS_INVOCATION_COUNT 0x2320
499#define GS_INVOCATION_COUNT 0x2328
500#define GS_PRIMITIVES_COUNT 0x2330
501#define CL_INVOCATION_COUNT 0x2338
502#define CL_PRIMITIVES_COUNT 0x2340
503#define PS_INVOCATION_COUNT 0x2348
504#define PS_DEPTH_COUNT 0x2350
Brad Volkin5947de92014-02-18 10:15:50 -0800505
506/* There are the 4 64-bit counter registers, one for each stream output */
507#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
508
Brad Volkin113a0472014-04-08 14:18:58 -0700509#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
510
511#define GEN7_3DPRIM_END_OFFSET 0x2420
512#define GEN7_3DPRIM_START_VERTEX 0x2430
513#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
514#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
515#define GEN7_3DPRIM_START_INSTANCE 0x243C
516#define GEN7_3DPRIM_BASE_VERTEX 0x2440
517
Kenneth Graunke180b8132014-03-25 22:52:03 -0700518#define OACONTROL 0x2360
519
Brad Volkin220375a2014-02-18 10:15:51 -0800520#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
521#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
522#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
523 _GEN7_PIPEA_DE_LOAD_SL, \
524 _GEN7_PIPEB_DE_LOAD_SL)
525
Brad Volkin5947de92014-02-18 10:15:50 -0800526/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100527 * Reset registers
528 */
529#define DEBUG_RESET_I830 0x6070
530#define DEBUG_RESET_FULL (1<<7)
531#define DEBUG_RESET_RENDER (1<<8)
532#define DEBUG_RESET_DISPLAY (1<<9)
533
Jesse Barnes57f350b2012-03-28 13:39:25 -0700534/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300535 * IOSF sideband
536 */
537#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
538#define IOSF_DEVFN_SHIFT 24
539#define IOSF_OPCODE_SHIFT 16
540#define IOSF_PORT_SHIFT 8
541#define IOSF_BYTE_ENABLES_SHIFT 4
542#define IOSF_BAR_SHIFT 1
543#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800544#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300545#define IOSF_PORT_PUNIT 0x4
546#define IOSF_PORT_NC 0x11
547#define IOSF_PORT_DPIO 0x12
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300548#define IOSF_PORT_DPIO_2 0x1a
Jani Nikulae9f882a2013-08-27 15:12:14 +0300549#define IOSF_PORT_GPIO_NC 0x13
550#define IOSF_PORT_CCK 0x14
551#define IOSF_PORT_CCU 0xA9
552#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530553#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300554#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
555#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
556
Jesse Barnes30a970c2013-11-04 13:48:12 -0800557/* See configdb bunit SB addr map */
558#define BUNIT_REG_BISOC 0x11
559
Jesse Barnes30a970c2013-11-04 13:48:12 -0800560#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300561#define DSPFREQSTAT_SHIFT_CHV 24
562#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
563#define DSPFREQGUAR_SHIFT_CHV 8
564#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800565#define DSPFREQSTAT_SHIFT 30
566#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
567#define DSPFREQGUAR_SHIFT 14
568#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200569#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
570#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
571#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +0300572#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
573#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
574#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
575#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
576#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
577#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
578#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
579#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
580#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
581#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
582#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
583#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +0200584
585/* See the PUNIT HAS v0.8 for the below bits */
586enum punit_power_well {
587 PUNIT_POWER_WELL_RENDER = 0,
588 PUNIT_POWER_WELL_MEDIA = 1,
589 PUNIT_POWER_WELL_DISP2D = 3,
590 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
591 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
592 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
593 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
594 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
595 PUNIT_POWER_WELL_DPIO_RX0 = 10,
596 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +0300597 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Ville Syrjälä2ce147f2014-06-28 02:04:13 +0300598 /* FIXME: guesswork below */
599 PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13,
600 PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14,
601 PUNIT_POWER_WELL_DPIO_RX2 = 15,
Imre Deaka30180a2014-03-04 19:23:02 +0200602
603 PUNIT_POWER_WELL_NUM,
604};
605
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000606enum skl_disp_power_wells {
607 SKL_DISP_PW_MISC_IO,
608 SKL_DISP_PW_DDI_A_E,
609 SKL_DISP_PW_DDI_B,
610 SKL_DISP_PW_DDI_C,
611 SKL_DISP_PW_DDI_D,
612 SKL_DISP_PW_1 = 14,
613 SKL_DISP_PW_2,
614};
615
616#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
617#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
618
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800619#define PUNIT_REG_PWRGT_CTRL 0x60
620#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200621#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
622#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
623#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
624#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
625#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800626
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300627#define PUNIT_REG_GPU_LFM 0xd3
628#define PUNIT_REG_GPU_FREQ_REQ 0xd4
629#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +0200630#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +0300631#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300632#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -0400633#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300634
635#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
636#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
637
Deepak S095acd52015-01-17 11:05:59 +0530638#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
639#define FB_GFX_FREQ_FUSE_MASK 0xff
640#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
641#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
642#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
643
644#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
645#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
646
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200647#define PUNIT_REG_DDR_SETUP2 0x139
648#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
649#define FORCE_DDR_LOW_FREQ (1 << 1)
650#define FORCE_DDR_HIGH_FREQ (1 << 0)
651
Deepak S2b6b3a02014-05-27 15:59:30 +0530652#define PUNIT_GPU_STATUS_REG 0xdb
653#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
654#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
655#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
656#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
657
658#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
659#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
660#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
661
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300662#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
663#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
664#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
665#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
666#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
667#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
668#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
669#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
670#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
671#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
672
Deepak S31685c22014-07-03 17:33:01 -0400673#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
674#define VLV_RP_UP_EI_THRESHOLD 90
675#define VLV_RP_DOWN_EI_THRESHOLD 70
Deepak S31685c22014-07-03 17:33:01 -0400676
ymohanmabe4fc042013-08-27 23:40:56 +0300677/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800678#define CCK_FUSE_REG 0x8
679#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300680#define CCK_REG_DSI_PLL_FUSE 0x44
681#define CCK_REG_DSI_PLL_CONTROL 0x48
682#define DSI_PLL_VCO_EN (1 << 31)
683#define DSI_PLL_LDO_GATE (1 << 30)
684#define DSI_PLL_P1_POST_DIV_SHIFT 17
685#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
686#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
687#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
688#define DSI_PLL_MUX_MASK (3 << 9)
689#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
690#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
691#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
692#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
693#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
694#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
695#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
696#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
697#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
698#define DSI_PLL_LOCK (1 << 0)
699#define CCK_REG_DSI_PLL_DIVIDER 0x4c
700#define DSI_PLL_LFSR (1 << 31)
701#define DSI_PLL_FRACTION_EN (1 << 30)
702#define DSI_PLL_FRAC_COUNTER_SHIFT 27
703#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
704#define DSI_PLL_USYNC_CNT_SHIFT 18
705#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
706#define DSI_PLL_N1_DIV_SHIFT 16
707#define DSI_PLL_N1_DIV_MASK (3 << 16)
708#define DSI_PLL_M1_DIV_SHIFT 0
709#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800710#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä9cf33db2014-06-13 13:37:48 +0300711#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
712#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
713#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
714#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
715#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +0300716
Ville Syrjälä0e767182014-04-25 20:14:31 +0300717/**
718 * DOC: DPIO
719 *
720 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
721 * ports. DPIO is the name given to such a display PHY. These PHYs
722 * don't follow the standard programming model using direct MMIO
723 * registers, and instead their registers must be accessed trough IOSF
724 * sideband. VLV has one such PHY for driving ports B and C, and CHV
725 * adds another PHY for driving port D. Each PHY responds to specific
726 * IOSF-SB port.
727 *
728 * Each display PHY is made up of one or two channels. Each channel
729 * houses a common lane part which contains the PLL and other common
730 * logic. CH0 common lane also contains the IOSF-SB logic for the
731 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
732 * must be running when any DPIO registers are accessed.
733 *
734 * In addition to having their own registers, the PHYs are also
735 * controlled through some dedicated signals from the display
736 * controller. These include PLL reference clock enable, PLL enable,
737 * and CRI clock selection, for example.
738 *
739 * Eeach channel also has two splines (also called data lanes), and
740 * each spline is made up of one Physical Access Coding Sub-Layer
741 * (PCS) block and two TX lanes. So each channel has two PCS blocks
742 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
743 * data/clock pairs depending on the output type.
744 *
745 * Additionally the PHY also contains an AUX lane with AUX blocks
746 * for each channel. This is used for DP AUX communication, but
747 * this fact isn't really relevant for the driver since AUX is
748 * controlled from the display controller side. No DPIO registers
749 * need to be accessed during AUX communication,
750 *
751 * Generally the common lane corresponds to the pipe and
Masanari Iida32197aa2014-10-20 23:53:13 +0900752 * the spline (PCS/TX) corresponds to the port.
Ville Syrjälä0e767182014-04-25 20:14:31 +0300753 *
754 * For dual channel PHY (VLV/CHV):
755 *
756 * pipe A == CMN/PLL/REF CH0
757 *
758 * pipe B == CMN/PLL/REF CH1
759 *
760 * port B == PCS/TX CH0
761 *
762 * port C == PCS/TX CH1
763 *
764 * This is especially important when we cross the streams
765 * ie. drive port B with pipe B, or port C with pipe A.
766 *
767 * For single channel PHY (CHV):
768 *
769 * pipe C == CMN/PLL/REF CH0
770 *
771 * port D == PCS/TX CH0
772 *
773 * Note: digital port B is DDI0, digital port C is DDI1,
774 * digital port D is DDI2
775 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300776/*
Ville Syrjälä0e767182014-04-25 20:14:31 +0300777 * Dual channel PHY (VLV/CHV)
778 * ---------------------------------
779 * | CH0 | CH1 |
780 * | CMN/PLL/REF | CMN/PLL/REF |
781 * |---------------|---------------| Display PHY
782 * | PCS01 | PCS23 | PCS01 | PCS23 |
783 * |-------|-------|-------|-------|
784 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
785 * ---------------------------------
786 * | DDI0 | DDI1 | DP/HDMI ports
787 * ---------------------------------
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200788 *
Ville Syrjälä0e767182014-04-25 20:14:31 +0300789 * Single channel PHY (CHV)
790 * -----------------
791 * | CH0 |
792 * | CMN/PLL/REF |
793 * |---------------| Display PHY
794 * | PCS01 | PCS23 |
795 * |-------|-------|
796 * |TX0|TX1|TX2|TX3|
797 * -----------------
798 * | DDI2 | DP/HDMI port
799 * -----------------
Jesse Barnes57f350b2012-03-28 13:39:25 -0700800 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300801#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300802
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200803#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700804#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
805#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
806#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700807#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700808
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800809#define DPIO_PHY(pipe) ((pipe) >> 1)
810#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
811
Daniel Vetter598fac62013-04-18 22:01:46 +0200812/*
813 * Per pipe/PLL DPIO regs
814 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800815#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700816#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200817#define DPIO_POST_DIV_DAC 0
818#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
819#define DPIO_POST_DIV_LVDS1 2
820#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700821#define DPIO_K_SHIFT (24) /* 4 bits */
822#define DPIO_P1_SHIFT (21) /* 3 bits */
823#define DPIO_P2_SHIFT (16) /* 5 bits */
824#define DPIO_N_SHIFT (12) /* 4 bits */
825#define DPIO_ENABLE_CALIBRATION (1<<11)
826#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
827#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800828#define _VLV_PLL_DW3_CH1 0x802c
829#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700830
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800831#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700832#define DPIO_REFSEL_OVERRIDE 27
833#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
834#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
835#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530836#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700837#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
838#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800839#define _VLV_PLL_DW5_CH1 0x8034
840#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700841
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800842#define _VLV_PLL_DW7_CH0 0x801c
843#define _VLV_PLL_DW7_CH1 0x803c
844#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700845
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800846#define _VLV_PLL_DW8_CH0 0x8040
847#define _VLV_PLL_DW8_CH1 0x8060
848#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200849
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800850#define VLV_PLL_DW9_BCAST 0xc044
851#define _VLV_PLL_DW9_CH0 0x8044
852#define _VLV_PLL_DW9_CH1 0x8064
853#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200854
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800855#define _VLV_PLL_DW10_CH0 0x8048
856#define _VLV_PLL_DW10_CH1 0x8068
857#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200858
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800859#define _VLV_PLL_DW11_CH0 0x804c
860#define _VLV_PLL_DW11_CH1 0x806c
861#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700862
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800863/* Spec for ref block start counts at DW10 */
864#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200865
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800866#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100867
Daniel Vetter598fac62013-04-18 22:01:46 +0200868/*
869 * Per DDI channel DPIO regs
870 */
871
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800872#define _VLV_PCS_DW0_CH0 0x8200
873#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200874#define DPIO_PCS_TX_LANE2_RESET (1<<16)
875#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300876#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
877#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800878#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200879
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300880#define _VLV_PCS01_DW0_CH0 0x200
881#define _VLV_PCS23_DW0_CH0 0x400
882#define _VLV_PCS01_DW0_CH1 0x2600
883#define _VLV_PCS23_DW0_CH1 0x2800
884#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
885#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
886
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800887#define _VLV_PCS_DW1_CH0 0x8204
888#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +0300889#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +0200890#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
891#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
892#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
893#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800894#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200895
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300896#define _VLV_PCS01_DW1_CH0 0x204
897#define _VLV_PCS23_DW1_CH0 0x404
898#define _VLV_PCS01_DW1_CH1 0x2604
899#define _VLV_PCS23_DW1_CH1 0x2804
900#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
901#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
902
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800903#define _VLV_PCS_DW8_CH0 0x8220
904#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +0300905#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
906#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800907#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200908
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800909#define _VLV_PCS01_DW8_CH0 0x0220
910#define _VLV_PCS23_DW8_CH0 0x0420
911#define _VLV_PCS01_DW8_CH1 0x2620
912#define _VLV_PCS23_DW8_CH1 0x2820
913#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
914#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200915
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800916#define _VLV_PCS_DW9_CH0 0x8224
917#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300918#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
919#define DPIO_PCS_TX2MARGIN_000 (0<<13)
920#define DPIO_PCS_TX2MARGIN_101 (1<<13)
921#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
922#define DPIO_PCS_TX1MARGIN_000 (0<<10)
923#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800924#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200925
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300926#define _VLV_PCS01_DW9_CH0 0x224
927#define _VLV_PCS23_DW9_CH0 0x424
928#define _VLV_PCS01_DW9_CH1 0x2624
929#define _VLV_PCS23_DW9_CH1 0x2824
930#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
931#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
932
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300933#define _CHV_PCS_DW10_CH0 0x8228
934#define _CHV_PCS_DW10_CH1 0x8428
935#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
936#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300937#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
938#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
939#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
940#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
941#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
942#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300943#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
944
Ville Syrjälä1966e592014-04-09 13:29:04 +0300945#define _VLV_PCS01_DW10_CH0 0x0228
946#define _VLV_PCS23_DW10_CH0 0x0428
947#define _VLV_PCS01_DW10_CH1 0x2628
948#define _VLV_PCS23_DW10_CH1 0x2828
949#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
950#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
951
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800952#define _VLV_PCS_DW11_CH0 0x822c
953#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300954#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
955#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
956#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800957#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200958
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300959#define _VLV_PCS01_DW11_CH0 0x022c
960#define _VLV_PCS23_DW11_CH0 0x042c
961#define _VLV_PCS01_DW11_CH1 0x262c
962#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +0300963#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
964#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300965
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800966#define _VLV_PCS_DW12_CH0 0x8230
967#define _VLV_PCS_DW12_CH1 0x8430
968#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200969
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800970#define _VLV_PCS_DW14_CH0 0x8238
971#define _VLV_PCS_DW14_CH1 0x8438
972#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200973
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800974#define _VLV_PCS_DW23_CH0 0x825c
975#define _VLV_PCS_DW23_CH1 0x845c
976#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200977
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800978#define _VLV_TX_DW2_CH0 0x8288
979#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300980#define DPIO_SWING_MARGIN000_SHIFT 16
981#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300982#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800983#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200984
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800985#define _VLV_TX_DW3_CH0 0x828c
986#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300987/* The following bit for CHV phy */
988#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300989#define DPIO_SWING_MARGIN101_SHIFT 16
990#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800991#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
992
993#define _VLV_TX_DW4_CH0 0x8290
994#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300995#define DPIO_SWING_DEEMPH9P5_SHIFT 24
996#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300997#define DPIO_SWING_DEEMPH6P0_SHIFT 16
998#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800999#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1000
1001#define _VLV_TX3_DW4_CH0 0x690
1002#define _VLV_TX3_DW4_CH1 0x2a90
1003#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1004
1005#define _VLV_TX_DW5_CH0 0x8294
1006#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001007#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001008#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001009
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001010#define _VLV_TX_DW11_CH0 0x82ac
1011#define _VLV_TX_DW11_CH1 0x84ac
1012#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001013
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001014#define _VLV_TX_DW14_CH0 0x82b8
1015#define _VLV_TX_DW14_CH1 0x84b8
1016#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301017
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001018/* CHV dpPhy registers */
1019#define _CHV_PLL_DW0_CH0 0x8000
1020#define _CHV_PLL_DW0_CH1 0x8180
1021#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1022
1023#define _CHV_PLL_DW1_CH0 0x8004
1024#define _CHV_PLL_DW1_CH1 0x8184
1025#define DPIO_CHV_N_DIV_SHIFT 8
1026#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1027#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1028
1029#define _CHV_PLL_DW2_CH0 0x8008
1030#define _CHV_PLL_DW2_CH1 0x8188
1031#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1032
1033#define _CHV_PLL_DW3_CH0 0x800c
1034#define _CHV_PLL_DW3_CH1 0x818c
1035#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1036#define DPIO_CHV_FIRST_MOD (0 << 8)
1037#define DPIO_CHV_SECOND_MOD (1 << 8)
1038#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301039#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001040#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1041
1042#define _CHV_PLL_DW6_CH0 0x8018
1043#define _CHV_PLL_DW6_CH1 0x8198
1044#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1045#define DPIO_CHV_INT_COEFF_SHIFT 8
1046#define DPIO_CHV_PROP_COEFF_SHIFT 0
1047#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1048
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301049#define _CHV_PLL_DW8_CH0 0x8020
1050#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301051#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1052#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301053#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1054
1055#define _CHV_PLL_DW9_CH0 0x8024
1056#define _CHV_PLL_DW9_CH1 0x81A4
1057#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301058#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301059#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1060#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1061
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001062#define _CHV_CMN_DW5_CH0 0x8114
1063#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1064#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1065#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1066#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1067#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1068#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1069#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1070#define CHV_BUFLEFTENA1_MASK (3 << 22)
1071
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001072#define _CHV_CMN_DW13_CH0 0x8134
1073#define _CHV_CMN_DW0_CH1 0x8080
1074#define DPIO_CHV_S1_DIV_SHIFT 21
1075#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1076#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1077#define DPIO_CHV_K_DIV_SHIFT 4
1078#define DPIO_PLL_FREQLOCK (1 << 1)
1079#define DPIO_PLL_LOCK (1 << 0)
1080#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1081
1082#define _CHV_CMN_DW14_CH0 0x8138
1083#define _CHV_CMN_DW1_CH1 0x8084
1084#define DPIO_AFC_RECAL (1 << 14)
1085#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001086#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1087#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1088#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1089#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1090#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1091#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1092#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1093#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001094#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1095
Ville Syrjälä9197c882014-04-09 13:29:05 +03001096#define _CHV_CMN_DW19_CH0 0x814c
1097#define _CHV_CMN_DW6_CH1 0x8098
1098#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1099#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1100
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001101#define CHV_CMN_DW30 0x8178
1102#define DPIO_LRC_BYPASS (1 << 3)
1103
1104#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1105 (lane) * 0x200 + (offset))
1106
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001107#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1108#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1109#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1110#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1111#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1112#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1113#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1114#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1115#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1116#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1117#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001118#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1119#define DPIO_FRC_LATENCY_SHFIT 8
1120#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1121#define DPIO_UPAR_SHIFT 30
Jesse Barnes585fb112008-07-29 11:54:06 -07001122/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001123 * Fence registers
1124 */
1125#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -07001126#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -08001127#define I830_FENCE_START_MASK 0x07f80000
1128#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001129#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001130#define I830_FENCE_PITCH_SHIFT 4
1131#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001132#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001133#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001134#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001135
1136#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001137#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001138
1139#define FENCE_REG_965_0 0x03000
1140#define I965_FENCE_PITCH_SHIFT 2
1141#define I965_FENCE_TILING_Y_SHIFT 1
1142#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001143#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001144
Eric Anholt4e901fd2009-10-26 16:44:17 -07001145#define FENCE_REG_SANDYBRIDGE_0 0x100000
1146#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001147#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001148
Deepak S2b6b3a02014-05-27 15:59:30 +05301149
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001150/* control register for cpu gtt access */
1151#define TILECTL 0x101000
1152#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02001153#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001154#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1155#define TILECTL_BACKSNOOP_DIS (1 << 3)
1156
Jesse Barnesde151cf2008-11-12 10:03:55 -08001157/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001158 * Instruction and interrupt control regs
1159 */
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001160#define PGTBL_CTL 0x02020
1161#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1162#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001163#define PGTBL_ER 0x02024
Ville Syrjälä81e7f202014-08-15 01:21:55 +03001164#define PRB0_BASE (0x2030-0x30)
1165#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1166#define PRB2_BASE (0x2050-0x30) /* gen3 */
1167#define SRB0_BASE (0x2100-0x30) /* gen2 */
1168#define SRB1_BASE (0x2110-0x30) /* gen2 */
1169#define SRB2_BASE (0x2120-0x30) /* 830 */
1170#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001171#define RENDER_RING_BASE 0x02000
1172#define BSD_RING_BASE 0x04000
1173#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001174#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001175#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001176#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +02001177#define RING_TAIL(base) ((base)+0x30)
1178#define RING_HEAD(base) ((base)+0x34)
1179#define RING_START(base) ((base)+0x38)
1180#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001181#define RING_SYNC_0(base) ((base)+0x40)
1182#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -07001183#define RING_SYNC_2(base) ((base)+0x48)
1184#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1185#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1186#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1187#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1188#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1189#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1190#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1191#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1192#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1193#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1194#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1195#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -07001196#define GEN6_NOSYNC 0
Chris Wilson2c550182014-12-16 10:02:27 +00001197#define RING_PSMI_CTL(base) ((base)+0x50)
Chris Wilson8fd26852010-12-08 18:40:43 +00001198#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001199#define RING_HWS_PGA(base) ((base)+0x80)
1200#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Imre Deak9e72b462014-05-05 15:13:55 +03001201
1202#define GEN7_WR_WATERMARK 0x4028
1203#define GEN7_GFX_PRIO_CTRL 0x402C
1204#define ARB_MODE 0x4030
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001205#define ARB_MODE_SWIZZLE_SNB (1<<4)
1206#define ARB_MODE_SWIZZLE_IVB (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03001207#define GEN7_GFX_PEND_TLB0 0x4034
1208#define GEN7_GFX_PEND_TLB1 0x4038
1209/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1210#define GEN7_LRA_LIMITS_BASE 0x403C
1211#define GEN7_LRA_LIMITS_REG_NUM 13
1212#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1213#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1214
Ben Widawsky31a53362013-11-02 21:07:04 -07001215#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001216#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001217#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -07001218#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001219#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001220#define RING_FAULT_GTTSEL_MASK (1<<11)
1221#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1222#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1223#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001224#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001225#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -07001226#define BSD_HWS_PGA_GEN7 (0x04180)
1227#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001228#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001229#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +00001230#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001231#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +00001232#define RING_IMR(base) ((base)+0xa8)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001233#define RING_HWSTAM(base) ((base)+0x98)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001234#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -07001235#define TAIL_ADDR 0x001FFFF8
1236#define HEAD_WRAP_COUNT 0xFFE00000
1237#define HEAD_WRAP_ONE 0x00200000
1238#define HEAD_ADDR 0x001FFFFC
1239#define RING_NR_PAGES 0x001FF000
1240#define RING_REPORT_MASK 0x00000006
1241#define RING_REPORT_64K 0x00000002
1242#define RING_REPORT_128K 0x00000004
1243#define RING_NO_REPORT 0x00000000
1244#define RING_VALID_MASK 0x00000001
1245#define RING_VALID 0x00000001
1246#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001247#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1248#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001249#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001250
1251#define GEN7_TLB_RD_ADDR 0x4700
1252
Chris Wilson8168bd42010-11-11 17:54:52 +00001253#if 0
1254#define PRB0_TAIL 0x02030
1255#define PRB0_HEAD 0x02034
1256#define PRB0_START 0x02038
1257#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -07001258#define PRB1_TAIL 0x02040 /* 915+ only */
1259#define PRB1_HEAD 0x02044 /* 915+ only */
1260#define PRB1_START 0x02048 /* 915+ only */
1261#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001262#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001263#define IPEIR_I965 0x02064
1264#define IPEHR_I965 0x02068
1265#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -07001266#define GEN7_INSTDONE_1 0x0206c
1267#define GEN7_SC_INSTDONE 0x07100
1268#define GEN7_SAMPLER_INSTDONE 0x0e160
1269#define GEN7_ROW_INSTDONE 0x0e164
1270#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001271#define RING_IPEIR(base) ((base)+0x64)
1272#define RING_IPEHR(base) ((base)+0x68)
1273#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001274#define RING_INSTPS(base) ((base)+0x70)
1275#define RING_DMA_FADD(base) ((base)+0x78)
Ben Widawsky13ffadd2014-04-01 16:31:07 -07001276#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001277#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301278#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001279#define INSTPS 0x02070 /* 965+ only */
1280#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001281#define ACTHD_I965 0x02074
1282#define HWS_PGA 0x02080
1283#define HWS_ADDRESS_MASK 0xfffff000
1284#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001285#define PWRCTXA 0x2088 /* 965GM+ only */
1286#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001287#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001288#define IPEHR 0x0208c
1289#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -07001290#define NOPID 0x02094
1291#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001292#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +00001293#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +02001294#define RING_BBADDR(base) ((base)+0x140)
1295#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001296
Chris Wilsonf4068392010-10-27 20:36:41 +01001297#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -07001298#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -03001299#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001300#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001301#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001302#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001303#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001304#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001305#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001306#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001307#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +02001308#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001309
Mika Kuoppala6c826f32015-03-24 14:54:19 +02001310#define GEN8_FAULT_TLB_DATA0 0x04b10
1311#define GEN8_FAULT_TLB_DATA1 0x04b14
1312
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001313#define FPGA_DBG 0x42300
1314#define FPGA_DBG_RM_NOCLAIM (1<<31)
1315
Chris Wilson0f3b6842013-01-15 12:05:55 +00001316#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001317/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001318#define DERRMR_PIPEA_SCANLINE (1<<0)
1319#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1320#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1321#define DERRMR_PIPEA_VBLANK (1<<3)
1322#define DERRMR_PIPEA_HBLANK (1<<5)
1323#define DERRMR_PIPEB_SCANLINE (1<<8)
1324#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1325#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1326#define DERRMR_PIPEB_VBLANK (1<<11)
1327#define DERRMR_PIPEB_HBLANK (1<<13)
1328/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1329#define DERRMR_PIPEC_SCANLINE (1<<14)
1330#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1331#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1332#define DERRMR_PIPEC_VBLANK (1<<21)
1333#define DERRMR_PIPEC_HBLANK (1<<22)
1334
Chris Wilson0f3b6842013-01-15 12:05:55 +00001335
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001336/* GM45+ chicken bits -- debug workaround bits that may be required
1337 * for various sorts of correct behavior. The top 16 bits of each are
1338 * the enables for writing to the corresponding low bit.
1339 */
1340#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +01001341#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001342#define _3D_CHICKEN2 0x0208c
1343/* Disables pipelining of read flushes past the SF-WIZ interface.
1344 * Required on all Ironlake steppings according to the B-Spec, but the
1345 * particular danger of not doing so is not specified.
1346 */
1347# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1348#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -05001349#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001350#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001351#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1352#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001353
Eric Anholt71cf39b2010-03-08 23:41:55 -08001354#define MI_MODE 0x0209c
1355# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001356# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001357# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301358# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001359# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001360
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001361#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02001362#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001363#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1364#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1365#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1366#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00001367#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001368#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Damien Lespiaub7668792015-02-14 18:30:29 +00001369#define GEN9_IZ_HASHING_MASK(slice) (0x3 << (slice * 2))
1370#define GEN9_IZ_HASHING(slice, val) ((val) << (slice * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001371
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001372#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -07001373#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +01001374#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001375#define GFX_RUN_LIST_ENABLE (1<<15)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001376#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001377#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1378#define GFX_REPLAY_MODE (1<<11)
1379#define GFX_PSMI_GRANULARITY (1<<10)
1380#define GFX_PPGTT_ENABLE (1<<9)
1381
Daniel Vettera7e806d2012-07-11 16:27:55 +02001382#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301383#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Daniel Vettera7e806d2012-07-11 16:27:55 +02001384
Imre Deak9e72b462014-05-05 15:13:55 +03001385#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1386#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
Jesse Barnes585fb112008-07-29 11:54:06 -07001387#define SCPD0 0x0209c /* 915+ only */
1388#define IER 0x020a0
1389#define IIR 0x020a4
1390#define IMR 0x020a8
1391#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +02001392#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001393#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001394#define GCFG_DIS (1<<8)
Imre Deak9e72b462014-05-05 15:13:55 +03001395#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
Ville Syrjäläff763012013-01-24 15:29:52 +02001396#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1397#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1398#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1399#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1400#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001401#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301402#define VLV_PCBR_ADDR_SHIFT 12
1403
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001404#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001405#define EIR 0x020b0
1406#define EMR 0x020b4
1407#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001408#define GM45_ERROR_PAGE_TABLE (1<<5)
1409#define GM45_ERROR_MEM_PRIV (1<<4)
1410#define I915_ERROR_PAGE_TABLE (1<<4)
1411#define GM45_ERROR_CP_PRIV (1<<3)
1412#define I915_ERROR_MEMORY_REFRESH (1<<1)
1413#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001414#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +08001415#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001416#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001417 will not assert AGPBUSY# and will only
1418 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001419#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001420#define INSTPM_TLB_INVALIDATE (1<<9)
1421#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001422#define ACTHD 0x020c8
Ville Syrjälä10383922014-08-15 01:21:54 +03001423#define MEM_MODE 0x020cc
1424#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1425#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1426#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001427#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +00001428#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -07001429#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001430#define FW_BLC_SELF_EN_MASK (1<<31)
1431#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1432#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001433#define MM_BURST_LENGTH 0x00700000
1434#define MM_FIFO_WATERMARK 0x0001F000
1435#define LM_BURST_LENGTH 0x00000700
1436#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -07001437#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001438
1439/* Make render/texture TLB fetches lower priorty than associated data
1440 * fetches. This is not turned on by default
1441 */
1442#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1443
1444/* Isoch request wait on GTT enable (Display A/B/C streams).
1445 * Make isoch requests stall on the TLB update. May cause
1446 * display underruns (test mode only)
1447 */
1448#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1449
1450/* Block grant count for isoch requests when block count is
1451 * set to a finite value.
1452 */
1453#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1454#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1455#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1456#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1457#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1458
1459/* Enable render writes to complete in C2/C3/C4 power states.
1460 * If this isn't enabled, render writes are prevented in low
1461 * power states. That seems bad to me.
1462 */
1463#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1464
1465/* This acknowledges an async flip immediately instead
1466 * of waiting for 2TLB fetches.
1467 */
1468#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1469
1470/* Enables non-sequential data reads through arbiter
1471 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001472#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001473
1474/* Disable FSB snooping of cacheable write cycles from binner/render
1475 * command stream
1476 */
1477#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1478
1479/* Arbiter time slice for non-isoch streams */
1480#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1481#define MI_ARB_TIME_SLICE_1 (0 << 5)
1482#define MI_ARB_TIME_SLICE_2 (1 << 5)
1483#define MI_ARB_TIME_SLICE_4 (2 << 5)
1484#define MI_ARB_TIME_SLICE_6 (3 << 5)
1485#define MI_ARB_TIME_SLICE_8 (4 << 5)
1486#define MI_ARB_TIME_SLICE_10 (5 << 5)
1487#define MI_ARB_TIME_SLICE_14 (6 << 5)
1488#define MI_ARB_TIME_SLICE_16 (7 << 5)
1489
1490/* Low priority grace period page size */
1491#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1492#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1493
1494/* Disable display A/B trickle feed */
1495#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1496
1497/* Set display plane priority */
1498#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1499#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1500
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001501#define MI_STATE 0x020e4 /* gen2 only */
1502#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1503#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1504
Jesse Barnes585fb112008-07-29 11:54:06 -07001505#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001506#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001507#define CM0_IZ_OPT_DISABLE (1<<6)
1508#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001509#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001510#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1511#define CM0_COLOR_EVICT_DISABLE (1<<3)
1512#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1513#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1514#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001515#define GFX_FLSH_CNTL_GEN6 0x101008
1516#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001517#define ECOSKPD 0x021d0
1518#define ECO_GATING_CX_ONLY (1<<3)
1519#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001520
Chia-I Wufe27c602014-01-28 13:29:33 +08001521#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301522#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001523#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001524#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001525#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1526#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00001527#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07001528
Jesse Barnes4efe0702011-01-18 11:25:41 -08001529#define GEN6_BLITTER_ECOSKPD 0x221d0
1530#define GEN6_BLITTER_LOCK_SHIFT 16
1531#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1532
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001533#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
Chris Wilson2c550182014-12-16 10:02:27 +00001534#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001535#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001536#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001537
Deepak S693d11c2015-01-16 20:42:16 +05301538/* Fuse readout registers for GT */
1539#define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08001540#define CHV_FGT_DISABLE_SS0 (1 << 10)
1541#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05301542#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1543#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1544#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1545#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1546#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1547#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1548#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1549#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1550
Jeff McGee38732182015-02-13 10:27:54 -06001551#define GEN8_FUSE2 0x9120
1552#define GEN8_F2_S_ENA_SHIFT 25
1553#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1554
1555#define GEN9_F2_SS_DIS_SHIFT 20
1556#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1557
Jeff McGeedead16e2015-04-03 18:13:16 -07001558#define GEN9_EU_DISABLE(slice) (0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06001559
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001560#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001561#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1562#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1563#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1564#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001565
Ben Widawskycc609d52013-05-28 19:22:29 -07001566/* On modern GEN architectures interrupt control consists of two sets
1567 * of registers. The first set pertains to the ring generating the
1568 * interrupt. The second control is for the functional block generating the
1569 * interrupt. These are PM, GT, DE, etc.
1570 *
1571 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1572 * GT interrupt bits, so we don't need to duplicate the defines.
1573 *
1574 * These defines should cover us well from SNB->HSW with minor exceptions
1575 * it can also work on ILK.
1576 */
1577#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1578#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1579#define GT_BLT_USER_INTERRUPT (1 << 22)
1580#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1581#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001582#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01001583#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001584#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1585#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1586#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1587#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1588#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1589#define GT_RENDER_USER_INTERRUPT (1 << 0)
1590
Ben Widawsky12638c52013-05-28 19:22:31 -07001591#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1592#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1593
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001594#define GT_PARITY_ERROR(dev) \
1595 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001596 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001597
Ben Widawskycc609d52013-05-28 19:22:29 -07001598/* These are all the "old" interrupts */
1599#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001600
1601#define I915_PM_INTERRUPT (1<<31)
1602#define I915_ISP_INTERRUPT (1<<22)
1603#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1604#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001605#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001606#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07001607#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1608#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001609#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1610#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07001611#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001612#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07001613#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001614#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07001615#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001616#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07001617#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001618#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07001619#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001620#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07001621#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001622#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07001623#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001624#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001625#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1626#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1627#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1628#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1629#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001630#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1631#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07001632#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001633#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07001634#define I915_USER_INTERRUPT (1<<1)
1635#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001636#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001637
1638#define GEN6_BSD_RNCID 0x12198
1639
Ben Widawskya1e969e2012-04-14 18:41:32 -07001640#define GEN7_FF_THREAD_MODE 0x20a0
1641#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001642#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001643#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1644#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1645#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1646#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001647#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001648#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1649#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1650#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1651#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1652#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1653#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1654#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1655#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1656
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001657/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001658 * Framebuffer compression (915+ only)
1659 */
1660
1661#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1662#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1663#define FBC_CONTROL 0x03208
1664#define FBC_CTL_EN (1<<31)
1665#define FBC_CTL_PERIODIC (1<<30)
1666#define FBC_CTL_INTERVAL_SHIFT (16)
1667#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001668#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001669#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001670#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001671#define FBC_COMMAND 0x0320c
1672#define FBC_CMD_COMPRESS (1<<0)
1673#define FBC_STATUS 0x03210
1674#define FBC_STAT_COMPRESSING (1<<31)
1675#define FBC_STAT_COMPRESSED (1<<30)
1676#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001677#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001678#define FBC_CONTROL2 0x03214
1679#define FBC_CTL_FENCE_DBL (0<<4)
1680#define FBC_CTL_IDLE_IMM (0<<2)
1681#define FBC_CTL_IDLE_FULL (1<<2)
1682#define FBC_CTL_IDLE_LINE (2<<2)
1683#define FBC_CTL_IDLE_DEBUG (3<<2)
1684#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001685#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001686#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001687#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001688
1689#define FBC_LL_SIZE (1536)
1690
Jesse Barnes74dff282009-09-14 15:39:40 -07001691/* Framebuffer compression for GM45+ */
1692#define DPFC_CB_BASE 0x3200
1693#define DPFC_CONTROL 0x3208
1694#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001695#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1696#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001697#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001698#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001699#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001700#define DPFC_SR_EN (1<<10)
1701#define DPFC_CTL_LIMIT_1X (0<<6)
1702#define DPFC_CTL_LIMIT_2X (1<<6)
1703#define DPFC_CTL_LIMIT_4X (2<<6)
1704#define DPFC_RECOMP_CTL 0x320c
1705#define DPFC_RECOMP_STALL_EN (1<<27)
1706#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1707#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1708#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1709#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1710#define DPFC_STATUS 0x3210
1711#define DPFC_INVAL_SEG_SHIFT (16)
1712#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1713#define DPFC_COMP_SEG_SHIFT (0)
1714#define DPFC_COMP_SEG_MASK (0x000003ff)
1715#define DPFC_STATUS2 0x3214
1716#define DPFC_FENCE_YOFF 0x3218
1717#define DPFC_CHICKEN 0x3224
1718#define DPFC_HT_MODIFY (1<<31)
1719
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001720/* Framebuffer compression for Ironlake */
1721#define ILK_DPFC_CB_BASE 0x43200
1722#define ILK_DPFC_CONTROL 0x43208
Rodrigo Vivida46f932014-08-01 02:04:45 -07001723#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001724/* The bit 28-8 is reserved */
1725#define DPFC_RESERVED (0x1FFFFF00)
1726#define ILK_DPFC_RECOMP_CTL 0x4320c
1727#define ILK_DPFC_STATUS 0x43210
1728#define ILK_DPFC_FENCE_YOFF 0x43218
1729#define ILK_DPFC_CHICKEN 0x43224
1730#define ILK_FBC_RT_BASE 0x2128
1731#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001732#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001733
1734#define ILK_DISPLAY_CHICKEN1 0x42000
1735#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001736#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001737
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001738
Jesse Barnes585fb112008-07-29 11:54:06 -07001739/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001740 * Framebuffer compression for Sandybridge
1741 *
1742 * The following two registers are of type GTTMMADR
1743 */
1744#define SNB_DPFC_CTL_SA 0x100100
1745#define SNB_CPU_FENCE_ENABLE (1<<29)
1746#define DPFC_CPU_FENCE_OFFSET 0x100104
1747
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001748/* Framebuffer compression for Ivybridge */
1749#define IVB_FBC_RT_BASE 0x7020
1750
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001751#define IPS_CTL 0x43408
1752#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001753
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001754#define MSG_FBC_REND_STATE 0x50380
1755#define FBC_REND_NUKE (1<<2)
1756#define FBC_REND_CACHE_CLEAN (1<<1)
1757
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001758/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001759 * GPIO regs
1760 */
1761#define GPIOA 0x5010
1762#define GPIOB 0x5014
1763#define GPIOC 0x5018
1764#define GPIOD 0x501c
1765#define GPIOE 0x5020
1766#define GPIOF 0x5024
1767#define GPIOG 0x5028
1768#define GPIOH 0x502c
1769# define GPIO_CLOCK_DIR_MASK (1 << 0)
1770# define GPIO_CLOCK_DIR_IN (0 << 1)
1771# define GPIO_CLOCK_DIR_OUT (1 << 1)
1772# define GPIO_CLOCK_VAL_MASK (1 << 2)
1773# define GPIO_CLOCK_VAL_OUT (1 << 3)
1774# define GPIO_CLOCK_VAL_IN (1 << 4)
1775# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1776# define GPIO_DATA_DIR_MASK (1 << 8)
1777# define GPIO_DATA_DIR_IN (0 << 9)
1778# define GPIO_DATA_DIR_OUT (1 << 9)
1779# define GPIO_DATA_VAL_MASK (1 << 10)
1780# define GPIO_DATA_VAL_OUT (1 << 11)
1781# define GPIO_DATA_VAL_IN (1 << 12)
1782# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1783
Chris Wilsonf899fc62010-07-20 15:44:45 -07001784#define GMBUS0 0x5100 /* clock/port select */
1785#define GMBUS_RATE_100KHZ (0<<8)
1786#define GMBUS_RATE_50KHZ (1<<8)
1787#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1788#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1789#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1790#define GMBUS_PORT_DISABLED 0
1791#define GMBUS_PORT_SSC 1
1792#define GMBUS_PORT_VGADDC 2
1793#define GMBUS_PORT_PANEL 3
Ville Syrjäläc0c35322014-04-09 13:28:52 +03001794#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001795#define GMBUS_PORT_DPC 4 /* HDMIC */
1796#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001797#define GMBUS_PORT_DPD 6 /* HDMID */
1798#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001799#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001800#define GMBUS1 0x5104 /* command/status */
1801#define GMBUS_SW_CLR_INT (1<<31)
1802#define GMBUS_SW_RDY (1<<30)
1803#define GMBUS_ENT (1<<29) /* enable timeout */
1804#define GMBUS_CYCLE_NONE (0<<25)
1805#define GMBUS_CYCLE_WAIT (1<<25)
1806#define GMBUS_CYCLE_INDEX (2<<25)
1807#define GMBUS_CYCLE_STOP (4<<25)
1808#define GMBUS_BYTE_COUNT_SHIFT 16
1809#define GMBUS_SLAVE_INDEX_SHIFT 8
1810#define GMBUS_SLAVE_ADDR_SHIFT 1
1811#define GMBUS_SLAVE_READ (1<<0)
1812#define GMBUS_SLAVE_WRITE (0<<0)
1813#define GMBUS2 0x5108 /* status */
1814#define GMBUS_INUSE (1<<15)
1815#define GMBUS_HW_WAIT_PHASE (1<<14)
1816#define GMBUS_STALL_TIMEOUT (1<<13)
1817#define GMBUS_INT (1<<12)
1818#define GMBUS_HW_RDY (1<<11)
1819#define GMBUS_SATOER (1<<10)
1820#define GMBUS_ACTIVE (1<<9)
1821#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1822#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1823#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1824#define GMBUS_NAK_EN (1<<3)
1825#define GMBUS_IDLE_EN (1<<2)
1826#define GMBUS_HW_WAIT_EN (1<<1)
1827#define GMBUS_HW_RDY_EN (1<<0)
1828#define GMBUS5 0x5120 /* byte index */
1829#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001830
Jesse Barnes585fb112008-07-29 11:54:06 -07001831/*
1832 * Clock control & power management
1833 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03001834#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1835#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1836#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1837#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07001838
1839#define VGA0 0x6000
1840#define VGA1 0x6004
1841#define VGA_PD 0x6010
1842#define VGA0_PD_P2_DIV_4 (1 << 7)
1843#define VGA0_PD_P1_DIV_2 (1 << 5)
1844#define VGA0_PD_P1_SHIFT 0
1845#define VGA0_PD_P1_MASK (0x1f << 0)
1846#define VGA1_PD_P2_DIV_4 (1 << 15)
1847#define VGA1_PD_P1_DIV_2 (1 << 13)
1848#define VGA1_PD_P1_SHIFT 8
1849#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001850#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001851#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1852#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001853#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001854#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001855#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001856#define DPLL_VGA_MODE_DIS (1 << 28)
1857#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1858#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1859#define DPLL_MODE_MASK (3 << 26)
1860#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1861#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1862#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1863#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1864#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1865#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001866#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001867#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001868#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001869#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001870#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001871#define DPLL_PORTC_READY_MASK (0xf << 4)
1872#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001873
Jesse Barnes585fb112008-07-29 11:54:06 -07001874#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001875
1876/* Additional CHV pll/phy registers */
1877#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1878#define DPLL_PORTD_READY_MASK (0xf)
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001879#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03001880#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001881#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03001882#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001883
Jesse Barnes585fb112008-07-29 11:54:06 -07001884/*
1885 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1886 * this field (only one bit may be set).
1887 */
1888#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1889#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001890#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001891/* i830, required in DVO non-gang */
1892#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1893#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1894#define PLL_REF_INPUT_DREFCLK (0 << 13)
1895#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1896#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1897#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1898#define PLL_REF_INPUT_MASK (3 << 13)
1899#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001900/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001901# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1902# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1903# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1904# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1905# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1906
Jesse Barnes585fb112008-07-29 11:54:06 -07001907/*
1908 * Parallel to Serial Load Pulse phase selection.
1909 * Selects the phase for the 10X DPLL clock for the PCIe
1910 * digital display port. The range is 4 to 13; 10 or more
1911 * is just a flip delay. The default is 6
1912 */
1913#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1914#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1915/*
1916 * SDVO multiplier for 945G/GM. Not used on 965.
1917 */
1918#define SDVO_MULTIPLIER_MASK 0x000000ff
1919#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1920#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001921
Ville Syrjälä2d401b12014-04-09 13:29:08 +03001922#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1923#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1924#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1925#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001926
Jesse Barnes585fb112008-07-29 11:54:06 -07001927/*
1928 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1929 *
1930 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1931 */
1932#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1933#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1934/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1935#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1936#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1937/*
1938 * SDVO/UDI pixel multiplier.
1939 *
1940 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1941 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1942 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1943 * dummy bytes in the datastream at an increased clock rate, with both sides of
1944 * the link knowing how many bytes are fill.
1945 *
1946 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1947 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1948 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1949 * through an SDVO command.
1950 *
1951 * This register field has values of multiplication factor minus 1, with
1952 * a maximum multiplier of 5 for SDVO.
1953 */
1954#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1955#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1956/*
1957 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1958 * This best be set to the default value (3) or the CRT won't work. No,
1959 * I don't entirely understand what this does...
1960 */
1961#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1962#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001963
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001964#define _FPA0 0x06040
1965#define _FPA1 0x06044
1966#define _FPB0 0x06048
1967#define _FPB1 0x0604c
1968#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1969#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001970#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001971#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001972#define FP_N_DIV_SHIFT 16
1973#define FP_M1_DIV_MASK 0x00003f00
1974#define FP_M1_DIV_SHIFT 8
1975#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001976#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001977#define FP_M2_DIV_SHIFT 0
1978#define DPLL_TEST 0x606c
1979#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1980#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1981#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1982#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1983#define DPLLB_TEST_N_BYPASS (1 << 19)
1984#define DPLLB_TEST_M_BYPASS (1 << 18)
1985#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1986#define DPLLA_TEST_N_BYPASS (1 << 3)
1987#define DPLLA_TEST_M_BYPASS (1 << 2)
1988#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1989#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001990#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001991#define DSTATE_PLL_D3_OFF (1<<3)
1992#define DSTATE_GFX_CLOCK_GATING (1<<1)
1993#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001994#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001995# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1996# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1997# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1998# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1999# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2000# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2001# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2002# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2003# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2004# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2005# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2006# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2007# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2008# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2009# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2010# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2011# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2012# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2013# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2014# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2015# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2016# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2017# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2018# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2019# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2020# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2021# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2022# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002023/*
Jesse Barnes652c3932009-08-17 13:31:43 -07002024 * This bit must be set on the 830 to prevent hangs when turning off the
2025 * overlay scaler.
2026 */
2027# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2028# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2029# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2030# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2031# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2032
2033#define RENCLK_GATE_D1 0x6204
2034# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2035# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2036# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2037# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2038# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2039# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2040# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2041# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2042# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002043/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07002044# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2045# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2046# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2047# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002048/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07002049# define SV_CLOCK_GATE_DISABLE (1 << 0)
2050# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2051# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2052# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2053# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2054# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2055# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2056# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2057# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2058# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2059# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2060# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2061# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2062# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2063# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2064# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2065# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2066# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2067
2068# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002069/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07002070# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2071# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2072# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2073# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2074# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2075# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002076/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07002077# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2078# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2079# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2080# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2081# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2082# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2083# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2084# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2085# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2086# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2087# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2088# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2089# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2090# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2091# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2092# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2093# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2094# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2095# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2096
2097#define RENCLK_GATE_D2 0x6208
2098#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2099#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2100#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002101
2102#define VDECCLK_GATE_D 0x620C /* g4x only */
2103#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2104
Jesse Barnes652c3932009-08-17 13:31:43 -07002105#define RAMCLK_GATE_D 0x6210 /* CRL only */
2106#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002107
Ville Syrjäläd88b2272013-01-24 15:29:48 +02002108#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002109#define FW_CSPWRDWNEN (1<<15)
2110
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002111#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2112
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002113#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2114#define CDCLK_FREQ_SHIFT 4
2115#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2116#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002117
2118#define GCI_CONTROL (VLV_DISPLAY_BASE + 0x650C)
2119#define PFI_CREDIT_63 (9 << 28) /* chv only */
2120#define PFI_CREDIT_31 (8 << 28) /* chv only */
2121#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2122#define PFI_CREDIT_RESEND (1 << 27)
2123#define VGA_FAST_MODE_DISABLE (1 << 14)
2124
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002125#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2126
Jesse Barnes585fb112008-07-29 11:54:06 -07002127/*
2128 * Palette regs
2129 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002130#define PALETTE_A_OFFSET 0xa000
2131#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002132#define CHV_PALETTE_C_OFFSET 0xc000
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002133#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2134 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07002135
Eric Anholt673a3942008-07-30 12:06:12 -07002136/* MCH MMIO space */
2137
2138/*
2139 * MCHBAR mirror.
2140 *
2141 * This mirrors the MCHBAR MMIO space whose location is determined by
2142 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2143 * every way. It is not accessible from the CP register read instructions.
2144 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002145 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2146 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002147 */
2148#define MCHBAR_MIRROR_BASE 0x10000
2149
Yuanhan Liu13982612010-12-15 15:42:31 +08002150#define MCHBAR_MIRROR_BASE_SNB 0x140000
2151
Chris Wilson3ebecd02013-04-12 19:10:13 +01002152/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07002153#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002154
Ville Syrjälä646b4262014-04-25 20:14:30 +03002155/* 915-945 and GM965 MCH register controlling DRAM channel access */
Eric Anholt673a3942008-07-30 12:06:12 -07002156#define DCC 0x10200
2157#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2158#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2159#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2160#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2161#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002162#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Daniel Vetter656bfa32014-11-20 09:26:30 +01002163#define DCC2 0x10204
2164#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07002165
Ville Syrjälä646b4262014-04-25 20:14:30 +03002166/* Pineview MCH register contains DDR3 setting */
Li Peng95534262010-05-18 18:58:44 +08002167#define CSHRDDR3CTL 0x101a8
2168#define CSHRDDR3CTL_DDR3 (1 << 2)
2169
Ville Syrjälä646b4262014-04-25 20:14:30 +03002170/* 965 MCH register controlling DRAM channel configuration */
Eric Anholt673a3942008-07-30 12:06:12 -07002171#define C0DRB3 0x10206
2172#define C1DRB3 0x10606
2173
Ville Syrjälä646b4262014-04-25 20:14:30 +03002174/* snb MCH registers for reading the DRAM channel configuration */
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002175#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2176#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2177#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2178#define MAD_DIMM_ECC_MASK (0x3 << 24)
2179#define MAD_DIMM_ECC_OFF (0x0 << 24)
2180#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2181#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2182#define MAD_DIMM_ECC_ON (0x3 << 24)
2183#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2184#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2185#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2186#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2187#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2188#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2189#define MAD_DIMM_A_SELECT (0x1 << 16)
2190/* DIMM sizes are in multiples of 256mb. */
2191#define MAD_DIMM_B_SIZE_SHIFT 8
2192#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2193#define MAD_DIMM_A_SIZE_SHIFT 0
2194#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2195
Ville Syrjälä646b4262014-04-25 20:14:30 +03002196/* snb MCH registers for priority tuning */
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01002197#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2198#define MCH_SSKPD_WM0_MASK 0x3f
2199#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002200
Jesse Barnesec013e72013-08-20 10:29:23 +01002201#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2202
Keith Packardb11248d2009-06-11 22:28:56 -07002203/* Clocking configuration register */
2204#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08002205#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07002206#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2207#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2208#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2209#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2210#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002211/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07002212#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002213#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07002214#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002215#define CLKCFG_MEM_533 (1 << 4)
2216#define CLKCFG_MEM_667 (2 << 4)
2217#define CLKCFG_MEM_800 (3 << 4)
2218#define CLKCFG_MEM_MASK (7 << 4)
2219
Jesse Barnesea056c12010-09-10 10:02:13 -07002220#define TSC1 0x11001
2221#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002222#define TR1 0x11006
2223#define TSFS 0x11020
2224#define TSFS_SLOPE_MASK 0x0000ff00
2225#define TSFS_SLOPE_SHIFT 8
2226#define TSFS_INTR_MASK 0x000000ff
2227
Jesse Barnesf97108d2010-01-29 11:27:07 -08002228#define CRSTANDVID 0x11100
2229#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2230#define PXVFREQ_PX_MASK 0x7f000000
2231#define PXVFREQ_PX_SHIFT 24
2232#define VIDFREQ_BASE 0x11110
2233#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2234#define VIDFREQ2 0x11114
2235#define VIDFREQ3 0x11118
2236#define VIDFREQ4 0x1111c
2237#define VIDFREQ_P0_MASK 0x1f000000
2238#define VIDFREQ_P0_SHIFT 24
2239#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2240#define VIDFREQ_P0_CSCLK_SHIFT 20
2241#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2242#define VIDFREQ_P0_CRCLK_SHIFT 16
2243#define VIDFREQ_P1_MASK 0x00001f00
2244#define VIDFREQ_P1_SHIFT 8
2245#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2246#define VIDFREQ_P1_CSCLK_SHIFT 4
2247#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2248#define INTTOEXT_BASE_ILK 0x11300
2249#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2250#define INTTOEXT_MAP3_SHIFT 24
2251#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2252#define INTTOEXT_MAP2_SHIFT 16
2253#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2254#define INTTOEXT_MAP1_SHIFT 8
2255#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2256#define INTTOEXT_MAP0_SHIFT 0
2257#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2258#define MEMSWCTL 0x11170 /* Ironlake only */
2259#define MEMCTL_CMD_MASK 0xe000
2260#define MEMCTL_CMD_SHIFT 13
2261#define MEMCTL_CMD_RCLK_OFF 0
2262#define MEMCTL_CMD_RCLK_ON 1
2263#define MEMCTL_CMD_CHFREQ 2
2264#define MEMCTL_CMD_CHVID 3
2265#define MEMCTL_CMD_VMMOFF 4
2266#define MEMCTL_CMD_VMMON 5
2267#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2268 when command complete */
2269#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2270#define MEMCTL_FREQ_SHIFT 8
2271#define MEMCTL_SFCAVM (1<<7)
2272#define MEMCTL_TGT_VID_MASK 0x007f
2273#define MEMIHYST 0x1117c
2274#define MEMINTREN 0x11180 /* 16 bits */
2275#define MEMINT_RSEXIT_EN (1<<8)
2276#define MEMINT_CX_SUPR_EN (1<<7)
2277#define MEMINT_CONT_BUSY_EN (1<<6)
2278#define MEMINT_AVG_BUSY_EN (1<<5)
2279#define MEMINT_EVAL_CHG_EN (1<<4)
2280#define MEMINT_MON_IDLE_EN (1<<3)
2281#define MEMINT_UP_EVAL_EN (1<<2)
2282#define MEMINT_DOWN_EVAL_EN (1<<1)
2283#define MEMINT_SW_CMD_EN (1<<0)
2284#define MEMINTRSTR 0x11182 /* 16 bits */
2285#define MEM_RSEXIT_MASK 0xc000
2286#define MEM_RSEXIT_SHIFT 14
2287#define MEM_CONT_BUSY_MASK 0x3000
2288#define MEM_CONT_BUSY_SHIFT 12
2289#define MEM_AVG_BUSY_MASK 0x0c00
2290#define MEM_AVG_BUSY_SHIFT 10
2291#define MEM_EVAL_CHG_MASK 0x0300
2292#define MEM_EVAL_BUSY_SHIFT 8
2293#define MEM_MON_IDLE_MASK 0x00c0
2294#define MEM_MON_IDLE_SHIFT 6
2295#define MEM_UP_EVAL_MASK 0x0030
2296#define MEM_UP_EVAL_SHIFT 4
2297#define MEM_DOWN_EVAL_MASK 0x000c
2298#define MEM_DOWN_EVAL_SHIFT 2
2299#define MEM_SW_CMD_MASK 0x0003
2300#define MEM_INT_STEER_GFX 0
2301#define MEM_INT_STEER_CMR 1
2302#define MEM_INT_STEER_SMI 2
2303#define MEM_INT_STEER_SCI 3
2304#define MEMINTRSTS 0x11184
2305#define MEMINT_RSEXIT (1<<7)
2306#define MEMINT_CONT_BUSY (1<<6)
2307#define MEMINT_AVG_BUSY (1<<5)
2308#define MEMINT_EVAL_CHG (1<<4)
2309#define MEMINT_MON_IDLE (1<<3)
2310#define MEMINT_UP_EVAL (1<<2)
2311#define MEMINT_DOWN_EVAL (1<<1)
2312#define MEMINT_SW_CMD (1<<0)
2313#define MEMMODECTL 0x11190
2314#define MEMMODE_BOOST_EN (1<<31)
2315#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2316#define MEMMODE_BOOST_FREQ_SHIFT 24
2317#define MEMMODE_IDLE_MODE_MASK 0x00030000
2318#define MEMMODE_IDLE_MODE_SHIFT 16
2319#define MEMMODE_IDLE_MODE_EVAL 0
2320#define MEMMODE_IDLE_MODE_CONT 1
2321#define MEMMODE_HWIDLE_EN (1<<15)
2322#define MEMMODE_SWMODE_EN (1<<14)
2323#define MEMMODE_RCLK_GATE (1<<13)
2324#define MEMMODE_HW_UPDATE (1<<12)
2325#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2326#define MEMMODE_FSTART_SHIFT 8
2327#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2328#define MEMMODE_FMAX_SHIFT 4
2329#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2330#define RCBMAXAVG 0x1119c
2331#define MEMSWCTL2 0x1119e /* Cantiga only */
2332#define SWMEMCMD_RENDER_OFF (0 << 13)
2333#define SWMEMCMD_RENDER_ON (1 << 13)
2334#define SWMEMCMD_SWFREQ (2 << 13)
2335#define SWMEMCMD_TARVID (3 << 13)
2336#define SWMEMCMD_VRM_OFF (4 << 13)
2337#define SWMEMCMD_VRM_ON (5 << 13)
2338#define CMDSTS (1<<12)
2339#define SFCAVM (1<<11)
2340#define SWFREQ_MASK 0x0380 /* P0-7 */
2341#define SWFREQ_SHIFT 7
2342#define TARVID_MASK 0x001f
2343#define MEMSTAT_CTG 0x111a0
2344#define RCBMINAVG 0x111a0
2345#define RCUPEI 0x111b0
2346#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08002347#define RSTDBYCTL 0x111b8
2348#define RS1EN (1<<31)
2349#define RS2EN (1<<30)
2350#define RS3EN (1<<29)
2351#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2352#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2353#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2354#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2355#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2356#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2357#define RSX_STATUS_MASK (7<<20)
2358#define RSX_STATUS_ON (0<<20)
2359#define RSX_STATUS_RC1 (1<<20)
2360#define RSX_STATUS_RC1E (2<<20)
2361#define RSX_STATUS_RS1 (3<<20)
2362#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2363#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2364#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2365#define RSX_STATUS_RSVD2 (7<<20)
2366#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2367#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2368#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2369#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2370#define RS1CONTSAV_MASK (3<<14)
2371#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2372#define RS1CONTSAV_RSVD (1<<14)
2373#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2374#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2375#define NORMSLEXLAT_MASK (3<<12)
2376#define SLOW_RS123 (0<<12)
2377#define SLOW_RS23 (1<<12)
2378#define SLOW_RS3 (2<<12)
2379#define NORMAL_RS123 (3<<12)
2380#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2381#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2382#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2383#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2384#define RS_CSTATE_MASK (3<<4)
2385#define RS_CSTATE_C367_RS1 (0<<4)
2386#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2387#define RS_CSTATE_RSVD (2<<4)
2388#define RS_CSTATE_C367_RS2 (3<<4)
2389#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2390#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002391#define VIDCTL 0x111c0
2392#define VIDSTS 0x111c8
2393#define VIDSTART 0x111cc /* 8 bits */
2394#define MEMSTAT_ILK 0x111f8
2395#define MEMSTAT_VID_MASK 0x7f00
2396#define MEMSTAT_VID_SHIFT 8
2397#define MEMSTAT_PSTATE_MASK 0x00f8
2398#define MEMSTAT_PSTATE_SHIFT 3
2399#define MEMSTAT_MON_ACTV (1<<2)
2400#define MEMSTAT_SRC_CTL_MASK 0x0003
2401#define MEMSTAT_SRC_CTL_CORE 0
2402#define MEMSTAT_SRC_CTL_TRB 1
2403#define MEMSTAT_SRC_CTL_THM 2
2404#define MEMSTAT_SRC_CTL_STDBY 3
2405#define RCPREVBSYTUPAVG 0x113b8
2406#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07002407#define PMMISC 0x11214
2408#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002409#define SDEW 0x1124c
2410#define CSIEW0 0x11250
2411#define CSIEW1 0x11254
2412#define CSIEW2 0x11258
2413#define PEW 0x1125c
2414#define DEW 0x11270
2415#define MCHAFE 0x112c0
2416#define CSIEC 0x112e0
2417#define DMIEC 0x112e4
2418#define DDREC 0x112e8
2419#define PEG0EC 0x112ec
2420#define PEG1EC 0x112f0
2421#define GFXEC 0x112f4
2422#define RPPREVBSYTUPAVG 0x113b8
2423#define RPPREVBSYTDNAVG 0x113bc
2424#define ECR 0x11600
2425#define ECR_GPFE (1<<31)
2426#define ECR_IMONE (1<<30)
2427#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2428#define OGW0 0x11608
2429#define OGW1 0x1160c
2430#define EG0 0x11610
2431#define EG1 0x11614
2432#define EG2 0x11618
2433#define EG3 0x1161c
2434#define EG4 0x11620
2435#define EG5 0x11624
2436#define EG6 0x11628
2437#define EG7 0x1162c
2438#define PXW 0x11664
2439#define PXWL 0x11680
2440#define LCFUSE02 0x116c0
2441#define LCFUSE_HIV_MASK 0x000000ff
2442#define CSIPLL0 0x12c10
2443#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08002444#define PEG_BAND_GAP_DATA 0x14d68
2445
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002446#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2447#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002448
Ben Widawsky153b4b952013-10-22 22:05:09 -07002449#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2450#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2451#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002452
Akash Goelde43ae92015-03-06 11:07:14 +05302453#define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2454#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
2455#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
2456 INTERVAL_1_33_US(us) : \
2457 INTERVAL_1_28_US(us))
2458
Jesse Barnes585fb112008-07-29 11:54:06 -07002459/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002460 * Logical Context regs
2461 */
2462#define CCID 0x2180
2463#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002464/*
2465 * Notes on SNB/IVB/VLV context size:
2466 * - Power context is saved elsewhere (LLC or stolen)
2467 * - Ring/execlist context is saved on SNB, not on IVB
2468 * - Extended context size already includes render context size
2469 * - We always need to follow the extended context size.
2470 * SNB BSpec has comments indicating that we should use the
2471 * render context size instead if execlists are disabled, but
2472 * based on empirical testing that's just nonsense.
2473 * - Pipelined/VF state is saved on SNB/IVB respectively
2474 * - GT1 size just indicates how much of render context
2475 * doesn't need saving on GT1
2476 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002477#define CXT_SIZE 0x21a0
2478#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2479#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2480#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2481#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2482#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002483#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002484 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2485 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002486#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea122012-07-18 10:10:10 -07002487#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2488#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002489#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2490#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2491#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2492#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002493#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002494 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002495/* Haswell does have the CXT_SIZE register however it does not appear to be
2496 * valid. Now, docs explain in dwords what is in the context object. The full
2497 * size is 70720 bytes, however, the power context and execlist context will
2498 * never be saved (power context is stored elsewhere, and execlists don't work
2499 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2500 */
2501#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002502/* Same as Haswell, but 72064 bytes now. */
2503#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2504
Mika Kuoppala542a6b22014-07-09 14:55:56 +03002505#define CHV_CLK_CTL1 0x101100
Jesse Barnese454a052013-09-26 17:55:58 -07002506#define VLV_CLK_CTL2 0x101104
2507#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2508
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002509/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002510 * Overlay regs
2511 */
2512
2513#define OVADD 0x30000
2514#define DOVSTA 0x30008
2515#define OC_BUF (0x3<<20)
2516#define OGAMC5 0x30010
2517#define OGAMC4 0x30014
2518#define OGAMC3 0x30018
2519#define OGAMC2 0x3001c
2520#define OGAMC1 0x30020
2521#define OGAMC0 0x30024
2522
2523/*
2524 * Display engine regs
2525 */
2526
Shuang He8bf1e9f2013-10-15 18:55:27 +01002527/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002528#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01002529#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002530/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01002531#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2532#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2533#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002534/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002535#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2536#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2537#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2538/* embedded DP port on the north display block, reserved on ivb */
2539#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2540#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02002541/* vlv source selection */
2542#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2543#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2544#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2545/* with DP port the pipe source is invalid */
2546#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2547#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2548#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2549/* gen3+ source selection */
2550#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2551#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2552#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2553/* with DP/TV port the pipe source is invalid */
2554#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2555#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2556#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2557#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2558#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2559/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002560#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002561
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002562#define _PIPE_CRC_RES_1_A_IVB 0x60064
2563#define _PIPE_CRC_RES_2_A_IVB 0x60068
2564#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2565#define _PIPE_CRC_RES_4_A_IVB 0x60070
2566#define _PIPE_CRC_RES_5_A_IVB 0x60074
2567
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002568#define _PIPE_CRC_RES_RED_A 0x60060
2569#define _PIPE_CRC_RES_GREEN_A 0x60064
2570#define _PIPE_CRC_RES_BLUE_A 0x60068
2571#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2572#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002573
2574/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002575#define _PIPE_CRC_RES_1_B_IVB 0x61064
2576#define _PIPE_CRC_RES_2_B_IVB 0x61068
2577#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2578#define _PIPE_CRC_RES_4_B_IVB 0x61070
2579#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002580
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002581#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002582#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002583 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002584#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002585 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002586#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002587 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002588#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002589 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002590#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002591 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002592
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002593#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002594 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002595#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002596 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002597#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002598 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002599#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002600 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002601#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002602 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002603
Jesse Barnes585fb112008-07-29 11:54:06 -07002604/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002605#define _HTOTAL_A 0x60000
2606#define _HBLANK_A 0x60004
2607#define _HSYNC_A 0x60008
2608#define _VTOTAL_A 0x6000c
2609#define _VBLANK_A 0x60010
2610#define _VSYNC_A 0x60014
2611#define _PIPEASRC 0x6001c
2612#define _BCLRPAT_A 0x60020
2613#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07002614#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07002615
2616/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002617#define _HTOTAL_B 0x61000
2618#define _HBLANK_B 0x61004
2619#define _HSYNC_B 0x61008
2620#define _VTOTAL_B 0x6100c
2621#define _VBLANK_B 0x61010
2622#define _VSYNC_B 0x61014
2623#define _PIPEBSRC 0x6101c
2624#define _BCLRPAT_B 0x61020
2625#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07002626#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002627
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002628#define TRANSCODER_A_OFFSET 0x60000
2629#define TRANSCODER_B_OFFSET 0x61000
2630#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002631#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002632#define TRANSCODER_EDP_OFFSET 0x6f000
2633
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002634#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2635 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2636 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002637
2638#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2639#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2640#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2641#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2642#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2643#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2644#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2645#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2646#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Clint Taylorebb69c92014-09-30 10:30:22 -07002647#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01002648
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08002649/* VLV eDP PSR registers */
2650#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
2651#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
2652#define VLV_EDP_PSR_ENABLE (1<<0)
2653#define VLV_EDP_PSR_RESET (1<<1)
2654#define VLV_EDP_PSR_MODE_MASK (7<<2)
2655#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
2656#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
2657#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
2658#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
2659#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
2660#define VLV_EDP_PSR_DBL_FRAME (1<<10)
2661#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
2662#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
2663#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
2664
2665#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
2666#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
2667#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
2668#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
2669#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
2670#define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
2671
2672#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
2673#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
2674#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
2675#define VLV_EDP_PSR_CURR_STATE_MASK 7
2676#define VLV_EDP_PSR_DISABLED (0<<0)
2677#define VLV_EDP_PSR_INACTIVE (1<<0)
2678#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
2679#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
2680#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
2681#define VLV_EDP_PSR_EXIT (5<<0)
2682#define VLV_EDP_PSR_IN_TRANS (1<<7)
2683#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
2684
Ben Widawskyed8546a2013-11-04 22:45:05 -08002685/* HSW+ eDP PSR registers */
2686#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002687#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002688#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002689#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002690#define EDP_PSR_LINK_DISABLE (0<<27)
2691#define EDP_PSR_LINK_STANDBY (1<<27)
2692#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2693#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2694#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2695#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2696#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2697#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2698#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2699#define EDP_PSR_TP1_TP2_SEL (0<<11)
2700#define EDP_PSR_TP1_TP3_SEL (1<<11)
2701#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2702#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2703#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2704#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2705#define EDP_PSR_TP1_TIME_500us (0<<4)
2706#define EDP_PSR_TP1_TIME_100us (1<<4)
2707#define EDP_PSR_TP1_TIME_2500us (2<<4)
2708#define EDP_PSR_TP1_TIME_0us (3<<4)
2709#define EDP_PSR_IDLE_FRAME_SHIFT 0
2710
Ben Widawsky18b59922013-09-20 09:35:30 -07002711#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2712#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Ben Widawsky18b59922013-09-20 09:35:30 -07002713#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Ben Widawsky18b59922013-09-20 09:35:30 -07002714#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2715#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2716#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002717
Ben Widawsky18b59922013-09-20 09:35:30 -07002718#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002719#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002720#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2721#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2722#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2723#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2724#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2725#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2726#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2727#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2728#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2729#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2730#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2731#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2732#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2733#define EDP_PSR_STATUS_COUNT_SHIFT 16
2734#define EDP_PSR_STATUS_COUNT_MASK 0xf
2735#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2736#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2737#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2738#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2739#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2740#define EDP_PSR_STATUS_IDLE_MASK 0xf
2741
Ben Widawsky18b59922013-09-20 09:35:30 -07002742#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002743#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002744
Ben Widawsky18b59922013-09-20 09:35:30 -07002745#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002746#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2747#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2748#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2749
Jesse Barnes585fb112008-07-29 11:54:06 -07002750/* VGA port control */
2751#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002752#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002753#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002754
Jesse Barnes585fb112008-07-29 11:54:06 -07002755#define ADPA_DAC_ENABLE (1<<31)
2756#define ADPA_DAC_DISABLE 0
2757#define ADPA_PIPE_SELECT_MASK (1<<30)
2758#define ADPA_PIPE_A_SELECT 0
2759#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002760#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002761/* CPT uses bits 29:30 for pch transcoder select */
2762#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2763#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2764#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2765#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2766#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2767#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2768#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2769#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2770#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2771#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2772#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2773#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2774#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2775#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2776#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2777#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2778#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2779#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2780#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002781#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2782#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002783#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002784#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002785#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002786#define ADPA_HSYNC_CNTL_ENABLE 0
2787#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2788#define ADPA_VSYNC_ACTIVE_LOW 0
2789#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2790#define ADPA_HSYNC_ACTIVE_LOW 0
2791#define ADPA_DPMS_MASK (~(3<<10))
2792#define ADPA_DPMS_ON (0<<10)
2793#define ADPA_DPMS_SUSPEND (1<<10)
2794#define ADPA_DPMS_STANDBY (2<<10)
2795#define ADPA_DPMS_OFF (3<<10)
2796
Chris Wilson939fe4d2010-10-09 10:33:26 +01002797
Jesse Barnes585fb112008-07-29 11:54:06 -07002798/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002799#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002800#define PORTB_HOTPLUG_INT_EN (1 << 29)
2801#define PORTC_HOTPLUG_INT_EN (1 << 28)
2802#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002803#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2804#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2805#define TV_HOTPLUG_INT_EN (1 << 18)
2806#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002807#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2808 PORTC_HOTPLUG_INT_EN | \
2809 PORTD_HOTPLUG_INT_EN | \
2810 SDVOC_HOTPLUG_INT_EN | \
2811 SDVOB_HOTPLUG_INT_EN | \
2812 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002813#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002814#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2815/* must use period 64 on GM45 according to docs */
2816#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2817#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2818#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2819#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2820#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2821#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2822#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2823#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2824#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2825#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2826#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2827#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002828
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002829#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002830/*
2831 * HDMI/DP bits are gen4+
2832 *
2833 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2834 * Please check the detailed lore in the commit message for for experimental
2835 * evidence.
2836 */
Todd Previte232a6ee2014-01-23 00:13:41 -07002837#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2838#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2839#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2840/* VLV DP/HDMI bits again match Bspec */
2841#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2842#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2843#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002844#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02002845#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2846#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01002847#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02002848#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2849#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01002850#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02002851#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2852#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002853/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002854#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2855#define TV_HOTPLUG_INT_STATUS (1 << 10)
2856#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2857#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2858#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2859#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002860#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2861#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2862#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02002863#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2864
Chris Wilson084b6122012-05-11 18:01:33 +01002865/* SDVO is different across gen3/4 */
2866#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2867#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002868/*
2869 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2870 * since reality corrobates that they're the same as on gen3. But keep these
2871 * bits here (and the comment!) to help any other lost wanderers back onto the
2872 * right tracks.
2873 */
Chris Wilson084b6122012-05-11 18:01:33 +01002874#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2875#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2876#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2877#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002878#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2879 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2880 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2881 PORTB_HOTPLUG_INT_STATUS | \
2882 PORTC_HOTPLUG_INT_STATUS | \
2883 PORTD_HOTPLUG_INT_STATUS)
2884
Egbert Eiche5868a32013-02-28 04:17:12 -05002885#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2886 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2887 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2888 PORTB_HOTPLUG_INT_STATUS | \
2889 PORTC_HOTPLUG_INT_STATUS | \
2890 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002891
Paulo Zanonic20cd312013-02-19 16:21:45 -03002892/* SDVO and HDMI port control.
2893 * The same register may be used for SDVO or HDMI */
2894#define GEN3_SDVOB 0x61140
2895#define GEN3_SDVOC 0x61160
2896#define GEN4_HDMIB GEN3_SDVOB
2897#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjälä9418c1f2014-04-09 13:28:56 +03002898#define CHV_HDMID 0x6116C
Paulo Zanonic20cd312013-02-19 16:21:45 -03002899#define PCH_SDVOB 0xe1140
2900#define PCH_HDMIB PCH_SDVOB
2901#define PCH_HDMIC 0xe1150
2902#define PCH_HDMID 0xe1160
2903
Daniel Vetter84093602013-11-01 10:50:21 +01002904#define PORT_DFT_I9XX 0x61150
2905#define DC_BALANCE_RESET (1 << 25)
Rodrigo Vivia8aab8b2014-06-05 14:28:17 -07002906#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01002907#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02002908#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
2909#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01002910#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2911#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2912
Paulo Zanonic20cd312013-02-19 16:21:45 -03002913/* Gen 3 SDVO bits: */
2914#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002915#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2916#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002917#define SDVO_PIPE_B_SELECT (1 << 30)
2918#define SDVO_STALL_SELECT (1 << 29)
2919#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002920/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002921 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002922 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002923 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2924 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002925#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002926#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002927#define SDVO_PHASE_SELECT_MASK (15 << 19)
2928#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2929#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2930#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2931#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2932#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2933#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002934/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002935#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2936 SDVO_INTERRUPT_ENABLE)
2937#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2938
2939/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002940#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002941#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002942#define SDVO_ENCODING_SDVO (0 << 10)
2943#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002944#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2945#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002946#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002947#define SDVO_AUDIO_ENABLE (1 << 6)
2948/* VSYNC/HSYNC bits new with 965, default is to be set */
2949#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2950#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2951
2952/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002953#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002954#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2955
2956/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002957#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2958#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002959
Chon Ming Lee44f37d12014-04-09 13:28:21 +03002960/* CHV SDVO/HDMI bits: */
2961#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2962#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2963
Jesse Barnes585fb112008-07-29 11:54:06 -07002964
2965/* DVO port control */
2966#define DVOA 0x61120
2967#define DVOB 0x61140
2968#define DVOC 0x61160
2969#define DVO_ENABLE (1 << 31)
2970#define DVO_PIPE_B_SELECT (1 << 30)
2971#define DVO_PIPE_STALL_UNUSED (0 << 28)
2972#define DVO_PIPE_STALL (1 << 28)
2973#define DVO_PIPE_STALL_TV (2 << 28)
2974#define DVO_PIPE_STALL_MASK (3 << 28)
2975#define DVO_USE_VGA_SYNC (1 << 15)
2976#define DVO_DATA_ORDER_I740 (0 << 14)
2977#define DVO_DATA_ORDER_FP (1 << 14)
2978#define DVO_VSYNC_DISABLE (1 << 11)
2979#define DVO_HSYNC_DISABLE (1 << 10)
2980#define DVO_VSYNC_TRISTATE (1 << 9)
2981#define DVO_HSYNC_TRISTATE (1 << 8)
2982#define DVO_BORDER_ENABLE (1 << 7)
2983#define DVO_DATA_ORDER_GBRG (1 << 6)
2984#define DVO_DATA_ORDER_RGGB (0 << 6)
2985#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2986#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2987#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2988#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2989#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2990#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2991#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2992#define DVO_PRESERVE_MASK (0x7<<24)
2993#define DVOA_SRCDIM 0x61124
2994#define DVOB_SRCDIM 0x61144
2995#define DVOC_SRCDIM 0x61164
2996#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2997#define DVO_SRCDIM_VERTICAL_SHIFT 0
2998
2999/* LVDS port control */
3000#define LVDS 0x61180
3001/*
3002 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3003 * the DPLL semantics change when the LVDS is assigned to that pipe.
3004 */
3005#define LVDS_PORT_EN (1 << 31)
3006/* Selects pipe B for LVDS data. Must be set on pre-965. */
3007#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003008#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07003009#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08003010/* LVDS dithering flag on 965/g4x platform */
3011#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08003012/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3013#define LVDS_VSYNC_POLARITY (1 << 21)
3014#define LVDS_HSYNC_POLARITY (1 << 20)
3015
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003016/* Enable border for unscaled (or aspect-scaled) display */
3017#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003018/*
3019 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3020 * pixel.
3021 */
3022#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3023#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3024#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3025/*
3026 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3027 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3028 * on.
3029 */
3030#define LVDS_A3_POWER_MASK (3 << 6)
3031#define LVDS_A3_POWER_DOWN (0 << 6)
3032#define LVDS_A3_POWER_UP (3 << 6)
3033/*
3034 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3035 * is set.
3036 */
3037#define LVDS_CLKB_POWER_MASK (3 << 4)
3038#define LVDS_CLKB_POWER_DOWN (0 << 4)
3039#define LVDS_CLKB_POWER_UP (3 << 4)
3040/*
3041 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3042 * setting for whether we are in dual-channel mode. The B3 pair will
3043 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3044 */
3045#define LVDS_B0B3_POWER_MASK (3 << 2)
3046#define LVDS_B0B3_POWER_DOWN (0 << 2)
3047#define LVDS_B0B3_POWER_UP (3 << 2)
3048
David Härdeman3c17fe42010-09-24 21:44:32 +02003049/* Video Data Island Packet control */
3050#define VIDEO_DIP_DATA 0x61178
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01003051/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03003052 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3053 * of the infoframe structure specified by CEA-861. */
3054#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003055#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02003056#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003057/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02003058#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02003059#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03003060#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003061#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02003062#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3063#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003064#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02003065#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3066#define VIDEO_DIP_SELECT_AVI (0 << 19)
3067#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3068#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07003069#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02003070#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3071#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3072#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03003073#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003074/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003075#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3076#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003077#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003078#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3079#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003080#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02003081
Jesse Barnes585fb112008-07-29 11:54:06 -07003082/* Panel power sequencing */
3083#define PP_STATUS 0x61200
3084#define PP_ON (1 << 31)
3085/*
3086 * Indicates that all dependencies of the panel are on:
3087 *
3088 * - PLL enabled
3089 * - pipe enabled
3090 * - LVDS/DVOB/DVOC on
3091 */
3092#define PP_READY (1 << 30)
3093#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07003094#define PP_SEQUENCE_POWER_UP (1 << 28)
3095#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3096#define PP_SEQUENCE_MASK (3 << 28)
3097#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003098#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003099#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07003100#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3101#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3102#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3103#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3104#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3105#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3106#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3107#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3108#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003109#define PP_CONTROL 0x61204
3110#define POWER_TARGET_ON (1 << 0)
3111#define PP_ON_DELAYS 0x61208
3112#define PP_OFF_DELAYS 0x6120c
3113#define PP_DIVISOR 0x61210
3114
3115/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003116#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07003117#define PFIT_ENABLE (1 << 31)
3118#define PFIT_PIPE_MASK (3 << 29)
3119#define PFIT_PIPE_SHIFT 29
3120#define VERT_INTERP_DISABLE (0 << 10)
3121#define VERT_INTERP_BILINEAR (1 << 10)
3122#define VERT_INTERP_MASK (3 << 10)
3123#define VERT_AUTO_SCALE (1 << 9)
3124#define HORIZ_INTERP_DISABLE (0 << 6)
3125#define HORIZ_INTERP_BILINEAR (1 << 6)
3126#define HORIZ_INTERP_MASK (3 << 6)
3127#define HORIZ_AUTO_SCALE (1 << 5)
3128#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003129#define PFIT_FILTER_FUZZY (0 << 24)
3130#define PFIT_SCALING_AUTO (0 << 26)
3131#define PFIT_SCALING_PROGRAMMED (1 << 26)
3132#define PFIT_SCALING_PILLAR (2 << 26)
3133#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003134#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003135/* Pre-965 */
3136#define PFIT_VERT_SCALE_SHIFT 20
3137#define PFIT_VERT_SCALE_MASK 0xfff00000
3138#define PFIT_HORIZ_SCALE_SHIFT 4
3139#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3140/* 965+ */
3141#define PFIT_VERT_SCALE_SHIFT_965 16
3142#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3143#define PFIT_HORIZ_SCALE_SHIFT_965 0
3144#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3145
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003146#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07003147
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003148#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3149#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003150#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3151 _VLV_BLC_PWM_CTL2_B)
3152
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003153#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3154#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003155#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3156 _VLV_BLC_PWM_CTL_B)
3157
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003158#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3159#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003160#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3161 _VLV_BLC_HIST_CTL_B)
3162
Jesse Barnes585fb112008-07-29 11:54:06 -07003163/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003164#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003165#define BLM_PWM_ENABLE (1 << 31)
3166#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3167#define BLM_PIPE_SELECT (1 << 29)
3168#define BLM_PIPE_SELECT_IVB (3 << 29)
3169#define BLM_PIPE_A (0 << 29)
3170#define BLM_PIPE_B (1 << 29)
3171#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03003172#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3173#define BLM_TRANSCODER_B BLM_PIPE_B
3174#define BLM_TRANSCODER_C BLM_PIPE_C
3175#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003176#define BLM_PIPE(pipe) ((pipe) << 29)
3177#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3178#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3179#define BLM_PHASE_IN_ENABLE (1 << 25)
3180#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3181#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3182#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3183#define BLM_PHASE_IN_COUNT_SHIFT (8)
3184#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3185#define BLM_PHASE_IN_INCR_SHIFT (0)
3186#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003187#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01003188/*
3189 * This is the most significant 15 bits of the number of backlight cycles in a
3190 * complete cycle of the modulated backlight control.
3191 *
3192 * The actual value is this field multiplied by two.
3193 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003194#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3195#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3196#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003197/*
3198 * This is the number of cycles out of the backlight modulation cycle for which
3199 * the backlight is on.
3200 *
3201 * This field must be no greater than the number of cycles in the complete
3202 * backlight modulation cycle.
3203 */
3204#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3205#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02003206#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3207#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003208
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003209#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07003210
Daniel Vetter7cf41602012-06-05 10:07:09 +02003211/* New registers for PCH-split platforms. Safe where new bits show up, the
3212 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3213#define BLC_PWM_CPU_CTL2 0x48250
3214#define BLC_PWM_CPU_CTL 0x48254
3215
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003216#define HSW_BLC_PWM2_CTL 0x48350
3217
Daniel Vetter7cf41602012-06-05 10:07:09 +02003218/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3219 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3220#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02003221#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003222#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3223#define BLM_PCH_POLARITY (1 << 29)
3224#define BLC_PWM_PCH_CTL2 0xc8254
3225
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003226#define UTIL_PIN_CTL 0x48400
3227#define UTIL_PIN_ENABLE (1 << 31)
3228
3229#define PCH_GTC_CTL 0xe7000
3230#define PCH_GTC_ENABLE (1 << 31)
3231
Jesse Barnes585fb112008-07-29 11:54:06 -07003232/* TV port control */
3233#define TV_CTL 0x68000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003234/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07003235# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003236/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003237# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003238/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003239# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003240/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003241# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003242/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003243# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003244/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003245# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3246# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003247/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003248# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003249/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003250# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003251/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07003252# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003253/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003254# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003255/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07003256# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003257/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07003258# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003259/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003260# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003261/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07003262# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003263/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003264# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003265/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003266 * Enables a fix for the 915GM only.
3267 *
3268 * Not sure what it does.
3269 */
3270# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003271/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08003272# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003273# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003274/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07003275# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003276/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003277# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003278/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003279# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003280/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07003281# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003282/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07003283# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003284/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003285# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003286/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003287# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003288/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07003289# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003290/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07003291# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003292/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003293 * This test mode forces the DACs to 50% of full output.
3294 *
3295 * This is used for load detection in combination with TVDAC_SENSE_MASK
3296 */
3297# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3298# define TV_TEST_MODE_MASK (7 << 0)
3299
3300#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003301# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003302/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003303 * Reports that DAC state change logic has reported change (RO).
3304 *
3305 * This gets cleared when TV_DAC_STATE_EN is cleared
3306*/
3307# define TVDAC_STATE_CHG (1 << 31)
3308# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003309/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003310# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003311/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003312# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003313/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003314# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003315/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003316 * Enables DAC state detection logic, for load-based TV detection.
3317 *
3318 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3319 * to off, for load detection to work.
3320 */
3321# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003322/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003323# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003324/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003325# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003326/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003327# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003328/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003329# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003330/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003331# define ENC_TVDAC_SLEW_FAST (1 << 6)
3332# define DAC_A_1_3_V (0 << 4)
3333# define DAC_A_1_1_V (1 << 4)
3334# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003335# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003336# define DAC_B_1_3_V (0 << 2)
3337# define DAC_B_1_1_V (1 << 2)
3338# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003339# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003340# define DAC_C_1_3_V (0 << 0)
3341# define DAC_C_1_1_V (1 << 0)
3342# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003343# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003344
Ville Syrjälä646b4262014-04-25 20:14:30 +03003345/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003346 * CSC coefficients are stored in a floating point format with 9 bits of
3347 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3348 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3349 * -1 (0x3) being the only legal negative value.
3350 */
3351#define TV_CSC_Y 0x68010
3352# define TV_RY_MASK 0x07ff0000
3353# define TV_RY_SHIFT 16
3354# define TV_GY_MASK 0x00000fff
3355# define TV_GY_SHIFT 0
3356
3357#define TV_CSC_Y2 0x68014
3358# define TV_BY_MASK 0x07ff0000
3359# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003360/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003361 * Y attenuation for component video.
3362 *
3363 * Stored in 1.9 fixed point.
3364 */
3365# define TV_AY_MASK 0x000003ff
3366# define TV_AY_SHIFT 0
3367
3368#define TV_CSC_U 0x68018
3369# define TV_RU_MASK 0x07ff0000
3370# define TV_RU_SHIFT 16
3371# define TV_GU_MASK 0x000007ff
3372# define TV_GU_SHIFT 0
3373
3374#define TV_CSC_U2 0x6801c
3375# define TV_BU_MASK 0x07ff0000
3376# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003377/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003378 * U attenuation for component video.
3379 *
3380 * Stored in 1.9 fixed point.
3381 */
3382# define TV_AU_MASK 0x000003ff
3383# define TV_AU_SHIFT 0
3384
3385#define TV_CSC_V 0x68020
3386# define TV_RV_MASK 0x0fff0000
3387# define TV_RV_SHIFT 16
3388# define TV_GV_MASK 0x000007ff
3389# define TV_GV_SHIFT 0
3390
3391#define TV_CSC_V2 0x68024
3392# define TV_BV_MASK 0x07ff0000
3393# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003394/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003395 * V attenuation for component video.
3396 *
3397 * Stored in 1.9 fixed point.
3398 */
3399# define TV_AV_MASK 0x000007ff
3400# define TV_AV_SHIFT 0
3401
3402#define TV_CLR_KNOBS 0x68028
Ville Syrjälä646b4262014-04-25 20:14:30 +03003403/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003404# define TV_BRIGHTNESS_MASK 0xff000000
3405# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003406/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003407# define TV_CONTRAST_MASK 0x00ff0000
3408# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003409/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003410# define TV_SATURATION_MASK 0x0000ff00
3411# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003412/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003413# define TV_HUE_MASK 0x000000ff
3414# define TV_HUE_SHIFT 0
3415
3416#define TV_CLR_LEVEL 0x6802c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003417/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003418# define TV_BLACK_LEVEL_MASK 0x01ff0000
3419# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003420/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003421# define TV_BLANK_LEVEL_MASK 0x000001ff
3422# define TV_BLANK_LEVEL_SHIFT 0
3423
3424#define TV_H_CTL_1 0x68030
Ville Syrjälä646b4262014-04-25 20:14:30 +03003425/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003426# define TV_HSYNC_END_MASK 0x1fff0000
3427# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003428/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07003429# define TV_HTOTAL_MASK 0x00001fff
3430# define TV_HTOTAL_SHIFT 0
3431
3432#define TV_H_CTL_2 0x68034
Ville Syrjälä646b4262014-04-25 20:14:30 +03003433/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003434# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003435/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003436# define TV_HBURST_START_SHIFT 16
3437# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003438/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07003439# define TV_HBURST_LEN_SHIFT 0
3440# define TV_HBURST_LEN_MASK 0x0001fff
3441
3442#define TV_H_CTL_3 0x68038
Ville Syrjälä646b4262014-04-25 20:14:30 +03003443/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003444# define TV_HBLANK_END_SHIFT 16
3445# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003446/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003447# define TV_HBLANK_START_SHIFT 0
3448# define TV_HBLANK_START_MASK 0x0001fff
3449
3450#define TV_V_CTL_1 0x6803c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003451/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003452# define TV_NBR_END_SHIFT 16
3453# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003454/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003455# define TV_VI_END_F1_SHIFT 8
3456# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003457/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003458# define TV_VI_END_F2_SHIFT 0
3459# define TV_VI_END_F2_MASK 0x0000003f
3460
3461#define TV_V_CTL_2 0x68040
Ville Syrjälä646b4262014-04-25 20:14:30 +03003462/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003463# define TV_VSYNC_LEN_MASK 0x07ff0000
3464# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003465/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07003466 * number of half lines.
3467 */
3468# define TV_VSYNC_START_F1_MASK 0x00007f00
3469# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003470/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003471 * Offset of the start of vsync in field 2, measured in one less than the
3472 * number of half lines.
3473 */
3474# define TV_VSYNC_START_F2_MASK 0x0000007f
3475# define TV_VSYNC_START_F2_SHIFT 0
3476
3477#define TV_V_CTL_3 0x68044
Ville Syrjälä646b4262014-04-25 20:14:30 +03003478/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07003479# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003480/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003481# define TV_VEQ_LEN_MASK 0x007f0000
3482# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003483/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07003484 * the number of half lines.
3485 */
3486# define TV_VEQ_START_F1_MASK 0x0007f00
3487# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003488/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003489 * Offset of the start of equalization in field 2, measured in one less than
3490 * the number of half lines.
3491 */
3492# define TV_VEQ_START_F2_MASK 0x000007f
3493# define TV_VEQ_START_F2_SHIFT 0
3494
3495#define TV_V_CTL_4 0x68048
Ville Syrjälä646b4262014-04-25 20:14:30 +03003496/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003497 * Offset to start of vertical colorburst, measured in one less than the
3498 * number of lines from vertical start.
3499 */
3500# define TV_VBURST_START_F1_MASK 0x003f0000
3501# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003502/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003503 * Offset to the end of vertical colorburst, measured in one less than the
3504 * number of lines from the start of NBR.
3505 */
3506# define TV_VBURST_END_F1_MASK 0x000000ff
3507# define TV_VBURST_END_F1_SHIFT 0
3508
3509#define TV_V_CTL_5 0x6804c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003510/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003511 * Offset to start of vertical colorburst, measured in one less than the
3512 * number of lines from vertical start.
3513 */
3514# define TV_VBURST_START_F2_MASK 0x003f0000
3515# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003516/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003517 * Offset to the end of vertical colorburst, measured in one less than the
3518 * number of lines from the start of NBR.
3519 */
3520# define TV_VBURST_END_F2_MASK 0x000000ff
3521# define TV_VBURST_END_F2_SHIFT 0
3522
3523#define TV_V_CTL_6 0x68050
Ville Syrjälä646b4262014-04-25 20:14:30 +03003524/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003525 * Offset to start of vertical colorburst, measured in one less than the
3526 * number of lines from vertical start.
3527 */
3528# define TV_VBURST_START_F3_MASK 0x003f0000
3529# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003530/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003531 * Offset to the end of vertical colorburst, measured in one less than the
3532 * number of lines from the start of NBR.
3533 */
3534# define TV_VBURST_END_F3_MASK 0x000000ff
3535# define TV_VBURST_END_F3_SHIFT 0
3536
3537#define TV_V_CTL_7 0x68054
Ville Syrjälä646b4262014-04-25 20:14:30 +03003538/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003539 * Offset to start of vertical colorburst, measured in one less than the
3540 * number of lines from vertical start.
3541 */
3542# define TV_VBURST_START_F4_MASK 0x003f0000
3543# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003544/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003545 * Offset to the end of vertical colorburst, measured in one less than the
3546 * number of lines from the start of NBR.
3547 */
3548# define TV_VBURST_END_F4_MASK 0x000000ff
3549# define TV_VBURST_END_F4_SHIFT 0
3550
3551#define TV_SC_CTL_1 0x68060
Ville Syrjälä646b4262014-04-25 20:14:30 +03003552/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003553# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003554/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003555# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003556/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003557# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003558/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003559# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003560/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003561# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003562/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003563# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003564/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07003565# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003566/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003567# define TV_BURST_LEVEL_MASK 0x00ff0000
3568# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003569/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003570# define TV_SCDDA1_INC_MASK 0x00000fff
3571# define TV_SCDDA1_INC_SHIFT 0
3572
3573#define TV_SC_CTL_2 0x68064
Ville Syrjälä646b4262014-04-25 20:14:30 +03003574/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003575# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3576# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003577/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003578# define TV_SCDDA2_INC_MASK 0x00007fff
3579# define TV_SCDDA2_INC_SHIFT 0
3580
3581#define TV_SC_CTL_3 0x68068
Ville Syrjälä646b4262014-04-25 20:14:30 +03003582/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003583# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3584# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003585/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003586# define TV_SCDDA3_INC_MASK 0x00007fff
3587# define TV_SCDDA3_INC_SHIFT 0
3588
3589#define TV_WIN_POS 0x68070
Ville Syrjälä646b4262014-04-25 20:14:30 +03003590/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07003591# define TV_XPOS_MASK 0x1fff0000
3592# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003593/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003594# define TV_YPOS_MASK 0x00000fff
3595# define TV_YPOS_SHIFT 0
3596
3597#define TV_WIN_SIZE 0x68074
Ville Syrjälä646b4262014-04-25 20:14:30 +03003598/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003599# define TV_XSIZE_MASK 0x1fff0000
3600# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003601/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003602 * Vertical size of the display window, measured in pixels.
3603 *
3604 * Must be even for interlaced modes.
3605 */
3606# define TV_YSIZE_MASK 0x00000fff
3607# define TV_YSIZE_SHIFT 0
3608
3609#define TV_FILTER_CTL_1 0x68080
Ville Syrjälä646b4262014-04-25 20:14:30 +03003610/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003611 * Enables automatic scaling calculation.
3612 *
3613 * If set, the rest of the registers are ignored, and the calculated values can
3614 * be read back from the register.
3615 */
3616# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003617/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003618 * Disables the vertical filter.
3619 *
3620 * This is required on modes more than 1024 pixels wide */
3621# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003622/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07003623# define TV_VADAPT (1 << 28)
3624# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003625/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003626# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003627/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003628# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003629/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003630# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003631/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003632 * Sets the horizontal scaling factor.
3633 *
3634 * This should be the fractional part of the horizontal scaling factor divided
3635 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3636 *
3637 * (src width - 1) / ((oversample * dest width) - 1)
3638 */
3639# define TV_HSCALE_FRAC_MASK 0x00003fff
3640# define TV_HSCALE_FRAC_SHIFT 0
3641
3642#define TV_FILTER_CTL_2 0x68084
Ville Syrjälä646b4262014-04-25 20:14:30 +03003643/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003644 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3645 *
3646 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3647 */
3648# define TV_VSCALE_INT_MASK 0x00038000
3649# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003650/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003651 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3652 *
3653 * \sa TV_VSCALE_INT_MASK
3654 */
3655# define TV_VSCALE_FRAC_MASK 0x00007fff
3656# define TV_VSCALE_FRAC_SHIFT 0
3657
3658#define TV_FILTER_CTL_3 0x68088
Ville Syrjälä646b4262014-04-25 20:14:30 +03003659/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003660 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3661 *
3662 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3663 *
3664 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3665 */
3666# define TV_VSCALE_IP_INT_MASK 0x00038000
3667# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003668/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003669 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3670 *
3671 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3672 *
3673 * \sa TV_VSCALE_IP_INT_MASK
3674 */
3675# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3676# define TV_VSCALE_IP_FRAC_SHIFT 0
3677
3678#define TV_CC_CONTROL 0x68090
3679# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003680/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003681 * Specifies which field to send the CC data in.
3682 *
3683 * CC data is usually sent in field 0.
3684 */
3685# define TV_CC_FID_MASK (1 << 27)
3686# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03003687/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003688# define TV_CC_HOFF_MASK 0x03ff0000
3689# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003690/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07003691# define TV_CC_LINE_MASK 0x0000003f
3692# define TV_CC_LINE_SHIFT 0
3693
3694#define TV_CC_DATA 0x68094
3695# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003696/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003697# define TV_CC_DATA_2_MASK 0x007f0000
3698# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003699/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003700# define TV_CC_DATA_1_MASK 0x0000007f
3701# define TV_CC_DATA_1_SHIFT 0
3702
3703#define TV_H_LUMA_0 0x68100
3704#define TV_H_LUMA_59 0x681ec
3705#define TV_H_CHROMA_0 0x68200
3706#define TV_H_CHROMA_59 0x682ec
3707#define TV_V_LUMA_0 0x68300
3708#define TV_V_LUMA_42 0x683a8
3709#define TV_V_CHROMA_0 0x68400
3710#define TV_V_CHROMA_42 0x684a8
3711
Keith Packard040d87f2009-05-30 20:42:33 -07003712/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003713#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07003714#define DP_B 0x64100
3715#define DP_C 0x64200
3716#define DP_D 0x64300
3717
3718#define DP_PORT_EN (1 << 31)
3719#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003720#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003721#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3722#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003723
Keith Packard040d87f2009-05-30 20:42:33 -07003724/* Link training mode - select a suitable mode for each stage */
3725#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3726#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3727#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3728#define DP_LINK_TRAIN_OFF (3 << 28)
3729#define DP_LINK_TRAIN_MASK (3 << 28)
3730#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003731#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
3732#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07003733
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003734/* CPT Link training mode */
3735#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3736#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3737#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3738#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3739#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3740#define DP_LINK_TRAIN_SHIFT_CPT 8
3741
Keith Packard040d87f2009-05-30 20:42:33 -07003742/* Signal voltages. These are mostly controlled by the other end */
3743#define DP_VOLTAGE_0_4 (0 << 25)
3744#define DP_VOLTAGE_0_6 (1 << 25)
3745#define DP_VOLTAGE_0_8 (2 << 25)
3746#define DP_VOLTAGE_1_2 (3 << 25)
3747#define DP_VOLTAGE_MASK (7 << 25)
3748#define DP_VOLTAGE_SHIFT 25
3749
3750/* Signal pre-emphasis levels, like voltages, the other end tells us what
3751 * they want
3752 */
3753#define DP_PRE_EMPHASIS_0 (0 << 22)
3754#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3755#define DP_PRE_EMPHASIS_6 (2 << 22)
3756#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3757#define DP_PRE_EMPHASIS_MASK (7 << 22)
3758#define DP_PRE_EMPHASIS_SHIFT 22
3759
3760/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003761#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003762#define DP_PORT_WIDTH_MASK (7 << 19)
3763
3764/* Mystic DPCD version 1.1 special mode */
3765#define DP_ENHANCED_FRAMING (1 << 18)
3766
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003767/* eDP */
3768#define DP_PLL_FREQ_270MHZ (0 << 16)
3769#define DP_PLL_FREQ_160MHZ (1 << 16)
3770#define DP_PLL_FREQ_MASK (3 << 16)
3771
Ville Syrjälä646b4262014-04-25 20:14:30 +03003772/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07003773#define DP_PORT_REVERSAL (1 << 15)
3774
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003775/* eDP */
3776#define DP_PLL_ENABLE (1 << 14)
3777
Ville Syrjälä646b4262014-04-25 20:14:30 +03003778/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07003779#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3780
3781#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003782#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003783
Ville Syrjälä646b4262014-04-25 20:14:30 +03003784/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07003785#define DP_COLOR_RANGE_16_235 (1 << 8)
3786
Ville Syrjälä646b4262014-04-25 20:14:30 +03003787/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07003788#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3789
Ville Syrjälä646b4262014-04-25 20:14:30 +03003790/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07003791#define DP_SYNC_VS_HIGH (1 << 4)
3792#define DP_SYNC_HS_HIGH (1 << 3)
3793
Ville Syrjälä646b4262014-04-25 20:14:30 +03003794/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07003795#define DP_DETECTED (1 << 2)
3796
Ville Syrjälä646b4262014-04-25 20:14:30 +03003797/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07003798 * signal sink for DDC etc. Max packet size supported
3799 * is 20 bytes in each direction, hence the 5 fixed
3800 * data registers
3801 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003802#define DPA_AUX_CH_CTL 0x64010
3803#define DPA_AUX_CH_DATA1 0x64014
3804#define DPA_AUX_CH_DATA2 0x64018
3805#define DPA_AUX_CH_DATA3 0x6401c
3806#define DPA_AUX_CH_DATA4 0x64020
3807#define DPA_AUX_CH_DATA5 0x64024
3808
Keith Packard040d87f2009-05-30 20:42:33 -07003809#define DPB_AUX_CH_CTL 0x64110
3810#define DPB_AUX_CH_DATA1 0x64114
3811#define DPB_AUX_CH_DATA2 0x64118
3812#define DPB_AUX_CH_DATA3 0x6411c
3813#define DPB_AUX_CH_DATA4 0x64120
3814#define DPB_AUX_CH_DATA5 0x64124
3815
3816#define DPC_AUX_CH_CTL 0x64210
3817#define DPC_AUX_CH_DATA1 0x64214
3818#define DPC_AUX_CH_DATA2 0x64218
3819#define DPC_AUX_CH_DATA3 0x6421c
3820#define DPC_AUX_CH_DATA4 0x64220
3821#define DPC_AUX_CH_DATA5 0x64224
3822
3823#define DPD_AUX_CH_CTL 0x64310
3824#define DPD_AUX_CH_DATA1 0x64314
3825#define DPD_AUX_CH_DATA2 0x64318
3826#define DPD_AUX_CH_DATA3 0x6431c
3827#define DPD_AUX_CH_DATA4 0x64320
3828#define DPD_AUX_CH_DATA5 0x64324
3829
3830#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3831#define DP_AUX_CH_CTL_DONE (1 << 30)
3832#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3833#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3834#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3835#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3836#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3837#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3838#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3839#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3840#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3841#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3842#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3843#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3844#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3845#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3846#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3847#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3848#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3849#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3850#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05303851#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
3852#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
3853#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
3854#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5)
3855#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00003856#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07003857
3858/*
3859 * Computing GMCH M and N values for the Display Port link
3860 *
3861 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3862 *
3863 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3864 *
3865 * The GMCH value is used internally
3866 *
3867 * bytes_per_pixel is the number of bytes coming out of the plane,
3868 * which is after the LUTs, so we want the bytes for our color format.
3869 * For our current usage, this is always 3, one byte for R, G and B.
3870 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003871#define _PIPEA_DATA_M_G4X 0x70050
3872#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003873
3874/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003875#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003876#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003877#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003878
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003879#define DATA_LINK_M_N_MASK (0xffffff)
3880#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003881
Daniel Vettere3b95f12013-05-03 11:49:49 +02003882#define _PIPEA_DATA_N_G4X 0x70054
3883#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003884#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3885
3886/*
3887 * Computing Link M and N values for the Display Port link
3888 *
3889 * Link M / N = pixel_clock / ls_clk
3890 *
3891 * (the DP spec calls pixel_clock the 'strm_clk')
3892 *
3893 * The Link value is transmitted in the Main Stream
3894 * Attributes and VB-ID.
3895 */
3896
Daniel Vettere3b95f12013-05-03 11:49:49 +02003897#define _PIPEA_LINK_M_G4X 0x70060
3898#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003899#define PIPEA_DP_LINK_M_MASK (0xffffff)
3900
Daniel Vettere3b95f12013-05-03 11:49:49 +02003901#define _PIPEA_LINK_N_G4X 0x70064
3902#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003903#define PIPEA_DP_LINK_N_MASK (0xffffff)
3904
Daniel Vettere3b95f12013-05-03 11:49:49 +02003905#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3906#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3907#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3908#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003909
Jesse Barnes585fb112008-07-29 11:54:06 -07003910/* Display & cursor control */
3911
3912/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003913#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03003914#define DSL_LINEMASK_GEN2 0x00000fff
3915#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003916#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01003917#define PIPECONF_ENABLE (1<<31)
3918#define PIPECONF_DISABLE 0
3919#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003920#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003921#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003922#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003923#define PIPECONF_SINGLE_WIDE 0
3924#define PIPECONF_PIPE_UNLOCKED 0
3925#define PIPECONF_PIPE_LOCKED (1<<25)
3926#define PIPECONF_PALETTE 0
3927#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003928#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003929#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003930#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003931/* Note that pre-gen3 does not support interlaced display directly. Panel
3932 * fitting must be disabled on pre-ilk for interlaced. */
3933#define PIPECONF_PROGRESSIVE (0 << 21)
3934#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3935#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3936#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3937#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3938/* Ironlake and later have a complete new set of values for interlaced. PFIT
3939 * means panel fitter required, PF means progressive fetch, DBL means power
3940 * saving pixel doubling. */
3941#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3942#define PIPECONF_INTERLACED_ILK (3 << 21)
3943#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3944#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003945#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05303946#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07003947#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05303948#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003949#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003950#define PIPECONF_BPC_MASK (0x7 << 5)
3951#define PIPECONF_8BPC (0<<5)
3952#define PIPECONF_10BPC (1<<5)
3953#define PIPECONF_6BPC (2<<5)
3954#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003955#define PIPECONF_DITHER_EN (1<<4)
3956#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3957#define PIPECONF_DITHER_TYPE_SP (0<<2)
3958#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3959#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3960#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003961#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07003962#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02003963#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003964#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3965#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003966#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003967#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003968#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003969#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3970#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3971#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3972#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003973#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003974#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3975#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3976#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02003977#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003978#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07003979#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3980#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003981#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07003982#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003983#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003984#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02003985#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3986#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003987#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3988#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003989#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003990#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02003991#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003992#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3993#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3994#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3995#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02003996#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003997#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07003998#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3999#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02004000#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004001#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004002#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4003#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004004#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07004005#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004006#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004007#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4008
Imre Deak755e9012014-02-10 18:42:47 +02004009#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4010#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4011
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004012#define PIPE_A_OFFSET 0x70000
4013#define PIPE_B_OFFSET 0x71000
4014#define PIPE_C_OFFSET 0x72000
4015#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004016/*
4017 * There's actually no pipe EDP. Some pipe registers have
4018 * simply shifted from the pipe to the transcoder, while
4019 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4020 * to access such registers in transcoder EDP.
4021 */
4022#define PIPE_EDP_OFFSET 0x7f000
4023
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004024#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
4025 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4026 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004027
4028#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
4029#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
4030#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
4031#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
4032#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01004033
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004034#define _PIPE_MISC_A 0x70030
4035#define _PIPE_MISC_B 0x71030
4036#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4037#define PIPEMISC_DITHER_8_BPC (0<<5)
4038#define PIPEMISC_DITHER_10_BPC (1<<5)
4039#define PIPEMISC_DITHER_6_BPC (2<<5)
4040#define PIPEMISC_DITHER_12_BPC (3<<5)
4041#define PIPEMISC_DITHER_ENABLE (1<<4)
4042#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4043#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004044#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004045
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02004046#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07004047#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004048#define PIPEB_HLINE_INT_EN (1<<28)
4049#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02004050#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4051#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4052#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004053#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07004054#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004055#define PIPEA_HLINE_INT_EN (1<<20)
4056#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02004057#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4058#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004059#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004060#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4061#define PIPEC_HLINE_INT_EN (1<<12)
4062#define PIPEC_VBLANK_INT_EN (1<<11)
4063#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4064#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4065#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004066
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004067#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4068#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4069#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4070#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4071#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004072#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4073#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4074#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4075#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4076#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4077#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4078#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4079#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4080#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004081#define DPINVGTT_EN_MASK_CHV 0xfff0000
4082#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4083#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4084#define PLANEC_INVALID_GTT_STATUS (1<<9)
4085#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004086#define CURSORB_INVALID_GTT_STATUS (1<<7)
4087#define CURSORA_INVALID_GTT_STATUS (1<<6)
4088#define SPRITED_INVALID_GTT_STATUS (1<<5)
4089#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4090#define PLANEB_INVALID_GTT_STATUS (1<<3)
4091#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4092#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4093#define PLANEA_INVALID_GTT_STATUS (1<<0)
4094#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004095#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004096
Ville Syrjäläb5004722015-03-05 21:19:47 +02004097#define DSPARB (dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07004098#define DSPARB_CSTART_MASK (0x7f << 7)
4099#define DSPARB_CSTART_SHIFT 7
4100#define DSPARB_BSTART_MASK (0x7f)
4101#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08004102#define DSPARB_BEND_SHIFT 9 /* on 855 */
4103#define DSPARB_AEND_SHIFT 0
4104
Ville Syrjäläb5004722015-03-05 21:19:47 +02004105#define DSPARB2 (VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
4106#define DSPARB3 (VLV_DISPLAY_BASE + 0x7006c) /* chv */
4107
Ville Syrjälä0a560672014-06-11 16:51:18 +03004108/* pnv/gen4/g4x/vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004109#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004110#define DSPFW_SR_SHIFT 23
4111#define DSPFW_SR_MASK (0x1ff<<23)
4112#define DSPFW_CURSORB_SHIFT 16
4113#define DSPFW_CURSORB_MASK (0x3f<<16)
4114#define DSPFW_PLANEB_SHIFT 8
4115#define DSPFW_PLANEB_MASK (0x7f<<8)
4116#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4117#define DSPFW_PLANEA_SHIFT 0
4118#define DSPFW_PLANEA_MASK (0x7f<<0)
4119#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004120#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004121#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4122#define DSPFW_FBC_SR_SHIFT 28
4123#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4124#define DSPFW_FBC_HPLL_SR_SHIFT 24
4125#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4126#define DSPFW_SPRITEB_SHIFT (16)
4127#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4128#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4129#define DSPFW_CURSORA_SHIFT 8
4130#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02004131#define DSPFW_PLANEC_OLD_SHIFT 0
4132#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004133#define DSPFW_SPRITEA_SHIFT 0
4134#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4135#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004136#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004137#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004138#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004139#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08004140#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4141#define DSPFW_HPLL_CURSOR_SHIFT 16
4142#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004143#define DSPFW_HPLL_SR_SHIFT 0
4144#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4145
4146/* vlv/chv */
4147#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4148#define DSPFW_SPRITEB_WM1_SHIFT 16
4149#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4150#define DSPFW_CURSORA_WM1_SHIFT 8
4151#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4152#define DSPFW_SPRITEA_WM1_SHIFT 0
4153#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4154#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4155#define DSPFW_PLANEB_WM1_SHIFT 24
4156#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4157#define DSPFW_PLANEA_WM1_SHIFT 16
4158#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4159#define DSPFW_CURSORB_WM1_SHIFT 8
4160#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4161#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4162#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4163#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4164#define DSPFW_SR_WM1_SHIFT 0
4165#define DSPFW_SR_WM1_MASK (0x1ff<<0)
4166#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4167#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4168#define DSPFW_SPRITED_WM1_SHIFT 24
4169#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4170#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004171#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004172#define DSPFW_SPRITEC_WM1_SHIFT 8
4173#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4174#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004175#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004176#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4177#define DSPFW_SPRITEF_WM1_SHIFT 24
4178#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4179#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004180#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004181#define DSPFW_SPRITEE_WM1_SHIFT 8
4182#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4183#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004184#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004185#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4186#define DSPFW_PLANEC_WM1_SHIFT 24
4187#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4188#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004189#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004190#define DSPFW_CURSORC_WM1_SHIFT 8
4191#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4192#define DSPFW_CURSORC_SHIFT 0
4193#define DSPFW_CURSORC_MASK (0x3f<<0)
4194
4195/* vlv/chv high order bits */
4196#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4197#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004198#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004199#define DSPFW_SPRITEF_HI_SHIFT 23
4200#define DSPFW_SPRITEF_HI_MASK (1<<23)
4201#define DSPFW_SPRITEE_HI_SHIFT 22
4202#define DSPFW_SPRITEE_HI_MASK (1<<22)
4203#define DSPFW_PLANEC_HI_SHIFT 21
4204#define DSPFW_PLANEC_HI_MASK (1<<21)
4205#define DSPFW_SPRITED_HI_SHIFT 20
4206#define DSPFW_SPRITED_HI_MASK (1<<20)
4207#define DSPFW_SPRITEC_HI_SHIFT 16
4208#define DSPFW_SPRITEC_HI_MASK (1<<16)
4209#define DSPFW_PLANEB_HI_SHIFT 12
4210#define DSPFW_PLANEB_HI_MASK (1<<12)
4211#define DSPFW_SPRITEB_HI_SHIFT 8
4212#define DSPFW_SPRITEB_HI_MASK (1<<8)
4213#define DSPFW_SPRITEA_HI_SHIFT 4
4214#define DSPFW_SPRITEA_HI_MASK (1<<4)
4215#define DSPFW_PLANEA_HI_SHIFT 0
4216#define DSPFW_PLANEA_HI_MASK (1<<0)
4217#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4218#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004219#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004220#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4221#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4222#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4223#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4224#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4225#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4226#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4227#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4228#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4229#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4230#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4231#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4232#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4233#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4234#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4235#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4236#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4237#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004238
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004239/* drain latency register values*/
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004240#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004241#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05304242#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004243#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02004244#define DDL_PRECISION_HIGH (1<<7)
4245#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05304246#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004247
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004248#define CBR1_VLV (VLV_DISPLAY_BASE + 0x70400)
4249#define CBR_PND_DEADLINE_DISABLE (1<<31)
4250
Shaohua Li7662c8b2009-06-26 11:23:55 +08004251/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09004252#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08004253#define I915_FIFO_LINE_SIZE 64
4254#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09004255
Jesse Barnesceb04242012-03-28 13:39:22 -07004256#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09004257#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08004258#define I965_FIFO_SIZE 512
4259#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08004260#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004261#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004262#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09004263
Jesse Barnesceb04242012-03-28 13:39:22 -07004264#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09004265#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08004266#define I915_MAX_WM 0x3f
4267
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004268#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4269#define PINEVIEW_FIFO_LINE_SIZE 64
4270#define PINEVIEW_MAX_WM 0x1ff
4271#define PINEVIEW_DFT_WM 0x3f
4272#define PINEVIEW_DFT_HPLLOFF_WM 0
4273#define PINEVIEW_GUARD_WM 10
4274#define PINEVIEW_CURSOR_FIFO 64
4275#define PINEVIEW_CURSOR_MAX_WM 0x3f
4276#define PINEVIEW_CURSOR_DFT_WM 0
4277#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08004278
Jesse Barnesceb04242012-03-28 13:39:22 -07004279#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004280#define I965_CURSOR_FIFO 64
4281#define I965_CURSOR_MAX_WM 32
4282#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004283
Pradeep Bhatfae12672014-11-04 17:06:39 +00004284/* Watermark register definitions for SKL */
4285#define CUR_WM_A_0 0x70140
4286#define CUR_WM_B_0 0x71140
4287#define PLANE_WM_1_A_0 0x70240
4288#define PLANE_WM_1_B_0 0x71240
4289#define PLANE_WM_2_A_0 0x70340
4290#define PLANE_WM_2_B_0 0x71340
4291#define PLANE_WM_TRANS_1_A_0 0x70268
4292#define PLANE_WM_TRANS_1_B_0 0x71268
4293#define PLANE_WM_TRANS_2_A_0 0x70368
4294#define PLANE_WM_TRANS_2_B_0 0x71368
4295#define CUR_WM_TRANS_A_0 0x70168
4296#define CUR_WM_TRANS_B_0 0x71168
4297#define PLANE_WM_EN (1 << 31)
4298#define PLANE_WM_LINES_SHIFT 14
4299#define PLANE_WM_LINES_MASK 0x1f
4300#define PLANE_WM_BLOCKS_MASK 0x3ff
4301
4302#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4303#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4304#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4305
4306#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4307#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4308#define _PLANE_WM_BASE(pipe, plane) \
4309 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4310#define PLANE_WM(pipe, plane, level) \
4311 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4312#define _PLANE_WM_TRANS_1(pipe) \
4313 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4314#define _PLANE_WM_TRANS_2(pipe) \
4315 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4316#define PLANE_WM_TRANS(pipe, plane) \
4317 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4318
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004319/* define the Watermark register on Ironlake */
4320#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03004321#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004322#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03004323#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004324#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004325#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004326
4327#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004328#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004329#define WM1_LP_ILK 0x45108
4330#define WM1_LP_SR_EN (1<<31)
4331#define WM1_LP_LATENCY_SHIFT 24
4332#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01004333#define WM1_LP_FBC_MASK (0xf<<20)
4334#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07004335#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03004336#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004337#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004338#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004339#define WM2_LP_ILK 0x4510c
4340#define WM2_LP_EN (1<<31)
4341#define WM3_LP_ILK 0x45110
4342#define WM3_LP_EN (1<<31)
4343#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004344#define WM2S_LP_IVB 0x45124
4345#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004346#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004347
Paulo Zanonicca32e92013-05-31 11:45:06 -03004348#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4349 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4350 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4351
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004352/* Memory latency timer register */
4353#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08004354#define MLTR_WM1_SHIFT 0
4355#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004356/* the unit of memory self-refresh latency time is 0.5us */
4357#define ILK_SRLT_MASK 0x3f
4358
Yuanhan Liu13982612010-12-15 15:42:31 +08004359
4360/* the address where we get all kinds of latency value */
4361#define SSKPD 0x5d10
4362#define SSKPD_WM_MASK 0x3f
4363#define SSKPD_WM0_SHIFT 0
4364#define SSKPD_WM1_SHIFT 8
4365#define SSKPD_WM2_SHIFT 16
4366#define SSKPD_WM3_SHIFT 24
4367
Jesse Barnes585fb112008-07-29 11:54:06 -07004368/*
4369 * The two pipe frame counter registers are not synchronized, so
4370 * reading a stable value is somewhat tricky. The following code
4371 * should work:
4372 *
4373 * do {
4374 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4375 * PIPE_FRAME_HIGH_SHIFT;
4376 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4377 * PIPE_FRAME_LOW_SHIFT);
4378 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4379 * PIPE_FRAME_HIGH_SHIFT);
4380 * } while (high1 != high2);
4381 * frame = (high1 << 8) | low1;
4382 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004383#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07004384#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4385#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004386#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07004387#define PIPE_FRAME_LOW_MASK 0xff000000
4388#define PIPE_FRAME_LOW_SHIFT 24
4389#define PIPE_PIXEL_MASK 0x00ffffff
4390#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004391/* GM45+ just has to be different */
Rafael Barbalhoeb6008a2014-03-31 18:21:29 +03004392#define _PIPEA_FRMCOUNT_GM45 0x70040
4393#define _PIPEA_FLIPCOUNT_GM45 0x70044
4394#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03004395#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07004396
4397/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004398#define _CURACNTR 0x70080
Jesse Barnes14b60392009-05-20 16:47:08 -04004399/* Old style CUR*CNTR flags (desktop 8xx) */
4400#define CURSOR_ENABLE 0x80000000
4401#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03004402#define CURSOR_STRIDE_SHIFT 28
4403#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004404#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b60392009-05-20 16:47:08 -04004405#define CURSOR_FORMAT_SHIFT 24
4406#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4407#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4408#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4409#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4410#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4411#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4412/* New style CUR*CNTR flags */
4413#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07004414#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304415#define CURSOR_MODE_128_32B_AX 0x02
4416#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07004417#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304418#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4419#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07004420#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04004421#define MCURSOR_PIPE_SELECT (1 << 28)
4422#define MCURSOR_PIPE_A 0x00
4423#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07004424#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07004425#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03004426#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004427#define _CURABASE 0x70084
4428#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07004429#define CURSOR_POS_MASK 0x007FF
4430#define CURSOR_POS_SIGN 0x8000
4431#define CURSOR_X_SHIFT 0
4432#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04004433#define CURSIZE 0x700a0
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004434#define _CURBCNTR 0x700c0
4435#define _CURBBASE 0x700c4
4436#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07004437
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004438#define _CURBCNTR_IVB 0x71080
4439#define _CURBBASE_IVB 0x71084
4440#define _CURBPOS_IVB 0x71088
4441
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004442#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4443 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4444 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00004445
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004446#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4447#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4448#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4449
4450#define CURSOR_A_OFFSET 0x70080
4451#define CURSOR_B_OFFSET 0x700c0
4452#define CHV_CURSOR_C_OFFSET 0x700e0
4453#define IVB_CURSOR_B_OFFSET 0x71080
4454#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004455
Jesse Barnes585fb112008-07-29 11:54:06 -07004456/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004457#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07004458#define DISPLAY_PLANE_ENABLE (1<<31)
4459#define DISPLAY_PLANE_DISABLE 0
4460#define DISPPLANE_GAMMA_ENABLE (1<<30)
4461#define DISPPLANE_GAMMA_DISABLE 0
4462#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004463#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004464#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004465#define DISPPLANE_BGRA555 (0x3<<26)
4466#define DISPPLANE_BGRX555 (0x4<<26)
4467#define DISPPLANE_BGRX565 (0x5<<26)
4468#define DISPPLANE_BGRX888 (0x6<<26)
4469#define DISPPLANE_BGRA888 (0x7<<26)
4470#define DISPPLANE_RGBX101010 (0x8<<26)
4471#define DISPPLANE_RGBA101010 (0x9<<26)
4472#define DISPPLANE_BGRX101010 (0xa<<26)
4473#define DISPPLANE_RGBX161616 (0xc<<26)
4474#define DISPPLANE_RGBX888 (0xe<<26)
4475#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004476#define DISPPLANE_STEREO_ENABLE (1<<25)
4477#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004478#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08004479#define DISPPLANE_SEL_PIPE_SHIFT 24
4480#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004481#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08004482#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004483#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4484#define DISPPLANE_SRC_KEY_DISABLE 0
4485#define DISPPLANE_LINE_DOUBLE (1<<20)
4486#define DISPPLANE_NO_LINE_DOUBLE 0
4487#define DISPPLANE_STEREO_POLARITY_FIRST 0
4488#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004489#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4490#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004491#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07004492#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004493#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004494#define _DSPAADDR 0x70184
4495#define _DSPASTRIDE 0x70188
4496#define _DSPAPOS 0x7018C /* reserved */
4497#define _DSPASIZE 0x70190
4498#define _DSPASURF 0x7019C /* 965+ only */
4499#define _DSPATILEOFF 0x701A4 /* 965+ only */
4500#define _DSPAOFFSET 0x701A4 /* HSW */
4501#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07004502
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004503#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4504#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4505#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4506#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4507#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4508#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4509#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02004510#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004511#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4512#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01004513
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004514/* CHV pipe B blender and primary plane */
4515#define _CHV_BLEND_A 0x60a00
4516#define CHV_BLEND_LEGACY (0<<30)
4517#define CHV_BLEND_ANDROID (1<<30)
4518#define CHV_BLEND_MPO (2<<30)
4519#define CHV_BLEND_MASK (3<<30)
4520#define _CHV_CANVAS_A 0x60a04
4521#define _PRIMPOS_A 0x60a08
4522#define _PRIMSIZE_A 0x60a0c
4523#define _PRIMCNSTALPHA_A 0x60a10
4524#define PRIM_CONST_ALPHA_ENABLE (1<<31)
4525
4526#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4527#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4528#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4529#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4530#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4531
Armin Reese446f2542012-03-30 16:20:16 -07004532/* Display/Sprite base address macros */
4533#define DISP_BASEADDR_MASK (0xfffff000)
4534#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4535#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07004536
Jesse Barnes585fb112008-07-29 11:54:06 -07004537/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004538#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4539#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4540#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4541#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4542#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4543#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4544#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4545#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4546#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4547#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4548#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4549#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4550#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004551
4552/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004553#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4554#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4555#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004556#define _PIPEBFRAMEHIGH 0x71040
4557#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004558#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4559#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004560
Jesse Barnes585fb112008-07-29 11:54:06 -07004561
4562/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004563#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004564#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4565#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4566#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4567#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004568#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4569#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4570#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4571#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4572#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4573#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4574#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4575#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004576
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004577/* Sprite A control */
4578#define _DVSACNTR 0x72180
4579#define DVS_ENABLE (1<<31)
4580#define DVS_GAMMA_ENABLE (1<<30)
4581#define DVS_PIXFORMAT_MASK (3<<25)
4582#define DVS_FORMAT_YUV422 (0<<25)
4583#define DVS_FORMAT_RGBX101010 (1<<25)
4584#define DVS_FORMAT_RGBX888 (2<<25)
4585#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004586#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004587#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08004588#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004589#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4590#define DVS_YUV_ORDER_YUYV (0<<16)
4591#define DVS_YUV_ORDER_UYVY (1<<16)
4592#define DVS_YUV_ORDER_YVYU (2<<16)
4593#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304594#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004595#define DVS_DEST_KEY (1<<2)
4596#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4597#define DVS_TILED (1<<10)
4598#define _DVSALINOFF 0x72184
4599#define _DVSASTRIDE 0x72188
4600#define _DVSAPOS 0x7218c
4601#define _DVSASIZE 0x72190
4602#define _DVSAKEYVAL 0x72194
4603#define _DVSAKEYMSK 0x72198
4604#define _DVSASURF 0x7219c
4605#define _DVSAKEYMAXVAL 0x721a0
4606#define _DVSATILEOFF 0x721a4
4607#define _DVSASURFLIVE 0x721ac
4608#define _DVSASCALE 0x72204
4609#define DVS_SCALE_ENABLE (1<<31)
4610#define DVS_FILTER_MASK (3<<29)
4611#define DVS_FILTER_MEDIUM (0<<29)
4612#define DVS_FILTER_ENHANCING (1<<29)
4613#define DVS_FILTER_SOFTENING (2<<29)
4614#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4615#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4616#define _DVSAGAMC 0x72300
4617
4618#define _DVSBCNTR 0x73180
4619#define _DVSBLINOFF 0x73184
4620#define _DVSBSTRIDE 0x73188
4621#define _DVSBPOS 0x7318c
4622#define _DVSBSIZE 0x73190
4623#define _DVSBKEYVAL 0x73194
4624#define _DVSBKEYMSK 0x73198
4625#define _DVSBSURF 0x7319c
4626#define _DVSBKEYMAXVAL 0x731a0
4627#define _DVSBTILEOFF 0x731a4
4628#define _DVSBSURFLIVE 0x731ac
4629#define _DVSBSCALE 0x73204
4630#define _DVSBGAMC 0x73300
4631
4632#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4633#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4634#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4635#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4636#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004637#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004638#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4639#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4640#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004641#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4642#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004643#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004644
4645#define _SPRA_CTL 0x70280
4646#define SPRITE_ENABLE (1<<31)
4647#define SPRITE_GAMMA_ENABLE (1<<30)
4648#define SPRITE_PIXFORMAT_MASK (7<<25)
4649#define SPRITE_FORMAT_YUV422 (0<<25)
4650#define SPRITE_FORMAT_RGBX101010 (1<<25)
4651#define SPRITE_FORMAT_RGBX888 (2<<25)
4652#define SPRITE_FORMAT_RGBX161616 (3<<25)
4653#define SPRITE_FORMAT_YUV444 (4<<25)
4654#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004655#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004656#define SPRITE_SOURCE_KEY (1<<22)
4657#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4658#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4659#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4660#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4661#define SPRITE_YUV_ORDER_YUYV (0<<16)
4662#define SPRITE_YUV_ORDER_UYVY (1<<16)
4663#define SPRITE_YUV_ORDER_YVYU (2<<16)
4664#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304665#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004666#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4667#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4668#define SPRITE_TILED (1<<10)
4669#define SPRITE_DEST_KEY (1<<2)
4670#define _SPRA_LINOFF 0x70284
4671#define _SPRA_STRIDE 0x70288
4672#define _SPRA_POS 0x7028c
4673#define _SPRA_SIZE 0x70290
4674#define _SPRA_KEYVAL 0x70294
4675#define _SPRA_KEYMSK 0x70298
4676#define _SPRA_SURF 0x7029c
4677#define _SPRA_KEYMAX 0x702a0
4678#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004679#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004680#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004681#define _SPRA_SCALE 0x70304
4682#define SPRITE_SCALE_ENABLE (1<<31)
4683#define SPRITE_FILTER_MASK (3<<29)
4684#define SPRITE_FILTER_MEDIUM (0<<29)
4685#define SPRITE_FILTER_ENHANCING (1<<29)
4686#define SPRITE_FILTER_SOFTENING (2<<29)
4687#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4688#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4689#define _SPRA_GAMC 0x70400
4690
4691#define _SPRB_CTL 0x71280
4692#define _SPRB_LINOFF 0x71284
4693#define _SPRB_STRIDE 0x71288
4694#define _SPRB_POS 0x7128c
4695#define _SPRB_SIZE 0x71290
4696#define _SPRB_KEYVAL 0x71294
4697#define _SPRB_KEYMSK 0x71298
4698#define _SPRB_SURF 0x7129c
4699#define _SPRB_KEYMAX 0x712a0
4700#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004701#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004702#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004703#define _SPRB_SCALE 0x71304
4704#define _SPRB_GAMC 0x71400
4705
4706#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4707#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4708#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4709#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4710#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4711#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4712#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4713#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4714#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4715#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01004716#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004717#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4718#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004719#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004720
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004721#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004722#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08004723#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004724#define SP_PIXFORMAT_MASK (0xf<<26)
4725#define SP_FORMAT_YUV422 (0<<26)
4726#define SP_FORMAT_BGR565 (5<<26)
4727#define SP_FORMAT_BGRX8888 (6<<26)
4728#define SP_FORMAT_BGRA8888 (7<<26)
4729#define SP_FORMAT_RGBX1010102 (8<<26)
4730#define SP_FORMAT_RGBA1010102 (9<<26)
4731#define SP_FORMAT_RGBX8888 (0xe<<26)
4732#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004733#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004734#define SP_SOURCE_KEY (1<<22)
4735#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4736#define SP_YUV_ORDER_YUYV (0<<16)
4737#define SP_YUV_ORDER_UYVY (1<<16)
4738#define SP_YUV_ORDER_YVYU (2<<16)
4739#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304740#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004741#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004742#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004743#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4744#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4745#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4746#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4747#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4748#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4749#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4750#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4751#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4752#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004753#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004754#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004755
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004756#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4757#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4758#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4759#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4760#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4761#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4762#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4763#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4764#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4765#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4766#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4767#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004768
4769#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4770#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4771#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4772#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4773#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4774#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4775#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4776#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4777#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4778#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4779#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4780#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4781
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03004782/*
4783 * CHV pipe B sprite CSC
4784 *
4785 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
4786 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
4787 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
4788 */
4789#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
4790#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
4791#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
4792#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
4793#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
4794
4795#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
4796#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
4797#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
4798#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
4799#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
4800#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
4801#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
4802
4803#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
4804#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
4805#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
4806#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
4807#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
4808
4809#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
4810#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
4811#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
4812#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
4813#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
4814
Damien Lespiau70d21f02013-07-03 21:06:04 +01004815/* Skylake plane registers */
4816
4817#define _PLANE_CTL_1_A 0x70180
4818#define _PLANE_CTL_2_A 0x70280
4819#define _PLANE_CTL_3_A 0x70380
4820#define PLANE_CTL_ENABLE (1 << 31)
4821#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
4822#define PLANE_CTL_FORMAT_MASK (0xf << 24)
4823#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
4824#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
4825#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
4826#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
4827#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
4828#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
4829#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
4830#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
4831#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00004832#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
4833#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
4834#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01004835#define PLANE_CTL_ORDER_BGRX (0 << 20)
4836#define PLANE_CTL_ORDER_RGBX (1 << 20)
4837#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
4838#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
4839#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
4840#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
4841#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
4842#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
4843#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4844#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
4845#define PLANE_CTL_TILED_MASK (0x7 << 10)
4846#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
4847#define PLANE_CTL_TILED_X ( 1 << 10)
4848#define PLANE_CTL_TILED_Y ( 4 << 10)
4849#define PLANE_CTL_TILED_YF ( 5 << 10)
4850#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
4851#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
4852#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
4853#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01004854#define PLANE_CTL_ROTATE_MASK 0x3
4855#define PLANE_CTL_ROTATE_0 0x0
4856#define PLANE_CTL_ROTATE_180 0x2
Damien Lespiau70d21f02013-07-03 21:06:04 +01004857#define _PLANE_STRIDE_1_A 0x70188
4858#define _PLANE_STRIDE_2_A 0x70288
4859#define _PLANE_STRIDE_3_A 0x70388
4860#define _PLANE_POS_1_A 0x7018c
4861#define _PLANE_POS_2_A 0x7028c
4862#define _PLANE_POS_3_A 0x7038c
4863#define _PLANE_SIZE_1_A 0x70190
4864#define _PLANE_SIZE_2_A 0x70290
4865#define _PLANE_SIZE_3_A 0x70390
4866#define _PLANE_SURF_1_A 0x7019c
4867#define _PLANE_SURF_2_A 0x7029c
4868#define _PLANE_SURF_3_A 0x7039c
4869#define _PLANE_OFFSET_1_A 0x701a4
4870#define _PLANE_OFFSET_2_A 0x702a4
4871#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00004872#define _PLANE_KEYVAL_1_A 0x70194
4873#define _PLANE_KEYVAL_2_A 0x70294
4874#define _PLANE_KEYMSK_1_A 0x70198
4875#define _PLANE_KEYMSK_2_A 0x70298
4876#define _PLANE_KEYMAX_1_A 0x701a0
4877#define _PLANE_KEYMAX_2_A 0x702a0
Damien Lespiau8211bd52014-11-04 17:06:44 +00004878#define _PLANE_BUF_CFG_1_A 0x7027c
4879#define _PLANE_BUF_CFG_2_A 0x7037c
Damien Lespiau70d21f02013-07-03 21:06:04 +01004880
4881#define _PLANE_CTL_1_B 0x71180
4882#define _PLANE_CTL_2_B 0x71280
4883#define _PLANE_CTL_3_B 0x71380
4884#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
4885#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
4886#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
4887#define PLANE_CTL(pipe, plane) \
4888 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
4889
4890#define _PLANE_STRIDE_1_B 0x71188
4891#define _PLANE_STRIDE_2_B 0x71288
4892#define _PLANE_STRIDE_3_B 0x71388
4893#define _PLANE_STRIDE_1(pipe) \
4894 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
4895#define _PLANE_STRIDE_2(pipe) \
4896 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
4897#define _PLANE_STRIDE_3(pipe) \
4898 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
4899#define PLANE_STRIDE(pipe, plane) \
4900 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
4901
4902#define _PLANE_POS_1_B 0x7118c
4903#define _PLANE_POS_2_B 0x7128c
4904#define _PLANE_POS_3_B 0x7138c
4905#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
4906#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
4907#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
4908#define PLANE_POS(pipe, plane) \
4909 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
4910
4911#define _PLANE_SIZE_1_B 0x71190
4912#define _PLANE_SIZE_2_B 0x71290
4913#define _PLANE_SIZE_3_B 0x71390
4914#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
4915#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
4916#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
4917#define PLANE_SIZE(pipe, plane) \
4918 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
4919
4920#define _PLANE_SURF_1_B 0x7119c
4921#define _PLANE_SURF_2_B 0x7129c
4922#define _PLANE_SURF_3_B 0x7139c
4923#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
4924#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
4925#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
4926#define PLANE_SURF(pipe, plane) \
4927 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
4928
4929#define _PLANE_OFFSET_1_B 0x711a4
4930#define _PLANE_OFFSET_2_B 0x712a4
4931#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
4932#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
4933#define PLANE_OFFSET(pipe, plane) \
4934 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
4935
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00004936#define _PLANE_KEYVAL_1_B 0x71194
4937#define _PLANE_KEYVAL_2_B 0x71294
4938#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
4939#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
4940#define PLANE_KEYVAL(pipe, plane) \
4941 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
4942
4943#define _PLANE_KEYMSK_1_B 0x71198
4944#define _PLANE_KEYMSK_2_B 0x71298
4945#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
4946#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
4947#define PLANE_KEYMSK(pipe, plane) \
4948 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
4949
4950#define _PLANE_KEYMAX_1_B 0x711a0
4951#define _PLANE_KEYMAX_2_B 0x712a0
4952#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
4953#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
4954#define PLANE_KEYMAX(pipe, plane) \
4955 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
4956
Damien Lespiau8211bd52014-11-04 17:06:44 +00004957#define _PLANE_BUF_CFG_1_B 0x7127c
4958#define _PLANE_BUF_CFG_2_B 0x7137c
4959#define _PLANE_BUF_CFG_1(pipe) \
4960 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
4961#define _PLANE_BUF_CFG_2(pipe) \
4962 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
4963#define PLANE_BUF_CFG(pipe, plane) \
4964 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
4965
4966/* SKL new cursor registers */
4967#define _CUR_BUF_CFG_A 0x7017c
4968#define _CUR_BUF_CFG_B 0x7117c
4969#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
4970
Jesse Barnes585fb112008-07-29 11:54:06 -07004971/* VBIOS regs */
4972#define VGACNTRL 0x71400
4973# define VGA_DISP_DISABLE (1 << 31)
4974# define VGA_2X_MODE (1 << 30)
4975# define VGA_PIPE_B_SELECT (1 << 29)
4976
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004977#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4978
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004979/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004980
4981#define CPU_VGACNTRL 0x41000
4982
4983#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4984#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4985#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4986#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4987#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4988#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4989#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4990#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4991#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4992
4993/* refresh rate hardware control */
4994#define RR_HW_CTL 0x45300
4995#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4996#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4997
4998#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01004999#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08005000#define FDI_PLL_BIOS_1 0x46004
5001#define FDI_PLL_BIOS_2 0x46008
5002#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
5003#define DISPLAY_PORT_PLL_BIOS_1 0x46010
5004#define DISPLAY_PORT_PLL_BIOS_2 0x46014
5005
Eric Anholt8956c8b2010-03-18 13:21:14 -07005006#define PCH_3DCGDIS0 0x46020
5007# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5008# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5009
Eric Anholt06f37752010-12-14 10:06:46 -08005010#define PCH_3DCGDIS1 0x46024
5011# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5012
Zhenyu Wangb9055052009-06-05 15:38:38 +08005013#define FDI_PLL_FREQ_CTL 0x46030
5014#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5015#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5016#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5017
5018
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005019#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01005020#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005021#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01005022#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005023
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005024#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01005025#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005026#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01005027#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005028
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005029#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01005030#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005031#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01005032#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005033
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005034#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01005035#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005036#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01005037#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005038
5039/* PIPEB timing regs are same start from 0x61000 */
5040
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005041#define _PIPEB_DATA_M1 0x61030
5042#define _PIPEB_DATA_N1 0x61034
5043#define _PIPEB_DATA_M2 0x61038
5044#define _PIPEB_DATA_N2 0x6103c
5045#define _PIPEB_LINK_M1 0x61040
5046#define _PIPEB_LINK_N1 0x61044
5047#define _PIPEB_LINK_M2 0x61048
5048#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005049
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005050#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
5051#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
5052#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
5053#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
5054#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5055#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5056#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5057#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005058
5059/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005060/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5061#define _PFA_CTL_1 0x68080
5062#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08005063#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02005064#define PF_PIPE_SEL_MASK_IVB (3<<29)
5065#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08005066#define PF_FILTER_MASK (3<<23)
5067#define PF_FILTER_PROGRAMMED (0<<23)
5068#define PF_FILTER_MED_3x3 (1<<23)
5069#define PF_FILTER_EDGE_ENHANCE (2<<23)
5070#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005071#define _PFA_WIN_SZ 0x68074
5072#define _PFB_WIN_SZ 0x68874
5073#define _PFA_WIN_POS 0x68070
5074#define _PFB_WIN_POS 0x68870
5075#define _PFA_VSCALE 0x68084
5076#define _PFB_VSCALE 0x68884
5077#define _PFA_HSCALE 0x68090
5078#define _PFB_HSCALE 0x68890
5079
5080#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5081#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5082#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5083#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5084#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005085
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005086#define _PSA_CTL 0x68180
5087#define _PSB_CTL 0x68980
5088#define PS_ENABLE (1<<31)
5089#define _PSA_WIN_SZ 0x68174
5090#define _PSB_WIN_SZ 0x68974
5091#define _PSA_WIN_POS 0x68170
5092#define _PSB_WIN_POS 0x68970
5093
5094#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5095#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5096#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5097
Zhenyu Wangb9055052009-06-05 15:38:38 +08005098/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005099#define _LGC_PALETTE_A 0x4a000
5100#define _LGC_PALETTE_B 0x4a800
5101#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005102
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005103#define _GAMMA_MODE_A 0x4a480
5104#define _GAMMA_MODE_B 0x4ac80
5105#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5106#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005107#define GAMMA_MODE_MODE_8BIT (0 << 0)
5108#define GAMMA_MODE_MODE_10BIT (1 << 0)
5109#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005110#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5111
Zhenyu Wangb9055052009-06-05 15:38:38 +08005112/* interrupts */
5113#define DE_MASTER_IRQ_CONTROL (1 << 31)
5114#define DE_SPRITEB_FLIP_DONE (1 << 29)
5115#define DE_SPRITEA_FLIP_DONE (1 << 28)
5116#define DE_PLANEB_FLIP_DONE (1 << 27)
5117#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005118#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005119#define DE_PCU_EVENT (1 << 25)
5120#define DE_GTT_FAULT (1 << 24)
5121#define DE_POISON (1 << 23)
5122#define DE_PERFORM_COUNTER (1 << 22)
5123#define DE_PCH_EVENT (1 << 21)
5124#define DE_AUX_CHANNEL_A (1 << 20)
5125#define DE_DP_A_HOTPLUG (1 << 19)
5126#define DE_GSE (1 << 18)
5127#define DE_PIPEB_VBLANK (1 << 15)
5128#define DE_PIPEB_EVEN_FIELD (1 << 14)
5129#define DE_PIPEB_ODD_FIELD (1 << 13)
5130#define DE_PIPEB_LINE_COMPARE (1 << 12)
5131#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005132#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005133#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5134#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005135#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005136#define DE_PIPEA_EVEN_FIELD (1 << 6)
5137#define DE_PIPEA_ODD_FIELD (1 << 5)
5138#define DE_PIPEA_LINE_COMPARE (1 << 4)
5139#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005140#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005141#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005142#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005143#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005144
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005145/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03005146#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005147#define DE_GSE_IVB (1<<29)
5148#define DE_PCH_EVENT_IVB (1<<28)
5149#define DE_DP_A_HOTPLUG_IVB (1<<27)
5150#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01005151#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5152#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5153#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005154#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005155#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005156#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01005157#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5158#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005159#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005160#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03005161#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
5162
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07005163#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5164#define MASTER_INTERRUPT_ENABLE (1<<31)
5165
Zhenyu Wangb9055052009-06-05 15:38:38 +08005166#define DEISR 0x44000
5167#define DEIMR 0x44004
5168#define DEIIR 0x44008
5169#define DEIER 0x4400c
5170
Zhenyu Wangb9055052009-06-05 15:38:38 +08005171#define GTISR 0x44010
5172#define GTIMR 0x44014
5173#define GTIIR 0x44018
5174#define GTIER 0x4401c
5175
Ben Widawskyabd58f02013-11-02 21:07:09 -07005176#define GEN8_MASTER_IRQ 0x44200
5177#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5178#define GEN8_PCU_IRQ (1<<30)
5179#define GEN8_DE_PCH_IRQ (1<<23)
5180#define GEN8_DE_MISC_IRQ (1<<22)
5181#define GEN8_DE_PORT_IRQ (1<<20)
5182#define GEN8_DE_PIPE_C_IRQ (1<<18)
5183#define GEN8_DE_PIPE_B_IRQ (1<<17)
5184#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01005185#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005186#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03005187#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005188#define GEN8_GT_VCS2_IRQ (1<<3)
5189#define GEN8_GT_VCS1_IRQ (1<<2)
5190#define GEN8_GT_BCS_IRQ (1<<1)
5191#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005192
5193#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5194#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5195#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5196#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5197
5198#define GEN8_BCS_IRQ_SHIFT 16
5199#define GEN8_RCS_IRQ_SHIFT 0
5200#define GEN8_VCS2_IRQ_SHIFT 16
5201#define GEN8_VCS1_IRQ_SHIFT 0
5202#define GEN8_VECS_IRQ_SHIFT 0
5203
5204#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5205#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5206#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5207#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01005208#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005209#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5210#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5211#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5212#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5213#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5214#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01005215#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005216#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5217#define GEN8_PIPE_VSYNC (1 << 1)
5218#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00005219#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005220#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00005221#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5222#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5223#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005224#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00005225#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5226#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5227#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5228#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
Daniel Vetter30100f22013-11-07 14:49:24 +01005229#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5230 (GEN8_PIPE_CURSOR_FAULT | \
5231 GEN8_PIPE_SPRITE_FAULT | \
5232 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00005233#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5234 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02005235 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00005236 GEN9_PIPE_PLANE3_FAULT | \
5237 GEN9_PIPE_PLANE2_FAULT | \
5238 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005239
5240#define GEN8_DE_PORT_ISR 0x44440
5241#define GEN8_DE_PORT_IMR 0x44444
5242#define GEN8_DE_PORT_IIR 0x44448
5243#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01005244#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Jesse Barnes88e04702014-11-13 17:51:48 +00005245#define GEN9_AUX_CHANNEL_D (1 << 27)
5246#define GEN9_AUX_CHANNEL_C (1 << 26)
5247#define GEN9_AUX_CHANNEL_B (1 << 25)
Daniel Vetter6d766f02013-11-07 14:49:55 +01005248#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005249
5250#define GEN8_DE_MISC_ISR 0x44460
5251#define GEN8_DE_MISC_IMR 0x44464
5252#define GEN8_DE_MISC_IIR 0x44468
5253#define GEN8_DE_MISC_IER 0x4446c
5254#define GEN8_DE_MISC_GSE (1 << 27)
5255
5256#define GEN8_PCU_ISR 0x444e0
5257#define GEN8_PCU_IMR 0x444e4
5258#define GEN8_PCU_IIR 0x444e8
5259#define GEN8_PCU_IER 0x444ec
5260
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005261#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07005262/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5263#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005264#define ILK_DPARB_GATE (1<<22)
5265#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00005266#define FUSE_STRAP 0x42014
5267#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5268#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5269#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5270#define ILK_HDCP_DISABLE (1 << 25)
5271#define ILK_eDP_A_DISABLE (1 << 24)
5272#define HSW_CDCLK_LIMIT (1 << 24)
5273#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08005274
Damien Lespiau231e54f2012-10-19 17:55:41 +01005275#define ILK_DSPCLK_GATE_D 0x42020
5276#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5277#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5278#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5279#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5280#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005281
Eric Anholt116ac8d2011-12-21 10:31:09 -08005282#define IVB_CHICKEN3 0x4200c
5283# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5284# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5285
Paulo Zanoni90a88642013-05-03 17:23:45 -03005286#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005287#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03005288#define FORCE_ARB_IDLE_PLANES (1 << 14)
5289
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005290#define _CHICKEN_PIPESL_1_A 0x420b0
5291#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005292#define HSW_FBCQ_DIS (1 << 22)
5293#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005294#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5295
Zhenyu Wang553bd142009-09-02 10:57:52 +08005296#define DISP_ARB_CTL 0x45000
5297#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005298#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005299#define DISP_ARB_CTL2 0x45004
5300#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005301#define GEN7_MSG_CTL 0x45010
5302#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5303#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005304#define HSW_NDE_RSTWRN_OPT 0x46408
5305#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08005306
Damien Lespiau2caa3b22015-02-09 19:33:20 +00005307#define FF_SLICE_CS_CHICKEN2 0x02e4
5308#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5309
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005310/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08005311#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5312# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00005313# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ben Widawskya75f3622013-11-02 21:07:59 -07005314#define COMMON_SLICE_CHICKEN2 0x7014
5315# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08005316
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00005317#define HIZ_CHICKEN 0x7018
5318# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5319# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08005320
Damien Lespiau183c6da2015-02-09 19:33:11 +00005321#define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
5322#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
5323
Ville Syrjälä031994e2014-01-22 21:32:46 +02005324#define GEN7_L3SQCREG1 0xB010
5325#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5326
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005327#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00005328#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07005329#define GEN7_L3AGDIS (1<<19)
Brad Volkinc9224fa2014-06-17 14:10:34 -07005330#define GEN7_L3CNTLREG2 0xB020
5331#define GEN7_L3CNTLREG3 0xB024
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005332
5333#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5334#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5335
Jesse Barnes61939d92012-10-02 17:43:38 -05005336#define GEN7_L3SQCREG4 0xb034
5337#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5338
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00005339#define GEN8_L3SQCREG4 0xb118
5340#define GEN8_LQSC_RO_PERF_DIS (1<<27)
5341
Ben Widawsky63801f22013-12-12 17:26:03 -08005342/* GEN8 chicken */
5343#define HDC_CHICKEN0 0x7300
Rodrigo Vivida096542014-09-19 20:16:27 -04005344#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00005345#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
5346#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
5347#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00005348#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08005349
Ben Widawsky38a39a72015-03-11 10:54:53 +02005350/* GEN9 chicken */
5351#define SLICE_ECO_CHICKEN0 0x7308
5352#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
5353
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08005354/* WaCatErrorRejectionIssue */
5355#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5356#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5357
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005358#define HSW_SCRATCH1 0xb038
5359#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5360
Damien Lespiau77719d22015-02-09 19:33:13 +00005361#define BDW_SCRATCH1 0xb11c
5362#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
5363
Zhenyu Wangb9055052009-06-05 15:38:38 +08005364/* PCH */
5365
Adam Jackson23e81d62012-06-06 15:45:44 -04005366/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08005367#define SDE_AUDIO_POWER_D (1 << 27)
5368#define SDE_AUDIO_POWER_C (1 << 26)
5369#define SDE_AUDIO_POWER_B (1 << 25)
5370#define SDE_AUDIO_POWER_SHIFT (25)
5371#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5372#define SDE_GMBUS (1 << 24)
5373#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5374#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5375#define SDE_AUDIO_HDCP_MASK (3 << 22)
5376#define SDE_AUDIO_TRANSB (1 << 21)
5377#define SDE_AUDIO_TRANSA (1 << 20)
5378#define SDE_AUDIO_TRANS_MASK (3 << 20)
5379#define SDE_POISON (1 << 19)
5380/* 18 reserved */
5381#define SDE_FDI_RXB (1 << 17)
5382#define SDE_FDI_RXA (1 << 16)
5383#define SDE_FDI_MASK (3 << 16)
5384#define SDE_AUXD (1 << 15)
5385#define SDE_AUXC (1 << 14)
5386#define SDE_AUXB (1 << 13)
5387#define SDE_AUX_MASK (7 << 13)
5388/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005389#define SDE_CRT_HOTPLUG (1 << 11)
5390#define SDE_PORTD_HOTPLUG (1 << 10)
5391#define SDE_PORTC_HOTPLUG (1 << 9)
5392#define SDE_PORTB_HOTPLUG (1 << 8)
5393#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05005394#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5395 SDE_SDVOB_HOTPLUG | \
5396 SDE_PORTB_HOTPLUG | \
5397 SDE_PORTC_HOTPLUG | \
5398 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08005399#define SDE_TRANSB_CRC_DONE (1 << 5)
5400#define SDE_TRANSB_CRC_ERR (1 << 4)
5401#define SDE_TRANSB_FIFO_UNDER (1 << 3)
5402#define SDE_TRANSA_CRC_DONE (1 << 2)
5403#define SDE_TRANSA_CRC_ERR (1 << 1)
5404#define SDE_TRANSA_FIFO_UNDER (1 << 0)
5405#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04005406
5407/* south display engine interrupt: CPT/PPT */
5408#define SDE_AUDIO_POWER_D_CPT (1 << 31)
5409#define SDE_AUDIO_POWER_C_CPT (1 << 30)
5410#define SDE_AUDIO_POWER_B_CPT (1 << 29)
5411#define SDE_AUDIO_POWER_SHIFT_CPT 29
5412#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5413#define SDE_AUXD_CPT (1 << 27)
5414#define SDE_AUXC_CPT (1 << 26)
5415#define SDE_AUXB_CPT (1 << 25)
5416#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005417#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5418#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5419#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04005420#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01005421#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01005422#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01005423 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01005424 SDE_PORTD_HOTPLUG_CPT | \
5425 SDE_PORTC_HOTPLUG_CPT | \
5426 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04005427#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03005428#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04005429#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
5430#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
5431#define SDE_FDI_RXC_CPT (1 << 8)
5432#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
5433#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
5434#define SDE_FDI_RXB_CPT (1 << 4)
5435#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
5436#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
5437#define SDE_FDI_RXA_CPT (1 << 0)
5438#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
5439 SDE_AUDIO_CP_REQ_B_CPT | \
5440 SDE_AUDIO_CP_REQ_A_CPT)
5441#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
5442 SDE_AUDIO_CP_CHG_B_CPT | \
5443 SDE_AUDIO_CP_CHG_A_CPT)
5444#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
5445 SDE_FDI_RXB_CPT | \
5446 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005447
5448#define SDEISR 0xc4000
5449#define SDEIMR 0xc4004
5450#define SDEIIR 0xc4008
5451#define SDEIER 0xc400c
5452
Paulo Zanoni86642812013-04-12 17:57:57 -03005453#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03005454#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03005455#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
5456#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
5457#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02005458#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03005459
Zhenyu Wangb9055052009-06-05 15:38:38 +08005460/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07005461#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005462#define PORTD_HOTPLUG_ENABLE (1 << 20)
5463#define PORTD_PULSE_DURATION_2ms (0)
5464#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
5465#define PORTD_PULSE_DURATION_6ms (2 << 18)
5466#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07005467#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00005468#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
5469#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
5470#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
5471#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005472#define PORTC_HOTPLUG_ENABLE (1 << 12)
5473#define PORTC_PULSE_DURATION_2ms (0)
5474#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
5475#define PORTC_PULSE_DURATION_6ms (2 << 10)
5476#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07005477#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00005478#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
5479#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
5480#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
5481#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005482#define PORTB_HOTPLUG_ENABLE (1 << 4)
5483#define PORTB_PULSE_DURATION_2ms (0)
5484#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
5485#define PORTB_PULSE_DURATION_6ms (2 << 2)
5486#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07005487#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00005488#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
5489#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
5490#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
5491#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005492
5493#define PCH_GPIOA 0xc5010
5494#define PCH_GPIOB 0xc5014
5495#define PCH_GPIOC 0xc5018
5496#define PCH_GPIOD 0xc501c
5497#define PCH_GPIOE 0xc5020
5498#define PCH_GPIOF 0xc5024
5499
Eric Anholtf0217c42009-12-01 11:56:30 -08005500#define PCH_GMBUS0 0xc5100
5501#define PCH_GMBUS1 0xc5104
5502#define PCH_GMBUS2 0xc5108
5503#define PCH_GMBUS3 0xc510c
5504#define PCH_GMBUS4 0xc5110
5505#define PCH_GMBUS5 0xc5120
5506
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005507#define _PCH_DPLL_A 0xc6014
5508#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02005509#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005510
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005511#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00005512#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005513#define _PCH_FPA1 0xc6044
5514#define _PCH_FPB0 0xc6048
5515#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02005516#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
5517#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005518
5519#define PCH_DPLL_TEST 0xc606c
5520
5521#define PCH_DREF_CONTROL 0xC6200
5522#define DREF_CONTROL_MASK 0x7fc3
5523#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
5524#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
5525#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
5526#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
5527#define DREF_SSC_SOURCE_DISABLE (0<<11)
5528#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08005529#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005530#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
5531#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
5532#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08005533#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005534#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
5535#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08005536#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005537#define DREF_SSC4_DOWNSPREAD (0<<6)
5538#define DREF_SSC4_CENTERSPREAD (1<<6)
5539#define DREF_SSC1_DISABLE (0<<1)
5540#define DREF_SSC1_ENABLE (1<<1)
5541#define DREF_SSC4_DISABLE (0)
5542#define DREF_SSC4_ENABLE (1)
5543
5544#define PCH_RAWCLK_FREQ 0xc6204
5545#define FDL_TP1_TIMER_SHIFT 12
5546#define FDL_TP1_TIMER_MASK (3<<12)
5547#define FDL_TP2_TIMER_SHIFT 10
5548#define FDL_TP2_TIMER_MASK (3<<10)
5549#define RAWCLK_FREQ_MASK 0x3ff
5550
5551#define PCH_DPLL_TMR_CFG 0xc6208
5552
5553#define PCH_SSC4_PARMS 0xc6210
5554#define PCH_SSC4_AUX_PARMS 0xc6214
5555
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005556#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02005557#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
5558#define TRANS_DPLLA_SEL(pipe) 0
5559#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005560
Zhenyu Wangb9055052009-06-05 15:38:38 +08005561/* transcoder */
5562
Daniel Vetter275f01b22013-05-03 11:49:47 +02005563#define _PCH_TRANS_HTOTAL_A 0xe0000
5564#define TRANS_HTOTAL_SHIFT 16
5565#define TRANS_HACTIVE_SHIFT 0
5566#define _PCH_TRANS_HBLANK_A 0xe0004
5567#define TRANS_HBLANK_END_SHIFT 16
5568#define TRANS_HBLANK_START_SHIFT 0
5569#define _PCH_TRANS_HSYNC_A 0xe0008
5570#define TRANS_HSYNC_END_SHIFT 16
5571#define TRANS_HSYNC_START_SHIFT 0
5572#define _PCH_TRANS_VTOTAL_A 0xe000c
5573#define TRANS_VTOTAL_SHIFT 16
5574#define TRANS_VACTIVE_SHIFT 0
5575#define _PCH_TRANS_VBLANK_A 0xe0010
5576#define TRANS_VBLANK_END_SHIFT 16
5577#define TRANS_VBLANK_START_SHIFT 0
5578#define _PCH_TRANS_VSYNC_A 0xe0014
5579#define TRANS_VSYNC_END_SHIFT 16
5580#define TRANS_VSYNC_START_SHIFT 0
5581#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08005582
Daniel Vettere3b95f12013-05-03 11:49:49 +02005583#define _PCH_TRANSA_DATA_M1 0xe0030
5584#define _PCH_TRANSA_DATA_N1 0xe0034
5585#define _PCH_TRANSA_DATA_M2 0xe0038
5586#define _PCH_TRANSA_DATA_N2 0xe003c
5587#define _PCH_TRANSA_LINK_M1 0xe0040
5588#define _PCH_TRANSA_LINK_N1 0xe0044
5589#define _PCH_TRANSA_LINK_M2 0xe0048
5590#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005591
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005592/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07005593#define _VIDEO_DIP_CTL_A 0xe0200
5594#define _VIDEO_DIP_DATA_A 0xe0208
5595#define _VIDEO_DIP_GCP_A 0xe0210
5596
5597#define _VIDEO_DIP_CTL_B 0xe1200
5598#define _VIDEO_DIP_DATA_B 0xe1208
5599#define _VIDEO_DIP_GCP_B 0xe1210
5600
5601#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
5602#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
5603#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
5604
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005605/* Per-transcoder DIP controls (VLV) */
Ville Syrjäläb9064872013-01-24 15:29:31 +02005606#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
5607#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
5608#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005609
Ville Syrjäläb9064872013-01-24 15:29:31 +02005610#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
5611#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
5612#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005613
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005614#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
5615#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
5616#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
5617
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005618#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005619 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
5620 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005621#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005622 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
5623 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005624#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005625 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
5626 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005627
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03005628/* Haswell DIP controls */
5629#define HSW_VIDEO_DIP_CTL_A 0x60200
5630#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
5631#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
5632#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
5633#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
5634#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
5635#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
5636#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
5637#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
5638#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
5639#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
5640#define HSW_VIDEO_DIP_GCP_A 0x60210
5641
5642#define HSW_VIDEO_DIP_CTL_B 0x61200
5643#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
5644#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
5645#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
5646#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5647#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
5648#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5649#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
5650#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5651#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5652#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5653#define HSW_VIDEO_DIP_GCP_B 0x61210
5654
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005655#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005656 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005657#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005658 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01005659#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005660 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005661#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005662 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005663#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005664 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005665#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005666 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03005667
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03005668#define HSW_STEREO_3D_CTL_A 0x70020
5669#define S3D_ENABLE (1<<31)
5670#define HSW_STEREO_3D_CTL_B 0x71020
5671
5672#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005673 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03005674
Daniel Vetter275f01b22013-05-03 11:49:47 +02005675#define _PCH_TRANS_HTOTAL_B 0xe1000
5676#define _PCH_TRANS_HBLANK_B 0xe1004
5677#define _PCH_TRANS_HSYNC_B 0xe1008
5678#define _PCH_TRANS_VTOTAL_B 0xe100c
5679#define _PCH_TRANS_VBLANK_B 0xe1010
5680#define _PCH_TRANS_VSYNC_B 0xe1014
5681#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08005682
Daniel Vetter275f01b22013-05-03 11:49:47 +02005683#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5684#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5685#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5686#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5687#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5688#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5689#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5690 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01005691
Daniel Vettere3b95f12013-05-03 11:49:49 +02005692#define _PCH_TRANSB_DATA_M1 0xe1030
5693#define _PCH_TRANSB_DATA_N1 0xe1034
5694#define _PCH_TRANSB_DATA_M2 0xe1038
5695#define _PCH_TRANSB_DATA_N2 0xe103c
5696#define _PCH_TRANSB_LINK_M1 0xe1040
5697#define _PCH_TRANSB_LINK_N1 0xe1044
5698#define _PCH_TRANSB_LINK_M2 0xe1048
5699#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005700
Daniel Vettere3b95f12013-05-03 11:49:49 +02005701#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5702#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5703#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5704#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5705#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5706#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5707#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5708#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005709
Daniel Vetterab9412b2013-05-03 11:49:46 +02005710#define _PCH_TRANSACONF 0xf0008
5711#define _PCH_TRANSBCONF 0xf1008
5712#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5713#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005714#define TRANS_DISABLE (0<<31)
5715#define TRANS_ENABLE (1<<31)
5716#define TRANS_STATE_MASK (1<<30)
5717#define TRANS_STATE_DISABLE (0<<30)
5718#define TRANS_STATE_ENABLE (1<<30)
5719#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5720#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5721#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5722#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02005723#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005724#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02005725#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02005726#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005727#define TRANS_8BPC (0<<5)
5728#define TRANS_10BPC (1<<5)
5729#define TRANS_6BPC (2<<5)
5730#define TRANS_12BPC (3<<5)
5731
Daniel Vetterce401412012-10-31 22:52:30 +01005732#define _TRANSA_CHICKEN1 0xf0060
5733#define _TRANSB_CHICKEN1 0xf1060
5734#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5735#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07005736#define _TRANSA_CHICKEN2 0xf0064
5737#define _TRANSB_CHICKEN2 0xf1064
5738#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005739#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5740#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5741#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5742#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5743#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07005744
Jesse Barnes291427f2011-07-29 12:42:37 -07005745#define SOUTH_CHICKEN1 0xc2000
5746#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5747#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02005748#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5749#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5750#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07005751#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02005752#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5753#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5754#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07005755
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005756#define _FDI_RXA_CHICKEN 0xc200c
5757#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08005758#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5759#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005760#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005761
Jesse Barnes382b0932010-10-07 16:01:25 -07005762#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07005763#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07005764#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07005765#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005766#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07005767
Zhenyu Wangb9055052009-06-05 15:38:38 +08005768/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005769#define _FDI_TXA_CTL 0x60100
5770#define _FDI_TXB_CTL 0x61100
5771#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005772#define FDI_TX_DISABLE (0<<31)
5773#define FDI_TX_ENABLE (1<<31)
5774#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5775#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5776#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5777#define FDI_LINK_TRAIN_NONE (3<<28)
5778#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5779#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5780#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5781#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5782#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5783#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5784#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5785#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005786/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5787 SNB has different settings. */
5788/* SNB A-stepping */
5789#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5790#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5791#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5792#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5793/* SNB B-stepping */
5794#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5795#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5796#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5797#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5798#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005799#define FDI_DP_PORT_WIDTH_SHIFT 19
5800#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5801#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005802#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005803/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005804#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07005805
5806/* Ivybridge has different bits for lolz */
5807#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5808#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5809#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5810#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5811
Zhenyu Wangb9055052009-06-05 15:38:38 +08005812/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07005813#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07005814#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005815#define FDI_SCRAMBLING_ENABLE (0<<7)
5816#define FDI_SCRAMBLING_DISABLE (1<<7)
5817
5818/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005819#define _FDI_RXA_CTL 0xf000c
5820#define _FDI_RXB_CTL 0xf100c
5821#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005822#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005823/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07005824#define FDI_FS_ERRC_ENABLE (1<<27)
5825#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02005826#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005827#define FDI_8BPC (0<<16)
5828#define FDI_10BPC (1<<16)
5829#define FDI_6BPC (2<<16)
5830#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00005831#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005832#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5833#define FDI_RX_PLL_ENABLE (1<<13)
5834#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5835#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5836#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5837#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5838#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01005839#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005840/* CPT */
5841#define FDI_AUTO_TRAINING (1<<10)
5842#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5843#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5844#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5845#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5846#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005847
Paulo Zanoni04945642012-11-01 21:00:59 -02005848#define _FDI_RXA_MISC 0xf0010
5849#define _FDI_RXB_MISC 0xf1010
5850#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5851#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5852#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5853#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5854#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5855#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5856#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5857#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5858
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005859#define _FDI_RXA_TUSIZE1 0xf0030
5860#define _FDI_RXA_TUSIZE2 0xf0038
5861#define _FDI_RXB_TUSIZE1 0xf1030
5862#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005863#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5864#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005865
5866/* FDI_RX interrupt register format */
5867#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5868#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5869#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5870#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5871#define FDI_RX_FS_CODE_ERR (1<<6)
5872#define FDI_RX_FE_CODE_ERR (1<<5)
5873#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5874#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5875#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5876#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5877#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5878
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005879#define _FDI_RXA_IIR 0xf0014
5880#define _FDI_RXA_IMR 0xf0018
5881#define _FDI_RXB_IIR 0xf1014
5882#define _FDI_RXB_IMR 0xf1018
5883#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5884#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005885
5886#define FDI_PLL_CTL_1 0xfe000
5887#define FDI_PLL_CTL_2 0xfe004
5888
Zhenyu Wangb9055052009-06-05 15:38:38 +08005889#define PCH_LVDS 0xe1180
5890#define LVDS_DETECTED (1 << 1)
5891
Shobhit Kumar98364372012-06-15 11:55:14 -07005892/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005893#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5894#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5895#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Ville Syrjäläad933b52014-08-18 22:15:56 +03005896#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005897#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5898#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07005899
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005900#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5901#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5902#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5903#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5904#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07005905
Jesse Barnes453c5422013-03-28 09:55:41 -07005906#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5907#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5908#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5909 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5910#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5911 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5912#define VLV_PIPE_PP_DIVISOR(pipe) \
5913 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5914
Zhenyu Wangb9055052009-06-05 15:38:38 +08005915#define PCH_PP_STATUS 0xc7200
5916#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07005917#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07005918#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005919#define EDP_FORCE_VDD (1 << 3)
5920#define EDP_BLC_ENABLE (1 << 2)
5921#define PANEL_POWER_RESET (1 << 1)
5922#define PANEL_POWER_OFF (0 << 0)
5923#define PANEL_POWER_ON (1 << 0)
5924#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07005925#define PANEL_PORT_SELECT_MASK (3 << 30)
5926#define PANEL_PORT_SELECT_LVDS (0 << 30)
5927#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07005928#define PANEL_PORT_SELECT_DPC (2 << 30)
5929#define PANEL_PORT_SELECT_DPD (3 << 30)
5930#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5931#define PANEL_POWER_UP_DELAY_SHIFT 16
5932#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5933#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5934
Zhenyu Wangb9055052009-06-05 15:38:38 +08005935#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07005936#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5937#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5938#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5939#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5940
Zhenyu Wangb9055052009-06-05 15:38:38 +08005941#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07005942#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5943#define PP_REFERENCE_DIVIDER_SHIFT 8
5944#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5945#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005946
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005947#define PCH_DP_B 0xe4100
5948#define PCH_DPB_AUX_CH_CTL 0xe4110
5949#define PCH_DPB_AUX_CH_DATA1 0xe4114
5950#define PCH_DPB_AUX_CH_DATA2 0xe4118
5951#define PCH_DPB_AUX_CH_DATA3 0xe411c
5952#define PCH_DPB_AUX_CH_DATA4 0xe4120
5953#define PCH_DPB_AUX_CH_DATA5 0xe4124
5954
5955#define PCH_DP_C 0xe4200
5956#define PCH_DPC_AUX_CH_CTL 0xe4210
5957#define PCH_DPC_AUX_CH_DATA1 0xe4214
5958#define PCH_DPC_AUX_CH_DATA2 0xe4218
5959#define PCH_DPC_AUX_CH_DATA3 0xe421c
5960#define PCH_DPC_AUX_CH_DATA4 0xe4220
5961#define PCH_DPC_AUX_CH_DATA5 0xe4224
5962
5963#define PCH_DP_D 0xe4300
5964#define PCH_DPD_AUX_CH_CTL 0xe4310
5965#define PCH_DPD_AUX_CH_DATA1 0xe4314
5966#define PCH_DPD_AUX_CH_DATA2 0xe4318
5967#define PCH_DPD_AUX_CH_DATA3 0xe431c
5968#define PCH_DPD_AUX_CH_DATA4 0xe4320
5969#define PCH_DPD_AUX_CH_DATA5 0xe4324
5970
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005971/* CPT */
5972#define PORT_TRANS_A_SEL_CPT 0
5973#define PORT_TRANS_B_SEL_CPT (1<<29)
5974#define PORT_TRANS_C_SEL_CPT (2<<29)
5975#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07005976#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02005977#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5978#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03005979#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5980#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005981
5982#define TRANS_DP_CTL_A 0xe0300
5983#define TRANS_DP_CTL_B 0xe1300
5984#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01005985#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005986#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5987#define TRANS_DP_PORT_SEL_B (0<<29)
5988#define TRANS_DP_PORT_SEL_C (1<<29)
5989#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08005990#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005991#define TRANS_DP_PORT_SEL_MASK (3<<29)
5992#define TRANS_DP_AUDIO_ONLY (1<<26)
5993#define TRANS_DP_ENH_FRAMING (1<<18)
5994#define TRANS_DP_8BPC (0<<9)
5995#define TRANS_DP_10BPC (1<<9)
5996#define TRANS_DP_6BPC (2<<9)
5997#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08005998#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005999#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6000#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6001#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6002#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01006003#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006004
6005/* SNB eDP training params */
6006/* SNB A-stepping */
6007#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6008#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6009#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6010#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6011/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08006012#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6013#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6014#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6015#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6016#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006017#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6018
Keith Packard1a2eb462011-11-16 16:26:07 -08006019/* IVB */
6020#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6021#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6022#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6023#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6024#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6025#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03006026#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08006027
6028/* legacy values */
6029#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6030#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6031#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6032#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6033#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6034
6035#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6036
Imre Deak9e72b462014-05-05 15:13:55 +03006037#define VLV_PMWGICZ 0x1300a4
6038
Zou Nan haicae58522010-11-09 17:17:32 +08006039#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07006040#define FORCEWAKE_VLV 0x1300b0
6041#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08006042#define FORCEWAKE_MEDIA_VLV 0x1300b8
6043#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03006044#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00006045#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08006046#define VLV_GTLC_WAKE_CTRL 0x130090
Imre Deak981a5ae2014-04-14 20:24:22 +03006047#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6048#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6049#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6050
Jesse Barnesd62b4892013-03-08 10:45:53 -08006051#define VLV_GTLC_PW_STATUS 0x130094
Imre Deak981a5ae2014-04-14 20:24:22 +03006052#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6053#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6054#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6055#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Keith Packard8d715f02011-11-18 20:39:01 -08006056#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Zhe Wang38cff0b2014-11-04 17:07:04 +00006057#define FORCEWAKE_MEDIA_GEN9 0xa270
6058#define FORCEWAKE_RENDER_GEN9 0xa278
6059#define FORCEWAKE_BLITTER_GEN9 0xa188
6060#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
6061#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
6062#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
Chris Wilsonc5836c22012-10-17 12:09:55 +01006063#define FORCEWAKE_KERNEL 0x1
6064#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08006065#define FORCEWAKE_MT_ACK 0x130040
6066#define ECOBUS 0xa180
6067#define FORCEWAKE_MT_ENABLE (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03006068#define VLV_SPAREG2H 0xA194
Chris Wilson8fd26852010-12-08 18:40:43 +00006069
Ben Widawskydd202c62012-02-09 10:15:18 +01006070#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02006071#define GT_FIFO_SBDROPERR (1<<6)
6072#define GT_FIFO_BLOBDROPERR (1<<5)
6073#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6074#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01006075#define GT_FIFO_OVFERR (1<<2)
6076#define GT_FIFO_IAWRERR (1<<1)
6077#define GT_FIFO_IARDERR (1<<0)
6078
Ville Syrjälä46520e22013-11-14 02:00:00 +02006079#define GTFIFOCTL 0x120008
6080#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01006081#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00006082
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006083#define HSW_IDICR 0x9008
6084#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6085#define HSW_EDRAM_PRESENT 0x120010
Damien Lespiau2db59d52015-02-03 14:25:14 +00006086#define EDRAM_ENABLED 0x1
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006087
Daniel Vetter80e829f2012-03-31 11:21:57 +02006088#define GEN6_UCGCTL1 0x9400
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006089# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006090# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02006091# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006092
Eric Anholt406478d2011-11-07 16:07:04 -08006093#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07006094# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07006095# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08006096# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08006097# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08006098# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08006099
Imre Deak9e72b462014-05-05 15:13:55 +03006100#define GEN6_UCGCTL3 0x9408
6101
Jesse Barnese3f33d42012-06-14 11:04:50 -07006102#define GEN7_UCGCTL4 0x940c
6103#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6104
Imre Deak9e72b462014-05-05 15:13:55 +03006105#define GEN6_RCGCTL1 0x9410
6106#define GEN6_RCGCTL2 0x9414
6107#define GEN6_RSTCTL 0x9420
6108
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006109#define GEN8_UCGCTL6 0x9430
Damien Lespiau9253c2e2015-02-09 19:33:10 +00006110#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006111#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02006112#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006113
Imre Deak9e72b462014-05-05 15:13:55 +03006114#define GEN6_GFXPAUSE 0xA000
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006115#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00006116#define GEN6_TURBO_DISABLE (1<<31)
6117#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03006118#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05306119#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00006120#define GEN6_OFFSET(x) ((x)<<19)
6121#define GEN6_AGGRESSIVE_TURBO (0<<15)
6122#define GEN6_RC_VIDEO_FREQ 0xA00C
6123#define GEN6_RC_CONTROL 0xA090
6124#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6125#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6126#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6127#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6128#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006129#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006130#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00006131#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6132#define GEN6_RC_CTL_HW_ENABLE (1<<31)
6133#define GEN6_RP_DOWN_TIMEOUT 0xA010
6134#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006135#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08006136#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08006137#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05306138#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08006139#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08006140#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05306141#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00006142#define GEN6_RP_CONTROL 0xA024
6143#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08006144#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6145#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6146#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6147#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6148#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00006149#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6150#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006151#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6152#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6153#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006154#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006155#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00006156#define GEN6_RP_UP_THRESHOLD 0xA02C
6157#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08006158#define GEN6_RP_CUR_UP_EI 0xA050
6159#define GEN6_CURICONT_MASK 0xffffff
6160#define GEN6_RP_CUR_UP 0xA054
6161#define GEN6_CURBSYTAVG_MASK 0xffffff
6162#define GEN6_RP_PREV_UP 0xA058
6163#define GEN6_RP_CUR_DOWN_EI 0xA05C
6164#define GEN6_CURIAVG_MASK 0xffffff
6165#define GEN6_RP_CUR_DOWN 0xA060
6166#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00006167#define GEN6_RP_UP_EI 0xA068
6168#define GEN6_RP_DOWN_EI 0xA06C
6169#define GEN6_RP_IDLE_HYSTERSIS 0xA070
Imre Deak9e72b462014-05-05 15:13:55 +03006170#define GEN6_RPDEUHWTC 0xA080
6171#define GEN6_RPDEUC 0xA084
6172#define GEN6_RPDEUCSW 0xA088
Chris Wilson8fd26852010-12-08 18:40:43 +00006173#define GEN6_RC_STATE 0xA094
6174#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6175#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6176#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6177#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6178#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6179#define GEN6_RC_SLEEP 0xA0B0
Imre Deak9e72b462014-05-05 15:13:55 +03006180#define GEN6_RCUBMABDTMR 0xA0B0
Chris Wilson8fd26852010-12-08 18:40:43 +00006181#define GEN6_RC1e_THRESHOLD 0xA0B4
6182#define GEN6_RC6_THRESHOLD 0xA0B8
6183#define GEN6_RC6p_THRESHOLD 0xA0BC
Imre Deak9e72b462014-05-05 15:13:55 +03006184#define VLV_RCEDATA 0xA0BC
Chris Wilson8fd26852010-12-08 18:40:43 +00006185#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006186#define GEN6_PMINTRMSK 0xA168
Deepak Sbaccd452014-05-15 20:58:09 +03006187#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Imre Deak9e72b462014-05-05 15:13:55 +03006188#define VLV_PWRDWNUPCTL 0xA294
Zhe Wang38c23522015-01-20 12:23:04 +00006189#define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6190#define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6191#define GEN9_PG_ENABLE 0xA210
Chris Wilson8fd26852010-12-08 18:40:43 +00006192
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05306193#define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6194#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6195#define PIXEL_OVERLAP_CNT_SHIFT 30
6196
Chris Wilson8fd26852010-12-08 18:40:43 +00006197#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07006198#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00006199#define GEN6_PMIIR 0x44028
6200#define GEN6_PMIER 0x4402C
6201#define GEN6_PM_MBOX_EVENT (1<<25)
6202#define GEN6_PM_THERMAL_EVENT (1<<24)
6203#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6204#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6205#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6206#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6207#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07006208#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07006209 GEN6_PM_RP_DOWN_THRESHOLD | \
6210 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00006211
Imre Deak9e72b462014-05-05 15:13:55 +03006212#define GEN7_GT_SCRATCH_BASE 0x4F100
6213#define GEN7_GT_SCRATCH_REG_NUM 8
6214
Deepak S76c3552f2014-01-30 23:08:16 +05306215#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6216#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6217#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6218
Ben Widawskycce66a22012-03-27 18:59:38 -07006219#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07006220#define VLV_COUNTER_CONTROL 0x138104
6221#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04006222#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6223#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07006224#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6225#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07006226#define GEN6_GT_GFX_RC6 0x138108
Imre Deak9cc19be2014-04-14 20:24:24 +03006227#define VLV_GT_RENDER_RC6 0x138108
6228#define VLV_GT_MEDIA_RC6 0x13810C
6229
Ben Widawskycce66a22012-03-27 18:59:38 -07006230#define GEN6_GT_GFX_RC6p 0x13810C
6231#define GEN6_GT_GFX_RC6pp 0x138110
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006232#define VLV_RENDER_C0_COUNT 0x138118
6233#define VLV_MEDIA_C0_COUNT 0x13811C
Ben Widawskycce66a22012-03-27 18:59:38 -07006234
Chris Wilson8fd26852010-12-08 18:40:43 +00006235#define GEN6_PCODE_MAILBOX 0x138124
6236#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08006237#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07006238#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6239#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07006240#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6241#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03006242#define GEN6_PCODE_READ_D_COMP 0x10
6243#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08006244#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6245#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07006246#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006247#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Chris Wilson8fd26852010-12-08 18:40:43 +00006248#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07006249#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01006250#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Damien Lespiaudddab342014-11-13 17:51:50 +00006251#define GEN6_PCODE_DATA1 0x13812C
Chris Wilson8fd26852010-12-08 18:40:43 +00006252
Pradeep Bhat2af30a52014-11-04 17:06:38 +00006253#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6254#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6255#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6256#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6257#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
6258
Ben Widawsky4d855292011-12-12 19:34:16 -08006259#define GEN6_GT_CORE_STATUS 0x138060
6260#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6261#define GEN6_RCn_MASK 7
6262#define GEN6_RC0 0
6263#define GEN6_RC3 2
6264#define GEN6_RC6 3
6265#define GEN6_RC7 4
6266
Jeff McGee5575f032015-02-27 10:22:32 -08006267#define CHV_POWER_SS0_SIG1 0xa720
6268#define CHV_POWER_SS1_SIG1 0xa728
6269#define CHV_SS_PG_ENABLE (1<<1)
6270#define CHV_EU08_PG_ENABLE (1<<9)
6271#define CHV_EU19_PG_ENABLE (1<<17)
6272#define CHV_EU210_PG_ENABLE (1<<25)
6273
6274#define CHV_POWER_SS0_SIG2 0xa724
6275#define CHV_POWER_SS1_SIG2 0xa72c
6276#define CHV_EU311_PG_ENABLE (1<<1)
6277
Jeff McGee1c046bc2015-04-03 18:13:18 -07006278#define GEN9_SLICE_PGCTL_ACK(slice) (0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06006279#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07006280#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06006281
Jeff McGee1c046bc2015-04-03 18:13:18 -07006282#define GEN9_SS01_EU_PGCTL_ACK(slice) (0x805c + (slice)*0x8)
6283#define GEN9_SS23_EU_PGCTL_ACK(slice) (0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06006284#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
6285#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
6286#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
6287#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
6288#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
6289#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
6290#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
6291#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
6292
Ben Widawskye3689192012-05-25 16:56:22 -07006293#define GEN7_MISCCPCTL (0x9424)
6294#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6295
6296/* IVYBRIDGE DPF */
6297#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07006298#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07006299#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6300#define GEN7_PARITY_ERROR_VALID (1<<13)
6301#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6302#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6303#define GEN7_PARITY_ERROR_ROW(reg) \
6304 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6305#define GEN7_PARITY_ERROR_BANK(reg) \
6306 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6307#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6308 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6309#define GEN7_L3CDERRST1_ENABLE (1<<7)
6310
Ben Widawskyb9524a12012-05-25 16:56:24 -07006311#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07006312#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07006313#define GEN7_L3LOG_SIZE 0x80
6314
Jesse Barnes12f33822012-10-25 12:15:45 -07006315#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6316#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6317#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07006318#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07006319#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6320
Damien Lespiau3ca5da42014-03-26 18:18:01 +00006321#define GEN9_HALF_SLICE_CHICKEN5 0xe188
6322#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00006323#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00006324
Kenneth Graunkec8966e12014-02-26 23:59:30 -08006325#define GEN8_ROW_CHICKEN 0xe4f0
6326#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08006327#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08006328
Jesse Barnes8ab43972012-10-25 12:15:42 -07006329#define GEN7_ROW_CHICKEN2 0xe4f4
6330#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6331#define DOP_CLOCK_GATING_DISABLE (1<<0)
6332
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006333#define HSW_ROW_CHICKEN3 0xe49c
6334#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6335
Ben Widawskyfd392b62013-11-04 22:52:39 -08006336#define HALF_SLICE_CHICKEN3 0xe184
Kenneth Graunke94411592014-12-31 16:23:00 -08006337#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08006338#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00006339#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07006340#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08006341
Nick Hoathcac23df2015-02-05 10:47:22 +00006342#define GEN9_HALF_SLICE_CHICKEN7 0xe194
6343#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
6344
Jani Nikulac46f1112014-10-27 16:26:52 +02006345/* Audio */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006346#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02006347#define INTEL_AUDIO_DEVCL 0x808629FB
6348#define INTEL_AUDIO_DEVBLC 0x80862801
6349#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08006350
6351#define G4X_AUD_CNTL_ST 0x620B4
Jani Nikulac46f1112014-10-27 16:26:52 +02006352#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6353#define G4X_ELDV_DEVCTG (1 << 14)
6354#define G4X_ELD_ADDR_MASK (0xf << 5)
6355#define G4X_ELD_ACK (1 << 4)
Wu Fengguange0dac652011-09-05 14:25:34 +08006356#define G4X_HDMIW_HDMIEDID 0x6210C
6357
Jani Nikulac46f1112014-10-27 16:26:52 +02006358#define _IBX_HDMIW_HDMIEDID_A 0xE2050
6359#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Wang Xingchao9b138a82012-08-09 16:52:18 +08006360#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006361 _IBX_HDMIW_HDMIEDID_A, \
6362 _IBX_HDMIW_HDMIEDID_B)
6363#define _IBX_AUD_CNTL_ST_A 0xE20B4
6364#define _IBX_AUD_CNTL_ST_B 0xE21B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08006365#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006366 _IBX_AUD_CNTL_ST_A, \
6367 _IBX_AUD_CNTL_ST_B)
6368#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6369#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
6370#define IBX_ELD_ACK (1 << 4)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006371#define IBX_AUD_CNTL_ST2 0xE20C0
Jani Nikula82910ac2014-10-27 16:26:59 +02006372#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
6373#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08006374
Jani Nikulac46f1112014-10-27 16:26:52 +02006375#define _CPT_HDMIW_HDMIEDID_A 0xE5050
6376#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Wang Xingchao9b138a82012-08-09 16:52:18 +08006377#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006378 _CPT_HDMIW_HDMIEDID_A, \
6379 _CPT_HDMIW_HDMIEDID_B)
6380#define _CPT_AUD_CNTL_ST_A 0xE50B4
6381#define _CPT_AUD_CNTL_ST_B 0xE51B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08006382#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006383 _CPT_AUD_CNTL_ST_A, \
6384 _CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006385#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08006386
Jani Nikulac46f1112014-10-27 16:26:52 +02006387#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
6388#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006389#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006390 _VLV_HDMIW_HDMIEDID_A, \
6391 _VLV_HDMIW_HDMIEDID_B)
6392#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
6393#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006394#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006395 _VLV_AUD_CNTL_ST_A, \
6396 _VLV_AUD_CNTL_ST_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006397#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
6398
Eric Anholtae662d32012-01-03 09:23:29 -08006399/* These are the 4 32-bit write offset registers for each stream
6400 * output buffer. It determines the offset from the
6401 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6402 */
6403#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
6404
Jani Nikulac46f1112014-10-27 16:26:52 +02006405#define _IBX_AUD_CONFIG_A 0xe2000
6406#define _IBX_AUD_CONFIG_B 0xe2100
Wang Xingchao9b138a82012-08-09 16:52:18 +08006407#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006408 _IBX_AUD_CONFIG_A, \
6409 _IBX_AUD_CONFIG_B)
6410#define _CPT_AUD_CONFIG_A 0xe5000
6411#define _CPT_AUD_CONFIG_B 0xe5100
Wang Xingchao9b138a82012-08-09 16:52:18 +08006412#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006413 _CPT_AUD_CONFIG_A, \
6414 _CPT_AUD_CONFIG_B)
6415#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
6416#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006417#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006418 _VLV_AUD_CONFIG_A, \
6419 _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006420
Wu Fengguangb6daa022012-01-06 14:41:31 -06006421#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
6422#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
6423#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02006424#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06006425#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02006426#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Wu Fengguangb6daa022012-01-06 14:41:31 -06006427#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03006428#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
6429#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
6430#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
6431#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
6432#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
6433#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
6434#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
6435#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
6436#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
6437#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
6438#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06006439#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
6440
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006441/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02006442#define _HSW_AUD_CONFIG_A 0x65000
6443#define _HSW_AUD_CONFIG_B 0x65100
6444#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
6445 _HSW_AUD_CONFIG_A, \
6446 _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006447
Jani Nikulac46f1112014-10-27 16:26:52 +02006448#define _HSW_AUD_MISC_CTRL_A 0x65010
6449#define _HSW_AUD_MISC_CTRL_B 0x65110
6450#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
6451 _HSW_AUD_MISC_CTRL_A, \
6452 _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006453
Jani Nikulac46f1112014-10-27 16:26:52 +02006454#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
6455#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
6456#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
6457 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
6458 _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006459
6460/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02006461#define _HSW_AUD_DIG_CNVT_1 0x65080
6462#define _HSW_AUD_DIG_CNVT_2 0x65180
6463#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
6464 _HSW_AUD_DIG_CNVT_1, \
6465 _HSW_AUD_DIG_CNVT_2)
6466#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006467
Jani Nikulac46f1112014-10-27 16:26:52 +02006468#define _HSW_AUD_EDID_DATA_A 0x65050
6469#define _HSW_AUD_EDID_DATA_B 0x65150
6470#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
6471 _HSW_AUD_EDID_DATA_A, \
6472 _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006473
Jani Nikulac46f1112014-10-27 16:26:52 +02006474#define HSW_AUD_PIPE_CONV_CFG 0x6507c
6475#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
Jani Nikula82910ac2014-10-27 16:26:59 +02006476#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
6477#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
6478#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
6479#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006480
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03006481/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02006482#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
6483#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
6484#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
6485#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006486#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
6487#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006488#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03006489#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
6490#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006491#define HSW_PWR_WELL_FORCE_ON (1<<19)
6492#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03006493
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00006494/* SKL Fuse Status */
6495#define SKL_FUSE_STATUS 0x42000
6496#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
6497#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
6498#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
6499#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
6500
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03006501/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02006502#define TRANS_DDI_FUNC_CTL_A 0x60400
6503#define TRANS_DDI_FUNC_CTL_B 0x61400
6504#define TRANS_DDI_FUNC_CTL_C 0x62400
6505#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006506#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
6507
Paulo Zanoniad80a812012-10-24 16:06:19 -02006508#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03006509/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02006510#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03006511#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02006512#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
6513#define TRANS_DDI_PORT_NONE (0<<28)
6514#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
6515#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
6516#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
6517#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
6518#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
6519#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
6520#define TRANS_DDI_BPC_MASK (7<<20)
6521#define TRANS_DDI_BPC_8 (0<<20)
6522#define TRANS_DDI_BPC_10 (1<<20)
6523#define TRANS_DDI_BPC_6 (2<<20)
6524#define TRANS_DDI_BPC_12 (3<<20)
6525#define TRANS_DDI_PVSYNC (1<<17)
6526#define TRANS_DDI_PHSYNC (1<<16)
6527#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
6528#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
6529#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
6530#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
6531#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10006532#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02006533#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03006534
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03006535/* DisplayPort Transport Control */
6536#define DP_TP_CTL_A 0x64040
6537#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006538#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
6539#define DP_TP_CTL_ENABLE (1<<31)
6540#define DP_TP_CTL_MODE_SST (0<<27)
6541#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10006542#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03006543#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006544#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03006545#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
6546#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
6547#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03006548#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
6549#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006550#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03006551#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03006552
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03006553/* DisplayPort Transport Status */
6554#define DP_TP_STATUS_A 0x64044
6555#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006556#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10006557#define DP_TP_STATUS_IDLE_DONE (1<<25)
6558#define DP_TP_STATUS_ACT_SENT (1<<24)
6559#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
6560#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
6561#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
6562#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
6563#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03006564
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03006565/* DDI Buffer Control */
6566#define DDI_BUF_CTL_A 0x64000
6567#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006568#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
6569#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05306570#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006571#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00006572#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006573#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02006574#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02006575#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03006576#define DDI_INIT_DISPLAY_DETECTED (1<<0)
6577
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03006578/* DDI Buffer Translations */
6579#define DDI_BUF_TRANS_A 0x64E00
6580#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006581#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03006582
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03006583/* Sideband Interface (SBI) is programmed indirectly, via
6584 * SBI_ADDR, which contains the register offset; and SBI_DATA,
6585 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006586#define SBI_ADDR 0xC6000
6587#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03006588#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02006589#define SBI_CTL_DEST_ICLK (0x0<<16)
6590#define SBI_CTL_DEST_MPHY (0x1<<16)
6591#define SBI_CTL_OP_IORD (0x2<<8)
6592#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03006593#define SBI_CTL_OP_CRRD (0x6<<8)
6594#define SBI_CTL_OP_CRWR (0x7<<8)
6595#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006596#define SBI_RESPONSE_SUCCESS (0x0<<1)
6597#define SBI_BUSY (0x1<<0)
6598#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006599
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006600/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006601#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006602#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
6603#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
6604#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
6605#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006606#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006607#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006608#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006609#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02006610#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006611#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006612#define SBI_SSCAUXDIV6 0x0610
6613#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006614#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006615#define SBI_GEN0 0x1f00
6616#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006617
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006618/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006619#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03006620#define PIXCLK_GATE_UNGATE (1<<0)
6621#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006622
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006623/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006624#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006625#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01006626#define SPLL_PLL_SSC (1<<28)
6627#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08006628#define SPLL_PLL_LCPLL (3<<28)
6629#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006630#define SPLL_PLL_FREQ_810MHz (0<<26)
6631#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08006632#define SPLL_PLL_FREQ_2700MHz (2<<26)
6633#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006634
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03006635/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006636#define WRPLL_CTL1 0x46040
6637#define WRPLL_CTL2 0x46060
Daniel Vetterd452c5b2014-07-04 11:27:39 -03006638#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006639#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03006640#define WRPLL_PLL_SSC (1<<28)
6641#define WRPLL_PLL_NON_SSC (2<<28)
6642#define WRPLL_PLL_LCPLL (3<<28)
6643#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03006644/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006645#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08006646#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006647#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08006648#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
6649#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006650#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08006651#define WRPLL_DIVIDER_FB_SHIFT 16
6652#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03006653
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006654/* Port clock selection */
6655#define PORT_CLK_SEL_A 0x46100
6656#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006657#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006658#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
6659#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
6660#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006661#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03006662#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006663#define PORT_CLK_SEL_WRPLL1 (4<<29)
6664#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03006665#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08006666#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006667
Paulo Zanonibb523fc2012-10-23 18:29:56 -02006668/* Transcoder clock selection */
6669#define TRANS_CLK_SEL_A 0x46140
6670#define TRANS_CLK_SEL_B 0x46144
6671#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
6672/* For each transcoder, we need to select the corresponding port clock */
6673#define TRANS_CLK_SEL_DISABLED (0x0<<29)
6674#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006675
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006676#define TRANSA_MSA_MISC 0x60410
6677#define TRANSB_MSA_MISC 0x61410
6678#define TRANSC_MSA_MISC 0x62410
6679#define TRANS_EDP_MSA_MISC 0x6f410
6680#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
6681
Paulo Zanonic9809792012-10-23 18:30:00 -02006682#define TRANS_MSA_SYNC_CLK (1<<0)
6683#define TRANS_MSA_6_BPC (0<<5)
6684#define TRANS_MSA_8_BPC (1<<5)
6685#define TRANS_MSA_10_BPC (2<<5)
6686#define TRANS_MSA_12_BPC (3<<5)
6687#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03006688
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006689/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006690#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006691#define LCPLL_PLL_DISABLE (1<<31)
6692#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03006693#define LCPLL_CLK_FREQ_MASK (3<<26)
6694#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07006695#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
6696#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
6697#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006698#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006699#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006700#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03006701#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006702#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
6703
Satheeshakrishna M326ac392014-11-13 14:55:13 +00006704/*
6705 * SKL Clocks
6706 */
6707
6708/* CDCLK_CTL */
6709#define CDCLK_CTL 0x46000
6710#define CDCLK_FREQ_SEL_MASK (3<<26)
6711#define CDCLK_FREQ_450_432 (0<<26)
6712#define CDCLK_FREQ_540 (1<<26)
6713#define CDCLK_FREQ_337_308 (2<<26)
6714#define CDCLK_FREQ_675_617 (3<<26)
6715#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
6716
6717/* LCPLL_CTL */
6718#define LCPLL1_CTL 0x46010
6719#define LCPLL2_CTL 0x46014
6720#define LCPLL_PLL_ENABLE (1<<31)
6721
6722/* DPLL control1 */
6723#define DPLL_CTRL1 0x6C058
6724#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
6725#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
6726#define DPLL_CRTL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00006727#define DPLL_CRTL1_LINK_RATE_SHIFT(id) ((id)*6+1)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00006728#define DPLL_CRTL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
6729#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
6730#define DPLL_CRTL1_LINK_RATE_2700 0
6731#define DPLL_CRTL1_LINK_RATE_1350 1
6732#define DPLL_CRTL1_LINK_RATE_810 2
6733#define DPLL_CRTL1_LINK_RATE_1620 3
6734#define DPLL_CRTL1_LINK_RATE_1080 4
6735#define DPLL_CRTL1_LINK_RATE_2160 5
6736
6737/* DPLL control2 */
6738#define DPLL_CTRL2 0x6C05C
6739#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
6740#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00006741#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00006742#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
6743#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
6744
6745/* DPLL Status */
6746#define DPLL_STATUS 0x6C060
6747#define DPLL_LOCK(id) (1<<((id)*8))
6748
6749/* DPLL cfg */
6750#define DPLL1_CFGCR1 0x6C040
6751#define DPLL2_CFGCR1 0x6C048
6752#define DPLL3_CFGCR1 0x6C050
6753#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
6754#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
6755#define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
6756#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
6757
6758#define DPLL1_CFGCR2 0x6C044
6759#define DPLL2_CFGCR2 0x6C04C
6760#define DPLL3_CFGCR2 0x6C054
6761#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
6762#define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
6763#define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
6764#define DPLL_CFGCR2_KDIV_MASK (3<<5)
6765#define DPLL_CFGCR2_KDIV(x) (x<<5)
6766#define DPLL_CFGCR2_KDIV_5 (0<<5)
6767#define DPLL_CFGCR2_KDIV_2 (1<<5)
6768#define DPLL_CFGCR2_KDIV_3 (2<<5)
6769#define DPLL_CFGCR2_KDIV_1 (3<<5)
6770#define DPLL_CFGCR2_PDIV_MASK (7<<2)
6771#define DPLL_CFGCR2_PDIV(x) (x<<2)
6772#define DPLL_CFGCR2_PDIV_1 (0<<2)
6773#define DPLL_CFGCR2_PDIV_2 (1<<2)
6774#define DPLL_CFGCR2_PDIV_3 (2<<2)
6775#define DPLL_CFGCR2_PDIV_7 (4<<2)
6776#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
6777
Satheeshakrishna M540e7322014-11-13 14:55:16 +00006778#define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
6779#define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
6780
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03006781/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
6782 * since on HSW we can't write to it using I915_WRITE. */
6783#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
6784#define D_COMP_BDW 0x138144
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006785#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
6786#define D_COMP_COMP_FORCE (1<<8)
6787#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006788
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03006789/* Pipe WM_LINETIME - watermark line time */
6790#define PIPE_WM_LINETIME_A 0x45270
6791#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006792#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6793 PIPE_WM_LINETIME_B)
6794#define PIPE_WM_LINETIME_MASK (0x1ff)
6795#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03006796#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006797#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03006798
6799/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006800#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00006801#define SFUSE_STRAP_FUSE_LOCK (1<<13)
6802#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03006803#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
6804#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
6805#define SFUSE_STRAP_DDID_DETECTED (1<<0)
6806
Paulo Zanoni801bcff2013-05-31 10:08:35 -03006807#define WM_MISC 0x45260
6808#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6809
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006810#define WM_DBG 0x45280
6811#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
6812#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
6813#define WM_DBG_DISALLOW_SPRITE (1<<2)
6814
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006815/* pipe CSC */
6816#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6817#define _PIPE_A_CSC_COEFF_BY 0x49014
6818#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6819#define _PIPE_A_CSC_COEFF_BU 0x4901c
6820#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6821#define _PIPE_A_CSC_COEFF_BV 0x49024
6822#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03006823#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6824#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6825#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006826#define _PIPE_A_CSC_PREOFF_HI 0x49030
6827#define _PIPE_A_CSC_PREOFF_ME 0x49034
6828#define _PIPE_A_CSC_PREOFF_LO 0x49038
6829#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6830#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6831#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6832
6833#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6834#define _PIPE_B_CSC_COEFF_BY 0x49114
6835#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6836#define _PIPE_B_CSC_COEFF_BU 0x4911c
6837#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6838#define _PIPE_B_CSC_COEFF_BV 0x49124
6839#define _PIPE_B_CSC_MODE 0x49128
6840#define _PIPE_B_CSC_PREOFF_HI 0x49130
6841#define _PIPE_B_CSC_PREOFF_ME 0x49134
6842#define _PIPE_B_CSC_PREOFF_LO 0x49138
6843#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6844#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6845#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6846
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006847#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6848#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6849#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6850#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6851#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6852#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6853#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6854#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6855#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6856#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6857#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6858#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6859#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6860
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006861/* MIPI DSI registers */
6862
6863#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
Jani Nikula3230bf12013-08-27 15:12:16 +03006864
6865#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006866#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
6867#define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
6868#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03006869#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6870#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05306871#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03006872#define DUAL_LINK_MODE_MASK (1 << 26)
6873#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6874#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006875#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03006876#define FLOPPED_HSTX (1 << 23)
6877#define DE_INVERT (1 << 19) /* XXX */
6878#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6879#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6880#define AFE_LATCHOUT (1 << 17)
6881#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006882#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6883#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6884#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6885#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03006886#define CSB_SHIFT 9
6887#define CSB_MASK (3 << 9)
6888#define CSB_20MHZ (0 << 9)
6889#define CSB_10MHZ (1 << 9)
6890#define CSB_40MHZ (2 << 9)
6891#define BANDGAP_MASK (1 << 8)
6892#define BANDGAP_PNW_CIRCUIT (0 << 8)
6893#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006894#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6895#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6896#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
6897#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03006898#define TEARING_EFFECT_MASK (3 << 2)
6899#define TEARING_EFFECT_OFF (0 << 2)
6900#define TEARING_EFFECT_DSI (1 << 2)
6901#define TEARING_EFFECT_GPIO (2 << 2)
6902#define LANE_CONFIGURATION_SHIFT 0
6903#define LANE_CONFIGURATION_MASK (3 << 0)
6904#define LANE_CONFIGURATION_4LANE (0 << 0)
6905#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6906#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6907
6908#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006909#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
6910#define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
6911 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006912#define TEARING_EFFECT_DELAY_SHIFT 0
6913#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6914
6915/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306916#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03006917
6918/* MIPI DSI Controller and D-PHY registers */
6919
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306920#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006921#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
6922#define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
6923 _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03006924#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6925#define ULPS_STATE_MASK (3 << 1)
6926#define ULPS_STATE_ENTER (2 << 1)
6927#define ULPS_STATE_EXIT (1 << 1)
6928#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6929#define DEVICE_READY (1 << 0)
6930
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306931#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006932#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
6933#define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
6934 _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306935#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006936#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
6937#define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
6938 _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03006939#define TEARING_EFFECT (1 << 31)
6940#define SPL_PKT_SENT_INTERRUPT (1 << 30)
6941#define GEN_READ_DATA_AVAIL (1 << 29)
6942#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6943#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6944#define RX_PROT_VIOLATION (1 << 26)
6945#define RX_INVALID_TX_LENGTH (1 << 25)
6946#define ACK_WITH_NO_ERROR (1 << 24)
6947#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6948#define LP_RX_TIMEOUT (1 << 22)
6949#define HS_TX_TIMEOUT (1 << 21)
6950#define DPI_FIFO_UNDERRUN (1 << 20)
6951#define LOW_CONTENTION (1 << 19)
6952#define HIGH_CONTENTION (1 << 18)
6953#define TXDSI_VC_ID_INVALID (1 << 17)
6954#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6955#define TXCHECKSUM_ERROR (1 << 15)
6956#define TXECC_MULTIBIT_ERROR (1 << 14)
6957#define TXECC_SINGLE_BIT_ERROR (1 << 13)
6958#define TXFALSE_CONTROL_ERROR (1 << 12)
6959#define RXDSI_VC_ID_INVALID (1 << 11)
6960#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6961#define RXCHECKSUM_ERROR (1 << 9)
6962#define RXECC_MULTIBIT_ERROR (1 << 8)
6963#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6964#define RXFALSE_CONTROL_ERROR (1 << 6)
6965#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6966#define RX_LP_TX_SYNC_ERROR (1 << 4)
6967#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6968#define RXEOT_SYNC_ERROR (1 << 2)
6969#define RXSOT_SYNC_ERROR (1 << 1)
6970#define RXSOT_ERROR (1 << 0)
6971
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306972#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006973#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
6974#define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
6975 _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03006976#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6977#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6978#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6979#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6980#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6981#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6982#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6983#define VID_MODE_FORMAT_MASK (0xf << 7)
6984#define VID_MODE_NOT_SUPPORTED (0 << 7)
6985#define VID_MODE_FORMAT_RGB565 (1 << 7)
6986#define VID_MODE_FORMAT_RGB666 (2 << 7)
6987#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6988#define VID_MODE_FORMAT_RGB888 (4 << 7)
6989#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6990#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6991#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6992#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6993#define DATA_LANES_PRG_REG_SHIFT 0
6994#define DATA_LANES_PRG_REG_MASK (7 << 0)
6995
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306996#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02006997#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
6998#define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
6999 _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007000#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7001
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307002#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007003#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
7004#define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
7005 _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007006#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
7007
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307008#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007009#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
7010#define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
7011 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007012#define TURN_AROUND_TIMEOUT_MASK 0x3f
7013
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307014#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007015#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
7016#define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
7017 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03007018#define DEVICE_RESET_TIMER_MASK 0xffff
7019
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307020#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007021#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
7022#define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
7023 _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03007024#define VERTICAL_ADDRESS_SHIFT 16
7025#define VERTICAL_ADDRESS_MASK (0xffff << 16)
7026#define HORIZONTAL_ADDRESS_SHIFT 0
7027#define HORIZONTAL_ADDRESS_MASK 0xffff
7028
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307029#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007030#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
7031#define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
7032 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007033#define DBI_FIFO_EMPTY_HALF (0 << 0)
7034#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
7035#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
7036
7037/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307038#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007039#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
7040#define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7041 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007042
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307043#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007044#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
7045#define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
7046 _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007047
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307048#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007049#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
7050#define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
7051 _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007052
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307053#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007054#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
7055#define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
7056 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007057
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307058#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007059#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
7060#define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7061 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007062
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307063#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007064#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
7065#define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
7066 _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007067
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307068#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007069#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
7070#define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
7071 _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007072
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307073#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007074#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
7075#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
7076 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307077
Jani Nikula3230bf12013-08-27 15:12:16 +03007078/* regs above are bits 15:0 */
7079
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307080#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007081#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
7082#define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
7083 _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007084#define DPI_LP_MODE (1 << 6)
7085#define BACKLIGHT_OFF (1 << 5)
7086#define BACKLIGHT_ON (1 << 4)
7087#define COLOR_MODE_OFF (1 << 3)
7088#define COLOR_MODE_ON (1 << 2)
7089#define TURN_ON (1 << 1)
7090#define SHUTDOWN (1 << 0)
7091
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307092#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007093#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
7094#define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
7095 _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007096#define COMMAND_BYTE_SHIFT 0
7097#define COMMAND_BYTE_MASK (0x3f << 0)
7098
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307099#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007100#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
7101#define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7102 _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007103#define MASTER_INIT_TIMER_SHIFT 0
7104#define MASTER_INIT_TIMER_MASK (0xffff << 0)
7105
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307106#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007107#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
7108#define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
7109 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007110#define MAX_RETURN_PKT_SIZE_SHIFT 0
7111#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7112
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307113#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007114#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
7115#define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7116 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007117#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7118#define DISABLE_VIDEO_BTA (1 << 3)
7119#define IP_TG_CONFIG (1 << 2)
7120#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7121#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7122#define VIDEO_MODE_BURST (3 << 0)
7123
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307124#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007125#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7126#define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7127 _MIPIC_EOT_DISABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007128#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7129#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7130#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7131#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7132#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7133#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7134#define CLOCKSTOP (1 << 1)
7135#define EOT_DISABLE (1 << 0)
7136
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307137#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007138#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
7139#define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7140 _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03007141#define LP_BYTECLK_SHIFT 0
7142#define LP_BYTECLK_MASK (0xffff << 0)
7143
7144/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307145#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007146#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
7147#define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7148 _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007149
7150/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307151#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007152#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
7153#define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7154 _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007155
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307156#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007157#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
7158#define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7159 _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307160#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007161#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
7162#define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7163 _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007164#define LONG_PACKET_WORD_COUNT_SHIFT 8
7165#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
7166#define SHORT_PACKET_PARAM_SHIFT 8
7167#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
7168#define VIRTUAL_CHANNEL_SHIFT 6
7169#define VIRTUAL_CHANNEL_MASK (3 << 6)
7170#define DATA_TYPE_SHIFT 0
7171#define DATA_TYPE_MASK (3f << 0)
7172/* data type values, see include/video/mipi_display.h */
7173
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307174#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007175#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
7176#define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
7177 _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007178#define DPI_FIFO_EMPTY (1 << 28)
7179#define DBI_FIFO_EMPTY (1 << 27)
7180#define LP_CTRL_FIFO_EMPTY (1 << 26)
7181#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
7182#define LP_CTRL_FIFO_FULL (1 << 24)
7183#define HS_CTRL_FIFO_EMPTY (1 << 18)
7184#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
7185#define HS_CTRL_FIFO_FULL (1 << 16)
7186#define LP_DATA_FIFO_EMPTY (1 << 10)
7187#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
7188#define LP_DATA_FIFO_FULL (1 << 8)
7189#define HS_DATA_FIFO_EMPTY (1 << 2)
7190#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
7191#define HS_DATA_FIFO_FULL (1 << 0)
7192
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307193#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007194#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
7195#define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
7196 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007197#define DBI_HS_LP_MODE_MASK (1 << 0)
7198#define DBI_LP_MODE (1 << 0)
7199#define DBI_HS_MODE (0 << 0)
7200
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307201#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007202#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
7203#define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
7204 _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03007205#define EXIT_ZERO_COUNT_SHIFT 24
7206#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
7207#define TRAIL_COUNT_SHIFT 16
7208#define TRAIL_COUNT_MASK (0x1f << 16)
7209#define CLK_ZERO_COUNT_SHIFT 8
7210#define CLK_ZERO_COUNT_MASK (0xff << 8)
7211#define PREPARE_COUNT_SHIFT 0
7212#define PREPARE_COUNT_MASK (0x3f << 0)
7213
7214/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307215#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007216#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
7217#define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
7218 _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007219
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307220#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7221 + 0xb088)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007222#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307223 + 0xb888)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007224#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
7225 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007226#define LP_HS_SSW_CNT_SHIFT 16
7227#define LP_HS_SSW_CNT_MASK (0xffff << 16)
7228#define HS_LP_PWR_SW_CNT_SHIFT 0
7229#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
7230
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307231#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007232#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
7233#define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
7234 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007235#define STOP_STATE_STALL_COUNTER_SHIFT 0
7236#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
7237
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307238#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007239#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
7240#define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
7241 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307242#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007243#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
7244#define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
7245 _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03007246#define RX_CONTENTION_DETECTED (1 << 0)
7247
7248/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307249#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03007250#define DBI_TYPEC_ENABLE (1 << 31)
7251#define DBI_TYPEC_WIP (1 << 30)
7252#define DBI_TYPEC_OPTION_SHIFT 28
7253#define DBI_TYPEC_OPTION_MASK (3 << 28)
7254#define DBI_TYPEC_FREQ_SHIFT 24
7255#define DBI_TYPEC_FREQ_MASK (0xf << 24)
7256#define DBI_TYPEC_OVERRIDE (1 << 8)
7257#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7258#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7259
7260
7261/* MIPI adapter registers */
7262
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307263#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007264#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
7265#define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
7266 _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007267#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7268#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7269#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7270#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7271#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7272#define READ_REQUEST_PRIORITY_SHIFT 3
7273#define READ_REQUEST_PRIORITY_MASK (3 << 3)
7274#define READ_REQUEST_PRIORITY_LOW (0 << 3)
7275#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7276#define RGB_FLIP_TO_BGR (1 << 2)
7277
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307278#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007279#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
7280#define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
7281 _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03007282#define DATA_MEM_ADDRESS_SHIFT 5
7283#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7284#define DATA_VALID (1 << 0)
7285
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307286#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007287#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
7288#define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
7289 _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03007290#define DATA_LENGTH_SHIFT 0
7291#define DATA_LENGTH_MASK (0xfffff << 0)
7292
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307293#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007294#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
7295#define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
7296 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03007297#define COMMAND_MEM_ADDRESS_SHIFT 5
7298#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
7299#define AUTO_PWG_ENABLE (1 << 2)
7300#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
7301#define COMMAND_VALID (1 << 0)
7302
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307303#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007304#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
7305#define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
7306 _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03007307#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
7308#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
7309
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307310#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007311#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
7312#define MIPI_READ_DATA_RETURN(port, n) \
7313 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
Shashank Sharmaa2560a62014-06-02 18:07:48 +05307314 + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03007315
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307316#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007317#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
7318#define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
7319 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03007320#define READ_DATA_VALID(n) (1 << (n))
7321
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007322/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00007323#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7324#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007325
Jesse Barnes585fb112008-07-29 11:54:06 -07007326#endif /* _I915_REG_H_ */