blob: 640f1f8159e8df3defad649b335ed25f296a2233 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/mtd/nand.c
3 *
4 * Overview:
5 * This is the generic MTD driver for NAND flash devices. It should be
6 * capable of working with almost all NAND chips currently available.
7 * Basic support for AG-AND chips is provided.
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00008 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Additional technical information is available on
maximilian attems8b2b4032007-07-28 13:07:16 +020010 * http://www.linux-mtd.infradead.org/doc/nand.html
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000011 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020013 * 2002-2006 Thomas Gleixner (tglx@linutronix.de)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020015 * Credits:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000016 * David Woodhouse for adding multichip support
17 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 * Aleph One Ltd. and Toby Churchill Ltd. for supporting the
19 * rework for 2K page size chips
20 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020021 * TODO:
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 * Enable cached programming for 2k page size chips
23 * Check, if mtd->ecctype should be set to MTD_ECC_HW
Brian Norris7854d3f2011-06-23 14:12:08 -070024 * if we have HW ECC support.
Linus Torvalds1da177e2005-04-16 15:20:36 -070025 * The AG-AND chips have nice features for speed improvement,
26 * which are not supported yet. Read / program 4 pages in one go.
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +030027 * BBT table is not serialized, has to be fixed
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 * This program is free software; you can redistribute it and/or modify
30 * it under the terms of the GNU General Public License version 2 as
31 * published by the Free Software Foundation.
32 *
33 */
34
David Woodhouse552d9202006-05-14 01:20:46 +010035#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/delay.h>
37#include <linux/errno.h>
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +020038#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/sched.h>
40#include <linux/slab.h>
41#include <linux/types.h>
42#include <linux/mtd/mtd.h>
43#include <linux/mtd/nand.h>
44#include <linux/mtd/nand_ecc.h>
Ivan Djelic193bd402011-03-11 11:05:33 +010045#include <linux/mtd/nand_bch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <linux/interrupt.h>
47#include <linux/bitops.h>
Richard Purdie8fe833c2006-03-31 02:31:14 -080048#include <linux/leds.h>
Florian Fainelli7351d3a2010-09-07 13:23:45 +020049#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <linux/mtd/partitions.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
52/* Define default oob placement schemes for large and small page devices */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020053static struct nand_ecclayout nand_oob_8 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 .eccbytes = 3,
55 .eccpos = {0, 1, 2},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020056 .oobfree = {
57 {.offset = 3,
58 .length = 2},
59 {.offset = 6,
Florian Fainellif8ac0412010-09-07 13:23:43 +020060 .length = 2} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070061};
62
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020063static struct nand_ecclayout nand_oob_16 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 .eccbytes = 6,
65 .eccpos = {0, 1, 2, 3, 6, 7},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020066 .oobfree = {
67 {.offset = 8,
Florian Fainellif8ac0412010-09-07 13:23:43 +020068 . length = 8} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070069};
70
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020071static struct nand_ecclayout nand_oob_64 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 .eccbytes = 24,
73 .eccpos = {
David Woodhousee0c7d762006-05-13 18:07:53 +010074 40, 41, 42, 43, 44, 45, 46, 47,
75 48, 49, 50, 51, 52, 53, 54, 55,
76 56, 57, 58, 59, 60, 61, 62, 63},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020077 .oobfree = {
78 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020079 .length = 38} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070080};
81
Thomas Gleixner81ec5362007-12-12 17:27:03 +010082static struct nand_ecclayout nand_oob_128 = {
83 .eccbytes = 48,
84 .eccpos = {
85 80, 81, 82, 83, 84, 85, 86, 87,
86 88, 89, 90, 91, 92, 93, 94, 95,
87 96, 97, 98, 99, 100, 101, 102, 103,
88 104, 105, 106, 107, 108, 109, 110, 111,
89 112, 113, 114, 115, 116, 117, 118, 119,
90 120, 121, 122, 123, 124, 125, 126, 127},
91 .oobfree = {
92 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020093 .length = 78} }
Thomas Gleixner81ec5362007-12-12 17:27:03 +010094};
95
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020096static int nand_get_device(struct nand_chip *chip, struct mtd_info *mtd,
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020097 int new_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
Thomas Gleixner8593fbc2006-05-29 03:26:58 +020099static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
100 struct mtd_oob_ops *ops);
101
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200102/*
Joe Perches8e87d782008-02-03 17:22:34 +0200103 * For devices which display every fart in the system on a separate LED. Is
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200104 * compiled away when LED support is disabled.
105 */
106DEFINE_LED_TRIGGER(nand_led_trigger);
107
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530108static int check_offs_len(struct mtd_info *mtd,
109 loff_t ofs, uint64_t len)
110{
111 struct nand_chip *chip = mtd->priv;
112 int ret = 0;
113
114 /* Start address must align on block boundary */
115 if (ofs & ((1 << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700116 pr_debug("%s: unaligned address\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530117 ret = -EINVAL;
118 }
119
120 /* Length must align on block boundary */
121 if (len & ((1 << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700122 pr_debug("%s: length not block aligned\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530123 ret = -EINVAL;
124 }
125
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530126 return ret;
127}
128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129/**
130 * nand_release_device - [GENERIC] release chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700131 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000132 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700133 * Deselect, release chip lock and wake up anyone waiting on the device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100135static void nand_release_device(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200137 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
139 /* De-select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200140 chip->select_chip(mtd, -1);
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100141
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200142 /* Release the controller and the chip */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200143 spin_lock(&chip->controller->lock);
144 chip->controller->active = NULL;
145 chip->state = FL_READY;
146 wake_up(&chip->controller->wq);
147 spin_unlock(&chip->controller->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148}
149
150/**
151 * nand_read_byte - [DEFAULT] read one byte from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700152 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700154 * Default read function for 8bit buswidth
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200156static uint8_t nand_read_byte(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200158 struct nand_chip *chip = mtd->priv;
159 return readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160}
161
162/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 * nand_read_byte16 - [DEFAULT] read one byte endianess aware from the chip
Brian Norris7854d3f2011-06-23 14:12:08 -0700164 * nand_read_byte16 - [DEFAULT] read one byte endianness aware from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700165 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700167 * Default read function for 16bit buswidth with endianness conversion.
168 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200170static uint8_t nand_read_byte16(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200172 struct nand_chip *chip = mtd->priv;
173 return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174}
175
176/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 * nand_read_word - [DEFAULT] read one word from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700178 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700180 * Default read function for 16bit buswidth without endianness conversion.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 */
182static u16 nand_read_word(struct mtd_info *mtd)
183{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200184 struct nand_chip *chip = mtd->priv;
185 return readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186}
187
188/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 * nand_select_chip - [DEFAULT] control CE line
Brian Norris8b6e50c2011-05-25 14:59:01 -0700190 * @mtd: MTD device structure
191 * @chipnr: chipnumber to select, -1 for deselect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 *
193 * Default select function for 1 chip devices.
194 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200195static void nand_select_chip(struct mtd_info *mtd, int chipnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200197 struct nand_chip *chip = mtd->priv;
198
199 switch (chipnr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 case -1:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200201 chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 break;
203 case 0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 break;
205
206 default:
207 BUG();
208 }
209}
210
211/**
212 * nand_write_buf - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700213 * @mtd: MTD device structure
214 * @buf: data buffer
215 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700217 * Default write function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200219static void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220{
221 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200222 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
David Woodhousee0c7d762006-05-13 18:07:53 +0100224 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200225 writeb(buf[i], chip->IO_ADDR_W);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226}
227
228/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000229 * nand_read_buf - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700230 * @mtd: MTD device structure
231 * @buf: buffer to store date
232 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700234 * Default read function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200236static void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237{
238 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200239 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240
David Woodhousee0c7d762006-05-13 18:07:53 +0100241 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200242 buf[i] = readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243}
244
245/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000246 * nand_verify_buf - [DEFAULT] Verify chip data against buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700247 * @mtd: MTD device structure
248 * @buf: buffer containing the data to compare
249 * @len: number of bytes to compare
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700251 * Default verify function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200253static int nand_verify_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254{
255 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200256 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257
David Woodhousee0c7d762006-05-13 18:07:53 +0100258 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200259 if (buf[i] != readb(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 return 0;
262}
263
264/**
265 * nand_write_buf16 - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700266 * @mtd: MTD device structure
267 * @buf: data buffer
268 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700270 * Default write function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200272static void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273{
274 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200275 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 u16 *p = (u16 *) buf;
277 len >>= 1;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000278
David Woodhousee0c7d762006-05-13 18:07:53 +0100279 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200280 writew(p[i], chip->IO_ADDR_W);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282}
283
284/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000285 * nand_read_buf16 - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700286 * @mtd: MTD device structure
287 * @buf: buffer to store date
288 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700290 * Default read function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200292static void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293{
294 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200295 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 u16 *p = (u16 *) buf;
297 len >>= 1;
298
David Woodhousee0c7d762006-05-13 18:07:53 +0100299 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200300 p[i] = readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301}
302
303/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000304 * nand_verify_buf16 - [DEFAULT] Verify chip data against buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700305 * @mtd: MTD device structure
306 * @buf: buffer containing the data to compare
307 * @len: number of bytes to compare
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700309 * Default verify function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200311static int nand_verify_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312{
313 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200314 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 u16 *p = (u16 *) buf;
316 len >>= 1;
317
David Woodhousee0c7d762006-05-13 18:07:53 +0100318 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200319 if (p[i] != readw(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 return -EFAULT;
321
322 return 0;
323}
324
325/**
326 * nand_block_bad - [DEFAULT] Read bad block marker from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700327 * @mtd: MTD device structure
328 * @ofs: offset from device start
329 * @getchip: 0, if the chip is already selected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000331 * Check, if the block is bad.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 */
333static int nand_block_bad(struct mtd_info *mtd, loff_t ofs, int getchip)
334{
Brian Norriscdbec052012-01-13 18:11:48 -0800335 int page, chipnr, res = 0, i = 0;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200336 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 u16 bad;
338
Brian Norris5fb15492011-05-31 16:31:21 -0700339 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -0700340 ofs += mtd->erasesize - mtd->writesize;
341
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100342 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 if (getchip) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200345 chipnr = (int)(ofs >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200347 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200350 chip->select_chip(mtd, chipnr);
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100351 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
Brian Norriscdbec052012-01-13 18:11:48 -0800353 do {
354 if (chip->options & NAND_BUSWIDTH_16) {
355 chip->cmdfunc(mtd, NAND_CMD_READOOB,
356 chip->badblockpos & 0xFE, page);
357 bad = cpu_to_le16(chip->read_word(mtd));
358 if (chip->badblockpos & 0x1)
359 bad >>= 8;
360 else
361 bad &= 0xFF;
362 } else {
363 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos,
364 page);
365 bad = chip->read_byte(mtd);
366 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000367
Brian Norriscdbec052012-01-13 18:11:48 -0800368 if (likely(chip->badblockbits == 8))
369 res = bad != 0xFF;
370 else
371 res = hweight8(bad) < chip->badblockbits;
372 ofs += mtd->writesize;
373 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
374 i++;
375 } while (!res && i < 2 && (chip->bbt_options & NAND_BBT_SCAN2NDPAGE));
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200376
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200377 if (getchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 nand_release_device(mtd);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000379
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 return res;
381}
382
383/**
384 * nand_default_block_markbad - [DEFAULT] mark a block bad
Brian Norris8b6e50c2011-05-25 14:59:01 -0700385 * @mtd: MTD device structure
386 * @ofs: offset from device start
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700388 * This is the default implementation, which can be overridden by a hardware
Brian Norrise2414f42012-02-06 13:44:00 -0800389 * specific driver. We try operations in the following order, according to our
390 * bbt_options (NAND_BBT_NO_OOB_BBM and NAND_BBT_USE_FLASH):
391 * (1) erase the affected block, to allow OOB marker to be written cleanly
392 * (2) update in-memory BBT
393 * (3) write bad block marker to OOB area of affected block
394 * (4) update flash-based BBT
395 * Note that we retain the first error encountered in (3) or (4), finish the
396 * procedures, and dump the error in the end.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397*/
398static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs)
399{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200400 struct nand_chip *chip = mtd->priv;
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200401 uint8_t buf[2] = { 0, 0 };
Brian Norrise2414f42012-02-06 13:44:00 -0800402 int block, res, ret = 0, i = 0;
403 int write_oob = !(chip->bbt_options & NAND_BBT_NO_OOB_BBM);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000404
Brian Norrise2414f42012-02-06 13:44:00 -0800405 if (write_oob) {
Brian Norris00918422012-01-13 18:11:47 -0800406 struct erase_info einfo;
407
408 /* Attempt erase before marking OOB */
409 memset(&einfo, 0, sizeof(einfo));
410 einfo.mtd = mtd;
411 einfo.addr = ofs;
412 einfo.len = 1 << chip->phys_erase_shift;
413 nand_erase_nand(mtd, &einfo, 0);
414 }
415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 /* Get block number */
Andre Renaud4226b512007-04-17 13:50:59 -0400417 block = (int)(ofs >> chip->bbt_erase_shift);
Brian Norrise2414f42012-02-06 13:44:00 -0800418 /* Mark block bad in memory-based BBT */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200419 if (chip->bbt)
420 chip->bbt[block >> 2] |= 0x01 << ((block & 0x03) << 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
Brian Norrise2414f42012-02-06 13:44:00 -0800422 /* Write bad block marker to OOB */
423 if (write_oob) {
Brian Norris4a89ff82011-08-30 18:45:45 -0700424 struct mtd_oob_ops ops;
Brian Norrisdf698622012-01-20 20:38:03 -0800425 loff_t wr_ofs = ofs;
Brian Norris4a89ff82011-08-30 18:45:45 -0700426
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300427 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000428
Brian Norris4a89ff82011-08-30 18:45:45 -0700429 ops.datbuf = NULL;
430 ops.oobbuf = buf;
Brian Norris85443312012-01-13 18:11:49 -0800431 ops.ooboffs = chip->badblockpos;
432 if (chip->options & NAND_BUSWIDTH_16) {
433 ops.ooboffs &= ~0x01;
434 ops.len = ops.ooblen = 2;
435 } else {
436 ops.len = ops.ooblen = 1;
437 }
Brian Norris23b1a992011-10-14 20:09:33 -0700438 ops.mode = MTD_OPS_PLACE_OOB;
Brian Norrisdf698622012-01-20 20:38:03 -0800439
Brian Norrise2414f42012-02-06 13:44:00 -0800440 /* Write to first/last page(s) if necessary */
Brian Norrisdf698622012-01-20 20:38:03 -0800441 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
442 wr_ofs += mtd->erasesize - mtd->writesize;
Brian Norris02ed70b2010-07-21 16:53:47 -0700443 do {
Brian Norrise2414f42012-02-06 13:44:00 -0800444 res = nand_do_write_oob(mtd, wr_ofs, &ops);
445 if (!ret)
446 ret = res;
Brian Norris02ed70b2010-07-21 16:53:47 -0700447
Brian Norris02ed70b2010-07-21 16:53:47 -0700448 i++;
Brian Norrisdf698622012-01-20 20:38:03 -0800449 wr_ofs += mtd->writesize;
Brian Norrise2414f42012-02-06 13:44:00 -0800450 } while ((chip->bbt_options & NAND_BBT_SCAN2NDPAGE) && i < 2);
Brian Norris02ed70b2010-07-21 16:53:47 -0700451
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300452 nand_release_device(mtd);
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200453 }
Brian Norrise2414f42012-02-06 13:44:00 -0800454
455 /* Update flash-based bad block table */
456 if (chip->bbt_options & NAND_BBT_USE_FLASH) {
457 res = nand_update_bbt(mtd, ofs);
458 if (!ret)
459 ret = res;
460 }
461
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200462 if (!ret)
463 mtd->ecc_stats.badblocks++;
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300464
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200465 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466}
467
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000468/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 * nand_check_wp - [GENERIC] check if the chip is write protected
Brian Norris8b6e50c2011-05-25 14:59:01 -0700470 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700472 * Check, if the device is write protected. The function expects, that the
473 * device is already selected.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100475static int nand_check_wp(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200477 struct nand_chip *chip = mtd->priv;
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200478
Brian Norris8b6e50c2011-05-25 14:59:01 -0700479 /* Broken xD cards report WP despite being writable */
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200480 if (chip->options & NAND_BROKEN_XD)
481 return 0;
482
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 /* Check the WP bit */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200484 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
485 return (chip->read_byte(mtd) & NAND_STATUS_WP) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486}
487
488/**
489 * nand_block_checkbad - [GENERIC] Check if a block is marked bad
Brian Norris8b6e50c2011-05-25 14:59:01 -0700490 * @mtd: MTD device structure
491 * @ofs: offset from device start
492 * @getchip: 0, if the chip is already selected
493 * @allowbbt: 1, if its allowed to access the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 *
495 * Check, if the block is bad. Either by reading the bad block table or
496 * calling of the scan function.
497 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200498static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int getchip,
499 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200501 struct nand_chip *chip = mtd->priv;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000502
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200503 if (!chip->bbt)
504 return chip->block_bad(mtd, ofs, getchip);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000505
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 /* Return info from the table */
David Woodhousee0c7d762006-05-13 18:07:53 +0100507 return nand_isbad_bbt(mtd, ofs, allowbbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508}
509
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200510/**
511 * panic_nand_wait_ready - [GENERIC] Wait for the ready pin after commands.
Brian Norris8b6e50c2011-05-25 14:59:01 -0700512 * @mtd: MTD device structure
513 * @timeo: Timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200514 *
515 * Helper function for nand_wait_ready used when needing to wait in interrupt
516 * context.
517 */
518static void panic_nand_wait_ready(struct mtd_info *mtd, unsigned long timeo)
519{
520 struct nand_chip *chip = mtd->priv;
521 int i;
522
523 /* Wait for the device to get ready */
524 for (i = 0; i < timeo; i++) {
525 if (chip->dev_ready(mtd))
526 break;
527 touch_softlockup_watchdog();
528 mdelay(1);
529 }
530}
531
Brian Norris7854d3f2011-06-23 14:12:08 -0700532/* Wait for the ready pin, after a command. The timeout is caught later. */
David Woodhouse4b648b02006-09-25 17:05:24 +0100533void nand_wait_ready(struct mtd_info *mtd)
Thomas Gleixner3b887752005-02-22 21:56:49 +0000534{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200535 struct nand_chip *chip = mtd->priv;
David Woodhousee0c7d762006-05-13 18:07:53 +0100536 unsigned long timeo = jiffies + 2;
Thomas Gleixner3b887752005-02-22 21:56:49 +0000537
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200538 /* 400ms timeout */
539 if (in_interrupt() || oops_in_progress)
540 return panic_nand_wait_ready(mtd, 400);
541
Richard Purdie8fe833c2006-03-31 02:31:14 -0800542 led_trigger_event(nand_led_trigger, LED_FULL);
Brian Norris7854d3f2011-06-23 14:12:08 -0700543 /* Wait until command is processed or timeout occurs */
Thomas Gleixner3b887752005-02-22 21:56:49 +0000544 do {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200545 if (chip->dev_ready(mtd))
Richard Purdie8fe833c2006-03-31 02:31:14 -0800546 break;
Ingo Molnar8446f1d2005-09-06 15:16:27 -0700547 touch_softlockup_watchdog();
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000548 } while (time_before(jiffies, timeo));
Richard Purdie8fe833c2006-03-31 02:31:14 -0800549 led_trigger_event(nand_led_trigger, LED_OFF);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000550}
David Woodhouse4b648b02006-09-25 17:05:24 +0100551EXPORT_SYMBOL_GPL(nand_wait_ready);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000552
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553/**
554 * nand_command - [DEFAULT] Send command to NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700555 * @mtd: MTD device structure
556 * @command: the command to be sent
557 * @column: the column address for this command, -1 if none
558 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700560 * Send command to NAND device. This function is used for small page devices
561 * (256/512 Bytes per page).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200563static void nand_command(struct mtd_info *mtd, unsigned int command,
564 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200566 register struct nand_chip *chip = mtd->priv;
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200567 int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
Brian Norris8b6e50c2011-05-25 14:59:01 -0700569 /* Write out the command to the device */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 if (command == NAND_CMD_SEQIN) {
571 int readcmd;
572
Joern Engel28318772006-05-22 23:18:05 +0200573 if (column >= mtd->writesize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 /* OOB area */
Joern Engel28318772006-05-22 23:18:05 +0200575 column -= mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 readcmd = NAND_CMD_READOOB;
577 } else if (column < 256) {
578 /* First 256 bytes --> READ0 */
579 readcmd = NAND_CMD_READ0;
580 } else {
581 column -= 256;
582 readcmd = NAND_CMD_READ1;
583 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200584 chip->cmd_ctrl(mtd, readcmd, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200585 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200587 chip->cmd_ctrl(mtd, command, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588
Brian Norris8b6e50c2011-05-25 14:59:01 -0700589 /* Address cycle, when necessary */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200590 ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE;
591 /* Serially input address */
592 if (column != -1) {
593 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200594 if (chip->options & NAND_BUSWIDTH_16)
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200595 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200596 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200597 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200599 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200600 chip->cmd_ctrl(mtd, page_addr, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200601 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200602 chip->cmd_ctrl(mtd, page_addr >> 8, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200603 /* One more address cycle for devices > 32MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200604 if (chip->chipsize > (32 << 20))
605 chip->cmd_ctrl(mtd, page_addr >> 16, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200606 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200607 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000608
609 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700610 * Program and erase have their own busy handlers status and sequential
611 * in needs no delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100612 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000614
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 case NAND_CMD_PAGEPROG:
616 case NAND_CMD_ERASE1:
617 case NAND_CMD_ERASE2:
618 case NAND_CMD_SEQIN:
619 case NAND_CMD_STATUS:
620 return;
621
622 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200623 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200625 udelay(chip->chip_delay);
626 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200627 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200628 chip->cmd_ctrl(mtd,
629 NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200630 while (!(chip->read_byte(mtd) & NAND_STATUS_READY))
631 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 return;
633
David Woodhousee0c7d762006-05-13 18:07:53 +0100634 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000636 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 * If we don't have access to the busy pin, we apply the given
638 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100639 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200640 if (!chip->dev_ready) {
641 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000643 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 }
Brian Norris8b6e50c2011-05-25 14:59:01 -0700645 /*
646 * Apply this short delay always to ensure that we do wait tWB in
647 * any case on any machine.
648 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100649 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000650
651 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652}
653
654/**
655 * nand_command_lp - [DEFAULT] Send command to NAND large page device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700656 * @mtd: MTD device structure
657 * @command: the command to be sent
658 * @column: the column address for this command, -1 if none
659 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 *
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200661 * Send command to NAND device. This is the version for the new large page
Brian Norris7854d3f2011-06-23 14:12:08 -0700662 * devices. We don't have the separate regions as we have in the small page
663 * devices. We must emulate NAND_CMD_READOOB to keep the code compatible.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200665static void nand_command_lp(struct mtd_info *mtd, unsigned int command,
666 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200668 register struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
670 /* Emulate NAND_CMD_READOOB */
671 if (command == NAND_CMD_READOOB) {
Joern Engel28318772006-05-22 23:18:05 +0200672 column += mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 command = NAND_CMD_READ0;
674 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000675
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200676 /* Command latch cycle */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200677 chip->cmd_ctrl(mtd, command & 0xff,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200678 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
680 if (column != -1 || page_addr != -1) {
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200681 int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682
683 /* Serially input address */
684 if (column != -1) {
685 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200686 if (chip->options & NAND_BUSWIDTH_16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200688 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200689 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200690 chip->cmd_ctrl(mtd, column >> 8, ctrl);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000691 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200693 chip->cmd_ctrl(mtd, page_addr, ctrl);
694 chip->cmd_ctrl(mtd, page_addr >> 8,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200695 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 /* One more address cycle for devices > 128MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200697 if (chip->chipsize > (128 << 20))
698 chip->cmd_ctrl(mtd, page_addr >> 16,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200699 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200702 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000703
704 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700705 * Program and erase have their own busy handlers status, sequential
706 * in, and deplete1 need no delay.
David A. Marlin30f464b2005-01-17 18:35:25 +0000707 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000709
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 case NAND_CMD_CACHEDPROG:
711 case NAND_CMD_PAGEPROG:
712 case NAND_CMD_ERASE1:
713 case NAND_CMD_ERASE2:
714 case NAND_CMD_SEQIN:
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200715 case NAND_CMD_RNDIN:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 case NAND_CMD_STATUS:
David A. Marlin30f464b2005-01-17 18:35:25 +0000717 case NAND_CMD_DEPLETE1:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 return;
719
David A. Marlin30f464b2005-01-17 18:35:25 +0000720 case NAND_CMD_STATUS_ERROR:
721 case NAND_CMD_STATUS_ERROR0:
722 case NAND_CMD_STATUS_ERROR1:
723 case NAND_CMD_STATUS_ERROR2:
724 case NAND_CMD_STATUS_ERROR3:
Brian Norris8b6e50c2011-05-25 14:59:01 -0700725 /* Read error status commands require only a short delay */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200726 udelay(chip->chip_delay);
David A. Marlin30f464b2005-01-17 18:35:25 +0000727 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728
729 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200730 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200732 udelay(chip->chip_delay);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200733 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
734 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
735 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
736 NAND_NCE | NAND_CTRL_CHANGE);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200737 while (!(chip->read_byte(mtd) & NAND_STATUS_READY))
738 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 return;
740
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200741 case NAND_CMD_RNDOUT:
742 /* No ready / busy check necessary */
743 chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART,
744 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
745 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
746 NAND_NCE | NAND_CTRL_CHANGE);
747 return;
748
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 case NAND_CMD_READ0:
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200750 chip->cmd_ctrl(mtd, NAND_CMD_READSTART,
751 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
752 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
753 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000754
David Woodhousee0c7d762006-05-13 18:07:53 +0100755 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000757 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 * If we don't have access to the busy pin, we apply the given
Brian Norris8b6e50c2011-05-25 14:59:01 -0700759 * command delay.
David Woodhousee0c7d762006-05-13 18:07:53 +0100760 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200761 if (!chip->dev_ready) {
762 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000764 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 }
Thomas Gleixner3b887752005-02-22 21:56:49 +0000766
Brian Norris8b6e50c2011-05-25 14:59:01 -0700767 /*
768 * Apply this short delay always to ensure that we do wait tWB in
769 * any case on any machine.
770 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100771 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000772
773 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774}
775
776/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200777 * panic_nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -0700778 * @chip: the nand chip descriptor
779 * @mtd: MTD device structure
780 * @new_state: the state which is requested
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200781 *
782 * Used when in panic, no locks are taken.
783 */
784static void panic_nand_get_device(struct nand_chip *chip,
785 struct mtd_info *mtd, int new_state)
786{
Brian Norris7854d3f2011-06-23 14:12:08 -0700787 /* Hardware controller shared among independent devices */
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200788 chip->controller->active = chip;
789 chip->state = new_state;
790}
791
792/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 * nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -0700794 * @chip: the nand chip descriptor
795 * @mtd: MTD device structure
796 * @new_state: the state which is requested
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 *
798 * Get the device and lock it for exclusive access
799 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200800static int
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200801nand_get_device(struct nand_chip *chip, struct mtd_info *mtd, int new_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200803 spinlock_t *lock = &chip->controller->lock;
804 wait_queue_head_t *wq = &chip->controller->wq;
David Woodhousee0c7d762006-05-13 18:07:53 +0100805 DECLARE_WAITQUEUE(wait, current);
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200806retry:
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100807 spin_lock(lock);
808
vimal singhb8b3ee92009-07-09 20:41:22 +0530809 /* Hardware controller shared among independent devices */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200810 if (!chip->controller->active)
811 chip->controller->active = chip;
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200812
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200813 if (chip->controller->active == chip && chip->state == FL_READY) {
814 chip->state = new_state;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100815 spin_unlock(lock);
Vitaly Wool962034f2005-09-15 14:58:53 +0100816 return 0;
817 }
818 if (new_state == FL_PM_SUSPENDED) {
Li Yang6b0d9a82009-11-17 14:45:49 -0800819 if (chip->controller->active->state == FL_PM_SUSPENDED) {
820 chip->state = FL_PM_SUSPENDED;
821 spin_unlock(lock);
822 return 0;
Li Yang6b0d9a82009-11-17 14:45:49 -0800823 }
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100824 }
825 set_current_state(TASK_UNINTERRUPTIBLE);
826 add_wait_queue(wq, &wait);
827 spin_unlock(lock);
828 schedule();
829 remove_wait_queue(wq, &wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 goto retry;
831}
832
833/**
Brian Norris8b6e50c2011-05-25 14:59:01 -0700834 * panic_nand_wait - [GENERIC] wait until the command is done
835 * @mtd: MTD device structure
836 * @chip: NAND chip structure
837 * @timeo: timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200838 *
839 * Wait for command done. This is a helper function for nand_wait used when
840 * we are in interrupt context. May happen when in panic and trying to write
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400841 * an oops through mtdoops.
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200842 */
843static void panic_nand_wait(struct mtd_info *mtd, struct nand_chip *chip,
844 unsigned long timeo)
845{
846 int i;
847 for (i = 0; i < timeo; i++) {
848 if (chip->dev_ready) {
849 if (chip->dev_ready(mtd))
850 break;
851 } else {
852 if (chip->read_byte(mtd) & NAND_STATUS_READY)
853 break;
854 }
855 mdelay(1);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200856 }
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200857}
858
859/**
Brian Norris8b6e50c2011-05-25 14:59:01 -0700860 * nand_wait - [DEFAULT] wait until the command is done
861 * @mtd: MTD device structure
862 * @chip: NAND chip structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700864 * Wait for command done. This applies to erase and program only. Erase can
865 * take up to 400ms and program up to 20ms according to general NAND and
866 * SmartMedia specs.
Randy Dunlap844d3b42006-06-28 21:48:27 -0700867 */
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200868static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869{
870
David Woodhousee0c7d762006-05-13 18:07:53 +0100871 unsigned long timeo = jiffies;
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200872 int status, state = chip->state;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000873
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 if (state == FL_ERASING)
David Woodhousee0c7d762006-05-13 18:07:53 +0100875 timeo += (HZ * 400) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 else
David Woodhousee0c7d762006-05-13 18:07:53 +0100877 timeo += (HZ * 20) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878
Richard Purdie8fe833c2006-03-31 02:31:14 -0800879 led_trigger_event(nand_led_trigger, LED_FULL);
880
Brian Norris8b6e50c2011-05-25 14:59:01 -0700881 /*
882 * Apply this short delay always to ensure that we do wait tWB in any
883 * case on any machine.
884 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100885 ndelay(100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200887 if ((state == FL_ERASING) && (chip->options & NAND_IS_AND))
888 chip->cmdfunc(mtd, NAND_CMD_STATUS_MULTI, -1, -1);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000889 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200890 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200892 if (in_interrupt() || oops_in_progress)
893 panic_nand_wait(mtd, chip, timeo);
894 else {
895 while (time_before(jiffies, timeo)) {
896 if (chip->dev_ready) {
897 if (chip->dev_ready(mtd))
898 break;
899 } else {
900 if (chip->read_byte(mtd) & NAND_STATUS_READY)
901 break;
902 }
903 cond_resched();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 }
Richard Purdie8fe833c2006-03-31 02:31:14 -0800906 led_trigger_event(nand_led_trigger, LED_OFF);
907
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200908 status = (int)chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 return status;
910}
911
912/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700913 * __nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700914 * @mtd: mtd info
915 * @ofs: offset to start unlock from
916 * @len: length to unlock
Brian Norris8b6e50c2011-05-25 14:59:01 -0700917 * @invert: when = 0, unlock the range of blocks within the lower and
918 * upper boundary address
919 * when = 1, unlock the range of blocks outside the boundaries
920 * of the lower and upper boundary address
Vimal Singh7d70f332010-02-08 15:50:49 +0530921 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700922 * Returs unlock status.
Vimal Singh7d70f332010-02-08 15:50:49 +0530923 */
924static int __nand_unlock(struct mtd_info *mtd, loff_t ofs,
925 uint64_t len, int invert)
926{
927 int ret = 0;
928 int status, page;
929 struct nand_chip *chip = mtd->priv;
930
931 /* Submit address of first page to unlock */
932 page = ofs >> chip->page_shift;
933 chip->cmdfunc(mtd, NAND_CMD_UNLOCK1, -1, page & chip->pagemask);
934
935 /* Submit address of last page to unlock */
936 page = (ofs + len) >> chip->page_shift;
937 chip->cmdfunc(mtd, NAND_CMD_UNLOCK2, -1,
938 (page | invert) & chip->pagemask);
939
940 /* Call wait ready function */
941 status = chip->waitfunc(mtd, chip);
Vimal Singh7d70f332010-02-08 15:50:49 +0530942 /* See if device thinks it succeeded */
943 if (status & 0x01) {
Brian Norris289c0522011-07-19 10:06:09 -0700944 pr_debug("%s: error status = 0x%08x\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530945 __func__, status);
946 ret = -EIO;
947 }
948
949 return ret;
950}
951
952/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700953 * nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700954 * @mtd: mtd info
955 * @ofs: offset to start unlock from
956 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +0530957 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700958 * Returns unlock status.
Vimal Singh7d70f332010-02-08 15:50:49 +0530959 */
960int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
961{
962 int ret = 0;
963 int chipnr;
964 struct nand_chip *chip = mtd->priv;
965
Brian Norris289c0522011-07-19 10:06:09 -0700966 pr_debug("%s: start = 0x%012llx, len = %llu\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530967 __func__, (unsigned long long)ofs, len);
968
969 if (check_offs_len(mtd, ofs, len))
970 ret = -EINVAL;
971
972 /* Align to last block address if size addresses end of the device */
973 if (ofs + len == mtd->size)
974 len -= mtd->erasesize;
975
976 nand_get_device(chip, mtd, FL_UNLOCKING);
977
978 /* Shift to get chip number */
979 chipnr = ofs >> chip->chip_shift;
980
981 chip->select_chip(mtd, chipnr);
982
983 /* Check, if it is write protected */
984 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -0700985 pr_debug("%s: device is write protected!\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530986 __func__);
987 ret = -EIO;
988 goto out;
989 }
990
991 ret = __nand_unlock(mtd, ofs, len, 0);
992
993out:
Vimal Singh7d70f332010-02-08 15:50:49 +0530994 nand_release_device(mtd);
995
996 return ret;
997}
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200998EXPORT_SYMBOL(nand_unlock);
Vimal Singh7d70f332010-02-08 15:50:49 +0530999
1000/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -07001001 * nand_lock - [REPLACEABLE] locks all blocks present in the device
Randy Dunlapb6d676d2010-08-10 18:02:50 -07001002 * @mtd: mtd info
1003 * @ofs: offset to start unlock from
1004 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +05301005 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001006 * This feature is not supported in many NAND parts. 'Micron' NAND parts do
1007 * have this feature, but it allows only to lock all blocks, not for specified
1008 * range for block. Implementing 'lock' feature by making use of 'unlock', for
1009 * now.
Vimal Singh7d70f332010-02-08 15:50:49 +05301010 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001011 * Returns lock status.
Vimal Singh7d70f332010-02-08 15:50:49 +05301012 */
1013int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
1014{
1015 int ret = 0;
1016 int chipnr, status, page;
1017 struct nand_chip *chip = mtd->priv;
1018
Brian Norris289c0522011-07-19 10:06:09 -07001019 pr_debug("%s: start = 0x%012llx, len = %llu\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301020 __func__, (unsigned long long)ofs, len);
1021
1022 if (check_offs_len(mtd, ofs, len))
1023 ret = -EINVAL;
1024
1025 nand_get_device(chip, mtd, FL_LOCKING);
1026
1027 /* Shift to get chip number */
1028 chipnr = ofs >> chip->chip_shift;
1029
1030 chip->select_chip(mtd, chipnr);
1031
1032 /* Check, if it is write protected */
1033 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -07001034 pr_debug("%s: device is write protected!\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301035 __func__);
1036 status = MTD_ERASE_FAILED;
1037 ret = -EIO;
1038 goto out;
1039 }
1040
1041 /* Submit address of first page to lock */
1042 page = ofs >> chip->page_shift;
1043 chip->cmdfunc(mtd, NAND_CMD_LOCK, -1, page & chip->pagemask);
1044
1045 /* Call wait ready function */
1046 status = chip->waitfunc(mtd, chip);
Vimal Singh7d70f332010-02-08 15:50:49 +05301047 /* See if device thinks it succeeded */
1048 if (status & 0x01) {
Brian Norris289c0522011-07-19 10:06:09 -07001049 pr_debug("%s: error status = 0x%08x\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301050 __func__, status);
1051 ret = -EIO;
1052 goto out;
1053 }
1054
1055 ret = __nand_unlock(mtd, ofs, len, 0x1);
1056
1057out:
Vimal Singh7d70f332010-02-08 15:50:49 +05301058 nand_release_device(mtd);
1059
1060 return ret;
1061}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001062EXPORT_SYMBOL(nand_lock);
Vimal Singh7d70f332010-02-08 15:50:49 +05301063
1064/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001065 * nand_read_page_raw - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001066 * @mtd: mtd info structure
1067 * @chip: nand chip info structure
1068 * @buf: buffer to store read data
1069 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001070 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001071 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001072 */
1073static int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001074 uint8_t *buf, int page)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001075{
1076 chip->read_buf(mtd, buf, mtd->writesize);
1077 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1078 return 0;
1079}
1080
1081/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001082 * nand_read_page_raw_syndrome - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001083 * @mtd: mtd info structure
1084 * @chip: nand chip info structure
1085 * @buf: buffer to store read data
1086 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001087 *
1088 * We need a special oob layout and handling even when OOB isn't used.
1089 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001090static int nand_read_page_raw_syndrome(struct mtd_info *mtd,
1091 struct nand_chip *chip,
1092 uint8_t *buf, int page)
David Brownell52ff49d2009-03-04 12:01:36 -08001093{
1094 int eccsize = chip->ecc.size;
1095 int eccbytes = chip->ecc.bytes;
1096 uint8_t *oob = chip->oob_poi;
1097 int steps, size;
1098
1099 for (steps = chip->ecc.steps; steps > 0; steps--) {
1100 chip->read_buf(mtd, buf, eccsize);
1101 buf += eccsize;
1102
1103 if (chip->ecc.prepad) {
1104 chip->read_buf(mtd, oob, chip->ecc.prepad);
1105 oob += chip->ecc.prepad;
1106 }
1107
1108 chip->read_buf(mtd, oob, eccbytes);
1109 oob += eccbytes;
1110
1111 if (chip->ecc.postpad) {
1112 chip->read_buf(mtd, oob, chip->ecc.postpad);
1113 oob += chip->ecc.postpad;
1114 }
1115 }
1116
1117 size = mtd->oobsize - (oob - chip->oob_poi);
1118 if (size)
1119 chip->read_buf(mtd, oob, size);
1120
1121 return 0;
1122}
1123
1124/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001125 * nand_read_page_swecc - [REPLACEABLE] software ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001126 * @mtd: mtd info structure
1127 * @chip: nand chip info structure
1128 * @buf: buffer to store read data
1129 * @page: page number to read
David A. Marlin068e3c02005-01-24 03:07:46 +00001130 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001131static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001132 uint8_t *buf, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001134 int i, eccsize = chip->ecc.size;
1135 int eccbytes = chip->ecc.bytes;
1136 int eccsteps = chip->ecc.steps;
1137 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001138 uint8_t *ecc_calc = chip->buffers->ecccalc;
1139 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001140 uint32_t *eccpos = chip->ecc.layout->eccpos;
Mike Dunn3f91e942012-04-25 12:06:09 -07001141 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001142
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001143 chip->ecc.read_page_raw(mtd, chip, buf, page);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001144
1145 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1146 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1147
1148 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001149 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001150
1151 eccsteps = chip->ecc.steps;
1152 p = buf;
1153
1154 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1155 int stat;
1156
1157 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Mike Dunn3f91e942012-04-25 12:06:09 -07001158 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001159 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001160 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001161 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001162 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1163 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001164 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001165 return max_bitflips;
Thomas Gleixner22c60f52005-04-04 19:56:32 +01001166}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001169 * nand_read_subpage - [REPLACEABLE] software ECC based sub-page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001170 * @mtd: mtd info structure
1171 * @chip: nand chip info structure
1172 * @data_offs: offset of requested data within the page
1173 * @readlen: data length
1174 * @bufpoi: buffer to store read data
Alexey Korolev3d459552008-05-15 17:23:18 +01001175 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001176static int nand_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
1177 uint32_t data_offs, uint32_t readlen, uint8_t *bufpoi)
Alexey Korolev3d459552008-05-15 17:23:18 +01001178{
1179 int start_step, end_step, num_steps;
1180 uint32_t *eccpos = chip->ecc.layout->eccpos;
1181 uint8_t *p;
1182 int data_col_addr, i, gaps = 0;
1183 int datafrag_len, eccfrag_len, aligned_len, aligned_pos;
1184 int busw = (chip->options & NAND_BUSWIDTH_16) ? 2 : 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001185 int index = 0;
Mike Dunn3f91e942012-04-25 12:06:09 -07001186 unsigned int max_bitflips = 0;
Alexey Korolev3d459552008-05-15 17:23:18 +01001187
Brian Norris7854d3f2011-06-23 14:12:08 -07001188 /* Column address within the page aligned to ECC size (256bytes) */
Alexey Korolev3d459552008-05-15 17:23:18 +01001189 start_step = data_offs / chip->ecc.size;
1190 end_step = (data_offs + readlen - 1) / chip->ecc.size;
1191 num_steps = end_step - start_step + 1;
1192
Brian Norris8b6e50c2011-05-25 14:59:01 -07001193 /* Data size aligned to ECC ecc.size */
Alexey Korolev3d459552008-05-15 17:23:18 +01001194 datafrag_len = num_steps * chip->ecc.size;
1195 eccfrag_len = num_steps * chip->ecc.bytes;
1196
1197 data_col_addr = start_step * chip->ecc.size;
1198 /* If we read not a page aligned data */
1199 if (data_col_addr != 0)
1200 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, data_col_addr, -1);
1201
1202 p = bufpoi + data_col_addr;
1203 chip->read_buf(mtd, p, datafrag_len);
1204
Brian Norris8b6e50c2011-05-25 14:59:01 -07001205 /* Calculate ECC */
Alexey Korolev3d459552008-05-15 17:23:18 +01001206 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size)
1207 chip->ecc.calculate(mtd, p, &chip->buffers->ecccalc[i]);
1208
Brian Norris8b6e50c2011-05-25 14:59:01 -07001209 /*
1210 * The performance is faster if we position offsets according to
Brian Norris7854d3f2011-06-23 14:12:08 -07001211 * ecc.pos. Let's make sure that there are no gaps in ECC positions.
Brian Norris8b6e50c2011-05-25 14:59:01 -07001212 */
Alexey Korolev3d459552008-05-15 17:23:18 +01001213 for (i = 0; i < eccfrag_len - 1; i++) {
1214 if (eccpos[i + start_step * chip->ecc.bytes] + 1 !=
1215 eccpos[i + start_step * chip->ecc.bytes + 1]) {
1216 gaps = 1;
1217 break;
1218 }
1219 }
1220 if (gaps) {
1221 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1);
1222 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1223 } else {
Brian Norris8b6e50c2011-05-25 14:59:01 -07001224 /*
Brian Norris7854d3f2011-06-23 14:12:08 -07001225 * Send the command to read the particular ECC bytes take care
Brian Norris8b6e50c2011-05-25 14:59:01 -07001226 * about buswidth alignment in read_buf.
1227 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001228 index = start_step * chip->ecc.bytes;
1229
1230 aligned_pos = eccpos[index] & ~(busw - 1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001231 aligned_len = eccfrag_len;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001232 if (eccpos[index] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001233 aligned_len++;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001234 if (eccpos[index + (num_steps * chip->ecc.bytes)] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001235 aligned_len++;
1236
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001237 chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
1238 mtd->writesize + aligned_pos, -1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001239 chip->read_buf(mtd, &chip->oob_poi[aligned_pos], aligned_len);
1240 }
1241
1242 for (i = 0; i < eccfrag_len; i++)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001243 chip->buffers->ecccode[i] = chip->oob_poi[eccpos[i + index]];
Alexey Korolev3d459552008-05-15 17:23:18 +01001244
1245 p = bufpoi + data_col_addr;
1246 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) {
1247 int stat;
1248
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001249 stat = chip->ecc.correct(mtd, p,
1250 &chip->buffers->ecccode[i], &chip->buffers->ecccalc[i]);
Mike Dunn3f91e942012-04-25 12:06:09 -07001251 if (stat < 0) {
Alexey Korolev3d459552008-05-15 17:23:18 +01001252 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001253 } else {
Alexey Korolev3d459552008-05-15 17:23:18 +01001254 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001255 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1256 }
Alexey Korolev3d459552008-05-15 17:23:18 +01001257 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001258 return max_bitflips;
Alexey Korolev3d459552008-05-15 17:23:18 +01001259}
1260
1261/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001262 * nand_read_page_hwecc - [REPLACEABLE] hardware ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001263 * @mtd: mtd info structure
1264 * @chip: nand chip info structure
1265 * @buf: buffer to store read data
1266 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001267 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001268 * Not for syndrome calculating ECC controllers which need a special oob layout.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001269 */
1270static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001271 uint8_t *buf, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001272{
1273 int i, eccsize = chip->ecc.size;
1274 int eccbytes = chip->ecc.bytes;
1275 int eccsteps = chip->ecc.steps;
1276 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001277 uint8_t *ecc_calc = chip->buffers->ecccalc;
1278 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001279 uint32_t *eccpos = chip->ecc.layout->eccpos;
Mike Dunn3f91e942012-04-25 12:06:09 -07001280 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001281
1282 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1283 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1284 chip->read_buf(mtd, p, eccsize);
1285 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1286 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001287 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001288
1289 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001290 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001291
1292 eccsteps = chip->ecc.steps;
1293 p = buf;
1294
1295 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1296 int stat;
1297
1298 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Mike Dunn3f91e942012-04-25 12:06:09 -07001299 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001300 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001301 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001302 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001303 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1304 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001305 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001306 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001307}
1308
1309/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001310 * nand_read_page_hwecc_oob_first - [REPLACEABLE] hw ecc, read oob first
Brian Norris8b6e50c2011-05-25 14:59:01 -07001311 * @mtd: mtd info structure
1312 * @chip: nand chip info structure
1313 * @buf: buffer to store read data
1314 * @page: page number to read
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001315 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001316 * Hardware ECC for large page chips, require OOB to be read first. For this
1317 * ECC mode, the write_page method is re-used from ECC_HW. These methods
1318 * read/write ECC from the OOB area, unlike the ECC_HW_SYNDROME support with
1319 * multiple ECC steps, follows the "infix ECC" scheme and reads/writes ECC from
1320 * the data area, by overwriting the NAND manufacturer bad block markings.
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001321 */
1322static int nand_read_page_hwecc_oob_first(struct mtd_info *mtd,
1323 struct nand_chip *chip, uint8_t *buf, int page)
1324{
1325 int i, eccsize = chip->ecc.size;
1326 int eccbytes = chip->ecc.bytes;
1327 int eccsteps = chip->ecc.steps;
1328 uint8_t *p = buf;
1329 uint8_t *ecc_code = chip->buffers->ecccode;
1330 uint32_t *eccpos = chip->ecc.layout->eccpos;
1331 uint8_t *ecc_calc = chip->buffers->ecccalc;
Mike Dunn3f91e942012-04-25 12:06:09 -07001332 unsigned int max_bitflips = 0;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001333
1334 /* Read the OOB area first */
1335 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1336 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1337 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
1338
1339 for (i = 0; i < chip->ecc.total; i++)
1340 ecc_code[i] = chip->oob_poi[eccpos[i]];
1341
1342 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1343 int stat;
1344
1345 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1346 chip->read_buf(mtd, p, eccsize);
1347 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1348
1349 stat = chip->ecc.correct(mtd, p, &ecc_code[i], NULL);
Mike Dunn3f91e942012-04-25 12:06:09 -07001350 if (stat < 0) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001351 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001352 } else {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001353 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001354 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1355 }
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001356 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001357 return max_bitflips;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001358}
1359
1360/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001361 * nand_read_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page read
Brian Norris8b6e50c2011-05-25 14:59:01 -07001362 * @mtd: mtd info structure
1363 * @chip: nand chip info structure
1364 * @buf: buffer to store read data
1365 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001366 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001367 * The hw generator calculates the error syndrome automatically. Therefore we
1368 * need a special oob layout and handling.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001369 */
1370static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001371 uint8_t *buf, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001372{
1373 int i, eccsize = chip->ecc.size;
1374 int eccbytes = chip->ecc.bytes;
1375 int eccsteps = chip->ecc.steps;
1376 uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001377 uint8_t *oob = chip->oob_poi;
Mike Dunn3f91e942012-04-25 12:06:09 -07001378 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001379
1380 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1381 int stat;
1382
1383 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1384 chip->read_buf(mtd, p, eccsize);
1385
1386 if (chip->ecc.prepad) {
1387 chip->read_buf(mtd, oob, chip->ecc.prepad);
1388 oob += chip->ecc.prepad;
1389 }
1390
1391 chip->ecc.hwctl(mtd, NAND_ECC_READSYN);
1392 chip->read_buf(mtd, oob, eccbytes);
1393 stat = chip->ecc.correct(mtd, p, oob, NULL);
1394
Mike Dunn3f91e942012-04-25 12:06:09 -07001395 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001396 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001397 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001398 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001399 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1400 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001401
1402 oob += eccbytes;
1403
1404 if (chip->ecc.postpad) {
1405 chip->read_buf(mtd, oob, chip->ecc.postpad);
1406 oob += chip->ecc.postpad;
1407 }
1408 }
1409
1410 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04001411 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001412 if (i)
1413 chip->read_buf(mtd, oob, i);
1414
Mike Dunn3f91e942012-04-25 12:06:09 -07001415 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001416}
1417
1418/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001419 * nand_transfer_oob - [INTERN] Transfer oob to client buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -07001420 * @chip: nand chip structure
1421 * @oob: oob destination address
1422 * @ops: oob ops structure
1423 * @len: size of oob to transfer
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001424 */
1425static uint8_t *nand_transfer_oob(struct nand_chip *chip, uint8_t *oob,
Vitaly Wool70145682006-11-03 18:20:38 +03001426 struct mtd_oob_ops *ops, size_t len)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001427{
Florian Fainellif8ac0412010-09-07 13:23:43 +02001428 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001429
Brian Norris0612b9d2011-08-30 18:45:40 -07001430 case MTD_OPS_PLACE_OOB:
1431 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001432 memcpy(oob, chip->oob_poi + ops->ooboffs, len);
1433 return oob + len;
1434
Brian Norris0612b9d2011-08-30 18:45:40 -07001435 case MTD_OPS_AUTO_OOB: {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001436 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001437 uint32_t boffs = 0, roffs = ops->ooboffs;
1438 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001439
Florian Fainellif8ac0412010-09-07 13:23:43 +02001440 for (; free->length && len; free++, len -= bytes) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07001441 /* Read request not from offset 0? */
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001442 if (unlikely(roffs)) {
1443 if (roffs >= free->length) {
1444 roffs -= free->length;
1445 continue;
1446 }
1447 boffs = free->offset + roffs;
1448 bytes = min_t(size_t, len,
1449 (free->length - roffs));
1450 roffs = 0;
1451 } else {
1452 bytes = min_t(size_t, len, free->length);
1453 boffs = free->offset;
1454 }
1455 memcpy(oob, chip->oob_poi + boffs, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001456 oob += bytes;
1457 }
1458 return oob;
1459 }
1460 default:
1461 BUG();
1462 }
1463 return NULL;
1464}
1465
1466/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001467 * nand_do_read_ops - [INTERN] Read data with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07001468 * @mtd: MTD device structure
1469 * @from: offset to read from
1470 * @ops: oob ops structure
David A. Marlin068e3c02005-01-24 03:07:46 +00001471 *
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001472 * Internal function. Called with chip held.
David A. Marlin068e3c02005-01-24 03:07:46 +00001473 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001474static int nand_do_read_ops(struct mtd_info *mtd, loff_t from,
1475 struct mtd_oob_ops *ops)
David A. Marlin068e3c02005-01-24 03:07:46 +00001476{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001477 int chipnr, page, realpage, col, bytes, aligned;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001478 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001479 struct mtd_ecc_stats stats;
1480 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
1481 int sndcmd = 1;
1482 int ret = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001483 uint32_t readlen = ops->len;
Vitaly Wool70145682006-11-03 18:20:38 +03001484 uint32_t oobreadlen = ops->ooblen;
Brian Norris0612b9d2011-08-30 18:45:40 -07001485 uint32_t max_oobsize = ops->mode == MTD_OPS_AUTO_OOB ?
Maxim Levitsky9aca3342010-02-22 20:39:35 +02001486 mtd->oobavail : mtd->oobsize;
1487
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001488 uint8_t *bufpoi, *oob, *buf;
Mike Dunnedbc45402012-04-25 12:06:11 -07001489 unsigned int max_bitflips = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001491 stats = mtd->ecc_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001493 chipnr = (int)(from >> chip->chip_shift);
1494 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001496 realpage = (int)(from >> chip->page_shift);
1497 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001499 col = (int)(from & (mtd->writesize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001501 buf = ops->datbuf;
1502 oob = ops->oobbuf;
1503
Florian Fainellif8ac0412010-09-07 13:23:43 +02001504 while (1) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001505 bytes = min(mtd->writesize - col, readlen);
1506 aligned = (bytes == mtd->writesize);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001507
Brian Norris8b6e50c2011-05-25 14:59:01 -07001508 /* Is the current page in the buffer? */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001509 if (realpage != chip->pagebuf || oob) {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001510 bufpoi = aligned ? buf : chip->buffers->databuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001512 if (likely(sndcmd)) {
1513 chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page);
1514 sndcmd = 0;
1515 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
Mike Dunnedbc45402012-04-25 12:06:11 -07001517 /*
1518 * Now read the page into the buffer. Absent an error,
1519 * the read methods return max bitflips per ecc step.
1520 */
Brian Norris0612b9d2011-08-30 18:45:40 -07001521 if (unlikely(ops->mode == MTD_OPS_RAW))
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001522 ret = chip->ecc.read_page_raw(mtd, chip,
1523 bufpoi, page);
Alexey Korolev3d459552008-05-15 17:23:18 +01001524 else if (!aligned && NAND_SUBPAGE_READ(chip) && !oob)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001525 ret = chip->ecc.read_subpage(mtd, chip,
1526 col, bytes, bufpoi);
David Woodhouse956e9442006-09-25 17:12:39 +01001527 else
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001528 ret = chip->ecc.read_page(mtd, chip, bufpoi,
1529 page);
Brian Norris6d77b9d2011-09-07 13:13:40 -07001530 if (ret < 0) {
1531 if (!aligned)
1532 /* Invalidate page cache */
1533 chip->pagebuf = -1;
David Woodhousee0c7d762006-05-13 18:07:53 +01001534 break;
Brian Norris6d77b9d2011-09-07 13:13:40 -07001535 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001536
Mike Dunnedbc45402012-04-25 12:06:11 -07001537 max_bitflips = max_t(unsigned int, max_bitflips, ret);
1538
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001539 /* Transfer not aligned data */
1540 if (!aligned) {
Artem Bityutskiyc1194c72010-09-03 22:01:16 +03001541 if (!NAND_SUBPAGE_READ(chip) && !oob &&
Brian Norris6d77b9d2011-09-07 13:13:40 -07001542 !(mtd->ecc_stats.failed - stats.failed) &&
Mike Dunnedbc45402012-04-25 12:06:11 -07001543 (ops->mode != MTD_OPS_RAW)) {
Alexey Korolev3d459552008-05-15 17:23:18 +01001544 chip->pagebuf = realpage;
Mike Dunnedbc45402012-04-25 12:06:11 -07001545 chip->pagebuf_bitflips = ret;
1546 } else {
Brian Norris6d77b9d2011-09-07 13:13:40 -07001547 /* Invalidate page cache */
1548 chip->pagebuf = -1;
Mike Dunnedbc45402012-04-25 12:06:11 -07001549 }
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001550 memcpy(buf, chip->buffers->databuf + col, bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001552
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001553 buf += bytes;
1554
1555 if (unlikely(oob)) {
Maxim Levitsky9aca3342010-02-22 20:39:35 +02001556
Maxim Levitskyb64d39d2010-02-22 20:39:37 +02001557 int toread = min(oobreadlen, max_oobsize);
1558
1559 if (toread) {
1560 oob = nand_transfer_oob(chip,
1561 oob, ops, toread);
1562 oobreadlen -= toread;
1563 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001564 }
1565
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001566 if (!(chip->options & NAND_NO_READRDY)) {
1567 /*
1568 * Apply delay or wait for ready/busy pin. Do
1569 * this before the AUTOINCR check, so no
1570 * problems arise if a chip which does auto
1571 * increment is marked as NOAUTOINCR by the
1572 * board driver.
1573 */
1574 if (!chip->dev_ready)
1575 udelay(chip->chip_delay);
1576 else
1577 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001579 } else {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001580 memcpy(buf, chip->buffers->databuf + col, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001581 buf += bytes;
Mike Dunnedbc45402012-04-25 12:06:11 -07001582 max_bitflips = max_t(unsigned int, max_bitflips,
1583 chip->pagebuf_bitflips);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001584 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001586 readlen -= bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001587
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001588 if (!readlen)
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001589 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590
Brian Norris8b6e50c2011-05-25 14:59:01 -07001591 /* For subsequent reads align to page boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592 col = 0;
1593 /* Increment page address */
1594 realpage++;
1595
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001596 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597 /* Check, if we cross a chip boundary */
1598 if (!page) {
1599 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001600 chip->select_chip(mtd, -1);
1601 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001603
Brian Norris8b6e50c2011-05-25 14:59:01 -07001604 /*
1605 * Check, if the chip supports auto page increment or if we
1606 * have hit a block boundary.
David Woodhousee0c7d762006-05-13 18:07:53 +01001607 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001608 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001609 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610 }
1611
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001612 ops->retlen = ops->len - (size_t) readlen;
Vitaly Wool70145682006-11-03 18:20:38 +03001613 if (oob)
1614 ops->oobretlen = ops->ooblen - oobreadlen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615
Mike Dunn3f91e942012-04-25 12:06:09 -07001616 if (ret < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001617 return ret;
1618
Thomas Gleixner9a1fcdf2006-05-29 14:56:39 +02001619 if (mtd->ecc_stats.failed - stats.failed)
1620 return -EBADMSG;
1621
Mike Dunnedbc45402012-04-25 12:06:11 -07001622 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001623}
1624
1625/**
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001626 * nand_read - [MTD Interface] MTD compatibility function for nand_do_read_ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001627 * @mtd: MTD device structure
1628 * @from: offset to read from
1629 * @len: number of bytes to read
1630 * @retlen: pointer to variable to store the number of read bytes
1631 * @buf: the databuffer to put data
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001632 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001633 * Get hold of the chip and call nand_do_read.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001634 */
1635static int nand_read(struct mtd_info *mtd, loff_t from, size_t len,
1636 size_t *retlen, uint8_t *buf)
1637{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001638 struct nand_chip *chip = mtd->priv;
Brian Norris4a89ff82011-08-30 18:45:45 -07001639 struct mtd_oob_ops ops;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001640 int ret;
1641
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001642 nand_get_device(chip, mtd, FL_READING);
Brian Norris4a89ff82011-08-30 18:45:45 -07001643 ops.len = len;
1644 ops.datbuf = buf;
1645 ops.oobbuf = NULL;
Brian Norris23b1a992011-10-14 20:09:33 -07001646 ops.mode = 0;
Brian Norris4a89ff82011-08-30 18:45:45 -07001647 ret = nand_do_read_ops(mtd, from, &ops);
Brian Norris4a89ff82011-08-30 18:45:45 -07001648 *retlen = ops.retlen;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001649 nand_release_device(mtd);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001650 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651}
1652
1653/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001654 * nand_read_oob_std - [REPLACEABLE] the most common OOB data read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001655 * @mtd: mtd info structure
1656 * @chip: nand chip info structure
1657 * @page: page number to read
1658 * @sndcmd: flag whether to issue read command or not
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001659 */
1660static int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1661 int page, int sndcmd)
1662{
1663 if (sndcmd) {
1664 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1665 sndcmd = 0;
1666 }
1667 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1668 return sndcmd;
1669}
1670
1671/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001672 * nand_read_oob_syndrome - [REPLACEABLE] OOB data read function for HW ECC
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001673 * with syndromes
Brian Norris8b6e50c2011-05-25 14:59:01 -07001674 * @mtd: mtd info structure
1675 * @chip: nand chip info structure
1676 * @page: page number to read
1677 * @sndcmd: flag whether to issue read command or not
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001678 */
1679static int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1680 int page, int sndcmd)
1681{
1682 uint8_t *buf = chip->oob_poi;
1683 int length = mtd->oobsize;
1684 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1685 int eccsize = chip->ecc.size;
1686 uint8_t *bufpoi = buf;
1687 int i, toread, sndrnd = 0, pos;
1688
1689 chip->cmdfunc(mtd, NAND_CMD_READ0, chip->ecc.size, page);
1690 for (i = 0; i < chip->ecc.steps; i++) {
1691 if (sndrnd) {
1692 pos = eccsize + i * (eccsize + chunk);
1693 if (mtd->writesize > 512)
1694 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, pos, -1);
1695 else
1696 chip->cmdfunc(mtd, NAND_CMD_READ0, pos, page);
1697 } else
1698 sndrnd = 1;
1699 toread = min_t(int, length, chunk);
1700 chip->read_buf(mtd, bufpoi, toread);
1701 bufpoi += toread;
1702 length -= toread;
1703 }
1704 if (length > 0)
1705 chip->read_buf(mtd, bufpoi, length);
1706
1707 return 1;
1708}
1709
1710/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001711 * nand_write_oob_std - [REPLACEABLE] the most common OOB data write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001712 * @mtd: mtd info structure
1713 * @chip: nand chip info structure
1714 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001715 */
1716static int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1717 int page)
1718{
1719 int status = 0;
1720 const uint8_t *buf = chip->oob_poi;
1721 int length = mtd->oobsize;
1722
1723 chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page);
1724 chip->write_buf(mtd, buf, length);
1725 /* Send command to program the OOB data */
1726 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1727
1728 status = chip->waitfunc(mtd, chip);
1729
Savin Zlobec0d420f92006-06-21 11:51:20 +02001730 return status & NAND_STATUS_FAIL ? -EIO : 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001731}
1732
1733/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001734 * nand_write_oob_syndrome - [REPLACEABLE] OOB data write function for HW ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07001735 * with syndrome - only for large page flash
1736 * @mtd: mtd info structure
1737 * @chip: nand chip info structure
1738 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001739 */
1740static int nand_write_oob_syndrome(struct mtd_info *mtd,
1741 struct nand_chip *chip, int page)
1742{
1743 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1744 int eccsize = chip->ecc.size, length = mtd->oobsize;
1745 int i, len, pos, status = 0, sndcmd = 0, steps = chip->ecc.steps;
1746 const uint8_t *bufpoi = chip->oob_poi;
1747
1748 /*
1749 * data-ecc-data-ecc ... ecc-oob
1750 * or
1751 * data-pad-ecc-pad-data-pad .... ecc-pad-oob
1752 */
1753 if (!chip->ecc.prepad && !chip->ecc.postpad) {
1754 pos = steps * (eccsize + chunk);
1755 steps = 0;
1756 } else
Vitaly Wool8b0036e2006-07-11 09:11:25 +02001757 pos = eccsize;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001758
1759 chip->cmdfunc(mtd, NAND_CMD_SEQIN, pos, page);
1760 for (i = 0; i < steps; i++) {
1761 if (sndcmd) {
1762 if (mtd->writesize <= 512) {
1763 uint32_t fill = 0xFFFFFFFF;
1764
1765 len = eccsize;
1766 while (len > 0) {
1767 int num = min_t(int, len, 4);
1768 chip->write_buf(mtd, (uint8_t *)&fill,
1769 num);
1770 len -= num;
1771 }
1772 } else {
1773 pos = eccsize + i * (eccsize + chunk);
1774 chip->cmdfunc(mtd, NAND_CMD_RNDIN, pos, -1);
1775 }
1776 } else
1777 sndcmd = 1;
1778 len = min_t(int, length, chunk);
1779 chip->write_buf(mtd, bufpoi, len);
1780 bufpoi += len;
1781 length -= len;
1782 }
1783 if (length > 0)
1784 chip->write_buf(mtd, bufpoi, length);
1785
1786 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1787 status = chip->waitfunc(mtd, chip);
1788
1789 return status & NAND_STATUS_FAIL ? -EIO : 0;
1790}
1791
1792/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001793 * nand_do_read_oob - [INTERN] NAND read out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07001794 * @mtd: MTD device structure
1795 * @from: offset to read from
1796 * @ops: oob operations description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001798 * NAND read out-of-band data from the spare area.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001800static int nand_do_read_oob(struct mtd_info *mtd, loff_t from,
1801 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802{
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001803 int page, realpage, chipnr, sndcmd = 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001804 struct nand_chip *chip = mtd->priv;
Brian Norris041e4572011-06-23 16:45:24 -07001805 struct mtd_ecc_stats stats;
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001806 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
Vitaly Wool70145682006-11-03 18:20:38 +03001807 int readlen = ops->ooblen;
1808 int len;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001809 uint8_t *buf = ops->oobbuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810
Brian Norris289c0522011-07-19 10:06:09 -07001811 pr_debug("%s: from = 0x%08Lx, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05301812 __func__, (unsigned long long)from, readlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813
Brian Norris041e4572011-06-23 16:45:24 -07001814 stats = mtd->ecc_stats;
1815
Brian Norris0612b9d2011-08-30 18:45:40 -07001816 if (ops->mode == MTD_OPS_AUTO_OOB)
Vitaly Wool70145682006-11-03 18:20:38 +03001817 len = chip->ecc.layout->oobavail;
Adrian Hunter03736152007-01-31 17:58:29 +02001818 else
1819 len = mtd->oobsize;
1820
1821 if (unlikely(ops->ooboffs >= len)) {
Brian Norris289c0522011-07-19 10:06:09 -07001822 pr_debug("%s: attempt to start read outside oob\n",
1823 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001824 return -EINVAL;
1825 }
1826
1827 /* Do not allow reads past end of device */
1828 if (unlikely(from >= mtd->size ||
1829 ops->ooboffs + readlen > ((mtd->size >> chip->page_shift) -
1830 (from >> chip->page_shift)) * len)) {
Brian Norris289c0522011-07-19 10:06:09 -07001831 pr_debug("%s: attempt to read beyond end of device\n",
1832 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001833 return -EINVAL;
1834 }
Vitaly Wool70145682006-11-03 18:20:38 +03001835
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001836 chipnr = (int)(from >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001837 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001839 /* Shift to get page */
1840 realpage = (int)(from >> chip->page_shift);
1841 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842
Florian Fainellif8ac0412010-09-07 13:23:43 +02001843 while (1) {
Brian Norris0612b9d2011-08-30 18:45:40 -07001844 if (ops->mode == MTD_OPS_RAW)
Brian Norrisc46f6482011-08-30 18:45:38 -07001845 sndcmd = chip->ecc.read_oob_raw(mtd, chip, page, sndcmd);
1846 else
1847 sndcmd = chip->ecc.read_oob(mtd, chip, page, sndcmd);
Vitaly Wool70145682006-11-03 18:20:38 +03001848
1849 len = min(len, readlen);
1850 buf = nand_transfer_oob(chip, buf, ops, len);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001851
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001852 if (!(chip->options & NAND_NO_READRDY)) {
1853 /*
1854 * Apply delay or wait for ready/busy pin. Do this
1855 * before the AUTOINCR check, so no problems arise if a
1856 * chip which does auto increment is marked as
1857 * NOAUTOINCR by the board driver.
Thomas Gleixner19870da2005-07-15 14:53:51 +01001858 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001859 if (!chip->dev_ready)
1860 udelay(chip->chip_delay);
Thomas Gleixner19870da2005-07-15 14:53:51 +01001861 else
1862 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863 }
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001864
Vitaly Wool70145682006-11-03 18:20:38 +03001865 readlen -= len;
Savin Zlobec0d420f92006-06-21 11:51:20 +02001866 if (!readlen)
1867 break;
1868
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001869 /* Increment page address */
1870 realpage++;
1871
1872 page = realpage & chip->pagemask;
1873 /* Check, if we cross a chip boundary */
1874 if (!page) {
1875 chipnr++;
1876 chip->select_chip(mtd, -1);
1877 chip->select_chip(mtd, chipnr);
1878 }
1879
Brian Norris8b6e50c2011-05-25 14:59:01 -07001880 /*
1881 * Check, if the chip supports auto page increment or if we
1882 * have hit a block boundary.
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001883 */
1884 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
1885 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886 }
1887
Vitaly Wool70145682006-11-03 18:20:38 +03001888 ops->oobretlen = ops->ooblen;
Brian Norris041e4572011-06-23 16:45:24 -07001889
1890 if (mtd->ecc_stats.failed - stats.failed)
1891 return -EBADMSG;
1892
1893 return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894}
1895
1896/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001897 * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07001898 * @mtd: MTD device structure
1899 * @from: offset to read from
1900 * @ops: oob operation description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001902 * NAND read data and/or out-of-band data.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001904static int nand_read_oob(struct mtd_info *mtd, loff_t from,
1905 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001907 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001908 int ret = -ENOTSUPP;
1909
1910 ops->retlen = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911
1912 /* Do not allow reads past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03001913 if (ops->datbuf && (from + ops->len) > mtd->size) {
Brian Norris289c0522011-07-19 10:06:09 -07001914 pr_debug("%s: attempt to read beyond end of device\n",
1915 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 return -EINVAL;
1917 }
1918
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001919 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920
Florian Fainellif8ac0412010-09-07 13:23:43 +02001921 switch (ops->mode) {
Brian Norris0612b9d2011-08-30 18:45:40 -07001922 case MTD_OPS_PLACE_OOB:
1923 case MTD_OPS_AUTO_OOB:
1924 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001925 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001926
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001927 default:
1928 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929 }
1930
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001931 if (!ops->datbuf)
1932 ret = nand_do_read_oob(mtd, from, ops);
1933 else
1934 ret = nand_do_read_ops(mtd, from, ops);
1935
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001936out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001938 return ret;
1939}
1940
1941
1942/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001943 * nand_write_page_raw - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001944 * @mtd: mtd info structure
1945 * @chip: nand chip info structure
1946 * @buf: data buffer
David Brownell52ff49d2009-03-04 12:01:36 -08001947 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001948 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001949 */
1950static void nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1951 const uint8_t *buf)
1952{
1953 chip->write_buf(mtd, buf, mtd->writesize);
1954 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955}
1956
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001957/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001958 * nand_write_page_raw_syndrome - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001959 * @mtd: mtd info structure
1960 * @chip: nand chip info structure
1961 * @buf: data buffer
David Brownell52ff49d2009-03-04 12:01:36 -08001962 *
1963 * We need a special oob layout and handling even when ECC isn't checked.
1964 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001965static void nand_write_page_raw_syndrome(struct mtd_info *mtd,
1966 struct nand_chip *chip,
1967 const uint8_t *buf)
David Brownell52ff49d2009-03-04 12:01:36 -08001968{
1969 int eccsize = chip->ecc.size;
1970 int eccbytes = chip->ecc.bytes;
1971 uint8_t *oob = chip->oob_poi;
1972 int steps, size;
1973
1974 for (steps = chip->ecc.steps; steps > 0; steps--) {
1975 chip->write_buf(mtd, buf, eccsize);
1976 buf += eccsize;
1977
1978 if (chip->ecc.prepad) {
1979 chip->write_buf(mtd, oob, chip->ecc.prepad);
1980 oob += chip->ecc.prepad;
1981 }
1982
1983 chip->read_buf(mtd, oob, eccbytes);
1984 oob += eccbytes;
1985
1986 if (chip->ecc.postpad) {
1987 chip->write_buf(mtd, oob, chip->ecc.postpad);
1988 oob += chip->ecc.postpad;
1989 }
1990 }
1991
1992 size = mtd->oobsize - (oob - chip->oob_poi);
1993 if (size)
1994 chip->write_buf(mtd, oob, size);
1995}
1996/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001997 * nand_write_page_swecc - [REPLACEABLE] software ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001998 * @mtd: mtd info structure
1999 * @chip: nand chip info structure
2000 * @buf: data buffer
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002001 */
2002static void nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
2003 const uint8_t *buf)
2004{
2005 int i, eccsize = chip->ecc.size;
2006 int eccbytes = chip->ecc.bytes;
2007 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01002008 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002009 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01002010 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002011
Brian Norris7854d3f2011-06-23 14:12:08 -07002012 /* Software ECC calculation */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002013 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
2014 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002015
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002016 for (i = 0; i < chip->ecc.total; i++)
2017 chip->oob_poi[eccpos[i]] = ecc_calc[i];
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002018
Thomas Gleixner90424de2007-04-05 11:44:05 +02002019 chip->ecc.write_page_raw(mtd, chip, buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002020}
2021
2022/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002023 * nand_write_page_hwecc - [REPLACEABLE] hardware ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002024 * @mtd: mtd info structure
2025 * @chip: nand chip info structure
2026 * @buf: data buffer
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002027 */
2028static void nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
2029 const uint8_t *buf)
2030{
2031 int i, eccsize = chip->ecc.size;
2032 int eccbytes = chip->ecc.bytes;
2033 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01002034 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002035 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01002036 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002037
2038 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
2039 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
David Woodhouse29da9ce2006-05-26 23:05:44 +01002040 chip->write_buf(mtd, p, eccsize);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002041 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
2042 }
2043
2044 for (i = 0; i < chip->ecc.total; i++)
2045 chip->oob_poi[eccpos[i]] = ecc_calc[i];
2046
2047 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
2048}
2049
2050/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002051 * nand_write_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page write
Brian Norris8b6e50c2011-05-25 14:59:01 -07002052 * @mtd: mtd info structure
2053 * @chip: nand chip info structure
2054 * @buf: data buffer
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002055 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002056 * The hw generator calculates the error syndrome automatically. Therefore we
2057 * need a special oob layout and handling.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002058 */
2059static void nand_write_page_syndrome(struct mtd_info *mtd,
2060 struct nand_chip *chip, const uint8_t *buf)
2061{
2062 int i, eccsize = chip->ecc.size;
2063 int eccbytes = chip->ecc.bytes;
2064 int eccsteps = chip->ecc.steps;
2065 const uint8_t *p = buf;
2066 uint8_t *oob = chip->oob_poi;
2067
2068 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
2069
2070 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
2071 chip->write_buf(mtd, p, eccsize);
2072
2073 if (chip->ecc.prepad) {
2074 chip->write_buf(mtd, oob, chip->ecc.prepad);
2075 oob += chip->ecc.prepad;
2076 }
2077
2078 chip->ecc.calculate(mtd, p, oob);
2079 chip->write_buf(mtd, oob, eccbytes);
2080 oob += eccbytes;
2081
2082 if (chip->ecc.postpad) {
2083 chip->write_buf(mtd, oob, chip->ecc.postpad);
2084 oob += chip->ecc.postpad;
2085 }
2086 }
2087
2088 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04002089 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002090 if (i)
2091 chip->write_buf(mtd, oob, i);
2092}
2093
2094/**
David Woodhouse956e9442006-09-25 17:12:39 +01002095 * nand_write_page - [REPLACEABLE] write one page
Brian Norris8b6e50c2011-05-25 14:59:01 -07002096 * @mtd: MTD device structure
2097 * @chip: NAND chip descriptor
2098 * @buf: the data to write
2099 * @page: page number to write
2100 * @cached: cached programming
2101 * @raw: use _raw version of write_page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002102 */
2103static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
David Woodhouse956e9442006-09-25 17:12:39 +01002104 const uint8_t *buf, int page, int cached, int raw)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002105{
2106 int status;
2107
2108 chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page);
2109
David Woodhouse956e9442006-09-25 17:12:39 +01002110 if (unlikely(raw))
2111 chip->ecc.write_page_raw(mtd, chip, buf);
2112 else
2113 chip->ecc.write_page(mtd, chip, buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002114
2115 /*
Brian Norris7854d3f2011-06-23 14:12:08 -07002116 * Cached progamming disabled for now. Not sure if it's worth the
Brian Norris8b6e50c2011-05-25 14:59:01 -07002117 * trouble. The speed gain is not very impressive. (2.3->2.6Mib/s).
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002118 */
2119 cached = 0;
2120
2121 if (!cached || !(chip->options & NAND_CACHEPRG)) {
2122
2123 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002124 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002125 /*
2126 * See if operation failed and additional status checks are
Brian Norris8b6e50c2011-05-25 14:59:01 -07002127 * available.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002128 */
2129 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2130 status = chip->errstat(mtd, chip, FL_WRITING, status,
2131 page);
2132
2133 if (status & NAND_STATUS_FAIL)
2134 return -EIO;
2135 } else {
2136 chip->cmdfunc(mtd, NAND_CMD_CACHEDPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002137 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002138 }
2139
2140#ifdef CONFIG_MTD_NAND_VERIFY_WRITE
2141 /* Send command to read back the data */
2142 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
2143
2144 if (chip->verify_buf(mtd, buf, mtd->writesize))
2145 return -EIO;
Bastian Hecht09cbe582012-04-27 12:19:31 +02002146
2147 /* Make sure the next page prog is preceded by a status read */
2148 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002149#endif
2150 return 0;
2151}
2152
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002153/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002154 * nand_fill_oob - [INTERN] Transfer client buffer to oob
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002155 * @mtd: MTD device structure
Brian Norris8b6e50c2011-05-25 14:59:01 -07002156 * @oob: oob data buffer
2157 * @len: oob data write length
2158 * @ops: oob ops structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002159 */
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002160static uint8_t *nand_fill_oob(struct mtd_info *mtd, uint8_t *oob, size_t len,
2161 struct mtd_oob_ops *ops)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002162{
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002163 struct nand_chip *chip = mtd->priv;
2164
2165 /*
2166 * Initialise to all 0xFF, to avoid the possibility of left over OOB
2167 * data from a previous OOB read.
2168 */
2169 memset(chip->oob_poi, 0xff, mtd->oobsize);
2170
Florian Fainellif8ac0412010-09-07 13:23:43 +02002171 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002172
Brian Norris0612b9d2011-08-30 18:45:40 -07002173 case MTD_OPS_PLACE_OOB:
2174 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002175 memcpy(chip->oob_poi + ops->ooboffs, oob, len);
2176 return oob + len;
2177
Brian Norris0612b9d2011-08-30 18:45:40 -07002178 case MTD_OPS_AUTO_OOB: {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002179 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002180 uint32_t boffs = 0, woffs = ops->ooboffs;
2181 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002182
Florian Fainellif8ac0412010-09-07 13:23:43 +02002183 for (; free->length && len; free++, len -= bytes) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07002184 /* Write request not from offset 0? */
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002185 if (unlikely(woffs)) {
2186 if (woffs >= free->length) {
2187 woffs -= free->length;
2188 continue;
2189 }
2190 boffs = free->offset + woffs;
2191 bytes = min_t(size_t, len,
2192 (free->length - woffs));
2193 woffs = 0;
2194 } else {
2195 bytes = min_t(size_t, len, free->length);
2196 boffs = free->offset;
2197 }
Vitaly Wool8b0036e2006-07-11 09:11:25 +02002198 memcpy(chip->oob_poi + boffs, oob, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002199 oob += bytes;
2200 }
2201 return oob;
2202 }
2203 default:
2204 BUG();
2205 }
2206 return NULL;
2207}
2208
Florian Fainellif8ac0412010-09-07 13:23:43 +02002209#define NOTALIGNED(x) ((x & (chip->subpagesize - 1)) != 0)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002210
2211/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002212 * nand_do_write_ops - [INTERN] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002213 * @mtd: MTD device structure
2214 * @to: offset to write to
2215 * @ops: oob operations description structure
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002216 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002217 * NAND write with ECC.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002218 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002219static int nand_do_write_ops(struct mtd_info *mtd, loff_t to,
2220 struct mtd_oob_ops *ops)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002221{
Thomas Gleixner29072b92006-09-28 15:38:36 +02002222 int chipnr, realpage, page, blockmask, column;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002223 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002224 uint32_t writelen = ops->len;
Maxim Levitsky782ce792010-02-22 20:39:36 +02002225
2226 uint32_t oobwritelen = ops->ooblen;
Brian Norris0612b9d2011-08-30 18:45:40 -07002227 uint32_t oobmaxlen = ops->mode == MTD_OPS_AUTO_OOB ?
Maxim Levitsky782ce792010-02-22 20:39:36 +02002228 mtd->oobavail : mtd->oobsize;
2229
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002230 uint8_t *oob = ops->oobbuf;
2231 uint8_t *buf = ops->datbuf;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002232 int ret, subpage;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002233
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002234 ops->retlen = 0;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002235 if (!writelen)
2236 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002237
Brian Norris8b6e50c2011-05-25 14:59:01 -07002238 /* Reject writes, which are not page aligned */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002239 if (NOTALIGNED(to) || NOTALIGNED(ops->len)) {
Brian Norrisd0370212011-07-19 10:06:08 -07002240 pr_notice("%s: attempt to write non page aligned data\n",
2241 __func__);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002242 return -EINVAL;
2243 }
2244
Thomas Gleixner29072b92006-09-28 15:38:36 +02002245 column = to & (mtd->writesize - 1);
2246 subpage = column || (writelen & (mtd->writesize - 1));
2247
2248 if (subpage && oob)
2249 return -EINVAL;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002250
Thomas Gleixner6a930962006-06-28 00:11:45 +02002251 chipnr = (int)(to >> chip->chip_shift);
2252 chip->select_chip(mtd, chipnr);
2253
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002254 /* Check, if it is write protected */
2255 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002256 return -EIO;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002257
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002258 realpage = (int)(to >> chip->page_shift);
2259 page = realpage & chip->pagemask;
2260 blockmask = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
2261
2262 /* Invalidate the page cache, when we write to the cached page */
2263 if (to <= (chip->pagebuf << chip->page_shift) &&
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002264 (chip->pagebuf << chip->page_shift) < (to + ops->len))
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002265 chip->pagebuf = -1;
2266
Maxim Levitsky782ce792010-02-22 20:39:36 +02002267 /* Don't allow multipage oob writes with offset */
Jon Poveycdcf12b2010-09-30 20:41:34 +09002268 if (oob && ops->ooboffs && (ops->ooboffs + ops->ooblen > oobmaxlen))
Maxim Levitsky782ce792010-02-22 20:39:36 +02002269 return -EINVAL;
2270
Florian Fainellif8ac0412010-09-07 13:23:43 +02002271 while (1) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02002272 int bytes = mtd->writesize;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002273 int cached = writelen > bytes && page != blockmask;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002274 uint8_t *wbuf = buf;
2275
Brian Norris8b6e50c2011-05-25 14:59:01 -07002276 /* Partial page write? */
Thomas Gleixner29072b92006-09-28 15:38:36 +02002277 if (unlikely(column || writelen < (mtd->writesize - 1))) {
2278 cached = 0;
2279 bytes = min_t(int, bytes - column, (int) writelen);
2280 chip->pagebuf = -1;
2281 memset(chip->buffers->databuf, 0xff, mtd->writesize);
2282 memcpy(&chip->buffers->databuf[column], buf, bytes);
2283 wbuf = chip->buffers->databuf;
2284 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002285
Maxim Levitsky782ce792010-02-22 20:39:36 +02002286 if (unlikely(oob)) {
2287 size_t len = min(oobwritelen, oobmaxlen);
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002288 oob = nand_fill_oob(mtd, oob, len, ops);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002289 oobwritelen -= len;
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002290 } else {
2291 /* We still need to erase leftover OOB data */
2292 memset(chip->oob_poi, 0xff, mtd->oobsize);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002293 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002294
Thomas Gleixner29072b92006-09-28 15:38:36 +02002295 ret = chip->write_page(mtd, chip, wbuf, page, cached,
Brian Norris0612b9d2011-08-30 18:45:40 -07002296 (ops->mode == MTD_OPS_RAW));
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002297 if (ret)
2298 break;
2299
2300 writelen -= bytes;
2301 if (!writelen)
2302 break;
2303
Thomas Gleixner29072b92006-09-28 15:38:36 +02002304 column = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002305 buf += bytes;
2306 realpage++;
2307
2308 page = realpage & chip->pagemask;
2309 /* Check, if we cross a chip boundary */
2310 if (!page) {
2311 chipnr++;
2312 chip->select_chip(mtd, -1);
2313 chip->select_chip(mtd, chipnr);
2314 }
2315 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002316
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002317 ops->retlen = ops->len - writelen;
Vitaly Wool70145682006-11-03 18:20:38 +03002318 if (unlikely(oob))
2319 ops->oobretlen = ops->ooblen;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002320 return ret;
2321}
2322
2323/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002324 * panic_nand_write - [MTD Interface] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002325 * @mtd: MTD device structure
2326 * @to: offset to write to
2327 * @len: number of bytes to write
2328 * @retlen: pointer to variable to store the number of written bytes
2329 * @buf: the data to write
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002330 *
2331 * NAND write with ECC. Used when performing writes in interrupt context, this
2332 * may for example be called by mtdoops when writing an oops while in panic.
2333 */
2334static int panic_nand_write(struct mtd_info *mtd, loff_t to, size_t len,
2335 size_t *retlen, const uint8_t *buf)
2336{
2337 struct nand_chip *chip = mtd->priv;
Brian Norris4a89ff82011-08-30 18:45:45 -07002338 struct mtd_oob_ops ops;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002339 int ret;
2340
Brian Norris8b6e50c2011-05-25 14:59:01 -07002341 /* Wait for the device to get ready */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002342 panic_nand_wait(mtd, chip, 400);
2343
Brian Norris8b6e50c2011-05-25 14:59:01 -07002344 /* Grab the device */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002345 panic_nand_get_device(chip, mtd, FL_WRITING);
2346
Brian Norris4a89ff82011-08-30 18:45:45 -07002347 ops.len = len;
2348 ops.datbuf = (uint8_t *)buf;
2349 ops.oobbuf = NULL;
Brian Norris23b1a992011-10-14 20:09:33 -07002350 ops.mode = 0;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002351
Brian Norris4a89ff82011-08-30 18:45:45 -07002352 ret = nand_do_write_ops(mtd, to, &ops);
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002353
Brian Norris4a89ff82011-08-30 18:45:45 -07002354 *retlen = ops.retlen;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002355 return ret;
2356}
2357
2358/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002359 * nand_write - [MTD Interface] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002360 * @mtd: MTD device structure
2361 * @to: offset to write to
2362 * @len: number of bytes to write
2363 * @retlen: pointer to variable to store the number of written bytes
2364 * @buf: the data to write
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002366 * NAND write with ECC.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002368static int nand_write(struct mtd_info *mtd, loff_t to, size_t len,
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002369 size_t *retlen, const uint8_t *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002370{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002371 struct nand_chip *chip = mtd->priv;
Brian Norris4a89ff82011-08-30 18:45:45 -07002372 struct mtd_oob_ops ops;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002373 int ret;
2374
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002375 nand_get_device(chip, mtd, FL_WRITING);
Brian Norris4a89ff82011-08-30 18:45:45 -07002376 ops.len = len;
2377 ops.datbuf = (uint8_t *)buf;
2378 ops.oobbuf = NULL;
Brian Norris23b1a992011-10-14 20:09:33 -07002379 ops.mode = 0;
Brian Norris4a89ff82011-08-30 18:45:45 -07002380 ret = nand_do_write_ops(mtd, to, &ops);
Brian Norris4a89ff82011-08-30 18:45:45 -07002381 *retlen = ops.retlen;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002382 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002383 return ret;
2384}
2385
2386/**
2387 * nand_do_write_oob - [MTD Interface] NAND write out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07002388 * @mtd: MTD device structure
2389 * @to: offset to write to
2390 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002391 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002392 * NAND write out-of-band.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002393 */
2394static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
2395 struct mtd_oob_ops *ops)
2396{
Adrian Hunter03736152007-01-31 17:58:29 +02002397 int chipnr, page, status, len;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002398 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002399
Brian Norris289c0522011-07-19 10:06:09 -07002400 pr_debug("%s: to = 0x%08x, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05302401 __func__, (unsigned int)to, (int)ops->ooblen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402
Brian Norris0612b9d2011-08-30 18:45:40 -07002403 if (ops->mode == MTD_OPS_AUTO_OOB)
Adrian Hunter03736152007-01-31 17:58:29 +02002404 len = chip->ecc.layout->oobavail;
2405 else
2406 len = mtd->oobsize;
2407
Linus Torvalds1da177e2005-04-16 15:20:36 -07002408 /* Do not allow write past end of page */
Adrian Hunter03736152007-01-31 17:58:29 +02002409 if ((ops->ooboffs + ops->ooblen) > len) {
Brian Norris289c0522011-07-19 10:06:09 -07002410 pr_debug("%s: attempt to write past end of page\n",
2411 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412 return -EINVAL;
2413 }
2414
Adrian Hunter03736152007-01-31 17:58:29 +02002415 if (unlikely(ops->ooboffs >= len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002416 pr_debug("%s: attempt to start write outside oob\n",
2417 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002418 return -EINVAL;
2419 }
2420
Jason Liu775adc32011-02-25 13:06:18 +08002421 /* Do not allow write past end of device */
Adrian Hunter03736152007-01-31 17:58:29 +02002422 if (unlikely(to >= mtd->size ||
2423 ops->ooboffs + ops->ooblen >
2424 ((mtd->size >> chip->page_shift) -
2425 (to >> chip->page_shift)) * len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002426 pr_debug("%s: attempt to write beyond end of device\n",
2427 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002428 return -EINVAL;
2429 }
2430
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002431 chipnr = (int)(to >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002432 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002434 /* Shift to get page */
2435 page = (int)(to >> chip->page_shift);
2436
2437 /*
2438 * Reset the chip. Some chips (like the Toshiba TC5832DC found in one
2439 * of my DiskOnChip 2000 test units) will clear the whole data page too
2440 * if we don't do this. I have no clue why, but I seem to have 'fixed'
2441 * it in the doc2000 driver in August 1999. dwmw2.
2442 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002443 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444
2445 /* Check, if it is write protected */
2446 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002447 return -EROFS;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002448
Linus Torvalds1da177e2005-04-16 15:20:36 -07002449 /* Invalidate the page cache, if we write to the cached page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002450 if (page == chip->pagebuf)
2451 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002453 nand_fill_oob(mtd, ops->oobbuf, ops->ooblen, ops);
Brian Norris9ce244b2011-08-30 18:45:37 -07002454
Brian Norris0612b9d2011-08-30 18:45:40 -07002455 if (ops->mode == MTD_OPS_RAW)
Brian Norris9ce244b2011-08-30 18:45:37 -07002456 status = chip->ecc.write_oob_raw(mtd, chip, page & chip->pagemask);
2457 else
2458 status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002459
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002460 if (status)
2461 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462
Vitaly Wool70145682006-11-03 18:20:38 +03002463 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002464
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002465 return 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002466}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002467
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002468/**
2469 * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07002470 * @mtd: MTD device structure
2471 * @to: offset to write to
2472 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002473 */
2474static int nand_write_oob(struct mtd_info *mtd, loff_t to,
2475 struct mtd_oob_ops *ops)
2476{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002477 struct nand_chip *chip = mtd->priv;
2478 int ret = -ENOTSUPP;
2479
2480 ops->retlen = 0;
2481
2482 /* Do not allow writes past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03002483 if (ops->datbuf && (to + ops->len) > mtd->size) {
Brian Norris289c0522011-07-19 10:06:09 -07002484 pr_debug("%s: attempt to write beyond end of device\n",
2485 __func__);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002486 return -EINVAL;
2487 }
2488
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002489 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002490
Florian Fainellif8ac0412010-09-07 13:23:43 +02002491 switch (ops->mode) {
Brian Norris0612b9d2011-08-30 18:45:40 -07002492 case MTD_OPS_PLACE_OOB:
2493 case MTD_OPS_AUTO_OOB:
2494 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002495 break;
2496
2497 default:
2498 goto out;
2499 }
2500
2501 if (!ops->datbuf)
2502 ret = nand_do_write_oob(mtd, to, ops);
2503 else
2504 ret = nand_do_write_ops(mtd, to, ops);
2505
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002506out:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002507 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508 return ret;
2509}
2510
Linus Torvalds1da177e2005-04-16 15:20:36 -07002511/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002512 * single_erase_cmd - [GENERIC] NAND standard block erase command function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002513 * @mtd: MTD device structure
2514 * @page: the page address of the block which will be erased
Linus Torvalds1da177e2005-04-16 15:20:36 -07002515 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002516 * Standard erase command for NAND chips.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002517 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002518static void single_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002519{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002520 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002521 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002522 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2523 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524}
2525
2526/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002527 * multi_erase_cmd - [GENERIC] AND specific block erase command function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002528 * @mtd: MTD device structure
2529 * @page: the page address of the block which will be erased
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002531 * AND multi block erase command function. Erase 4 consecutive blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002533static void multi_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002535 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002537 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2538 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2539 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2540 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2541 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002542}
2543
2544/**
2545 * nand_erase - [MTD Interface] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07002546 * @mtd: MTD device structure
2547 * @instr: erase instruction
Linus Torvalds1da177e2005-04-16 15:20:36 -07002548 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002549 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002551static int nand_erase(struct mtd_info *mtd, struct erase_info *instr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552{
David Woodhousee0c7d762006-05-13 18:07:53 +01002553 return nand_erase_nand(mtd, instr, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554}
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002555
David A. Marlin30f464b2005-01-17 18:35:25 +00002556#define BBT_PAGE_MASK 0xffffff3f
Linus Torvalds1da177e2005-04-16 15:20:36 -07002557/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002558 * nand_erase_nand - [INTERN] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07002559 * @mtd: MTD device structure
2560 * @instr: erase instruction
2561 * @allowbbt: allow erasing the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -07002562 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002563 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002565int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
2566 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567{
Adrian Hunter69423d92008-12-10 13:37:21 +00002568 int page, status, pages_per_block, ret, chipnr;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002569 struct nand_chip *chip = mtd->priv;
Florian Fainellif8ac0412010-09-07 13:23:43 +02002570 loff_t rewrite_bbt[NAND_MAX_CHIPS] = {0};
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002571 unsigned int bbt_masked_page = 0xffffffff;
Adrian Hunter69423d92008-12-10 13:37:21 +00002572 loff_t len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002573
Brian Norris289c0522011-07-19 10:06:09 -07002574 pr_debug("%s: start = 0x%012llx, len = %llu\n",
2575 __func__, (unsigned long long)instr->addr,
2576 (unsigned long long)instr->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002577
Vimal Singh6fe5a6a2010-02-03 14:12:24 +05302578 if (check_offs_len(mtd, instr->addr, instr->len))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002579 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002580
Linus Torvalds1da177e2005-04-16 15:20:36 -07002581 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002582 nand_get_device(chip, mtd, FL_ERASING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002583
2584 /* Shift to get first page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002585 page = (int)(instr->addr >> chip->page_shift);
2586 chipnr = (int)(instr->addr >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002587
2588 /* Calculate pages in each block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002589 pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002590
2591 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002592 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593
Linus Torvalds1da177e2005-04-16 15:20:36 -07002594 /* Check, if it is write protected */
2595 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -07002596 pr_debug("%s: device is write protected!\n",
2597 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002598 instr->state = MTD_ERASE_FAILED;
2599 goto erase_exit;
2600 }
2601
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002602 /*
2603 * If BBT requires refresh, set the BBT page mask to see if the BBT
2604 * should be rewritten. Otherwise the mask is set to 0xffffffff which
2605 * can not be matched. This is also done when the bbt is actually
Brian Norris7854d3f2011-06-23 14:12:08 -07002606 * erased to avoid recursive updates.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002607 */
2608 if (chip->options & BBT_AUTO_REFRESH && !allowbbt)
2609 bbt_masked_page = chip->bbt_td->pages[chipnr] & BBT_PAGE_MASK;
David A. Marlin30f464b2005-01-17 18:35:25 +00002610
Linus Torvalds1da177e2005-04-16 15:20:36 -07002611 /* Loop through the pages */
2612 len = instr->len;
2613
2614 instr->state = MTD_ERASING;
2615
2616 while (len) {
Wolfram Sang12183a22011-12-21 23:01:20 +01002617 /* Check if we have a bad block, we do not erase bad blocks! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002618 if (nand_block_checkbad(mtd, ((loff_t) page) <<
2619 chip->page_shift, 0, allowbbt)) {
Brian Norrisd0370212011-07-19 10:06:08 -07002620 pr_warn("%s: attempt to erase a bad block at page 0x%08x\n",
2621 __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622 instr->state = MTD_ERASE_FAILED;
2623 goto erase_exit;
2624 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002625
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002626 /*
2627 * Invalidate the page cache, if we erase the block which
Brian Norris8b6e50c2011-05-25 14:59:01 -07002628 * contains the current cached page.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002629 */
2630 if (page <= chip->pagebuf && chip->pagebuf <
2631 (page + pages_per_block))
2632 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002633
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002634 chip->erase_cmd(mtd, page & chip->pagemask);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002635
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002636 status = chip->waitfunc(mtd, chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002637
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002638 /*
2639 * See if operation failed and additional status checks are
2640 * available
2641 */
2642 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2643 status = chip->errstat(mtd, chip, FL_ERASING,
2644 status, page);
David A. Marlin068e3c02005-01-24 03:07:46 +00002645
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646 /* See if block erase succeeded */
David A. Marlina4ab4c52005-01-23 18:30:53 +00002647 if (status & NAND_STATUS_FAIL) {
Brian Norris289c0522011-07-19 10:06:09 -07002648 pr_debug("%s: failed erase, page 0x%08x\n",
2649 __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002650 instr->state = MTD_ERASE_FAILED;
Adrian Hunter69423d92008-12-10 13:37:21 +00002651 instr->fail_addr =
2652 ((loff_t)page << chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002653 goto erase_exit;
2654 }
David A. Marlin30f464b2005-01-17 18:35:25 +00002655
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002656 /*
2657 * If BBT requires refresh, set the BBT rewrite flag to the
Brian Norris8b6e50c2011-05-25 14:59:01 -07002658 * page being erased.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002659 */
2660 if (bbt_masked_page != 0xffffffff &&
2661 (page & BBT_PAGE_MASK) == bbt_masked_page)
Adrian Hunter69423d92008-12-10 13:37:21 +00002662 rewrite_bbt[chipnr] =
2663 ((loff_t)page << chip->page_shift);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002664
Linus Torvalds1da177e2005-04-16 15:20:36 -07002665 /* Increment page address and decrement length */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002666 len -= (1 << chip->phys_erase_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002667 page += pages_per_block;
2668
2669 /* Check, if we cross a chip boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002670 if (len && !(page & chip->pagemask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002671 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002672 chip->select_chip(mtd, -1);
2673 chip->select_chip(mtd, chipnr);
David A. Marlin30f464b2005-01-17 18:35:25 +00002674
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002675 /*
2676 * If BBT requires refresh and BBT-PERCHIP, set the BBT
Brian Norris8b6e50c2011-05-25 14:59:01 -07002677 * page mask to see if this BBT should be rewritten.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002678 */
2679 if (bbt_masked_page != 0xffffffff &&
2680 (chip->bbt_td->options & NAND_BBT_PERCHIP))
2681 bbt_masked_page = chip->bbt_td->pages[chipnr] &
2682 BBT_PAGE_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002683 }
2684 }
2685 instr->state = MTD_ERASE_DONE;
2686
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002687erase_exit:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002688
2689 ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002690
2691 /* Deselect and wake up anyone waiting on the device */
2692 nand_release_device(mtd);
2693
David Woodhouse49defc02007-10-06 15:01:59 -04002694 /* Do call back function */
2695 if (!ret)
2696 mtd_erase_callback(instr);
2697
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002698 /*
2699 * If BBT requires refresh and erase was successful, rewrite any
Brian Norris8b6e50c2011-05-25 14:59:01 -07002700 * selected bad block tables.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002701 */
2702 if (bbt_masked_page == 0xffffffff || ret)
2703 return ret;
2704
2705 for (chipnr = 0; chipnr < chip->numchips; chipnr++) {
2706 if (!rewrite_bbt[chipnr])
2707 continue;
Brian Norris8b6e50c2011-05-25 14:59:01 -07002708 /* Update the BBT for chip */
Brian Norris289c0522011-07-19 10:06:09 -07002709 pr_debug("%s: nand_update_bbt (%d:0x%0llx 0x%0x)\n",
2710 __func__, chipnr, rewrite_bbt[chipnr],
2711 chip->bbt_td->pages[chipnr]);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002712 nand_update_bbt(mtd, rewrite_bbt[chipnr]);
David A. Marlin30f464b2005-01-17 18:35:25 +00002713 }
2714
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715 /* Return more or less happy */
2716 return ret;
2717}
2718
2719/**
2720 * nand_sync - [MTD Interface] sync
Brian Norris8b6e50c2011-05-25 14:59:01 -07002721 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07002722 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002723 * Sync is actually a wait for chip ready function.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002724 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002725static void nand_sync(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002726{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002727 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002728
Brian Norris289c0522011-07-19 10:06:09 -07002729 pr_debug("%s: called\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730
2731 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002732 nand_get_device(chip, mtd, FL_SYNCING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002733 /* Release it and go back */
David Woodhousee0c7d762006-05-13 18:07:53 +01002734 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735}
2736
Linus Torvalds1da177e2005-04-16 15:20:36 -07002737/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002738 * nand_block_isbad - [MTD Interface] Check if block at offset is bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07002739 * @mtd: MTD device structure
2740 * @offs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07002741 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002742static int nand_block_isbad(struct mtd_info *mtd, loff_t offs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002743{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002744 return nand_block_checkbad(mtd, offs, 1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002745}
2746
2747/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002748 * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07002749 * @mtd: MTD device structure
2750 * @ofs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002752static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002753{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002754 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002755 int ret;
2756
Florian Fainellif8ac0412010-09-07 13:23:43 +02002757 ret = nand_block_isbad(mtd, ofs);
2758 if (ret) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07002759 /* If it was bad already, return success and do nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002760 if (ret > 0)
2761 return 0;
David Woodhousee0c7d762006-05-13 18:07:53 +01002762 return ret;
2763 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002764
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002765 return chip->block_markbad(mtd, ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002766}
2767
2768/**
Vitaly Wool962034f2005-09-15 14:58:53 +01002769 * nand_suspend - [MTD Interface] Suspend the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07002770 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01002771 */
2772static int nand_suspend(struct mtd_info *mtd)
2773{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002774 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002775
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002776 return nand_get_device(chip, mtd, FL_PM_SUSPENDED);
Vitaly Wool962034f2005-09-15 14:58:53 +01002777}
2778
2779/**
2780 * nand_resume - [MTD Interface] Resume the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07002781 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01002782 */
2783static void nand_resume(struct mtd_info *mtd)
2784{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002785 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002786
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002787 if (chip->state == FL_PM_SUSPENDED)
Vitaly Wool962034f2005-09-15 14:58:53 +01002788 nand_release_device(mtd);
2789 else
Brian Norrisd0370212011-07-19 10:06:08 -07002790 pr_err("%s called for a chip which is not in suspended state\n",
2791 __func__);
Vitaly Wool962034f2005-09-15 14:58:53 +01002792}
2793
Brian Norris8b6e50c2011-05-25 14:59:01 -07002794/* Set default functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002795static void nand_set_defaults(struct nand_chip *chip, int busw)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002796{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797 /* check for proper chip_delay setup, set 20us if not */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002798 if (!chip->chip_delay)
2799 chip->chip_delay = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002800
2801 /* check, if a user supplied command function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002802 if (chip->cmdfunc == NULL)
2803 chip->cmdfunc = nand_command;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002804
2805 /* check, if a user supplied wait function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002806 if (chip->waitfunc == NULL)
2807 chip->waitfunc = nand_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002808
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002809 if (!chip->select_chip)
2810 chip->select_chip = nand_select_chip;
2811 if (!chip->read_byte)
2812 chip->read_byte = busw ? nand_read_byte16 : nand_read_byte;
2813 if (!chip->read_word)
2814 chip->read_word = nand_read_word;
2815 if (!chip->block_bad)
2816 chip->block_bad = nand_block_bad;
2817 if (!chip->block_markbad)
2818 chip->block_markbad = nand_default_block_markbad;
2819 if (!chip->write_buf)
2820 chip->write_buf = busw ? nand_write_buf16 : nand_write_buf;
2821 if (!chip->read_buf)
2822 chip->read_buf = busw ? nand_read_buf16 : nand_read_buf;
2823 if (!chip->verify_buf)
2824 chip->verify_buf = busw ? nand_verify_buf16 : nand_verify_buf;
2825 if (!chip->scan_bbt)
2826 chip->scan_bbt = nand_default_bbt;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002827
2828 if (!chip->controller) {
2829 chip->controller = &chip->hwcontrol;
2830 spin_lock_init(&chip->controller->lock);
2831 init_waitqueue_head(&chip->controller->wq);
2832 }
2833
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002834}
2835
Brian Norris8b6e50c2011-05-25 14:59:01 -07002836/* Sanitize ONFI strings so we can safely print them */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002837static void sanitize_string(uint8_t *s, size_t len)
2838{
2839 ssize_t i;
2840
Brian Norris8b6e50c2011-05-25 14:59:01 -07002841 /* Null terminate */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002842 s[len - 1] = 0;
2843
Brian Norris8b6e50c2011-05-25 14:59:01 -07002844 /* Remove non printable chars */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002845 for (i = 0; i < len - 1; i++) {
2846 if (s[i] < ' ' || s[i] > 127)
2847 s[i] = '?';
2848 }
2849
Brian Norris8b6e50c2011-05-25 14:59:01 -07002850 /* Remove trailing spaces */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002851 strim(s);
2852}
2853
2854static u16 onfi_crc16(u16 crc, u8 const *p, size_t len)
2855{
2856 int i;
2857 while (len--) {
2858 crc ^= *p++ << 8;
2859 for (i = 0; i < 8; i++)
2860 crc = (crc << 1) ^ ((crc & 0x8000) ? 0x8005 : 0);
2861 }
2862
2863 return crc;
2864}
2865
2866/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07002867 * Check if the NAND chip is ONFI compliant, returns 1 if it is, 0 otherwise.
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002868 */
2869static int nand_flash_detect_onfi(struct mtd_info *mtd, struct nand_chip *chip,
Matthieu CASTET08c248f2011-06-26 18:26:55 +02002870 int *busw)
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002871{
2872 struct nand_onfi_params *p = &chip->onfi_params;
2873 int i;
2874 int val;
2875
Brian Norris7854d3f2011-06-23 14:12:08 -07002876 /* Try ONFI for unknown chip or LP */
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002877 chip->cmdfunc(mtd, NAND_CMD_READID, 0x20, -1);
2878 if (chip->read_byte(mtd) != 'O' || chip->read_byte(mtd) != 'N' ||
2879 chip->read_byte(mtd) != 'F' || chip->read_byte(mtd) != 'I')
2880 return 0;
2881
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002882 chip->cmdfunc(mtd, NAND_CMD_PARAM, 0, -1);
2883 for (i = 0; i < 3; i++) {
2884 chip->read_buf(mtd, (uint8_t *)p, sizeof(*p));
2885 if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 254) ==
2886 le16_to_cpu(p->crc)) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07002887 pr_info("ONFI param page %d valid\n", i);
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002888 break;
2889 }
2890 }
2891
2892 if (i == 3)
2893 return 0;
2894
Brian Norris8b6e50c2011-05-25 14:59:01 -07002895 /* Check version */
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002896 val = le16_to_cpu(p->revision);
Brian Norrisb7b1a292010-12-12 00:23:33 -08002897 if (val & (1 << 5))
2898 chip->onfi_version = 23;
2899 else if (val & (1 << 4))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002900 chip->onfi_version = 22;
2901 else if (val & (1 << 3))
2902 chip->onfi_version = 21;
2903 else if (val & (1 << 2))
2904 chip->onfi_version = 20;
Brian Norrisb7b1a292010-12-12 00:23:33 -08002905 else if (val & (1 << 1))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002906 chip->onfi_version = 10;
Brian Norrisb7b1a292010-12-12 00:23:33 -08002907 else
2908 chip->onfi_version = 0;
2909
2910 if (!chip->onfi_version) {
Brian Norrisd0370212011-07-19 10:06:08 -07002911 pr_info("%s: unsupported ONFI version: %d\n", __func__, val);
Brian Norrisb7b1a292010-12-12 00:23:33 -08002912 return 0;
2913 }
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002914
2915 sanitize_string(p->manufacturer, sizeof(p->manufacturer));
2916 sanitize_string(p->model, sizeof(p->model));
2917 if (!mtd->name)
2918 mtd->name = p->model;
2919 mtd->writesize = le32_to_cpu(p->byte_per_page);
2920 mtd->erasesize = le32_to_cpu(p->pages_per_block) * mtd->writesize;
2921 mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
Matthieu CASTET63795752012-03-19 15:35:25 +01002922 chip->chipsize = le32_to_cpu(p->blocks_per_lun);
2923 chip->chipsize *= (uint64_t)mtd->erasesize * p->lun_count;
Matthieu CASTET08c248f2011-06-26 18:26:55 +02002924 *busw = 0;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002925 if (le16_to_cpu(p->features) & 1)
Matthieu CASTET08c248f2011-06-26 18:26:55 +02002926 *busw = NAND_BUSWIDTH_16;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002927
2928 chip->options &= ~NAND_CHIPOPTIONS_MSK;
2929 chip->options |= (NAND_NO_READRDY |
2930 NAND_NO_AUTOINCR) & NAND_CHIPOPTIONS_MSK;
2931
Huang Shijied42b5de2012-02-17 11:22:37 +08002932 pr_info("ONFI flash detected\n");
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002933 return 1;
2934}
2935
2936/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07002937 * Get the flash and manufacturer id and lookup if the type is supported.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002938 */
2939static struct nand_flash_dev *nand_get_flash_type(struct mtd_info *mtd,
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002940 struct nand_chip *chip,
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002941 int busw,
2942 int *maf_id, int *dev_id,
David Woodhouse5e81e882010-02-26 18:32:56 +00002943 struct nand_flash_dev *type)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002944{
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002945 int i, maf_idx;
Kevin Cernekee426c4572010-05-04 20:58:03 -07002946 u8 id_data[8];
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002947 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002948
2949 /* Select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002950 chip->select_chip(mtd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002951
Karl Beldanef89a882008-09-15 14:37:29 +02002952 /*
2953 * Reset the chip, required by some chips (e.g. Micron MT29FxGxxxxx)
Brian Norris8b6e50c2011-05-25 14:59:01 -07002954 * after power-up.
Karl Beldanef89a882008-09-15 14:37:29 +02002955 */
2956 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
2957
Linus Torvalds1da177e2005-04-16 15:20:36 -07002958 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002959 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002960
2961 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002962 *maf_id = chip->read_byte(mtd);
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002963 *dev_id = chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964
Brian Norris8b6e50c2011-05-25 14:59:01 -07002965 /*
2966 * Try again to make sure, as some systems the bus-hold or other
Ben Dooksed8165c2008-04-14 14:58:58 +01002967 * interface concerns can cause random data which looks like a
2968 * possibly credible NAND flash to appear. If the two results do
2969 * not match, ignore the device completely.
2970 */
2971
2972 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
2973
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002974 for (i = 0; i < 2; i++)
Kevin Cernekee426c4572010-05-04 20:58:03 -07002975 id_data[i] = chip->read_byte(mtd);
Ben Dooksed8165c2008-04-14 14:58:58 +01002976
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002977 if (id_data[0] != *maf_id || id_data[1] != *dev_id) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07002978 pr_info("%s: second ID read did not match "
Brian Norrisd0370212011-07-19 10:06:08 -07002979 "%02x,%02x against %02x,%02x\n", __func__,
2980 *maf_id, *dev_id, id_data[0], id_data[1]);
Ben Dooksed8165c2008-04-14 14:58:58 +01002981 return ERR_PTR(-ENODEV);
2982 }
2983
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002984 if (!type)
David Woodhouse5e81e882010-02-26 18:32:56 +00002985 type = nand_flash_ids;
2986
2987 for (; type->name != NULL; type++)
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002988 if (*dev_id == type->id)
Florian Fainellif8ac0412010-09-07 13:23:43 +02002989 break;
David Woodhouse5e81e882010-02-26 18:32:56 +00002990
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002991 chip->onfi_version = 0;
2992 if (!type->name || !type->pagesize) {
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002993 /* Check is chip is ONFI compliant */
Matthieu CASTET08c248f2011-06-26 18:26:55 +02002994 ret = nand_flash_detect_onfi(mtd, chip, &busw);
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002995 if (ret)
2996 goto ident_done;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002997 }
2998
2999 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
3000
3001 /* Read entire ID string */
3002
3003 for (i = 0; i < 8; i++)
3004 id_data[i] = chip->read_byte(mtd);
3005
David Woodhouse5e81e882010-02-26 18:32:56 +00003006 if (!type->name)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003007 return ERR_PTR(-ENODEV);
3008
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02003009 if (!mtd->name)
3010 mtd->name = type->name;
3011
Adrian Hunter69423d92008-12-10 13:37:21 +00003012 chip->chipsize = (uint64_t)type->chipsize << 20;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003013
Huang Shijie12a40a52010-09-27 10:43:53 +08003014 if (!type->pagesize && chip->init_size) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07003015 /* Set the pagesize, oobsize, erasesize by the driver */
Huang Shijie12a40a52010-09-27 10:43:53 +08003016 busw = chip->init_size(mtd, chip, id_data);
3017 } else if (!type->pagesize) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003018 int extid;
Thomas Gleixner29072b92006-09-28 15:38:36 +02003019 /* The 3rd id byte holds MLC / multichip data */
Kevin Cernekee426c4572010-05-04 20:58:03 -07003020 chip->cellinfo = id_data[2];
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003021 /* The 4th id byte is the important one */
Kevin Cernekee426c4572010-05-04 20:58:03 -07003022 extid = id_data[3];
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003023
Kevin Cernekee426c4572010-05-04 20:58:03 -07003024 /*
3025 * Field definitions are in the following datasheets:
3026 * Old style (4,5 byte ID): Samsung K9GAG08U0M (p.32)
Brian Norris34c5bf62010-08-20 10:50:43 -07003027 * New style (6 byte ID): Samsung K9GBG08U0M (p.40)
Kevin Cernekee426c4572010-05-04 20:58:03 -07003028 *
3029 * Check for wraparound + Samsung ID + nonzero 6th byte
3030 * to decide what to do.
3031 */
3032 if (id_data[0] == id_data[6] && id_data[1] == id_data[7] &&
3033 id_data[0] == NAND_MFR_SAMSUNG &&
Tilman Sauerbeckcfe3fda2010-08-20 14:01:47 -07003034 (chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
Kevin Cernekee426c4572010-05-04 20:58:03 -07003035 id_data[5] != 0x00) {
3036 /* Calc pagesize */
3037 mtd->writesize = 2048 << (extid & 0x03);
3038 extid >>= 2;
3039 /* Calc oobsize */
Brian Norris34c5bf62010-08-20 10:50:43 -07003040 switch (extid & 0x03) {
3041 case 1:
3042 mtd->oobsize = 128;
3043 break;
3044 case 2:
3045 mtd->oobsize = 218;
3046 break;
3047 case 3:
3048 mtd->oobsize = 400;
3049 break;
3050 default:
3051 mtd->oobsize = 436;
3052 break;
3053 }
Kevin Cernekee426c4572010-05-04 20:58:03 -07003054 extid >>= 2;
3055 /* Calc blocksize */
3056 mtd->erasesize = (128 * 1024) <<
3057 (((extid >> 1) & 0x04) | (extid & 0x03));
3058 busw = 0;
3059 } else {
3060 /* Calc pagesize */
3061 mtd->writesize = 1024 << (extid & 0x03);
3062 extid >>= 2;
3063 /* Calc oobsize */
3064 mtd->oobsize = (8 << (extid & 0x01)) *
3065 (mtd->writesize >> 9);
3066 extid >>= 2;
3067 /* Calc blocksize. Blocksize is multiples of 64KiB */
3068 mtd->erasesize = (64 * 1024) << (extid & 0x03);
3069 extid >>= 2;
3070 /* Get buswidth information */
3071 busw = (extid & 0x01) ? NAND_BUSWIDTH_16 : 0;
3072 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003073 } else {
3074 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003075 * Old devices have chip data hardcoded in the device id table.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003076 */
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02003077 mtd->erasesize = type->erasesize;
3078 mtd->writesize = type->pagesize;
Thomas Gleixner4cbb9b82006-05-23 12:37:31 +02003079 mtd->oobsize = mtd->writesize / 32;
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02003080 busw = type->options & NAND_BUSWIDTH_16;
Brian Norris2173bae2010-08-19 08:11:02 -07003081
3082 /*
3083 * Check for Spansion/AMD ID + repeating 5th, 6th byte since
3084 * some Spansion chips have erasesize that conflicts with size
Brian Norris8b6e50c2011-05-25 14:59:01 -07003085 * listed in nand_ids table.
Brian Norris2173bae2010-08-19 08:11:02 -07003086 * Data sheet (5 byte ID): Spansion S30ML-P ORNAND (p.39)
3087 */
3088 if (*maf_id == NAND_MFR_AMD && id_data[4] != 0x00 &&
3089 id_data[5] == 0x00 && id_data[6] == 0x00 &&
3090 id_data[7] == 0x00 && mtd->writesize == 512) {
3091 mtd->erasesize = 128 * 1024;
3092 mtd->erasesize <<= ((id_data[3] & 0x03) << 1);
3093 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003094 }
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003095 /* Get chip options, preserve non chip based options */
3096 chip->options &= ~NAND_CHIPOPTIONS_MSK;
3097 chip->options |= type->options & NAND_CHIPOPTIONS_MSK;
3098
Brian Norris8b6e50c2011-05-25 14:59:01 -07003099 /*
3100 * Check if chip is not a Samsung device. Do not clear the
3101 * options for chips which do not have an extended id.
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003102 */
3103 if (*maf_id != NAND_MFR_SAMSUNG && !type->pagesize)
3104 chip->options &= ~NAND_SAMSUNG_LP_OPTIONS;
3105ident_done:
3106
3107 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003108 * Set chip as a default. Board drivers can override it, if necessary.
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003109 */
3110 chip->options |= NAND_NO_AUTOINCR;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003111
3112 /* Try to identify manufacturer */
David Woodhouse9a909862006-07-15 13:26:18 +01003113 for (maf_idx = 0; nand_manuf_ids[maf_idx].id != 0x0; maf_idx++) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003114 if (nand_manuf_ids[maf_idx].id == *maf_id)
3115 break;
3116 }
3117
3118 /*
3119 * Check, if buswidth is correct. Hardware drivers should set
Brian Norris8b6e50c2011-05-25 14:59:01 -07003120 * chip correct!
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003121 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003122 if (busw != (chip->options & NAND_BUSWIDTH_16)) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003123 pr_info("NAND device: Manufacturer ID:"
Brian Norrisd0370212011-07-19 10:06:08 -07003124 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id,
3125 *dev_id, nand_manuf_ids[maf_idx].name, mtd->name);
Brian Norris9a4d4d62011-07-19 10:06:07 -07003126 pr_warn("NAND bus width %d instead %d bit\n",
Brian Norrisd0370212011-07-19 10:06:08 -07003127 (chip->options & NAND_BUSWIDTH_16) ? 16 : 8,
3128 busw ? 16 : 8);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003129 return ERR_PTR(-EINVAL);
3130 }
3131
3132 /* Calculate the address shift from the page size */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003133 chip->page_shift = ffs(mtd->writesize) - 1;
Brian Norris8b6e50c2011-05-25 14:59:01 -07003134 /* Convert chipsize to number of pages per chip -1 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003135 chip->pagemask = (chip->chipsize >> chip->page_shift) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003136
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003137 chip->bbt_erase_shift = chip->phys_erase_shift =
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003138 ffs(mtd->erasesize) - 1;
Adrian Hunter69423d92008-12-10 13:37:21 +00003139 if (chip->chipsize & 0xffffffff)
3140 chip->chip_shift = ffs((unsigned)chip->chipsize) - 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003141 else {
3142 chip->chip_shift = ffs((unsigned)(chip->chipsize >> 32));
3143 chip->chip_shift += 32 - 1;
3144 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003145
Artem Bityutskiy26d9be12011-04-28 20:26:59 +03003146 chip->badblockbits = 8;
3147
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003148 /* Set the bad block position */
Brian Norris065a1ed2010-08-18 11:25:04 -07003149 if (mtd->writesize > 512 || (busw & NAND_BUSWIDTH_16))
Brian Norrisc7b28e22010-07-13 15:13:00 -07003150 chip->badblockpos = NAND_LARGE_BADBLOCK_POS;
Brian Norris065a1ed2010-08-18 11:25:04 -07003151 else
3152 chip->badblockpos = NAND_SMALL_BADBLOCK_POS;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003153
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -07003154 /*
3155 * Bad block marker is stored in the last page of each block
Brian Norrisc7b28e22010-07-13 15:13:00 -07003156 * on Samsung and Hynix MLC devices; stored in first two pages
3157 * of each block on Micron devices with 2KiB pages and on
Brian Norris8c342332011-11-02 13:34:44 -07003158 * SLC Samsung, Hynix, Toshiba, AMD/Spansion, and Macronix.
3159 * All others scan only the first page.
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -07003160 */
3161 if ((chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
3162 (*maf_id == NAND_MFR_SAMSUNG ||
3163 *maf_id == NAND_MFR_HYNIX))
Brian Norris5fb15492011-05-31 16:31:21 -07003164 chip->bbt_options |= NAND_BBT_SCANLASTPAGE;
Brian Norrisc7b28e22010-07-13 15:13:00 -07003165 else if ((!(chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
3166 (*maf_id == NAND_MFR_SAMSUNG ||
3167 *maf_id == NAND_MFR_HYNIX ||
Brian Norris13ed7ae2010-08-20 12:36:12 -07003168 *maf_id == NAND_MFR_TOSHIBA ||
Brian Norris8c342332011-11-02 13:34:44 -07003169 *maf_id == NAND_MFR_AMD ||
3170 *maf_id == NAND_MFR_MACRONIX)) ||
Brian Norrisc7b28e22010-07-13 15:13:00 -07003171 (mtd->writesize == 2048 &&
3172 *maf_id == NAND_MFR_MICRON))
Brian Norris5fb15492011-05-31 16:31:21 -07003173 chip->bbt_options |= NAND_BBT_SCAN2NDPAGE;
Brian Norrisc7b28e22010-07-13 15:13:00 -07003174
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003175 /* Check for AND chips with 4 page planes */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003176 if (chip->options & NAND_4PAGE_ARRAY)
3177 chip->erase_cmd = multi_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003178 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003179 chip->erase_cmd = single_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003180
Brian Norris8b6e50c2011-05-25 14:59:01 -07003181 /* Do not replace user supplied command function! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003182 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
3183 chip->cmdfunc = nand_command_lp;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003184
Huang Shijie886bd332012-04-09 11:41:37 +08003185 pr_info("NAND device: Manufacturer ID: 0x%02x, Chip ID: 0x%02x (%s %s),"
3186 " page size: %d, OOB size: %d\n",
3187 *maf_id, *dev_id, nand_manuf_ids[maf_idx].name,
3188 chip->onfi_version ? chip->onfi_params.model : type->name,
3189 mtd->writesize, mtd->oobsize);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003190
3191 return type;
3192}
3193
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003194/**
David Woodhouse3b85c322006-09-25 17:06:53 +01003195 * nand_scan_ident - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003196 * @mtd: MTD device structure
3197 * @maxchips: number of chips to scan for
3198 * @table: alternative NAND ID table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003199 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003200 * This is the first phase of the normal nand_scan() function. It reads the
3201 * flash ID and sets up MTD fields accordingly.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003202 *
David Woodhouse3b85c322006-09-25 17:06:53 +01003203 * The mtd->owner field must be set to the module of the caller.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003204 */
David Woodhouse5e81e882010-02-26 18:32:56 +00003205int nand_scan_ident(struct mtd_info *mtd, int maxchips,
3206 struct nand_flash_dev *table)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003207{
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003208 int i, busw, nand_maf_id, nand_dev_id;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003209 struct nand_chip *chip = mtd->priv;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003210 struct nand_flash_dev *type;
3211
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003212 /* Get buswidth to select the correct functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003213 busw = chip->options & NAND_BUSWIDTH_16;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003214 /* Set the default functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003215 nand_set_defaults(chip, busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003216
3217 /* Read the flash type */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003218 type = nand_get_flash_type(mtd, chip, busw,
3219 &nand_maf_id, &nand_dev_id, table);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003220
3221 if (IS_ERR(type)) {
Ben Dooksb1c6e6d2009-11-02 18:12:33 +00003222 if (!(chip->options & NAND_SCAN_SILENT_NODEV))
Brian Norrisd0370212011-07-19 10:06:08 -07003223 pr_warn("No NAND device found\n");
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003224 chip->select_chip(mtd, -1);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003225 return PTR_ERR(type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003226 }
3227
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003228 /* Check for a chip array */
David Woodhousee0c7d762006-05-13 18:07:53 +01003229 for (i = 1; i < maxchips; i++) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003230 chip->select_chip(mtd, i);
Karl Beldanef89a882008-09-15 14:37:29 +02003231 /* See comment in nand_get_flash_type for reset */
3232 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003233 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003234 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003235 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003236 if (nand_maf_id != chip->read_byte(mtd) ||
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003237 nand_dev_id != chip->read_byte(mtd))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003238 break;
3239 }
3240 if (i > 1)
Brian Norris9a4d4d62011-07-19 10:06:07 -07003241 pr_info("%d NAND chips detected\n", i);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003242
Linus Torvalds1da177e2005-04-16 15:20:36 -07003243 /* Store the number of chips and calc total size for mtd */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003244 chip->numchips = i;
3245 mtd->size = i * chip->chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003246
David Woodhouse3b85c322006-09-25 17:06:53 +01003247 return 0;
3248}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003249EXPORT_SYMBOL(nand_scan_ident);
David Woodhouse3b85c322006-09-25 17:06:53 +01003250
3251
3252/**
3253 * nand_scan_tail - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003254 * @mtd: MTD device structure
David Woodhouse3b85c322006-09-25 17:06:53 +01003255 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003256 * This is the second phase of the normal nand_scan() function. It fills out
3257 * all the uninitialized function pointers with the defaults and scans for a
3258 * bad block table if appropriate.
David Woodhouse3b85c322006-09-25 17:06:53 +01003259 */
3260int nand_scan_tail(struct mtd_info *mtd)
3261{
3262 int i;
3263 struct nand_chip *chip = mtd->priv;
3264
Brian Norrise2414f42012-02-06 13:44:00 -08003265 /* New bad blocks should be marked in OOB, flash-based BBT, or both */
3266 BUG_ON((chip->bbt_options & NAND_BBT_NO_OOB_BBM) &&
3267 !(chip->bbt_options & NAND_BBT_USE_FLASH));
3268
David Woodhouse4bf63fc2006-09-25 17:08:04 +01003269 if (!(chip->options & NAND_OWN_BUFFERS))
3270 chip->buffers = kmalloc(sizeof(*chip->buffers), GFP_KERNEL);
3271 if (!chip->buffers)
3272 return -ENOMEM;
3273
David Woodhouse7dcdcbef2006-10-21 17:09:53 +01003274 /* Set the internal oob buffer location, just after the page data */
David Woodhouse784f4d52006-10-22 01:47:45 +01003275 chip->oob_poi = chip->buffers->databuf + mtd->writesize;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003276
3277 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003278 * If no default placement scheme is given, select an appropriate one.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003279 */
Ivan Djelic193bd402011-03-11 11:05:33 +01003280 if (!chip->ecc.layout && (chip->ecc.mode != NAND_ECC_SOFT_BCH)) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003281 switch (mtd->oobsize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003282 case 8:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003283 chip->ecc.layout = &nand_oob_8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003284 break;
3285 case 16:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003286 chip->ecc.layout = &nand_oob_16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003287 break;
3288 case 64:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003289 chip->ecc.layout = &nand_oob_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003290 break;
Thomas Gleixner81ec5362007-12-12 17:27:03 +01003291 case 128:
3292 chip->ecc.layout = &nand_oob_128;
3293 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003294 default:
Brian Norrisd0370212011-07-19 10:06:08 -07003295 pr_warn("No oob scheme defined for oobsize %d\n",
3296 mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003297 BUG();
3298 }
3299 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003300
David Woodhouse956e9442006-09-25 17:12:39 +01003301 if (!chip->write_page)
3302 chip->write_page = nand_write_page;
3303
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003304 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003305 * Check ECC mode, default to software if 3byte/512byte hardware ECC is
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003306 * selected and we have 256 byte pagesize fallback to software ECC
David Woodhousee0c7d762006-05-13 18:07:53 +01003307 */
David Woodhouse956e9442006-09-25 17:12:39 +01003308
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003309 switch (chip->ecc.mode) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003310 case NAND_ECC_HW_OOB_FIRST:
3311 /* Similar to NAND_ECC_HW, but a separate read_page handle */
3312 if (!chip->ecc.calculate || !chip->ecc.correct ||
3313 !chip->ecc.hwctl) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003314 pr_warn("No ECC functions supplied; "
Brian Norrisd0370212011-07-19 10:06:08 -07003315 "hardware ECC not possible\n");
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003316 BUG();
3317 }
3318 if (!chip->ecc.read_page)
3319 chip->ecc.read_page = nand_read_page_hwecc_oob_first;
3320
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003321 case NAND_ECC_HW:
Brian Norris8b6e50c2011-05-25 14:59:01 -07003322 /* Use standard hwecc read page function? */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003323 if (!chip->ecc.read_page)
3324 chip->ecc.read_page = nand_read_page_hwecc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003325 if (!chip->ecc.write_page)
3326 chip->ecc.write_page = nand_write_page_hwecc;
David Brownell52ff49d2009-03-04 12:01:36 -08003327 if (!chip->ecc.read_page_raw)
3328 chip->ecc.read_page_raw = nand_read_page_raw;
3329 if (!chip->ecc.write_page_raw)
3330 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003331 if (!chip->ecc.read_oob)
3332 chip->ecc.read_oob = nand_read_oob_std;
3333 if (!chip->ecc.write_oob)
3334 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003335
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003336 case NAND_ECC_HW_SYNDROME:
Scott Wood78b65172007-12-13 11:15:28 -06003337 if ((!chip->ecc.calculate || !chip->ecc.correct ||
3338 !chip->ecc.hwctl) &&
3339 (!chip->ecc.read_page ||
Scott Wood1c45f602008-01-16 10:36:03 -06003340 chip->ecc.read_page == nand_read_page_hwecc ||
Scott Wood78b65172007-12-13 11:15:28 -06003341 !chip->ecc.write_page ||
Scott Wood1c45f602008-01-16 10:36:03 -06003342 chip->ecc.write_page == nand_write_page_hwecc)) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003343 pr_warn("No ECC functions supplied; "
Brian Norrisd0370212011-07-19 10:06:08 -07003344 "hardware ECC not possible\n");
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003345 BUG();
3346 }
Brian Norris8b6e50c2011-05-25 14:59:01 -07003347 /* Use standard syndrome read/write page function? */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003348 if (!chip->ecc.read_page)
3349 chip->ecc.read_page = nand_read_page_syndrome;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003350 if (!chip->ecc.write_page)
3351 chip->ecc.write_page = nand_write_page_syndrome;
David Brownell52ff49d2009-03-04 12:01:36 -08003352 if (!chip->ecc.read_page_raw)
3353 chip->ecc.read_page_raw = nand_read_page_raw_syndrome;
3354 if (!chip->ecc.write_page_raw)
3355 chip->ecc.write_page_raw = nand_write_page_raw_syndrome;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003356 if (!chip->ecc.read_oob)
3357 chip->ecc.read_oob = nand_read_oob_syndrome;
3358 if (!chip->ecc.write_oob)
3359 chip->ecc.write_oob = nand_write_oob_syndrome;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003360
Mike Dunne2788c92012-04-25 12:06:10 -07003361 if (mtd->writesize >= chip->ecc.size) {
3362 if (!chip->ecc.strength) {
3363 pr_warn("Driver must set ecc.strength when using hardware ECC\n");
3364 BUG();
3365 }
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003366 break;
Mike Dunne2788c92012-04-25 12:06:10 -07003367 }
Brian Norris9a4d4d62011-07-19 10:06:07 -07003368 pr_warn("%d byte HW ECC not possible on "
Brian Norrisd0370212011-07-19 10:06:08 -07003369 "%d byte page size, fallback to SW ECC\n",
3370 chip->ecc.size, mtd->writesize);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003371 chip->ecc.mode = NAND_ECC_SOFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003372
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003373 case NAND_ECC_SOFT:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003374 chip->ecc.calculate = nand_calculate_ecc;
3375 chip->ecc.correct = nand_correct_data;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003376 chip->ecc.read_page = nand_read_page_swecc;
Alexey Korolev3d459552008-05-15 17:23:18 +01003377 chip->ecc.read_subpage = nand_read_subpage;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003378 chip->ecc.write_page = nand_write_page_swecc;
David Brownell52ff49d2009-03-04 12:01:36 -08003379 chip->ecc.read_page_raw = nand_read_page_raw;
3380 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003381 chip->ecc.read_oob = nand_read_oob_std;
3382 chip->ecc.write_oob = nand_write_oob_std;
Singh, Vimal9a732902008-12-12 00:10:57 +00003383 if (!chip->ecc.size)
3384 chip->ecc.size = 256;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003385 chip->ecc.bytes = 3;
Mike Dunn6a918ba2012-03-11 14:21:11 -07003386 chip->ecc.strength = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003387 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003388
Ivan Djelic193bd402011-03-11 11:05:33 +01003389 case NAND_ECC_SOFT_BCH:
3390 if (!mtd_nand_has_bch()) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003391 pr_warn("CONFIG_MTD_ECC_BCH not enabled\n");
Ivan Djelic193bd402011-03-11 11:05:33 +01003392 BUG();
3393 }
3394 chip->ecc.calculate = nand_bch_calculate_ecc;
3395 chip->ecc.correct = nand_bch_correct_data;
3396 chip->ecc.read_page = nand_read_page_swecc;
3397 chip->ecc.read_subpage = nand_read_subpage;
3398 chip->ecc.write_page = nand_write_page_swecc;
3399 chip->ecc.read_page_raw = nand_read_page_raw;
3400 chip->ecc.write_page_raw = nand_write_page_raw;
3401 chip->ecc.read_oob = nand_read_oob_std;
3402 chip->ecc.write_oob = nand_write_oob_std;
3403 /*
3404 * Board driver should supply ecc.size and ecc.bytes values to
3405 * select how many bits are correctable; see nand_bch_init()
Brian Norris8b6e50c2011-05-25 14:59:01 -07003406 * for details. Otherwise, default to 4 bits for large page
3407 * devices.
Ivan Djelic193bd402011-03-11 11:05:33 +01003408 */
3409 if (!chip->ecc.size && (mtd->oobsize >= 64)) {
3410 chip->ecc.size = 512;
3411 chip->ecc.bytes = 7;
3412 }
3413 chip->ecc.priv = nand_bch_init(mtd,
3414 chip->ecc.size,
3415 chip->ecc.bytes,
3416 &chip->ecc.layout);
3417 if (!chip->ecc.priv) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003418 pr_warn("BCH ECC initialization failed!\n");
Ivan Djelic193bd402011-03-11 11:05:33 +01003419 BUG();
3420 }
Mike Dunn6a918ba2012-03-11 14:21:11 -07003421 chip->ecc.strength =
Mike Dunne2788c92012-04-25 12:06:10 -07003422 chip->ecc.bytes * 8 / fls(8 * chip->ecc.size);
Ivan Djelic193bd402011-03-11 11:05:33 +01003423 break;
3424
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003425 case NAND_ECC_NONE:
Brian Norris9a4d4d62011-07-19 10:06:07 -07003426 pr_warn("NAND_ECC_NONE selected by board driver. "
Brian Norrisd0370212011-07-19 10:06:08 -07003427 "This is not recommended!\n");
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003428 chip->ecc.read_page = nand_read_page_raw;
3429 chip->ecc.write_page = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003430 chip->ecc.read_oob = nand_read_oob_std;
David Brownell52ff49d2009-03-04 12:01:36 -08003431 chip->ecc.read_page_raw = nand_read_page_raw;
3432 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003433 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003434 chip->ecc.size = mtd->writesize;
3435 chip->ecc.bytes = 0;
Mike Dunn6a918ba2012-03-11 14:21:11 -07003436 chip->ecc.strength = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003437 break;
David Woodhouse956e9442006-09-25 17:12:39 +01003438
Linus Torvalds1da177e2005-04-16 15:20:36 -07003439 default:
Brian Norrisd0370212011-07-19 10:06:08 -07003440 pr_warn("Invalid NAND_ECC_MODE %d\n", chip->ecc.mode);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003441 BUG();
3442 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003443
Brian Norris9ce244b2011-08-30 18:45:37 -07003444 /* For many systems, the standard OOB write also works for raw */
Brian Norrisc46f6482011-08-30 18:45:38 -07003445 if (!chip->ecc.read_oob_raw)
3446 chip->ecc.read_oob_raw = chip->ecc.read_oob;
Brian Norris9ce244b2011-08-30 18:45:37 -07003447 if (!chip->ecc.write_oob_raw)
3448 chip->ecc.write_oob_raw = chip->ecc.write_oob;
3449
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003450 /*
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003451 * The number of bytes available for a client to place data into
Brian Norris8b6e50c2011-05-25 14:59:01 -07003452 * the out of band area.
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003453 */
3454 chip->ecc.layout->oobavail = 0;
David Brownell81d19b02009-04-21 19:51:20 -07003455 for (i = 0; chip->ecc.layout->oobfree[i].length
3456 && i < ARRAY_SIZE(chip->ecc.layout->oobfree); i++)
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003457 chip->ecc.layout->oobavail +=
3458 chip->ecc.layout->oobfree[i].length;
Vitaly Wool1f922672007-03-06 16:56:34 +03003459 mtd->oobavail = chip->ecc.layout->oobavail;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003460
3461 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003462 * Set the number of read / write steps for one page depending on ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07003463 * mode.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003464 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003465 chip->ecc.steps = mtd->writesize / chip->ecc.size;
Florian Fainellif8ac0412010-09-07 13:23:43 +02003466 if (chip->ecc.steps * chip->ecc.size != mtd->writesize) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003467 pr_warn("Invalid ECC parameters\n");
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003468 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003469 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003470 chip->ecc.total = chip->ecc.steps * chip->ecc.bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003471
Brian Norris8b6e50c2011-05-25 14:59:01 -07003472 /* Allow subpage writes up to ecc.steps. Not possible for MLC flash */
Thomas Gleixner29072b92006-09-28 15:38:36 +02003473 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) &&
3474 !(chip->cellinfo & NAND_CI_CELLTYPE_MSK)) {
Florian Fainellif8ac0412010-09-07 13:23:43 +02003475 switch (chip->ecc.steps) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02003476 case 2:
3477 mtd->subpage_sft = 1;
3478 break;
3479 case 4:
3480 case 8:
Thomas Gleixner81ec5362007-12-12 17:27:03 +01003481 case 16:
Thomas Gleixner29072b92006-09-28 15:38:36 +02003482 mtd->subpage_sft = 2;
3483 break;
3484 }
3485 }
3486 chip->subpagesize = mtd->writesize >> mtd->subpage_sft;
3487
Thomas Gleixner04bbd0e2006-05-25 09:45:29 +02003488 /* Initialize state */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003489 chip->state = FL_READY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003490
3491 /* De-select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003492 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003493
3494 /* Invalidate the pagebuffer reference */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003495 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003496
3497 /* Fill in remaining MTD driver data */
3498 mtd->type = MTD_NANDFLASH;
Maxim Levitsky93edbad2010-02-22 20:39:40 +02003499 mtd->flags = (chip->options & NAND_ROM) ? MTD_CAP_ROM :
3500 MTD_CAP_NANDFLASH;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02003501 mtd->_erase = nand_erase;
3502 mtd->_point = NULL;
3503 mtd->_unpoint = NULL;
3504 mtd->_read = nand_read;
3505 mtd->_write = nand_write;
3506 mtd->_panic_write = panic_nand_write;
3507 mtd->_read_oob = nand_read_oob;
3508 mtd->_write_oob = nand_write_oob;
3509 mtd->_sync = nand_sync;
3510 mtd->_lock = NULL;
3511 mtd->_unlock = NULL;
3512 mtd->_suspend = nand_suspend;
3513 mtd->_resume = nand_resume;
3514 mtd->_block_isbad = nand_block_isbad;
3515 mtd->_block_markbad = nand_block_markbad;
Anatolij Gustschincbcab652010-12-16 23:42:16 +01003516 mtd->writebufsize = mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003517
Mike Dunn6a918ba2012-03-11 14:21:11 -07003518 /* propagate ecc info to mtd_info */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003519 mtd->ecclayout = chip->ecc.layout;
Mike Dunn86c20722012-04-25 12:06:05 -07003520 mtd->ecc_strength = chip->ecc.strength;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003521
Thomas Gleixner0040bf32005-02-09 12:20:00 +00003522 /* Check, if we should skip the bad block table scan */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003523 if (chip->options & NAND_SKIP_BBTSCAN)
Thomas Gleixner0040bf32005-02-09 12:20:00 +00003524 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003525
3526 /* Build bad block table */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003527 return chip->scan_bbt(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003528}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003529EXPORT_SYMBOL(nand_scan_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003530
Brian Norris8b6e50c2011-05-25 14:59:01 -07003531/*
3532 * is_module_text_address() isn't exported, and it's mostly a pointless
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003533 * test if this is a module _anyway_ -- they'd have to try _really_ hard
Brian Norris8b6e50c2011-05-25 14:59:01 -07003534 * to call us from in-kernel code if the core NAND support is modular.
3535 */
David Woodhouse3b85c322006-09-25 17:06:53 +01003536#ifdef MODULE
3537#define caller_is_module() (1)
3538#else
3539#define caller_is_module() \
Rusty Russella6e6abd2009-03-31 13:05:31 -06003540 is_module_text_address((unsigned long)__builtin_return_address(0))
David Woodhouse3b85c322006-09-25 17:06:53 +01003541#endif
3542
3543/**
3544 * nand_scan - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003545 * @mtd: MTD device structure
3546 * @maxchips: number of chips to scan for
David Woodhouse3b85c322006-09-25 17:06:53 +01003547 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003548 * This fills out all the uninitialized function pointers with the defaults.
3549 * The flash ID is read and the mtd/chip structures are filled with the
3550 * appropriate values. The mtd->owner field must be set to the module of the
3551 * caller.
David Woodhouse3b85c322006-09-25 17:06:53 +01003552 */
3553int nand_scan(struct mtd_info *mtd, int maxchips)
3554{
3555 int ret;
3556
3557 /* Many callers got this wrong, so check for it for a while... */
3558 if (!mtd->owner && caller_is_module()) {
Brian Norrisd0370212011-07-19 10:06:08 -07003559 pr_crit("%s called with NULL mtd->owner!\n", __func__);
David Woodhouse3b85c322006-09-25 17:06:53 +01003560 BUG();
3561 }
3562
David Woodhouse5e81e882010-02-26 18:32:56 +00003563 ret = nand_scan_ident(mtd, maxchips, NULL);
David Woodhouse3b85c322006-09-25 17:06:53 +01003564 if (!ret)
3565 ret = nand_scan_tail(mtd);
3566 return ret;
3567}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003568EXPORT_SYMBOL(nand_scan);
David Woodhouse3b85c322006-09-25 17:06:53 +01003569
Linus Torvalds1da177e2005-04-16 15:20:36 -07003570/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003571 * nand_release - [NAND Interface] Free resources held by the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003572 * @mtd: MTD device structure
3573 */
David Woodhousee0c7d762006-05-13 18:07:53 +01003574void nand_release(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003575{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003576 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003577
Ivan Djelic193bd402011-03-11 11:05:33 +01003578 if (chip->ecc.mode == NAND_ECC_SOFT_BCH)
3579 nand_bch_free((struct nand_bch_control *)chip->ecc.priv);
3580
Jamie Iles5ffcaf32011-05-23 10:22:46 +01003581 mtd_device_unregister(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003582
Jesper Juhlfa671642005-11-07 01:01:27 -08003583 /* Free bad block table memory */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003584 kfree(chip->bbt);
David Woodhouse4bf63fc2006-09-25 17:08:04 +01003585 if (!(chip->options & NAND_OWN_BUFFERS))
3586 kfree(chip->buffers);
Brian Norris58373ff2010-07-15 12:15:44 -07003587
3588 /* Free bad block descriptor memory */
3589 if (chip->badblock_pattern && chip->badblock_pattern->options
3590 & NAND_BBT_DYNAMICSTRUCT)
3591 kfree(chip->badblock_pattern);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003592}
David Woodhousee0c7d762006-05-13 18:07:53 +01003593EXPORT_SYMBOL_GPL(nand_release);
Richard Purdie8fe833c2006-03-31 02:31:14 -08003594
3595static int __init nand_base_init(void)
3596{
3597 led_trigger_register_simple("nand-disk", &nand_led_trigger);
3598 return 0;
3599}
3600
3601static void __exit nand_base_exit(void)
3602{
3603 led_trigger_unregister_simple(nand_led_trigger);
3604}
3605
3606module_init(nand_base_init);
3607module_exit(nand_base_exit);
3608
David Woodhousee0c7d762006-05-13 18:07:53 +01003609MODULE_LICENSE("GPL");
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003610MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com>");
3611MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>");
David Woodhousee0c7d762006-05-13 18:07:53 +01003612MODULE_DESCRIPTION("Generic NAND flash driver code");