blob: 33bc79e378e1d629545d84f96eb0442421e15a15 [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050055#include "amd_powerplay.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040056#include "amdgpu_acp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040057
Alex Deucherb80d8472015-08-16 22:55:02 -040058#include "gpu_scheduler.h"
59
Alex Deucher97b2e202015-04-20 16:51:00 -040060/*
61 * Modules parameters.
62 */
63extern int amdgpu_modeset;
64extern int amdgpu_vram_limit;
65extern int amdgpu_gart_size;
66extern int amdgpu_benchmarking;
67extern int amdgpu_testing;
68extern int amdgpu_audio;
69extern int amdgpu_disp_priority;
70extern int amdgpu_hw_i2c;
71extern int amdgpu_pcie_gen2;
72extern int amdgpu_msi;
73extern int amdgpu_lockup_timeout;
74extern int amdgpu_dpm;
75extern int amdgpu_smc_load_fw;
76extern int amdgpu_aspm;
77extern int amdgpu_runtime_pm;
Alex Deucher97b2e202015-04-20 16:51:00 -040078extern unsigned amdgpu_ip_block_mask;
79extern int amdgpu_bapm;
80extern int amdgpu_deep_color;
81extern int amdgpu_vm_size;
82extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020083extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +020084extern int amdgpu_vm_debug;
Jammy Zhou1333f722015-07-30 16:36:58 +080085extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080086extern int amdgpu_sched_hw_submission;
Alex Deucher1f7371b2015-12-02 17:46:21 -050087extern int amdgpu_powerplay;
Huang Rui6bb6b292016-05-24 13:47:05 +080088extern int amdgpu_powercontainment;
Alex Deuchercd474ba2016-02-04 10:21:23 -050089extern unsigned amdgpu_pcie_gen_cap;
90extern unsigned amdgpu_pcie_lane_cap;
Alex Deucher97b2e202015-04-20 16:51:00 -040091
Chunming Zhou4b559c92015-07-21 15:53:04 +080092#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -040093#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
94#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
95/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
96#define AMDGPU_IB_POOL_SIZE 16
97#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
98#define AMDGPUFB_CONN_LIMIT 4
99#define AMDGPU_BIOS_NUM_SCRATCH 8
100
Alex Deucher97b2e202015-04-20 16:51:00 -0400101/* max number of rings */
102#define AMDGPU_MAX_RINGS 16
103#define AMDGPU_MAX_GFX_RINGS 1
104#define AMDGPU_MAX_COMPUTE_RINGS 8
105#define AMDGPU_MAX_VCE_RINGS 2
106
Jammy Zhou36f523a2015-09-01 12:54:27 +0800107/* max number of IP instances */
108#define AMDGPU_MAX_SDMA_INSTANCES 2
109
Alex Deucher97b2e202015-04-20 16:51:00 -0400110/* hardcode that limit for now */
111#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
112
113/* hard reset data */
114#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
115
116/* reset flags */
117#define AMDGPU_RESET_GFX (1 << 0)
118#define AMDGPU_RESET_COMPUTE (1 << 1)
119#define AMDGPU_RESET_DMA (1 << 2)
120#define AMDGPU_RESET_CP (1 << 3)
121#define AMDGPU_RESET_GRBM (1 << 4)
122#define AMDGPU_RESET_DMA1 (1 << 5)
123#define AMDGPU_RESET_RLC (1 << 6)
124#define AMDGPU_RESET_SEM (1 << 7)
125#define AMDGPU_RESET_IH (1 << 8)
126#define AMDGPU_RESET_VMC (1 << 9)
127#define AMDGPU_RESET_MC (1 << 10)
128#define AMDGPU_RESET_DISPLAY (1 << 11)
129#define AMDGPU_RESET_UVD (1 << 12)
130#define AMDGPU_RESET_VCE (1 << 13)
131#define AMDGPU_RESET_VCE1 (1 << 14)
132
Alex Deucher97b2e202015-04-20 16:51:00 -0400133/* GFX current status */
134#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
135#define AMDGPU_GFX_SAFE_MODE 0x00000001L
136#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
137#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
138#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
139
140/* max cursor sizes (in pixels) */
141#define CIK_CURSOR_WIDTH 128
142#define CIK_CURSOR_HEIGHT 128
143
144struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400145struct amdgpu_ib;
146struct amdgpu_vm;
147struct amdgpu_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400148struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800149struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400150struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400151struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400152
153enum amdgpu_cp_irq {
154 AMDGPU_CP_IRQ_GFX_EOP = 0,
155 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
156 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
157 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
158 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
159 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
160 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
161 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
162 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
163
164 AMDGPU_CP_IRQ_LAST
165};
166
167enum amdgpu_sdma_irq {
168 AMDGPU_SDMA_IRQ_TRAP0 = 0,
169 AMDGPU_SDMA_IRQ_TRAP1,
170
171 AMDGPU_SDMA_IRQ_LAST
172};
173
174enum amdgpu_thermal_irq {
175 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
176 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
177
178 AMDGPU_THERMAL_IRQ_LAST
179};
180
Alex Deucher97b2e202015-04-20 16:51:00 -0400181int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400182 enum amd_ip_block_type block_type,
183 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400184int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400185 enum amd_ip_block_type block_type,
186 enum amd_powergating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400187
188struct amdgpu_ip_block_version {
yanyang15fc3aee2015-05-22 14:39:35 -0400189 enum amd_ip_block_type type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400190 u32 major;
191 u32 minor;
192 u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400193 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400194};
195
196int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400197 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400198 u32 major, u32 minor);
199
200const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
201 struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400202 enum amd_ip_block_type type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400203
204/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
205struct amdgpu_buffer_funcs {
206 /* maximum bytes in a single operation */
207 uint32_t copy_max_bytes;
208
209 /* number of dw to reserve per operation */
210 unsigned copy_num_dw;
211
212 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800213 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400214 /* src addr in bytes */
215 uint64_t src_offset,
216 /* dst addr in bytes */
217 uint64_t dst_offset,
218 /* number of byte to transfer */
219 uint32_t byte_count);
220
221 /* maximum bytes in a single operation */
222 uint32_t fill_max_bytes;
223
224 /* number of dw to reserve per operation */
225 unsigned fill_num_dw;
226
227 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800228 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400229 /* value to write to memory */
230 uint32_t src_data,
231 /* dst addr in bytes */
232 uint64_t dst_offset,
233 /* number of byte to fill */
234 uint32_t byte_count);
235};
236
237/* provided by hw blocks that can write ptes, e.g., sdma */
238struct amdgpu_vm_pte_funcs {
239 /* copy pte entries from GART */
240 void (*copy_pte)(struct amdgpu_ib *ib,
241 uint64_t pe, uint64_t src,
242 unsigned count);
243 /* write pte one entry at a time with addr mapping */
244 void (*write_pte)(struct amdgpu_ib *ib,
Christian Königb07c9d22015-11-30 13:26:07 +0100245 const dma_addr_t *pages_addr, uint64_t pe,
Alex Deucher97b2e202015-04-20 16:51:00 -0400246 uint64_t addr, unsigned count,
247 uint32_t incr, uint32_t flags);
248 /* for linear pte/pde updates without addr mapping */
249 void (*set_pte_pde)(struct amdgpu_ib *ib,
250 uint64_t pe,
251 uint64_t addr, unsigned count,
252 uint32_t incr, uint32_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400253};
254
255/* provided by the gmc block */
256struct amdgpu_gart_funcs {
257 /* flush the vm tlb via mmio */
258 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
259 uint32_t vmid);
260 /* write pte/pde updates using the cpu */
261 int (*set_pte_pde)(struct amdgpu_device *adev,
262 void *cpu_pt_addr, /* cpu addr of page table */
263 uint32_t gpu_page_idx, /* pte/pde to update */
264 uint64_t addr, /* addr to write into pte/pde */
265 uint32_t flags); /* access flags */
266};
267
268/* provided by the ih block */
269struct amdgpu_ih_funcs {
270 /* ring read/write ptr handling, called from interrupt context */
271 u32 (*get_wptr)(struct amdgpu_device *adev);
272 void (*decode_iv)(struct amdgpu_device *adev,
273 struct amdgpu_iv_entry *entry);
274 void (*set_rptr)(struct amdgpu_device *adev);
275};
276
277/* provided by hw blocks that expose a ring buffer for commands */
278struct amdgpu_ring_funcs {
279 /* ring read/write ptr handling */
280 u32 (*get_rptr)(struct amdgpu_ring *ring);
281 u32 (*get_wptr)(struct amdgpu_ring *ring);
282 void (*set_wptr)(struct amdgpu_ring *ring);
283 /* validating and patching of IBs */
284 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
285 /* command emit functions */
286 void (*emit_ib)(struct amdgpu_ring *ring,
Christian Königd88bf582016-05-06 17:50:03 +0200287 struct amdgpu_ib *ib,
288 unsigned vm_id, bool ctx_switch);
Alex Deucher97b2e202015-04-20 16:51:00 -0400289 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
Chunming Zhou890ee232015-06-01 14:35:03 +0800290 uint64_t seq, unsigned flags);
Christian Königb8c7b392016-03-01 15:42:52 +0100291 void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400292 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
293 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200294 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Chunming Zhou11afbde2016-03-03 11:38:48 +0800295 void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400296 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
297 uint32_t gds_base, uint32_t gds_size,
298 uint32_t gws_base, uint32_t gws_size,
299 uint32_t oa_base, uint32_t oa_size);
300 /* testing functions */
301 int (*test_ring)(struct amdgpu_ring *ring);
302 int (*test_ib)(struct amdgpu_ring *ring);
Jammy Zhouedff0e22015-09-01 13:04:08 +0800303 /* insert NOP packets */
304 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +0100305 /* pad the indirect buffer to the necessary number of dw */
306 void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Monk Liu03ccf482016-01-14 19:07:38 +0800307 unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
308 void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
Alex Deucher97b2e202015-04-20 16:51:00 -0400309};
310
311/*
312 * BIOS.
313 */
314bool amdgpu_get_bios(struct amdgpu_device *adev);
315bool amdgpu_read_bios(struct amdgpu_device *adev);
316
317/*
318 * Dummy page
319 */
320struct amdgpu_dummy_page {
321 struct page *page;
322 dma_addr_t addr;
323};
324int amdgpu_dummy_page_init(struct amdgpu_device *adev);
325void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
326
327
328/*
329 * Clocks
330 */
331
332#define AMDGPU_MAX_PPLL 3
333
334struct amdgpu_clock {
335 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
336 struct amdgpu_pll spll;
337 struct amdgpu_pll mpll;
338 /* 10 Khz units */
339 uint32_t default_mclk;
340 uint32_t default_sclk;
341 uint32_t default_dispclk;
342 uint32_t current_dispclk;
343 uint32_t dp_extclk;
344 uint32_t max_pixel_clock;
345};
346
347/*
348 * Fences.
349 */
350struct amdgpu_fence_driver {
Alex Deucher97b2e202015-04-20 16:51:00 -0400351 uint64_t gpu_addr;
352 volatile uint32_t *cpu_addr;
353 /* sync_seq is protected by ring emission lock */
Christian König742c0852016-03-14 15:46:06 +0100354 uint32_t sync_seq;
355 atomic_t last_seq;
Alex Deucher97b2e202015-04-20 16:51:00 -0400356 bool initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -0400357 struct amdgpu_irq_src *irq_src;
358 unsigned irq_type;
Christian Königc2776af2015-11-03 13:27:39 +0100359 struct timer_list fallback_timer;
Christian Königc89377d2016-03-13 19:19:48 +0100360 unsigned num_fences_mask;
Christian König4a7d74f2016-03-14 14:29:46 +0100361 spinlock_t lock;
Christian Königc89377d2016-03-13 19:19:48 +0100362 struct fence **fences;
Alex Deucher97b2e202015-04-20 16:51:00 -0400363};
364
365/* some special values for the owner field */
366#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
367#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
Alex Deucher97b2e202015-04-20 16:51:00 -0400368
Chunming Zhou890ee232015-06-01 14:35:03 +0800369#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
370#define AMDGPU_FENCE_FLAG_INT (1 << 1)
371
Alex Deucher97b2e202015-04-20 16:51:00 -0400372int amdgpu_fence_driver_init(struct amdgpu_device *adev);
373void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
374void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
375
Christian Könige6151a02016-03-15 14:52:26 +0100376int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
377 unsigned num_hw_submission);
Alex Deucher97b2e202015-04-20 16:51:00 -0400378int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
379 struct amdgpu_irq_src *irq_src,
380 unsigned irq_type);
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400381void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
382void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
Christian König364beb22016-02-16 17:39:39 +0100383int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400384void amdgpu_fence_process(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400385int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
386unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
387
Alex Deucher97b2e202015-04-20 16:51:00 -0400388/*
389 * TTM.
390 */
Christian König29b32592016-04-15 17:19:16 +0200391
392#define AMDGPU_TTM_LRU_SIZE 20
393
394struct amdgpu_mman_lru {
395 struct list_head *lru[TTM_NUM_MEM_TYPES];
396 struct list_head *swap_lru;
397};
398
Alex Deucher97b2e202015-04-20 16:51:00 -0400399struct amdgpu_mman {
400 struct ttm_bo_global_ref bo_global_ref;
401 struct drm_global_reference mem_global_ref;
402 struct ttm_bo_device bdev;
403 bool mem_global_referenced;
404 bool initialized;
405
406#if defined(CONFIG_DEBUG_FS)
407 struct dentry *vram;
408 struct dentry *gtt;
409#endif
410
411 /* buffer handling */
412 const struct amdgpu_buffer_funcs *buffer_funcs;
413 struct amdgpu_ring *buffer_funcs_ring;
Christian König703297c2016-02-10 14:20:50 +0100414 /* Scheduler entity for buffer moves */
415 struct amd_sched_entity entity;
Christian König29b32592016-04-15 17:19:16 +0200416
417 /* custom LRU management */
418 struct amdgpu_mman_lru log2_size[AMDGPU_TTM_LRU_SIZE];
Alex Deucher97b2e202015-04-20 16:51:00 -0400419};
420
421int amdgpu_copy_buffer(struct amdgpu_ring *ring,
422 uint64_t src_offset,
423 uint64_t dst_offset,
424 uint32_t byte_count,
425 struct reservation_object *resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800426 struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400427int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
428
429struct amdgpu_bo_list_entry {
430 struct amdgpu_bo *robj;
431 struct ttm_validate_buffer tv;
432 struct amdgpu_bo_va *bo_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400433 uint32_t priority;
Christian König2f568db2016-02-23 12:36:59 +0100434 struct page **user_pages;
435 int user_invalidated;
Alex Deucher97b2e202015-04-20 16:51:00 -0400436};
437
438struct amdgpu_bo_va_mapping {
439 struct list_head list;
440 struct interval_tree_node it;
441 uint64_t offset;
442 uint32_t flags;
443};
444
445/* bo virtual addresses in a specific vm */
446struct amdgpu_bo_va {
447 /* protected by bo being reserved */
448 struct list_head bo_list;
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800449 struct fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400450 unsigned ref_count;
451
Christian König7fc11952015-07-30 11:53:42 +0200452 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400453 struct list_head vm_status;
454
Christian König7fc11952015-07-30 11:53:42 +0200455 /* mappings for this bo_va */
456 struct list_head invalids;
457 struct list_head valids;
458
Alex Deucher97b2e202015-04-20 16:51:00 -0400459 /* constant after initialization */
460 struct amdgpu_vm *vm;
461 struct amdgpu_bo *bo;
462};
463
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800464#define AMDGPU_GEM_DOMAIN_MAX 0x3
465
Alex Deucher97b2e202015-04-20 16:51:00 -0400466struct amdgpu_bo {
467 /* Protected by gem.mutex */
468 struct list_head list;
469 /* Protected by tbo.reserved */
Christian König1ea863f2015-12-18 22:13:12 +0100470 u32 prefered_domains;
471 u32 allowed_domains;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800472 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400473 struct ttm_placement placement;
474 struct ttm_buffer_object tbo;
475 struct ttm_bo_kmap_obj kmap;
476 u64 flags;
477 unsigned pin_count;
478 void *kptr;
479 u64 tiling_flags;
480 u64 metadata_flags;
481 void *metadata;
482 u32 metadata_size;
483 /* list of all virtual address to which this bo
484 * is associated to
485 */
486 struct list_head va;
487 /* Constant after initialization */
488 struct amdgpu_device *adev;
489 struct drm_gem_object gem_base;
Christian König82b9c552015-11-27 16:49:00 +0100490 struct amdgpu_bo *parent;
Alex Deucher97b2e202015-04-20 16:51:00 -0400491
492 struct ttm_bo_kmap_obj dma_buf_vmap;
Alex Deucher97b2e202015-04-20 16:51:00 -0400493 struct amdgpu_mn *mn;
494 struct list_head mn_list;
495};
496#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
497
498void amdgpu_gem_object_free(struct drm_gem_object *obj);
499int amdgpu_gem_object_open(struct drm_gem_object *obj,
500 struct drm_file *file_priv);
501void amdgpu_gem_object_close(struct drm_gem_object *obj,
502 struct drm_file *file_priv);
503unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
504struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200505struct drm_gem_object *
506amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
507 struct dma_buf_attachment *attach,
508 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400509struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
510 struct drm_gem_object *gobj,
511 int flags);
512int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
513void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
514struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
515void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
516void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
517int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
518
519/* sub-allocation manager, it has to be protected by another lock.
520 * By conception this is an helper for other part of the driver
521 * like the indirect buffer or semaphore, which both have their
522 * locking.
523 *
524 * Principe is simple, we keep a list of sub allocation in offset
525 * order (first entry has offset == 0, last entry has the highest
526 * offset).
527 *
528 * When allocating new object we first check if there is room at
529 * the end total_size - (last_object_offset + last_object_size) >=
530 * alloc_size. If so we allocate new object there.
531 *
532 * When there is not enough room at the end, we start waiting for
533 * each sub object until we reach object_offset+object_size >=
534 * alloc_size, this object then become the sub object we return.
535 *
536 * Alignment can't be bigger than page size.
537 *
538 * Hole are not considered for allocation to keep things simple.
539 * Assumption is that there won't be hole (all object on same
540 * alignment).
541 */
Christian König6ba60b82016-03-11 14:50:08 +0100542
543#define AMDGPU_SA_NUM_FENCE_LISTS 32
544
Alex Deucher97b2e202015-04-20 16:51:00 -0400545struct amdgpu_sa_manager {
546 wait_queue_head_t wq;
547 struct amdgpu_bo *bo;
548 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100549 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400550 struct list_head olist;
551 unsigned size;
552 uint64_t gpu_addr;
553 void *cpu_ptr;
554 uint32_t domain;
555 uint32_t align;
556};
557
Alex Deucher97b2e202015-04-20 16:51:00 -0400558/* sub-allocation buffer */
559struct amdgpu_sa_bo {
560 struct list_head olist;
561 struct list_head flist;
562 struct amdgpu_sa_manager *manager;
563 unsigned soffset;
564 unsigned eoffset;
Chunming Zhou4ce98912015-08-19 16:41:19 +0800565 struct fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400566};
567
568/*
569 * GEM objects.
570 */
Christian König418aa0c2016-02-15 16:59:57 +0100571void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400572int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
573 int alignment, u32 initial_domain,
574 u64 flags, bool kernel,
575 struct drm_gem_object **obj);
576
577int amdgpu_mode_dumb_create(struct drm_file *file_priv,
578 struct drm_device *dev,
579 struct drm_mode_create_dumb *args);
580int amdgpu_mode_dumb_mmap(struct drm_file *filp,
581 struct drm_device *dev,
582 uint32_t handle, uint64_t *offset_p);
Alex Deucher97b2e202015-04-20 16:51:00 -0400583/*
584 * Synchronization
585 */
586struct amdgpu_sync {
Christian Königf91b3a62015-08-20 14:47:40 +0800587 DECLARE_HASHTABLE(fences, 4);
Chunming Zhou3c623382015-08-20 18:33:59 +0800588 struct fence *last_vm_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400589};
590
591void amdgpu_sync_create(struct amdgpu_sync *sync);
Christian König91e1a522015-07-06 22:06:40 +0200592int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
593 struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400594int amdgpu_sync_resv(struct amdgpu_device *adev,
595 struct amdgpu_sync *sync,
596 struct reservation_object *resv,
597 void *owner);
Christian König832a9022016-02-15 12:33:02 +0100598bool amdgpu_sync_is_idle(struct amdgpu_sync *sync);
599int amdgpu_sync_cycle_fences(struct amdgpu_sync *dst, struct amdgpu_sync *src,
600 struct fence *fence);
Christian Könige61235d2015-08-25 11:05:36 +0200601struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
Christian Königf91b3a62015-08-20 14:47:40 +0800602int amdgpu_sync_wait(struct amdgpu_sync *sync);
Christian König8a8f0b42016-02-03 15:11:39 +0100603void amdgpu_sync_free(struct amdgpu_sync *sync);
Christian König257bf152016-02-16 11:24:58 +0100604int amdgpu_sync_init(void);
605void amdgpu_sync_fini(void);
Rex Zhud573de22016-05-12 13:27:28 +0800606int amdgpu_fence_slab_init(void);
607void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400608
609/*
610 * GART structures, functions & helpers
611 */
612struct amdgpu_mc;
613
614#define AMDGPU_GPU_PAGE_SIZE 4096
615#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
616#define AMDGPU_GPU_PAGE_SHIFT 12
617#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
618
619struct amdgpu_gart {
620 dma_addr_t table_addr;
621 struct amdgpu_bo *robj;
622 void *ptr;
623 unsigned num_gpu_pages;
624 unsigned num_cpu_pages;
625 unsigned table_size;
Christian Königa1d29472016-03-30 14:42:57 +0200626#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucher97b2e202015-04-20 16:51:00 -0400627 struct page **pages;
Christian Königa1d29472016-03-30 14:42:57 +0200628#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400629 bool ready;
630 const struct amdgpu_gart_funcs *gart_funcs;
631};
632
633int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
634void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
635int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
636void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
637int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
638void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
639int amdgpu_gart_init(struct amdgpu_device *adev);
640void amdgpu_gart_fini(struct amdgpu_device *adev);
641void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
642 int pages);
643int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
644 int pages, struct page **pagelist,
645 dma_addr_t *dma_addr, uint32_t flags);
646
647/*
648 * GPU MC structures, functions & helpers
649 */
650struct amdgpu_mc {
651 resource_size_t aper_size;
652 resource_size_t aper_base;
653 resource_size_t agp_base;
654 /* for some chips with <= 32MB we need to lie
655 * about vram size near mc fb location */
656 u64 mc_vram_size;
657 u64 visible_vram_size;
658 u64 gtt_size;
659 u64 gtt_start;
660 u64 gtt_end;
661 u64 vram_start;
662 u64 vram_end;
663 unsigned vram_width;
664 u64 real_vram_size;
665 int vram_mtrr;
666 u64 gtt_base_align;
667 u64 mc_mask;
668 const struct firmware *fw; /* MC firmware */
669 uint32_t fw_version;
670 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800671 uint32_t vram_type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400672};
673
674/*
675 * GPU doorbell structures, functions & helpers
676 */
677typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
678{
679 AMDGPU_DOORBELL_KIQ = 0x000,
680 AMDGPU_DOORBELL_HIQ = 0x001,
681 AMDGPU_DOORBELL_DIQ = 0x002,
682 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
683 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
684 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
685 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
686 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
687 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
688 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
689 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
690 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
691 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
692 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
693 AMDGPU_DOORBELL_IH = 0x1E8,
694 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
695 AMDGPU_DOORBELL_INVALID = 0xFFFF
696} AMDGPU_DOORBELL_ASSIGNMENT;
697
698struct amdgpu_doorbell {
699 /* doorbell mmio */
700 resource_size_t base;
701 resource_size_t size;
702 u32 __iomem *ptr;
703 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
704};
705
706void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
707 phys_addr_t *aperture_base,
708 size_t *aperture_size,
709 size_t *start_offset);
710
711/*
712 * IRQS.
713 */
714
715struct amdgpu_flip_work {
716 struct work_struct flip_work;
717 struct work_struct unpin_work;
718 struct amdgpu_device *adev;
719 int crtc_id;
720 uint64_t base;
721 struct drm_pending_vblank_event *event;
722 struct amdgpu_bo *old_rbo;
Christian König1ffd2652015-08-11 17:29:52 +0200723 struct fence *excl;
724 unsigned shared_count;
725 struct fence **shared;
Christian Königc3874b72016-02-11 15:48:30 +0100726 struct fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400727 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400728};
729
730
731/*
732 * CP & rings.
733 */
734
735struct amdgpu_ib {
736 struct amdgpu_sa_bo *sa_bo;
737 uint32_t length_dw;
738 uint64_t gpu_addr;
739 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800740 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400741};
742
743enum amdgpu_ring_type {
744 AMDGPU_RING_TYPE_GFX,
745 AMDGPU_RING_TYPE_COMPUTE,
746 AMDGPU_RING_TYPE_SDMA,
747 AMDGPU_RING_TYPE_UVD,
748 AMDGPU_RING_TYPE_VCE
749};
750
Nils Wallménius62250a92016-04-10 16:30:00 +0200751extern const struct amd_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800752
Christian König50838c82016-02-03 13:44:52 +0100753int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800754 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100755int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
756 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800757
Christian König50838c82016-02-03 13:44:52 +0100758void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100759int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100760 struct amd_sched_entity *entity, void *owner,
761 struct fence **f);
Chunming Zhou3c704e92015-07-29 10:33:14 +0800762
Alex Deucher97b2e202015-04-20 16:51:00 -0400763struct amdgpu_ring {
764 struct amdgpu_device *adev;
765 const struct amdgpu_ring_funcs *funcs;
766 struct amdgpu_fence_driver fence_drv;
Christian Königedf600d2016-05-03 15:54:54 +0200767 struct amd_gpu_scheduler sched;
Alex Deucher97b2e202015-04-20 16:51:00 -0400768
Chunming Zhou176e1ab2015-07-24 10:49:47 +0800769 spinlock_t fence_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400770 struct amdgpu_bo *ring_obj;
771 volatile uint32_t *ring;
772 unsigned rptr_offs;
773 u64 next_rptr_gpu_addr;
774 volatile u32 *next_rptr_cpu_addr;
775 unsigned wptr;
776 unsigned wptr_old;
777 unsigned ring_size;
Christian Königc7e6be22016-01-21 13:06:05 +0100778 unsigned max_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400779 int count_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400780 uint64_t gpu_addr;
781 uint32_t align_mask;
782 uint32_t ptr_mask;
783 bool ready;
784 u32 nop;
785 u32 idx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400786 u32 me;
787 u32 pipe;
788 u32 queue;
789 struct amdgpu_bo *mqd_obj;
790 u32 doorbell_index;
791 bool use_doorbell;
792 unsigned wptr_offs;
793 unsigned next_rptr_offs;
794 unsigned fence_offs;
Christian Königaa3b73f2016-05-03 15:17:40 +0200795 uint64_t current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400796 enum amdgpu_ring_type type;
797 char name[16];
Monk Liu128cff12016-01-14 18:08:16 +0800798 unsigned cond_exe_offs;
799 u64 cond_exe_gpu_addr;
800 volatile u32 *cond_exe_cpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400801};
802
803/*
804 * VM
805 */
806
807/* maximum number of VMIDs */
808#define AMDGPU_NUM_VM 16
809
810/* number of entries in page table */
811#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
812
813/* PTBs (Page Table Blocks) need to be aligned to 32K */
814#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
815#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
816#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
817
818#define AMDGPU_PTE_VALID (1 << 0)
819#define AMDGPU_PTE_SYSTEM (1 << 1)
820#define AMDGPU_PTE_SNOOPED (1 << 2)
821
822/* VI only */
823#define AMDGPU_PTE_EXECUTABLE (1 << 4)
824
825#define AMDGPU_PTE_READABLE (1 << 5)
826#define AMDGPU_PTE_WRITEABLE (1 << 6)
827
828/* PTE (Page Table Entry) fragment field for different page sizes */
829#define AMDGPU_PTE_FRAG_4KB (0 << 7)
830#define AMDGPU_PTE_FRAG_64KB (4 << 7)
831#define AMDGPU_LOG2_PAGES_PER_FRAG 4
832
Christian Königd9c13152015-09-28 12:31:26 +0200833/* How to programm VM fault handling */
834#define AMDGPU_VM_FAULT_STOP_NEVER 0
835#define AMDGPU_VM_FAULT_STOP_FIRST 1
836#define AMDGPU_VM_FAULT_STOP_ALWAYS 2
837
Alex Deucher97b2e202015-04-20 16:51:00 -0400838struct amdgpu_vm_pt {
Christian Königee1782c2015-12-11 21:01:23 +0100839 struct amdgpu_bo_list_entry entry;
840 uint64_t addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400841};
842
Alex Deucher97b2e202015-04-20 16:51:00 -0400843struct amdgpu_vm {
Christian König25cfc3c2015-12-19 19:42:05 +0100844 /* tree of virtual addresses mapped */
Alex Deucher97b2e202015-04-20 16:51:00 -0400845 struct rb_root va;
846
Christian König7fc11952015-07-30 11:53:42 +0200847 /* protecting invalidated */
Alex Deucher97b2e202015-04-20 16:51:00 -0400848 spinlock_t status_lock;
849
850 /* BOs moved, but not yet updated in the PT */
851 struct list_head invalidated;
852
Christian König7fc11952015-07-30 11:53:42 +0200853 /* BOs cleared in the PT because of a move */
854 struct list_head cleared;
855
856 /* BO mappings freed, but not yet updated in the PT */
Alex Deucher97b2e202015-04-20 16:51:00 -0400857 struct list_head freed;
858
859 /* contains the page directory */
860 struct amdgpu_bo *page_directory;
861 unsigned max_pde_used;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200862 struct fence *page_directory_fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400863
864 /* array of page tables, one for each page directory entry */
865 struct amdgpu_vm_pt *page_tables;
866
867 /* for id and flush management per ring */
Christian Königbcb1ba32016-03-08 15:40:11 +0100868 struct amdgpu_vm_id *ids[AMDGPU_MAX_RINGS];
Christian König25cfc3c2015-12-19 19:42:05 +0100869
jimqu81d75a32015-12-04 17:17:00 +0800870 /* protecting freed */
871 spinlock_t freed_lock;
Christian König2bd9ccf2016-02-01 12:53:58 +0100872
873 /* Scheduler entity for page table updates */
874 struct amd_sched_entity entity;
Chunming Zhou031e2982016-04-25 10:19:13 +0800875
876 /* client id */
877 u64 client_id;
Alex Deucher97b2e202015-04-20 16:51:00 -0400878};
879
Christian Königbcb1ba32016-03-08 15:40:11 +0100880struct amdgpu_vm_id {
Christian Königa9a78b32016-01-21 10:19:11 +0100881 struct list_head list;
Christian König832a9022016-02-15 12:33:02 +0100882 struct fence *first;
883 struct amdgpu_sync active;
Christian König41d9eb22016-03-01 16:46:18 +0100884 struct fence *last_flush;
Chunming Zhou68befeb2016-04-14 13:42:32 +0800885 struct amdgpu_ring *last_user;
Christian König0ea54b92016-05-04 10:20:01 +0200886 atomic64_t owner;
Christian König971fe9a92016-03-01 15:09:25 +0100887
Christian Königbcb1ba32016-03-08 15:40:11 +0100888 uint64_t pd_gpu_addr;
889 /* last flushed PD/PT update */
890 struct fence *flushed_updates;
891
Christian König971fe9a92016-03-01 15:09:25 +0100892 uint32_t gds_base;
893 uint32_t gds_size;
894 uint32_t gws_base;
895 uint32_t gws_size;
896 uint32_t oa_base;
897 uint32_t oa_size;
Christian Königa9a78b32016-01-21 10:19:11 +0100898};
Christian König8d0a7ce2015-11-03 20:58:50 +0100899
Christian Königa9a78b32016-01-21 10:19:11 +0100900struct amdgpu_vm_manager {
901 /* Handling of VMIDs */
902 struct mutex lock;
903 unsigned num_ids;
904 struct list_head ids_lru;
Christian Königbcb1ba32016-03-08 15:40:11 +0100905 struct amdgpu_vm_id ids[AMDGPU_NUM_VM];
Christian König1c16c0a2015-11-14 21:31:40 +0100906
Christian König8b4fb002015-11-15 16:04:16 +0100907 uint32_t max_pfn;
Alex Deucher97b2e202015-04-20 16:51:00 -0400908 /* vram base address for page table entry */
Christian König8b4fb002015-11-15 16:04:16 +0100909 u64 vram_base_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -0400910 /* is vm enabled? */
Christian König8b4fb002015-11-15 16:04:16 +0100911 bool enabled;
Alex Deucher97b2e202015-04-20 16:51:00 -0400912 /* vm pte handling */
913 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
Christian König2d55e452016-02-08 17:37:38 +0100914 struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
915 unsigned vm_pte_num_rings;
916 atomic_t vm_pte_next_ring;
Chunming Zhou031e2982016-04-25 10:19:13 +0800917 /* client id counter */
918 atomic64_t client_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -0400919};
920
Christian Königa9a78b32016-01-21 10:19:11 +0100921void amdgpu_vm_manager_init(struct amdgpu_device *adev);
Christian Königea89f8c2015-11-15 20:52:06 +0100922void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
Christian König8b4fb002015-11-15 16:04:16 +0100923int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
924void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
Christian König56467eb2015-12-11 15:16:32 +0100925void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
926 struct list_head *validated,
927 struct amdgpu_bo_list_entry *entry);
Christian Königee1782c2015-12-11 21:01:23 +0100928void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
Christian Königeceb8a12016-01-11 15:35:21 +0100929void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
930 struct amdgpu_vm *vm);
Christian König8b4fb002015-11-15 16:04:16 +0100931int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
Christian König4ff37a82016-02-26 16:18:26 +0100932 struct amdgpu_sync *sync, struct fence *fence,
933 unsigned *vm_id, uint64_t *vm_pd_addr);
Christian König41d9eb22016-03-01 16:46:18 +0100934int amdgpu_vm_flush(struct amdgpu_ring *ring,
935 unsigned vm_id, uint64_t pd_addr,
936 uint32_t gds_base, uint32_t gds_size,
937 uint32_t gws_base, uint32_t gws_size,
938 uint32_t oa_base, uint32_t oa_size);
Christian König971fe9a92016-03-01 15:09:25 +0100939void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
Christian Königb07c9d22015-11-30 13:26:07 +0100940uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
Christian König8b4fb002015-11-15 16:04:16 +0100941int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
942 struct amdgpu_vm *vm);
943int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
944 struct amdgpu_vm *vm);
945int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
946 struct amdgpu_sync *sync);
947int amdgpu_vm_bo_update(struct amdgpu_device *adev,
948 struct amdgpu_bo_va *bo_va,
949 struct ttm_mem_reg *mem);
950void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
951 struct amdgpu_bo *bo);
952struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
953 struct amdgpu_bo *bo);
954struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
955 struct amdgpu_vm *vm,
956 struct amdgpu_bo *bo);
957int amdgpu_vm_bo_map(struct amdgpu_device *adev,
958 struct amdgpu_bo_va *bo_va,
959 uint64_t addr, uint64_t offset,
960 uint64_t size, uint32_t flags);
961int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
962 struct amdgpu_bo_va *bo_va,
963 uint64_t addr);
964void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
965 struct amdgpu_bo_va *bo_va);
Christian König8b4fb002015-11-15 16:04:16 +0100966
Alex Deucher97b2e202015-04-20 16:51:00 -0400967/*
968 * context related structures
969 */
970
Christian König21c16bf2015-07-07 17:24:49 +0200971struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200972 uint64_t sequence;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +0800973 struct fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200974 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200975};
976
Alex Deucher97b2e202015-04-20 16:51:00 -0400977struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400978 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800979 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -0400980 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200981 spinlock_t ring_lock;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +0800982 struct fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +0200983 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400984};
985
986struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -0400987 struct amdgpu_device *adev;
988 struct mutex lock;
989 /* protected by lock */
990 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -0400991};
992
Alex Deucher0b492a42015-08-16 22:48:26 -0400993struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
994int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
995
Christian König21c16bf2015-07-07 17:24:49 +0200996uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Christian Königce882e62015-08-19 15:00:55 +0200997 struct fence *fence);
Christian König21c16bf2015-07-07 17:24:49 +0200998struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
999 struct amdgpu_ring *ring, uint64_t seq);
1000
Alex Deucher0b492a42015-08-16 22:48:26 -04001001int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1002 struct drm_file *filp);
1003
Christian Königefd4ccb2015-08-04 16:20:31 +02001004void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1005void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -04001006
Alex Deucher97b2e202015-04-20 16:51:00 -04001007/*
1008 * file private structure
1009 */
1010
1011struct amdgpu_fpriv {
1012 struct amdgpu_vm vm;
1013 struct mutex bo_list_lock;
1014 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -04001015 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001016};
1017
1018/*
1019 * residency list
1020 */
1021
1022struct amdgpu_bo_list {
1023 struct mutex lock;
1024 struct amdgpu_bo *gds_obj;
1025 struct amdgpu_bo *gws_obj;
1026 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +01001027 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001028 unsigned num_entries;
1029 struct amdgpu_bo_list_entry *array;
1030};
1031
1032struct amdgpu_bo_list *
1033amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +01001034void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
1035 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -04001036void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1037void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1038
1039/*
1040 * GFX stuff
1041 */
1042#include "clearstate_defs.h"
1043
Alex Deucher79e54122016-04-08 15:45:13 -04001044struct amdgpu_rlc_funcs {
1045 void (*enter_safe_mode)(struct amdgpu_device *adev);
1046 void (*exit_safe_mode)(struct amdgpu_device *adev);
1047};
1048
Alex Deucher97b2e202015-04-20 16:51:00 -04001049struct amdgpu_rlc {
1050 /* for power gating */
1051 struct amdgpu_bo *save_restore_obj;
1052 uint64_t save_restore_gpu_addr;
1053 volatile uint32_t *sr_ptr;
1054 const u32 *reg_list;
1055 u32 reg_list_size;
1056 /* for clear state */
1057 struct amdgpu_bo *clear_state_obj;
1058 uint64_t clear_state_gpu_addr;
1059 volatile uint32_t *cs_ptr;
1060 const struct cs_section_def *cs_data;
1061 u32 clear_state_size;
1062 /* for cp tables */
1063 struct amdgpu_bo *cp_table_obj;
1064 uint64_t cp_table_gpu_addr;
1065 volatile uint32_t *cp_table_ptr;
1066 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -04001067
1068 /* safe mode for updating CG/PG state */
1069 bool in_safe_mode;
1070 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -04001071
1072 /* for firmware data */
1073 u32 save_and_restore_offset;
1074 u32 clear_state_descriptor_offset;
1075 u32 avail_scratch_ram_locations;
1076 u32 reg_restore_list_size;
1077 u32 reg_list_format_start;
1078 u32 reg_list_format_separate_start;
1079 u32 starting_offsets_start;
1080 u32 reg_list_format_size_bytes;
1081 u32 reg_list_size_bytes;
1082
1083 u32 *register_list_format;
1084 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -04001085};
1086
1087struct amdgpu_mec {
1088 struct amdgpu_bo *hpd_eop_obj;
1089 u64 hpd_eop_gpu_addr;
1090 u32 num_pipe;
1091 u32 num_mec;
1092 u32 num_queue;
1093};
1094
1095/*
1096 * GPU scratch registers structures, functions & helpers
1097 */
1098struct amdgpu_scratch {
1099 unsigned num_reg;
1100 uint32_t reg_base;
1101 bool free[32];
1102 uint32_t reg[32];
1103};
1104
1105/*
1106 * GFX configurations
1107 */
1108struct amdgpu_gca_config {
1109 unsigned max_shader_engines;
1110 unsigned max_tile_pipes;
1111 unsigned max_cu_per_sh;
1112 unsigned max_sh_per_se;
1113 unsigned max_backends_per_se;
1114 unsigned max_texture_channel_caches;
1115 unsigned max_gprs;
1116 unsigned max_gs_threads;
1117 unsigned max_hw_contexts;
1118 unsigned sc_prim_fifo_size_frontend;
1119 unsigned sc_prim_fifo_size_backend;
1120 unsigned sc_hiz_tile_fifo_size;
1121 unsigned sc_earlyz_tile_fifo_size;
1122
1123 unsigned num_tile_pipes;
1124 unsigned backend_enable_mask;
1125 unsigned mem_max_burst_length_bytes;
1126 unsigned mem_row_size_in_kb;
1127 unsigned shader_engine_tile_size;
1128 unsigned num_gpus;
1129 unsigned multi_gpu_tile_size;
1130 unsigned mc_arb_ramcfg;
1131 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -05001132 unsigned num_rbs;
Alex Deucher97b2e202015-04-20 16:51:00 -04001133
1134 uint32_t tile_mode_array[32];
1135 uint32_t macrotile_mode_array[16];
1136};
1137
Alex Deucher7dae69a2016-05-03 16:25:53 -04001138struct amdgpu_cu_info {
1139 uint32_t number; /* total active CU number */
1140 uint32_t ao_cu_mask;
1141 uint32_t bitmap[4][4];
1142};
1143
Alex Deucher97b2e202015-04-20 16:51:00 -04001144struct amdgpu_gfx {
1145 struct mutex gpu_clock_mutex;
1146 struct amdgpu_gca_config config;
1147 struct amdgpu_rlc rlc;
1148 struct amdgpu_mec mec;
1149 struct amdgpu_scratch scratch;
1150 const struct firmware *me_fw; /* ME firmware */
1151 uint32_t me_fw_version;
1152 const struct firmware *pfp_fw; /* PFP firmware */
1153 uint32_t pfp_fw_version;
1154 const struct firmware *ce_fw; /* CE firmware */
1155 uint32_t ce_fw_version;
1156 const struct firmware *rlc_fw; /* RLC firmware */
1157 uint32_t rlc_fw_version;
1158 const struct firmware *mec_fw; /* MEC firmware */
1159 uint32_t mec_fw_version;
1160 const struct firmware *mec2_fw; /* MEC2 firmware */
1161 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001162 uint32_t me_feature_version;
1163 uint32_t ce_feature_version;
1164 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001165 uint32_t rlc_feature_version;
1166 uint32_t mec_feature_version;
1167 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001168 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1169 unsigned num_gfx_rings;
1170 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1171 unsigned num_compute_rings;
1172 struct amdgpu_irq_src eop_irq;
1173 struct amdgpu_irq_src priv_reg_irq;
1174 struct amdgpu_irq_src priv_inst_irq;
1175 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -04001176 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001177 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -04001178 unsigned ce_ram_size;
1179 struct amdgpu_cu_info cu_info;
Alex Deucher97b2e202015-04-20 16:51:00 -04001180};
1181
Christian Königb07c60c2016-01-31 12:29:04 +01001182int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001183 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +02001184void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
1185 struct fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +01001186int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Christian König336d1f52016-02-16 10:57:10 +01001187 struct amdgpu_ib *ib, struct fence *last_vm_update,
Monk Liuc5637832016-04-19 20:11:32 +08001188 struct amdgpu_job *job, struct fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001189int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1190void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1191int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001192int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
Jammy Zhouedff0e22015-09-01 13:04:08 +08001193void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +01001194void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Alex Deucher97b2e202015-04-20 16:51:00 -04001195void amdgpu_ring_commit(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001196void amdgpu_ring_undo(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001197unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1198 uint32_t **data);
1199int amdgpu_ring_restore(struct amdgpu_ring *ring,
1200 unsigned size, uint32_t *data);
1201int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1202 unsigned ring_size, u32 nop, u32 align_mask,
1203 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1204 enum amdgpu_ring_type ring_type);
1205void amdgpu_ring_fini(struct amdgpu_ring *ring);
1206
1207/*
1208 * CS.
1209 */
1210struct amdgpu_cs_chunk {
1211 uint32_t chunk_id;
1212 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +02001213 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001214};
1215
1216struct amdgpu_cs_parser {
1217 struct amdgpu_device *adev;
1218 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001219 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001220
Alex Deucher97b2e202015-04-20 16:51:00 -04001221 /* chunks */
1222 unsigned nchunks;
1223 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001224
Christian König50838c82016-02-03 13:44:52 +01001225 /* scheduler job object */
1226 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001227
Christian Königc3cca412015-12-15 14:41:33 +01001228 /* buffer objects */
1229 struct ww_acquire_ctx ticket;
1230 struct amdgpu_bo_list *bo_list;
1231 struct amdgpu_bo_list_entry vm_pd;
1232 struct list_head validated;
1233 struct fence *fence;
1234 uint64_t bytes_moved_threshold;
1235 uint64_t bytes_moved;
Alex Deucher97b2e202015-04-20 16:51:00 -04001236
1237 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001238 struct amdgpu_bo_list_entry uf_entry;
Alex Deucher97b2e202015-04-20 16:51:00 -04001239};
1240
Chunming Zhoubb977d32015-08-18 15:16:40 +08001241struct amdgpu_job {
1242 struct amd_sched_job base;
1243 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +02001244 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +01001245 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001246 struct amdgpu_sync sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001247 struct amdgpu_ib *ibs;
Monk Liu73cfa5f2016-03-17 13:48:13 +08001248 struct fence *fence; /* the hw fence */
Chunming Zhoubb977d32015-08-18 15:16:40 +08001249 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001250 void *owner;
Christian König92f25092016-05-06 15:57:42 +02001251 uint64_t ctx;
Christian Königd88bf582016-05-06 17:50:03 +02001252 unsigned vm_id;
1253 uint64_t vm_pd_addr;
1254 uint32_t gds_base, gds_size;
1255 uint32_t gws_base, gws_size;
1256 uint32_t oa_base, oa_size;
Christian König758ac172016-05-06 22:14:00 +02001257
1258 /* user fence handling */
1259 struct amdgpu_bo *uf_bo;
1260 uint32_t uf_offset;
1261 uint64_t uf_sequence;
1262
Chunming Zhoubb977d32015-08-18 15:16:40 +08001263};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001264#define to_amdgpu_job(sched_job) \
1265 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001266
Christian König7270f832016-01-31 11:00:41 +01001267static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1268 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001269{
Christian König50838c82016-02-03 13:44:52 +01001270 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001271}
1272
Christian König7270f832016-01-31 11:00:41 +01001273static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1274 uint32_t ib_idx, int idx,
1275 uint32_t value)
1276{
Christian König50838c82016-02-03 13:44:52 +01001277 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001278}
1279
Alex Deucher97b2e202015-04-20 16:51:00 -04001280/*
1281 * Writeback
1282 */
1283#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1284
1285struct amdgpu_wb {
1286 struct amdgpu_bo *wb_obj;
1287 volatile uint32_t *wb;
1288 uint64_t gpu_addr;
1289 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1290 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1291};
1292
1293int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1294void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1295
Alex Deucher97b2e202015-04-20 16:51:00 -04001296
Alex Deucher97b2e202015-04-20 16:51:00 -04001297
1298enum amdgpu_int_thermal_type {
1299 THERMAL_TYPE_NONE,
1300 THERMAL_TYPE_EXTERNAL,
1301 THERMAL_TYPE_EXTERNAL_GPIO,
1302 THERMAL_TYPE_RV6XX,
1303 THERMAL_TYPE_RV770,
1304 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1305 THERMAL_TYPE_EVERGREEN,
1306 THERMAL_TYPE_SUMO,
1307 THERMAL_TYPE_NI,
1308 THERMAL_TYPE_SI,
1309 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1310 THERMAL_TYPE_CI,
1311 THERMAL_TYPE_KV,
1312};
1313
1314enum amdgpu_dpm_auto_throttle_src {
1315 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1316 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1317};
1318
1319enum amdgpu_dpm_event_src {
1320 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1321 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1322 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1323 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1324 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1325};
1326
1327#define AMDGPU_MAX_VCE_LEVELS 6
1328
1329enum amdgpu_vce_level {
1330 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1331 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1332 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1333 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1334 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1335 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1336};
1337
1338struct amdgpu_ps {
1339 u32 caps; /* vbios flags */
1340 u32 class; /* vbios flags */
1341 u32 class2; /* vbios flags */
1342 /* UVD clocks */
1343 u32 vclk;
1344 u32 dclk;
1345 /* VCE clocks */
1346 u32 evclk;
1347 u32 ecclk;
1348 bool vce_active;
1349 enum amdgpu_vce_level vce_level;
1350 /* asic priv */
1351 void *ps_priv;
1352};
1353
1354struct amdgpu_dpm_thermal {
1355 /* thermal interrupt work */
1356 struct work_struct work;
1357 /* low temperature threshold */
1358 int min_temp;
1359 /* high temperature threshold */
1360 int max_temp;
1361 /* was last interrupt low to high or high to low */
1362 bool high_to_low;
1363 /* interrupt source */
1364 struct amdgpu_irq_src irq;
1365};
1366
1367enum amdgpu_clk_action
1368{
1369 AMDGPU_SCLK_UP = 1,
1370 AMDGPU_SCLK_DOWN
1371};
1372
1373struct amdgpu_blacklist_clocks
1374{
1375 u32 sclk;
1376 u32 mclk;
1377 enum amdgpu_clk_action action;
1378};
1379
1380struct amdgpu_clock_and_voltage_limits {
1381 u32 sclk;
1382 u32 mclk;
1383 u16 vddc;
1384 u16 vddci;
1385};
1386
1387struct amdgpu_clock_array {
1388 u32 count;
1389 u32 *values;
1390};
1391
1392struct amdgpu_clock_voltage_dependency_entry {
1393 u32 clk;
1394 u16 v;
1395};
1396
1397struct amdgpu_clock_voltage_dependency_table {
1398 u32 count;
1399 struct amdgpu_clock_voltage_dependency_entry *entries;
1400};
1401
1402union amdgpu_cac_leakage_entry {
1403 struct {
1404 u16 vddc;
1405 u32 leakage;
1406 };
1407 struct {
1408 u16 vddc1;
1409 u16 vddc2;
1410 u16 vddc3;
1411 };
1412};
1413
1414struct amdgpu_cac_leakage_table {
1415 u32 count;
1416 union amdgpu_cac_leakage_entry *entries;
1417};
1418
1419struct amdgpu_phase_shedding_limits_entry {
1420 u16 voltage;
1421 u32 sclk;
1422 u32 mclk;
1423};
1424
1425struct amdgpu_phase_shedding_limits_table {
1426 u32 count;
1427 struct amdgpu_phase_shedding_limits_entry *entries;
1428};
1429
1430struct amdgpu_uvd_clock_voltage_dependency_entry {
1431 u32 vclk;
1432 u32 dclk;
1433 u16 v;
1434};
1435
1436struct amdgpu_uvd_clock_voltage_dependency_table {
1437 u8 count;
1438 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1439};
1440
1441struct amdgpu_vce_clock_voltage_dependency_entry {
1442 u32 ecclk;
1443 u32 evclk;
1444 u16 v;
1445};
1446
1447struct amdgpu_vce_clock_voltage_dependency_table {
1448 u8 count;
1449 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1450};
1451
1452struct amdgpu_ppm_table {
1453 u8 ppm_design;
1454 u16 cpu_core_number;
1455 u32 platform_tdp;
1456 u32 small_ac_platform_tdp;
1457 u32 platform_tdc;
1458 u32 small_ac_platform_tdc;
1459 u32 apu_tdp;
1460 u32 dgpu_tdp;
1461 u32 dgpu_ulv_power;
1462 u32 tj_max;
1463};
1464
1465struct amdgpu_cac_tdp_table {
1466 u16 tdp;
1467 u16 configurable_tdp;
1468 u16 tdc;
1469 u16 battery_power_limit;
1470 u16 small_power_limit;
1471 u16 low_cac_leakage;
1472 u16 high_cac_leakage;
1473 u16 maximum_power_delivery_limit;
1474};
1475
1476struct amdgpu_dpm_dynamic_state {
1477 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1478 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1479 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1480 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1481 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1482 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1483 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1484 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1485 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1486 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1487 struct amdgpu_clock_array valid_sclk_values;
1488 struct amdgpu_clock_array valid_mclk_values;
1489 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1490 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1491 u32 mclk_sclk_ratio;
1492 u32 sclk_mclk_delta;
1493 u16 vddc_vddci_delta;
1494 u16 min_vddc_for_pcie_gen2;
1495 struct amdgpu_cac_leakage_table cac_leakage_table;
1496 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1497 struct amdgpu_ppm_table *ppm_table;
1498 struct amdgpu_cac_tdp_table *cac_tdp_table;
1499};
1500
1501struct amdgpu_dpm_fan {
1502 u16 t_min;
1503 u16 t_med;
1504 u16 t_high;
1505 u16 pwm_min;
1506 u16 pwm_med;
1507 u16 pwm_high;
1508 u8 t_hyst;
1509 u32 cycle_delay;
1510 u16 t_max;
1511 u8 control_mode;
1512 u16 default_max_fan_pwm;
1513 u16 default_fan_output_sensitivity;
1514 u16 fan_output_sensitivity;
1515 bool ucode_fan_control;
1516};
1517
1518enum amdgpu_pcie_gen {
1519 AMDGPU_PCIE_GEN1 = 0,
1520 AMDGPU_PCIE_GEN2 = 1,
1521 AMDGPU_PCIE_GEN3 = 2,
1522 AMDGPU_PCIE_GEN_INVALID = 0xffff
1523};
1524
1525enum amdgpu_dpm_forced_level {
1526 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1527 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1528 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
Eric Huangf3898ea2015-12-11 16:24:34 -05001529 AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
Alex Deucher97b2e202015-04-20 16:51:00 -04001530};
1531
1532struct amdgpu_vce_state {
1533 /* vce clocks */
1534 u32 evclk;
1535 u32 ecclk;
1536 /* gpu clocks */
1537 u32 sclk;
1538 u32 mclk;
1539 u8 clk_idx;
1540 u8 pstate;
1541};
1542
1543struct amdgpu_dpm_funcs {
1544 int (*get_temperature)(struct amdgpu_device *adev);
1545 int (*pre_set_power_state)(struct amdgpu_device *adev);
1546 int (*set_power_state)(struct amdgpu_device *adev);
1547 void (*post_set_power_state)(struct amdgpu_device *adev);
1548 void (*display_configuration_changed)(struct amdgpu_device *adev);
1549 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1550 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1551 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1552 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1553 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1554 bool (*vblank_too_short)(struct amdgpu_device *adev);
1555 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001556 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
Alex Deucher97b2e202015-04-20 16:51:00 -04001557 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1558 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1559 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1560 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1561 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
Eric Huangc85e2992016-05-19 15:41:25 -04001562 int (*force_clock_level)(struct amdgpu_device *adev, enum pp_clock_type type, uint32_t mask);
1563 int (*print_clock_levels)(struct amdgpu_device *adev, enum pp_clock_type type, char *buf);
Eric Huang8b2e5742016-05-19 15:46:10 -04001564 int (*get_sclk_od)(struct amdgpu_device *adev);
1565 int (*set_sclk_od)(struct amdgpu_device *adev, uint32_t value);
Eric Huangf2bdc052016-05-24 15:11:17 -04001566 int (*get_mclk_od)(struct amdgpu_device *adev);
1567 int (*set_mclk_od)(struct amdgpu_device *adev, uint32_t value);
Alex Deucher97b2e202015-04-20 16:51:00 -04001568};
1569
1570struct amdgpu_dpm {
1571 struct amdgpu_ps *ps;
1572 /* number of valid power states */
1573 int num_ps;
1574 /* current power state that is active */
1575 struct amdgpu_ps *current_ps;
1576 /* requested power state */
1577 struct amdgpu_ps *requested_ps;
1578 /* boot up power state */
1579 struct amdgpu_ps *boot_ps;
1580 /* default uvd power state */
1581 struct amdgpu_ps *uvd_ps;
1582 /* vce requirements */
1583 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1584 enum amdgpu_vce_level vce_level;
Rex Zhu3a2c7882015-08-25 15:57:43 +08001585 enum amd_pm_state_type state;
1586 enum amd_pm_state_type user_state;
Alex Deucher97b2e202015-04-20 16:51:00 -04001587 u32 platform_caps;
1588 u32 voltage_response_time;
1589 u32 backbias_response_time;
1590 void *priv;
1591 u32 new_active_crtcs;
1592 int new_active_crtc_count;
1593 u32 current_active_crtcs;
1594 int current_active_crtc_count;
1595 struct amdgpu_dpm_dynamic_state dyn_state;
1596 struct amdgpu_dpm_fan fan;
1597 u32 tdp_limit;
1598 u32 near_tdp_limit;
1599 u32 near_tdp_limit_adjusted;
1600 u32 sq_ramping_threshold;
1601 u32 cac_leakage;
1602 u16 tdp_od_limit;
1603 u32 tdp_adjustment;
1604 u16 load_line_slope;
1605 bool power_control;
1606 bool ac_power;
1607 /* special states active */
1608 bool thermal_active;
1609 bool uvd_active;
1610 bool vce_active;
1611 /* thermal handling */
1612 struct amdgpu_dpm_thermal thermal;
1613 /* forced levels */
1614 enum amdgpu_dpm_forced_level forced_level;
1615};
1616
1617struct amdgpu_pm {
1618 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001619 u32 current_sclk;
1620 u32 current_mclk;
1621 u32 default_sclk;
1622 u32 default_mclk;
1623 struct amdgpu_i2c_chan *i2c_bus;
1624 /* internal thermal controller on rv6xx+ */
1625 enum amdgpu_int_thermal_type int_thermal_type;
1626 struct device *int_hwmon_dev;
1627 /* fan control parameters */
1628 bool no_fan;
1629 u8 fan_pulses_per_revolution;
1630 u8 fan_min_rpm;
1631 u8 fan_max_rpm;
1632 /* dpm */
1633 bool dpm_enabled;
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001634 bool sysfs_initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -04001635 struct amdgpu_dpm dpm;
1636 const struct firmware *fw; /* SMC firmware */
1637 uint32_t fw_version;
1638 const struct amdgpu_dpm_funcs *funcs;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001639 uint32_t pcie_gen_mask;
1640 uint32_t pcie_mlw_mask;
Rex Zhu7fb72a12015-11-19 13:35:30 +08001641 struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
Alex Deucher97b2e202015-04-20 16:51:00 -04001642};
1643
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001644void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1645
Alex Deucher97b2e202015-04-20 16:51:00 -04001646/*
1647 * UVD
1648 */
Arindam Nathc0365542016-04-12 13:46:15 +02001649#define AMDGPU_DEFAULT_UVD_HANDLES 10
1650#define AMDGPU_MAX_UVD_HANDLES 40
1651#define AMDGPU_UVD_STACK_SIZE (200*1024)
1652#define AMDGPU_UVD_HEAP_SIZE (256*1024)
1653#define AMDGPU_UVD_SESSION_SIZE (50*1024)
1654#define AMDGPU_UVD_FIRMWARE_OFFSET 256
Alex Deucher97b2e202015-04-20 16:51:00 -04001655
1656struct amdgpu_uvd {
1657 struct amdgpu_bo *vcpu_bo;
1658 void *cpu_addr;
1659 uint64_t gpu_addr;
Sonny Jiang562e2682016-04-18 16:05:04 -04001660 unsigned fw_version;
Leo Liu3f99dd82016-04-01 10:36:06 -04001661 void *saved_bo;
Arindam Nathc0365542016-04-12 13:46:15 +02001662 unsigned max_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001663 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1664 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1665 struct delayed_work idle_work;
1666 const struct firmware *fw; /* UVD firmware */
1667 struct amdgpu_ring ring;
1668 struct amdgpu_irq_src irq;
1669 bool address_64_bit;
Christian Königead833e2016-02-10 14:35:19 +01001670 struct amd_sched_entity entity;
Alex Deucher97b2e202015-04-20 16:51:00 -04001671};
1672
1673/*
1674 * VCE
1675 */
1676#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001677#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1678
Alex Deucher6a585772015-07-10 14:16:24 -04001679#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1680#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1681
Alex Deucher97b2e202015-04-20 16:51:00 -04001682struct amdgpu_vce {
1683 struct amdgpu_bo *vcpu_bo;
1684 uint64_t gpu_addr;
1685 unsigned fw_version;
1686 unsigned fb_version;
1687 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1688 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001689 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001690 struct delayed_work idle_work;
1691 const struct firmware *fw; /* VCE firmware */
1692 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1693 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001694 unsigned harvest_config;
Christian Königc5949892016-02-10 17:43:00 +01001695 struct amd_sched_entity entity;
Alex Deucher97b2e202015-04-20 16:51:00 -04001696};
1697
1698/*
1699 * SDMA
1700 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001701struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001702 /* SDMA firmware */
1703 const struct firmware *fw;
1704 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001705 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001706
1707 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001708 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001709};
1710
Alex Deucherc113ea12015-10-08 16:30:37 -04001711struct amdgpu_sdma {
1712 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1713 struct amdgpu_irq_src trap_irq;
1714 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001715 int num_instances;
Alex Deucherc113ea12015-10-08 16:30:37 -04001716};
1717
Alex Deucher97b2e202015-04-20 16:51:00 -04001718/*
1719 * Firmware
1720 */
1721struct amdgpu_firmware {
1722 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1723 bool smu_load;
1724 struct amdgpu_bo *fw_buf;
1725 unsigned int fw_size;
1726};
1727
1728/*
1729 * Benchmarking
1730 */
1731void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1732
1733
1734/*
1735 * Testing
1736 */
1737void amdgpu_test_moves(struct amdgpu_device *adev);
1738void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1739 struct amdgpu_ring *cpA,
1740 struct amdgpu_ring *cpB);
1741void amdgpu_test_syncing(struct amdgpu_device *adev);
1742
1743/*
1744 * MMU Notifier
1745 */
1746#if defined(CONFIG_MMU_NOTIFIER)
1747int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1748void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1749#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001750static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001751{
1752 return -ENODEV;
1753}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001754static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001755#endif
1756
1757/*
1758 * Debugfs
1759 */
1760struct amdgpu_debugfs {
Nils Wallménius06ab6832016-05-02 12:46:15 -04001761 const struct drm_info_list *files;
Alex Deucher97b2e202015-04-20 16:51:00 -04001762 unsigned num_files;
1763};
1764
1765int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04001766 const struct drm_info_list *files,
Alex Deucher97b2e202015-04-20 16:51:00 -04001767 unsigned nfiles);
1768int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1769
1770#if defined(CONFIG_DEBUG_FS)
1771int amdgpu_debugfs_init(struct drm_minor *minor);
1772void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1773#endif
1774
1775/*
1776 * amdgpu smumgr functions
1777 */
1778struct amdgpu_smumgr_funcs {
1779 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1780 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1781 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1782};
1783
1784/*
1785 * amdgpu smumgr
1786 */
1787struct amdgpu_smumgr {
1788 struct amdgpu_bo *toc_buf;
1789 struct amdgpu_bo *smu_buf;
1790 /* asic priv smu data */
1791 void *priv;
1792 spinlock_t smu_lock;
1793 /* smumgr functions */
1794 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1795 /* ucode loading complete flag */
1796 uint32_t fw_flags;
1797};
1798
1799/*
1800 * ASIC specific register table accessible by UMD
1801 */
1802struct amdgpu_allowed_register_entry {
1803 uint32_t reg_offset;
1804 bool untouched;
1805 bool grbm_indexed;
1806};
1807
Alex Deucher97b2e202015-04-20 16:51:00 -04001808/*
1809 * ASIC specific functions.
1810 */
1811struct amdgpu_asic_funcs {
1812 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001813 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1814 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001815 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1816 u32 sh_num, u32 reg_offset, u32 *value);
1817 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1818 int (*reset)(struct amdgpu_device *adev);
1819 /* wait for mc_idle */
1820 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1821 /* get the reference clock */
1822 u32 (*get_xclk)(struct amdgpu_device *adev);
1823 /* get the gpu clock counter */
1824 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001825 /* MM block clocks */
1826 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1827 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Andres Rodriguez048765a2016-06-11 02:51:32 -04001828 /* query virtual capabilities */
1829 u32 (*get_virtual_caps)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001830};
1831
1832/*
1833 * IOCTL.
1834 */
1835int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1836 struct drm_file *filp);
1837int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1838 struct drm_file *filp);
1839
1840int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1841 struct drm_file *filp);
1842int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1843 struct drm_file *filp);
1844int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1845 struct drm_file *filp);
1846int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1847 struct drm_file *filp);
1848int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1849 struct drm_file *filp);
1850int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1851 struct drm_file *filp);
1852int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1853int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1854
1855int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1856 struct drm_file *filp);
1857
1858/* VRAM scratch page for HDP bug, default vram page */
1859struct amdgpu_vram_scratch {
1860 struct amdgpu_bo *robj;
1861 volatile uint32_t *ptr;
1862 u64 gpu_addr;
1863};
1864
1865/*
1866 * ACPI
1867 */
1868struct amdgpu_atif_notification_cfg {
1869 bool enabled;
1870 int command_code;
1871};
1872
1873struct amdgpu_atif_notifications {
1874 bool display_switch;
1875 bool expansion_mode_change;
1876 bool thermal_state;
1877 bool forced_power_state;
1878 bool system_power_state;
1879 bool display_conf_change;
1880 bool px_gfx_switch;
1881 bool brightness_change;
1882 bool dgpu_display_event;
1883};
1884
1885struct amdgpu_atif_functions {
1886 bool system_params;
1887 bool sbios_requests;
1888 bool select_active_disp;
1889 bool lid_state;
1890 bool get_tv_standard;
1891 bool set_tv_standard;
1892 bool get_panel_expansion_mode;
1893 bool set_panel_expansion_mode;
1894 bool temperature_change;
1895 bool graphics_device_types;
1896};
1897
1898struct amdgpu_atif {
1899 struct amdgpu_atif_notifications notifications;
1900 struct amdgpu_atif_functions functions;
1901 struct amdgpu_atif_notification_cfg notification_cfg;
1902 struct amdgpu_encoder *encoder_for_bl;
1903};
1904
1905struct amdgpu_atcs_functions {
1906 bool get_ext_state;
1907 bool pcie_perf_req;
1908 bool pcie_dev_rdy;
1909 bool pcie_bus_width;
1910};
1911
1912struct amdgpu_atcs {
1913 struct amdgpu_atcs_functions functions;
1914};
1915
Alex Deucher97b2e202015-04-20 16:51:00 -04001916/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001917 * CGS
1918 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001919struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1920void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001921
1922
Alex Deucher7e471e62016-02-01 11:13:04 -05001923/* GPU virtualization */
Andres Rodriguez048765a2016-06-11 02:51:32 -04001924#define AMDGPU_VIRT_CAPS_SRIOV_EN (1 << 0)
1925#define AMDGPU_VIRT_CAPS_IS_VF (1 << 1)
Alex Deucher7e471e62016-02-01 11:13:04 -05001926struct amdgpu_virtualization {
1927 bool supports_sr_iov;
Andres Rodriguez048765a2016-06-11 02:51:32 -04001928 bool is_virtual;
1929 u32 caps;
Alex Deucher7e471e62016-02-01 11:13:04 -05001930};
1931
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001932/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001933 * Core structure, functions and helpers.
1934 */
1935typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1936typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1937
1938typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1939typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1940
Alex Deucher8faf0e02015-07-28 11:50:31 -04001941struct amdgpu_ip_block_status {
1942 bool valid;
1943 bool sw;
1944 bool hw;
1945};
1946
Alex Deucher97b2e202015-04-20 16:51:00 -04001947struct amdgpu_device {
1948 struct device *dev;
1949 struct drm_device *ddev;
1950 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001951
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001952#ifdef CONFIG_DRM_AMD_ACP
1953 struct amdgpu_acp acp;
1954#endif
1955
Alex Deucher97b2e202015-04-20 16:51:00 -04001956 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001957 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001958 uint32_t family;
1959 uint32_t rev_id;
1960 uint32_t external_rev_id;
1961 unsigned long flags;
1962 int usec_timeout;
1963 const struct amdgpu_asic_funcs *asic_funcs;
1964 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001965 bool need_dma32;
1966 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02001967 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04001968 struct notifier_block acpi_nb;
1969 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1970 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02001971 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04001972#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04001973 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001974#endif
1975 struct amdgpu_atif atif;
1976 struct amdgpu_atcs atcs;
1977 struct mutex srbm_mutex;
1978 /* GRBM index mutex. Protects concurrent access to GRBM index */
1979 struct mutex grbm_idx_mutex;
1980 struct dev_pm_domain vga_pm_domain;
1981 bool have_disp_power_ref;
1982
1983 /* BIOS */
1984 uint8_t *bios;
1985 bool is_atom_bios;
Alex Deucher97b2e202015-04-20 16:51:00 -04001986 struct amdgpu_bo *stollen_vga_memory;
1987 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1988
1989 /* Register/doorbell mmio */
1990 resource_size_t rmmio_base;
1991 resource_size_t rmmio_size;
1992 void __iomem *rmmio;
1993 /* protects concurrent MM_INDEX/DATA based register access */
1994 spinlock_t mmio_idx_lock;
1995 /* protects concurrent SMC based register access */
1996 spinlock_t smc_idx_lock;
1997 amdgpu_rreg_t smc_rreg;
1998 amdgpu_wreg_t smc_wreg;
1999 /* protects concurrent PCIE register access */
2000 spinlock_t pcie_idx_lock;
2001 amdgpu_rreg_t pcie_rreg;
2002 amdgpu_wreg_t pcie_wreg;
2003 /* protects concurrent UVD register access */
2004 spinlock_t uvd_ctx_idx_lock;
2005 amdgpu_rreg_t uvd_ctx_rreg;
2006 amdgpu_wreg_t uvd_ctx_wreg;
2007 /* protects concurrent DIDT register access */
2008 spinlock_t didt_idx_lock;
2009 amdgpu_rreg_t didt_rreg;
2010 amdgpu_wreg_t didt_wreg;
2011 /* protects concurrent ENDPOINT (audio) register access */
2012 spinlock_t audio_endpt_idx_lock;
2013 amdgpu_block_rreg_t audio_endpt_rreg;
2014 amdgpu_block_wreg_t audio_endpt_wreg;
2015 void __iomem *rio_mem;
2016 resource_size_t rio_mem_size;
2017 struct amdgpu_doorbell doorbell;
2018
2019 /* clock/pll info */
2020 struct amdgpu_clock clock;
2021
2022 /* MC */
2023 struct amdgpu_mc mc;
2024 struct amdgpu_gart gart;
2025 struct amdgpu_dummy_page dummy_page;
2026 struct amdgpu_vm_manager vm_manager;
2027
2028 /* memory management */
2029 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04002030 struct amdgpu_vram_scratch vram_scratch;
2031 struct amdgpu_wb wb;
2032 atomic64_t vram_usage;
2033 atomic64_t vram_vis_usage;
2034 atomic64_t gtt_usage;
2035 atomic64_t num_bytes_moved;
Marek Olšákd94aed52015-05-05 21:13:49 +02002036 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04002037
2038 /* display */
2039 struct amdgpu_mode_info mode_info;
2040 struct work_struct hotplug_work;
2041 struct amdgpu_irq_src crtc_irq;
2042 struct amdgpu_irq_src pageflip_irq;
2043 struct amdgpu_irq_src hpd_irq;
2044
2045 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02002046 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04002047 unsigned num_rings;
2048 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2049 bool ib_pool_ready;
2050 struct amdgpu_sa_manager ring_tmp_bo;
2051
2052 /* interrupts */
2053 struct amdgpu_irq irq;
2054
Alex Deucher1f7371b2015-12-02 17:46:21 -05002055 /* powerplay */
2056 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05002057 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05002058 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05002059
Alex Deucher97b2e202015-04-20 16:51:00 -04002060 /* dpm */
2061 struct amdgpu_pm pm;
2062 u32 cg_flags;
2063 u32 pg_flags;
2064
2065 /* amdgpu smumgr */
2066 struct amdgpu_smumgr smu;
2067
2068 /* gfx */
2069 struct amdgpu_gfx gfx;
2070
2071 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04002072 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04002073
2074 /* uvd */
Alex Deucher97b2e202015-04-20 16:51:00 -04002075 struct amdgpu_uvd uvd;
2076
2077 /* vce */
2078 struct amdgpu_vce vce;
2079
2080 /* firmwares */
2081 struct amdgpu_firmware firmware;
2082
2083 /* GDS */
2084 struct amdgpu_gds gds;
2085
2086 const struct amdgpu_ip_block_version *ip_blocks;
2087 int num_ip_blocks;
Alex Deucher8faf0e02015-07-28 11:50:31 -04002088 struct amdgpu_ip_block_status *ip_block_status;
Alex Deucher97b2e202015-04-20 16:51:00 -04002089 struct mutex mn_lock;
2090 DECLARE_HASHTABLE(mn_hash, 7);
2091
2092 /* tracking pinned memory */
2093 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08002094 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04002095 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03002096
2097 /* amdkfd interface */
2098 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08002099
Alex Deucher7e471e62016-02-01 11:13:04 -05002100 struct amdgpu_virtualization virtualization;
Alex Deucher97b2e202015-04-20 16:51:00 -04002101};
2102
2103bool amdgpu_device_is_px(struct drm_device *dev);
2104int amdgpu_device_init(struct amdgpu_device *adev,
2105 struct drm_device *ddev,
2106 struct pci_dev *pdev,
2107 uint32_t flags);
2108void amdgpu_device_fini(struct amdgpu_device *adev);
2109int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2110
2111uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2112 bool always_indirect);
2113void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2114 bool always_indirect);
2115u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2116void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2117
2118u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2119void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2120
2121/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002122 * Registers read & write functions.
2123 */
2124#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2125#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2126#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2127#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2128#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2129#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2130#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2131#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2132#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2133#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2134#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2135#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2136#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2137#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2138#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2139#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2140#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2141#define WREG32_P(reg, val, mask) \
2142 do { \
2143 uint32_t tmp_ = RREG32(reg); \
2144 tmp_ &= (mask); \
2145 tmp_ |= ((val) & ~(mask)); \
2146 WREG32(reg, tmp_); \
2147 } while (0)
2148#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2149#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2150#define WREG32_PLL_P(reg, val, mask) \
2151 do { \
2152 uint32_t tmp_ = RREG32_PLL(reg); \
2153 tmp_ &= (mask); \
2154 tmp_ |= ((val) & ~(mask)); \
2155 WREG32_PLL(reg, tmp_); \
2156 } while (0)
2157#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2158#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2159#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2160
2161#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2162#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2163
2164#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2165#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2166
2167#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2168 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2169 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2170
2171#define REG_GET_FIELD(value, reg, field) \
2172 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2173
2174/*
2175 * BIOS helpers.
2176 */
2177#define RBIOS8(i) (adev->bios[i])
2178#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2179#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2180
2181/*
2182 * RING helpers.
2183 */
2184static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2185{
2186 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002187 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002188 ring->ring[ring->wptr++] = v;
2189 ring->wptr &= ring->ptr_mask;
2190 ring->count_dw--;
Alex Deucher97b2e202015-04-20 16:51:00 -04002191}
2192
Alex Deucherc113ea12015-10-08 16:30:37 -04002193static inline struct amdgpu_sdma_instance *
2194amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002195{
2196 struct amdgpu_device *adev = ring->adev;
2197 int i;
2198
Alex Deucherc113ea12015-10-08 16:30:37 -04002199 for (i = 0; i < adev->sdma.num_instances; i++)
2200 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002201 break;
2202
2203 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04002204 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002205 else
2206 return NULL;
2207}
2208
Alex Deucher97b2e202015-04-20 16:51:00 -04002209/*
2210 * ASICs macro.
2211 */
2212#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2213#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2214#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2215#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2216#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2217#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Andres Rodriguez048765a2016-06-11 02:51:32 -04002218#define amdgpu_asic_get_virtual_caps(adev) ((adev)->asic_funcs->get_virtual_caps((adev)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002219#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2220#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05002221#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04002222#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002223#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2224#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2225#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königb07c9d22015-11-30 13:26:07 +01002226#define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002227#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002228#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2229#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2230#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002231#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2232#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2233#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königd88bf582016-05-06 17:50:03 +02002234#define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01002235#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002236#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08002237#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04002238#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002239#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08002240#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Christian König9e5d53092016-01-31 12:20:55 +01002241#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08002242#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
2243#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04002244#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2245#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2246#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2247#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2248#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2249#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2250#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2251#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2252#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2253#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2254#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2255#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2256#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04002257#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04002258#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2259#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2260#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2261#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2262#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08002263#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08002264#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucher97b2e202015-04-20 16:51:00 -04002265#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2266#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2267#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2268#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002269#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
Alex Deucher97b2e202015-04-20 16:51:00 -04002270#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002271#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
Rex Zhu3af76f22015-10-15 17:23:43 +08002272
2273#define amdgpu_dpm_get_temperature(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002274 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002275 (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002276 (adev)->pm.funcs->get_temperature((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002277
2278#define amdgpu_dpm_set_fan_control_mode(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002279 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002280 (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002281 (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002282
2283#define amdgpu_dpm_get_fan_control_mode(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002284 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002285 (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002286 (adev)->pm.funcs->get_fan_control_mode((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002287
2288#define amdgpu_dpm_set_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002289 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002290 (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002291 (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002292
2293#define amdgpu_dpm_get_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002294 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002295 (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002296 (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002297
Rex Zhu1b5708f2015-11-10 18:25:24 -05002298#define amdgpu_dpm_get_sclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002299 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002300 (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002301 (adev)->pm.funcs->get_sclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002302
2303#define amdgpu_dpm_get_mclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002304 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002305 (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002306 (adev)->pm.funcs->get_mclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002307
2308
2309#define amdgpu_dpm_force_performance_level(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002310 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002311 (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002312 (adev)->pm.funcs->force_performance_level((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002313
2314#define amdgpu_dpm_powergate_uvd(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002315 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002316 (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002317 (adev)->pm.funcs->powergate_uvd((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002318
2319#define amdgpu_dpm_powergate_vce(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002320 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002321 (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002322 (adev)->pm.funcs->powergate_vce((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002323
2324#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002325 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002326 (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002327 (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002328
2329#define amdgpu_dpm_get_current_power_state(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002330 (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002331
2332#define amdgpu_dpm_get_performance_level(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002333 (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002334
Eric Huangf3898ea2015-12-11 16:24:34 -05002335#define amdgpu_dpm_get_pp_num_states(adev, data) \
2336 (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
2337
2338#define amdgpu_dpm_get_pp_table(adev, table) \
2339 (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
2340
2341#define amdgpu_dpm_set_pp_table(adev, buf, size) \
2342 (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
2343
2344#define amdgpu_dpm_print_clock_levels(adev, type, buf) \
2345 (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
2346
2347#define amdgpu_dpm_force_clock_level(adev, type, level) \
2348 (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
2349
Eric Huang428bafa2016-05-12 14:51:21 -04002350#define amdgpu_dpm_get_sclk_od(adev) \
2351 (adev)->powerplay.pp_funcs->get_sclk_od((adev)->powerplay.pp_handle)
2352
2353#define amdgpu_dpm_set_sclk_od(adev, value) \
2354 (adev)->powerplay.pp_funcs->set_sclk_od((adev)->powerplay.pp_handle, value)
2355
Eric Huangf2bdc052016-05-24 15:11:17 -04002356#define amdgpu_dpm_get_mclk_od(adev) \
2357 ((adev)->powerplay.pp_funcs->get_mclk_od((adev)->powerplay.pp_handle))
2358
2359#define amdgpu_dpm_set_mclk_od(adev, value) \
2360 ((adev)->powerplay.pp_funcs->set_mclk_od((adev)->powerplay.pp_handle, value))
2361
Jammy Zhoue61710c2015-11-10 18:31:08 -05002362#define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
Rex Zhu1b5708f2015-11-10 18:25:24 -05002363 (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
Alex Deucher97b2e202015-04-20 16:51:00 -04002364
2365#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2366
2367/* Common functions */
2368int amdgpu_gpu_reset(struct amdgpu_device *adev);
2369void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2370bool amdgpu_card_posted(struct amdgpu_device *adev);
2371void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08002372
Alex Deucher97b2e202015-04-20 16:51:00 -04002373int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2374int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2375 u32 ip_instance, u32 ring,
2376 struct amdgpu_ring **out_ring);
2377void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2378bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Christian König2f568db2016-02-23 12:36:59 +01002379int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
Alex Deucher97b2e202015-04-20 16:51:00 -04002380int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2381 uint32_t flags);
2382bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
Christian Königcc325d12016-02-08 11:08:35 +01002383struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
Christian Königd7006962016-02-08 10:57:22 +01002384bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
2385 unsigned long end);
Christian König2f568db2016-02-23 12:36:59 +01002386bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
2387 int *last_invalidated);
Alex Deucher97b2e202015-04-20 16:51:00 -04002388bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2389uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2390 struct ttm_mem_reg *mem);
2391void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2392void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2393void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2394void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2395 const u32 *registers,
2396 const u32 array_size);
2397
2398bool amdgpu_device_is_px(struct drm_device *dev);
2399/* atpx handler */
2400#if defined(CONFIG_VGA_SWITCHEROO)
2401void amdgpu_register_atpx_handler(void);
2402void amdgpu_unregister_atpx_handler(void);
2403#else
2404static inline void amdgpu_register_atpx_handler(void) {}
2405static inline void amdgpu_unregister_atpx_handler(void) {}
2406#endif
2407
2408/*
2409 * KMS
2410 */
2411extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02002412extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04002413
2414int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2415int amdgpu_driver_unload_kms(struct drm_device *dev);
2416void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2417int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2418void amdgpu_driver_postclose_kms(struct drm_device *dev,
2419 struct drm_file *file_priv);
2420void amdgpu_driver_preclose_kms(struct drm_device *dev,
2421 struct drm_file *file_priv);
2422int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2423int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02002424u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
2425int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2426void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2427int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Alex Deucher97b2e202015-04-20 16:51:00 -04002428 int *max_error,
2429 struct timeval *vblank_time,
2430 unsigned flags);
2431long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2432 unsigned long arg);
2433
2434/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002435 * functions used by amdgpu_encoder.c
2436 */
2437struct amdgpu_afmt_acr {
2438 u32 clock;
2439
2440 int n_32khz;
2441 int cts_32khz;
2442
2443 int n_44_1khz;
2444 int cts_44_1khz;
2445
2446 int n_48khz;
2447 int cts_48khz;
2448
2449};
2450
2451struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2452
2453/* amdgpu_acpi.c */
2454#if defined(CONFIG_ACPI)
2455int amdgpu_acpi_init(struct amdgpu_device *adev);
2456void amdgpu_acpi_fini(struct amdgpu_device *adev);
2457bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2458int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2459 u8 perf_req, bool advertise);
2460int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2461#else
2462static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2463static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2464#endif
2465
2466struct amdgpu_bo_va_mapping *
2467amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2468 uint64_t addr, struct amdgpu_bo **bo);
2469
2470#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04002471#endif