blob: f9f6f6971b7eeec7e485e29943f5069cb130bf03 [file] [log] [blame]
Alan Jenkins9e1b9b82009-11-07 21:03:54 +00001config SYMBOL_PREFIX
2 string
3 default "_"
4
Bryan Wu1394f032007-05-06 14:50:22 -07005config MMU
Mike Frysingerbac7d892009-06-07 03:46:06 -04006 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -07007
8config FPU
Mike Frysingerbac7d892009-06-07 03:46:06 -04009 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070010
11config RWSEM_GENERIC_SPINLOCK
Mike Frysingerbac7d892009-06-07 03:46:06 -040012 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070013
14config RWSEM_XCHGADD_ALGORITHM
Mike Frysingerbac7d892009-06-07 03:46:06 -040015 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070016
17config BLACKFIN
Mike Frysingerbac7d892009-06-07 03:46:06 -040018 def_bool y
Mike Frysinger652afdc2010-01-25 22:12:32 +000019 select HAVE_ARCH_KGDB
Mike Frysingere8f263d2010-01-26 07:33:53 +000020 select HAVE_ARCH_TRACEHOOK
Mike Frysingerf5074422010-07-21 09:13:02 -040021 select HAVE_DYNAMIC_FTRACE
22 select HAVE_FTRACE_MCOUNT_RECORD
Mike Frysinger1ee76d72009-06-10 04:45:29 -040023 select HAVE_FUNCTION_GRAPH_TRACER
Mike Frysinger1c873be2009-06-09 07:25:09 -040024 select HAVE_FUNCTION_TRACER
Mike Frysingeraebfef02010-01-22 07:35:20 -050025 select HAVE_FUNCTION_TRACE_MCOUNT_TEST
Sam Ravnborgec7748b2008-02-09 10:46:40 +010026 select HAVE_IDE
Mike Frysinger7db79172011-05-06 11:47:52 -040027 select HAVE_IRQ_WORK
Barry Songd86bfb12010-01-07 04:11:17 +000028 select HAVE_KERNEL_GZIP if RAMKERNEL
29 select HAVE_KERNEL_BZIP2 if RAMKERNEL
30 select HAVE_KERNEL_LZMA if RAMKERNEL
Mike Frysinger67df6cc2010-07-19 05:37:54 +000031 select HAVE_KERNEL_LZO if RAMKERNEL
Mathieu Desnoyers42d4b832008-02-02 15:10:34 -050032 select HAVE_OPROFILE
Mike Frysinger7db79172011-05-06 11:47:52 -040033 select HAVE_PERF_EVENTS
Mark Brown7563bbf2012-04-15 10:52:54 +010034 select ARCH_HAVE_CUSTOM_GPIO_H
Michael Hennericha4f0b32c2008-11-18 17:48:22 +080035 select ARCH_WANT_OPTIONAL_GPIOLIB
Thomas Gleixner7b028862011-01-19 20:29:58 +010036 select HAVE_GENERIC_HARDIRQS
Mike Frysingerbee18be2011-03-21 02:39:10 -040037 select GENERIC_ATOMIC64
Thomas Gleixner7b028862011-01-19 20:29:58 +010038 select GENERIC_IRQ_PROBE
39 select IRQ_PER_CPU if SMP
Cong Wangd314d742012-03-23 15:01:51 -070040 select HAVE_NMI_WATCHDOG if NMI_WATCHDOG
Thomas Gleixner6bba2682012-04-20 13:05:53 +000041 select GENERIC_SMP_IDLE_THREAD
Anna-Maria Gleixnerdfbaec02012-05-18 16:45:45 +000042 select ARCH_USES_GETTIMEOFFSET if !GENERIC_CLOCKEVENTS
Bryan Wu1394f032007-05-06 14:50:22 -070043
Mike Frysingerddf9dda2009-06-13 07:42:58 -040044config GENERIC_CSUM
45 def_bool y
46
Mike Frysinger70f12562009-06-07 17:18:25 -040047config GENERIC_BUG
48 def_bool y
49 depends on BUG
50
Aubrey Lie3defff2007-05-21 18:09:11 +080051config ZONE_DMA
Mike Frysingerbac7d892009-06-07 03:46:06 -040052 def_bool y
Aubrey Lie3defff2007-05-21 18:09:11 +080053
Michael Hennerichb2d15832007-07-24 15:46:36 +080054config GENERIC_GPIO
Mike Frysingerbac7d892009-06-07 03:46:06 -040055 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070056
57config FORCE_MAX_ZONEORDER
58 int
59 default "14"
60
61config GENERIC_CALIBRATE_DELAY
Mike Frysingerbac7d892009-06-07 03:46:06 -040062 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070063
Mike Frysinger6fa68e72009-06-08 18:45:01 -040064config LOCKDEP_SUPPORT
65 def_bool y
66
Mike Frysingerc7b412f2009-06-08 18:44:45 -040067config STACKTRACE_SUPPORT
68 def_bool y
69
Mike Frysinger8f860012009-06-08 12:49:48 -040070config TRACE_IRQFLAGS_SUPPORT
71 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070072
Bryan Wu1394f032007-05-06 14:50:22 -070073source "init/Kconfig"
Matt Helsleydc52ddc2008-10-18 20:27:21 -070074
Bryan Wu1394f032007-05-06 14:50:22 -070075source "kernel/Kconfig.preempt"
76
Matt Helsleydc52ddc2008-10-18 20:27:21 -070077source "kernel/Kconfig.freezer"
78
Bryan Wu1394f032007-05-06 14:50:22 -070079menu "Blackfin Processor Options"
80
81comment "Processor and Board Settings"
82
83choice
84 prompt "CPU"
85 default BF533
86
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080087config BF512
88 bool "BF512"
89 help
90 BF512 Processor Support.
91
92config BF514
93 bool "BF514"
94 help
95 BF514 Processor Support.
96
97config BF516
98 bool "BF516"
99 help
100 BF516 Processor Support.
101
102config BF518
103 bool "BF518"
104 help
105 BF518 Processor Support.
106
Michael Hennerich59003142007-10-21 16:54:27 +0800107config BF522
108 bool "BF522"
109 help
110 BF522 Processor Support.
111
Mike Frysinger1545a112007-12-24 16:54:48 +0800112config BF523
113 bool "BF523"
114 help
115 BF523 Processor Support.
116
117config BF524
118 bool "BF524"
119 help
120 BF524 Processor Support.
121
Michael Hennerich59003142007-10-21 16:54:27 +0800122config BF525
123 bool "BF525"
124 help
125 BF525 Processor Support.
126
Mike Frysinger1545a112007-12-24 16:54:48 +0800127config BF526
128 bool "BF526"
129 help
130 BF526 Processor Support.
131
Michael Hennerich59003142007-10-21 16:54:27 +0800132config BF527
133 bool "BF527"
134 help
135 BF527 Processor Support.
136
Bryan Wu1394f032007-05-06 14:50:22 -0700137config BF531
138 bool "BF531"
139 help
140 BF531 Processor Support.
141
142config BF532
143 bool "BF532"
144 help
145 BF532 Processor Support.
146
147config BF533
148 bool "BF533"
149 help
150 BF533 Processor Support.
151
152config BF534
153 bool "BF534"
154 help
155 BF534 Processor Support.
156
157config BF536
158 bool "BF536"
159 help
160 BF536 Processor Support.
161
162config BF537
163 bool "BF537"
164 help
165 BF537 Processor Support.
166
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800167config BF538
168 bool "BF538"
169 help
170 BF538 Processor Support.
171
172config BF539
173 bool "BF539"
174 help
175 BF539 Processor Support.
176
Mike Frysinger5df326a2009-11-16 23:49:41 +0000177config BF542_std
Roy Huang24a07a12007-07-12 22:41:45 +0800178 bool "BF542"
179 help
180 BF542 Processor Support.
181
Mike Frysinger2f89c062009-02-04 16:49:45 +0800182config BF542M
183 bool "BF542m"
184 help
185 BF542 Processor Support.
186
Mike Frysinger5df326a2009-11-16 23:49:41 +0000187config BF544_std
Roy Huang24a07a12007-07-12 22:41:45 +0800188 bool "BF544"
189 help
190 BF544 Processor Support.
191
Mike Frysinger2f89c062009-02-04 16:49:45 +0800192config BF544M
193 bool "BF544m"
194 help
195 BF544 Processor Support.
196
Mike Frysinger5df326a2009-11-16 23:49:41 +0000197config BF547_std
Mike Frysinger7c7fd172007-11-15 21:10:21 +0800198 bool "BF547"
199 help
200 BF547 Processor Support.
201
Mike Frysinger2f89c062009-02-04 16:49:45 +0800202config BF547M
203 bool "BF547m"
204 help
205 BF547 Processor Support.
206
Mike Frysinger5df326a2009-11-16 23:49:41 +0000207config BF548_std
Roy Huang24a07a12007-07-12 22:41:45 +0800208 bool "BF548"
209 help
210 BF548 Processor Support.
211
Mike Frysinger2f89c062009-02-04 16:49:45 +0800212config BF548M
213 bool "BF548m"
214 help
215 BF548 Processor Support.
216
Mike Frysinger5df326a2009-11-16 23:49:41 +0000217config BF549_std
Roy Huang24a07a12007-07-12 22:41:45 +0800218 bool "BF549"
219 help
220 BF549 Processor Support.
221
Mike Frysinger2f89c062009-02-04 16:49:45 +0800222config BF549M
223 bool "BF549m"
224 help
225 BF549 Processor Support.
226
Bryan Wu1394f032007-05-06 14:50:22 -0700227config BF561
228 bool "BF561"
229 help
Mike Frysingercd88b4d2008-10-09 12:03:22 +0800230 BF561 Processor Support.
Bryan Wu1394f032007-05-06 14:50:22 -0700231
Bob Liub5affb02012-05-16 17:37:24 +0800232config BF609
233 bool "BF609"
234 select CLKDEV_LOOKUP
235 help
236 BF609 Processor Support.
237
Bryan Wu1394f032007-05-06 14:50:22 -0700238endchoice
239
Graf Yang46fa5ee2009-01-07 23:14:39 +0800240config SMP
241 depends on BF561
Yi Li0d152c22009-12-28 10:21:49 +0000242 select TICKSOURCE_CORETMR
Graf Yang46fa5ee2009-01-07 23:14:39 +0800243 bool "Symmetric multi-processing support"
244 ---help---
245 This enables support for systems with more than one CPU,
246 like the dual core BF561. If you have a system with only one
247 CPU, say N. If you have a system with more than one CPU, say Y.
248
249 If you don't know what to do here, say N.
250
251config NR_CPUS
252 int
253 depends on SMP
254 default 2 if BF561
255
Graf Yang0b39db22009-12-28 11:13:51 +0000256config HOTPLUG_CPU
257 bool "Support for hot-pluggable CPUs"
258 depends on SMP && HOTPLUG
259 default y
260
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800261config BF_REV_MIN
262 int
Bob Liub5affb02012-05-16 17:37:24 +0800263 default 0 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800264 default 2 if (BF537 || BF536 || BF534)
Mike Frysinger2f89c062009-02-04 16:49:45 +0800265 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800266 default 4 if (BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800267
268config BF_REV_MAX
269 int
Bob Liub5affb02012-05-16 17:37:24 +0800270 default 2 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
Mike Frysinger2f89c062009-02-04 16:49:45 +0800271 default 3 if (BF537 || BF536 || BF534 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800272 default 5 if (BF561 || BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800273 default 6 if (BF533 || BF532 || BF531)
274
Bryan Wu1394f032007-05-06 14:50:22 -0700275choice
276 prompt "Silicon Rev"
Bob Liub5affb02012-05-16 17:37:24 +0800277 default BF_REV_0_0 if (BF51x || BF52x || BF60x)
Mike Frysingerf8b55652009-04-13 21:58:34 +0000278 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
Mike Frysinger2f89c062009-02-04 16:49:45 +0800279 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
Roy Huang24a07a12007-07-12 22:41:45 +0800280
281config BF_REV_0_0
282 bool "0.0"
Bob Liub5affb02012-05-16 17:37:24 +0800283 depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
Michael Hennerich59003142007-10-21 16:54:27 +0800284
285config BF_REV_0_1
Mike Frysingerd07f4382007-11-15 15:49:17 +0800286 bool "0.1"
Mike Frysinger3d15f302009-06-15 16:21:44 +0000287 depends on (BF51x || BF52x || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700288
289config BF_REV_0_2
290 bool "0.2"
Mike Frysinger8060bb62010-08-16 16:18:12 +0000291 depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700292
293config BF_REV_0_3
294 bool "0.3"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800295 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
Bryan Wu1394f032007-05-06 14:50:22 -0700296
297config BF_REV_0_4
298 bool "0.4"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800299 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700300
301config BF_REV_0_5
302 bool "0.5"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800303 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700304
Mike Frysinger49f72532008-10-09 12:06:27 +0800305config BF_REV_0_6
306 bool "0.6"
307 depends on (BF533 || BF532 || BF531)
308
Jie Zhangde3025f2007-06-25 18:04:12 +0800309config BF_REV_ANY
310 bool "any"
311
312config BF_REV_NONE
313 bool "none"
314
Bryan Wu1394f032007-05-06 14:50:22 -0700315endchoice
316
Roy Huang24a07a12007-07-12 22:41:45 +0800317config BF53x
318 bool
319 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
320 default y
321
Bryan Wu1394f032007-05-06 14:50:22 -0700322config MEM_MT48LC64M4A2FB_7E
323 bool
324 depends on (BFIN533_STAMP)
325 default y
326
327config MEM_MT48LC16M16A2TG_75
328 bool
329 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000330 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
331 || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
332 || BFIN527_BLUETECHNIX_CM)
Bryan Wu1394f032007-05-06 14:50:22 -0700333 default y
334
335config MEM_MT48LC32M8A2_75
336 bool
Mike Frysinger084f9eb2010-05-20 04:26:54 +0000337 depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
Bryan Wu1394f032007-05-06 14:50:22 -0700338 default y
339
340config MEM_MT48LC8M32B2B5_7
341 bool
342 depends on (BFIN561_BLUETECHNIX_CM)
343 default y
344
Michael Hennerich59003142007-10-21 16:54:27 +0800345config MEM_MT48LC32M16A2TG_75
346 bool
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000347 depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
Michael Hennerich59003142007-10-21 16:54:27 +0800348 default y
349
Graf Yangee48efb2009-06-18 04:32:04 +0000350config MEM_MT48H32M16LFCJ_75
351 bool
352 depends on (BFIN526_EZBRD)
353 default y
354
Bob Liuf82f16d2012-07-23 10:47:48 +0800355config MEM_MT47H64M16
356 bool
357 depends on (BFIN609_EZKIT)
358 default y
359
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800360source "arch/blackfin/mach-bf518/Kconfig"
Michael Hennerich59003142007-10-21 16:54:27 +0800361source "arch/blackfin/mach-bf527/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700362source "arch/blackfin/mach-bf533/Kconfig"
363source "arch/blackfin/mach-bf561/Kconfig"
364source "arch/blackfin/mach-bf537/Kconfig"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800365source "arch/blackfin/mach-bf538/Kconfig"
Roy Huang24a07a12007-07-12 22:41:45 +0800366source "arch/blackfin/mach-bf548/Kconfig"
Bob Liub5affb02012-05-16 17:37:24 +0800367source "arch/blackfin/mach-bf609/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700368
369menu "Board customizations"
370
371config CMDLINE_BOOL
372 bool "Default bootloader kernel arguments"
373
374config CMDLINE
375 string "Initial kernel command string"
376 depends on CMDLINE_BOOL
377 default "console=ttyBF0,57600"
378 help
379 If you don't have a boot loader capable of passing a command line string
380 to the kernel, you may specify one here. As a minimum, you should specify
381 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
382
Mike Frysinger5f004c22008-04-25 02:11:24 +0800383config BOOT_LOAD
384 hex "Kernel load address for booting"
385 default "0x1000"
386 range 0x1000 0x20000000
387 help
388 This option allows you to set the load address of the kernel.
389 This can be useful if you are on a board which has a small amount
390 of memory or you wish to reserve some memory at the beginning of
391 the address space.
392
393 Note that you need to keep this value above 4k (0x1000) as this
394 memory region is used to capture NULL pointer references as well
395 as some core kernel functions.
396
Bob Liub5affb02012-05-16 17:37:24 +0800397config PHY_RAM_BASE_ADDRESS
398 hex "Physical RAM Base"
399 default 0x0
400 help
401 set BF609 FPGA physical SRAM base address
402
Michael Hennerich8cc71172008-10-13 14:45:06 +0800403config ROM_BASE
404 hex "Kernel ROM Base"
Mike Frysinger86249912008-11-18 17:48:22 +0800405 depends on ROMKERNEL
Barry Songd86bfb12010-01-07 04:11:17 +0000406 default "0x20040040"
Michael Hennerich8cc71172008-10-13 14:45:06 +0800407 range 0x20000000 0x20400000 if !(BF54x || BF561)
408 range 0x20000000 0x30000000 if (BF54x || BF561)
409 help
Barry Songd86bfb12010-01-07 04:11:17 +0000410 Make sure your ROM base does not include any file-header
411 information that is prepended to the kernel.
412
413 For example, the bootable U-Boot format (created with
414 mkimage) has a 64 byte header (0x40). So while the image
415 you write to flash might start at say 0x20080000, you have
416 to add 0x40 to get the kernel's ROM base as it will come
417 after the header.
Michael Hennerich8cc71172008-10-13 14:45:06 +0800418
Robin Getzf16295e2007-08-03 18:07:17 +0800419comment "Clock/PLL Setup"
Bryan Wu1394f032007-05-06 14:50:22 -0700420
421config CLKIN_HZ
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800422 int "Frequency of the crystal on the board in Hz"
Mike Frysinger5d1617b2008-04-24 05:03:26 +0800423 default "10000000" if BFIN532_IP0X
Mike Frysingerd0cb9b42009-06-11 21:52:35 +0000424 default "11059200" if BFIN533_STAMP
425 default "24576000" if PNAV10
426 default "25000000" # most people use this
427 default "27000000" if BFIN533_EZKIT
428 default "30000000" if BFIN561_EZKIT
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000429 default "24000000" if BFIN527_AD7160EVAL
Bryan Wu1394f032007-05-06 14:50:22 -0700430 help
431 The frequency of CLKIN crystal oscillator on the board in Hz.
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800432 Warning: This value should match the crystal on the board. Otherwise,
433 peripherals won't work properly.
Bryan Wu1394f032007-05-06 14:50:22 -0700434
Robin Getzf16295e2007-08-03 18:07:17 +0800435config BFIN_KERNEL_CLOCK
436 bool "Re-program Clocks while Kernel boots?"
437 default n
438 help
439 This option decides if kernel clocks are re-programed from the
440 bootloader settings. If the clocks are not set, the SDRAM settings
441 are also not changed, and the Bootloader does 100% of the hardware
442 configuration.
443
444config PLL_BYPASS
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800445 bool "Bypass PLL"
Bob Liu7c141c12012-05-17 17:15:40 +0800446 depends on BFIN_KERNEL_CLOCK && (!BF60x)
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800447 default n
Robin Getzf16295e2007-08-03 18:07:17 +0800448
449config CLKIN_HALF
450 bool "Half Clock In"
451 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
452 default n
453 help
454 If this is set the clock will be divided by 2, before it goes to the PLL.
455
456config VCO_MULT
457 int "VCO Multiplier"
458 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
459 range 1 64
460 default "22" if BFIN533_EZKIT
461 default "45" if BFIN533_STAMP
Michael Hennerich6924dfb2009-12-07 13:41:28 +0000462 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
Robin Getzf16295e2007-08-03 18:07:17 +0800463 default "22" if BFIN533_BLUETECHNIX_CM
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000464 default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
Bob Liu7c141c12012-05-17 17:15:40 +0800465 default "20" if (BFIN561_EZKIT || BF609)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800466 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000467 default "25" if BFIN527_AD7160EVAL
Robin Getzf16295e2007-08-03 18:07:17 +0800468 help
469 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
470 PLL Frequency = (Crystal Frequency) * (this setting)
471
472choice
473 prompt "Core Clock Divider"
474 depends on BFIN_KERNEL_CLOCK
475 default CCLK_DIV_1
476 help
477 This sets the frequency of the core. It can be 1, 2, 4 or 8
478 Core Frequency = (PLL frequency) / (this setting)
479
480config CCLK_DIV_1
481 bool "1"
482
483config CCLK_DIV_2
484 bool "2"
485
486config CCLK_DIV_4
487 bool "4"
488
489config CCLK_DIV_8
490 bool "8"
491endchoice
492
493config SCLK_DIV
494 int "System Clock Divider"
495 depends on BFIN_KERNEL_CLOCK
496 range 1 15
Bob Liu7c141c12012-05-17 17:15:40 +0800497 default 4
Robin Getzf16295e2007-08-03 18:07:17 +0800498 help
Bob Liu7c141c12012-05-17 17:15:40 +0800499 This sets the frequency of the system clock (including SDRAM or DDR) on
500 !BF60x else it set the clock for system buses and provides the
501 source from which SCLK0 and SCLK1 are derived.
Robin Getzf16295e2007-08-03 18:07:17 +0800502 This can be between 1 and 15
503 System Clock = (PLL frequency) / (this setting)
504
Bob Liu7c141c12012-05-17 17:15:40 +0800505config SCLK0_DIV
506 int "System Clock0 Divider"
507 depends on BFIN_KERNEL_CLOCK && BF60x
508 range 1 15
509 default 1
510 help
511 This sets the frequency of the system clock0 for PVP and all other
512 peripherals not clocked by SCLK1.
513 This can be between 1 and 15
514 System Clock0 = (System Clock) / (this setting)
515
516config SCLK1_DIV
517 int "System Clock1 Divider"
518 depends on BFIN_KERNEL_CLOCK && BF60x
519 range 1 15
520 default 1
521 help
522 This sets the frequency of the system clock1 (including SPORT, SPI and ACM).
523 This can be between 1 and 15
524 System Clock1 = (System Clock) / (this setting)
525
526config DCLK_DIV
527 int "DDR Clock Divider"
528 depends on BFIN_KERNEL_CLOCK && BF60x
529 range 1 15
530 default 2
531 help
532 This sets the frequency of the DDR memory.
533 This can be between 1 and 15
534 DDR Clock = (PLL frequency) / (this setting)
535
Mike Frysinger5f004c22008-04-25 02:11:24 +0800536choice
537 prompt "DDR SDRAM Chip Type"
538 depends on BFIN_KERNEL_CLOCK
539 depends on BF54x
540 default MEM_MT46V32M16_5B
541
542config MEM_MT46V32M16_6T
543 bool "MT46V32M16_6T"
544
545config MEM_MT46V32M16_5B
546 bool "MT46V32M16_5B"
547endchoice
548
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800549choice
550 prompt "DDR/SDRAM Timing"
Bob Liu7c141c12012-05-17 17:15:40 +0800551 depends on BFIN_KERNEL_CLOCK && !BF60x
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800552 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
553 help
554 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
555 The calculated SDRAM timing parameters may not be 100%
556 accurate - This option is therefore marked experimental.
557
558config BFIN_KERNEL_CLOCK_MEMINIT_CALC
559 bool "Calculate Timings (EXPERIMENTAL)"
560 depends on EXPERIMENTAL
561
562config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
563 bool "Provide accurate Timings based on target SCLK"
564 help
565 Please consult the Blackfin Hardware Reference Manuals as well
566 as the memory device datasheet.
567 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
568endchoice
569
570menu "Memory Init Control"
571 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
572
573config MEM_DDRCTL0
574 depends on BF54x
575 hex "DDRCTL0"
576 default 0x0
577
578config MEM_DDRCTL1
579 depends on BF54x
580 hex "DDRCTL1"
581 default 0x0
582
583config MEM_DDRCTL2
584 depends on BF54x
585 hex "DDRCTL2"
586 default 0x0
587
588config MEM_EBIU_DDRQUE
589 depends on BF54x
590 hex "DDRQUE"
591 default 0x0
592
593config MEM_SDRRC
594 depends on !BF54x
595 hex "SDRRC"
596 default 0x0
597
598config MEM_SDGCTL
599 depends on !BF54x
600 hex "SDGCTL"
601 default 0x0
602endmenu
603
Robin Getzf16295e2007-08-03 18:07:17 +0800604#
605# Max & Min Speeds for various Chips
606#
607config MAX_VCO_HZ
608 int
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800609 default 400000000 if BF512
610 default 400000000 if BF514
611 default 400000000 if BF516
612 default 400000000 if BF518
Mike Frysinger7b062632009-08-11 21:27:09 +0000613 default 400000000 if BF522
614 default 600000000 if BF523
Mike Frysinger1545a112007-12-24 16:54:48 +0800615 default 400000000 if BF524
Robin Getzf16295e2007-08-03 18:07:17 +0800616 default 600000000 if BF525
Mike Frysinger1545a112007-12-24 16:54:48 +0800617 default 400000000 if BF526
Robin Getzf16295e2007-08-03 18:07:17 +0800618 default 600000000 if BF527
619 default 400000000 if BF531
620 default 400000000 if BF532
621 default 750000000 if BF533
622 default 500000000 if BF534
623 default 400000000 if BF536
624 default 600000000 if BF537
Robin Getzf72eecb2007-11-21 16:29:20 +0800625 default 533333333 if BF538
626 default 533333333 if BF539
Robin Getzf16295e2007-08-03 18:07:17 +0800627 default 600000000 if BF542
Robin Getzf72eecb2007-11-21 16:29:20 +0800628 default 533333333 if BF544
Mike Frysinger1545a112007-12-24 16:54:48 +0800629 default 600000000 if BF547
630 default 600000000 if BF548
Robin Getzf72eecb2007-11-21 16:29:20 +0800631 default 533333333 if BF549
Robin Getzf16295e2007-08-03 18:07:17 +0800632 default 600000000 if BF561
Bob Liu7c141c12012-05-17 17:15:40 +0800633 default 800000000 if BF609
Robin Getzf16295e2007-08-03 18:07:17 +0800634
635config MIN_VCO_HZ
636 int
637 default 50000000
638
639config MAX_SCLK_HZ
640 int
Bob Liu7c141c12012-05-17 17:15:40 +0800641 default 200000000 if BF609
Robin Getzf72eecb2007-11-21 16:29:20 +0800642 default 133333333
Robin Getzf16295e2007-08-03 18:07:17 +0800643
644config MIN_SCLK_HZ
645 int
646 default 27000000
647
648comment "Kernel Timer/Scheduler"
649
650source kernel/Kconfig.hz
651
Anna-Maria Gleixnerdfbaec02012-05-18 16:45:45 +0000652config SET_GENERIC_CLOCKEVENTS
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800653 bool "Generic clock events"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800654 default y
Anna-Maria Gleixnerdfbaec02012-05-18 16:45:45 +0000655 select GENERIC_CLOCKEVENTS
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800656
Yi Li0d152c22009-12-28 10:21:49 +0000657menu "Clock event device"
Graf Yang1fa9be72009-05-15 11:01:59 +0000658 depends on GENERIC_CLOCKEVENTS
Graf Yang1fa9be72009-05-15 11:01:59 +0000659config TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000660 bool "GPTimer0"
661 depends on !SMP
Graf Yang1fa9be72009-05-15 11:01:59 +0000662 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000663
664config TICKSOURCE_CORETMR
Yi Li0d152c22009-12-28 10:21:49 +0000665 bool "Core timer"
666 default y
667endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000668
Yi Li0d152c22009-12-28 10:21:49 +0000669menu "Clock souce"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800670 depends on GENERIC_CLOCKEVENTS
Yi Li0d152c22009-12-28 10:21:49 +0000671config CYCLES_CLOCKSOURCE
672 bool "CYCLES"
673 default y
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800674 depends on !BFIN_SCRATCH_REG_CYCLES
Graf Yang1fa9be72009-05-15 11:01:59 +0000675 depends on !SMP
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800676 help
677 If you say Y here, you will enable support for using the 'cycles'
678 registers as a clock source. Doing so means you will be unable to
679 safely write to the 'cycles' register during runtime. You will
680 still be able to read it (such as for performance monitoring), but
681 writing the registers will most likely crash the kernel.
682
Graf Yang1fa9be72009-05-15 11:01:59 +0000683config GPTMR0_CLOCKSOURCE
Yi Li0d152c22009-12-28 10:21:49 +0000684 bool "GPTimer0"
Mike Frysinger3aca47c2009-06-18 19:40:47 +0000685 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000686 depends on !TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000687endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000688
Mike Frysinger5f004c22008-04-25 02:11:24 +0800689comment "Misc"
Sonic Zhang971d5bc2008-01-27 16:32:31 +0800690
Mike Frysingerf0b5d122007-08-05 17:03:59 +0800691choice
692 prompt "Blackfin Exception Scratch Register"
693 default BFIN_SCRATCH_REG_RETN
694 help
695 Select the resource to reserve for the Exception handler:
696 - RETN: Non-Maskable Interrupt (NMI)
697 - RETE: Exception Return (JTAG/ICE)
698 - CYCLES: Performance counter
699
700 If you are unsure, please select "RETN".
701
702config BFIN_SCRATCH_REG_RETN
703 bool "RETN"
704 help
705 Use the RETN register in the Blackfin exception handler
706 as a stack scratch register. This means you cannot
707 safely use NMI on the Blackfin while running Linux, but
708 you can debug the system with a JTAG ICE and use the
709 CYCLES performance registers.
710
711 If you are unsure, please select "RETN".
712
713config BFIN_SCRATCH_REG_RETE
714 bool "RETE"
715 help
716 Use the RETE register in the Blackfin exception handler
717 as a stack scratch register. This means you cannot
718 safely use a JTAG ICE while debugging a Blackfin board,
719 but you can safely use the CYCLES performance registers
720 and the NMI.
721
722 If you are unsure, please select "RETN".
723
724config BFIN_SCRATCH_REG_CYCLES
725 bool "CYCLES"
726 help
727 Use the CYCLES register in the Blackfin exception handler
728 as a stack scratch register. This means you cannot
729 safely use the CYCLES performance registers on a Blackfin
730 board at anytime, but you can debug the system with a JTAG
731 ICE and use the NMI.
732
733 If you are unsure, please select "RETN".
734
735endchoice
736
Bryan Wu1394f032007-05-06 14:50:22 -0700737endmenu
738
739
740menu "Blackfin Kernel Optimizations"
741
Bryan Wu1394f032007-05-06 14:50:22 -0700742comment "Memory Optimizations"
743
744config I_ENTRY_L1
745 bool "Locate interrupt entry code in L1 Memory"
746 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500747 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700748 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200749 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
750 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700751
752config EXCPT_IRQ_SYSC_L1
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200753 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
Bryan Wu1394f032007-05-06 14:50:22 -0700754 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500755 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700756 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200757 If enabled, the entire ASM lowlevel exception and interrupt entry code
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800758 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200759 (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700760
761config DO_IRQ_L1
762 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
763 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500764 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700765 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200766 If enabled, the frequently called do_irq dispatcher function is linked
767 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700768
769config CORE_TIMER_IRQ_L1
770 bool "Locate frequently called timer_interrupt() function in L1 Memory"
771 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500772 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700773 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200774 If enabled, the frequently called timer_interrupt() function is linked
775 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700776
777config IDLE_L1
778 bool "Locate frequently idle function in L1 Memory"
779 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500780 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700781 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200782 If enabled, the frequently called idle function is linked
783 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700784
785config SCHEDULE_L1
786 bool "Locate kernel schedule function in L1 Memory"
787 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500788 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700789 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200790 If enabled, the frequently called kernel schedule is linked
791 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700792
793config ARITHMETIC_OPS_L1
794 bool "Locate kernel owned arithmetic functions in L1 Memory"
795 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500796 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700797 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200798 If enabled, arithmetic functions are linked
799 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700800
801config ACCESS_OK_L1
802 bool "Locate access_ok function in L1 Memory"
803 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500804 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700805 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200806 If enabled, the access_ok function is linked
807 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700808
809config MEMSET_L1
810 bool "Locate memset function in L1 Memory"
811 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500812 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700813 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200814 If enabled, the memset function is linked
815 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700816
817config MEMCPY_L1
818 bool "Locate memcpy function in L1 Memory"
819 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500820 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700821 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200822 If enabled, the memcpy function is linked
823 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700824
Robin Getz479ba602010-05-03 17:23:20 +0000825config STRCMP_L1
826 bool "locate strcmp function in L1 Memory"
827 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500828 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000829 help
830 If enabled, the strcmp function is linked
831 into L1 instruction memory (less latency).
832
833config STRNCMP_L1
834 bool "locate strncmp function in L1 Memory"
835 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500836 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000837 help
838 If enabled, the strncmp function is linked
839 into L1 instruction memory (less latency).
840
841config STRCPY_L1
842 bool "locate strcpy function in L1 Memory"
843 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500844 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000845 help
846 If enabled, the strcpy function is linked
847 into L1 instruction memory (less latency).
848
849config STRNCPY_L1
850 bool "locate strncpy function in L1 Memory"
851 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500852 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000853 help
854 If enabled, the strncpy function is linked
855 into L1 instruction memory (less latency).
856
Bryan Wu1394f032007-05-06 14:50:22 -0700857config SYS_BFIN_SPINLOCK_L1
858 bool "Locate sys_bfin_spinlock function in L1 Memory"
859 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500860 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700861 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200862 If enabled, sys_bfin_spinlock function is linked
863 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700864
865config IP_CHECKSUM_L1
866 bool "Locate IP Checksum function in L1 Memory"
867 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500868 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700869 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200870 If enabled, the IP Checksum function is linked
871 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700872
873config CACHELINE_ALIGNED_L1
874 bool "Locate cacheline_aligned data to L1 Data Memory"
Michael Hennerich157cc5a2007-07-12 16:20:21 +0800875 default y if !BF54x
876 default n if BF54x
Mike Frysinger95fc2d8f2012-03-28 11:43:02 +0800877 depends on !SMP && !BF531 && !CRC32
Bryan Wu1394f032007-05-06 14:50:22 -0700878 help
Matt LaPlante692105b2009-01-26 11:12:25 +0100879 If enabled, cacheline_aligned data is linked
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200880 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700881
882config SYSCALL_TAB_L1
883 bool "Locate Syscall Table L1 Data Memory"
884 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500885 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700886 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200887 If enabled, the Syscall LUT is linked
888 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700889
890config CPLB_SWITCH_TAB_L1
891 bool "Locate CPLB Switch Tables L1 Data Memory"
892 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500893 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700894 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200895 If enabled, the CPLB Switch Tables are linked
896 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700897
Mike Frysinger820b1272011-02-02 22:31:42 -0500898config ICACHE_FLUSH_L1
899 bool "Locate icache flush funcs in L1 Inst Memory"
Mike Frysinger74181292010-05-27 22:46:46 +0000900 default y
901 help
Mike Frysinger820b1272011-02-02 22:31:42 -0500902 If enabled, the Blackfin icache flushing functions are linked
Mike Frysinger74181292010-05-27 22:46:46 +0000903 into L1 instruction memory.
904
905 Note that this might be required to address anomalies, but
906 these functions are pretty small, so it shouldn't be too bad.
907 If you are using a processor affected by an anomaly, the build
908 system will double check for you and prevent it.
909
Mike Frysinger820b1272011-02-02 22:31:42 -0500910config DCACHE_FLUSH_L1
911 bool "Locate dcache flush funcs in L1 Inst Memory"
912 default y
913 depends on !SMP
914 help
915 If enabled, the Blackfin dcache flushing functions are linked
916 into L1 instruction memory.
917
Graf Yangca87b7a2008-10-08 17:30:01 +0800918config APP_STACK_L1
919 bool "Support locating application stack in L1 Scratch Memory"
920 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500921 depends on !SMP
Graf Yangca87b7a2008-10-08 17:30:01 +0800922 help
923 If enabled the application stack can be located in L1
924 scratch memory (less latency).
925
926 Currently only works with FLAT binaries.
927
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800928config EXCEPTION_L1_SCRATCH
929 bool "Locate exception stack in L1 Scratch Memory"
930 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500931 depends on !SMP && !APP_STACK_L1
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800932 help
933 Whenever an exception occurs, use the L1 Scratch memory for
934 stack storage. You cannot place the stacks of FLAT binaries
935 in L1 when using this option.
936
937 If you don't use L1 Scratch, then you should say Y here.
938
Robin Getz251383c2008-08-14 15:12:55 +0800939comment "Speed Optimizations"
940config BFIN_INS_LOWOVERHEAD
941 bool "ins[bwl] low overhead, higher interrupt latency"
942 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500943 depends on !SMP
Robin Getz251383c2008-08-14 15:12:55 +0800944 help
945 Reads on the Blackfin are speculative. In Blackfin terms, this means
946 they can be interrupted at any time (even after they have been issued
947 on to the external bus), and re-issued after the interrupt occurs.
948 For memory - this is not a big deal, since memory does not change if
949 it sees a read.
950
951 If a FIFO is sitting on the end of the read, it will see two reads,
952 when the core only sees one since the FIFO receives both the read
953 which is cancelled (and not delivered to the core) and the one which
954 is re-issued (which is delivered to the core).
955
956 To solve this, interrupts are turned off before reads occur to
957 I/O space. This option controls which the overhead/latency of
958 controlling interrupts during this time
959 "n" turns interrupts off every read
960 (higher overhead, but lower interrupt latency)
961 "y" turns interrupts off every loop
962 (low overhead, but longer interrupt latency)
963
964 default behavior is to leave this set to on (type "Y"). If you are experiencing
965 interrupt latency issues, it is safe and OK to turn this off.
966
Bryan Wu1394f032007-05-06 14:50:22 -0700967endmenu
968
Bryan Wu1394f032007-05-06 14:50:22 -0700969choice
970 prompt "Kernel executes from"
971 help
972 Choose the memory type that the kernel will be running in.
973
974config RAMKERNEL
975 bool "RAM"
976 help
977 The kernel will be resident in RAM when running.
978
979config ROMKERNEL
980 bool "ROM"
981 help
982 The kernel will be resident in FLASH/ROM when running.
983
984endchoice
985
Mike Frysinger56b4f072010-10-16 19:46:21 -0400986# Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
987config XIP_KERNEL
988 bool
989 default y
990 depends on ROMKERNEL
991
Bryan Wu1394f032007-05-06 14:50:22 -0700992source "mm/Kconfig"
993
Mike Frysinger780431e2007-10-21 23:37:54 +0800994config BFIN_GPTIMERS
995 tristate "Enable Blackfin General Purpose Timers API"
996 default n
997 help
998 Enable support for the General Purpose Timers API. If you
999 are unsure, say N.
1000
1001 To compile this driver as a module, choose M here: the module
Pavel Machek4737f092009-06-05 00:44:53 +02001002 will be called gptimers.
Mike Frysinger780431e2007-10-21 23:37:54 +08001003
Mike Frysinger006669e2011-06-15 16:55:39 -04001004config HAVE_PWM
1005 tristate "Enable PWM API support"
1006 depends on BFIN_GPTIMERS
1007 help
1008 Enable support for the Pulse Width Modulation framework (as
1009 found in linux/pwm.h).
1010
1011 To compile this driver as a module, choose M here: the module
1012 will be called pwm.
1013
Bryan Wu1394f032007-05-06 14:50:22 -07001014choice
Mike Frysingerd292b002008-10-28 11:15:36 +08001015 prompt "Uncached DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001016 default DMA_UNCACHED_1M
Scott Jiangc8d11a02012-05-18 16:27:22 -04001017config DMA_UNCACHED_32M
1018 bool "Enable 32M DMA region"
1019config DMA_UNCACHED_16M
1020 bool "Enable 16M DMA region"
1021config DMA_UNCACHED_8M
1022 bool "Enable 8M DMA region"
Cliff Cai86ad7932008-05-17 16:36:52 +08001023config DMA_UNCACHED_4M
1024 bool "Enable 4M DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001025config DMA_UNCACHED_2M
1026 bool "Enable 2M DMA region"
1027config DMA_UNCACHED_1M
1028 bool "Enable 1M DMA region"
Barry Songc45c0652009-12-02 09:13:36 +00001029config DMA_UNCACHED_512K
1030 bool "Enable 512K DMA region"
1031config DMA_UNCACHED_256K
1032 bool "Enable 256K DMA region"
1033config DMA_UNCACHED_128K
1034 bool "Enable 128K DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001035config DMA_UNCACHED_NONE
1036 bool "Disable DMA region"
1037endchoice
1038
1039
1040comment "Cache Support"
Jie Zhang41ba6532009-06-16 09:48:33 +00001041
Robin Getz3bebca22007-10-10 23:55:26 +08001042config BFIN_ICACHE
Bryan Wu1394f032007-05-06 14:50:22 -07001043 bool "Enable ICACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +00001044 default y
Jie Zhang41ba6532009-06-16 09:48:33 +00001045config BFIN_EXTMEM_ICACHEABLE
1046 bool "Enable ICACHE for external memory"
1047 depends on BFIN_ICACHE
1048 default y
1049config BFIN_L2_ICACHEABLE
1050 bool "Enable ICACHE for L2 SRAM"
1051 depends on BFIN_ICACHE
1052 depends on BF54x || BF561
1053 default n
1054
Robin Getz3bebca22007-10-10 23:55:26 +08001055config BFIN_DCACHE
Bryan Wu1394f032007-05-06 14:50:22 -07001056 bool "Enable DCACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +00001057 default y
Robin Getz3bebca22007-10-10 23:55:26 +08001058config BFIN_DCACHE_BANKA
Bryan Wu1394f032007-05-06 14:50:22 -07001059 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
Robin Getz3bebca22007-10-10 23:55:26 +08001060 depends on BFIN_DCACHE && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -07001061 default n
Jie Zhang41ba6532009-06-16 09:48:33 +00001062config BFIN_EXTMEM_DCACHEABLE
1063 bool "Enable DCACHE for external memory"
Robin Getz3bebca22007-10-10 23:55:26 +08001064 depends on BFIN_DCACHE
Jie Zhang41ba6532009-06-16 09:48:33 +00001065 default y
Graf Yang5ba76672009-05-07 04:09:15 +00001066choice
Jie Zhang41ba6532009-06-16 09:48:33 +00001067 prompt "External memory DCACHE policy"
1068 depends on BFIN_EXTMEM_DCACHEABLE
1069 default BFIN_EXTMEM_WRITEBACK if !SMP
1070 default BFIN_EXTMEM_WRITETHROUGH if SMP
1071config BFIN_EXTMEM_WRITEBACK
Graf Yang5ba76672009-05-07 04:09:15 +00001072 bool "Write back"
1073 depends on !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001074 help
1075 Write Back Policy:
1076 Cached data will be written back to SDRAM only when needed.
1077 This can give a nice increase in performance, but beware of
1078 broken drivers that do not properly invalidate/flush their
1079 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001080
Jie Zhang41ba6532009-06-16 09:48:33 +00001081 Write Through Policy:
1082 Cached data will always be written back to SDRAM when the
1083 cache is updated. This is a completely safe setting, but
1084 performance is worse than Write Back.
1085
1086 If you are unsure of the options and you want to be safe,
1087 then go with Write Through.
1088
1089config BFIN_EXTMEM_WRITETHROUGH
Graf Yang5ba76672009-05-07 04:09:15 +00001090 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001091 help
1092 Write Back Policy:
1093 Cached data will be written back to SDRAM only when needed.
1094 This can give a nice increase in performance, but beware of
1095 broken drivers that do not properly invalidate/flush their
1096 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001097
Jie Zhang41ba6532009-06-16 09:48:33 +00001098 Write Through Policy:
1099 Cached data will always be written back to SDRAM when the
1100 cache is updated. This is a completely safe setting, but
1101 performance is worse than Write Back.
1102
1103 If you are unsure of the options and you want to be safe,
1104 then go with Write Through.
Graf Yang5ba76672009-05-07 04:09:15 +00001105
1106endchoice
Sonic Zhangf099f392008-10-09 14:11:57 +08001107
Jie Zhang41ba6532009-06-16 09:48:33 +00001108config BFIN_L2_DCACHEABLE
1109 bool "Enable DCACHE for L2 SRAM"
1110 depends on BFIN_DCACHE
Bob Liub5affb02012-05-16 17:37:24 +08001111 depends on (BF54x || BF561 || BF60x) && !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001112 default n
1113choice
1114 prompt "L2 SRAM DCACHE policy"
1115 depends on BFIN_L2_DCACHEABLE
1116 default BFIN_L2_WRITEBACK
1117config BFIN_L2_WRITEBACK
1118 bool "Write back"
Jie Zhang41ba6532009-06-16 09:48:33 +00001119
1120config BFIN_L2_WRITETHROUGH
1121 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001122endchoice
1123
1124
1125comment "Memory Protection Unit"
Bernd Schmidtb97b8a92008-01-27 18:39:16 +08001126config MPU
1127 bool "Enable the memory protection unit (EXPERIMENTAL)"
1128 default n
1129 help
1130 Use the processor's MPU to protect applications from accessing
1131 memory they do not own. This comes at a performance penalty
1132 and is recommended only for debugging.
1133
Matt LaPlante692105b2009-01-26 11:12:25 +01001134comment "Asynchronous Memory Configuration"
Bryan Wu1394f032007-05-06 14:50:22 -07001135
Mike Frysingerddf416b2007-10-10 18:06:47 +08001136menu "EBIU_AMGCTL Global Control"
Bob Liub5affb02012-05-16 17:37:24 +08001137 depends on !BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001138config C_AMCKEN
1139 bool "Enable CLKOUT"
1140 default y
1141
1142config C_CDPRIO
1143 bool "DMA has priority over core for ext. accesses"
1144 default n
1145
1146config C_B0PEN
1147 depends on BF561
1148 bool "Bank 0 16 bit packing enable"
1149 default y
1150
1151config C_B1PEN
1152 depends on BF561
1153 bool "Bank 1 16 bit packing enable"
1154 default y
1155
1156config C_B2PEN
1157 depends on BF561
1158 bool "Bank 2 16 bit packing enable"
1159 default y
1160
1161config C_B3PEN
1162 depends on BF561
1163 bool "Bank 3 16 bit packing enable"
1164 default n
1165
1166choice
Matt LaPlante692105b2009-01-26 11:12:25 +01001167 prompt "Enable Asynchronous Memory Banks"
Bryan Wu1394f032007-05-06 14:50:22 -07001168 default C_AMBEN_ALL
1169
1170config C_AMBEN
1171 bool "Disable All Banks"
1172
1173config C_AMBEN_B0
1174 bool "Enable Bank 0"
1175
1176config C_AMBEN_B0_B1
1177 bool "Enable Bank 0 & 1"
1178
1179config C_AMBEN_B0_B1_B2
1180 bool "Enable Bank 0 & 1 & 2"
1181
1182config C_AMBEN_ALL
1183 bool "Enable All Banks"
1184endchoice
1185endmenu
1186
1187menu "EBIU_AMBCTL Control"
Bob Liub5affb02012-05-16 17:37:24 +08001188 depends on !BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001189config BANK_0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001190 hex "Bank 0 (AMBCTL0.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001191 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001192 help
1193 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1194 used to control the Asynchronous Memory Bank 0 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001195
1196config BANK_1
Mike Frysingerc8342f82009-03-31 00:18:35 +00001197 hex "Bank 1 (AMBCTL0.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001198 default 0x7BB0
Michael Hennerich197fba52008-05-07 17:03:27 +08001199 default 0x5558 if BF54x
Mike Frysingerc8342f82009-03-31 00:18:35 +00001200 help
1201 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1202 used to control the Asynchronous Memory Bank 1 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001203
1204config BANK_2
Mike Frysingerc8342f82009-03-31 00:18:35 +00001205 hex "Bank 2 (AMBCTL1.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001206 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001207 help
1208 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1209 used to control the Asynchronous Memory Bank 2 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001210
1211config BANK_3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001212 hex "Bank 3 (AMBCTL1.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001213 default 0x99B3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001214 help
1215 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1216 used to control the Asynchronous Memory Bank 3 settings.
1217
Bryan Wu1394f032007-05-06 14:50:22 -07001218endmenu
1219
Sonic Zhange40540b2007-11-21 23:49:52 +08001220config EBIU_MBSCTLVAL
1221 hex "EBIU Bank Select Control Register"
1222 depends on BF54x
1223 default 0
1224
1225config EBIU_MODEVAL
1226 hex "Flash Memory Mode Control Register"
1227 depends on BF54x
1228 default 1
1229
1230config EBIU_FCTLVAL
1231 hex "Flash Memory Bank Control Register"
1232 depends on BF54x
1233 default 6
Bryan Wu1394f032007-05-06 14:50:22 -07001234endmenu
1235
1236#############################################################################
1237menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1238
1239config PCI
1240 bool "PCI support"
Adrian Bunka95ca3b2008-08-27 10:55:05 +08001241 depends on BROKEN
Bryan Wu1394f032007-05-06 14:50:22 -07001242 help
1243 Support for PCI bus.
1244
1245source "drivers/pci/Kconfig"
1246
Bryan Wu1394f032007-05-06 14:50:22 -07001247source "drivers/pcmcia/Kconfig"
1248
1249source "drivers/pci/hotplug/Kconfig"
1250
1251endmenu
1252
1253menu "Executable file formats"
1254
1255source "fs/Kconfig.binfmt"
1256
1257endmenu
1258
1259menu "Power management options"
Graf Yangad461632009-08-07 03:52:54 +00001260
Bryan Wu1394f032007-05-06 14:50:22 -07001261source "kernel/power/Kconfig"
1262
Johannes Bergf4cb5702007-12-08 02:14:00 +01001263config ARCH_SUSPEND_POSSIBLE
1264 def_bool y
Johannes Bergf4cb5702007-12-08 02:14:00 +01001265
Bryan Wu1394f032007-05-06 14:50:22 -07001266choice
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001267 prompt "Standby Power Saving Mode"
Steven Miao0fbd88c2012-05-17 17:29:54 +08001268 depends on PM && !BF60x
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001269 default PM_BFIN_SLEEP_DEEPER
1270config PM_BFIN_SLEEP_DEEPER
1271 bool "Sleep Deeper"
Bryan Wu1394f032007-05-06 14:50:22 -07001272 help
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001273 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1274 power dissipation by disabling the clock to the processor core (CCLK).
1275 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1276 to 0.85 V to provide the greatest power savings, while preserving the
1277 processor state.
1278 The PLL and system clock (SCLK) continue to operate at a very low
1279 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1280 the SDRAM is put into Self Refresh Mode. Typically an external event
1281 such as GPIO interrupt or RTC activity wakes up the processor.
1282 Various Peripherals such as UART, SPORT, PPI may not function as
1283 normal during Sleep Deeper, due to the reduced SCLK frequency.
1284 When in the sleep mode, system DMA access to L1 memory is not supported.
Bryan Wu1394f032007-05-06 14:50:22 -07001285
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001286 If unsure, select "Sleep Deeper".
1287
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001288config PM_BFIN_SLEEP
1289 bool "Sleep"
1290 help
1291 Sleep Mode (High Power Savings) - The sleep mode reduces power
1292 dissipation by disabling the clock to the processor core (CCLK).
1293 The PLL and system clock (SCLK), however, continue to operate in
1294 this mode. Typically an external event or RTC activity will wake
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001295 up the processor. When in the sleep mode, system DMA access to L1
1296 memory is not supported.
1297
1298 If unsure, select "Sleep Deeper".
Bryan Wu1394f032007-05-06 14:50:22 -07001299endchoice
1300
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001301comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1302 depends on PM
1303
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001304config PM_BFIN_WAKE_PH6
1305 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001306 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001307 default n
1308 help
1309 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1310
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001311config PM_BFIN_WAKE_GP
1312 bool "Allow Wake-Up from GPIOs"
1313 depends on PM && BF54x
1314 default n
1315 help
1316 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
Michael Hennerich19986282009-03-05 16:45:55 +08001317 (all processors, except ADSP-BF549). This option sets
1318 the general-purpose wake-up enable (GPWE) control bit to enable
1319 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
Masanari Iida59bf8962012-04-18 00:01:21 +09001320 On ADSP-BF549 this option enables the same functionality on the
Michael Hennerich19986282009-03-05 16:45:55 +08001321 /MRXON pin also PH7.
1322
Steven Miao0fbd88c2012-05-17 17:29:54 +08001323config PM_BFIN_WAKE_PA15
1324 bool "Allow Wake-Up from PA15"
1325 depends on PM && BF60x
1326 default n
1327 help
1328 Enable PA15 Wake-Up
1329
1330config PM_BFIN_WAKE_PA15_POL
1331 int "Wake-up priority"
1332 depends on PM_BFIN_WAKE_PA15
1333 default 0
1334 help
1335 Wake-Up priority 0(low) 1(high)
1336
1337config PM_BFIN_WAKE_PB15
1338 bool "Allow Wake-Up from PB15"
1339 depends on PM && BF60x
1340 default n
1341 help
1342 Enable PB15 Wake-Up
1343
1344config PM_BFIN_WAKE_PB15_POL
1345 int "Wake-up priority"
1346 depends on PM_BFIN_WAKE_PB15
1347 default 0
1348 help
1349 Wake-Up priority 0(low) 1(high)
1350
1351config PM_BFIN_WAKE_PC15
1352 bool "Allow Wake-Up from PC15"
1353 depends on PM && BF60x
1354 default n
1355 help
1356 Enable PC15 Wake-Up
1357
1358config PM_BFIN_WAKE_PC15_POL
1359 int "Wake-up priority"
1360 depends on PM_BFIN_WAKE_PC15
1361 default 0
1362 help
1363 Wake-Up priority 0(low) 1(high)
1364
1365config PM_BFIN_WAKE_PD06
1366 bool "Allow Wake-Up from PD06(ETH0_PHYINT)"
1367 depends on PM && BF60x
1368 default n
1369 help
1370 Enable PD06(ETH0_PHYINT) Wake-up
1371
1372config PM_BFIN_WAKE_PD06_POL
1373 int "Wake-up priority"
1374 depends on PM_BFIN_WAKE_PD06
1375 default 0
1376 help
1377 Wake-Up priority 0(low) 1(high)
1378
1379config PM_BFIN_WAKE_PE12
1380 bool "Allow Wake-Up from PE12(ETH1_PHYINT, PUSH BUTTON)"
1381 depends on PM && BF60x
1382 default n
1383 help
1384 Enable PE12(ETH1_PHYINT, PUSH BUTTON) Wake-up
1385
1386config PM_BFIN_WAKE_PE12_POL
1387 int "Wake-up priority"
1388 depends on PM_BFIN_WAKE_PE12
1389 default 0
1390 help
1391 Wake-Up priority 0(low) 1(high)
1392
1393config PM_BFIN_WAKE_PG04
1394 bool "Allow Wake-Up from PG04(CAN0_RX)"
1395 depends on PM && BF60x
1396 default n
1397 help
1398 Enable PG04(CAN0_RX) Wake-up
1399
1400config PM_BFIN_WAKE_PG04_POL
1401 int "Wake-up priority"
1402 depends on PM_BFIN_WAKE_PG04
1403 default 0
1404 help
1405 Wake-Up priority 0(low) 1(high)
1406
1407config PM_BFIN_WAKE_PG13
1408 bool "Allow Wake-Up from PG13"
1409 depends on PM && BF60x
1410 default n
1411 help
1412 Enable PG13 Wake-Up
1413
1414config PM_BFIN_WAKE_PG13_POL
1415 int "Wake-up priority"
1416 depends on PM_BFIN_WAKE_PG13
1417 default 0
1418 help
1419 Wake-Up priority 0(low) 1(high)
1420
1421config PM_BFIN_WAKE_USB
1422 bool "Allow Wake-Up from (USB)"
1423 depends on PM && BF60x
1424 default n
1425 help
1426 Enable (USB) Wake-up
1427
1428config PM_BFIN_WAKE_USB_POL
1429 int "Wake-up priority"
1430 depends on PM_BFIN_WAKE_USB
1431 default 0
1432 help
1433 Wake-Up priority 0(low) 1(high)
1434
Bryan Wu1394f032007-05-06 14:50:22 -07001435endmenu
1436
Bryan Wu1394f032007-05-06 14:50:22 -07001437menu "CPU Frequency scaling"
1438
1439source "drivers/cpufreq/Kconfig"
1440
Michael Hennerich5ad2ca52008-11-18 17:48:22 +08001441config BFIN_CPU_FREQ
1442 bool
1443 depends on CPU_FREQ
1444 select CPU_FREQ_TABLE
1445 default y
1446
Michael Hennerich14b03202008-05-07 11:41:26 +08001447config CPU_VOLTAGE
1448 bool "CPU Voltage scaling"
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001449 depends on EXPERIMENTAL
Michael Hennerich14b03202008-05-07 11:41:26 +08001450 depends on CPU_FREQ
1451 default n
1452 help
1453 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1454 This option violates the PLL BYPASS recommendation in the Blackfin Processor
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001455 manuals. There is a theoretical risk that during VDDINT transitions
Michael Hennerich14b03202008-05-07 11:41:26 +08001456 the PLL may unlock.
1457
Bryan Wu1394f032007-05-06 14:50:22 -07001458endmenu
1459
Bryan Wu1394f032007-05-06 14:50:22 -07001460source "net/Kconfig"
1461
1462source "drivers/Kconfig"
1463
Mike Frysinger872d0242009-10-06 04:49:07 +00001464source "drivers/firmware/Kconfig"
1465
Bryan Wu1394f032007-05-06 14:50:22 -07001466source "fs/Kconfig"
1467
Mike Frysinger74ce8322007-11-21 23:50:49 +08001468source "arch/blackfin/Kconfig.debug"
Bryan Wu1394f032007-05-06 14:50:22 -07001469
1470source "security/Kconfig"
1471
1472source "crypto/Kconfig"
1473
1474source "lib/Kconfig"