Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1 | /**************************************************************************** |
Ben Hutchings | f7a6d2c | 2013-08-29 23:32:48 +0100 | [diff] [blame] | 2 | * Driver for Solarflare network controllers and boards |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 3 | * Copyright 2005-2006 Fen Systems Ltd. |
Ben Hutchings | f7a6d2c | 2013-08-29 23:32:48 +0100 | [diff] [blame] | 4 | * Copyright 2005-2013 Solarflare Communications Inc. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License version 2 as published |
| 8 | * by the Free Software Foundation, incorporated herein by reference. |
| 9 | */ |
| 10 | |
| 11 | /* Common definitions for all Efx net driver code */ |
| 12 | |
| 13 | #ifndef EFX_NET_DRIVER_H |
| 14 | #define EFX_NET_DRIVER_H |
| 15 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 16 | #include <linux/netdevice.h> |
| 17 | #include <linux/etherdevice.h> |
| 18 | #include <linux/ethtool.h> |
| 19 | #include <linux/if_vlan.h> |
Steve Hodgson | 90d683a | 2010-06-01 11:19:39 +0000 | [diff] [blame] | 20 | #include <linux/timer.h> |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 21 | #include <linux/mdio.h> |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 22 | #include <linux/list.h> |
| 23 | #include <linux/pci.h> |
| 24 | #include <linux/device.h> |
| 25 | #include <linux/highmem.h> |
| 26 | #include <linux/workqueue.h> |
Ben Hutchings | cd2d5b5 | 2012-02-14 00:48:07 +0000 | [diff] [blame] | 27 | #include <linux/mutex.h> |
Edward Cree | 0d32241 | 2015-05-20 11:10:03 +0100 | [diff] [blame] | 28 | #include <linux/rwsem.h> |
David S. Miller | 10ed61c | 2010-09-21 16:11:06 -0700 | [diff] [blame] | 29 | #include <linux/vmalloc.h> |
Ben Hutchings | 37b5a60 | 2008-05-30 22:27:04 +0100 | [diff] [blame] | 30 | #include <linux/i2c.h> |
Ben Hutchings | 45a3fd5 | 2012-11-28 04:38:14 +0000 | [diff] [blame] | 31 | #include <linux/mtd/mtd.h> |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 32 | #include <net/busy_poll.h> |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 33 | |
| 34 | #include "enum.h" |
| 35 | #include "bitfield.h" |
Ben Hutchings | add7247 | 2012-11-08 01:46:53 +0000 | [diff] [blame] | 36 | #include "filter.h" |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 37 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 38 | /************************************************************************** |
| 39 | * |
| 40 | * Build definitions |
| 41 | * |
| 42 | **************************************************************************/ |
Ben Hutchings | c5d5f5f | 2010-06-23 11:30:26 +0000 | [diff] [blame] | 43 | |
Ben Hutchings | 8127d66 | 2013-08-29 19:19:29 +0100 | [diff] [blame] | 44 | #define EFX_DRIVER_VERSION "4.0" |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 45 | |
Ben Hutchings | 5f3f9d6 | 2011-11-04 22:29:14 +0000 | [diff] [blame] | 46 | #ifdef DEBUG |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 47 | #define EFX_BUG_ON_PARANOID(x) BUG_ON(x) |
| 48 | #define EFX_WARN_ON_PARANOID(x) WARN_ON(x) |
| 49 | #else |
| 50 | #define EFX_BUG_ON_PARANOID(x) do {} while (0) |
| 51 | #define EFX_WARN_ON_PARANOID(x) do {} while (0) |
| 52 | #endif |
| 53 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 54 | /************************************************************************** |
| 55 | * |
| 56 | * Efx data structures |
| 57 | * |
| 58 | **************************************************************************/ |
| 59 | |
Ben Hutchings | a16e5b2 | 2012-02-14 00:40:12 +0000 | [diff] [blame] | 60 | #define EFX_MAX_CHANNELS 32U |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 61 | #define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS |
Ben Hutchings | cd2d5b5 | 2012-02-14 00:48:07 +0000 | [diff] [blame] | 62 | #define EFX_EXTRA_CHANNEL_IOV 0 |
Stuart Hodgson | 7c236c4 | 2012-09-03 11:09:36 +0100 | [diff] [blame] | 63 | #define EFX_EXTRA_CHANNEL_PTP 1 |
| 64 | #define EFX_MAX_EXTRA_CHANNELS 2U |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 65 | |
Ben Hutchings | a4900ac | 2010-04-28 09:30:43 +0000 | [diff] [blame] | 66 | /* Checksum generation is a per-queue option in hardware, so each |
| 67 | * queue visible to the networking core is backed by two hardware TX |
| 68 | * queues. */ |
Ben Hutchings | 94b274b | 2011-01-10 21:18:20 +0000 | [diff] [blame] | 69 | #define EFX_MAX_TX_TC 2 |
| 70 | #define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS) |
| 71 | #define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */ |
| 72 | #define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */ |
| 73 | #define EFX_TXQ_TYPES 4 |
| 74 | #define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS) |
Ben Hutchings | 60ac106 | 2008-09-01 12:44:59 +0100 | [diff] [blame] | 75 | |
Ben Hutchings | 85740cdf | 2013-01-29 23:33:15 +0000 | [diff] [blame] | 76 | /* Maximum possible MTU the driver supports */ |
| 77 | #define EFX_MAX_MTU (9 * 1024) |
| 78 | |
Ben Hutchings | 950c54d | 2013-05-13 12:01:22 +0000 | [diff] [blame] | 79 | /* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page, |
| 80 | * and should be a multiple of the cache line size. |
| 81 | */ |
| 82 | #define EFX_RX_USR_BUF_SIZE (2048 - 256) |
| 83 | |
| 84 | /* If possible, we should ensure cache line alignment at start and end |
| 85 | * of every buffer. Otherwise, we just need to ensure 4-byte |
| 86 | * alignment of the network header. |
| 87 | */ |
| 88 | #if NET_IP_ALIGN == 0 |
| 89 | #define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES |
| 90 | #else |
| 91 | #define EFX_RX_BUF_ALIGNMENT 4 |
| 92 | #endif |
Ben Hutchings | 85740cdf | 2013-01-29 23:33:15 +0000 | [diff] [blame] | 93 | |
Stuart Hodgson | 7c236c4 | 2012-09-03 11:09:36 +0100 | [diff] [blame] | 94 | /* Forward declare Precision Time Protocol (PTP) support structure. */ |
| 95 | struct efx_ptp_data; |
Daniel Pieczko | 9ec0659 | 2013-11-21 17:11:25 +0000 | [diff] [blame] | 96 | struct hwtstamp_config; |
Stuart Hodgson | 7c236c4 | 2012-09-03 11:09:36 +0100 | [diff] [blame] | 97 | |
Ben Hutchings | d4f2cec | 2012-07-04 03:58:33 +0100 | [diff] [blame] | 98 | struct efx_self_tests; |
| 99 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 100 | /** |
Ben Hutchings | caa7558 | 2012-09-19 00:31:42 +0100 | [diff] [blame] | 101 | * struct efx_buffer - A general-purpose DMA buffer |
| 102 | * @addr: host base address of the buffer |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 103 | * @dma_addr: DMA base address of the buffer |
| 104 | * @len: Buffer length, in bytes |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 105 | * |
Ben Hutchings | caa7558 | 2012-09-19 00:31:42 +0100 | [diff] [blame] | 106 | * The NIC uses these buffers for its interrupt status registers and |
| 107 | * MAC stats dumps. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 108 | */ |
Ben Hutchings | caa7558 | 2012-09-19 00:31:42 +0100 | [diff] [blame] | 109 | struct efx_buffer { |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 110 | void *addr; |
| 111 | dma_addr_t dma_addr; |
| 112 | unsigned int len; |
Ben Hutchings | caa7558 | 2012-09-19 00:31:42 +0100 | [diff] [blame] | 113 | }; |
| 114 | |
| 115 | /** |
| 116 | * struct efx_special_buffer - DMA buffer entered into buffer table |
| 117 | * @buf: Standard &struct efx_buffer |
| 118 | * @index: Buffer index within controller;s buffer table |
| 119 | * @entries: Number of buffer table entries |
| 120 | * |
| 121 | * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE. |
| 122 | * Event and descriptor rings are addressed via one or more buffer |
| 123 | * table entries (and so can be physically non-contiguous, although we |
| 124 | * currently do not take advantage of that). On Falcon and Siena we |
| 125 | * have to take care of allocating and initialising the entries |
| 126 | * ourselves. On later hardware this is managed by the firmware and |
| 127 | * @index and @entries are left as 0. |
| 128 | */ |
| 129 | struct efx_special_buffer { |
| 130 | struct efx_buffer buf; |
Ben Hutchings | 5bbe2f4 | 2012-02-13 23:14:23 +0000 | [diff] [blame] | 131 | unsigned int index; |
| 132 | unsigned int entries; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 133 | }; |
| 134 | |
| 135 | /** |
Ben Hutchings | 7668ff9 | 2012-05-17 20:52:20 +0100 | [diff] [blame] | 136 | * struct efx_tx_buffer - buffer state for a TX descriptor |
| 137 | * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be |
| 138 | * freed when descriptor completes |
Ben Hutchings | f7251a9 | 2012-05-17 18:40:54 +0100 | [diff] [blame] | 139 | * @heap_buf: When @flags & %EFX_TX_BUF_HEAP, the associated heap buffer to be |
| 140 | * freed when descriptor completes. |
Ben Hutchings | ba8977b | 2013-01-08 23:43:19 +0000 | [diff] [blame] | 141 | * @option: When @flags & %EFX_TX_BUF_OPTION, a NIC-specific option descriptor. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 142 | * @dma_addr: DMA address of the fragment. |
Ben Hutchings | 7668ff9 | 2012-05-17 20:52:20 +0100 | [diff] [blame] | 143 | * @flags: Flags for allocation and DMA mapping type |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 144 | * @len: Length of this fragment. |
| 145 | * This field is zero when the queue slot is empty. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 146 | * @unmap_len: Length of this fragment to unmap |
Alexandre Rames | 2acdb92 | 2013-10-31 12:42:32 +0000 | [diff] [blame] | 147 | * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping. |
| 148 | * Only valid if @unmap_len != 0. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 149 | */ |
| 150 | struct efx_tx_buffer { |
Ben Hutchings | 7668ff9 | 2012-05-17 20:52:20 +0100 | [diff] [blame] | 151 | union { |
| 152 | const struct sk_buff *skb; |
Ben Hutchings | f7251a9 | 2012-05-17 18:40:54 +0100 | [diff] [blame] | 153 | void *heap_buf; |
Ben Hutchings | 7668ff9 | 2012-05-17 20:52:20 +0100 | [diff] [blame] | 154 | }; |
Ben Hutchings | ba8977b | 2013-01-08 23:43:19 +0000 | [diff] [blame] | 155 | union { |
| 156 | efx_qword_t option; |
| 157 | dma_addr_t dma_addr; |
| 158 | }; |
Ben Hutchings | 7668ff9 | 2012-05-17 20:52:20 +0100 | [diff] [blame] | 159 | unsigned short flags; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 160 | unsigned short len; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 161 | unsigned short unmap_len; |
Alexandre Rames | 2acdb92 | 2013-10-31 12:42:32 +0000 | [diff] [blame] | 162 | unsigned short dma_offset; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 163 | }; |
Ben Hutchings | 7668ff9 | 2012-05-17 20:52:20 +0100 | [diff] [blame] | 164 | #define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */ |
| 165 | #define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */ |
Ben Hutchings | f7251a9 | 2012-05-17 18:40:54 +0100 | [diff] [blame] | 166 | #define EFX_TX_BUF_HEAP 4 /* buffer was allocated with kmalloc() */ |
Ben Hutchings | 7668ff9 | 2012-05-17 20:52:20 +0100 | [diff] [blame] | 167 | #define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */ |
Ben Hutchings | ba8977b | 2013-01-08 23:43:19 +0000 | [diff] [blame] | 168 | #define EFX_TX_BUF_OPTION 0x10 /* empty buffer for option descriptor */ |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 169 | |
| 170 | /** |
| 171 | * struct efx_tx_queue - An Efx TX queue |
| 172 | * |
| 173 | * This is a ring buffer of TX fragments. |
| 174 | * Since the TX completion path always executes on the same |
| 175 | * CPU and the xmit path can operate on different CPUs, |
| 176 | * performance is increased by ensuring that the completion |
| 177 | * path and the xmit path operate on different cache lines. |
| 178 | * This is particularly important if the xmit path is always |
| 179 | * executing on one CPU which is different from the completion |
| 180 | * path. There is also a cache line for members which are |
| 181 | * read but not written on the fast path. |
| 182 | * |
| 183 | * @efx: The associated Efx NIC |
| 184 | * @queue: DMA queue number |
Bert Kenward | 93171b1 | 2015-11-30 09:05:35 +0000 | [diff] [blame] | 185 | * @tso_version: Version of TSO in use for this queue. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 186 | * @channel: The associated channel |
Ben Hutchings | c04bfc6 | 2010-12-10 01:24:16 +0000 | [diff] [blame] | 187 | * @core_txq: The networking core TX queue structure |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 188 | * @buffer: The software buffer ring |
Ben Hutchings | f7251a9 | 2012-05-17 18:40:54 +0100 | [diff] [blame] | 189 | * @tsoh_page: Array of pages of TSO header buffers |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 190 | * @txd: The hardware descriptor ring |
Steve Hodgson | ecc910f | 2010-09-10 06:42:22 +0000 | [diff] [blame] | 191 | * @ptr_mask: The size of the ring minus 1. |
Ben Hutchings | 183233b | 2013-06-28 21:47:12 +0100 | [diff] [blame] | 192 | * @piobuf: PIO buffer region for this TX queue (shared with its partner). |
| 193 | * Size of the region is efx_piobuf_size. |
| 194 | * @piobuf_offset: Buffer offset to be specified in PIO descriptors |
Ben Hutchings | 94b274b | 2011-01-10 21:18:20 +0000 | [diff] [blame] | 195 | * @initialised: Has hardware queue been initialised? |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 196 | * @read_count: Current read pointer. |
| 197 | * This is the number of buffers that have been removed from both rings. |
Ben Hutchings | cd38557 | 2010-11-15 23:53:11 +0000 | [diff] [blame] | 198 | * @old_write_count: The value of @write_count when last checked. |
| 199 | * This is here for performance reasons. The xmit path will |
| 200 | * only get the up-to-date value of @write_count if this |
| 201 | * variable indicates that the queue is empty. This is to |
| 202 | * avoid cache-line ping-pong between the xmit path and the |
| 203 | * completion path. |
Ben Hutchings | 02e1216 | 2013-04-27 01:55:21 +0100 | [diff] [blame] | 204 | * @merge_events: Number of TX merged completion events |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 205 | * @insert_count: Current insert pointer |
| 206 | * This is the number of buffers that have been added to the |
| 207 | * software ring. |
| 208 | * @write_count: Current write pointer |
| 209 | * This is the number of buffers that have been added to the |
| 210 | * hardware ring. |
| 211 | * @old_read_count: The value of read_count when last checked. |
| 212 | * This is here for performance reasons. The xmit path will |
| 213 | * only get the up-to-date value of read_count if this |
| 214 | * variable indicates that the queue is full. This is to |
| 215 | * avoid cache-line ping-pong between the xmit path and the |
| 216 | * completion path. |
Ben Hutchings | b9b39b6 | 2008-05-07 12:51:12 +0100 | [diff] [blame] | 217 | * @tso_bursts: Number of times TSO xmit invoked by kernel |
| 218 | * @tso_long_headers: Number of packets with headers too long for standard |
| 219 | * blocks |
| 220 | * @tso_packets: Number of packets via the TSO xmit path |
Ben Hutchings | cd38557 | 2010-11-15 23:53:11 +0000 | [diff] [blame] | 221 | * @pushes: Number of times the TX push feature has been used |
Jon Cooper | ee45fd9 | 2013-09-02 18:24:29 +0100 | [diff] [blame] | 222 | * @pio_packets: Number of times the TX PIO feature has been used |
Martin Habets | b2663a4 | 2015-11-02 12:51:31 +0000 | [diff] [blame] | 223 | * @xmit_more_available: Are any packets waiting to be pushed to the NIC |
Ben Hutchings | cd38557 | 2010-11-15 23:53:11 +0000 | [diff] [blame] | 224 | * @empty_read_count: If the completion path has seen the queue as empty |
| 225 | * and the transmission path has not yet checked this, the value of |
| 226 | * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 227 | */ |
| 228 | struct efx_tx_queue { |
| 229 | /* Members which don't change on the fast path */ |
| 230 | struct efx_nic *efx ____cacheline_aligned_in_smp; |
Ben Hutchings | a4900ac | 2010-04-28 09:30:43 +0000 | [diff] [blame] | 231 | unsigned queue; |
Bert Kenward | 93171b1 | 2015-11-30 09:05:35 +0000 | [diff] [blame] | 232 | unsigned int tso_version; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 233 | struct efx_channel *channel; |
Ben Hutchings | c04bfc6 | 2010-12-10 01:24:16 +0000 | [diff] [blame] | 234 | struct netdev_queue *core_txq; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 235 | struct efx_tx_buffer *buffer; |
Ben Hutchings | f7251a9 | 2012-05-17 18:40:54 +0100 | [diff] [blame] | 236 | struct efx_buffer *tsoh_page; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 237 | struct efx_special_buffer txd; |
Steve Hodgson | ecc910f | 2010-09-10 06:42:22 +0000 | [diff] [blame] | 238 | unsigned int ptr_mask; |
Ben Hutchings | 183233b | 2013-06-28 21:47:12 +0100 | [diff] [blame] | 239 | void __iomem *piobuf; |
| 240 | unsigned int piobuf_offset; |
Ben Hutchings | 94b274b | 2011-01-10 21:18:20 +0000 | [diff] [blame] | 241 | bool initialised; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 242 | |
| 243 | /* Members used mainly on the completion path */ |
| 244 | unsigned int read_count ____cacheline_aligned_in_smp; |
Ben Hutchings | cd38557 | 2010-11-15 23:53:11 +0000 | [diff] [blame] | 245 | unsigned int old_write_count; |
Ben Hutchings | 02e1216 | 2013-04-27 01:55:21 +0100 | [diff] [blame] | 246 | unsigned int merge_events; |
Peter Dunning | c936835 | 2015-07-08 10:05:10 +0100 | [diff] [blame] | 247 | unsigned int bytes_compl; |
| 248 | unsigned int pkts_compl; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 249 | |
| 250 | /* Members used only on the xmit path */ |
| 251 | unsigned int insert_count ____cacheline_aligned_in_smp; |
| 252 | unsigned int write_count; |
| 253 | unsigned int old_read_count; |
Ben Hutchings | b9b39b6 | 2008-05-07 12:51:12 +0100 | [diff] [blame] | 254 | unsigned int tso_bursts; |
| 255 | unsigned int tso_long_headers; |
| 256 | unsigned int tso_packets; |
Ben Hutchings | cd38557 | 2010-11-15 23:53:11 +0000 | [diff] [blame] | 257 | unsigned int pushes; |
Jon Cooper | ee45fd9 | 2013-09-02 18:24:29 +0100 | [diff] [blame] | 258 | unsigned int pio_packets; |
Martin Habets | b2663a4 | 2015-11-02 12:51:31 +0000 | [diff] [blame] | 259 | bool xmit_more_available; |
Andrew Rybchenko | 8ccf3800 | 2014-07-17 12:10:43 +0100 | [diff] [blame] | 260 | /* Statistics to supplement MAC stats */ |
| 261 | unsigned long tx_packets; |
Ben Hutchings | cd38557 | 2010-11-15 23:53:11 +0000 | [diff] [blame] | 262 | |
| 263 | /* Members shared between paths and sometimes updated */ |
| 264 | unsigned int empty_read_count ____cacheline_aligned_in_smp; |
| 265 | #define EFX_EMPTY_COUNT_VALID 0x80000000 |
Daniel Pieczko | 525d9e8 | 2012-10-02 13:36:18 +0100 | [diff] [blame] | 266 | atomic_t flush_outstanding; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 267 | }; |
| 268 | |
| 269 | /** |
| 270 | * struct efx_rx_buffer - An Efx RX data buffer |
| 271 | * @dma_addr: DMA base address of the buffer |
Alexandre Rames | 97d48a1 | 2013-01-11 12:26:21 +0000 | [diff] [blame] | 272 | * @page: The associated page buffer. |
Ben Hutchings | db33956 | 2011-08-26 18:05:11 +0100 | [diff] [blame] | 273 | * Will be %NULL if the buffer slot is currently free. |
Ben Hutchings | b74e3e8 | 2013-01-29 23:33:15 +0000 | [diff] [blame] | 274 | * @page_offset: If pending: offset in @page of DMA base address. |
| 275 | * If completed: offset in @page of Ethernet header. |
Ben Hutchings | 80c2e71 | 2013-01-23 21:52:13 +0000 | [diff] [blame] | 276 | * @len: If pending: length for DMA descriptor. |
| 277 | * If completed: received length, excluding hash prefix. |
Ben Hutchings | 85740cdf | 2013-01-29 23:33:15 +0000 | [diff] [blame] | 278 | * @flags: Flags for buffer and packet state. These are only set on the |
| 279 | * first buffer of a scattered packet. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 280 | */ |
| 281 | struct efx_rx_buffer { |
| 282 | dma_addr_t dma_addr; |
Alexandre Rames | 97d48a1 | 2013-01-11 12:26:21 +0000 | [diff] [blame] | 283 | struct page *page; |
Ben Hutchings | b590ace | 2013-01-10 23:51:54 +0000 | [diff] [blame] | 284 | u16 page_offset; |
| 285 | u16 len; |
Ben Hutchings | db33956 | 2011-08-26 18:05:11 +0100 | [diff] [blame] | 286 | u16 flags; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 287 | }; |
Ben Hutchings | 179ea7f | 2013-03-07 16:31:17 +0000 | [diff] [blame] | 288 | #define EFX_RX_BUF_LAST_IN_PAGE 0x0001 |
Ben Hutchings | db33956 | 2011-08-26 18:05:11 +0100 | [diff] [blame] | 289 | #define EFX_RX_PKT_CSUMMED 0x0002 |
| 290 | #define EFX_RX_PKT_DISCARD 0x0004 |
Ben Hutchings | d07df8e | 2013-05-16 18:38:11 +0100 | [diff] [blame] | 291 | #define EFX_RX_PKT_TCP 0x0040 |
Ben Hutchings | 3dced74 | 2013-04-27 01:55:18 +0100 | [diff] [blame] | 292 | #define EFX_RX_PKT_PREFIX_LEN 0x0080 /* length is in prefix only */ |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 293 | |
| 294 | /** |
Steve Hodgson | 62b330b | 2010-06-01 11:20:53 +0000 | [diff] [blame] | 295 | * struct efx_rx_page_state - Page-based rx buffer state |
| 296 | * |
| 297 | * Inserted at the start of every page allocated for receive buffers. |
| 298 | * Used to facilitate sharing dma mappings between recycled rx buffers |
| 299 | * and those passed up to the kernel. |
| 300 | * |
Steve Hodgson | 62b330b | 2010-06-01 11:20:53 +0000 | [diff] [blame] | 301 | * @dma_addr: The dma address of this page. |
| 302 | */ |
| 303 | struct efx_rx_page_state { |
Steve Hodgson | 62b330b | 2010-06-01 11:20:53 +0000 | [diff] [blame] | 304 | dma_addr_t dma_addr; |
| 305 | |
| 306 | unsigned int __pad[0] ____cacheline_aligned; |
| 307 | }; |
| 308 | |
| 309 | /** |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 310 | * struct efx_rx_queue - An Efx RX queue |
| 311 | * @efx: The associated Efx NIC |
Stuart Hodgson | 79d68b3 | 2012-07-16 17:08:33 +0100 | [diff] [blame] | 312 | * @core_index: Index of network core RX queue. Will be >= 0 iff this |
| 313 | * is associated with a real RX queue. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 314 | * @buffer: The software buffer ring |
| 315 | * @rxd: The hardware descriptor ring |
Steve Hodgson | ecc910f | 2010-09-10 06:42:22 +0000 | [diff] [blame] | 316 | * @ptr_mask: The size of the ring minus 1. |
Ben Hutchings | d8aec74 | 2013-05-27 16:52:54 +0100 | [diff] [blame] | 317 | * @refill_enabled: Enable refill whenever fill level is low |
Ben Hutchings | 9f2cb71 | 2012-02-08 00:11:20 +0000 | [diff] [blame] | 318 | * @flush_pending: Set when a RX flush is pending. Has the same lifetime as |
| 319 | * @rxq_flush_pending. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 320 | * @added_count: Number of buffers added to the receive queue. |
| 321 | * @notified_count: Number of buffers given to NIC (<= @added_count). |
| 322 | * @removed_count: Number of buffers removed from the receive queue. |
Jon Cooper | e8c68c0 | 2013-03-08 10:18:28 +0000 | [diff] [blame] | 323 | * @scatter_n: Used by NIC specific receive code. |
| 324 | * @scatter_len: Used by NIC specific receive code. |
Daniel Pieczko | 2768935 | 2013-02-13 10:54:41 +0000 | [diff] [blame] | 325 | * @page_ring: The ring to store DMA mapped pages for reuse. |
| 326 | * @page_add: Counter to calculate the write pointer for the recycle ring. |
| 327 | * @page_remove: Counter to calculate the read pointer for the recycle ring. |
| 328 | * @page_recycle_count: The number of pages that have been recycled. |
| 329 | * @page_recycle_failed: The number of pages that couldn't be recycled because |
| 330 | * the kernel still held a reference to them. |
| 331 | * @page_recycle_full: The number of pages that were released because the |
| 332 | * recycle ring was full. |
| 333 | * @page_ptr_mask: The number of pages in the RX recycle ring minus 1. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 334 | * @max_fill: RX descriptor maximum fill level (<= ring size) |
| 335 | * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill |
| 336 | * (<= @max_fill) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 337 | * @min_fill: RX descriptor minimum non-zero fill level. |
| 338 | * This records the minimum fill level observed when a ring |
| 339 | * refill was triggered. |
Daniel Pieczko | 2768935 | 2013-02-13 10:54:41 +0000 | [diff] [blame] | 340 | * @recycle_count: RX buffer recycle counter. |
Steve Hodgson | 90d683a | 2010-06-01 11:19:39 +0000 | [diff] [blame] | 341 | * @slow_fill: Timer used to defer efx_nic_generate_fill_event(). |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 342 | */ |
| 343 | struct efx_rx_queue { |
| 344 | struct efx_nic *efx; |
Stuart Hodgson | 79d68b3 | 2012-07-16 17:08:33 +0100 | [diff] [blame] | 345 | int core_index; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 346 | struct efx_rx_buffer *buffer; |
| 347 | struct efx_special_buffer rxd; |
Steve Hodgson | ecc910f | 2010-09-10 06:42:22 +0000 | [diff] [blame] | 348 | unsigned int ptr_mask; |
Ben Hutchings | d8aec74 | 2013-05-27 16:52:54 +0100 | [diff] [blame] | 349 | bool refill_enabled; |
Ben Hutchings | 9f2cb71 | 2012-02-08 00:11:20 +0000 | [diff] [blame] | 350 | bool flush_pending; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 351 | |
Ben Hutchings | 9bc2fc9 | 2013-01-29 23:33:14 +0000 | [diff] [blame] | 352 | unsigned int added_count; |
| 353 | unsigned int notified_count; |
| 354 | unsigned int removed_count; |
Ben Hutchings | 85740cdf | 2013-01-29 23:33:15 +0000 | [diff] [blame] | 355 | unsigned int scatter_n; |
Jon Cooper | e8c68c0 | 2013-03-08 10:18:28 +0000 | [diff] [blame] | 356 | unsigned int scatter_len; |
Daniel Pieczko | 2768935 | 2013-02-13 10:54:41 +0000 | [diff] [blame] | 357 | struct page **page_ring; |
| 358 | unsigned int page_add; |
| 359 | unsigned int page_remove; |
| 360 | unsigned int page_recycle_count; |
| 361 | unsigned int page_recycle_failed; |
| 362 | unsigned int page_recycle_full; |
| 363 | unsigned int page_ptr_mask; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 364 | unsigned int max_fill; |
| 365 | unsigned int fast_fill_trigger; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 366 | unsigned int min_fill; |
| 367 | unsigned int min_overfill; |
Daniel Pieczko | 2768935 | 2013-02-13 10:54:41 +0000 | [diff] [blame] | 368 | unsigned int recycle_count; |
Steve Hodgson | 90d683a | 2010-06-01 11:19:39 +0000 | [diff] [blame] | 369 | struct timer_list slow_fill; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 370 | unsigned int slow_fill_count; |
Andrew Rybchenko | 8ccf3800 | 2014-07-17 12:10:43 +0100 | [diff] [blame] | 371 | /* Statistics to supplement MAC stats */ |
| 372 | unsigned long rx_packets; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 373 | }; |
| 374 | |
Jon Cooper | bd9a265 | 2013-11-18 12:54:41 +0000 | [diff] [blame] | 375 | enum efx_sync_events_state { |
| 376 | SYNC_EVENTS_DISABLED = 0, |
| 377 | SYNC_EVENTS_QUIESCENT, |
| 378 | SYNC_EVENTS_REQUESTED, |
| 379 | SYNC_EVENTS_VALID, |
| 380 | }; |
| 381 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 382 | /** |
| 383 | * struct efx_channel - An Efx channel |
| 384 | * |
| 385 | * A channel comprises an event queue, at least one TX queue, at least |
| 386 | * one RX queue, and an associated tasklet for processing the event |
| 387 | * queue. |
| 388 | * |
| 389 | * @efx: Associated Efx NIC |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 390 | * @channel: Channel instance number |
Ben Hutchings | 7f967c0 | 2012-02-13 23:45:02 +0000 | [diff] [blame] | 391 | * @type: Channel type definition |
Ben Hutchings | be3fc09 | 2012-10-08 18:21:51 +0100 | [diff] [blame] | 392 | * @eventq_init: Event queue initialised flag |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 393 | * @enabled: Channel enabled indicator |
| 394 | * @irq: IRQ number (MSI and MSI-X only) |
Ben Hutchings | 0d86ebd | 2009-10-23 08:32:13 +0000 | [diff] [blame] | 395 | * @irq_moderation: IRQ moderation value (in hardware ticks) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 396 | * @napi_dev: Net device used with NAPI |
| 397 | * @napi_str: NAPI control structure |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 398 | * @state: state for NAPI vs busy polling |
| 399 | * @state_lock: lock protecting @state |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 400 | * @eventq: Event queue buffer |
Steve Hodgson | ecc910f | 2010-09-10 06:42:22 +0000 | [diff] [blame] | 401 | * @eventq_mask: Event queue pointer mask |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 402 | * @eventq_read_ptr: Event queue read pointer |
Ben Hutchings | dd40781 | 2012-02-28 23:40:21 +0000 | [diff] [blame] | 403 | * @event_test_cpu: Last CPU to handle interrupt or test event for this channel |
Ben Hutchings | 6fb70fd | 2009-03-20 13:30:37 +0000 | [diff] [blame] | 404 | * @irq_count: Number of IRQs since last adaptive moderation decision |
| 405 | * @irq_mod_score: IRQ moderation score |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 406 | * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 407 | * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors |
| 408 | * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors |
Ben Hutchings | c1ac403 | 2009-11-28 05:36:29 +0000 | [diff] [blame] | 409 | * @n_rx_mcast_mismatch: Count of unmatched multicast frames |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 410 | * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors |
| 411 | * @n_rx_overlength: Count of RX_OVERLENGTH errors |
| 412 | * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun |
Ben Hutchings | 85740cdf | 2013-01-29 23:33:15 +0000 | [diff] [blame] | 413 | * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to |
| 414 | * lack of descriptors |
Ben Hutchings | 8127d66 | 2013-08-29 19:19:29 +0100 | [diff] [blame] | 415 | * @n_rx_merge_events: Number of RX merged completion events |
| 416 | * @n_rx_merge_packets: Number of RX packets completed by merged events |
Ben Hutchings | 85740cdf | 2013-01-29 23:33:15 +0000 | [diff] [blame] | 417 | * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by |
| 418 | * __efx_rx_packet(), or zero if there is none |
| 419 | * @rx_pkt_index: Ring index of first buffer for next packet to be delivered |
| 420 | * by __efx_rx_packet(), if @rx_pkt_n_frags != 0 |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 421 | * @rx_queue: RX queue for this channel |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 422 | * @tx_queue: TX queues for this channel |
Jon Cooper | bd9a265 | 2013-11-18 12:54:41 +0000 | [diff] [blame] | 423 | * @sync_events_state: Current state of sync events on this channel |
| 424 | * @sync_timestamp_major: Major part of the last ptp sync event |
| 425 | * @sync_timestamp_minor: Minor part of the last ptp sync event |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 426 | */ |
| 427 | struct efx_channel { |
| 428 | struct efx_nic *efx; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 429 | int channel; |
Ben Hutchings | 7f967c0 | 2012-02-13 23:45:02 +0000 | [diff] [blame] | 430 | const struct efx_channel_type *type; |
Ben Hutchings | be3fc09 | 2012-10-08 18:21:51 +0100 | [diff] [blame] | 431 | bool eventq_init; |
Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 432 | bool enabled; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 433 | int irq; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 434 | unsigned int irq_moderation; |
| 435 | struct net_device *napi_dev; |
| 436 | struct napi_struct napi_str; |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 437 | #ifdef CONFIG_NET_RX_BUSY_POLL |
Bert Kenward | c0f9c7e | 2015-10-26 14:23:42 +0000 | [diff] [blame] | 438 | unsigned long busy_poll_state; |
| 439 | #endif |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 440 | struct efx_special_buffer eventq; |
Steve Hodgson | ecc910f | 2010-09-10 06:42:22 +0000 | [diff] [blame] | 441 | unsigned int eventq_mask; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 442 | unsigned int eventq_read_ptr; |
Ben Hutchings | dd40781 | 2012-02-28 23:40:21 +0000 | [diff] [blame] | 443 | int event_test_cpu; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 444 | |
Ben Hutchings | 6fb70fd | 2009-03-20 13:30:37 +0000 | [diff] [blame] | 445 | unsigned int irq_count; |
| 446 | unsigned int irq_mod_score; |
Ben Hutchings | 64d8ad6 | 2011-01-05 00:50:41 +0000 | [diff] [blame] | 447 | #ifdef CONFIG_RFS_ACCEL |
| 448 | unsigned int rfs_filters_added; |
| 449 | #endif |
Ben Hutchings | 6fb70fd | 2009-03-20 13:30:37 +0000 | [diff] [blame] | 450 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 451 | unsigned n_rx_tobe_disc; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 452 | unsigned n_rx_ip_hdr_chksum_err; |
| 453 | unsigned n_rx_tcp_udp_chksum_err; |
Ben Hutchings | c1ac403 | 2009-11-28 05:36:29 +0000 | [diff] [blame] | 454 | unsigned n_rx_mcast_mismatch; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 455 | unsigned n_rx_frm_trunc; |
| 456 | unsigned n_rx_overlength; |
| 457 | unsigned n_skbuff_leaks; |
Ben Hutchings | 85740cdf | 2013-01-29 23:33:15 +0000 | [diff] [blame] | 458 | unsigned int n_rx_nodesc_trunc; |
Ben Hutchings | 8127d66 | 2013-08-29 19:19:29 +0100 | [diff] [blame] | 459 | unsigned int n_rx_merge_events; |
| 460 | unsigned int n_rx_merge_packets; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 461 | |
Ben Hutchings | 85740cdf | 2013-01-29 23:33:15 +0000 | [diff] [blame] | 462 | unsigned int rx_pkt_n_frags; |
| 463 | unsigned int rx_pkt_index; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 464 | |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 465 | struct efx_rx_queue rx_queue; |
Ben Hutchings | 94b274b | 2011-01-10 21:18:20 +0000 | [diff] [blame] | 466 | struct efx_tx_queue tx_queue[EFX_TXQ_TYPES]; |
Jon Cooper | bd9a265 | 2013-11-18 12:54:41 +0000 | [diff] [blame] | 467 | |
| 468 | enum efx_sync_events_state sync_events_state; |
| 469 | u32 sync_timestamp_major; |
| 470 | u32 sync_timestamp_minor; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 471 | }; |
| 472 | |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 473 | #ifdef CONFIG_NET_RX_BUSY_POLL |
Bert Kenward | c0f9c7e | 2015-10-26 14:23:42 +0000 | [diff] [blame] | 474 | enum efx_channel_busy_poll_state { |
| 475 | EFX_CHANNEL_STATE_IDLE = 0, |
| 476 | EFX_CHANNEL_STATE_NAPI = BIT(0), |
| 477 | EFX_CHANNEL_STATE_NAPI_REQ_BIT = 1, |
| 478 | EFX_CHANNEL_STATE_NAPI_REQ = BIT(1), |
| 479 | EFX_CHANNEL_STATE_POLL_BIT = 2, |
| 480 | EFX_CHANNEL_STATE_POLL = BIT(2), |
| 481 | EFX_CHANNEL_STATE_DISABLE_BIT = 3, |
| 482 | }; |
| 483 | |
| 484 | static inline void efx_channel_busy_poll_init(struct efx_channel *channel) |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 485 | { |
Bert Kenward | c0f9c7e | 2015-10-26 14:23:42 +0000 | [diff] [blame] | 486 | WRITE_ONCE(channel->busy_poll_state, EFX_CHANNEL_STATE_IDLE); |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 487 | } |
| 488 | |
| 489 | /* Called from the device poll routine to get ownership of a channel. */ |
| 490 | static inline bool efx_channel_lock_napi(struct efx_channel *channel) |
| 491 | { |
Bert Kenward | c0f9c7e | 2015-10-26 14:23:42 +0000 | [diff] [blame] | 492 | unsigned long prev, old = READ_ONCE(channel->busy_poll_state); |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 493 | |
Bert Kenward | c0f9c7e | 2015-10-26 14:23:42 +0000 | [diff] [blame] | 494 | while (1) { |
| 495 | switch (old) { |
| 496 | case EFX_CHANNEL_STATE_POLL: |
| 497 | /* Ensure efx_channel_try_lock_poll() wont starve us */ |
| 498 | set_bit(EFX_CHANNEL_STATE_NAPI_REQ_BIT, |
| 499 | &channel->busy_poll_state); |
| 500 | /* fallthrough */ |
| 501 | case EFX_CHANNEL_STATE_POLL | EFX_CHANNEL_STATE_NAPI_REQ: |
| 502 | return false; |
| 503 | default: |
| 504 | break; |
| 505 | } |
| 506 | prev = cmpxchg(&channel->busy_poll_state, old, |
| 507 | EFX_CHANNEL_STATE_NAPI); |
| 508 | if (unlikely(prev != old)) { |
| 509 | /* This is likely to mean we've just entered polling |
| 510 | * state. Go back round to set the REQ bit. |
| 511 | */ |
| 512 | old = prev; |
| 513 | continue; |
| 514 | } |
| 515 | return true; |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 516 | } |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 517 | } |
| 518 | |
| 519 | static inline void efx_channel_unlock_napi(struct efx_channel *channel) |
| 520 | { |
Bert Kenward | c0f9c7e | 2015-10-26 14:23:42 +0000 | [diff] [blame] | 521 | /* Make sure write has completed from efx_channel_lock_napi() */ |
| 522 | smp_wmb(); |
| 523 | WRITE_ONCE(channel->busy_poll_state, EFX_CHANNEL_STATE_IDLE); |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 524 | } |
| 525 | |
| 526 | /* Called from efx_busy_poll(). */ |
Bert Kenward | c0f9c7e | 2015-10-26 14:23:42 +0000 | [diff] [blame] | 527 | static inline bool efx_channel_try_lock_poll(struct efx_channel *channel) |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 528 | { |
Bert Kenward | c0f9c7e | 2015-10-26 14:23:42 +0000 | [diff] [blame] | 529 | return cmpxchg(&channel->busy_poll_state, EFX_CHANNEL_STATE_IDLE, |
| 530 | EFX_CHANNEL_STATE_POLL) == EFX_CHANNEL_STATE_IDLE; |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 531 | } |
| 532 | |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 533 | static inline void efx_channel_unlock_poll(struct efx_channel *channel) |
| 534 | { |
Bert Kenward | c0f9c7e | 2015-10-26 14:23:42 +0000 | [diff] [blame] | 535 | clear_bit_unlock(EFX_CHANNEL_STATE_POLL_BIT, &channel->busy_poll_state); |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 536 | } |
| 537 | |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 538 | static inline bool efx_channel_busy_polling(struct efx_channel *channel) |
| 539 | { |
Bert Kenward | c0f9c7e | 2015-10-26 14:23:42 +0000 | [diff] [blame] | 540 | return test_bit(EFX_CHANNEL_STATE_POLL_BIT, &channel->busy_poll_state); |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 541 | } |
| 542 | |
| 543 | static inline void efx_channel_enable(struct efx_channel *channel) |
| 544 | { |
Bert Kenward | c0f9c7e | 2015-10-26 14:23:42 +0000 | [diff] [blame] | 545 | clear_bit_unlock(EFX_CHANNEL_STATE_DISABLE_BIT, |
| 546 | &channel->busy_poll_state); |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 547 | } |
| 548 | |
Bert Kenward | c0f9c7e | 2015-10-26 14:23:42 +0000 | [diff] [blame] | 549 | /* Stop further polling or napi access. |
| 550 | * Returns false if the channel is currently busy polling. |
| 551 | */ |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 552 | static inline bool efx_channel_disable(struct efx_channel *channel) |
| 553 | { |
Bert Kenward | c0f9c7e | 2015-10-26 14:23:42 +0000 | [diff] [blame] | 554 | set_bit(EFX_CHANNEL_STATE_DISABLE_BIT, &channel->busy_poll_state); |
| 555 | /* Implicit barrier in efx_channel_busy_polling() */ |
| 556 | return !efx_channel_busy_polling(channel); |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 557 | } |
| 558 | |
| 559 | #else /* CONFIG_NET_RX_BUSY_POLL */ |
| 560 | |
Bert Kenward | c0f9c7e | 2015-10-26 14:23:42 +0000 | [diff] [blame] | 561 | static inline void efx_channel_busy_poll_init(struct efx_channel *channel) |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 562 | { |
| 563 | } |
| 564 | |
| 565 | static inline bool efx_channel_lock_napi(struct efx_channel *channel) |
| 566 | { |
| 567 | return true; |
| 568 | } |
| 569 | |
| 570 | static inline void efx_channel_unlock_napi(struct efx_channel *channel) |
| 571 | { |
| 572 | } |
| 573 | |
Bert Kenward | c0f9c7e | 2015-10-26 14:23:42 +0000 | [diff] [blame] | 574 | static inline bool efx_channel_try_lock_poll(struct efx_channel *channel) |
Alexandre Rames | 3676326 | 2014-07-22 14:03:25 +0100 | [diff] [blame] | 575 | { |
| 576 | return false; |
| 577 | } |
| 578 | |
| 579 | static inline void efx_channel_unlock_poll(struct efx_channel *channel) |
| 580 | { |
| 581 | } |
| 582 | |
| 583 | static inline bool efx_channel_busy_polling(struct efx_channel *channel) |
| 584 | { |
| 585 | return false; |
| 586 | } |
| 587 | |
| 588 | static inline void efx_channel_enable(struct efx_channel *channel) |
| 589 | { |
| 590 | } |
| 591 | |
| 592 | static inline bool efx_channel_disable(struct efx_channel *channel) |
| 593 | { |
| 594 | return true; |
| 595 | } |
| 596 | #endif /* CONFIG_NET_RX_BUSY_POLL */ |
| 597 | |
Ben Hutchings | 7f967c0 | 2012-02-13 23:45:02 +0000 | [diff] [blame] | 598 | /** |
Ben Hutchings | d829118 | 2012-10-05 23:35:41 +0100 | [diff] [blame] | 599 | * struct efx_msi_context - Context for each MSI |
| 600 | * @efx: The associated NIC |
| 601 | * @index: Index of the channel/IRQ |
| 602 | * @name: Name of the channel/IRQ |
| 603 | * |
| 604 | * Unlike &struct efx_channel, this is never reallocated and is always |
| 605 | * safe for the IRQ handler to access. |
| 606 | */ |
| 607 | struct efx_msi_context { |
| 608 | struct efx_nic *efx; |
| 609 | unsigned int index; |
| 610 | char name[IFNAMSIZ + 6]; |
| 611 | }; |
| 612 | |
| 613 | /** |
Ben Hutchings | 7f967c0 | 2012-02-13 23:45:02 +0000 | [diff] [blame] | 614 | * struct efx_channel_type - distinguishes traffic and extra channels |
| 615 | * @handle_no_channel: Handle failure to allocate an extra channel |
| 616 | * @pre_probe: Set up extra state prior to initialisation |
| 617 | * @post_remove: Tear down extra state after finalisation, if allocated. |
| 618 | * May be called on channels that have not been probed. |
| 619 | * @get_name: Generate the channel's name (used for its IRQ handler) |
| 620 | * @copy: Copy the channel state prior to reallocation. May be %NULL if |
| 621 | * reallocation is not supported. |
Stuart Hodgson | c31e5f9 | 2012-07-18 09:52:11 +0100 | [diff] [blame] | 622 | * @receive_skb: Handle an skb ready to be passed to netif_receive_skb() |
Ben Hutchings | 7f967c0 | 2012-02-13 23:45:02 +0000 | [diff] [blame] | 623 | * @keep_eventq: Flag for whether event queue should be kept initialised |
| 624 | * while the device is stopped |
| 625 | */ |
| 626 | struct efx_channel_type { |
| 627 | void (*handle_no_channel)(struct efx_nic *); |
| 628 | int (*pre_probe)(struct efx_channel *); |
Stuart Hodgson | c31e5f9 | 2012-07-18 09:52:11 +0100 | [diff] [blame] | 629 | void (*post_remove)(struct efx_channel *); |
Ben Hutchings | 7f967c0 | 2012-02-13 23:45:02 +0000 | [diff] [blame] | 630 | void (*get_name)(struct efx_channel *, char *buf, size_t len); |
| 631 | struct efx_channel *(*copy)(const struct efx_channel *); |
Ben Hutchings | 4a74dc6 | 2013-03-05 20:13:54 +0000 | [diff] [blame] | 632 | bool (*receive_skb)(struct efx_channel *, struct sk_buff *); |
Ben Hutchings | 7f967c0 | 2012-02-13 23:45:02 +0000 | [diff] [blame] | 633 | bool keep_eventq; |
| 634 | }; |
| 635 | |
Ben Hutchings | 398468e | 2009-11-23 16:03:45 +0000 | [diff] [blame] | 636 | enum efx_led_mode { |
| 637 | EFX_LED_OFF = 0, |
| 638 | EFX_LED_ON = 1, |
| 639 | EFX_LED_DEFAULT = 2 |
| 640 | }; |
| 641 | |
Ben Hutchings | c459302 | 2009-11-23 16:08:17 +0000 | [diff] [blame] | 642 | #define STRING_TABLE_LOOKUP(val, member) \ |
| 643 | ((val) < member ## _max) ? member ## _names[val] : "(invalid)" |
| 644 | |
Ben Hutchings | 18e83e4 | 2012-01-05 19:05:20 +0000 | [diff] [blame] | 645 | extern const char *const efx_loopback_mode_names[]; |
Ben Hutchings | c459302 | 2009-11-23 16:08:17 +0000 | [diff] [blame] | 646 | extern const unsigned int efx_loopback_mode_max; |
| 647 | #define LOOPBACK_MODE(efx) \ |
| 648 | STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode) |
| 649 | |
Ben Hutchings | 18e83e4 | 2012-01-05 19:05:20 +0000 | [diff] [blame] | 650 | extern const char *const efx_reset_type_names[]; |
Ben Hutchings | c459302 | 2009-11-23 16:08:17 +0000 | [diff] [blame] | 651 | extern const unsigned int efx_reset_type_max; |
| 652 | #define RESET_TYPE(type) \ |
| 653 | STRING_TABLE_LOOKUP(type, efx_reset_type) |
Ben Hutchings | 3273c2e | 2008-05-07 13:36:19 +0100 | [diff] [blame] | 654 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 655 | enum efx_int_mode { |
| 656 | /* Be careful if altering to correct macro below */ |
| 657 | EFX_INT_MODE_MSIX = 0, |
| 658 | EFX_INT_MODE_MSI = 1, |
| 659 | EFX_INT_MODE_LEGACY = 2, |
| 660 | EFX_INT_MODE_MAX /* Insert any new items before this */ |
| 661 | }; |
| 662 | #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI) |
| 663 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 664 | enum nic_state { |
Ben Hutchings | f16aeea | 2012-07-27 19:31:16 +0100 | [diff] [blame] | 665 | STATE_UNINIT = 0, /* device being probed/removed or is frozen */ |
| 666 | STATE_READY = 1, /* hardware ready and netdev registered */ |
| 667 | STATE_DISABLED = 2, /* device disabled due to hardware errors */ |
Alexandre Rames | 626950d | 2013-01-14 17:20:22 +0000 | [diff] [blame] | 668 | STATE_RECOVERY = 3, /* device recovering from PCI error */ |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 669 | }; |
| 670 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 671 | /* Forward declaration */ |
| 672 | struct efx_nic; |
| 673 | |
| 674 | /* Pseudo bit-mask flow control field */ |
David S. Miller | b5626946 | 2011-05-17 17:53:22 -0400 | [diff] [blame] | 675 | #define EFX_FC_RX FLOW_CTRL_RX |
| 676 | #define EFX_FC_TX FLOW_CTRL_TX |
| 677 | #define EFX_FC_AUTO 4 |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 678 | |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 679 | /** |
Ben Hutchings | eb50c0d | 2009-11-23 16:06:30 +0000 | [diff] [blame] | 680 | * struct efx_link_state - Current state of the link |
| 681 | * @up: Link is up |
| 682 | * @fd: Link is full-duplex |
| 683 | * @fc: Actual flow control flags |
| 684 | * @speed: Link speed (Mbps) |
| 685 | */ |
| 686 | struct efx_link_state { |
| 687 | bool up; |
| 688 | bool fd; |
David S. Miller | b5626946 | 2011-05-17 17:53:22 -0400 | [diff] [blame] | 689 | u8 fc; |
Ben Hutchings | eb50c0d | 2009-11-23 16:06:30 +0000 | [diff] [blame] | 690 | unsigned int speed; |
| 691 | }; |
| 692 | |
Steve Hodgson | fdaa9ae | 2009-11-28 05:34:05 +0000 | [diff] [blame] | 693 | static inline bool efx_link_state_equal(const struct efx_link_state *left, |
| 694 | const struct efx_link_state *right) |
| 695 | { |
| 696 | return left->up == right->up && left->fd == right->fd && |
| 697 | left->fc == right->fc && left->speed == right->speed; |
| 698 | } |
| 699 | |
Ben Hutchings | eb50c0d | 2009-11-23 16:06:30 +0000 | [diff] [blame] | 700 | /** |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 701 | * struct efx_phy_operations - Efx PHY operations table |
Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 702 | * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds, |
| 703 | * efx->loopback_modes. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 704 | * @init: Initialise PHY |
| 705 | * @fini: Shut down PHY |
| 706 | * @reconfigure: Reconfigure PHY (e.g. for new link parameters) |
Steve Hodgson | fdaa9ae | 2009-11-28 05:34:05 +0000 | [diff] [blame] | 707 | * @poll: Update @link_state and report whether it changed. |
| 708 | * Serialised by the mac_lock. |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 709 | * @get_settings: Get ethtool settings. Serialised by the mac_lock. |
| 710 | * @set_settings: Set ethtool settings. Serialised by the mac_lock. |
Ben Hutchings | af4ad9b | 2009-01-29 17:59:37 +0000 | [diff] [blame] | 711 | * @set_npage_adv: Set abilities advertised in (Extended) Next Page |
Ben Hutchings | 04cc8ca | 2008-12-12 21:50:46 -0800 | [diff] [blame] | 712 | * (only needed where AN bit is set in mmds) |
Ben Hutchings | 4f16c07 | 2010-02-03 09:30:50 +0000 | [diff] [blame] | 713 | * @test_alive: Test that PHY is 'alive' (online) |
Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 714 | * @test_name: Get the name of a PHY-specific test/result |
Ben Hutchings | 4f16c07 | 2010-02-03 09:30:50 +0000 | [diff] [blame] | 715 | * @run_tests: Run tests and record results as appropriate (offline). |
Ben Hutchings | 1796721 | 2008-12-26 13:47:25 -0800 | [diff] [blame] | 716 | * Flags are the ethtool tests flags. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 717 | */ |
| 718 | struct efx_phy_operations { |
Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 719 | int (*probe) (struct efx_nic *efx); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 720 | int (*init) (struct efx_nic *efx); |
| 721 | void (*fini) (struct efx_nic *efx); |
Steve Hodgson | ff3b00a | 2009-12-23 13:46:36 +0000 | [diff] [blame] | 722 | void (*remove) (struct efx_nic *efx); |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 723 | int (*reconfigure) (struct efx_nic *efx); |
Steve Hodgson | fdaa9ae | 2009-11-28 05:34:05 +0000 | [diff] [blame] | 724 | bool (*poll) (struct efx_nic *efx); |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 725 | void (*get_settings) (struct efx_nic *efx, |
| 726 | struct ethtool_cmd *ecmd); |
| 727 | int (*set_settings) (struct efx_nic *efx, |
| 728 | struct ethtool_cmd *ecmd); |
Ben Hutchings | af4ad9b | 2009-01-29 17:59:37 +0000 | [diff] [blame] | 729 | void (*set_npage_adv) (struct efx_nic *efx, u32); |
Ben Hutchings | 4f16c07 | 2010-02-03 09:30:50 +0000 | [diff] [blame] | 730 | int (*test_alive) (struct efx_nic *efx); |
Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 731 | const char *(*test_name) (struct efx_nic *efx, unsigned int index); |
Ben Hutchings | 1796721 | 2008-12-26 13:47:25 -0800 | [diff] [blame] | 732 | int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags); |
Stuart Hodgson | c087bd2 | 2012-05-01 18:50:43 +0100 | [diff] [blame] | 733 | int (*get_module_eeprom) (struct efx_nic *efx, |
| 734 | struct ethtool_eeprom *ee, |
| 735 | u8 *data); |
| 736 | int (*get_module_info) (struct efx_nic *efx, |
| 737 | struct ethtool_modinfo *modinfo); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 738 | }; |
| 739 | |
Ben Hutchings | f8b87c1 | 2008-09-01 12:48:17 +0100 | [diff] [blame] | 740 | /** |
Ben Hutchings | 49ce9c2 | 2012-07-10 10:56:00 +0000 | [diff] [blame] | 741 | * enum efx_phy_mode - PHY operating mode flags |
Ben Hutchings | f8b87c1 | 2008-09-01 12:48:17 +0100 | [diff] [blame] | 742 | * @PHY_MODE_NORMAL: on and should pass traffic |
| 743 | * @PHY_MODE_TX_DISABLED: on with TX disabled |
Ben Hutchings | 3e133c4 | 2008-11-04 20:34:56 +0000 | [diff] [blame] | 744 | * @PHY_MODE_LOW_POWER: set to low power through MDIO |
| 745 | * @PHY_MODE_OFF: switched off through external control |
Ben Hutchings | f8b87c1 | 2008-09-01 12:48:17 +0100 | [diff] [blame] | 746 | * @PHY_MODE_SPECIAL: on but will not pass traffic |
| 747 | */ |
| 748 | enum efx_phy_mode { |
| 749 | PHY_MODE_NORMAL = 0, |
| 750 | PHY_MODE_TX_DISABLED = 1, |
Ben Hutchings | 3e133c4 | 2008-11-04 20:34:56 +0000 | [diff] [blame] | 751 | PHY_MODE_LOW_POWER = 2, |
| 752 | PHY_MODE_OFF = 4, |
Ben Hutchings | f8b87c1 | 2008-09-01 12:48:17 +0100 | [diff] [blame] | 753 | PHY_MODE_SPECIAL = 8, |
| 754 | }; |
| 755 | |
| 756 | static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode) |
| 757 | { |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 758 | return !!(mode & ~PHY_MODE_TX_DISABLED); |
Ben Hutchings | f8b87c1 | 2008-09-01 12:48:17 +0100 | [diff] [blame] | 759 | } |
| 760 | |
Ben Hutchings | cd0ecc9 | 2012-12-14 21:52:56 +0000 | [diff] [blame] | 761 | /** |
| 762 | * struct efx_hw_stat_desc - Description of a hardware statistic |
| 763 | * @name: Name of the statistic as visible through ethtool, or %NULL if |
| 764 | * it should not be exposed |
| 765 | * @dma_width: Width in bits (0 for non-DMA statistics) |
| 766 | * @offset: Offset within stats (ignored for non-DMA statistics) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 767 | */ |
Ben Hutchings | cd0ecc9 | 2012-12-14 21:52:56 +0000 | [diff] [blame] | 768 | struct efx_hw_stat_desc { |
| 769 | const char *name; |
| 770 | u16 dma_width; |
| 771 | u16 offset; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 772 | }; |
| 773 | |
| 774 | /* Number of bits used in a multicast filter hash address */ |
| 775 | #define EFX_MCAST_HASH_BITS 8 |
| 776 | |
| 777 | /* Number of (single-bit) entries in a multicast filter hash */ |
| 778 | #define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS) |
| 779 | |
| 780 | /* An Efx multicast filter hash */ |
| 781 | union efx_multicast_hash { |
| 782 | u8 byte[EFX_MCAST_HASH_ENTRIES / 8]; |
| 783 | efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8]; |
| 784 | }; |
| 785 | |
Ben Hutchings | cd2d5b5 | 2012-02-14 00:48:07 +0000 | [diff] [blame] | 786 | struct vfdi_status; |
Ben Hutchings | 64eebcf | 2010-09-20 08:43:07 +0000 | [diff] [blame] | 787 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 788 | /** |
| 789 | * struct efx_nic - an Efx NIC |
| 790 | * @name: Device name (net device name or bus id before net device registered) |
| 791 | * @pci_dev: The PCI device |
Ben Hutchings | 0bcf4a6 | 2013-10-18 19:21:45 +0100 | [diff] [blame] | 792 | * @node: List node for maintaning primary/secondary function lists |
| 793 | * @primary: &struct efx_nic instance for the primary function of this |
| 794 | * controller. May be the same structure, and may be %NULL if no |
| 795 | * primary function is bound. Serialised by rtnl_lock. |
| 796 | * @secondary_list: List of &struct efx_nic instances for the secondary PCI |
| 797 | * functions of the controller, if this is for the primary function. |
| 798 | * Serialised by rtnl_lock. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 799 | * @type: Controller type attributes |
| 800 | * @legacy_irq: IRQ number |
Ben Hutchings | 8d9853d | 2008-07-18 19:01:20 +0100 | [diff] [blame] | 801 | * @workqueue: Workqueue for port reconfigures and the HW monitor. |
| 802 | * Work items do not hold and must not acquire RTNL. |
Ben Hutchings | 6977dc6 | 2008-12-26 13:44:39 -0800 | [diff] [blame] | 803 | * @workqueue_name: Name of workqueue |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 804 | * @reset_work: Scheduled reset workitem |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 805 | * @membase_phys: Memory BAR value as physical address |
| 806 | * @membase: Memory BAR value |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 807 | * @interrupt_mode: Interrupt mode |
Ben Hutchings | cc180b6 | 2011-12-08 19:51:47 +0000 | [diff] [blame] | 808 | * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds |
Ben Hutchings | 6fb70fd | 2009-03-20 13:30:37 +0000 | [diff] [blame] | 809 | * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues |
| 810 | * @irq_rx_moderation: IRQ moderation time for RX event queues |
Ben Hutchings | 62776d0 | 2010-06-23 11:30:07 +0000 | [diff] [blame] | 811 | * @msg_enable: Log message enable flags |
Ben Hutchings | f16aeea | 2012-07-27 19:31:16 +0100 | [diff] [blame] | 812 | * @state: Device state number (%STATE_*). Serialised by the rtnl_lock. |
Ben Hutchings | a7d529a | 2011-06-24 20:46:31 +0100 | [diff] [blame] | 813 | * @reset_pending: Bitmask for pending resets |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 814 | * @tx_queue: TX DMA queues |
| 815 | * @rx_queue: RX DMA queues |
| 816 | * @channel: Channels |
Ben Hutchings | d829118 | 2012-10-05 23:35:41 +0100 | [diff] [blame] | 817 | * @msi_context: Context for each MSI |
Ben Hutchings | 7f967c0 | 2012-02-13 23:45:02 +0000 | [diff] [blame] | 818 | * @extra_channel_types: Types of extra (non-traffic) channels that |
| 819 | * should be allocated for this NIC |
Steve Hodgson | ecc910f | 2010-09-10 06:42:22 +0000 | [diff] [blame] | 820 | * @rxq_entries: Size of receive queues requested by user. |
| 821 | * @txq_entries: Size of transmit queues requested by user. |
Ben Hutchings | 14bf718 | 2012-05-22 01:27:58 +0100 | [diff] [blame] | 822 | * @txq_stop_thresh: TX queue fill level at or above which we stop it. |
| 823 | * @txq_wake_thresh: TX queue fill level at or below which we wake it. |
Ben Hutchings | 28e47c4 | 2012-02-15 01:58:49 +0000 | [diff] [blame] | 824 | * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches |
| 825 | * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches |
| 826 | * @sram_lim_qw: Qword address limit of SRAM |
Ben Hutchings | 0484e0d | 2009-10-23 08:32:04 +0000 | [diff] [blame] | 827 | * @next_buffer_table: First available buffer table id |
Neil Turton | 28b581a | 2008-12-12 21:41:06 -0800 | [diff] [blame] | 828 | * @n_channels: Number of channels in use |
Ben Hutchings | a4900ac | 2010-04-28 09:30:43 +0000 | [diff] [blame] | 829 | * @n_rx_channels: Number of channels used for RX (= number of RX queues) |
| 830 | * @n_tx_channels: Number of channels used for TX |
Andrew Rybchenko | 2ec0301 | 2013-11-16 11:02:27 +0400 | [diff] [blame] | 831 | * @rx_ip_align: RX DMA address offset to have IP header aligned in |
| 832 | * in accordance with NET_IP_ALIGN |
Ben Hutchings | 272baee | 2013-01-29 23:33:14 +0000 | [diff] [blame] | 833 | * @rx_dma_len: Current maximum RX DMA length |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 834 | * @rx_buffer_order: Order (log2) of number of pages for each RX buffer |
Ben Hutchings | 85740cdf | 2013-01-29 23:33:15 +0000 | [diff] [blame] | 835 | * @rx_buffer_truesize: Amortised allocation size of an RX buffer, |
| 836 | * for use in sk_buff::truesize |
Jon Cooper | 43a3739 | 2012-10-18 15:49:54 +0100 | [diff] [blame] | 837 | * @rx_prefix_size: Size of RX prefix before packet data |
| 838 | * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data |
| 839 | * (valid only if @rx_prefix_size != 0; always negative) |
Ben Hutchings | 3dced74 | 2013-04-27 01:55:18 +0100 | [diff] [blame] | 840 | * @rx_packet_len_offset: Offset of RX packet length from start of packet data |
| 841 | * (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative) |
Jon Cooper | bd9a265 | 2013-11-18 12:54:41 +0000 | [diff] [blame] | 842 | * @rx_packet_ts_offset: Offset of timestamp from start of packet data |
| 843 | * (valid only if channel->sync_timestamps_enabled; always negative) |
Ben Hutchings | 78d4189 | 2010-12-02 13:47:56 +0000 | [diff] [blame] | 844 | * @rx_hash_key: Toeplitz hash key for RSS |
Ben Hutchings | 765c9f4 | 2010-06-30 05:06:28 +0000 | [diff] [blame] | 845 | * @rx_indir_table: Indirection table for RSS |
Ben Hutchings | 85740cdf | 2013-01-29 23:33:15 +0000 | [diff] [blame] | 846 | * @rx_scatter: Scatter mode enabled for receives |
Ben Hutchings | 0484e0d | 2009-10-23 08:32:04 +0000 | [diff] [blame] | 847 | * @int_error_count: Number of internal errors seen recently |
| 848 | * @int_error_expire: Time at which error count will be expired |
Ben Hutchings | d829118 | 2012-10-05 23:35:41 +0100 | [diff] [blame] | 849 | * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will |
| 850 | * acknowledge but do nothing else. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 851 | * @irq_status: Interrupt status buffer |
Ben Hutchings | c28884c | 2010-04-28 09:30:00 +0000 | [diff] [blame] | 852 | * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0 |
Ben Hutchings | 1646a6f | 2012-01-05 20:14:10 +0000 | [diff] [blame] | 853 | * @irq_level: IRQ level/index for IRQs not triggered by an event queue |
Ben Hutchings | dd40781 | 2012-02-28 23:40:21 +0000 | [diff] [blame] | 854 | * @selftest_work: Work item for asynchronous self-test |
Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 855 | * @mtd_list: List of MTDs attached to the NIC |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 856 | * @nic_data: Hardware dependent state |
Ben Hutchings | f3ad500 | 2012-09-18 02:33:56 +0100 | [diff] [blame] | 857 | * @mcdi: Management-Controller-to-Driver Interface state |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 858 | * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode, |
Ben Hutchings | e4abce8 | 2011-05-16 18:51:24 +0100 | [diff] [blame] | 859 | * efx_monitor() and efx_reconfigure_port() |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 860 | * @port_enabled: Port enabled indicator. |
Steve Hodgson | fdaa9ae | 2009-11-28 05:34:05 +0000 | [diff] [blame] | 861 | * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and |
| 862 | * efx_mac_work() with kernel interfaces. Safe to read under any |
| 863 | * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must |
| 864 | * be held to modify it. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 865 | * @port_initialized: Port initialized? |
| 866 | * @net_dev: Operating system network device. Consider holding the rtnl lock |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 867 | * @stats_buffer: DMA buffer for statistics |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 868 | * @phy_type: PHY type |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 869 | * @phy_op: PHY interface |
| 870 | * @phy_data: PHY private data (including PHY-specific stats) |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 871 | * @mdio: PHY MDIO interface |
Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 872 | * @mdio_bus: PHY MDIO bus ID (only used by Siena) |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 873 | * @phy_mode: PHY operating mode. Serialised by @mac_lock. |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 874 | * @link_advertising: Autonegotiation advertising flags |
Ben Hutchings | eb50c0d | 2009-11-23 16:06:30 +0000 | [diff] [blame] | 875 | * @link_state: Current state of the link |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 876 | * @n_link_state_changes: Number of times the link has changed state |
Ben Hutchings | 964e613 | 2012-11-19 23:08:22 +0000 | [diff] [blame] | 877 | * @unicast_filter: Flag for Falcon-arch simple unicast filter. |
| 878 | * Protected by @mac_lock. |
| 879 | * @multicast_hash: Multicast hash table for Falcon-arch. |
| 880 | * Protected by @mac_lock. |
Ben Hutchings | 04cc8ca | 2008-12-12 21:50:46 -0800 | [diff] [blame] | 881 | * @wanted_fc: Wanted flow control flags |
Steve Hodgson | a606f43 | 2011-05-23 12:18:45 +0100 | [diff] [blame] | 882 | * @fc_disable: When non-zero flow control is disabled. Typically used to |
| 883 | * ensure that network back pressure doesn't delay dma queue flushes. |
| 884 | * Serialised by the rtnl lock. |
Ben Hutchings | 8be4f3e | 2009-11-25 16:12:16 +0000 | [diff] [blame] | 885 | * @mac_work: Work item for changing MAC promiscuity and multicast hash |
Ben Hutchings | 3273c2e | 2008-05-07 13:36:19 +0100 | [diff] [blame] | 886 | * @loopback_mode: Loopback status |
| 887 | * @loopback_modes: Supported loopback mode bitmask |
| 888 | * @loopback_selftest: Offline self-test private state |
Edward Cree | 0d32241 | 2015-05-20 11:10:03 +0100 | [diff] [blame] | 889 | * @filter_sem: Filter table rw_semaphore, for freeing the table |
| 890 | * @filter_lock: Filter table lock, for mere content changes |
Ben Hutchings | 6d661ce | 2012-10-27 00:33:30 +0100 | [diff] [blame] | 891 | * @filter_state: Architecture-dependent filter table state |
| 892 | * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS, |
| 893 | * indexed by filter ID |
| 894 | * @rps_expire_index: Next index to check for expiry in @rps_flow_id |
Alexandre Rames | 3881d8a | 2013-06-10 11:03:21 +0100 | [diff] [blame] | 895 | * @active_queues: Count of RX and TX queues that haven't been flushed and drained. |
Ben Hutchings | 9f2cb71 | 2012-02-08 00:11:20 +0000 | [diff] [blame] | 896 | * @rxq_flush_pending: Count of number of receive queues that need to be flushed. |
| 897 | * Decremented when the efx_flush_rx_queue() is called. |
| 898 | * @rxq_flush_outstanding: Count of number of RX flushes started but not yet |
| 899 | * completed (either success or failure). Not used when MCDI is used to |
| 900 | * flush receive queues. |
| 901 | * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions. |
Ben Hutchings | cd2d5b5 | 2012-02-14 00:48:07 +0000 | [diff] [blame] | 902 | * @vf_count: Number of VFs intended to be enabled. |
| 903 | * @vf_init_count: Number of VFs that have been fully initialised. |
| 904 | * @vi_scale: log2 number of vnics per VF. |
Stuart Hodgson | 7c236c4 | 2012-09-03 11:09:36 +0100 | [diff] [blame] | 905 | * @ptp_data: PTP state data |
Ben Hutchings | ef215e6 | 2013-12-05 20:13:22 +0000 | [diff] [blame] | 906 | * @vpd_sn: Serial number read from VPD |
Ben Hutchings | ab28c12 | 2010-12-06 22:53:15 +0000 | [diff] [blame] | 907 | * @monitor_work: Hardware monitor workitem |
| 908 | * @biu_lock: BIU (bus interface unit) lock |
Ben Hutchings | 1646a6f | 2012-01-05 20:14:10 +0000 | [diff] [blame] | 909 | * @last_irq_cpu: Last CPU to handle a possible test interrupt. This |
| 910 | * field is used by efx_test_interrupts() to verify that an |
| 911 | * interrupt has occurred. |
Ben Hutchings | cd0ecc9 | 2012-12-14 21:52:56 +0000 | [diff] [blame] | 912 | * @stats_lock: Statistics update lock. Must be held when calling |
| 913 | * efx_nic_type::{update,start,stop}_stats. |
Edward Cree | e4d112e | 2014-07-15 11:58:12 +0100 | [diff] [blame] | 914 | * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb |
Daniel Pieczko | ab8b1f7 | 2015-07-21 15:10:44 +0100 | [diff] [blame] | 915 | * @mc_promisc: Whether in multicast promiscuous mode when last changed |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 916 | * |
Ben Hutchings | 754c653 | 2010-02-03 09:31:57 +0000 | [diff] [blame] | 917 | * This is stored in the private area of the &struct net_device. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 918 | */ |
| 919 | struct efx_nic { |
Ben Hutchings | ab28c12 | 2010-12-06 22:53:15 +0000 | [diff] [blame] | 920 | /* The following fields should be written very rarely */ |
| 921 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 922 | char name[IFNAMSIZ]; |
Ben Hutchings | 0bcf4a6 | 2013-10-18 19:21:45 +0100 | [diff] [blame] | 923 | struct list_head node; |
| 924 | struct efx_nic *primary; |
| 925 | struct list_head secondary_list; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 926 | struct pci_dev *pci_dev; |
Ben Hutchings | 6602041 | 2013-06-10 18:03:17 +0100 | [diff] [blame] | 927 | unsigned int port_num; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 928 | const struct efx_nic_type *type; |
| 929 | int legacy_irq; |
Alexandre Rames | b28405b | 2013-03-21 16:41:43 +0000 | [diff] [blame] | 930 | bool eeh_disabled_legacy_irq; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 931 | struct workqueue_struct *workqueue; |
Ben Hutchings | 6977dc6 | 2008-12-26 13:44:39 -0800 | [diff] [blame] | 932 | char workqueue_name[16]; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 933 | struct work_struct reset_work; |
Ben Hutchings | 086ea35 | 2008-05-16 21:17:06 +0100 | [diff] [blame] | 934 | resource_size_t membase_phys; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 935 | void __iomem *membase; |
Ben Hutchings | ab28c12 | 2010-12-06 22:53:15 +0000 | [diff] [blame] | 936 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 937 | enum efx_int_mode interrupt_mode; |
Ben Hutchings | cc180b6 | 2011-12-08 19:51:47 +0000 | [diff] [blame] | 938 | unsigned int timer_quantum_ns; |
Ben Hutchings | 6fb70fd | 2009-03-20 13:30:37 +0000 | [diff] [blame] | 939 | bool irq_rx_adaptive; |
| 940 | unsigned int irq_rx_moderation; |
Ben Hutchings | 62776d0 | 2010-06-23 11:30:07 +0000 | [diff] [blame] | 941 | u32 msg_enable; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 942 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 943 | enum nic_state state; |
Ben Hutchings | a7d529a | 2011-06-24 20:46:31 +0100 | [diff] [blame] | 944 | unsigned long reset_pending; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 945 | |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 946 | struct efx_channel *channel[EFX_MAX_CHANNELS]; |
Ben Hutchings | d829118 | 2012-10-05 23:35:41 +0100 | [diff] [blame] | 947 | struct efx_msi_context msi_context[EFX_MAX_CHANNELS]; |
Ben Hutchings | 7f967c0 | 2012-02-13 23:45:02 +0000 | [diff] [blame] | 948 | const struct efx_channel_type * |
| 949 | extra_channel_type[EFX_MAX_EXTRA_CHANNELS]; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 950 | |
Steve Hodgson | ecc910f | 2010-09-10 06:42:22 +0000 | [diff] [blame] | 951 | unsigned rxq_entries; |
| 952 | unsigned txq_entries; |
Ben Hutchings | 14bf718 | 2012-05-22 01:27:58 +0100 | [diff] [blame] | 953 | unsigned int txq_stop_thresh; |
| 954 | unsigned int txq_wake_thresh; |
| 955 | |
Ben Hutchings | 28e47c4 | 2012-02-15 01:58:49 +0000 | [diff] [blame] | 956 | unsigned tx_dc_base; |
| 957 | unsigned rx_dc_base; |
| 958 | unsigned sram_lim_qw; |
Ben Hutchings | 0484e0d | 2009-10-23 08:32:04 +0000 | [diff] [blame] | 959 | unsigned next_buffer_table; |
Ben Hutchings | b105798 | 2012-09-19 00:56:47 +0100 | [diff] [blame] | 960 | |
| 961 | unsigned int max_channels; |
Shradha Shah | b0fbdae | 2015-08-28 10:55:42 +0100 | [diff] [blame] | 962 | unsigned int max_tx_channels; |
Ben Hutchings | a4900ac | 2010-04-28 09:30:43 +0000 | [diff] [blame] | 963 | unsigned n_channels; |
| 964 | unsigned n_rx_channels; |
Ben Hutchings | cd2d5b5 | 2012-02-14 00:48:07 +0000 | [diff] [blame] | 965 | unsigned rss_spread; |
Ben Hutchings | 9765343 | 2011-01-12 18:26:56 +0000 | [diff] [blame] | 966 | unsigned tx_channel_offset; |
Ben Hutchings | a4900ac | 2010-04-28 09:30:43 +0000 | [diff] [blame] | 967 | unsigned n_tx_channels; |
Andrew Rybchenko | 2ec0301 | 2013-11-16 11:02:27 +0400 | [diff] [blame] | 968 | unsigned int rx_ip_align; |
Ben Hutchings | 272baee | 2013-01-29 23:33:14 +0000 | [diff] [blame] | 969 | unsigned int rx_dma_len; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 970 | unsigned int rx_buffer_order; |
Ben Hutchings | 85740cdf | 2013-01-29 23:33:15 +0000 | [diff] [blame] | 971 | unsigned int rx_buffer_truesize; |
Daniel Pieczko | 1648a23 | 2013-02-13 10:54:41 +0000 | [diff] [blame] | 972 | unsigned int rx_page_buf_step; |
Daniel Pieczko | 2768935 | 2013-02-13 10:54:41 +0000 | [diff] [blame] | 973 | unsigned int rx_bufs_per_page; |
Daniel Pieczko | 1648a23 | 2013-02-13 10:54:41 +0000 | [diff] [blame] | 974 | unsigned int rx_pages_per_batch; |
Jon Cooper | 43a3739 | 2012-10-18 15:49:54 +0100 | [diff] [blame] | 975 | unsigned int rx_prefix_size; |
| 976 | int rx_packet_hash_offset; |
Ben Hutchings | 3dced74 | 2013-04-27 01:55:18 +0100 | [diff] [blame] | 977 | int rx_packet_len_offset; |
Jon Cooper | bd9a265 | 2013-11-18 12:54:41 +0000 | [diff] [blame] | 978 | int rx_packet_ts_offset; |
Ben Hutchings | 5d3a6fc | 2010-06-25 07:05:43 +0000 | [diff] [blame] | 979 | u8 rx_hash_key[40]; |
Ben Hutchings | 765c9f4 | 2010-06-30 05:06:28 +0000 | [diff] [blame] | 980 | u32 rx_indir_table[128]; |
Ben Hutchings | 85740cdf | 2013-01-29 23:33:15 +0000 | [diff] [blame] | 981 | bool rx_scatter; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 982 | |
Ben Hutchings | 0484e0d | 2009-10-23 08:32:04 +0000 | [diff] [blame] | 983 | unsigned int_error_count; |
| 984 | unsigned long int_error_expire; |
| 985 | |
Ben Hutchings | d829118 | 2012-10-05 23:35:41 +0100 | [diff] [blame] | 986 | bool irq_soft_enabled; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 987 | struct efx_buffer irq_status; |
Ben Hutchings | c28884c | 2010-04-28 09:30:00 +0000 | [diff] [blame] | 988 | unsigned irq_zero_count; |
Ben Hutchings | 1646a6f | 2012-01-05 20:14:10 +0000 | [diff] [blame] | 989 | unsigned irq_level; |
Ben Hutchings | dd40781 | 2012-02-28 23:40:21 +0000 | [diff] [blame] | 990 | struct delayed_work selftest_work; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 991 | |
Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 992 | #ifdef CONFIG_SFC_MTD |
| 993 | struct list_head mtd_list; |
| 994 | #endif |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 995 | |
Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 996 | void *nic_data; |
Ben Hutchings | f3ad500 | 2012-09-18 02:33:56 +0100 | [diff] [blame] | 997 | struct efx_mcdi_data *mcdi; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 998 | |
| 999 | struct mutex mac_lock; |
Ben Hutchings | 766ca0f | 2008-12-12 21:59:24 -0800 | [diff] [blame] | 1000 | struct work_struct mac_work; |
Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 1001 | bool port_enabled; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1002 | |
Jon Cooper | 74cd60a | 2013-09-16 14:18:51 +0100 | [diff] [blame] | 1003 | bool mc_bist_for_other_fn; |
Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 1004 | bool port_initialized; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1005 | struct net_device *net_dev; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1006 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1007 | struct efx_buffer stats_buffer; |
Jon Cooper | f8f3b5a | 2013-09-30 17:36:50 +0100 | [diff] [blame] | 1008 | u64 rx_nodesc_drops_total; |
| 1009 | u64 rx_nodesc_drops_while_down; |
| 1010 | bool rx_nodesc_drops_prev_state; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1011 | |
Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 1012 | unsigned int phy_type; |
stephen hemminger | 6c8c251 | 2011-04-14 05:50:12 +0000 | [diff] [blame] | 1013 | const struct efx_phy_operations *phy_op; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1014 | void *phy_data; |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 1015 | struct mdio_if_info mdio; |
Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 1016 | unsigned int mdio_bus; |
Ben Hutchings | f8b87c1 | 2008-09-01 12:48:17 +0100 | [diff] [blame] | 1017 | enum efx_phy_mode phy_mode; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1018 | |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 1019 | u32 link_advertising; |
Ben Hutchings | eb50c0d | 2009-11-23 16:06:30 +0000 | [diff] [blame] | 1020 | struct efx_link_state link_state; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1021 | unsigned int n_link_state_changes; |
| 1022 | |
Ben Hutchings | 964e613 | 2012-11-19 23:08:22 +0000 | [diff] [blame] | 1023 | bool unicast_filter; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1024 | union efx_multicast_hash multicast_hash; |
David S. Miller | b5626946 | 2011-05-17 17:53:22 -0400 | [diff] [blame] | 1025 | u8 wanted_fc; |
Steve Hodgson | a606f43 | 2011-05-23 12:18:45 +0100 | [diff] [blame] | 1026 | unsigned fc_disable; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1027 | |
| 1028 | atomic_t rx_reset; |
Ben Hutchings | 3273c2e | 2008-05-07 13:36:19 +0100 | [diff] [blame] | 1029 | enum efx_loopback_mode loopback_mode; |
Ben Hutchings | e58f69f | 2009-11-29 15:08:41 +0000 | [diff] [blame] | 1030 | u64 loopback_modes; |
Ben Hutchings | 3273c2e | 2008-05-07 13:36:19 +0100 | [diff] [blame] | 1031 | |
| 1032 | void *loopback_selftest; |
Ben Hutchings | 64eebcf | 2010-09-20 08:43:07 +0000 | [diff] [blame] | 1033 | |
Edward Cree | 0d32241 | 2015-05-20 11:10:03 +0100 | [diff] [blame] | 1034 | struct rw_semaphore filter_sem; |
Ben Hutchings | 6d661ce | 2012-10-27 00:33:30 +0100 | [diff] [blame] | 1035 | spinlock_t filter_lock; |
| 1036 | void *filter_state; |
| 1037 | #ifdef CONFIG_RFS_ACCEL |
| 1038 | u32 *rps_flow_id; |
| 1039 | unsigned int rps_expire_index; |
| 1040 | #endif |
Ben Hutchings | ab28c12 | 2010-12-06 22:53:15 +0000 | [diff] [blame] | 1041 | |
Alexandre Rames | 3881d8a | 2013-06-10 11:03:21 +0100 | [diff] [blame] | 1042 | atomic_t active_queues; |
Ben Hutchings | 9f2cb71 | 2012-02-08 00:11:20 +0000 | [diff] [blame] | 1043 | atomic_t rxq_flush_pending; |
| 1044 | atomic_t rxq_flush_outstanding; |
| 1045 | wait_queue_head_t flush_wq; |
| 1046 | |
Ben Hutchings | cd2d5b5 | 2012-02-14 00:48:07 +0000 | [diff] [blame] | 1047 | #ifdef CONFIG_SFC_SRIOV |
Ben Hutchings | cd2d5b5 | 2012-02-14 00:48:07 +0000 | [diff] [blame] | 1048 | unsigned vf_count; |
| 1049 | unsigned vf_init_count; |
| 1050 | unsigned vi_scale; |
Ben Hutchings | cd2d5b5 | 2012-02-14 00:48:07 +0000 | [diff] [blame] | 1051 | #endif |
| 1052 | |
Stuart Hodgson | 7c236c4 | 2012-09-03 11:09:36 +0100 | [diff] [blame] | 1053 | struct efx_ptp_data *ptp_data; |
Stuart Hodgson | 7c236c4 | 2012-09-03 11:09:36 +0100 | [diff] [blame] | 1054 | |
Ben Hutchings | ef215e6 | 2013-12-05 20:13:22 +0000 | [diff] [blame] | 1055 | char *vpd_sn; |
| 1056 | |
Ben Hutchings | ab28c12 | 2010-12-06 22:53:15 +0000 | [diff] [blame] | 1057 | /* The following fields may be written more often */ |
| 1058 | |
| 1059 | struct delayed_work monitor_work ____cacheline_aligned_in_smp; |
| 1060 | spinlock_t biu_lock; |
Ben Hutchings | 1646a6f | 2012-01-05 20:14:10 +0000 | [diff] [blame] | 1061 | int last_irq_cpu; |
Ben Hutchings | ab28c12 | 2010-12-06 22:53:15 +0000 | [diff] [blame] | 1062 | spinlock_t stats_lock; |
Edward Cree | e4d112e | 2014-07-15 11:58:12 +0100 | [diff] [blame] | 1063 | atomic_t n_rx_noskb_drops; |
Daniel Pieczko | ab8b1f7 | 2015-07-21 15:10:44 +0100 | [diff] [blame] | 1064 | bool mc_promisc; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1065 | }; |
| 1066 | |
Ben Hutchings | 5566861 | 2008-05-16 21:16:10 +0100 | [diff] [blame] | 1067 | static inline int efx_dev_registered(struct efx_nic *efx) |
| 1068 | { |
| 1069 | return efx->net_dev->reg_state == NETREG_REGISTERED; |
| 1070 | } |
| 1071 | |
Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 1072 | static inline unsigned int efx_port_num(struct efx_nic *efx) |
| 1073 | { |
Ben Hutchings | 6602041 | 2013-06-10 18:03:17 +0100 | [diff] [blame] | 1074 | return efx->port_num; |
Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 1075 | } |
| 1076 | |
Ben Hutchings | 45a3fd5 | 2012-11-28 04:38:14 +0000 | [diff] [blame] | 1077 | struct efx_mtd_partition { |
| 1078 | struct list_head node; |
| 1079 | struct mtd_info mtd; |
| 1080 | const char *dev_type_name; |
| 1081 | const char *type_name; |
| 1082 | char name[IFNAMSIZ + 20]; |
| 1083 | }; |
| 1084 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1085 | /** |
| 1086 | * struct efx_nic_type - Efx device type definition |
Shradha Shah | 02246a7 | 2015-05-06 00:58:14 +0100 | [diff] [blame] | 1087 | * @mem_bar: Get the memory BAR |
Ben Hutchings | b105798 | 2012-09-19 00:56:47 +0100 | [diff] [blame] | 1088 | * @mem_map_size: Get memory BAR mapped size |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1089 | * @probe: Probe the controller |
| 1090 | * @remove: Free resources allocated by probe() |
| 1091 | * @init: Initialise the controller |
Ben Hutchings | 28e47c4 | 2012-02-15 01:58:49 +0000 | [diff] [blame] | 1092 | * @dimension_resources: Dimension controller resources (buffer table, |
| 1093 | * and VIs once the available interrupt resources are clear) |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1094 | * @fini: Shut down the controller |
| 1095 | * @monitor: Periodic function for polling link state and hardware monitor |
Ben Hutchings | 0e2a9c7 | 2011-06-24 20:50:07 +0100 | [diff] [blame] | 1096 | * @map_reset_reason: Map ethtool reset reason to a reset method |
| 1097 | * @map_reset_flags: Map ethtool reset flags to a reset method, if possible |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1098 | * @reset: Reset the controller hardware and possibly the PHY. This will |
| 1099 | * be called while the controller is uninitialised. |
| 1100 | * @probe_port: Probe the MAC and PHY |
| 1101 | * @remove_port: Free resources allocated by probe_port() |
Ben Hutchings | 40641ed | 2010-12-02 13:47:45 +0000 | [diff] [blame] | 1102 | * @handle_global_event: Handle a "global" event (may be %NULL) |
Ben Hutchings | e42c3d8 | 2013-05-27 16:52:54 +0100 | [diff] [blame] | 1103 | * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues) |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1104 | * @prepare_flush: Prepare the hardware for flushing the DMA queues |
Ben Hutchings | e42c3d8 | 2013-05-27 16:52:54 +0100 | [diff] [blame] | 1105 | * (for Falcon architecture) |
| 1106 | * @finish_flush: Clean up after flushing the DMA queues (for Falcon |
| 1107 | * architecture) |
Edward Cree | e283546 | 2014-04-16 19:27:48 +0100 | [diff] [blame] | 1108 | * @prepare_flr: Prepare for an FLR |
| 1109 | * @finish_flr: Clean up after an FLR |
Ben Hutchings | cd0ecc9 | 2012-12-14 21:52:56 +0000 | [diff] [blame] | 1110 | * @describe_stats: Describe statistics for ethtool |
| 1111 | * @update_stats: Update statistics not provided by event handling. |
| 1112 | * Either argument may be %NULL. |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1113 | * @start_stats: Start the regular fetching of statistics |
Jon Cooper | f8f3b5a | 2013-09-30 17:36:50 +0100 | [diff] [blame] | 1114 | * @pull_stats: Pull stats from the NIC and wait until they arrive. |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1115 | * @stop_stats: Stop the regular fetching of statistics |
Ben Hutchings | 06629f0 | 2009-11-29 03:43:43 +0000 | [diff] [blame] | 1116 | * @set_id_led: Set state of identifying LED or revert to automatic function |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1117 | * @push_irq_moderation: Apply interrupt moderation value |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 1118 | * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY |
Ben Hutchings | 9dd3a13 | 2012-09-13 01:11:25 +0100 | [diff] [blame] | 1119 | * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL) |
Ben Hutchings | 30b81cd | 2011-09-13 19:47:48 +0100 | [diff] [blame] | 1120 | * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings |
| 1121 | * to the hardware. Serialised by the mac_lock. |
Ben Hutchings | 710b208 | 2011-09-03 00:15:00 +0100 | [diff] [blame] | 1122 | * @check_mac_fault: Check MAC fault state. True if fault present. |
Ben Hutchings | 89c758f | 2009-11-29 03:43:07 +0000 | [diff] [blame] | 1123 | * @get_wol: Get WoL configuration from driver state |
| 1124 | * @set_wol: Push WoL configuration to the NIC |
| 1125 | * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume) |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 1126 | * @test_chip: Test registers. May use efx_farch_test_registers(), and is |
Ben Hutchings | d4f2cec | 2012-07-04 03:58:33 +0100 | [diff] [blame] | 1127 | * expected to reset the NIC. |
Ben Hutchings | 0aa3fba | 2009-11-29 03:43:33 +0000 | [diff] [blame] | 1128 | * @test_nvram: Test validity of NVRAM contents |
Ben Hutchings | f3ad500 | 2012-09-18 02:33:56 +0100 | [diff] [blame] | 1129 | * @mcdi_request: Send an MCDI request with the given header and SDU. |
| 1130 | * The SDU length may be any value from 0 up to the protocol- |
| 1131 | * defined maximum, but its buffer will be padded to a multiple |
| 1132 | * of 4 bytes. |
| 1133 | * @mcdi_poll_response: Test whether an MCDI response is available. |
| 1134 | * @mcdi_read_response: Read the MCDI response PDU. The offset will |
| 1135 | * be a multiple of 4. The length may not be, but the buffer |
| 1136 | * will be padded so it is safe to round up. |
| 1137 | * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so, |
| 1138 | * return an appropriate error code for aborting any current |
| 1139 | * request; otherwise return 0. |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 1140 | * @irq_enable_master: Enable IRQs on the NIC. Each event queue must |
| 1141 | * be separately enabled after this. |
| 1142 | * @irq_test_generate: Generate a test IRQ |
| 1143 | * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event |
| 1144 | * queue must be separately disabled before this. |
| 1145 | * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is |
| 1146 | * a pointer to the &struct efx_msi_context for the channel. |
| 1147 | * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument |
| 1148 | * is a pointer to the &struct efx_nic. |
| 1149 | * @tx_probe: Allocate resources for TX queue |
| 1150 | * @tx_init: Initialise TX queue on the NIC |
| 1151 | * @tx_remove: Free resources for TX queue |
| 1152 | * @tx_write: Write TX descriptors and doorbell |
Andrew Rybchenko | d43050c | 2013-11-14 09:00:27 +0400 | [diff] [blame] | 1153 | * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 1154 | * @rx_probe: Allocate resources for RX queue |
| 1155 | * @rx_init: Initialise RX queue on the NIC |
| 1156 | * @rx_remove: Free resources for RX queue |
| 1157 | * @rx_write: Write RX descriptors and doorbell |
| 1158 | * @rx_defer_refill: Generate a refill reminder event |
| 1159 | * @ev_probe: Allocate resources for event queue |
| 1160 | * @ev_init: Initialise event queue on the NIC |
| 1161 | * @ev_fini: Deinitialise event queue on the NIC |
| 1162 | * @ev_remove: Free resources for event queue |
| 1163 | * @ev_process: Process events for a queue, up to the given NAPI quota |
| 1164 | * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ |
| 1165 | * @ev_test_generate: Generate a test event |
Ben Hutchings | add7247 | 2012-11-08 01:46:53 +0000 | [diff] [blame] | 1166 | * @filter_table_probe: Probe filter capabilities and set up filter software state |
| 1167 | * @filter_table_restore: Restore filters removed from hardware |
| 1168 | * @filter_table_remove: Remove filters from hardware and tear down software state |
| 1169 | * @filter_update_rx_scatter: Update filters after change to rx scatter setting |
| 1170 | * @filter_insert: add or replace a filter |
| 1171 | * @filter_remove_safe: remove a filter by ID, carefully |
| 1172 | * @filter_get_safe: retrieve a filter by ID, carefully |
Ben Hutchings | fbd7912 | 2013-11-21 19:15:03 +0000 | [diff] [blame] | 1173 | * @filter_clear_rx: Remove all RX filters whose priority is less than or |
| 1174 | * equal to the given priority and is not %EFX_FILTER_PRI_AUTO |
Ben Hutchings | add7247 | 2012-11-08 01:46:53 +0000 | [diff] [blame] | 1175 | * @filter_count_rx_used: Get the number of filters in use at a given priority |
| 1176 | * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1 |
| 1177 | * @filter_get_rx_ids: Get list of RX filters at a given priority |
| 1178 | * @filter_rfs_insert: Add or replace a filter for RFS. This must be |
| 1179 | * atomic. The hardware change may be asynchronous but should |
| 1180 | * not be delayed for long. It may fail if this can't be done |
| 1181 | * atomically. |
| 1182 | * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS. |
| 1183 | * This must check whether the specified table entry is used by RFS |
| 1184 | * and that rps_may_expire_flow() returns true for it. |
Ben Hutchings | 45a3fd5 | 2012-11-28 04:38:14 +0000 | [diff] [blame] | 1185 | * @mtd_probe: Probe and add MTD partitions associated with this net device, |
| 1186 | * using efx_mtd_add() |
| 1187 | * @mtd_rename: Set an MTD partition name using the net device name |
| 1188 | * @mtd_read: Read from an MTD partition |
| 1189 | * @mtd_erase: Erase part of an MTD partition |
| 1190 | * @mtd_write: Write to an MTD partition |
| 1191 | * @mtd_sync: Wait for write-back to complete on MTD partition. This |
| 1192 | * also notifies the driver that a writer has finished using this |
| 1193 | * partition. |
Daniel Pieczko | 9ec0659 | 2013-11-21 17:11:25 +0000 | [diff] [blame] | 1194 | * @ptp_write_host_time: Send host time to MC as part of sync protocol |
Jon Cooper | bd9a265 | 2013-11-18 12:54:41 +0000 | [diff] [blame] | 1195 | * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX |
| 1196 | * timestamping, possibly only temporarily for the purposes of a reset. |
Daniel Pieczko | 9ec0659 | 2013-11-21 17:11:25 +0000 | [diff] [blame] | 1197 | * @ptp_set_ts_config: Set hardware timestamp configuration. The flags |
| 1198 | * and tx_type will already have been validated but this operation |
| 1199 | * must validate and update rx_filter. |
Shradha Shah | 910c878 | 2015-05-20 11:12:48 +0100 | [diff] [blame] | 1200 | * @set_mac_address: Set the MAC address of the device |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 1201 | * @revision: Hardware architecture revision |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1202 | * @txd_ptr_tbl_base: TX descriptor ring base address |
| 1203 | * @rxd_ptr_tbl_base: RX descriptor ring base address |
| 1204 | * @buf_tbl_base: Buffer table base address |
| 1205 | * @evq_ptr_tbl_base: Event queue pointer table base address |
| 1206 | * @evq_rptr_tbl_base: Event queue read-pointer table base address |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1207 | * @max_dma_mask: Maximum possible DMA mask |
Jon Cooper | 43a3739 | 2012-10-18 15:49:54 +0100 | [diff] [blame] | 1208 | * @rx_prefix_size: Size of RX prefix before packet data |
| 1209 | * @rx_hash_offset: Offset of RX flow hash within prefix |
Jon Cooper | bd9a265 | 2013-11-18 12:54:41 +0000 | [diff] [blame] | 1210 | * @rx_ts_offset: Offset of timestamp within prefix |
Ben Hutchings | 85740cdf | 2013-01-29 23:33:15 +0000 | [diff] [blame] | 1211 | * @rx_buffer_padding: Size of padding at end of RX packet |
Jon Cooper | e8c68c0 | 2013-03-08 10:18:28 +0000 | [diff] [blame] | 1212 | * @can_rx_scatter: NIC is able to scatter packets to multiple buffers |
| 1213 | * @always_rx_scatter: NIC will always scatter packets to multiple buffers |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1214 | * @max_interrupt_mode: Highest capability interrupt mode supported |
| 1215 | * from &enum efx_init_mode. |
Ben Hutchings | cc180b6 | 2011-12-08 19:51:47 +0000 | [diff] [blame] | 1216 | * @timer_period_max: Maximum period of interrupt timer (in ticks) |
Ben Hutchings | c383b53 | 2009-11-29 15:11:02 +0000 | [diff] [blame] | 1217 | * @offload_features: net_device feature flags for protocol offload |
| 1218 | * features implemented in hardware |
Ben Hutchings | df2cd8a | 2012-09-19 00:56:18 +0100 | [diff] [blame] | 1219 | * @mcdi_max_ver: Maximum MCDI version supported |
Daniel Pieczko | 9ec0659 | 2013-11-21 17:11:25 +0000 | [diff] [blame] | 1220 | * @hwtstamp_filters: Mask of hardware timestamp filter types supported |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1221 | */ |
| 1222 | struct efx_nic_type { |
Shradha Shah | 6f7f8aa | 2015-05-06 01:00:07 +0100 | [diff] [blame] | 1223 | bool is_vf; |
Shradha Shah | 02246a7 | 2015-05-06 00:58:14 +0100 | [diff] [blame] | 1224 | unsigned int mem_bar; |
Ben Hutchings | b105798 | 2012-09-19 00:56:47 +0100 | [diff] [blame] | 1225 | unsigned int (*mem_map_size)(struct efx_nic *efx); |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1226 | int (*probe)(struct efx_nic *efx); |
| 1227 | void (*remove)(struct efx_nic *efx); |
| 1228 | int (*init)(struct efx_nic *efx); |
Ben Hutchings | c15eed2 | 2013-08-29 00:45:48 +0100 | [diff] [blame] | 1229 | int (*dimension_resources)(struct efx_nic *efx); |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1230 | void (*fini)(struct efx_nic *efx); |
| 1231 | void (*monitor)(struct efx_nic *efx); |
Ben Hutchings | 0e2a9c7 | 2011-06-24 20:50:07 +0100 | [diff] [blame] | 1232 | enum reset_type (*map_reset_reason)(enum reset_type reason); |
| 1233 | int (*map_reset_flags)(u32 *flags); |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1234 | int (*reset)(struct efx_nic *efx, enum reset_type method); |
| 1235 | int (*probe_port)(struct efx_nic *efx); |
| 1236 | void (*remove_port)(struct efx_nic *efx); |
Ben Hutchings | 40641ed | 2010-12-02 13:47:45 +0000 | [diff] [blame] | 1237 | bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *); |
Ben Hutchings | e42c3d8 | 2013-05-27 16:52:54 +0100 | [diff] [blame] | 1238 | int (*fini_dmaq)(struct efx_nic *efx); |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1239 | void (*prepare_flush)(struct efx_nic *efx); |
Ben Hutchings | d5e8cc6 | 2012-09-06 16:52:31 +0100 | [diff] [blame] | 1240 | void (*finish_flush)(struct efx_nic *efx); |
Edward Cree | e283546 | 2014-04-16 19:27:48 +0100 | [diff] [blame] | 1241 | void (*prepare_flr)(struct efx_nic *efx); |
| 1242 | void (*finish_flr)(struct efx_nic *efx); |
Ben Hutchings | cd0ecc9 | 2012-12-14 21:52:56 +0000 | [diff] [blame] | 1243 | size_t (*describe_stats)(struct efx_nic *efx, u8 *names); |
| 1244 | size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats, |
| 1245 | struct rtnl_link_stats64 *core_stats); |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1246 | void (*start_stats)(struct efx_nic *efx); |
Jon Cooper | f8f3b5a | 2013-09-30 17:36:50 +0100 | [diff] [blame] | 1247 | void (*pull_stats)(struct efx_nic *efx); |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1248 | void (*stop_stats)(struct efx_nic *efx); |
Ben Hutchings | 06629f0 | 2009-11-29 03:43:43 +0000 | [diff] [blame] | 1249 | void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode); |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1250 | void (*push_irq_moderation)(struct efx_channel *channel); |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 1251 | int (*reconfigure_port)(struct efx_nic *efx); |
Ben Hutchings | 9dd3a13 | 2012-09-13 01:11:25 +0100 | [diff] [blame] | 1252 | void (*prepare_enable_fc_tx)(struct efx_nic *efx); |
Ben Hutchings | 710b208 | 2011-09-03 00:15:00 +0100 | [diff] [blame] | 1253 | int (*reconfigure_mac)(struct efx_nic *efx); |
| 1254 | bool (*check_mac_fault)(struct efx_nic *efx); |
Ben Hutchings | 89c758f | 2009-11-29 03:43:07 +0000 | [diff] [blame] | 1255 | void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol); |
| 1256 | int (*set_wol)(struct efx_nic *efx, u32 type); |
| 1257 | void (*resume_wol)(struct efx_nic *efx); |
Ben Hutchings | d4f2cec | 2012-07-04 03:58:33 +0100 | [diff] [blame] | 1258 | int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests); |
Ben Hutchings | 0aa3fba | 2009-11-29 03:43:33 +0000 | [diff] [blame] | 1259 | int (*test_nvram)(struct efx_nic *efx); |
Ben Hutchings | f3ad500 | 2012-09-18 02:33:56 +0100 | [diff] [blame] | 1260 | void (*mcdi_request)(struct efx_nic *efx, |
| 1261 | const efx_dword_t *hdr, size_t hdr_len, |
| 1262 | const efx_dword_t *sdu, size_t sdu_len); |
| 1263 | bool (*mcdi_poll_response)(struct efx_nic *efx); |
| 1264 | void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu, |
| 1265 | size_t pdu_offset, size_t pdu_len); |
| 1266 | int (*mcdi_poll_reboot)(struct efx_nic *efx); |
Daniel Pieczko | c577e59 | 2015-10-09 10:40:35 +0100 | [diff] [blame] | 1267 | void (*mcdi_reboot_detected)(struct efx_nic *efx); |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 1268 | void (*irq_enable_master)(struct efx_nic *efx); |
| 1269 | void (*irq_test_generate)(struct efx_nic *efx); |
| 1270 | void (*irq_disable_non_ev)(struct efx_nic *efx); |
| 1271 | irqreturn_t (*irq_handle_msi)(int irq, void *dev_id); |
| 1272 | irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id); |
| 1273 | int (*tx_probe)(struct efx_tx_queue *tx_queue); |
| 1274 | void (*tx_init)(struct efx_tx_queue *tx_queue); |
| 1275 | void (*tx_remove)(struct efx_tx_queue *tx_queue); |
| 1276 | void (*tx_write)(struct efx_tx_queue *tx_queue); |
Jon Cooper | 267c015 | 2015-05-06 00:59:38 +0100 | [diff] [blame] | 1277 | int (*rx_push_rss_config)(struct efx_nic *efx, bool user, |
| 1278 | const u32 *rx_indir_table); |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 1279 | int (*rx_probe)(struct efx_rx_queue *rx_queue); |
| 1280 | void (*rx_init)(struct efx_rx_queue *rx_queue); |
| 1281 | void (*rx_remove)(struct efx_rx_queue *rx_queue); |
| 1282 | void (*rx_write)(struct efx_rx_queue *rx_queue); |
| 1283 | void (*rx_defer_refill)(struct efx_rx_queue *rx_queue); |
| 1284 | int (*ev_probe)(struct efx_channel *channel); |
Jon Cooper | 261e4d9 | 2013-04-15 18:51:54 +0100 | [diff] [blame] | 1285 | int (*ev_init)(struct efx_channel *channel); |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 1286 | void (*ev_fini)(struct efx_channel *channel); |
| 1287 | void (*ev_remove)(struct efx_channel *channel); |
| 1288 | int (*ev_process)(struct efx_channel *channel, int quota); |
| 1289 | void (*ev_read_ack)(struct efx_channel *channel); |
| 1290 | void (*ev_test_generate)(struct efx_channel *channel); |
Ben Hutchings | add7247 | 2012-11-08 01:46:53 +0000 | [diff] [blame] | 1291 | int (*filter_table_probe)(struct efx_nic *efx); |
| 1292 | void (*filter_table_restore)(struct efx_nic *efx); |
| 1293 | void (*filter_table_remove)(struct efx_nic *efx); |
| 1294 | void (*filter_update_rx_scatter)(struct efx_nic *efx); |
| 1295 | s32 (*filter_insert)(struct efx_nic *efx, |
| 1296 | struct efx_filter_spec *spec, bool replace); |
| 1297 | int (*filter_remove_safe)(struct efx_nic *efx, |
| 1298 | enum efx_filter_priority priority, |
| 1299 | u32 filter_id); |
| 1300 | int (*filter_get_safe)(struct efx_nic *efx, |
| 1301 | enum efx_filter_priority priority, |
| 1302 | u32 filter_id, struct efx_filter_spec *); |
Ben Hutchings | fbd7912 | 2013-11-21 19:15:03 +0000 | [diff] [blame] | 1303 | int (*filter_clear_rx)(struct efx_nic *efx, |
| 1304 | enum efx_filter_priority priority); |
Ben Hutchings | add7247 | 2012-11-08 01:46:53 +0000 | [diff] [blame] | 1305 | u32 (*filter_count_rx_used)(struct efx_nic *efx, |
| 1306 | enum efx_filter_priority priority); |
| 1307 | u32 (*filter_get_rx_id_limit)(struct efx_nic *efx); |
| 1308 | s32 (*filter_get_rx_ids)(struct efx_nic *efx, |
| 1309 | enum efx_filter_priority priority, |
| 1310 | u32 *buf, u32 size); |
| 1311 | #ifdef CONFIG_RFS_ACCEL |
| 1312 | s32 (*filter_rfs_insert)(struct efx_nic *efx, |
| 1313 | struct efx_filter_spec *spec); |
| 1314 | bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id, |
| 1315 | unsigned int index); |
| 1316 | #endif |
Ben Hutchings | 45a3fd5 | 2012-11-28 04:38:14 +0000 | [diff] [blame] | 1317 | #ifdef CONFIG_SFC_MTD |
| 1318 | int (*mtd_probe)(struct efx_nic *efx); |
| 1319 | void (*mtd_rename)(struct efx_mtd_partition *part); |
| 1320 | int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len, |
| 1321 | size_t *retlen, u8 *buffer); |
| 1322 | int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len); |
| 1323 | int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len, |
| 1324 | size_t *retlen, const u8 *buffer); |
| 1325 | int (*mtd_sync)(struct mtd_info *mtd); |
| 1326 | #endif |
Laurence Evans | 977a5d5 | 2013-03-07 11:46:58 +0000 | [diff] [blame] | 1327 | void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time); |
Jon Cooper | bd9a265 | 2013-11-18 12:54:41 +0000 | [diff] [blame] | 1328 | int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp); |
Daniel Pieczko | 9ec0659 | 2013-11-21 17:11:25 +0000 | [diff] [blame] | 1329 | int (*ptp_set_ts_config)(struct efx_nic *efx, |
| 1330 | struct hwtstamp_config *init); |
Shradha Shah | 834e23d | 2015-05-06 00:55:58 +0100 | [diff] [blame] | 1331 | int (*sriov_configure)(struct efx_nic *efx, int num_vfs); |
Shradha Shah | d98a4ff | 2014-11-05 12:16:46 +0000 | [diff] [blame] | 1332 | int (*sriov_init)(struct efx_nic *efx); |
| 1333 | void (*sriov_fini)(struct efx_nic *efx); |
Shradha Shah | d98a4ff | 2014-11-05 12:16:46 +0000 | [diff] [blame] | 1334 | bool (*sriov_wanted)(struct efx_nic *efx); |
| 1335 | void (*sriov_reset)(struct efx_nic *efx); |
Shradha Shah | 7fa8d54 | 2015-05-06 00:55:13 +0100 | [diff] [blame] | 1336 | void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i); |
| 1337 | int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, u8 *mac); |
| 1338 | int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan, |
| 1339 | u8 qos); |
| 1340 | int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i, |
| 1341 | bool spoofchk); |
| 1342 | int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i, |
| 1343 | struct ifla_vf_info *ivi); |
Edward Cree | 4392dc6 | 2015-05-20 11:12:13 +0100 | [diff] [blame] | 1344 | int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i, |
| 1345 | int link_state); |
Shradha Shah | 1d051e0 | 2015-06-02 11:38:16 +0100 | [diff] [blame] | 1346 | int (*sriov_get_phys_port_id)(struct efx_nic *efx, |
| 1347 | struct netdev_phys_item_id *ppid); |
Daniel Pieczko | 6d8aaaf | 2015-05-06 00:57:34 +0100 | [diff] [blame] | 1348 | int (*vswitching_probe)(struct efx_nic *efx); |
| 1349 | int (*vswitching_restore)(struct efx_nic *efx); |
| 1350 | void (*vswitching_remove)(struct efx_nic *efx); |
Daniel Pieczko | 0d5e0fb | 2015-05-20 11:10:20 +0100 | [diff] [blame] | 1351 | int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr); |
Shradha Shah | 910c878 | 2015-05-20 11:12:48 +0100 | [diff] [blame] | 1352 | int (*set_mac_address)(struct efx_nic *efx); |
Steve Hodgson | b895d73 | 2009-11-28 05:35:00 +0000 | [diff] [blame] | 1353 | |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 1354 | int revision; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1355 | unsigned int txd_ptr_tbl_base; |
| 1356 | unsigned int rxd_ptr_tbl_base; |
| 1357 | unsigned int buf_tbl_base; |
| 1358 | unsigned int evq_ptr_tbl_base; |
| 1359 | unsigned int evq_rptr_tbl_base; |
Ben Hutchings | 9bbd7d9 | 2008-05-16 21:18:48 +0100 | [diff] [blame] | 1360 | u64 max_dma_mask; |
Jon Cooper | 43a3739 | 2012-10-18 15:49:54 +0100 | [diff] [blame] | 1361 | unsigned int rx_prefix_size; |
| 1362 | unsigned int rx_hash_offset; |
Jon Cooper | bd9a265 | 2013-11-18 12:54:41 +0000 | [diff] [blame] | 1363 | unsigned int rx_ts_offset; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1364 | unsigned int rx_buffer_padding; |
Ben Hutchings | 85740cdf | 2013-01-29 23:33:15 +0000 | [diff] [blame] | 1365 | bool can_rx_scatter; |
Jon Cooper | e8c68c0 | 2013-03-08 10:18:28 +0000 | [diff] [blame] | 1366 | bool always_rx_scatter; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1367 | unsigned int max_interrupt_mode; |
Ben Hutchings | cc180b6 | 2011-12-08 19:51:47 +0000 | [diff] [blame] | 1368 | unsigned int timer_period_max; |
Michał Mirosław | c8f44af | 2011-11-15 15:29:55 +0000 | [diff] [blame] | 1369 | netdev_features_t offload_features; |
Ben Hutchings | df2cd8a | 2012-09-19 00:56:18 +0100 | [diff] [blame] | 1370 | int mcdi_max_ver; |
Ben Hutchings | add7247 | 2012-11-08 01:46:53 +0000 | [diff] [blame] | 1371 | unsigned int max_rx_ip_filters; |
Daniel Pieczko | 9ec0659 | 2013-11-21 17:11:25 +0000 | [diff] [blame] | 1372 | u32 hwtstamp_filters; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1373 | }; |
| 1374 | |
| 1375 | /************************************************************************** |
| 1376 | * |
| 1377 | * Prototypes and inline functions |
| 1378 | * |
| 1379 | *************************************************************************/ |
| 1380 | |
Ben Hutchings | f7d12cd | 2010-09-10 06:41:47 +0000 | [diff] [blame] | 1381 | static inline struct efx_channel * |
| 1382 | efx_get_channel(struct efx_nic *efx, unsigned index) |
| 1383 | { |
| 1384 | EFX_BUG_ON_PARANOID(index >= efx->n_channels); |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 1385 | return efx->channel[index]; |
Ben Hutchings | f7d12cd | 2010-09-10 06:41:47 +0000 | [diff] [blame] | 1386 | } |
| 1387 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1388 | /* Iterate over all used channels */ |
| 1389 | #define efx_for_each_channel(_channel, _efx) \ |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 1390 | for (_channel = (_efx)->channel[0]; \ |
| 1391 | _channel; \ |
| 1392 | _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \ |
| 1393 | (_efx)->channel[_channel->channel + 1] : NULL) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1394 | |
Ben Hutchings | 7f967c0 | 2012-02-13 23:45:02 +0000 | [diff] [blame] | 1395 | /* Iterate over all used channels in reverse */ |
| 1396 | #define efx_for_each_channel_rev(_channel, _efx) \ |
| 1397 | for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \ |
| 1398 | _channel; \ |
| 1399 | _channel = _channel->channel ? \ |
| 1400 | (_efx)->channel[_channel->channel - 1] : NULL) |
| 1401 | |
Ben Hutchings | 9765343 | 2011-01-12 18:26:56 +0000 | [diff] [blame] | 1402 | static inline struct efx_tx_queue * |
| 1403 | efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type) |
| 1404 | { |
| 1405 | EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels || |
| 1406 | type >= EFX_TXQ_TYPES); |
| 1407 | return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type]; |
| 1408 | } |
Ben Hutchings | f7d12cd | 2010-09-10 06:41:47 +0000 | [diff] [blame] | 1409 | |
Ben Hutchings | 525da90 | 2011-02-07 23:04:38 +0000 | [diff] [blame] | 1410 | static inline bool efx_channel_has_tx_queues(struct efx_channel *channel) |
| 1411 | { |
| 1412 | return channel->channel - channel->efx->tx_channel_offset < |
| 1413 | channel->efx->n_tx_channels; |
| 1414 | } |
| 1415 | |
Ben Hutchings | f7d12cd | 2010-09-10 06:41:47 +0000 | [diff] [blame] | 1416 | static inline struct efx_tx_queue * |
| 1417 | efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type) |
| 1418 | { |
Ben Hutchings | 525da90 | 2011-02-07 23:04:38 +0000 | [diff] [blame] | 1419 | EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) || |
| 1420 | type >= EFX_TXQ_TYPES); |
| 1421 | return &channel->tx_queue[type]; |
Ben Hutchings | f7d12cd | 2010-09-10 06:41:47 +0000 | [diff] [blame] | 1422 | } |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1423 | |
Ben Hutchings | 94b274b | 2011-01-10 21:18:20 +0000 | [diff] [blame] | 1424 | static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue) |
| 1425 | { |
| 1426 | return !(tx_queue->efx->net_dev->num_tc < 2 && |
| 1427 | tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI); |
| 1428 | } |
| 1429 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1430 | /* Iterate over all TX queues belonging to a channel */ |
| 1431 | #define efx_for_each_channel_tx_queue(_tx_queue, _channel) \ |
Ben Hutchings | 525da90 | 2011-02-07 23:04:38 +0000 | [diff] [blame] | 1432 | if (!efx_channel_has_tx_queues(_channel)) \ |
| 1433 | ; \ |
| 1434 | else \ |
| 1435 | for (_tx_queue = (_channel)->tx_queue; \ |
Ben Hutchings | 94b274b | 2011-01-10 21:18:20 +0000 | [diff] [blame] | 1436 | _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \ |
| 1437 | efx_tx_queue_used(_tx_queue); \ |
Ben Hutchings | 525da90 | 2011-02-07 23:04:38 +0000 | [diff] [blame] | 1438 | _tx_queue++) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1439 | |
Ben Hutchings | 94b274b | 2011-01-10 21:18:20 +0000 | [diff] [blame] | 1440 | /* Iterate over all possible TX queues belonging to a channel */ |
| 1441 | #define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \ |
Ben Hutchings | 73e0026 | 2012-02-23 00:45:50 +0000 | [diff] [blame] | 1442 | if (!efx_channel_has_tx_queues(_channel)) \ |
| 1443 | ; \ |
| 1444 | else \ |
| 1445 | for (_tx_queue = (_channel)->tx_queue; \ |
| 1446 | _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \ |
| 1447 | _tx_queue++) |
Ben Hutchings | 94b274b | 2011-01-10 21:18:20 +0000 | [diff] [blame] | 1448 | |
Ben Hutchings | 525da90 | 2011-02-07 23:04:38 +0000 | [diff] [blame] | 1449 | static inline bool efx_channel_has_rx_queue(struct efx_channel *channel) |
| 1450 | { |
Stuart Hodgson | 79d68b3 | 2012-07-16 17:08:33 +0100 | [diff] [blame] | 1451 | return channel->rx_queue.core_index >= 0; |
Ben Hutchings | 525da90 | 2011-02-07 23:04:38 +0000 | [diff] [blame] | 1452 | } |
| 1453 | |
Ben Hutchings | f7d12cd | 2010-09-10 06:41:47 +0000 | [diff] [blame] | 1454 | static inline struct efx_rx_queue * |
| 1455 | efx_channel_get_rx_queue(struct efx_channel *channel) |
| 1456 | { |
Ben Hutchings | 525da90 | 2011-02-07 23:04:38 +0000 | [diff] [blame] | 1457 | EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel)); |
| 1458 | return &channel->rx_queue; |
Ben Hutchings | f7d12cd | 2010-09-10 06:41:47 +0000 | [diff] [blame] | 1459 | } |
| 1460 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1461 | /* Iterate over all RX queues belonging to a channel */ |
| 1462 | #define efx_for_each_channel_rx_queue(_rx_queue, _channel) \ |
Ben Hutchings | 525da90 | 2011-02-07 23:04:38 +0000 | [diff] [blame] | 1463 | if (!efx_channel_has_rx_queue(_channel)) \ |
| 1464 | ; \ |
| 1465 | else \ |
| 1466 | for (_rx_queue = &(_channel)->rx_queue; \ |
| 1467 | _rx_queue; \ |
| 1468 | _rx_queue = NULL) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1469 | |
Ben Hutchings | ba1e8a3 | 2010-09-10 06:41:36 +0000 | [diff] [blame] | 1470 | static inline struct efx_channel * |
| 1471 | efx_rx_queue_channel(struct efx_rx_queue *rx_queue) |
| 1472 | { |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 1473 | return container_of(rx_queue, struct efx_channel, rx_queue); |
Ben Hutchings | ba1e8a3 | 2010-09-10 06:41:36 +0000 | [diff] [blame] | 1474 | } |
| 1475 | |
| 1476 | static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue) |
| 1477 | { |
Ben Hutchings | 8313aca | 2010-09-10 06:41:57 +0000 | [diff] [blame] | 1478 | return efx_rx_queue_channel(rx_queue)->channel; |
Ben Hutchings | ba1e8a3 | 2010-09-10 06:41:36 +0000 | [diff] [blame] | 1479 | } |
| 1480 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1481 | /* Returns a pointer to the specified receive buffer in the RX |
| 1482 | * descriptor queue. |
| 1483 | */ |
| 1484 | static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue, |
| 1485 | unsigned int index) |
| 1486 | { |
Eric Dumazet | 807540b | 2010-09-23 05:40:09 +0000 | [diff] [blame] | 1487 | return &rx_queue->buffer[index]; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1488 | } |
| 1489 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1490 | /** |
| 1491 | * EFX_MAX_FRAME_LEN - calculate maximum frame length |
| 1492 | * |
| 1493 | * This calculates the maximum frame length that will be used for a |
| 1494 | * given MTU. The frame length will be equal to the MTU plus a |
| 1495 | * constant amount of header space and padding. This is the quantity |
| 1496 | * that the net driver will program into the MAC as the maximum frame |
| 1497 | * length. |
| 1498 | * |
Ben Hutchings | 754c653 | 2010-02-03 09:31:57 +0000 | [diff] [blame] | 1499 | * The 10G MAC requires 8-byte alignment on the frame |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1500 | * length, so we round up to the nearest 8. |
Ben Hutchings | cc11763 | 2009-08-26 08:17:59 +0000 | [diff] [blame] | 1501 | * |
| 1502 | * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an |
| 1503 | * XGMII cycle). If the frame length reaches the maximum value in the |
| 1504 | * same cycle, the XMAC can miss the IPG altogether. We work around |
| 1505 | * this by adding a further 16 bytes. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1506 | */ |
Jarod Wilson | 6f24e5d | 2015-11-30 17:12:21 -0500 | [diff] [blame] | 1507 | #define EFX_FRAME_PAD 16 |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1508 | #define EFX_MAX_FRAME_LEN(mtu) \ |
Jarod Wilson | 6f24e5d | 2015-11-30 17:12:21 -0500 | [diff] [blame] | 1509 | (ALIGN(((mtu) + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN + EFX_FRAME_PAD), 8)) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1510 | |
Stuart Hodgson | 7c236c4 | 2012-09-03 11:09:36 +0100 | [diff] [blame] | 1511 | static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb) |
| 1512 | { |
| 1513 | return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP; |
| 1514 | } |
| 1515 | static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb) |
| 1516 | { |
| 1517 | skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; |
| 1518 | } |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1519 | |
| 1520 | #endif /* EFX_NET_DRIVER_H */ |