blob: a3000e39ae3541be1ea0b03d3587b083c0ace2d9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
Hans de Goedec2f6f3e2018-09-12 11:34:55 +020016#include <linux/clk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/delay.h>
18#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020019#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/if_vlan.h>
21#include <linux/crc32.h>
22#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020023#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/ip.h>
25#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000026#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000028#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000029#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040030#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080031#include <linux/ipv6.h>
32#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
françois romieubca03d52011-01-03 15:07:31 +000036#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
37#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000038#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
39#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080040#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080041#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
42#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080043#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080044#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080045#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080046#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080047#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000048#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000049#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000050#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080051#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
52#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
53#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
54#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000055
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020056#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070057 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020058
Julien Ducourthial477206a2012-05-09 00:00:06 +020059#define TX_SLOTS_AVAIL(tp) \
60 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
61
62/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
63#define TX_FRAGS_READY_FOR(tp,nr_frags) \
64 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Linus Torvalds1da177e2005-04-16 15:20:36 -070066/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
67 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050068static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Michal Schmidtaee77e42012-09-09 13:55:26 +000070#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
72
73#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020074#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070075#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000076#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070077#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
78#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
79
Linus Torvalds1da177e2005-04-16 15:20:36 -070080/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020081#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
82#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
83#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
84#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
85#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
86#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
88enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +020089 RTL_GIGA_MAC_VER_01 = 0,
90 RTL_GIGA_MAC_VER_02,
91 RTL_GIGA_MAC_VER_03,
92 RTL_GIGA_MAC_VER_04,
93 RTL_GIGA_MAC_VER_05,
94 RTL_GIGA_MAC_VER_06,
95 RTL_GIGA_MAC_VER_07,
96 RTL_GIGA_MAC_VER_08,
97 RTL_GIGA_MAC_VER_09,
98 RTL_GIGA_MAC_VER_10,
99 RTL_GIGA_MAC_VER_11,
100 RTL_GIGA_MAC_VER_12,
101 RTL_GIGA_MAC_VER_13,
102 RTL_GIGA_MAC_VER_14,
103 RTL_GIGA_MAC_VER_15,
104 RTL_GIGA_MAC_VER_16,
105 RTL_GIGA_MAC_VER_17,
106 RTL_GIGA_MAC_VER_18,
107 RTL_GIGA_MAC_VER_19,
108 RTL_GIGA_MAC_VER_20,
109 RTL_GIGA_MAC_VER_21,
110 RTL_GIGA_MAC_VER_22,
111 RTL_GIGA_MAC_VER_23,
112 RTL_GIGA_MAC_VER_24,
113 RTL_GIGA_MAC_VER_25,
114 RTL_GIGA_MAC_VER_26,
115 RTL_GIGA_MAC_VER_27,
116 RTL_GIGA_MAC_VER_28,
117 RTL_GIGA_MAC_VER_29,
118 RTL_GIGA_MAC_VER_30,
119 RTL_GIGA_MAC_VER_31,
120 RTL_GIGA_MAC_VER_32,
121 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800122 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800123 RTL_GIGA_MAC_VER_35,
124 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800125 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800126 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800127 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800128 RTL_GIGA_MAC_VER_40,
129 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000130 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000131 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800132 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800133 RTL_GIGA_MAC_VER_45,
134 RTL_GIGA_MAC_VER_46,
135 RTL_GIGA_MAC_VER_47,
136 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800137 RTL_GIGA_MAC_VER_49,
138 RTL_GIGA_MAC_VER_50,
139 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200140 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141};
142
Francois Romieud58d46b2011-05-03 16:38:29 +0200143#define JUMBO_1K ETH_DATA_LEN
144#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
145#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
146#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
147#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
148
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800149static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200151 const char *fw_name;
152} rtl_chip_infos[] = {
153 /* PCI devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200154 [RTL_GIGA_MAC_VER_01] = {"RTL8169" },
155 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
156 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
157 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
158 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
159 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
Francois Romieu85bffe62011-04-27 08:22:39 +0200160 /* PCI-E devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200161 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
162 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
163 [RTL_GIGA_MAC_VER_09] = {"RTL8102e" },
164 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
165 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
166 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
167 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
168 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
169 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
170 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
171 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
172 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
173 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
174 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
175 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
176 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
177 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
178 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
179 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
180 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
181 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
182 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
183 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
184 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
185 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
186 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
187 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
188 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
189 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
190 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
191 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
192 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
193 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
194 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
195 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
196 [RTL_GIGA_MAC_VER_42] = {"RTL8168g/8111g", FIRMWARE_8168G_3},
197 [RTL_GIGA_MAC_VER_43] = {"RTL8106e", FIRMWARE_8106E_2},
198 [RTL_GIGA_MAC_VER_44] = {"RTL8411", FIRMWARE_8411_2 },
199 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
200 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
201 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
202 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
203 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
204 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
205 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
Francois Romieubcf0bf92006-07-26 23:14:13 +0200208enum cfg_version {
209 RTL_CFG_0 = 0x00,
210 RTL_CFG_1,
211 RTL_CFG_2
212};
213
Benoit Taine9baa3c32014-08-08 15:56:03 +0200214static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200215 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200216 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Chun-Hao Lin610c9082016-12-27 16:29:43 +0800217 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8161), 0, 0, RTL_CFG_1 },
Francois Romieud81bf552006-09-20 21:31:20 +0200218 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100219 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Anthony Wong9fd0e092018-08-31 20:06:42 +0800220 { PCI_DEVICE(PCI_VENDOR_ID_NCUBE, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200221 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200222 { PCI_VENDOR_ID_DLINK, 0x4300,
223 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200224 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000225 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200226 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200227 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
228 { PCI_VENDOR_ID_LINKSYS, 0x1032,
229 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100230 { 0x0001, 0x8168,
231 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 {0,},
233};
234
235MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
236
Ard Biesheuvel27896c82016-05-14 22:40:15 +0200237static int use_dac = -1;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200238static struct {
239 u32 msg_enable;
240} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
Francois Romieu07d3f512007-02-21 22:40:46 +0100242enum rtl_registers {
243 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100244 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100245 MAR0 = 8, /* Multicast filter. */
246 CounterAddrLow = 0x10,
247 CounterAddrHigh = 0x14,
248 TxDescStartAddrLow = 0x20,
249 TxDescStartAddrHigh = 0x24,
250 TxHDescStartAddrLow = 0x28,
251 TxHDescStartAddrHigh = 0x2c,
252 FLASH = 0x30,
253 ERSR = 0x36,
254 ChipCmd = 0x37,
255 TxPoll = 0x38,
256 IntrMask = 0x3c,
257 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700258
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800259 TxConfig = 0x40,
260#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
261#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
262
263 RxConfig = 0x44,
264#define RX128_INT_EN (1 << 15) /* 8111c and later */
265#define RX_MULTI_EN (1 << 14) /* 8111c only */
266#define RXCFG_FIFO_SHIFT 13
267 /* No threshold before first PCI xfer */
268#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000269#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800270#define RXCFG_DMA_SHIFT 8
271 /* Unlimited maximum PCI burst. */
272#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700273
Francois Romieu07d3f512007-02-21 22:40:46 +0100274 RxMissed = 0x4c,
275 Cfg9346 = 0x50,
276 Config0 = 0x51,
277 Config1 = 0x52,
278 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200279#define PME_SIGNAL (1 << 5) /* 8168c and later */
280
Francois Romieu07d3f512007-02-21 22:40:46 +0100281 Config3 = 0x54,
282 Config4 = 0x55,
283 Config5 = 0x56,
284 MultiIntr = 0x5c,
285 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100286 PHYstatus = 0x6c,
287 RxMaxSize = 0xda,
288 CPlusCmd = 0xe0,
289 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300290
291#define RTL_COALESCE_MASK 0x0f
292#define RTL_COALESCE_SHIFT 4
293#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
294#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
295
Francois Romieu07d3f512007-02-21 22:40:46 +0100296 RxDescAddrLow = 0xe4,
297 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000298 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
299
300#define NoEarlyTx 0x3f /* Max value : no early transmit. */
301
302 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
303
304#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800305#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000306
Francois Romieu07d3f512007-02-21 22:40:46 +0100307 FuncEvent = 0xf0,
308 FuncEventMask = 0xf4,
309 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800310 IBCR0 = 0xf8,
311 IBCR2 = 0xf9,
312 IBIMR0 = 0xfa,
313 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100314 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315};
316
Francois Romieuf162a5d2008-06-01 22:37:49 +0200317enum rtl8168_8101_registers {
318 CSIDR = 0x64,
319 CSIAR = 0x68,
320#define CSIAR_FLAG 0x80000000
321#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200322#define CSIAR_BYTE_ENABLE 0x0000f000
323#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000324 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200325 EPHYAR = 0x80,
326#define EPHYAR_FLAG 0x80000000
327#define EPHYAR_WRITE_CMD 0x80000000
328#define EPHYAR_REG_MASK 0x1f
329#define EPHYAR_REG_SHIFT 16
330#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800331 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800332#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800333#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200334 DBG_REG = 0xd1,
335#define FIX_NAK_1 (1 << 4)
336#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800337 TWSI = 0xd2,
338 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800339#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800340#define TX_EMPTY (1 << 5)
341#define RX_EMPTY (1 << 4)
342#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800343#define EN_NDP (1 << 3)
344#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800345#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000346 EFUSEAR = 0xdc,
347#define EFUSEAR_FLAG 0x80000000
348#define EFUSEAR_WRITE_CMD 0x80000000
349#define EFUSEAR_READ_CMD 0x00000000
350#define EFUSEAR_REG_MASK 0x03ff
351#define EFUSEAR_REG_SHIFT 8
352#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800353 MISC_1 = 0xf2,
354#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200355};
356
françois romieuc0e45c12011-01-03 15:08:04 +0000357enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800358 LED_FREQ = 0x1a,
359 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000360 ERIDR = 0x70,
361 ERIAR = 0x74,
362#define ERIAR_FLAG 0x80000000
363#define ERIAR_WRITE_CMD 0x80000000
364#define ERIAR_READ_CMD 0x00000000
365#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000366#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800367#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
368#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
369#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800370#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800371#define ERIAR_MASK_SHIFT 12
372#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
373#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800374#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800375#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800376#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000377 EPHY_RXER_NUM = 0x7c,
378 OCPDR = 0xb0, /* OCP GPHY access */
379#define OCPDR_WRITE_CMD 0x80000000
380#define OCPDR_READ_CMD 0x00000000
381#define OCPDR_REG_MASK 0x7f
382#define OCPDR_GPHY_REG_SHIFT 16
383#define OCPDR_DATA_MASK 0xffff
384 OCPAR = 0xb4,
385#define OCPAR_FLAG 0x80000000
386#define OCPAR_GPHY_WRITE_CMD 0x8000f060
387#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800388 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000389 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
390 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200391#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800392#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800393#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800394#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800395#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000396};
397
Francois Romieu07d3f512007-02-21 22:40:46 +0100398enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100400 SYSErr = 0x8000,
401 PCSTimeout = 0x4000,
402 SWInt = 0x0100,
403 TxDescUnavail = 0x0080,
404 RxFIFOOver = 0x0040,
405 LinkChg = 0x0020,
406 RxOverflow = 0x0010,
407 TxErr = 0x0008,
408 TxOK = 0x0004,
409 RxErr = 0x0002,
410 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
412 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400413 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200414 RxFOVF = (1 << 23),
415 RxRWT = (1 << 22),
416 RxRES = (1 << 21),
417 RxRUNT = (1 << 20),
418 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
420 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800421 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100422 CmdReset = 0x10,
423 CmdRxEnb = 0x08,
424 CmdTxEnb = 0x04,
425 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426
Francois Romieu275391a2007-02-23 23:50:28 +0100427 /* TXPoll register p.5 */
428 HPQ = 0x80, /* Poll cmd on the high prio queue */
429 NPQ = 0x40, /* Poll cmd on the low prio queue */
430 FSWInt = 0x01, /* Forced software interrupt */
431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100433 Cfg9346_Lock = 0x00,
434 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
436 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100437 AcceptErr = 0x20,
438 AcceptRunt = 0x10,
439 AcceptBroadcast = 0x08,
440 AcceptMulticast = 0x04,
441 AcceptMyPhys = 0x02,
442 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200443#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 /* TxConfigBits */
446 TxInterFrameGapShift = 24,
447 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
448
Francois Romieu5d06a992006-02-23 00:47:58 +0100449 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200450 LEDS1 = (1 << 7),
451 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200452 Speed_down = (1 << 4),
453 MEMMAP = (1 << 3),
454 IOMAP = (1 << 2),
455 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100456 PMEnable = (1 << 0), /* Power Management Enable */
457
Francois Romieu6dccd162007-02-13 23:38:05 +0100458 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000459 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000460 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100461 PCI_Clock_66MHz = 0x01,
462 PCI_Clock_33MHz = 0x00,
463
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100464 /* Config3 register p.25 */
465 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
466 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200467 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800468 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200469 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100470
Francois Romieud58d46b2011-05-03 16:38:29 +0200471 /* Config4 register */
472 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
473
Francois Romieu5d06a992006-02-23 00:47:58 +0100474 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100475 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
476 MWF = (1 << 5), /* Accept Multicast wakeup frame */
477 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200478 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100479 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100480 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000481 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100482
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200484 EnableBist = (1 << 15), // 8168 8101
485 Mac_dbgo_oe = (1 << 14), // 8168 8101
486 Normal_mode = (1 << 13), // unused
487 Force_half_dup = (1 << 12), // 8168 8101
488 Force_rxflow_en = (1 << 11), // 8168 8101
489 Force_txflow_en = (1 << 10), // 8168 8101
490 Cxpl_dbg_sel = (1 << 9), // 8168 8101
491 ASF = (1 << 8), // 8168 8101
492 PktCntrDisable = (1 << 7), // 8168 8101
493 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 RxVlan = (1 << 6),
495 RxChkSum = (1 << 5),
496 PCIDAC = (1 << 4),
497 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200498#define INTT_MASK GENMASK(1, 0)
Francois Romieu0e485152007-02-20 00:00:26 +0100499 INTT_0 = 0x0000, // 8168
500 INTT_1 = 0x0001, // 8168
501 INTT_2 = 0x0002, // 8168
502 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
504 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100505 TBI_Enable = 0x80,
506 TxFlowCtrl = 0x40,
507 RxFlowCtrl = 0x20,
508 _1000bpsF = 0x10,
509 _100bps = 0x08,
510 _10bps = 0x04,
511 LinkStatus = 0x02,
512 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100515 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200516
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200517 /* ResetCounterCommand */
518 CounterReset = 0x1,
519
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200520 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100521 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800522
523 /* magic enable v2 */
524 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525};
526
Francois Romieu2b7b4312011-04-18 22:53:24 -0700527enum rtl_desc_bit {
528 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
530 RingEnd = (1 << 30), /* End of descriptor ring */
531 FirstFrag = (1 << 29), /* First segment of a packet */
532 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700533};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
Francois Romieu2b7b4312011-04-18 22:53:24 -0700535/* Generic case. */
536enum rtl_tx_desc_bit {
537 /* First doubleword. */
538 TD_LSO = (1 << 27), /* Large Send Offload */
539#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
Francois Romieu2b7b4312011-04-18 22:53:24 -0700541 /* Second doubleword. */
542 TxVlanTag = (1 << 17), /* Add VLAN tag */
543};
544
545/* 8169, 8168b and 810x except 8102e. */
546enum rtl_tx_desc_bit_0 {
547 /* First doubleword. */
548#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
549 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
550 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
551 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
552};
553
554/* 8102e, 8168c and beyond. */
555enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800556 /* First doubleword. */
557 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800558 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800559#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800560#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800561
Francois Romieu2b7b4312011-04-18 22:53:24 -0700562 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800563#define TCPHO_SHIFT 18
564#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700565#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800566 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
567 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700568 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
569 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
570};
571
Francois Romieu2b7b4312011-04-18 22:53:24 -0700572enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 /* Rx private */
574 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500575 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
577#define RxProtoUDP (PID1)
578#define RxProtoTCP (PID0)
579#define RxProtoIP (PID1 | PID0)
580#define RxProtoMask RxProtoIP
581
582 IPFail = (1 << 16), /* IP checksum failed */
583 UDPFail = (1 << 15), /* UDP/IP checksum failed */
584 TCPFail = (1 << 14), /* TCP/IP checksum failed */
585 RxVlanTag = (1 << 16), /* VLAN tag available */
586};
587
588#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200589#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590
591struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200592 __le32 opts1;
593 __le32 opts2;
594 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595};
596
597struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200598 __le32 opts1;
599 __le32 opts2;
600 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601};
602
603struct ring_info {
604 struct sk_buff *skb;
605 u32 len;
606 u8 __pad[sizeof(void *) - sizeof(u32)];
607};
608
Ivan Vecera355423d2009-02-06 21:49:57 -0800609struct rtl8169_counters {
610 __le64 tx_packets;
611 __le64 rx_packets;
612 __le64 tx_errors;
613 __le32 rx_errors;
614 __le16 rx_missed;
615 __le16 align_errors;
616 __le32 tx_one_collision;
617 __le32 tx_multi_collision;
618 __le64 rx_unicast;
619 __le64 rx_broadcast;
620 __le32 rx_multicast;
621 __le16 tx_aborted;
622 __le16 tx_underun;
623};
624
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200625struct rtl8169_tc_offsets {
626 bool inited;
627 __le64 tx_errors;
628 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200629 __le16 tx_aborted;
630};
631
Francois Romieuda78dbf2012-01-26 14:18:23 +0100632enum rtl_flag {
Kai-Heng Feng6ad56902018-09-11 01:51:43 +0800633 RTL_FLAG_TASK_ENABLED = 0,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100634 RTL_FLAG_TASK_SLOW_PENDING,
635 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100636 RTL_FLAG_MAX
637};
638
Junchang Wang8027aa22012-03-04 23:30:32 +0100639struct rtl8169_stats {
640 u64 packets;
641 u64 bytes;
642 struct u64_stats_sync syncp;
643};
644
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645struct rtl8169_private {
646 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200647 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000648 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700649 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200650 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700651 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
653 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100655 struct rtl8169_stats rx_stats;
656 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
658 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
659 dma_addr_t TxPhyAddr;
660 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000661 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100664
665 u16 event_slow;
Francois Romieu50970832017-10-27 13:24:49 +0300666 const struct rtl_coalesce_info *coalesce_info;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +0200667 struct clk *clk;
françois romieuc0e45c12011-01-03 15:08:04 +0000668
669 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200670 void (*write)(struct rtl8169_private *, int, int);
671 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000672 } mdio_ops;
673
Francois Romieud58d46b2011-05-03 16:38:29 +0200674 struct jumbo_ops {
675 void (*enable)(struct rtl8169_private *);
676 void (*disable)(struct rtl8169_private *);
677 } jumbo_ops;
678
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200679 void (*hw_start)(struct rtl8169_private *tp);
hayeswang5888d3f2014-07-11 16:25:56 +0800680 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100681
682 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100683 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
684 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100685 struct work_struct work;
686 } wk;
687
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200688 unsigned supports_gmii:1;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +0200689 struct mii_bus *mii_bus;
Corinna Vinschen42020322015-09-10 10:47:35 +0200690 dma_addr_t counters_phys_addr;
691 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200692 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000693 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000694
Francois Romieub6ffd972011-06-17 17:00:05 +0200695 struct rtl_fw {
696 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200697
698#define RTL_VER_SIZE 32
699
700 char version[RTL_VER_SIZE];
701
702 struct rtl_fw_phy_action {
703 __le32 *code;
704 size_t size;
705 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200706 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300707#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800708
709 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710};
711
Ralf Baechle979b6c12005-06-13 14:30:40 -0700712MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700715MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200716module_param_named(debug, debug.msg_enable, int, 0);
717MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000719MODULE_FIRMWARE(FIRMWARE_8168D_1);
720MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000721MODULE_FIRMWARE(FIRMWARE_8168E_1);
722MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400723MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800724MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800725MODULE_FIRMWARE(FIRMWARE_8168F_1);
726MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800727MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800728MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800729MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800730MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000731MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000732MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000733MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800734MODULE_FIRMWARE(FIRMWARE_8168H_1);
735MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200736MODULE_FIRMWARE(FIRMWARE_8107E_1);
737MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100739static inline struct device *tp_to_dev(struct rtl8169_private *tp)
740{
741 return &tp->pci_dev->dev;
742}
743
Francois Romieuda78dbf2012-01-26 14:18:23 +0100744static void rtl_lock_work(struct rtl8169_private *tp)
745{
746 mutex_lock(&tp->wk.mutex);
747}
748
749static void rtl_unlock_work(struct rtl8169_private *tp)
750{
751 mutex_unlock(&tp->wk.mutex);
752}
753
Heiner Kallweitcb732002018-03-20 07:45:35 +0100754static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200755{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100756 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800757 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200758}
759
Francois Romieuffc46952012-07-06 14:19:23 +0200760struct rtl_cond {
761 bool (*check)(struct rtl8169_private *);
762 const char *msg;
763};
764
765static void rtl_udelay(unsigned int d)
766{
767 udelay(d);
768}
769
770static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
771 void (*delay)(unsigned int), unsigned int d, int n,
772 bool high)
773{
774 int i;
775
776 for (i = 0; i < n; i++) {
777 delay(d);
778 if (c->check(tp) == high)
779 return true;
780 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200781 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
782 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200783 return false;
784}
785
786static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
787 const struct rtl_cond *c,
788 unsigned int d, int n)
789{
790 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
791}
792
793static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
794 const struct rtl_cond *c,
795 unsigned int d, int n)
796{
797 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
798}
799
800static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
801 const struct rtl_cond *c,
802 unsigned int d, int n)
803{
804 return rtl_loop_wait(tp, c, msleep, d, n, true);
805}
806
807static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
808 const struct rtl_cond *c,
809 unsigned int d, int n)
810{
811 return rtl_loop_wait(tp, c, msleep, d, n, false);
812}
813
814#define DECLARE_RTL_COND(name) \
815static bool name ## _check(struct rtl8169_private *); \
816 \
817static const struct rtl_cond name = { \
818 .check = name ## _check, \
819 .msg = #name \
820}; \
821 \
822static bool name ## _check(struct rtl8169_private *tp)
823
Hayes Wangc5583862012-07-02 17:23:22 +0800824static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
825{
826 if (reg & 0xffff0001) {
827 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
828 return true;
829 }
830 return false;
831}
832
833DECLARE_RTL_COND(rtl_ocp_gphy_cond)
834{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200835 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800836}
837
838static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
839{
Hayes Wangc5583862012-07-02 17:23:22 +0800840 if (rtl_ocp_reg_failure(tp, reg))
841 return;
842
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200843 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800844
845 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
846}
847
848static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
849{
Hayes Wangc5583862012-07-02 17:23:22 +0800850 if (rtl_ocp_reg_failure(tp, reg))
851 return 0;
852
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200853 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800854
855 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200856 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800857}
858
Hayes Wangc5583862012-07-02 17:23:22 +0800859static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
860{
Hayes Wangc5583862012-07-02 17:23:22 +0800861 if (rtl_ocp_reg_failure(tp, reg))
862 return;
863
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200864 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800865}
866
867static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
868{
Hayes Wangc5583862012-07-02 17:23:22 +0800869 if (rtl_ocp_reg_failure(tp, reg))
870 return 0;
871
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200872 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800873
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200874 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800875}
876
877#define OCP_STD_PHY_BASE 0xa400
878
879static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
880{
881 if (reg == 0x1f) {
882 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
883 return;
884 }
885
886 if (tp->ocp_base != OCP_STD_PHY_BASE)
887 reg -= 0x10;
888
889 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
890}
891
892static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
893{
894 if (tp->ocp_base != OCP_STD_PHY_BASE)
895 reg -= 0x10;
896
897 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
898}
899
hayeswangeee37862013-04-01 22:23:38 +0000900static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
901{
902 if (reg == 0x1f) {
903 tp->ocp_base = value << 4;
904 return;
905 }
906
907 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
908}
909
910static int mac_mcu_read(struct rtl8169_private *tp, int reg)
911{
912 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
913}
914
Francois Romieuffc46952012-07-06 14:19:23 +0200915DECLARE_RTL_COND(rtl_phyar_cond)
916{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200917 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200918}
919
Francois Romieu24192212012-07-06 20:19:42 +0200920static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200922 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923
Francois Romieuffc46952012-07-06 14:19:23 +0200924 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700925 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700926 * According to hardware specs a 20us delay is required after write
927 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700928 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700929 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930}
931
Francois Romieu24192212012-07-06 20:19:42 +0200932static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933{
Francois Romieuffc46952012-07-06 14:19:23 +0200934 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200936 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937
Francois Romieuffc46952012-07-06 14:19:23 +0200938 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200939 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +0200940
Timo Teräs81a95f02010-06-09 17:31:48 -0700941 /*
942 * According to hardware specs a 20us delay is required after read
943 * complete indication, but before sending next command.
944 */
945 udelay(20);
946
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 return value;
948}
949
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800950DECLARE_RTL_COND(rtl_ocpar_cond)
951{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200952 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800953}
954
Francois Romieu24192212012-07-06 20:19:42 +0200955static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +0000956{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200957 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
958 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
959 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000960
Francois Romieuffc46952012-07-06 14:19:23 +0200961 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +0000962}
963
Francois Romieu24192212012-07-06 20:19:42 +0200964static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +0000965{
Francois Romieu24192212012-07-06 20:19:42 +0200966 r8168dp_1_mdio_access(tp, reg,
967 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +0000968}
969
Francois Romieu24192212012-07-06 20:19:42 +0200970static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +0000971{
Francois Romieu24192212012-07-06 20:19:42 +0200972 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +0000973
974 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200975 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
976 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000977
Francois Romieuffc46952012-07-06 14:19:23 +0200978 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200979 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +0000980}
981
françois romieue6de30d2011-01-03 15:08:37 +0000982#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
983
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200984static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000985{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200986 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000987}
988
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200989static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000990{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200991 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000992}
993
Francois Romieu24192212012-07-06 20:19:42 +0200994static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +0000995{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200996 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000997
Francois Romieu24192212012-07-06 20:19:42 +0200998 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +0000999
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001000 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001001}
1002
Francois Romieu24192212012-07-06 20:19:42 +02001003static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001004{
1005 int value;
1006
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001007 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001008
Francois Romieu24192212012-07-06 20:19:42 +02001009 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001010
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001011 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001012
1013 return value;
1014}
1015
françois romieu4da19632011-01-03 15:07:55 +00001016static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001017{
Francois Romieu24192212012-07-06 20:19:42 +02001018 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001019}
1020
françois romieu4da19632011-01-03 15:07:55 +00001021static int rtl_readphy(struct rtl8169_private *tp, int location)
1022{
Francois Romieu24192212012-07-06 20:19:42 +02001023 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001024}
1025
1026static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1027{
1028 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1029}
1030
Chun-Hao Lin76564422014-10-01 23:17:17 +08001031static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001032{
1033 int val;
1034
françois romieu4da19632011-01-03 15:07:55 +00001035 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001036 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001037}
1038
Francois Romieuffc46952012-07-06 14:19:23 +02001039DECLARE_RTL_COND(rtl_ephyar_cond)
1040{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001041 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001042}
1043
Francois Romieufdf6fc02012-07-06 22:40:38 +02001044static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001045{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001046 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001047 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1048
Francois Romieuffc46952012-07-06 14:19:23 +02001049 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1050
1051 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001052}
1053
Francois Romieufdf6fc02012-07-06 22:40:38 +02001054static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001055{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001056 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001057
Francois Romieuffc46952012-07-06 14:19:23 +02001058 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001059 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001060}
1061
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001062DECLARE_RTL_COND(rtl_eriar_cond)
1063{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001064 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001065}
1066
Francois Romieufdf6fc02012-07-06 22:40:38 +02001067static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1068 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001069{
Hayes Wang133ac402011-07-06 15:58:05 +08001070 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001071 RTL_W32(tp, ERIDR, val);
1072 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001073
Francois Romieuffc46952012-07-06 14:19:23 +02001074 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001075}
1076
Francois Romieufdf6fc02012-07-06 22:40:38 +02001077static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001078{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001079 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001080
Francois Romieuffc46952012-07-06 14:19:23 +02001081 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001082 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001083}
1084
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001085static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001086 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001087{
1088 u32 val;
1089
Francois Romieufdf6fc02012-07-06 22:40:38 +02001090 val = rtl_eri_read(tp, addr, type);
1091 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001092}
1093
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001094static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1095{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001096 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001097 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001098 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001099}
1100
1101static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1102{
1103 return rtl_eri_read(tp, reg, ERIAR_OOB);
1104}
1105
1106static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1107{
1108 switch (tp->mac_version) {
1109 case RTL_GIGA_MAC_VER_27:
1110 case RTL_GIGA_MAC_VER_28:
1111 case RTL_GIGA_MAC_VER_31:
1112 return r8168dp_ocp_read(tp, mask, reg);
1113 case RTL_GIGA_MAC_VER_49:
1114 case RTL_GIGA_MAC_VER_50:
1115 case RTL_GIGA_MAC_VER_51:
1116 return r8168ep_ocp_read(tp, mask, reg);
1117 default:
1118 BUG();
1119 return ~0;
1120 }
1121}
1122
1123static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1124 u32 data)
1125{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001126 RTL_W32(tp, OCPDR, data);
1127 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001128 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1129}
1130
1131static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1132 u32 data)
1133{
1134 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1135 data, ERIAR_OOB);
1136}
1137
1138static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
1139{
1140 switch (tp->mac_version) {
1141 case RTL_GIGA_MAC_VER_27:
1142 case RTL_GIGA_MAC_VER_28:
1143 case RTL_GIGA_MAC_VER_31:
1144 r8168dp_ocp_write(tp, mask, reg, data);
1145 break;
1146 case RTL_GIGA_MAC_VER_49:
1147 case RTL_GIGA_MAC_VER_50:
1148 case RTL_GIGA_MAC_VER_51:
1149 r8168ep_ocp_write(tp, mask, reg, data);
1150 break;
1151 default:
1152 BUG();
1153 break;
1154 }
1155}
1156
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001157static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1158{
1159 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1160
1161 ocp_write(tp, 0x1, 0x30, 0x00000001);
1162}
1163
1164#define OOB_CMD_RESET 0x00
1165#define OOB_CMD_DRIVER_START 0x05
1166#define OOB_CMD_DRIVER_STOP 0x06
1167
1168static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1169{
1170 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1171}
1172
1173DECLARE_RTL_COND(rtl_ocp_read_cond)
1174{
1175 u16 reg;
1176
1177 reg = rtl8168_get_ocp_reg(tp);
1178
1179 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1180}
1181
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001182DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1183{
1184 return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1185}
1186
1187DECLARE_RTL_COND(rtl_ocp_tx_cond)
1188{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001189 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001190}
1191
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001192static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1193{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001194 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001195 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001196 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1197 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001198}
1199
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001200static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001201{
1202 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001203 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1204}
1205
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001206static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1207{
1208 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1209 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1210 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1211}
1212
1213static void rtl8168_driver_start(struct rtl8169_private *tp)
1214{
1215 switch (tp->mac_version) {
1216 case RTL_GIGA_MAC_VER_27:
1217 case RTL_GIGA_MAC_VER_28:
1218 case RTL_GIGA_MAC_VER_31:
1219 rtl8168dp_driver_start(tp);
1220 break;
1221 case RTL_GIGA_MAC_VER_49:
1222 case RTL_GIGA_MAC_VER_50:
1223 case RTL_GIGA_MAC_VER_51:
1224 rtl8168ep_driver_start(tp);
1225 break;
1226 default:
1227 BUG();
1228 break;
1229 }
1230}
1231
1232static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1233{
1234 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1235 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1236}
1237
1238static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1239{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001240 rtl8168ep_stop_cmac(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001241 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1242 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1243 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1244}
1245
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001246static void rtl8168_driver_stop(struct rtl8169_private *tp)
1247{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001248 switch (tp->mac_version) {
1249 case RTL_GIGA_MAC_VER_27:
1250 case RTL_GIGA_MAC_VER_28:
1251 case RTL_GIGA_MAC_VER_31:
1252 rtl8168dp_driver_stop(tp);
1253 break;
1254 case RTL_GIGA_MAC_VER_49:
1255 case RTL_GIGA_MAC_VER_50:
1256 case RTL_GIGA_MAC_VER_51:
1257 rtl8168ep_driver_stop(tp);
1258 break;
1259 default:
1260 BUG();
1261 break;
1262 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001263}
1264
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001265static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001266{
1267 u16 reg = rtl8168_get_ocp_reg(tp);
1268
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001269 return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001270}
1271
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001272static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001273{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001274 return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001275}
1276
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001277static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001278{
1279 switch (tp->mac_version) {
1280 case RTL_GIGA_MAC_VER_27:
1281 case RTL_GIGA_MAC_VER_28:
1282 case RTL_GIGA_MAC_VER_31:
1283 return r8168dp_check_dash(tp);
1284 case RTL_GIGA_MAC_VER_49:
1285 case RTL_GIGA_MAC_VER_50:
1286 case RTL_GIGA_MAC_VER_51:
1287 return r8168ep_check_dash(tp);
1288 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001289 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001290 }
1291}
1292
françois romieuc28aa382011-08-02 03:53:43 +00001293struct exgmac_reg {
1294 u16 addr;
1295 u16 mask;
1296 u32 val;
1297};
1298
Francois Romieufdf6fc02012-07-06 22:40:38 +02001299static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001300 const struct exgmac_reg *r, int len)
1301{
1302 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001303 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001304 r++;
1305 }
1306}
1307
Francois Romieuffc46952012-07-06 14:19:23 +02001308DECLARE_RTL_COND(rtl_efusear_cond)
1309{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001310 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001311}
1312
Francois Romieufdf6fc02012-07-06 22:40:38 +02001313static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001314{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001315 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001316
Francois Romieuffc46952012-07-06 14:19:23 +02001317 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001318 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001319}
1320
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001321static u16 rtl_get_events(struct rtl8169_private *tp)
1322{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001323 return RTL_R16(tp, IntrStatus);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001324}
1325
1326static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1327{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001328 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001329 mmiowb();
1330}
1331
1332static void rtl_irq_disable(struct rtl8169_private *tp)
1333{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001334 RTL_W16(tp, IntrMask, 0);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001335 mmiowb();
1336}
1337
Francois Romieu3e990ff2012-01-26 12:50:01 +01001338static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1339{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001340 RTL_W16(tp, IntrMask, bits);
Francois Romieu3e990ff2012-01-26 12:50:01 +01001341}
1342
Francois Romieuda78dbf2012-01-26 14:18:23 +01001343#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1344#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1345#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1346
1347static void rtl_irq_enable_all(struct rtl8169_private *tp)
1348{
1349 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1350}
1351
françois romieu811fd302011-12-04 20:30:45 +00001352static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001354 rtl_irq_disable(tp);
Heiner Kallweitde20e122018-09-25 07:58:00 +02001355 rtl_ack_events(tp, 0xffff);
1356 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001357 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358}
1359
Hayes Wang70090422011-07-06 15:58:06 +08001360static void rtl_link_chg_patch(struct rtl8169_private *tp)
1361{
Hayes Wang70090422011-07-06 15:58:06 +08001362 struct net_device *dev = tp->dev;
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001363 struct phy_device *phydev = dev->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001364
1365 if (!netif_running(dev))
1366 return;
1367
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001368 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1369 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001370 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001371 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1372 ERIAR_EXGMAC);
1373 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1374 ERIAR_EXGMAC);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001375 } else if (phydev->speed == SPEED_100) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001376 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1377 ERIAR_EXGMAC);
1378 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1379 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001380 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001381 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1382 ERIAR_EXGMAC);
1383 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1384 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001385 }
1386 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001387 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001388 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001389 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001390 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001391 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1392 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001393 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001394 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1395 ERIAR_EXGMAC);
1396 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1397 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001398 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001399 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1400 ERIAR_EXGMAC);
1401 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1402 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001403 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001404 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001405 if (phydev->speed == SPEED_10) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001406 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1407 ERIAR_EXGMAC);
1408 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1409 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001410 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001411 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1412 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001413 }
Hayes Wang70090422011-07-06 15:58:06 +08001414 }
1415}
1416
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001417#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1418
1419static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1420{
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001421 u8 options;
1422 u32 wolopts = 0;
1423
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001424 options = RTL_R8(tp, Config1);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001425 if (!(options & PMEnable))
1426 return 0;
1427
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001428 options = RTL_R8(tp, Config3);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001429 if (options & LinkUp)
1430 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001431 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001432 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1433 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001434 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1435 wolopts |= WAKE_MAGIC;
1436 break;
1437 default:
1438 if (options & MagicPacket)
1439 wolopts |= WAKE_MAGIC;
1440 break;
1441 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001442
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001443 options = RTL_R8(tp, Config5);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001444 if (options & UWF)
1445 wolopts |= WAKE_UCAST;
1446 if (options & BWF)
1447 wolopts |= WAKE_BCAST;
1448 if (options & MWF)
1449 wolopts |= WAKE_MCAST;
1450
1451 return wolopts;
1452}
1453
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001454static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1455{
1456 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001457
Francois Romieuda78dbf2012-01-26 14:18:23 +01001458 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001459 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001460 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001461 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001462}
1463
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001464static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001465{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001466 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001467 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001468 u32 opt;
1469 u16 reg;
1470 u8 mask;
1471 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001472 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001473 { WAKE_UCAST, Config5, UWF },
1474 { WAKE_BCAST, Config5, BWF },
1475 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001476 { WAKE_ANY, Config5, LanWake },
1477 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001478 };
Francois Romieu851e6022012-04-17 11:10:11 +02001479 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001480
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001481 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001482
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001483 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001484 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1485 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001486 tmp = ARRAY_SIZE(cfg) - 1;
1487 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001488 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001489 0x0dc,
1490 ERIAR_MASK_0100,
1491 MagicPacket_v2,
1492 0x0000,
1493 ERIAR_EXGMAC);
1494 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001495 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001496 0x0dc,
1497 ERIAR_MASK_0100,
1498 0x0000,
1499 MagicPacket_v2,
1500 ERIAR_EXGMAC);
1501 break;
1502 default:
1503 tmp = ARRAY_SIZE(cfg);
1504 break;
1505 }
1506
1507 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001508 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001509 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001510 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001511 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001512 }
1513
Francois Romieu851e6022012-04-17 11:10:11 +02001514 switch (tp->mac_version) {
1515 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001516 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001517 if (wolopts)
1518 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001519 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001520 break;
1521 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001522 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001523 if (wolopts)
1524 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001525 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001526 break;
1527 }
1528
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001529 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001530}
1531
1532static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1533{
1534 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001535 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001536
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001537 if (wol->wolopts & ~WAKE_ANY)
1538 return -EINVAL;
1539
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001540 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001541
Francois Romieuda78dbf2012-01-26 14:18:23 +01001542 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001543
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001544 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001545
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001546 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001547 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001548
1549 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001550
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001551 device_set_wakeup_enable(d, tp->saved_wolopts);
françois romieuea809072010-11-08 13:23:58 +00001552
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001553 pm_runtime_put_noidle(d);
1554
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001555 return 0;
1556}
1557
Francois Romieu31bd2042011-04-26 18:58:59 +02001558static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1559{
Francois Romieu85bffe62011-04-27 08:22:39 +02001560 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001561}
1562
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563static void rtl8169_get_drvinfo(struct net_device *dev,
1564 struct ethtool_drvinfo *info)
1565{
1566 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001567 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568
Rick Jones68aad782011-11-07 13:29:27 +00001569 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001570 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001571 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001572 if (!IS_ERR_OR_NULL(rtl_fw))
1573 strlcpy(info->fw_version, rtl_fw->version,
1574 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575}
1576
1577static int rtl8169_get_regs_len(struct net_device *dev)
1578{
1579 return R8169_REGS_SIZE;
1580}
1581
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001582static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1583 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584{
Francois Romieud58d46b2011-05-03 16:38:29 +02001585 struct rtl8169_private *tp = netdev_priv(dev);
1586
Francois Romieu2b7b4312011-04-18 22:53:24 -07001587 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001588 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589
Francois Romieud58d46b2011-05-03 16:38:29 +02001590 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001591 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001592 features &= ~NETIF_F_IP_CSUM;
1593
Michał Mirosław350fb322011-04-08 06:35:56 +00001594 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595}
1596
Heiner Kallweita3984572018-04-28 22:19:15 +02001597static int rtl8169_set_features(struct net_device *dev,
1598 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599{
1600 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001601 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602
Heiner Kallweita3984572018-04-28 22:19:15 +02001603 rtl_lock_work(tp);
1604
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001605 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001606 if (features & NETIF_F_RXALL)
1607 rx_config |= (AcceptErr | AcceptRunt);
1608 else
1609 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001611 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001612
hayeswang929a0312014-09-16 11:40:47 +08001613 if (features & NETIF_F_RXCSUM)
1614 tp->cp_cmd |= RxChkSum;
1615 else
1616 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001617
hayeswang929a0312014-09-16 11:40:47 +08001618 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1619 tp->cp_cmd |= RxVlan;
1620 else
1621 tp->cp_cmd &= ~RxVlan;
1622
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001623 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1624 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625
Francois Romieuda78dbf2012-01-26 14:18:23 +01001626 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627
1628 return 0;
1629}
1630
Kirill Smelkov810f4892012-11-10 21:11:02 +04001631static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001633 return (skb_vlan_tag_present(skb)) ?
1634 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635}
1636
Francois Romieu7a8fc772011-03-01 17:18:33 +01001637static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638{
1639 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640
Francois Romieu7a8fc772011-03-01 17:18:33 +01001641 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001642 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643}
1644
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1646 void *p)
1647{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001648 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001649 u32 __iomem *data = tp->mmio_addr;
1650 u32 *dw = p;
1651 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652
Francois Romieuda78dbf2012-01-26 14:18:23 +01001653 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001654 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1655 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001656 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657}
1658
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001659static u32 rtl8169_get_msglevel(struct net_device *dev)
1660{
1661 struct rtl8169_private *tp = netdev_priv(dev);
1662
1663 return tp->msg_enable;
1664}
1665
1666static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1667{
1668 struct rtl8169_private *tp = netdev_priv(dev);
1669
1670 tp->msg_enable = value;
1671}
1672
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001673static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1674 "tx_packets",
1675 "rx_packets",
1676 "tx_errors",
1677 "rx_errors",
1678 "rx_missed",
1679 "align_errors",
1680 "tx_single_collisions",
1681 "tx_multi_collisions",
1682 "unicast",
1683 "broadcast",
1684 "multicast",
1685 "tx_aborted",
1686 "tx_underrun",
1687};
1688
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001689static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001690{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001691 switch (sset) {
1692 case ETH_SS_STATS:
1693 return ARRAY_SIZE(rtl8169_gstrings);
1694 default:
1695 return -EOPNOTSUPP;
1696 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001697}
1698
Corinna Vinschen42020322015-09-10 10:47:35 +02001699DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001700{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001701 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001702}
1703
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001704static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001705{
Corinna Vinschen42020322015-09-10 10:47:35 +02001706 dma_addr_t paddr = tp->counters_phys_addr;
1707 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001708
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001709 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1710 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001711 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001712 RTL_W32(tp, CounterAddrLow, cmd);
1713 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001714
Francois Romieua78e9362018-01-26 01:53:26 +01001715 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001716}
1717
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001718static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001719{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001720 /*
1721 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1722 * tally counters.
1723 */
1724 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1725 return true;
1726
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001727 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001728}
1729
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001730static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001731{
Ivan Vecera355423d2009-02-06 21:49:57 -08001732 /*
1733 * Some chips are unable to dump tally counters when the receiver
1734 * is disabled.
1735 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001736 if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001737 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001738
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001739 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001740}
1741
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001742static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001743{
Corinna Vinschen42020322015-09-10 10:47:35 +02001744 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001745 bool ret = false;
1746
1747 /*
1748 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1749 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1750 * reset by a power cycle, while the counter values collected by the
1751 * driver are reset at every driver unload/load cycle.
1752 *
1753 * To make sure the HW values returned by @get_stats64 match the SW
1754 * values, we collect the initial values at first open(*) and use them
1755 * as offsets to normalize the values returned by @get_stats64.
1756 *
1757 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1758 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1759 * set at open time by rtl_hw_start.
1760 */
1761
1762 if (tp->tc_offset.inited)
1763 return true;
1764
1765 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001766 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001767 ret = true;
1768
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001769 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001770 ret = true;
1771
Corinna Vinschen42020322015-09-10 10:47:35 +02001772 tp->tc_offset.tx_errors = counters->tx_errors;
1773 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1774 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001775 tp->tc_offset.inited = true;
1776
1777 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001778}
1779
Ivan Vecera355423d2009-02-06 21:49:57 -08001780static void rtl8169_get_ethtool_stats(struct net_device *dev,
1781 struct ethtool_stats *stats, u64 *data)
1782{
1783 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001784 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001785 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001786
1787 ASSERT_RTNL();
1788
Chun-Hao Line0636232016-07-29 16:37:55 +08001789 pm_runtime_get_noresume(d);
1790
1791 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001792 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001793
1794 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001795
Corinna Vinschen42020322015-09-10 10:47:35 +02001796 data[0] = le64_to_cpu(counters->tx_packets);
1797 data[1] = le64_to_cpu(counters->rx_packets);
1798 data[2] = le64_to_cpu(counters->tx_errors);
1799 data[3] = le32_to_cpu(counters->rx_errors);
1800 data[4] = le16_to_cpu(counters->rx_missed);
1801 data[5] = le16_to_cpu(counters->align_errors);
1802 data[6] = le32_to_cpu(counters->tx_one_collision);
1803 data[7] = le32_to_cpu(counters->tx_multi_collision);
1804 data[8] = le64_to_cpu(counters->rx_unicast);
1805 data[9] = le64_to_cpu(counters->rx_broadcast);
1806 data[10] = le32_to_cpu(counters->rx_multicast);
1807 data[11] = le16_to_cpu(counters->tx_aborted);
1808 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001809}
1810
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001811static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1812{
1813 switch(stringset) {
1814 case ETH_SS_STATS:
1815 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1816 break;
1817 }
1818}
1819
Francois Romieu50970832017-10-27 13:24:49 +03001820/*
1821 * Interrupt coalescing
1822 *
1823 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1824 * > 8169, 8168 and 810x line of chipsets
1825 *
1826 * 8169, 8168, and 8136(810x) serial chipsets support it.
1827 *
1828 * > 2 - the Tx timer unit at gigabit speed
1829 *
1830 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1831 * (0xe0) bit 1 and bit 0.
1832 *
1833 * For 8169
1834 * bit[1:0] \ speed 1000M 100M 10M
1835 * 0 0 320ns 2.56us 40.96us
1836 * 0 1 2.56us 20.48us 327.7us
1837 * 1 0 5.12us 40.96us 655.4us
1838 * 1 1 10.24us 81.92us 1.31ms
1839 *
1840 * For the other
1841 * bit[1:0] \ speed 1000M 100M 10M
1842 * 0 0 5us 2.56us 40.96us
1843 * 0 1 40us 20.48us 327.7us
1844 * 1 0 80us 40.96us 655.4us
1845 * 1 1 160us 81.92us 1.31ms
1846 */
1847
1848/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1849struct rtl_coalesce_scale {
1850 /* Rx / Tx */
1851 u32 nsecs[2];
1852};
1853
1854/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1855struct rtl_coalesce_info {
1856 u32 speed;
1857 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1858};
1859
1860/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1861#define rxtx_x1822(r, t) { \
1862 {{(r), (t)}}, \
1863 {{(r)*8, (t)*8}}, \
1864 {{(r)*8*2, (t)*8*2}}, \
1865 {{(r)*8*2*2, (t)*8*2*2}}, \
1866}
1867static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1868 /* speed delays: rx00 tx00 */
1869 { SPEED_10, rxtx_x1822(40960, 40960) },
1870 { SPEED_100, rxtx_x1822( 2560, 2560) },
1871 { SPEED_1000, rxtx_x1822( 320, 320) },
1872 { 0 },
1873};
1874
1875static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1876 /* speed delays: rx00 tx00 */
1877 { SPEED_10, rxtx_x1822(40960, 40960) },
1878 { SPEED_100, rxtx_x1822( 2560, 2560) },
1879 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1880 { 0 },
1881};
1882#undef rxtx_x1822
1883
1884/* get rx/tx scale vector corresponding to current speed */
1885static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1886{
1887 struct rtl8169_private *tp = netdev_priv(dev);
1888 struct ethtool_link_ksettings ecmd;
1889 const struct rtl_coalesce_info *ci;
1890 int rc;
1891
Heiner Kallweit45772432018-07-17 22:51:44 +02001892 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001893 if (rc < 0)
1894 return ERR_PTR(rc);
1895
1896 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1897 if (ecmd.base.speed == ci->speed) {
1898 return ci;
1899 }
1900 }
1901
1902 return ERR_PTR(-ELNRNG);
1903}
1904
1905static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1906{
1907 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001908 const struct rtl_coalesce_info *ci;
1909 const struct rtl_coalesce_scale *scale;
1910 struct {
1911 u32 *max_frames;
1912 u32 *usecs;
1913 } coal_settings [] = {
1914 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1915 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1916 }, *p = coal_settings;
1917 int i;
1918 u16 w;
1919
1920 memset(ec, 0, sizeof(*ec));
1921
1922 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1923 ci = rtl_coalesce_info(dev);
1924 if (IS_ERR(ci))
1925 return PTR_ERR(ci);
1926
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001927 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001928
1929 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001930 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001931 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1932 w >>= RTL_COALESCE_SHIFT;
1933 *p->usecs = w & RTL_COALESCE_MASK;
1934 }
1935
1936 for (i = 0; i < 2; i++) {
1937 p = coal_settings + i;
1938 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1939
1940 /*
1941 * ethtool_coalesce says it is illegal to set both usecs and
1942 * max_frames to 0.
1943 */
1944 if (!*p->usecs && !*p->max_frames)
1945 *p->max_frames = 1;
1946 }
1947
1948 return 0;
1949}
1950
1951/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1952static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1953 struct net_device *dev, u32 nsec, u16 *cp01)
1954{
1955 const struct rtl_coalesce_info *ci;
1956 u16 i;
1957
1958 ci = rtl_coalesce_info(dev);
1959 if (IS_ERR(ci))
1960 return ERR_CAST(ci);
1961
1962 for (i = 0; i < 4; i++) {
1963 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1964 ci->scalev[i].nsecs[1]);
1965 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1966 *cp01 = i;
1967 return &ci->scalev[i];
1968 }
1969 }
1970
1971 return ERR_PTR(-EINVAL);
1972}
1973
1974static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1975{
1976 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001977 const struct rtl_coalesce_scale *scale;
1978 struct {
1979 u32 frames;
1980 u32 usecs;
1981 } coal_settings [] = {
1982 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1983 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1984 }, *p = coal_settings;
1985 u16 w = 0, cp01;
1986 int i;
1987
1988 scale = rtl_coalesce_choose_scale(dev,
1989 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1990 if (IS_ERR(scale))
1991 return PTR_ERR(scale);
1992
1993 for (i = 0; i < 2; i++, p++) {
1994 u32 units;
1995
1996 /*
1997 * accept max_frames=1 we returned in rtl_get_coalesce.
1998 * accept it not only when usecs=0 because of e.g. the following scenario:
1999 *
2000 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
2001 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
2002 * - then user does `ethtool -C eth0 rx-usecs 100`
2003 *
2004 * since ethtool sends to kernel whole ethtool_coalesce
2005 * settings, if we do not handle rx_usecs=!0, rx_frames=1
2006 * we'll reject it below in `frames % 4 != 0`.
2007 */
2008 if (p->frames == 1) {
2009 p->frames = 0;
2010 }
2011
2012 units = p->usecs * 1000 / scale->nsecs[i];
2013 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
2014 return -EINVAL;
2015
2016 w <<= RTL_COALESCE_SHIFT;
2017 w |= units;
2018 w <<= RTL_COALESCE_SHIFT;
2019 w |= p->frames >> 2;
2020 }
2021
2022 rtl_lock_work(tp);
2023
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002024 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03002025
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02002026 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002027 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
2028 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03002029
2030 rtl_unlock_work(tp);
2031
2032 return 0;
2033}
2034
Jeff Garzik7282d492006-09-13 14:30:00 -04002035static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036 .get_drvinfo = rtl8169_get_drvinfo,
2037 .get_regs_len = rtl8169_get_regs_len,
2038 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002039 .get_coalesce = rtl_get_coalesce,
2040 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002041 .get_msglevel = rtl8169_get_msglevel,
2042 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002044 .get_wol = rtl8169_get_wol,
2045 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002046 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002047 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002048 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002049 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002050 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweit45772432018-07-17 22:51:44 +02002051 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2052 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053};
2054
Francois Romieu07d3f512007-02-21 22:40:46 +01002055static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Heiner Kallweit22148df2018-04-22 17:15:15 +02002056 u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057{
Francois Romieu0e485152007-02-20 00:00:26 +01002058 /*
2059 * The driver currently handles the 8168Bf and the 8168Be identically
2060 * but they can be identified more specifically through the test below
2061 * if needed:
2062 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002063 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002064 *
2065 * Same thing for the 8101Eb and the 8101Ec:
2066 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002067 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002068 */
Francois Romieu37441002011-06-17 22:58:54 +02002069 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002071 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072 int mac_version;
2073 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002074 /* 8168EP family. */
2075 { 0x7cf00000, 0x50200000, RTL_GIGA_MAC_VER_51 },
2076 { 0x7cf00000, 0x50100000, RTL_GIGA_MAC_VER_50 },
2077 { 0x7cf00000, 0x50000000, RTL_GIGA_MAC_VER_49 },
2078
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002079 /* 8168H family. */
2080 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2081 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2082
Hayes Wangc5583862012-07-02 17:23:22 +08002083 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002084 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002085 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002086 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2087 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2088
Hayes Wangc2218922011-09-06 16:55:18 +08002089 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002090 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002091 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2092 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2093
hayeswang01dc7fe2011-03-21 01:50:28 +00002094 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002095 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002096 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2097 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2098
Francois Romieu5b538df2008-07-20 16:22:45 +02002099 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002100 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002101 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002102
françois romieue6de30d2011-01-03 15:08:37 +00002103 /* 8168DP family. */
2104 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2105 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002106 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002107
Francois Romieuef808d52008-06-29 13:10:54 +02002108 /* 8168C family. */
Francois Romieuef3386f2008-06-29 12:24:30 +02002109 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002110 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002111 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002112 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2113 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002114 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieuef808d52008-06-29 13:10:54 +02002115 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002116
2117 /* 8168B family. */
2118 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002119 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2120 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2121
2122 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002123 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002124 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002125 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2126 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002127 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2128 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2129 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2130 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002131 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002132 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002133 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002134 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2135 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002136 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2137 /* FIXME: where did these entries come from ? -- FR */
2138 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2139 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2140
2141 /* 8110 family. */
2142 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2143 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2144 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2145 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2146 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2147 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2148
Jean Delvaref21b75e2009-05-26 20:54:48 -07002149 /* Catch-all */
2150 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002151 };
2152 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153 u32 reg;
2154
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002155 reg = RTL_R32(tp, TxConfig);
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002156 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002157 p++;
2158 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002159
2160 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02002161 dev_notice(tp_to_dev(tp),
2162 "unknown MAC, using family default\n");
Francois Romieu5d320a22011-05-08 17:47:36 +02002163 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002164 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002165 tp->mac_version = tp->supports_gmii ?
hayeswang58152cd2013-04-01 22:23:42 +00002166 RTL_GIGA_MAC_VER_42 :
2167 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002168 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002169 tp->mac_version = tp->supports_gmii ?
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002170 RTL_GIGA_MAC_VER_45 :
2171 RTL_GIGA_MAC_VER_47;
2172 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002173 tp->mac_version = tp->supports_gmii ?
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002174 RTL_GIGA_MAC_VER_46 :
2175 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002176 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177}
2178
2179static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2180{
Heiner Kallweit49d17512018-06-28 20:36:15 +02002181 netif_dbg(tp, drv, tp->dev, "mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182}
2183
Francois Romieu867763c2007-08-17 18:21:58 +02002184struct phy_reg {
2185 u16 reg;
2186 u16 val;
2187};
2188
françois romieu4da19632011-01-03 15:07:55 +00002189static void rtl_writephy_batch(struct rtl8169_private *tp,
2190 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002191{
2192 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002193 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002194 regs++;
2195 }
2196}
2197
françois romieubca03d52011-01-03 15:07:31 +00002198#define PHY_READ 0x00000000
2199#define PHY_DATA_OR 0x10000000
2200#define PHY_DATA_AND 0x20000000
2201#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002202#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002203#define PHY_CLEAR_READCOUNT 0x70000000
2204#define PHY_WRITE 0x80000000
2205#define PHY_READCOUNT_EQ_SKIP 0x90000000
2206#define PHY_COMP_EQ_SKIPN 0xa0000000
2207#define PHY_COMP_NEQ_SKIPN 0xb0000000
2208#define PHY_WRITE_PREVIOUS 0xc0000000
2209#define PHY_SKIPN 0xd0000000
2210#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002211
Hayes Wang960aee62011-06-18 11:37:48 +02002212struct fw_info {
2213 u32 magic;
2214 char version[RTL_VER_SIZE];
2215 __le32 fw_start;
2216 __le32 fw_len;
2217 u8 chksum;
2218} __packed;
2219
Francois Romieu1c361ef2011-06-17 17:16:24 +02002220#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2221
2222static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002223{
Francois Romieub6ffd972011-06-17 17:00:05 +02002224 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002225 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002226 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2227 char *version = rtl_fw->version;
2228 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002229
Francois Romieu1c361ef2011-06-17 17:16:24 +02002230 if (fw->size < FW_OPCODE_SIZE)
2231 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002232
2233 if (!fw_info->magic) {
2234 size_t i, size, start;
2235 u8 checksum = 0;
2236
2237 if (fw->size < sizeof(*fw_info))
2238 goto out;
2239
2240 for (i = 0; i < fw->size; i++)
2241 checksum += fw->data[i];
2242 if (checksum != 0)
2243 goto out;
2244
2245 start = le32_to_cpu(fw_info->fw_start);
2246 if (start > fw->size)
2247 goto out;
2248
2249 size = le32_to_cpu(fw_info->fw_len);
2250 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2251 goto out;
2252
2253 memcpy(version, fw_info->version, RTL_VER_SIZE);
2254
2255 pa->code = (__le32 *)(fw->data + start);
2256 pa->size = size;
2257 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002258 if (fw->size % FW_OPCODE_SIZE)
2259 goto out;
2260
2261 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2262
2263 pa->code = (__le32 *)fw->data;
2264 pa->size = fw->size / FW_OPCODE_SIZE;
2265 }
2266 version[RTL_VER_SIZE - 1] = 0;
2267
2268 rc = true;
2269out:
2270 return rc;
2271}
2272
Francois Romieufd112f22011-06-18 00:10:29 +02002273static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2274 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002275{
Francois Romieufd112f22011-06-18 00:10:29 +02002276 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002277 size_t index;
2278
Francois Romieu1c361ef2011-06-17 17:16:24 +02002279 for (index = 0; index < pa->size; index++) {
2280 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002281 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002282
hayeswang42b82dc2011-01-10 02:07:25 +00002283 switch(action & 0xf0000000) {
2284 case PHY_READ:
2285 case PHY_DATA_OR:
2286 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002287 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002288 case PHY_CLEAR_READCOUNT:
2289 case PHY_WRITE:
2290 case PHY_WRITE_PREVIOUS:
2291 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002292 break;
2293
hayeswang42b82dc2011-01-10 02:07:25 +00002294 case PHY_BJMPN:
2295 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002296 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002297 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002298 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002299 }
2300 break;
2301 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002302 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002303 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002304 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002305 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002306 }
2307 break;
2308 case PHY_COMP_EQ_SKIPN:
2309 case PHY_COMP_NEQ_SKIPN:
2310 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002311 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002312 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002313 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002314 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002315 }
2316 break;
2317
hayeswang42b82dc2011-01-10 02:07:25 +00002318 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002319 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002320 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002321 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002322 }
2323 }
Francois Romieufd112f22011-06-18 00:10:29 +02002324 rc = true;
2325out:
2326 return rc;
2327}
françois romieubca03d52011-01-03 15:07:31 +00002328
Francois Romieufd112f22011-06-18 00:10:29 +02002329static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2330{
2331 struct net_device *dev = tp->dev;
2332 int rc = -EINVAL;
2333
2334 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002335 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002336 goto out;
2337 }
2338
2339 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2340 rc = 0;
2341out:
2342 return rc;
2343}
2344
2345static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2346{
2347 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002348 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002349 u32 predata, count;
2350 size_t index;
2351
2352 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002353 org.write = ops->write;
2354 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002355
Francois Romieu1c361ef2011-06-17 17:16:24 +02002356 for (index = 0; index < pa->size; ) {
2357 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002358 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002359 u32 regno = (action & 0x0fff0000) >> 16;
2360
2361 if (!action)
2362 break;
françois romieubca03d52011-01-03 15:07:31 +00002363
2364 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002365 case PHY_READ:
2366 predata = rtl_readphy(tp, regno);
2367 count++;
2368 index++;
françois romieubca03d52011-01-03 15:07:31 +00002369 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002370 case PHY_DATA_OR:
2371 predata |= data;
2372 index++;
2373 break;
2374 case PHY_DATA_AND:
2375 predata &= data;
2376 index++;
2377 break;
2378 case PHY_BJMPN:
2379 index -= regno;
2380 break;
hayeswangeee37862013-04-01 22:23:38 +00002381 case PHY_MDIO_CHG:
2382 if (data == 0) {
2383 ops->write = org.write;
2384 ops->read = org.read;
2385 } else if (data == 1) {
2386 ops->write = mac_mcu_write;
2387 ops->read = mac_mcu_read;
2388 }
2389
hayeswang42b82dc2011-01-10 02:07:25 +00002390 index++;
2391 break;
2392 case PHY_CLEAR_READCOUNT:
2393 count = 0;
2394 index++;
2395 break;
2396 case PHY_WRITE:
2397 rtl_writephy(tp, regno, data);
2398 index++;
2399 break;
2400 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002401 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002402 break;
2403 case PHY_COMP_EQ_SKIPN:
2404 if (predata == data)
2405 index += regno;
2406 index++;
2407 break;
2408 case PHY_COMP_NEQ_SKIPN:
2409 if (predata != data)
2410 index += regno;
2411 index++;
2412 break;
2413 case PHY_WRITE_PREVIOUS:
2414 rtl_writephy(tp, regno, predata);
2415 index++;
2416 break;
2417 case PHY_SKIPN:
2418 index += regno + 1;
2419 break;
2420 case PHY_DELAY_MS:
2421 mdelay(data);
2422 index++;
2423 break;
2424
françois romieubca03d52011-01-03 15:07:31 +00002425 default:
2426 BUG();
2427 }
2428 }
hayeswangeee37862013-04-01 22:23:38 +00002429
2430 ops->write = org.write;
2431 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002432}
2433
françois romieuf1e02ed2011-01-13 13:07:53 +00002434static void rtl_release_firmware(struct rtl8169_private *tp)
2435{
Francois Romieub6ffd972011-06-17 17:00:05 +02002436 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2437 release_firmware(tp->rtl_fw->fw);
2438 kfree(tp->rtl_fw);
2439 }
2440 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002441}
2442
François Romieu953a12c2011-04-24 17:38:48 +02002443static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002444{
Francois Romieub6ffd972011-06-17 17:00:05 +02002445 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002446
2447 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002448 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002449 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002450}
2451
2452static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2453{
2454 if (rtl_readphy(tp, reg) != val)
2455 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2456 else
2457 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002458}
2459
françois romieu4da19632011-01-03 15:07:55 +00002460static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002462 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002463 { 0x1f, 0x0001 },
2464 { 0x06, 0x006e },
2465 { 0x08, 0x0708 },
2466 { 0x15, 0x4000 },
2467 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468
françois romieu0b9b5712009-08-10 19:44:56 +00002469 { 0x1f, 0x0001 },
2470 { 0x03, 0x00a1 },
2471 { 0x02, 0x0008 },
2472 { 0x01, 0x0120 },
2473 { 0x00, 0x1000 },
2474 { 0x04, 0x0800 },
2475 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476
françois romieu0b9b5712009-08-10 19:44:56 +00002477 { 0x03, 0xff41 },
2478 { 0x02, 0xdf60 },
2479 { 0x01, 0x0140 },
2480 { 0x00, 0x0077 },
2481 { 0x04, 0x7800 },
2482 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002483
françois romieu0b9b5712009-08-10 19:44:56 +00002484 { 0x03, 0x802f },
2485 { 0x02, 0x4f02 },
2486 { 0x01, 0x0409 },
2487 { 0x00, 0xf0f9 },
2488 { 0x04, 0x9800 },
2489 { 0x04, 0x9000 },
2490
2491 { 0x03, 0xdf01 },
2492 { 0x02, 0xdf20 },
2493 { 0x01, 0xff95 },
2494 { 0x00, 0xba00 },
2495 { 0x04, 0xa800 },
2496 { 0x04, 0xa000 },
2497
2498 { 0x03, 0xff41 },
2499 { 0x02, 0xdf20 },
2500 { 0x01, 0x0140 },
2501 { 0x00, 0x00bb },
2502 { 0x04, 0xb800 },
2503 { 0x04, 0xb000 },
2504
2505 { 0x03, 0xdf41 },
2506 { 0x02, 0xdc60 },
2507 { 0x01, 0x6340 },
2508 { 0x00, 0x007d },
2509 { 0x04, 0xd800 },
2510 { 0x04, 0xd000 },
2511
2512 { 0x03, 0xdf01 },
2513 { 0x02, 0xdf20 },
2514 { 0x01, 0x100a },
2515 { 0x00, 0xa0ff },
2516 { 0x04, 0xf800 },
2517 { 0x04, 0xf000 },
2518
2519 { 0x1f, 0x0000 },
2520 { 0x0b, 0x0000 },
2521 { 0x00, 0x9200 }
2522 };
2523
françois romieu4da19632011-01-03 15:07:55 +00002524 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002525}
2526
françois romieu4da19632011-01-03 15:07:55 +00002527static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002528{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002529 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002530 { 0x1f, 0x0002 },
2531 { 0x01, 0x90d0 },
2532 { 0x1f, 0x0000 }
2533 };
2534
françois romieu4da19632011-01-03 15:07:55 +00002535 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002536}
2537
françois romieu4da19632011-01-03 15:07:55 +00002538static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002539{
2540 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002541
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002542 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2543 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002544 return;
2545
françois romieu4da19632011-01-03 15:07:55 +00002546 rtl_writephy(tp, 0x1f, 0x0001);
2547 rtl_writephy(tp, 0x10, 0xf01b);
2548 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002549}
2550
françois romieu4da19632011-01-03 15:07:55 +00002551static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002552{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002553 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002554 { 0x1f, 0x0001 },
2555 { 0x04, 0x0000 },
2556 { 0x03, 0x00a1 },
2557 { 0x02, 0x0008 },
2558 { 0x01, 0x0120 },
2559 { 0x00, 0x1000 },
2560 { 0x04, 0x0800 },
2561 { 0x04, 0x9000 },
2562 { 0x03, 0x802f },
2563 { 0x02, 0x4f02 },
2564 { 0x01, 0x0409 },
2565 { 0x00, 0xf099 },
2566 { 0x04, 0x9800 },
2567 { 0x04, 0xa000 },
2568 { 0x03, 0xdf01 },
2569 { 0x02, 0xdf20 },
2570 { 0x01, 0xff95 },
2571 { 0x00, 0xba00 },
2572 { 0x04, 0xa800 },
2573 { 0x04, 0xf000 },
2574 { 0x03, 0xdf01 },
2575 { 0x02, 0xdf20 },
2576 { 0x01, 0x101a },
2577 { 0x00, 0xa0ff },
2578 { 0x04, 0xf800 },
2579 { 0x04, 0x0000 },
2580 { 0x1f, 0x0000 },
2581
2582 { 0x1f, 0x0001 },
2583 { 0x10, 0xf41b },
2584 { 0x14, 0xfb54 },
2585 { 0x18, 0xf5c7 },
2586 { 0x1f, 0x0000 },
2587
2588 { 0x1f, 0x0001 },
2589 { 0x17, 0x0cc0 },
2590 { 0x1f, 0x0000 }
2591 };
2592
françois romieu4da19632011-01-03 15:07:55 +00002593 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002594
françois romieu4da19632011-01-03 15:07:55 +00002595 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002596}
2597
françois romieu4da19632011-01-03 15:07:55 +00002598static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002599{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002600 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002601 { 0x1f, 0x0001 },
2602 { 0x04, 0x0000 },
2603 { 0x03, 0x00a1 },
2604 { 0x02, 0x0008 },
2605 { 0x01, 0x0120 },
2606 { 0x00, 0x1000 },
2607 { 0x04, 0x0800 },
2608 { 0x04, 0x9000 },
2609 { 0x03, 0x802f },
2610 { 0x02, 0x4f02 },
2611 { 0x01, 0x0409 },
2612 { 0x00, 0xf099 },
2613 { 0x04, 0x9800 },
2614 { 0x04, 0xa000 },
2615 { 0x03, 0xdf01 },
2616 { 0x02, 0xdf20 },
2617 { 0x01, 0xff95 },
2618 { 0x00, 0xba00 },
2619 { 0x04, 0xa800 },
2620 { 0x04, 0xf000 },
2621 { 0x03, 0xdf01 },
2622 { 0x02, 0xdf20 },
2623 { 0x01, 0x101a },
2624 { 0x00, 0xa0ff },
2625 { 0x04, 0xf800 },
2626 { 0x04, 0x0000 },
2627 { 0x1f, 0x0000 },
2628
2629 { 0x1f, 0x0001 },
2630 { 0x0b, 0x8480 },
2631 { 0x1f, 0x0000 },
2632
2633 { 0x1f, 0x0001 },
2634 { 0x18, 0x67c7 },
2635 { 0x04, 0x2000 },
2636 { 0x03, 0x002f },
2637 { 0x02, 0x4360 },
2638 { 0x01, 0x0109 },
2639 { 0x00, 0x3022 },
2640 { 0x04, 0x2800 },
2641 { 0x1f, 0x0000 },
2642
2643 { 0x1f, 0x0001 },
2644 { 0x17, 0x0cc0 },
2645 { 0x1f, 0x0000 }
2646 };
2647
françois romieu4da19632011-01-03 15:07:55 +00002648 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002649}
2650
françois romieu4da19632011-01-03 15:07:55 +00002651static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002652{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002653 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002654 { 0x10, 0xf41b },
2655 { 0x1f, 0x0000 }
2656 };
2657
françois romieu4da19632011-01-03 15:07:55 +00002658 rtl_writephy(tp, 0x1f, 0x0001);
2659 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002660
françois romieu4da19632011-01-03 15:07:55 +00002661 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002662}
2663
françois romieu4da19632011-01-03 15:07:55 +00002664static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002665{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002666 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002667 { 0x1f, 0x0001 },
2668 { 0x10, 0xf41b },
2669 { 0x1f, 0x0000 }
2670 };
2671
françois romieu4da19632011-01-03 15:07:55 +00002672 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002673}
2674
françois romieu4da19632011-01-03 15:07:55 +00002675static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002676{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002677 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002678 { 0x1f, 0x0000 },
2679 { 0x1d, 0x0f00 },
2680 { 0x1f, 0x0002 },
2681 { 0x0c, 0x1ec8 },
2682 { 0x1f, 0x0000 }
2683 };
2684
françois romieu4da19632011-01-03 15:07:55 +00002685 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002686}
2687
françois romieu4da19632011-01-03 15:07:55 +00002688static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002689{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002690 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002691 { 0x1f, 0x0001 },
2692 { 0x1d, 0x3d98 },
2693 { 0x1f, 0x0000 }
2694 };
2695
françois romieu4da19632011-01-03 15:07:55 +00002696 rtl_writephy(tp, 0x1f, 0x0000);
2697 rtl_patchphy(tp, 0x14, 1 << 5);
2698 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002699
françois romieu4da19632011-01-03 15:07:55 +00002700 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002701}
2702
françois romieu4da19632011-01-03 15:07:55 +00002703static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002704{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002705 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002706 { 0x1f, 0x0001 },
2707 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002708 { 0x1f, 0x0002 },
2709 { 0x00, 0x88d4 },
2710 { 0x01, 0x82b1 },
2711 { 0x03, 0x7002 },
2712 { 0x08, 0x9e30 },
2713 { 0x09, 0x01f0 },
2714 { 0x0a, 0x5500 },
2715 { 0x0c, 0x00c8 },
2716 { 0x1f, 0x0003 },
2717 { 0x12, 0xc096 },
2718 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002719 { 0x1f, 0x0000 },
2720 { 0x1f, 0x0000 },
2721 { 0x09, 0x2000 },
2722 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002723 };
2724
françois romieu4da19632011-01-03 15:07:55 +00002725 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002726
françois romieu4da19632011-01-03 15:07:55 +00002727 rtl_patchphy(tp, 0x14, 1 << 5);
2728 rtl_patchphy(tp, 0x0d, 1 << 5);
2729 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002730}
2731
françois romieu4da19632011-01-03 15:07:55 +00002732static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002733{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002734 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002735 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002736 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002737 { 0x03, 0x802f },
2738 { 0x02, 0x4f02 },
2739 { 0x01, 0x0409 },
2740 { 0x00, 0xf099 },
2741 { 0x04, 0x9800 },
2742 { 0x04, 0x9000 },
2743 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002744 { 0x1f, 0x0002 },
2745 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002746 { 0x06, 0x0761 },
2747 { 0x1f, 0x0003 },
2748 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002749 { 0x1f, 0x0000 }
2750 };
2751
françois romieu4da19632011-01-03 15:07:55 +00002752 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002753
françois romieu4da19632011-01-03 15:07:55 +00002754 rtl_patchphy(tp, 0x16, 1 << 0);
2755 rtl_patchphy(tp, 0x14, 1 << 5);
2756 rtl_patchphy(tp, 0x0d, 1 << 5);
2757 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002758}
2759
françois romieu4da19632011-01-03 15:07:55 +00002760static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002761{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002762 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002763 { 0x1f, 0x0001 },
2764 { 0x12, 0x2300 },
2765 { 0x1d, 0x3d98 },
2766 { 0x1f, 0x0002 },
2767 { 0x0c, 0x7eb8 },
2768 { 0x06, 0x5461 },
2769 { 0x1f, 0x0003 },
2770 { 0x16, 0x0f0a },
2771 { 0x1f, 0x0000 }
2772 };
2773
françois romieu4da19632011-01-03 15:07:55 +00002774 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002775
françois romieu4da19632011-01-03 15:07:55 +00002776 rtl_patchphy(tp, 0x16, 1 << 0);
2777 rtl_patchphy(tp, 0x14, 1 << 5);
2778 rtl_patchphy(tp, 0x0d, 1 << 5);
2779 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002780}
2781
françois romieu4da19632011-01-03 15:07:55 +00002782static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002783{
françois romieu4da19632011-01-03 15:07:55 +00002784 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002785}
2786
françois romieubca03d52011-01-03 15:07:31 +00002787static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002788{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002789 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002790 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002791 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002792 { 0x06, 0x4064 },
2793 { 0x07, 0x2863 },
2794 { 0x08, 0x059c },
2795 { 0x09, 0x26b4 },
2796 { 0x0a, 0x6a19 },
2797 { 0x0b, 0xdcc8 },
2798 { 0x10, 0xf06d },
2799 { 0x14, 0x7f68 },
2800 { 0x18, 0x7fd9 },
2801 { 0x1c, 0xf0ff },
2802 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002803 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002804 { 0x12, 0xf49f },
2805 { 0x13, 0x070b },
2806 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002807 { 0x14, 0x94c0 },
2808
2809 /*
2810 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002811 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002812 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002813 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002814 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002815 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002816 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002817 { 0x06, 0x5561 },
2818
2819 /*
2820 * Can not link to 1Gbps with bad cable
2821 * Decrease SNR threshold form 21.07dB to 19.04dB
2822 */
2823 { 0x1f, 0x0001 },
2824 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002825
2826 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002827 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002828 };
2829
françois romieu4da19632011-01-03 15:07:55 +00002830 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002831
françois romieubca03d52011-01-03 15:07:31 +00002832 /*
2833 * Rx Error Issue
2834 * Fine Tune Switching regulator parameter
2835 */
françois romieu4da19632011-01-03 15:07:55 +00002836 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002837 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2838 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002839
Francois Romieufdf6fc02012-07-06 22:40:38 +02002840 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002841 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002842 { 0x1f, 0x0002 },
2843 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002844 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002845 { 0x05, 0x8330 },
2846 { 0x06, 0x669a },
2847 { 0x1f, 0x0002 }
2848 };
2849 int val;
2850
françois romieu4da19632011-01-03 15:07:55 +00002851 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002852
françois romieu4da19632011-01-03 15:07:55 +00002853 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002854
2855 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002856 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002857 0x0065, 0x0066, 0x0067, 0x0068,
2858 0x0069, 0x006a, 0x006b, 0x006c
2859 };
2860 int i;
2861
françois romieu4da19632011-01-03 15:07:55 +00002862 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002863
2864 val &= 0xff00;
2865 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002866 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002867 }
2868 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002869 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002870 { 0x1f, 0x0002 },
2871 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002872 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002873 { 0x05, 0x8330 },
2874 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002875 };
2876
françois romieu4da19632011-01-03 15:07:55 +00002877 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002878 }
2879
françois romieubca03d52011-01-03 15:07:31 +00002880 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002881 rtl_writephy(tp, 0x1f, 0x0002);
2882 rtl_patchphy(tp, 0x0d, 0x0300);
2883 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002884
françois romieubca03d52011-01-03 15:07:31 +00002885 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002886 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002887 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2888 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002889
françois romieu4da19632011-01-03 15:07:55 +00002890 rtl_writephy(tp, 0x1f, 0x0005);
2891 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002892
2893 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002894
françois romieu4da19632011-01-03 15:07:55 +00002895 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002896}
2897
françois romieubca03d52011-01-03 15:07:31 +00002898static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002899{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002900 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002901 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00002902 { 0x1f, 0x0001 },
2903 { 0x06, 0x4064 },
2904 { 0x07, 0x2863 },
2905 { 0x08, 0x059c },
2906 { 0x09, 0x26b4 },
2907 { 0x0a, 0x6a19 },
2908 { 0x0b, 0xdcc8 },
2909 { 0x10, 0xf06d },
2910 { 0x14, 0x7f68 },
2911 { 0x18, 0x7fd9 },
2912 { 0x1c, 0xf0ff },
2913 { 0x1d, 0x3d9c },
2914 { 0x1f, 0x0003 },
2915 { 0x12, 0xf49f },
2916 { 0x13, 0x070b },
2917 { 0x1a, 0x05ad },
2918 { 0x14, 0x94c0 },
2919
françois romieubca03d52011-01-03 15:07:31 +00002920 /*
2921 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002922 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002923 */
françois romieudaf9df62009-10-07 12:44:20 +00002924 { 0x1f, 0x0002 },
2925 { 0x06, 0x5561 },
2926 { 0x1f, 0x0005 },
2927 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002928 { 0x06, 0x5561 },
2929
2930 /*
2931 * Can not link to 1Gbps with bad cable
2932 * Decrease SNR threshold form 21.07dB to 19.04dB
2933 */
2934 { 0x1f, 0x0001 },
2935 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002936
2937 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002938 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00002939 };
2940
françois romieu4da19632011-01-03 15:07:55 +00002941 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00002942
Francois Romieufdf6fc02012-07-06 22:40:38 +02002943 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002944 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002945 { 0x1f, 0x0002 },
2946 { 0x05, 0x669a },
2947 { 0x1f, 0x0005 },
2948 { 0x05, 0x8330 },
2949 { 0x06, 0x669a },
2950
2951 { 0x1f, 0x0002 }
2952 };
2953 int val;
2954
françois romieu4da19632011-01-03 15:07:55 +00002955 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002956
françois romieu4da19632011-01-03 15:07:55 +00002957 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002958 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08002959 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002960 0x0065, 0x0066, 0x0067, 0x0068,
2961 0x0069, 0x006a, 0x006b, 0x006c
2962 };
2963 int i;
2964
françois romieu4da19632011-01-03 15:07:55 +00002965 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002966
2967 val &= 0xff00;
2968 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002969 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002970 }
2971 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002972 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002973 { 0x1f, 0x0002 },
2974 { 0x05, 0x2642 },
2975 { 0x1f, 0x0005 },
2976 { 0x05, 0x8330 },
2977 { 0x06, 0x2642 }
2978 };
2979
françois romieu4da19632011-01-03 15:07:55 +00002980 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002981 }
2982
françois romieubca03d52011-01-03 15:07:31 +00002983 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002984 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002985 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2986 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002987
françois romieubca03d52011-01-03 15:07:31 +00002988 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00002989 rtl_writephy(tp, 0x1f, 0x0002);
2990 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00002991
françois romieu4da19632011-01-03 15:07:55 +00002992 rtl_writephy(tp, 0x1f, 0x0005);
2993 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002994
2995 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00002996
françois romieu4da19632011-01-03 15:07:55 +00002997 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002998}
2999
françois romieu4da19632011-01-03 15:07:55 +00003000static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003001{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003002 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003003 { 0x1f, 0x0002 },
3004 { 0x10, 0x0008 },
3005 { 0x0d, 0x006c },
3006
3007 { 0x1f, 0x0000 },
3008 { 0x0d, 0xf880 },
3009
3010 { 0x1f, 0x0001 },
3011 { 0x17, 0x0cc0 },
3012
3013 { 0x1f, 0x0001 },
3014 { 0x0b, 0xa4d8 },
3015 { 0x09, 0x281c },
3016 { 0x07, 0x2883 },
3017 { 0x0a, 0x6b35 },
3018 { 0x1d, 0x3da4 },
3019 { 0x1c, 0xeffd },
3020 { 0x14, 0x7f52 },
3021 { 0x18, 0x7fc6 },
3022 { 0x08, 0x0601 },
3023 { 0x06, 0x4063 },
3024 { 0x10, 0xf074 },
3025 { 0x1f, 0x0003 },
3026 { 0x13, 0x0789 },
3027 { 0x12, 0xf4bd },
3028 { 0x1a, 0x04fd },
3029 { 0x14, 0x84b0 },
3030 { 0x1f, 0x0000 },
3031 { 0x00, 0x9200 },
3032
3033 { 0x1f, 0x0005 },
3034 { 0x01, 0x0340 },
3035 { 0x1f, 0x0001 },
3036 { 0x04, 0x4000 },
3037 { 0x03, 0x1d21 },
3038 { 0x02, 0x0c32 },
3039 { 0x01, 0x0200 },
3040 { 0x00, 0x5554 },
3041 { 0x04, 0x4800 },
3042 { 0x04, 0x4000 },
3043 { 0x04, 0xf000 },
3044 { 0x03, 0xdf01 },
3045 { 0x02, 0xdf20 },
3046 { 0x01, 0x101a },
3047 { 0x00, 0xa0ff },
3048 { 0x04, 0xf800 },
3049 { 0x04, 0xf000 },
3050 { 0x1f, 0x0000 },
3051
3052 { 0x1f, 0x0007 },
3053 { 0x1e, 0x0023 },
3054 { 0x16, 0x0000 },
3055 { 0x1f, 0x0000 }
3056 };
3057
françois romieu4da19632011-01-03 15:07:55 +00003058 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003059}
3060
françois romieue6de30d2011-01-03 15:08:37 +00003061static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3062{
3063 static const struct phy_reg phy_reg_init[] = {
3064 { 0x1f, 0x0001 },
3065 { 0x17, 0x0cc0 },
3066
3067 { 0x1f, 0x0007 },
3068 { 0x1e, 0x002d },
3069 { 0x18, 0x0040 },
3070 { 0x1f, 0x0000 }
3071 };
3072
3073 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3074 rtl_patchphy(tp, 0x0d, 1 << 5);
3075}
3076
Hayes Wang70090422011-07-06 15:58:06 +08003077static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003078{
3079 static const struct phy_reg phy_reg_init[] = {
3080 /* Enable Delay cap */
3081 { 0x1f, 0x0005 },
3082 { 0x05, 0x8b80 },
3083 { 0x06, 0xc896 },
3084 { 0x1f, 0x0000 },
3085
3086 /* Channel estimation fine tune */
3087 { 0x1f, 0x0001 },
3088 { 0x0b, 0x6c20 },
3089 { 0x07, 0x2872 },
3090 { 0x1c, 0xefff },
3091 { 0x1f, 0x0003 },
3092 { 0x14, 0x6420 },
3093 { 0x1f, 0x0000 },
3094
3095 /* Update PFM & 10M TX idle timer */
3096 { 0x1f, 0x0007 },
3097 { 0x1e, 0x002f },
3098 { 0x15, 0x1919 },
3099 { 0x1f, 0x0000 },
3100
3101 { 0x1f, 0x0007 },
3102 { 0x1e, 0x00ac },
3103 { 0x18, 0x0006 },
3104 { 0x1f, 0x0000 }
3105 };
3106
Francois Romieu15ecd032011-04-27 13:52:22 -07003107 rtl_apply_firmware(tp);
3108
hayeswang01dc7fe2011-03-21 01:50:28 +00003109 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3110
3111 /* DCO enable for 10M IDLE Power */
3112 rtl_writephy(tp, 0x1f, 0x0007);
3113 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003114 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003115 rtl_writephy(tp, 0x1f, 0x0000);
3116
3117 /* For impedance matching */
3118 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003119 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003120 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003121
3122 /* PHY auto speed down */
3123 rtl_writephy(tp, 0x1f, 0x0007);
3124 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003125 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003126 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003127 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003128
3129 rtl_writephy(tp, 0x1f, 0x0005);
3130 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003131 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003132 rtl_writephy(tp, 0x1f, 0x0000);
3133
3134 rtl_writephy(tp, 0x1f, 0x0005);
3135 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003136 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003137 rtl_writephy(tp, 0x1f, 0x0007);
3138 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003139 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003140 rtl_writephy(tp, 0x1f, 0x0006);
3141 rtl_writephy(tp, 0x00, 0x5a00);
3142 rtl_writephy(tp, 0x1f, 0x0000);
3143 rtl_writephy(tp, 0x0d, 0x0007);
3144 rtl_writephy(tp, 0x0e, 0x003c);
3145 rtl_writephy(tp, 0x0d, 0x4007);
3146 rtl_writephy(tp, 0x0e, 0x0000);
3147 rtl_writephy(tp, 0x0d, 0x0000);
3148}
3149
françois romieu9ecb9aa2012-12-07 11:20:21 +00003150static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3151{
3152 const u16 w[] = {
3153 addr[0] | (addr[1] << 8),
3154 addr[2] | (addr[3] << 8),
3155 addr[4] | (addr[5] << 8)
3156 };
3157 const struct exgmac_reg e[] = {
3158 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3159 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3160 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3161 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3162 };
3163
3164 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3165}
3166
Hayes Wang70090422011-07-06 15:58:06 +08003167static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3168{
3169 static const struct phy_reg phy_reg_init[] = {
3170 /* Enable Delay cap */
3171 { 0x1f, 0x0004 },
3172 { 0x1f, 0x0007 },
3173 { 0x1e, 0x00ac },
3174 { 0x18, 0x0006 },
3175 { 0x1f, 0x0002 },
3176 { 0x1f, 0x0000 },
3177 { 0x1f, 0x0000 },
3178
3179 /* Channel estimation fine tune */
3180 { 0x1f, 0x0003 },
3181 { 0x09, 0xa20f },
3182 { 0x1f, 0x0000 },
3183 { 0x1f, 0x0000 },
3184
3185 /* Green Setting */
3186 { 0x1f, 0x0005 },
3187 { 0x05, 0x8b5b },
3188 { 0x06, 0x9222 },
3189 { 0x05, 0x8b6d },
3190 { 0x06, 0x8000 },
3191 { 0x05, 0x8b76 },
3192 { 0x06, 0x8000 },
3193 { 0x1f, 0x0000 }
3194 };
3195
3196 rtl_apply_firmware(tp);
3197
3198 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3199
3200 /* For 4-corner performance improve */
3201 rtl_writephy(tp, 0x1f, 0x0005);
3202 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003203 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003204 rtl_writephy(tp, 0x1f, 0x0000);
3205
3206 /* PHY auto speed down */
3207 rtl_writephy(tp, 0x1f, 0x0004);
3208 rtl_writephy(tp, 0x1f, 0x0007);
3209 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003210 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003211 rtl_writephy(tp, 0x1f, 0x0002);
3212 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003213 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003214
3215 /* improve 10M EEE waveform */
3216 rtl_writephy(tp, 0x1f, 0x0005);
3217 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003218 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003219 rtl_writephy(tp, 0x1f, 0x0000);
3220
3221 /* Improve 2-pair detection performance */
3222 rtl_writephy(tp, 0x1f, 0x0005);
3223 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003224 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003225 rtl_writephy(tp, 0x1f, 0x0000);
3226
3227 /* EEE setting */
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003228 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003229 rtl_writephy(tp, 0x1f, 0x0005);
3230 rtl_writephy(tp, 0x05, 0x8b85);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003231 rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003232 rtl_writephy(tp, 0x1f, 0x0004);
3233 rtl_writephy(tp, 0x1f, 0x0007);
3234 rtl_writephy(tp, 0x1e, 0x0020);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003235 rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003236 rtl_writephy(tp, 0x1f, 0x0002);
3237 rtl_writephy(tp, 0x1f, 0x0000);
3238 rtl_writephy(tp, 0x0d, 0x0007);
3239 rtl_writephy(tp, 0x0e, 0x003c);
3240 rtl_writephy(tp, 0x0d, 0x4007);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003241 rtl_writephy(tp, 0x0e, 0x0006);
Hayes Wang70090422011-07-06 15:58:06 +08003242 rtl_writephy(tp, 0x0d, 0x0000);
3243
3244 /* Green feature */
3245 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003246 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3247 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003248 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003249 rtl_writephy(tp, 0x1f, 0x0005);
3250 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3251 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003252
françois romieu9ecb9aa2012-12-07 11:20:21 +00003253 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3254 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003255}
3256
Hayes Wang5f886e02012-03-30 14:33:03 +08003257static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3258{
3259 /* For 4-corner performance improve */
3260 rtl_writephy(tp, 0x1f, 0x0005);
3261 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003262 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003263 rtl_writephy(tp, 0x1f, 0x0000);
3264
3265 /* PHY auto speed down */
3266 rtl_writephy(tp, 0x1f, 0x0007);
3267 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003268 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003269 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003270 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003271
3272 /* Improve 10M EEE waveform */
3273 rtl_writephy(tp, 0x1f, 0x0005);
3274 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003275 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003276 rtl_writephy(tp, 0x1f, 0x0000);
3277}
3278
Hayes Wangc2218922011-09-06 16:55:18 +08003279static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3280{
3281 static const struct phy_reg phy_reg_init[] = {
3282 /* Channel estimation fine tune */
3283 { 0x1f, 0x0003 },
3284 { 0x09, 0xa20f },
3285 { 0x1f, 0x0000 },
3286
3287 /* Modify green table for giga & fnet */
3288 { 0x1f, 0x0005 },
3289 { 0x05, 0x8b55 },
3290 { 0x06, 0x0000 },
3291 { 0x05, 0x8b5e },
3292 { 0x06, 0x0000 },
3293 { 0x05, 0x8b67 },
3294 { 0x06, 0x0000 },
3295 { 0x05, 0x8b70 },
3296 { 0x06, 0x0000 },
3297 { 0x1f, 0x0000 },
3298 { 0x1f, 0x0007 },
3299 { 0x1e, 0x0078 },
3300 { 0x17, 0x0000 },
3301 { 0x19, 0x00fb },
3302 { 0x1f, 0x0000 },
3303
3304 /* Modify green table for 10M */
3305 { 0x1f, 0x0005 },
3306 { 0x05, 0x8b79 },
3307 { 0x06, 0xaa00 },
3308 { 0x1f, 0x0000 },
3309
3310 /* Disable hiimpedance detection (RTCT) */
3311 { 0x1f, 0x0003 },
3312 { 0x01, 0x328a },
3313 { 0x1f, 0x0000 }
3314 };
3315
3316 rtl_apply_firmware(tp);
3317
3318 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3319
Hayes Wang5f886e02012-03-30 14:33:03 +08003320 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003321
3322 /* Improve 2-pair detection performance */
3323 rtl_writephy(tp, 0x1f, 0x0005);
3324 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003325 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003326 rtl_writephy(tp, 0x1f, 0x0000);
3327}
3328
3329static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3330{
3331 rtl_apply_firmware(tp);
3332
Hayes Wang5f886e02012-03-30 14:33:03 +08003333 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003334}
3335
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003336static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3337{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003338 static const struct phy_reg phy_reg_init[] = {
3339 /* Channel estimation fine tune */
3340 { 0x1f, 0x0003 },
3341 { 0x09, 0xa20f },
3342 { 0x1f, 0x0000 },
3343
3344 /* Modify green table for giga & fnet */
3345 { 0x1f, 0x0005 },
3346 { 0x05, 0x8b55 },
3347 { 0x06, 0x0000 },
3348 { 0x05, 0x8b5e },
3349 { 0x06, 0x0000 },
3350 { 0x05, 0x8b67 },
3351 { 0x06, 0x0000 },
3352 { 0x05, 0x8b70 },
3353 { 0x06, 0x0000 },
3354 { 0x1f, 0x0000 },
3355 { 0x1f, 0x0007 },
3356 { 0x1e, 0x0078 },
3357 { 0x17, 0x0000 },
3358 { 0x19, 0x00aa },
3359 { 0x1f, 0x0000 },
3360
3361 /* Modify green table for 10M */
3362 { 0x1f, 0x0005 },
3363 { 0x05, 0x8b79 },
3364 { 0x06, 0xaa00 },
3365 { 0x1f, 0x0000 },
3366
3367 /* Disable hiimpedance detection (RTCT) */
3368 { 0x1f, 0x0003 },
3369 { 0x01, 0x328a },
3370 { 0x1f, 0x0000 }
3371 };
3372
3373
3374 rtl_apply_firmware(tp);
3375
3376 rtl8168f_hw_phy_config(tp);
3377
3378 /* Improve 2-pair detection performance */
3379 rtl_writephy(tp, 0x1f, 0x0005);
3380 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003381 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003382 rtl_writephy(tp, 0x1f, 0x0000);
3383
3384 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3385
3386 /* Modify green table for giga */
3387 rtl_writephy(tp, 0x1f, 0x0005);
3388 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003389 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003390 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003391 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003392 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003393 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003394 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003395 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003396 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003397 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003398 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003399 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003400 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003401 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003402 rtl_writephy(tp, 0x1f, 0x0000);
3403
3404 /* uc same-seed solution */
3405 rtl_writephy(tp, 0x1f, 0x0005);
3406 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003407 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003408 rtl_writephy(tp, 0x1f, 0x0000);
3409
3410 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003411 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003412 rtl_writephy(tp, 0x1f, 0x0005);
3413 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003414 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003415 rtl_writephy(tp, 0x1f, 0x0004);
3416 rtl_writephy(tp, 0x1f, 0x0007);
3417 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003418 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003419 rtl_writephy(tp, 0x1f, 0x0000);
3420 rtl_writephy(tp, 0x0d, 0x0007);
3421 rtl_writephy(tp, 0x0e, 0x003c);
3422 rtl_writephy(tp, 0x0d, 0x4007);
3423 rtl_writephy(tp, 0x0e, 0x0000);
3424 rtl_writephy(tp, 0x0d, 0x0000);
3425
3426 /* Green feature */
3427 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003428 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3429 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003430 rtl_writephy(tp, 0x1f, 0x0000);
3431}
3432
Hayes Wangc5583862012-07-02 17:23:22 +08003433static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3434{
Hayes Wangc5583862012-07-02 17:23:22 +08003435 rtl_apply_firmware(tp);
3436
hayeswang41f44d12013-04-01 22:23:36 +00003437 rtl_writephy(tp, 0x1f, 0x0a46);
3438 if (rtl_readphy(tp, 0x10) & 0x0100) {
3439 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003440 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003441 } else {
3442 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003443 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003444 }
Hayes Wangc5583862012-07-02 17:23:22 +08003445
hayeswang41f44d12013-04-01 22:23:36 +00003446 rtl_writephy(tp, 0x1f, 0x0a46);
3447 if (rtl_readphy(tp, 0x13) & 0x0100) {
3448 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003449 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003450 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003451 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003452 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003453 }
Hayes Wangc5583862012-07-02 17:23:22 +08003454
hayeswang41f44d12013-04-01 22:23:36 +00003455 /* Enable PHY auto speed down */
3456 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003457 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003458
hayeswangfe7524c2013-04-01 22:23:37 +00003459 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003460 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003461 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003462 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003463 rtl_writephy(tp, 0x1f, 0x0a43);
3464 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003465 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3466 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003467
hayeswang41f44d12013-04-01 22:23:36 +00003468 /* EEE auto-fallback function */
3469 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003470 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003471
hayeswang41f44d12013-04-01 22:23:36 +00003472 /* Enable UC LPF tune function */
3473 rtl_writephy(tp, 0x1f, 0x0a43);
3474 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003475 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003476
3477 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003478 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003479
hayeswangfe7524c2013-04-01 22:23:37 +00003480 /* Improve SWR Efficiency */
3481 rtl_writephy(tp, 0x1f, 0x0bcd);
3482 rtl_writephy(tp, 0x14, 0x5065);
3483 rtl_writephy(tp, 0x14, 0xd065);
3484 rtl_writephy(tp, 0x1f, 0x0bc8);
3485 rtl_writephy(tp, 0x11, 0x5655);
3486 rtl_writephy(tp, 0x1f, 0x0bcd);
3487 rtl_writephy(tp, 0x14, 0x1065);
3488 rtl_writephy(tp, 0x14, 0x9065);
3489 rtl_writephy(tp, 0x14, 0x1065);
3490
David Chang1bac1072013-11-27 15:48:36 +08003491 /* Check ALDPS bit, disable it if enabled */
3492 rtl_writephy(tp, 0x1f, 0x0a43);
3493 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003494 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003495
hayeswang41f44d12013-04-01 22:23:36 +00003496 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003497}
3498
hayeswang57538c42013-04-01 22:23:40 +00003499static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3500{
3501 rtl_apply_firmware(tp);
3502}
3503
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003504static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3505{
3506 u16 dout_tapbin;
3507 u32 data;
3508
3509 rtl_apply_firmware(tp);
3510
3511 /* CHN EST parameters adjust - giga master */
3512 rtl_writephy(tp, 0x1f, 0x0a43);
3513 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003514 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003515 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003516 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003517 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003518 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003519 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003520 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003521 rtl_writephy(tp, 0x1f, 0x0000);
3522
3523 /* CHN EST parameters adjust - giga slave */
3524 rtl_writephy(tp, 0x1f, 0x0a43);
3525 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003526 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003527 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003528 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003529 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003530 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003531 rtl_writephy(tp, 0x1f, 0x0000);
3532
3533 /* CHN EST parameters adjust - fnet */
3534 rtl_writephy(tp, 0x1f, 0x0a43);
3535 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003536 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003537 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003538 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003539 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003540 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003541 rtl_writephy(tp, 0x1f, 0x0000);
3542
3543 /* enable R-tune & PGA-retune function */
3544 dout_tapbin = 0;
3545 rtl_writephy(tp, 0x1f, 0x0a46);
3546 data = rtl_readphy(tp, 0x13);
3547 data &= 3;
3548 data <<= 2;
3549 dout_tapbin |= data;
3550 data = rtl_readphy(tp, 0x12);
3551 data &= 0xc000;
3552 data >>= 14;
3553 dout_tapbin |= data;
3554 dout_tapbin = ~(dout_tapbin^0x08);
3555 dout_tapbin <<= 12;
3556 dout_tapbin &= 0xf000;
3557 rtl_writephy(tp, 0x1f, 0x0a43);
3558 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003559 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003560 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003561 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003562 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003563 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003564 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003565 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003566
3567 rtl_writephy(tp, 0x1f, 0x0a43);
3568 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003569 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003570 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003571 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003572 rtl_writephy(tp, 0x1f, 0x0000);
3573
3574 /* enable GPHY 10M */
3575 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003576 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003577 rtl_writephy(tp, 0x1f, 0x0000);
3578
3579 /* SAR ADC performance */
3580 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003581 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003582 rtl_writephy(tp, 0x1f, 0x0000);
3583
3584 rtl_writephy(tp, 0x1f, 0x0a43);
3585 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003586 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003587 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003588 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003589 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003590 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003591 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003592 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003593 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003594 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003595 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003596 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003597 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003598 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003599 rtl_writephy(tp, 0x1f, 0x0000);
3600
3601 /* disable phy pfm mode */
3602 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003603 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003604 rtl_writephy(tp, 0x1f, 0x0000);
3605
3606 /* Check ALDPS bit, disable it if enabled */
3607 rtl_writephy(tp, 0x1f, 0x0a43);
3608 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003609 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003610
3611 rtl_writephy(tp, 0x1f, 0x0000);
3612}
3613
3614static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3615{
3616 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3617 u16 rlen;
3618 u32 data;
3619
3620 rtl_apply_firmware(tp);
3621
3622 /* CHIN EST parameter update */
3623 rtl_writephy(tp, 0x1f, 0x0a43);
3624 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003625 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003626 rtl_writephy(tp, 0x1f, 0x0000);
3627
3628 /* enable R-tune & PGA-retune function */
3629 rtl_writephy(tp, 0x1f, 0x0a43);
3630 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003631 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003632 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003633 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003634 rtl_writephy(tp, 0x1f, 0x0000);
3635
3636 /* enable GPHY 10M */
3637 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003638 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003639 rtl_writephy(tp, 0x1f, 0x0000);
3640
3641 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3642 data = r8168_mac_ocp_read(tp, 0xdd02);
3643 ioffset_p3 = ((data & 0x80)>>7);
3644 ioffset_p3 <<= 3;
3645
3646 data = r8168_mac_ocp_read(tp, 0xdd00);
3647 ioffset_p3 |= ((data & (0xe000))>>13);
3648 ioffset_p2 = ((data & (0x1e00))>>9);
3649 ioffset_p1 = ((data & (0x01e0))>>5);
3650 ioffset_p0 = ((data & 0x0010)>>4);
3651 ioffset_p0 <<= 3;
3652 ioffset_p0 |= (data & (0x07));
3653 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3654
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003655 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003656 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003657 rtl_writephy(tp, 0x1f, 0x0bcf);
3658 rtl_writephy(tp, 0x16, data);
3659 rtl_writephy(tp, 0x1f, 0x0000);
3660 }
3661
3662 /* Modify rlen (TX LPF corner frequency) level */
3663 rtl_writephy(tp, 0x1f, 0x0bcd);
3664 data = rtl_readphy(tp, 0x16);
3665 data &= 0x000f;
3666 rlen = 0;
3667 if (data > 3)
3668 rlen = data - 3;
3669 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3670 rtl_writephy(tp, 0x17, data);
3671 rtl_writephy(tp, 0x1f, 0x0bcd);
3672 rtl_writephy(tp, 0x1f, 0x0000);
3673
3674 /* disable phy pfm mode */
3675 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003676 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003677 rtl_writephy(tp, 0x1f, 0x0000);
3678
3679 /* Check ALDPS bit, disable it if enabled */
3680 rtl_writephy(tp, 0x1f, 0x0a43);
3681 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003682 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003683
3684 rtl_writephy(tp, 0x1f, 0x0000);
3685}
3686
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003687static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3688{
3689 /* Enable PHY auto speed down */
3690 rtl_writephy(tp, 0x1f, 0x0a44);
3691 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3692 rtl_writephy(tp, 0x1f, 0x0000);
3693
3694 /* patch 10M & ALDPS */
3695 rtl_writephy(tp, 0x1f, 0x0bcc);
3696 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3697 rtl_writephy(tp, 0x1f, 0x0a44);
3698 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3699 rtl_writephy(tp, 0x1f, 0x0a43);
3700 rtl_writephy(tp, 0x13, 0x8084);
3701 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3702 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3703 rtl_writephy(tp, 0x1f, 0x0000);
3704
3705 /* Enable EEE auto-fallback function */
3706 rtl_writephy(tp, 0x1f, 0x0a4b);
3707 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3708 rtl_writephy(tp, 0x1f, 0x0000);
3709
3710 /* Enable UC LPF tune function */
3711 rtl_writephy(tp, 0x1f, 0x0a43);
3712 rtl_writephy(tp, 0x13, 0x8012);
3713 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3714 rtl_writephy(tp, 0x1f, 0x0000);
3715
3716 /* set rg_sel_sdm_rate */
3717 rtl_writephy(tp, 0x1f, 0x0c42);
3718 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3719 rtl_writephy(tp, 0x1f, 0x0000);
3720
3721 /* Check ALDPS bit, disable it if enabled */
3722 rtl_writephy(tp, 0x1f, 0x0a43);
3723 if (rtl_readphy(tp, 0x10) & 0x0004)
3724 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3725
3726 rtl_writephy(tp, 0x1f, 0x0000);
3727}
3728
3729static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3730{
3731 /* patch 10M & ALDPS */
3732 rtl_writephy(tp, 0x1f, 0x0bcc);
3733 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3734 rtl_writephy(tp, 0x1f, 0x0a44);
3735 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3736 rtl_writephy(tp, 0x1f, 0x0a43);
3737 rtl_writephy(tp, 0x13, 0x8084);
3738 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3739 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3740 rtl_writephy(tp, 0x1f, 0x0000);
3741
3742 /* Enable UC LPF tune function */
3743 rtl_writephy(tp, 0x1f, 0x0a43);
3744 rtl_writephy(tp, 0x13, 0x8012);
3745 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3746 rtl_writephy(tp, 0x1f, 0x0000);
3747
3748 /* Set rg_sel_sdm_rate */
3749 rtl_writephy(tp, 0x1f, 0x0c42);
3750 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3751 rtl_writephy(tp, 0x1f, 0x0000);
3752
3753 /* Channel estimation parameters */
3754 rtl_writephy(tp, 0x1f, 0x0a43);
3755 rtl_writephy(tp, 0x13, 0x80f3);
3756 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3757 rtl_writephy(tp, 0x13, 0x80f0);
3758 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3759 rtl_writephy(tp, 0x13, 0x80ef);
3760 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3761 rtl_writephy(tp, 0x13, 0x80f6);
3762 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3763 rtl_writephy(tp, 0x13, 0x80ec);
3764 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3765 rtl_writephy(tp, 0x13, 0x80ed);
3766 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3767 rtl_writephy(tp, 0x13, 0x80f2);
3768 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3769 rtl_writephy(tp, 0x13, 0x80f4);
3770 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3771 rtl_writephy(tp, 0x1f, 0x0a43);
3772 rtl_writephy(tp, 0x13, 0x8110);
3773 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3774 rtl_writephy(tp, 0x13, 0x810f);
3775 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3776 rtl_writephy(tp, 0x13, 0x8111);
3777 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3778 rtl_writephy(tp, 0x13, 0x8113);
3779 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3780 rtl_writephy(tp, 0x13, 0x8115);
3781 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3782 rtl_writephy(tp, 0x13, 0x810e);
3783 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3784 rtl_writephy(tp, 0x13, 0x810c);
3785 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3786 rtl_writephy(tp, 0x13, 0x810b);
3787 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3788 rtl_writephy(tp, 0x1f, 0x0a43);
3789 rtl_writephy(tp, 0x13, 0x80d1);
3790 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3791 rtl_writephy(tp, 0x13, 0x80cd);
3792 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3793 rtl_writephy(tp, 0x13, 0x80d3);
3794 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3795 rtl_writephy(tp, 0x13, 0x80d5);
3796 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3797 rtl_writephy(tp, 0x13, 0x80d7);
3798 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3799
3800 /* Force PWM-mode */
3801 rtl_writephy(tp, 0x1f, 0x0bcd);
3802 rtl_writephy(tp, 0x14, 0x5065);
3803 rtl_writephy(tp, 0x14, 0xd065);
3804 rtl_writephy(tp, 0x1f, 0x0bc8);
3805 rtl_writephy(tp, 0x12, 0x00ed);
3806 rtl_writephy(tp, 0x1f, 0x0bcd);
3807 rtl_writephy(tp, 0x14, 0x1065);
3808 rtl_writephy(tp, 0x14, 0x9065);
3809 rtl_writephy(tp, 0x14, 0x1065);
3810 rtl_writephy(tp, 0x1f, 0x0000);
3811
3812 /* Check ALDPS bit, disable it if enabled */
3813 rtl_writephy(tp, 0x1f, 0x0a43);
3814 if (rtl_readphy(tp, 0x10) & 0x0004)
3815 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3816
3817 rtl_writephy(tp, 0x1f, 0x0000);
3818}
3819
françois romieu4da19632011-01-03 15:07:55 +00003820static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003821{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003822 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003823 { 0x1f, 0x0003 },
3824 { 0x08, 0x441d },
3825 { 0x01, 0x9100 },
3826 { 0x1f, 0x0000 }
3827 };
3828
françois romieu4da19632011-01-03 15:07:55 +00003829 rtl_writephy(tp, 0x1f, 0x0000);
3830 rtl_patchphy(tp, 0x11, 1 << 12);
3831 rtl_patchphy(tp, 0x19, 1 << 13);
3832 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003833
françois romieu4da19632011-01-03 15:07:55 +00003834 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02003835}
3836
Hayes Wang5a5e4442011-02-22 17:26:21 +08003837static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3838{
3839 static const struct phy_reg phy_reg_init[] = {
3840 { 0x1f, 0x0005 },
3841 { 0x1a, 0x0000 },
3842 { 0x1f, 0x0000 },
3843
3844 { 0x1f, 0x0004 },
3845 { 0x1c, 0x0000 },
3846 { 0x1f, 0x0000 },
3847
3848 { 0x1f, 0x0001 },
3849 { 0x15, 0x7701 },
3850 { 0x1f, 0x0000 }
3851 };
3852
3853 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003854 rtl_writephy(tp, 0x1f, 0x0000);
3855 rtl_writephy(tp, 0x18, 0x0310);
3856 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003857
François Romieu953a12c2011-04-24 17:38:48 +02003858 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003859
3860 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3861}
3862
Hayes Wang7e18dca2012-03-30 14:33:02 +08003863static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3864{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003865 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003866 rtl_writephy(tp, 0x1f, 0x0000);
3867 rtl_writephy(tp, 0x18, 0x0310);
3868 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003869
3870 rtl_apply_firmware(tp);
3871
3872 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003873 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003874 rtl_writephy(tp, 0x1f, 0x0004);
3875 rtl_writephy(tp, 0x10, 0x401f);
3876 rtl_writephy(tp, 0x19, 0x7030);
3877 rtl_writephy(tp, 0x1f, 0x0000);
3878}
3879
Hayes Wang5598bfe2012-07-02 17:23:21 +08003880static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3881{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003882 static const struct phy_reg phy_reg_init[] = {
3883 { 0x1f, 0x0004 },
3884 { 0x10, 0xc07f },
3885 { 0x19, 0x7030 },
3886 { 0x1f, 0x0000 }
3887 };
3888
3889 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003890 rtl_writephy(tp, 0x1f, 0x0000);
3891 rtl_writephy(tp, 0x18, 0x0310);
3892 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003893
3894 rtl_apply_firmware(tp);
3895
Francois Romieufdf6fc02012-07-06 22:40:38 +02003896 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003897 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3898
Francois Romieufdf6fc02012-07-06 22:40:38 +02003899 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003900}
3901
Francois Romieu5615d9f2007-08-17 17:50:46 +02003902static void rtl_hw_phy_config(struct net_device *dev)
3903{
3904 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003905
3906 rtl8169_print_mac_version(tp);
3907
3908 switch (tp->mac_version) {
3909 case RTL_GIGA_MAC_VER_01:
3910 break;
3911 case RTL_GIGA_MAC_VER_02:
3912 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00003913 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003914 break;
3915 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00003916 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003917 break;
françois romieu2e9558562009-08-10 19:44:19 +00003918 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00003919 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00003920 break;
françois romieu8c7006a2009-08-10 19:43:29 +00003921 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00003922 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00003923 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02003924 case RTL_GIGA_MAC_VER_07:
3925 case RTL_GIGA_MAC_VER_08:
3926 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00003927 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003928 break;
Francois Romieu236b8082008-05-30 16:11:48 +02003929 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00003930 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003931 break;
3932 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00003933 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003934 break;
3935 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00003936 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003937 break;
Francois Romieu867763c2007-08-17 18:21:58 +02003938 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00003939 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02003940 break;
3941 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00003942 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02003943 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02003944 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00003945 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02003946 break;
Francois Romieu197ff762008-06-28 13:16:02 +02003947 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00003948 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02003949 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02003950 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00003951 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02003952 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02003953 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003954 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00003955 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02003956 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02003957 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00003958 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00003959 break;
3960 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00003961 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00003962 break;
3963 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00003964 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02003965 break;
françois romieue6de30d2011-01-03 15:08:37 +00003966 case RTL_GIGA_MAC_VER_28:
3967 rtl8168d_4_hw_phy_config(tp);
3968 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08003969 case RTL_GIGA_MAC_VER_29:
3970 case RTL_GIGA_MAC_VER_30:
3971 rtl8105e_hw_phy_config(tp);
3972 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02003973 case RTL_GIGA_MAC_VER_31:
3974 /* None. */
3975 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00003976 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00003977 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08003978 rtl8168e_1_hw_phy_config(tp);
3979 break;
3980 case RTL_GIGA_MAC_VER_34:
3981 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00003982 break;
Hayes Wangc2218922011-09-06 16:55:18 +08003983 case RTL_GIGA_MAC_VER_35:
3984 rtl8168f_1_hw_phy_config(tp);
3985 break;
3986 case RTL_GIGA_MAC_VER_36:
3987 rtl8168f_2_hw_phy_config(tp);
3988 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02003989
Hayes Wang7e18dca2012-03-30 14:33:02 +08003990 case RTL_GIGA_MAC_VER_37:
3991 rtl8402_hw_phy_config(tp);
3992 break;
3993
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003994 case RTL_GIGA_MAC_VER_38:
3995 rtl8411_hw_phy_config(tp);
3996 break;
3997
Hayes Wang5598bfe2012-07-02 17:23:21 +08003998 case RTL_GIGA_MAC_VER_39:
3999 rtl8106e_hw_phy_config(tp);
4000 break;
4001
Hayes Wangc5583862012-07-02 17:23:22 +08004002 case RTL_GIGA_MAC_VER_40:
4003 rtl8168g_1_hw_phy_config(tp);
4004 break;
hayeswang57538c42013-04-01 22:23:40 +00004005 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004006 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004007 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004008 rtl8168g_2_hw_phy_config(tp);
4009 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004010 case RTL_GIGA_MAC_VER_45:
4011 case RTL_GIGA_MAC_VER_47:
4012 rtl8168h_1_hw_phy_config(tp);
4013 break;
4014 case RTL_GIGA_MAC_VER_46:
4015 case RTL_GIGA_MAC_VER_48:
4016 rtl8168h_2_hw_phy_config(tp);
4017 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004018
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004019 case RTL_GIGA_MAC_VER_49:
4020 rtl8168ep_1_hw_phy_config(tp);
4021 break;
4022 case RTL_GIGA_MAC_VER_50:
4023 case RTL_GIGA_MAC_VER_51:
4024 rtl8168ep_2_hw_phy_config(tp);
4025 break;
4026
Hayes Wangc5583862012-07-02 17:23:22 +08004027 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004028 default:
4029 break;
4030 }
4031}
4032
Francois Romieuda78dbf2012-01-26 14:18:23 +01004033static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4034{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004035 if (!test_and_set_bit(flag, tp->wk.flags))
4036 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004037}
4038
David S. Miller8decf862011-09-22 03:23:13 -04004039static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4040{
David S. Miller8decf862011-09-22 03:23:13 -04004041 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Heiner Kallweite3972862018-06-29 08:07:04 +02004042 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004043}
4044
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004045static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004046{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004047 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004048
Marcus Sundberg773328942008-07-10 21:28:08 +02004049 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit7a67e112018-09-19 22:00:24 +02004050 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4051 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004052 netif_dbg(tp, drv, dev,
4053 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004054 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004055 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004056
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004057 /* We may have called phy_speed_down before */
4058 phy_speed_up(dev->phydev);
4059
Heiner Kallweitf75222b2018-07-17 22:51:41 +02004060 genphy_soft_reset(dev->phydev);
Heiner Kallweit10bc6a62018-09-20 22:47:09 +02004061
Alex Xu (Hello71)9003b362018-09-30 11:06:39 -04004062 /* It was reported that several chips end up with 10MBit/Half on a
Heiner Kallweit10bc6a62018-09-20 22:47:09 +02004063 * 1GBit link after resuming from S3. For whatever reason the PHY on
Alex Xu (Hello71)9003b362018-09-30 11:06:39 -04004064 * these chips doesn't properly start a renegotiation when soft-reset.
Heiner Kallweit10bc6a62018-09-20 22:47:09 +02004065 * Explicitly requesting a renegotiation fixes this.
4066 */
Alex Xu (Hello71)9003b362018-09-30 11:06:39 -04004067 if (dev->phydev->autoneg == AUTONEG_ENABLE)
Heiner Kallweit10bc6a62018-09-20 22:47:09 +02004068 phy_restart_aneg(dev->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004069}
4070
Francois Romieu773d2022007-01-31 23:47:43 +01004071static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4072{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004073 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004074
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004075 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00004076
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004077 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4078 RTL_R32(tp, MAC4);
françois romieu908ba2b2010-04-26 11:42:58 +00004079
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004080 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4081 RTL_R32(tp, MAC0);
françois romieu908ba2b2010-04-26 11:42:58 +00004082
françois romieu9ecb9aa2012-12-07 11:20:21 +00004083 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4084 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004085
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004086 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieu773d2022007-01-31 23:47:43 +01004087
Francois Romieuda78dbf2012-01-26 14:18:23 +01004088 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004089}
4090
4091static int rtl_set_mac_address(struct net_device *dev, void *p)
4092{
4093 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004094 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004095 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004096
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004097 ret = eth_mac_addr(dev, p);
4098 if (ret)
4099 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004100
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004101 pm_runtime_get_noresume(d);
4102
4103 if (pm_runtime_active(d))
4104 rtl_rar_set(tp, dev->dev_addr);
4105
4106 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004107
4108 return 0;
4109}
4110
Heiner Kallweite3972862018-06-29 08:07:04 +02004111static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004112{
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004113 if (!netif_running(dev))
4114 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02004115
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004116 return phy_mii_ioctl(dev->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08004117}
4118
Bill Pembertonbaf63292012-12-03 09:23:28 -05004119static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004120{
4121 struct mdio_ops *ops = &tp->mdio_ops;
4122
4123 switch (tp->mac_version) {
4124 case RTL_GIGA_MAC_VER_27:
4125 ops->write = r8168dp_1_mdio_write;
4126 ops->read = r8168dp_1_mdio_read;
4127 break;
françois romieue6de30d2011-01-03 15:08:37 +00004128 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004129 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004130 ops->write = r8168dp_2_mdio_write;
4131 ops->read = r8168dp_2_mdio_read;
4132 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004133 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004134 ops->write = r8168g_mdio_write;
4135 ops->read = r8168g_mdio_read;
4136 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004137 default:
4138 ops->write = r8169_mdio_write;
4139 ops->read = r8169_mdio_read;
4140 break;
4141 }
4142}
4143
David S. Miller1805b2f2011-10-24 18:18:09 -04004144static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4145{
David S. Miller1805b2f2011-10-24 18:18:09 -04004146 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004147 case RTL_GIGA_MAC_VER_25:
4148 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004149 case RTL_GIGA_MAC_VER_29:
4150 case RTL_GIGA_MAC_VER_30:
4151 case RTL_GIGA_MAC_VER_32:
4152 case RTL_GIGA_MAC_VER_33:
4153 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004154 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004155 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004156 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4157 break;
4158 default:
4159 break;
4160 }
4161}
4162
4163static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4164{
Heiner Kallweit6fcf9b12018-07-04 21:11:29 +02004165 if (!netif_running(tp->dev) || !__rtl8169_get_wol(tp))
David S. Miller1805b2f2011-10-24 18:18:09 -04004166 return false;
4167
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004168 phy_speed_down(tp->dev->phydev, false);
David S. Miller1805b2f2011-10-24 18:18:09 -04004169 rtl_wol_suspend_quirk(tp);
4170
4171 return true;
4172}
4173
françois romieu065c27c2011-01-03 15:08:12 +00004174static void r8168_pll_power_down(struct rtl8169_private *tp)
4175{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004176 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004177 return;
4178
hayeswang01dc7fe2011-03-21 01:50:28 +00004179 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4180 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004181 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004182
David S. Miller1805b2f2011-10-24 18:18:09 -04004183 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004184 return;
françois romieu065c27c2011-01-03 15:08:12 +00004185
françois romieu065c27c2011-01-03 15:08:12 +00004186 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004187 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004188 case RTL_GIGA_MAC_VER_37:
4189 case RTL_GIGA_MAC_VER_39:
4190 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004191 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004192 case RTL_GIGA_MAC_VER_45:
4193 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004194 case RTL_GIGA_MAC_VER_47:
4195 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004196 case RTL_GIGA_MAC_VER_50:
4197 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004198 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004199 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004200 case RTL_GIGA_MAC_VER_40:
4201 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004202 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004203 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004204 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004205 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004206 break;
françois romieu065c27c2011-01-03 15:08:12 +00004207 }
4208}
4209
4210static void r8168_pll_power_up(struct rtl8169_private *tp)
4211{
françois romieu065c27c2011-01-03 15:08:12 +00004212 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004213 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004214 case RTL_GIGA_MAC_VER_37:
4215 case RTL_GIGA_MAC_VER_39:
4216 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004217 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004218 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004219 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004220 case RTL_GIGA_MAC_VER_45:
4221 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004222 case RTL_GIGA_MAC_VER_47:
4223 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004224 case RTL_GIGA_MAC_VER_50:
4225 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004226 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004227 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004228 case RTL_GIGA_MAC_VER_40:
4229 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004230 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004231 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004232 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004233 0x00000000, ERIAR_EXGMAC);
4234 break;
françois romieu065c27c2011-01-03 15:08:12 +00004235 }
4236
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004237 phy_resume(tp->dev->phydev);
4238 /* give MAC/PHY some time to resume */
4239 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004240}
4241
françois romieu065c27c2011-01-03 15:08:12 +00004242static void rtl_pll_power_down(struct rtl8169_private *tp)
4243{
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004244 switch (tp->mac_version) {
4245 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4246 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
4247 break;
4248 default:
4249 r8168_pll_power_down(tp);
4250 }
françois romieu065c27c2011-01-03 15:08:12 +00004251}
4252
4253static void rtl_pll_power_up(struct rtl8169_private *tp)
4254{
françois romieu065c27c2011-01-03 15:08:12 +00004255 switch (tp->mac_version) {
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004256 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4257 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
françois romieu065c27c2011-01-03 15:08:12 +00004258 break;
françois romieu065c27c2011-01-03 15:08:12 +00004259 default:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004260 r8168_pll_power_up(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004261 }
4262}
4263
Hayes Wange542a222011-07-06 15:58:04 +08004264static void rtl_init_rxcfg(struct rtl8169_private *tp)
4265{
Hayes Wange542a222011-07-06 15:58:04 +08004266 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004267 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4268 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004269 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004270 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004271 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
Maciej S. Szmigiero511cfd52018-10-11 16:02:10 +02004272 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
4273 case RTL_GIGA_MAC_VER_38:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004274 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004275 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004276 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004277 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004278 break;
Hayes Wange542a222011-07-06 15:58:04 +08004279 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004280 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004281 break;
4282 }
4283}
4284
Hayes Wang92fc43b2011-07-06 15:58:03 +08004285static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4286{
Timo Teräs9fba0812013-01-15 21:01:24 +00004287 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004288}
4289
Francois Romieud58d46b2011-05-03 16:38:29 +02004290static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4291{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004292 if (tp->jumbo_ops.enable) {
4293 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4294 tp->jumbo_ops.enable(tp);
4295 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4296 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004297}
4298
4299static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4300{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004301 if (tp->jumbo_ops.disable) {
4302 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4303 tp->jumbo_ops.disable(tp);
4304 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4305 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004306}
4307
4308static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4309{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004310 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4311 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004312 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004313}
4314
4315static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4316{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004317 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4318 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004319 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004320}
4321
4322static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4323{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004324 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004325}
4326
4327static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4328{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004329 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004330}
4331
4332static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4333{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004334 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4335 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4336 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004337 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004338}
4339
4340static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4341{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004342 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4343 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4344 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004345 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004346}
4347
4348static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4349{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004350 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004351 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004352}
4353
4354static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4355{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004356 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004357 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004358}
4359
4360static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4361{
Francois Romieud58d46b2011-05-03 16:38:29 +02004362 r8168b_0_hw_jumbo_enable(tp);
4363
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004364 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004365}
4366
4367static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4368{
Francois Romieud58d46b2011-05-03 16:38:29 +02004369 r8168b_0_hw_jumbo_disable(tp);
4370
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004371 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004372}
4373
Bill Pembertonbaf63292012-12-03 09:23:28 -05004374static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004375{
4376 struct jumbo_ops *ops = &tp->jumbo_ops;
4377
4378 switch (tp->mac_version) {
4379 case RTL_GIGA_MAC_VER_11:
4380 ops->disable = r8168b_0_hw_jumbo_disable;
4381 ops->enable = r8168b_0_hw_jumbo_enable;
4382 break;
4383 case RTL_GIGA_MAC_VER_12:
4384 case RTL_GIGA_MAC_VER_17:
4385 ops->disable = r8168b_1_hw_jumbo_disable;
4386 ops->enable = r8168b_1_hw_jumbo_enable;
4387 break;
4388 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4389 case RTL_GIGA_MAC_VER_19:
4390 case RTL_GIGA_MAC_VER_20:
4391 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4392 case RTL_GIGA_MAC_VER_22:
4393 case RTL_GIGA_MAC_VER_23:
4394 case RTL_GIGA_MAC_VER_24:
4395 case RTL_GIGA_MAC_VER_25:
4396 case RTL_GIGA_MAC_VER_26:
4397 ops->disable = r8168c_hw_jumbo_disable;
4398 ops->enable = r8168c_hw_jumbo_enable;
4399 break;
4400 case RTL_GIGA_MAC_VER_27:
4401 case RTL_GIGA_MAC_VER_28:
4402 ops->disable = r8168dp_hw_jumbo_disable;
4403 ops->enable = r8168dp_hw_jumbo_enable;
4404 break;
4405 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4406 case RTL_GIGA_MAC_VER_32:
4407 case RTL_GIGA_MAC_VER_33:
4408 case RTL_GIGA_MAC_VER_34:
4409 ops->disable = r8168e_hw_jumbo_disable;
4410 ops->enable = r8168e_hw_jumbo_enable;
4411 break;
4412
4413 /*
4414 * No action needed for jumbo frames with 8169.
4415 * No jumbo for 810x at all.
4416 */
Heiner Kallweit2a718832018-05-02 21:39:49 +02004417 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02004418 default:
4419 ops->disable = NULL;
4420 ops->enable = NULL;
4421 break;
4422 }
4423}
4424
Francois Romieuffc46952012-07-06 14:19:23 +02004425DECLARE_RTL_COND(rtl_chipcmd_cond)
4426{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004427 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004428}
4429
Francois Romieu6f43adc2011-04-29 15:05:51 +02004430static void rtl_hw_reset(struct rtl8169_private *tp)
4431{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004432 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004433
Francois Romieuffc46952012-07-06 14:19:23 +02004434 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004435}
4436
Francois Romieub6ffd972011-06-17 17:00:05 +02004437static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4438{
4439 struct rtl_fw *rtl_fw;
4440 const char *name;
4441 int rc = -ENOMEM;
4442
4443 name = rtl_lookup_firmware_name(tp);
4444 if (!name)
4445 goto out_no_firmware;
4446
4447 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4448 if (!rtl_fw)
4449 goto err_warn;
4450
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004451 rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004452 if (rc < 0)
4453 goto err_free;
4454
Francois Romieufd112f22011-06-18 00:10:29 +02004455 rc = rtl_check_firmware(tp, rtl_fw);
4456 if (rc < 0)
4457 goto err_release_firmware;
4458
Francois Romieub6ffd972011-06-17 17:00:05 +02004459 tp->rtl_fw = rtl_fw;
4460out:
4461 return;
4462
Francois Romieufd112f22011-06-18 00:10:29 +02004463err_release_firmware:
4464 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004465err_free:
4466 kfree(rtl_fw);
4467err_warn:
4468 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
4469 name, rc);
4470out_no_firmware:
4471 tp->rtl_fw = NULL;
4472 goto out;
4473}
4474
François Romieu953a12c2011-04-24 17:38:48 +02004475static void rtl_request_firmware(struct rtl8169_private *tp)
4476{
Francois Romieub6ffd972011-06-17 17:00:05 +02004477 if (IS_ERR(tp->rtl_fw))
4478 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02004479}
4480
Hayes Wang92fc43b2011-07-06 15:58:03 +08004481static void rtl_rx_close(struct rtl8169_private *tp)
4482{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004483 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004484}
4485
Francois Romieuffc46952012-07-06 14:19:23 +02004486DECLARE_RTL_COND(rtl_npq_cond)
4487{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004488 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004489}
4490
4491DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4492{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004493 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004494}
4495
françois romieue6de30d2011-01-03 15:08:37 +00004496static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004497{
4498 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004499 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004500
Hayes Wang92fc43b2011-07-06 15:58:03 +08004501 rtl_rx_close(tp);
4502
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004503 switch (tp->mac_version) {
4504 case RTL_GIGA_MAC_VER_27:
4505 case RTL_GIGA_MAC_VER_28:
4506 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004507 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004508 break;
4509 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4510 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004511 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004512 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004513 break;
4514 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004515 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004516 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004517 break;
françois romieue6de30d2011-01-03 15:08:37 +00004518 }
4519
Hayes Wang92fc43b2011-07-06 15:58:03 +08004520 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004521}
4522
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004523static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004524{
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004525 u32 val = TX_DMA_BURST << TxDMAShift |
4526 InterFrameGap << TxInterFrameGapShift;
4527
4528 if (tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
4529 tp->mac_version != RTL_GIGA_MAC_VER_39)
4530 val |= TXCFG_AUTO_FIFO;
4531
4532 RTL_W32(tp, TxConfig, val);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004533}
4534
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004535static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004536{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004537 /* Low hurts. Let's disable the filtering. */
4538 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004539}
4540
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004541static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004542{
4543 /*
4544 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4545 * register to be written before TxDescAddrLow to work.
4546 * Switching from MMIO to I/O access fixes the issue as well.
4547 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004548 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4549 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4550 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4551 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004552}
4553
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004554static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004555{
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004556 u32 val;
Francois Romieu6dccd162007-02-13 23:38:05 +01004557
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004558 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4559 val = 0x000fff00;
4560 else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
4561 val = 0x00ffff00;
4562 else
4563 return;
4564
4565 if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
4566 val |= 0xff;
4567
4568 RTL_W32(tp, 0x7c, val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004569}
4570
Francois Romieue6b763e2012-03-08 09:35:39 +01004571static void rtl_set_rx_mode(struct net_device *dev)
4572{
4573 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004574 u32 mc_filter[2]; /* Multicast hash filter */
4575 int rx_mode;
4576 u32 tmp = 0;
4577
4578 if (dev->flags & IFF_PROMISC) {
4579 /* Unconditionally log net taps. */
4580 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4581 rx_mode =
4582 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4583 AcceptAllPhys;
4584 mc_filter[1] = mc_filter[0] = 0xffffffff;
4585 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4586 (dev->flags & IFF_ALLMULTI)) {
4587 /* Too many to filter perfectly -- accept all multicasts. */
4588 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4589 mc_filter[1] = mc_filter[0] = 0xffffffff;
4590 } else {
4591 struct netdev_hw_addr *ha;
4592
4593 rx_mode = AcceptBroadcast | AcceptMyPhys;
4594 mc_filter[1] = mc_filter[0] = 0;
4595 netdev_for_each_mc_addr(ha, dev) {
4596 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4597 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4598 rx_mode |= AcceptMulticast;
4599 }
4600 }
4601
4602 if (dev->features & NETIF_F_RXALL)
4603 rx_mode |= (AcceptErr | AcceptRunt);
4604
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004605 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004606
4607 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4608 u32 data = mc_filter[0];
4609
4610 mc_filter[0] = swab32(mc_filter[1]);
4611 mc_filter[1] = swab32(data);
4612 }
4613
Nathan Walp04817762012-11-01 12:08:47 +00004614 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4615 mc_filter[1] = mc_filter[0] = 0xffffffff;
4616
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004617 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4618 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004619
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004620 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004621}
4622
Heiner Kallweit52f85602018-05-19 10:29:33 +02004623static void rtl_hw_start(struct rtl8169_private *tp)
4624{
4625 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4626
4627 tp->hw_start(tp);
4628
4629 rtl_set_rx_max_size(tp);
4630 rtl_set_rx_tx_desc_registers(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004631 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4632
4633 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4634 RTL_R8(tp, IntrMask);
4635 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004636 rtl_init_rxcfg(tp);
Maciej S. Szmigierof74dd482018-09-07 20:15:22 +02004637 rtl_set_tx_config_registers(tp);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004638
Heiner Kallweit52f85602018-05-19 10:29:33 +02004639 rtl_set_rx_mode(tp->dev);
4640 /* no early-rx interrupts */
4641 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
4642 rtl_irq_enable_all(tp);
4643}
4644
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004645static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004646{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004647 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004648 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004649
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004650 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004651
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004652 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004653
Francois Romieucecb5fd2011-04-01 10:21:07 +02004654 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4655 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004656 netif_dbg(tp, drv, tp->dev,
4657 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004658 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004659 }
4660
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004661 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004662
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004663 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004664
Linus Torvalds1da177e2005-04-16 15:20:36 -07004665 /*
4666 * Undocumented corner. Supposedly:
4667 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
4668 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004669 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004670
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004671 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004672}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004673
Francois Romieuffc46952012-07-06 14:19:23 +02004674DECLARE_RTL_COND(rtl_csiar_cond)
4675{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004676 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004677}
4678
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004679static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004680{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004681 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4682
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004683 RTL_W32(tp, CSIDR, value);
4684 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004685 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004686
Francois Romieuffc46952012-07-06 14:19:23 +02004687 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004688}
4689
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004690static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004691{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004692 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4693
4694 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4695 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004696
Francois Romieuffc46952012-07-06 14:19:23 +02004697 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004698 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004699}
4700
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004701static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004702{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004703 struct pci_dev *pdev = tp->pci_dev;
4704 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004705
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004706 /* According to Realtek the value at config space address 0x070f
4707 * controls the L0s/L1 entrance latency. We try standard ECAM access
4708 * first and if it fails fall back to CSI.
4709 */
4710 if (pdev->cfg_size > 0x070f &&
4711 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4712 return;
4713
4714 netdev_notice_once(tp->dev,
4715 "No native access to PCI extended config space, falling back to CSI\n");
4716 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4717 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004718}
4719
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004720static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004721{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004722 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004723}
4724
4725struct ephy_info {
4726 unsigned int offset;
4727 u16 mask;
4728 u16 bits;
4729};
4730
Francois Romieufdf6fc02012-07-06 22:40:38 +02004731static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
4732 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004733{
4734 u16 w;
4735
4736 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004737 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4738 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004739 e++;
4740 }
4741}
4742
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004743static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004744{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004745 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004746 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004747}
4748
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004749static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004750{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004751 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004752 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004753}
4754
hayeswangb51ecea2014-07-09 14:52:51 +08004755static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
4756{
hayeswangb51ecea2014-07-09 14:52:51 +08004757 u8 data;
4758
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004759 data = RTL_R8(tp, Config3);
hayeswangb51ecea2014-07-09 14:52:51 +08004760
4761 if (enable)
4762 data |= Rdy_to_L23;
4763 else
4764 data &= ~Rdy_to_L23;
4765
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004766 RTL_W8(tp, Config3, data);
hayeswangb51ecea2014-07-09 14:52:51 +08004767}
4768
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004769static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4770{
4771 if (enable) {
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004772 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
Kai-Heng Feng94235462018-09-12 14:58:20 +08004773 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004774 } else {
4775 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4776 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4777 }
Kai-Heng Feng94235462018-09-12 14:58:20 +08004778
4779 udelay(10);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004780}
4781
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004782static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004783{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004784 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004785
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004786 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004787 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02004788
françois romieufaf1e782013-02-27 13:01:57 +00004789 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004790 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004791 PCI_EXP_DEVCTL_NOSNOOP_EN);
4792 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004793}
4794
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004795static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004796{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004797 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004798
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004799 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004800
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004801 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004802}
4803
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004804static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004805{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004806 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004807
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004808 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004809
françois romieufaf1e782013-02-27 13:01:57 +00004810 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004811 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004812
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004813 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004814
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004815 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004816 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02004817}
4818
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004819static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004820{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004821 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004822 { 0x01, 0, 0x0001 },
4823 { 0x02, 0x0800, 0x1000 },
4824 { 0x03, 0, 0x0042 },
4825 { 0x06, 0x0080, 0x0000 },
4826 { 0x07, 0, 0x2000 }
4827 };
4828
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004829 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004830
Francois Romieufdf6fc02012-07-06 22:40:38 +02004831 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02004832
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004833 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004834}
4835
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004836static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004837{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004838 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004839
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004840 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004841
françois romieufaf1e782013-02-27 13:01:57 +00004842 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004843 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004844
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004845 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004846 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02004847}
4848
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004849static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004850{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004851 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004852
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004853 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004854
4855 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004856 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004857
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004858 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004859
françois romieufaf1e782013-02-27 13:01:57 +00004860 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004861 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004862
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004863 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004864 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004865}
4866
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004867static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004868{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004869 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004870 { 0x02, 0x0800, 0x1000 },
4871 { 0x03, 0, 0x0002 },
4872 { 0x06, 0x0080, 0x0000 }
4873 };
4874
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004875 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004876
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004877 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004878
Francois Romieufdf6fc02012-07-06 22:40:38 +02004879 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02004880
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004881 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004882}
4883
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004884static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004885{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004886 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004887 { 0x01, 0, 0x0001 },
4888 { 0x03, 0x0400, 0x0220 }
4889 };
4890
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004891 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004892
Francois Romieufdf6fc02012-07-06 22:40:38 +02004893 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02004894
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004895 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004896}
4897
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004898static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004899{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004900 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004901}
4902
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004903static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004904{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004905 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004906
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004907 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004908}
4909
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004910static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004911{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004912 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004913
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004914 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004915
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004916 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004917
françois romieufaf1e782013-02-27 13:01:57 +00004918 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004919 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004920
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004921 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004922 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02004923}
4924
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004925static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004926{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004927 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004928
françois romieufaf1e782013-02-27 13:01:57 +00004929 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004930 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004931
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004932 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00004933
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004934 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004935}
4936
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004937static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004938{
4939 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08004940 { 0x0b, 0x0000, 0x0048 },
4941 { 0x19, 0x0020, 0x0050 },
4942 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00004943 };
françois romieue6de30d2011-01-03 15:08:37 +00004944
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004945 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004946
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004947 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00004948
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004949 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00004950
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08004951 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00004952
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004953 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004954}
4955
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004956static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00004957{
Hayes Wang70090422011-07-06 15:58:06 +08004958 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00004959 { 0x00, 0x0200, 0x0100 },
4960 { 0x00, 0x0000, 0x0004 },
4961 { 0x06, 0x0002, 0x0001 },
4962 { 0x06, 0x0000, 0x0030 },
4963 { 0x07, 0x0000, 0x2000 },
4964 { 0x00, 0x0000, 0x0020 },
4965 { 0x03, 0x5800, 0x2000 },
4966 { 0x03, 0x0000, 0x0001 },
4967 { 0x01, 0x0800, 0x1000 },
4968 { 0x07, 0x0000, 0x4000 },
4969 { 0x1e, 0x0000, 0x2000 },
4970 { 0x19, 0xffff, 0xfe6c },
4971 { 0x0a, 0x0000, 0x0040 }
4972 };
4973
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004974 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004975
Francois Romieufdf6fc02012-07-06 22:40:38 +02004976 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00004977
françois romieufaf1e782013-02-27 13:01:57 +00004978 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004979 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00004980
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004981 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00004982
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004983 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004984
4985 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004986 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
4987 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00004988
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004989 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00004990}
4991
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004992static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08004993{
4994 static const struct ephy_info e_info_8168e_2[] = {
4995 { 0x09, 0x0000, 0x0080 },
4996 { 0x19, 0x0000, 0x0224 }
4997 };
4998
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004999 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005000
Francois Romieufdf6fc02012-07-06 22:40:38 +02005001 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005002
françois romieufaf1e782013-02-27 13:01:57 +00005003 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005004 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005005
Francois Romieufdf6fc02012-07-06 22:40:38 +02005006 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5007 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5008 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5009 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5010 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5011 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005012 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5013 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005014
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005015 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005016
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005017 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005018
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005019 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005020
5021 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005022 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005023
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005024 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5025 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5026 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02005027
5028 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08005029}
5030
Hayes Wang5f886e02012-03-30 14:33:03 +08005031static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005032{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005033 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005034
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005035 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005036
Francois Romieufdf6fc02012-07-06 22:40:38 +02005037 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5038 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5039 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5040 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005041 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5042 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5043 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5044 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005045 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5046 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005047
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005048 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005049
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005050 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005051
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005052 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5053 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5054 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5055 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005056}
5057
Hayes Wang5f886e02012-03-30 14:33:03 +08005058static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5059{
Hayes Wang5f886e02012-03-30 14:33:03 +08005060 static const struct ephy_info e_info_8168f_1[] = {
5061 { 0x06, 0x00c0, 0x0020 },
5062 { 0x08, 0x0001, 0x0002 },
5063 { 0x09, 0x0000, 0x0080 },
5064 { 0x19, 0x0000, 0x0224 }
5065 };
5066
5067 rtl_hw_start_8168f(tp);
5068
Francois Romieufdf6fc02012-07-06 22:40:38 +02005069 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005070
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005071 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005072
5073 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005074 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08005075}
5076
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005077static void rtl_hw_start_8411(struct rtl8169_private *tp)
5078{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005079 static const struct ephy_info e_info_8168f_1[] = {
5080 { 0x06, 0x00c0, 0x0020 },
5081 { 0x0f, 0xffff, 0x5200 },
5082 { 0x1e, 0x0000, 0x4000 },
5083 { 0x19, 0x0000, 0x0224 }
5084 };
5085
5086 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08005087 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005088
Francois Romieufdf6fc02012-07-06 22:40:38 +02005089 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005090
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005091 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005092}
5093
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005094static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005095{
Hayes Wangc5583862012-07-02 17:23:22 +08005096 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5097 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5098 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5099 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5100
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005101 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005102
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005103 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005104
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005105 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5106 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005107 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005108
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005109 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5110 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005111
5112 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5113 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5114
5115 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005116 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08005117
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005118 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5119 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005120
5121 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08005122}
5123
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005124static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5125{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005126 static const struct ephy_info e_info_8168g_1[] = {
5127 { 0x00, 0x0000, 0x0008 },
5128 { 0x0c, 0x37d0, 0x0820 },
5129 { 0x1e, 0x0000, 0x0001 },
5130 { 0x19, 0x8000, 0x0000 }
5131 };
5132
5133 rtl_hw_start_8168g(tp);
5134
5135 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005136 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005137 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005138 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005139}
5140
hayeswang57538c42013-04-01 22:23:40 +00005141static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5142{
hayeswang57538c42013-04-01 22:23:40 +00005143 static const struct ephy_info e_info_8168g_2[] = {
5144 { 0x00, 0x0000, 0x0008 },
5145 { 0x0c, 0x3df0, 0x0200 },
5146 { 0x19, 0xffff, 0xfc00 },
5147 { 0x1e, 0xffff, 0x20eb }
5148 };
5149
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005150 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005151
5152 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005153 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5154 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00005155 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5156}
5157
hayeswang45dd95c2013-07-08 17:09:01 +08005158static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5159{
hayeswang45dd95c2013-07-08 17:09:01 +08005160 static const struct ephy_info e_info_8411_2[] = {
5161 { 0x00, 0x0000, 0x0008 },
5162 { 0x0c, 0x3df0, 0x0200 },
5163 { 0x0f, 0xffff, 0x5200 },
5164 { 0x19, 0x0020, 0x0000 },
5165 { 0x1e, 0x0000, 0x2000 }
5166 };
5167
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005168 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005169
5170 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005171 rtl_hw_aspm_clkreq_enable(tp, false);
hayeswang45dd95c2013-07-08 17:09:01 +08005172 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005173 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005174}
5175
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005176static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5177{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005178 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005179 u32 data;
5180 static const struct ephy_info e_info_8168h_1[] = {
5181 { 0x1e, 0x0800, 0x0001 },
5182 { 0x1d, 0x0000, 0x0800 },
5183 { 0x05, 0xffff, 0x2089 },
5184 { 0x06, 0xffff, 0x5881 },
5185 { 0x04, 0xffff, 0x154a },
5186 { 0x01, 0xffff, 0x068b }
5187 };
5188
5189 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005190 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005191 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
5192
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005193 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5194 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5195 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5196 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5197
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005198 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005199
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005200 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005201
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005202 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5203 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005204
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005205 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005206
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005207 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005208
5209 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5210
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005211 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5212 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005213
5214 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5215 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5216
5217 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005218 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005219
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005220 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5221 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005222
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005223 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005224
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005225 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005226
5227 rtl_pcie_state_l2l3_enable(tp, false);
5228
5229 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005230 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005231 rtl_writephy(tp, 0x1f, 0x0000);
5232 if (rg_saw_cnt > 0) {
5233 u16 sw_cnt_1ms_ini;
5234
5235 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5236 sw_cnt_1ms_ini &= 0x0fff;
5237 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005238 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005239 data |= sw_cnt_1ms_ini;
5240 r8168_mac_ocp_write(tp, 0xd412, data);
5241 }
5242
5243 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005244 data &= ~0xf0;
5245 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005246 r8168_mac_ocp_write(tp, 0xe056, data);
5247
5248 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005249 data &= ~0x6000;
5250 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005251 r8168_mac_ocp_write(tp, 0xe052, data);
5252
5253 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005254 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005255 data |= 0x017f;
5256 r8168_mac_ocp_write(tp, 0xe0d6, data);
5257
5258 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005259 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005260 data |= 0x047f;
5261 r8168_mac_ocp_write(tp, 0xd420, data);
5262
5263 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5264 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5265 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5266 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005267
5268 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005269}
5270
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005271static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5272{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005273 rtl8168ep_stop_cmac(tp);
5274
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005275 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5276 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
5277 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
5278 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5279
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005280 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005281
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005282 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005283
5284 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5285 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5286
5287 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
5288
5289 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5290
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005291 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5292 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005293
5294 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5295 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5296
5297 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005298 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005299
5300 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5301
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005302 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005303
5304 rtl_pcie_state_l2l3_enable(tp, false);
5305}
5306
5307static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5308{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005309 static const struct ephy_info e_info_8168ep_1[] = {
5310 { 0x00, 0xffff, 0x10ab },
5311 { 0x06, 0xffff, 0xf030 },
5312 { 0x08, 0xffff, 0x2006 },
5313 { 0x0d, 0xffff, 0x1666 },
5314 { 0x0c, 0x3ff0, 0x0000 }
5315 };
5316
5317 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005318 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005319 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
5320
5321 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005322
5323 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005324}
5325
5326static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5327{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005328 static const struct ephy_info e_info_8168ep_2[] = {
5329 { 0x00, 0xffff, 0x10a3 },
5330 { 0x19, 0xffff, 0xfc00 },
5331 { 0x1e, 0xffff, 0x20ea }
5332 };
5333
5334 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005335 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005336 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
5337
5338 rtl_hw_start_8168ep(tp);
5339
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005340 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5341 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005342
5343 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005344}
5345
5346static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5347{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005348 u32 data;
5349 static const struct ephy_info e_info_8168ep_3[] = {
5350 { 0x00, 0xffff, 0x10a3 },
5351 { 0x19, 0xffff, 0x7c00 },
5352 { 0x1e, 0xffff, 0x20eb },
5353 { 0x0d, 0xffff, 0x1666 }
5354 };
5355
5356 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005357 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005358 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
5359
5360 rtl_hw_start_8168ep(tp);
5361
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005362 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5363 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005364
5365 data = r8168_mac_ocp_read(tp, 0xd3e2);
5366 data &= 0xf000;
5367 data |= 0x0271;
5368 r8168_mac_ocp_write(tp, 0xd3e2, data);
5369
5370 data = r8168_mac_ocp_read(tp, 0xd3e4);
5371 data &= 0xff00;
5372 r8168_mac_ocp_write(tp, 0xd3e4, data);
5373
5374 data = r8168_mac_ocp_read(tp, 0xe860);
5375 data |= 0x0080;
5376 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005377
5378 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005379}
5380
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005381static void rtl_hw_start_8168(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005382{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005383 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005384
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005385 tp->cp_cmd &= ~INTT_MASK;
5386 tp->cp_cmd |= PktCntrDisable | INTT_1;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005387 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02005388
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005389 RTL_W16(tp, IntrMitigate, 0x5151);
Francois Romieu0e485152007-02-20 00:00:26 +01005390
5391 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005392 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01005393 tp->event_slow |= RxFIFOOver | PCSTimeout;
5394 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005395 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005396
Francois Romieu219a1e92008-06-28 11:58:39 +02005397 switch (tp->mac_version) {
5398 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005399 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005400 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005401
5402 case RTL_GIGA_MAC_VER_12:
5403 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005404 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005405 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005406
5407 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005408 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005409 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005410
5411 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005412 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005413 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005414
5415 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005416 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005417 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005418
Francois Romieu197ff762008-06-28 13:16:02 +02005419 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005420 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005421 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005422
Francois Romieu6fb07052008-06-29 11:54:28 +02005423 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005424 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005425 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005426
Francois Romieuef3386f2008-06-29 12:24:30 +02005427 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005428 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005429 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005430
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005431 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005432 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005433 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005434
Francois Romieu5b538df2008-07-20 16:22:45 +02005435 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005436 case RTL_GIGA_MAC_VER_26:
5437 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005438 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005439 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005440
françois romieue6de30d2011-01-03 15:08:37 +00005441 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005442 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005443 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005444
hayeswang4804b3b2011-03-21 01:50:29 +00005445 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005446 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005447 break;
5448
hayeswang01dc7fe2011-03-21 01:50:28 +00005449 case RTL_GIGA_MAC_VER_32:
5450 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005451 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005452 break;
5453 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005454 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005455 break;
françois romieue6de30d2011-01-03 15:08:37 +00005456
Hayes Wangc2218922011-09-06 16:55:18 +08005457 case RTL_GIGA_MAC_VER_35:
5458 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005459 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005460 break;
5461
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005462 case RTL_GIGA_MAC_VER_38:
5463 rtl_hw_start_8411(tp);
5464 break;
5465
Hayes Wangc5583862012-07-02 17:23:22 +08005466 case RTL_GIGA_MAC_VER_40:
5467 case RTL_GIGA_MAC_VER_41:
5468 rtl_hw_start_8168g_1(tp);
5469 break;
hayeswang57538c42013-04-01 22:23:40 +00005470 case RTL_GIGA_MAC_VER_42:
5471 rtl_hw_start_8168g_2(tp);
5472 break;
Hayes Wangc5583862012-07-02 17:23:22 +08005473
hayeswang45dd95c2013-07-08 17:09:01 +08005474 case RTL_GIGA_MAC_VER_44:
5475 rtl_hw_start_8411_2(tp);
5476 break;
5477
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005478 case RTL_GIGA_MAC_VER_45:
5479 case RTL_GIGA_MAC_VER_46:
5480 rtl_hw_start_8168h_1(tp);
5481 break;
5482
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005483 case RTL_GIGA_MAC_VER_49:
5484 rtl_hw_start_8168ep_1(tp);
5485 break;
5486
5487 case RTL_GIGA_MAC_VER_50:
5488 rtl_hw_start_8168ep_2(tp);
5489 break;
5490
5491 case RTL_GIGA_MAC_VER_51:
5492 rtl_hw_start_8168ep_3(tp);
5493 break;
5494
Francois Romieu219a1e92008-06-28 11:58:39 +02005495 default:
Heiner Kallweit49d17512018-06-28 20:36:15 +02005496 netif_err(tp, drv, tp->dev,
5497 "unknown chipset (mac_version = %d)\n",
5498 tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005499 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005500 }
Francois Romieu07ce4062007-02-23 23:36:39 +01005501}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005502
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005503static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005504{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005505 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005506 { 0x01, 0, 0x6e65 },
5507 { 0x02, 0, 0x091f },
5508 { 0x03, 0, 0xc2f9 },
5509 { 0x06, 0, 0xafb5 },
5510 { 0x07, 0, 0x0e00 },
5511 { 0x19, 0, 0xec80 },
5512 { 0x01, 0, 0x2e65 },
5513 { 0x01, 0, 0x6e65 }
5514 };
5515 u8 cfg1;
5516
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005517 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005518
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005519 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005520
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005521 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005522
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005523 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005524 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005525 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005526
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005527 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005528 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005529 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005530
Francois Romieufdf6fc02012-07-06 22:40:38 +02005531 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005532}
5533
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005534static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005535{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005536 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005537
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005538 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005539
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005540 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5541 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005542}
5543
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005544static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005545{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005546 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005547
Francois Romieufdf6fc02012-07-06 22:40:38 +02005548 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005549}
5550
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005551static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005552{
5553 static const struct ephy_info e_info_8105e_1[] = {
5554 { 0x07, 0, 0x4000 },
5555 { 0x19, 0, 0x0200 },
5556 { 0x19, 0, 0x0020 },
5557 { 0x1e, 0, 0x2000 },
5558 { 0x03, 0, 0x0001 },
5559 { 0x19, 0, 0x0100 },
5560 { 0x19, 0, 0x0004 },
5561 { 0x0a, 0, 0x0020 }
5562 };
5563
Francois Romieucecb5fd2011-04-01 10:21:07 +02005564 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005565 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005566
Francois Romieucecb5fd2011-04-01 10:21:07 +02005567 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005568 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005569
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005570 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5571 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005572
Francois Romieufdf6fc02012-07-06 22:40:38 +02005573 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08005574
5575 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005576}
5577
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005578static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005579{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005580 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005581 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005582}
5583
Hayes Wang7e18dca2012-03-30 14:33:02 +08005584static void rtl_hw_start_8402(struct rtl8169_private *tp)
5585{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005586 static const struct ephy_info e_info_8402[] = {
5587 { 0x19, 0xffff, 0xff64 },
5588 { 0x1e, 0, 0x4000 }
5589 };
5590
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005591 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005592
5593 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005594 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005595
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005596 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005597
Francois Romieufdf6fc02012-07-06 22:40:38 +02005598 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08005599
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005600 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005601
Francois Romieufdf6fc02012-07-06 22:40:38 +02005602 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
5603 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005604 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5605 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005606 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5607 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005608 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005609
5610 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005611}
5612
Hayes Wang5598bfe2012-07-02 17:23:21 +08005613static void rtl_hw_start_8106(struct rtl8169_private *tp)
5614{
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005615 rtl_hw_aspm_clkreq_enable(tp, false);
5616
Hayes Wang5598bfe2012-07-02 17:23:21 +08005617 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005618 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005619
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005620 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5621 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5622 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005623
5624 rtl_pcie_state_l2l3_enable(tp, false);
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005625 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005626}
5627
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005628static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005629{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005630 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
5631 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005632
Francois Romieucecb5fd2011-04-01 10:21:07 +02005633 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005634 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005635 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005636 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005637
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005638 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005639
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005640 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005641 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005642
Francois Romieu2857ffb2008-08-02 21:08:49 +02005643 switch (tp->mac_version) {
5644 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005645 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005646 break;
5647
5648 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005649 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005650 break;
5651
5652 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005653 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005654 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005655
5656 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005657 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005658 break;
5659 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005660 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005661 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005662
5663 case RTL_GIGA_MAC_VER_37:
5664 rtl_hw_start_8402(tp);
5665 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08005666
5667 case RTL_GIGA_MAC_VER_39:
5668 rtl_hw_start_8106(tp);
5669 break;
hayeswang58152cd2013-04-01 22:23:42 +00005670 case RTL_GIGA_MAC_VER_43:
5671 rtl_hw_start_8168g_2(tp);
5672 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005673 case RTL_GIGA_MAC_VER_47:
5674 case RTL_GIGA_MAC_VER_48:
5675 rtl_hw_start_8168h_1(tp);
5676 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02005677 }
5678
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005679 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005680}
5681
5682static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5683{
Francois Romieud58d46b2011-05-03 16:38:29 +02005684 struct rtl8169_private *tp = netdev_priv(dev);
5685
Francois Romieud58d46b2011-05-03 16:38:29 +02005686 if (new_mtu > ETH_DATA_LEN)
5687 rtl_hw_jumbo_enable(tp);
5688 else
5689 rtl_hw_jumbo_disable(tp);
5690
Linus Torvalds1da177e2005-04-16 15:20:36 -07005691 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005692 netdev_update_features(dev);
5693
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005694 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005695}
5696
5697static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5698{
Al Viro95e09182007-12-22 18:55:39 +00005699 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005700 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5701}
5702
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005703static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5704 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005705{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005706 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5707 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005708
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005709 kfree(*data_buff);
5710 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005711 rtl8169_make_unusable_by_asic(desc);
5712}
5713
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005714static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005715{
5716 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5717
Alexander Duycka0750132014-12-11 15:02:17 -08005718 /* Force memory writes to complete before releasing descriptor */
5719 dma_wmb();
5720
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005721 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005722}
5723
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005724static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005725{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005726 return (void *)ALIGN((long)data, 16);
5727}
5728
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005729static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5730 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005731{
5732 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005733 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005734 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005735 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005736
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005737 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005738 if (!data)
5739 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005740
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005741 if (rtl8169_align(data) != data) {
5742 kfree(data);
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005743 data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005744 if (!data)
5745 return NULL;
5746 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005747
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005748 mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00005749 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005750 if (unlikely(dma_mapping_error(d, mapping))) {
5751 if (net_ratelimit())
5752 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005753 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005754 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005755
Heiner Kallweitd731af72018-04-17 23:26:41 +02005756 desc->addr = cpu_to_le64(mapping);
5757 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005758 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005759
5760err_out:
5761 kfree(data);
5762 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005763}
5764
5765static void rtl8169_rx_clear(struct rtl8169_private *tp)
5766{
Francois Romieu07d3f512007-02-21 22:40:46 +01005767 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005768
5769 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005770 if (tp->Rx_databuff[i]) {
5771 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005772 tp->RxDescArray + i);
5773 }
5774 }
5775}
5776
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005777static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005778{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005779 desc->opts1 |= cpu_to_le32(RingEnd);
5780}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005781
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005782static int rtl8169_rx_fill(struct rtl8169_private *tp)
5783{
5784 unsigned int i;
5785
5786 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005787 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005788
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005789 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005790 if (!data) {
5791 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005792 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005793 }
5794 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005795 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005796
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005797 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5798 return 0;
5799
5800err_out:
5801 rtl8169_rx_clear(tp);
5802 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005803}
5804
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005805static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005806{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005807 rtl8169_init_ring_indexes(tp);
5808
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005809 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5810 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005811
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005812 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005813}
5814
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005815static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005816 struct TxDesc *desc)
5817{
5818 unsigned int len = tx_skb->len;
5819
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005820 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5821
Linus Torvalds1da177e2005-04-16 15:20:36 -07005822 desc->opts1 = 0x00;
5823 desc->opts2 = 0x00;
5824 desc->addr = 0x00;
5825 tx_skb->len = 0;
5826}
5827
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005828static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5829 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005830{
5831 unsigned int i;
5832
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005833 for (i = 0; i < n; i++) {
5834 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005835 struct ring_info *tx_skb = tp->tx_skb + entry;
5836 unsigned int len = tx_skb->len;
5837
5838 if (len) {
5839 struct sk_buff *skb = tx_skb->skb;
5840
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005841 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005842 tp->TxDescArray + entry);
5843 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005844 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005845 tx_skb->skb = NULL;
5846 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005847 }
5848 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005849}
5850
5851static void rtl8169_tx_clear(struct rtl8169_private *tp)
5852{
5853 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005854 tp->cur_tx = tp->dirty_tx = 0;
5855}
5856
Francois Romieu4422bcd2012-01-26 11:23:32 +01005857static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005858{
David Howellsc4028952006-11-22 14:57:56 +00005859 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005860 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005861
Francois Romieuda78dbf2012-01-26 14:18:23 +01005862 napi_disable(&tp->napi);
5863 netif_stop_queue(dev);
5864 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005865
françois romieuc7c2c392011-12-04 20:30:52 +00005866 rtl8169_hw_reset(tp);
5867
Francois Romieu56de4142011-03-15 17:29:31 +01005868 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005869 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005870
Linus Torvalds1da177e2005-04-16 15:20:36 -07005871 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005872 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005873
Francois Romieuda78dbf2012-01-26 14:18:23 +01005874 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005875 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005876 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005877}
5878
5879static void rtl8169_tx_timeout(struct net_device *dev)
5880{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005881 struct rtl8169_private *tp = netdev_priv(dev);
5882
5883 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884}
5885
5886static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005887 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005888{
5889 struct skb_shared_info *info = skb_shinfo(skb);
5890 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005891 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005892 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005893
5894 entry = tp->cur_tx;
5895 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005896 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005897 dma_addr_t mapping;
5898 u32 status, len;
5899 void *addr;
5900
5901 entry = (entry + 1) % NUM_TX_DESC;
5902
5903 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005904 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005905 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005906 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005907 if (unlikely(dma_mapping_error(d, mapping))) {
5908 if (net_ratelimit())
5909 netif_err(tp, drv, tp->dev,
5910 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005911 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005912 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005913
Francois Romieucecb5fd2011-04-01 10:21:07 +02005914 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07005915 status = opts[0] | len |
5916 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005917
5918 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005919 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005920 txd->addr = cpu_to_le64(mapping);
5921
5922 tp->tx_skb[entry].len = len;
5923 }
5924
5925 if (cur_frag) {
5926 tp->tx_skb[entry].skb = skb;
5927 txd->opts1 |= cpu_to_le32(LastFrag);
5928 }
5929
5930 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005931
5932err_out:
5933 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
5934 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005935}
5936
françois romieub423e9a2013-05-18 01:24:46 +00005937static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
5938{
5939 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
5940}
5941
hayeswange9746042014-07-11 16:25:58 +08005942static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5943 struct net_device *dev);
5944/* r8169_csum_workaround()
5945 * The hw limites the value the transport offset. When the offset is out of the
5946 * range, calculate the checksum by sw.
5947 */
5948static void r8169_csum_workaround(struct rtl8169_private *tp,
5949 struct sk_buff *skb)
5950{
5951 if (skb_shinfo(skb)->gso_size) {
5952 netdev_features_t features = tp->dev->features;
5953 struct sk_buff *segs, *nskb;
5954
5955 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
5956 segs = skb_gso_segment(skb, features);
5957 if (IS_ERR(segs) || !segs)
5958 goto drop;
5959
5960 do {
5961 nskb = segs;
5962 segs = segs->next;
5963 nskb->next = NULL;
5964 rtl8169_start_xmit(nskb, tp->dev);
5965 } while (segs);
5966
Alexander Duyckeb781392015-05-01 10:34:44 -07005967 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005968 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5969 if (skb_checksum_help(skb) < 0)
5970 goto drop;
5971
5972 rtl8169_start_xmit(skb, tp->dev);
5973 } else {
5974 struct net_device_stats *stats;
5975
5976drop:
5977 stats = &tp->dev->stats;
5978 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07005979 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005980 }
5981}
5982
5983/* msdn_giant_send_check()
5984 * According to the document of microsoft, the TCP Pseudo Header excludes the
5985 * packet length for IPv6 TCP large packets.
5986 */
5987static int msdn_giant_send_check(struct sk_buff *skb)
5988{
5989 const struct ipv6hdr *ipv6h;
5990 struct tcphdr *th;
5991 int ret;
5992
5993 ret = skb_cow_head(skb, 0);
5994 if (ret)
5995 return ret;
5996
5997 ipv6h = ipv6_hdr(skb);
5998 th = tcp_hdr(skb);
5999
6000 th->check = 0;
6001 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6002
6003 return ret;
6004}
6005
hayeswang5888d3f2014-07-11 16:25:56 +08006006static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6007 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006008{
Michał Mirosław350fb322011-04-08 06:35:56 +00006009 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006010
Francois Romieu2b7b4312011-04-18 22:53:24 -07006011 if (mss) {
6012 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006013 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6014 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6015 const struct iphdr *ip = ip_hdr(skb);
6016
6017 if (ip->protocol == IPPROTO_TCP)
6018 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6019 else if (ip->protocol == IPPROTO_UDP)
6020 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6021 else
6022 WARN_ON_ONCE(1);
6023 }
6024
6025 return true;
6026}
6027
6028static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
6029 struct sk_buff *skb, u32 *opts)
6030{
hayeswangbdfa4ed2014-07-11 16:25:57 +08006031 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08006032 u32 mss = skb_shinfo(skb)->gso_size;
6033
6034 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08006035 if (transport_offset > GTTCPHO_MAX) {
6036 netif_warn(tp, tx_err, tp->dev,
6037 "Invalid transport offset 0x%x for TSO\n",
6038 transport_offset);
6039 return false;
6040 }
6041
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006042 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006043 case htons(ETH_P_IP):
6044 opts[0] |= TD1_GTSENV4;
6045 break;
6046
6047 case htons(ETH_P_IPV6):
6048 if (msdn_giant_send_check(skb))
6049 return false;
6050
6051 opts[0] |= TD1_GTSENV6;
6052 break;
6053
6054 default:
6055 WARN_ON_ONCE(1);
6056 break;
6057 }
6058
hayeswangbdfa4ed2014-07-11 16:25:57 +08006059 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08006060 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006061 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08006062 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006063
françois romieub423e9a2013-05-18 01:24:46 +00006064 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006065 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00006066
hayeswange9746042014-07-11 16:25:58 +08006067 if (transport_offset > TCPHO_MAX) {
6068 netif_warn(tp, tx_err, tp->dev,
6069 "Invalid transport offset 0x%x\n",
6070 transport_offset);
6071 return false;
6072 }
6073
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006074 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006075 case htons(ETH_P_IP):
6076 opts[1] |= TD1_IPv4_CS;
6077 ip_protocol = ip_hdr(skb)->protocol;
6078 break;
6079
6080 case htons(ETH_P_IPV6):
6081 opts[1] |= TD1_IPv6_CS;
6082 ip_protocol = ipv6_hdr(skb)->nexthdr;
6083 break;
6084
6085 default:
6086 ip_protocol = IPPROTO_RAW;
6087 break;
6088 }
6089
6090 if (ip_protocol == IPPROTO_TCP)
6091 opts[1] |= TD1_TCP_CS;
6092 else if (ip_protocol == IPPROTO_UDP)
6093 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006094 else
6095 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08006096
6097 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00006098 } else {
6099 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006100 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006101 }
hayeswang5888d3f2014-07-11 16:25:56 +08006102
françois romieub423e9a2013-05-18 01:24:46 +00006103 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006104}
6105
Stephen Hemminger613573252009-08-31 19:50:58 +00006106static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6107 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006108{
6109 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006110 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006111 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006112 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006113 dma_addr_t mapping;
6114 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006115 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006116 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006117
Julien Ducourthial477206a2012-05-09 00:00:06 +02006118 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006119 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006120 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006121 }
6122
6123 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006124 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006125
françois romieub423e9a2013-05-18 01:24:46 +00006126 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6127 opts[0] = DescOwn;
6128
hayeswange9746042014-07-11 16:25:58 +08006129 if (!tp->tso_csum(tp, skb, opts)) {
6130 r8169_csum_workaround(tp, skb);
6131 return NETDEV_TX_OK;
6132 }
françois romieub423e9a2013-05-18 01:24:46 +00006133
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006134 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006135 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006136 if (unlikely(dma_mapping_error(d, mapping))) {
6137 if (net_ratelimit())
6138 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006139 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006140 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006141
6142 tp->tx_skb[entry].len = len;
6143 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006144
Francois Romieu2b7b4312011-04-18 22:53:24 -07006145 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006146 if (frags < 0)
6147 goto err_dma_1;
6148 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07006149 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006150 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07006151 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006152 tp->tx_skb[entry].skb = skb;
6153 }
6154
Francois Romieu2b7b4312011-04-18 22:53:24 -07006155 txd->opts2 = cpu_to_le32(opts[1]);
6156
Richard Cochran5047fb52012-03-10 07:29:42 +00006157 skb_tx_timestamp(skb);
6158
Alexander Duycka0750132014-12-11 15:02:17 -08006159 /* Force memory writes to complete before releasing descriptor */
6160 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006161
Francois Romieucecb5fd2011-04-01 10:21:07 +02006162 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006163 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006164 txd->opts1 = cpu_to_le32(status);
6165
Alexander Duycka0750132014-12-11 15:02:17 -08006166 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00006167 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006168
Alexander Duycka0750132014-12-11 15:02:17 -08006169 tp->cur_tx += frags + 1;
6170
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006171 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006172
David S. Miller87cda7c2015-02-22 15:54:29 -05006173 mmiowb();
Francois Romieuda78dbf2012-01-26 14:18:23 +01006174
David S. Miller87cda7c2015-02-22 15:54:29 -05006175 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01006176 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
6177 * not miss a ring update when it notices a stopped queue.
6178 */
6179 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006180 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01006181 /* Sync with rtl_tx:
6182 * - publish queue status and cur_tx ring index (write barrier)
6183 * - refresh dirty_tx ring index (read barrier).
6184 * May the current thread have a pessimistic view of the ring
6185 * status and forget to wake up queue, a racing rtl_tx thread
6186 * can't.
6187 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006188 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02006189 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006190 netif_wake_queue(dev);
6191 }
6192
Stephen Hemminger613573252009-08-31 19:50:58 +00006193 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006194
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006195err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006196 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006197err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006198 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006199 dev->stats.tx_dropped++;
6200 return NETDEV_TX_OK;
6201
6202err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006203 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006204 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006205 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006206}
6207
6208static void rtl8169_pcierr_interrupt(struct net_device *dev)
6209{
6210 struct rtl8169_private *tp = netdev_priv(dev);
6211 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006212 u16 pci_status, pci_cmd;
6213
6214 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6215 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6216
Joe Perchesbf82c182010-02-09 11:49:50 +00006217 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6218 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006219
6220 /*
6221 * The recovery sequence below admits a very elaborated explanation:
6222 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006223 * - I did not see what else could be done;
6224 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006225 *
6226 * Feel free to adjust to your needs.
6227 */
Francois Romieua27993f2006-12-18 00:04:19 +01006228 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006229 pci_cmd &= ~PCI_COMMAND_PARITY;
6230 else
6231 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6232
6233 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006234
6235 pci_write_config_word(pdev, PCI_STATUS,
6236 pci_status & (PCI_STATUS_DETECTED_PARITY |
6237 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6238 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6239
6240 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00006241 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006242 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006243 tp->cp_cmd &= ~PCIDAC;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006244 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006245 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006246 }
6247
françois romieue6de30d2011-01-03 15:08:37 +00006248 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01006249
Francois Romieu98ddf982012-01-31 10:47:34 +01006250 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006251}
6252
Francois Romieuda78dbf2012-01-26 14:18:23 +01006253static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006254{
6255 unsigned int dirty_tx, tx_left;
6256
Linus Torvalds1da177e2005-04-16 15:20:36 -07006257 dirty_tx = tp->dirty_tx;
6258 smp_rmb();
6259 tx_left = tp->cur_tx - dirty_tx;
6260
6261 while (tx_left > 0) {
6262 unsigned int entry = dirty_tx % NUM_TX_DESC;
6263 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006264 u32 status;
6265
Linus Torvalds1da177e2005-04-16 15:20:36 -07006266 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6267 if (status & DescOwn)
6268 break;
6269
Alexander Duycka0750132014-12-11 15:02:17 -08006270 /* This barrier is needed to keep us from reading
6271 * any other fields out of the Tx descriptor until
6272 * we know the status of DescOwn
6273 */
6274 dma_rmb();
6275
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006276 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006277 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006278 if (status & LastFrag) {
David S. Miller87cda7c2015-02-22 15:54:29 -05006279 u64_stats_update_begin(&tp->tx_stats.syncp);
6280 tp->tx_stats.packets++;
6281 tp->tx_stats.bytes += tx_skb->skb->len;
6282 u64_stats_update_end(&tp->tx_stats.syncp);
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07006283 dev_consume_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006284 tx_skb->skb = NULL;
6285 }
6286 dirty_tx++;
6287 tx_left--;
6288 }
6289
6290 if (tp->dirty_tx != dirty_tx) {
6291 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006292 /* Sync with rtl8169_start_xmit:
6293 * - publish dirty_tx ring index (write barrier)
6294 * - refresh cur_tx ring index and queue status (read barrier)
6295 * May the current thread miss the stopped queue condition,
6296 * a racing xmit thread can only have a right view of the
6297 * ring status.
6298 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006299 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006300 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02006301 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006302 netif_wake_queue(dev);
6303 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006304 /*
6305 * 8168 hack: TxPoll requests are lost when the Tx packets are
6306 * too close. Let's kick an extra TxPoll request when a burst
6307 * of start_xmit activity is detected (if it is not detected,
6308 * it is slow enough). -- FR
6309 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006310 if (tp->cur_tx != dirty_tx)
6311 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006312 }
6313}
6314
Francois Romieu126fa4b2005-05-12 20:09:17 -04006315static inline int rtl8169_fragmented_frame(u32 status)
6316{
6317 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6318}
6319
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006320static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006321{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006322 u32 status = opts1 & RxProtoMask;
6323
6324 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006325 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006326 skb->ip_summed = CHECKSUM_UNNECESSARY;
6327 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006328 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006329}
6330
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006331static struct sk_buff *rtl8169_try_rx_copy(void *data,
6332 struct rtl8169_private *tp,
6333 int pkt_size,
6334 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006335{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006336 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006337 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006338
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006339 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006340 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006341 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006342 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006343 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006344 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006345 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6346
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006347 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006348}
6349
Francois Romieuda78dbf2012-01-26 14:18:23 +01006350static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006351{
6352 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006353 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006354
Linus Torvalds1da177e2005-04-16 15:20:36 -07006355 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006356
Timo Teräs9fba0812013-01-15 21:01:24 +00006357 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006358 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006359 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006360 u32 status;
6361
Heiner Kallweit62028062018-04-17 23:30:29 +02006362 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006363 if (status & DescOwn)
6364 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006365
6366 /* This barrier is needed to keep us from reading
6367 * any other fields out of the Rx descriptor until
6368 * we know the status of DescOwn
6369 */
6370 dma_rmb();
6371
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006372 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006373 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6374 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006375 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006376 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006377 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006378 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006379 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006380 /* RxFOVF is a reserved bit on later chip versions */
6381 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
6382 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006383 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006384 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006385 } else if (status & (RxRUNT | RxCRC) &&
6386 !(status & RxRWT) &&
6387 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006388 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006389 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006390 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006391 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006392 dma_addr_t addr;
6393 int pkt_size;
6394
6395process_pkt:
6396 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006397 if (likely(!(dev->features & NETIF_F_RXFCS)))
6398 pkt_size = (status & 0x00003fff) - 4;
6399 else
6400 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006401
Francois Romieu126fa4b2005-05-12 20:09:17 -04006402 /*
6403 * The driver does not support incoming fragmented
6404 * frames. They are seen as a symptom of over-mtu
6405 * sized frames.
6406 */
6407 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006408 dev->stats.rx_dropped++;
6409 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006410 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006411 }
6412
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006413 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6414 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006415 if (!skb) {
6416 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006417 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006418 }
6419
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006420 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006421 skb_put(skb, pkt_size);
6422 skb->protocol = eth_type_trans(skb, dev);
6423
Francois Romieu7a8fc772011-03-01 17:18:33 +01006424 rtl8169_rx_vlan_tag(desc, skb);
6425
françois romieu39174292015-11-11 23:35:18 +01006426 if (skb->pkt_type == PACKET_MULTICAST)
6427 dev->stats.multicast++;
6428
Francois Romieu56de4142011-03-15 17:29:31 +01006429 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006430
Junchang Wang8027aa22012-03-04 23:30:32 +01006431 u64_stats_update_begin(&tp->rx_stats.syncp);
6432 tp->rx_stats.packets++;
6433 tp->rx_stats.bytes += pkt_size;
6434 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006435 }
françois romieuce11ff52013-01-24 13:30:06 +00006436release_descriptor:
6437 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006438 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006439 }
6440
6441 count = cur_rx - tp->cur_rx;
6442 tp->cur_rx = cur_rx;
6443
Linus Torvalds1da177e2005-04-16 15:20:36 -07006444 return count;
6445}
6446
Francois Romieu07d3f512007-02-21 22:40:46 +01006447static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006448{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006449 struct rtl8169_private *tp = dev_instance;
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006450 u16 status = rtl_get_events(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006451
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006452 if (status == 0xffff || !(status & (RTL_EVENT_NAPI | tp->event_slow)))
6453 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00006454
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006455 rtl_irq_disable(tp);
6456 napi_schedule_irqoff(&tp->napi);
6457
6458 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006459}
6460
Francois Romieuda78dbf2012-01-26 14:18:23 +01006461/*
6462 * Workqueue context.
6463 */
6464static void rtl_slow_event_work(struct rtl8169_private *tp)
6465{
6466 struct net_device *dev = tp->dev;
6467 u16 status;
6468
6469 status = rtl_get_events(tp) & tp->event_slow;
6470 rtl_ack_events(tp, status);
6471
6472 if (unlikely(status & RxFIFOOver)) {
6473 switch (tp->mac_version) {
6474 /* Work around for rx fifo overflow */
6475 case RTL_GIGA_MAC_VER_11:
6476 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01006477 /* XXX - Hack alert. See rtl_task(). */
6478 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006479 default:
6480 break;
6481 }
6482 }
6483
6484 if (unlikely(status & SYSErr))
6485 rtl8169_pcierr_interrupt(dev);
6486
6487 if (status & LinkChg)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006488 phy_mac_interrupt(dev->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006489
françois romieu7dbb4912012-06-09 10:53:16 +00006490 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006491}
6492
Francois Romieu4422bcd2012-01-26 11:23:32 +01006493static void rtl_task(struct work_struct *work)
6494{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006495 static const struct {
6496 int bitnr;
6497 void (*action)(struct rtl8169_private *);
6498 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01006499 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006500 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
6501 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006502 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006503 struct rtl8169_private *tp =
6504 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006505 struct net_device *dev = tp->dev;
6506 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006507
Francois Romieuda78dbf2012-01-26 14:18:23 +01006508 rtl_lock_work(tp);
6509
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006510 if (!netif_running(dev) ||
6511 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006512 goto out_unlock;
6513
6514 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6515 bool pending;
6516
Francois Romieuda78dbf2012-01-26 14:18:23 +01006517 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006518 if (pending)
6519 rtl_work[i].action(tp);
6520 }
6521
6522out_unlock:
6523 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006524}
6525
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006526static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006527{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006528 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6529 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006530 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
6531 int work_done= 0;
6532 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006533
Francois Romieuda78dbf2012-01-26 14:18:23 +01006534 status = rtl_get_events(tp);
6535 rtl_ack_events(tp, status & ~tp->event_slow);
6536
6537 if (status & RTL_EVENT_NAPI_RX)
6538 work_done = rtl_rx(dev, tp, (u32) budget);
6539
6540 if (status & RTL_EVENT_NAPI_TX)
6541 rtl_tx(dev, tp);
6542
6543 if (status & tp->event_slow) {
6544 enable_mask &= ~tp->event_slow;
6545
6546 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
6547 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006548
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006549 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006550 napi_complete_done(napi, work_done);
David Dillowf11a3772009-05-22 15:29:34 +00006551
Francois Romieuda78dbf2012-01-26 14:18:23 +01006552 rtl_irq_enable(tp, enable_mask);
6553 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006554 }
6555
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006556 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006557}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006558
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006559static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006560{
6561 struct rtl8169_private *tp = netdev_priv(dev);
6562
6563 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6564 return;
6565
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006566 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6567 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006568}
6569
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006570static void r8169_phylink_handler(struct net_device *ndev)
6571{
6572 struct rtl8169_private *tp = netdev_priv(ndev);
6573
6574 if (netif_carrier_ok(ndev)) {
6575 rtl_link_chg_patch(tp);
6576 pm_request_resume(&tp->pci_dev->dev);
6577 } else {
6578 pm_runtime_idle(&tp->pci_dev->dev);
6579 }
6580
6581 if (net_ratelimit())
6582 phy_print_status(ndev->phydev);
6583}
6584
6585static int r8169_phy_connect(struct rtl8169_private *tp)
6586{
6587 struct phy_device *phydev = mdiobus_get_phy(tp->mii_bus, 0);
6588 phy_interface_t phy_mode;
6589 int ret;
6590
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006591 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006592 PHY_INTERFACE_MODE_MII;
6593
6594 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6595 phy_mode);
6596 if (ret)
6597 return ret;
6598
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006599 if (!tp->supports_gmii)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006600 phy_set_max_speed(phydev, SPEED_100);
6601
6602 /* Ensure to advertise everything, incl. pause */
6603 phydev->advertising = phydev->supported;
6604
6605 phy_attached_info(phydev);
6606
6607 return 0;
6608}
6609
Linus Torvalds1da177e2005-04-16 15:20:36 -07006610static void rtl8169_down(struct net_device *dev)
6611{
6612 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006613
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006614 phy_stop(dev->phydev);
6615
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006616 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006617 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006618
Hayes Wang92fc43b2011-07-06 15:58:03 +08006619 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006620 /*
6621 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006622 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6623 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006624 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006625 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006626
Linus Torvalds1da177e2005-04-16 15:20:36 -07006627 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006628 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006629
Linus Torvalds1da177e2005-04-16 15:20:36 -07006630 rtl8169_tx_clear(tp);
6631
6632 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006633
6634 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006635}
6636
6637static int rtl8169_close(struct net_device *dev)
6638{
6639 struct rtl8169_private *tp = netdev_priv(dev);
6640 struct pci_dev *pdev = tp->pci_dev;
6641
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006642 pm_runtime_get_sync(&pdev->dev);
6643
Francois Romieucecb5fd2011-04-01 10:21:07 +02006644 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006645 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006646
Francois Romieuda78dbf2012-01-26 14:18:23 +01006647 rtl_lock_work(tp);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006648 /* Clear all task flags */
6649 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006650
Linus Torvalds1da177e2005-04-16 15:20:36 -07006651 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006652 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006653
Lekensteyn4ea72442013-07-22 09:53:30 +02006654 cancel_work_sync(&tp->wk.work);
6655
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006656 phy_disconnect(dev->phydev);
6657
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006658 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006659
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006660 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6661 tp->RxPhyAddr);
6662 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6663 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006664 tp->TxDescArray = NULL;
6665 tp->RxDescArray = NULL;
6666
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006667 pm_runtime_put_sync(&pdev->dev);
6668
Linus Torvalds1da177e2005-04-16 15:20:36 -07006669 return 0;
6670}
6671
Francois Romieudc1c00c2012-03-08 10:06:18 +01006672#ifdef CONFIG_NET_POLL_CONTROLLER
6673static void rtl8169_netpoll(struct net_device *dev)
6674{
6675 struct rtl8169_private *tp = netdev_priv(dev);
6676
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006677 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006678}
6679#endif
6680
Francois Romieudf43ac72012-03-08 09:48:40 +01006681static int rtl_open(struct net_device *dev)
6682{
6683 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006684 struct pci_dev *pdev = tp->pci_dev;
6685 int retval = -ENOMEM;
6686
6687 pm_runtime_get_sync(&pdev->dev);
6688
6689 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006690 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006691 * dma_alloc_coherent provides more.
6692 */
6693 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6694 &tp->TxPhyAddr, GFP_KERNEL);
6695 if (!tp->TxDescArray)
6696 goto err_pm_runtime_put;
6697
6698 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6699 &tp->RxPhyAddr, GFP_KERNEL);
6700 if (!tp->RxDescArray)
6701 goto err_free_tx_0;
6702
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006703 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006704 if (retval < 0)
6705 goto err_free_rx_1;
6706
6707 INIT_WORK(&tp->wk.work, rtl_task);
6708
6709 smp_mb();
6710
6711 rtl_request_firmware(tp);
6712
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006713 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006714 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006715 if (retval < 0)
6716 goto err_release_fw_2;
6717
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006718 retval = r8169_phy_connect(tp);
6719 if (retval)
6720 goto err_free_irq;
6721
Francois Romieudf43ac72012-03-08 09:48:40 +01006722 rtl_lock_work(tp);
6723
6724 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6725
6726 napi_enable(&tp->napi);
6727
6728 rtl8169_init_phy(dev, tp);
6729
Francois Romieudf43ac72012-03-08 09:48:40 +01006730 rtl_pll_power_up(tp);
6731
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006732 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006733
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006734 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006735 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6736
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006737 phy_start(dev->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006738 netif_start_queue(dev);
6739
6740 rtl_unlock_work(tp);
6741
Heiner Kallweita92a0842018-01-08 21:39:13 +01006742 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006743out:
6744 return retval;
6745
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006746err_free_irq:
6747 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006748err_release_fw_2:
6749 rtl_release_firmware(tp);
6750 rtl8169_rx_clear(tp);
6751err_free_rx_1:
6752 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6753 tp->RxPhyAddr);
6754 tp->RxDescArray = NULL;
6755err_free_tx_0:
6756 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6757 tp->TxPhyAddr);
6758 tp->TxDescArray = NULL;
6759err_pm_runtime_put:
6760 pm_runtime_put_noidle(&pdev->dev);
6761 goto out;
6762}
6763
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006764static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006765rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006766{
6767 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006768 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006769 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006770 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006771
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006772 pm_runtime_get_noresume(&pdev->dev);
6773
6774 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006775 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006776
Junchang Wang8027aa22012-03-04 23:30:32 +01006777 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006778 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006779 stats->rx_packets = tp->rx_stats.packets;
6780 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006781 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006782
Junchang Wang8027aa22012-03-04 23:30:32 +01006783 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006784 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006785 stats->tx_packets = tp->tx_stats.packets;
6786 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006787 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006788
6789 stats->rx_dropped = dev->stats.rx_dropped;
6790 stats->tx_dropped = dev->stats.tx_dropped;
6791 stats->rx_length_errors = dev->stats.rx_length_errors;
6792 stats->rx_errors = dev->stats.rx_errors;
6793 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6794 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6795 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006796 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006797
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006798 /*
6799 * Fetch additonal counter values missing in stats collected by driver
6800 * from tally counters.
6801 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006802 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006803 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006804
6805 /*
6806 * Subtract values fetched during initalization.
6807 * See rtl8169_init_counter_offsets for a description why we do that.
6808 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006809 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006810 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006811 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006812 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006813 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006814 le16_to_cpu(tp->tc_offset.tx_aborted);
6815
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006816 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006817}
6818
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006819static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006820{
françois romieu065c27c2011-01-03 15:08:12 +00006821 struct rtl8169_private *tp = netdev_priv(dev);
6822
Francois Romieu5d06a992006-02-23 00:47:58 +01006823 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006824 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006825
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006826 phy_stop(dev->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006827 netif_device_detach(dev);
6828 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006829
6830 rtl_lock_work(tp);
6831 napi_disable(&tp->napi);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006832 /* Clear all task flags */
6833 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6834
Francois Romieuda78dbf2012-01-26 14:18:23 +01006835 rtl_unlock_work(tp);
6836
6837 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006838}
Francois Romieu5d06a992006-02-23 00:47:58 +01006839
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006840#ifdef CONFIG_PM
6841
6842static int rtl8169_suspend(struct device *device)
6843{
6844 struct pci_dev *pdev = to_pci_dev(device);
6845 struct net_device *dev = pci_get_drvdata(pdev);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006846 struct rtl8169_private *tp = netdev_priv(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006847
6848 rtl8169_net_suspend(dev);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006849 clk_disable_unprepare(tp->clk);
Francois Romieu1371fa62007-04-02 23:01:11 +02006850
Francois Romieu5d06a992006-02-23 00:47:58 +01006851 return 0;
6852}
6853
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006854static void __rtl8169_resume(struct net_device *dev)
6855{
françois romieu065c27c2011-01-03 15:08:12 +00006856 struct rtl8169_private *tp = netdev_priv(dev);
6857
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006858 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006859
6860 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006861 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006862
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006863 phy_start(tp->dev->phydev);
6864
Artem Savkovcff4c162012-04-03 10:29:11 +00006865 rtl_lock_work(tp);
6866 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006867 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00006868 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006869
Francois Romieu98ddf982012-01-31 10:47:34 +01006870 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006871}
6872
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006873static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006874{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006875 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01006876 struct net_device *dev = pci_get_drvdata(pdev);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006877 struct rtl8169_private *tp = netdev_priv(dev);
6878
6879 clk_prepare_enable(tp->clk);
Francois Romieu5d06a992006-02-23 00:47:58 +01006880
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006881 if (netif_running(dev))
6882 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006883
Francois Romieu5d06a992006-02-23 00:47:58 +01006884 return 0;
6885}
6886
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006887static int rtl8169_runtime_suspend(struct device *device)
6888{
6889 struct pci_dev *pdev = to_pci_dev(device);
6890 struct net_device *dev = pci_get_drvdata(pdev);
6891 struct rtl8169_private *tp = netdev_priv(dev);
6892
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006893 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006894 return 0;
6895
Francois Romieuda78dbf2012-01-26 14:18:23 +01006896 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006897 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006898 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006899
6900 rtl8169_net_suspend(dev);
6901
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006902 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006903 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006904 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006905
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006906 return 0;
6907}
6908
6909static int rtl8169_runtime_resume(struct device *device)
6910{
6911 struct pci_dev *pdev = to_pci_dev(device);
6912 struct net_device *dev = pci_get_drvdata(pdev);
6913 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006914 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006915
6916 if (!tp->TxDescArray)
6917 return 0;
6918
Francois Romieuda78dbf2012-01-26 14:18:23 +01006919 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006920 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006921 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006922
6923 __rtl8169_resume(dev);
6924
6925 return 0;
6926}
6927
6928static int rtl8169_runtime_idle(struct device *device)
6929{
6930 struct pci_dev *pdev = to_pci_dev(device);
6931 struct net_device *dev = pci_get_drvdata(pdev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006932
Heiner Kallweita92a0842018-01-08 21:39:13 +01006933 if (!netif_running(dev) || !netif_carrier_ok(dev))
6934 pm_schedule_suspend(device, 10000);
6935
6936 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006937}
6938
Alexey Dobriyan47145212009-12-14 18:00:08 -08006939static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006940 .suspend = rtl8169_suspend,
6941 .resume = rtl8169_resume,
6942 .freeze = rtl8169_suspend,
6943 .thaw = rtl8169_resume,
6944 .poweroff = rtl8169_suspend,
6945 .restore = rtl8169_resume,
6946 .runtime_suspend = rtl8169_runtime_suspend,
6947 .runtime_resume = rtl8169_runtime_resume,
6948 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006949};
6950
6951#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6952
6953#else /* !CONFIG_PM */
6954
6955#define RTL8169_PM_OPS NULL
6956
6957#endif /* !CONFIG_PM */
6958
David S. Miller1805b2f2011-10-24 18:18:09 -04006959static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6960{
David S. Miller1805b2f2011-10-24 18:18:09 -04006961 /* WoL fails with 8168b when the receiver is disabled. */
6962 switch (tp->mac_version) {
6963 case RTL_GIGA_MAC_VER_11:
6964 case RTL_GIGA_MAC_VER_12:
6965 case RTL_GIGA_MAC_VER_17:
6966 pci_clear_master(tp->pci_dev);
6967
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006968 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04006969 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006970 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04006971 break;
6972 default:
6973 break;
6974 }
6975}
6976
Francois Romieu1765f952008-09-13 17:21:40 +02006977static void rtl_shutdown(struct pci_dev *pdev)
6978{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006979 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00006980 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02006981
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006982 rtl8169_net_suspend(dev);
6983
Francois Romieucecb5fd2011-04-01 10:21:07 +02006984 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08006985 rtl_rar_set(tp, dev->perm_addr);
6986
Hayes Wang92fc43b2011-07-06 15:58:03 +08006987 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00006988
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006989 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02006990 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04006991 rtl_wol_suspend_quirk(tp);
6992 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00006993 }
6994
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006995 pci_wake_from_d3(pdev, true);
6996 pci_set_power_state(pdev, PCI_D3hot);
6997 }
6998}
Francois Romieu5d06a992006-02-23 00:47:58 +01006999
Bill Pembertonbaf63292012-12-03 09:23:28 -05007000static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007001{
7002 struct net_device *dev = pci_get_drvdata(pdev);
7003 struct rtl8169_private *tp = netdev_priv(dev);
7004
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007005 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007006 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007007
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007008 netif_napi_del(&tp->napi);
7009
Francois Romieue27566e2012-03-08 09:54:01 +01007010 unregister_netdev(dev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007011 mdiobus_unregister(tp->mii_bus);
Francois Romieue27566e2012-03-08 09:54:01 +01007012
7013 rtl_release_firmware(tp);
7014
7015 if (pci_dev_run_wake(pdev))
7016 pm_runtime_get_noresume(&pdev->dev);
7017
7018 /* restore original MAC address */
7019 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007020}
7021
Francois Romieufa9c3852012-03-08 10:01:50 +01007022static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007023 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007024 .ndo_stop = rtl8169_close,
7025 .ndo_get_stats64 = rtl8169_get_stats64,
7026 .ndo_start_xmit = rtl8169_start_xmit,
7027 .ndo_tx_timeout = rtl8169_tx_timeout,
7028 .ndo_validate_addr = eth_validate_addr,
7029 .ndo_change_mtu = rtl8169_change_mtu,
7030 .ndo_fix_features = rtl8169_fix_features,
7031 .ndo_set_features = rtl8169_set_features,
7032 .ndo_set_mac_address = rtl_set_mac_address,
7033 .ndo_do_ioctl = rtl8169_ioctl,
7034 .ndo_set_rx_mode = rtl_set_rx_mode,
7035#ifdef CONFIG_NET_POLL_CONTROLLER
7036 .ndo_poll_controller = rtl8169_netpoll,
7037#endif
7038
7039};
7040
Francois Romieu31fa8b12012-03-08 10:09:40 +01007041static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007042 void (*hw_start)(struct rtl8169_private *tp);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007043 u16 event_slow;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007044 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03007045 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007046 u8 default_ver;
7047} rtl_cfg_infos [] = {
7048 [RTL_CFG_0] = {
7049 .hw_start = rtl_hw_start_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007050 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007051 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007052 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007053 .default_ver = RTL_GIGA_MAC_VER_01,
7054 },
7055 [RTL_CFG_1] = {
7056 .hw_start = rtl_hw_start_8168,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007057 .event_slow = SYSErr | LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007058 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007059 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007060 .default_ver = RTL_GIGA_MAC_VER_11,
7061 },
7062 [RTL_CFG_2] = {
7063 .hw_start = rtl_hw_start_8101,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007064 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
7065 PCSTimeout,
Francois Romieu50970832017-10-27 13:24:49 +03007066 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007067 .default_ver = RTL_GIGA_MAC_VER_13,
7068 }
7069};
7070
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007071static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01007072{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007073 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007074
Jian-Hong Pan7bb05b82018-08-17 13:07:35 +08007075 switch (tp->mac_version) {
7076 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007077 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
7078 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
7079 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007080 flags = PCI_IRQ_LEGACY;
Jian-Hong Pan7bb05b82018-08-17 13:07:35 +08007081 break;
7082 case RTL_GIGA_MAC_VER_39 ... RTL_GIGA_MAC_VER_40:
Heiner Kallweit7c53a722018-08-12 13:26:26 +02007083 /* This version was reported to have issues with resume
7084 * from suspend when using MSI-X
7085 */
7086 flags = PCI_IRQ_LEGACY | PCI_IRQ_MSI;
Jian-Hong Pan7bb05b82018-08-17 13:07:35 +08007087 break;
7088 default:
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007089 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007090 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007091
7092 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007093}
7094
Hayes Wangc5583862012-07-02 17:23:22 +08007095DECLARE_RTL_COND(rtl_link_list_ready_cond)
7096{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007097 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08007098}
7099
7100DECLARE_RTL_COND(rtl_rxtx_empty_cond)
7101{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007102 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08007103}
7104
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007105static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
7106{
7107 struct rtl8169_private *tp = mii_bus->priv;
7108
7109 if (phyaddr > 0)
7110 return -ENODEV;
7111
7112 return rtl_readphy(tp, phyreg);
7113}
7114
7115static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
7116 int phyreg, u16 val)
7117{
7118 struct rtl8169_private *tp = mii_bus->priv;
7119
7120 if (phyaddr > 0)
7121 return -ENODEV;
7122
7123 rtl_writephy(tp, phyreg, val);
7124
7125 return 0;
7126}
7127
7128static int r8169_mdio_register(struct rtl8169_private *tp)
7129{
7130 struct pci_dev *pdev = tp->pci_dev;
7131 struct phy_device *phydev;
7132 struct mii_bus *new_bus;
7133 int ret;
7134
7135 new_bus = devm_mdiobus_alloc(&pdev->dev);
7136 if (!new_bus)
7137 return -ENOMEM;
7138
7139 new_bus->name = "r8169";
7140 new_bus->priv = tp;
7141 new_bus->parent = &pdev->dev;
7142 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
7143 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
7144 PCI_DEVID(pdev->bus->number, pdev->devfn));
7145
7146 new_bus->read = r8169_mdio_read_reg;
7147 new_bus->write = r8169_mdio_write_reg;
7148
7149 ret = mdiobus_register(new_bus);
7150 if (ret)
7151 return ret;
7152
7153 phydev = mdiobus_get_phy(new_bus, 0);
7154 if (!phydev) {
7155 mdiobus_unregister(new_bus);
7156 return -ENODEV;
7157 }
7158
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02007159 /* PHY will be woken up in rtl_open() */
7160 phy_suspend(phydev);
7161
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007162 tp->mii_bus = new_bus;
7163
7164 return 0;
7165}
7166
Bill Pembertonbaf63292012-12-03 09:23:28 -05007167static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007168{
Hayes Wangc5583862012-07-02 17:23:22 +08007169 u32 data;
7170
7171 tp->ocp_base = OCP_STD_PHY_BASE;
7172
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007173 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08007174
7175 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
7176 return;
7177
7178 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
7179 return;
7180
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007181 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08007182 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007183 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08007184
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007185 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007186 data &= ~(1 << 14);
7187 r8168_mac_ocp_write(tp, 0xe8de, data);
7188
7189 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7190 return;
7191
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007192 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007193 data |= (1 << 15);
7194 r8168_mac_ocp_write(tp, 0xe8de, data);
7195
7196 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7197 return;
7198}
7199
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007200static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
7201{
7202 rtl8168ep_stop_cmac(tp);
7203 rtl_hw_init_8168g(tp);
7204}
7205
Bill Pembertonbaf63292012-12-03 09:23:28 -05007206static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007207{
7208 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02007209 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007210 rtl_hw_init_8168g(tp);
7211 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02007212 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007213 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08007214 break;
Hayes Wangc5583862012-07-02 17:23:22 +08007215 default:
7216 break;
7217 }
7218}
7219
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007220/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
7221static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
7222{
7223 switch (tp->mac_version) {
7224 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
7225 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
7226 return false;
7227 default:
7228 return true;
7229 }
7230}
7231
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007232static int rtl_jumbo_max(struct rtl8169_private *tp)
7233{
7234 /* Non-GBit versions don't support jumbo frames */
7235 if (!tp->supports_gmii)
7236 return JUMBO_1K;
7237
7238 switch (tp->mac_version) {
7239 /* RTL8169 */
7240 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
7241 return JUMBO_7K;
7242 /* RTL8168b */
7243 case RTL_GIGA_MAC_VER_11:
7244 case RTL_GIGA_MAC_VER_12:
7245 case RTL_GIGA_MAC_VER_17:
7246 return JUMBO_4K;
7247 /* RTL8168c */
7248 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
7249 return JUMBO_6K;
7250 default:
7251 return JUMBO_9K;
7252 }
7253}
7254
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007255static void rtl_disable_clk(void *data)
7256{
7257 clk_disable_unprepare(data);
7258}
7259
hayeswang929a0312014-09-16 11:40:47 +08007260static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007261{
7262 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007263 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007264 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007265 int chipset, region, i;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007266 int jumbo_max, rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007267
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007268 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7269 if (!dev)
7270 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007271
7272 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007273 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007274 tp = netdev_priv(dev);
7275 tp->dev = dev;
7276 tp->pci_dev = pdev;
7277 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02007278 tp->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007279
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007280 /* Get the *optional* external "ether_clk" used on some boards */
7281 tp->clk = devm_clk_get(&pdev->dev, "ether_clk");
7282 if (IS_ERR(tp->clk)) {
7283 rc = PTR_ERR(tp->clk);
7284 if (rc == -ENOENT) {
7285 /* clk-core allows NULL (for suspend / resume) */
7286 tp->clk = NULL;
7287 } else if (rc == -EPROBE_DEFER) {
7288 return rc;
7289 } else {
7290 dev_err(&pdev->dev, "failed to get clk: %d\n", rc);
7291 return rc;
7292 }
7293 } else {
7294 rc = clk_prepare_enable(tp->clk);
7295 if (rc) {
7296 dev_err(&pdev->dev, "failed to enable clk: %d\n", rc);
7297 return rc;
7298 }
7299
7300 rc = devm_add_action_or_reset(&pdev->dev, rtl_disable_clk,
7301 tp->clk);
7302 if (rc)
7303 return rc;
7304 }
7305
Francois Romieu3b6cf252012-03-08 09:59:04 +01007306 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007307 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007308 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007309 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007310 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007311 }
7312
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007313 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007314 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007315
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007316 /* use first MMIO region */
7317 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7318 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007319 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007320 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007321 }
7322
7323 /* check for weird/broken PCI region reporting */
7324 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007325 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007326 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007327 }
7328
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007329 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007330 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007331 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007332 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007333 }
7334
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007335 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007336
7337 if (!pci_is_pcie(pdev))
Heiner Kallweit22148df2018-04-22 17:15:15 +02007338 dev_info(&pdev->dev, "not PCI Express\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007339
7340 /* Identify chip attached to board */
Heiner Kallweit22148df2018-04-22 17:15:15 +02007341 rtl8169_get_mac_version(tp, cfg->default_ver);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007342
Heiner Kallweite3972862018-06-29 08:07:04 +02007343 if (rtl_tbi_enabled(tp)) {
7344 dev_err(&pdev->dev, "TBI fiber mode not supported\n");
7345 return -ENODEV;
7346 }
7347
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007348 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007349
Heiner Kallweita0456792018-09-25 07:59:36 +02007350 if (sizeof(dma_addr_t) > 4 && (use_dac == 1 || (use_dac == -1 &&
7351 tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
7352 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007353
7354 /* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
7355 if (!pci_is_pcie(pdev))
7356 tp->cp_cmd |= PCIDAC;
7357 dev->features |= NETIF_F_HIGHDMA;
7358 } else {
7359 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7360 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007361 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007362 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007363 }
7364 }
7365
Francois Romieu3b6cf252012-03-08 09:59:04 +01007366 rtl_init_rxcfg(tp);
7367
Heiner Kallweitde20e122018-09-25 07:58:00 +02007368 rtl8169_irq_mask_and_ack(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007369
Hayes Wangc5583862012-07-02 17:23:22 +08007370 rtl_hw_initialize(tp);
7371
Francois Romieu3b6cf252012-03-08 09:59:04 +01007372 rtl_hw_reset(tp);
7373
Francois Romieu3b6cf252012-03-08 09:59:04 +01007374 pci_set_master(pdev);
7375
Francois Romieu3b6cf252012-03-08 09:59:04 +01007376 rtl_init_mdio_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007377 rtl_init_jumbo_ops(tp);
7378
7379 rtl8169_print_mac_version(tp);
7380
7381 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007382
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007383 rc = rtl_alloc_irq(tp);
7384 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007385 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007386 return rc;
7387 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007388
Heiner Kallweit18041b52018-07-24 22:21:04 +02007389 tp->saved_wolopts = __rtl8169_get_wol(tp);
Heiner Kallweit7edf6d32018-02-22 21:22:40 +01007390
Francois Romieu3b6cf252012-03-08 09:59:04 +01007391 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05007392 u64_stats_init(&tp->rx_stats.syncp);
7393 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007394
7395 /* Get MAC address */
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007396 switch (tp->mac_version) {
Heiner Kallweit353af852018-05-02 21:39:59 +02007397 u8 mac_addr[ETH_ALEN] __aligned(4);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007398 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
7399 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08007400 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
Heiner Kallweit353af852018-05-02 21:39:59 +02007401 *(u16 *)&mac_addr[4] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007402
Heiner Kallweit353af852018-05-02 21:39:59 +02007403 if (is_valid_ether_addr(mac_addr))
7404 rtl_rar_set(tp, mac_addr);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007405 break;
7406 default:
7407 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007408 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007409 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007410 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007411
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007412 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007413
Heiner Kallweit37621492018-04-17 23:20:03 +02007414 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007415
7416 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7417 * properly for all devices */
7418 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007419 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007420
7421 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007422 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7423 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007424 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7425 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02007426 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007427
hayeswang929a0312014-09-16 11:40:47 +08007428 tp->cp_cmd |= RxChkSum | RxVlan;
7429
7430 /*
7431 * Pretend we are using VLANs; This bypasses a nasty bug where
7432 * Interrupts stop flowing on high load on 8110SCd controllers.
7433 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007434 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007435 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007436 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007437
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007438 if (rtl_chip_supports_csum_v2(tp)) {
hayeswang5888d3f2014-07-11 16:25:56 +08007439 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007440 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007441 } else {
7442 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007443 }
hayeswang5888d3f2014-07-11 16:25:56 +08007444
Francois Romieu3b6cf252012-03-08 09:59:04 +01007445 dev->hw_features |= NETIF_F_RXALL;
7446 dev->hw_features |= NETIF_F_RXFCS;
7447
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007448 /* MTU range: 60 - hw-specific max */
7449 dev->min_mtu = ETH_ZLEN;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007450 jumbo_max = rtl_jumbo_max(tp);
7451 dev->max_mtu = jumbo_max;
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007452
Francois Romieu3b6cf252012-03-08 09:59:04 +01007453 tp->hw_start = cfg->hw_start;
7454 tp->event_slow = cfg->event_slow;
Francois Romieu50970832017-10-27 13:24:49 +03007455 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007456
Francois Romieu3b6cf252012-03-08 09:59:04 +01007457 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
7458
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007459 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7460 &tp->counters_phys_addr,
7461 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007462 if (!tp->counters)
7463 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007464
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007465 pci_set_drvdata(pdev, dev);
7466
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007467 rc = r8169_mdio_register(tp);
7468 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007469 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007470
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02007471 /* chip gets powered up in rtl_open() */
7472 rtl_pll_power_down(tp);
7473
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007474 rc = register_netdev(dev);
7475 if (rc)
7476 goto err_mdio_unregister;
7477
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007478 netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
7479 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit90b989c2018-04-17 23:32:15 +02007480 (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
Heiner Kallweit29274992018-02-28 20:43:38 +01007481 pci_irq_vector(pdev, 0));
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007482
7483 if (jumbo_max > JUMBO_1K)
7484 netif_info(tp, probe, dev,
7485 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
7486 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
7487 "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007488
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007489 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007490 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007491
Heiner Kallweita92a0842018-01-08 21:39:13 +01007492 if (pci_dev_run_wake(pdev))
7493 pm_runtime_put_sync(&pdev->dev);
7494
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007495 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007496
7497err_mdio_unregister:
7498 mdiobus_unregister(tp->mii_bus);
7499 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007500}
7501
Linus Torvalds1da177e2005-04-16 15:20:36 -07007502static struct pci_driver rtl8169_pci_driver = {
7503 .name = MODULENAME,
7504 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007505 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007506 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007507 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007508 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007509};
7510
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007511module_pci_driver(rtl8169_pci_driver);