blob: b5c7f77e8108f89c486f5430603be22c53303429 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020030#include <linux/aer.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020031#include <linux/init.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/dma-mapping.h>
36#include <linux/bitops.h>
37#include <linux/irq.h>
38#include <linux/delay.h>
39#include <asm/byteorder.h>
40#include <linux/time.h>
41#include <linux/ethtool.h>
42#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080043#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020044#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030045#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <net/tcp.h>
47#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/workqueue.h>
50#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070051#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020052#include <linux/prefetch.h>
53#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000055#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000056#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070057#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059#include "bnx2x.h"
60#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070061#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000062#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000063#include "bnx2x_vfpf.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000064#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000065#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020066
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070067#include <linux/firmware.h>
68#include "bnx2x_fw_file_hdr.h"
69/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000070#define FW_FILE_VERSION \
71 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
72 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
73 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
74 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000075#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
76#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000077#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070078
Eilon Greenstein34f80b02008-06-23 20:33:01 -070079/* Time in jiffies before concluding the transmitter is hung */
80#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020081
Bill Pemberton0329aba2012-12-03 09:24:24 -050082static char version[] =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030083 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020084 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
85
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070086MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000087MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030088 "BCM57710/57711/57711E/"
89 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
90 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020091MODULE_LICENSE("GPL");
92MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000093MODULE_FIRMWARE(FW_FILE_NAME_E1);
94MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000095MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020096
stephen hemmingera8f47eb2014-01-09 22:20:11 -080097int bnx2x_num_queues;
James M Leddy1c8bb762014-02-04 15:10:59 -050098module_param_named(num_queues, bnx2x_num_queues, int, S_IRUGO);
Dmitry Kravkov96305232012-04-03 18:41:30 +000099MODULE_PARM_DESC(num_queues,
100 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000101
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102static int disable_tpa;
James M Leddy1c8bb762014-02-04 15:10:59 -0500103module_param(disable_tpa, int, S_IRUGO);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000104MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000105
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800106static int int_mode;
James M Leddy1c8bb762014-02-04 15:10:59 -0500107module_param(int_mode, int, S_IRUGO);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300108MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000109 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000110
Eilon Greensteina18f5122009-08-12 08:23:26 +0000111static int dropless_fc;
James M Leddy1c8bb762014-02-04 15:10:59 -0500112module_param(dropless_fc, int, S_IRUGO);
Eilon Greensteina18f5122009-08-12 08:23:26 +0000113MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
114
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000115static int mrrs = -1;
James M Leddy1c8bb762014-02-04 15:10:59 -0500116module_param(mrrs, int, S_IRUGO);
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000117MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
118
Eilon Greenstein9898f862009-02-12 08:38:27 +0000119static int debug;
James M Leddy1c8bb762014-02-04 15:10:59 -0500120module_param(debug, int, S_IRUGO);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000121MODULE_PARM_DESC(debug, " Default debug msglevel");
122
Yuval Mintz370d4a22014-03-23 18:12:24 +0200123static struct workqueue_struct *bnx2x_wq;
124struct workqueue_struct *bnx2x_iov_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000125
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000126struct bnx2x_mac_vals {
127 u32 xmac_addr;
128 u32 xmac_val;
129 u32 emac_addr;
130 u32 emac_val;
131 u32 umac_addr;
132 u32 umac_val;
133 u32 bmac_addr;
134 u32 bmac_val[2];
135};
136
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200137enum bnx2x_board_type {
138 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300139 BCM57711,
140 BCM57711E,
141 BCM57712,
142 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000143 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300144 BCM57800,
145 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000146 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300147 BCM57810,
148 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000149 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300150 BCM57840_4_10,
151 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000152 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000153 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000154 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000155 BCM57811_MF,
156 BCM57840_O,
157 BCM57840_MFO,
158 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200159};
160
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700161/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800162static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200163 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500164} board_info[] = {
Ariel Elior1ab44342013-01-01 05:22:23 +0000165 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
166 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
167 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
168 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
169 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
170 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
171 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
172 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
173 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
174 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
175 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
176 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
177 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
178 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
179 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
180 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
181 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
182 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
183 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
184 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
185 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200186};
187
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300188#ifndef PCI_DEVICE_ID_NX2_57710
189#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
190#endif
191#ifndef PCI_DEVICE_ID_NX2_57711
192#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
193#endif
194#ifndef PCI_DEVICE_ID_NX2_57711E
195#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
196#endif
197#ifndef PCI_DEVICE_ID_NX2_57712
198#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
199#endif
200#ifndef PCI_DEVICE_ID_NX2_57712_MF
201#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
202#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000203#ifndef PCI_DEVICE_ID_NX2_57712_VF
204#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
205#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300206#ifndef PCI_DEVICE_ID_NX2_57800
207#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
208#endif
209#ifndef PCI_DEVICE_ID_NX2_57800_MF
210#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
211#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000212#ifndef PCI_DEVICE_ID_NX2_57800_VF
213#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
214#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300215#ifndef PCI_DEVICE_ID_NX2_57810
216#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
217#endif
218#ifndef PCI_DEVICE_ID_NX2_57810_MF
219#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
220#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300221#ifndef PCI_DEVICE_ID_NX2_57840_O
222#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
223#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000224#ifndef PCI_DEVICE_ID_NX2_57810_VF
225#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
226#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300227#ifndef PCI_DEVICE_ID_NX2_57840_4_10
228#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
229#endif
230#ifndef PCI_DEVICE_ID_NX2_57840_2_20
231#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
232#endif
233#ifndef PCI_DEVICE_ID_NX2_57840_MFO
234#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300235#endif
236#ifndef PCI_DEVICE_ID_NX2_57840_MF
237#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
238#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000239#ifndef PCI_DEVICE_ID_NX2_57840_VF
240#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
241#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000242#ifndef PCI_DEVICE_ID_NX2_57811
243#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
244#endif
245#ifndef PCI_DEVICE_ID_NX2_57811_MF
246#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
247#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000248#ifndef PCI_DEVICE_ID_NX2_57811_VF
249#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
250#endif
251
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000252static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000253 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
254 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
255 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
272 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000273 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200274 { 0 }
275};
276
277MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
278
Yuval Mintz452427b2012-03-26 20:47:07 +0000279/* Global resources for unloading a previously loaded device */
280#define BNX2X_PREV_WAIT_NEEDED 1
281static DEFINE_SEMAPHORE(bnx2x_prev_sem);
282static LIST_HEAD(bnx2x_prev_list);
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800283
284/* Forward declaration */
285static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
286static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp);
287static int bnx2x_set_storm_rx_mode(struct bnx2x *bp);
288
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200289/****************************************************************************
290* General service functions
291****************************************************************************/
292
Eric Dumazet1191cb82012-04-27 21:39:21 +0000293static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300294 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000295{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300296 REG_WR(bp, addr, U64_LO(mapping));
297 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000298}
299
Eric Dumazet1191cb82012-04-27 21:39:21 +0000300static void storm_memset_spq_addr(struct bnx2x *bp,
301 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300302{
303 u32 addr = XSEM_REG_FAST_MEMORY +
304 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
305
306 __storm_memset_dma_mapping(bp, addr, mapping);
307}
308
Eric Dumazet1191cb82012-04-27 21:39:21 +0000309static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
310 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300311{
312 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
313 pf_id);
314 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
315 pf_id);
316 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
317 pf_id);
318 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
319 pf_id);
320}
321
Eric Dumazet1191cb82012-04-27 21:39:21 +0000322static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
323 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300324{
325 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
326 enable);
327 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
328 enable);
329 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
330 enable);
331 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
332 enable);
333}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000334
Eric Dumazet1191cb82012-04-27 21:39:21 +0000335static void storm_memset_eq_data(struct bnx2x *bp,
336 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000337 u16 pfid)
338{
339 size_t size = sizeof(struct event_ring_data);
340
341 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
342
343 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
344}
345
Eric Dumazet1191cb82012-04-27 21:39:21 +0000346static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
347 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000348{
349 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
350 REG_WR16(bp, addr, eq_prod);
351}
352
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200353/* used only at init
354 * locking is done by mcp
355 */
stephen hemminger8d962862010-10-21 07:50:56 +0000356static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200357{
358 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
359 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
360 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
361 PCICFG_VENDOR_ID_OFFSET);
362}
363
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200364static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
365{
366 u32 val;
367
368 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
369 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
370 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
371 PCICFG_VENDOR_ID_OFFSET);
372
373 return val;
374}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200375
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000376#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
377#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
378#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
379#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
380#define DMAE_DP_DST_NONE "dst_addr [none]"
381
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000382static void bnx2x_dp_dmae(struct bnx2x *bp,
383 struct dmae_command *dmae, int msglvl)
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000384{
385 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000386 int i;
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000387
388 switch (dmae->opcode & DMAE_COMMAND_DST) {
389 case DMAE_CMD_DST_PCI:
390 if (src_type == DMAE_CMD_SRC_PCI)
391 DP(msglvl, "DMAE: opcode 0x%08x\n"
392 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
393 "comp_addr [%x:%08x], comp_val 0x%08x\n",
394 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
395 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
396 dmae->comp_addr_hi, dmae->comp_addr_lo,
397 dmae->comp_val);
398 else
399 DP(msglvl, "DMAE: opcode 0x%08x\n"
400 "src [%08x], len [%d*4], dst [%x:%08x]\n"
401 "comp_addr [%x:%08x], comp_val 0x%08x\n",
402 dmae->opcode, dmae->src_addr_lo >> 2,
403 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
404 dmae->comp_addr_hi, dmae->comp_addr_lo,
405 dmae->comp_val);
406 break;
407 case DMAE_CMD_DST_GRC:
408 if (src_type == DMAE_CMD_SRC_PCI)
409 DP(msglvl, "DMAE: opcode 0x%08x\n"
410 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
411 "comp_addr [%x:%08x], comp_val 0x%08x\n",
412 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
413 dmae->len, dmae->dst_addr_lo >> 2,
414 dmae->comp_addr_hi, dmae->comp_addr_lo,
415 dmae->comp_val);
416 else
417 DP(msglvl, "DMAE: opcode 0x%08x\n"
418 "src [%08x], len [%d*4], dst [%08x]\n"
419 "comp_addr [%x:%08x], comp_val 0x%08x\n",
420 dmae->opcode, dmae->src_addr_lo >> 2,
421 dmae->len, dmae->dst_addr_lo >> 2,
422 dmae->comp_addr_hi, dmae->comp_addr_lo,
423 dmae->comp_val);
424 break;
425 default:
426 if (src_type == DMAE_CMD_SRC_PCI)
427 DP(msglvl, "DMAE: opcode 0x%08x\n"
428 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
429 "comp_addr [%x:%08x] comp_val 0x%08x\n",
430 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
431 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
432 dmae->comp_val);
433 else
434 DP(msglvl, "DMAE: opcode 0x%08x\n"
435 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
436 "comp_addr [%x:%08x] comp_val 0x%08x\n",
437 dmae->opcode, dmae->src_addr_lo >> 2,
438 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
439 dmae->comp_val);
440 break;
441 }
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000442
443 for (i = 0; i < (sizeof(struct dmae_command)/4); i++)
444 DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n",
445 i, *(((u32 *)dmae) + i));
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000446}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000447
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200448/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000449void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200450{
451 u32 cmd_offset;
452 int i;
453
454 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
455 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
456 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200457 }
458 REG_WR(bp, dmae_reg_go_c[idx], 1);
459}
460
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000461u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
462{
463 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
464 DMAE_CMD_C_ENABLE);
465}
466
467u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
468{
469 return opcode & ~DMAE_CMD_SRC_RESET;
470}
471
472u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
473 bool with_comp, u8 comp_type)
474{
475 u32 opcode = 0;
476
477 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
478 (dst_type << DMAE_COMMAND_DST_SHIFT));
479
480 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
481
482 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400483 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
484 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000485 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
486
487#ifdef __BIG_ENDIAN
488 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
489#else
490 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
491#endif
492 if (with_comp)
493 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
494 return opcode;
495}
496
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000497void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000498 struct dmae_command *dmae,
499 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000500{
501 memset(dmae, 0, sizeof(struct dmae_command));
502
503 /* set the opcode */
504 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
505 true, DMAE_COMP_PCI);
506
507 /* fill in the completion parameters */
508 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
509 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
510 dmae->comp_val = DMAE_COMP_VAL;
511}
512
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000513/* issue a dmae command over the init-channel and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200514int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
515 u32 *comp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000516{
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000517 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000518 int rc = 0;
519
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000520 bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE);
521
522 /* Lock the dmae channel. Disable BHs to prevent a dead-lock
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300523 * as long as this code is called both from syscall context and
524 * from ndo_set_rx_mode() flow that may be called from BH.
525 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800526 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000527
528 /* reset completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200529 *comp = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000530
531 /* post the command on the channel used for initializations */
532 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
533
534 /* wait for completion */
535 udelay(5);
Ariel Elior32316a42013-10-20 16:51:32 +0200536 while ((*comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000537
Ariel Elior95c6c6162012-01-26 06:01:52 +0000538 if (!cnt ||
539 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
540 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000541 BNX2X_ERR("DMAE timeout!\n");
542 rc = DMAE_TIMEOUT;
543 goto unlock;
544 }
545 cnt--;
546 udelay(50);
547 }
Ariel Elior32316a42013-10-20 16:51:32 +0200548 if (*comp & DMAE_PCI_ERR_FLAG) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000549 BNX2X_ERR("DMAE PCI error!\n");
550 rc = DMAE_PCI_ERROR;
551 }
552
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000553unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800554 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000555 return rc;
556}
557
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700558void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
559 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200560{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000561 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000562 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700563
564 if (!bp->dmae_ready) {
565 u32 *data = bnx2x_sp(bp, wb_data[0]);
566
Ariel Elior127a4252012-01-26 06:01:46 +0000567 if (CHIP_IS_E1(bp))
568 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
569 else
570 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700571 return;
572 }
573
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000574 /* set opcode and fixed command fields */
575 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200576
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000577 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000578 dmae.src_addr_lo = U64_LO(dma_addr);
579 dmae.src_addr_hi = U64_HI(dma_addr);
580 dmae.dst_addr_lo = dst_addr >> 2;
581 dmae.dst_addr_hi = 0;
582 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200583
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000584 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200585 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000586 if (rc) {
587 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200588#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000589 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200590#endif
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000591 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200592}
593
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700594void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200595{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000596 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000597 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700598
599 if (!bp->dmae_ready) {
600 u32 *data = bnx2x_sp(bp, wb_data[0]);
601 int i;
602
Merav Sicron51c1a582012-03-18 10:33:38 +0000603 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000604 for (i = 0; i < len32; i++)
605 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000606 else
Ariel Elior127a4252012-01-26 06:01:46 +0000607 for (i = 0; i < len32; i++)
608 data[i] = REG_RD(bp, src_addr + i*4);
609
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700610 return;
611 }
612
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000613 /* set opcode and fixed command fields */
614 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200615
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000616 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000617 dmae.src_addr_lo = src_addr >> 2;
618 dmae.src_addr_hi = 0;
619 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
620 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
621 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200622
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000623 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200624 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000625 if (rc) {
626 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200627#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000628 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200629#endif
Yuval Mintzc957d092013-06-25 08:50:11 +0300630 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200631}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200632
stephen hemminger8d962862010-10-21 07:50:56 +0000633static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
634 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000635{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000636 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000637 int offset = 0;
638
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000639 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000640 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000641 addr + offset, dmae_wr_max);
642 offset += dmae_wr_max * 4;
643 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000644 }
645
646 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
647}
648
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200649static int bnx2x_mc_assert(struct bnx2x *bp)
650{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200651 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700652 int i, rc = 0;
653 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200654
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700655 /* XSTORM */
656 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
657 XSTORM_ASSERT_LIST_INDEX_OFFSET);
658 if (last_idx)
659 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200660
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700661 /* print the asserts */
662 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200663
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700664 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
665 XSTORM_ASSERT_LIST_OFFSET(i));
666 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
667 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
668 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
669 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
670 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
671 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200672
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700673 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000674 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700675 i, row3, row2, row1, row0);
676 rc++;
677 } else {
678 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200679 }
680 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700681
682 /* TSTORM */
683 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
684 TSTORM_ASSERT_LIST_INDEX_OFFSET);
685 if (last_idx)
686 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
687
688 /* print the asserts */
689 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
690
691 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
692 TSTORM_ASSERT_LIST_OFFSET(i));
693 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
694 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
695 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
696 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
697 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
698 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
699
700 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000701 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700702 i, row3, row2, row1, row0);
703 rc++;
704 } else {
705 break;
706 }
707 }
708
709 /* CSTORM */
710 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
711 CSTORM_ASSERT_LIST_INDEX_OFFSET);
712 if (last_idx)
713 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
714
715 /* print the asserts */
716 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
717
718 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
719 CSTORM_ASSERT_LIST_OFFSET(i));
720 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
721 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
722 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
723 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
724 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
725 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
726
727 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000728 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700729 i, row3, row2, row1, row0);
730 rc++;
731 } else {
732 break;
733 }
734 }
735
736 /* USTORM */
737 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
738 USTORM_ASSERT_LIST_INDEX_OFFSET);
739 if (last_idx)
740 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
741
742 /* print the asserts */
743 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
744
745 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
746 USTORM_ASSERT_LIST_OFFSET(i));
747 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
748 USTORM_ASSERT_LIST_OFFSET(i) + 4);
749 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
750 USTORM_ASSERT_LIST_OFFSET(i) + 8);
751 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
752 USTORM_ASSERT_LIST_OFFSET(i) + 12);
753
754 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000755 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700756 i, row3, row2, row1, row0);
757 rc++;
758 } else {
759 break;
760 }
761 }
762
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200763 return rc;
764}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800765
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200766#define MCPR_TRACE_BUFFER_SIZE (0x800)
767#define SCRATCH_BUFFER_SIZE(bp) \
768 (CHIP_IS_E1(bp) ? 0x10000 : (CHIP_IS_E1H(bp) ? 0x20000 : 0x28000))
769
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000770void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200771{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000772 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200773 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000774 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200775 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000776 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000777 if (BP_NOMCP(bp)) {
778 BNX2X_ERR("NO MCP - can not dump\n");
779 return;
780 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000781 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
782 (bp->common.bc_ver & 0xff0000) >> 16,
783 (bp->common.bc_ver & 0xff00) >> 8,
784 (bp->common.bc_ver & 0xff));
785
786 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
787 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000788 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000789
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000790 if (BP_PATH(bp) == 0)
791 trace_shmem_base = bp->common.shmem_base;
792 else
793 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200794
795 /* sanity */
796 if (trace_shmem_base < MCPR_SCRATCH_BASE(bp) + MCPR_TRACE_BUFFER_SIZE ||
797 trace_shmem_base >= MCPR_SCRATCH_BASE(bp) +
798 SCRATCH_BUFFER_SIZE(bp)) {
799 BNX2X_ERR("Unable to dump trace buffer (mark %x)\n",
800 trace_shmem_base);
801 return;
802 }
803
804 addr = trace_shmem_base - MCPR_TRACE_BUFFER_SIZE;
Dmitry Kravkovde128802012-03-18 10:33:45 +0000805
806 /* validate TRCB signature */
807 mark = REG_RD(bp, addr);
808 if (mark != MFW_TRACE_SIGNATURE) {
809 BNX2X_ERR("Trace buffer signature is missing.");
810 return ;
811 }
812
813 /* read cyclic buffer pointer */
814 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000815 mark = REG_RD(bp, addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200816 mark = MCPR_SCRATCH_BASE(bp) + ((mark + 0x3) & ~0x3) - 0x08000000;
817 if (mark >= trace_shmem_base || mark < addr + 4) {
818 BNX2X_ERR("Mark doesn't fall inside Trace Buffer\n");
819 return;
820 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000821 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200822
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000823 printk("%s", lvl);
Yuval Mintz2de67432013-01-23 03:21:43 +0000824
825 /* dump buffer after the mark */
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200826 for (offset = mark; offset < trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200827 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000828 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200829 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000830 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200831 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000832
833 /* dump buffer before the mark */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000834 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200835 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000836 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200837 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000838 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200839 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000840 printk("%s" "end of fw dump\n", lvl);
841}
842
Eric Dumazet1191cb82012-04-27 21:39:21 +0000843static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000844{
845 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200846}
847
Yuval Mintz823e1d92013-01-14 05:11:47 +0000848static void bnx2x_hc_int_disable(struct bnx2x *bp)
849{
850 int port = BP_PORT(bp);
851 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
852 u32 val = REG_RD(bp, addr);
853
854 /* in E1 we must use only PCI configuration space to disable
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000855 * MSI/MSIX capability
856 * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
Yuval Mintz823e1d92013-01-14 05:11:47 +0000857 */
858 if (CHIP_IS_E1(bp)) {
859 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
860 * Use mask register to prevent from HC sending interrupts
861 * after we exit the function
862 */
863 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
864
865 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
866 HC_CONFIG_0_REG_INT_LINE_EN_0 |
867 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
868 } else
869 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
870 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
871 HC_CONFIG_0_REG_INT_LINE_EN_0 |
872 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
873
874 DP(NETIF_MSG_IFDOWN,
875 "write %x to HC %d (addr 0x%x)\n",
876 val, port, addr);
877
878 /* flush all outstanding writes */
879 mmiowb();
880
881 REG_WR(bp, addr, val);
882 if (REG_RD(bp, addr) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000883 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000884}
885
886static void bnx2x_igu_int_disable(struct bnx2x *bp)
887{
888 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
889
890 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
891 IGU_PF_CONF_INT_LINE_EN |
892 IGU_PF_CONF_ATTN_BIT_EN);
893
894 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
895
896 /* flush all outstanding writes */
897 mmiowb();
898
899 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
900 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000901 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000902}
903
904static void bnx2x_int_disable(struct bnx2x *bp)
905{
906 if (bp->common.int_block == INT_BLOCK_HC)
907 bnx2x_hc_int_disable(bp);
908 else
909 bnx2x_igu_int_disable(bp);
910}
911
912void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200913{
914 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000915 u16 j;
916 struct hc_sp_status_block_data sp_sb_data;
917 int func = BP_FUNC(bp);
918#ifdef BNX2X_STOP_ON_ERROR
919 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000920 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000921#endif
Yuval Mintz0155a272014-02-12 18:19:55 +0200922 if (IS_PF(bp) && disable_int)
Yuval Mintz823e1d92013-01-14 05:11:47 +0000923 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200924
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700925 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000926 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700927 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
928
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200929 BNX2X_ERR("begin crash dump -----------------\n");
930
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000931 /* Indices */
932 /* Common */
Yuval Mintz0155a272014-02-12 18:19:55 +0200933 if (IS_PF(bp)) {
934 struct host_sp_status_block *def_sb = bp->def_status_blk;
935 int data_size, cstorm_offset;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000936
Yuval Mintz0155a272014-02-12 18:19:55 +0200937 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
938 bp->def_idx, bp->def_att_idx, bp->attn_state,
939 bp->spq_prod_idx, bp->stats_counter);
940 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
941 def_sb->atten_status_block.attn_bits,
942 def_sb->atten_status_block.attn_bits_ack,
943 def_sb->atten_status_block.status_block_id,
944 def_sb->atten_status_block.attn_bits_index);
945 BNX2X_ERR(" def (");
946 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
947 pr_cont("0x%x%s",
948 def_sb->sp_sb.index_values[i],
949 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000950
Yuval Mintz0155a272014-02-12 18:19:55 +0200951 data_size = sizeof(struct hc_sp_status_block_data) /
952 sizeof(u32);
953 cstorm_offset = CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func);
954 for (i = 0; i < data_size; i++)
955 *((u32 *)&sp_sb_data + i) =
956 REG_RD(bp, BAR_CSTRORM_INTMEM + cstorm_offset +
957 i * sizeof(u32));
958
959 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
960 sp_sb_data.igu_sb_id,
961 sp_sb_data.igu_seg_id,
962 sp_sb_data.p_func.pf_id,
963 sp_sb_data.p_func.vnic_id,
964 sp_sb_data.p_func.vf_id,
965 sp_sb_data.p_func.vf_valid,
966 sp_sb_data.state);
967 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000968
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000969 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000970 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000971 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000972 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000973 struct hc_status_block_data_e1x sb_data_e1x;
974 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300975 CHIP_IS_E1x(bp) ?
976 sb_data_e1x.common.state_machine :
977 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000978 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300979 CHIP_IS_E1x(bp) ?
980 sb_data_e1x.index_data :
981 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000982 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000983 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000984 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000985
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000986 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000987 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000988 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000989 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000990 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000991 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000992 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000993 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000994
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000995 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000996 for_each_cos_in_tx_queue(fp, cos)
997 {
Merav Sicron65565882012-06-19 07:48:26 +0000998 txdata = *fp->txdata_ptr[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000999 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001000 i, txdata.tx_pkt_prod,
1001 txdata.tx_pkt_cons, txdata.tx_bd_prod,
1002 txdata.tx_bd_cons,
1003 le16_to_cpu(*txdata.tx_cons_sb));
1004 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001005
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001006 loop = CHIP_IS_E1x(bp) ?
1007 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001008
1009 /* host sb data */
1010
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001011 if (IS_FCOE_FP(fp))
1012 continue;
Merav Sicron55c11942012-11-07 00:45:48 +00001013
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001014 BNX2X_ERR(" run indexes (");
1015 for (j = 0; j < HC_SB_MAX_SM; j++)
1016 pr_cont("0x%x%s",
1017 fp->sb_running_index[j],
1018 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
1019
1020 BNX2X_ERR(" indexes (");
1021 for (j = 0; j < loop; j++)
1022 pr_cont("0x%x%s",
1023 fp->sb_index_values[j],
1024 (j == loop - 1) ? ")" : " ");
Yuval Mintz0155a272014-02-12 18:19:55 +02001025
1026 /* VF cannot access FW refelection for status block */
1027 if (IS_VF(bp))
1028 continue;
1029
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001030 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001031 data_size = CHIP_IS_E1x(bp) ?
1032 sizeof(struct hc_status_block_data_e1x) :
1033 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001034 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001035 sb_data_p = CHIP_IS_E1x(bp) ?
1036 (u32 *)&sb_data_e1x :
1037 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001038 /* copy sb data in here */
1039 for (j = 0; j < data_size; j++)
1040 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
1041 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
1042 j * sizeof(u32));
1043
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001044 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001045 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001046 sb_data_e2.common.p_func.pf_id,
1047 sb_data_e2.common.p_func.vf_id,
1048 sb_data_e2.common.p_func.vf_valid,
1049 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001050 sb_data_e2.common.same_igu_sb_1b,
1051 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001052 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00001053 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001054 sb_data_e1x.common.p_func.pf_id,
1055 sb_data_e1x.common.p_func.vf_id,
1056 sb_data_e1x.common.p_func.vf_valid,
1057 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001058 sb_data_e1x.common.same_igu_sb_1b,
1059 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001060 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001061
1062 /* SB_SMs data */
1063 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001064 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1065 j, hc_sm_p[j].__flags,
1066 hc_sm_p[j].igu_sb_id,
1067 hc_sm_p[j].igu_seg_id,
1068 hc_sm_p[j].time_to_expire,
1069 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001070 }
1071
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001072 /* Indices data */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001073 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001074 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001075 hc_index_p[j].flags,
1076 hc_index_p[j].timeout);
1077 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001078 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001079
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001080#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz0155a272014-02-12 18:19:55 +02001081 if (IS_PF(bp)) {
1082 /* event queue */
1083 BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod);
1084 for (i = 0; i < NUM_EQ_DESC; i++) {
1085 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
Yuval Mintz04c46732013-01-23 03:21:46 +00001086
Yuval Mintz0155a272014-02-12 18:19:55 +02001087 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1088 i, bp->eq_ring[i].message.opcode,
1089 bp->eq_ring[i].message.error);
1090 BNX2X_ERR("data: %x %x %x\n",
1091 data[0], data[1], data[2]);
1092 }
Yuval Mintz04c46732013-01-23 03:21:46 +00001093 }
1094
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001095 /* Rings */
1096 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +00001097 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001098 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001099
1100 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1101 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001102 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001103 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1104 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1105
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001106 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +00001107 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001108 }
1109
Eilon Greenstein3196a882008-08-13 15:58:49 -07001110 start = RX_SGE(fp->rx_sge_prod);
1111 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001112 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001113 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1114 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1115
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001116 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1117 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001118 }
1119
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001120 start = RCQ_BD(fp->rx_comp_cons - 10);
1121 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001122 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001123 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1124
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001125 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1126 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001127 }
1128 }
1129
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001130 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +00001131 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001132 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +00001133 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00001134 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001135
Ariel Elior6383c0b2011-07-14 08:31:57 +00001136 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1137 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1138 for (j = start; j != end; j = TX_BD(j + 1)) {
1139 struct sw_tx_bd *sw_bd =
1140 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001141
Merav Sicron51c1a582012-03-18 10:33:38 +00001142 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001143 i, cos, j, sw_bd->skb,
1144 sw_bd->first_bd);
1145 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001146
Ariel Elior6383c0b2011-07-14 08:31:57 +00001147 start = TX_BD(txdata->tx_bd_cons - 10);
1148 end = TX_BD(txdata->tx_bd_cons + 254);
1149 for (j = start; j != end; j = TX_BD(j + 1)) {
1150 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001151
Merav Sicron51c1a582012-03-18 10:33:38 +00001152 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001153 i, cos, j, tx_bd[0], tx_bd[1],
1154 tx_bd[2], tx_bd[3]);
1155 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001156 }
1157 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001158#endif
Yuval Mintz0155a272014-02-12 18:19:55 +02001159 if (IS_PF(bp)) {
1160 bnx2x_fw_dump(bp);
1161 bnx2x_mc_assert(bp);
1162 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001163 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001164}
1165
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001166/*
1167 * FLR Support for E2
1168 *
1169 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1170 * initialization.
1171 */
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001172#define FLR_WAIT_USEC 10000 /* 10 milliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001173#define FLR_WAIT_INTERVAL 50 /* usec */
1174#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001175
1176struct pbf_pN_buf_regs {
1177 int pN;
1178 u32 init_crd;
1179 u32 crd;
1180 u32 crd_freed;
1181};
1182
1183struct pbf_pN_cmd_regs {
1184 int pN;
1185 u32 lines_occup;
1186 u32 lines_freed;
1187};
1188
1189static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1190 struct pbf_pN_buf_regs *regs,
1191 u32 poll_count)
1192{
1193 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1194 u32 cur_cnt = poll_count;
1195
1196 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1197 crd = crd_start = REG_RD(bp, regs->crd);
1198 init_crd = REG_RD(bp, regs->init_crd);
1199
1200 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1201 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1202 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1203
1204 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1205 (init_crd - crd_start))) {
1206 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001207 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001208 crd = REG_RD(bp, regs->crd);
1209 crd_freed = REG_RD(bp, regs->crd_freed);
1210 } else {
1211 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1212 regs->pN);
1213 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1214 regs->pN, crd);
1215 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1216 regs->pN, crd_freed);
1217 break;
1218 }
1219 }
1220 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001221 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001222}
1223
1224static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1225 struct pbf_pN_cmd_regs *regs,
1226 u32 poll_count)
1227{
1228 u32 occup, to_free, freed, freed_start;
1229 u32 cur_cnt = poll_count;
1230
1231 occup = to_free = REG_RD(bp, regs->lines_occup);
1232 freed = freed_start = REG_RD(bp, regs->lines_freed);
1233
1234 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1235 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1236
1237 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1238 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001239 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001240 occup = REG_RD(bp, regs->lines_occup);
1241 freed = REG_RD(bp, regs->lines_freed);
1242 } else {
1243 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1244 regs->pN);
1245 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1246 regs->pN, occup);
1247 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1248 regs->pN, freed);
1249 break;
1250 }
1251 }
1252 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001253 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001254}
1255
Eric Dumazet1191cb82012-04-27 21:39:21 +00001256static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1257 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001258{
1259 u32 cur_cnt = poll_count;
1260 u32 val;
1261
1262 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001263 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001264
1265 return val;
1266}
1267
Ariel Eliord16132c2013-01-01 05:22:42 +00001268int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1269 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001270{
1271 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1272 if (val != 0) {
1273 BNX2X_ERR("%s usage count=%d\n", msg, val);
1274 return 1;
1275 }
1276 return 0;
1277}
1278
Ariel Eliord16132c2013-01-01 05:22:42 +00001279/* Common routines with VF FLR cleanup */
1280u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001281{
1282 /* adjust polling timeout */
1283 if (CHIP_REV_IS_EMUL(bp))
1284 return FLR_POLL_CNT * 2000;
1285
1286 if (CHIP_REV_IS_FPGA(bp))
1287 return FLR_POLL_CNT * 120;
1288
1289 return FLR_POLL_CNT;
1290}
1291
Ariel Eliord16132c2013-01-01 05:22:42 +00001292void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001293{
1294 struct pbf_pN_cmd_regs cmd_regs[] = {
1295 {0, (CHIP_IS_E3B0(bp)) ?
1296 PBF_REG_TQ_OCCUPANCY_Q0 :
1297 PBF_REG_P0_TQ_OCCUPANCY,
1298 (CHIP_IS_E3B0(bp)) ?
1299 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1300 PBF_REG_P0_TQ_LINES_FREED_CNT},
1301 {1, (CHIP_IS_E3B0(bp)) ?
1302 PBF_REG_TQ_OCCUPANCY_Q1 :
1303 PBF_REG_P1_TQ_OCCUPANCY,
1304 (CHIP_IS_E3B0(bp)) ?
1305 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1306 PBF_REG_P1_TQ_LINES_FREED_CNT},
1307 {4, (CHIP_IS_E3B0(bp)) ?
1308 PBF_REG_TQ_OCCUPANCY_LB_Q :
1309 PBF_REG_P4_TQ_OCCUPANCY,
1310 (CHIP_IS_E3B0(bp)) ?
1311 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1312 PBF_REG_P4_TQ_LINES_FREED_CNT}
1313 };
1314
1315 struct pbf_pN_buf_regs buf_regs[] = {
1316 {0, (CHIP_IS_E3B0(bp)) ?
1317 PBF_REG_INIT_CRD_Q0 :
1318 PBF_REG_P0_INIT_CRD ,
1319 (CHIP_IS_E3B0(bp)) ?
1320 PBF_REG_CREDIT_Q0 :
1321 PBF_REG_P0_CREDIT,
1322 (CHIP_IS_E3B0(bp)) ?
1323 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1324 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1325 {1, (CHIP_IS_E3B0(bp)) ?
1326 PBF_REG_INIT_CRD_Q1 :
1327 PBF_REG_P1_INIT_CRD,
1328 (CHIP_IS_E3B0(bp)) ?
1329 PBF_REG_CREDIT_Q1 :
1330 PBF_REG_P1_CREDIT,
1331 (CHIP_IS_E3B0(bp)) ?
1332 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1333 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1334 {4, (CHIP_IS_E3B0(bp)) ?
1335 PBF_REG_INIT_CRD_LB_Q :
1336 PBF_REG_P4_INIT_CRD,
1337 (CHIP_IS_E3B0(bp)) ?
1338 PBF_REG_CREDIT_LB_Q :
1339 PBF_REG_P4_CREDIT,
1340 (CHIP_IS_E3B0(bp)) ?
1341 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1342 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1343 };
1344
1345 int i;
1346
1347 /* Verify the command queues are flushed P0, P1, P4 */
1348 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1349 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1350
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001351 /* Verify the transmission buffers are flushed P0, P1, P4 */
1352 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1353 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1354}
1355
1356#define OP_GEN_PARAM(param) \
1357 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1358
1359#define OP_GEN_TYPE(type) \
1360 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1361
1362#define OP_GEN_AGG_VECT(index) \
1363 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1364
Ariel Eliord16132c2013-01-01 05:22:42 +00001365int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001366{
Yuval Mintz86564c32013-01-23 03:21:50 +00001367 u32 op_gen_command = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001368 u32 comp_addr = BAR_CSTRORM_INTMEM +
1369 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1370 int ret = 0;
1371
1372 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001373 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001374 return 1;
1375 }
1376
Yuval Mintz86564c32013-01-23 03:21:50 +00001377 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1378 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1379 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1380 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001381
Ariel Elior89db4ad2012-01-26 06:01:48 +00001382 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Yuval Mintz86564c32013-01-23 03:21:50 +00001383 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001384
1385 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1386 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001387 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1388 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001389 bnx2x_panic();
1390 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001391 }
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001392 /* Zero completion for next FLR */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001393 REG_WR(bp, comp_addr, 0);
1394
1395 return ret;
1396}
1397
Ariel Eliorb56e9672013-01-01 05:22:32 +00001398u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001399{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001400 u16 status;
1401
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001402 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001403 return status & PCI_EXP_DEVSTA_TRPND;
1404}
1405
1406/* PF FLR specific routines
1407*/
1408static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1409{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001410 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1411 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1412 CFC_REG_NUM_LCIDS_INSIDE_PF,
1413 "CFC PF usage counter timed out",
1414 poll_cnt))
1415 return 1;
1416
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001417 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1418 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1419 DORQ_REG_PF_USAGE_CNT,
1420 "DQ PF usage counter timed out",
1421 poll_cnt))
1422 return 1;
1423
1424 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1425 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1426 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1427 "QM PF usage counter timed out",
1428 poll_cnt))
1429 return 1;
1430
1431 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1432 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1433 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1434 "Timers VNIC usage counter timed out",
1435 poll_cnt))
1436 return 1;
1437 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1438 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1439 "Timers NUM_SCANS usage counter timed out",
1440 poll_cnt))
1441 return 1;
1442
1443 /* Wait DMAE PF usage counter to zero */
1444 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1445 dmae_reg_go_c[INIT_DMAE_C(bp)],
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001446 "DMAE command register timed out",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001447 poll_cnt))
1448 return 1;
1449
1450 return 0;
1451}
1452
1453static void bnx2x_hw_enable_status(struct bnx2x *bp)
1454{
1455 u32 val;
1456
1457 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1458 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1459
1460 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1461 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1462
1463 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1464 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1465
1466 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1467 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1468
1469 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1470 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1471
1472 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1473 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1474
1475 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1476 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1477
1478 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1479 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1480 val);
1481}
1482
1483static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1484{
1485 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1486
1487 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1488
1489 /* Re-enable PF target read access */
1490 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1491
1492 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001493 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001494 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1495 return -EBUSY;
1496
1497 /* Zero the igu 'trailing edge' and 'leading edge' */
1498
1499 /* Send the FW cleanup command */
1500 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1501 return -EBUSY;
1502
1503 /* ATC cleanup */
1504
1505 /* Verify TX hw is flushed */
1506 bnx2x_tx_hw_flushed(bp, poll_cnt);
1507
1508 /* Wait 100ms (not adjusted according to platform) */
1509 msleep(100);
1510
1511 /* Verify no pending pci transactions */
1512 if (bnx2x_is_pcie_pending(bp->pdev))
1513 BNX2X_ERR("PCIE Transactions still pending\n");
1514
1515 /* Debug */
1516 bnx2x_hw_enable_status(bp);
1517
1518 /*
1519 * Master enable - Due to WB DMAE writes performed before this
1520 * register is re-initialized as part of the regular function init
1521 */
1522 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1523
1524 return 0;
1525}
1526
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001527static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001528{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001529 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001530 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1531 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001532 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1533 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1534 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001535
1536 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001537 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1538 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001539 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1540 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001541 if (single_msix)
1542 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001543 } else if (msi) {
1544 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1545 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1546 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1547 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001548 } else {
1549 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001550 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001551 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1552 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001553
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001554 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001555 DP(NETIF_MSG_IFUP,
1556 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001557
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001558 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001559
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001560 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1561 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001562 }
1563
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001564 if (CHIP_IS_E1(bp))
1565 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1566
Merav Sicron51c1a582012-03-18 10:33:38 +00001567 DP(NETIF_MSG_IFUP,
1568 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1569 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001570
1571 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001572 /*
1573 * Ensure that HC_CONFIG is written before leading/trailing edge config
1574 */
1575 mmiowb();
1576 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001577
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001578 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001579 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001580 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001581 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001582 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001583 /* enable nig and gpio3 attention */
1584 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001585 } else
1586 val = 0xffff;
1587
1588 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1589 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1590 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001591
1592 /* Make sure that interrupts are indeed enabled from here on */
1593 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001594}
1595
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001596static void bnx2x_igu_int_enable(struct bnx2x *bp)
1597{
1598 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001599 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1600 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1601 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001602
1603 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1604
1605 if (msix) {
1606 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1607 IGU_PF_CONF_SINGLE_ISR_EN);
Yuval Mintzebe61d82013-01-14 05:11:48 +00001608 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001609 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001610
1611 if (single_msix)
1612 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001613 } else if (msi) {
1614 val &= ~IGU_PF_CONF_INT_LINE_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001615 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001616 IGU_PF_CONF_ATTN_BIT_EN |
1617 IGU_PF_CONF_SINGLE_ISR_EN);
1618 } else {
1619 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001620 val |= (IGU_PF_CONF_INT_LINE_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001621 IGU_PF_CONF_ATTN_BIT_EN |
1622 IGU_PF_CONF_SINGLE_ISR_EN);
1623 }
1624
Yuval Mintzebe61d82013-01-14 05:11:48 +00001625 /* Clean previous status - need to configure igu prior to ack*/
1626 if ((!msix) || single_msix) {
1627 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1628 bnx2x_ack_int(bp);
1629 }
1630
1631 val |= IGU_PF_CONF_FUNC_EN;
1632
Merav Sicron51c1a582012-03-18 10:33:38 +00001633 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001634 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1635
1636 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1637
Yuval Mintz79a85572012-04-03 18:41:25 +00001638 if (val & IGU_PF_CONF_INT_LINE_EN)
1639 pci_intx(bp->pdev, true);
1640
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001641 barrier();
1642
1643 /* init leading/trailing edge */
1644 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001645 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001646 if (bp->port.pmf)
1647 /* enable nig and gpio3 attention */
1648 val |= 0x1100;
1649 } else
1650 val = 0xffff;
1651
1652 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1653 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1654
1655 /* Make sure that interrupts are indeed enabled from here on */
1656 mmiowb();
1657}
1658
1659void bnx2x_int_enable(struct bnx2x *bp)
1660{
1661 if (bp->common.int_block == INT_BLOCK_HC)
1662 bnx2x_hc_int_enable(bp);
1663 else
1664 bnx2x_igu_int_enable(bp);
1665}
1666
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001667void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001668{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001669 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001670 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001671
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001672 if (disable_hw)
1673 /* prevent the HW from sending interrupts */
1674 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001675
1676 /* make sure all ISRs are done */
1677 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001678 synchronize_irq(bp->msix_table[0].vector);
1679 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001680 if (CNIC_SUPPORT(bp))
1681 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001682 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001683 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001684 } else
1685 synchronize_irq(bp->pdev->irq);
1686
1687 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001688 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001689 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001690 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001691}
1692
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001693/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001694
1695/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001696 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001697 */
1698
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001699/* Return true if succeeded to acquire the lock */
1700static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1701{
1702 u32 lock_status;
1703 u32 resource_bit = (1 << resource);
1704 int func = BP_FUNC(bp);
1705 u32 hw_lock_control_reg;
1706
Merav Sicron51c1a582012-03-18 10:33:38 +00001707 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1708 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001709
1710 /* Validating that the resource is within range */
1711 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001712 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001713 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1714 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001715 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001716 }
1717
1718 if (func <= 5)
1719 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1720 else
1721 hw_lock_control_reg =
1722 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1723
1724 /* Try to acquire the lock */
1725 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1726 lock_status = REG_RD(bp, hw_lock_control_reg);
1727 if (lock_status & resource_bit)
1728 return true;
1729
Merav Sicron51c1a582012-03-18 10:33:38 +00001730 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1731 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001732 return false;
1733}
1734
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001735/**
1736 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1737 *
1738 * @bp: driver handle
1739 *
1740 * Returns the recovery leader resource id according to the engine this function
1741 * belongs to. Currently only only 2 engines is supported.
1742 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001743static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001744{
1745 if (BP_PATH(bp))
1746 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1747 else
1748 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1749}
1750
1751/**
Yuval Mintz2de67432013-01-23 03:21:43 +00001752 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001753 *
1754 * @bp: driver handle
1755 *
Yuval Mintz2de67432013-01-23 03:21:43 +00001756 * Tries to acquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001757 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001758static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001759{
1760 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1761}
1762
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001763static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001764
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001765/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1766static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1767{
1768 /* Set the interrupt occurred bit for the sp-task to recognize it
1769 * must ack the interrupt and transition according to the IGU
1770 * state machine.
1771 */
1772 atomic_set(&bp->interrupt_occurred, 1);
1773
1774 /* The sp_task must execute only after this bit
1775 * is set, otherwise we will get out of sync and miss all
1776 * further interrupts. Hence, the barrier.
1777 */
1778 smp_wmb();
1779
1780 /* schedule sp_task to workqueue */
1781 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1782}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001783
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001784void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001785{
1786 struct bnx2x *bp = fp->bp;
1787 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1788 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001789 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001790 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001791
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001792 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001793 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001794 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001795 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001796
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001797 /* If cid is within VF range, replace the slowpath object with the
1798 * one corresponding to this VF
1799 */
1800 if (cid >= BNX2X_FIRST_VF_CID &&
1801 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1802 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1803
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001804 switch (command) {
1805 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001806 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001807 drv_cmd = BNX2X_Q_CMD_UPDATE;
1808 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001809
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001810 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001811 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001812 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001813 break;
1814
Ariel Elior6383c0b2011-07-14 08:31:57 +00001815 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001816 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001817 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1818 break;
1819
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001820 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001821 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001822 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001823 break;
1824
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001825 case (RAMROD_CMD_ID_ETH_TERMINATE):
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001826 DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001827 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1828 break;
1829
1830 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001831 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001832 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001833 break;
1834
Michal Kalderon14a94eb2014-02-12 18:19:53 +02001835 case (RAMROD_CMD_ID_ETH_TPA_UPDATE):
1836 DP(BNX2X_MSG_SP, "got tpa update ramrod CID=%d\n", cid);
1837 drv_cmd = BNX2X_Q_CMD_UPDATE_TPA;
1838 break;
1839
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001840 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001841 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1842 command, fp->index);
1843 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001844 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001845
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001846 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1847 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1848 /* q_obj->complete_cmd() failure means that this was
1849 * an unexpected completion.
1850 *
1851 * In this case we don't want to increase the bp->spq_left
1852 * because apparently we haven't sent this command the first
1853 * place.
1854 */
1855#ifdef BNX2X_STOP_ON_ERROR
1856 bnx2x_panic();
1857#else
1858 return;
1859#endif
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001860 /* SRIOV: reschedule any 'in_progress' operations */
Yuval Mintz370d4a22014-03-23 18:12:24 +02001861 bnx2x_iov_sp_event(bp, cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001862
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001863 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001864 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001865 /* push the change in bp->spq_left and towards the memory */
1866 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001867
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001868 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1869
Barak Witkowskia3348722012-04-23 03:04:46 +00001870 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1871 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1872 /* if Q update ramrod is completed for last Q in AFEX vif set
1873 * flow, then ACK MCP at the end
1874 *
1875 * mark pending ACK to MCP bit.
1876 * prevent case that both bits are cleared.
1877 * At the end of load/unload driver checks that
Yuval Mintz2de67432013-01-23 03:21:43 +00001878 * sp_state is cleared, and this order prevents
Barak Witkowskia3348722012-04-23 03:04:46 +00001879 * races
1880 */
1881 smp_mb__before_clear_bit();
1882 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1883 wmb();
1884 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1885 smp_mb__after_clear_bit();
1886
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001887 /* schedule the sp task as mcp ack is required */
1888 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001889 }
1890
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001891 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001892}
1893
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001894irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001895{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001896 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001897 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001898 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001899 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001900 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001901
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001902 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001903 if (unlikely(status == 0)) {
1904 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1905 return IRQ_NONE;
1906 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001907 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001908
Eilon Greenstein3196a882008-08-13 15:58:49 -07001909#ifdef BNX2X_STOP_ON_ERROR
1910 if (unlikely(bp->panic))
1911 return IRQ_HANDLED;
1912#endif
1913
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001914 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001915 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001916
Merav Sicron55c11942012-11-07 00:45:48 +00001917 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001918 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001919 /* Handle Rx or Tx according to SB id */
Ariel Elior6383c0b2011-07-14 08:31:57 +00001920 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001921 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001922 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001923 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001924 status &= ~mask;
1925 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001926 }
1927
Merav Sicron55c11942012-11-07 00:45:48 +00001928 if (CNIC_SUPPORT(bp)) {
1929 mask = 0x2;
1930 if (status & (mask | 0x1)) {
1931 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001932
Michael Chanad9b4352013-01-23 03:21:52 +00001933 rcu_read_lock();
1934 c_ops = rcu_dereference(bp->cnic_ops);
1935 if (c_ops && (bp->cnic_eth_dev.drv_state &
1936 CNIC_DRV_STATE_HANDLES_IRQ))
1937 c_ops->cnic_handler(bp->cnic_data, NULL);
1938 rcu_read_unlock();
Merav Sicron55c11942012-11-07 00:45:48 +00001939
1940 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001941 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001942 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001943
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001944 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001945
1946 /* schedule sp task to perform default status block work, ack
1947 * attentions and enable interrupts.
1948 */
1949 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001950
1951 status &= ~0x1;
1952 if (!status)
1953 return IRQ_HANDLED;
1954 }
1955
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001956 if (unlikely(status))
1957 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001958 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001959
1960 return IRQ_HANDLED;
1961}
1962
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001963/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001964
1965/*
1966 * General service functions
1967 */
1968
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001969int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001970{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001971 u32 lock_status;
1972 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001973 int func = BP_FUNC(bp);
1974 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001975 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001976
1977 /* Validating that the resource is within range */
1978 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001979 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001980 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1981 return -EINVAL;
1982 }
1983
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001984 if (func <= 5) {
1985 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1986 } else {
1987 hw_lock_control_reg =
1988 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1989 }
1990
Eliezer Tamirf1410642008-02-28 11:51:50 -08001991 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001992 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001993 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001994 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001995 lock_status, resource_bit);
1996 return -EEXIST;
1997 }
1998
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001999 /* Try for 5 second every 5ms */
2000 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08002001 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002002 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
2003 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002004 if (lock_status & resource_bit)
2005 return 0;
2006
Yuval Mintz639d65b2013-06-02 00:06:21 +00002007 usleep_range(5000, 10000);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002008 }
Merav Sicron51c1a582012-03-18 10:33:38 +00002009 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08002010 return -EAGAIN;
2011}
2012
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002013int bnx2x_release_leader_lock(struct bnx2x *bp)
2014{
2015 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
2016}
2017
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002018int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002019{
2020 u32 lock_status;
2021 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002022 int func = BP_FUNC(bp);
2023 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002024
2025 /* Validating that the resource is within range */
2026 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002027 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002028 resource, HW_LOCK_MAX_RESOURCE_VALUE);
2029 return -EINVAL;
2030 }
2031
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002032 if (func <= 5) {
2033 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
2034 } else {
2035 hw_lock_control_reg =
2036 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
2037 }
2038
Eliezer Tamirf1410642008-02-28 11:51:50 -08002039 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002040 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002041 if (!(lock_status & resource_bit)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00002042 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n",
2043 lock_status, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002044 return -EFAULT;
2045 }
2046
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002047 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002048 return 0;
2049}
2050
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002051int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
2052{
2053 /* The GPIO should be swapped if swap register is set and active */
2054 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2055 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2056 int gpio_shift = gpio_num +
2057 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2058 u32 gpio_mask = (1 << gpio_shift);
2059 u32 gpio_reg;
2060 int value;
2061
2062 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2063 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2064 return -EINVAL;
2065 }
2066
2067 /* read GPIO value */
2068 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2069
2070 /* get the requested pin value */
2071 if ((gpio_reg & gpio_mask) == gpio_mask)
2072 value = 1;
2073 else
2074 value = 0;
2075
2076 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
2077
2078 return value;
2079}
2080
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002081int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002082{
2083 /* The GPIO should be swapped if swap register is set and active */
2084 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002085 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002086 int gpio_shift = gpio_num +
2087 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2088 u32 gpio_mask = (1 << gpio_shift);
2089 u32 gpio_reg;
2090
2091 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2092 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2093 return -EINVAL;
2094 }
2095
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002096 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002097 /* read GPIO and mask except the float bits */
2098 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2099
2100 switch (mode) {
2101 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002102 DP(NETIF_MSG_LINK,
2103 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002104 gpio_num, gpio_shift);
2105 /* clear FLOAT and set CLR */
2106 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2107 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2108 break;
2109
2110 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002111 DP(NETIF_MSG_LINK,
2112 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002113 gpio_num, gpio_shift);
2114 /* clear FLOAT and set SET */
2115 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2116 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2117 break;
2118
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002119 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002120 DP(NETIF_MSG_LINK,
2121 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002122 gpio_num, gpio_shift);
2123 /* set FLOAT */
2124 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2125 break;
2126
2127 default:
2128 break;
2129 }
2130
2131 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002132 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002133
2134 return 0;
2135}
2136
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002137int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2138{
2139 u32 gpio_reg = 0;
2140 int rc = 0;
2141
2142 /* Any port swapping should be handled by caller. */
2143
2144 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2145 /* read GPIO and mask except the float bits */
2146 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2147 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2148 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2149 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2150
2151 switch (mode) {
2152 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2153 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2154 /* set CLR */
2155 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2156 break;
2157
2158 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2159 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2160 /* set SET */
2161 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2162 break;
2163
2164 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2165 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2166 /* set FLOAT */
2167 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2168 break;
2169
2170 default:
2171 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2172 rc = -EINVAL;
2173 break;
2174 }
2175
2176 if (rc == 0)
2177 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2178
2179 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2180
2181 return rc;
2182}
2183
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002184int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2185{
2186 /* The GPIO should be swapped if swap register is set and active */
2187 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2188 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2189 int gpio_shift = gpio_num +
2190 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2191 u32 gpio_mask = (1 << gpio_shift);
2192 u32 gpio_reg;
2193
2194 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2195 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2196 return -EINVAL;
2197 }
2198
2199 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2200 /* read GPIO int */
2201 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2202
2203 switch (mode) {
2204 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002205 DP(NETIF_MSG_LINK,
2206 "Clear GPIO INT %d (shift %d) -> output low\n",
2207 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002208 /* clear SET and set CLR */
2209 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2210 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2211 break;
2212
2213 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002214 DP(NETIF_MSG_LINK,
2215 "Set GPIO INT %d (shift %d) -> output high\n",
2216 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002217 /* clear CLR and set SET */
2218 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2219 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2220 break;
2221
2222 default:
2223 break;
2224 }
2225
2226 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2227 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2228
2229 return 0;
2230}
2231
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002232static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002233{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002234 u32 spio_reg;
2235
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002236 /* Only 2 SPIOs are configurable */
2237 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2238 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002239 return -EINVAL;
2240 }
2241
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002242 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002243 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002244 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002245
2246 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002247 case MISC_SPIO_OUTPUT_LOW:
2248 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002249 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002250 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2251 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002252 break;
2253
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002254 case MISC_SPIO_OUTPUT_HIGH:
2255 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002256 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002257 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2258 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002259 break;
2260
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002261 case MISC_SPIO_INPUT_HI_Z:
2262 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002263 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002264 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002265 break;
2266
2267 default:
2268 break;
2269 }
2270
2271 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002272 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002273
2274 return 0;
2275}
2276
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002277void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002278{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002279 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002280 switch (bp->link_vars.ieee_fc &
2281 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002282 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002283 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002284 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002285 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002286
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002287 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002288 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002289 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002290 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002291
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002292 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002293 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002294 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002295
Eliezer Tamirf1410642008-02-28 11:51:50 -08002296 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002297 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002298 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002299 break;
2300 }
2301}
2302
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002303static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002304{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002305 /* Initialize link parameters structure variables
2306 * It is recommended to turn off RX FC for jumbo frames
2307 * for better performance
2308 */
2309 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2310 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2311 else
2312 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2313}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002314
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002315static void bnx2x_init_dropless_fc(struct bnx2x *bp)
2316{
2317 u32 pause_enabled = 0;
2318
2319 if (!CHIP_IS_E1(bp) && bp->dropless_fc && bp->link_vars.link_up) {
2320 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2321 pause_enabled = 1;
2322
2323 REG_WR(bp, BAR_USTRORM_INTMEM +
2324 USTORM_ETH_PAUSE_ENABLED_OFFSET(BP_PORT(bp)),
2325 pause_enabled);
2326 }
2327
2328 DP(NETIF_MSG_IFUP | NETIF_MSG_LINK, "dropless_fc is %s\n",
2329 pause_enabled ? "enabled" : "disabled");
2330}
2331
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002332int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2333{
2334 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2335 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2336
2337 if (!BP_NOMCP(bp)) {
2338 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002339 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002340
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002341 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002342 struct link_params *lp = &bp->link_params;
2343 lp->loopback_mode = LOOPBACK_XGXS;
2344 /* do PHY loopback at 10G speed, if possible */
2345 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2346 if (lp->speed_cap_mask[cfx_idx] &
2347 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2348 lp->req_line_speed[cfx_idx] =
2349 SPEED_10000;
2350 else
2351 lp->req_line_speed[cfx_idx] =
2352 SPEED_1000;
2353 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002354 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002355
Merav Sicron8970b2e2012-06-19 07:48:22 +00002356 if (load_mode == LOAD_LOOPBACK_EXT) {
2357 struct link_params *lp = &bp->link_params;
2358 lp->loopback_mode = LOOPBACK_EXT;
2359 }
2360
Eilon Greenstein19680c42008-08-13 15:47:33 -07002361 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002362
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002363 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002364
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002365 bnx2x_init_dropless_fc(bp);
2366
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002367 bnx2x_calc_fc_adv(bp);
2368
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002369 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002370 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002371 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002372 }
2373 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002374 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002375 return rc;
2376 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002377 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002378 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002379}
2380
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002381void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002382{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002383 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002384 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002385 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002386 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002387
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002388 bnx2x_init_dropless_fc(bp);
2389
Eilon Greenstein19680c42008-08-13 15:47:33 -07002390 bnx2x_calc_fc_adv(bp);
2391 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002392 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002393}
2394
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002395static void bnx2x__link_reset(struct bnx2x *bp)
2396{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002397 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002398 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002399 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002400 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002401 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002402 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002403}
2404
Yuval Mintz5d07d862012-09-13 02:56:21 +00002405void bnx2x_force_link_reset(struct bnx2x *bp)
2406{
2407 bnx2x_acquire_phy_lock(bp);
2408 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2409 bnx2x_release_phy_lock(bp);
2410}
2411
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002412u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002413{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002414 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002415
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002416 if (!BP_NOMCP(bp)) {
2417 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002418 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2419 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002420 bnx2x_release_phy_lock(bp);
2421 } else
2422 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002423
2424 return rc;
2425}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002426
Eilon Greenstein2691d512009-08-12 08:22:08 +00002427/* Calculates the sum of vn_min_rates.
2428 It's needed for further normalizing of the min_rates.
2429 Returns:
2430 sum of vn_min_rates.
2431 or
2432 0 - if all the min_rates are 0.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002433 In the later case fairness algorithm should be deactivated.
Eilon Greenstein2691d512009-08-12 08:22:08 +00002434 If not all min_rates are zero then those that are zeroes will be set to 1.
2435 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002436static void bnx2x_calc_vn_min(struct bnx2x *bp,
2437 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002438{
2439 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002440 int vn;
2441
David S. Miller8decf862011-09-22 03:23:13 -04002442 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002443 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002444 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2445 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2446
2447 /* Skip hidden vns */
2448 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002449 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002450 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002451 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002452 vn_min_rate = DEF_MIN_RATE;
2453 else
2454 all_zero = 0;
2455
Yuval Mintzb475d782012-04-03 18:41:29 +00002456 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002457 }
2458
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002459 /* if ETS or all min rates are zeros - disable fairness */
2460 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002461 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002462 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2463 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2464 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002465 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002466 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002467 DP(NETIF_MSG_IFUP,
2468 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002469 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002470 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002471 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002472}
2473
Yuval Mintzb475d782012-04-03 18:41:29 +00002474static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2475 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002476{
Yuval Mintzb475d782012-04-03 18:41:29 +00002477 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002478 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002479
Yuval Mintzb475d782012-04-03 18:41:29 +00002480 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002481 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002482 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002483 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2484
Yuval Mintzb475d782012-04-03 18:41:29 +00002485 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002486 /* maxCfg in percents of linkspeed */
2487 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002488 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002489 /* maxCfg is absolute in 100Mb units */
2490 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002491 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002492
Yuval Mintzb475d782012-04-03 18:41:29 +00002493 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002494
Yuval Mintzb475d782012-04-03 18:41:29 +00002495 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002496}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002497
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002498static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2499{
2500 if (CHIP_REV_IS_SLOW(bp))
2501 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002502 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002503 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002504
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002505 return CMNG_FNS_NONE;
2506}
2507
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002508void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002509{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002510 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002511
2512 if (BP_NOMCP(bp))
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002513 return; /* what should be the default value in this case */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002514
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002515 /* For 2 port configuration the absolute function number formula
2516 * is:
2517 * abs_func = 2 * vn + BP_PORT + BP_PATH
2518 *
2519 * and there are 4 functions per port
2520 *
2521 * For 4 port configuration it is
2522 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2523 *
2524 * and there are 2 functions per port
2525 */
David S. Miller8decf862011-09-22 03:23:13 -04002526 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002527 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2528
2529 if (func >= E1H_FUNC_MAX)
2530 break;
2531
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002532 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002533 MF_CFG_RD(bp, func_mf_config[func].config);
2534 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002535 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2536 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2537 bp->flags |= MF_FUNC_DIS;
2538 } else {
2539 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2540 bp->flags &= ~MF_FUNC_DIS;
2541 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002542}
2543
2544static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2545{
Yuval Mintzb475d782012-04-03 18:41:29 +00002546 struct cmng_init_input input;
2547 memset(&input, 0, sizeof(struct cmng_init_input));
2548
2549 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002550
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002551 if (cmng_type == CMNG_FNS_MINMAX && input.port_rate) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002552 int vn;
2553
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002554 /* read mf conf from shmem */
2555 if (read_cfg)
2556 bnx2x_read_mf_cfg(bp);
2557
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002558 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002559 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002560
2561 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002562 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002563 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002564 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002565
2566 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002567 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002568 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002569
2570 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002571 return;
2572 }
2573
2574 /* rate shaping and fairness are disabled */
2575 DP(NETIF_MSG_IFUP,
2576 "rate shaping and fairness are disabled\n");
2577}
2578
Eric Dumazet1191cb82012-04-27 21:39:21 +00002579static void storm_memset_cmng(struct bnx2x *bp,
2580 struct cmng_init *cmng,
2581 u8 port)
2582{
2583 int vn;
2584 size_t size = sizeof(struct cmng_struct_per_port);
2585
2586 u32 addr = BAR_XSTRORM_INTMEM +
2587 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2588
2589 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2590
2591 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2592 int func = func_by_vn(bp, vn);
2593
2594 addr = BAR_XSTRORM_INTMEM +
2595 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2596 size = sizeof(struct rate_shaping_vars_per_vn);
2597 __storm_memset_struct(bp, addr, size,
2598 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2599
2600 addr = BAR_XSTRORM_INTMEM +
2601 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2602 size = sizeof(struct fairness_vars_per_vn);
2603 __storm_memset_struct(bp, addr, size,
2604 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2605 }
2606}
2607
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002608/* init cmng mode in HW according to local configuration */
2609void bnx2x_set_local_cmng(struct bnx2x *bp)
2610{
2611 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
2612
2613 if (cmng_fns != CMNG_FNS_NONE) {
2614 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2615 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2616 } else {
2617 /* rate shaping and fairness are disabled */
2618 DP(NETIF_MSG_IFUP,
2619 "single function mode without fairness\n");
2620 }
2621}
2622
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002623/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002624static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002625{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002626 /* Make sure that we are synced with the current statistics */
2627 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2628
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002629 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002630
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002631 bnx2x_init_dropless_fc(bp);
2632
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002633 if (bp->link_vars.link_up) {
2634
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002635 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002636 struct host_port_stats *pstats;
2637
2638 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002639 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002640 memset(&(pstats->mac_stx[0]), 0,
2641 sizeof(struct mac_stx));
2642 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002643 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002644 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2645 }
2646
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002647 if (bp->link_vars.link_up && bp->link_vars.line_speed)
2648 bnx2x_set_local_cmng(bp);
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002649
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002650 __bnx2x_link_report(bp);
2651
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002652 if (IS_MF(bp))
2653 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002654}
2655
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002656void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002657{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002658 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002659 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002660
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002661 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002662 if (IS_PF(bp)) {
2663 bnx2x_dcbx_pmf_update(bp);
2664 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2665 if (bp->link_vars.link_up)
2666 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2667 else
2668 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2669 /* indicate link status */
2670 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002671
Ariel Eliorad5afc82013-01-01 05:22:26 +00002672 } else { /* VF */
2673 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2674 SUPPORTED_10baseT_Full |
2675 SUPPORTED_100baseT_Half |
2676 SUPPORTED_100baseT_Full |
2677 SUPPORTED_1000baseT_Full |
2678 SUPPORTED_2500baseX_Full |
2679 SUPPORTED_10000baseT_Full |
2680 SUPPORTED_TP |
2681 SUPPORTED_FIBRE |
2682 SUPPORTED_Autoneg |
2683 SUPPORTED_Pause |
2684 SUPPORTED_Asym_Pause);
2685 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002686
Ariel Eliorad5afc82013-01-01 05:22:26 +00002687 bp->link_params.bp = bp;
2688 bp->link_params.port = BP_PORT(bp);
2689 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2690 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2691 bp->link_params.req_line_speed[0] = SPEED_10000;
2692 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2693 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2694 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2695 bp->link_vars.line_speed = SPEED_10000;
2696 bp->link_vars.link_status =
2697 (LINK_STATUS_LINK_UP |
2698 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2699 bp->link_vars.link_up = 1;
2700 bp->link_vars.duplex = DUPLEX_FULL;
2701 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2702 __bnx2x_link_report(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002703 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002704 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002705}
2706
Barak Witkowskia3348722012-04-23 03:04:46 +00002707static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2708 u16 vlan_val, u8 allowed_prio)
2709{
Yuval Mintz86564c32013-01-23 03:21:50 +00002710 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002711 struct bnx2x_func_afex_update_params *f_update_params =
2712 &func_params.params.afex_update;
2713
2714 func_params.f_obj = &bp->func_obj;
2715 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2716
2717 /* no need to wait for RAMROD completion, so don't
2718 * set RAMROD_COMP_WAIT flag
2719 */
2720
2721 f_update_params->vif_id = vifid;
2722 f_update_params->afex_default_vlan = vlan_val;
2723 f_update_params->allowed_priorities = allowed_prio;
2724
2725 /* if ramrod can not be sent, response to MCP immediately */
2726 if (bnx2x_func_state_change(bp, &func_params) < 0)
2727 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2728
2729 return 0;
2730}
2731
2732static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2733 u16 vif_index, u8 func_bit_map)
2734{
Yuval Mintz86564c32013-01-23 03:21:50 +00002735 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002736 struct bnx2x_func_afex_viflists_params *update_params =
2737 &func_params.params.afex_viflists;
2738 int rc;
2739 u32 drv_msg_code;
2740
2741 /* validate only LIST_SET and LIST_GET are received from switch */
2742 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2743 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2744 cmd_type);
2745
2746 func_params.f_obj = &bp->func_obj;
2747 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2748
2749 /* set parameters according to cmd_type */
2750 update_params->afex_vif_list_command = cmd_type;
Yuval Mintz86564c32013-01-23 03:21:50 +00002751 update_params->vif_list_index = vif_index;
Barak Witkowskia3348722012-04-23 03:04:46 +00002752 update_params->func_bit_map =
2753 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2754 update_params->func_to_clear = 0;
2755 drv_msg_code =
2756 (cmd_type == VIF_LIST_RULE_GET) ?
2757 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2758 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2759
2760 /* if ramrod can not be sent, respond to MCP immediately for
2761 * SET and GET requests (other are not triggered from MCP)
2762 */
2763 rc = bnx2x_func_state_change(bp, &func_params);
2764 if (rc < 0)
2765 bnx2x_fw_command(bp, drv_msg_code, 0);
2766
2767 return 0;
2768}
2769
2770static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2771{
2772 struct afex_stats afex_stats;
2773 u32 func = BP_ABS_FUNC(bp);
2774 u32 mf_config;
2775 u16 vlan_val;
2776 u32 vlan_prio;
2777 u16 vif_id;
2778 u8 allowed_prio;
2779 u8 vlan_mode;
2780 u32 addr_to_write, vifid, addrs, stats_type, i;
2781
2782 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2783 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2784 DP(BNX2X_MSG_MCP,
2785 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2786 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2787 }
2788
2789 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2790 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2791 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2792 DP(BNX2X_MSG_MCP,
2793 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2794 vifid, addrs);
2795 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2796 addrs);
2797 }
2798
2799 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2800 addr_to_write = SHMEM2_RD(bp,
2801 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2802 stats_type = SHMEM2_RD(bp,
2803 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2804
2805 DP(BNX2X_MSG_MCP,
2806 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2807 addr_to_write);
2808
2809 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2810
2811 /* write response to scratchpad, for MCP */
2812 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2813 REG_WR(bp, addr_to_write + i*sizeof(u32),
2814 *(((u32 *)(&afex_stats))+i));
2815
2816 /* send ack message to MCP */
2817 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2818 }
2819
2820 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2821 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2822 bp->mf_config[BP_VN(bp)] = mf_config;
2823 DP(BNX2X_MSG_MCP,
2824 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2825 mf_config);
2826
2827 /* if VIF_SET is "enabled" */
2828 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2829 /* set rate limit directly to internal RAM */
2830 struct cmng_init_input cmng_input;
2831 struct rate_shaping_vars_per_vn m_rs_vn;
2832 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2833 u32 addr = BAR_XSTRORM_INTMEM +
2834 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2835
2836 bp->mf_config[BP_VN(bp)] = mf_config;
2837
2838 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2839 m_rs_vn.vn_counter.rate =
2840 cmng_input.vnic_max_rate[BP_VN(bp)];
2841 m_rs_vn.vn_counter.quota =
2842 (m_rs_vn.vn_counter.rate *
2843 RS_PERIODIC_TIMEOUT_USEC) / 8;
2844
2845 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2846
2847 /* read relevant values from mf_cfg struct in shmem */
2848 vif_id =
2849 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2850 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2851 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2852 vlan_val =
2853 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2854 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2855 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2856 vlan_prio = (mf_config &
2857 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2858 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2859 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2860 vlan_mode =
2861 (MF_CFG_RD(bp,
2862 func_mf_config[func].afex_config) &
2863 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2864 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2865 allowed_prio =
2866 (MF_CFG_RD(bp,
2867 func_mf_config[func].afex_config) &
2868 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2869 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2870
2871 /* send ramrod to FW, return in case of failure */
2872 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2873 allowed_prio))
2874 return;
2875
2876 bp->afex_def_vlan_tag = vlan_val;
2877 bp->afex_vlan_mode = vlan_mode;
2878 } else {
2879 /* notify link down because BP->flags is disabled */
2880 bnx2x_link_report(bp);
2881
2882 /* send INVALID VIF ramrod to FW */
2883 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2884
2885 /* Reset the default afex VLAN */
2886 bp->afex_def_vlan_tag = -1;
2887 }
2888 }
2889}
2890
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002891static void bnx2x_pmf_update(struct bnx2x *bp)
2892{
2893 int port = BP_PORT(bp);
2894 u32 val;
2895
2896 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002897 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002898
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002899 /*
2900 * We need the mb() to ensure the ordering between the writing to
2901 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2902 */
2903 smp_mb();
2904
2905 /* queue a periodic task */
2906 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2907
Dmitry Kravkovef018542011-06-14 01:33:57 +00002908 bnx2x_dcbx_pmf_update(bp);
2909
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002910 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002911 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002912 if (bp->common.int_block == INT_BLOCK_HC) {
2913 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2914 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002915 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002916 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2917 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2918 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002919
2920 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002921}
2922
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002923/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002924
2925/* slow path */
2926
2927/*
2928 * General service functions
2929 */
2930
Eilon Greenstein2691d512009-08-12 08:22:08 +00002931/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002932u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002933{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002934 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002935 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002936 u32 rc = 0;
2937 u32 cnt = 1;
2938 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2939
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002940 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002941 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002942 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2943 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2944
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002945 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2946 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002947
2948 do {
2949 /* let the FW do it's magic ... */
2950 msleep(delay);
2951
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002952 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002953
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002954 /* Give the FW up to 5 second (500*10ms) */
2955 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002956
2957 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2958 cnt*delay, rc, seq);
2959
2960 /* is this a reply to our command? */
2961 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2962 rc &= FW_MSG_CODE_MASK;
2963 else {
2964 /* FW BUG! */
2965 BNX2X_ERR("FW failed to respond!\n");
2966 bnx2x_fw_dump(bp);
2967 rc = 0;
2968 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002969 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002970
2971 return rc;
2972}
2973
Eric Dumazet1191cb82012-04-27 21:39:21 +00002974static void storm_memset_func_cfg(struct bnx2x *bp,
2975 struct tstorm_eth_function_common_config *tcfg,
2976 u16 abs_fid)
2977{
2978 size_t size = sizeof(struct tstorm_eth_function_common_config);
2979
2980 u32 addr = BAR_TSTRORM_INTMEM +
2981 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2982
2983 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2984}
2985
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002986void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002987{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002988 if (CHIP_IS_E1x(bp)) {
2989 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002990
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002991 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2992 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002993
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002994 /* Enable the function in the FW */
2995 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2996 storm_memset_func_en(bp, p->func_id, 1);
2997
2998 /* spq */
2999 if (p->func_flgs & FUNC_FLG_SPQ) {
3000 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
3001 REG_WR(bp, XSEM_REG_FAST_MEMORY +
3002 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
3003 }
3004}
3005
Ariel Elior6383c0b2011-07-14 08:31:57 +00003006/**
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003007 * bnx2x_get_common_flags - Return common flags
Ariel Elior6383c0b2011-07-14 08:31:57 +00003008 *
3009 * @bp device handle
3010 * @fp queue handle
3011 * @zero_stats TRUE if statistics zeroing is needed
3012 *
3013 * Return the flags that are common for the Tx-only and not normal connections.
3014 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003015static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
3016 struct bnx2x_fastpath *fp,
3017 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003018{
3019 unsigned long flags = 0;
3020
3021 /* PF driver will always initialize the Queue to an ACTIVE state */
3022 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
3023
Ariel Elior6383c0b2011-07-14 08:31:57 +00003024 /* tx only connections collect statistics (on the same index as the
Dmitry Kravkov91226792013-03-11 05:17:52 +00003025 * parent connection). The statistics are zeroed when the parent
3026 * connection is initialized.
Ariel Elior6383c0b2011-07-14 08:31:57 +00003027 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00003028
3029 __set_bit(BNX2X_Q_FLG_STATS, &flags);
3030 if (zero_stats)
3031 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
3032
Yuval Mintzc14db202014-01-12 14:37:59 +02003033 if (bp->flags & TX_SWITCHING)
3034 __set_bit(BNX2X_Q_FLG_TX_SWITCH, &flags);
3035
Dmitry Kravkov91226792013-03-11 05:17:52 +00003036 __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
Dmitry Kravkove287a752013-03-21 15:38:24 +00003037 __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
Ariel Elior6383c0b2011-07-14 08:31:57 +00003038
Yuval Mintz823e1d92013-01-14 05:11:47 +00003039#ifdef BNX2X_STOP_ON_ERROR
3040 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
3041#endif
3042
Ariel Elior6383c0b2011-07-14 08:31:57 +00003043 return flags;
3044}
3045
Eric Dumazet1191cb82012-04-27 21:39:21 +00003046static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
3047 struct bnx2x_fastpath *fp,
3048 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00003049{
3050 unsigned long flags = 0;
3051
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003052 /* calculate other queue flags */
3053 if (IS_MF_SD(bp))
3054 __set_bit(BNX2X_Q_FLG_OV, &flags);
3055
Barak Witkowskia3348722012-04-23 03:04:46 +00003056 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003057 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00003058 /* For FCoE - force usage of default priority (for afex) */
3059 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
3060 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003061
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003062 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003063 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003064 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00003065 if (fp->mode == TPA_MODE_GRO)
3066 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003067 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003068
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003069 if (leading) {
3070 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
3071 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
3072 }
3073
3074 /* Always set HW VLAN stripping */
3075 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003076
Barak Witkowskia3348722012-04-23 03:04:46 +00003077 /* configure silent vlan removal */
3078 if (IS_MF_AFEX(bp))
3079 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
3080
Ariel Elior6383c0b2011-07-14 08:31:57 +00003081 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003082}
3083
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003084static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003085 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
3086 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003087{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003088 gen_init->stat_id = bnx2x_stats_id(fp);
3089 gen_init->spcl_id = fp->cl_id;
3090
3091 /* Always use mini-jumbo MTU for FCoE L2 ring */
3092 if (IS_FCOE_FP(fp))
3093 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3094 else
3095 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003096
3097 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003098}
3099
3100static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
3101 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
3102 struct bnx2x_rxq_setup_params *rxq_init)
3103{
3104 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003105 u16 sge_sz = 0;
3106 u16 tpa_agg_size = 0;
3107
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003108 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04003109 pause->sge_th_lo = SGE_TH_LO(bp);
3110 pause->sge_th_hi = SGE_TH_HI(bp);
3111
3112 /* validate SGE ring has enough to cross high threshold */
3113 WARN_ON(bp->dropless_fc &&
3114 pause->sge_th_hi + FW_PREFETCH_CNT >
3115 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3116
Yuval Mintz924d75a2013-01-23 03:21:44 +00003117 tpa_agg_size = TPA_AGG_SIZE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003118 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3119 SGE_PAGE_SHIFT;
3120 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3121 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
Yuval Mintz924d75a2013-01-23 03:21:44 +00003122 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003123 }
3124
3125 /* pause - not for e1 */
3126 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003127 pause->bd_th_lo = BD_TH_LO(bp);
3128 pause->bd_th_hi = BD_TH_HI(bp);
3129
3130 pause->rcq_th_lo = RCQ_TH_LO(bp);
3131 pause->rcq_th_hi = RCQ_TH_HI(bp);
3132 /*
3133 * validate that rings have enough entries to cross
3134 * high thresholds
3135 */
3136 WARN_ON(bp->dropless_fc &&
3137 pause->bd_th_hi + FW_PREFETCH_CNT >
3138 bp->rx_ring_size);
3139 WARN_ON(bp->dropless_fc &&
3140 pause->rcq_th_hi + FW_PREFETCH_CNT >
3141 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003142
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003143 pause->pri_map = 1;
3144 }
3145
3146 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003147 rxq_init->dscr_map = fp->rx_desc_mapping;
3148 rxq_init->sge_map = fp->rx_sge_mapping;
3149 rxq_init->rcq_map = fp->rx_comp_mapping;
3150 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003151
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003152 /* This should be a maximum number of data bytes that may be
3153 * placed on the BD (not including paddings).
3154 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003155 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003156 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003157
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003158 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003159 rxq_init->tpa_agg_sz = tpa_agg_size;
3160 rxq_init->sge_buf_sz = sge_sz;
3161 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003162 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003163 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003164
3165 /* Maximum number or simultaneous TPA aggregation for this Queue.
3166 *
Yuval Mintz2de67432013-01-23 03:21:43 +00003167 * For PF Clients it should be the maximum available number.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003168 * VF driver(s) may want to define it to a smaller value.
3169 */
David S. Miller8decf862011-09-22 03:23:13 -04003170 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003171
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003172 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3173 rxq_init->fw_sb_id = fp->fw_sb_id;
3174
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003175 if (IS_FCOE_FP(fp))
3176 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3177 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003178 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003179 /* configure silent vlan removal
3180 * if multi function mode is afex, then mask default vlan
3181 */
3182 if (IS_MF_AFEX(bp)) {
3183 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3184 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3185 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003186}
3187
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003188static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003189 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3190 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003191{
Merav Sicron65565882012-06-19 07:48:26 +00003192 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003193 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003194 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3195 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003196
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003197 /*
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003198 * set the tss leading client id for TX classification ==
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003199 * leading RSS client id
3200 */
3201 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3202
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003203 if (IS_FCOE_FP(fp)) {
3204 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3205 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3206 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003207}
3208
stephen hemminger8d962862010-10-21 07:50:56 +00003209static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003210{
3211 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003212 struct event_ring_data eq_data = { {0} };
3213 u16 flags;
3214
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003215 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003216 /* reset IGU PF statistics: MSIX + ATTN */
3217 /* PF */
3218 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3219 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3220 (CHIP_MODE_IS_4_PORT(bp) ?
3221 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3222 /* ATTN */
3223 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3224 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3225 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3226 (CHIP_MODE_IS_4_PORT(bp) ?
3227 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3228 }
3229
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003230 /* function setup flags */
3231 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3232
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003233 /* This flag is relevant for E1x only.
3234 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003235 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003236 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003237
3238 func_init.func_flgs = flags;
3239 func_init.pf_id = BP_FUNC(bp);
3240 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003241 func_init.spq_map = bp->spq_mapping;
3242 func_init.spq_prod = bp->spq_prod_idx;
3243
3244 bnx2x_func_init(bp, &func_init);
3245
3246 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3247
3248 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003249 * Congestion management values depend on the link rate
3250 * There is no active link so initial link rate is set to 10 Gbps.
3251 * When the link comes up The congestion management values are
3252 * re-calculated according to the actual link rate.
3253 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003254 bp->link_vars.line_speed = SPEED_10000;
3255 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3256
3257 /* Only the PMF sets the HW */
3258 if (bp->port.pmf)
3259 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3260
Yuval Mintz86564c32013-01-23 03:21:50 +00003261 /* init Event Queue - PCI bus guarantees correct endianity*/
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003262 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3263 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3264 eq_data.producer = bp->eq_prod;
3265 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3266 eq_data.sb_id = DEF_SB_ID;
3267 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3268}
3269
Eilon Greenstein2691d512009-08-12 08:22:08 +00003270static void bnx2x_e1h_disable(struct bnx2x *bp)
3271{
3272 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003273
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003274 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003275
3276 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003277}
3278
3279static void bnx2x_e1h_enable(struct bnx2x *bp)
3280{
3281 int port = BP_PORT(bp);
3282
3283 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3284
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003285 /* Tx queue should be only re-enabled */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003286 netif_tx_wake_all_queues(bp->dev);
3287
Eilon Greenstein061bc702009-10-15 00:18:47 -07003288 /*
3289 * Should not call netif_carrier_on since it will be called if the link
3290 * is up when checking for link state
3291 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003292}
3293
Barak Witkowski1d187b32011-12-05 22:41:50 +00003294#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3295
3296static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3297{
3298 struct eth_stats_info *ether_stat =
3299 &bp->slowpath->drv_info_to_mcp.ether_stat;
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003300 struct bnx2x_vlan_mac_obj *mac_obj =
3301 &bp->sp_objs->mac_obj;
3302 int i;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003303
Dan Carpenter786fdf02012-10-02 01:47:46 +00003304 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3305 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003306
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003307 /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
3308 * mac_local field in ether_stat struct. The base address is offset by 2
3309 * bytes to account for the field being 8 bytes but a mac address is
3310 * only 6 bytes. Likewise, the stride for the get_n_elements function is
3311 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
3312 * allocated by the ether_stat struct, so the macs will land in their
3313 * proper positions.
3314 */
3315 for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
3316 memset(ether_stat->mac_local + i, 0,
3317 sizeof(ether_stat->mac_local[0]));
3318 mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3319 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3320 ether_stat->mac_local + MAC_PAD, MAC_PAD,
3321 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003322 ether_stat->mtu_size = bp->dev->mtu;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003323 if (bp->dev->features & NETIF_F_RXCSUM)
3324 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3325 if (bp->dev->features & NETIF_F_TSO)
3326 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3327 ether_stat->feature_flags |= bp->common.boot_mode;
3328
3329 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3330
3331 ether_stat->txq_size = bp->tx_ring_size;
3332 ether_stat->rxq_size = bp->rx_ring_size;
Yuval Mintz0c757de2013-12-26 09:57:11 +02003333
David S. Millerfcf93a02013-12-26 18:33:10 -05003334#ifdef CONFIG_BNX2X_SRIOV
Yuval Mintz0c757de2013-12-26 09:57:11 +02003335 ether_stat->vf_cnt = IS_SRIOV(bp) ? bp->vfdb->sriov.nr_virtfn : 0;
David S. Millerfcf93a02013-12-26 18:33:10 -05003336#endif
Barak Witkowski1d187b32011-12-05 22:41:50 +00003337}
3338
3339static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3340{
3341 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3342 struct fcoe_stats_info *fcoe_stat =
3343 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3344
Merav Sicron55c11942012-11-07 00:45:48 +00003345 if (!CNIC_LOADED(bp))
3346 return;
3347
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003348 memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003349
3350 fcoe_stat->qos_priority =
3351 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3352
3353 /* insert FCoE stats from ramrod response */
3354 if (!NO_FCOE(bp)) {
3355 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003356 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003357 tstorm_queue_statistics;
3358
3359 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003360 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003361 xstorm_queue_statistics;
3362
3363 struct fcoe_statistics_params *fw_fcoe_stat =
3364 &bp->fw_stats_data->fcoe;
3365
Yuval Mintz86564c32013-01-23 03:21:50 +00003366 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3367 fcoe_stat->rx_bytes_lo,
3368 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003369
Yuval Mintz86564c32013-01-23 03:21:50 +00003370 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3371 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3372 fcoe_stat->rx_bytes_lo,
3373 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003374
Yuval Mintz86564c32013-01-23 03:21:50 +00003375 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3376 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3377 fcoe_stat->rx_bytes_lo,
3378 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003379
Yuval Mintz86564c32013-01-23 03:21:50 +00003380 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3381 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3382 fcoe_stat->rx_bytes_lo,
3383 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003384
Yuval Mintz86564c32013-01-23 03:21:50 +00003385 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3386 fcoe_stat->rx_frames_lo,
3387 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003388
Yuval Mintz86564c32013-01-23 03:21:50 +00003389 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3390 fcoe_stat->rx_frames_lo,
3391 fcoe_q_tstorm_stats->rcv_ucast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003392
Yuval Mintz86564c32013-01-23 03:21:50 +00003393 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3394 fcoe_stat->rx_frames_lo,
3395 fcoe_q_tstorm_stats->rcv_bcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003396
Yuval Mintz86564c32013-01-23 03:21:50 +00003397 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3398 fcoe_stat->rx_frames_lo,
3399 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003400
Yuval Mintz86564c32013-01-23 03:21:50 +00003401 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3402 fcoe_stat->tx_bytes_lo,
3403 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003404
Yuval Mintz86564c32013-01-23 03:21:50 +00003405 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3406 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3407 fcoe_stat->tx_bytes_lo,
3408 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003409
Yuval Mintz86564c32013-01-23 03:21:50 +00003410 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3411 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3412 fcoe_stat->tx_bytes_lo,
3413 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003414
Yuval Mintz86564c32013-01-23 03:21:50 +00003415 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3416 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3417 fcoe_stat->tx_bytes_lo,
3418 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003419
Yuval Mintz86564c32013-01-23 03:21:50 +00003420 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3421 fcoe_stat->tx_frames_lo,
3422 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003423
Yuval Mintz86564c32013-01-23 03:21:50 +00003424 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3425 fcoe_stat->tx_frames_lo,
3426 fcoe_q_xstorm_stats->ucast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003427
Yuval Mintz86564c32013-01-23 03:21:50 +00003428 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3429 fcoe_stat->tx_frames_lo,
3430 fcoe_q_xstorm_stats->bcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003431
Yuval Mintz86564c32013-01-23 03:21:50 +00003432 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3433 fcoe_stat->tx_frames_lo,
3434 fcoe_q_xstorm_stats->mcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003435 }
3436
Barak Witkowski1d187b32011-12-05 22:41:50 +00003437 /* ask L5 driver to add data to the struct */
3438 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003439}
3440
3441static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3442{
3443 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3444 struct iscsi_stats_info *iscsi_stat =
3445 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3446
Merav Sicron55c11942012-11-07 00:45:48 +00003447 if (!CNIC_LOADED(bp))
3448 return;
3449
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003450 memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
3451 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003452
3453 iscsi_stat->qos_priority =
3454 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3455
Barak Witkowski1d187b32011-12-05 22:41:50 +00003456 /* ask L5 driver to add data to the struct */
3457 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003458}
3459
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003460/* called due to MCP event (on pmf):
3461 * reread new bandwidth configuration
3462 * configure FW
3463 * notify others function about the change
3464 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003465static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003466{
3467 if (bp->link_vars.link_up) {
3468 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3469 bnx2x_link_sync_notify(bp);
3470 }
3471 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3472}
3473
Eric Dumazet1191cb82012-04-27 21:39:21 +00003474static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003475{
3476 bnx2x_config_mf_bw(bp);
3477 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3478}
3479
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003480static void bnx2x_handle_eee_event(struct bnx2x *bp)
3481{
3482 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3483 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3484}
3485
Yuval Mintz42f82772014-03-23 18:12:23 +02003486#define BNX2X_UPDATE_DRV_INFO_IND_LENGTH (20)
3487#define BNX2X_UPDATE_DRV_INFO_IND_COUNT (25)
3488
Barak Witkowski1d187b32011-12-05 22:41:50 +00003489static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3490{
3491 enum drv_info_opcode op_code;
3492 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
Yuval Mintz42f82772014-03-23 18:12:23 +02003493 bool release = false;
3494 int wait;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003495
3496 /* if drv_info version supported by MFW doesn't match - send NACK */
3497 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3498 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3499 return;
3500 }
3501
3502 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3503 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3504
Yuval Mintz42f82772014-03-23 18:12:23 +02003505 /* Must prevent other flows from accessing drv_info_to_mcp */
3506 mutex_lock(&bp->drv_info_mutex);
3507
Barak Witkowski1d187b32011-12-05 22:41:50 +00003508 memset(&bp->slowpath->drv_info_to_mcp, 0,
3509 sizeof(union drv_info_to_mcp));
3510
3511 switch (op_code) {
3512 case ETH_STATS_OPCODE:
3513 bnx2x_drv_info_ether_stat(bp);
3514 break;
3515 case FCOE_STATS_OPCODE:
3516 bnx2x_drv_info_fcoe_stat(bp);
3517 break;
3518 case ISCSI_STATS_OPCODE:
3519 bnx2x_drv_info_iscsi_stat(bp);
3520 break;
3521 default:
3522 /* if op code isn't supported - send NACK */
3523 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
Yuval Mintz42f82772014-03-23 18:12:23 +02003524 goto out;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003525 }
3526
3527 /* if we got drv_info attn from MFW then these fields are defined in
3528 * shmem2 for sure
3529 */
3530 SHMEM2_WR(bp, drv_info_host_addr_lo,
3531 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3532 SHMEM2_WR(bp, drv_info_host_addr_hi,
3533 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3534
3535 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
Yuval Mintz42f82772014-03-23 18:12:23 +02003536
3537 /* Since possible management wants both this and get_driver_version
3538 * need to wait until management notifies us it finished utilizing
3539 * the buffer.
3540 */
3541 if (!SHMEM2_HAS(bp, mfw_drv_indication)) {
3542 DP(BNX2X_MSG_MCP, "Management does not support indication\n");
3543 } else if (!bp->drv_info_mng_owner) {
3544 u32 bit = MFW_DRV_IND_READ_DONE_OFFSET((BP_ABS_FUNC(bp) >> 1));
3545
3546 for (wait = 0; wait < BNX2X_UPDATE_DRV_INFO_IND_COUNT; wait++) {
3547 u32 indication = SHMEM2_RD(bp, mfw_drv_indication);
3548
3549 /* Management is done; need to clear indication */
3550 if (indication & bit) {
3551 SHMEM2_WR(bp, mfw_drv_indication,
3552 indication & ~bit);
3553 release = true;
3554 break;
3555 }
3556
3557 msleep(BNX2X_UPDATE_DRV_INFO_IND_LENGTH);
3558 }
3559 }
3560 if (!release) {
3561 DP(BNX2X_MSG_MCP, "Management did not release indication\n");
3562 bp->drv_info_mng_owner = true;
3563 }
3564
3565out:
3566 mutex_unlock(&bp->drv_info_mutex);
3567}
3568
3569static u32 bnx2x_update_mng_version_utility(u8 *version, bool bnx2x_format)
3570{
3571 u8 vals[4];
3572 int i = 0;
3573
3574 if (bnx2x_format) {
3575 i = sscanf(version, "1.%c%hhd.%hhd.%hhd",
3576 &vals[0], &vals[1], &vals[2], &vals[3]);
3577 if (i > 0)
3578 vals[0] -= '0';
3579 } else {
3580 i = sscanf(version, "%hhd.%hhd.%hhd.%hhd",
3581 &vals[0], &vals[1], &vals[2], &vals[3]);
3582 }
3583
3584 while (i < 4)
3585 vals[i++] = 0;
3586
3587 return (vals[0] << 24) | (vals[1] << 16) | (vals[2] << 8) | vals[3];
3588}
3589
3590void bnx2x_update_mng_version(struct bnx2x *bp)
3591{
3592 u32 iscsiver = DRV_VER_NOT_LOADED;
3593 u32 fcoever = DRV_VER_NOT_LOADED;
3594 u32 ethver = DRV_VER_NOT_LOADED;
3595 int idx = BP_FW_MB_IDX(bp);
3596 u8 *version;
3597
3598 if (!SHMEM2_HAS(bp, func_os_drv_ver))
3599 return;
3600
3601 mutex_lock(&bp->drv_info_mutex);
3602 /* Must not proceed when `bnx2x_handle_drv_info_req' is feasible */
3603 if (bp->drv_info_mng_owner)
3604 goto out;
3605
3606 if (bp->state != BNX2X_STATE_OPEN)
3607 goto out;
3608
3609 /* Parse ethernet driver version */
3610 ethver = bnx2x_update_mng_version_utility(DRV_MODULE_VERSION, true);
3611 if (!CNIC_LOADED(bp))
3612 goto out;
3613
3614 /* Try getting storage driver version via cnic */
3615 memset(&bp->slowpath->drv_info_to_mcp, 0,
3616 sizeof(union drv_info_to_mcp));
3617 bnx2x_drv_info_iscsi_stat(bp);
3618 version = bp->slowpath->drv_info_to_mcp.iscsi_stat.version;
3619 iscsiver = bnx2x_update_mng_version_utility(version, false);
3620
3621 memset(&bp->slowpath->drv_info_to_mcp, 0,
3622 sizeof(union drv_info_to_mcp));
3623 bnx2x_drv_info_fcoe_stat(bp);
3624 version = bp->slowpath->drv_info_to_mcp.fcoe_stat.version;
3625 fcoever = bnx2x_update_mng_version_utility(version, false);
3626
3627out:
3628 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ETHERNET], ethver);
3629 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ISCSI], iscsiver);
3630 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_FCOE], fcoever);
3631
3632 mutex_unlock(&bp->drv_info_mutex);
3633
3634 DP(BNX2X_MSG_MCP, "Setting driver version: ETH [%08x] iSCSI [%08x] FCoE [%08x]\n",
3635 ethver, iscsiver, fcoever);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003636}
3637
Eilon Greenstein2691d512009-08-12 08:22:08 +00003638static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3639{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003640 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003641
3642 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3643
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003644 /*
3645 * This is the only place besides the function initialization
3646 * where the bp->flags can change so it is done without any
3647 * locks
3648 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003649 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003650 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003651 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003652
3653 bnx2x_e1h_disable(bp);
3654 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003655 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003656 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003657
3658 bnx2x_e1h_enable(bp);
3659 }
3660 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3661 }
3662 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003663 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003664 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3665 }
3666
3667 /* Report results to MCP */
3668 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003669 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003670 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003671 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003672}
3673
Michael Chan289129022009-10-10 13:46:53 +00003674/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003675static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003676{
3677 struct eth_spe *next_spe = bp->spq_prod_bd;
3678
3679 if (bp->spq_prod_bd == bp->spq_last_bd) {
3680 bp->spq_prod_bd = bp->spq;
3681 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003682 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan289129022009-10-10 13:46:53 +00003683 } else {
3684 bp->spq_prod_bd++;
3685 bp->spq_prod_idx++;
3686 }
3687 return next_spe;
3688}
3689
3690/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003691static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003692{
3693 int func = BP_FUNC(bp);
3694
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003695 /*
3696 * Make sure that BD data is updated before writing the producer:
3697 * BD data is written to the memory, the producer is read from the
3698 * memory, thus we need a full memory barrier to ensure the ordering.
3699 */
3700 mb();
Michael Chan289129022009-10-10 13:46:53 +00003701
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003702 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003703 bp->spq_prod_idx);
Michael Chan289129022009-10-10 13:46:53 +00003704 mmiowb();
3705}
3706
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003707/**
3708 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3709 *
3710 * @cmd: command to check
3711 * @cmd_type: command type
3712 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003713static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003714{
3715 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003716 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003717 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3718 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3719 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3720 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3721 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3722 return true;
3723 else
3724 return false;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003725}
3726
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003727/**
3728 * bnx2x_sp_post - place a single command on an SP ring
3729 *
3730 * @bp: driver handle
3731 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3732 * @cid: SW CID the command is related to
3733 * @data_hi: command private data address (high 32 bits)
3734 * @data_lo: command private data address (low 32 bits)
3735 * @cmd_type: command type (e.g. NONE, ETH)
3736 *
3737 * SP data is handled as if it's always an address pair, thus data fields are
3738 * not swapped to little endian in upper functions. Instead this function swaps
3739 * data as if it's two u32 fields.
3740 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003741int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003742 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003743{
Michael Chan289129022009-10-10 13:46:53 +00003744 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003745 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003746 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003747
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003748#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003749 if (unlikely(bp->panic)) {
3750 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003751 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003752 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003753#endif
3754
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003755 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003756
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003757 if (common) {
3758 if (!atomic_read(&bp->eq_spq_left)) {
3759 BNX2X_ERR("BUG! EQ ring full!\n");
3760 spin_unlock_bh(&bp->spq_lock);
3761 bnx2x_panic();
3762 return -EBUSY;
3763 }
3764 } else if (!atomic_read(&bp->cq_spq_left)) {
3765 BNX2X_ERR("BUG! SPQ ring full!\n");
3766 spin_unlock_bh(&bp->spq_lock);
3767 bnx2x_panic();
3768 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003769 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003770
Michael Chan289129022009-10-10 13:46:53 +00003771 spe = bnx2x_sp_get_next(bp);
3772
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003773 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00003774 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003775 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3776 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003777
Michal Kalderon14a94eb2014-02-12 18:19:53 +02003778 /* In some cases, type may already contain the func-id
3779 * mainly in SRIOV related use cases, so we add it here only
3780 * if it's not already set.
3781 */
3782 if (!(cmd_type & SPE_HDR_FUNCTION_ID)) {
3783 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) &
3784 SPE_HDR_CONN_TYPE;
3785 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3786 SPE_HDR_FUNCTION_ID);
3787 } else {
3788 type = cmd_type;
3789 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003790
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003791 spe->hdr.type = cpu_to_le16(type);
3792
3793 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3794 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3795
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003796 /*
3797 * It's ok if the actual decrement is issued towards the memory
3798 * somewhere between the spin_lock and spin_unlock. Thus no
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003799 * more explicit memory barrier is needed.
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003800 */
3801 if (common)
3802 atomic_dec(&bp->eq_spq_left);
3803 else
3804 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003805
Merav Sicron51c1a582012-03-18 10:33:38 +00003806 DP(BNX2X_MSG_SP,
3807 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003808 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3809 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003810 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003811 HW_CID(bp, cid), data_hi, data_lo, type,
3812 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003813
Michael Chan289129022009-10-10 13:46:53 +00003814 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003815 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003816 return 0;
3817}
3818
3819/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003820static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003821{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003822 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003823 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003824
3825 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003826 for (j = 0; j < 1000; j++) {
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003827 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
3828 val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
3829 if (val & MCPR_ACCESS_LOCK_LOCK)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003830 break;
3831
Yuval Mintz639d65b2013-06-02 00:06:21 +00003832 usleep_range(5000, 10000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003833 }
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003834 if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003835 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003836 rc = -EBUSY;
3837 }
3838
3839 return rc;
3840}
3841
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003842/* release split MCP access lock register */
3843static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003844{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003845 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003846}
3847
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003848#define BNX2X_DEF_SB_ATT_IDX 0x0001
3849#define BNX2X_DEF_SB_IDX 0x0002
3850
Eric Dumazet1191cb82012-04-27 21:39:21 +00003851static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003852{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003853 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003854 u16 rc = 0;
3855
3856 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003857 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3858 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003859 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003860 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003861
3862 if (bp->def_idx != def_sb->sp_sb.running_index) {
3863 bp->def_idx = def_sb->sp_sb.running_index;
3864 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003865 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003866
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003867 /* Do not reorder: indices reading should complete before handling */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003868 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003869 return rc;
3870}
3871
3872/*
3873 * slow path service functions
3874 */
3875
3876static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3877{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003878 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003879 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3880 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003881 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3882 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003883 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003884 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003885 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003886
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003887 if (bp->attn_state & asserted)
3888 BNX2X_ERR("IGU ERROR\n");
3889
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003890 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3891 aeu_mask = REG_RD(bp, aeu_addr);
3892
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003893 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003894 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003895 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003896 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003897
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003898 REG_WR(bp, aeu_addr, aeu_mask);
3899 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003900
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003901 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003902 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003903 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003904
3905 if (asserted & ATTN_HARD_WIRED_MASK) {
3906 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003907
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003908 bnx2x_acquire_phy_lock(bp);
3909
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003910 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003911 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003912
Yaniv Rosner361c3912011-06-14 01:33:19 +00003913 /* If nig_mask is not set, no need to call the update
3914 * function.
3915 */
3916 if (nig_mask) {
3917 REG_WR(bp, nig_int_mask_addr, 0);
3918
3919 bnx2x_link_attn(bp);
3920 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003921
3922 /* handle unicore attn? */
3923 }
3924 if (asserted & ATTN_SW_TIMER_4_FUNC)
3925 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3926
3927 if (asserted & GPIO_2_FUNC)
3928 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3929
3930 if (asserted & GPIO_3_FUNC)
3931 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3932
3933 if (asserted & GPIO_4_FUNC)
3934 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3935
3936 if (port == 0) {
3937 if (asserted & ATTN_GENERAL_ATTN_1) {
3938 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3939 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3940 }
3941 if (asserted & ATTN_GENERAL_ATTN_2) {
3942 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3943 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3944 }
3945 if (asserted & ATTN_GENERAL_ATTN_3) {
3946 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3947 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3948 }
3949 } else {
3950 if (asserted & ATTN_GENERAL_ATTN_4) {
3951 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3952 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3953 }
3954 if (asserted & ATTN_GENERAL_ATTN_5) {
3955 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3956 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3957 }
3958 if (asserted & ATTN_GENERAL_ATTN_6) {
3959 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3960 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3961 }
3962 }
3963
3964 } /* if hardwired */
3965
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003966 if (bp->common.int_block == INT_BLOCK_HC)
3967 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3968 COMMAND_REG_ATTN_BITS_SET);
3969 else
3970 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3971
3972 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3973 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3974 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003975
3976 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003977 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00003978 /* Verify that IGU ack through BAR was written before restoring
3979 * NIG mask. This loop should exit after 2-3 iterations max.
3980 */
3981 if (bp->common.int_block != INT_BLOCK_HC) {
3982 u32 cnt = 0, igu_acked;
3983 do {
3984 igu_acked = REG_RD(bp,
3985 IGU_REG_ATTENTION_ACK_BITS);
3986 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
3987 (++cnt < MAX_IGU_ATTN_ACK_TO));
3988 if (!igu_acked)
3989 DP(NETIF_MSG_HW,
3990 "Failed to verify IGU ack on time\n");
3991 barrier();
3992 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00003993 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003994 bnx2x_release_phy_lock(bp);
3995 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003996}
3997
Eric Dumazet1191cb82012-04-27 21:39:21 +00003998static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003999{
4000 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004001 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004002 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004003 ext_phy_config =
4004 SHMEM_RD(bp,
4005 dev_info.port_hw_config[port].external_phy_config);
4006
4007 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
4008 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004009 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004010 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004011
4012 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00004013 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
4014 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00004015
Yuval Mintz16a5fd92013-06-02 00:06:18 +00004016 /* Schedule device reset (unload)
Ariel Elior83048592011-11-13 04:34:29 +00004017 * This is due to some boards consuming sufficient power when driver is
4018 * up to overheat if fan fails.
4019 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02004020 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_FAN_FAILURE, 0);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004021}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00004022
Eric Dumazet1191cb82012-04-27 21:39:21 +00004023static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004024{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004025 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004026 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004027 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004028
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004029 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4030 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004031
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004032 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004033
4034 val = REG_RD(bp, reg_offset);
4035 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
4036 REG_WR(bp, reg_offset, val);
4037
4038 BNX2X_ERR("SPIO5 hw attention\n");
4039
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004040 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004041 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004042 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004043 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004044
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004045 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00004046 bnx2x_acquire_phy_lock(bp);
4047 bnx2x_handle_module_detect_int(&bp->link_params);
4048 bnx2x_release_phy_lock(bp);
4049 }
4050
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004051 if (attn & HW_INTERRUT_ASSERT_SET_0) {
4052
4053 val = REG_RD(bp, reg_offset);
4054 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
4055 REG_WR(bp, reg_offset, val);
4056
4057 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004058 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004059 bnx2x_panic();
4060 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004061}
4062
Eric Dumazet1191cb82012-04-27 21:39:21 +00004063static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004064{
4065 u32 val;
4066
Eilon Greenstein0626b892009-02-12 08:38:14 +00004067 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004068
4069 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
4070 BNX2X_ERR("DB hw attention 0x%x\n", val);
4071 /* DORQ discard attention */
4072 if (val & 0x2)
4073 BNX2X_ERR("FATAL error from DORQ\n");
4074 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004075
4076 if (attn & HW_INTERRUT_ASSERT_SET_1) {
4077
4078 int port = BP_PORT(bp);
4079 int reg_offset;
4080
4081 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
4082 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
4083
4084 val = REG_RD(bp, reg_offset);
4085 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
4086 REG_WR(bp, reg_offset, val);
4087
4088 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004089 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004090 bnx2x_panic();
4091 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004092}
4093
Eric Dumazet1191cb82012-04-27 21:39:21 +00004094static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004095{
4096 u32 val;
4097
4098 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
4099
4100 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
4101 BNX2X_ERR("CFC hw attention 0x%x\n", val);
4102 /* CFC error attention */
4103 if (val & 0x2)
4104 BNX2X_ERR("FATAL error from CFC\n");
4105 }
4106
4107 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004108 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004109 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004110 /* RQ_USDMDP_FIFO_OVERFLOW */
4111 if (val & 0x18000)
4112 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004113
4114 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004115 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
4116 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
4117 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004118 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004119
4120 if (attn & HW_INTERRUT_ASSERT_SET_2) {
4121
4122 int port = BP_PORT(bp);
4123 int reg_offset;
4124
4125 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
4126 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
4127
4128 val = REG_RD(bp, reg_offset);
4129 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
4130 REG_WR(bp, reg_offset, val);
4131
4132 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004133 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004134 bnx2x_panic();
4135 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004136}
4137
Eric Dumazet1191cb82012-04-27 21:39:21 +00004138static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004139{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004140 u32 val;
4141
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004142 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
4143
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004144 if (attn & BNX2X_PMF_LINK_ASSERT) {
4145 int func = BP_FUNC(bp);
4146
4147 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00004148 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004149 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
4150 func_mf_config[BP_ABS_FUNC(bp)].config);
4151 val = SHMEM_RD(bp,
4152 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00004153 if (val & DRV_STATUS_DCC_EVENT_MASK)
4154 bnx2x_dcc_event(bp,
4155 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08004156
4157 if (val & DRV_STATUS_SET_MF_BW)
4158 bnx2x_set_mf_bw(bp);
4159
Barak Witkowski1d187b32011-12-05 22:41:50 +00004160 if (val & DRV_STATUS_DRV_INFO_REQ)
4161 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00004162
4163 if (val & DRV_STATUS_VF_DISABLED)
Yuval Mintz370d4a22014-03-23 18:12:24 +02004164 bnx2x_schedule_iov_task(bp,
4165 BNX2X_IOV_HANDLE_FLR);
Ariel Eliord16132c2013-01-01 05:22:42 +00004166
Eilon Greenstein2691d512009-08-12 08:22:08 +00004167 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004168 bnx2x_pmf_update(bp);
4169
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004170 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00004171 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
4172 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004173 /* start dcbx state machine */
4174 bnx2x_dcbx_set_params(bp,
4175 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00004176 if (val & DRV_STATUS_AFEX_EVENT_MASK)
4177 bnx2x_handle_afex_cmd(bp,
4178 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00004179 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
4180 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004181 if (bp->link_vars.periodic_flags &
4182 PERIODIC_FLAGS_LINK_EVENT) {
4183 /* sync with link */
4184 bnx2x_acquire_phy_lock(bp);
4185 bp->link_vars.periodic_flags &=
4186 ~PERIODIC_FLAGS_LINK_EVENT;
4187 bnx2x_release_phy_lock(bp);
4188 if (IS_MF(bp))
4189 bnx2x_link_sync_notify(bp);
4190 bnx2x_link_report(bp);
4191 }
4192 /* Always call it here: bnx2x_link_report() will
4193 * prevent the link indication duplication.
4194 */
4195 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004196 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004197
4198 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004199 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004200 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
4201 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
4202 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
4203 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
4204 bnx2x_panic();
4205
4206 } else if (attn & BNX2X_MCP_ASSERT) {
4207
4208 BNX2X_ERR("MCP assert!\n");
4209 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004210 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004211
4212 } else
4213 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4214 }
4215
4216 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004217 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4218 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004219 val = CHIP_IS_E1(bp) ? 0 :
4220 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004221 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4222 }
4223 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004224 val = CHIP_IS_E1(bp) ? 0 :
4225 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004226 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4227 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004228 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004229 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004230}
4231
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004232/*
4233 * Bits map:
4234 * 0-7 - Engine0 load counter.
4235 * 8-15 - Engine1 load counter.
4236 * 16 - Engine0 RESET_IN_PROGRESS bit.
4237 * 17 - Engine1 RESET_IN_PROGRESS bit.
4238 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4239 * on the engine
4240 * 19 - Engine1 ONE_IS_LOADED.
4241 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4242 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4243 * just the one belonging to its engine).
4244 *
4245 */
4246#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4247
4248#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4249#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4250#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4251#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4252#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4253#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4254#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004255
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004256/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004257 * Set the GLOBAL_RESET bit.
4258 *
4259 * Should be run under rtnl lock
4260 */
4261void bnx2x_set_reset_global(struct bnx2x *bp)
4262{
Ariel Eliorf16da432012-01-26 06:01:50 +00004263 u32 val;
4264 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4265 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004266 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004267 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004268}
4269
4270/*
4271 * Clear the GLOBAL_RESET bit.
4272 *
4273 * Should be run under rtnl lock
4274 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004275static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004276{
Ariel Eliorf16da432012-01-26 06:01:50 +00004277 u32 val;
4278 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4279 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004280 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004281 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004282}
4283
4284/*
4285 * Checks the GLOBAL_RESET bit.
4286 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004287 * should be run under rtnl lock
4288 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004289static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004290{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004291 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004292
4293 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4294 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4295}
4296
4297/*
4298 * Clear RESET_IN_PROGRESS bit for the current engine.
4299 *
4300 * Should be run under rtnl lock
4301 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004302static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004303{
Ariel Eliorf16da432012-01-26 06:01:50 +00004304 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004305 u32 bit = BP_PATH(bp) ?
4306 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004307 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4308 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004309
4310 /* Clear the bit */
4311 val &= ~bit;
4312 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004313
4314 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004315}
4316
4317/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004318 * Set RESET_IN_PROGRESS for the current engine.
4319 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004320 * should be run under rtnl lock
4321 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004322void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004323{
Ariel Eliorf16da432012-01-26 06:01:50 +00004324 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004325 u32 bit = BP_PATH(bp) ?
4326 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004327 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4328 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004329
4330 /* Set the bit */
4331 val |= bit;
4332 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004333 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004334}
4335
4336/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004337 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004338 * should be run under rtnl lock
4339 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004340bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004341{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004342 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004343 u32 bit = engine ?
4344 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4345
4346 /* return false if bit is set */
4347 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004348}
4349
4350/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004351 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004352 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004353 * should be run under rtnl lock
4354 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004355void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004356{
Ariel Eliorf16da432012-01-26 06:01:50 +00004357 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004358 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4359 BNX2X_PATH0_LOAD_CNT_MASK;
4360 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4361 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004362
Ariel Eliorf16da432012-01-26 06:01:50 +00004363 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4364 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4365
Merav Sicron51c1a582012-03-18 10:33:38 +00004366 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004367
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004368 /* get the current counter value */
4369 val1 = (val & mask) >> shift;
4370
Ariel Elior889b9af2012-01-26 06:01:51 +00004371 /* set bit of that PF */
4372 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004373
4374 /* clear the old value */
4375 val &= ~mask;
4376
4377 /* set the new one */
4378 val |= ((val1 << shift) & mask);
4379
4380 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004381 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004382}
4383
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004384/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004385 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004386 *
4387 * @bp: driver handle
4388 *
4389 * Should be run under rtnl lock.
4390 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004391 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004392 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004393bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004394{
Ariel Eliorf16da432012-01-26 06:01:50 +00004395 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004396 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4397 BNX2X_PATH0_LOAD_CNT_MASK;
4398 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4399 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004400
Ariel Eliorf16da432012-01-26 06:01:50 +00004401 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4402 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004403 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004404
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004405 /* get the current counter value */
4406 val1 = (val & mask) >> shift;
4407
Ariel Elior889b9af2012-01-26 06:01:51 +00004408 /* clear bit of that PF */
4409 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004410
4411 /* clear the old value */
4412 val &= ~mask;
4413
4414 /* set the new one */
4415 val |= ((val1 << shift) & mask);
4416
4417 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004418 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4419 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004420}
4421
4422/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004423 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004424 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004425 * should be run under rtnl lock
4426 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004427static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004428{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004429 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4430 BNX2X_PATH0_LOAD_CNT_MASK);
4431 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4432 BNX2X_PATH0_LOAD_CNT_SHIFT);
4433 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4434
Merav Sicron51c1a582012-03-18 10:33:38 +00004435 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004436
4437 val = (val & mask) >> shift;
4438
Merav Sicron51c1a582012-03-18 10:33:38 +00004439 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4440 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004441
Ariel Elior889b9af2012-01-26 06:01:51 +00004442 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004443}
4444
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004445static void _print_parity(struct bnx2x *bp, u32 reg)
4446{
4447 pr_cont(" [0x%08x] ", REG_RD(bp, reg));
4448}
4449
Eric Dumazet1191cb82012-04-27 21:39:21 +00004450static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004451{
Joe Perchesf1deab52011-08-14 12:16:21 +00004452 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004453}
4454
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004455static bool bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig,
4456 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004457{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004458 u32 cur_bit;
4459 bool res;
4460 int i;
4461
4462 res = false;
4463
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004464 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004465 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004466 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004467 res |= true; /* Each bit is real error! */
4468
4469 if (print) {
4470 switch (cur_bit) {
4471 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
4472 _print_next_block((*par_num)++, "BRB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004473 _print_parity(bp,
4474 BRB1_REG_BRB1_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004475 break;
4476 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
4477 _print_next_block((*par_num)++,
4478 "PARSER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004479 _print_parity(bp, PRS_REG_PRS_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004480 break;
4481 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
4482 _print_next_block((*par_num)++, "TSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004483 _print_parity(bp,
4484 TSDM_REG_TSDM_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004485 break;
4486 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
4487 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004488 "SEARCHER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004489 _print_parity(bp, SRC_REG_SRC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004490 break;
4491 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4492 _print_next_block((*par_num)++, "TCM");
4493 _print_parity(bp, TCM_REG_TCM_PRTY_STS);
4494 break;
4495 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
4496 _print_next_block((*par_num)++,
4497 "TSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004498 _print_parity(bp,
4499 TSEM_REG_TSEM_PRTY_STS_0);
4500 _print_parity(bp,
4501 TSEM_REG_TSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004502 break;
4503 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4504 _print_next_block((*par_num)++, "XPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004505 _print_parity(bp, GRCBASE_XPB +
4506 PB_REG_PB_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004507 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004508 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004509 }
4510
4511 /* Clear the bit */
4512 sig &= ~cur_bit;
4513 }
4514 }
4515
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004516 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004517}
4518
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004519static bool bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig,
4520 int *par_num, bool *global,
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004521 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004522{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004523 u32 cur_bit;
4524 bool res;
4525 int i;
4526
4527 res = false;
4528
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004529 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004530 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004531 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004532 res |= true; /* Each bit is real error! */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004533 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004534 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004535 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004536 _print_next_block((*par_num)++, "PBF");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004537 _print_parity(bp, PBF_REG_PBF_PRTY_STS);
4538 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004539 break;
4540 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004541 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004542 _print_next_block((*par_num)++, "QM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004543 _print_parity(bp, QM_REG_QM_PRTY_STS);
4544 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004545 break;
4546 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004547 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004548 _print_next_block((*par_num)++, "TM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004549 _print_parity(bp, TM_REG_TM_PRTY_STS);
4550 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004551 break;
4552 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004553 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004554 _print_next_block((*par_num)++, "XSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004555 _print_parity(bp,
4556 XSDM_REG_XSDM_PRTY_STS);
4557 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004558 break;
4559 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004560 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004561 _print_next_block((*par_num)++, "XCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004562 _print_parity(bp, XCM_REG_XCM_PRTY_STS);
4563 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004564 break;
4565 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004566 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004567 _print_next_block((*par_num)++,
4568 "XSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004569 _print_parity(bp,
4570 XSEM_REG_XSEM_PRTY_STS_0);
4571 _print_parity(bp,
4572 XSEM_REG_XSEM_PRTY_STS_1);
4573 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004574 break;
4575 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004576 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004577 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004578 "DOORBELLQ");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004579 _print_parity(bp,
4580 DORQ_REG_DORQ_PRTY_STS);
4581 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004582 break;
4583 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004584 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004585 _print_next_block((*par_num)++, "NIG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004586 if (CHIP_IS_E1x(bp)) {
4587 _print_parity(bp,
4588 NIG_REG_NIG_PRTY_STS);
4589 } else {
4590 _print_parity(bp,
4591 NIG_REG_NIG_PRTY_STS_0);
4592 _print_parity(bp,
4593 NIG_REG_NIG_PRTY_STS_1);
4594 }
4595 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004596 break;
4597 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004598 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004599 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004600 "VAUX PCI CORE");
4601 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004602 break;
4603 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004604 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004605 _print_next_block((*par_num)++,
4606 "DEBUG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004607 _print_parity(bp, DBG_REG_DBG_PRTY_STS);
4608 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004609 break;
4610 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004611 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004612 _print_next_block((*par_num)++, "USDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004613 _print_parity(bp,
4614 USDM_REG_USDM_PRTY_STS);
4615 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004616 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004617 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004618 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004619 _print_next_block((*par_num)++, "UCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004620 _print_parity(bp, UCM_REG_UCM_PRTY_STS);
4621 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004622 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004623 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004624 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004625 _print_next_block((*par_num)++,
4626 "USEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004627 _print_parity(bp,
4628 USEM_REG_USEM_PRTY_STS_0);
4629 _print_parity(bp,
4630 USEM_REG_USEM_PRTY_STS_1);
4631 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004632 break;
4633 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004634 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004635 _print_next_block((*par_num)++, "UPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004636 _print_parity(bp, GRCBASE_UPB +
4637 PB_REG_PB_PRTY_STS);
4638 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004639 break;
4640 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004641 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004642 _print_next_block((*par_num)++, "CSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004643 _print_parity(bp,
4644 CSDM_REG_CSDM_PRTY_STS);
4645 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004646 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004647 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004648 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004649 _print_next_block((*par_num)++, "CCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004650 _print_parity(bp, CCM_REG_CCM_PRTY_STS);
4651 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004652 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004653 }
4654
4655 /* Clear the bit */
4656 sig &= ~cur_bit;
4657 }
4658 }
4659
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004660 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004661}
4662
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004663static bool bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig,
4664 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004665{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004666 u32 cur_bit;
4667 bool res;
4668 int i;
4669
4670 res = false;
4671
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004672 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004673 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004674 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004675 res |= true; /* Each bit is real error! */
4676 if (print) {
4677 switch (cur_bit) {
4678 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
4679 _print_next_block((*par_num)++,
4680 "CSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004681 _print_parity(bp,
4682 CSEM_REG_CSEM_PRTY_STS_0);
4683 _print_parity(bp,
4684 CSEM_REG_CSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004685 break;
4686 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
4687 _print_next_block((*par_num)++, "PXP");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004688 _print_parity(bp, PXP_REG_PXP_PRTY_STS);
4689 _print_parity(bp,
4690 PXP2_REG_PXP2_PRTY_STS_0);
4691 _print_parity(bp,
4692 PXP2_REG_PXP2_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004693 break;
4694 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
4695 _print_next_block((*par_num)++,
4696 "PXPPCICLOCKCLIENT");
4697 break;
4698 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
4699 _print_next_block((*par_num)++, "CFC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004700 _print_parity(bp,
4701 CFC_REG_CFC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004702 break;
4703 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
4704 _print_next_block((*par_num)++, "CDU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004705 _print_parity(bp, CDU_REG_CDU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004706 break;
4707 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4708 _print_next_block((*par_num)++, "DMAE");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004709 _print_parity(bp,
4710 DMAE_REG_DMAE_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004711 break;
4712 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
4713 _print_next_block((*par_num)++, "IGU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004714 if (CHIP_IS_E1x(bp))
4715 _print_parity(bp,
4716 HC_REG_HC_PRTY_STS);
4717 else
4718 _print_parity(bp,
4719 IGU_REG_IGU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004720 break;
4721 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
4722 _print_next_block((*par_num)++, "MISC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004723 _print_parity(bp,
4724 MISC_REG_MISC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004725 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004726 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004727 }
4728
4729 /* Clear the bit */
4730 sig &= ~cur_bit;
4731 }
4732 }
4733
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004734 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004735}
4736
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004737static bool bnx2x_check_blocks_with_parity3(struct bnx2x *bp, u32 sig,
4738 int *par_num, bool *global,
4739 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004740{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004741 bool res = false;
4742 u32 cur_bit;
4743 int i;
4744
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004745 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004746 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004747 if (sig & cur_bit) {
4748 switch (cur_bit) {
4749 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004750 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004751 _print_next_block((*par_num)++,
4752 "MCP ROM");
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004753 *global = true;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004754 res |= true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004755 break;
4756 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004757 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004758 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004759 "MCP UMP RX");
4760 *global = true;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004761 res |= true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004762 break;
4763 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004764 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004765 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004766 "MCP UMP TX");
4767 *global = true;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004768 res |= true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004769 break;
4770 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004771 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004772 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004773 "MCP SCPAD");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004774 /* clear latched SCPAD PATIRY from MCP */
4775 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL,
4776 1UL << 10);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004777 break;
4778 }
4779
4780 /* Clear the bit */
4781 sig &= ~cur_bit;
4782 }
4783 }
4784
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004785 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004786}
4787
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004788static bool bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig,
4789 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004790{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004791 u32 cur_bit;
4792 bool res;
4793 int i;
4794
4795 res = false;
4796
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004797 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004798 cur_bit = (0x1UL << i);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004799 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004800 res |= true; /* Each bit is real error! */
4801 if (print) {
4802 switch (cur_bit) {
4803 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4804 _print_next_block((*par_num)++,
4805 "PGLUE_B");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004806 _print_parity(bp,
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004807 PGLUE_B_REG_PGLUE_B_PRTY_STS);
4808 break;
4809 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4810 _print_next_block((*par_num)++, "ATC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004811 _print_parity(bp,
4812 ATC_REG_ATC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004813 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004814 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004815 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004816 /* Clear the bit */
4817 sig &= ~cur_bit;
4818 }
4819 }
4820
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004821 return res;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004822}
4823
Eric Dumazet1191cb82012-04-27 21:39:21 +00004824static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4825 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004826{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004827 bool res = false;
4828
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004829 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4830 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4831 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4832 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4833 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004834 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004835 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4836 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004837 sig[0] & HW_PRTY_ASSERT_SET_0,
4838 sig[1] & HW_PRTY_ASSERT_SET_1,
4839 sig[2] & HW_PRTY_ASSERT_SET_2,
4840 sig[3] & HW_PRTY_ASSERT_SET_3,
4841 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004842 if (print)
4843 netdev_err(bp->dev,
4844 "Parity errors detected in blocks: ");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004845 res |= bnx2x_check_blocks_with_parity0(bp,
4846 sig[0] & HW_PRTY_ASSERT_SET_0, &par_num, print);
4847 res |= bnx2x_check_blocks_with_parity1(bp,
4848 sig[1] & HW_PRTY_ASSERT_SET_1, &par_num, global, print);
4849 res |= bnx2x_check_blocks_with_parity2(bp,
4850 sig[2] & HW_PRTY_ASSERT_SET_2, &par_num, print);
4851 res |= bnx2x_check_blocks_with_parity3(bp,
4852 sig[3] & HW_PRTY_ASSERT_SET_3, &par_num, global, print);
4853 res |= bnx2x_check_blocks_with_parity4(bp,
4854 sig[4] & HW_PRTY_ASSERT_SET_4, &par_num, print);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004855
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004856 if (print)
4857 pr_cont("\n");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004858 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004859
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004860 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004861}
4862
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004863/**
4864 * bnx2x_chk_parity_attn - checks for parity attentions.
4865 *
4866 * @bp: driver handle
4867 * @global: true if there was a global attention
4868 * @print: show parity attention in syslog
4869 */
4870bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004871{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004872 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004873 int port = BP_PORT(bp);
4874
4875 attn.sig[0] = REG_RD(bp,
4876 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4877 port*4);
4878 attn.sig[1] = REG_RD(bp,
4879 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4880 port*4);
4881 attn.sig[2] = REG_RD(bp,
4882 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4883 port*4);
4884 attn.sig[3] = REG_RD(bp,
4885 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4886 port*4);
Yuval Mintz0a5ccb72013-09-23 10:12:54 +03004887 /* Since MCP attentions can't be disabled inside the block, we need to
4888 * read AEU registers to see whether they're currently disabled
4889 */
4890 attn.sig[3] &= ((REG_RD(bp,
4891 !port ? MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0
4892 : MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0) &
4893 MISC_AEU_ENABLE_MCP_PRTY_BITS) |
4894 ~MISC_AEU_ENABLE_MCP_PRTY_BITS);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004895
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004896 if (!CHIP_IS_E1x(bp))
4897 attn.sig[4] = REG_RD(bp,
4898 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4899 port*4);
4900
4901 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004902}
4903
Eric Dumazet1191cb82012-04-27 21:39:21 +00004904static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004905{
4906 u32 val;
4907 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4908
4909 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4910 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4911 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004912 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004913 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004914 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004915 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004916 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004917 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004918 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004919 if (val &
4920 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004921 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004922 if (val &
4923 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004924 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004925 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004926 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004927 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004928 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004929 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004930 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004931 }
4932 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4933 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4934 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4935 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4936 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4937 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004938 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004939 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004940 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004941 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004942 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004943 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4944 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4945 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004946 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004947 }
4948
4949 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4950 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4951 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4952 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4953 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4954 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004955}
4956
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004957static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4958{
4959 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004960 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004961 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004962 u32 reg_addr;
4963 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004964 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004965 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004966
4967 /* need to take HW lock because MCP or other port might also
4968 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004969 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004970
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004971 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4972#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004973 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004974 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004975 /* Disable HW interrupts */
4976 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004977 /* In case of parity errors don't handle attentions so that
4978 * other function would "see" parity errors.
4979 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004980#else
4981 bnx2x_panic();
4982#endif
4983 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004984 return;
4985 }
4986
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004987 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4988 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4989 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4990 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004991 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004992 attn.sig[4] =
4993 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4994 else
4995 attn.sig[4] = 0;
4996
4997 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4998 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004999
5000 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
5001 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005002 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005003
Merav Sicron51c1a582012-03-18 10:33:38 +00005004 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005005 index,
5006 group_mask->sig[0], group_mask->sig[1],
5007 group_mask->sig[2], group_mask->sig[3],
5008 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005009
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005010 bnx2x_attn_int_deasserted4(bp,
5011 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005012 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005013 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005014 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005015 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005016 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005017 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005018 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005019 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005020 }
5021 }
5022
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07005023 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005024
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005025 if (bp->common.int_block == INT_BLOCK_HC)
5026 reg_addr = (HC_REG_COMMAND_REG + port*32 +
5027 COMMAND_REG_ATTN_BITS_CLR);
5028 else
5029 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005030
5031 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005032 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
5033 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005034 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005035
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005036 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005037 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005038
5039 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
5040 MISC_REG_AEU_MASK_ATTN_FUNC_0;
5041
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005042 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
5043 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005044
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005045 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
5046 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005047 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005048 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
5049
5050 REG_WR(bp, reg_addr, aeu_mask);
5051 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005052
5053 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
5054 bp->attn_state &= ~deasserted;
5055 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
5056}
5057
5058static void bnx2x_attn_int(struct bnx2x *bp)
5059{
5060 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08005061 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
5062 attn_bits);
5063 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
5064 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005065 u32 attn_state = bp->attn_state;
5066
5067 /* look for changed bits */
5068 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
5069 u32 deasserted = ~attn_bits & attn_ack & attn_state;
5070
5071 DP(NETIF_MSG_HW,
5072 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
5073 attn_bits, attn_ack, asserted, deasserted);
5074
5075 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005076 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005077
5078 /* handle bits that were raised */
5079 if (asserted)
5080 bnx2x_attn_int_asserted(bp, asserted);
5081
5082 if (deasserted)
5083 bnx2x_attn_int_deasserted(bp, deasserted);
5084}
5085
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005086void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
5087 u16 index, u8 op, u8 update)
5088{
Ariel Eliordc1ba592013-01-01 05:22:30 +00005089 u32 igu_addr = bp->igu_base_addr;
5090 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005091 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
5092 igu_addr);
5093}
5094
Eric Dumazet1191cb82012-04-27 21:39:21 +00005095static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005096{
5097 /* No memory barriers */
5098 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
5099 mmiowb(); /* keep prod updates ordered */
5100}
5101
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005102static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
5103 union event_ring_elem *elem)
5104{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005105 u8 err = elem->message.error;
5106
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005107 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00005108 (cid < bp->cnic_eth_dev.starting_cid &&
5109 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005110 return 1;
5111
5112 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
5113
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005114 if (unlikely(err)) {
5115
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005116 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
5117 cid);
Yuval Mintz823e1d92013-01-14 05:11:47 +00005118 bnx2x_panic_dump(bp, false);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005119 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005120 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005121 return 0;
5122}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005123
Eric Dumazet1191cb82012-04-27 21:39:21 +00005124static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005125{
5126 struct bnx2x_mcast_ramrod_params rparam;
5127 int rc;
5128
5129 memset(&rparam, 0, sizeof(rparam));
5130
5131 rparam.mcast_obj = &bp->mcast_obj;
5132
5133 netif_addr_lock_bh(bp->dev);
5134
5135 /* Clear pending state for the last command */
5136 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
5137
5138 /* If there are pending mcast commands - send them */
5139 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
5140 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
5141 if (rc < 0)
5142 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
5143 rc);
5144 }
5145
5146 netif_addr_unlock_bh(bp->dev);
5147}
5148
Eric Dumazet1191cb82012-04-27 21:39:21 +00005149static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
5150 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005151{
5152 unsigned long ramrod_flags = 0;
5153 int rc = 0;
5154 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
5155 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
5156
5157 /* Always push next commands out, don't wait here */
5158 __set_bit(RAMROD_CONT, &ramrod_flags);
5159
Yuval Mintz86564c32013-01-23 03:21:50 +00005160 switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
5161 >> BNX2X_SWCID_SHIFT) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005162 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005163 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00005164 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005165 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
5166 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005167 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005168
5169 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005170 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005171 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005172 /* This is only relevant for 57710 where multicast MACs are
5173 * configured as unicast MACs using the same ramrod.
5174 */
5175 bnx2x_handle_mcast_eqe(bp);
5176 return;
5177 default:
5178 BNX2X_ERR("Unsupported classification command: %d\n",
5179 elem->message.data.eth_event.echo);
5180 return;
5181 }
5182
5183 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
5184
5185 if (rc < 0)
5186 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
5187 else if (rc > 0)
5188 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005189}
5190
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005191static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005192
Eric Dumazet1191cb82012-04-27 21:39:21 +00005193static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005194{
5195 netif_addr_lock_bh(bp->dev);
5196
5197 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5198
5199 /* Send rx_mode command again if was requested */
5200 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
5201 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005202 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
5203 &bp->sp_state))
5204 bnx2x_set_iscsi_eth_rx_mode(bp, true);
5205 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
5206 &bp->sp_state))
5207 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005208
5209 netif_addr_unlock_bh(bp->dev);
5210}
5211
Eric Dumazet1191cb82012-04-27 21:39:21 +00005212static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00005213 union event_ring_elem *elem)
5214{
5215 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
5216 DP(BNX2X_MSG_SP,
5217 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
5218 elem->message.data.vif_list_event.func_bit_map);
5219 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
5220 elem->message.data.vif_list_event.func_bit_map);
5221 } else if (elem->message.data.vif_list_event.echo ==
5222 VIF_LIST_RULE_SET) {
5223 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
5224 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
5225 }
5226}
5227
5228/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005229static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00005230{
5231 int q, rc;
5232 struct bnx2x_fastpath *fp;
5233 struct bnx2x_queue_state_params queue_params = {NULL};
5234 struct bnx2x_queue_update_params *q_update_params =
5235 &queue_params.params.update;
5236
Yuval Mintz2de67432013-01-23 03:21:43 +00005237 /* Send Q update command with afex vlan removal values for all Qs */
Barak Witkowskia3348722012-04-23 03:04:46 +00005238 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
5239
5240 /* set silent vlan removal values according to vlan mode */
5241 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
5242 &q_update_params->update_flags);
5243 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
5244 &q_update_params->update_flags);
5245 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5246
5247 /* in access mode mark mask and value are 0 to strip all vlans */
5248 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
5249 q_update_params->silent_removal_value = 0;
5250 q_update_params->silent_removal_mask = 0;
5251 } else {
5252 q_update_params->silent_removal_value =
5253 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
5254 q_update_params->silent_removal_mask = VLAN_VID_MASK;
5255 }
5256
5257 for_each_eth_queue(bp, q) {
5258 /* Set the appropriate Queue object */
5259 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00005260 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005261
5262 /* send the ramrod */
5263 rc = bnx2x_queue_state_change(bp, &queue_params);
5264 if (rc < 0)
5265 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5266 q);
5267 }
5268
Yuval Mintzfea75642013-04-10 13:34:39 +03005269 if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00005270 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00005271 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005272
5273 /* clear pending completion bit */
5274 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5275
5276 /* mark latest Q bit */
5277 smp_mb__before_clear_bit();
5278 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
5279 smp_mb__after_clear_bit();
5280
5281 /* send Q update ramrod for FCoE Q */
5282 rc = bnx2x_queue_state_change(bp, &queue_params);
5283 if (rc < 0)
5284 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5285 q);
5286 } else {
5287 /* If no FCoE ring - ACK MCP now */
5288 bnx2x_link_report(bp);
5289 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5290 }
Barak Witkowskia3348722012-04-23 03:04:46 +00005291}
5292
Eric Dumazet1191cb82012-04-27 21:39:21 +00005293static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005294 struct bnx2x *bp, u32 cid)
5295{
Joe Perches94f05b02011-08-14 12:16:20 +00005296 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005297
5298 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00005299 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005300 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005301 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005302}
5303
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005304static void bnx2x_eq_int(struct bnx2x *bp)
5305{
5306 u16 hw_cons, sw_cons, sw_prod;
5307 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00005308 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005309 u32 cid;
5310 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005311 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005312 struct bnx2x_queue_sp_obj *q_obj;
5313 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
5314 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005315
5316 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
5317
5318 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005319 * when we get the next-page we need to adjust so the loop
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005320 * condition below will be met. The next element is the size of a
5321 * regular element and hence incrementing by 1
5322 */
5323 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
5324 hw_cons++;
5325
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005326 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005327 * specific bp, thus there is no need in "paired" read memory
5328 * barrier here.
5329 */
5330 sw_cons = bp->eq_cons;
5331 sw_prod = bp->eq_prod;
5332
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005333 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005334 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005335
5336 for (; sw_cons != hw_cons;
5337 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5338
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005339 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5340
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005341 rc = bnx2x_iov_eq_sp_event(bp, elem);
5342 if (!rc) {
5343 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5344 rc);
5345 goto next_spqe;
5346 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005347
Yuval Mintz86564c32013-01-23 03:21:50 +00005348 /* elem CID originates from FW; actually LE */
5349 cid = SW_CID((__force __le32)
5350 elem->message.data.cfc_del_event.cid);
5351 opcode = elem->message.opcode;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005352
5353 /* handle eq element */
5354 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005355 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
Yuval Mintz370d4a22014-03-23 18:12:24 +02005356 bnx2x_vf_mbx_schedule(bp,
5357 &elem->message.data.vf_pf_event);
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005358 continue;
5359
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005360 case EVENT_RING_OPCODE_STAT_QUERY:
Yuval Mintz76ca70f2014-02-12 18:19:49 +02005361 DP_AND((BNX2X_MSG_SP | BNX2X_MSG_STATS),
5362 "got statistics comp event %d\n",
5363 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005364 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005365 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005366
5367 case EVENT_RING_OPCODE_CFC_DEL:
5368 /* handle according to cid range */
5369 /*
5370 * we may want to verify here that the bp state is
5371 * HALTING
5372 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005373 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005374 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005375
5376 if (CNIC_LOADED(bp) &&
5377 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005378 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005379
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005380 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5381
5382 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5383 break;
5384
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005385 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005386
5387 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005388 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005389 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005390 if (f_obj->complete_cmd(bp, f_obj,
5391 BNX2X_F_CMD_TX_STOP))
5392 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005393 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005394
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005395 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005396 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005397 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005398 if (f_obj->complete_cmd(bp, f_obj,
5399 BNX2X_F_CMD_TX_START))
5400 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005401 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005402
Barak Witkowskia3348722012-04-23 03:04:46 +00005403 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005404 echo = elem->message.data.function_update_event.echo;
5405 if (echo == SWITCH_UPDATE) {
5406 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5407 "got FUNC_SWITCH_UPDATE ramrod\n");
5408 if (f_obj->complete_cmd(
5409 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5410 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005411
Merav Sicron55c11942012-11-07 00:45:48 +00005412 } else {
Yuval Mintz230bb0f2014-02-12 18:19:56 +02005413 int cmd = BNX2X_SP_RTNL_AFEX_F_UPDATE;
5414
Merav Sicron55c11942012-11-07 00:45:48 +00005415 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5416 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5417 f_obj->complete_cmd(bp, f_obj,
5418 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005419
Merav Sicron55c11942012-11-07 00:45:48 +00005420 /* We will perform the Queues update from
5421 * sp_rtnl task as all Queue SP operations
5422 * should run under rtnl_lock.
5423 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02005424 bnx2x_schedule_sp_rtnl(bp, cmd, 0);
Merav Sicron55c11942012-11-07 00:45:48 +00005425 }
5426
Barak Witkowskia3348722012-04-23 03:04:46 +00005427 goto next_spqe;
5428
5429 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5430 f_obj->complete_cmd(bp, f_obj,
5431 BNX2X_F_CMD_AFEX_VIFLISTS);
5432 bnx2x_after_afex_vif_lists(bp, elem);
5433 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005434 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005435 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5436 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005437 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5438 break;
5439
5440 goto next_spqe;
5441
5442 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005443 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5444 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005445 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5446 break;
5447
5448 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005449 }
5450
5451 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005452 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5453 BNX2X_STATE_OPEN):
5454 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005455 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005456 cid = elem->message.data.eth_event.echo &
5457 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005458 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005459 cid);
5460 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005461 break;
5462
5463 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5464 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005465 case (EVENT_RING_OPCODE_SET_MAC |
5466 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005467 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5468 BNX2X_STATE_OPEN):
5469 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5470 BNX2X_STATE_DIAG):
5471 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5472 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005473 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005474 bnx2x_handle_classification_eqe(bp, elem);
5475 break;
5476
5477 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5478 BNX2X_STATE_OPEN):
5479 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5480 BNX2X_STATE_DIAG):
5481 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5482 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005483 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005484 bnx2x_handle_mcast_eqe(bp);
5485 break;
5486
5487 case (EVENT_RING_OPCODE_FILTERS_RULES |
5488 BNX2X_STATE_OPEN):
5489 case (EVENT_RING_OPCODE_FILTERS_RULES |
5490 BNX2X_STATE_DIAG):
5491 case (EVENT_RING_OPCODE_FILTERS_RULES |
5492 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005493 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005494 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005495 break;
5496 default:
5497 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005498 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5499 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005500 }
5501next_spqe:
5502 spqe_cnt++;
5503 } /* for */
5504
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00005505 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005506 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005507
5508 bp->eq_cons = sw_cons;
5509 bp->eq_prod = sw_prod;
5510 /* Make sure that above mem writes were issued towards the memory */
5511 smp_wmb();
5512
5513 /* update producer */
5514 bnx2x_update_eq_prod(bp, bp->eq_prod);
5515}
5516
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005517static void bnx2x_sp_task(struct work_struct *work)
5518{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005519 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005520
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005521 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005522
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005523 /* make sure the atomic interrupt_occurred has been written */
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005524 smp_rmb();
5525 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005526
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005527 /* what work needs to be performed? */
5528 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005529
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005530 DP(BNX2X_MSG_SP, "status %x\n", status);
5531 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5532 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005533
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005534 /* HW attentions */
5535 if (status & BNX2X_DEF_SB_ATT_IDX) {
5536 bnx2x_attn_int(bp);
5537 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005538 }
Merav Sicron55c11942012-11-07 00:45:48 +00005539
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005540 /* SP events: STAT_QUERY and others */
5541 if (status & BNX2X_DEF_SB_IDX) {
5542 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005543
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005544 if (FCOE_INIT(bp) &&
5545 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5546 /* Prevent local bottom-halves from running as
5547 * we are going to change the local NAPI list.
5548 */
5549 local_bh_disable();
5550 napi_schedule(&bnx2x_fcoe(bp, napi));
5551 local_bh_enable();
5552 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005553
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005554 /* Handle EQ completions */
5555 bnx2x_eq_int(bp);
5556 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5557 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5558
5559 status &= ~BNX2X_DEF_SB_IDX;
5560 }
5561
5562 /* if status is non zero then perhaps something went wrong */
5563 if (unlikely(status))
5564 DP(BNX2X_MSG_SP,
5565 "got an unknown interrupt! (status 0x%x)\n", status);
5566
5567 /* ack status block only if something was actually handled */
5568 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5569 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005570 }
5571
Barak Witkowskia3348722012-04-23 03:04:46 +00005572 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5573 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5574 &bp->sp_state)) {
5575 bnx2x_link_report(bp);
5576 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5577 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005578}
5579
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005580irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005581{
5582 struct net_device *dev = dev_instance;
5583 struct bnx2x *bp = netdev_priv(dev);
5584
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005585 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5586 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005587
5588#ifdef BNX2X_STOP_ON_ERROR
5589 if (unlikely(bp->panic))
5590 return IRQ_HANDLED;
5591#endif
5592
Merav Sicron55c11942012-11-07 00:45:48 +00005593 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005594 struct cnic_ops *c_ops;
5595
5596 rcu_read_lock();
5597 c_ops = rcu_dereference(bp->cnic_ops);
5598 if (c_ops)
5599 c_ops->cnic_handler(bp->cnic_data, NULL);
5600 rcu_read_unlock();
5601 }
Merav Sicron55c11942012-11-07 00:45:48 +00005602
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005603 /* schedule sp task to perform default status block work, ack
5604 * attentions and enable interrupts.
5605 */
5606 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005607
5608 return IRQ_HANDLED;
5609}
5610
5611/* end of slow path */
5612
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005613void bnx2x_drv_pulse(struct bnx2x *bp)
5614{
5615 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5616 bp->fw_drv_pulse_wr_seq);
5617}
5618
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005619static void bnx2x_timer(unsigned long data)
5620{
5621 struct bnx2x *bp = (struct bnx2x *) data;
5622
5623 if (!netif_running(bp->dev))
5624 return;
5625
Ariel Elior67c431a2013-01-01 05:22:36 +00005626 if (IS_PF(bp) &&
5627 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005628 int mb_idx = BP_FW_MB_IDX(bp);
Eilon Greenstein4c868662013-09-23 10:12:50 +03005629 u16 drv_pulse;
5630 u16 mcp_pulse;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005631
5632 ++bp->fw_drv_pulse_wr_seq;
5633 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005634 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005635 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005636
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005637 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005638 MCP_PULSE_SEQ_MASK);
5639 /* The delta between driver pulse and mcp response
Eilon Greenstein4c868662013-09-23 10:12:50 +03005640 * should not get too big. If the MFW is more than 5 pulses
5641 * behind, we should worry about it enough to generate an error
5642 * log.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005643 */
Eilon Greenstein4c868662013-09-23 10:12:50 +03005644 if (((drv_pulse - mcp_pulse) & MCP_PULSE_SEQ_MASK) > 5)
5645 BNX2X_ERR("MFW seems hanged: drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005646 drv_pulse, mcp_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005647 }
5648
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005649 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005650 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005651
Ariel Eliorabc5a022013-01-01 05:22:43 +00005652 /* sample pf vf bulletin board for new posts from pf */
Yuval Mintz371734882013-06-24 11:04:10 +03005653 if (IS_VF(bp))
5654 bnx2x_timer_sriov(bp);
Ariel Elior78c3bcc2013-06-20 17:39:08 +03005655
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005656 mod_timer(&bp->timer, jiffies + bp->current_interval);
5657}
5658
5659/* end of Statistics */
5660
5661/* nic init */
5662
5663/*
5664 * nic init service functions
5665 */
5666
Eric Dumazet1191cb82012-04-27 21:39:21 +00005667static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005668{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005669 u32 i;
5670 if (!(len%4) && !(addr%4))
5671 for (i = 0; i < len; i += 4)
5672 REG_WR(bp, addr + i, fill);
5673 else
5674 for (i = 0; i < len; i++)
5675 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005676}
5677
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005678/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005679static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5680 int fw_sb_id,
5681 u32 *sb_data_p,
5682 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005683{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005684 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005685 for (index = 0; index < data_size; index++)
5686 REG_WR(bp, BAR_CSTRORM_INTMEM +
5687 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5688 sizeof(u32)*index,
5689 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005690}
5691
Eric Dumazet1191cb82012-04-27 21:39:21 +00005692static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005693{
5694 u32 *sb_data_p;
5695 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005696 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005697 struct hc_status_block_data_e1x sb_data_e1x;
5698
5699 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005700 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005701 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005702 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005703 sb_data_e2.common.p_func.vf_valid = false;
5704 sb_data_p = (u32 *)&sb_data_e2;
5705 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5706 } else {
5707 memset(&sb_data_e1x, 0,
5708 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005709 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005710 sb_data_e1x.common.p_func.vf_valid = false;
5711 sb_data_p = (u32 *)&sb_data_e1x;
5712 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5713 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005714 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5715
5716 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5717 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5718 CSTORM_STATUS_BLOCK_SIZE);
5719 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5720 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5721 CSTORM_SYNC_BLOCK_SIZE);
5722}
5723
5724/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005725static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005726 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005727{
5728 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005729 int i;
5730 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5731 REG_WR(bp, BAR_CSTRORM_INTMEM +
5732 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5733 i*sizeof(u32),
5734 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005735}
5736
Eric Dumazet1191cb82012-04-27 21:39:21 +00005737static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005738{
5739 int func = BP_FUNC(bp);
5740 struct hc_sp_status_block_data sp_sb_data;
5741 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5742
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005743 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005744 sp_sb_data.p_func.vf_valid = false;
5745
5746 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5747
5748 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5749 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5750 CSTORM_SP_STATUS_BLOCK_SIZE);
5751 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5752 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5753 CSTORM_SP_SYNC_BLOCK_SIZE);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005754}
5755
Eric Dumazet1191cb82012-04-27 21:39:21 +00005756static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005757 int igu_sb_id, int igu_seg_id)
5758{
5759 hc_sm->igu_sb_id = igu_sb_id;
5760 hc_sm->igu_seg_id = igu_seg_id;
5761 hc_sm->timer_value = 0xFF;
5762 hc_sm->time_to_expire = 0xFFFFFFFF;
5763}
5764
David S. Miller8decf862011-09-22 03:23:13 -04005765/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005766static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005767{
5768 /* zero out state machine indices */
5769 /* rx indices */
5770 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5771
5772 /* tx indices */
5773 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5774 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5775 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5776 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5777
5778 /* map indices */
5779 /* rx indices */
5780 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5781 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5782
5783 /* tx indices */
5784 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5785 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5786 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5787 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5788 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5789 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5790 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5791 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5792}
5793
Ariel Eliorb93288d2013-01-01 05:22:35 +00005794void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005795 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5796{
5797 int igu_seg_id;
5798
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005799 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005800 struct hc_status_block_data_e1x sb_data_e1x;
5801 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005802 int data_size;
5803 u32 *sb_data_p;
5804
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005805 if (CHIP_INT_MODE_IS_BC(bp))
5806 igu_seg_id = HC_SEG_ACCESS_NORM;
5807 else
5808 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005809
5810 bnx2x_zero_fp_sb(bp, fw_sb_id);
5811
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005812 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005813 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005814 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005815 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5816 sb_data_e2.common.p_func.vf_id = vfid;
5817 sb_data_e2.common.p_func.vf_valid = vf_valid;
5818 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5819 sb_data_e2.common.same_igu_sb_1b = true;
5820 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5821 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5822 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005823 sb_data_p = (u32 *)&sb_data_e2;
5824 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005825 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005826 } else {
5827 memset(&sb_data_e1x, 0,
5828 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005829 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005830 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5831 sb_data_e1x.common.p_func.vf_id = 0xff;
5832 sb_data_e1x.common.p_func.vf_valid = false;
5833 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5834 sb_data_e1x.common.same_igu_sb_1b = true;
5835 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5836 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5837 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005838 sb_data_p = (u32 *)&sb_data_e1x;
5839 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005840 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005841 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005842
5843 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5844 igu_sb_id, igu_seg_id);
5845 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5846 igu_sb_id, igu_seg_id);
5847
Merav Sicron51c1a582012-03-18 10:33:38 +00005848 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005849
Yuval Mintz86564c32013-01-23 03:21:50 +00005850 /* write indices to HW - PCI guarantees endianity of regpairs */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005851 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5852}
5853
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005854static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005855 u16 tx_usec, u16 rx_usec)
5856{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005857 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005858 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005859 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5860 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5861 tx_usec);
5862 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5863 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5864 tx_usec);
5865 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5866 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5867 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005868}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005869
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005870static void bnx2x_init_def_sb(struct bnx2x *bp)
5871{
5872 struct host_sp_status_block *def_sb = bp->def_status_blk;
5873 dma_addr_t mapping = bp->def_status_blk_mapping;
5874 int igu_sp_sb_index;
5875 int igu_seg_id;
5876 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005877 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005878 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005879 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005880 int index;
5881 struct hc_sp_status_block_data sp_sb_data;
5882 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5883
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005884 if (CHIP_INT_MODE_IS_BC(bp)) {
5885 igu_sp_sb_index = DEF_SB_IGU_ID;
5886 igu_seg_id = HC_SEG_ACCESS_DEF;
5887 } else {
5888 igu_sp_sb_index = bp->igu_dsb_id;
5889 igu_seg_id = IGU_SEG_ACCESS_DEF;
5890 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005891
5892 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005893 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005894 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005895 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005896
Eliezer Tamir49d66772008-02-28 11:53:13 -08005897 bp->attn_state = 0;
5898
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005899 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5900 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005901 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5902 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005903 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005904 int sindex;
5905 /* take care of sig[0]..sig[4] */
5906 for (sindex = 0; sindex < 4; sindex++)
5907 bp->attn_group[index].sig[sindex] =
5908 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005909
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005910 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005911 /*
5912 * enable5 is separate from the rest of the registers,
5913 * and therefore the address skip is 4
5914 * and not 16 between the different groups
5915 */
5916 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005917 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005918 else
5919 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005920 }
5921
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005922 if (bp->common.int_block == INT_BLOCK_HC) {
5923 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5924 HC_REG_ATTN_MSG0_ADDR_L);
5925
5926 REG_WR(bp, reg_offset, U64_LO(section));
5927 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005928 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005929 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5930 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5931 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005932
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005933 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5934 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005935
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005936 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005937
Yuval Mintz86564c32013-01-23 03:21:50 +00005938 /* PCI guarantees endianity of regpairs */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005939 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005940 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5941 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5942 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5943 sp_sb_data.igu_seg_id = igu_seg_id;
5944 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005945 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005946 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005947
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005948 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005949
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005950 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005951}
5952
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005953void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005954{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005955 int i;
5956
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005957 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005958 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005959 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005960}
5961
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005962static void bnx2x_init_sp_ring(struct bnx2x *bp)
5963{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005964 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005965 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005966
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005967 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005968 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5969 bp->spq_prod_bd = bp->spq;
5970 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005971}
5972
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005973static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005974{
5975 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005976 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5977 union event_ring_elem *elem =
5978 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005979
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005980 elem->next_page.addr.hi =
5981 cpu_to_le32(U64_HI(bp->eq_mapping +
5982 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5983 elem->next_page.addr.lo =
5984 cpu_to_le32(U64_LO(bp->eq_mapping +
5985 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005986 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005987 bp->eq_cons = 0;
5988 bp->eq_prod = NUM_EQ_DESC;
5989 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005990 /* we want a warning message before it gets wrought... */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005991 atomic_set(&bp->eq_spq_left,
5992 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005993}
5994
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005995/* called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -08005996static int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5997 unsigned long rx_mode_flags,
5998 unsigned long rx_accept_flags,
5999 unsigned long tx_accept_flags,
6000 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00006001{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006002 struct bnx2x_rx_mode_ramrod_params ramrod_param;
6003 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00006004
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006005 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00006006
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006007 /* Prepare ramrod parameters */
6008 ramrod_param.cid = 0;
6009 ramrod_param.cl_id = cl_id;
6010 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
6011 ramrod_param.func_id = BP_FUNC(bp);
6012
6013 ramrod_param.pstate = &bp->sp_state;
6014 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
6015
6016 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
6017 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
6018
6019 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
6020
6021 ramrod_param.ramrod_flags = ramrod_flags;
6022 ramrod_param.rx_mode_flags = rx_mode_flags;
6023
6024 ramrod_param.rx_accept_flags = rx_accept_flags;
6025 ramrod_param.tx_accept_flags = tx_accept_flags;
6026
6027 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
6028 if (rc < 0) {
6029 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
Yuval Mintz924d75a2013-01-23 03:21:44 +00006030 return rc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006031 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00006032
6033 return 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006034}
6035
Yuval Mintz86564c32013-01-23 03:21:50 +00006036static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
6037 unsigned long *rx_accept_flags,
6038 unsigned long *tx_accept_flags)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006039{
Yuval Mintz924d75a2013-01-23 03:21:44 +00006040 /* Clear the flags first */
6041 *rx_accept_flags = 0;
6042 *tx_accept_flags = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006043
Yuval Mintz924d75a2013-01-23 03:21:44 +00006044 switch (rx_mode) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006045 case BNX2X_RX_MODE_NONE:
6046 /*
6047 * 'drop all' supersedes any accept flags that may have been
6048 * passed to the function.
6049 */
6050 break;
6051 case BNX2X_RX_MODE_NORMAL:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006052 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6053 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
6054 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006055
6056 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006057 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6058 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
6059 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006060
6061 break;
6062 case BNX2X_RX_MODE_ALLMULTI:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006063 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6064 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6065 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006066
6067 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006068 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6069 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6070 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006071
6072 break;
6073 case BNX2X_RX_MODE_PROMISC:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006074 /* According to definition of SI mode, iface in promisc mode
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006075 * should receive matched and unmatched (in resolution of port)
6076 * unicast packets.
6077 */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006078 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
6079 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6080 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6081 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006082
6083 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006084 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6085 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006086
6087 if (IS_MF_SI(bp))
Yuval Mintz924d75a2013-01-23 03:21:44 +00006088 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006089 else
Yuval Mintz924d75a2013-01-23 03:21:44 +00006090 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006091
6092 break;
6093 default:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006094 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
6095 return -EINVAL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006096 }
6097
Yuval Mintz924d75a2013-01-23 03:21:44 +00006098 /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006099 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
Yuval Mintz924d75a2013-01-23 03:21:44 +00006100 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
6101 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006102 }
6103
Yuval Mintz924d75a2013-01-23 03:21:44 +00006104 return 0;
6105}
6106
6107/* called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006108static int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
Yuval Mintz924d75a2013-01-23 03:21:44 +00006109{
6110 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
6111 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
6112 int rc;
6113
6114 if (!NO_FCOE(bp))
6115 /* Configure rx_mode of FCoE Queue */
6116 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
6117
6118 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
6119 &tx_accept_flags);
6120 if (rc)
6121 return rc;
6122
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006123 __set_bit(RAMROD_RX, &ramrod_flags);
6124 __set_bit(RAMROD_TX, &ramrod_flags);
6125
Yuval Mintz924d75a2013-01-23 03:21:44 +00006126 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
6127 rx_accept_flags, tx_accept_flags,
6128 ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006129}
6130
Eilon Greenstein471de712008-08-13 15:49:35 -07006131static void bnx2x_init_internal_common(struct bnx2x *bp)
6132{
6133 int i;
6134
6135 /* Zero this manually as its initialization is
6136 currently missing in the initTool */
6137 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
6138 REG_WR(bp, BAR_USTRORM_INTMEM +
6139 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006140 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006141 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
6142 CHIP_INT_MODE_IS_BC(bp) ?
6143 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
6144 }
Eilon Greenstein471de712008-08-13 15:49:35 -07006145}
6146
Eilon Greenstein471de712008-08-13 15:49:35 -07006147static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
6148{
6149 switch (load_code) {
6150 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006151 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07006152 bnx2x_init_internal_common(bp);
6153 /* no break */
6154
6155 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006156 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07006157 /* no break */
6158
6159 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006160 /* internal memory per function is
6161 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07006162 break;
6163
6164 default:
6165 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6166 break;
6167 }
6168}
6169
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006170static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
6171{
Merav Sicron55c11942012-11-07 00:45:48 +00006172 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006173}
6174
6175static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
6176{
Merav Sicron55c11942012-11-07 00:45:48 +00006177 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006178}
6179
Eric Dumazet1191cb82012-04-27 21:39:21 +00006180static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006181{
6182 if (CHIP_IS_E1x(fp->bp))
6183 return BP_L_ID(fp->bp) + fp->index;
6184 else /* We want Client ID to be the same as IGU SB ID for 57712 */
6185 return bnx2x_fp_igu_sb_id(fp);
6186}
6187
Ariel Elior6383c0b2011-07-14 08:31:57 +00006188static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006189{
6190 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00006191 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006192 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006193 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00006194 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006195 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006196 fp->cl_id = bnx2x_fp_cl_id(fp);
6197 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
6198 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006199 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006200 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
6201
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006202 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006203 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00006204
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006205 /* Setup SB indices */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006206 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006207
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006208 /* Configure Queue State object */
6209 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6210 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00006211
6212 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
6213
6214 /* init tx data */
6215 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00006216 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
6217 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
6218 FP_COS_TO_TXQ(fp, cos, bp),
6219 BNX2X_TX_SB_INDEX_BASE + cos, fp);
6220 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006221 }
6222
Ariel Eliorad5afc82013-01-01 05:22:26 +00006223 /* nothing more for vf to do here */
6224 if (IS_VF(bp))
6225 return;
6226
6227 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
6228 fp->fw_sb_id, fp->igu_sb_id);
6229 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00006230 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
6231 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00006232 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006233
6234 /**
6235 * Configure classification DBs: Always enable Tx switching
6236 */
6237 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
6238
Ariel Eliorad5afc82013-01-01 05:22:26 +00006239 DP(NETIF_MSG_IFUP,
6240 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6241 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6242 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006243}
6244
Eric Dumazet1191cb82012-04-27 21:39:21 +00006245static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
6246{
6247 int i;
6248
6249 for (i = 1; i <= NUM_TX_RINGS; i++) {
6250 struct eth_tx_next_bd *tx_next_bd =
6251 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
6252
6253 tx_next_bd->addr_hi =
6254 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
6255 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6256 tx_next_bd->addr_lo =
6257 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
6258 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6259 }
6260
Yuval Mintz639d65b2013-06-02 00:06:21 +00006261 *txdata->tx_cons_sb = cpu_to_le16(0);
6262
Eric Dumazet1191cb82012-04-27 21:39:21 +00006263 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
6264 txdata->tx_db.data.zero_fill1 = 0;
6265 txdata->tx_db.data.prod = 0;
6266
6267 txdata->tx_pkt_prod = 0;
6268 txdata->tx_pkt_cons = 0;
6269 txdata->tx_bd_prod = 0;
6270 txdata->tx_bd_cons = 0;
6271 txdata->tx_pkt = 0;
6272}
6273
Merav Sicron55c11942012-11-07 00:45:48 +00006274static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
6275{
6276 int i;
6277
6278 for_each_tx_queue_cnic(bp, i)
6279 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
6280}
Yuval Mintzd76a6112013-06-02 00:06:17 +00006281
Eric Dumazet1191cb82012-04-27 21:39:21 +00006282static void bnx2x_init_tx_rings(struct bnx2x *bp)
6283{
6284 int i;
6285 u8 cos;
6286
Merav Sicron55c11942012-11-07 00:45:48 +00006287 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00006288 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00006289 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00006290}
6291
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006292static void bnx2x_init_fcoe_fp(struct bnx2x *bp)
6293{
6294 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
6295 unsigned long q_type = 0;
6296
6297 bnx2x_fcoe(bp, rx_queue) = BNX2X_NUM_ETH_QUEUES(bp);
6298 bnx2x_fcoe(bp, cl_id) = bnx2x_cnic_eth_cl_id(bp,
6299 BNX2X_FCOE_ETH_CL_ID_IDX);
6300 bnx2x_fcoe(bp, cid) = BNX2X_FCOE_ETH_CID(bp);
6301 bnx2x_fcoe(bp, fw_sb_id) = DEF_SB_ID;
6302 bnx2x_fcoe(bp, igu_sb_id) = bp->igu_dsb_id;
6303 bnx2x_fcoe(bp, rx_cons_sb) = BNX2X_FCOE_L2_RX_INDEX;
6304 bnx2x_init_txdata(bp, bnx2x_fcoe(bp, txdata_ptr[0]),
6305 fp->cid, FCOE_TXQ_IDX(bp), BNX2X_FCOE_L2_TX_INDEX,
6306 fp);
6307
6308 DP(NETIF_MSG_IFUP, "created fcoe tx data (fp index %d)\n", fp->index);
6309
6310 /* qZone id equals to FW (per path) client id */
6311 bnx2x_fcoe(bp, cl_qzone_id) = bnx2x_fp_qzone_id(fp);
6312 /* init shortcut */
6313 bnx2x_fcoe(bp, ustorm_rx_prods_offset) =
6314 bnx2x_rx_ustorm_prods_offset(fp);
6315
6316 /* Configure Queue State object */
6317 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6318 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
6319
6320 /* No multi-CoS for FCoE L2 client */
6321 BUG_ON(fp->max_cos != 1);
6322
6323 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id,
6324 &fp->cid, 1, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
6325 bnx2x_sp_mapping(bp, q_rdata), q_type);
6326
6327 DP(NETIF_MSG_IFUP,
6328 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6329 fp->index, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6330 fp->igu_sb_id);
6331}
6332
Merav Sicron55c11942012-11-07 00:45:48 +00006333void bnx2x_nic_init_cnic(struct bnx2x *bp)
6334{
6335 if (!NO_FCOE(bp))
6336 bnx2x_init_fcoe_fp(bp);
6337
6338 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6339 BNX2X_VF_ID_INVALID, false,
6340 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
6341
6342 /* ensure status block indices were read */
6343 rmb();
6344 bnx2x_init_rx_rings_cnic(bp);
6345 bnx2x_init_tx_rings_cnic(bp);
6346
6347 /* flush all */
6348 mb();
6349 mmiowb();
6350}
6351
Yuval Mintzecf01c22013-04-22 02:53:03 +00006352void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006353{
6354 int i;
6355
Yuval Mintzecf01c22013-04-22 02:53:03 +00006356 /* Setup NIC internals and enable interrupts */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006357 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00006358 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006359
6360 /* ensure status block indices were read */
6361 rmb();
6362 bnx2x_init_rx_rings(bp);
6363 bnx2x_init_tx_rings(bp);
6364
Yuval Mintzecf01c22013-04-22 02:53:03 +00006365 if (IS_PF(bp)) {
6366 /* Initialize MOD_ABS interrupts */
6367 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6368 bp->common.shmem_base,
6369 bp->common.shmem2_base, BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00006370
Yuval Mintzecf01c22013-04-22 02:53:03 +00006371 /* initialize the default status block and sp ring */
6372 bnx2x_init_def_sb(bp);
6373 bnx2x_update_dsb_idx(bp);
6374 bnx2x_init_sp_ring(bp);
Yuval Mintz3cdeec22013-06-02 00:06:19 +00006375 } else {
6376 bnx2x_memset_stats(bp);
Yuval Mintzecf01c22013-04-22 02:53:03 +00006377 }
6378}
Eilon Greenstein16119782009-03-02 07:59:27 +00006379
Yuval Mintzecf01c22013-04-22 02:53:03 +00006380void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
6381{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006382 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006383 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006384 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006385 bnx2x_stats_init(bp);
6386
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006387 /* flush all before enabling interrupts */
6388 mb();
6389 mmiowb();
6390
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006391 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006392
6393 /* Check for SPIO5 */
6394 bnx2x_attn_int_deasserted0(bp,
6395 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6396 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006397}
6398
Yuval Mintzecf01c22013-04-22 02:53:03 +00006399/* gzip service functions */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006400static int bnx2x_gunzip_init(struct bnx2x *bp)
6401{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006402 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6403 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006404 if (bp->gunzip_buf == NULL)
6405 goto gunzip_nomem1;
6406
6407 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6408 if (bp->strm == NULL)
6409 goto gunzip_nomem2;
6410
David S. Miller7ab24bf2011-06-29 05:48:41 -07006411 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006412 if (bp->strm->workspace == NULL)
6413 goto gunzip_nomem3;
6414
6415 return 0;
6416
6417gunzip_nomem3:
6418 kfree(bp->strm);
6419 bp->strm = NULL;
6420
6421gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006422 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6423 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006424 bp->gunzip_buf = NULL;
6425
6426gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006427 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006428 return -ENOMEM;
6429}
6430
6431static void bnx2x_gunzip_end(struct bnx2x *bp)
6432{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006433 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006434 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006435 kfree(bp->strm);
6436 bp->strm = NULL;
6437 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006438
6439 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006440 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6441 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006442 bp->gunzip_buf = NULL;
6443 }
6444}
6445
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006446static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006447{
6448 int n, rc;
6449
6450 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006451 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6452 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006453 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006454 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006455
6456 n = 10;
6457
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006458#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006459
6460 if (zbuf[3] & FNAME)
6461 while ((zbuf[n++] != 0) && (n < len));
6462
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006463 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006464 bp->strm->avail_in = len - n;
6465 bp->strm->next_out = bp->gunzip_buf;
6466 bp->strm->avail_out = FW_BUF_SIZE;
6467
6468 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6469 if (rc != Z_OK)
6470 return rc;
6471
6472 rc = zlib_inflate(bp->strm, Z_FINISH);
6473 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006474 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6475 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006476
6477 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6478 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006479 netdev_err(bp->dev,
6480 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006481 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006482 bp->gunzip_outlen >>= 2;
6483
6484 zlib_inflateEnd(bp->strm);
6485
6486 if (rc == Z_STREAM_END)
6487 return 0;
6488
6489 return rc;
6490}
6491
6492/* nic load/unload */
6493
6494/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006495 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006496 */
6497
6498/* send a NIG loopback debug packet */
6499static void bnx2x_lb_pckt(struct bnx2x *bp)
6500{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006501 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006502
6503 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006504 wb_write[0] = 0x55555555;
6505 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006506 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006507 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006508
6509 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006510 wb_write[0] = 0x09000000;
6511 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006512 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006513 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006514}
6515
6516/* some of the internal memories
6517 * are not directly readable from the driver
6518 * to test them we send debug packets
6519 */
6520static int bnx2x_int_mem_test(struct bnx2x *bp)
6521{
6522 int factor;
6523 int count, i;
6524 u32 val = 0;
6525
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006526 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006527 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006528 else if (CHIP_REV_IS_EMUL(bp))
6529 factor = 200;
6530 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006531 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006532
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006533 /* Disable inputs of parser neighbor blocks */
6534 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6535 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6536 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006537 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006538
6539 /* Write 0 to parser credits for CFC search request */
6540 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6541
6542 /* send Ethernet packet */
6543 bnx2x_lb_pckt(bp);
6544
6545 /* TODO do i reset NIG statistic? */
6546 /* Wait until NIG register shows 1 packet of size 0x10 */
6547 count = 1000 * factor;
6548 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006549
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006550 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6551 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006552 if (val == 0x10)
6553 break;
6554
Yuval Mintz639d65b2013-06-02 00:06:21 +00006555 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006556 count--;
6557 }
6558 if (val != 0x10) {
6559 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6560 return -1;
6561 }
6562
6563 /* Wait until PRS register shows 1 packet */
6564 count = 1000 * factor;
6565 while (count) {
6566 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006567 if (val == 1)
6568 break;
6569
Yuval Mintz639d65b2013-06-02 00:06:21 +00006570 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006571 count--;
6572 }
6573 if (val != 0x1) {
6574 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6575 return -2;
6576 }
6577
6578 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006579 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006580 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006581 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006582 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006583 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6584 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006585
6586 DP(NETIF_MSG_HW, "part2\n");
6587
6588 /* Disable inputs of parser neighbor blocks */
6589 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6590 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6591 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006592 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006593
6594 /* Write 0 to parser credits for CFC search request */
6595 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6596
6597 /* send 10 Ethernet packets */
6598 for (i = 0; i < 10; i++)
6599 bnx2x_lb_pckt(bp);
6600
6601 /* Wait until NIG register shows 10 + 1
6602 packets of size 11*0x10 = 0xb0 */
6603 count = 1000 * factor;
6604 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006605
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006606 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6607 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006608 if (val == 0xb0)
6609 break;
6610
Yuval Mintz639d65b2013-06-02 00:06:21 +00006611 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006612 count--;
6613 }
6614 if (val != 0xb0) {
6615 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6616 return -3;
6617 }
6618
6619 /* Wait until PRS register shows 2 packets */
6620 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6621 if (val != 2)
6622 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6623
6624 /* Write 1 to parser credits for CFC search request */
6625 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6626
6627 /* Wait until PRS register shows 3 packets */
6628 msleep(10 * factor);
6629 /* Wait until NIG register shows 1 packet of size 0x10 */
6630 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6631 if (val != 3)
6632 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6633
6634 /* clear NIG EOP FIFO */
6635 for (i = 0; i < 11; i++)
6636 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6637 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6638 if (val != 1) {
6639 BNX2X_ERR("clear of NIG failed\n");
6640 return -4;
6641 }
6642
6643 /* Reset and init BRB, PRS, NIG */
6644 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6645 msleep(50);
6646 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6647 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006648 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6649 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006650 if (!CNIC_SUPPORT(bp))
6651 /* set NIC mode */
6652 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006653
6654 /* Enable inputs of parser neighbor blocks */
6655 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6656 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6657 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006658 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006659
6660 DP(NETIF_MSG_HW, "done\n");
6661
6662 return 0; /* OK */
6663}
6664
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006665static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006666{
Yuval Mintzb343d002012-12-02 04:05:53 +00006667 u32 val;
6668
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006669 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006670 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006671 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6672 else
6673 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006674 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6675 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006676 /*
6677 * mask read length error interrupts in brb for parser
6678 * (parsing unit and 'checksum and crc' unit)
6679 * these errors are legal (PU reads fixed length and CAC can cause
6680 * read length error on truncated packets)
6681 */
6682 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006683 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6684 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6685 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6686 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6687 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006688/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6689/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006690 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6691 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6692 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006693/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6694/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006695 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6696 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6697 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6698 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006699/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6700/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006701
Yuval Mintzb343d002012-12-02 04:05:53 +00006702 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6703 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6704 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6705 if (!CHIP_IS_E1x(bp))
6706 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6707 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6708 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6709
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006710 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6711 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6712 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006713/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006714
6715 if (!CHIP_IS_E1x(bp))
6716 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6717 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6718
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006719 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6720 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006721/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006722 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006723}
6724
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006725static void bnx2x_reset_common(struct bnx2x *bp)
6726{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006727 u32 val = 0x1400;
6728
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006729 /* reset_common */
6730 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6731 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006732
6733 if (CHIP_IS_E3(bp)) {
6734 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6735 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6736 }
6737
6738 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6739}
6740
6741static void bnx2x_setup_dmae(struct bnx2x *bp)
6742{
6743 bp->dmae_ready = 0;
6744 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006745}
6746
Eilon Greenstein573f2032009-08-12 08:24:14 +00006747static void bnx2x_init_pxp(struct bnx2x *bp)
6748{
6749 u16 devctl;
6750 int r_order, w_order;
6751
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006752 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006753 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6754 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6755 if (bp->mrrs == -1)
6756 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6757 else {
6758 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6759 r_order = bp->mrrs;
6760 }
6761
6762 bnx2x_init_pxp_arb(bp, r_order, w_order);
6763}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006764
6765static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6766{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006767 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006768 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006769 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006770
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006771 if (BP_NOMCP(bp))
6772 return;
6773
6774 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006775 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6776 SHARED_HW_CFG_FAN_FAILURE_MASK;
6777
6778 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6779 is_required = 1;
6780
6781 /*
6782 * The fan failure mechanism is usually related to the PHY type since
6783 * the power consumption of the board is affected by the PHY. Currently,
6784 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6785 */
6786 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6787 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006788 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006789 bnx2x_fan_failure_det_req(
6790 bp,
6791 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006792 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006793 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006794 }
6795
6796 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6797
6798 if (is_required == 0)
6799 return;
6800
6801 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006802 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006803
6804 /* set to active low mode */
6805 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006806 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006807 REG_WR(bp, MISC_REG_SPIO_INT, val);
6808
6809 /* enable interrupt to signal the IGU */
6810 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006811 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006812 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6813}
6814
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006815void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006816{
6817 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6818 val &= ~IGU_PF_CONF_FUNC_EN;
6819
6820 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6821 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6822 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6823}
6824
Eric Dumazet1191cb82012-04-27 21:39:21 +00006825static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006826{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006827 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006828 /* Avoid common init in case MFW supports LFA */
6829 if (SHMEM2_RD(bp, size) >
6830 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6831 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006832 shmem_base[0] = bp->common.shmem_base;
6833 shmem2_base[0] = bp->common.shmem2_base;
6834 if (!CHIP_IS_E1x(bp)) {
6835 shmem_base[1] =
6836 SHMEM2_RD(bp, other_shmem_base_addr);
6837 shmem2_base[1] =
6838 SHMEM2_RD(bp, other_shmem2_base_addr);
6839 }
6840 bnx2x_acquire_phy_lock(bp);
6841 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6842 bp->common.chip_id);
6843 bnx2x_release_phy_lock(bp);
6844}
6845
6846/**
6847 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6848 *
6849 * @bp: driver handle
6850 */
6851static int bnx2x_init_hw_common(struct bnx2x *bp)
6852{
6853 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006854
Merav Sicron51c1a582012-03-18 10:33:38 +00006855 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006856
David S. Miller823dcd22011-08-20 10:39:12 -07006857 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00006858 * take the RESET lock to protect undi_unload flow from accessing
David S. Miller823dcd22011-08-20 10:39:12 -07006859 * registers while we're resetting the chip
6860 */
David S. Miller8decf862011-09-22 03:23:13 -04006861 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006862
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006863 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006864 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006865
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006866 val = 0xfffc;
6867 if (CHIP_IS_E3(bp)) {
6868 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6869 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6870 }
6871 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006872
David S. Miller8decf862011-09-22 03:23:13 -04006873 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006874
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006875 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6876
6877 if (!CHIP_IS_E1x(bp)) {
6878 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006879
6880 /**
6881 * 4-port mode or 2-port mode we need to turn of master-enable
6882 * for everyone, after that, turn it back on for self.
6883 * so, we disregard multi-function or not, and always disable
6884 * for all functions on the given path, this means 0,2,4,6 for
6885 * path 0 and 1,3,5,7 for path 1
6886 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006887 for (abs_func_id = BP_PATH(bp);
6888 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6889 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006890 REG_WR(bp,
6891 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6892 1);
6893 continue;
6894 }
6895
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006896 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006897 /* clear pf enable */
6898 bnx2x_pf_disable(bp);
6899 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6900 }
6901 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006902
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006903 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006904 if (CHIP_IS_E1(bp)) {
6905 /* enable HW interrupt from PXP on USDM overflow
6906 bit 16 on INT_MASK_0 */
6907 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006908 }
6909
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006910 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006911 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006912
6913#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006914 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6915 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6916 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6917 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6918 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006919 /* make sure this value is 0 */
6920 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006921
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006922/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6923 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6924 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6925 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6926 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006927#endif
6928
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006929 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6930
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006931 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6932 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006933
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006934 /* let the HW do it's magic ... */
6935 msleep(100);
6936 /* finish PXP init */
6937 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6938 if (val != 1) {
6939 BNX2X_ERR("PXP2 CFG failed\n");
6940 return -EBUSY;
6941 }
6942 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6943 if (val != 1) {
6944 BNX2X_ERR("PXP2 RD_INIT failed\n");
6945 return -EBUSY;
6946 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006947
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006948 /* Timers bug workaround E2 only. We need to set the entire ILT to
6949 * have entries with value "0" and valid bit on.
6950 * This needs to be done by the first PF that is loaded in a path
6951 * (i.e. common phase)
6952 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006953 if (!CHIP_IS_E1x(bp)) {
6954/* In E2 there is a bug in the timers block that can cause function 6 / 7
6955 * (i.e. vnic3) to start even if it is marked as "scan-off".
6956 * This occurs when a different function (func2,3) is being marked
6957 * as "scan-off". Real-life scenario for example: if a driver is being
6958 * load-unloaded while func6,7 are down. This will cause the timer to access
6959 * the ilt, translate to a logical address and send a request to read/write.
6960 * Since the ilt for the function that is down is not valid, this will cause
6961 * a translation error which is unrecoverable.
6962 * The Workaround is intended to make sure that when this happens nothing fatal
6963 * will occur. The workaround:
6964 * 1. First PF driver which loads on a path will:
6965 * a. After taking the chip out of reset, by using pretend,
6966 * it will write "0" to the following registers of
6967 * the other vnics.
6968 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6969 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6970 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6971 * And for itself it will write '1' to
6972 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6973 * dmae-operations (writing to pram for example.)
6974 * note: can be done for only function 6,7 but cleaner this
6975 * way.
6976 * b. Write zero+valid to the entire ILT.
6977 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6978 * VNIC3 (of that port). The range allocated will be the
6979 * entire ILT. This is needed to prevent ILT range error.
6980 * 2. Any PF driver load flow:
6981 * a. ILT update with the physical addresses of the allocated
6982 * logical pages.
6983 * b. Wait 20msec. - note that this timeout is needed to make
6984 * sure there are no requests in one of the PXP internal
6985 * queues with "old" ILT addresses.
6986 * c. PF enable in the PGLC.
6987 * d. Clear the was_error of the PF in the PGLC. (could have
Yuval Mintz2de67432013-01-23 03:21:43 +00006988 * occurred while driver was down)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006989 * e. PF enable in the CFC (WEAK + STRONG)
6990 * f. Timers scan enable
6991 * 3. PF driver unload flow:
6992 * a. Clear the Timers scan_en.
6993 * b. Polling for scan_on=0 for that PF.
6994 * c. Clear the PF enable bit in the PXP.
6995 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6996 * e. Write zero+valid to all ILT entries (The valid bit must
6997 * stay set)
6998 * f. If this is VNIC 3 of a port then also init
6999 * first_timers_ilt_entry to zero and last_timers_ilt_entry
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007000 * to the last entry in the ILT.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007001 *
7002 * Notes:
7003 * Currently the PF error in the PGLC is non recoverable.
7004 * In the future the there will be a recovery routine for this error.
7005 * Currently attention is masked.
7006 * Having an MCP lock on the load/unload process does not guarantee that
7007 * there is no Timer disable during Func6/7 enable. This is because the
7008 * Timers scan is currently being cleared by the MCP on FLR.
7009 * Step 2.d can be done only for PF6/7 and the driver can also check if
7010 * there is error before clearing it. But the flow above is simpler and
7011 * more general.
7012 * All ILT entries are written by zero+valid and not just PF6/7
7013 * ILT entries since in the future the ILT entries allocation for
7014 * PF-s might be dynamic.
7015 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007016 struct ilt_client_info ilt_cli;
7017 struct bnx2x_ilt ilt;
7018 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7019 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
7020
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04007021 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007022 ilt_cli.start = 0;
7023 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7024 ilt_cli.client_num = ILT_CLIENT_TM;
7025
7026 /* Step 1: set zeroes to all ilt page entries with valid bit on
7027 * Step 2: set the timers first/last ilt entry to point
7028 * to the entire range to prevent ILT range error for 3rd/4th
Yuval Mintz2de67432013-01-23 03:21:43 +00007029 * vnic (this code assumes existence of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007030 *
7031 * both steps performed by call to bnx2x_ilt_client_init_op()
7032 * with dummy TM client
7033 *
7034 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
7035 * and his brother are split registers
7036 */
7037 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
7038 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
7039 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
7040
7041 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
7042 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
7043 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
7044 }
7045
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007046 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
7047 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007048
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007049 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007050 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
7051 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007052 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007053
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007054 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007055
7056 /* let the HW do it's magic ... */
7057 do {
7058 msleep(200);
7059 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
7060 } while (factor-- && (val != 1));
7061
7062 if (val != 1) {
7063 BNX2X_ERR("ATC_INIT failed\n");
7064 return -EBUSY;
7065 }
7066 }
7067
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007068 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007069
Ariel Eliorb56e9672013-01-01 05:22:32 +00007070 bnx2x_iov_init_dmae(bp);
7071
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007072 /* clean the DMAE memory */
7073 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007074 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007075
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007076 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
7077
7078 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
7079
7080 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
7081
7082 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007083
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007084 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
7085 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
7086 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
7087 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
7088
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007089 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00007090
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007091 /* QM queues pointers table */
7092 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00007093
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007094 /* soft reset pulse */
7095 REG_WR(bp, QM_REG_SOFT_RESET, 1);
7096 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007097
Merav Sicron55c11942012-11-07 00:45:48 +00007098 if (CNIC_SUPPORT(bp))
7099 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007100
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007101 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Ariel Eliorb9871bc2013-09-04 14:09:21 +03007102
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007103 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007104 /* enable hw interrupt from doorbell Q */
7105 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007106
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007107 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007108
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007109 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08007110 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007111
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007112 if (!CHIP_IS_E1(bp))
7113 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
7114
Barak Witkowskia3348722012-04-23 03:04:46 +00007115 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
7116 if (IS_MF_AFEX(bp)) {
7117 /* configure that VNTag and VLAN headers must be
7118 * received in afex mode
7119 */
7120 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
7121 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
7122 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
7123 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
7124 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
7125 } else {
7126 /* Bit-map indicating which L2 hdrs may appear
7127 * after the basic Ethernet header
7128 */
7129 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
7130 bp->path_has_ovlan ? 7 : 6);
7131 }
7132 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007133
7134 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
7135 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
7136 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
7137 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
7138
7139 if (!CHIP_IS_E1x(bp)) {
7140 /* reset VFC memories */
7141 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7142 VFC_MEMORIES_RST_REG_CAM_RST |
7143 VFC_MEMORIES_RST_REG_RAM_RST);
7144 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7145 VFC_MEMORIES_RST_REG_CAM_RST |
7146 VFC_MEMORIES_RST_REG_RAM_RST);
7147
7148 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007149 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007150
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007151 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
7152 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
7153 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
7154 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007155
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007156 /* sync semi rtc */
7157 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
7158 0x80000000);
7159 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
7160 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007161
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007162 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
7163 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
7164 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007165
Barak Witkowskia3348722012-04-23 03:04:46 +00007166 if (!CHIP_IS_E1x(bp)) {
7167 if (IS_MF_AFEX(bp)) {
7168 /* configure that VNTag and VLAN headers must be
7169 * sent in afex mode
7170 */
7171 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
7172 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
7173 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
7174 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
7175 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
7176 } else {
7177 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
7178 bp->path_has_ovlan ? 7 : 6);
7179 }
7180 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007181
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007182 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007183
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007184 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
7185
Merav Sicron55c11942012-11-07 00:45:48 +00007186 if (CNIC_SUPPORT(bp)) {
7187 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
7188 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
7189 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
7190 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
7191 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
7192 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
7193 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
7194 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
7195 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
7196 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
7197 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007198 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007199
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007200 if (sizeof(union cdu_context) != 1024)
7201 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00007202 dev_alert(&bp->pdev->dev,
7203 "please adjust the size of cdu_context(%ld)\n",
7204 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007205
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007206 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007207 val = (4 << 24) + (0 << 12) + 1024;
7208 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007209
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007210 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007211 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007212 /* enable context validation interrupt from CFC */
7213 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
7214
7215 /* set the thresholds to prevent CFC/CDU race */
7216 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007217
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007218 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007219
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007220 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007221 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
7222
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007223 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
7224 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007225
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007226 /* Reset PCIE errors for debug */
7227 REG_WR(bp, 0x2814, 0xffffffff);
7228 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007229
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007230 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007231 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
7232 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
7233 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
7234 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
7235 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
7236 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
7237 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
7238 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
7239 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
7240 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
7241 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
7242 }
7243
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007244 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007245 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007246 /* in E3 this done in per-port section */
7247 if (!CHIP_IS_E3(bp))
7248 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
7249 }
7250 if (CHIP_IS_E1H(bp))
7251 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007252 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007253
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007254 if (CHIP_REV_IS_SLOW(bp))
7255 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007256
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007257 /* finish CFC init */
7258 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
7259 if (val != 1) {
7260 BNX2X_ERR("CFC LL_INIT failed\n");
7261 return -EBUSY;
7262 }
7263 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
7264 if (val != 1) {
7265 BNX2X_ERR("CFC AC_INIT failed\n");
7266 return -EBUSY;
7267 }
7268 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
7269 if (val != 1) {
7270 BNX2X_ERR("CFC CAM_INIT failed\n");
7271 return -EBUSY;
7272 }
7273 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007274
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007275 if (CHIP_IS_E1(bp)) {
7276 /* read NIG statistic
7277 to see if this is our first up since powerup */
7278 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
7279 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007280
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007281 /* do internal memory self test */
7282 if ((val == 0) && bnx2x_int_mem_test(bp)) {
7283 BNX2X_ERR("internal mem self test failed\n");
7284 return -EBUSY;
7285 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007286 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007287
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00007288 bnx2x_setup_fan_failure_detection(bp);
7289
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007290 /* clear PXP2 attentions */
7291 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007292
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00007293 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007294 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007295
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007296 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007297 if (CHIP_IS_E1x(bp))
7298 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007299 } else
7300 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
7301
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007302 return 0;
7303}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007304
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007305/**
7306 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
7307 *
7308 * @bp: driver handle
7309 */
7310static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
7311{
7312 int rc = bnx2x_init_hw_common(bp);
7313
7314 if (rc)
7315 return rc;
7316
7317 /* In E2 2-PORT mode, same ext phy is used for the two paths */
7318 if (!BP_NOMCP(bp))
7319 bnx2x__common_init_phy(bp);
7320
7321 return 0;
7322}
7323
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007324static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007325{
7326 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007327 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00007328 u32 low, high;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007329 u32 val, reg;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007330
Merav Sicron51c1a582012-03-18 10:33:38 +00007331 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007332
7333 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007334
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007335 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7336 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7337 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07007338
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007339 /* Timers bug workaround: disables the pf_master bit in pglue at
7340 * common phase, we need to enable it here before any dmae access are
7341 * attempted. Therefore we manually added the enable-master to the
7342 * port phase (it also happens in the function phase)
7343 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007344 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007345 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7346
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007347 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7348 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7349 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7350 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7351
7352 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7353 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7354 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7355 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007356
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007357 /* QM cid (connection) count */
7358 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007359
Merav Sicron55c11942012-11-07 00:45:48 +00007360 if (CNIC_SUPPORT(bp)) {
7361 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7362 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7363 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7364 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007365
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007366 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00007367
Dmitry Kravkov2b674042012-10-28 21:59:04 +00007368 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7369
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007370 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007371
7372 if (IS_MF(bp))
7373 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7374 else if (bp->dev->mtu > 4096) {
7375 if (bp->flags & ONE_PORT_FLAG)
7376 low = 160;
7377 else {
7378 val = bp->dev->mtu;
7379 /* (24*1024 + val*4)/256 */
7380 low = 96 + (val/64) +
7381 ((val % 64) ? 1 : 0);
7382 }
7383 } else
7384 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7385 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007386 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7387 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7388 }
7389
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007390 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007391 REG_WR(bp, (BP_PORT(bp) ?
7392 BRB1_REG_MAC_GUARANTIED_1 :
7393 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007394
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007395 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007396 if (CHIP_IS_E3B0(bp)) {
7397 if (IS_MF_AFEX(bp)) {
7398 /* configure headers for AFEX mode */
7399 REG_WR(bp, BP_PORT(bp) ?
7400 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7401 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7402 REG_WR(bp, BP_PORT(bp) ?
7403 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7404 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7405 REG_WR(bp, BP_PORT(bp) ?
7406 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7407 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7408 } else {
7409 /* Ovlan exists only if we are in multi-function +
7410 * switch-dependent mode, in switch-independent there
7411 * is no ovlan headers
7412 */
7413 REG_WR(bp, BP_PORT(bp) ?
7414 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7415 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7416 (bp->path_has_ovlan ? 7 : 6));
7417 }
7418 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007419
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007420 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7421 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7422 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7423 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7424
7425 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7426 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7427 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7428 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7429
7430 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7431 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7432
7433 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7434
7435 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007436 /* configure PBF to work without PAUSE mtu 9000 */
7437 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007438
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007439 /* update threshold */
7440 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7441 /* update init credit */
7442 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007443
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007444 /* probe changes */
7445 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7446 udelay(50);
7447 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7448 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007449
Merav Sicron55c11942012-11-07 00:45:48 +00007450 if (CNIC_SUPPORT(bp))
7451 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7452
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007453 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7454 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007455
7456 if (CHIP_IS_E1(bp)) {
7457 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7458 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7459 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007460 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007461
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007462 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007463
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007464 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007465 /* init aeu_mask_attn_func_0/1:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007466 * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
7467 * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007468 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007469 val = IS_MF(bp) ? 0xF7 : 0x7;
7470 /* Enable DCBX attention for all but E1 */
7471 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7472 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007473
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007474 /* SCPAD_PARITY should NOT trigger close the gates */
7475 reg = port ? MISC_REG_AEU_ENABLE4_NIG_1 : MISC_REG_AEU_ENABLE4_NIG_0;
7476 REG_WR(bp, reg,
7477 REG_RD(bp, reg) &
7478 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7479
7480 reg = port ? MISC_REG_AEU_ENABLE4_PXP_1 : MISC_REG_AEU_ENABLE4_PXP_0;
7481 REG_WR(bp, reg,
7482 REG_RD(bp, reg) &
7483 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7484
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007485 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007486
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007487 if (!CHIP_IS_E1x(bp)) {
7488 /* Bit-map indicating which L2 hdrs may appear after the
7489 * basic Ethernet header
7490 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007491 if (IS_MF_AFEX(bp))
7492 REG_WR(bp, BP_PORT(bp) ?
7493 NIG_REG_P1_HDRS_AFTER_BASIC :
7494 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7495 else
7496 REG_WR(bp, BP_PORT(bp) ?
7497 NIG_REG_P1_HDRS_AFTER_BASIC :
7498 NIG_REG_P0_HDRS_AFTER_BASIC,
7499 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007500
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007501 if (CHIP_IS_E3(bp))
7502 REG_WR(bp, BP_PORT(bp) ?
7503 NIG_REG_LLH1_MF_MODE :
7504 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7505 }
7506 if (!CHIP_IS_E3(bp))
7507 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007508
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007509 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007510 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007511 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007512 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007513
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007514 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007515 val = 0;
7516 switch (bp->mf_mode) {
7517 case MULTI_FUNCTION_SD:
7518 val = 1;
7519 break;
7520 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007521 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007522 val = 2;
7523 break;
7524 }
7525
7526 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7527 NIG_REG_LLH0_CLS_TYPE), val);
7528 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007529 {
7530 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7531 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7532 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7533 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007534 }
7535
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007536 /* If SPIO5 is set to generate interrupts, enable it for this port */
7537 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007538 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007539 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7540 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7541 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007542 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007543 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007544 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007545
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007546 return 0;
7547}
7548
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007549static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7550{
7551 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007552 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007553
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007554 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007555 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007556 else
7557 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007558
Yuval Mintz32d68de2012-04-03 18:41:24 +00007559 wb_write[0] = ONCHIP_ADDR1(addr);
7560 wb_write[1] = ONCHIP_ADDR2(addr);
7561 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007562}
7563
Ariel Eliorb56e9672013-01-01 05:22:32 +00007564void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007565{
7566 u32 data, ctl, cnt = 100;
7567 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7568 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7569 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7570 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007571 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007572 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7573
7574 /* Not supported in BC mode */
7575 if (CHIP_INT_MODE_IS_BC(bp))
7576 return;
7577
7578 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7579 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7580 IGU_REGULAR_CLEANUP_SET |
7581 IGU_REGULAR_BCLEANUP;
7582
7583 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7584 func_encode << IGU_CTRL_REG_FID_SHIFT |
7585 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7586
7587 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7588 data, igu_addr_data);
7589 REG_WR(bp, igu_addr_data, data);
7590 mmiowb();
7591 barrier();
7592 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7593 ctl, igu_addr_ctl);
7594 REG_WR(bp, igu_addr_ctl, ctl);
7595 mmiowb();
7596 barrier();
7597
7598 /* wait for clean up to finish */
7599 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7600 msleep(20);
7601
Eric Dumazet1191cb82012-04-27 21:39:21 +00007602 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7603 DP(NETIF_MSG_HW,
7604 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7605 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7606 }
7607}
7608
7609static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007610{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007611 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007612}
7613
Eric Dumazet1191cb82012-04-27 21:39:21 +00007614static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007615{
7616 u32 i, base = FUNC_ILT_BASE(func);
7617 for (i = base; i < base + ILT_PER_FUNC; i++)
7618 bnx2x_ilt_wr(bp, i, 0);
7619}
7620
Merav Sicron910cc722012-11-11 03:56:08 +00007621static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007622{
7623 int port = BP_PORT(bp);
7624 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7625 /* T1 hash bits value determines the T1 number of entries */
7626 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7627}
7628
7629static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7630{
7631 int rc;
7632 struct bnx2x_func_state_params func_params = {NULL};
7633 struct bnx2x_func_switch_update_params *switch_update_params =
7634 &func_params.params.switch_update;
7635
7636 /* Prepare parameters for function state transitions */
7637 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7638 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7639
7640 func_params.f_obj = &bp->func_obj;
7641 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7642
7643 /* Function parameters */
7644 switch_update_params->suspend = suspend;
7645
7646 rc = bnx2x_func_state_change(bp, &func_params);
7647
7648 return rc;
7649}
7650
Merav Sicron910cc722012-11-11 03:56:08 +00007651static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007652{
7653 int rc, i, port = BP_PORT(bp);
7654 int vlan_en = 0, mac_en[NUM_MACS];
7655
Merav Sicron55c11942012-11-07 00:45:48 +00007656 /* Close input from network */
7657 if (bp->mf_mode == SINGLE_FUNCTION) {
7658 bnx2x_set_rx_filter(&bp->link_params, 0);
7659 } else {
7660 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7661 NIG_REG_LLH0_FUNC_EN);
7662 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7663 NIG_REG_LLH0_FUNC_EN, 0);
7664 for (i = 0; i < NUM_MACS; i++) {
7665 mac_en[i] = REG_RD(bp, port ?
7666 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7667 4 * i) :
7668 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7669 4 * i));
7670 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7671 4 * i) :
7672 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7673 }
7674 }
7675
7676 /* Close BMC to host */
7677 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7678 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7679
7680 /* Suspend Tx switching to the PF. Completion of this ramrod
7681 * further guarantees that all the packets of that PF / child
7682 * VFs in BRB were processed by the Parser, so it is safe to
7683 * change the NIC_MODE register.
7684 */
7685 rc = bnx2x_func_switch_update(bp, 1);
7686 if (rc) {
7687 BNX2X_ERR("Can't suspend tx-switching!\n");
7688 return rc;
7689 }
7690
7691 /* Change NIC_MODE register */
7692 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7693
7694 /* Open input from network */
7695 if (bp->mf_mode == SINGLE_FUNCTION) {
7696 bnx2x_set_rx_filter(&bp->link_params, 1);
7697 } else {
7698 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7699 NIG_REG_LLH0_FUNC_EN, vlan_en);
7700 for (i = 0; i < NUM_MACS; i++) {
7701 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7702 4 * i) :
7703 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7704 mac_en[i]);
7705 }
7706 }
7707
7708 /* Enable BMC to host */
7709 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7710 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7711
7712 /* Resume Tx switching to the PF */
7713 rc = bnx2x_func_switch_update(bp, 0);
7714 if (rc) {
7715 BNX2X_ERR("Can't resume tx-switching!\n");
7716 return rc;
7717 }
7718
7719 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7720 return 0;
7721}
7722
7723int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7724{
7725 int rc;
7726
7727 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7728
7729 if (CONFIGURE_NIC_MODE(bp)) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007730 /* Configure searcher as part of function hw init */
Merav Sicron55c11942012-11-07 00:45:48 +00007731 bnx2x_init_searcher(bp);
7732
7733 /* Reset NIC mode */
7734 rc = bnx2x_reset_nic_mode(bp);
7735 if (rc)
7736 BNX2X_ERR("Can't change NIC mode!\n");
7737 return rc;
7738 }
7739
7740 return 0;
7741}
7742
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007743static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007744{
7745 int port = BP_PORT(bp);
7746 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007747 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007748 struct bnx2x_ilt *ilt = BP_ILT(bp);
7749 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007750 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007751 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007752 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007753
Merav Sicron51c1a582012-03-18 10:33:38 +00007754 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007755
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007756 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007757 if (!CHIP_IS_E1x(bp)) {
7758 rc = bnx2x_pf_flr_clnup(bp);
Yuval Mintz04c46732013-01-23 03:21:46 +00007759 if (rc) {
7760 bnx2x_fw_dump(bp);
Ariel Elior89db4ad2012-01-26 06:01:48 +00007761 return rc;
Yuval Mintz04c46732013-01-23 03:21:46 +00007762 }
Ariel Elior89db4ad2012-01-26 06:01:48 +00007763 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007764
Eilon Greenstein8badd272009-02-12 08:36:15 +00007765 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007766 if (bp->common.int_block == INT_BLOCK_HC) {
7767 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7768 val = REG_RD(bp, addr);
7769 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7770 REG_WR(bp, addr, val);
7771 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007772
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007773 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7774 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7775
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007776 ilt = BP_ILT(bp);
7777 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007778
Ariel Elior290ca2b2013-01-01 05:22:31 +00007779 if (IS_SRIOV(bp))
7780 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7781 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7782
7783 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7784 * those of the VFs, so start line should be reset
7785 */
7786 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007787 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007788 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007789 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007790 bp->context[i].cxt_mapping;
7791 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007792 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007793
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007794 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007795
Merav Sicron55c11942012-11-07 00:45:48 +00007796 if (!CONFIGURE_NIC_MODE(bp)) {
7797 bnx2x_init_searcher(bp);
7798 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7799 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7800 } else {
7801 /* Set NIC mode */
7802 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Yuval Mintz6bf07b82013-06-02 00:06:20 +00007803 DP(NETIF_MSG_IFUP, "NIC MODE configured\n");
Merav Sicron55c11942012-11-07 00:45:48 +00007804 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007805
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007806 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007807 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7808
7809 /* Turn on a single ISR mode in IGU if driver is going to use
7810 * INT#x or MSI
7811 */
7812 if (!(bp->flags & USING_MSIX_FLAG))
7813 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7814 /*
7815 * Timers workaround bug: function init part.
7816 * Need to wait 20msec after initializing ILT,
7817 * needed to make sure there are no requests in
7818 * one of the PXP internal queues with "old" ILT addresses
7819 */
7820 msleep(20);
7821 /*
7822 * Master enable - Due to WB DMAE writes performed before this
7823 * register is re-initialized as part of the regular function
7824 * init
7825 */
7826 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7827 /* Enable the function in IGU */
7828 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7829 }
7830
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007831 bp->dmae_ready = 1;
7832
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007833 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007834
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007835 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007836 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7837
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007838 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7839 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7840 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7841 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7842 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7843 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7844 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7845 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7846 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7847 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7848 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7849 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7850 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007851
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007852 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007853 REG_WR(bp, QM_REG_PF_EN, 1);
7854
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007855 if (!CHIP_IS_E1x(bp)) {
7856 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7857 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7858 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7859 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7860 }
7861 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007862
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007863 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7864 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorc19d65c2013-09-09 14:51:27 +03007865 REG_WR(bp, DORQ_REG_MODE_ACT, 1); /* no dpm */
Ariel Eliorb56e9672013-01-01 05:22:32 +00007866
7867 bnx2x_iov_init_dq(bp);
7868
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007869 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7870 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7871 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7872 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7873 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7874 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7875 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7876 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7877 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7878 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007879 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7880
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007881 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007882
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007883 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007884
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007885 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007886 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7887
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007888 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007889 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007890 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007891 }
7892
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007893 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007894
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007895 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007896 if (bp->common.int_block == INT_BLOCK_HC) {
7897 if (CHIP_IS_E1H(bp)) {
7898 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7899
7900 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7901 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7902 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007903 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007904
7905 } else {
7906 int num_segs, sb_idx, prod_offset;
7907
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007908 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7909
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007910 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007911 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7912 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7913 }
7914
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007915 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007916
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007917 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007918 int dsb_idx = 0;
7919 /**
7920 * Producer memory:
7921 * E2 mode: address 0-135 match to the mapping memory;
7922 * 136 - PF0 default prod; 137 - PF1 default prod;
7923 * 138 - PF2 default prod; 139 - PF3 default prod;
7924 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7925 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7926 * 144-147 reserved.
7927 *
7928 * E1.5 mode - In backward compatible mode;
7929 * for non default SB; each even line in the memory
7930 * holds the U producer and each odd line hold
7931 * the C producer. The first 128 producers are for
7932 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7933 * producers are for the DSB for each PF.
7934 * Each PF has five segments: (the order inside each
7935 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7936 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7937 * 144-147 attn prods;
7938 */
7939 /* non-default-status-blocks */
7940 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7941 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7942 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7943 prod_offset = (bp->igu_base_sb + sb_idx) *
7944 num_segs;
7945
7946 for (i = 0; i < num_segs; i++) {
7947 addr = IGU_REG_PROD_CONS_MEMORY +
7948 (prod_offset + i) * 4;
7949 REG_WR(bp, addr, 0);
7950 }
7951 /* send consumer update with value 0 */
7952 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7953 USTORM_ID, 0, IGU_INT_NOP, 1);
7954 bnx2x_igu_clear_sb(bp,
7955 bp->igu_base_sb + sb_idx);
7956 }
7957
7958 /* default-status-blocks */
7959 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7960 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7961
7962 if (CHIP_MODE_IS_4_PORT(bp))
7963 dsb_idx = BP_FUNC(bp);
7964 else
David S. Miller8decf862011-09-22 03:23:13 -04007965 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007966
7967 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7968 IGU_BC_BASE_DSB_PROD + dsb_idx :
7969 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7970
David S. Miller8decf862011-09-22 03:23:13 -04007971 /*
7972 * igu prods come in chunks of E1HVN_MAX (4) -
7973 * does not matters what is the current chip mode
7974 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007975 for (i = 0; i < (num_segs * E1HVN_MAX);
7976 i += E1HVN_MAX) {
7977 addr = IGU_REG_PROD_CONS_MEMORY +
7978 (prod_offset + i)*4;
7979 REG_WR(bp, addr, 0);
7980 }
7981 /* send consumer update with 0 */
7982 if (CHIP_INT_MODE_IS_BC(bp)) {
7983 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7984 USTORM_ID, 0, IGU_INT_NOP, 1);
7985 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7986 CSTORM_ID, 0, IGU_INT_NOP, 1);
7987 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7988 XSTORM_ID, 0, IGU_INT_NOP, 1);
7989 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7990 TSTORM_ID, 0, IGU_INT_NOP, 1);
7991 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7992 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7993 } else {
7994 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7995 USTORM_ID, 0, IGU_INT_NOP, 1);
7996 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7997 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7998 }
7999 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
8000
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008001 /* !!! These should become driver const once
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008002 rf-tool supports split-68 const */
8003 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
8004 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
8005 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
8006 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
8007 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
8008 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
8009 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008010 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008011
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008012 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008013 REG_WR(bp, 0x2114, 0xffffffff);
8014 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008015
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00008016 if (CHIP_IS_E1x(bp)) {
8017 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
8018 main_mem_base = HC_REG_MAIN_MEMORY +
8019 BP_PORT(bp) * (main_mem_size * 4);
8020 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
8021 main_mem_width = 8;
8022
8023 val = REG_RD(bp, main_mem_prty_clr);
8024 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00008025 DP(NETIF_MSG_HW,
8026 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
8027 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00008028
8029 /* Clear "false" parity errors in MSI-X table */
8030 for (i = main_mem_base;
8031 i < main_mem_base + main_mem_size * 4;
8032 i += main_mem_width) {
8033 bnx2x_read_dmae(bp, i, main_mem_width / 4);
8034 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
8035 i, main_mem_width / 4);
8036 }
8037 /* Clear HC parity attention */
8038 REG_RD(bp, main_mem_prty_clr);
8039 }
8040
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008041#ifdef BNX2X_STOP_ON_ERROR
8042 /* Enable STORMs SP logging */
8043 REG_WR8(bp, BAR_USTRORM_INTMEM +
8044 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8045 REG_WR8(bp, BAR_TSTRORM_INTMEM +
8046 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8047 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8048 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8049 REG_WR8(bp, BAR_XSTRORM_INTMEM +
8050 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8051#endif
8052
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008053 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008054
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008055 return 0;
8056}
8057
Merav Sicron55c11942012-11-07 00:45:48 +00008058void bnx2x_free_mem_cnic(struct bnx2x *bp)
8059{
8060 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
8061
8062 if (!CHIP_IS_E1x(bp))
8063 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
8064 sizeof(struct host_hc_status_block_e2));
8065 else
8066 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
8067 sizeof(struct host_hc_status_block_e1x));
8068
8069 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8070}
8071
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008072void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008073{
Merav Sicrona0529972012-06-19 07:48:25 +00008074 int i;
8075
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008076 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
8077 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
8078
Ariel Eliorb4cddbd2013-08-28 01:13:03 +03008079 if (IS_VF(bp))
8080 return;
8081
8082 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
8083 sizeof(struct host_sp_status_block));
8084
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008085 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008086 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008087
Merav Sicrona0529972012-06-19 07:48:25 +00008088 for (i = 0; i < L2_ILT_LINES(bp); i++)
8089 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
8090 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008091 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
8092
8093 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008094
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008095 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008096
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008097 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
8098 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Yuval Mintz580d9d02013-01-23 03:21:51 +00008099
Yuval Mintz05952242013-05-01 04:27:58 +00008100 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8101
Yuval Mintz580d9d02013-01-23 03:21:51 +00008102 bnx2x_iov_free_mem(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008103}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008104
Merav Sicron55c11942012-11-07 00:45:48 +00008105int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008106{
Joe Perchescd2b0382014-02-20 13:25:51 -08008107 if (!CHIP_IS_E1x(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008108 /* size = the status block + ramrod buffers */
Joe Perchescd2b0382014-02-20 13:25:51 -08008109 bp->cnic_sb.e2_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8110 sizeof(struct host_hc_status_block_e2));
8111 if (!bp->cnic_sb.e2_sb)
8112 goto alloc_mem_err;
8113 } else {
8114 bp->cnic_sb.e1x_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8115 sizeof(struct host_hc_status_block_e1x));
8116 if (!bp->cnic_sb.e1x_sb)
8117 goto alloc_mem_err;
8118 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008119
Joe Perchescd2b0382014-02-20 13:25:51 -08008120 if (CONFIGURE_NIC_MODE(bp) && !bp->t2) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008121 /* allocate searcher T2 table, as it wasn't allocated before */
Joe Perchescd2b0382014-02-20 13:25:51 -08008122 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8123 if (!bp->t2)
8124 goto alloc_mem_err;
8125 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008126
Merav Sicron55c11942012-11-07 00:45:48 +00008127 /* write address to which L5 should insert its values */
8128 bp->cnic_eth_dev.addr_drv_info_to_mcp =
8129 &bp->slowpath->drv_info_to_mcp;
8130
8131 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
8132 goto alloc_mem_err;
8133
8134 return 0;
8135
8136alloc_mem_err:
8137 bnx2x_free_mem_cnic(bp);
8138 BNX2X_ERR("Can't allocate memory\n");
8139 return -ENOMEM;
8140}
8141
8142int bnx2x_alloc_mem(struct bnx2x *bp)
8143{
8144 int i, allocated, context_size;
8145
Joe Perchescd2b0382014-02-20 13:25:51 -08008146 if (!CONFIGURE_NIC_MODE(bp) && !bp->t2) {
Merav Sicron55c11942012-11-07 00:45:48 +00008147 /* allocate searcher T2 table */
Joe Perchescd2b0382014-02-20 13:25:51 -08008148 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8149 if (!bp->t2)
8150 goto alloc_mem_err;
8151 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008152
Joe Perchescd2b0382014-02-20 13:25:51 -08008153 bp->def_status_blk = BNX2X_PCI_ALLOC(&bp->def_status_blk_mapping,
8154 sizeof(struct host_sp_status_block));
8155 if (!bp->def_status_blk)
8156 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008157
Joe Perchescd2b0382014-02-20 13:25:51 -08008158 bp->slowpath = BNX2X_PCI_ALLOC(&bp->slowpath_mapping,
8159 sizeof(struct bnx2x_slowpath));
8160 if (!bp->slowpath)
8161 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008162
Merav Sicrona0529972012-06-19 07:48:25 +00008163 /* Allocate memory for CDU context:
8164 * This memory is allocated separately and not in the generic ILT
8165 * functions because CDU differs in few aspects:
8166 * 1. There are multiple entities allocating memory for context -
8167 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
8168 * its own ILT lines.
8169 * 2. Since CDU page-size is not a single 4KB page (which is the case
8170 * for the other ILT clients), to be efficient we want to support
8171 * allocation of sub-page-size in the last entry.
8172 * 3. Context pointers are used by the driver to pass to FW / update
8173 * the context (for the other ILT clients the pointers are used just to
8174 * free the memory during unload).
8175 */
8176 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008177
Merav Sicrona0529972012-06-19 07:48:25 +00008178 for (i = 0, allocated = 0; allocated < context_size; i++) {
8179 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
8180 (context_size - allocated));
Joe Perchescd2b0382014-02-20 13:25:51 -08008181 bp->context[i].vcxt = BNX2X_PCI_ALLOC(&bp->context[i].cxt_mapping,
8182 bp->context[i].size);
8183 if (!bp->context[i].vcxt)
8184 goto alloc_mem_err;
Merav Sicrona0529972012-06-19 07:48:25 +00008185 allocated += bp->context[i].size;
8186 }
Joe Perchescd2b0382014-02-20 13:25:51 -08008187 bp->ilt->lines = kcalloc(ILT_MAX_LINES, sizeof(struct ilt_line),
8188 GFP_KERNEL);
8189 if (!bp->ilt->lines)
8190 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008191
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008192 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
8193 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008194
Ariel Elior67c431a2013-01-01 05:22:36 +00008195 if (bnx2x_iov_alloc_mem(bp))
8196 goto alloc_mem_err;
8197
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008198 /* Slow path ring */
Joe Perchescd2b0382014-02-20 13:25:51 -08008199 bp->spq = BNX2X_PCI_ALLOC(&bp->spq_mapping, BCM_PAGE_SIZE);
8200 if (!bp->spq)
8201 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008202
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008203 /* EQ */
Joe Perchescd2b0382014-02-20 13:25:51 -08008204 bp->eq_ring = BNX2X_PCI_ALLOC(&bp->eq_mapping,
8205 BCM_PAGE_SIZE * NUM_EQ_PAGES);
8206 if (!bp->eq_ring)
8207 goto alloc_mem_err;
Tom Herbertab532cf2011-02-16 10:27:02 +00008208
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008209 return 0;
8210
8211alloc_mem_err:
8212 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00008213 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008214 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008215}
8216
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008217/*
8218 * Init service functions
8219 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008220
8221int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
8222 struct bnx2x_vlan_mac_obj *obj, bool set,
8223 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008224{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008225 int rc;
8226 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008227
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008228 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008229
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008230 /* Fill general parameters */
8231 ramrod_param.vlan_mac_obj = obj;
8232 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008233
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008234 /* Fill a user request section if needed */
8235 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
8236 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008237
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008238 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008239
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008240 /* Set the command: ADD or DEL */
8241 if (set)
8242 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
8243 else
8244 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008245 }
8246
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008247 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008248
8249 if (rc == -EEXIST) {
8250 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
8251 /* do not treat adding same MAC as error */
8252 rc = 0;
8253 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008254 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008255
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008256 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008257}
8258
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008259int bnx2x_del_all_macs(struct bnx2x *bp,
8260 struct bnx2x_vlan_mac_obj *mac_obj,
8261 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00008262{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008263 int rc;
8264 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
8265
8266 /* Wait for completion of requested */
8267 if (wait_for_comp)
8268 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8269
8270 /* Set the mac type of addresses we want to clear */
8271 __set_bit(mac_type, &vlan_mac_flags);
8272
8273 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
8274 if (rc < 0)
8275 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
8276
8277 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00008278}
8279
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008280int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008281{
Barak Witkowskia3348722012-04-23 03:04:46 +00008282 if (is_zero_ether_addr(bp->dev->dev_addr) &&
8283 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008284 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
8285 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008286 return 0;
8287 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008288
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008289 if (IS_PF(bp)) {
8290 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008291
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008292 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
8293 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8294 return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
8295 &bp->sp_objs->mac_obj, set,
8296 BNX2X_ETH_MAC, &ramrod_flags);
8297 } else { /* vf */
8298 return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
8299 bp->fp->index, true);
8300 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008301}
8302
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008303int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00008304{
Ariel Elior60cad4e2013-09-04 14:09:22 +03008305 if (IS_PF(bp))
8306 return bnx2x_setup_queue(bp, &bp->fp[0], true);
8307 else /* VF */
8308 return bnx2x_vfpf_setup_q(bp, &bp->fp[0], true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008309}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08008310
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008311/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008312 * bnx2x_set_int_mode - configure interrupt mode
8313 *
8314 * @bp: driver handle
8315 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008316 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008317 */
Ariel Elior1ab44342013-01-01 05:22:23 +00008318int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008319{
Ariel Elior1ab44342013-01-01 05:22:23 +00008320 int rc = 0;
8321
Ariel Elior60cad4e2013-09-04 14:09:22 +03008322 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX) {
8323 BNX2X_ERR("VF not loaded since interrupt mode not msix\n");
Ariel Elior1ab44342013-01-01 05:22:23 +00008324 return -EINVAL;
Ariel Elior60cad4e2013-09-04 14:09:22 +03008325 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008326
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00008327 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00008328 case BNX2X_INT_MODE_MSIX:
8329 /* attempt to enable msix */
8330 rc = bnx2x_enable_msix(bp);
8331
8332 /* msix attained */
8333 if (!rc)
8334 return 0;
8335
8336 /* vfs use only msix */
8337 if (rc && IS_VF(bp))
8338 return rc;
8339
8340 /* failed to enable multiple MSI-X */
8341 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
8342 bp->num_queues,
8343 1 + bp->num_cnic_queues);
8344
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008345 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00008346 case BNX2X_INT_MODE_MSI:
8347 bnx2x_enable_msi(bp);
8348
8349 /* falling through... */
8350 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00008351 bp->num_ethernet_queues = 1;
8352 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00008353 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07008354 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07008355 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00008356 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
8357 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07008358 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008359 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07008360}
8361
Ariel Elior1ab44342013-01-01 05:22:23 +00008362/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008363static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
8364{
Ariel Elior290ca2b2013-01-01 05:22:31 +00008365 if (IS_SRIOV(bp))
8366 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008367 return L2_ILT_LINES(bp);
8368}
8369
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008370void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008371{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008372 struct ilt_client_info *ilt_client;
8373 struct bnx2x_ilt *ilt = BP_ILT(bp);
8374 u16 line = 0;
8375
8376 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8377 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8378
8379 /* CDU */
8380 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8381 ilt_client->client_num = ILT_CLIENT_CDU;
8382 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8383 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8384 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008385 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008386
8387 if (CNIC_SUPPORT(bp))
8388 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008389 ilt_client->end = line - 1;
8390
Merav Sicron51c1a582012-03-18 10:33:38 +00008391 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008392 ilt_client->start,
8393 ilt_client->end,
8394 ilt_client->page_size,
8395 ilt_client->flags,
8396 ilog2(ilt_client->page_size >> 12));
8397
8398 /* QM */
8399 if (QM_INIT(bp->qm_cid_count)) {
8400 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8401 ilt_client->client_num = ILT_CLIENT_QM;
8402 ilt_client->page_size = QM_ILT_PAGE_SZ;
8403 ilt_client->flags = 0;
8404 ilt_client->start = line;
8405
8406 /* 4 bytes for each cid */
8407 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8408 QM_ILT_PAGE_SZ);
8409
8410 ilt_client->end = line - 1;
8411
Merav Sicron51c1a582012-03-18 10:33:38 +00008412 DP(NETIF_MSG_IFUP,
8413 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008414 ilt_client->start,
8415 ilt_client->end,
8416 ilt_client->page_size,
8417 ilt_client->flags,
8418 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008419 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008420
Merav Sicron55c11942012-11-07 00:45:48 +00008421 if (CNIC_SUPPORT(bp)) {
8422 /* SRC */
8423 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8424 ilt_client->client_num = ILT_CLIENT_SRC;
8425 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8426 ilt_client->flags = 0;
8427 ilt_client->start = line;
8428 line += SRC_ILT_LINES;
8429 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008430
Merav Sicron55c11942012-11-07 00:45:48 +00008431 DP(NETIF_MSG_IFUP,
8432 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8433 ilt_client->start,
8434 ilt_client->end,
8435 ilt_client->page_size,
8436 ilt_client->flags,
8437 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008438
Merav Sicron55c11942012-11-07 00:45:48 +00008439 /* TM */
8440 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8441 ilt_client->client_num = ILT_CLIENT_TM;
8442 ilt_client->page_size = TM_ILT_PAGE_SZ;
8443 ilt_client->flags = 0;
8444 ilt_client->start = line;
8445 line += TM_ILT_LINES;
8446 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008447
Merav Sicron55c11942012-11-07 00:45:48 +00008448 DP(NETIF_MSG_IFUP,
8449 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8450 ilt_client->start,
8451 ilt_client->end,
8452 ilt_client->page_size,
8453 ilt_client->flags,
8454 ilog2(ilt_client->page_size >> 12));
8455 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008456
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008457 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008458}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008459
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008460/**
8461 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8462 *
8463 * @bp: driver handle
8464 * @fp: pointer to fastpath
8465 * @init_params: pointer to parameters structure
8466 *
8467 * parameters configured:
8468 * - HC configuration
8469 * - Queue's CDU context
8470 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008471static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008472 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008473{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008474 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008475 int cxt_index, cxt_offset;
8476
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008477 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8478 if (!IS_FCOE_FP(fp)) {
8479 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8480 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8481
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008482 /* If HC is supported, enable host coalescing in the transition
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008483 * to INIT state.
8484 */
8485 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8486 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8487
8488 /* HC rate */
8489 init_params->rx.hc_rate = bp->rx_ticks ?
8490 (1000000 / bp->rx_ticks) : 0;
8491 init_params->tx.hc_rate = bp->tx_ticks ?
8492 (1000000 / bp->tx_ticks) : 0;
8493
8494 /* FW SB ID */
8495 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8496 fp->fw_sb_id;
8497
8498 /*
8499 * CQ index among the SB indices: FCoE clients uses the default
8500 * SB, therefore it's different.
8501 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008502 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8503 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008504 }
8505
Ariel Elior6383c0b2011-07-14 08:31:57 +00008506 /* set maximum number of COSs supported by this queue */
8507 init_params->max_cos = fp->max_cos;
8508
Merav Sicron51c1a582012-03-18 10:33:38 +00008509 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008510 fp->index, init_params->max_cos);
8511
8512 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008513 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008514 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8515 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008516 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008517 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008518 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8519 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008520}
8521
Merav Sicron910cc722012-11-11 03:56:08 +00008522static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008523 struct bnx2x_queue_state_params *q_params,
8524 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8525 int tx_index, bool leading)
8526{
8527 memset(tx_only_params, 0, sizeof(*tx_only_params));
8528
8529 /* Set the command */
8530 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8531
8532 /* Set tx-only QUEUE flags: don't zero statistics */
8533 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8534
8535 /* choose the index of the cid to send the slow path on */
8536 tx_only_params->cid_index = tx_index;
8537
8538 /* Set general TX_ONLY_SETUP parameters */
8539 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8540
8541 /* Set Tx TX_ONLY_SETUP parameters */
8542 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8543
Merav Sicron51c1a582012-03-18 10:33:38 +00008544 DP(NETIF_MSG_IFUP,
8545 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008546 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8547 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8548 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8549
8550 /* send the ramrod */
8551 return bnx2x_queue_state_change(bp, q_params);
8552}
8553
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008554/**
8555 * bnx2x_setup_queue - setup queue
8556 *
8557 * @bp: driver handle
8558 * @fp: pointer to fastpath
8559 * @leading: is leading
8560 *
8561 * This function performs 2 steps in a Queue state machine
8562 * actually: 1) RESET->INIT 2) INIT->SETUP
8563 */
8564
8565int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8566 bool leading)
8567{
Yuval Mintz3b603062012-03-18 10:33:39 +00008568 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008569 struct bnx2x_queue_setup_params *setup_params =
8570 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008571 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8572 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008573 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008574 u8 tx_index;
8575
Merav Sicron51c1a582012-03-18 10:33:38 +00008576 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008577
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008578 /* reset IGU state skip FCoE L2 queue */
8579 if (!IS_FCOE_FP(fp))
8580 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008581 IGU_INT_ENABLE, 0);
8582
Barak Witkowski15192a82012-06-19 07:48:28 +00008583 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008584 /* We want to wait for completion in this context */
8585 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008586
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008587 /* Prepare the INIT parameters */
8588 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008589
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008590 /* Set the command */
8591 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008592
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008593 /* Change the state to INIT */
8594 rc = bnx2x_queue_state_change(bp, &q_params);
8595 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008596 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008597 return rc;
8598 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008599
Merav Sicron51c1a582012-03-18 10:33:38 +00008600 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008601
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008602 /* Now move the Queue to the SETUP state... */
8603 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008604
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008605 /* Set QUEUE flags */
8606 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008607
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008608 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008609 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8610 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008611
Ariel Elior6383c0b2011-07-14 08:31:57 +00008612 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008613 &setup_params->rxq_params);
8614
Ariel Elior6383c0b2011-07-14 08:31:57 +00008615 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8616 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008617
8618 /* Set the command */
8619 q_params.cmd = BNX2X_Q_CMD_SETUP;
8620
Merav Sicron55c11942012-11-07 00:45:48 +00008621 if (IS_FCOE_FP(fp))
8622 bp->fcoe_init = true;
8623
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008624 /* Change the state to SETUP */
8625 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008626 if (rc) {
8627 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8628 return rc;
8629 }
8630
8631 /* loop through the relevant tx-only indices */
8632 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8633 tx_index < fp->max_cos;
8634 tx_index++) {
8635
8636 /* prepare and send tx-only ramrod*/
8637 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8638 tx_only_params, tx_index, leading);
8639 if (rc) {
8640 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8641 fp->index, tx_index);
8642 return rc;
8643 }
8644 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008645
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008646 return rc;
8647}
8648
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008649static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008650{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008651 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008652 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008653 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008654 int rc, tx_index;
8655
Merav Sicron51c1a582012-03-18 10:33:38 +00008656 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008657
Barak Witkowski15192a82012-06-19 07:48:28 +00008658 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008659 /* We want to wait for completion in this context */
8660 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008661
Ariel Elior6383c0b2011-07-14 08:31:57 +00008662 /* close tx-only connections */
8663 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8664 tx_index < fp->max_cos;
8665 tx_index++){
8666
8667 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008668 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008669
Merav Sicron51c1a582012-03-18 10:33:38 +00008670 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008671 txdata->txq_index);
8672
8673 /* send halt terminate on tx-only connection */
8674 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8675 memset(&q_params.params.terminate, 0,
8676 sizeof(q_params.params.terminate));
8677 q_params.params.terminate.cid_index = tx_index;
8678
8679 rc = bnx2x_queue_state_change(bp, &q_params);
8680 if (rc)
8681 return rc;
8682
8683 /* send halt terminate on tx-only connection */
8684 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8685 memset(&q_params.params.cfc_del, 0,
8686 sizeof(q_params.params.cfc_del));
8687 q_params.params.cfc_del.cid_index = tx_index;
8688 rc = bnx2x_queue_state_change(bp, &q_params);
8689 if (rc)
8690 return rc;
8691 }
8692 /* Stop the primary connection: */
8693 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008694 q_params.cmd = BNX2X_Q_CMD_HALT;
8695 rc = bnx2x_queue_state_change(bp, &q_params);
8696 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008697 return rc;
8698
Ariel Elior6383c0b2011-07-14 08:31:57 +00008699 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008700 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008701 memset(&q_params.params.terminate, 0,
8702 sizeof(q_params.params.terminate));
8703 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008704 rc = bnx2x_queue_state_change(bp, &q_params);
8705 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008706 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008707 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008708 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008709 memset(&q_params.params.cfc_del, 0,
8710 sizeof(q_params.params.cfc_del));
8711 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008712 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008713}
8714
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008715static void bnx2x_reset_func(struct bnx2x *bp)
8716{
8717 int port = BP_PORT(bp);
8718 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008719 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008720
8721 /* Disable the function in the FW */
8722 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8723 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8724 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8725 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8726
8727 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008728 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008729 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008730 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008731 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8732 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008733 }
8734
Merav Sicron55c11942012-11-07 00:45:48 +00008735 if (CNIC_LOADED(bp))
8736 /* CNIC SB */
8737 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8738 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8739 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8740
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008741 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008742 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Yuval Mintz2de67432013-01-23 03:21:43 +00008743 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8744 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008745
8746 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8747 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8748 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008749
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008750 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008751 if (bp->common.int_block == INT_BLOCK_HC) {
8752 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8753 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8754 } else {
8755 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8756 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8757 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008758
Merav Sicron55c11942012-11-07 00:45:48 +00008759 if (CNIC_LOADED(bp)) {
8760 /* Disable Timer scan */
8761 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8762 /*
8763 * Wait for at least 10ms and up to 2 second for the timers
8764 * scan to complete
8765 */
8766 for (i = 0; i < 200; i++) {
Yuval Mintz639d65b2013-06-02 00:06:21 +00008767 usleep_range(10000, 20000);
Merav Sicron55c11942012-11-07 00:45:48 +00008768 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8769 break;
8770 }
Michael Chan37b091b2009-10-10 13:46:55 +00008771 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008772 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008773 bnx2x_clear_func_ilt(bp, func);
8774
8775 /* Timers workaround bug for E2: if this is vnic-3,
8776 * we need to set the entire ilt range for this timers.
8777 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008778 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008779 struct ilt_client_info ilt_cli;
8780 /* use dummy TM client */
8781 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8782 ilt_cli.start = 0;
8783 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8784 ilt_cli.client_num = ILT_CLIENT_TM;
8785
8786 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8787 }
8788
8789 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008790 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008791 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008792
8793 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008794}
8795
8796static void bnx2x_reset_port(struct bnx2x *bp)
8797{
8798 int port = BP_PORT(bp);
8799 u32 val;
8800
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008801 /* Reset physical Link */
8802 bnx2x__link_reset(bp);
8803
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008804 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8805
8806 /* Do not rcv packets to BRB */
8807 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8808 /* Do not direct rcv packets that are not for MCP to the BRB */
8809 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8810 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8811
8812 /* Configure AEU */
8813 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8814
8815 msleep(100);
8816 /* Check for BRB port occupancy */
8817 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8818 if (val)
8819 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008820 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008821
8822 /* TODO: Close Doorbell port? */
8823}
8824
Eric Dumazet1191cb82012-04-27 21:39:21 +00008825static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008826{
Yuval Mintz3b603062012-03-18 10:33:39 +00008827 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008828
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008829 /* Prepare parameters for function state transitions */
8830 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008831
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008832 func_params.f_obj = &bp->func_obj;
8833 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008834
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008835 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008836
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008837 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008838}
8839
Eric Dumazet1191cb82012-04-27 21:39:21 +00008840static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008841{
Yuval Mintz3b603062012-03-18 10:33:39 +00008842 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008843 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008844
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008845 /* Prepare parameters for function state transitions */
8846 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8847 func_params.f_obj = &bp->func_obj;
8848 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008849
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008850 /*
8851 * Try to stop the function the 'good way'. If fails (in case
8852 * of a parity error during bnx2x_chip_cleanup()) and we are
8853 * not in a debug mode, perform a state transaction in order to
8854 * enable further HW_RESET transaction.
8855 */
8856 rc = bnx2x_func_state_change(bp, &func_params);
8857 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008858#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008859 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008860#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008861 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008862 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8863 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008864#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008865 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008866
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008867 return 0;
8868}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008869
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008870/**
8871 * bnx2x_send_unload_req - request unload mode from the MCP.
8872 *
8873 * @bp: driver handle
8874 * @unload_mode: requested function's unload mode
8875 *
8876 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8877 */
8878u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8879{
8880 u32 reset_code = 0;
8881 int port = BP_PORT(bp);
8882
8883 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008884 if (unload_mode == UNLOAD_NORMAL)
8885 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008886
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008887 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008888 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008889
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008890 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008891 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008892 u8 *mac_addr = bp->dev->dev_addr;
Jon Mason29ed74c2013-09-11 11:22:39 -07008893 struct pci_dev *pdev = bp->pdev;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008894 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008895 u16 pmc;
8896
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008897 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008898 * preserve entry 0 which is used by the PMF
8899 */
David S. Miller8decf862011-09-22 03:23:13 -04008900 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008901
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008902 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008903 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008904
8905 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8906 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008907 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008908
David S. Miller88c51002011-10-07 13:38:43 -04008909 /* Enable the PME and clear the status */
Jon Mason29ed74c2013-09-11 11:22:39 -07008910 pci_read_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, &pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008911 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
Jon Mason29ed74c2013-09-11 11:22:39 -07008912 pci_write_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008913
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008914 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008915
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008916 } else
8917 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8918
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008919 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008920 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008921 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008922 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008923 int path = BP_PATH(bp);
8924
Merav Sicron51c1a582012-03-18 10:33:38 +00008925 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008926 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
8927 bnx2x_load_count[path][2]);
8928 bnx2x_load_count[path][0]--;
8929 bnx2x_load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008930 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008931 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
8932 bnx2x_load_count[path][2]);
8933 if (bnx2x_load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008934 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008935 else if (bnx2x_load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008936 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8937 else
8938 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8939 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008940
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008941 return reset_code;
8942}
8943
8944/**
8945 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8946 *
8947 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008948 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008949 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008950void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008951{
Yuval Mintz5d07d862012-09-13 02:56:21 +00008952 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8953
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008954 /* Report UNLOAD_DONE to MCP */
8955 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00008956 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008957}
8958
Eric Dumazet1191cb82012-04-27 21:39:21 +00008959static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008960{
8961 int tout = 50;
8962 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8963
8964 if (!bp->port.pmf)
8965 return 0;
8966
8967 /*
8968 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008969 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008970 * 1. Sync IRS for default SB
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008971 * 2. Sync SP queue - this guarantees us that attention handling started
8972 * 3. Wait, that TX disable/enable transaction completes
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008973 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008974 * 1+2 guarantee that if DCBx attention was scheduled it already changed
8975 * pending bit of transaction from STARTED-->TX_STOPPED, if we already
8976 * received completion for the transaction the state is TX_STOPPED.
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008977 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8978 * transaction.
8979 */
8980
8981 /* make sure default SB ISR is done */
8982 if (msix)
8983 synchronize_irq(bp->msix_table[0].vector);
8984 else
8985 synchronize_irq(bp->pdev->irq);
8986
8987 flush_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +02008988 flush_workqueue(bnx2x_iov_wq);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008989
8990 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8991 BNX2X_F_STATE_STARTED && tout--)
8992 msleep(20);
8993
8994 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8995 BNX2X_F_STATE_STARTED) {
8996#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008997 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008998 return -EBUSY;
8999#else
9000 /*
9001 * Failed to complete the transaction in a "good way"
9002 * Force both transactions with CLR bit
9003 */
Yuval Mintz3b603062012-03-18 10:33:39 +00009004 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009005
Merav Sicron51c1a582012-03-18 10:33:38 +00009006 DP(NETIF_MSG_IFDOWN,
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009007 "Hmmm... Unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009008
9009 func_params.f_obj = &bp->func_obj;
9010 __set_bit(RAMROD_DRV_CLR_ONLY,
9011 &func_params.ramrod_flags);
9012
9013 /* STARTED-->TX_ST0PPED */
9014 func_params.cmd = BNX2X_F_CMD_TX_STOP;
9015 bnx2x_func_state_change(bp, &func_params);
9016
9017 /* TX_ST0PPED-->STARTED */
9018 func_params.cmd = BNX2X_F_CMD_TX_START;
9019 return bnx2x_func_state_change(bp, &func_params);
9020#endif
9021 }
9022
9023 return 0;
9024}
9025
Yuval Mintz5d07d862012-09-13 02:56:21 +00009026void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009027{
9028 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00009029 int i, rc = 0;
9030 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00009031 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009032 u32 reset_code;
9033
9034 /* Wait until tx fastpath tasks complete */
9035 for_each_tx_queue(bp, i) {
9036 struct bnx2x_fastpath *fp = &bp->fp[i];
9037
Ariel Elior6383c0b2011-07-14 08:31:57 +00009038 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00009039 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009040#ifdef BNX2X_STOP_ON_ERROR
9041 if (rc)
9042 return;
9043#endif
9044 }
9045
9046 /* Give HW time to discard old tx messages */
Yuval Mintz0926d492013-01-23 03:21:45 +00009047 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009048
9049 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00009050 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
9051 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009052 if (rc < 0)
9053 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
9054
9055 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00009056 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009057 true);
9058 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00009059 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
9060 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009061
9062 /* Disable LLH */
9063 if (!CHIP_IS_E1(bp))
9064 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
9065
9066 /* Set "drop all" (stop Rx).
9067 * We need to take a netif_addr_lock() here in order to prevent
9068 * a race between the completion code and this code.
9069 */
9070 netif_addr_lock_bh(bp->dev);
9071 /* Schedule the rx_mode command */
9072 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
9073 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
9074 else
9075 bnx2x_set_storm_rx_mode(bp);
9076
9077 /* Cleanup multicast configuration */
9078 rparam.mcast_obj = &bp->mcast_obj;
9079 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
9080 if (rc < 0)
9081 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
9082
9083 netif_addr_unlock_bh(bp->dev);
9084
Ariel Eliorf1929b02013-01-01 05:22:41 +00009085 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009086
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009087 /*
9088 * Send the UNLOAD_REQUEST to the MCP. This will return if
9089 * this function should perform FUNC, PORT or COMMON HW
9090 * reset.
9091 */
9092 reset_code = bnx2x_send_unload_req(bp, unload_mode);
9093
9094 /*
9095 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009096 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009097 */
9098 rc = bnx2x_func_wait_started(bp);
9099 if (rc) {
9100 BNX2X_ERR("bnx2x_func_wait_started failed\n");
9101#ifdef BNX2X_STOP_ON_ERROR
9102 return;
9103#endif
9104 }
9105
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009106 /* Close multi and leading connections
9107 * Completions for ramrods are collected in a synchronous way
9108 */
Merav Sicron55c11942012-11-07 00:45:48 +00009109 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009110 if (bnx2x_stop_queue(bp, i))
9111#ifdef BNX2X_STOP_ON_ERROR
9112 return;
9113#else
9114 goto unload_error;
9115#endif
Merav Sicron55c11942012-11-07 00:45:48 +00009116
9117 if (CNIC_LOADED(bp)) {
9118 for_each_cnic_queue(bp, i)
9119 if (bnx2x_stop_queue(bp, i))
9120#ifdef BNX2X_STOP_ON_ERROR
9121 return;
9122#else
9123 goto unload_error;
9124#endif
9125 }
9126
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009127 /* If SP settings didn't get completed so far - something
9128 * very wrong has happen.
9129 */
9130 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
9131 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
9132
9133#ifndef BNX2X_STOP_ON_ERROR
9134unload_error:
9135#endif
9136 rc = bnx2x_func_stop(bp);
9137 if (rc) {
9138 BNX2X_ERR("Function stop failed!\n");
9139#ifdef BNX2X_STOP_ON_ERROR
9140 return;
9141#endif
9142 }
9143
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009144 /* Disable HW interrupts, NAPI */
9145 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00009146 /* Delete all NAPI objects */
9147 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00009148 if (CNIC_LOADED(bp))
9149 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009150
9151 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009152 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009153
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009154 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009155 rc = bnx2x_reset_hw(bp, reset_code);
9156 if (rc)
9157 BNX2X_ERR("HW_RESET failed\n");
9158
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009159 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009160 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009161}
9162
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00009163void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009164{
9165 u32 val;
9166
Merav Sicron51c1a582012-03-18 10:33:38 +00009167 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009168
9169 if (CHIP_IS_E1(bp)) {
9170 int port = BP_PORT(bp);
9171 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
9172 MISC_REG_AEU_MASK_ATTN_FUNC_0;
9173
9174 val = REG_RD(bp, addr);
9175 val &= ~(0x300);
9176 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009177 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009178 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
9179 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
9180 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
9181 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
9182 }
9183}
9184
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009185/* Close gates #2, #3 and #4: */
9186static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
9187{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009188 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009189
9190 /* Gates #2 and #4a are closed/opened for "not E1" only */
9191 if (!CHIP_IS_E1(bp)) {
9192 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009193 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009194 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009195 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009196 }
9197
9198 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009199 if (CHIP_IS_E1x(bp)) {
9200 /* Prevent interrupts from HC on both ports */
9201 val = REG_RD(bp, HC_REG_CONFIG_1);
9202 REG_WR(bp, HC_REG_CONFIG_1,
9203 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
9204 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
9205
9206 val = REG_RD(bp, HC_REG_CONFIG_0);
9207 REG_WR(bp, HC_REG_CONFIG_0,
9208 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
9209 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
9210 } else {
Jorrit Schippersd82603c2012-12-27 17:33:02 +01009211 /* Prevent incoming interrupts in IGU */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009212 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
9213
9214 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
9215 (!close) ?
9216 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
9217 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
9218 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009219
Merav Sicron51c1a582012-03-18 10:33:38 +00009220 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009221 close ? "closing" : "opening");
9222 mmiowb();
9223}
9224
9225#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
9226
9227static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
9228{
9229 /* Do some magic... */
9230 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9231 *magic_val = val & SHARED_MF_CLP_MAGIC;
9232 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
9233}
9234
Dmitry Kravkove8920672011-05-04 23:52:40 +00009235/**
9236 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009237 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009238 * @bp: driver handle
9239 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009240 */
9241static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
9242{
9243 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009244 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9245 MF_CFG_WR(bp, shared_mf_config.clp_mb,
9246 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
9247}
9248
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009249/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00009250 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009251 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009252 * @bp: driver handle
9253 * @magic_val: old value of 'magic' bit.
9254 *
9255 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009256 */
9257static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
9258{
9259 u32 shmem;
9260 u32 validity_offset;
9261
Merav Sicron51c1a582012-03-18 10:33:38 +00009262 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009263
9264 /* Set `magic' bit in order to save MF config */
9265 if (!CHIP_IS_E1(bp))
9266 bnx2x_clp_reset_prep(bp, magic_val);
9267
9268 /* Get shmem offset */
9269 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009270 validity_offset =
9271 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009272
9273 /* Clear validity map flags */
9274 if (shmem > 0)
9275 REG_WR(bp, shmem + validity_offset, 0);
9276}
9277
9278#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
9279#define MCP_ONE_TIMEOUT 100 /* 100 ms */
9280
Dmitry Kravkove8920672011-05-04 23:52:40 +00009281/**
9282 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009283 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009284 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009285 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00009286static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009287{
9288 /* special handling for emulation and FPGA,
9289 wait 10 times longer */
9290 if (CHIP_REV_IS_SLOW(bp))
9291 msleep(MCP_ONE_TIMEOUT*10);
9292 else
9293 msleep(MCP_ONE_TIMEOUT);
9294}
9295
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009296/*
9297 * initializes bp->common.shmem_base and waits for validity signature to appear
9298 */
9299static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009300{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009301 int cnt = 0;
9302 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009303
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009304 do {
9305 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
9306 if (bp->common.shmem_base) {
9307 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9308 if (val & SHR_MEM_VALIDITY_MB)
9309 return 0;
9310 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009311
9312 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009313
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009314 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009315
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009316 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009317
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009318 return -ENODEV;
9319}
9320
9321static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
9322{
9323 int rc = bnx2x_init_shmem(bp);
9324
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009325 /* Restore the `magic' bit value */
9326 if (!CHIP_IS_E1(bp))
9327 bnx2x_clp_reset_done(bp, magic_val);
9328
9329 return rc;
9330}
9331
9332static void bnx2x_pxp_prep(struct bnx2x *bp)
9333{
9334 if (!CHIP_IS_E1(bp)) {
9335 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
9336 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009337 mmiowb();
9338 }
9339}
9340
9341/*
9342 * Reset the whole chip except for:
9343 * - PCIE core
9344 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
9345 * one reset bit)
9346 * - IGU
9347 * - MISC (including AEU)
9348 * - GRC
9349 * - RBCN, RBCP
9350 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009351static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009352{
9353 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009354 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009355
9356 /*
9357 * Bits that have to be set in reset_mask2 if we want to reset 'global'
9358 * (per chip) blocks.
9359 */
9360 global_bits2 =
9361 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
9362 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009363
Barak Witkowskic55e7712012-12-02 04:05:46 +00009364 /* Don't reset the following blocks.
9365 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
9366 * reset, as in 4 port device they might still be owned
9367 * by the MCP (there is only one leader per path).
9368 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009369 not_reset_mask1 =
9370 MISC_REGISTERS_RESET_REG_1_RST_HC |
9371 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9372 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9373
9374 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009375 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009376 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9377 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9378 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9379 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9380 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9381 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009382 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9383 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00009384 MISC_REGISTERS_RESET_REG_2_PGLC |
9385 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9386 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9387 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9388 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9389 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9390 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009391
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009392 /*
9393 * Keep the following blocks in reset:
9394 * - all xxMACs are handled by the bnx2x_link code.
9395 */
9396 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009397 MISC_REGISTERS_RESET_REG_2_XMAC |
9398 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9399
9400 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009401 reset_mask1 = 0xffffffff;
9402
9403 if (CHIP_IS_E1(bp))
9404 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009405 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009406 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009407 else if (CHIP_IS_E2(bp))
9408 reset_mask2 = 0xfffff;
9409 else /* CHIP_IS_E3 */
9410 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009411
9412 /* Don't reset global blocks unless we need to */
9413 if (!global)
9414 reset_mask2 &= ~global_bits2;
9415
9416 /*
9417 * In case of attention in the QM, we need to reset PXP
9418 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9419 * because otherwise QM reset would release 'close the gates' shortly
9420 * before resetting the PXP, then the PSWRQ would send a write
9421 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9422 * read the payload data from PSWWR, but PSWWR would not
9423 * respond. The write queue in PGLUE would stuck, dmae commands
9424 * would not return. Therefore it's important to reset the second
9425 * reset register (containing the
9426 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9427 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9428 * bit).
9429 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009430 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9431 reset_mask2 & (~not_reset_mask2));
9432
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009433 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9434 reset_mask1 & (~not_reset_mask1));
9435
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009436 barrier();
9437 mmiowb();
9438
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009439 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9440 reset_mask2 & (~stay_reset2));
9441
9442 barrier();
9443 mmiowb();
9444
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009445 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009446 mmiowb();
9447}
9448
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009449/**
9450 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9451 * It should get cleared in no more than 1s.
9452 *
9453 * @bp: driver handle
9454 *
9455 * It should get cleared in no more than 1s. Returns 0 if
9456 * pending writes bit gets cleared.
9457 */
9458static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9459{
9460 u32 cnt = 1000;
9461 u32 pend_bits = 0;
9462
9463 do {
9464 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9465
9466 if (pend_bits == 0)
9467 break;
9468
Yuval Mintz0926d492013-01-23 03:21:45 +00009469 usleep_range(1000, 2000);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009470 } while (cnt-- > 0);
9471
9472 if (cnt <= 0) {
9473 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9474 pend_bits);
9475 return -EBUSY;
9476 }
9477
9478 return 0;
9479}
9480
9481static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009482{
9483 int cnt = 1000;
9484 u32 val = 0;
9485 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Yuval Mintz2de67432013-01-23 03:21:43 +00009486 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009487
9488 /* Empty the Tetris buffer, wait for 1s */
9489 do {
9490 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9491 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9492 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9493 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9494 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009495 if (CHIP_IS_E3(bp))
9496 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9497
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009498 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9499 ((port_is_idle_0 & 0x1) == 0x1) &&
9500 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009501 (pgl_exp_rom2 == 0xffffffff) &&
9502 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009503 break;
Yuval Mintz0926d492013-01-23 03:21:45 +00009504 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009505 } while (cnt-- > 0);
9506
9507 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009508 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9509 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009510 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9511 pgl_exp_rom2);
9512 return -EAGAIN;
9513 }
9514
9515 barrier();
9516
9517 /* Close gates #2, #3 and #4 */
9518 bnx2x_set_234_gates(bp, true);
9519
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009520 /* Poll for IGU VQs for 57712 and newer chips */
9521 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9522 return -EAGAIN;
9523
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009524 /* TBD: Indicate that "process kill" is in progress to MCP */
9525
9526 /* Clear "unprepared" bit */
9527 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9528 barrier();
9529
9530 /* Make sure all is written to the chip before the reset */
9531 mmiowb();
9532
9533 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9534 * PSWHST, GRC and PSWRD Tetris buffer.
9535 */
Yuval Mintz0926d492013-01-23 03:21:45 +00009536 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009537
9538 /* Prepare to chip reset: */
9539 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009540 if (global)
9541 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009542
9543 /* PXP */
9544 bnx2x_pxp_prep(bp);
9545 barrier();
9546
9547 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009548 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009549 barrier();
9550
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +02009551 /* clear errors in PGB */
9552 if (!CHIP_IS_E1x(bp))
9553 REG_WR(bp, PGLUE_B_REG_LATCHED_ERRORS_CLR, 0x7f);
9554
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009555 /* Recover after reset: */
9556 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009557 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009558 return -EAGAIN;
9559
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009560 /* TBD: Add resetting the NO_MCP mode DB here */
9561
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009562 /* Open the gates #2, #3 and #4 */
9563 bnx2x_set_234_gates(bp, false);
9564
9565 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9566 * reset state, re-enable attentions. */
9567
9568 return 0;
9569}
9570
Merav Sicron910cc722012-11-11 03:56:08 +00009571static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009572{
9573 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009574 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009575 u32 load_code;
9576
9577 /* if not going to reset MCP - load "fake" driver to reset HW while
9578 * driver is owner of the HW
9579 */
9580 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009581 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9582 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009583 if (!load_code) {
9584 BNX2X_ERR("MCP response failure, aborting\n");
9585 rc = -EAGAIN;
9586 goto exit_leader_reset;
9587 }
9588 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9589 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9590 BNX2X_ERR("MCP unexpected resp, aborting\n");
9591 rc = -EAGAIN;
9592 goto exit_leader_reset2;
9593 }
9594 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9595 if (!load_code) {
9596 BNX2X_ERR("MCP response failure, aborting\n");
9597 rc = -EAGAIN;
9598 goto exit_leader_reset2;
9599 }
9600 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009601
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009602 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009603 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009604 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9605 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009606 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009607 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009608 }
9609
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009610 /*
9611 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9612 * state.
9613 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009614 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009615 if (global)
9616 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009617
Ariel Elior95c6c6162012-01-26 06:01:52 +00009618exit_leader_reset2:
9619 /* unload "fake driver" if it was loaded */
9620 if (!global && !BP_NOMCP(bp)) {
9621 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9622 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9623 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009624exit_leader_reset:
9625 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009626 bnx2x_release_leader_lock(bp);
9627 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009628 return rc;
9629}
9630
Eric Dumazet1191cb82012-04-27 21:39:21 +00009631static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009632{
9633 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9634
9635 /* Disconnect this device */
9636 netif_device_detach(bp->dev);
9637
9638 /*
9639 * Block ifup for all function on this engine until "process kill"
9640 * or power cycle.
9641 */
9642 bnx2x_set_reset_in_progress(bp);
9643
9644 /* Shut down the power */
9645 bnx2x_set_power_state(bp, PCI_D3hot);
9646
9647 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9648
9649 smp_mb();
9650}
9651
9652/*
9653 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009654 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009655 * will never be called when netif_running(bp->dev) is false.
9656 */
9657static void bnx2x_parity_recover(struct bnx2x *bp)
9658{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009659 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009660 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009661 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009662
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009663 DP(NETIF_MSG_HW, "Handling parity\n");
9664 while (1) {
9665 switch (bp->recovery_state) {
9666 case BNX2X_RECOVERY_INIT:
9667 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009668 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9669 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009670
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009671 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009672 if (bnx2x_trylock_leader_lock(bp)) {
9673 bnx2x_set_reset_in_progress(bp);
9674 /*
9675 * Check if there is a global attention and if
9676 * there was a global attention, set the global
9677 * reset bit.
9678 */
9679
9680 if (global)
9681 bnx2x_set_reset_global(bp);
9682
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009683 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009684 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009685
9686 /* Stop the driver */
9687 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009688 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009689 return;
9690
9691 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009692
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009693 /* Ensure "is_leader", MCP command sequence and
9694 * "recovery_state" update values are seen on other
9695 * CPUs.
9696 */
9697 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009698 break;
9699
9700 case BNX2X_RECOVERY_WAIT:
9701 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9702 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009703 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009704 bool other_load_status =
9705 bnx2x_get_load_status(bp, other_engine);
9706 bool load_status =
9707 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009708 global = bnx2x_reset_is_global(bp);
9709
9710 /*
9711 * In case of a parity in a global block, let
9712 * the first leader that performs a
9713 * leader_reset() reset the global blocks in
9714 * order to clear global attentions. Otherwise
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009715 * the gates will remain closed for that
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009716 * engine.
9717 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009718 if (load_status ||
9719 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009720 /* Wait until all other functions get
9721 * down.
9722 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009723 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009724 HZ/10);
9725 return;
9726 } else {
9727 /* If all other functions got down -
9728 * try to bring the chip back to
9729 * normal. In any case it's an exit
9730 * point for a leader.
9731 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009732 if (bnx2x_leader_reset(bp)) {
9733 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009734 return;
9735 }
9736
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009737 /* If we are here, means that the
9738 * leader has succeeded and doesn't
9739 * want to be a leader any more. Try
9740 * to continue as a none-leader.
9741 */
9742 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009743 }
9744 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009745 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009746 /* Try to get a LEADER_LOCK HW lock as
9747 * long as a former leader may have
9748 * been unloaded by the user or
9749 * released a leadership by another
9750 * reason.
9751 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009752 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009753 /* I'm a leader now! Restart a
9754 * switch case.
9755 */
9756 bp->is_leader = 1;
9757 break;
9758 }
9759
Ariel Elior7be08a72011-07-14 08:31:19 +00009760 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009761 HZ/10);
9762 return;
9763
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009764 } else {
9765 /*
9766 * If there was a global attention, wait
9767 * for it to be cleared.
9768 */
9769 if (bnx2x_reset_is_global(bp)) {
9770 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009771 &bp->sp_rtnl_task,
9772 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009773 return;
9774 }
9775
Ariel Elior7a752992012-01-26 06:01:53 +00009776 error_recovered =
9777 bp->eth_stats.recoverable_error;
9778 error_unrecovered =
9779 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009780 bp->recovery_state =
9781 BNX2X_RECOVERY_NIC_LOADING;
9782 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009783 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009784 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009785 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009786 /* Disconnect this device */
9787 netif_device_detach(bp->dev);
9788 /* Shut down the power */
9789 bnx2x_set_power_state(
9790 bp, PCI_D3hot);
9791 smp_mb();
9792 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009793 bp->recovery_state =
9794 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009795 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009796 smp_mb();
9797 }
Ariel Elior7a752992012-01-26 06:01:53 +00009798 bp->eth_stats.recoverable_error =
9799 error_recovered;
9800 bp->eth_stats.unrecoverable_error =
9801 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009802
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009803 return;
9804 }
9805 }
9806 default:
9807 return;
9808 }
9809 }
9810}
9811
Michal Schmidt56ad3152012-02-16 02:38:48 +00009812static int bnx2x_close(struct net_device *dev);
9813
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009814/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9815 * scheduled on a general queue in order to prevent a dead lock.
9816 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009817static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009818{
Ariel Elior7be08a72011-07-14 08:31:19 +00009819 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009820
9821 rtnl_lock();
9822
Ariel Elior8395be52013-01-01 05:22:44 +00009823 if (!netif_running(bp->dev)) {
9824 rtnl_unlock();
9825 return;
9826 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009827
Ariel Elior7be08a72011-07-14 08:31:19 +00009828 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009829#ifdef BNX2X_STOP_ON_ERROR
9830 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9831 "you will need to reboot when done\n");
9832 goto sp_rtnl_not_reset;
9833#endif
Ariel Elior7be08a72011-07-14 08:31:19 +00009834 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009835 * Clear all pending SP commands as we are going to reset the
9836 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009837 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009838 bp->sp_rtnl_state = 0;
9839 smp_mb();
9840
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009841 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009842
Ariel Elior8395be52013-01-01 05:22:44 +00009843 rtnl_unlock();
9844 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009845 }
9846
9847 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009848#ifdef BNX2X_STOP_ON_ERROR
9849 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9850 "you will need to reboot when done\n");
9851 goto sp_rtnl_not_reset;
9852#endif
9853
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009854 /*
9855 * Clear all pending SP commands as we are going to reset the
9856 * function anyway.
9857 */
9858 bp->sp_rtnl_state = 0;
9859 smp_mb();
9860
Yuval Mintz5d07d862012-09-13 02:56:21 +00009861 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009862 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009863
Ariel Elior8395be52013-01-01 05:22:44 +00009864 rtnl_unlock();
9865 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009866 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009867#ifdef BNX2X_STOP_ON_ERROR
9868sp_rtnl_not_reset:
9869#endif
9870 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9871 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009872 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9873 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009874 /*
9875 * in case of fan failure we need to reset id if the "stop on error"
9876 * debug flag is set, since we trying to prevent permanent overheating
9877 * damage
9878 */
9879 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009880 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009881 netif_device_detach(bp->dev);
9882 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +00009883 rtnl_unlock();
9884 return;
Ariel Elior83048592011-11-13 04:34:29 +00009885 }
9886
Ariel Elior381ac162013-01-01 05:22:29 +00009887 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9888 DP(BNX2X_MSG_SP,
9889 "sending set mcast vf pf channel message from rtnl sp-task\n");
9890 bnx2x_vfpf_set_mcast(bp->dev);
9891 }
Ariel Elior78c3bcc2013-06-20 17:39:08 +03009892 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
9893 &bp->sp_rtnl_state)){
9894 if (!test_bit(__LINK_STATE_NOCARRIER, &bp->dev->state)) {
9895 bnx2x_tx_disable(bp);
9896 BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n");
9897 }
9898 }
Ariel Elior381ac162013-01-01 05:22:29 +00009899
Yuval Mintz8b09be52013-08-01 17:30:59 +03009900 if (test_and_clear_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state)) {
9901 DP(BNX2X_MSG_SP, "Handling Rx Mode setting\n");
9902 bnx2x_set_rx_mode_inner(bp);
Ariel Elior381ac162013-01-01 05:22:29 +00009903 }
9904
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00009905 if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
9906 &bp->sp_rtnl_state))
9907 bnx2x_pf_set_vfs_vlan(bp);
9908
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02009909 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_STOP, &bp->sp_rtnl_state)) {
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009910 bnx2x_dcbx_stop_hw_tx(bp);
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009911 bnx2x_dcbx_resume_hw_tx(bp);
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02009912 }
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009913
Yuval Mintz42f82772014-03-23 18:12:23 +02009914 if (test_and_clear_bit(BNX2X_SP_RTNL_GET_DRV_VERSION,
9915 &bp->sp_rtnl_state))
9916 bnx2x_update_mng_version(bp);
9917
Ariel Elior8395be52013-01-01 05:22:44 +00009918 /* work which needs rtnl lock not-taken (as it takes the lock itself and
9919 * can be called from other contexts as well)
9920 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009921 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +00009922
Ariel Elior64112802013-01-07 00:50:23 +00009923 /* enable SR-IOV if applicable */
Ariel Elior8395be52013-01-01 05:22:44 +00009924 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior3c76fef2013-03-11 05:17:46 +00009925 &bp->sp_rtnl_state)) {
9926 bnx2x_disable_sriov(bp);
Ariel Elior64112802013-01-07 00:50:23 +00009927 bnx2x_enable_sriov(bp);
Ariel Elior3c76fef2013-03-11 05:17:46 +00009928 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009929}
9930
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009931static void bnx2x_period_task(struct work_struct *work)
9932{
9933 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9934
9935 if (!netif_running(bp->dev))
9936 goto period_task_exit;
9937
9938 if (CHIP_REV_IS_SLOW(bp)) {
9939 BNX2X_ERR("period task called on emulation, ignoring\n");
9940 goto period_task_exit;
9941 }
9942
9943 bnx2x_acquire_phy_lock(bp);
9944 /*
9945 * The barrier is needed to ensure the ordering between the writing to
9946 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9947 * the reading here.
9948 */
9949 smp_mb();
9950 if (bp->port.pmf) {
9951 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9952
9953 /* Re-queue task in 1 sec */
9954 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9955 }
9956
9957 bnx2x_release_phy_lock(bp);
9958period_task_exit:
9959 return;
9960}
9961
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009962/*
9963 * Init service functions
9964 */
9965
stephen hemmingera8f47eb2014-01-09 22:20:11 -08009966static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009967{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009968 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9969 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9970 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009971}
9972
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009973static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
9974 struct bnx2x_mac_vals *vals)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009975{
Yuval Mintz452427b2012-03-26 20:47:07 +00009976 u32 val, base_addr, offset, mask, reset_reg;
9977 bool mac_stopped = false;
9978 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009979
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009980 /* reset addresses as they also mark which values were changed */
9981 vals->bmac_addr = 0;
9982 vals->umac_addr = 0;
9983 vals->xmac_addr = 0;
9984 vals->emac_addr = 0;
9985
Yuval Mintz452427b2012-03-26 20:47:07 +00009986 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04009987
Yuval Mintz452427b2012-03-26 20:47:07 +00009988 if (!CHIP_IS_E3(bp)) {
9989 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9990 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9991 if ((mask & reset_reg) && val) {
9992 u32 wb_data[2];
9993 BNX2X_DEV_INFO("Disable bmac Rx\n");
9994 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9995 : NIG_REG_INGRESS_BMAC0_MEM;
9996 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9997 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00009998
Yuval Mintz452427b2012-03-26 20:47:07 +00009999 /*
10000 * use rd/wr since we cannot use dmae. This is safe
10001 * since MCP won't access the bus due to the request
10002 * to unload, and no function on the path can be
10003 * loaded at this time.
10004 */
10005 wb_data[0] = REG_RD(bp, base_addr + offset);
10006 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010007 vals->bmac_addr = base_addr + offset;
10008 vals->bmac_val[0] = wb_data[0];
10009 vals->bmac_val[1] = wb_data[1];
Yuval Mintz452427b2012-03-26 20:47:07 +000010010 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010011 REG_WR(bp, vals->bmac_addr, wb_data[0]);
10012 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
Yuval Mintz452427b2012-03-26 20:47:07 +000010013 }
10014 BNX2X_DEV_INFO("Disable emac Rx\n");
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010015 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
10016 vals->emac_val = REG_RD(bp, vals->emac_addr);
10017 REG_WR(bp, vals->emac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010018 mac_stopped = true;
10019 } else {
10020 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
10021 BNX2X_DEV_INFO("Disable xmac Rx\n");
10022 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
10023 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
10024 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10025 val & ~(1 << 1));
10026 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10027 val | (1 << 1));
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010028 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
10029 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
10030 REG_WR(bp, vals->xmac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010031 mac_stopped = true;
10032 }
10033 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
10034 if (mask & reset_reg) {
10035 BNX2X_DEV_INFO("Disable umac Rx\n");
10036 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010037 vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
10038 vals->umac_val = REG_RD(bp, vals->umac_addr);
10039 REG_WR(bp, vals->umac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010040 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -040010041 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010042 }
Ariel Eliorf16da432012-01-26 06:01:50 +000010043
Yuval Mintz452427b2012-03-26 20:47:07 +000010044 if (mac_stopped)
10045 msleep(20);
Yuval Mintz452427b2012-03-26 20:47:07 +000010046}
10047
10048#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
10049#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
10050#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
10051#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
10052
Yuval Mintz91ebb922013-12-26 09:57:07 +020010053#define BCM_5710_UNDI_FW_MF_MAJOR (0x07)
10054#define BCM_5710_UNDI_FW_MF_MINOR (0x08)
10055#define BCM_5710_UNDI_FW_MF_VERS (0x05)
10056#define BNX2X_PREV_UNDI_MF_PORT(p) (0x1a150c + ((p) << 4))
10057#define BNX2X_PREV_UNDI_MF_FUNC(f) (0x1a184c + ((f) << 4))
10058static bool bnx2x_prev_unload_undi_fw_supports_mf(struct bnx2x *bp)
10059{
10060 u8 major, minor, version;
10061 u32 fw;
10062
10063 /* Must check that FW is loaded */
10064 if (!(REG_RD(bp, MISC_REG_RESET_REG_1) &
10065 MISC_REGISTERS_RESET_REG_1_RST_XSEM)) {
10066 BNX2X_DEV_INFO("XSEM is reset - UNDI MF FW is not loaded\n");
10067 return false;
10068 }
10069
10070 /* Read Currently loaded FW version */
10071 fw = REG_RD(bp, XSEM_REG_PRAM);
10072 major = fw & 0xff;
10073 minor = (fw >> 0x8) & 0xff;
10074 version = (fw >> 0x10) & 0xff;
10075 BNX2X_DEV_INFO("Loaded FW: 0x%08x: Major 0x%02x Minor 0x%02x Version 0x%02x\n",
10076 fw, major, minor, version);
10077
10078 if (major > BCM_5710_UNDI_FW_MF_MAJOR)
10079 return true;
10080
10081 if ((major == BCM_5710_UNDI_FW_MF_MAJOR) &&
10082 (minor > BCM_5710_UNDI_FW_MF_MINOR))
10083 return true;
10084
10085 if ((major == BCM_5710_UNDI_FW_MF_MAJOR) &&
10086 (minor == BCM_5710_UNDI_FW_MF_MINOR) &&
10087 (version >= BCM_5710_UNDI_FW_MF_VERS))
10088 return true;
10089
10090 return false;
10091}
10092
10093static void bnx2x_prev_unload_undi_mf(struct bnx2x *bp)
10094{
10095 int i;
10096
10097 /* Due to legacy (FW) code, the first function on each engine has a
10098 * different offset macro from the rest of the functions.
10099 * Setting this for all 8 functions is harmless regardless of whether
10100 * this is actually a multi-function device.
10101 */
10102 for (i = 0; i < 2; i++)
10103 REG_WR(bp, BNX2X_PREV_UNDI_MF_PORT(i), 1);
10104
10105 for (i = 2; i < 8; i++)
10106 REG_WR(bp, BNX2X_PREV_UNDI_MF_FUNC(i - 2), 1);
10107
10108 BNX2X_DEV_INFO("UNDI FW (MF) set to discard\n");
10109}
10110
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010111static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +000010112{
10113 u16 rcq, bd;
10114 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
10115
10116 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
10117 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
10118
10119 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
10120 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
10121
10122 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
10123 port, bd, rcq);
10124}
10125
Bill Pemberton0329aba2012-12-03 09:24:24 -050010126static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010127{
Yuval Mintz5d07d862012-09-13 02:56:21 +000010128 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
10129 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +000010130 if (!rc) {
10131 BNX2X_ERR("MCP response failure, aborting\n");
10132 return -EBUSY;
10133 }
10134
10135 return 0;
10136}
10137
Barak Witkowskic63da992012-12-05 23:04:03 +000010138static struct bnx2x_prev_path_list *
10139 bnx2x_prev_path_get_entry(struct bnx2x *bp)
10140{
10141 struct bnx2x_prev_path_list *tmp_list;
10142
10143 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
10144 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
10145 bp->pdev->bus->number == tmp_list->bus &&
10146 BP_PATH(bp) == tmp_list->path)
10147 return tmp_list;
10148
10149 return NULL;
10150}
10151
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010152static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
10153{
10154 struct bnx2x_prev_path_list *tmp_list;
10155 int rc;
10156
10157 rc = down_interruptible(&bnx2x_prev_sem);
10158 if (rc) {
10159 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10160 return rc;
10161 }
10162
10163 tmp_list = bnx2x_prev_path_get_entry(bp);
10164 if (tmp_list) {
10165 tmp_list->aer = 1;
10166 rc = 0;
10167 } else {
10168 BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
10169 BP_PATH(bp));
10170 }
10171
10172 up(&bnx2x_prev_sem);
10173
10174 return rc;
10175}
10176
Bill Pemberton0329aba2012-12-03 09:24:24 -050010177static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010178{
10179 struct bnx2x_prev_path_list *tmp_list;
Peter Senna Tschudinb85d7172013-10-02 14:19:49 +020010180 bool rc = false;
Yuval Mintz452427b2012-03-26 20:47:07 +000010181
10182 if (down_trylock(&bnx2x_prev_sem))
10183 return false;
10184
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010185 tmp_list = bnx2x_prev_path_get_entry(bp);
10186 if (tmp_list) {
10187 if (tmp_list->aer) {
10188 DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
10189 BP_PATH(bp));
10190 } else {
Yuval Mintz452427b2012-03-26 20:47:07 +000010191 rc = true;
10192 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
10193 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010194 }
10195 }
10196
10197 up(&bnx2x_prev_sem);
10198
10199 return rc;
10200}
10201
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010202bool bnx2x_port_after_undi(struct bnx2x *bp)
10203{
10204 struct bnx2x_prev_path_list *entry;
10205 bool val;
10206
10207 down(&bnx2x_prev_sem);
10208
10209 entry = bnx2x_prev_path_get_entry(bp);
10210 val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
10211
10212 up(&bnx2x_prev_sem);
10213
10214 return val;
10215}
10216
Barak Witkowskic63da992012-12-05 23:04:03 +000010217static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +000010218{
10219 struct bnx2x_prev_path_list *tmp_list;
10220 int rc;
10221
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010222 rc = down_interruptible(&bnx2x_prev_sem);
10223 if (rc) {
10224 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10225 return rc;
10226 }
10227
10228 /* Check whether the entry for this path already exists */
10229 tmp_list = bnx2x_prev_path_get_entry(bp);
10230 if (tmp_list) {
10231 if (!tmp_list->aer) {
10232 BNX2X_ERR("Re-Marking the path.\n");
10233 } else {
10234 DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
10235 BP_PATH(bp));
10236 tmp_list->aer = 0;
10237 }
10238 up(&bnx2x_prev_sem);
10239 return 0;
10240 }
10241 up(&bnx2x_prev_sem);
10242
10243 /* Create an entry for this path and add it */
Devendra Nagaea4b3852012-07-29 03:19:23 +000010244 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +000010245 if (!tmp_list) {
10246 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
10247 return -ENOMEM;
10248 }
10249
10250 tmp_list->bus = bp->pdev->bus->number;
10251 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
10252 tmp_list->path = BP_PATH(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010253 tmp_list->aer = 0;
Barak Witkowskic63da992012-12-05 23:04:03 +000010254 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010255
10256 rc = down_interruptible(&bnx2x_prev_sem);
10257 if (rc) {
10258 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10259 kfree(tmp_list);
10260 } else {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010261 DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
10262 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010263 list_add(&tmp_list->list, &bnx2x_prev_list);
10264 up(&bnx2x_prev_sem);
10265 }
10266
10267 return rc;
10268}
10269
Bill Pemberton0329aba2012-12-03 09:24:24 -050010270static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010271{
Yuval Mintz452427b2012-03-26 20:47:07 +000010272 struct pci_dev *dev = bp->pdev;
10273
Yuval Mintz8eee6942012-08-09 04:37:25 +000010274 if (CHIP_IS_E1x(bp)) {
10275 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
10276 return -EINVAL;
10277 }
10278
10279 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
10280 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
10281 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
10282 bp->common.bc_ver);
10283 return -EINVAL;
10284 }
Yuval Mintz452427b2012-03-26 20:47:07 +000010285
Casey Leedom8903b9e2013-08-06 15:48:38 +053010286 if (!pci_wait_for_pending_transaction(dev))
10287 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010288
Yuval Mintz8eee6942012-08-09 04:37:25 +000010289 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010290 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
10291
10292 return 0;
10293}
10294
Bill Pemberton0329aba2012-12-03 09:24:24 -050010295static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010296{
10297 int rc;
10298
10299 BNX2X_DEV_INFO("Uncommon unload Flow\n");
10300
10301 /* Test if previous unload process was already finished for this path */
10302 if (bnx2x_prev_is_path_marked(bp))
10303 return bnx2x_prev_mcp_done(bp);
10304
Yuval Mintz04c46732013-01-23 03:21:46 +000010305 BNX2X_DEV_INFO("Path is unmarked\n");
10306
Yuval Mintz452427b2012-03-26 20:47:07 +000010307 /* If function has FLR capabilities, and existing FW version matches
10308 * the one required, then FLR will be sufficient to clean any residue
10309 * left by previous driver
10310 */
Yuval Mintz91ebb922013-12-26 09:57:07 +020010311 rc = bnx2x_compare_fw_ver(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION, false);
Yuval Mintz8eee6942012-08-09 04:37:25 +000010312
10313 if (!rc) {
10314 /* fw version is good */
10315 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
10316 rc = bnx2x_do_flr(bp);
10317 }
10318
10319 if (!rc) {
10320 /* FLR was performed */
10321 BNX2X_DEV_INFO("FLR successful\n");
10322 return 0;
10323 }
10324
10325 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010326
10327 /* Close the MCP request, return failure*/
10328 rc = bnx2x_prev_mcp_done(bp);
10329 if (!rc)
10330 rc = BNX2X_PREV_WAIT_NEEDED;
10331
10332 return rc;
10333}
10334
Bill Pemberton0329aba2012-12-03 09:24:24 -050010335static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010336{
10337 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +000010338 bool prev_undi = false;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010339 struct bnx2x_mac_vals mac_vals;
10340
Yuval Mintz452427b2012-03-26 20:47:07 +000010341 /* It is possible a previous function received 'common' answer,
10342 * but hasn't loaded yet, therefore creating a scenario of
10343 * multiple functions receiving 'common' on the same path.
10344 */
10345 BNX2X_DEV_INFO("Common unload Flow\n");
10346
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010347 memset(&mac_vals, 0, sizeof(mac_vals));
10348
Yuval Mintz452427b2012-03-26 20:47:07 +000010349 if (bnx2x_prev_is_path_marked(bp))
10350 return bnx2x_prev_mcp_done(bp);
10351
10352 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
10353
10354 /* Reset should be performed after BRB is emptied */
10355 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
10356 u32 timer_count = 1000;
Yuval Mintz452427b2012-03-26 20:47:07 +000010357
10358 /* Close the MAC Rx to prevent BRB from filling up */
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010359 bnx2x_prev_unload_close_mac(bp, &mac_vals);
10360
10361 /* close LLH filters towards the BRB */
10362 bnx2x_set_rx_filter(&bp->link_params, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010363
10364 /* Check if the UNDI driver was previously loaded
10365 * UNDI driver initializes CID offset for normal bell to 0x7
10366 */
Yuval Mintz452427b2012-03-26 20:47:07 +000010367 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
10368 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
10369 if (tmp_reg == 0x7) {
10370 BNX2X_DEV_INFO("UNDI previously loaded\n");
10371 prev_undi = true;
10372 /* clear the UNDI indication */
10373 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
Yuval Mintza74801c2013-01-14 05:11:41 +000010374 /* clear possible idle check errors */
10375 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010376 }
10377 }
Dmitry Kravkovd46f7c42013-04-17 22:49:05 +000010378 if (!CHIP_IS_E1x(bp))
10379 /* block FW from writing to host */
10380 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
10381
Yuval Mintz452427b2012-03-26 20:47:07 +000010382 /* wait until BRB is empty */
10383 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10384 while (timer_count) {
10385 u32 prev_brb = tmp_reg;
10386
10387 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10388 if (!tmp_reg)
10389 break;
10390
10391 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
10392
10393 /* reset timer as long as BRB actually gets emptied */
10394 if (prev_brb > tmp_reg)
10395 timer_count = 1000;
10396 else
10397 timer_count--;
10398
Yuval Mintz91ebb922013-12-26 09:57:07 +020010399 /* New UNDI FW supports MF and contains better
10400 * cleaning methods - might be redundant but harmless.
10401 */
10402 if (bnx2x_prev_unload_undi_fw_supports_mf(bp)) {
10403 bnx2x_prev_unload_undi_mf(bp);
10404 } else if (prev_undi) {
10405 /* If UNDI resides in memory,
10406 * manually increment it
10407 */
Yuval Mintz452427b2012-03-26 20:47:07 +000010408 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
Yuval Mintz91ebb922013-12-26 09:57:07 +020010409 }
Yuval Mintz452427b2012-03-26 20:47:07 +000010410 udelay(10);
10411 }
10412
10413 if (!timer_count)
10414 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010415 }
10416
10417 /* No packets are in the pipeline, path is ready for reset */
10418 bnx2x_reset_common(bp);
10419
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010420 if (mac_vals.xmac_addr)
10421 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
10422 if (mac_vals.umac_addr)
10423 REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val);
10424 if (mac_vals.emac_addr)
10425 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
10426 if (mac_vals.bmac_addr) {
10427 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
10428 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
10429 }
10430
Barak Witkowskic63da992012-12-05 23:04:03 +000010431 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +000010432 if (rc) {
10433 bnx2x_prev_mcp_done(bp);
10434 return rc;
10435 }
10436
10437 return bnx2x_prev_mcp_done(bp);
10438}
10439
Ariel Elior24f06712012-05-06 07:05:57 +000010440/* previous driver DMAE transaction may have occurred when pre-boot stage ended
10441 * and boot began, or when kdump kernel was loaded. Either case would invalidate
10442 * the addresses of the transaction, resulting in was-error bit set in the pci
10443 * causing all hw-to-host pcie transactions to timeout. If this happened we want
10444 * to clear the interrupt which detected this from the pglueb and the was done
10445 * bit
10446 */
Bill Pemberton0329aba2012-12-03 09:24:24 -050010447static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
Ariel Elior24f06712012-05-06 07:05:57 +000010448{
Ariel Elior4a254172012-11-22 07:16:17 +000010449 if (!CHIP_IS_E1x(bp)) {
10450 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
10451 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
Yuval Mintz04c46732013-01-23 03:21:46 +000010452 DP(BNX2X_MSG_SP,
10453 "'was error' bit was found to be set in pglueb upon startup. Clearing\n");
Ariel Elior4a254172012-11-22 07:16:17 +000010454 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
10455 1 << BP_FUNC(bp));
10456 }
Ariel Elior24f06712012-05-06 07:05:57 +000010457 }
10458}
10459
Bill Pemberton0329aba2012-12-03 09:24:24 -050010460static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010461{
10462 int time_counter = 10;
10463 u32 rc, fw, hw_lock_reg, hw_lock_val;
10464 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
10465
Ariel Elior24f06712012-05-06 07:05:57 +000010466 /* clear hw from errors which may have resulted from an interrupted
10467 * dmae transaction.
10468 */
10469 bnx2x_prev_interrupted_dmae(bp);
10470
10471 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +000010472 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
10473 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
10474 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
10475
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010476 hw_lock_val = REG_RD(bp, hw_lock_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010477 if (hw_lock_val) {
10478 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
10479 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
10480 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10481 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
10482 }
10483
10484 BNX2X_DEV_INFO("Release Previously held hw lock\n");
10485 REG_WR(bp, hw_lock_reg, 0xffffffff);
10486 } else
10487 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
10488
10489 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
10490 BNX2X_DEV_INFO("Release previously held alr\n");
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010491 bnx2x_release_alr(bp);
Yuval Mintz452427b2012-03-26 20:47:07 +000010492 }
10493
Yuval Mintz452427b2012-03-26 20:47:07 +000010494 do {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010495 int aer = 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010496 /* Lock MCP using an unload request */
10497 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
10498 if (!fw) {
10499 BNX2X_ERR("MCP response failure, aborting\n");
10500 rc = -EBUSY;
10501 break;
10502 }
10503
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010504 rc = down_interruptible(&bnx2x_prev_sem);
10505 if (rc) {
10506 BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
10507 rc);
10508 } else {
10509 /* If Path is marked by EEH, ignore unload status */
10510 aer = !!(bnx2x_prev_path_get_entry(bp) &&
10511 bnx2x_prev_path_get_entry(bp)->aer);
Yuval Mintz60cde812013-03-26 23:28:03 +000010512 up(&bnx2x_prev_sem);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010513 }
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010514
10515 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
Yuval Mintz452427b2012-03-26 20:47:07 +000010516 rc = bnx2x_prev_unload_common(bp);
10517 break;
10518 }
10519
Yuval Mintz16a5fd92013-06-02 00:06:18 +000010520 /* non-common reply from MCP might require looping */
Yuval Mintz452427b2012-03-26 20:47:07 +000010521 rc = bnx2x_prev_unload_uncommon(bp);
10522 if (rc != BNX2X_PREV_WAIT_NEEDED)
10523 break;
10524
10525 msleep(20);
10526 } while (--time_counter);
10527
10528 if (!time_counter || rc) {
Yuval Mintz91ebb922013-12-26 09:57:07 +020010529 BNX2X_DEV_INFO("Unloading previous driver did not occur, Possibly due to MF UNDI\n");
10530 rc = -EPROBE_DEFER;
Yuval Mintz452427b2012-03-26 20:47:07 +000010531 }
10532
Barak Witkowskic63da992012-12-05 23:04:03 +000010533 /* Mark function if its port was used to boot from SAN */
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010534 if (bnx2x_port_after_undi(bp))
Barak Witkowskic63da992012-12-05 23:04:03 +000010535 bp->link_params.feature_config_flags |=
10536 FEATURE_CONFIG_BOOT_FROM_SAN;
10537
Yuval Mintz452427b2012-03-26 20:47:07 +000010538 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10539
10540 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010541}
10542
Bill Pemberton0329aba2012-12-03 09:24:24 -050010543static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010544{
Barak Witkowski1d187b32011-12-05 22:41:50 +000010545 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010546 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010547
10548 /* Get the chip revision id and number. */
10549 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10550 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10551 id = ((val & 0xffff) << 16);
10552 val = REG_RD(bp, MISC_REG_CHIP_REV);
10553 id |= ((val & 0xf) << 12);
Yuval Mintzf22fdf22013-03-11 05:17:43 +000010554
10555 /* Metal is read from PCI regs, but we can't access >=0x400 from
10556 * the configuration space (so we need to reg_rd)
10557 */
10558 val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
10559 id |= (((val >> 24) & 0xf) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +000010560 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010561 id |= (val & 0xf);
10562 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010563
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000010564 /* force 57811 according to MISC register */
10565 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10566 if (CHIP_IS_57810(bp))
10567 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10568 (bp->common.chip_id & 0x0000FFFF);
10569 else if (CHIP_IS_57810_MF(bp))
10570 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10571 (bp->common.chip_id & 0x0000FFFF);
10572 bp->common.chip_id |= 0x1;
10573 }
10574
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010575 /* Set doorbell size */
10576 bp->db_size = (1 << BNX2X_DB_SHIFT);
10577
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010578 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010579 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10580 if ((val & 1) == 0)
10581 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10582 else
10583 val = (val >> 1) & 1;
10584 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10585 "2_PORT_MODE");
10586 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10587 CHIP_2_PORT_MODE;
10588
10589 if (CHIP_MODE_IS_4_PORT(bp))
10590 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10591 else
10592 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10593 } else {
10594 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10595 bp->pfid = bp->pf_num; /* 0..7 */
10596 }
10597
Merav Sicron51c1a582012-03-18 10:33:38 +000010598 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10599
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010600 bp->link_params.chip_id = bp->common.chip_id;
10601 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010602
Eilon Greenstein1c063282009-02-12 08:36:43 +000010603 val = (REG_RD(bp, 0x2874) & 0x55);
10604 if ((bp->common.chip_id & 0x1) ||
10605 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10606 bp->flags |= ONE_PORT_FLAG;
10607 BNX2X_DEV_INFO("single port device\n");
10608 }
10609
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010610 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010611 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010612 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10613 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10614 bp->common.flash_size, bp->common.flash_size);
10615
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010616 bnx2x_init_shmem(bp);
10617
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010618 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10619 MISC_REG_GENERIC_CR_1 :
10620 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010621
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010622 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010623 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010624 if (SHMEM2_RD(bp, size) >
10625 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10626 bp->link_params.lfa_base =
10627 REG_RD(bp, bp->common.shmem2_base +
10628 (u32)offsetof(struct shmem2_region,
10629 lfa_host_addr[BP_PORT(bp)]));
10630 else
10631 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010632 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10633 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010634
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010635 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010636 BNX2X_DEV_INFO("MCP not active\n");
10637 bp->flags |= NO_MCP_FLAG;
10638 return;
10639 }
10640
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010641 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010642 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010643
10644 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10645 SHARED_HW_CFG_LED_MODE_MASK) >>
10646 SHARED_HW_CFG_LED_MODE_SHIFT);
10647
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010648 bp->link_params.feature_config_flags = 0;
10649 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10650 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10651 bp->link_params.feature_config_flags |=
10652 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10653 else
10654 bp->link_params.feature_config_flags &=
10655 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10656
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010657 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10658 bp->common.bc_ver = val;
10659 BNX2X_DEV_INFO("bc_ver %X\n", val);
10660 if (val < BNX2X_BC_VER) {
10661 /* for now only warn
10662 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010663 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10664 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010665 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010666 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010667 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010668 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10669
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010670 bp->link_params.feature_config_flags |=
10671 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10672 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010673 bp->link_params.feature_config_flags |=
10674 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10675 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010676 bp->link_params.feature_config_flags |=
10677 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10678 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010679
10680 bp->link_params.feature_config_flags |=
10681 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10682 FEATURE_CONFIG_MT_SUPPORT : 0;
10683
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010684 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10685 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010686
Barak Witkowski2e499d32012-06-26 01:31:19 +000010687 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10688 BC_SUPPORTS_FCOE_FEATURES : 0;
10689
Barak Witkowski98768792012-06-19 07:48:31 +000010690 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10691 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030010692
10693 bp->flags |= (val >= REQ_BC_VER_4_RMMOD_CMD) ?
10694 BC_SUPPORTS_RMMOD_CMD : 0;
10695
Barak Witkowski1d187b32011-12-05 22:41:50 +000010696 boot_mode = SHMEM_RD(bp,
10697 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10698 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10699 switch (boot_mode) {
10700 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10701 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10702 break;
10703 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10704 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10705 break;
10706 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10707 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10708 break;
10709 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10710 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10711 break;
10712 }
10713
Jon Mason29ed74c2013-09-11 11:22:39 -070010714 pci_read_config_word(bp->pdev, bp->pdev->pm_cap + PCI_PM_PMC, &pmc);
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010715 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10716
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010717 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010718 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010719
10720 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10721 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10722 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10723 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10724
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010725 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10726 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010727}
10728
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010729#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10730#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10731
Bill Pemberton0329aba2012-12-03 09:24:24 -050010732static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010733{
10734 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010735 int igu_sb_id;
10736 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010737 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010738
10739 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010740 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010741 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010742 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010743 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10744 FP_SB_MAX_E1x;
10745
10746 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10747 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10748
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010749 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010750 }
10751
10752 /* IGU in normal mode - read CAM */
10753 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10754 igu_sb_id++) {
10755 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10756 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10757 continue;
10758 fid = IGU_FID(val);
10759 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10760 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10761 continue;
10762 if (IGU_VEC(val) == 0)
10763 /* default status block */
10764 bp->igu_dsb_id = igu_sb_id;
10765 else {
10766 if (bp->igu_base_sb == 0xff)
10767 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010768 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010769 }
10770 }
10771 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010772
Ariel Elior6383c0b2011-07-14 08:31:57 +000010773#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010774 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10775 * optional that number of CAM entries will not be equal to the value
10776 * advertised in PCI.
10777 * Driver should use the minimal value of both as the actual status
10778 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010779 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010780 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010781#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010782
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010783 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010784 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010785 return -EINVAL;
10786 }
10787
10788 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010789}
10790
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010791static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010792{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010793 int cfg_size = 0, idx, port = BP_PORT(bp);
10794
10795 /* Aggregation of supported attributes of all external phys */
10796 bp->port.supported[0] = 0;
10797 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010798 switch (bp->link_params.num_phys) {
10799 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010800 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10801 cfg_size = 1;
10802 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010803 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010804 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10805 cfg_size = 1;
10806 break;
10807 case 3:
10808 if (bp->link_params.multi_phy_config &
10809 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10810 bp->port.supported[1] =
10811 bp->link_params.phy[EXT_PHY1].supported;
10812 bp->port.supported[0] =
10813 bp->link_params.phy[EXT_PHY2].supported;
10814 } else {
10815 bp->port.supported[0] =
10816 bp->link_params.phy[EXT_PHY1].supported;
10817 bp->port.supported[1] =
10818 bp->link_params.phy[EXT_PHY2].supported;
10819 }
10820 cfg_size = 2;
10821 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010822 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010823
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010824 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010825 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010826 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010827 dev_info.port_hw_config[port].external_phy_config),
10828 SHMEM_RD(bp,
10829 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010830 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010831 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010832
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010833 if (CHIP_IS_E3(bp))
10834 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10835 else {
10836 switch (switch_cfg) {
10837 case SWITCH_CFG_1G:
10838 bp->port.phy_addr = REG_RD(
10839 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10840 break;
10841 case SWITCH_CFG_10G:
10842 bp->port.phy_addr = REG_RD(
10843 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10844 break;
10845 default:
10846 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10847 bp->port.link_config[0]);
10848 return;
10849 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010850 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010851 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010852 /* mask what we support according to speed_cap_mask per configuration */
10853 for (idx = 0; idx < cfg_size; idx++) {
10854 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010855 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010856 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010857
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010858 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010859 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010860 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010861
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010862 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010863 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010864 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010865
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010866 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010867 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010868 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010869
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010870 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010871 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010872 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010873 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010874
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010875 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010876 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010877 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010878
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010879 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010880 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010881 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Yaniv Rosnerb8e0d882013-06-20 17:39:11 +030010882
10883 if (!(bp->link_params.speed_cap_mask[idx] &
10884 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
10885 bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010886 }
10887
10888 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10889 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010890}
10891
Bill Pemberton0329aba2012-12-03 09:24:24 -050010892static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010893{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010894 u32 link_config, idx, cfg_size = 0;
10895 bp->port.advertising[0] = 0;
10896 bp->port.advertising[1] = 0;
10897 switch (bp->link_params.num_phys) {
10898 case 1:
10899 case 2:
10900 cfg_size = 1;
10901 break;
10902 case 3:
10903 cfg_size = 2;
10904 break;
10905 }
10906 for (idx = 0; idx < cfg_size; idx++) {
10907 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10908 link_config = bp->port.link_config[idx];
10909 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010910 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010911 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
10912 bp->link_params.req_line_speed[idx] =
10913 SPEED_AUTO_NEG;
10914 bp->port.advertising[idx] |=
10915 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000010916 if (bp->link_params.phy[EXT_PHY1].type ==
10917 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
10918 bp->port.advertising[idx] |=
10919 (SUPPORTED_100baseT_Half |
10920 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010921 } else {
10922 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010923 bp->link_params.req_line_speed[idx] =
10924 SPEED_10000;
10925 bp->port.advertising[idx] |=
10926 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010927 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010928 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010929 }
10930 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010931
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010932 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010933 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
10934 bp->link_params.req_line_speed[idx] =
10935 SPEED_10;
10936 bp->port.advertising[idx] |=
10937 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010938 ADVERTISED_TP);
10939 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010940 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010941 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010942 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010943 return;
10944 }
10945 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010946
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010947 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010948 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
10949 bp->link_params.req_line_speed[idx] =
10950 SPEED_10;
10951 bp->link_params.req_duplex[idx] =
10952 DUPLEX_HALF;
10953 bp->port.advertising[idx] |=
10954 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010955 ADVERTISED_TP);
10956 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010957 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010958 link_config,
10959 bp->link_params.speed_cap_mask[idx]);
10960 return;
10961 }
10962 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010963
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010964 case PORT_FEATURE_LINK_SPEED_100M_FULL:
10965 if (bp->port.supported[idx] &
10966 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010967 bp->link_params.req_line_speed[idx] =
10968 SPEED_100;
10969 bp->port.advertising[idx] |=
10970 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010971 ADVERTISED_TP);
10972 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010973 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010974 link_config,
10975 bp->link_params.speed_cap_mask[idx]);
10976 return;
10977 }
10978 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010979
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010980 case PORT_FEATURE_LINK_SPEED_100M_HALF:
10981 if (bp->port.supported[idx] &
10982 SUPPORTED_100baseT_Half) {
10983 bp->link_params.req_line_speed[idx] =
10984 SPEED_100;
10985 bp->link_params.req_duplex[idx] =
10986 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010987 bp->port.advertising[idx] |=
10988 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010989 ADVERTISED_TP);
10990 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010991 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010992 link_config,
10993 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010994 return;
10995 }
10996 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010997
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010998 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010999 if (bp->port.supported[idx] &
11000 SUPPORTED_1000baseT_Full) {
11001 bp->link_params.req_line_speed[idx] =
11002 SPEED_1000;
11003 bp->port.advertising[idx] |=
11004 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011005 ADVERTISED_TP);
11006 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011007 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011008 link_config,
11009 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011010 return;
11011 }
11012 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011013
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011014 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011015 if (bp->port.supported[idx] &
11016 SUPPORTED_2500baseX_Full) {
11017 bp->link_params.req_line_speed[idx] =
11018 SPEED_2500;
11019 bp->port.advertising[idx] |=
11020 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011021 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011022 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011023 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011024 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011025 bp->link_params.speed_cap_mask[idx]);
11026 return;
11027 }
11028 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011029
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011030 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011031 if (bp->port.supported[idx] &
11032 SUPPORTED_10000baseT_Full) {
11033 bp->link_params.req_line_speed[idx] =
11034 SPEED_10000;
11035 bp->port.advertising[idx] |=
11036 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011037 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011038 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011039 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011040 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011041 bp->link_params.speed_cap_mask[idx]);
11042 return;
11043 }
11044 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011045 case PORT_FEATURE_LINK_SPEED_20G:
11046 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011047
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011048 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011049 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000011050 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011051 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011052 bp->link_params.req_line_speed[idx] =
11053 SPEED_AUTO_NEG;
11054 bp->port.advertising[idx] =
11055 bp->port.supported[idx];
11056 break;
11057 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011058
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011059 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011060 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000011061 if (bp->link_params.req_flow_ctrl[idx] ==
11062 BNX2X_FLOW_CTRL_AUTO) {
11063 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
11064 bp->link_params.req_flow_ctrl[idx] =
11065 BNX2X_FLOW_CTRL_NONE;
11066 else
11067 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011068 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011069
Merav Sicron51c1a582012-03-18 10:33:38 +000011070 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011071 bp->link_params.req_line_speed[idx],
11072 bp->link_params.req_duplex[idx],
11073 bp->link_params.req_flow_ctrl[idx],
11074 bp->port.advertising[idx]);
11075 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011076}
11077
Bill Pemberton0329aba2012-12-03 09:24:24 -050011078static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000011079{
Yuval Mintz86564c32013-01-23 03:21:50 +000011080 __be16 mac_hi_be = cpu_to_be16(mac_hi);
11081 __be32 mac_lo_be = cpu_to_be32(mac_lo);
11082 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
11083 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
Michael Chane665bfd2009-10-10 13:46:54 +000011084}
11085
Bill Pemberton0329aba2012-12-03 09:24:24 -050011086static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011087{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011088 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000011089 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000011090 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011091
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011092 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011093 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011094
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011095 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011096 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011097
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011098 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011099 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000011100 dev_info.port_hw_config[port].speed_capability_mask) &
11101 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011102 bp->link_params.speed_cap_mask[1] =
11103 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000011104 dev_info.port_hw_config[port].speed_capability_mask2) &
11105 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011106 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011107 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
11108
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011109 bp->port.link_config[1] =
11110 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000011111
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011112 bp->link_params.multi_phy_config =
11113 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000011114 /* If the device is capable of WoL, set the default state according
11115 * to the HW
11116 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011117 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000011118 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
11119 (config & PORT_FEATURE_WOL_ENABLED));
11120
Yuval Mintz4ba76992013-01-14 05:11:45 +000011121 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11122 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
11123 bp->flags |= NO_ISCSI_FLAG;
11124 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11125 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
11126 bp->flags |= NO_FCOE_FLAG;
11127
Merav Sicron51c1a582012-03-18 10:33:38 +000011128 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011129 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011130 bp->link_params.speed_cap_mask[0],
11131 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011132
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011133 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011134 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011135 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011136 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011137
11138 bnx2x_link_settings_requested(bp);
11139
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011140 /*
11141 * If connected directly, work with the internal PHY, otherwise, work
11142 * with the external PHY
11143 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011144 ext_phy_config =
11145 SHMEM_RD(bp,
11146 dev_info.port_hw_config[port].external_phy_config);
11147 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011148 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011149 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011150
11151 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
11152 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
11153 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011154 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000011155
Yuval Mintzc8c60d82012-06-06 17:13:07 +000011156 /* Configure link feature according to nvram value */
11157 eee_mode = (((SHMEM_RD(bp, dev_info.
11158 port_feature_config[port].eee_power_mode)) &
11159 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
11160 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
11161 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
11162 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
11163 EEE_MODE_ENABLE_LPI |
11164 EEE_MODE_OUTPUT_TIME;
11165 } else {
11166 bp->link_params.eee_mode = 0;
11167 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011168}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011169
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011170void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011171{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011172 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011173 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011174 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011175 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011176
Merav Sicron55c11942012-11-07 00:45:48 +000011177 if (!CNIC_SUPPORT(bp)) {
11178 bp->flags |= no_flags;
11179 return;
11180 }
11181
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011182 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011183 bp->cnic_eth_dev.max_iscsi_conn =
11184 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
11185 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
11186
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011187 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
11188 bp->cnic_eth_dev.max_iscsi_conn);
11189
11190 /*
11191 * If maximum allowed number of connections is zero -
11192 * disable the feature.
11193 */
11194 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011195 bp->flags |= no_flags;
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011196}
11197
Bill Pemberton0329aba2012-12-03 09:24:24 -050011198static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011199{
11200 /* Port info */
11201 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11202 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
11203 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11204 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
11205
11206 /* Node info */
11207 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11208 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
11209 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11210 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
11211}
Dmitry Kravkov86800192013-05-27 04:08:29 +000011212
11213static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
11214{
11215 u8 count = 0;
11216
11217 if (IS_MF(bp)) {
11218 u8 fid;
11219
11220 /* iterate over absolute function ids for this path: */
11221 for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
11222 if (IS_MF_SD(bp)) {
11223 u32 cfg = MF_CFG_RD(bp,
11224 func_mf_config[fid].config);
11225
11226 if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
11227 ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
11228 FUNC_MF_CFG_PROTOCOL_FCOE))
11229 count++;
11230 } else {
11231 u32 cfg = MF_CFG_RD(bp,
11232 func_ext_config[fid].
11233 func_cfg);
11234
11235 if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
11236 (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
11237 count++;
11238 }
11239 }
11240 } else { /* SF */
11241 int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;
11242
11243 for (port = 0; port < port_cnt; port++) {
11244 u32 lic = SHMEM_RD(bp,
11245 drv_lic_key[port].max_fcoe_conn) ^
11246 FW_ENCODE_32BIT_PATTERN;
11247 if (lic)
11248 count++;
11249 }
11250 }
11251
11252 return count;
11253}
11254
Bill Pemberton0329aba2012-12-03 09:24:24 -050011255static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011256{
11257 int port = BP_PORT(bp);
11258 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011259 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
11260 drv_lic_key[port].max_fcoe_conn);
Dmitry Kravkov86800192013-05-27 04:08:29 +000011261 u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011262
Merav Sicron55c11942012-11-07 00:45:48 +000011263 if (!CNIC_SUPPORT(bp)) {
11264 bp->flags |= NO_FCOE_FLAG;
11265 return;
11266 }
11267
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011268 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011269 bp->cnic_eth_dev.max_fcoe_conn =
11270 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
11271 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
11272
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011273 /* Calculate the number of maximum allowed FCoE tasks */
11274 bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
Dmitry Kravkov86800192013-05-27 04:08:29 +000011275
11276 /* check if FCoE resources must be shared between different functions */
11277 if (num_fcoe_func)
11278 bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011279
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011280 /* Read the WWN: */
11281 if (!IS_MF(bp)) {
11282 /* Port info */
11283 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11284 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011285 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011286 fcoe_wwn_port_name_upper);
11287 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11288 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011289 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011290 fcoe_wwn_port_name_lower);
11291
11292 /* Node info */
11293 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11294 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011295 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011296 fcoe_wwn_node_name_upper);
11297 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11298 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011299 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011300 fcoe_wwn_node_name_lower);
11301 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011302 /*
11303 * Read the WWN info only if the FCoE feature is enabled for
11304 * this function.
11305 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011306 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011307 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011308
Yuval Mintz382e5132012-12-02 04:05:51 +000011309 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011310 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000011311 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011312
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011313 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011314
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011315 /*
11316 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011317 * disable the feature.
11318 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011319 if (!bp->cnic_eth_dev.max_fcoe_conn)
11320 bp->flags |= NO_FCOE_FLAG;
11321}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011322
Bill Pemberton0329aba2012-12-03 09:24:24 -050011323static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011324{
11325 /*
11326 * iSCSI may be dynamically disabled but reading
11327 * info here we will decrease memory usage by driver
11328 * if the feature is disabled for good
11329 */
11330 bnx2x_get_iscsi_info(bp);
11331 bnx2x_get_fcoe_info(bp);
11332}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011333
Bill Pemberton0329aba2012-12-03 09:24:24 -050011334static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000011335{
11336 u32 val, val2;
11337 int func = BP_ABS_FUNC(bp);
11338 int port = BP_PORT(bp);
11339 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
11340 u8 *fip_mac = bp->fip_mac;
11341
11342 if (IS_MF(bp)) {
11343 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
11344 * FCoE MAC then the appropriate feature should be disabled.
11345 * In non SD mode features configuration comes from struct
11346 * func_ext_config.
11347 */
11348 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
11349 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
11350 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
11351 val2 = MF_CFG_RD(bp, func_ext_config[func].
11352 iscsi_mac_addr_upper);
11353 val = MF_CFG_RD(bp, func_ext_config[func].
11354 iscsi_mac_addr_lower);
11355 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11356 BNX2X_DEV_INFO
11357 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11358 } else {
11359 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11360 }
11361
11362 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
11363 val2 = MF_CFG_RD(bp, func_ext_config[func].
11364 fcoe_mac_addr_upper);
11365 val = MF_CFG_RD(bp, func_ext_config[func].
11366 fcoe_mac_addr_lower);
11367 bnx2x_set_mac_buf(fip_mac, val, val2);
11368 BNX2X_DEV_INFO
11369 ("Read FCoE L2 MAC: %pM\n", fip_mac);
11370 } else {
11371 bp->flags |= NO_FCOE_FLAG;
11372 }
11373
11374 bp->mf_ext_config = cfg;
11375
11376 } else { /* SD MODE */
11377 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
11378 /* use primary mac as iscsi mac */
11379 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
11380
11381 BNX2X_DEV_INFO("SD ISCSI MODE\n");
11382 BNX2X_DEV_INFO
11383 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11384 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
11385 /* use primary mac as fip mac */
11386 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
11387 BNX2X_DEV_INFO("SD FCoE MODE\n");
11388 BNX2X_DEV_INFO
11389 ("Read FIP MAC: %pM\n", fip_mac);
11390 }
11391 }
11392
Yuval Mintz82594f82013-03-11 05:17:51 +000011393 /* If this is a storage-only interface, use SAN mac as
11394 * primary MAC. Notice that for SD this is already the case,
11395 * as the SAN mac was copied from the primary MAC.
11396 */
11397 if (IS_MF_FCOE_AFEX(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011398 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
Merav Sicron55c11942012-11-07 00:45:48 +000011399 } else {
11400 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11401 iscsi_mac_upper);
11402 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11403 iscsi_mac_lower);
11404 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11405
11406 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11407 fcoe_fip_mac_upper);
11408 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11409 fcoe_fip_mac_lower);
11410 bnx2x_set_mac_buf(fip_mac, val, val2);
11411 }
11412
11413 /* Disable iSCSI OOO if MAC configuration is invalid. */
11414 if (!is_valid_ether_addr(iscsi_mac)) {
11415 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11416 memset(iscsi_mac, 0, ETH_ALEN);
11417 }
11418
11419 /* Disable FCoE if MAC configuration is invalid. */
11420 if (!is_valid_ether_addr(fip_mac)) {
11421 bp->flags |= NO_FCOE_FLAG;
11422 memset(bp->fip_mac, 0, ETH_ALEN);
11423 }
11424}
11425
Bill Pemberton0329aba2012-12-03 09:24:24 -050011426static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011427{
11428 u32 val, val2;
11429 int func = BP_ABS_FUNC(bp);
11430 int port = BP_PORT(bp);
11431
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011432 /* Zero primary MAC configuration */
11433 memset(bp->dev->dev_addr, 0, ETH_ALEN);
11434
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011435 if (BP_NOMCP(bp)) {
11436 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000011437 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011438 } else if (IS_MF(bp)) {
11439 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
11440 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
11441 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
11442 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
11443 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11444
Merav Sicron55c11942012-11-07 00:45:48 +000011445 if (CNIC_SUPPORT(bp))
11446 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011447 } else {
11448 /* in SF read MACs from port configuration */
11449 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11450 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11451 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11452
Merav Sicron55c11942012-11-07 00:45:48 +000011453 if (CNIC_SUPPORT(bp))
11454 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011455 }
11456
Yuval Mintz3d7d5622013-10-09 16:06:28 +020011457 if (!BP_NOMCP(bp)) {
11458 /* Read physical port identifier from shmem */
11459 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11460 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11461 bnx2x_set_mac_buf(bp->phys_port_id, val, val2);
11462 bp->flags |= HAS_PHYS_PORT_ID;
11463 }
11464
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011465 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000011466
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011467 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011468 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011469 "bad Ethernet MAC address configuration: %pM\n"
11470 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000011471 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000011472}
Merav Sicron51c1a582012-03-18 10:33:38 +000011473
Bill Pemberton0329aba2012-12-03 09:24:24 -050011474static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000011475{
11476 int tmp;
11477 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000011478
Yuval Mintzaeeddb82013-08-19 09:11:59 +030011479 if (IS_VF(bp))
11480 return 0;
11481
Yuval Mintz79642112012-12-02 04:05:50 +000011482 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
11483 /* Take function: tmp = func */
11484 tmp = BP_ABS_FUNC(bp);
11485 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
11486 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
11487 } else {
11488 /* Take port: tmp = port */
11489 tmp = BP_PORT(bp);
11490 cfg = SHMEM_RD(bp,
11491 dev_info.port_hw_config[tmp].generic_features);
11492 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
11493 }
11494 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011495}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011496
Bill Pemberton0329aba2012-12-03 09:24:24 -050011497static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011498{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011499 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070011500 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011501 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011502 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011503
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011504 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011505
Ariel Elior6383c0b2011-07-14 08:31:57 +000011506 /*
11507 * initialize IGU parameters
11508 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011509 if (CHIP_IS_E1x(bp)) {
11510 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011511
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011512 bp->igu_dsb_id = DEF_SB_IGU_ID;
11513 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011514 } else {
11515 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040011516
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011517 /* do not allow device reset during IGU info processing */
David S. Miller8decf862011-09-22 03:23:13 -040011518 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
11519
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011520 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011521
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011522 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011523 int tout = 5000;
11524
11525 BNX2X_DEV_INFO("FORCING Normal Mode\n");
11526
11527 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
11528 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
11529 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
11530
11531 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11532 tout--;
Yuval Mintz0926d492013-01-23 03:21:45 +000011533 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011534 }
11535
11536 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11537 dev_err(&bp->pdev->dev,
11538 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011539 bnx2x_release_hw_lock(bp,
11540 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011541 return -EPERM;
11542 }
11543 }
11544
11545 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
11546 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011547 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
11548 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011549 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011550
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011551 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040011552 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011553 if (rc)
11554 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011555 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011556
11557 /*
11558 * set base FW non-default (fast path) status block id, this value is
11559 * used to initialize the fw_sb_id saved on the fp/queue structure to
11560 * determine the id used by the FW.
11561 */
11562 if (CHIP_IS_E1x(bp))
11563 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
11564 else /*
11565 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
11566 * the same queue are indicated on the same IGU SB). So we prefer
11567 * FW and IGU SBs to be the same value.
11568 */
11569 bp->base_fw_ndsb = bp->igu_base_sb;
11570
11571 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
11572 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
11573 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011574
11575 /*
11576 * Initialize MF configuration
11577 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011578
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011579 bp->mf_ov = 0;
11580 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040011581 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011582
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011583 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011584 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
11585 bp->common.shmem2_base, SHMEM2_RD(bp, size),
11586 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11587
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011588 if (SHMEM2_HAS(bp, mf_cfg_addr))
11589 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11590 else
11591 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011592 offsetof(struct shmem_region, func_mb) +
11593 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011594 /*
11595 * get mf configuration:
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011596 * 1. Existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011597 * 2. MAC address must be legal (check only upper bytes)
11598 * for Switch-Independent mode;
11599 * OVLAN must be legal for Switch-Dependent mode
11600 * 3. SF_MODE configures specific MF mode
11601 */
11602 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11603 /* get mf configuration */
11604 val = SHMEM_RD(bp,
11605 dev_info.shared_feature_config.config);
11606 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011607
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011608 switch (val) {
11609 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
11610 val = MF_CFG_RD(bp, func_mf_config[func].
11611 mac_upper);
11612 /* check for legal mac (upper bytes)*/
11613 if (val != 0xffff) {
11614 bp->mf_mode = MULTI_FUNCTION_SI;
11615 bp->mf_config[vn] = MF_CFG_RD(bp,
11616 func_mf_config[func].config);
11617 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000011618 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011619 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011620 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11621 if ((!CHIP_IS_E1x(bp)) &&
11622 (MF_CFG_RD(bp, func_mf_config[func].
11623 mac_upper) != 0xffff) &&
11624 (SHMEM2_HAS(bp,
11625 afex_driver_support))) {
11626 bp->mf_mode = MULTI_FUNCTION_AFEX;
11627 bp->mf_config[vn] = MF_CFG_RD(bp,
11628 func_mf_config[func].config);
11629 } else {
11630 BNX2X_DEV_INFO("can not configure afex mode\n");
11631 }
11632 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011633 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11634 /* get OV configuration */
11635 val = MF_CFG_RD(bp,
11636 func_mf_config[FUNC_0].e1hov_tag);
11637 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11638
11639 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11640 bp->mf_mode = MULTI_FUNCTION_SD;
11641 bp->mf_config[vn] = MF_CFG_RD(bp,
11642 func_mf_config[func].config);
11643 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011644 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011645 break;
Ariel Elior3786b942013-03-11 05:17:44 +000011646 case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
11647 bp->mf_config[vn] = 0;
11648 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011649 default:
11650 /* Unknown configuration: reset mf_config */
11651 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000011652 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011653 }
11654 }
11655
Eilon Greenstein2691d512009-08-12 08:22:08 +000011656 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011657 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000011658
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011659 switch (bp->mf_mode) {
11660 case MULTI_FUNCTION_SD:
11661 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11662 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011663 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011664 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011665 bp->path_has_ovlan = true;
11666
Merav Sicron51c1a582012-03-18 10:33:38 +000011667 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11668 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000011669 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011670 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011671 "No valid MF OV for func %d, aborting\n",
11672 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011673 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011674 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011675 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011676 case MULTI_FUNCTION_AFEX:
11677 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11678 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011679 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011680 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11681 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011682 break;
11683 default:
11684 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011685 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011686 "VN %d is in a single function mode, aborting\n",
11687 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011688 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011689 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011690 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011691 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011692
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011693 /* check if other port on the path needs ovlan:
11694 * Since MF configuration is shared between ports
11695 * Possible mixed modes are only
11696 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11697 */
11698 if (CHIP_MODE_IS_4_PORT(bp) &&
11699 !bp->path_has_ovlan &&
11700 !IS_MF(bp) &&
11701 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11702 u8 other_port = !BP_PORT(bp);
11703 u8 other_func = BP_PATH(bp) + 2*other_port;
11704 val = MF_CFG_RD(bp,
11705 func_mf_config[other_func].e1hov_tag);
11706 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11707 bp->path_has_ovlan = true;
11708 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011709 }
11710
Dmitry Kravkove8485822014-01-05 18:33:50 +020011711 /* adjust igu_sb_cnt to MF for E1H */
11712 if (CHIP_IS_E1H(bp) && IS_MF(bp))
11713 bp->igu_sb_cnt = min_t(u8, bp->igu_sb_cnt, E1H_MAX_MF_SB_COUNT);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011714
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011715 /* port info */
11716 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011717
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011718 /* Get MAC addresses */
11719 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011720
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011721 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011722
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011723 return rc;
11724}
11725
Bill Pemberton0329aba2012-12-03 09:24:24 -050011726static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011727{
11728 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011729 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011730 char str_id_reg[VENDOR_ID_LEN+1];
11731 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011732 char *vpd_data;
11733 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011734 u8 len;
11735
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011736 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011737 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11738
11739 if (cnt < BNX2X_VPD_LEN)
11740 goto out_not_found;
11741
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011742 /* VPD RO tag should be first tag after identifier string, hence
11743 * we should be able to find it in first BNX2X_VPD_LEN chars
11744 */
11745 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011746 PCI_VPD_LRDT_RO_DATA);
11747 if (i < 0)
11748 goto out_not_found;
11749
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011750 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011751 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011752
11753 i += PCI_VPD_LRDT_TAG_SIZE;
11754
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011755 if (block_end > BNX2X_VPD_LEN) {
11756 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11757 if (vpd_extended_data == NULL)
11758 goto out_not_found;
11759
11760 /* read rest of vpd image into vpd_extended_data */
11761 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11762 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11763 block_end - BNX2X_VPD_LEN,
11764 vpd_extended_data + BNX2X_VPD_LEN);
11765 if (cnt < (block_end - BNX2X_VPD_LEN))
11766 goto out_not_found;
11767 vpd_data = vpd_extended_data;
11768 } else
11769 vpd_data = vpd_start;
11770
11771 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011772
11773 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11774 PCI_VPD_RO_KEYWORD_MFR_ID);
11775 if (rodi < 0)
11776 goto out_not_found;
11777
11778 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11779
11780 if (len != VENDOR_ID_LEN)
11781 goto out_not_found;
11782
11783 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11784
11785 /* vendor specific info */
11786 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11787 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11788 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11789 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11790
11791 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11792 PCI_VPD_RO_KEYWORD_VENDOR0);
11793 if (rodi >= 0) {
11794 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11795
11796 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11797
11798 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11799 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11800 bp->fw_ver[len] = ' ';
11801 }
11802 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011803 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011804 return;
11805 }
11806out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011807 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011808 return;
11809}
11810
Bill Pemberton0329aba2012-12-03 09:24:24 -050011811static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011812{
11813 u32 flags = 0;
11814
11815 if (CHIP_REV_IS_FPGA(bp))
11816 SET_FLAGS(flags, MODE_FPGA);
11817 else if (CHIP_REV_IS_EMUL(bp))
11818 SET_FLAGS(flags, MODE_EMUL);
11819 else
11820 SET_FLAGS(flags, MODE_ASIC);
11821
11822 if (CHIP_MODE_IS_4_PORT(bp))
11823 SET_FLAGS(flags, MODE_PORT4);
11824 else
11825 SET_FLAGS(flags, MODE_PORT2);
11826
11827 if (CHIP_IS_E2(bp))
11828 SET_FLAGS(flags, MODE_E2);
11829 else if (CHIP_IS_E3(bp)) {
11830 SET_FLAGS(flags, MODE_E3);
11831 if (CHIP_REV(bp) == CHIP_REV_Ax)
11832 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011833 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11834 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011835 }
11836
11837 if (IS_MF(bp)) {
11838 SET_FLAGS(flags, MODE_MF);
11839 switch (bp->mf_mode) {
11840 case MULTI_FUNCTION_SD:
11841 SET_FLAGS(flags, MODE_MF_SD);
11842 break;
11843 case MULTI_FUNCTION_SI:
11844 SET_FLAGS(flags, MODE_MF_SI);
11845 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011846 case MULTI_FUNCTION_AFEX:
11847 SET_FLAGS(flags, MODE_MF_AFEX);
11848 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011849 }
11850 } else
11851 SET_FLAGS(flags, MODE_SF);
11852
11853#if defined(__LITTLE_ENDIAN)
11854 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11855#else /*(__BIG_ENDIAN)*/
11856 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11857#endif
11858 INIT_MODE_FLAGS(bp) = flags;
11859}
11860
Bill Pemberton0329aba2012-12-03 09:24:24 -050011861static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011862{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011863 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011864 int rc;
11865
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011866 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011867 mutex_init(&bp->fw_mb_mutex);
Yuval Mintz42f82772014-03-23 18:12:23 +020011868 mutex_init(&bp->drv_info_mutex);
11869 bp->drv_info_mng_owner = false;
David S. Millerbb7e95c2010-07-27 21:01:35 -070011870 spin_lock_init(&bp->stats_lock);
Dmitry Kravkov507393e2013-08-13 02:24:59 +030011871 sema_init(&bp->stats_sema, 1);
Merav Sicron55c11942012-11-07 00:45:48 +000011872
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011873 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011874 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011875 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Yuval Mintz370d4a22014-03-23 18:12:24 +020011876 INIT_DELAYED_WORK(&bp->iov_task, bnx2x_iov_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000011877 if (IS_PF(bp)) {
11878 rc = bnx2x_get_hwinfo(bp);
11879 if (rc)
11880 return rc;
11881 } else {
Ariel Eliore09b74d2013-05-27 04:08:26 +000011882 eth_zero_addr(bp->dev->dev_addr);
Ariel Elior1ab44342013-01-01 05:22:23 +000011883 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011884
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011885 bnx2x_set_modes_bitmap(bp);
11886
11887 rc = bnx2x_alloc_mem_bp(bp);
11888 if (rc)
11889 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011890
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011891 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011892
11893 func = BP_FUNC(bp);
11894
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011895 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000011896 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000011897 /* init fw_seq */
11898 bp->fw_seq =
11899 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11900 DRV_MSG_SEQ_NUMBER_MASK;
11901 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11902
Yuval Mintz91ebb922013-12-26 09:57:07 +020011903 rc = bnx2x_prev_unload(bp);
11904 if (rc) {
11905 bnx2x_free_mem_bp(bp);
11906 return rc;
11907 }
Yuval Mintz452427b2012-03-26 20:47:07 +000011908 }
11909
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011910 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011911 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011912
11913 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000011914 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011915
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011916 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000011917 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Michal Schmidt94d9de32014-02-25 16:04:26 +010011918 /* Reduce memory usage in kdump environment by disabling TPA */
11919 bp->disable_tpa |= reset_devices;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011920
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011921 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011922 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011923 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011924 bp->dev->features &= ~NETIF_F_LRO;
11925 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011926 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011927 bp->dev->features |= NETIF_F_LRO;
11928 }
11929
Eilon Greensteina18f5122009-08-12 08:23:26 +000011930 if (CHIP_IS_E1(bp))
11931 bp->dropless_fc = 0;
11932 else
Yuval Mintz79642112012-12-02 04:05:50 +000011933 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000011934
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000011935 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011936
Barak Witkowskia3348722012-04-23 03:04:46 +000011937 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000011938 if (IS_VF(bp))
11939 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011940
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000011941 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011942 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
11943 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011944
Michal Schmidtfc543632012-02-14 09:05:46 +000011945 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011946
11947 init_timer(&bp->timer);
11948 bp->timer.expires = jiffies + bp->current_interval;
11949 bp->timer.data = (unsigned long) bp;
11950 bp->timer.function = bnx2x_timer;
11951
Barak Witkowski0370cf92012-12-02 04:05:55 +000011952 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
11953 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
11954 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
11955 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
11956 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
11957 bnx2x_dcbx_init_params(bp);
11958 } else {
11959 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
11960 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000011961
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011962 if (CHIP_IS_E1x(bp))
11963 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
11964 else
11965 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011966
Ariel Elior6383c0b2011-07-14 08:31:57 +000011967 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000011968 if (IS_VF(bp))
11969 bp->max_cos = 1;
11970 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011971 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000011972 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011973 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011974 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011975 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011976 else
11977 BNX2X_ERR("unknown chip %x revision %x\n",
11978 CHIP_NUM(bp), CHIP_REV(bp));
11979 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011980
Merav Sicron55c11942012-11-07 00:45:48 +000011981 /* We need at least one default status block for slow-path events,
11982 * second status block for the L2 queue, and a third status block for
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011983 * CNIC if supported.
Merav Sicron55c11942012-11-07 00:45:48 +000011984 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030011985 if (IS_VF(bp))
11986 bp->min_msix_vec_cnt = 1;
11987 else if (CNIC_SUPPORT(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011988 bp->min_msix_vec_cnt = 3;
Ariel Elior60cad4e2013-09-04 14:09:22 +030011989 else /* PF w/o cnic */
Merav Sicron55c11942012-11-07 00:45:48 +000011990 bp->min_msix_vec_cnt = 2;
11991 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
11992
Michal Schmidt5bb680d2013-07-01 17:23:06 +020011993 bp->dump_preset_idx = 1;
11994
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011995 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011996}
11997
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011998/****************************************************************************
11999* General service functions
12000****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012001
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012002/*
12003 * net_device service functions
12004 */
12005
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012006/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012007static int bnx2x_open(struct net_device *dev)
12008{
12009 struct bnx2x *bp = netdev_priv(dev);
Ariel Elior8395be52013-01-01 05:22:44 +000012010 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012011
Mintz Yuval1355b702012-02-15 02:10:22 +000012012 bp->stats_init = true;
12013
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000012014 netif_carrier_off(dev);
12015
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012016 bnx2x_set_power_state(bp, PCI_D0);
12017
Ariel Eliorad5afc82013-01-01 05:22:26 +000012018 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012019 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
12020 * want the first function loaded on the current engine to
12021 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000012022 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012023 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000012024 if (IS_PF(bp)) {
Yuval Mintz1a6974b2013-10-20 16:51:27 +020012025 int other_engine = BP_PATH(bp) ? 0 : 1;
12026 bool other_load_status, load_status;
12027 bool global = false;
12028
Ariel Eliorad5afc82013-01-01 05:22:26 +000012029 other_load_status = bnx2x_get_load_status(bp, other_engine);
12030 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
12031 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
12032 bnx2x_chk_parity_attn(bp, &global, true)) {
12033 do {
12034 /* If there are attentions and they are in a
12035 * global blocks, set the GLOBAL_RESET bit
12036 * regardless whether it will be this function
12037 * that will complete the recovery or not.
12038 */
12039 if (global)
12040 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012041
Ariel Eliorad5afc82013-01-01 05:22:26 +000012042 /* Only the first function on the current
12043 * engine should try to recover in open. In case
12044 * of attentions in global blocks only the first
12045 * in the chip should try to recover.
12046 */
12047 if ((!load_status &&
12048 (!global || !other_load_status)) &&
12049 bnx2x_trylock_leader_lock(bp) &&
12050 !bnx2x_leader_reset(bp)) {
12051 netdev_info(bp->dev,
12052 "Recovered in open\n");
12053 break;
12054 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012055
Ariel Eliorad5afc82013-01-01 05:22:26 +000012056 /* recovery has failed... */
12057 bnx2x_set_power_state(bp, PCI_D3hot);
12058 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012059
Ariel Eliorad5afc82013-01-01 05:22:26 +000012060 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
12061 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012062
Ariel Eliorad5afc82013-01-01 05:22:26 +000012063 return -EAGAIN;
12064 } while (0);
12065 }
12066 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012067
12068 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000012069 rc = bnx2x_nic_load(bp, LOAD_OPEN);
12070 if (rc)
12071 return rc;
Ariel Elior9a8130b2013-09-28 08:46:09 +030012072 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012073}
12074
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012075/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000012076static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012077{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012078 struct bnx2x *bp = netdev_priv(dev);
12079
12080 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000012081 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012082
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012083 return 0;
12084}
12085
Eric Dumazet1191cb82012-04-27 21:39:21 +000012086static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
12087 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012088{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012089 int mc_count = netdev_mc_count(bp->dev);
12090 struct bnx2x_mcast_list_elem *mc_mac =
Joe Perchescd2b0382014-02-20 13:25:51 -080012091 kcalloc(mc_count, sizeof(*mc_mac), GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012092 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012093
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012094 if (!mc_mac)
12095 return -ENOMEM;
12096
12097 INIT_LIST_HEAD(&p->mcast_list);
12098
12099 netdev_for_each_mc_addr(ha, bp->dev) {
12100 mc_mac->mac = bnx2x_mc_addr(ha);
12101 list_add_tail(&mc_mac->link, &p->mcast_list);
12102 mc_mac++;
12103 }
12104
12105 p->mcast_list_len = mc_count;
12106
12107 return 0;
12108}
12109
Eric Dumazet1191cb82012-04-27 21:39:21 +000012110static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012111 struct bnx2x_mcast_ramrod_params *p)
12112{
12113 struct bnx2x_mcast_list_elem *mc_mac =
12114 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
12115 link);
12116
12117 WARN_ON(!mc_mac);
12118 kfree(mc_mac);
12119}
12120
12121/**
12122 * bnx2x_set_uc_list - configure a new unicast MACs list.
12123 *
12124 * @bp: driver handle
12125 *
12126 * We will use zero (0) as a MAC type for these MACs.
12127 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012128static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012129{
12130 int rc;
12131 struct net_device *dev = bp->dev;
12132 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000012133 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012134 unsigned long ramrod_flags = 0;
12135
12136 /* First schedule a cleanup up of old configuration */
12137 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
12138 if (rc < 0) {
12139 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
12140 return rc;
12141 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012142
12143 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012144 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
12145 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000012146 if (rc == -EEXIST) {
12147 DP(BNX2X_MSG_SP,
12148 "Failed to schedule ADD operations: %d\n", rc);
12149 /* do not treat adding same MAC as error */
12150 rc = 0;
12151
12152 } else if (rc < 0) {
12153
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012154 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
12155 rc);
12156 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012157 }
12158 }
12159
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012160 /* Execute the pending commands */
12161 __set_bit(RAMROD_CONT, &ramrod_flags);
12162 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
12163 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012164}
12165
Eric Dumazet1191cb82012-04-27 21:39:21 +000012166static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012167{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012168 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000012169 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012170 int rc = 0;
12171
12172 rparam.mcast_obj = &bp->mcast_obj;
12173
12174 /* first, clear all configured multicast MACs */
12175 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
12176 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012177 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012178 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012179 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012180
12181 /* then, configure a new MACs list */
12182 if (netdev_mc_count(dev)) {
12183 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
12184 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012185 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
12186 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012187 return rc;
12188 }
12189
12190 /* Now add the new MACs */
12191 rc = bnx2x_config_mcast(bp, &rparam,
12192 BNX2X_MCAST_CMD_ADD);
12193 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000012194 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
12195 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012196
12197 bnx2x_free_mcast_macs_list(&rparam);
12198 }
12199
12200 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012201}
12202
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012203/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -080012204static void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012205{
12206 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012207
12208 if (bp->state != BNX2X_STATE_OPEN) {
12209 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
12210 return;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012211 } else {
12212 /* Schedule an SP task to handle rest of change */
Yuval Mintz230bb0f2014-02-12 18:19:56 +020012213 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_RX_MODE,
12214 NETIF_MSG_IFUP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012215 }
Yuval Mintz8b09be52013-08-01 17:30:59 +030012216}
12217
12218void bnx2x_set_rx_mode_inner(struct bnx2x *bp)
12219{
12220 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012221
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012222 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012223
Yuval Mintz8b09be52013-08-01 17:30:59 +030012224 netif_addr_lock_bh(bp->dev);
12225
12226 if (bp->dev->flags & IFF_PROMISC) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012227 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012228 } else if ((bp->dev->flags & IFF_ALLMULTI) ||
12229 ((netdev_mc_count(bp->dev) > BNX2X_MAX_MULTICAST) &&
12230 CHIP_IS_E1(bp))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012231 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012232 } else {
Ariel Elior381ac162013-01-01 05:22:29 +000012233 if (IS_PF(bp)) {
12234 /* some multicasts */
12235 if (bnx2x_set_mc_list(bp) < 0)
12236 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012237
Yuval Mintz8b09be52013-08-01 17:30:59 +030012238 /* release bh lock, as bnx2x_set_uc_list might sleep */
12239 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012240 if (bnx2x_set_uc_list(bp) < 0)
12241 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012242 netif_addr_lock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012243 } else {
12244 /* configuring mcast to a vf involves sleeping (when we
Yuval Mintz8b09be52013-08-01 17:30:59 +030012245 * wait for the pf's response).
Ariel Elior381ac162013-01-01 05:22:29 +000012246 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +020012247 bnx2x_schedule_sp_rtnl(bp,
12248 BNX2X_SP_RTNL_VFPF_MCAST, 0);
Ariel Elior381ac162013-01-01 05:22:29 +000012249 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012250 }
12251
12252 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012253 /* handle ISCSI SD mode */
12254 if (IS_MF_ISCSI_SD(bp))
12255 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012256
12257 /* Schedule the rx_mode command */
12258 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
12259 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012260 netif_addr_unlock_bh(bp->dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012261 return;
12262 }
12263
Ariel Elior381ac162013-01-01 05:22:29 +000012264 if (IS_PF(bp)) {
12265 bnx2x_set_storm_rx_mode(bp);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012266 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012267 } else {
Yuval Mintz8b09be52013-08-01 17:30:59 +030012268 /* VF will need to request the PF to make this change, and so
12269 * the VF needs to release the bottom-half lock prior to the
12270 * request (as it will likely require sleep on the VF side)
Ariel Elior381ac162013-01-01 05:22:29 +000012271 */
Yuval Mintz8b09be52013-08-01 17:30:59 +030012272 netif_addr_unlock_bh(bp->dev);
12273 bnx2x_vfpf_storm_rx_mode(bp);
Ariel Elior381ac162013-01-01 05:22:29 +000012274 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012275}
12276
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012277/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012278static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
12279 int devad, u16 addr)
12280{
12281 struct bnx2x *bp = netdev_priv(netdev);
12282 u16 value;
12283 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012284
12285 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
12286 prtad, devad, addr);
12287
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012288 /* The HW expects different devad if CL22 is used */
12289 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12290
12291 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012292 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012293 bnx2x_release_phy_lock(bp);
12294 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
12295
12296 if (!rc)
12297 rc = value;
12298 return rc;
12299}
12300
12301/* called with rtnl_lock */
12302static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
12303 u16 addr, u16 value)
12304{
12305 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012306 int rc;
12307
Merav Sicron51c1a582012-03-18 10:33:38 +000012308 DP(NETIF_MSG_LINK,
12309 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
12310 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012311
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012312 /* The HW expects different devad if CL22 is used */
12313 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12314
12315 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012316 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012317 bnx2x_release_phy_lock(bp);
12318 return rc;
12319}
12320
12321/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012322static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12323{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012324 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012325 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012326
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012327 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
12328 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012329
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012330 if (!netif_running(dev))
12331 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012332
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012333 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012334}
12335
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012336#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012337static void poll_bnx2x(struct net_device *dev)
12338{
12339 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000012340 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012341
Merav Sicron14a15d62012-08-27 03:26:20 +000012342 for_each_eth_queue(bp, i) {
12343 struct bnx2x_fastpath *fp = &bp->fp[i];
12344 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
12345 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012346}
12347#endif
12348
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012349static int bnx2x_validate_addr(struct net_device *dev)
12350{
12351 struct bnx2x *bp = netdev_priv(dev);
12352
Ariel Eliore09b74d2013-05-27 04:08:26 +000012353 /* query the bulletin board for mac address configured by the PF */
12354 if (IS_VF(bp))
12355 bnx2x_sample_bulletin(bp);
12356
Merav Sicron51c1a582012-03-18 10:33:38 +000012357 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
12358 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012359 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012360 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012361 return 0;
12362}
12363
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012364static int bnx2x_get_phys_port_id(struct net_device *netdev,
12365 struct netdev_phys_port_id *ppid)
12366{
12367 struct bnx2x *bp = netdev_priv(netdev);
12368
12369 if (!(bp->flags & HAS_PHYS_PORT_ID))
12370 return -EOPNOTSUPP;
12371
12372 ppid->id_len = sizeof(bp->phys_port_id);
12373 memcpy(ppid->id, bp->phys_port_id, ppid->id_len);
12374
12375 return 0;
12376}
12377
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012378static const struct net_device_ops bnx2x_netdev_ops = {
12379 .ndo_open = bnx2x_open,
12380 .ndo_stop = bnx2x_close,
12381 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000012382 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012383 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012384 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012385 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012386 .ndo_do_ioctl = bnx2x_ioctl,
12387 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000012388 .ndo_fix_features = bnx2x_fix_features,
12389 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012390 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012391#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012392 .ndo_poll_controller = poll_bnx2x,
12393#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000012394 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Elior64112802013-01-07 00:50:23 +000012395#ifdef CONFIG_BNX2X_SRIOV
Ariel Eliorabc5a022013-01-01 05:22:43 +000012396 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Yuval Mintz3cdeec22013-06-02 00:06:19 +000012397 .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000012398 .ndo_get_vf_config = bnx2x_get_vf_config,
Ariel Elior64112802013-01-07 00:50:23 +000012399#endif
Merav Sicron55c11942012-11-07 00:45:48 +000012400#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000012401 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
12402#endif
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012403
Cong Wange0d10952013-08-01 11:10:25 +080012404#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +030012405 .ndo_busy_poll = bnx2x_low_latency_recv,
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012406#endif
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012407 .ndo_get_phys_port_id = bnx2x_get_phys_port_id,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012408};
12409
Eric Dumazet1191cb82012-04-27 21:39:21 +000012410static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012411{
12412 struct device *dev = &bp->pdev->dev;
12413
Linus Torvalds8ceafbf2013-11-14 07:55:21 +090012414 if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64)) != 0 &&
12415 dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32)) != 0) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012416 dev_err(dev, "System does not support DMA, aborting\n");
12417 return -EIO;
12418 }
12419
12420 return 0;
12421}
12422
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012423static void bnx2x_disable_pcie_error_reporting(struct bnx2x *bp)
12424{
12425 if (bp->flags & AER_ENABLED) {
12426 pci_disable_pcie_error_reporting(bp->pdev);
12427 bp->flags &= ~AER_ENABLED;
12428 }
12429}
12430
Ariel Elior1ab44342013-01-01 05:22:23 +000012431static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
12432 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012433{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012434 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000012435 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000012436 bool chip_is_e1x = (board_type == BCM57710 ||
12437 board_type == BCM57711 ||
12438 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012439
12440 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012441
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012442 bp->dev = dev;
12443 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012444
12445 rc = pci_enable_device(pdev);
12446 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012447 dev_err(&bp->pdev->dev,
12448 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012449 goto err_out;
12450 }
12451
12452 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012453 dev_err(&bp->pdev->dev,
12454 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012455 rc = -ENODEV;
12456 goto err_out_disable;
12457 }
12458
Ariel Elior1ab44342013-01-01 05:22:23 +000012459 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
12460 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012461 rc = -ENODEV;
12462 goto err_out_disable;
12463 }
12464
Yaniv Rosner092a5fc2012-12-02 23:56:49 +000012465 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
12466 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
12467 PCICFG_REVESION_ID_ERROR_VAL) {
12468 pr_err("PCI device error, probably due to fan failure, aborting\n");
12469 rc = -ENODEV;
12470 goto err_out_disable;
12471 }
12472
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012473 if (atomic_read(&pdev->enable_cnt) == 1) {
12474 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
12475 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012476 dev_err(&bp->pdev->dev,
12477 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012478 goto err_out_disable;
12479 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012480
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012481 pci_set_master(pdev);
12482 pci_save_state(pdev);
12483 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012484
Ariel Elior1ab44342013-01-01 05:22:23 +000012485 if (IS_PF(bp)) {
Jon Mason29ed74c2013-09-11 11:22:39 -070012486 if (!pdev->pm_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012487 dev_err(&bp->pdev->dev,
12488 "Cannot find power management capability, aborting\n");
12489 rc = -EIO;
12490 goto err_out_release;
12491 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012492 }
12493
Jon Mason77c98e62011-06-27 07:45:12 +000012494 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012495 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012496 rc = -EIO;
12497 goto err_out_release;
12498 }
12499
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012500 rc = bnx2x_set_coherency_mask(bp);
12501 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012502 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012503
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012504 dev->mem_start = pci_resource_start(pdev, 0);
12505 dev->base_addr = dev->mem_start;
12506 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012507
12508 dev->irq = pdev->irq;
12509
Arjan van de Ven275f1652008-10-20 21:42:39 -070012510 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012511 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012512 dev_err(&bp->pdev->dev,
12513 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012514 rc = -ENOMEM;
12515 goto err_out_release;
12516 }
12517
Ariel Eliorc22610d02012-01-26 06:01:47 +000012518 /* In E1/E1H use pci device function given by kernel.
12519 * In E2/E3 read physical function from ME register since these chips
12520 * support Physical Device Assignment where kernel BDF maybe arbitrary
12521 * (depending on hypervisor).
12522 */
Yuval Mintz2de67432013-01-23 03:21:43 +000012523 if (chip_is_e1x) {
Ariel Eliorc22610d02012-01-26 06:01:47 +000012524 bp->pf_num = PCI_FUNC(pdev->devfn);
Yuval Mintz2de67432013-01-23 03:21:43 +000012525 } else {
12526 /* chip is E2/3*/
Ariel Eliorc22610d02012-01-26 06:01:47 +000012527 pci_read_config_dword(bp->pdev,
12528 PCICFG_ME_REGISTER, &pci_cfg_dword);
12529 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
Yuval Mintz2de67432013-01-23 03:21:43 +000012530 ME_REG_ABS_PF_NUM_SHIFT);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012531 }
Merav Sicron51c1a582012-03-18 10:33:38 +000012532 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012533
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012534 /* clean indirect addresses */
12535 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
12536 PCICFG_VENDOR_ID_OFFSET);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012537
12538 /* AER (Advanced Error reporting) configuration */
12539 rc = pci_enable_pcie_error_reporting(pdev);
12540 if (!rc)
12541 bp->flags |= AER_ENABLED;
12542 else
12543 BNX2X_DEV_INFO("Failed To configure PCIe AER [%d]\n", rc);
12544
David S. Miller8decf862011-09-22 03:23:13 -040012545 /*
12546 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070012547 * is not used by the driver.
12548 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012549 if (IS_PF(bp)) {
12550 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
12551 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
12552 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
12553 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040012554
Ariel Elior1ab44342013-01-01 05:22:23 +000012555 if (chip_is_e1x) {
12556 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
12557 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
12558 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
12559 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
12560 }
12561
12562 /* Enable internal target-read (in case we are probed after PF
12563 * FLR). Must be done prior to any BAR read access. Only for
12564 * 57712 and up
12565 */
12566 if (!chip_is_e1x)
12567 REG_WR(bp,
12568 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040012569 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012570
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012571 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012572
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012573 dev->netdev_ops = &bnx2x_netdev_ops;
Ariel Elior005a07ba2013-03-11 05:17:42 +000012574 bnx2x_set_ethtool_ops(bp, dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000012575
Jiri Pirko01789342011-08-16 06:29:00 +000012576 dev->priv_flags |= IFF_UNICAST_FLT;
12577
Michał Mirosław66371c42011-04-12 09:38:23 +000012578 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012579 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
12580 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
Patrick McHardyf6469682013-04-19 02:04:27 +000012581 NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012582 if (!CHIP_IS_E1x(bp)) {
Eric Dumazet117401e2013-10-19 11:42:58 -070012583 dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012584 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012585 dev->hw_enc_features =
12586 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
12587 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
Eric Dumazet117401e2013-10-19 11:42:58 -070012588 NETIF_F_GSO_IPIP |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012589 NETIF_F_GSO_SIT |
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012590 NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012591 }
Michał Mirosław66371c42011-04-12 09:38:23 +000012592
12593 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
12594 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
12595
Patrick McHardyf6469682013-04-19 02:04:27 +000012596 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
Merav Sicronedd31472013-10-20 16:51:34 +020012597 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012598
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000012599 /* Add Loopback capability to the device */
12600 dev->hw_features |= NETIF_F_LOOPBACK;
12601
Shmulik Ravid98507672011-02-28 12:19:55 -080012602#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000012603 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
12604#endif
12605
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012606 /* get_port_hwinfo() will set prtad and mmds properly */
12607 bp->mdio.prtad = MDIO_PRTAD_NONE;
12608 bp->mdio.mmds = 0;
12609 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
12610 bp->mdio.dev = dev;
12611 bp->mdio.mdio_read = bnx2x_mdio_read;
12612 bp->mdio.mdio_write = bnx2x_mdio_write;
12613
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012614 return 0;
12615
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012616err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012617 if (atomic_read(&pdev->enable_cnt) == 1)
12618 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012619
12620err_out_disable:
12621 pci_disable_device(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012622
12623err_out:
12624 return rc;
12625}
12626
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000012627static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012628{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012629 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012630 struct bnx2x_fw_file_hdr *fw_hdr;
12631 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012632 u32 offset, len, num_ops;
Yuval Mintz86564c32013-01-23 03:21:50 +000012633 __be16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012634 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012635 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012636
Merav Sicron51c1a582012-03-18 10:33:38 +000012637 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12638 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012639 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012640 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012641
12642 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12643 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12644
12645 /* Make sure none of the offsets and sizes make us read beyond
12646 * the end of the firmware data */
12647 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12648 offset = be32_to_cpu(sections[i].offset);
12649 len = be32_to_cpu(sections[i].len);
12650 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012651 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012652 return -EINVAL;
12653 }
12654 }
12655
12656 /* Likewise for the init_ops offsets */
12657 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
Yuval Mintz86564c32013-01-23 03:21:50 +000012658 ops_offsets = (__force __be16 *)(firmware->data + offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012659 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12660
12661 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12662 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012663 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012664 return -EINVAL;
12665 }
12666 }
12667
12668 /* Check FW version */
12669 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12670 fw_ver = firmware->data + offset;
12671 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12672 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12673 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12674 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012675 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12676 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12677 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012678 BCM_5710_FW_MINOR_VERSION,
12679 BCM_5710_FW_REVISION_VERSION,
12680 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012681 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012682 }
12683
12684 return 0;
12685}
12686
Eric Dumazet1191cb82012-04-27 21:39:21 +000012687static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012688{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012689 const __be32 *source = (const __be32 *)_source;
12690 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012691 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012692
12693 for (i = 0; i < n/4; i++)
12694 target[i] = be32_to_cpu(source[i]);
12695}
12696
12697/*
12698 Ops array is stored in the following format:
12699 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12700 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012701static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012702{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012703 const __be32 *source = (const __be32 *)_source;
12704 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012705 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012706
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012707 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012708 tmp = be32_to_cpu(source[j]);
12709 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012710 target[i].offset = tmp & 0xffffff;
12711 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012712 }
12713}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012714
Ben Hutchings1aa8b472012-07-10 10:56:59 +000012715/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012716 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12717 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012718static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012719{
12720 const __be32 *source = (const __be32 *)_source;
12721 struct iro *target = (struct iro *)_target;
12722 u32 i, j, tmp;
12723
12724 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12725 target[i].base = be32_to_cpu(source[j]);
12726 j++;
12727 tmp = be32_to_cpu(source[j]);
12728 target[i].m1 = (tmp >> 16) & 0xffff;
12729 target[i].m2 = tmp & 0xffff;
12730 j++;
12731 tmp = be32_to_cpu(source[j]);
12732 target[i].m3 = (tmp >> 16) & 0xffff;
12733 target[i].size = tmp & 0xffff;
12734 j++;
12735 }
12736}
12737
Eric Dumazet1191cb82012-04-27 21:39:21 +000012738static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012739{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012740 const __be16 *source = (const __be16 *)_source;
12741 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012742 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012743
12744 for (i = 0; i < n/2; i++)
12745 target[i] = be16_to_cpu(source[i]);
12746}
12747
Joe Perches7995c642010-02-17 15:01:52 +000012748#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12749do { \
12750 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12751 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000012752 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000012753 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000012754 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12755 (u8 *)bp->arr, len); \
12756} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012757
Yuval Mintz3b603062012-03-18 10:33:39 +000012758static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012759{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012760 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012761 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000012762 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012763
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012764 if (bp->firmware)
12765 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012766
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012767 if (CHIP_IS_E1(bp))
12768 fw_file_name = FW_FILE_NAME_E1;
12769 else if (CHIP_IS_E1H(bp))
12770 fw_file_name = FW_FILE_NAME_E1H;
12771 else if (!CHIP_IS_E1x(bp))
12772 fw_file_name = FW_FILE_NAME_E2;
12773 else {
12774 BNX2X_ERR("Unsupported chip revision\n");
12775 return -EINVAL;
12776 }
12777 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012778
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012779 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
12780 if (rc) {
12781 BNX2X_ERR("Can't load firmware file %s\n",
12782 fw_file_name);
12783 goto request_firmware_exit;
12784 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012785
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012786 rc = bnx2x_check_firmware(bp);
12787 if (rc) {
12788 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
12789 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012790 }
12791
12792 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12793
12794 /* Initialize the pointers to the init arrays */
12795 /* Blob */
12796 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12797
12798 /* Opcodes */
12799 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12800
12801 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012802 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12803 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012804
12805 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012806 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12807 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12808 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12809 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12810 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12811 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12812 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12813 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12814 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12815 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12816 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12817 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12818 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12819 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12820 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12821 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012822 /* IRO */
12823 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012824
12825 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012826
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012827iro_alloc_err:
12828 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012829init_offsets_alloc_err:
12830 kfree(bp->init_ops);
12831init_ops_alloc_err:
12832 kfree(bp->init_data);
12833request_firmware_exit:
12834 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000012835 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012836
12837 return rc;
12838}
12839
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012840static void bnx2x_release_firmware(struct bnx2x *bp)
12841{
12842 kfree(bp->init_ops_offsets);
12843 kfree(bp->init_ops);
12844 kfree(bp->init_data);
12845 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012846 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012847}
12848
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012849static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12850 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12851 .init_hw_cmn = bnx2x_init_hw_common,
12852 .init_hw_port = bnx2x_init_hw_port,
12853 .init_hw_func = bnx2x_init_hw_func,
12854
12855 .reset_hw_cmn = bnx2x_reset_common,
12856 .reset_hw_port = bnx2x_reset_port,
12857 .reset_hw_func = bnx2x_reset_func,
12858
12859 .gunzip_init = bnx2x_gunzip_init,
12860 .gunzip_end = bnx2x_gunzip_end,
12861
12862 .init_fw = bnx2x_init_firmware,
12863 .release_fw = bnx2x_release_firmware,
12864};
12865
12866void bnx2x__init_func_obj(struct bnx2x *bp)
12867{
12868 /* Prepare DMAE related driver resources */
12869 bnx2x_setup_dmae(bp);
12870
12871 bnx2x_init_func_obj(bp, &bp->func_obj,
12872 bnx2x_sp(bp, func_rdata),
12873 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000012874 bnx2x_sp(bp, func_afex_rdata),
12875 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012876 &bnx2x_func_sp_drv);
12877}
12878
12879/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012880static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012881{
Merav Sicron37ae41a2012-06-19 07:48:27 +000012882 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012883
Ariel Elior290ca2b2013-01-01 05:22:31 +000012884 if (IS_SRIOV(bp))
12885 cid_count += BNX2X_VF_CIDS;
12886
Merav Sicron55c11942012-11-07 00:45:48 +000012887 if (CNIC_SUPPORT(bp))
12888 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000012889
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012890 return roundup(cid_count, QM_CID_ROUND);
12891}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012892
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012893/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000012894 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012895 *
12896 * @dev: pci device
12897 *
12898 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012899static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev, int cnic_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012900{
Yijing Wangae2104b2013-08-08 21:02:36 +080012901 int index;
Ariel Elior1ab44342013-01-01 05:22:23 +000012902 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012903
Ariel Elior6383c0b2011-07-14 08:31:57 +000012904 /*
12905 * If MSI-X is not supported - return number of SBs needed to support
12906 * one fast path queue: one FP queue + SB for CNIC
12907 */
Yijing Wangae2104b2013-08-08 21:02:36 +080012908 if (!pdev->msix_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012909 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000012910 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012911 }
12912 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000012913
12914 /*
12915 * The value in the PCI configuration space is the index of the last
12916 * entry, namely one less than the actual size of the table, which is
12917 * exactly what we want to return from this function: number of all SBs
12918 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000012919 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000012920 */
Yijing Wangae2104b2013-08-08 21:02:36 +080012921 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSI_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000012922
12923 index = control & PCI_MSIX_FLAGS_QSIZE;
12924
Ariel Elior60cad4e2013-09-04 14:09:22 +030012925 return index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012926}
12927
Ariel Elior1ab44342013-01-01 05:22:23 +000012928static int set_max_cos_est(int chip_id)
12929{
12930 switch (chip_id) {
12931 case BCM57710:
12932 case BCM57711:
12933 case BCM57711E:
12934 return BNX2X_MULTI_TX_COS_E1X;
12935 case BCM57712:
12936 case BCM57712_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012937 return BNX2X_MULTI_TX_COS_E2_E3A0;
12938 case BCM57800:
12939 case BCM57800_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012940 case BCM57810:
12941 case BCM57810_MF:
12942 case BCM57840_4_10:
12943 case BCM57840_2_20:
12944 case BCM57840_O:
12945 case BCM57840_MFO:
Ariel Elior1ab44342013-01-01 05:22:23 +000012946 case BCM57840_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012947 case BCM57811:
12948 case BCM57811_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012949 return BNX2X_MULTI_TX_COS_E3B0;
Yuval Mintzb1239722013-10-20 16:51:26 +020012950 case BCM57712_VF:
12951 case BCM57800_VF:
12952 case BCM57810_VF:
12953 case BCM57840_VF:
12954 case BCM57811_VF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012955 return 1;
12956 default:
12957 pr_err("Unknown board_type (%d), aborting\n", chip_id);
12958 return -ENODEV;
12959 }
12960}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012961
Ariel Elior1ab44342013-01-01 05:22:23 +000012962static int set_is_vf(int chip_id)
12963{
12964 switch (chip_id) {
12965 case BCM57712_VF:
12966 case BCM57800_VF:
12967 case BCM57810_VF:
12968 case BCM57840_VF:
12969 case BCM57811_VF:
12970 return true;
12971 default:
12972 return false;
12973 }
12974}
12975
Ariel Elior1ab44342013-01-01 05:22:23 +000012976static int bnx2x_init_one(struct pci_dev *pdev,
12977 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012978{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012979 struct net_device *dev = NULL;
12980 struct bnx2x *bp;
Yuval Mintzb91e1a12013-09-28 08:46:12 +030012981 enum pcie_link_width pcie_width;
12982 enum pci_bus_speed pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012983 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000012984 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000012985 int max_cos_est;
12986 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000012987 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012988
12989 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000012990 * version.
12991 * We will try to roughly estimate the maximum number of CoSes this chip
12992 * may support in order to minimize the memory allocated for Tx
12993 * netdev_queue's. This number will be accurately calculated during the
12994 * initialization of bp->max_cos based on the chip versions AND chip
12995 * revision in the bnx2x_init_bp().
12996 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012997 max_cos_est = set_max_cos_est(ent->driver_data);
12998 if (max_cos_est < 0)
12999 return max_cos_est;
13000 is_vf = set_is_vf(ent->driver_data);
13001 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013002
Ariel Elior60cad4e2013-09-04 14:09:22 +030013003 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt);
13004
13005 /* add another SB for VF as it has no default SB */
13006 max_non_def_sbs += is_vf ? 1 : 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013007
13008 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior60cad4e2013-09-04 14:09:22 +030013009 rss_count = max_non_def_sbs - cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000013010
13011 if (rss_count < 1)
13012 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013013
13014 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000013015 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013016
Ariel Elior1ab44342013-01-01 05:22:23 +000013017 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000013018 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000013019 */
Merav Sicron55c11942012-11-07 00:45:48 +000013020 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013021
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013022 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000013023 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000013024 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013025 return -ENOMEM;
13026
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013027 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000013028
Ariel Elior1ab44342013-01-01 05:22:23 +000013029 bp->flags = 0;
13030 if (is_vf)
13031 bp->flags |= IS_VF_FLAG;
13032
Ariel Elior6383c0b2011-07-14 08:31:57 +000013033 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000013034 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000013035 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000013036 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000013037 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000013038
Eilon Greensteindf4770de2009-08-12 08:23:28 +000013039 pci_set_drvdata(pdev, dev);
13040
Ariel Elior1ab44342013-01-01 05:22:23 +000013041 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013042 if (rc < 0) {
13043 free_netdev(dev);
13044 return rc;
13045 }
13046
Ariel Elior1ab44342013-01-01 05:22:23 +000013047 BNX2X_DEV_INFO("This is a %s function\n",
13048 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000013049 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000013050 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000013051 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Yuval Mintz2de67432013-01-23 03:21:43 +000013052 tx_count, rx_count);
Merav Sicron60aa0502012-06-19 07:48:29 +000013053
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013054 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000013055 if (rc)
13056 goto init_one_exit;
13057
Ariel Elior1ab44342013-01-01 05:22:23 +000013058 /* Map doorbells here as we need the real value of bp->max_cos which
13059 * is initialized in bnx2x_init_bp() to determine the number of
13060 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000013061 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013062 if (IS_VF(bp)) {
Dmitry Kravkov1d6f3cd2013-03-27 01:05:17 +000013063 bp->doorbells = bnx2x_vf_doorbells(bp);
Ariel Elior64112802013-01-07 00:50:23 +000013064 rc = bnx2x_vf_pci_alloc(bp);
13065 if (rc)
13066 goto init_one_exit;
Ariel Elior1ab44342013-01-01 05:22:23 +000013067 } else {
13068 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
13069 if (doorbell_size > pci_resource_len(pdev, 2)) {
13070 dev_err(&bp->pdev->dev,
13071 "Cannot map doorbells, bar size too small, aborting\n");
13072 rc = -ENOMEM;
13073 goto init_one_exit;
13074 }
13075 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
13076 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013077 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000013078 if (!bp->doorbells) {
13079 dev_err(&bp->pdev->dev,
13080 "Cannot map doorbell space, aborting\n");
13081 rc = -ENOMEM;
13082 goto init_one_exit;
13083 }
13084
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013085 if (IS_VF(bp)) {
13086 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
13087 if (rc)
13088 goto init_one_exit;
13089 }
13090
Ariel Elior3c76fef2013-03-11 05:17:46 +000013091 /* Enable SRIOV if capability found in configuration space */
13092 rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013093 if (rc)
13094 goto init_one_exit;
13095
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013096 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000013097 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000013098 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013099
Merav Sicron55c11942012-11-07 00:45:48 +000013100 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000013101 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013102 bp->flags |= NO_FCOE_FLAG;
13103
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000013104 /* Set bp->num_queues for MSI-X mode*/
13105 bnx2x_set_num_queues(bp);
13106
Lucas De Marchi25985ed2011-03-30 22:57:33 -030013107 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000013108 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013109 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013110 rc = bnx2x_set_int_mode(bp);
13111 if (rc) {
13112 dev_err(&pdev->dev, "Cannot set interrupts\n");
13113 goto init_one_exit;
13114 }
Yuval Mintz04c46732013-01-23 03:21:46 +000013115 BNX2X_DEV_INFO("set interrupts successfully\n");
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013116
Ariel Elior1ab44342013-01-01 05:22:23 +000013117 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080013118 rc = register_netdev(dev);
13119 if (rc) {
13120 dev_err(&pdev->dev, "Cannot register net device\n");
13121 goto init_one_exit;
13122 }
Ariel Elior1ab44342013-01-01 05:22:23 +000013123 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080013124
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013125 if (!NO_FCOE(bp)) {
13126 /* Add storage MAC address */
13127 rtnl_lock();
13128 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
13129 rtnl_unlock();
13130 }
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013131 if (pcie_get_minimum_link(bp->pdev, &pcie_speed, &pcie_width) ||
13132 pcie_speed == PCI_SPEED_UNKNOWN ||
13133 pcie_width == PCIE_LNK_WIDTH_UNKNOWN)
13134 BNX2X_DEV_INFO("Failed to determine PCI Express Bandwidth\n");
13135 else
13136 BNX2X_DEV_INFO(
13137 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000013138 board_info[ent->driver_data].name,
13139 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
13140 pcie_width,
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013141 pcie_speed == PCIE_SPEED_2_5GT ? "2.5GHz" :
13142 pcie_speed == PCIE_SPEED_5_0GT ? "5.0GHz" :
13143 pcie_speed == PCIE_SPEED_8_0GT ? "8.0GHz" :
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000013144 "Unknown",
13145 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000013146
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013147 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013148
13149init_one_exit:
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013150 bnx2x_disable_pcie_error_reporting(bp);
13151
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013152 if (bp->regview)
13153 iounmap(bp->regview);
13154
Ariel Elior1ab44342013-01-01 05:22:23 +000013155 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013156 iounmap(bp->doorbells);
13157
13158 free_netdev(dev);
13159
13160 if (atomic_read(&pdev->enable_cnt) == 1)
13161 pci_release_regions(pdev);
13162
13163 pci_disable_device(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013164
13165 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013166}
13167
Yuval Mintzb030ed22013-05-27 04:08:30 +000013168static void __bnx2x_remove(struct pci_dev *pdev,
13169 struct net_device *dev,
13170 struct bnx2x *bp,
13171 bool remove_netdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013172{
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013173 /* Delete storage MAC address */
13174 if (!NO_FCOE(bp)) {
13175 rtnl_lock();
13176 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
13177 rtnl_unlock();
13178 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013179
Shmulik Ravid98507672011-02-28 12:19:55 -080013180#ifdef BCM_DCBNL
13181 /* Delete app tlvs from dcbnl */
13182 bnx2x_dcbnl_update_applist(bp, true);
13183#endif
13184
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030013185 if (IS_PF(bp) &&
13186 !BP_NOMCP(bp) &&
13187 (bp->flags & BC_SUPPORTS_RMMOD_CMD))
13188 bnx2x_fw_command(bp, DRV_MSG_CODE_RMMOD, 0);
13189
Yuval Mintzb030ed22013-05-27 04:08:30 +000013190 /* Close the interface - either directly or implicitly */
13191 if (remove_netdev) {
13192 unregister_netdev(dev);
13193 } else {
13194 rtnl_lock();
Yuval Mintz6ef5a922013-08-13 02:25:03 +030013195 dev_close(dev);
Yuval Mintzb030ed22013-05-27 04:08:30 +000013196 rtnl_unlock();
13197 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013198
Ariel Elior78c3bcc2013-06-20 17:39:08 +030013199 bnx2x_iov_remove_one(bp);
13200
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013201 /* Power on: we can't let PCI layer write to us while we are in D3 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013202 if (IS_PF(bp))
13203 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013204
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013205 /* Disable MSI/MSI-X */
13206 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013207
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013208 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000013209 if (IS_PF(bp))
13210 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013211
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013212 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000013213 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013214
Ariel Elior4513f922013-01-01 05:22:25 +000013215 /* send message via vfpf channel to release the resources of this vf */
13216 if (IS_VF(bp))
13217 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013218
Yuval Mintzb030ed22013-05-27 04:08:30 +000013219 /* Assumes no further PCIe PM changes will occur */
13220 if (system_state == SYSTEM_POWER_OFF) {
13221 pci_wake_from_d3(pdev, bp->wol);
13222 pci_set_power_state(pdev, PCI_D3hot);
13223 }
13224
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013225 bnx2x_disable_pcie_error_reporting(bp);
Yuval Mintzd9aee592014-01-15 12:05:30 +020013226 if (remove_netdev) {
13227 if (bp->regview)
13228 iounmap(bp->regview);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013229
Yuval Mintzd9aee592014-01-15 12:05:30 +020013230 /* For vfs, doorbells are part of the regview and were unmapped
13231 * along with it. FW is only loaded by PF.
13232 */
13233 if (IS_PF(bp)) {
13234 if (bp->doorbells)
13235 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013236
Yuval Mintzd9aee592014-01-15 12:05:30 +020013237 bnx2x_release_firmware(bp);
13238 }
13239 bnx2x_free_mem_bp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013240
Yuval Mintzb030ed22013-05-27 04:08:30 +000013241 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013242
Yuval Mintzd9aee592014-01-15 12:05:30 +020013243 if (atomic_read(&pdev->enable_cnt) == 1)
13244 pci_release_regions(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013245
Yuval Mintz5f6db132014-01-27 17:11:58 +020013246 pci_disable_device(pdev);
13247 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013248}
13249
Yuval Mintzb030ed22013-05-27 04:08:30 +000013250static void bnx2x_remove_one(struct pci_dev *pdev)
13251{
13252 struct net_device *dev = pci_get_drvdata(pdev);
13253 struct bnx2x *bp;
13254
13255 if (!dev) {
13256 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
13257 return;
13258 }
13259 bp = netdev_priv(dev);
13260
13261 __bnx2x_remove(pdev, dev, bp, true);
13262}
13263
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013264static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
13265{
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013266 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013267
13268 bp->rx_mode = BNX2X_RX_MODE_NONE;
13269
Merav Sicron55c11942012-11-07 00:45:48 +000013270 if (CNIC_LOADED(bp))
13271 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
13272
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013273 /* Stop Tx */
13274 bnx2x_tx_disable(bp);
Merav Sicron26614ba2012-08-27 03:26:19 +000013275 /* Delete all NAPI objects */
13276 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000013277 if (CNIC_LOADED(bp))
13278 bnx2x_del_all_napi_cnic(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013279 netdev_reset_tc(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013280
13281 del_timer_sync(&bp->timer);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013282 cancel_delayed_work(&bp->sp_task);
13283 cancel_delayed_work(&bp->period_task);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013284
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013285 spin_lock_bh(&bp->stats_lock);
13286 bp->stats_state = STATS_STATE_DISABLED;
13287 spin_unlock_bh(&bp->stats_lock);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013288
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013289 bnx2x_save_statistics(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013290
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013291 netif_carrier_off(bp->dev);
13292
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013293 return 0;
13294}
13295
Wendy Xiong493adb12008-06-23 20:36:22 -070013296/**
13297 * bnx2x_io_error_detected - called when PCI error is detected
13298 * @pdev: Pointer to PCI device
13299 * @state: The current pci connection state
13300 *
13301 * This function is called after a PCI bus error affecting
13302 * this device has been detected.
13303 */
13304static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
13305 pci_channel_state_t state)
13306{
13307 struct net_device *dev = pci_get_drvdata(pdev);
13308 struct bnx2x *bp = netdev_priv(dev);
13309
13310 rtnl_lock();
13311
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013312 BNX2X_ERR("IO error detected\n");
13313
Wendy Xiong493adb12008-06-23 20:36:22 -070013314 netif_device_detach(dev);
13315
Dean Nelson07ce50e42009-07-31 09:13:25 +000013316 if (state == pci_channel_io_perm_failure) {
13317 rtnl_unlock();
13318 return PCI_ERS_RESULT_DISCONNECT;
13319 }
13320
Wendy Xiong493adb12008-06-23 20:36:22 -070013321 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013322 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070013323
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013324 bnx2x_prev_path_mark_eeh(bp);
13325
Wendy Xiong493adb12008-06-23 20:36:22 -070013326 pci_disable_device(pdev);
13327
13328 rtnl_unlock();
13329
13330 /* Request a slot reset */
13331 return PCI_ERS_RESULT_NEED_RESET;
13332}
13333
13334/**
13335 * bnx2x_io_slot_reset - called after the PCI bus has been reset
13336 * @pdev: Pointer to PCI device
13337 *
13338 * Restart the card from scratch, as if from a cold-boot.
13339 */
13340static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
13341{
13342 struct net_device *dev = pci_get_drvdata(pdev);
13343 struct bnx2x *bp = netdev_priv(dev);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013344 int i;
Wendy Xiong493adb12008-06-23 20:36:22 -070013345
13346 rtnl_lock();
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013347 BNX2X_ERR("IO slot reset initializing...\n");
Wendy Xiong493adb12008-06-23 20:36:22 -070013348 if (pci_enable_device(pdev)) {
13349 dev_err(&pdev->dev,
13350 "Cannot re-enable PCI device after reset\n");
13351 rtnl_unlock();
13352 return PCI_ERS_RESULT_DISCONNECT;
13353 }
13354
13355 pci_set_master(pdev);
13356 pci_restore_state(pdev);
Yuval Mintz70632d02013-04-24 01:45:02 +000013357 pci_save_state(pdev);
Wendy Xiong493adb12008-06-23 20:36:22 -070013358
13359 if (netif_running(dev))
13360 bnx2x_set_power_state(bp, PCI_D0);
13361
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013362 if (netif_running(dev)) {
13363 BNX2X_ERR("IO slot reset --> driver unload\n");
Yuval Mintze68072e2013-05-22 21:21:51 +000013364
13365 /* MCP should have been reset; Need to wait for validity */
13366 bnx2x_init_shmem(bp);
13367
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013368 if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
13369 u32 v;
13370
13371 v = SHMEM2_RD(bp,
13372 drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
13373 SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
13374 v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
13375 }
13376 bnx2x_drain_tx_queues(bp);
13377 bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
13378 bnx2x_netif_stop(bp, 1);
13379 bnx2x_free_irq(bp);
13380
13381 /* Report UNLOAD_DONE to MCP */
13382 bnx2x_send_unload_done(bp, true);
13383
13384 bp->sp_state = 0;
13385 bp->port.pmf = 0;
13386
13387 bnx2x_prev_unload(bp);
13388
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013389 /* We should have reseted the engine, so It's fair to
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013390 * assume the FW will no longer write to the bnx2x driver.
13391 */
13392 bnx2x_squeeze_objects(bp);
13393 bnx2x_free_skbs(bp);
13394 for_each_rx_queue(bp, i)
13395 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
13396 bnx2x_free_fp_mem(bp);
13397 bnx2x_free_mem(bp);
13398
13399 bp->state = BNX2X_STATE_CLOSED;
13400 }
13401
Wendy Xiong493adb12008-06-23 20:36:22 -070013402 rtnl_unlock();
13403
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013404 /* If AER, perform cleanup of the PCIe registers */
13405 if (bp->flags & AER_ENABLED) {
13406 if (pci_cleanup_aer_uncorrect_error_status(pdev))
13407 BNX2X_ERR("pci_cleanup_aer_uncorrect_error_status failed\n");
13408 else
13409 DP(NETIF_MSG_HW, "pci_cleanup_aer_uncorrect_error_status succeeded\n");
13410 }
13411
Wendy Xiong493adb12008-06-23 20:36:22 -070013412 return PCI_ERS_RESULT_RECOVERED;
13413}
13414
13415/**
13416 * bnx2x_io_resume - called when traffic can start flowing again
13417 * @pdev: Pointer to PCI device
13418 *
13419 * This callback is called when the error recovery driver tells us that
13420 * its OK to resume normal operation.
13421 */
13422static void bnx2x_io_resume(struct pci_dev *pdev)
13423{
13424 struct net_device *dev = pci_get_drvdata(pdev);
13425 struct bnx2x *bp = netdev_priv(dev);
13426
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013427 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013428 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013429 return;
13430 }
13431
Wendy Xiong493adb12008-06-23 20:36:22 -070013432 rtnl_lock();
13433
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013434 bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
13435 DRV_MSG_SEQ_NUMBER_MASK;
13436
Wendy Xiong493adb12008-06-23 20:36:22 -070013437 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013438 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070013439
13440 netif_device_attach(dev);
13441
13442 rtnl_unlock();
13443}
13444
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070013445static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013446 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000013447 .slot_reset = bnx2x_io_slot_reset,
13448 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070013449};
13450
Yuval Mintzb030ed22013-05-27 04:08:30 +000013451static void bnx2x_shutdown(struct pci_dev *pdev)
13452{
13453 struct net_device *dev = pci_get_drvdata(pdev);
13454 struct bnx2x *bp;
13455
13456 if (!dev)
13457 return;
13458
13459 bp = netdev_priv(dev);
13460 if (!bp)
13461 return;
13462
13463 rtnl_lock();
13464 netif_device_detach(dev);
13465 rtnl_unlock();
13466
13467 /* Don't remove the netdevice, as there are scenarios which will cause
13468 * the kernel to hang, e.g., when trying to remove bnx2i while the
13469 * rootfs is mounted from SAN.
13470 */
13471 __bnx2x_remove(pdev, dev, bp, false);
13472}
13473
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013474static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013475 .name = DRV_MODULE_NAME,
13476 .id_table = bnx2x_pci_tbl,
13477 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050013478 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070013479 .suspend = bnx2x_suspend,
13480 .resume = bnx2x_resume,
13481 .err_handler = &bnx2x_err_handler,
Ariel Elior3c76fef2013-03-11 05:17:46 +000013482#ifdef CONFIG_BNX2X_SRIOV
13483 .sriov_configure = bnx2x_sriov_configure,
13484#endif
Yuval Mintzb030ed22013-05-27 04:08:30 +000013485 .shutdown = bnx2x_shutdown,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013486};
13487
13488static int __init bnx2x_init(void)
13489{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013490 int ret;
13491
Joe Perches7995c642010-02-17 15:01:52 +000013492 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000013493
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013494 bnx2x_wq = create_singlethread_workqueue("bnx2x");
13495 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000013496 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013497 return -ENOMEM;
13498 }
Yuval Mintz370d4a22014-03-23 18:12:24 +020013499 bnx2x_iov_wq = create_singlethread_workqueue("bnx2x_iov");
13500 if (!bnx2x_iov_wq) {
13501 pr_err("Cannot create iov workqueue\n");
13502 destroy_workqueue(bnx2x_wq);
13503 return -ENOMEM;
13504 }
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013505
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013506 ret = pci_register_driver(&bnx2x_pci_driver);
13507 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000013508 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013509 destroy_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +020013510 destroy_workqueue(bnx2x_iov_wq);
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013511 }
13512 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013513}
13514
13515static void __exit bnx2x_cleanup(void)
13516{
Yuval Mintz452427b2012-03-26 20:47:07 +000013517 struct list_head *pos, *q;
Yuval Mintzd76a6112013-06-02 00:06:17 +000013518
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013519 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013520
13521 destroy_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +020013522 destroy_workqueue(bnx2x_iov_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000013523
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013524 /* Free globally allocated resources */
Yuval Mintz452427b2012-03-26 20:47:07 +000013525 list_for_each_safe(pos, q, &bnx2x_prev_list) {
13526 struct bnx2x_prev_path_list *tmp =
13527 list_entry(pos, struct bnx2x_prev_path_list, list);
13528 list_del(pos);
13529 kfree(tmp);
13530 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013531}
13532
Yaniv Rosner3deb8162011-06-14 01:34:33 +000013533void bnx2x_notify_link_changed(struct bnx2x *bp)
13534{
13535 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
13536}
13537
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013538module_init(bnx2x_init);
13539module_exit(bnx2x_cleanup);
13540
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013541/**
13542 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
13543 *
13544 * @bp: driver handle
13545 * @set: set or clear the CAM entry
13546 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013547 * This function will wait until the ramrod completion returns.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013548 * Return 0 if success, -ENODEV if ramrod doesn't return.
13549 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000013550static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013551{
13552 unsigned long ramrod_flags = 0;
13553
13554 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
13555 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
13556 &bp->iscsi_l2_mac_obj, true,
13557 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
13558}
Michael Chan993ac7b2009-10-10 13:46:56 +000013559
13560/* count denotes the number of new completions we have seen */
13561static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
13562{
13563 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000013564 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000013565
13566#ifdef BNX2X_STOP_ON_ERROR
13567 if (unlikely(bp->panic))
13568 return;
13569#endif
13570
13571 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013572 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000013573 bp->cnic_spq_pending -= count;
13574
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013575 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
13576 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
13577 & SPE_HDR_CONN_TYPE) >>
13578 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013579 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
13580 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013581
13582 /* Set validation for iSCSI L2 client before sending SETUP
13583 * ramrod
13584 */
13585 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000013586 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000013587 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000013588 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013589 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000013590 (cxt_index * ILT_PAGE_CIDS);
13591 bnx2x_set_ctx_validation(bp,
13592 &bp->context[cxt_index].
13593 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000013594 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000013595 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013596 }
13597
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013598 /*
13599 * There may be not more than 8 L2, not more than 8 L5 SPEs
13600 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013601 * COMMON ramrods is not more than the EQ and SPQ can
13602 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013603 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013604 if (type == ETH_CONNECTION_TYPE) {
13605 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013606 break;
13607 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013608 atomic_dec(&bp->cq_spq_left);
13609 } else if (type == NONE_CONNECTION_TYPE) {
13610 if (!atomic_read(&bp->eq_spq_left))
13611 break;
13612 else
13613 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013614 } else if ((type == ISCSI_CONNECTION_TYPE) ||
13615 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013616 if (bp->cnic_spq_pending >=
13617 bp->cnic_eth_dev.max_kwqe_pending)
13618 break;
13619 else
13620 bp->cnic_spq_pending++;
13621 } else {
13622 BNX2X_ERR("Unknown SPE type: %d\n", type);
13623 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000013624 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013625 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013626
13627 spe = bnx2x_sp_get_next(bp);
13628 *spe = *bp->cnic_kwq_cons;
13629
Merav Sicron51c1a582012-03-18 10:33:38 +000013630 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013631 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
13632
13633 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
13634 bp->cnic_kwq_cons = bp->cnic_kwq;
13635 else
13636 bp->cnic_kwq_cons++;
13637 }
13638 bnx2x_sp_prod_update(bp);
13639 spin_unlock_bh(&bp->spq_lock);
13640}
13641
13642static int bnx2x_cnic_sp_queue(struct net_device *dev,
13643 struct kwqe_16 *kwqes[], u32 count)
13644{
13645 struct bnx2x *bp = netdev_priv(dev);
13646 int i;
13647
13648#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000013649 if (unlikely(bp->panic)) {
13650 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013651 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000013652 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013653#endif
13654
Ariel Elior95c6c6162012-01-26 06:01:52 +000013655 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
13656 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013657 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000013658 return -EAGAIN;
13659 }
13660
Michael Chan993ac7b2009-10-10 13:46:56 +000013661 spin_lock_bh(&bp->spq_lock);
13662
13663 for (i = 0; i < count; i++) {
13664 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
13665
13666 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
13667 break;
13668
13669 *bp->cnic_kwq_prod = *spe;
13670
13671 bp->cnic_kwq_pending++;
13672
Merav Sicron51c1a582012-03-18 10:33:38 +000013673 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013674 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013675 spe->data.update_data_addr.hi,
13676 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000013677 bp->cnic_kwq_pending);
13678
13679 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
13680 bp->cnic_kwq_prod = bp->cnic_kwq;
13681 else
13682 bp->cnic_kwq_prod++;
13683 }
13684
13685 spin_unlock_bh(&bp->spq_lock);
13686
13687 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
13688 bnx2x_cnic_sp_post(bp, 0);
13689
13690 return i;
13691}
13692
13693static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13694{
13695 struct cnic_ops *c_ops;
13696 int rc = 0;
13697
13698 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000013699 c_ops = rcu_dereference_protected(bp->cnic_ops,
13700 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000013701 if (c_ops)
13702 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13703 mutex_unlock(&bp->cnic_mutex);
13704
13705 return rc;
13706}
13707
13708static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13709{
13710 struct cnic_ops *c_ops;
13711 int rc = 0;
13712
13713 rcu_read_lock();
13714 c_ops = rcu_dereference(bp->cnic_ops);
13715 if (c_ops)
13716 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13717 rcu_read_unlock();
13718
13719 return rc;
13720}
13721
13722/*
13723 * for commands that have no data
13724 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013725int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000013726{
13727 struct cnic_ctl_info ctl = {0};
13728
13729 ctl.cmd = cmd;
13730
13731 return bnx2x_cnic_ctl_send(bp, &ctl);
13732}
13733
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013734static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000013735{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013736 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000013737
13738 /* first we tell CNIC and only then we count this as a completion */
13739 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
13740 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013741 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000013742
13743 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013744 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000013745}
13746
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013747/* Called with netif_addr_lock_bh() taken.
13748 * Sets an rx_mode config for an iSCSI ETH client.
13749 * Doesn't block.
13750 * Completion should be checked outside.
13751 */
13752static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
13753{
13754 unsigned long accept_flags = 0, ramrod_flags = 0;
13755 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
13756 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
13757
13758 if (start) {
13759 /* Start accepting on iSCSI L2 ring. Accept all multicasts
13760 * because it's the only way for UIO Queue to accept
13761 * multicasts (in non-promiscuous mode only one Queue per
13762 * function will receive multicast packets (leading in our
13763 * case).
13764 */
13765 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
13766 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
13767 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
13768 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
13769
13770 /* Clear STOP_PENDING bit if START is requested */
13771 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
13772
13773 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
13774 } else
13775 /* Clear START_PENDING bit if STOP is requested */
13776 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
13777
13778 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
13779 set_bit(sched_state, &bp->sp_state);
13780 else {
13781 __set_bit(RAMROD_RX, &ramrod_flags);
13782 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
13783 ramrod_flags);
13784 }
13785}
13786
Michael Chan993ac7b2009-10-10 13:46:56 +000013787static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
13788{
13789 struct bnx2x *bp = netdev_priv(dev);
13790 int rc = 0;
13791
13792 switch (ctl->cmd) {
13793 case DRV_CTL_CTXTBL_WR_CMD: {
13794 u32 index = ctl->data.io.offset;
13795 dma_addr_t addr = ctl->data.io.dma_addr;
13796
13797 bnx2x_ilt_wr(bp, index, addr);
13798 break;
13799 }
13800
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013801 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
13802 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000013803
13804 bnx2x_cnic_sp_post(bp, count);
13805 break;
13806 }
13807
13808 /* rtnl_lock is held. */
13809 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013810 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13811 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013812
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013813 /* Configure the iSCSI classification object */
13814 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
13815 cp->iscsi_l2_client_id,
13816 cp->iscsi_l2_cid, BP_FUNC(bp),
13817 bnx2x_sp(bp, mac_rdata),
13818 bnx2x_sp_mapping(bp, mac_rdata),
13819 BNX2X_FILTER_MAC_PENDING,
13820 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
13821 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013822
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013823 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013824 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
13825 if (rc)
13826 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013827
13828 mmiowb();
13829 barrier();
13830
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013831 /* Start accepting on iSCSI L2 ring */
13832
13833 netif_addr_lock_bh(dev);
13834 bnx2x_set_iscsi_eth_rx_mode(bp, true);
13835 netif_addr_unlock_bh(dev);
13836
13837 /* bits to wait on */
13838 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13839 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
13840
13841 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13842 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013843
Michael Chan993ac7b2009-10-10 13:46:56 +000013844 break;
13845 }
13846
13847 /* rtnl_lock is held. */
13848 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013849 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013850
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013851 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013852 netif_addr_lock_bh(dev);
13853 bnx2x_set_iscsi_eth_rx_mode(bp, false);
13854 netif_addr_unlock_bh(dev);
13855
13856 /* bits to wait on */
13857 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13858 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
13859
13860 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13861 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013862
13863 mmiowb();
13864 barrier();
13865
13866 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013867 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
13868 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000013869 break;
13870 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013871 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
13872 int count = ctl->data.credit.credit_count;
13873
13874 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013875 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013876 smp_mb__after_atomic_inc();
13877 break;
13878 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000013879 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000013880 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013881
13882 if (CHIP_IS_E3(bp)) {
13883 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013884 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13885 int path = BP_PATH(bp);
13886 int port = BP_PORT(bp);
13887 int i;
13888 u32 scratch_offset;
13889 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013890
Barak Witkowski2e499d32012-06-26 01:31:19 +000013891 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000013892 if (ulp_type == CNIC_ULP_ISCSI)
13893 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13894 else if (ulp_type == CNIC_ULP_FCOE)
13895 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13896 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013897
13898 if ((ulp_type != CNIC_ULP_FCOE) ||
13899 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
13900 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
13901 break;
13902
13903 /* if reached here - should write fcoe capabilities */
13904 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
13905 if (!scratch_offset)
13906 break;
13907 scratch_offset += offsetof(struct glob_ncsi_oem_data,
13908 fcoe_features[path][port]);
13909 host_addr = (u32 *) &(ctl->data.register_data.
13910 fcoe_features);
13911 for (i = 0; i < sizeof(struct fcoe_capabilities);
13912 i += 4)
13913 REG_WR(bp, scratch_offset + i,
13914 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000013915 }
Yuval Mintz42f82772014-03-23 18:12:23 +020013916 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
Barak Witkowski1d187b32011-12-05 22:41:50 +000013917 break;
13918 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000013919
Barak Witkowski1d187b32011-12-05 22:41:50 +000013920 case DRV_CTL_ULP_UNREGISTER_CMD: {
13921 int ulp_type = ctl->data.ulp_type;
13922
13923 if (CHIP_IS_E3(bp)) {
13924 int idx = BP_FW_MB_IDX(bp);
13925 u32 cap;
13926
13927 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13928 if (ulp_type == CNIC_ULP_ISCSI)
13929 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13930 else if (ulp_type == CNIC_ULP_FCOE)
13931 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13932 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
13933 }
Yuval Mintz42f82772014-03-23 18:12:23 +020013934 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
Barak Witkowski1d187b32011-12-05 22:41:50 +000013935 break;
13936 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013937
13938 default:
13939 BNX2X_ERR("unknown command %x\n", ctl->cmd);
13940 rc = -EINVAL;
13941 }
13942
13943 return rc;
13944}
13945
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013946void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000013947{
13948 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13949
13950 if (bp->flags & USING_MSIX_FLAG) {
13951 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
13952 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
13953 cp->irq_arr[0].vector = bp->msix_table[1].vector;
13954 } else {
13955 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
13956 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
13957 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013958 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000013959 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
13960 else
13961 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
13962
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013963 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
13964 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013965 cp->irq_arr[1].status_blk = bp->def_status_blk;
13966 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013967 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000013968
13969 cp->num_irq = 2;
13970}
13971
Merav Sicron37ae41a2012-06-19 07:48:27 +000013972void bnx2x_setup_cnic_info(struct bnx2x *bp)
13973{
13974 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13975
Merav Sicron37ae41a2012-06-19 07:48:27 +000013976 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13977 bnx2x_cid_ilt_lines(bp);
13978 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
13979 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
13980 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
13981
Michael Chanf78afb32013-09-18 01:50:38 -070013982 DP(NETIF_MSG_IFUP, "BNX2X_1st_NON_L2_ETH_CID(bp) %x, cp->starting_cid %x, cp->fcoe_init_cid %x, cp->iscsi_l2_cid %x\n",
13983 BNX2X_1st_NON_L2_ETH_CID(bp), cp->starting_cid, cp->fcoe_init_cid,
13984 cp->iscsi_l2_cid);
13985
Merav Sicron37ae41a2012-06-19 07:48:27 +000013986 if (NO_ISCSI_OOO(bp))
13987 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13988}
13989
Michael Chan993ac7b2009-10-10 13:46:56 +000013990static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
13991 void *data)
13992{
13993 struct bnx2x *bp = netdev_priv(dev);
13994 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000013995 int rc;
13996
13997 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013998
Merav Sicron51c1a582012-03-18 10:33:38 +000013999 if (ops == NULL) {
14000 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000014001 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000014002 }
Michael Chan993ac7b2009-10-10 13:46:56 +000014003
Merav Sicron55c11942012-11-07 00:45:48 +000014004 if (!CNIC_SUPPORT(bp)) {
14005 BNX2X_ERR("Can't register CNIC when not supported\n");
14006 return -EOPNOTSUPP;
14007 }
14008
14009 if (!CNIC_LOADED(bp)) {
14010 rc = bnx2x_load_cnic(bp);
14011 if (rc) {
14012 BNX2X_ERR("CNIC-related load failed\n");
14013 return rc;
14014 }
Merav Sicron55c11942012-11-07 00:45:48 +000014015 }
14016
14017 bp->cnic_enabled = true;
14018
Michael Chan993ac7b2009-10-10 13:46:56 +000014019 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
14020 if (!bp->cnic_kwq)
14021 return -ENOMEM;
14022
14023 bp->cnic_kwq_cons = bp->cnic_kwq;
14024 bp->cnic_kwq_prod = bp->cnic_kwq;
14025 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
14026
14027 bp->cnic_spq_pending = 0;
14028 bp->cnic_kwq_pending = 0;
14029
14030 bp->cnic_data = data;
14031
14032 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014033 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014034 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000014035
Michael Chan993ac7b2009-10-10 13:46:56 +000014036 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014037
Michael Chan993ac7b2009-10-10 13:46:56 +000014038 rcu_assign_pointer(bp->cnic_ops, ops);
14039
Yuval Mintz42f82772014-03-23 18:12:23 +020014040 /* Schedule driver to read CNIC driver versions */
14041 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
14042
Michael Chan993ac7b2009-10-10 13:46:56 +000014043 return 0;
14044}
14045
14046static int bnx2x_unregister_cnic(struct net_device *dev)
14047{
14048 struct bnx2x *bp = netdev_priv(dev);
14049 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14050
14051 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000014052 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000014053 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000014054 mutex_unlock(&bp->cnic_mutex);
14055 synchronize_rcu();
Yuval Mintzfea75642013-04-10 13:34:39 +030014056 bp->cnic_enabled = false;
Michael Chan993ac7b2009-10-10 13:46:56 +000014057 kfree(bp->cnic_kwq);
14058 bp->cnic_kwq = NULL;
14059
14060 return 0;
14061}
14062
stephen hemmingera8f47eb2014-01-09 22:20:11 -080014063static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
Michael Chan993ac7b2009-10-10 13:46:56 +000014064{
14065 struct bnx2x *bp = netdev_priv(dev);
14066 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14067
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014068 /* If both iSCSI and FCoE are disabled - return NULL in
14069 * order to indicate CNIC that it should not try to work
14070 * with this device.
14071 */
14072 if (NO_ISCSI(bp) && NO_FCOE(bp))
14073 return NULL;
14074
Michael Chan993ac7b2009-10-10 13:46:56 +000014075 cp->drv_owner = THIS_MODULE;
14076 cp->chip_id = CHIP_ID(bp);
14077 cp->pdev = bp->pdev;
14078 cp->io_base = bp->regview;
14079 cp->io_base2 = bp->doorbells;
14080 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014081 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014082 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
14083 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014084 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014085 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000014086 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
14087 cp->drv_ctl = bnx2x_drv_ctl;
14088 cp->drv_register_cnic = bnx2x_register_cnic;
14089 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000014090 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014091 cp->iscsi_l2_client_id =
14092 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000014093 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014094
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014095 if (NO_ISCSI_OOO(bp))
14096 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
14097
14098 if (NO_ISCSI(bp))
14099 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
14100
14101 if (NO_FCOE(bp))
14102 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
14103
Merav Sicron51c1a582012-03-18 10:33:38 +000014104 BNX2X_DEV_INFO(
14105 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014106 cp->ctx_blk_size,
14107 cp->ctx_tbl_offset,
14108 cp->ctx_tbl_len,
14109 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000014110 return cp;
14111}
Michael Chan993ac7b2009-10-10 13:46:56 +000014112
stephen hemmingera8f47eb2014-01-09 22:20:11 -080014113static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014114{
Ariel Elior64112802013-01-07 00:50:23 +000014115 struct bnx2x *bp = fp->bp;
14116 u32 offset = BAR_USTRORM_INTMEM;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070014117
Ariel Elior64112802013-01-07 00:50:23 +000014118 if (IS_VF(bp))
14119 return bnx2x_vf_ustorm_prods_offset(bp, fp);
14120 else if (!CHIP_IS_E1x(bp))
14121 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
14122 else
14123 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014124
Ariel Elior64112802013-01-07 00:50:23 +000014125 return offset;
14126}
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014127
Ariel Elior64112802013-01-07 00:50:23 +000014128/* called only on E1H or E2.
14129 * When pretending to be PF, the pretend value is the function number 0...7
14130 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
14131 * combination
14132 */
14133int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
14134{
14135 u32 pretend_reg;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014136
Ariel Elior23826852013-01-09 07:04:35 +000014137 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
Ariel Elior64112802013-01-07 00:50:23 +000014138 return -1;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014139
Ariel Elior64112802013-01-07 00:50:23 +000014140 /* get my own pretend register */
14141 pretend_reg = bnx2x_get_pretend_reg(bp);
14142 REG_WR(bp, pretend_reg, pretend_func_val);
14143 REG_RD(bp, pretend_reg);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014144 return 0;
14145}