blob: 4dffebae56012cfa0f981288bae6fa0f495bf9a0 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000032#include "i915_gem_clflush.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000038#include <linux/dma-fence-array.h>
Chris Wilsonfe3288b2017-02-12 17:20:01 +000039#include <linux/kthread.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010040#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070041#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000043#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020046#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070047
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010048static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilson2c225692013-08-09 12:26:45 +010050static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
51{
Chris Wilsone27ab732017-06-15 13:38:49 +010052 if (obj->cache_dirty)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053053 return false;
54
Chris Wilsonb8f55be2017-08-11 12:11:16 +010055 if (!(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE))
Chris Wilson2c225692013-08-09 12:26:45 +010056 return true;
57
58 return obj->pin_display;
59}
60
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053061static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010062insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053063 struct drm_mm_node *node, u32 size)
64{
65 memset(node, 0, sizeof(*node));
Chris Wilson4e64e552017-02-02 21:04:38 +000066 return drm_mm_insert_node_in_range(&ggtt->base.mm, node,
67 size, 0, I915_COLOR_UNEVICTABLE,
68 0, ggtt->mappable_end,
69 DRM_MM_INSERT_LOW);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053070}
71
72static void
73remove_mappable_node(struct drm_mm_node *node)
74{
75 drm_mm_remove_node(node);
76}
77
Chris Wilson73aa8082010-09-30 11:46:12 +010078/* some bookkeeping */
79static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010080 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010081{
Daniel Vetterc20e8352013-07-24 22:40:23 +020082 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010083 dev_priv->mm.object_count++;
84 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086}
87
88static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010089 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010090{
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092 dev_priv->mm.object_count--;
93 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095}
96
Chris Wilson21dd3732011-01-26 15:55:56 +000097static int
Daniel Vetter33196de2012-11-14 17:14:05 +010098i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010099{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100100 int ret;
101
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100102 might_sleep();
103
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200104 /*
105 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
106 * userspace. If it takes that long something really bad is going on and
107 * we should simply try to bail out and fail as gracefully as possible.
108 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100109 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilson8c185ec2017-03-16 17:13:02 +0000110 !i915_reset_backoff(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100111 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 if (ret == 0) {
113 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
114 return -EIO;
115 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100116 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100117 } else {
118 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200119 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100120}
121
Chris Wilson54cf91d2010-11-25 18:00:26 +0000122int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100123{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100124 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100125 int ret;
126
Daniel Vetter33196de2012-11-14 17:14:05 +0100127 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128 if (ret)
129 return ret;
130
131 ret = mutex_lock_interruptible(&dev->struct_mutex);
132 if (ret)
133 return ret;
134
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 return 0;
136}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137
Eric Anholt673a3942008-07-30 12:06:12 -0700138int
Eric Anholt5a125c32008-10-22 21:40:13 -0700139i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000140 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700141{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300142 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200143 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300144 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100145 struct i915_vma *vma;
Weinan Liff8f7972017-05-31 10:35:52 +0800146 u64 pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700147
Weinan Liff8f7972017-05-31 10:35:52 +0800148 pinned = ggtt->base.reserved;
Chris Wilson73aa8082010-09-30 11:46:12 +0100149 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000150 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100151 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100152 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000153 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100154 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100155 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700157
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300158 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000160
Eric Anholt5a125c32008-10-22 21:40:13 -0700161 return 0;
162}
163
Chris Wilson03ac84f2016-10-28 13:58:36 +0100164static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800165i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100166{
Al Viro93c76a32015-12-04 23:45:44 -0500167 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000168 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800169 struct sg_table *st;
170 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000171 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100173
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100175 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilsondbb43512016-12-07 13:34:11 +0000177 /* Always aligning to the object size, allows a single allocation
178 * to handle all possible callers, and given typical object sizes,
179 * the alignment of the buddy allocation will naturally match.
180 */
181 phys = drm_pci_alloc(obj->base.dev,
182 obj->base.size,
183 roundup_pow_of_two(obj->base.size));
184 if (!phys)
185 return ERR_PTR(-ENOMEM);
186
187 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800188 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
189 struct page *page;
190 char *src;
191
192 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000193 if (IS_ERR(page)) {
194 st = ERR_CAST(page);
195 goto err_phys;
196 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800197
198 src = kmap_atomic(page);
199 memcpy(vaddr, src, PAGE_SIZE);
200 drm_clflush_virt_range(vaddr, PAGE_SIZE);
201 kunmap_atomic(src);
202
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300203 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800204 vaddr += PAGE_SIZE;
205 }
206
Chris Wilsonc0336662016-05-06 15:40:21 +0100207 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800208
209 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000210 if (!st) {
211 st = ERR_PTR(-ENOMEM);
212 goto err_phys;
213 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800214
215 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
216 kfree(st);
Chris Wilsondbb43512016-12-07 13:34:11 +0000217 st = ERR_PTR(-ENOMEM);
218 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800219 }
220
221 sg = st->sgl;
222 sg->offset = 0;
223 sg->length = obj->base.size;
224
Chris Wilsondbb43512016-12-07 13:34:11 +0000225 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800226 sg_dma_len(sg) = obj->base.size;
227
Chris Wilsondbb43512016-12-07 13:34:11 +0000228 obj->phys_handle = phys;
229 return st;
230
231err_phys:
232 drm_pci_free(obj->base.dev, phys);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100233 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800234}
235
Chris Wilsone27ab732017-06-15 13:38:49 +0100236static void __start_cpu_write(struct drm_i915_gem_object *obj)
237{
238 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
239 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
240 if (cpu_write_needs_clflush(obj))
241 obj->cache_dirty = true;
242}
243
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000245__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000246 struct sg_table *pages,
247 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100249 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100251 if (obj->mm.madv == I915_MADV_DONTNEED)
252 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800253
Chris Wilsone5facdf2016-12-23 14:57:57 +0000254 if (needs_clflush &&
255 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100256 !(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000257 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100258
Chris Wilsone27ab732017-06-15 13:38:49 +0100259 __start_cpu_write(obj);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100260}
261
262static void
263i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
264 struct sg_table *pages)
265{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000266 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100267
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100268 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500269 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100271 int i;
272
273 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800274 struct page *page;
275 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100276
Chris Wilson6a2c4232014-11-04 04:51:40 -0800277 page = shmem_read_mapping_page(mapping, i);
278 if (IS_ERR(page))
279 continue;
280
281 dst = kmap_atomic(page);
282 drm_clflush_virt_range(vaddr, PAGE_SIZE);
283 memcpy(dst, vaddr, PAGE_SIZE);
284 kunmap_atomic(dst);
285
286 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100287 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100288 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300289 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100290 vaddr += PAGE_SIZE;
291 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100292 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100293 }
294
Chris Wilson03ac84f2016-10-28 13:58:36 +0100295 sg_free_table(pages);
296 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000297
298 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800299}
300
301static void
302i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
303{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100304 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800305}
306
307static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
308 .get_pages = i915_gem_object_get_pages_phys,
309 .put_pages = i915_gem_object_put_pages_phys,
310 .release = i915_gem_object_release_phys,
311};
312
Chris Wilson581ab1f2017-02-15 16:39:00 +0000313static const struct drm_i915_gem_object_ops i915_gem_object_ops;
314
Chris Wilson35a96112016-08-14 18:44:40 +0100315int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100316{
317 struct i915_vma *vma;
318 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100319 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100320
Chris Wilson02bef8f2016-08-14 18:44:41 +0100321 lockdep_assert_held(&obj->base.dev->struct_mutex);
322
323 /* Closed vma are removed from the obj->vma_list - but they may
324 * still have an active binding on the object. To remove those we
325 * must wait for all rendering to complete to the object (as unbinding
326 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100327 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100328 ret = i915_gem_object_wait(obj,
329 I915_WAIT_INTERRUPTIBLE |
330 I915_WAIT_LOCKED |
331 I915_WAIT_ALL,
332 MAX_SCHEDULE_TIMEOUT,
333 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100334 if (ret)
335 return ret;
336
337 i915_gem_retire_requests(to_i915(obj->base.dev));
338
Chris Wilsonaa653a62016-08-04 07:52:27 +0100339 while ((vma = list_first_entry_or_null(&obj->vma_list,
340 struct i915_vma,
341 obj_link))) {
342 list_move_tail(&vma->obj_link, &still_in_list);
343 ret = i915_vma_unbind(vma);
344 if (ret)
345 break;
346 }
347 list_splice(&still_in_list, &obj->vma_list);
348
349 return ret;
350}
351
Chris Wilsone95433c2016-10-28 13:58:27 +0100352static long
353i915_gem_object_wait_fence(struct dma_fence *fence,
354 unsigned int flags,
355 long timeout,
356 struct intel_rps_client *rps)
357{
358 struct drm_i915_gem_request *rq;
359
360 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
361
362 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
363 return timeout;
364
365 if (!dma_fence_is_i915(fence))
366 return dma_fence_wait_timeout(fence,
367 flags & I915_WAIT_INTERRUPTIBLE,
368 timeout);
369
370 rq = to_request(fence);
371 if (i915_gem_request_completed(rq))
372 goto out;
373
374 /* This client is about to stall waiting for the GPU. In many cases
375 * this is undesirable and limits the throughput of the system, as
376 * many clients cannot continue processing user input/output whilst
377 * blocked. RPS autotuning may take tens of milliseconds to respond
378 * to the GPU load and thus incurs additional latency for the client.
379 * We can circumvent that by promoting the GPU frequency to maximum
380 * before we wait. This makes the GPU throttle up much more quickly
381 * (good for benchmarks and user experience, e.g. window animations),
382 * but at a cost of spending more power processing the workload
383 * (bad for battery). Not all clients even want their results
384 * immediately and for them we should just let the GPU select its own
385 * frequency to maximise efficiency. To prevent a single client from
386 * forcing the clocks too high for the whole system, we only allow
387 * each client to waitboost once in a busy period.
388 */
389 if (rps) {
390 if (INTEL_GEN(rq->i915) >= 6)
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100391 gen6_rps_boost(rq, rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100392 else
393 rps = NULL;
394 }
395
396 timeout = i915_wait_request(rq, flags, timeout);
397
398out:
399 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
400 i915_gem_request_retire_upto(rq);
401
Chris Wilsone95433c2016-10-28 13:58:27 +0100402 return timeout;
403}
404
405static long
406i915_gem_object_wait_reservation(struct reservation_object *resv,
407 unsigned int flags,
408 long timeout,
409 struct intel_rps_client *rps)
410{
Chris Wilsone54ca972017-02-17 15:13:04 +0000411 unsigned int seq = __read_seqcount_begin(&resv->seq);
Chris Wilsone95433c2016-10-28 13:58:27 +0100412 struct dma_fence *excl;
Chris Wilsone54ca972017-02-17 15:13:04 +0000413 bool prune_fences = false;
Chris Wilsone95433c2016-10-28 13:58:27 +0100414
415 if (flags & I915_WAIT_ALL) {
416 struct dma_fence **shared;
417 unsigned int count, i;
418 int ret;
419
420 ret = reservation_object_get_fences_rcu(resv,
421 &excl, &count, &shared);
422 if (ret)
423 return ret;
424
425 for (i = 0; i < count; i++) {
426 timeout = i915_gem_object_wait_fence(shared[i],
427 flags, timeout,
428 rps);
Chris Wilsond892e932017-02-12 21:53:43 +0000429 if (timeout < 0)
Chris Wilsone95433c2016-10-28 13:58:27 +0100430 break;
431
432 dma_fence_put(shared[i]);
433 }
434
435 for (; i < count; i++)
436 dma_fence_put(shared[i]);
437 kfree(shared);
Chris Wilsone54ca972017-02-17 15:13:04 +0000438
439 prune_fences = count && timeout >= 0;
Chris Wilsone95433c2016-10-28 13:58:27 +0100440 } else {
441 excl = reservation_object_get_excl_rcu(resv);
442 }
443
Chris Wilsone54ca972017-02-17 15:13:04 +0000444 if (excl && timeout >= 0) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100445 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
Chris Wilsone54ca972017-02-17 15:13:04 +0000446 prune_fences = timeout >= 0;
447 }
Chris Wilsone95433c2016-10-28 13:58:27 +0100448
449 dma_fence_put(excl);
450
Chris Wilson03d1cac2017-03-08 13:26:28 +0000451 /* Oportunistically prune the fences iff we know they have *all* been
452 * signaled and that the reservation object has not been changed (i.e.
453 * no new fences have been added).
454 */
Chris Wilsone54ca972017-02-17 15:13:04 +0000455 if (prune_fences && !__read_seqcount_retry(&resv->seq, seq)) {
Chris Wilson03d1cac2017-03-08 13:26:28 +0000456 if (reservation_object_trylock(resv)) {
457 if (!__read_seqcount_retry(&resv->seq, seq))
458 reservation_object_add_excl_fence(resv, NULL);
459 reservation_object_unlock(resv);
460 }
Chris Wilsone54ca972017-02-17 15:13:04 +0000461 }
462
Chris Wilsone95433c2016-10-28 13:58:27 +0100463 return timeout;
464}
465
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000466static void __fence_set_priority(struct dma_fence *fence, int prio)
467{
468 struct drm_i915_gem_request *rq;
469 struct intel_engine_cs *engine;
470
471 if (!dma_fence_is_i915(fence))
472 return;
473
474 rq = to_request(fence);
475 engine = rq->engine;
476 if (!engine->schedule)
477 return;
478
479 engine->schedule(rq, prio);
480}
481
482static void fence_set_priority(struct dma_fence *fence, int prio)
483{
484 /* Recurse once into a fence-array */
485 if (dma_fence_is_array(fence)) {
486 struct dma_fence_array *array = to_dma_fence_array(fence);
487 int i;
488
489 for (i = 0; i < array->num_fences; i++)
490 __fence_set_priority(array->fences[i], prio);
491 } else {
492 __fence_set_priority(fence, prio);
493 }
494}
495
496int
497i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
498 unsigned int flags,
499 int prio)
500{
501 struct dma_fence *excl;
502
503 if (flags & I915_WAIT_ALL) {
504 struct dma_fence **shared;
505 unsigned int count, i;
506 int ret;
507
508 ret = reservation_object_get_fences_rcu(obj->resv,
509 &excl, &count, &shared);
510 if (ret)
511 return ret;
512
513 for (i = 0; i < count; i++) {
514 fence_set_priority(shared[i], prio);
515 dma_fence_put(shared[i]);
516 }
517
518 kfree(shared);
519 } else {
520 excl = reservation_object_get_excl_rcu(obj->resv);
521 }
522
523 if (excl) {
524 fence_set_priority(excl, prio);
525 dma_fence_put(excl);
526 }
527 return 0;
528}
529
Chris Wilson00e60f22016-08-04 16:32:40 +0100530/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100531 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100532 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100533 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
534 * @timeout: how long to wait
535 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100536 */
537int
Chris Wilsone95433c2016-10-28 13:58:27 +0100538i915_gem_object_wait(struct drm_i915_gem_object *obj,
539 unsigned int flags,
540 long timeout,
541 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100542{
Chris Wilsone95433c2016-10-28 13:58:27 +0100543 might_sleep();
544#if IS_ENABLED(CONFIG_LOCKDEP)
545 GEM_BUG_ON(debug_locks &&
546 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
547 !!(flags & I915_WAIT_LOCKED));
548#endif
549 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100550
Chris Wilsond07f0e52016-10-28 13:58:44 +0100551 timeout = i915_gem_object_wait_reservation(obj->resv,
552 flags, timeout,
553 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100554 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100555}
556
557static struct intel_rps_client *to_rps_client(struct drm_file *file)
558{
559 struct drm_i915_file_private *fpriv = file->driver_priv;
560
561 return &fpriv->rps;
562}
563
Chris Wilson00731152014-05-21 12:42:56 +0100564static int
565i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
566 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100567 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100568{
Chris Wilson00731152014-05-21 12:42:56 +0100569 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300570 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800571
572 /* We manually control the domain here and pretend that it
573 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
574 */
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700575 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000576 if (copy_from_user(vaddr, user_data, args->size))
577 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100578
Chris Wilson6a2c4232014-11-04 04:51:40 -0800579 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson10466d22017-01-06 15:22:38 +0000580 i915_gem_chipset_flush(to_i915(obj->base.dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200581
Chris Wilsond59b21e2017-02-22 11:40:49 +0000582 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000583 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100584}
585
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000586void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000587{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100588 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000589}
590
591void i915_gem_object_free(struct drm_i915_gem_object *obj)
592{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100593 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100594 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000595}
596
Dave Airlieff72145b2011-02-07 12:16:14 +1000597static int
598i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000599 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000600 uint64_t size,
601 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700602{
Chris Wilson05394f32010-11-08 19:18:58 +0000603 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300604 int ret;
605 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700606
Dave Airlieff72145b2011-02-07 12:16:14 +1000607 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200608 if (size == 0)
609 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700610
611 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000612 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100613 if (IS_ERR(obj))
614 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700615
Chris Wilson05394f32010-11-08 19:18:58 +0000616 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100617 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100618 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200619 if (ret)
620 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100621
Dave Airlieff72145b2011-02-07 12:16:14 +1000622 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700623 return 0;
624}
625
Dave Airlieff72145b2011-02-07 12:16:14 +1000626int
627i915_gem_dumb_create(struct drm_file *file,
628 struct drm_device *dev,
629 struct drm_mode_create_dumb *args)
630{
631 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300632 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000633 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000634 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000635 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000636}
637
Chris Wilsone27ab732017-06-15 13:38:49 +0100638static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
639{
640 return !(obj->cache_level == I915_CACHE_NONE ||
641 obj->cache_level == I915_CACHE_WT);
642}
643
Dave Airlieff72145b2011-02-07 12:16:14 +1000644/**
645 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100646 * @dev: drm device pointer
647 * @data: ioctl data blob
648 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000649 */
650int
651i915_gem_create_ioctl(struct drm_device *dev, void *data,
652 struct drm_file *file)
653{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000654 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000655 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200656
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000657 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100658
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000659 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000660 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000661}
662
Chris Wilsonef749212017-04-12 12:01:10 +0100663static inline enum fb_op_origin
664fb_write_origin(struct drm_i915_gem_object *obj, unsigned int domain)
665{
666 return (domain == I915_GEM_DOMAIN_GTT ?
667 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
668}
669
670static void
671flush_write_domain(struct drm_i915_gem_object *obj, unsigned int flush_domains)
672{
673 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
674
675 if (!(obj->base.write_domain & flush_domains))
676 return;
677
678 /* No actual flushing is required for the GTT write domain. Writes
679 * to it "immediately" go to main memory as far as we know, so there's
680 * no chipset flush. It also doesn't land in render cache.
681 *
682 * However, we do have to enforce the order so that all writes through
683 * the GTT land before any writes to the device, such as updates to
684 * the GATT itself.
685 *
686 * We also have to wait a bit for the writes to land from the GTT.
687 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
688 * timing. This issue has only been observed when switching quickly
689 * between GTT writes and CPU reads from inside the kernel on recent hw,
690 * and it appears to only affect discrete GTT blocks (i.e. on LLC
691 * system agents we cannot reproduce this behaviour).
692 */
693 wmb();
694
695 switch (obj->base.write_domain) {
696 case I915_GEM_DOMAIN_GTT:
697 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv)) {
Chris Wilsonb69a7842017-08-29 20:25:46 +0100698 intel_runtime_pm_get(dev_priv);
699 spin_lock_irq(&dev_priv->uncore.lock);
700 POSTING_READ_FW(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
701 spin_unlock_irq(&dev_priv->uncore.lock);
702 intel_runtime_pm_put(dev_priv);
Chris Wilsonef749212017-04-12 12:01:10 +0100703 }
704
705 intel_fb_obj_flush(obj,
706 fb_write_origin(obj, I915_GEM_DOMAIN_GTT));
707 break;
708
709 case I915_GEM_DOMAIN_CPU:
710 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
711 break;
Chris Wilsone27ab732017-06-15 13:38:49 +0100712
713 case I915_GEM_DOMAIN_RENDER:
714 if (gpu_write_needs_clflush(obj))
715 obj->cache_dirty = true;
716 break;
Chris Wilsonef749212017-04-12 12:01:10 +0100717 }
718
719 obj->base.write_domain = 0;
720}
721
Daniel Vetter8c599672011-12-14 13:57:31 +0100722static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100723__copy_to_user_swizzled(char __user *cpu_vaddr,
724 const char *gpu_vaddr, int gpu_offset,
725 int length)
726{
727 int ret, cpu_offset = 0;
728
729 while (length > 0) {
730 int cacheline_end = ALIGN(gpu_offset + 1, 64);
731 int this_length = min(cacheline_end - gpu_offset, length);
732 int swizzled_gpu_offset = gpu_offset ^ 64;
733
734 ret = __copy_to_user(cpu_vaddr + cpu_offset,
735 gpu_vaddr + swizzled_gpu_offset,
736 this_length);
737 if (ret)
738 return ret + length;
739
740 cpu_offset += this_length;
741 gpu_offset += this_length;
742 length -= this_length;
743 }
744
745 return 0;
746}
747
748static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700749__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
750 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100751 int length)
752{
753 int ret, cpu_offset = 0;
754
755 while (length > 0) {
756 int cacheline_end = ALIGN(gpu_offset + 1, 64);
757 int this_length = min(cacheline_end - gpu_offset, length);
758 int swizzled_gpu_offset = gpu_offset ^ 64;
759
760 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
761 cpu_vaddr + cpu_offset,
762 this_length);
763 if (ret)
764 return ret + length;
765
766 cpu_offset += this_length;
767 gpu_offset += this_length;
768 length -= this_length;
769 }
770
771 return 0;
772}
773
Brad Volkin4c914c02014-02-18 10:15:45 -0800774/*
775 * Pins the specified object's pages and synchronizes the object with
776 * GPU accesses. Sets needs_clflush to non-zero if the caller should
777 * flush the object from the CPU cache.
778 */
779int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100780 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800781{
782 int ret;
783
Chris Wilsone95433c2016-10-28 13:58:27 +0100784 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800785
Chris Wilsone95433c2016-10-28 13:58:27 +0100786 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100787 if (!i915_gem_object_has_struct_page(obj))
788 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800789
Chris Wilsone95433c2016-10-28 13:58:27 +0100790 ret = i915_gem_object_wait(obj,
791 I915_WAIT_INTERRUPTIBLE |
792 I915_WAIT_LOCKED,
793 MAX_SCHEDULE_TIMEOUT,
794 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100795 if (ret)
796 return ret;
797
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100798 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100799 if (ret)
800 return ret;
801
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100802 if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ ||
803 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000804 ret = i915_gem_object_set_to_cpu_domain(obj, false);
805 if (ret)
806 goto err_unpin;
807 else
808 goto out;
809 }
810
Chris Wilsonef749212017-04-12 12:01:10 +0100811 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100812
Chris Wilson43394c72016-08-18 17:16:47 +0100813 /* If we're not in the cpu read domain, set ourself into the gtt
814 * read domain and manually flush cachelines (if required). This
815 * optimizes for the case when the gpu will dirty the data
816 * anyway again before the next pread happens.
817 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100818 if (!obj->cache_dirty &&
819 !(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000820 *needs_clflush = CLFLUSH_BEFORE;
Brad Volkin4c914c02014-02-18 10:15:45 -0800821
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000822out:
Chris Wilson97649512016-08-18 17:16:50 +0100823 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100824 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100825
826err_unpin:
827 i915_gem_object_unpin_pages(obj);
828 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100829}
830
831int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
832 unsigned int *needs_clflush)
833{
834 int ret;
835
Chris Wilsone95433c2016-10-28 13:58:27 +0100836 lockdep_assert_held(&obj->base.dev->struct_mutex);
837
Chris Wilson43394c72016-08-18 17:16:47 +0100838 *needs_clflush = 0;
839 if (!i915_gem_object_has_struct_page(obj))
840 return -ENODEV;
841
Chris Wilsone95433c2016-10-28 13:58:27 +0100842 ret = i915_gem_object_wait(obj,
843 I915_WAIT_INTERRUPTIBLE |
844 I915_WAIT_LOCKED |
845 I915_WAIT_ALL,
846 MAX_SCHEDULE_TIMEOUT,
847 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100848 if (ret)
849 return ret;
850
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100851 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100852 if (ret)
853 return ret;
854
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100855 if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE ||
856 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000857 ret = i915_gem_object_set_to_cpu_domain(obj, true);
858 if (ret)
859 goto err_unpin;
860 else
861 goto out;
862 }
863
Chris Wilsonef749212017-04-12 12:01:10 +0100864 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100865
Chris Wilson43394c72016-08-18 17:16:47 +0100866 /* If we're not in the cpu write domain, set ourself into the
867 * gtt write domain and manually flush cachelines (as required).
868 * This optimizes for the case when the gpu will use the data
869 * right away and we therefore have to clflush anyway.
870 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100871 if (!obj->cache_dirty) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000872 *needs_clflush |= CLFLUSH_AFTER;
Chris Wilson43394c72016-08-18 17:16:47 +0100873
Chris Wilsone27ab732017-06-15 13:38:49 +0100874 /*
875 * Same trick applies to invalidate partially written
876 * cachelines read before writing.
877 */
878 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
879 *needs_clflush |= CLFLUSH_BEFORE;
880 }
Chris Wilson43394c72016-08-18 17:16:47 +0100881
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000882out:
Chris Wilson43394c72016-08-18 17:16:47 +0100883 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100884 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100885 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100886 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100887
888err_unpin:
889 i915_gem_object_unpin_pages(obj);
890 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800891}
892
Daniel Vetter23c18c72012-03-25 19:47:42 +0200893static void
894shmem_clflush_swizzled_range(char *addr, unsigned long length,
895 bool swizzled)
896{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200897 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200898 unsigned long start = (unsigned long) addr;
899 unsigned long end = (unsigned long) addr + length;
900
901 /* For swizzling simply ensure that we always flush both
902 * channels. Lame, but simple and it works. Swizzled
903 * pwrite/pread is far from a hotpath - current userspace
904 * doesn't use it at all. */
905 start = round_down(start, 128);
906 end = round_up(end, 128);
907
908 drm_clflush_virt_range((void *)start, end - start);
909 } else {
910 drm_clflush_virt_range(addr, length);
911 }
912
913}
914
Daniel Vetterd174bd62012-03-25 19:47:40 +0200915/* Only difference to the fast-path function is that this can handle bit17
916 * and uses non-atomic copy and kmap functions. */
917static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100918shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200919 char __user *user_data,
920 bool page_do_bit17_swizzling, bool needs_clflush)
921{
922 char *vaddr;
923 int ret;
924
925 vaddr = kmap(page);
926 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100927 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200928 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200929
930 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100931 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200932 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100933 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200934 kunmap(page);
935
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100936 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200937}
938
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100939static int
940shmem_pread(struct page *page, int offset, int length, char __user *user_data,
941 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530942{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100943 int ret;
944
945 ret = -ENODEV;
946 if (!page_do_bit17_swizzling) {
947 char *vaddr = kmap_atomic(page);
948
949 if (needs_clflush)
950 drm_clflush_virt_range(vaddr + offset, length);
951 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
952 kunmap_atomic(vaddr);
953 }
954 if (ret == 0)
955 return 0;
956
957 return shmem_pread_slow(page, offset, length, user_data,
958 page_do_bit17_swizzling, needs_clflush);
959}
960
961static int
962i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
963 struct drm_i915_gem_pread *args)
964{
965 char __user *user_data;
966 u64 remain;
967 unsigned int obj_do_bit17_swizzling;
968 unsigned int needs_clflush;
969 unsigned int idx, offset;
970 int ret;
971
972 obj_do_bit17_swizzling = 0;
973 if (i915_gem_object_needs_bit17_swizzle(obj))
974 obj_do_bit17_swizzling = BIT(17);
975
976 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
977 if (ret)
978 return ret;
979
980 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
981 mutex_unlock(&obj->base.dev->struct_mutex);
982 if (ret)
983 return ret;
984
985 remain = args->size;
986 user_data = u64_to_user_ptr(args->data_ptr);
987 offset = offset_in_page(args->offset);
988 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
989 struct page *page = i915_gem_object_get_page(obj, idx);
990 int length;
991
992 length = remain;
993 if (offset + length > PAGE_SIZE)
994 length = PAGE_SIZE - offset;
995
996 ret = shmem_pread(page, offset, length, user_data,
997 page_to_phys(page) & obj_do_bit17_swizzling,
998 needs_clflush);
999 if (ret)
1000 break;
1001
1002 remain -= length;
1003 user_data += length;
1004 offset = 0;
1005 }
1006
1007 i915_gem_obj_finish_shmem_access(obj);
1008 return ret;
1009}
1010
1011static inline bool
1012gtt_user_read(struct io_mapping *mapping,
1013 loff_t base, int offset,
1014 char __user *user_data, int length)
1015{
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001016 void __iomem *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001017 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301018
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301019 /* We can use the cpu mem copy function because this is X86. */
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001020 vaddr = io_mapping_map_atomic_wc(mapping, base);
1021 unwritten = __copy_to_user_inatomic(user_data,
1022 (void __force *)vaddr + offset,
1023 length);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001024 io_mapping_unmap_atomic(vaddr);
1025 if (unwritten) {
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001026 vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE);
1027 unwritten = copy_to_user(user_data,
1028 (void __force *)vaddr + offset,
1029 length);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001030 io_mapping_unmap(vaddr);
1031 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301032 return unwritten;
1033}
1034
1035static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001036i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1037 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301038{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001039 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1040 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301041 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001042 struct i915_vma *vma;
1043 void __user *user_data;
1044 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301045 int ret;
1046
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001047 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1048 if (ret)
1049 return ret;
1050
1051 intel_runtime_pm_get(i915);
1052 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1053 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001054 if (!IS_ERR(vma)) {
1055 node.start = i915_ggtt_offset(vma);
1056 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001057 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001058 if (ret) {
1059 i915_vma_unpin(vma);
1060 vma = ERR_PTR(ret);
1061 }
1062 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001063 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001064 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301065 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001066 goto out_unlock;
1067 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301068 }
1069
1070 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1071 if (ret)
1072 goto out_unpin;
1073
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001074 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301075
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001076 user_data = u64_to_user_ptr(args->data_ptr);
1077 remain = args->size;
1078 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301079
1080 while (remain > 0) {
1081 /* Operation in this page
1082 *
1083 * page_base = page offset within aperture
1084 * page_offset = offset within page
1085 * page_length = bytes to copy for this page
1086 */
1087 u32 page_base = node.start;
1088 unsigned page_offset = offset_in_page(offset);
1089 unsigned page_length = PAGE_SIZE - page_offset;
1090 page_length = remain < page_length ? remain : page_length;
1091 if (node.allocated) {
1092 wmb();
1093 ggtt->base.insert_page(&ggtt->base,
1094 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001095 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301096 wmb();
1097 } else {
1098 page_base += offset & PAGE_MASK;
1099 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001100
1101 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1102 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301103 ret = -EFAULT;
1104 break;
1105 }
1106
1107 remain -= page_length;
1108 user_data += page_length;
1109 offset += page_length;
1110 }
1111
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001112 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301113out_unpin:
1114 if (node.allocated) {
1115 wmb();
1116 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001117 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301118 remove_mappable_node(&node);
1119 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001120 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301121 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001122out_unlock:
1123 intel_runtime_pm_put(i915);
1124 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001125
Eric Anholteb014592009-03-10 11:44:52 -07001126 return ret;
1127}
1128
Eric Anholt673a3942008-07-30 12:06:12 -07001129/**
1130 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001131 * @dev: drm device pointer
1132 * @data: ioctl data blob
1133 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001134 *
1135 * On error, the contents of *data are undefined.
1136 */
1137int
1138i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001139 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001140{
1141 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001142 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001143 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001144
Chris Wilson51311d02010-11-17 09:10:42 +00001145 if (args->size == 0)
1146 return 0;
1147
1148 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001149 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001150 args->size))
1151 return -EFAULT;
1152
Chris Wilson03ac0642016-07-20 13:31:51 +01001153 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001154 if (!obj)
1155 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001156
Chris Wilson7dcd2492010-09-26 20:21:44 +01001157 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001158 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001159 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001160 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001161 }
1162
Chris Wilsondb53a302011-02-03 11:57:46 +00001163 trace_i915_gem_object_pread(obj, args->offset, args->size);
1164
Chris Wilsone95433c2016-10-28 13:58:27 +01001165 ret = i915_gem_object_wait(obj,
1166 I915_WAIT_INTERRUPTIBLE,
1167 MAX_SCHEDULE_TIMEOUT,
1168 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001169 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001170 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001171
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001172 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001173 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001174 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001175
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001176 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001177 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001178 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301179
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001180 i915_gem_object_unpin_pages(obj);
1181out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001182 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001183 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001184}
1185
Keith Packard0839ccb2008-10-30 19:38:48 -07001186/* This is the fast write path which cannot handle
1187 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001188 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001189
Chris Wilsonfe115622016-10-28 13:58:40 +01001190static inline bool
1191ggtt_write(struct io_mapping *mapping,
1192 loff_t base, int offset,
1193 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001194{
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001195 void __iomem *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001196 unsigned long unwritten;
1197
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001198 /* We can use the cpu mem copy function because this is X86. */
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001199 vaddr = io_mapping_map_atomic_wc(mapping, base);
1200 unwritten = __copy_from_user_inatomic_nocache((void __force *)vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001201 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001202 io_mapping_unmap_atomic(vaddr);
1203 if (unwritten) {
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001204 vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE);
1205 unwritten = copy_from_user((void __force *)vaddr + offset,
1206 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001207 io_mapping_unmap(vaddr);
1208 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001209
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001210 return unwritten;
1211}
1212
Eric Anholt3de09aa2009-03-09 09:42:23 -07001213/**
1214 * This is the fast pwrite path, where we copy the data directly from the
1215 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001216 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001217 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001218 */
Eric Anholt673a3942008-07-30 12:06:12 -07001219static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001220i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1221 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001222{
Chris Wilsonfe115622016-10-28 13:58:40 +01001223 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301224 struct i915_ggtt *ggtt = &i915->ggtt;
1225 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001226 struct i915_vma *vma;
1227 u64 remain, offset;
1228 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301229 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301230
Chris Wilsonfe115622016-10-28 13:58:40 +01001231 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1232 if (ret)
1233 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001234
Chris Wilson9c870d02016-10-24 13:42:15 +01001235 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001236 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001237 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001238 if (!IS_ERR(vma)) {
1239 node.start = i915_ggtt_offset(vma);
1240 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001241 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001242 if (ret) {
1243 i915_vma_unpin(vma);
1244 vma = ERR_PTR(ret);
1245 }
1246 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001247 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001248 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301249 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001250 goto out_unlock;
1251 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301252 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001253
1254 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1255 if (ret)
1256 goto out_unpin;
1257
Chris Wilsonfe115622016-10-28 13:58:40 +01001258 mutex_unlock(&i915->drm.struct_mutex);
1259
Chris Wilsonb19482d2016-08-18 17:16:43 +01001260 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001261
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301262 user_data = u64_to_user_ptr(args->data_ptr);
1263 offset = args->offset;
1264 remain = args->size;
1265 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001266 /* Operation in this page
1267 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001268 * page_base = page offset within aperture
1269 * page_offset = offset within page
1270 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001271 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301272 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001273 unsigned int page_offset = offset_in_page(offset);
1274 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301275 page_length = remain < page_length ? remain : page_length;
1276 if (node.allocated) {
1277 wmb(); /* flush the write before we modify the GGTT */
1278 ggtt->base.insert_page(&ggtt->base,
1279 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1280 node.start, I915_CACHE_NONE, 0);
1281 wmb(); /* flush modifications to the GGTT (insert_page) */
1282 } else {
1283 page_base += offset & PAGE_MASK;
1284 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001285 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001286 * source page isn't available. Return the error and we'll
1287 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301288 * If the object is non-shmem backed, we retry again with the
1289 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001290 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001291 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1292 user_data, page_length)) {
1293 ret = -EFAULT;
1294 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001295 }
Eric Anholt673a3942008-07-30 12:06:12 -07001296
Keith Packard0839ccb2008-10-30 19:38:48 -07001297 remain -= page_length;
1298 user_data += page_length;
1299 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001300 }
Chris Wilsond59b21e2017-02-22 11:40:49 +00001301 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001302
1303 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001304out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301305 if (node.allocated) {
1306 wmb();
1307 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001308 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301309 remove_mappable_node(&node);
1310 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001311 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301312 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001313out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001314 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001315 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001316 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001317}
1318
Eric Anholt673a3942008-07-30 12:06:12 -07001319static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001320shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001321 char __user *user_data,
1322 bool page_do_bit17_swizzling,
1323 bool needs_clflush_before,
1324 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001325{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001326 char *vaddr;
1327 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001328
Daniel Vetterd174bd62012-03-25 19:47:40 +02001329 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001330 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001331 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001332 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001333 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001334 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1335 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001336 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001337 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001338 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001339 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001340 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001341 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001342
Chris Wilson755d2212012-09-04 21:02:55 +01001343 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001344}
1345
Chris Wilsonfe115622016-10-28 13:58:40 +01001346/* Per-page copy function for the shmem pwrite fastpath.
1347 * Flushes invalid cachelines before writing to the target if
1348 * needs_clflush_before is set and flushes out any written cachelines after
1349 * writing if needs_clflush is set.
1350 */
Eric Anholt40123c12009-03-09 13:42:30 -07001351static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001352shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1353 bool page_do_bit17_swizzling,
1354 bool needs_clflush_before,
1355 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001356{
Chris Wilsonfe115622016-10-28 13:58:40 +01001357 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001358
Chris Wilsonfe115622016-10-28 13:58:40 +01001359 ret = -ENODEV;
1360 if (!page_do_bit17_swizzling) {
1361 char *vaddr = kmap_atomic(page);
1362
1363 if (needs_clflush_before)
1364 drm_clflush_virt_range(vaddr + offset, len);
1365 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1366 if (needs_clflush_after)
1367 drm_clflush_virt_range(vaddr + offset, len);
1368
1369 kunmap_atomic(vaddr);
1370 }
1371 if (ret == 0)
1372 return ret;
1373
1374 return shmem_pwrite_slow(page, offset, len, user_data,
1375 page_do_bit17_swizzling,
1376 needs_clflush_before,
1377 needs_clflush_after);
1378}
1379
1380static int
1381i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1382 const struct drm_i915_gem_pwrite *args)
1383{
1384 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1385 void __user *user_data;
1386 u64 remain;
1387 unsigned int obj_do_bit17_swizzling;
1388 unsigned int partial_cacheline_write;
1389 unsigned int needs_clflush;
1390 unsigned int offset, idx;
1391 int ret;
1392
1393 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001394 if (ret)
1395 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001396
Chris Wilsonfe115622016-10-28 13:58:40 +01001397 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1398 mutex_unlock(&i915->drm.struct_mutex);
1399 if (ret)
1400 return ret;
1401
1402 obj_do_bit17_swizzling = 0;
1403 if (i915_gem_object_needs_bit17_swizzle(obj))
1404 obj_do_bit17_swizzling = BIT(17);
1405
1406 /* If we don't overwrite a cacheline completely we need to be
1407 * careful to have up-to-date data by first clflushing. Don't
1408 * overcomplicate things and flush the entire patch.
1409 */
1410 partial_cacheline_write = 0;
1411 if (needs_clflush & CLFLUSH_BEFORE)
1412 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1413
Chris Wilson43394c72016-08-18 17:16:47 +01001414 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001415 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001416 offset = offset_in_page(args->offset);
1417 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1418 struct page *page = i915_gem_object_get_page(obj, idx);
1419 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001420
Chris Wilsonfe115622016-10-28 13:58:40 +01001421 length = remain;
1422 if (offset + length > PAGE_SIZE)
1423 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001424
Chris Wilsonfe115622016-10-28 13:58:40 +01001425 ret = shmem_pwrite(page, offset, length, user_data,
1426 page_to_phys(page) & obj_do_bit17_swizzling,
1427 (offset | length) & partial_cacheline_write,
1428 needs_clflush & CLFLUSH_AFTER);
1429 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001430 break;
1431
Chris Wilsonfe115622016-10-28 13:58:40 +01001432 remain -= length;
1433 user_data += length;
1434 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001435 }
1436
Chris Wilsond59b21e2017-02-22 11:40:49 +00001437 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001438 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001439 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001440}
1441
1442/**
1443 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001444 * @dev: drm device
1445 * @data: ioctl data blob
1446 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001447 *
1448 * On error, the contents of the buffer that were to be modified are undefined.
1449 */
1450int
1451i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001452 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001453{
1454 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001455 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001456 int ret;
1457
1458 if (args->size == 0)
1459 return 0;
1460
1461 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001462 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001463 args->size))
1464 return -EFAULT;
1465
Chris Wilson03ac0642016-07-20 13:31:51 +01001466 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001467 if (!obj)
1468 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001469
Chris Wilson7dcd2492010-09-26 20:21:44 +01001470 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001471 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001472 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001473 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001474 }
1475
Chris Wilsondb53a302011-02-03 11:57:46 +00001476 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1477
Chris Wilson7c55e2c2017-03-07 12:03:38 +00001478 ret = -ENODEV;
1479 if (obj->ops->pwrite)
1480 ret = obj->ops->pwrite(obj, args);
1481 if (ret != -ENODEV)
1482 goto err;
1483
Chris Wilsone95433c2016-10-28 13:58:27 +01001484 ret = i915_gem_object_wait(obj,
1485 I915_WAIT_INTERRUPTIBLE |
1486 I915_WAIT_ALL,
1487 MAX_SCHEDULE_TIMEOUT,
1488 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001489 if (ret)
1490 goto err;
1491
Chris Wilsonfe115622016-10-28 13:58:40 +01001492 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001493 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001494 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001495
Daniel Vetter935aaa62012-03-25 19:47:35 +02001496 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001497 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1498 * it would end up going through the fenced access, and we'll get
1499 * different detiling behavior between reading and writing.
1500 * pread/pwrite currently are reading and writing from the CPU
1501 * perspective, requiring manual detiling by the client.
1502 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001503 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001504 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001505 /* Note that the gtt paths might fail with non-page-backed user
1506 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001507 * textures). Fallback to the shmem path in that case.
1508 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001509 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001510
Chris Wilsond1054ee2016-07-16 18:42:36 +01001511 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001512 if (obj->phys_handle)
1513 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301514 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001515 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001516 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001517
Chris Wilsonfe115622016-10-28 13:58:40 +01001518 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001519err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001520 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001521 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001522}
1523
Chris Wilson40e62d52016-10-28 13:58:41 +01001524static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1525{
1526 struct drm_i915_private *i915;
1527 struct list_head *list;
1528 struct i915_vma *vma;
1529
1530 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1531 if (!i915_vma_is_ggtt(vma))
Chris Wilson28f412e2016-12-23 14:57:55 +00001532 break;
Chris Wilson40e62d52016-10-28 13:58:41 +01001533
1534 if (i915_vma_is_active(vma))
1535 continue;
1536
1537 if (!drm_mm_node_allocated(&vma->node))
1538 continue;
1539
1540 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1541 }
1542
1543 i915 = to_i915(obj->base.dev);
1544 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001545 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001546}
1547
Eric Anholt673a3942008-07-30 12:06:12 -07001548/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001549 * Called when user space prepares to use an object with the CPU, either
1550 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001551 * @dev: drm device
1552 * @data: ioctl data blob
1553 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001554 */
1555int
1556i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001557 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001558{
1559 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001560 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001561 uint32_t read_domains = args->read_domains;
1562 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001563 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001564
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001565 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001566 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001567 return -EINVAL;
1568
1569 /* Having something in the write domain implies it's in the read
1570 * domain, and only that read domain. Enforce that in the request.
1571 */
1572 if (write_domain != 0 && read_domains != write_domain)
1573 return -EINVAL;
1574
Chris Wilson03ac0642016-07-20 13:31:51 +01001575 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001576 if (!obj)
1577 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001578
Chris Wilson3236f572012-08-24 09:35:09 +01001579 /* Try to flush the object off the GPU without holding the lock.
1580 * We will repeat the flush holding the lock in the normal manner
1581 * to catch cases where we are gazumped.
1582 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001583 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001584 I915_WAIT_INTERRUPTIBLE |
1585 (write_domain ? I915_WAIT_ALL : 0),
1586 MAX_SCHEDULE_TIMEOUT,
1587 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001588 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001589 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001590
Chris Wilson40e62d52016-10-28 13:58:41 +01001591 /* Flush and acquire obj->pages so that we are coherent through
1592 * direct access in memory with previous cached writes through
1593 * shmemfs and that our cache domain tracking remains valid.
1594 * For example, if the obj->filp was moved to swap without us
1595 * being notified and releasing the pages, we would mistakenly
1596 * continue to assume that the obj remained out of the CPU cached
1597 * domain.
1598 */
1599 err = i915_gem_object_pin_pages(obj);
1600 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001601 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001602
1603 err = i915_mutex_lock_interruptible(dev);
1604 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001605 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001606
Chris Wilsone22d8e32017-04-12 12:01:11 +01001607 if (read_domains & I915_GEM_DOMAIN_WC)
1608 err = i915_gem_object_set_to_wc_domain(obj, write_domain);
1609 else if (read_domains & I915_GEM_DOMAIN_GTT)
1610 err = i915_gem_object_set_to_gtt_domain(obj, write_domain);
Chris Wilson43566de2015-01-02 16:29:29 +05301611 else
Chris Wilsone22d8e32017-04-12 12:01:11 +01001612 err = i915_gem_object_set_to_cpu_domain(obj, write_domain);
Chris Wilson40e62d52016-10-28 13:58:41 +01001613
1614 /* And bump the LRU for this access */
1615 i915_gem_object_bump_inactive_ggtt(obj);
1616
1617 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001618
Daniel Vetter031b6982015-06-26 19:35:16 +02001619 if (write_domain != 0)
Chris Wilsonef749212017-04-12 12:01:10 +01001620 intel_fb_obj_invalidate(obj,
1621 fb_write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001622
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001623out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001624 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001625out:
1626 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001627 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001628}
1629
1630/**
1631 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001632 * @dev: drm device
1633 * @data: ioctl data blob
1634 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001635 */
1636int
1637i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001638 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001639{
1640 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001641 struct drm_i915_gem_object *obj;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001642
Chris Wilson03ac0642016-07-20 13:31:51 +01001643 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001644 if (!obj)
1645 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001646
Eric Anholt673a3942008-07-30 12:06:12 -07001647 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001648 i915_gem_object_flush_if_display(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001649 i915_gem_object_put(obj);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001650
1651 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001652}
1653
1654/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001655 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1656 * it is mapped to.
1657 * @dev: drm device
1658 * @data: ioctl data blob
1659 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001660 *
1661 * While the mapping holds a reference on the contents of the object, it doesn't
1662 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001663 *
1664 * IMPORTANT:
1665 *
1666 * DRM driver writers who look a this function as an example for how to do GEM
1667 * mmap support, please don't implement mmap support like here. The modern way
1668 * to implement DRM mmap support is with an mmap offset ioctl (like
1669 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1670 * That way debug tooling like valgrind will understand what's going on, hiding
1671 * the mmap call in a driver private ioctl will break that. The i915 driver only
1672 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001673 */
1674int
1675i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001676 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001677{
1678 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001679 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001680 unsigned long addr;
1681
Akash Goel1816f922015-01-02 16:29:30 +05301682 if (args->flags & ~(I915_MMAP_WC))
1683 return -EINVAL;
1684
Borislav Petkov568a58e2016-03-29 17:42:01 +02001685 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301686 return -ENODEV;
1687
Chris Wilson03ac0642016-07-20 13:31:51 +01001688 obj = i915_gem_object_lookup(file, args->handle);
1689 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001690 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001691
Daniel Vetter1286ff72012-05-10 15:25:09 +02001692 /* prime objects have no backing filp to GEM mmap
1693 * pages from.
1694 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001695 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001696 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001697 return -EINVAL;
1698 }
1699
Chris Wilson03ac0642016-07-20 13:31:51 +01001700 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001701 PROT_READ | PROT_WRITE, MAP_SHARED,
1702 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301703 if (args->flags & I915_MMAP_WC) {
1704 struct mm_struct *mm = current->mm;
1705 struct vm_area_struct *vma;
1706
Michal Hocko80a89a52016-05-23 16:26:11 -07001707 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001708 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001709 return -EINTR;
1710 }
Akash Goel1816f922015-01-02 16:29:30 +05301711 vma = find_vma(mm, addr);
1712 if (vma)
1713 vma->vm_page_prot =
1714 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1715 else
1716 addr = -ENOMEM;
1717 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001718
1719 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001720 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301721 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001722 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001723 if (IS_ERR((void *)addr))
1724 return addr;
1725
1726 args->addr_ptr = (uint64_t) addr;
1727
1728 return 0;
1729}
1730
Chris Wilson03af84f2016-08-18 17:17:01 +01001731static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1732{
Chris Wilson6649a0b2017-01-09 16:16:08 +00001733 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
Chris Wilson03af84f2016-08-18 17:17:01 +01001734}
1735
Jesse Barnesde151cf2008-11-12 10:03:55 -08001736/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001737 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1738 *
1739 * A history of the GTT mmap interface:
1740 *
1741 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1742 * aligned and suitable for fencing, and still fit into the available
1743 * mappable space left by the pinned display objects. A classic problem
1744 * we called the page-fault-of-doom where we would ping-pong between
1745 * two objects that could not fit inside the GTT and so the memcpy
1746 * would page one object in at the expense of the other between every
1747 * single byte.
1748 *
1749 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1750 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1751 * object is too large for the available space (or simply too large
1752 * for the mappable aperture!), a view is created instead and faulted
1753 * into userspace. (This view is aligned and sized appropriately for
1754 * fenced access.)
1755 *
Chris Wilsone22d8e32017-04-12 12:01:11 +01001756 * 2 - Recognise WC as a separate cache domain so that we can flush the
1757 * delayed writes via GTT before performing direct access via WC.
1758 *
Chris Wilson4cc69072016-08-25 19:05:19 +01001759 * Restrictions:
1760 *
1761 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1762 * hangs on some architectures, corruption on others. An attempt to service
1763 * a GTT page fault from a snoopable object will generate a SIGBUS.
1764 *
1765 * * the object must be able to fit into RAM (physical memory, though no
1766 * limited to the mappable aperture).
1767 *
1768 *
1769 * Caveats:
1770 *
1771 * * a new GTT page fault will synchronize rendering from the GPU and flush
1772 * all data to system memory. Subsequent access will not be synchronized.
1773 *
1774 * * all mappings are revoked on runtime device suspend.
1775 *
1776 * * there are only 8, 16 or 32 fence registers to share between all users
1777 * (older machines require fence register for display and blitter access
1778 * as well). Contention of the fence registers will cause the previous users
1779 * to be unmapped and any new access will generate new page faults.
1780 *
1781 * * running out of memory while servicing a fault may generate a SIGBUS,
1782 * rather than the expected SIGSEGV.
1783 */
1784int i915_gem_mmap_gtt_version(void)
1785{
Chris Wilsone22d8e32017-04-12 12:01:11 +01001786 return 2;
Chris Wilson4cc69072016-08-25 19:05:19 +01001787}
1788
Chris Wilson2d4281b2017-01-10 09:56:32 +00001789static inline struct i915_ggtt_view
1790compute_partial_view(struct drm_i915_gem_object *obj,
Chris Wilson2d4281b2017-01-10 09:56:32 +00001791 pgoff_t page_offset,
1792 unsigned int chunk)
1793{
1794 struct i915_ggtt_view view;
1795
1796 if (i915_gem_object_is_tiled(obj))
1797 chunk = roundup(chunk, tile_row_pages(obj));
1798
Chris Wilson2d4281b2017-01-10 09:56:32 +00001799 view.type = I915_GGTT_VIEW_PARTIAL;
Chris Wilson8bab11932017-01-14 00:28:25 +00001800 view.partial.offset = rounddown(page_offset, chunk);
1801 view.partial.size =
Chris Wilson2d4281b2017-01-10 09:56:32 +00001802 min_t(unsigned int, chunk,
Chris Wilson8bab11932017-01-14 00:28:25 +00001803 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
Chris Wilson2d4281b2017-01-10 09:56:32 +00001804
1805 /* If the partial covers the entire object, just create a normal VMA. */
1806 if (chunk >= obj->base.size >> PAGE_SHIFT)
1807 view.type = I915_GGTT_VIEW_NORMAL;
1808
1809 return view;
1810}
1811
Chris Wilson4cc69072016-08-25 19:05:19 +01001812/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001813 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001814 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001815 *
1816 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1817 * from userspace. The fault handler takes care of binding the object to
1818 * the GTT (if needed), allocating and programming a fence register (again,
1819 * only if needed based on whether the old reg is still valid or the object
1820 * is tiled) and inserting a new PTE into the faulting process.
1821 *
1822 * Note that the faulting process may involve evicting existing objects
1823 * from the GTT and/or fence registers to make room. So performance may
1824 * suffer if the GTT working set is large or there are few fence registers
1825 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001826 *
1827 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1828 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001829 */
Dave Jiang11bac802017-02-24 14:56:41 -08001830int i915_gem_fault(struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001831{
Chris Wilson03af84f2016-08-18 17:17:01 +01001832#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Dave Jiang11bac802017-02-24 14:56:41 -08001833 struct vm_area_struct *area = vmf->vma;
Chris Wilson058d88c2016-08-15 10:49:06 +01001834 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001835 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001836 struct drm_i915_private *dev_priv = to_i915(dev);
1837 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001838 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001839 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001840 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001841 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001842 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001843
Jesse Barnesde151cf2008-11-12 10:03:55 -08001844 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001845 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001846
Chris Wilsondb53a302011-02-03 11:57:46 +00001847 trace_i915_gem_object_fault(obj, page_offset, true, write);
1848
Chris Wilson6e4930f2014-02-07 18:37:06 -02001849 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001850 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001851 * repeat the flush holding the lock in the normal manner to catch cases
1852 * where we are gazumped.
1853 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001854 ret = i915_gem_object_wait(obj,
1855 I915_WAIT_INTERRUPTIBLE,
1856 MAX_SCHEDULE_TIMEOUT,
1857 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001858 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001859 goto err;
1860
Chris Wilson40e62d52016-10-28 13:58:41 +01001861 ret = i915_gem_object_pin_pages(obj);
1862 if (ret)
1863 goto err;
1864
Chris Wilsonb8f90962016-08-05 10:14:07 +01001865 intel_runtime_pm_get(dev_priv);
1866
1867 ret = i915_mutex_lock_interruptible(dev);
1868 if (ret)
1869 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001870
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001871 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001872 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001873 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001874 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001875 }
1876
Chris Wilson82118872016-08-18 17:17:05 +01001877 /* If the object is smaller than a couple of partial vma, it is
1878 * not worth only creating a single partial vma - we may as well
1879 * clear enough space for the full object.
1880 */
1881 flags = PIN_MAPPABLE;
1882 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1883 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1884
Chris Wilsona61007a2016-08-18 17:17:02 +01001885 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001886 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001887 if (IS_ERR(vma)) {
Chris Wilsona61007a2016-08-18 17:17:02 +01001888 /* Use a partial view if it is bigger than available space */
Chris Wilson2d4281b2017-01-10 09:56:32 +00001889 struct i915_ggtt_view view =
Chris Wilson8201c1f2017-01-10 09:56:33 +00001890 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
Chris Wilsonaa136d92016-08-18 17:17:03 +01001891
Chris Wilson50349242016-08-18 17:17:04 +01001892 /* Userspace is now writing through an untracked VMA, abandon
1893 * all hope that the hardware is able to track future writes.
1894 */
1895 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1896
Chris Wilsona61007a2016-08-18 17:17:02 +01001897 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1898 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001899 if (IS_ERR(vma)) {
1900 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001901 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001902 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001903
Chris Wilsonc9839302012-11-20 10:45:17 +00001904 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1905 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001906 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001907
Chris Wilson49ef5292016-08-18 17:17:00 +01001908 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001909 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001910 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001911
Chris Wilson275f0392016-10-24 13:42:14 +01001912 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001913 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001914 if (list_empty(&obj->userfault_link))
1915 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001916
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001917 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001918 ret = remap_io_mapping(area,
Chris Wilson8bab11932017-01-14 00:28:25 +00001919 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
Chris Wilsonc58305a2016-08-19 16:54:28 +01001920 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1921 min_t(u64, vma->size, area->vm_end - area->vm_start),
1922 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001923
Chris Wilsonb8f90962016-08-05 10:14:07 +01001924err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001925 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001926err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001927 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001928err_rpm:
1929 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001930 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001931err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001932 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001933 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001934 /*
1935 * We eat errors when the gpu is terminally wedged to avoid
1936 * userspace unduly crashing (gl has no provisions for mmaps to
1937 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1938 * and so needs to be reported.
1939 */
1940 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001941 ret = VM_FAULT_SIGBUS;
1942 break;
1943 }
Chris Wilson045e7692010-11-07 09:18:22 +00001944 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001945 /*
1946 * EAGAIN means the gpu is hung and we'll wait for the error
1947 * handler to reset everything when re-faulting in
1948 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001949 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001950 case 0:
1951 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001952 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001953 case -EBUSY:
1954 /*
1955 * EBUSY is ok: this just means that another thread
1956 * already did the job.
1957 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001958 ret = VM_FAULT_NOPAGE;
1959 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001960 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001961 ret = VM_FAULT_OOM;
1962 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001963 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001964 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001965 ret = VM_FAULT_SIGBUS;
1966 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001967 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001968 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001969 ret = VM_FAULT_SIGBUS;
1970 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001971 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001972 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001973}
1974
1975/**
Chris Wilson901782b2009-07-10 08:18:50 +01001976 * i915_gem_release_mmap - remove physical page mappings
1977 * @obj: obj in question
1978 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001979 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001980 * relinquish ownership of the pages back to the system.
1981 *
1982 * It is vital that we remove the page mapping if we have mapped a tiled
1983 * object through the GTT and then lose the fence register due to
1984 * resource pressure. Similarly if the object has been moved out of the
1985 * aperture, than pages mapped into userspace must be revoked. Removing the
1986 * mapping will then trigger a page fault on the next user access, allowing
1987 * fixup by i915_gem_fault().
1988 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001989void
Chris Wilson05394f32010-11-08 19:18:58 +00001990i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001991{
Chris Wilson275f0392016-10-24 13:42:14 +01001992 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001993
Chris Wilson349f2cc2016-04-13 17:35:12 +01001994 /* Serialisation between user GTT access and our code depends upon
1995 * revoking the CPU's PTE whilst the mutex is held. The next user
1996 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001997 *
1998 * Note that RPM complicates somewhat by adding an additional
1999 * requirement that operations to the GGTT be made holding the RPM
2000 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01002001 */
Chris Wilson275f0392016-10-24 13:42:14 +01002002 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01002003 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002004
Chris Wilson3594a3e2016-10-24 13:42:16 +01002005 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01002006 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01002007
Chris Wilson3594a3e2016-10-24 13:42:16 +01002008 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01002009 drm_vma_node_unmap(&obj->base.vma_node,
2010 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002011
2012 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2013 * memory transactions from userspace before we return. The TLB
2014 * flushing implied above by changing the PTE above *should* be
2015 * sufficient, an extra barrier here just provides us with a bit
2016 * of paranoid documentation about our requirement to serialise
2017 * memory writes before touching registers / GSM.
2018 */
2019 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01002020
2021out:
2022 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002023}
2024
Chris Wilson7c108fd2016-10-24 13:42:18 +01002025void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002026{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002027 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002028 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002029
Chris Wilson3594a3e2016-10-24 13:42:16 +01002030 /*
2031 * Only called during RPM suspend. All users of the userfault_list
2032 * must be holding an RPM wakeref to ensure that this can not
2033 * run concurrently with themselves (and use the struct_mutex for
2034 * protection between themselves).
2035 */
2036
2037 list_for_each_entry_safe(obj, on,
2038 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002039 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002040 drm_vma_node_unmap(&obj->base.vma_node,
2041 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002042 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002043
2044 /* The fence will be lost when the device powers down. If any were
2045 * in use by hardware (i.e. they are pinned), we should not be powering
2046 * down! All other fences will be reacquired by the user upon waking.
2047 */
2048 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2049 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2050
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002051 /* Ideally we want to assert that the fence register is not
2052 * live at this point (i.e. that no piece of code will be
2053 * trying to write through fence + GTT, as that both violates
2054 * our tracking of activity and associated locking/barriers,
2055 * but also is illegal given that the hw is powered down).
2056 *
2057 * Previously we used reg->pin_count as a "liveness" indicator.
2058 * That is not sufficient, and we need a more fine-grained
2059 * tool if we want to have a sanity check here.
2060 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002061
2062 if (!reg->vma)
2063 continue;
2064
2065 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2066 reg->dirty = true;
2067 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002068}
2069
Chris Wilsond8cb5082012-08-11 15:41:03 +01002070static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2071{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002072 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002073 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002074
Chris Wilsonf3f61842016-08-05 10:14:14 +01002075 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002076 if (likely(!err))
Chris Wilsonf3f61842016-08-05 10:14:14 +01002077 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002078
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002079 /* Attempt to reap some mmap space from dead objects */
2080 do {
2081 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2082 if (err)
2083 break;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002084
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002085 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002086 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002087 if (!err)
2088 break;
2089
2090 } while (flush_delayed_work(&dev_priv->gt.retire_work));
Daniel Vetterda494d72012-12-20 15:11:16 +01002091
Chris Wilsonf3f61842016-08-05 10:14:14 +01002092 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002093}
2094
2095static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2096{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002097 drm_gem_free_mmap_offset(&obj->base);
2098}
2099
Dave Airlieda6b51d2014-12-24 13:11:17 +10002100int
Dave Airlieff72145b2011-02-07 12:16:14 +10002101i915_gem_mmap_gtt(struct drm_file *file,
2102 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002103 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002104 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002105{
Chris Wilson05394f32010-11-08 19:18:58 +00002106 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002107 int ret;
2108
Chris Wilson03ac0642016-07-20 13:31:51 +01002109 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002110 if (!obj)
2111 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002112
Chris Wilsond8cb5082012-08-11 15:41:03 +01002113 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002114 if (ret == 0)
2115 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002116
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002117 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002118 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002119}
2120
Dave Airlieff72145b2011-02-07 12:16:14 +10002121/**
2122 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2123 * @dev: DRM device
2124 * @data: GTT mapping ioctl data
2125 * @file: GEM object info
2126 *
2127 * Simply returns the fake offset to userspace so it can mmap it.
2128 * The mmap call will end up in drm_gem_mmap(), which will set things
2129 * up so we can get faults in the handler above.
2130 *
2131 * The fault handler will take care of binding the object into the GTT
2132 * (since it may have been evicted to make room for something), allocating
2133 * a fence register, and mapping the appropriate aperture address into
2134 * userspace.
2135 */
2136int
2137i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2138 struct drm_file *file)
2139{
2140 struct drm_i915_gem_mmap_gtt *args = data;
2141
Dave Airlieda6b51d2014-12-24 13:11:17 +10002142 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002143}
2144
Daniel Vetter225067e2012-08-20 10:23:20 +02002145/* Immediately discard the backing storage */
2146static void
2147i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002148{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002149 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002150
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002151 if (obj->base.filp == NULL)
2152 return;
2153
Daniel Vetter225067e2012-08-20 10:23:20 +02002154 /* Our goal here is to return as much of the memory as
2155 * is possible back to the system as we are called from OOM.
2156 * To do this we must instruct the shmfs to drop all of its
2157 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002158 */
Chris Wilson55372522014-03-25 13:23:06 +00002159 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002160 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilson4e5462e2017-03-07 13:20:31 +00002161 obj->mm.pages = ERR_PTR(-EFAULT);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002162}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002163
Chris Wilson55372522014-03-25 13:23:06 +00002164/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002165void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002166{
Chris Wilson55372522014-03-25 13:23:06 +00002167 struct address_space *mapping;
2168
Chris Wilson1233e2d2016-10-28 13:58:37 +01002169 lockdep_assert_held(&obj->mm.lock);
2170 GEM_BUG_ON(obj->mm.pages);
2171
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002172 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002173 case I915_MADV_DONTNEED:
2174 i915_gem_object_truncate(obj);
2175 case __I915_MADV_PURGED:
2176 return;
2177 }
2178
2179 if (obj->base.filp == NULL)
2180 return;
2181
Al Viro93c76a32015-12-04 23:45:44 -05002182 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002183 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002184}
2185
Chris Wilson5cdf5882010-09-27 15:51:07 +01002186static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002187i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2188 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002189{
Dave Gordon85d12252016-05-20 11:54:06 +01002190 struct sgt_iter sgt_iter;
2191 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002192
Chris Wilsone5facdf2016-12-23 14:57:57 +00002193 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002194
Chris Wilson03ac84f2016-10-28 13:58:36 +01002195 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002196
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002197 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002198 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002199
Chris Wilson03ac84f2016-10-28 13:58:36 +01002200 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002201 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002202 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002203
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002204 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002205 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002206
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002207 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002208 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002209 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002210
Chris Wilson03ac84f2016-10-28 13:58:36 +01002211 sg_free_table(pages);
2212 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002213}
2214
Chris Wilson96d77632016-10-28 13:58:33 +01002215static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2216{
2217 struct radix_tree_iter iter;
Ville Syrjäläc23aa712017-09-01 20:12:51 +03002218 void __rcu **slot;
Chris Wilson96d77632016-10-28 13:58:33 +01002219
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002220 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2221 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002222}
2223
Chris Wilson548625e2016-11-01 12:11:34 +00002224void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2225 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002226{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002227 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002228
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002229 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002230 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002231
Chris Wilson15717de2016-08-04 07:52:26 +01002232 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002233 if (!READ_ONCE(obj->mm.pages))
2234 return;
2235
2236 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002237 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002238 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2239 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002240
Chris Wilsona2165e32012-12-03 11:49:00 +00002241 /* ->put_pages might need to allocate memory for the bit17 swizzle
2242 * array, hence protect them from being reaped by removing them from gtt
2243 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002244 pages = fetch_and_zero(&obj->mm.pages);
2245 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002246
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002247 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002248 void *ptr;
2249
Chris Wilson0ce81782017-05-17 13:09:59 +01002250 ptr = page_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002251 if (is_vmalloc_addr(ptr))
2252 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002253 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002254 kunmap(kmap_to_page(ptr));
2255
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002256 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002257 }
2258
Chris Wilson96d77632016-10-28 13:58:33 +01002259 __i915_gem_object_reset_page_iter(obj);
2260
Chris Wilson4e5462e2017-03-07 13:20:31 +00002261 if (!IS_ERR(pages))
2262 obj->ops->put_pages(obj, pages);
2263
Chris Wilson1233e2d2016-10-28 13:58:37 +01002264unlock:
2265 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002266}
2267
Chris Wilson935a2f72017-02-13 17:15:13 +00002268static bool i915_sg_trim(struct sg_table *orig_st)
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002269{
2270 struct sg_table new_st;
2271 struct scatterlist *sg, *new_sg;
2272 unsigned int i;
2273
2274 if (orig_st->nents == orig_st->orig_nents)
Chris Wilson935a2f72017-02-13 17:15:13 +00002275 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002276
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002277 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Chris Wilson935a2f72017-02-13 17:15:13 +00002278 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002279
2280 new_sg = new_st.sgl;
2281 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2282 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2283 /* called before being DMA mapped, no need to copy sg->dma_* */
2284 new_sg = sg_next(new_sg);
2285 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002286 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002287
2288 sg_free_table(orig_st);
2289
2290 *orig_st = new_st;
Chris Wilson935a2f72017-02-13 17:15:13 +00002291 return true;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002292}
2293
Chris Wilson03ac84f2016-10-28 13:58:36 +01002294static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002295i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002296{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002297 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002298 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2299 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002300 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002301 struct sg_table *st;
2302 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002303 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002304 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002305 unsigned long last_pfn = 0; /* suppress gcc warning */
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002306 unsigned int max_segment = i915_sg_segment_size();
Chris Wilson4846bf02017-06-09 12:03:46 +01002307 gfp_t noreclaim;
Imre Deake2273302015-07-09 12:59:05 +03002308 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002309
Chris Wilson6c085a72012-08-20 11:40:46 +02002310 /* Assert that the object is not currently in any GPU domain. As it
2311 * wasn't in the GTT, there shouldn't be any way it could have been in
2312 * a GPU cache
2313 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002314 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2315 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002316
Chris Wilson9da3da62012-06-01 15:20:22 +01002317 st = kmalloc(sizeof(*st), GFP_KERNEL);
2318 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002319 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002320
Chris Wilsond766ef52016-12-19 12:43:45 +00002321rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002322 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002323 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002324 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002325 }
2326
2327 /* Get the list of pages out of our struct file. They'll be pinned
2328 * at this point until we release them.
2329 *
2330 * Fail silently without starting the shrinker
2331 */
Al Viro93c76a32015-12-04 23:45:44 -05002332 mapping = obj->base.filp->f_mapping;
Chris Wilson0f6ab552017-06-09 12:03:48 +01002333 noreclaim = mapping_gfp_constraint(mapping, ~__GFP_RECLAIM);
Chris Wilson4846bf02017-06-09 12:03:46 +01002334 noreclaim |= __GFP_NORETRY | __GFP_NOWARN;
2335
Imre Deak90797e62013-02-18 19:28:03 +02002336 sg = st->sgl;
2337 st->nents = 0;
2338 for (i = 0; i < page_count; i++) {
Chris Wilson4846bf02017-06-09 12:03:46 +01002339 const unsigned int shrink[] = {
2340 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND | I915_SHRINK_PURGEABLE,
2341 0,
2342 }, *s = shrink;
2343 gfp_t gfp = noreclaim;
2344
2345 do {
Chris Wilson6c085a72012-08-20 11:40:46 +02002346 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
Chris Wilson4846bf02017-06-09 12:03:46 +01002347 if (likely(!IS_ERR(page)))
2348 break;
2349
2350 if (!*s) {
2351 ret = PTR_ERR(page);
2352 goto err_sg;
2353 }
2354
2355 i915_gem_shrink(dev_priv, 2 * page_count, *s++);
2356 cond_resched();
Chris Wilson24f8e002017-03-22 11:05:21 +00002357
Chris Wilson6c085a72012-08-20 11:40:46 +02002358 /* We've tried hard to allocate the memory by reaping
2359 * our own buffer, now let the real VM do its job and
2360 * go down in flames if truly OOM.
Chris Wilson24f8e002017-03-22 11:05:21 +00002361 *
2362 * However, since graphics tend to be disposable,
2363 * defer the oom here by reporting the ENOMEM back
2364 * to userspace.
Chris Wilson6c085a72012-08-20 11:40:46 +02002365 */
Chris Wilson4846bf02017-06-09 12:03:46 +01002366 if (!*s) {
2367 /* reclaim and warn, but no oom */
2368 gfp = mapping_gfp_mask(mapping);
Chris Wilsoneaf41802017-06-09 12:03:47 +01002369
2370 /* Our bo are always dirty and so we require
2371 * kswapd to reclaim our pages (direct reclaim
2372 * does not effectively begin pageout of our
2373 * buffers on its own). However, direct reclaim
2374 * only waits for kswapd when under allocation
2375 * congestion. So as a result __GFP_RECLAIM is
2376 * unreliable and fails to actually reclaim our
2377 * dirty pages -- unless you try over and over
2378 * again with !__GFP_NORETRY. However, we still
2379 * want to fail this allocation rather than
2380 * trigger the out-of-memory killer and for
Michal Hockodbb32952017-07-12 14:36:55 -07002381 * this we want __GFP_RETRY_MAYFAIL.
Chris Wilsoneaf41802017-06-09 12:03:47 +01002382 */
Michal Hockodbb32952017-07-12 14:36:55 -07002383 gfp |= __GFP_RETRY_MAYFAIL;
Imre Deake2273302015-07-09 12:59:05 +03002384 }
Chris Wilson4846bf02017-06-09 12:03:46 +01002385 } while (1);
2386
Chris Wilson871dfbd2016-10-11 09:20:21 +01002387 if (!i ||
2388 sg->length >= max_segment ||
2389 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002390 if (i)
2391 sg = sg_next(sg);
2392 st->nents++;
2393 sg_set_page(sg, page, PAGE_SIZE, 0);
2394 } else {
2395 sg->length += PAGE_SIZE;
2396 }
2397 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002398
2399 /* Check that the i965g/gm workaround works. */
2400 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002401 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002402 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002403 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002404
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002405 /* Trim unused sg entries to avoid wasting memory. */
2406 i915_sg_trim(st);
2407
Chris Wilson03ac84f2016-10-28 13:58:36 +01002408 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002409 if (ret) {
2410 /* DMA remapping failed? One possible cause is that
2411 * it could not reserve enough large entries, asking
2412 * for PAGE_SIZE chunks instead may be helpful.
2413 */
2414 if (max_segment > PAGE_SIZE) {
2415 for_each_sgt_page(page, sgt_iter, st)
2416 put_page(page);
2417 sg_free_table(st);
2418
2419 max_segment = PAGE_SIZE;
2420 goto rebuild_st;
2421 } else {
2422 dev_warn(&dev_priv->drm.pdev->dev,
2423 "Failed to DMA remap %lu pages\n",
2424 page_count);
2425 goto err_pages;
2426 }
2427 }
Imre Deake2273302015-07-09 12:59:05 +03002428
Eric Anholt673a3942008-07-30 12:06:12 -07002429 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002430 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002431
Chris Wilson03ac84f2016-10-28 13:58:36 +01002432 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002433
Chris Wilsonb17993b2016-11-14 11:29:30 +00002434err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002435 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002436err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002437 for_each_sgt_page(page, sgt_iter, st)
2438 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002439 sg_free_table(st);
2440 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002441
2442 /* shmemfs first checks if there is enough memory to allocate the page
2443 * and reports ENOSPC should there be insufficient, along with the usual
2444 * ENOMEM for a genuine allocation failure.
2445 *
2446 * We use ENOSPC in our driver to mean that we have run out of aperture
2447 * space and so want to translate the error from shmemfs back to our
2448 * usual understanding of ENOMEM.
2449 */
Imre Deake2273302015-07-09 12:59:05 +03002450 if (ret == -ENOSPC)
2451 ret = -ENOMEM;
2452
Chris Wilson03ac84f2016-10-28 13:58:36 +01002453 return ERR_PTR(ret);
2454}
2455
2456void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2457 struct sg_table *pages)
2458{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002459 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002460
2461 obj->mm.get_page.sg_pos = pages->sgl;
2462 obj->mm.get_page.sg_idx = 0;
2463
2464 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002465
2466 if (i915_gem_object_is_tiled(obj) &&
2467 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2468 GEM_BUG_ON(obj->mm.quirked);
2469 __i915_gem_object_pin_pages(obj);
2470 obj->mm.quirked = true;
2471 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002472}
2473
2474static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2475{
2476 struct sg_table *pages;
2477
2478 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2479 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2480 return -EFAULT;
2481 }
2482
2483 pages = obj->ops->get_pages(obj);
2484 if (unlikely(IS_ERR(pages)))
2485 return PTR_ERR(pages);
2486
2487 __i915_gem_object_set_pages(obj, pages);
2488 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002489}
2490
Chris Wilson37e680a2012-06-07 15:38:42 +01002491/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002492 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002493 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002494 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002495 * either as a result of memory pressure (reaping pages under the shrinker)
2496 * or as the object is itself released.
2497 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002498int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002499{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002500 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002501
Chris Wilson1233e2d2016-10-28 13:58:37 +01002502 err = mutex_lock_interruptible(&obj->mm.lock);
2503 if (err)
2504 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002505
Chris Wilson4e5462e2017-03-07 13:20:31 +00002506 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson88c880b2017-09-06 14:52:20 +01002507 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2508
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002509 err = ____i915_gem_object_get_pages(obj);
2510 if (err)
2511 goto unlock;
2512
2513 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002514 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002515 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002516
Chris Wilson1233e2d2016-10-28 13:58:37 +01002517unlock:
2518 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002519 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002520}
2521
Dave Gordondd6034c2016-05-20 11:54:04 +01002522/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002523static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2524 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002525{
2526 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002527 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002528 struct sgt_iter sgt_iter;
2529 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002530 struct page *stack_pages[32];
2531 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002532 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002533 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002534 void *addr;
2535
2536 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002537 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002538 return kmap(sg_page(sgt->sgl));
2539
Dave Gordonb338fa42016-05-20 11:54:05 +01002540 if (n_pages > ARRAY_SIZE(stack_pages)) {
2541 /* Too big for stack -- allocate temporary array instead */
Michal Hocko20981052017-05-17 14:23:12 +02002542 pages = kvmalloc_array(n_pages, sizeof(*pages), GFP_TEMPORARY);
Dave Gordonb338fa42016-05-20 11:54:05 +01002543 if (!pages)
2544 return NULL;
2545 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002546
Dave Gordon85d12252016-05-20 11:54:06 +01002547 for_each_sgt_page(page, sgt_iter, sgt)
2548 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002549
2550 /* Check that we have the expected number of pages */
2551 GEM_BUG_ON(i != n_pages);
2552
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002553 switch (type) {
Chris Wilsona575c672017-08-28 11:46:31 +01002554 default:
2555 MISSING_CASE(type);
2556 /* fallthrough to use PAGE_KERNEL anyway */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002557 case I915_MAP_WB:
2558 pgprot = PAGE_KERNEL;
2559 break;
2560 case I915_MAP_WC:
2561 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2562 break;
2563 }
2564 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002565
Dave Gordonb338fa42016-05-20 11:54:05 +01002566 if (pages != stack_pages)
Michal Hocko20981052017-05-17 14:23:12 +02002567 kvfree(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002568
2569 return addr;
2570}
2571
2572/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002573void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2574 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002575{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002576 enum i915_map_type has_type;
2577 bool pinned;
2578 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002579 int ret;
2580
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002581 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002582
Chris Wilson1233e2d2016-10-28 13:58:37 +01002583 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002584 if (ret)
2585 return ERR_PTR(ret);
2586
Chris Wilsona575c672017-08-28 11:46:31 +01002587 pinned = !(type & I915_MAP_OVERRIDE);
2588 type &= ~I915_MAP_OVERRIDE;
2589
Chris Wilson1233e2d2016-10-28 13:58:37 +01002590 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson4e5462e2017-03-07 13:20:31 +00002591 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson88c880b2017-09-06 14:52:20 +01002592 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2593
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002594 ret = ____i915_gem_object_get_pages(obj);
2595 if (ret)
2596 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002597
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002598 smp_mb__before_atomic();
2599 }
2600 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002601 pinned = false;
2602 }
2603 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002604
Chris Wilson0ce81782017-05-17 13:09:59 +01002605 ptr = page_unpack_bits(obj->mm.mapping, &has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002606 if (ptr && has_type != type) {
2607 if (pinned) {
2608 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002609 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002610 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002611
2612 if (is_vmalloc_addr(ptr))
2613 vunmap(ptr);
2614 else
2615 kunmap(kmap_to_page(ptr));
2616
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002617 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002618 }
2619
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002620 if (!ptr) {
2621 ptr = i915_gem_object_map(obj, type);
2622 if (!ptr) {
2623 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002624 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002625 }
2626
Chris Wilson0ce81782017-05-17 13:09:59 +01002627 obj->mm.mapping = page_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002628 }
2629
Chris Wilson1233e2d2016-10-28 13:58:37 +01002630out_unlock:
2631 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002632 return ptr;
2633
Chris Wilson1233e2d2016-10-28 13:58:37 +01002634err_unpin:
2635 atomic_dec(&obj->mm.pages_pin_count);
2636err_unlock:
2637 ptr = ERR_PTR(ret);
2638 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002639}
2640
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002641static int
2642i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj,
2643 const struct drm_i915_gem_pwrite *arg)
2644{
2645 struct address_space *mapping = obj->base.filp->f_mapping;
2646 char __user *user_data = u64_to_user_ptr(arg->data_ptr);
2647 u64 remain, offset;
2648 unsigned int pg;
2649
2650 /* Before we instantiate/pin the backing store for our use, we
2651 * can prepopulate the shmemfs filp efficiently using a write into
2652 * the pagecache. We avoid the penalty of instantiating all the
2653 * pages, important if the user is just writing to a few and never
2654 * uses the object on the GPU, and using a direct write into shmemfs
2655 * allows it to avoid the cost of retrieving a page (either swapin
2656 * or clearing-before-use) before it is overwritten.
2657 */
2658 if (READ_ONCE(obj->mm.pages))
2659 return -ENODEV;
2660
2661 /* Before the pages are instantiated the object is treated as being
2662 * in the CPU domain. The pages will be clflushed as required before
2663 * use, and we can freely write into the pages directly. If userspace
2664 * races pwrite with any other operation; corruption will ensue -
2665 * that is userspace's prerogative!
2666 */
2667
2668 remain = arg->size;
2669 offset = arg->offset;
2670 pg = offset_in_page(offset);
2671
2672 do {
2673 unsigned int len, unwritten;
2674 struct page *page;
2675 void *data, *vaddr;
2676 int err;
2677
2678 len = PAGE_SIZE - pg;
2679 if (len > remain)
2680 len = remain;
2681
2682 err = pagecache_write_begin(obj->base.filp, mapping,
2683 offset, len, 0,
2684 &page, &data);
2685 if (err < 0)
2686 return err;
2687
2688 vaddr = kmap(page);
2689 unwritten = copy_from_user(vaddr + pg, user_data, len);
2690 kunmap(page);
2691
2692 err = pagecache_write_end(obj->base.filp, mapping,
2693 offset, len, len - unwritten,
2694 page, data);
2695 if (err < 0)
2696 return err;
2697
2698 if (unwritten)
2699 return -EFAULT;
2700
2701 remain -= len;
2702 user_data += len;
2703 offset += len;
2704 pg = 0;
2705 } while (remain);
2706
2707 return 0;
2708}
2709
Chris Wilson77b25a92017-07-21 13:32:30 +01002710static bool ban_context(const struct i915_gem_context *ctx,
2711 unsigned int score)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002712{
Chris Wilson60958682016-12-31 11:20:11 +00002713 return (i915_gem_context_is_bannable(ctx) &&
Chris Wilson77b25a92017-07-21 13:32:30 +01002714 score >= CONTEXT_SCORE_BAN_THRESHOLD);
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002715}
2716
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002717static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002718{
Chris Wilson77b25a92017-07-21 13:32:30 +01002719 unsigned int score;
2720 bool banned;
Mika Kuoppalab083a082016-11-18 15:10:47 +02002721
Chris Wilson77b25a92017-07-21 13:32:30 +01002722 atomic_inc(&ctx->guilty_count);
2723
2724 score = atomic_add_return(CONTEXT_SCORE_GUILTY, &ctx->ban_score);
2725 banned = ban_context(ctx, score);
Mika Kuoppalab083a082016-11-18 15:10:47 +02002726 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Chris Wilson77b25a92017-07-21 13:32:30 +01002727 ctx->name, score, yesno(banned));
2728 if (!banned)
Mika Kuoppalab083a082016-11-18 15:10:47 +02002729 return;
2730
Chris Wilson77b25a92017-07-21 13:32:30 +01002731 i915_gem_context_set_banned(ctx);
2732 if (!IS_ERR_OR_NULL(ctx->file_priv)) {
2733 atomic_inc(&ctx->file_priv->context_bans);
2734 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2735 ctx->name, atomic_read(&ctx->file_priv->context_bans));
2736 }
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002737}
2738
2739static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2740{
Chris Wilson77b25a92017-07-21 13:32:30 +01002741 atomic_inc(&ctx->active_count);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002742}
2743
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002744struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002745i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002746{
Chris Wilson754c9fd2017-02-23 07:44:14 +00002747 struct drm_i915_gem_request *request, *active = NULL;
2748 unsigned long flags;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002749
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002750 /* We are called by the error capture and reset at a random
2751 * point in time. In particular, note that neither is crucially
2752 * ordered with an interrupt. After a hang, the GPU is dead and we
2753 * assume that no more writes can happen (we waited long enough for
2754 * all writes that were in transaction to be flushed) - adding an
2755 * extra delay for a recent interrupt is pointless. Hence, we do
2756 * not need an engine->irq_seqno_barrier() before the seqno reads.
2757 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00002758 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson73cb9702016-10-28 13:58:46 +01002759 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00002760 if (__i915_gem_request_completed(request,
2761 request->global_seqno))
Chris Wilson4db080f2013-12-04 11:37:09 +00002762 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002763
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002764 GEM_BUG_ON(request->engine != engine);
Chris Wilsonc00122f32017-02-12 17:19:58 +00002765 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
2766 &request->fence.flags));
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002767
Chris Wilson754c9fd2017-02-23 07:44:14 +00002768 active = request;
2769 break;
2770 }
2771 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2772
2773 return active;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002774}
2775
Mika Kuoppalabf2f0432017-01-17 17:59:04 +02002776static bool engine_stalled(struct intel_engine_cs *engine)
2777{
2778 if (!engine->hangcheck.stalled)
2779 return false;
2780
2781 /* Check for possible seqno movement after hang declaration */
2782 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2783 DRM_DEBUG_DRIVER("%s pardoned\n", engine->name);
2784 return false;
2785 }
2786
2787 return true;
2788}
2789
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002790/*
2791 * Ensure irq handler finishes, and not run again.
2792 * Also return the active request so that we only search for it once.
2793 */
2794struct drm_i915_gem_request *
2795i915_gem_reset_prepare_engine(struct intel_engine_cs *engine)
2796{
2797 struct drm_i915_gem_request *request = NULL;
2798
2799 /* Prevent the signaler thread from updating the request
2800 * state (by calling dma_fence_signal) as we are processing
2801 * the reset. The write from the GPU of the seqno is
2802 * asynchronous and the signaler thread may see a different
2803 * value to us and declare the request complete, even though
2804 * the reset routine have picked that request as the active
2805 * (incomplete) request. This conflict is not handled
2806 * gracefully!
2807 */
2808 kthread_park(engine->breadcrumbs.signaler);
2809
2810 /* Prevent request submission to the hardware until we have
2811 * completed the reset in i915_gem_reset_finish(). If a request
2812 * is completed by one engine, it may then queue a request
2813 * to a second via its engine->irq_tasklet *just* as we are
2814 * calling engine->init_hw() and also writing the ELSP.
2815 * Turning off the engine->irq_tasklet until the reset is over
2816 * prevents the race.
2817 */
2818 tasklet_kill(&engine->irq_tasklet);
2819 tasklet_disable(&engine->irq_tasklet);
2820
2821 if (engine->irq_seqno_barrier)
2822 engine->irq_seqno_barrier(engine);
2823
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002824 request = i915_gem_find_active_request(engine);
2825 if (request && request->fence.error == -EIO)
2826 request = ERR_PTR(-EIO); /* Previous reset failed! */
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002827
2828 return request;
2829}
2830
Chris Wilson0e178ae2017-01-17 17:59:06 +02002831int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
Chris Wilson4c965542017-01-17 17:59:01 +02002832{
2833 struct intel_engine_cs *engine;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002834 struct drm_i915_gem_request *request;
Chris Wilson4c965542017-01-17 17:59:01 +02002835 enum intel_engine_id id;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002836 int err = 0;
Chris Wilson4c965542017-01-17 17:59:01 +02002837
Chris Wilson0e178ae2017-01-17 17:59:06 +02002838 for_each_engine(engine, dev_priv, id) {
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002839 request = i915_gem_reset_prepare_engine(engine);
2840 if (IS_ERR(request)) {
2841 err = PTR_ERR(request);
2842 continue;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002843 }
Michel Thierryc64992e2017-06-20 10:57:44 +01002844
2845 engine->hangcheck.active_request = request;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002846 }
2847
Chris Wilson4c965542017-01-17 17:59:01 +02002848 i915_gem_revoke_fences(dev_priv);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002849
2850 return err;
Chris Wilson4c965542017-01-17 17:59:01 +02002851}
2852
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002853static void skip_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002854{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002855 void *vaddr = request->ring->vaddr;
2856 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002857
Chris Wilson821ed7d2016-09-09 14:11:53 +01002858 /* As this request likely depends on state from the lost
2859 * context, clear out all the user operations leaving the
2860 * breadcrumb at the end (so we get the fence notifications).
2861 */
2862 head = request->head;
2863 if (request->postfix < head) {
2864 memset(vaddr + head, 0, request->ring->size - head);
2865 head = 0;
2866 }
2867 memset(vaddr + head, 0, request->postfix - head);
Chris Wilsonc0d5f322017-01-10 17:22:43 +00002868
2869 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson4db080f2013-12-04 11:37:09 +00002870}
2871
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002872static void engine_skip_context(struct drm_i915_gem_request *request)
2873{
2874 struct intel_engine_cs *engine = request->engine;
2875 struct i915_gem_context *hung_ctx = request->ctx;
2876 struct intel_timeline *timeline;
2877 unsigned long flags;
2878
2879 timeline = i915_gem_context_lookup_timeline(hung_ctx, engine);
2880
2881 spin_lock_irqsave(&engine->timeline->lock, flags);
2882 spin_lock(&timeline->lock);
2883
2884 list_for_each_entry_continue(request, &engine->timeline->requests, link)
2885 if (request->ctx == hung_ctx)
2886 skip_request(request);
2887
2888 list_for_each_entry(request, &timeline->requests, link)
2889 skip_request(request);
2890
2891 spin_unlock(&timeline->lock);
2892 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2893}
2894
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002895/* Returns the request if it was guilty of the hang */
2896static struct drm_i915_gem_request *
2897i915_gem_reset_request(struct intel_engine_cs *engine,
2898 struct drm_i915_gem_request *request)
Mika Kuoppala61da5362017-01-17 17:59:05 +02002899{
Mika Kuoppala71895a02017-01-17 17:59:07 +02002900 /* The guilty request will get skipped on a hung engine.
2901 *
2902 * Users of client default contexts do not rely on logical
2903 * state preserved between batches so it is safe to execute
2904 * queued requests following the hang. Non default contexts
2905 * rely on preserved state, so skipping a batch loses the
2906 * evolution of the state and it needs to be considered corrupted.
2907 * Executing more queued batches on top of corrupted state is
2908 * risky. But we take the risk by trying to advance through
2909 * the queued requests in order to make the client behaviour
2910 * more predictable around resets, by not throwing away random
2911 * amount of batches it has prepared for execution. Sophisticated
2912 * clients can use gem_reset_stats_ioctl and dma fence status
2913 * (exported via sync_file info ioctl on explicit fences) to observe
2914 * when it loses the context state and should rebuild accordingly.
2915 *
2916 * The context ban, and ultimately the client ban, mechanism are safety
2917 * valves if client submission ends up resulting in nothing more than
2918 * subsequent hangs.
2919 */
2920
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002921 if (engine_stalled(engine)) {
Mika Kuoppala61da5362017-01-17 17:59:05 +02002922 i915_gem_context_mark_guilty(request->ctx);
2923 skip_request(request);
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002924
2925 /* If this context is now banned, skip all pending requests. */
2926 if (i915_gem_context_is_banned(request->ctx))
2927 engine_skip_context(request);
Mika Kuoppala61da5362017-01-17 17:59:05 +02002928 } else {
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002929 /*
2930 * Since this is not the hung engine, it may have advanced
2931 * since the hang declaration. Double check by refinding
2932 * the active request at the time of the reset.
2933 */
2934 request = i915_gem_find_active_request(engine);
2935 if (request) {
2936 i915_gem_context_mark_innocent(request->ctx);
2937 dma_fence_set_error(&request->fence, -EAGAIN);
2938
2939 /* Rewind the engine to replay the incomplete rq */
2940 spin_lock_irq(&engine->timeline->lock);
2941 request = list_prev_entry(request, link);
2942 if (&request->link == &engine->timeline->requests)
2943 request = NULL;
2944 spin_unlock_irq(&engine->timeline->lock);
2945 }
Mika Kuoppala61da5362017-01-17 17:59:05 +02002946 }
2947
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002948 return request;
Mika Kuoppala61da5362017-01-17 17:59:05 +02002949}
2950
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002951void i915_gem_reset_engine(struct intel_engine_cs *engine,
2952 struct drm_i915_gem_request *request)
Chris Wilson4db080f2013-12-04 11:37:09 +00002953{
Chris Wilsoned454f22017-07-21 13:32:29 +01002954 engine->irq_posted = 0;
2955
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002956 if (request)
2957 request = i915_gem_reset_request(engine, request);
2958
2959 if (request) {
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002960 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2961 engine->name, request->global_seqno);
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002962 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002963
2964 /* Setup the CS to resume from the breadcrumb of the hung request */
2965 engine->reset_hw(engine, request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002966}
2967
Chris Wilsond8027092017-02-08 14:30:32 +00002968void i915_gem_reset(struct drm_i915_private *dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002969{
2970 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302971 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002972
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002973 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2974
Chris Wilson821ed7d2016-09-09 14:11:53 +01002975 i915_gem_retire_requests(dev_priv);
2976
Chris Wilson2ae55732017-02-12 17:20:02 +00002977 for_each_engine(engine, dev_priv, id) {
2978 struct i915_gem_context *ctx;
2979
Michel Thierryc64992e2017-06-20 10:57:44 +01002980 i915_gem_reset_engine(engine, engine->hangcheck.active_request);
Chris Wilson2ae55732017-02-12 17:20:02 +00002981 ctx = fetch_and_zero(&engine->last_retired_context);
2982 if (ctx)
2983 engine->context_unpin(engine, ctx);
2984 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002985
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002986 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002987
2988 if (dev_priv->gt.awake) {
2989 intel_sanitize_gt_powersave(dev_priv);
2990 intel_enable_gt_powersave(dev_priv);
2991 if (INTEL_GEN(dev_priv) >= 6)
2992 gen6_rps_busy(dev_priv);
2993 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002994}
2995
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002996void i915_gem_reset_finish_engine(struct intel_engine_cs *engine)
2997{
2998 tasklet_enable(&engine->irq_tasklet);
2999 kthread_unpark(engine->breadcrumbs.signaler);
3000}
3001
Chris Wilsond8027092017-02-08 14:30:32 +00003002void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
3003{
Chris Wilson1f7b8472017-02-08 14:30:33 +00003004 struct intel_engine_cs *engine;
3005 enum intel_engine_id id;
3006
Chris Wilsond8027092017-02-08 14:30:32 +00003007 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson1f7b8472017-02-08 14:30:33 +00003008
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003009 for_each_engine(engine, dev_priv, id) {
Michel Thierryc64992e2017-06-20 10:57:44 +01003010 engine->hangcheck.active_request = NULL;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003011 i915_gem_reset_finish_engine(engine);
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003012 }
Chris Wilsond8027092017-02-08 14:30:32 +00003013}
3014
Chris Wilson821ed7d2016-09-09 14:11:53 +01003015static void nop_submit_request(struct drm_i915_gem_request *request)
3016{
Chris Wilsonbf2eac32017-07-21 13:32:28 +01003017 GEM_BUG_ON(!i915_terminally_wedged(&request->i915->gpu_error));
Chris Wilson3cd94422017-01-10 17:22:45 +00003018 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3dcf93f2016-11-22 14:41:20 +00003019 i915_gem_request_submit(request);
3020 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003021}
3022
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003023static void engine_set_wedged(struct intel_engine_cs *engine)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003024{
Chris Wilson3cd94422017-01-10 17:22:45 +00003025 struct drm_i915_gem_request *request;
3026 unsigned long flags;
3027
Chris Wilson20e49332016-11-22 14:41:21 +00003028 /* We need to be sure that no thread is running the old callback as
3029 * we install the nop handler (otherwise we would submit a request
3030 * to hardware that will never complete). In order to prevent this
3031 * race, we wait until the machine is idle before making the swap
3032 * (using stop_machine()).
3033 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01003034 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01003035
Chris Wilson3cd94422017-01-10 17:22:45 +00003036 /* Mark all executing requests as skipped */
3037 spin_lock_irqsave(&engine->timeline->lock, flags);
3038 list_for_each_entry(request, &engine->timeline->requests, link)
Chris Wilson36703e72017-06-22 11:56:25 +01003039 if (!i915_gem_request_completed(request))
3040 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3cd94422017-01-10 17:22:45 +00003041 spin_unlock_irqrestore(&engine->timeline->lock, flags);
3042
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003043 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00003044 * Clear the execlists queue up before freeing the requests, as those
3045 * are the ones that keep the context and ringbuffer backing objects
3046 * pinned in place.
3047 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00003048
Tomas Elf7de1691a2015-10-19 16:32:32 +01003049 if (i915.enable_execlists) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003050 struct execlist_port *port = engine->execlist_port;
Chris Wilson663f71e2016-11-14 20:41:00 +00003051 unsigned long flags;
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003052 unsigned int n;
Chris Wilson663f71e2016-11-14 20:41:00 +00003053
3054 spin_lock_irqsave(&engine->timeline->lock, flags);
3055
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003056 for (n = 0; n < ARRAY_SIZE(engine->execlist_port); n++)
3057 i915_gem_request_put(port_request(&port[n]));
Chris Wilson70c2a242016-09-09 14:11:46 +01003058 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00003059 engine->execlist_queue = RB_ROOT;
3060 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00003061
3062 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Chris Wilson4ee056f2017-06-21 13:48:04 +01003063
3064 /* The port is checked prior to scheduling a tasklet, but
3065 * just in case we have suspended the tasklet to do the
3066 * wedging make sure that when it wakes, it decides there
3067 * is no work to do by clearing the irq_posted bit.
3068 */
3069 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Oscar Mateodcb4c122014-11-13 10:28:10 +00003070 }
Chris Wilson5e32d742017-07-21 13:32:25 +01003071
3072 /* Mark all pending requests as complete so that any concurrent
3073 * (lockless) lookup doesn't try and wait upon the request as we
3074 * reset it.
3075 */
3076 intel_engine_init_global_seqno(engine,
3077 intel_engine_last_submit(engine));
Eric Anholt673a3942008-07-30 12:06:12 -07003078}
3079
Chris Wilson20e49332016-11-22 14:41:21 +00003080static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07003081{
Chris Wilson20e49332016-11-22 14:41:21 +00003082 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003083 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303084 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07003085
Chris Wilson20e49332016-11-22 14:41:21 +00003086 for_each_engine(engine, i915, id)
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003087 engine_set_wedged(engine);
Chris Wilson20e49332016-11-22 14:41:21 +00003088
Chris Wilson3d7adbb2017-07-21 13:32:27 +01003089 set_bit(I915_WEDGED, &i915->gpu_error.flags);
3090 wake_up_all(&i915->gpu_error.reset_queue);
3091
Chris Wilson20e49332016-11-22 14:41:21 +00003092 return 0;
3093}
3094
3095void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
3096{
Chris Wilson20e49332016-11-22 14:41:21 +00003097 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003098}
3099
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003100bool i915_gem_unset_wedged(struct drm_i915_private *i915)
3101{
3102 struct i915_gem_timeline *tl;
3103 int i;
3104
3105 lockdep_assert_held(&i915->drm.struct_mutex);
3106 if (!test_bit(I915_WEDGED, &i915->gpu_error.flags))
3107 return true;
3108
3109 /* Before unwedging, make sure that all pending operations
3110 * are flushed and errored out - we may have requests waiting upon
3111 * third party fences. We marked all inflight requests as EIO, and
3112 * every execbuf since returned EIO, for consistency we want all
3113 * the currently pending requests to also be marked as EIO, which
3114 * is done inside our nop_submit_request - and so we must wait.
3115 *
3116 * No more can be submitted until we reset the wedged bit.
3117 */
3118 list_for_each_entry(tl, &i915->gt.timelines, link) {
3119 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3120 struct drm_i915_gem_request *rq;
3121
3122 rq = i915_gem_active_peek(&tl->engine[i].last_request,
3123 &i915->drm.struct_mutex);
3124 if (!rq)
3125 continue;
3126
3127 /* We can't use our normal waiter as we want to
3128 * avoid recursively trying to handle the current
3129 * reset. The basic dma_fence_default_wait() installs
3130 * a callback for dma_fence_signal(), which is
3131 * triggered by our nop handler (indirectly, the
3132 * callback enables the signaler thread which is
3133 * woken by the nop_submit_request() advancing the seqno
3134 * and when the seqno passes the fence, the signaler
3135 * then signals the fence waking us up).
3136 */
3137 if (dma_fence_default_wait(&rq->fence, true,
3138 MAX_SCHEDULE_TIMEOUT) < 0)
3139 return false;
3140 }
3141 }
3142
3143 /* Undo nop_submit_request. We prevent all new i915 requests from
3144 * being queued (by disallowing execbuf whilst wedged) so having
3145 * waited for all active requests above, we know the system is idle
3146 * and do not have to worry about a thread being inside
3147 * engine->submit_request() as we swap over. So unlike installing
3148 * the nop_submit_request on reset, we can do this from normal
3149 * context and do not require stop_machine().
3150 */
3151 intel_engines_reset_default_submission(i915);
Chris Wilson36703e72017-06-22 11:56:25 +01003152 i915_gem_contexts_lost(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003153
3154 smp_mb__before_atomic(); /* complete takeover before enabling execbuf */
3155 clear_bit(I915_WEDGED, &i915->gpu_error.flags);
3156
3157 return true;
3158}
3159
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003160static void
Eric Anholt673a3942008-07-30 12:06:12 -07003161i915_gem_retire_work_handler(struct work_struct *work)
3162{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003163 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003164 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003165 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07003166
Chris Wilson891b48c2010-09-29 12:26:37 +01003167 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003168 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003169 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003170 mutex_unlock(&dev->struct_mutex);
3171 }
Chris Wilson67d97da2016-07-04 08:08:31 +01003172
3173 /* Keep the retire handler running until we are finally idle.
3174 * We do not need to do this test under locking as in the worst-case
3175 * we queue the retire worker once too often.
3176 */
Chris Wilsonc9615612016-07-09 10:12:06 +01003177 if (READ_ONCE(dev_priv->gt.awake)) {
3178 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01003179 queue_delayed_work(dev_priv->wq,
3180 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01003181 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01003182 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003183}
Chris Wilson891b48c2010-09-29 12:26:37 +01003184
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003185static void
3186i915_gem_idle_work_handler(struct work_struct *work)
3187{
3188 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003189 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003190 struct drm_device *dev = &dev_priv->drm;
Chris Wilson67d97da2016-07-04 08:08:31 +01003191 bool rearm_hangcheck;
3192
3193 if (!READ_ONCE(dev_priv->gt.awake))
3194 return;
3195
Imre Deak0cb56702016-11-07 11:20:04 +02003196 /*
3197 * Wait for last execlists context complete, but bail out in case a
3198 * new request is submitted.
3199 */
Chris Wilson8490ae202017-03-30 15:50:37 +01003200 wait_for(intel_engines_are_idle(dev_priv), 10);
Chris Wilson28176ef2016-10-28 13:58:56 +01003201 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01003202 return;
3203
3204 rearm_hangcheck =
3205 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3206
3207 if (!mutex_trylock(&dev->struct_mutex)) {
3208 /* Currently busy, come back later */
3209 mod_delayed_work(dev_priv->wq,
3210 &dev_priv->gt.idle_work,
3211 msecs_to_jiffies(50));
3212 goto out_rearm;
3213 }
3214
Imre Deak93c97dc2016-11-07 11:20:03 +02003215 /*
3216 * New request retired after this work handler started, extend active
3217 * period until next instance of the work.
3218 */
3219 if (work_pending(work))
3220 goto out_unlock;
3221
Chris Wilson28176ef2016-10-28 13:58:56 +01003222 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01003223 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003224
Chris Wilson05425242017-03-03 12:19:47 +00003225 if (wait_for(intel_engines_are_idle(dev_priv), 10))
Imre Deak0cb56702016-11-07 11:20:04 +02003226 DRM_ERROR("Timeout waiting for engines to idle\n");
3227
Chris Wilson6c067572017-05-17 13:10:03 +01003228 intel_engines_mark_idle(dev_priv);
Chris Wilson47979482017-05-03 10:39:21 +01003229 i915_gem_timelines_mark_idle(dev_priv);
Zou Nan hai852835f2010-05-21 09:08:56 +08003230
Chris Wilson67d97da2016-07-04 08:08:31 +01003231 GEM_BUG_ON(!dev_priv->gt.awake);
3232 dev_priv->gt.awake = false;
3233 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01003234
Chris Wilson67d97da2016-07-04 08:08:31 +01003235 if (INTEL_GEN(dev_priv) >= 6)
3236 gen6_rps_idle(dev_priv);
3237 intel_runtime_pm_put(dev_priv);
3238out_unlock:
3239 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003240
Chris Wilson67d97da2016-07-04 08:08:31 +01003241out_rearm:
3242 if (rearm_hangcheck) {
3243 GEM_BUG_ON(!dev_priv->gt.awake);
3244 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003245 }
Eric Anholt673a3942008-07-30 12:06:12 -07003246}
3247
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003248void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
3249{
Chris Wilsond1b48c12017-08-16 09:52:08 +01003250 struct drm_i915_private *i915 = to_i915(gem->dev);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003251 struct drm_i915_gem_object *obj = to_intel_bo(gem);
3252 struct drm_i915_file_private *fpriv = file->driver_priv;
Chris Wilsond1b48c12017-08-16 09:52:08 +01003253 struct i915_lut_handle *lut, *ln;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003254
Chris Wilsond1b48c12017-08-16 09:52:08 +01003255 mutex_lock(&i915->drm.struct_mutex);
3256
3257 list_for_each_entry_safe(lut, ln, &obj->lut_list, obj_link) {
3258 struct i915_gem_context *ctx = lut->ctx;
3259 struct i915_vma *vma;
3260
Chris Wilson432295d2017-08-22 12:05:15 +01003261 GEM_BUG_ON(ctx->file_priv == ERR_PTR(-EBADF));
Chris Wilsond1b48c12017-08-16 09:52:08 +01003262 if (ctx->file_priv != fpriv)
3263 continue;
3264
3265 vma = radix_tree_delete(&ctx->handles_vma, lut->handle);
Chris Wilson3ffff012017-08-22 12:05:17 +01003266 GEM_BUG_ON(vma->obj != obj);
3267
3268 /* We allow the process to have multiple handles to the same
3269 * vma, in the same fd namespace, by virtue of flink/open.
3270 */
3271 GEM_BUG_ON(!vma->open_count);
3272 if (!--vma->open_count && !i915_vma_is_ggtt(vma))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003273 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003274
Chris Wilsond1b48c12017-08-16 09:52:08 +01003275 list_del(&lut->obj_link);
3276 list_del(&lut->ctx_link);
Chris Wilson4ff4b442017-06-16 15:05:16 +01003277
Chris Wilsond1b48c12017-08-16 09:52:08 +01003278 kmem_cache_free(i915->luts, lut);
3279 __i915_gem_object_release_unless_active(obj);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003280 }
Chris Wilsond1b48c12017-08-16 09:52:08 +01003281
3282 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003283}
3284
Chris Wilsone95433c2016-10-28 13:58:27 +01003285static unsigned long to_wait_timeout(s64 timeout_ns)
3286{
3287 if (timeout_ns < 0)
3288 return MAX_SCHEDULE_TIMEOUT;
3289
3290 if (timeout_ns == 0)
3291 return 0;
3292
3293 return nsecs_to_jiffies_timeout(timeout_ns);
3294}
3295
Ben Widawsky5816d642012-04-11 11:18:19 -07003296/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003297 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003298 * @dev: drm device pointer
3299 * @data: ioctl data blob
3300 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003301 *
3302 * Returns 0 if successful, else an error is returned with the remaining time in
3303 * the timeout parameter.
3304 * -ETIME: object is still busy after timeout
3305 * -ERESTARTSYS: signal interrupted the wait
3306 * -ENONENT: object doesn't exist
3307 * Also possible, but rare:
Chris Wilsonb8050142017-08-11 11:57:31 +01003308 * -EAGAIN: incomplete, restart syscall
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003309 * -ENOMEM: damn
3310 * -ENODEV: Internal IRQ fail
3311 * -E?: The add request failed
3312 *
3313 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3314 * non-zero timeout parameter the wait ioctl will wait for the given number of
3315 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3316 * without holding struct_mutex the object may become re-busied before this
3317 * function completes. A similar but shorter * race condition exists in the busy
3318 * ioctl
3319 */
3320int
3321i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3322{
3323 struct drm_i915_gem_wait *args = data;
3324 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003325 ktime_t start;
3326 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003327
Daniel Vetter11b5d512014-09-29 15:31:26 +02003328 if (args->flags != 0)
3329 return -EINVAL;
3330
Chris Wilson03ac0642016-07-20 13:31:51 +01003331 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003332 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003333 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003334
Chris Wilsone95433c2016-10-28 13:58:27 +01003335 start = ktime_get();
3336
3337 ret = i915_gem_object_wait(obj,
3338 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3339 to_wait_timeout(args->timeout_ns),
3340 to_rps_client(file));
3341
3342 if (args->timeout_ns > 0) {
3343 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3344 if (args->timeout_ns < 0)
3345 args->timeout_ns = 0;
Chris Wilsonc1d20612017-02-16 12:54:41 +00003346
3347 /*
3348 * Apparently ktime isn't accurate enough and occasionally has a
3349 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
3350 * things up to make the test happy. We allow up to 1 jiffy.
3351 *
3352 * This is a regression from the timespec->ktime conversion.
3353 */
3354 if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns))
3355 args->timeout_ns = 0;
Chris Wilsonb8050142017-08-11 11:57:31 +01003356
3357 /* Asked to wait beyond the jiffie/scheduler precision? */
3358 if (ret == -ETIME && args->timeout_ns)
3359 ret = -EAGAIN;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003360 }
3361
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003362 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003363 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003364}
3365
Chris Wilson73cb9702016-10-28 13:58:46 +01003366static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003367{
Chris Wilson73cb9702016-10-28 13:58:46 +01003368 int ret, i;
3369
3370 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3371 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3372 if (ret)
3373 return ret;
3374 }
3375
3376 return 0;
3377}
3378
Chris Wilson25112b62017-03-30 15:50:39 +01003379static int wait_for_engines(struct drm_i915_private *i915)
3380{
Chris Wilsoncad99462017-08-26 12:09:33 +01003381 if (wait_for(intel_engines_are_idle(i915), 50)) {
3382 DRM_ERROR("Failed to idle engines, declaring wedged!\n");
3383 i915_gem_set_wedged(i915);
3384 return -EIO;
Chris Wilson25112b62017-03-30 15:50:39 +01003385 }
3386
3387 return 0;
3388}
3389
Chris Wilson73cb9702016-10-28 13:58:46 +01003390int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3391{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003392 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003393
Chris Wilson863e9fd2017-05-30 13:13:32 +01003394 /* If the device is asleep, we have no requests outstanding */
3395 if (!READ_ONCE(i915->gt.awake))
3396 return 0;
3397
Chris Wilson9caa34a2016-11-11 14:58:08 +00003398 if (flags & I915_WAIT_LOCKED) {
3399 struct i915_gem_timeline *tl;
3400
3401 lockdep_assert_held(&i915->drm.struct_mutex);
3402
3403 list_for_each_entry(tl, &i915->gt.timelines, link) {
3404 ret = wait_for_timeline(tl, flags);
3405 if (ret)
3406 return ret;
3407 }
Chris Wilson72022a72017-03-30 15:50:38 +01003408
3409 i915_gem_retire_requests(i915);
3410 GEM_BUG_ON(i915->gt.active_requests);
Chris Wilson25112b62017-03-30 15:50:39 +01003411
3412 ret = wait_for_engines(i915);
Chris Wilson9caa34a2016-11-11 14:58:08 +00003413 } else {
3414 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003415 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003416
Chris Wilson25112b62017-03-30 15:50:39 +01003417 return ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003418}
3419
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003420static void __i915_gem_object_flush_for_display(struct drm_i915_gem_object *obj)
3421{
Chris Wilsone27ab732017-06-15 13:38:49 +01003422 /*
3423 * We manually flush the CPU domain so that we can override and
3424 * force the flush for the display, and perform it asyncrhonously.
3425 */
3426 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
3427 if (obj->cache_dirty)
3428 i915_gem_clflush_object(obj, I915_CLFLUSH_FORCE);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003429 obj->base.write_domain = 0;
3430}
3431
3432void i915_gem_object_flush_if_display(struct drm_i915_gem_object *obj)
3433{
3434 if (!READ_ONCE(obj->pin_display))
3435 return;
3436
3437 mutex_lock(&obj->base.dev->struct_mutex);
3438 __i915_gem_object_flush_for_display(obj);
3439 mutex_unlock(&obj->base.dev->struct_mutex);
3440}
3441
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003442/**
Chris Wilsone22d8e32017-04-12 12:01:11 +01003443 * Moves a single object to the WC read, and possibly write domain.
3444 * @obj: object to act on
3445 * @write: ask for write access or read only
3446 *
3447 * This function returns when the move is complete, including waiting on
3448 * flushes to occur.
3449 */
3450int
3451i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write)
3452{
3453 int ret;
3454
3455 lockdep_assert_held(&obj->base.dev->struct_mutex);
3456
3457 ret = i915_gem_object_wait(obj,
3458 I915_WAIT_INTERRUPTIBLE |
3459 I915_WAIT_LOCKED |
3460 (write ? I915_WAIT_ALL : 0),
3461 MAX_SCHEDULE_TIMEOUT,
3462 NULL);
3463 if (ret)
3464 return ret;
3465
3466 if (obj->base.write_domain == I915_GEM_DOMAIN_WC)
3467 return 0;
3468
3469 /* Flush and acquire obj->pages so that we are coherent through
3470 * direct access in memory with previous cached writes through
3471 * shmemfs and that our cache domain tracking remains valid.
3472 * For example, if the obj->filp was moved to swap without us
3473 * being notified and releasing the pages, we would mistakenly
3474 * continue to assume that the obj remained out of the CPU cached
3475 * domain.
3476 */
3477 ret = i915_gem_object_pin_pages(obj);
3478 if (ret)
3479 return ret;
3480
3481 flush_write_domain(obj, ~I915_GEM_DOMAIN_WC);
3482
3483 /* Serialise direct access to this object with the barriers for
3484 * coherent writes from the GPU, by effectively invalidating the
3485 * WC domain upon first access.
3486 */
3487 if ((obj->base.read_domains & I915_GEM_DOMAIN_WC) == 0)
3488 mb();
3489
3490 /* It should now be out of any other write domains, and we can update
3491 * the domain values for our changes.
3492 */
3493 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_WC) != 0);
3494 obj->base.read_domains |= I915_GEM_DOMAIN_WC;
3495 if (write) {
3496 obj->base.read_domains = I915_GEM_DOMAIN_WC;
3497 obj->base.write_domain = I915_GEM_DOMAIN_WC;
3498 obj->mm.dirty = true;
3499 }
3500
3501 i915_gem_object_unpin_pages(obj);
3502 return 0;
3503}
3504
3505/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003506 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003507 * @obj: object to act on
3508 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003509 *
3510 * This function returns when the move is complete, including waiting on
3511 * flushes to occur.
3512 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003513int
Chris Wilson20217462010-11-23 15:26:33 +00003514i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003515{
Eric Anholte47c68e2008-11-14 13:35:19 -08003516 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003517
Chris Wilsone95433c2016-10-28 13:58:27 +01003518 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003519
Chris Wilsone95433c2016-10-28 13:58:27 +01003520 ret = i915_gem_object_wait(obj,
3521 I915_WAIT_INTERRUPTIBLE |
3522 I915_WAIT_LOCKED |
3523 (write ? I915_WAIT_ALL : 0),
3524 MAX_SCHEDULE_TIMEOUT,
3525 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003526 if (ret)
3527 return ret;
3528
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003529 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3530 return 0;
3531
Chris Wilson43566de2015-01-02 16:29:29 +05303532 /* Flush and acquire obj->pages so that we are coherent through
3533 * direct access in memory with previous cached writes through
3534 * shmemfs and that our cache domain tracking remains valid.
3535 * For example, if the obj->filp was moved to swap without us
3536 * being notified and releasing the pages, we would mistakenly
3537 * continue to assume that the obj remained out of the CPU cached
3538 * domain.
3539 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003540 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303541 if (ret)
3542 return ret;
3543
Chris Wilsonef749212017-04-12 12:01:10 +01003544 flush_write_domain(obj, ~I915_GEM_DOMAIN_GTT);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003545
Chris Wilsond0a57782012-10-09 19:24:37 +01003546 /* Serialise direct access to this object with the barriers for
3547 * coherent writes from the GPU, by effectively invalidating the
3548 * GTT domain upon first access.
3549 */
3550 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3551 mb();
3552
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003553 /* It should now be out of any other write domains, and we can update
3554 * the domain values for our changes.
3555 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003556 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003557 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003558 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003559 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3560 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003561 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003562 }
3563
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003564 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003565 return 0;
3566}
3567
Chris Wilsonef55f922015-10-09 14:11:27 +01003568/**
3569 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003570 * @obj: object to act on
3571 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003572 *
3573 * After this function returns, the object will be in the new cache-level
3574 * across all GTT and the contents of the backing storage will be coherent,
3575 * with respect to the new cache-level. In order to keep the backing storage
3576 * coherent for all users, we only allow a single cache level to be set
3577 * globally on the object and prevent it from being changed whilst the
3578 * hardware is reading from the object. That is if the object is currently
3579 * on the scanout it will be set to uncached (or equivalent display
3580 * cache coherency) and all non-MOCS GPU access will also be uncached so
3581 * that all direct access to the scanout remains coherent.
3582 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003583int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3584 enum i915_cache_level cache_level)
3585{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003586 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003587 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003588
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003589 lockdep_assert_held(&obj->base.dev->struct_mutex);
3590
Chris Wilsone4ffd172011-04-04 09:44:39 +01003591 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003592 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003593
Chris Wilsonef55f922015-10-09 14:11:27 +01003594 /* Inspect the list of currently bound VMA and unbind any that would
3595 * be invalid given the new cache-level. This is principally to
3596 * catch the issue of the CS prefetch crossing page boundaries and
3597 * reading an invalid PTE on older architectures.
3598 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003599restart:
3600 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003601 if (!drm_mm_node_allocated(&vma->node))
3602 continue;
3603
Chris Wilson20dfbde2016-08-04 16:32:30 +01003604 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003605 DRM_DEBUG("can not change the cache level of pinned objects\n");
3606 return -EBUSY;
3607 }
3608
Chris Wilsonaa653a62016-08-04 07:52:27 +01003609 if (i915_gem_valid_gtt_space(vma, cache_level))
3610 continue;
3611
3612 ret = i915_vma_unbind(vma);
3613 if (ret)
3614 return ret;
3615
3616 /* As unbinding may affect other elements in the
3617 * obj->vma_list (due to side-effects from retiring
3618 * an active vma), play safe and restart the iterator.
3619 */
3620 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003621 }
3622
Chris Wilsonef55f922015-10-09 14:11:27 +01003623 /* We can reuse the existing drm_mm nodes but need to change the
3624 * cache-level on the PTE. We could simply unbind them all and
3625 * rebind with the correct cache-level on next use. However since
3626 * we already have a valid slot, dma mapping, pages etc, we may as
3627 * rewrite the PTE in the belief that doing so tramples upon less
3628 * state and so involves less work.
3629 */
Chris Wilson15717de2016-08-04 07:52:26 +01003630 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003631 /* Before we change the PTE, the GPU must not be accessing it.
3632 * If we wait upon the object, we know that all the bound
3633 * VMA are no longer active.
3634 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003635 ret = i915_gem_object_wait(obj,
3636 I915_WAIT_INTERRUPTIBLE |
3637 I915_WAIT_LOCKED |
3638 I915_WAIT_ALL,
3639 MAX_SCHEDULE_TIMEOUT,
3640 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003641 if (ret)
3642 return ret;
3643
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003644 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3645 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003646 /* Access to snoopable pages through the GTT is
3647 * incoherent and on some machines causes a hard
3648 * lockup. Relinquish the CPU mmaping to force
3649 * userspace to refault in the pages and we can
3650 * then double check if the GTT mapping is still
3651 * valid for that pointer access.
3652 */
3653 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003654
Chris Wilsonef55f922015-10-09 14:11:27 +01003655 /* As we no longer need a fence for GTT access,
3656 * we can relinquish it now (and so prevent having
3657 * to steal a fence from someone else on the next
3658 * fence request). Note GPU activity would have
3659 * dropped the fence as all snoopable access is
3660 * supposed to be linear.
3661 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003662 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3663 ret = i915_vma_put_fence(vma);
3664 if (ret)
3665 return ret;
3666 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003667 } else {
3668 /* We either have incoherent backing store and
3669 * so no GTT access or the architecture is fully
3670 * coherent. In such cases, existing GTT mmaps
3671 * ignore the cache bit in the PTE and we can
3672 * rewrite it without confusing the GPU or having
3673 * to force userspace to fault back in its mmaps.
3674 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003675 }
3676
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003677 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003678 if (!drm_mm_node_allocated(&vma->node))
3679 continue;
3680
3681 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3682 if (ret)
3683 return ret;
3684 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003685 }
3686
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003687 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003688 vma->node.color = cache_level;
Chris Wilsonb8f55be2017-08-11 12:11:16 +01003689 i915_gem_object_set_cache_coherency(obj, cache_level);
Chris Wilsone27ab732017-06-15 13:38:49 +01003690 obj->cache_dirty = true; /* Always invalidate stale cachelines */
Chris Wilson2c225692013-08-09 12:26:45 +01003691
Chris Wilsone4ffd172011-04-04 09:44:39 +01003692 return 0;
3693}
3694
Ben Widawsky199adf42012-09-21 17:01:20 -07003695int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3696 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003697{
Ben Widawsky199adf42012-09-21 17:01:20 -07003698 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003699 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003700 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003701
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003702 rcu_read_lock();
3703 obj = i915_gem_object_lookup_rcu(file, args->handle);
3704 if (!obj) {
3705 err = -ENOENT;
3706 goto out;
3707 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003708
Chris Wilson651d7942013-08-08 14:41:10 +01003709 switch (obj->cache_level) {
3710 case I915_CACHE_LLC:
3711 case I915_CACHE_L3_LLC:
3712 args->caching = I915_CACHING_CACHED;
3713 break;
3714
Chris Wilson4257d3b2013-08-08 14:41:11 +01003715 case I915_CACHE_WT:
3716 args->caching = I915_CACHING_DISPLAY;
3717 break;
3718
Chris Wilson651d7942013-08-08 14:41:10 +01003719 default:
3720 args->caching = I915_CACHING_NONE;
3721 break;
3722 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003723out:
3724 rcu_read_unlock();
3725 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003726}
3727
Ben Widawsky199adf42012-09-21 17:01:20 -07003728int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3729 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003730{
Chris Wilson9c870d02016-10-24 13:42:15 +01003731 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003732 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003733 struct drm_i915_gem_object *obj;
3734 enum i915_cache_level level;
Chris Wilsond65415d2017-01-19 08:22:10 +00003735 int ret = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003736
Ben Widawsky199adf42012-09-21 17:01:20 -07003737 switch (args->caching) {
3738 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003739 level = I915_CACHE_NONE;
3740 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003741 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003742 /*
3743 * Due to a HW issue on BXT A stepping, GPU stores via a
3744 * snooped mapping may leave stale data in a corresponding CPU
3745 * cacheline, whereas normally such cachelines would get
3746 * invalidated.
3747 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003748 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003749 return -ENODEV;
3750
Chris Wilsone6994ae2012-07-10 10:27:08 +01003751 level = I915_CACHE_LLC;
3752 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003753 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003754 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003755 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003756 default:
3757 return -EINVAL;
3758 }
3759
Chris Wilsond65415d2017-01-19 08:22:10 +00003760 obj = i915_gem_object_lookup(file, args->handle);
3761 if (!obj)
3762 return -ENOENT;
3763
3764 if (obj->cache_level == level)
3765 goto out;
3766
3767 ret = i915_gem_object_wait(obj,
3768 I915_WAIT_INTERRUPTIBLE,
3769 MAX_SCHEDULE_TIMEOUT,
3770 to_rps_client(file));
3771 if (ret)
3772 goto out;
3773
Ben Widawsky3bc29132012-09-26 16:15:20 -07003774 ret = i915_mutex_lock_interruptible(dev);
3775 if (ret)
Chris Wilsond65415d2017-01-19 08:22:10 +00003776 goto out;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003777
3778 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003779 mutex_unlock(&dev->struct_mutex);
Chris Wilsond65415d2017-01-19 08:22:10 +00003780
3781out:
3782 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003783 return ret;
3784}
3785
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003786/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003787 * Prepare buffer for display plane (scanout, cursors, etc).
3788 * Can be called from an uninterruptible phase (modesetting) and allows
3789 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003790 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003791struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003792i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3793 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003794 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003795{
Chris Wilson058d88c2016-08-15 10:49:06 +01003796 struct i915_vma *vma;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003797 int ret;
3798
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003799 lockdep_assert_held(&obj->base.dev->struct_mutex);
3800
Chris Wilsoncc98b412013-08-09 12:25:09 +01003801 /* Mark the pin_display early so that we account for the
3802 * display coherency whilst setting up the cache domains.
3803 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003804 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003805
Eric Anholta7ef0642011-03-29 16:59:54 -07003806 /* The display engine is not coherent with the LLC cache on gen6. As
3807 * a result, we make sure that the pinning that is about to occur is
3808 * done with uncached PTEs. This is lowest common denominator for all
3809 * chipsets.
3810 *
3811 * However for gen6+, we could do better by using the GFDT bit instead
3812 * of uncaching, which would allow us to flush all the LLC-cached data
3813 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3814 */
Chris Wilson651d7942013-08-08 14:41:10 +01003815 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003816 HAS_WT(to_i915(obj->base.dev)) ?
3817 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003818 if (ret) {
3819 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003820 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003821 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003822
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003823 /* As the user may map the buffer once pinned in the display plane
3824 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003825 * always use map_and_fenceable for all scanout buffers. However,
3826 * it may simply be too big to fit into mappable, in which case
3827 * put it anyway and hope that userspace can cope (but always first
3828 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003829 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003830 vma = ERR_PTR(-ENOSPC);
Chris Wilson47a8e3f2017-01-14 00:28:27 +00003831 if (!view || view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson2efb8132016-08-18 17:17:06 +01003832 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3833 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003834 if (IS_ERR(vma)) {
3835 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3836 unsigned int flags;
3837
3838 /* Valleyview is definitely limited to scanning out the first
3839 * 512MiB. Lets presume this behaviour was inherited from the
3840 * g4x display engine and that all earlier gen are similarly
3841 * limited. Testing suggests that it is a little more
3842 * complicated than this. For example, Cherryview appears quite
3843 * happy to scanout from anywhere within its global aperture.
3844 */
3845 flags = 0;
3846 if (HAS_GMCH_DISPLAY(i915))
3847 flags = PIN_MAPPABLE;
3848 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3849 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003850 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003851 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003852
Chris Wilsond8923dc2016-08-18 17:17:07 +01003853 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3854
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003855 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003856 __i915_gem_object_flush_for_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +00003857 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003858
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003859 /* It should now be out of any other write domains, and we can update
3860 * the domain values for our changes.
3861 */
Chris Wilson05394f32010-11-08 19:18:58 +00003862 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003863
Chris Wilson058d88c2016-08-15 10:49:06 +01003864 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003865
3866err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003867 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003868 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003869}
3870
3871void
Chris Wilson058d88c2016-08-15 10:49:06 +01003872i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003873{
Chris Wilson49d73912016-11-29 09:50:08 +00003874 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003875
Chris Wilson058d88c2016-08-15 10:49:06 +01003876 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003877 return;
3878
Chris Wilsond8923dc2016-08-18 17:17:07 +01003879 if (--vma->obj->pin_display == 0)
Chris Wilsonf51455d2017-01-10 14:47:34 +00003880 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003881
Chris Wilson383d5822016-08-18 17:17:08 +01003882 /* Bump the LRU to try and avoid premature eviction whilst flipping */
Chris Wilsonbefedbb2017-01-19 19:26:55 +00003883 i915_gem_object_bump_inactive_ggtt(vma->obj);
Chris Wilson383d5822016-08-18 17:17:08 +01003884
Chris Wilson058d88c2016-08-15 10:49:06 +01003885 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003886}
3887
Eric Anholte47c68e2008-11-14 13:35:19 -08003888/**
3889 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003890 * @obj: object to act on
3891 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003892 *
3893 * This function returns when the move is complete, including waiting on
3894 * flushes to occur.
3895 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003896int
Chris Wilson919926a2010-11-12 13:42:53 +00003897i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003898{
Eric Anholte47c68e2008-11-14 13:35:19 -08003899 int ret;
3900
Chris Wilsone95433c2016-10-28 13:58:27 +01003901 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003902
Chris Wilsone95433c2016-10-28 13:58:27 +01003903 ret = i915_gem_object_wait(obj,
3904 I915_WAIT_INTERRUPTIBLE |
3905 I915_WAIT_LOCKED |
3906 (write ? I915_WAIT_ALL : 0),
3907 MAX_SCHEDULE_TIMEOUT,
3908 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003909 if (ret)
3910 return ret;
3911
Chris Wilsonef749212017-04-12 12:01:10 +01003912 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003913
Eric Anholte47c68e2008-11-14 13:35:19 -08003914 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003915 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson57822dc2017-02-22 11:40:48 +00003916 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
Chris Wilson05394f32010-11-08 19:18:58 +00003917 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003918 }
3919
3920 /* It should now be out of any other write domains, and we can update
3921 * the domain values for our changes.
3922 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003923 GEM_BUG_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003924
3925 /* If we're writing through the CPU, then the GPU read domains will
3926 * need to be invalidated at next use.
3927 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003928 if (write)
3929 __start_cpu_write(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003930
3931 return 0;
3932}
3933
Eric Anholt673a3942008-07-30 12:06:12 -07003934/* Throttle our rendering by waiting until the ring has completed our requests
3935 * emitted over 20 msec ago.
3936 *
Eric Anholtb9624422009-06-03 07:27:35 +00003937 * Note that if we were to use the current jiffies each time around the loop,
3938 * we wouldn't escape the function with any frames outstanding if the time to
3939 * render a frame was over 20ms.
3940 *
Eric Anholt673a3942008-07-30 12:06:12 -07003941 * This should get us reasonable parallelism between CPU and GPU but also
3942 * relatively low latency when blocking on a particular request to finish.
3943 */
3944static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003945i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003946{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003947 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003948 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003949 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003950 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003951 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003952
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003953 /* ABI: return -EIO if already wedged */
3954 if (i915_terminally_wedged(&dev_priv->gpu_error))
3955 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003956
Chris Wilson1c255952010-09-26 11:03:27 +01003957 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003958 list_for_each_entry(request, &file_priv->mm.request_list, client_link) {
Eric Anholtb9624422009-06-03 07:27:35 +00003959 if (time_after_eq(request->emitted_jiffies, recent_enough))
3960 break;
3961
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003962 if (target) {
3963 list_del(&target->client_link);
3964 target->file_priv = NULL;
3965 }
John Harrisonfcfa423c2015-05-29 17:44:12 +01003966
John Harrison54fb2412014-11-24 18:49:27 +00003967 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003968 }
John Harrisonff865882014-11-24 18:49:28 +00003969 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003970 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003971 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003972
John Harrison54fb2412014-11-24 18:49:27 +00003973 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003974 return 0;
3975
Chris Wilsone95433c2016-10-28 13:58:27 +01003976 ret = i915_wait_request(target,
3977 I915_WAIT_INTERRUPTIBLE,
3978 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003979 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003980
Chris Wilsone95433c2016-10-28 13:58:27 +01003981 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003982}
3983
Chris Wilson058d88c2016-08-15 10:49:06 +01003984struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003985i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3986 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003987 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003988 u64 alignment,
3989 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003990{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003991 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3992 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003993 struct i915_vma *vma;
3994 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003995
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003996 lockdep_assert_held(&obj->base.dev->struct_mutex);
3997
Chris Wilson718659a2017-01-16 15:21:28 +00003998 vma = i915_vma_instance(obj, vm, view);
Chris Wilsone0216b72017-01-19 19:26:57 +00003999 if (unlikely(IS_ERR(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01004000 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01004001
4002 if (i915_vma_misplaced(vma, size, alignment, flags)) {
4003 if (flags & PIN_NONBLOCK &&
4004 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01004005 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01004006
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004007 if (flags & PIN_MAPPABLE) {
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004008 /* If the required space is larger than the available
4009 * aperture, we will not able to find a slot for the
4010 * object and unbinding the object now will be in
4011 * vain. Worse, doing so may cause us to ping-pong
4012 * the object in and out of the Global GTT and
4013 * waste a lot of cycles under the mutex.
4014 */
Chris Wilson944397f2017-01-09 16:16:11 +00004015 if (vma->fence_size > dev_priv->ggtt.mappable_end)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004016 return ERR_PTR(-E2BIG);
4017
4018 /* If NONBLOCK is set the caller is optimistically
4019 * trying to cache the full object within the mappable
4020 * aperture, and *must* have a fallback in place for
4021 * situations where we cannot bind the object. We
4022 * can be a little more lax here and use the fallback
4023 * more often to avoid costly migrations of ourselves
4024 * and other objects within the aperture.
4025 *
4026 * Half-the-aperture is used as a simple heuristic.
4027 * More interesting would to do search for a free
4028 * block prior to making the commitment to unbind.
4029 * That caters for the self-harm case, and with a
4030 * little more heuristics (e.g. NOFAULT, NOEVICT)
4031 * we could try to minimise harm to others.
4032 */
4033 if (flags & PIN_NONBLOCK &&
Chris Wilson944397f2017-01-09 16:16:11 +00004034 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004035 return ERR_PTR(-ENOSPC);
4036 }
4037
Chris Wilson59bfa122016-08-04 16:32:31 +01004038 WARN(i915_vma_is_pinned(vma),
4039 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01004040 " offset=%08x, req.alignment=%llx,"
4041 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
4042 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01004043 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01004044 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01004045 ret = i915_vma_unbind(vma);
4046 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01004047 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01004048 }
4049
Chris Wilson058d88c2016-08-15 10:49:06 +01004050 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
4051 if (ret)
4052 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004053
Chris Wilson058d88c2016-08-15 10:49:06 +01004054 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004055}
4056
Chris Wilsonedf6b762016-08-09 09:23:33 +01004057static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004058{
4059 /* Note that we could alias engines in the execbuf API, but
4060 * that would be very unwise as it prevents userspace from
4061 * fine control over engine selection. Ahem.
4062 *
4063 * This should be something like EXEC_MAX_ENGINE instead of
4064 * I915_NUM_ENGINES.
4065 */
4066 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
4067 return 0x10000 << id;
4068}
4069
4070static __always_inline unsigned int __busy_write_id(unsigned int id)
4071{
Chris Wilson70cb4722016-08-09 18:08:25 +01004072 /* The uABI guarantees an active writer is also amongst the read
4073 * engines. This would be true if we accessed the activity tracking
4074 * under the lock, but as we perform the lookup of the object and
4075 * its activity locklessly we can not guarantee that the last_write
4076 * being active implies that we have set the same engine flag from
4077 * last_read - hence we always set both read and write busy for
4078 * last_write.
4079 */
4080 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004081}
4082
Chris Wilsonedf6b762016-08-09 09:23:33 +01004083static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004084__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004085 unsigned int (*flag)(unsigned int id))
4086{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004087 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01004088
Chris Wilsond07f0e52016-10-28 13:58:44 +01004089 /* We have to check the current hw status of the fence as the uABI
4090 * guarantees forward progress. We could rely on the idle worker
4091 * to eventually flush us, but to minimise latency just ask the
4092 * hardware.
4093 *
4094 * Note we only report on the status of native fences.
4095 */
4096 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01004097 return 0;
4098
Chris Wilsond07f0e52016-10-28 13:58:44 +01004099 /* opencode to_request() in order to avoid const warnings */
4100 rq = container_of(fence, struct drm_i915_gem_request, fence);
4101 if (i915_gem_request_completed(rq))
4102 return 0;
4103
Chris Wilson1d39f282017-04-11 13:43:06 +01004104 return flag(rq->engine->uabi_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004105}
4106
Chris Wilsonedf6b762016-08-09 09:23:33 +01004107static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004108busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004109{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004110 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004111}
4112
Chris Wilsonedf6b762016-08-09 09:23:33 +01004113static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004114busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004115{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004116 if (!fence)
4117 return 0;
4118
4119 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004120}
4121
Eric Anholt673a3942008-07-30 12:06:12 -07004122int
Eric Anholt673a3942008-07-30 12:06:12 -07004123i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004124 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004125{
4126 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004127 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004128 struct reservation_object_list *list;
4129 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004130 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07004131
Chris Wilsond07f0e52016-10-28 13:58:44 +01004132 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004133 rcu_read_lock();
4134 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01004135 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004136 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004137
4138 /* A discrepancy here is that we do not report the status of
4139 * non-i915 fences, i.e. even though we may report the object as idle,
4140 * a call to set-domain may still stall waiting for foreign rendering.
4141 * This also means that wait-ioctl may report an object as busy,
4142 * where busy-ioctl considers it idle.
4143 *
4144 * We trade the ability to warn of foreign fences to report on which
4145 * i915 engines are active for the object.
4146 *
4147 * Alternatively, we can trade that extra information on read/write
4148 * activity with
4149 * args->busy =
4150 * !reservation_object_test_signaled_rcu(obj->resv, true);
4151 * to report the overall busyness. This is what the wait-ioctl does.
4152 *
4153 */
4154retry:
4155 seq = raw_read_seqcount(&obj->resv->seq);
4156
4157 /* Translate the exclusive fence to the READ *and* WRITE engine */
4158 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
4159
4160 /* Translate shared fences to READ set of engines */
4161 list = rcu_dereference(obj->resv->fence);
4162 if (list) {
4163 unsigned int shared_count = list->shared_count, i;
4164
4165 for (i = 0; i < shared_count; ++i) {
4166 struct dma_fence *fence =
4167 rcu_dereference(list->shared[i]);
4168
4169 args->busy |= busy_check_reader(fence);
4170 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004171 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004172
Chris Wilsond07f0e52016-10-28 13:58:44 +01004173 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
4174 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00004175
Chris Wilsond07f0e52016-10-28 13:58:44 +01004176 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004177out:
4178 rcu_read_unlock();
4179 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004180}
4181
4182int
4183i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4184 struct drm_file *file_priv)
4185{
Akshay Joshi0206e352011-08-16 15:34:10 -04004186 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004187}
4188
Chris Wilson3ef94da2009-09-14 16:50:29 +01004189int
4190i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4191 struct drm_file *file_priv)
4192{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004193 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004194 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004195 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004196 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004197
4198 switch (args->madv) {
4199 case I915_MADV_DONTNEED:
4200 case I915_MADV_WILLNEED:
4201 break;
4202 default:
4203 return -EINVAL;
4204 }
4205
Chris Wilson03ac0642016-07-20 13:31:51 +01004206 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004207 if (!obj)
4208 return -ENOENT;
4209
4210 err = mutex_lock_interruptible(&obj->mm.lock);
4211 if (err)
4212 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004213
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004214 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004215 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004216 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004217 if (obj->mm.madv == I915_MADV_WILLNEED) {
4218 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004219 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004220 obj->mm.quirked = false;
4221 }
4222 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00004223 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004224 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004225 obj->mm.quirked = true;
4226 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01004227 }
4228
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004229 if (obj->mm.madv != __I915_MADV_PURGED)
4230 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004231
Chris Wilson6c085a72012-08-20 11:40:46 +02004232 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004233 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004234 i915_gem_object_truncate(obj);
4235
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004236 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004237 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004238
Chris Wilson1233e2d2016-10-28 13:58:37 +01004239out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004240 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004241 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004242}
4243
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004244static void
4245frontbuffer_retire(struct i915_gem_active *active,
4246 struct drm_i915_gem_request *request)
4247{
4248 struct drm_i915_gem_object *obj =
4249 container_of(active, typeof(*obj), frontbuffer_write);
4250
Chris Wilsond59b21e2017-02-22 11:40:49 +00004251 intel_fb_obj_flush(obj, ORIGIN_CS);
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004252}
4253
Chris Wilson37e680a2012-06-07 15:38:42 +01004254void i915_gem_object_init(struct drm_i915_gem_object *obj,
4255 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004256{
Chris Wilson1233e2d2016-10-28 13:58:37 +01004257 mutex_init(&obj->mm.lock);
4258
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004259 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01004260 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004261 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilsond1b48c12017-08-16 09:52:08 +01004262 INIT_LIST_HEAD(&obj->lut_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004263 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004264
Chris Wilson37e680a2012-06-07 15:38:42 +01004265 obj->ops = ops;
4266
Chris Wilsond07f0e52016-10-28 13:58:44 +01004267 reservation_object_init(&obj->__builtin_resv);
4268 obj->resv = &obj->__builtin_resv;
4269
Chris Wilson50349242016-08-18 17:17:04 +01004270 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004271 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004272
4273 obj->mm.madv = I915_MADV_WILLNEED;
4274 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4275 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004276
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004277 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004278}
4279
Chris Wilson37e680a2012-06-07 15:38:42 +01004280static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00004281 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4282 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004283
Chris Wilson37e680a2012-06-07 15:38:42 +01004284 .get_pages = i915_gem_object_get_pages_gtt,
4285 .put_pages = i915_gem_object_put_pages_gtt,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004286
4287 .pwrite = i915_gem_object_pwrite_gtt,
Chris Wilson37e680a2012-06-07 15:38:42 +01004288};
4289
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004290struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004291i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004292{
Daniel Vetterc397b902010-04-09 19:05:07 +00004293 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004294 struct address_space *mapping;
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004295 unsigned int cache_level;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004296 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004297 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004298
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004299 /* There is a prevalence of the assumption that we fit the object's
4300 * page count inside a 32bit _signed_ variable. Let's document this and
4301 * catch if we ever need to fix it. In the meantime, if you do spot
4302 * such a local variable, please consider fixing!
4303 */
Tvrtko Ursulin7a3ee5d2017-03-30 17:31:30 +01004304 if (size >> PAGE_SHIFT > INT_MAX)
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004305 return ERR_PTR(-E2BIG);
4306
4307 if (overflows_type(size, obj->base.size))
4308 return ERR_PTR(-E2BIG);
4309
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004310 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004311 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004312 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004313
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004314 ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004315 if (ret)
4316 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004317
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004318 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004319 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004320 /* 965gm cannot relocate objects above 4GiB. */
4321 mask &= ~__GFP_HIGHMEM;
4322 mask |= __GFP_DMA32;
4323 }
4324
Al Viro93c76a32015-12-04 23:45:44 -05004325 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004326 mapping_set_gfp_mask(mapping, mask);
Chris Wilson4846bf02017-06-09 12:03:46 +01004327 GEM_BUG_ON(!(mapping_gfp_mask(mapping) & __GFP_RECLAIM));
Hugh Dickins5949eac2011-06-27 16:18:18 -07004328
Chris Wilson37e680a2012-06-07 15:38:42 +01004329 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004330
Daniel Vetterc397b902010-04-09 19:05:07 +00004331 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4332 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4333
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004334 if (HAS_LLC(dev_priv))
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004335 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004336 * cache) for about a 10% performance improvement
4337 * compared to uncached. Graphics requests other than
4338 * display scanout are coherent with the CPU in
4339 * accessing this cache. This means in this mode we
4340 * don't need to clflush on the CPU side, and on the
4341 * GPU side we only need to flush internal caches to
4342 * get data visible to the CPU.
4343 *
4344 * However, we maintain the display planes as UC, and so
4345 * need to rebind when first used as such.
4346 */
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004347 cache_level = I915_CACHE_LLC;
4348 else
4349 cache_level = I915_CACHE_NONE;
Eric Anholta1871112011-03-29 16:59:55 -07004350
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004351 i915_gem_object_set_cache_coherency(obj, cache_level);
Chris Wilsone27ab732017-06-15 13:38:49 +01004352
Daniel Vetterd861e332013-07-24 23:25:03 +02004353 trace_i915_gem_object_create(obj);
4354
Chris Wilson05394f32010-11-08 19:18:58 +00004355 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004356
4357fail:
4358 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004359 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004360}
4361
Chris Wilson340fbd82014-05-22 09:16:52 +01004362static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4363{
4364 /* If we are the last user of the backing storage (be it shmemfs
4365 * pages or stolen etc), we know that the pages are going to be
4366 * immediately released. In this case, we can then skip copying
4367 * back the contents from the GPU.
4368 */
4369
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004370 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004371 return false;
4372
4373 if (obj->base.filp == NULL)
4374 return true;
4375
4376 /* At first glance, this looks racy, but then again so would be
4377 * userspace racing mmap against close. However, the first external
4378 * reference to the filp can only be obtained through the
4379 * i915_gem_mmap_ioctl() which safeguards us against the user
4380 * acquiring such a reference whilst we are in the middle of
4381 * freeing the object.
4382 */
4383 return atomic_long_read(&obj->base.filp->f_count) == 1;
4384}
4385
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004386static void __i915_gem_free_objects(struct drm_i915_private *i915,
4387 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004388{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004389 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004390
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004391 mutex_lock(&i915->drm.struct_mutex);
4392 intel_runtime_pm_get(i915);
4393 llist_for_each_entry(obj, freed, freed) {
4394 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004395
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004396 trace_i915_gem_object_destroy(obj);
4397
4398 GEM_BUG_ON(i915_gem_object_is_active(obj));
4399 list_for_each_entry_safe(vma, vn,
4400 &obj->vma_list, obj_link) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004401 GEM_BUG_ON(i915_vma_is_active(vma));
4402 vma->flags &= ~I915_VMA_PIN_MASK;
4403 i915_vma_close(vma);
4404 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004405 GEM_BUG_ON(!list_empty(&obj->vma_list));
4406 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004407
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004408 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004409 }
4410 intel_runtime_pm_put(i915);
4411 mutex_unlock(&i915->drm.struct_mutex);
4412
Chris Wilsonf2be9d62017-04-07 11:25:52 +01004413 cond_resched();
4414
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004415 llist_for_each_entry_safe(obj, on, freed, freed) {
4416 GEM_BUG_ON(obj->bind_count);
4417 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
Chris Wilson67b48042017-08-22 12:05:16 +01004418 GEM_BUG_ON(!list_empty(&obj->lut_list));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004419
4420 if (obj->ops->release)
4421 obj->ops->release(obj);
4422
4423 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4424 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004425 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004426 GEM_BUG_ON(obj->mm.pages);
4427
4428 if (obj->base.import_attach)
4429 drm_prime_gem_destroy(&obj->base, NULL);
4430
Chris Wilsond07f0e52016-10-28 13:58:44 +01004431 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004432 drm_gem_object_release(&obj->base);
4433 i915_gem_info_remove_obj(i915, obj->base.size);
4434
4435 kfree(obj->bit_17);
4436 i915_gem_object_free(obj);
4437 }
4438}
4439
4440static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4441{
4442 struct llist_node *freed;
4443
4444 freed = llist_del_all(&i915->mm.free_list);
4445 if (unlikely(freed))
4446 __i915_gem_free_objects(i915, freed);
4447}
4448
4449static void __i915_gem_free_work(struct work_struct *work)
4450{
4451 struct drm_i915_private *i915 =
4452 container_of(work, struct drm_i915_private, mm.free_work);
4453 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004454
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004455 /* All file-owned VMA should have been released by this point through
4456 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4457 * However, the object may also be bound into the global GTT (e.g.
4458 * older GPUs without per-process support, or for direct access through
4459 * the GTT either for the user or for scanout). Those VMA still need to
4460 * unbound now.
4461 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004462
Chris Wilson5ad08be2017-04-07 11:25:51 +01004463 while ((freed = llist_del_all(&i915->mm.free_list))) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004464 __i915_gem_free_objects(i915, freed);
Chris Wilson5ad08be2017-04-07 11:25:51 +01004465 if (need_resched())
4466 break;
4467 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004468}
4469
4470static void __i915_gem_free_object_rcu(struct rcu_head *head)
4471{
4472 struct drm_i915_gem_object *obj =
4473 container_of(head, typeof(*obj), rcu);
4474 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4475
4476 /* We can't simply use call_rcu() from i915_gem_free_object()
4477 * as we need to block whilst unbinding, and the call_rcu
4478 * task may be called from softirq context. So we take a
4479 * detour through a worker.
4480 */
4481 if (llist_add(&obj->freed, &i915->mm.free_list))
4482 schedule_work(&i915->mm.free_work);
4483}
4484
4485void i915_gem_free_object(struct drm_gem_object *gem_obj)
4486{
4487 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4488
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004489 if (obj->mm.quirked)
4490 __i915_gem_object_unpin_pages(obj);
4491
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004492 if (discard_backing_storage(obj))
4493 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004494
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004495 /* Before we free the object, make sure any pure RCU-only
4496 * read-side critical sections are complete, e.g.
4497 * i915_gem_busy_ioctl(). For the corresponding synchronized
4498 * lookup see i915_gem_object_lookup_rcu().
4499 */
4500 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004501}
4502
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004503void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4504{
4505 lockdep_assert_held(&obj->base.dev->struct_mutex);
4506
Chris Wilsond1b48c12017-08-16 09:52:08 +01004507 if (!i915_gem_object_has_active_reference(obj) &&
4508 i915_gem_object_is_active(obj))
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004509 i915_gem_object_set_active_reference(obj);
4510 else
4511 i915_gem_object_put(obj);
4512}
4513
Chris Wilson3033aca2016-10-28 13:58:47 +01004514static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4515{
4516 struct intel_engine_cs *engine;
4517 enum intel_engine_id id;
4518
4519 for_each_engine(engine, dev_priv, id)
Chris Wilsonf131e352016-12-29 14:40:37 +00004520 GEM_BUG_ON(engine->last_retired_context &&
4521 !i915_gem_context_is_kernel(engine->last_retired_context));
Chris Wilson3033aca2016-10-28 13:58:47 +01004522}
4523
Chris Wilson24145512017-01-24 11:01:35 +00004524void i915_gem_sanitize(struct drm_i915_private *i915)
4525{
Chris Wilsonf36325f2017-08-26 12:09:34 +01004526 if (i915_terminally_wedged(&i915->gpu_error)) {
4527 mutex_lock(&i915->drm.struct_mutex);
4528 i915_gem_unset_wedged(i915);
4529 mutex_unlock(&i915->drm.struct_mutex);
4530 }
4531
Chris Wilson24145512017-01-24 11:01:35 +00004532 /*
4533 * If we inherit context state from the BIOS or earlier occupants
4534 * of the GPU, the GPU may be in an inconsistent state when we
4535 * try to take over. The only way to remove the earlier state
4536 * is by resetting. However, resetting on earlier gen is tricky as
4537 * it may impact the display and we are uncertain about the stability
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004538 * of the reset, so this could be applied to even earlier gen.
Chris Wilson24145512017-01-24 11:01:35 +00004539 */
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004540 if (INTEL_GEN(i915) >= 5) {
Chris Wilson24145512017-01-24 11:01:35 +00004541 int reset = intel_gpu_reset(i915, ALL_ENGINES);
4542 WARN_ON(reset && reset != -ENODEV);
4543 }
4544}
4545
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004546int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004547{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004548 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004549 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004550
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004551 intel_runtime_pm_get(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01004552 intel_suspend_gt_powersave(dev_priv);
4553
Chris Wilson45c5f202013-10-16 11:50:01 +01004554 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004555
4556 /* We have to flush all the executing contexts to main memory so
4557 * that they can saved in the hibernation image. To ensure the last
4558 * context image is coherent, we have to switch away from it. That
4559 * leaves the dev_priv->kernel_context still active when
4560 * we actually suspend, and its image in memory may not match the GPU
4561 * state. Fortunately, the kernel_context is disposable and we do
4562 * not rely on its state.
4563 */
4564 ret = i915_gem_switch_to_kernel_context(dev_priv);
4565 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004566 goto err_unlock;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004567
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004568 ret = i915_gem_wait_for_idle(dev_priv,
4569 I915_WAIT_INTERRUPTIBLE |
4570 I915_WAIT_LOCKED);
Chris Wilsoncad99462017-08-26 12:09:33 +01004571 if (ret && ret != -EIO)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004572 goto err_unlock;
Chris Wilsonf7403342013-09-13 23:57:04 +01004573
Chris Wilson3033aca2016-10-28 13:58:47 +01004574 assert_kernel_context_is_current(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +01004575 i915_gem_contexts_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004576 mutex_unlock(&dev->struct_mutex);
4577
Sagar Arun Kamble63987bf2017-04-05 15:51:50 +05304578 intel_guc_suspend(dev_priv);
4579
Chris Wilson737b1502015-01-26 18:03:03 +02004580 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004581 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004582
4583 /* As the idle_work is rearming if it detects a race, play safe and
4584 * repeat the flush until it is definitely idle.
4585 */
4586 while (flush_delayed_work(&dev_priv->gt.idle_work))
4587 ;
4588
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004589 /* Assert that we sucessfully flushed all the work and
4590 * reset the GPU back to its idle, low power state.
4591 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004592 WARN_ON(dev_priv->gt.awake);
Chris Wilsonfc692bd2017-08-26 12:09:35 +01004593 if (WARN_ON(!intel_engines_are_idle(dev_priv)))
4594 i915_gem_set_wedged(dev_priv); /* no hope, discard everything */
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004595
Imre Deak1c777c52016-10-12 17:46:37 +03004596 /*
4597 * Neither the BIOS, ourselves or any other kernel
4598 * expects the system to be in execlists mode on startup,
4599 * so we need to reset the GPU back to legacy mode. And the only
4600 * known way to disable logical contexts is through a GPU reset.
4601 *
4602 * So in order to leave the system in a known default configuration,
4603 * always reset the GPU upon unload and suspend. Afterwards we then
4604 * clean up the GEM state tracking, flushing off the requests and
4605 * leaving the system in a known idle state.
4606 *
4607 * Note that is of the upmost importance that the GPU is idle and
4608 * all stray writes are flushed *before* we dismantle the backing
4609 * storage for the pinned objects.
4610 *
4611 * However, since we are uncertain that resetting the GPU on older
4612 * machines is a good idea, we don't - just in case it leaves the
4613 * machine in an unusable condition.
4614 */
Chris Wilson24145512017-01-24 11:01:35 +00004615 i915_gem_sanitize(dev_priv);
Chris Wilsoncad99462017-08-26 12:09:33 +01004616
4617 intel_runtime_pm_put(dev_priv);
4618 return 0;
Imre Deak1c777c52016-10-12 17:46:37 +03004619
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004620err_unlock:
Chris Wilson45c5f202013-10-16 11:50:01 +01004621 mutex_unlock(&dev->struct_mutex);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004622 intel_runtime_pm_put(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004623 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004624}
4625
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004626void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004627{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004628 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004629
Imre Deak31ab49a2016-11-07 11:20:05 +02004630 WARN_ON(dev_priv->gt.awake);
4631
Chris Wilson5ab57c72016-07-15 14:56:20 +01004632 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004633 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004634
4635 /* As we didn't flush the kernel context before suspend, we cannot
4636 * guarantee that the context image is complete. So let's just reset
4637 * it and start again.
4638 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004639 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004640
4641 mutex_unlock(&dev->struct_mutex);
4642}
4643
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004644void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004645{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004646 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004647 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4648 return;
4649
4650 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4651 DISP_TILE_SURFACE_SWIZZLING);
4652
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004653 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004654 return;
4655
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004656 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004657 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004658 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004659 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004660 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004661 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004662 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004663 else
4664 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004665}
Daniel Vettere21af882012-02-09 20:53:27 +01004666
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004667static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004668{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004669 I915_WRITE(RING_CTL(base), 0);
4670 I915_WRITE(RING_HEAD(base), 0);
4671 I915_WRITE(RING_TAIL(base), 0);
4672 I915_WRITE(RING_START(base), 0);
4673}
4674
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004675static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004676{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004677 if (IS_I830(dev_priv)) {
4678 init_unused_ring(dev_priv, PRB1_BASE);
4679 init_unused_ring(dev_priv, SRB0_BASE);
4680 init_unused_ring(dev_priv, SRB1_BASE);
4681 init_unused_ring(dev_priv, SRB2_BASE);
4682 init_unused_ring(dev_priv, SRB3_BASE);
4683 } else if (IS_GEN2(dev_priv)) {
4684 init_unused_ring(dev_priv, SRB0_BASE);
4685 init_unused_ring(dev_priv, SRB1_BASE);
4686 } else if (IS_GEN3(dev_priv)) {
4687 init_unused_ring(dev_priv, PRB1_BASE);
4688 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004689 }
4690}
4691
Chris Wilson20a8a742017-02-08 14:30:31 +00004692static int __i915_gem_restart_engines(void *data)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004693{
Chris Wilson20a8a742017-02-08 14:30:31 +00004694 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004695 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304696 enum intel_engine_id id;
Chris Wilson20a8a742017-02-08 14:30:31 +00004697 int err;
4698
4699 for_each_engine(engine, i915, id) {
4700 err = engine->init_hw(engine);
4701 if (err)
4702 return err;
4703 }
4704
4705 return 0;
4706}
4707
4708int i915_gem_init_hw(struct drm_i915_private *dev_priv)
4709{
Chris Wilsond200cda2016-04-28 09:56:44 +01004710 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004711
Chris Wilsonde867c22016-10-25 13:16:02 +01004712 dev_priv->gt.last_init_time = ktime_get();
4713
Chris Wilson5e4f5182015-02-13 14:35:59 +00004714 /* Double layer security blanket, see i915_gem_init() */
4715 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4716
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004717 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004718 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004719
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004720 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004721 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004722 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004723
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004724 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004725 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004726 u32 temp = I915_READ(GEN7_MSG_CTL);
4727 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4728 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004729 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004730 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4731 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4732 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4733 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004734 }
4735
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004736 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004737
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004738 /*
4739 * At least 830 can leave some of the unused rings
4740 * "active" (ie. head != tail) after resume which
4741 * will prevent c3 entry. Makes sure all unused rings
4742 * are totally idle.
4743 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004744 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004745
Dave Gordoned54c1a2016-01-19 19:02:54 +00004746 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004747
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004748 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004749 if (ret) {
4750 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4751 goto out;
4752 }
4753
4754 /* Need to do basic initialisation of all rings first: */
Chris Wilson20a8a742017-02-08 14:30:31 +00004755 ret = __i915_gem_restart_engines(dev_priv);
4756 if (ret)
4757 goto out;
Mika Kuoppala99433932013-01-22 14:12:17 +02004758
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004759 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004760
Oscar Mateob8991402017-03-28 09:53:47 -07004761 /* We can't enable contexts until all firmware is loaded */
4762 ret = intel_uc_init_hw(dev_priv);
4763 if (ret)
4764 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004765
Chris Wilson5e4f5182015-02-13 14:35:59 +00004766out:
4767 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004768 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004769}
4770
Chris Wilson39df9192016-07-20 13:31:57 +01004771bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4772{
4773 if (INTEL_INFO(dev_priv)->gen < 6)
4774 return false;
4775
4776 /* TODO: make semaphores and Execlists play nicely together */
4777 if (i915.enable_execlists)
4778 return false;
4779
4780 if (value >= 0)
4781 return value;
4782
Chris Wilson39df9192016-07-20 13:31:57 +01004783 /* Enable semaphores on SNB when IO remapping is off */
Chris Wilson80debff2017-05-25 13:16:12 +01004784 if (IS_GEN6(dev_priv) && intel_vtd_active())
Chris Wilson39df9192016-07-20 13:31:57 +01004785 return false;
Chris Wilson39df9192016-07-20 13:31:57 +01004786
4787 return true;
4788}
4789
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004790int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004791{
Chris Wilson1070a422012-04-24 15:47:41 +01004792 int ret;
4793
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004794 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004795
Chris Wilson94312822017-05-03 10:39:18 +01004796 dev_priv->mm.unordered_timeline = dma_fence_context_alloc(1);
Chris Wilson57822dc2017-02-22 11:40:48 +00004797
Oscar Mateoa83014d2014-07-24 17:04:21 +01004798 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004799 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004800 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004801 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004802 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004803 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004804 }
4805
Chris Wilson5e4f5182015-02-13 14:35:59 +00004806 /* This is just a security blanket to placate dragons.
4807 * On some systems, we very sporadically observe that the first TLBs
4808 * used by the CS may be stale, despite us poking the TLB reset. If
4809 * we hold the forcewake during initialisation these problems
4810 * just magically go away.
4811 */
4812 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4813
Chris Wilson8a2421b2017-06-16 15:05:22 +01004814 ret = i915_gem_init_userptr(dev_priv);
4815 if (ret)
4816 goto out_unlock;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004817
4818 ret = i915_gem_init_ggtt(dev_priv);
4819 if (ret)
4820 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004821
Chris Wilson829a0af2017-06-20 12:05:45 +01004822 ret = i915_gem_contexts_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004823 if (ret)
4824 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004825
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004826 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004827 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004828 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004829
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004830 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004831 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004832 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004833 * wedged. But we only want to do this where the GPU is angry,
4834 * for all other failure, such as an allocation failure, bail.
4835 */
4836 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004837 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004838 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004839 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004840
4841out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004842 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004843 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004844
Chris Wilson60990322014-04-09 09:19:42 +01004845 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004846}
4847
Chris Wilson24145512017-01-24 11:01:35 +00004848void i915_gem_init_mmio(struct drm_i915_private *i915)
4849{
4850 i915_gem_sanitize(i915);
4851}
4852
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004853void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004854i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004855{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004856 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304857 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004858
Akash Goel3b3f1652016-10-13 22:44:48 +05304859 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004860 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004861}
4862
Eric Anholt673a3942008-07-30 12:06:12 -07004863void
Imre Deak40ae4e12016-03-16 14:54:03 +02004864i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4865{
Chris Wilson49ef5292016-08-18 17:17:00 +01004866 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004867
4868 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4869 !IS_CHERRYVIEW(dev_priv))
4870 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02004871 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4872 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4873 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004874 dev_priv->num_fence_regs = 16;
4875 else
4876 dev_priv->num_fence_regs = 8;
4877
Chris Wilsonc0336662016-05-06 15:40:21 +01004878 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004879 dev_priv->num_fence_regs =
4880 I915_READ(vgtif_reg(avail_rs.fence_num));
4881
4882 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004883 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4884 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4885
4886 fence->i915 = dev_priv;
4887 fence->id = i;
4888 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4889 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004890 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004891
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004892 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004893}
4894
Chris Wilson73cb9702016-10-28 13:58:46 +01004895int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004896i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004897{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004898 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004899
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004900 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4901 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004902 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004903
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004904 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4905 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004906 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004907
Chris Wilsond1b48c12017-08-16 09:52:08 +01004908 dev_priv->luts = KMEM_CACHE(i915_lut_handle, 0);
4909 if (!dev_priv->luts)
4910 goto err_vmas;
4911
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004912 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4913 SLAB_HWCACHE_ALIGN |
4914 SLAB_RECLAIM_ACCOUNT |
Paul E. McKenney5f0d5a32017-01-18 02:53:44 -08004915 SLAB_TYPESAFE_BY_RCU);
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004916 if (!dev_priv->requests)
Chris Wilsond1b48c12017-08-16 09:52:08 +01004917 goto err_luts;
Chris Wilson73cb9702016-10-28 13:58:46 +01004918
Chris Wilson52e54202016-11-14 20:41:02 +00004919 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4920 SLAB_HWCACHE_ALIGN |
4921 SLAB_RECLAIM_ACCOUNT);
4922 if (!dev_priv->dependencies)
4923 goto err_requests;
4924
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004925 dev_priv->priorities = KMEM_CACHE(i915_priolist, SLAB_HWCACHE_ALIGN);
4926 if (!dev_priv->priorities)
4927 goto err_dependencies;
4928
Chris Wilson73cb9702016-10-28 13:58:46 +01004929 mutex_lock(&dev_priv->drm.struct_mutex);
4930 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004931 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004932 mutex_unlock(&dev_priv->drm.struct_mutex);
4933 if (err)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004934 goto err_priorities;
Eric Anholt673a3942008-07-30 12:06:12 -07004935
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004936 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4937 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004938 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4939 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004940 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004941 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004942 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004943 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004944 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004945 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004946 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004947 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004948
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004949 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4950
Chris Wilsonb5add952016-08-04 16:32:36 +01004951 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004952
4953 return 0;
4954
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004955err_priorities:
4956 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00004957err_dependencies:
4958 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004959err_requests:
4960 kmem_cache_destroy(dev_priv->requests);
Chris Wilsond1b48c12017-08-16 09:52:08 +01004961err_luts:
4962 kmem_cache_destroy(dev_priv->luts);
Chris Wilson73cb9702016-10-28 13:58:46 +01004963err_vmas:
4964 kmem_cache_destroy(dev_priv->vmas);
4965err_objects:
4966 kmem_cache_destroy(dev_priv->objects);
4967err_out:
4968 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004969}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004970
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004971void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02004972{
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004973 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004974 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004975 WARN_ON(dev_priv->mm.object_count);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004976
Matthew Auldea84aa72016-11-17 21:04:11 +00004977 mutex_lock(&dev_priv->drm.struct_mutex);
4978 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4979 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4980 mutex_unlock(&dev_priv->drm.struct_mutex);
4981
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004982 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00004983 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004984 kmem_cache_destroy(dev_priv->requests);
Chris Wilsond1b48c12017-08-16 09:52:08 +01004985 kmem_cache_destroy(dev_priv->luts);
Imre Deakd64aa092016-01-19 15:26:29 +02004986 kmem_cache_destroy(dev_priv->vmas);
4987 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004988
4989 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4990 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004991}
4992
Chris Wilson6a800ea2016-09-21 14:51:07 +01004993int i915_gem_freeze(struct drm_i915_private *dev_priv)
4994{
Chris Wilsond0aa3012017-04-07 11:25:49 +01004995 /* Discard all purgeable objects, let userspace recover those as
4996 * required after resuming.
4997 */
Chris Wilson6a800ea2016-09-21 14:51:07 +01004998 i915_gem_shrink_all(dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01004999
Chris Wilson6a800ea2016-09-21 14:51:07 +01005000 return 0;
5001}
5002
Chris Wilson461fb992016-05-14 07:26:33 +01005003int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
5004{
5005 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01005006 struct list_head *phases[] = {
5007 &dev_priv->mm.unbound_list,
5008 &dev_priv->mm.bound_list,
5009 NULL
5010 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01005011
5012 /* Called just before we write the hibernation image.
5013 *
5014 * We need to update the domain tracking to reflect that the CPU
5015 * will be accessing all the pages to create and restore from the
5016 * hibernation, and so upon restoration those pages will be in the
5017 * CPU domain.
5018 *
5019 * To make sure the hibernation image contains the latest state,
5020 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01005021 *
5022 * To try and reduce the hibernation image, we manually shrink
Chris Wilsond0aa3012017-04-07 11:25:49 +01005023 * the objects as well, see i915_gem_freeze()
Chris Wilson461fb992016-05-14 07:26:33 +01005024 */
5025
Chris Wilson6a800ea2016-09-21 14:51:07 +01005026 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson17b93c42017-04-07 11:25:50 +01005027 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01005028
Chris Wilsond0aa3012017-04-07 11:25:49 +01005029 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson7aab2d52016-09-09 20:02:18 +01005030 for (p = phases; *p; p++) {
Chris Wilsone27ab732017-06-15 13:38:49 +01005031 list_for_each_entry(obj, *p, global_link)
5032 __start_cpu_write(obj);
Chris Wilson461fb992016-05-14 07:26:33 +01005033 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01005034 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01005035
5036 return 0;
5037}
5038
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005039void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005040{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005041 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01005042 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00005043
5044 /* Clean up our request list when the client is going away, so that
5045 * later retire_requests won't dereference our soon-to-be-gone
5046 * file_priv.
5047 */
Chris Wilson1c255952010-09-26 11:03:27 +01005048 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00005049 list_for_each_entry(request, &file_priv->mm.request_list, client_link)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005050 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01005051 spin_unlock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005052}
5053
Chris Wilson829a0af2017-06-20 12:05:45 +01005054int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005055{
5056 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005057 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005058
Chris Wilsonc4c29d72016-11-09 10:45:07 +00005059 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005060
5061 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5062 if (!file_priv)
5063 return -ENOMEM;
5064
5065 file->driver_priv = file_priv;
Chris Wilson829a0af2017-06-20 12:05:45 +01005066 file_priv->dev_priv = i915;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005067 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005068
5069 spin_lock_init(&file_priv->mm.lock);
5070 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005071
Chris Wilsonc80ff162016-07-27 09:07:27 +01005072 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005073
Chris Wilson829a0af2017-06-20 12:05:45 +01005074 ret = i915_gem_context_open(i915, file);
Ben Widawskye422b882013-12-06 14:10:58 -08005075 if (ret)
5076 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005077
Ben Widawskye422b882013-12-06 14:10:58 -08005078 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005079}
5080
Daniel Vetterb680c372014-09-19 18:27:27 +02005081/**
5082 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005083 * @old: current GEM buffer for the frontbuffer slots
5084 * @new: new GEM buffer for the frontbuffer slots
5085 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005086 *
5087 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5088 * from @old and setting them in @new. Both @old and @new can be NULL.
5089 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005090void i915_gem_track_fb(struct drm_i915_gem_object *old,
5091 struct drm_i915_gem_object *new,
5092 unsigned frontbuffer_bits)
5093{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005094 /* Control of individual bits within the mask are guarded by
5095 * the owning plane->mutex, i.e. we can never see concurrent
5096 * manipulation of individual bits. But since the bitfield as a whole
5097 * is updated using RMW, we need to use atomics in order to update
5098 * the bits.
5099 */
5100 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
5101 sizeof(atomic_t) * BITS_PER_BYTE);
5102
Daniel Vettera071fa02014-06-18 23:28:09 +02005103 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005104 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
5105 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005106 }
5107
5108 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005109 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
5110 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005111 }
5112}
5113
Dave Gordonea702992015-07-09 19:29:02 +01005114/* Allocate a new GEM object and fill it with the supplied data */
5115struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005116i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01005117 const void *data, size_t size)
5118{
5119 struct drm_i915_gem_object *obj;
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005120 struct file *file;
5121 size_t offset;
5122 int err;
Dave Gordonea702992015-07-09 19:29:02 +01005123
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005124 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005125 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005126 return obj;
5127
Chris Wilsonce8ff092017-03-17 19:46:47 +00005128 GEM_BUG_ON(obj->base.write_domain != I915_GEM_DOMAIN_CPU);
Dave Gordonea702992015-07-09 19:29:02 +01005129
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005130 file = obj->base.filp;
5131 offset = 0;
5132 do {
5133 unsigned int len = min_t(typeof(size), size, PAGE_SIZE);
5134 struct page *page;
5135 void *pgdata, *vaddr;
Dave Gordonea702992015-07-09 19:29:02 +01005136
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005137 err = pagecache_write_begin(file, file->f_mapping,
5138 offset, len, 0,
5139 &page, &pgdata);
5140 if (err < 0)
5141 goto fail;
Dave Gordonea702992015-07-09 19:29:02 +01005142
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005143 vaddr = kmap(page);
5144 memcpy(vaddr, data, len);
5145 kunmap(page);
5146
5147 err = pagecache_write_end(file, file->f_mapping,
5148 offset, len, len,
5149 page, pgdata);
5150 if (err < 0)
5151 goto fail;
5152
5153 size -= len;
5154 data += len;
5155 offset += len;
5156 } while (size);
Dave Gordonea702992015-07-09 19:29:02 +01005157
5158 return obj;
5159
5160fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01005161 i915_gem_object_put(obj);
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005162 return ERR_PTR(err);
Dave Gordonea702992015-07-09 19:29:02 +01005163}
Chris Wilson96d77632016-10-28 13:58:33 +01005164
5165struct scatterlist *
5166i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
5167 unsigned int n,
5168 unsigned int *offset)
5169{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005170 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01005171 struct scatterlist *sg;
5172 unsigned int idx, count;
5173
5174 might_sleep();
5175 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005176 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01005177
5178 /* As we iterate forward through the sg, we record each entry in a
5179 * radixtree for quick repeated (backwards) lookups. If we have seen
5180 * this index previously, we will have an entry for it.
5181 *
5182 * Initial lookup is O(N), but this is amortized to O(1) for
5183 * sequential page access (where each new request is consecutive
5184 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
5185 * i.e. O(1) with a large constant!
5186 */
5187 if (n < READ_ONCE(iter->sg_idx))
5188 goto lookup;
5189
5190 mutex_lock(&iter->lock);
5191
5192 /* We prefer to reuse the last sg so that repeated lookup of this
5193 * (or the subsequent) sg are fast - comparing against the last
5194 * sg is faster than going through the radixtree.
5195 */
5196
5197 sg = iter->sg_pos;
5198 idx = iter->sg_idx;
5199 count = __sg_page_count(sg);
5200
5201 while (idx + count <= n) {
5202 unsigned long exception, i;
5203 int ret;
5204
5205 /* If we cannot allocate and insert this entry, or the
5206 * individual pages from this range, cancel updating the
5207 * sg_idx so that on this lookup we are forced to linearly
5208 * scan onwards, but on future lookups we will try the
5209 * insertion again (in which case we need to be careful of
5210 * the error return reporting that we have already inserted
5211 * this index).
5212 */
5213 ret = radix_tree_insert(&iter->radix, idx, sg);
5214 if (ret && ret != -EEXIST)
5215 goto scan;
5216
5217 exception =
5218 RADIX_TREE_EXCEPTIONAL_ENTRY |
5219 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
5220 for (i = 1; i < count; i++) {
5221 ret = radix_tree_insert(&iter->radix, idx + i,
5222 (void *)exception);
5223 if (ret && ret != -EEXIST)
5224 goto scan;
5225 }
5226
5227 idx += count;
5228 sg = ____sg_next(sg);
5229 count = __sg_page_count(sg);
5230 }
5231
5232scan:
5233 iter->sg_pos = sg;
5234 iter->sg_idx = idx;
5235
5236 mutex_unlock(&iter->lock);
5237
5238 if (unlikely(n < idx)) /* insertion completed by another thread */
5239 goto lookup;
5240
5241 /* In case we failed to insert the entry into the radixtree, we need
5242 * to look beyond the current sg.
5243 */
5244 while (idx + count <= n) {
5245 idx += count;
5246 sg = ____sg_next(sg);
5247 count = __sg_page_count(sg);
5248 }
5249
5250 *offset = n - idx;
5251 return sg;
5252
5253lookup:
5254 rcu_read_lock();
5255
5256 sg = radix_tree_lookup(&iter->radix, n);
5257 GEM_BUG_ON(!sg);
5258
5259 /* If this index is in the middle of multi-page sg entry,
5260 * the radixtree will contain an exceptional entry that points
5261 * to the start of that range. We will return the pointer to
5262 * the base page and the offset of this page within the
5263 * sg entry's range.
5264 */
5265 *offset = 0;
5266 if (unlikely(radix_tree_exception(sg))) {
5267 unsigned long base =
5268 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
5269
5270 sg = radix_tree_lookup(&iter->radix, base);
5271 GEM_BUG_ON(!sg);
5272
5273 *offset = n - base;
5274 }
5275
5276 rcu_read_unlock();
5277
5278 return sg;
5279}
5280
5281struct page *
5282i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
5283{
5284 struct scatterlist *sg;
5285 unsigned int offset;
5286
5287 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
5288
5289 sg = i915_gem_object_get_sg(obj, n, &offset);
5290 return nth_page(sg_page(sg), offset);
5291}
5292
5293/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5294struct page *
5295i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
5296 unsigned int n)
5297{
5298 struct page *page;
5299
5300 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005301 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01005302 set_page_dirty(page);
5303
5304 return page;
5305}
5306
5307dma_addr_t
5308i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
5309 unsigned long n)
5310{
5311 struct scatterlist *sg;
5312 unsigned int offset;
5313
5314 sg = i915_gem_object_get_sg(obj, n, &offset);
5315 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
5316}
Chris Wilson935a2f72017-02-13 17:15:13 +00005317
Chris Wilson8eeb7902017-07-26 19:16:01 +01005318int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, int align)
5319{
5320 struct sg_table *pages;
5321 int err;
5322
5323 if (align > obj->base.size)
5324 return -EINVAL;
5325
5326 if (obj->ops == &i915_gem_phys_ops)
5327 return 0;
5328
5329 if (obj->ops != &i915_gem_object_ops)
5330 return -EINVAL;
5331
5332 err = i915_gem_object_unbind(obj);
5333 if (err)
5334 return err;
5335
5336 mutex_lock(&obj->mm.lock);
5337
5338 if (obj->mm.madv != I915_MADV_WILLNEED) {
5339 err = -EFAULT;
5340 goto err_unlock;
5341 }
5342
5343 if (obj->mm.quirked) {
5344 err = -EFAULT;
5345 goto err_unlock;
5346 }
5347
5348 if (obj->mm.mapping) {
5349 err = -EBUSY;
5350 goto err_unlock;
5351 }
5352
5353 pages = obj->mm.pages;
5354 obj->ops = &i915_gem_phys_ops;
5355
Chris Wilson8fb6a5d2017-07-26 19:16:02 +01005356 err = ____i915_gem_object_get_pages(obj);
Chris Wilson8eeb7902017-07-26 19:16:01 +01005357 if (err)
5358 goto err_xfer;
5359
5360 /* Perma-pin (until release) the physical set of pages */
5361 __i915_gem_object_pin_pages(obj);
5362
5363 if (!IS_ERR_OR_NULL(pages))
5364 i915_gem_object_ops.put_pages(obj, pages);
5365 mutex_unlock(&obj->mm.lock);
5366 return 0;
5367
5368err_xfer:
5369 obj->ops = &i915_gem_object_ops;
5370 obj->mm.pages = pages;
5371err_unlock:
5372 mutex_unlock(&obj->mm.lock);
5373 return err;
5374}
5375
Chris Wilson935a2f72017-02-13 17:15:13 +00005376#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
5377#include "selftests/scatterlist.c"
Chris Wilson66d9cb52017-02-13 17:15:17 +00005378#include "selftests/mock_gem_device.c"
Chris Wilson44653982017-02-13 17:15:20 +00005379#include "selftests/huge_gem_object.c"
Chris Wilson8335fd62017-02-13 17:15:28 +00005380#include "selftests/i915_gem_object.c"
Chris Wilson17059452017-02-13 17:15:32 +00005381#include "selftests/i915_gem_coherency.c"
Chris Wilson935a2f72017-02-13 17:15:13 +00005382#endif