blob: e829e8c900e881c91d0934cc4fec8a23e1d59673 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000032#include "i915_gem_clflush.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Matthew Auld465c4032017-10-06 23:18:14 +010038#include "i915_gemfs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000039#include <linux/dma-fence-array.h>
Chris Wilsonfe3288b2017-02-12 17:20:01 +000040#include <linux/kthread.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010041#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070042#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090043#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000044#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070045#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080046#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020047#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070048
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010049static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson61050802012-04-17 15:31:31 +010050
Chris Wilson2c225692013-08-09 12:26:45 +010051static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
52{
Chris Wilsone27ab732017-06-15 13:38:49 +010053 if (obj->cache_dirty)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053054 return false;
55
Chris Wilsonb8f55be2017-08-11 12:11:16 +010056 if (!(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE))
Chris Wilson2c225692013-08-09 12:26:45 +010057 return true;
58
59 return obj->pin_display;
60}
61
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053062static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010063insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053064 struct drm_mm_node *node, u32 size)
65{
66 memset(node, 0, sizeof(*node));
Chris Wilson4e64e552017-02-02 21:04:38 +000067 return drm_mm_insert_node_in_range(&ggtt->base.mm, node,
68 size, 0, I915_COLOR_UNEVICTABLE,
69 0, ggtt->mappable_end,
70 DRM_MM_INSERT_LOW);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053071}
72
73static void
74remove_mappable_node(struct drm_mm_node *node)
75{
76 drm_mm_remove_node(node);
77}
78
Chris Wilson73aa8082010-09-30 11:46:12 +010079/* some bookkeeping */
80static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010081 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010082{
Daniel Vetterc20e8352013-07-24 22:40:23 +020083 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010084 dev_priv->mm.object_count++;
85 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020086 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010087}
88
89static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010090 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010091{
Daniel Vetterc20e8352013-07-24 22:40:23 +020092 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010093 dev_priv->mm.object_count--;
94 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096}
97
Chris Wilson21dd3732011-01-26 15:55:56 +000098static int
Daniel Vetter33196de2012-11-14 17:14:05 +010099i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100100{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100101 int ret;
102
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100103 might_sleep();
104
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200105 /*
106 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
107 * userspace. If it takes that long something really bad is going on and
108 * we should simply try to bail out and fail as gracefully as possible.
109 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100110 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilson8c185ec2017-03-16 17:13:02 +0000111 !i915_reset_backoff(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100112 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200113 if (ret == 0) {
114 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
115 return -EIO;
116 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100117 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100118 } else {
119 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200120 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100121}
122
Chris Wilson54cf91d2010-11-25 18:00:26 +0000123int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100124{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100125 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100126 int ret;
127
Daniel Vetter33196de2012-11-14 17:14:05 +0100128 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129 if (ret)
130 return ret;
131
132 ret = mutex_lock_interruptible(&dev->struct_mutex);
133 if (ret)
134 return ret;
135
Chris Wilson76c1dec2010-09-25 11:22:51 +0100136 return 0;
137}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138
Eric Anholt673a3942008-07-30 12:06:12 -0700139int
Eric Anholt5a125c32008-10-22 21:40:13 -0700140i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000141 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700142{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300143 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200144 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300145 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100146 struct i915_vma *vma;
Weinan Liff8f7972017-05-31 10:35:52 +0800147 u64 pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700148
Weinan Liff8f7972017-05-31 10:35:52 +0800149 pinned = ggtt->base.reserved;
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000151 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100152 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100153 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000154 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100155 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100156 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100157 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700158
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300159 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400160 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000161
Eric Anholt5a125c32008-10-22 21:40:13 -0700162 return 0;
163}
164
Matthew Auldb91b09e2017-10-06 23:18:17 +0100165static int i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100166{
Al Viro93c76a32015-12-04 23:45:44 -0500167 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000168 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800169 struct sg_table *st;
170 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000171 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172 int i;
Matthew Auldb91b09e2017-10-06 23:18:17 +0100173 int err;
Chris Wilson00731152014-05-21 12:42:56 +0100174
Chris Wilson6a2c4232014-11-04 04:51:40 -0800175 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Matthew Auldb91b09e2017-10-06 23:18:17 +0100176 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100177
Chris Wilsondbb43512016-12-07 13:34:11 +0000178 /* Always aligning to the object size, allows a single allocation
179 * to handle all possible callers, and given typical object sizes,
180 * the alignment of the buddy allocation will naturally match.
181 */
182 phys = drm_pci_alloc(obj->base.dev,
Ville Syrjälä750fae22017-09-07 17:32:03 +0300183 roundup_pow_of_two(obj->base.size),
Chris Wilsondbb43512016-12-07 13:34:11 +0000184 roundup_pow_of_two(obj->base.size));
185 if (!phys)
Matthew Auldb91b09e2017-10-06 23:18:17 +0100186 return -ENOMEM;
Chris Wilsondbb43512016-12-07 13:34:11 +0000187
188 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800189 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
190 struct page *page;
191 char *src;
192
193 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000194 if (IS_ERR(page)) {
Matthew Auldb91b09e2017-10-06 23:18:17 +0100195 err = PTR_ERR(page);
Chris Wilsondbb43512016-12-07 13:34:11 +0000196 goto err_phys;
197 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800198
199 src = kmap_atomic(page);
200 memcpy(vaddr, src, PAGE_SIZE);
201 drm_clflush_virt_range(vaddr, PAGE_SIZE);
202 kunmap_atomic(src);
203
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300204 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800205 vaddr += PAGE_SIZE;
206 }
207
Chris Wilsonc0336662016-05-06 15:40:21 +0100208 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800209
210 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000211 if (!st) {
Matthew Auldb91b09e2017-10-06 23:18:17 +0100212 err = -ENOMEM;
Chris Wilsondbb43512016-12-07 13:34:11 +0000213 goto err_phys;
214 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800215
216 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
217 kfree(st);
Matthew Auldb91b09e2017-10-06 23:18:17 +0100218 err = -ENOMEM;
Chris Wilsondbb43512016-12-07 13:34:11 +0000219 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800220 }
221
222 sg = st->sgl;
223 sg->offset = 0;
224 sg->length = obj->base.size;
225
Chris Wilsondbb43512016-12-07 13:34:11 +0000226 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800227 sg_dma_len(sg) = obj->base.size;
228
Chris Wilsondbb43512016-12-07 13:34:11 +0000229 obj->phys_handle = phys;
Matthew Auldb91b09e2017-10-06 23:18:17 +0100230
Matthew Aulda5c081662017-10-06 23:18:18 +0100231 __i915_gem_object_set_pages(obj, st, sg->length);
Matthew Auldb91b09e2017-10-06 23:18:17 +0100232
233 return 0;
Chris Wilsondbb43512016-12-07 13:34:11 +0000234
235err_phys:
236 drm_pci_free(obj->base.dev, phys);
Matthew Auldb91b09e2017-10-06 23:18:17 +0100237
238 return err;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800239}
240
Chris Wilsone27ab732017-06-15 13:38:49 +0100241static void __start_cpu_write(struct drm_i915_gem_object *obj)
242{
243 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
244 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
245 if (cpu_write_needs_clflush(obj))
246 obj->cache_dirty = true;
247}
248
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000250__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000251 struct sg_table *pages,
252 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800253{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100254 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800255
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100256 if (obj->mm.madv == I915_MADV_DONTNEED)
257 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800258
Chris Wilsone5facdf2016-12-23 14:57:57 +0000259 if (needs_clflush &&
260 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100261 !(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000262 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100263
Chris Wilsone27ab732017-06-15 13:38:49 +0100264 __start_cpu_write(obj);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100265}
266
267static void
268i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
269 struct sg_table *pages)
270{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000271 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100272
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100273 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500274 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800275 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100276 int i;
277
278 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800279 struct page *page;
280 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100281
Chris Wilson6a2c4232014-11-04 04:51:40 -0800282 page = shmem_read_mapping_page(mapping, i);
283 if (IS_ERR(page))
284 continue;
285
286 dst = kmap_atomic(page);
287 drm_clflush_virt_range(vaddr, PAGE_SIZE);
288 memcpy(dst, vaddr, PAGE_SIZE);
289 kunmap_atomic(dst);
290
291 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100292 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100293 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300294 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100295 vaddr += PAGE_SIZE;
296 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100297 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100298 }
299
Chris Wilson03ac84f2016-10-28 13:58:36 +0100300 sg_free_table(pages);
301 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000302
303 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800304}
305
306static void
307i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
308{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100309 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800310}
311
312static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
313 .get_pages = i915_gem_object_get_pages_phys,
314 .put_pages = i915_gem_object_put_pages_phys,
315 .release = i915_gem_object_release_phys,
316};
317
Chris Wilson581ab1f2017-02-15 16:39:00 +0000318static const struct drm_i915_gem_object_ops i915_gem_object_ops;
319
Chris Wilson35a96112016-08-14 18:44:40 +0100320int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100321{
322 struct i915_vma *vma;
323 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100324 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100325
Chris Wilson02bef8f2016-08-14 18:44:41 +0100326 lockdep_assert_held(&obj->base.dev->struct_mutex);
327
328 /* Closed vma are removed from the obj->vma_list - but they may
329 * still have an active binding on the object. To remove those we
330 * must wait for all rendering to complete to the object (as unbinding
331 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100332 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100333 ret = i915_gem_object_wait(obj,
334 I915_WAIT_INTERRUPTIBLE |
335 I915_WAIT_LOCKED |
336 I915_WAIT_ALL,
337 MAX_SCHEDULE_TIMEOUT,
338 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100339 if (ret)
340 return ret;
341
342 i915_gem_retire_requests(to_i915(obj->base.dev));
343
Chris Wilsonaa653a62016-08-04 07:52:27 +0100344 while ((vma = list_first_entry_or_null(&obj->vma_list,
345 struct i915_vma,
346 obj_link))) {
347 list_move_tail(&vma->obj_link, &still_in_list);
348 ret = i915_vma_unbind(vma);
349 if (ret)
350 break;
351 }
352 list_splice(&still_in_list, &obj->vma_list);
353
354 return ret;
355}
356
Chris Wilsone95433c2016-10-28 13:58:27 +0100357static long
358i915_gem_object_wait_fence(struct dma_fence *fence,
359 unsigned int flags,
360 long timeout,
361 struct intel_rps_client *rps)
362{
363 struct drm_i915_gem_request *rq;
364
365 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
366
367 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
368 return timeout;
369
370 if (!dma_fence_is_i915(fence))
371 return dma_fence_wait_timeout(fence,
372 flags & I915_WAIT_INTERRUPTIBLE,
373 timeout);
374
375 rq = to_request(fence);
376 if (i915_gem_request_completed(rq))
377 goto out;
378
379 /* This client is about to stall waiting for the GPU. In many cases
380 * this is undesirable and limits the throughput of the system, as
381 * many clients cannot continue processing user input/output whilst
382 * blocked. RPS autotuning may take tens of milliseconds to respond
383 * to the GPU load and thus incurs additional latency for the client.
384 * We can circumvent that by promoting the GPU frequency to maximum
385 * before we wait. This makes the GPU throttle up much more quickly
386 * (good for benchmarks and user experience, e.g. window animations),
387 * but at a cost of spending more power processing the workload
388 * (bad for battery). Not all clients even want their results
389 * immediately and for them we should just let the GPU select its own
390 * frequency to maximise efficiency. To prevent a single client from
391 * forcing the clocks too high for the whole system, we only allow
392 * each client to waitboost once in a busy period.
393 */
394 if (rps) {
395 if (INTEL_GEN(rq->i915) >= 6)
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100396 gen6_rps_boost(rq, rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100397 else
398 rps = NULL;
399 }
400
401 timeout = i915_wait_request(rq, flags, timeout);
402
403out:
404 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
405 i915_gem_request_retire_upto(rq);
406
Chris Wilsone95433c2016-10-28 13:58:27 +0100407 return timeout;
408}
409
410static long
411i915_gem_object_wait_reservation(struct reservation_object *resv,
412 unsigned int flags,
413 long timeout,
414 struct intel_rps_client *rps)
415{
Chris Wilsone54ca972017-02-17 15:13:04 +0000416 unsigned int seq = __read_seqcount_begin(&resv->seq);
Chris Wilsone95433c2016-10-28 13:58:27 +0100417 struct dma_fence *excl;
Chris Wilsone54ca972017-02-17 15:13:04 +0000418 bool prune_fences = false;
Chris Wilsone95433c2016-10-28 13:58:27 +0100419
420 if (flags & I915_WAIT_ALL) {
421 struct dma_fence **shared;
422 unsigned int count, i;
423 int ret;
424
425 ret = reservation_object_get_fences_rcu(resv,
426 &excl, &count, &shared);
427 if (ret)
428 return ret;
429
430 for (i = 0; i < count; i++) {
431 timeout = i915_gem_object_wait_fence(shared[i],
432 flags, timeout,
433 rps);
Chris Wilsond892e932017-02-12 21:53:43 +0000434 if (timeout < 0)
Chris Wilsone95433c2016-10-28 13:58:27 +0100435 break;
436
437 dma_fence_put(shared[i]);
438 }
439
440 for (; i < count; i++)
441 dma_fence_put(shared[i]);
442 kfree(shared);
Chris Wilsone54ca972017-02-17 15:13:04 +0000443
444 prune_fences = count && timeout >= 0;
Chris Wilsone95433c2016-10-28 13:58:27 +0100445 } else {
446 excl = reservation_object_get_excl_rcu(resv);
447 }
448
Chris Wilsone54ca972017-02-17 15:13:04 +0000449 if (excl && timeout >= 0) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100450 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
Chris Wilsone54ca972017-02-17 15:13:04 +0000451 prune_fences = timeout >= 0;
452 }
Chris Wilsone95433c2016-10-28 13:58:27 +0100453
454 dma_fence_put(excl);
455
Chris Wilson03d1cac2017-03-08 13:26:28 +0000456 /* Oportunistically prune the fences iff we know they have *all* been
457 * signaled and that the reservation object has not been changed (i.e.
458 * no new fences have been added).
459 */
Chris Wilsone54ca972017-02-17 15:13:04 +0000460 if (prune_fences && !__read_seqcount_retry(&resv->seq, seq)) {
Chris Wilson03d1cac2017-03-08 13:26:28 +0000461 if (reservation_object_trylock(resv)) {
462 if (!__read_seqcount_retry(&resv->seq, seq))
463 reservation_object_add_excl_fence(resv, NULL);
464 reservation_object_unlock(resv);
465 }
Chris Wilsone54ca972017-02-17 15:13:04 +0000466 }
467
Chris Wilsone95433c2016-10-28 13:58:27 +0100468 return timeout;
469}
470
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000471static void __fence_set_priority(struct dma_fence *fence, int prio)
472{
473 struct drm_i915_gem_request *rq;
474 struct intel_engine_cs *engine;
475
476 if (!dma_fence_is_i915(fence))
477 return;
478
479 rq = to_request(fence);
480 engine = rq->engine;
481 if (!engine->schedule)
482 return;
483
484 engine->schedule(rq, prio);
485}
486
487static void fence_set_priority(struct dma_fence *fence, int prio)
488{
489 /* Recurse once into a fence-array */
490 if (dma_fence_is_array(fence)) {
491 struct dma_fence_array *array = to_dma_fence_array(fence);
492 int i;
493
494 for (i = 0; i < array->num_fences; i++)
495 __fence_set_priority(array->fences[i], prio);
496 } else {
497 __fence_set_priority(fence, prio);
498 }
499}
500
501int
502i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
503 unsigned int flags,
504 int prio)
505{
506 struct dma_fence *excl;
507
508 if (flags & I915_WAIT_ALL) {
509 struct dma_fence **shared;
510 unsigned int count, i;
511 int ret;
512
513 ret = reservation_object_get_fences_rcu(obj->resv,
514 &excl, &count, &shared);
515 if (ret)
516 return ret;
517
518 for (i = 0; i < count; i++) {
519 fence_set_priority(shared[i], prio);
520 dma_fence_put(shared[i]);
521 }
522
523 kfree(shared);
524 } else {
525 excl = reservation_object_get_excl_rcu(obj->resv);
526 }
527
528 if (excl) {
529 fence_set_priority(excl, prio);
530 dma_fence_put(excl);
531 }
532 return 0;
533}
534
Chris Wilson00e60f22016-08-04 16:32:40 +0100535/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100536 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100537 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100538 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
539 * @timeout: how long to wait
540 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100541 */
542int
Chris Wilsone95433c2016-10-28 13:58:27 +0100543i915_gem_object_wait(struct drm_i915_gem_object *obj,
544 unsigned int flags,
545 long timeout,
546 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100547{
Chris Wilsone95433c2016-10-28 13:58:27 +0100548 might_sleep();
549#if IS_ENABLED(CONFIG_LOCKDEP)
550 GEM_BUG_ON(debug_locks &&
551 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
552 !!(flags & I915_WAIT_LOCKED));
553#endif
554 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100555
Chris Wilsond07f0e52016-10-28 13:58:44 +0100556 timeout = i915_gem_object_wait_reservation(obj->resv,
557 flags, timeout,
558 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100559 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100560}
561
562static struct intel_rps_client *to_rps_client(struct drm_file *file)
563{
564 struct drm_i915_file_private *fpriv = file->driver_priv;
565
566 return &fpriv->rps;
567}
568
Chris Wilson00731152014-05-21 12:42:56 +0100569static int
570i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
571 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100572 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100573{
Chris Wilson00731152014-05-21 12:42:56 +0100574 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300575 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800576
577 /* We manually control the domain here and pretend that it
578 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
579 */
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700580 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000581 if (copy_from_user(vaddr, user_data, args->size))
582 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100583
Chris Wilson6a2c4232014-11-04 04:51:40 -0800584 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson10466d22017-01-06 15:22:38 +0000585 i915_gem_chipset_flush(to_i915(obj->base.dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200586
Chris Wilsond59b21e2017-02-22 11:40:49 +0000587 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000588 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100589}
590
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000591void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000592{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100593 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000594}
595
596void i915_gem_object_free(struct drm_i915_gem_object *obj)
597{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100598 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100599 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000600}
601
Dave Airlieff72145b2011-02-07 12:16:14 +1000602static int
603i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000604 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000605 uint64_t size,
606 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700607{
Chris Wilson05394f32010-11-08 19:18:58 +0000608 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300609 int ret;
610 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700611
Dave Airlieff72145b2011-02-07 12:16:14 +1000612 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200613 if (size == 0)
614 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700615
616 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000617 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100618 if (IS_ERR(obj))
619 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700620
Chris Wilson05394f32010-11-08 19:18:58 +0000621 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100622 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100623 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200624 if (ret)
625 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100626
Dave Airlieff72145b2011-02-07 12:16:14 +1000627 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700628 return 0;
629}
630
Dave Airlieff72145b2011-02-07 12:16:14 +1000631int
632i915_gem_dumb_create(struct drm_file *file,
633 struct drm_device *dev,
634 struct drm_mode_create_dumb *args)
635{
636 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300637 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000638 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000639 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000640 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000641}
642
Chris Wilsone27ab732017-06-15 13:38:49 +0100643static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
644{
645 return !(obj->cache_level == I915_CACHE_NONE ||
646 obj->cache_level == I915_CACHE_WT);
647}
648
Dave Airlieff72145b2011-02-07 12:16:14 +1000649/**
650 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100651 * @dev: drm device pointer
652 * @data: ioctl data blob
653 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000654 */
655int
656i915_gem_create_ioctl(struct drm_device *dev, void *data,
657 struct drm_file *file)
658{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000659 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000660 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200661
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000662 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100663
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000664 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000665 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000666}
667
Chris Wilsonef749212017-04-12 12:01:10 +0100668static inline enum fb_op_origin
669fb_write_origin(struct drm_i915_gem_object *obj, unsigned int domain)
670{
671 return (domain == I915_GEM_DOMAIN_GTT ?
672 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
673}
674
675static void
676flush_write_domain(struct drm_i915_gem_object *obj, unsigned int flush_domains)
677{
678 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
679
680 if (!(obj->base.write_domain & flush_domains))
681 return;
682
683 /* No actual flushing is required for the GTT write domain. Writes
684 * to it "immediately" go to main memory as far as we know, so there's
685 * no chipset flush. It also doesn't land in render cache.
686 *
687 * However, we do have to enforce the order so that all writes through
688 * the GTT land before any writes to the device, such as updates to
689 * the GATT itself.
690 *
691 * We also have to wait a bit for the writes to land from the GTT.
692 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
693 * timing. This issue has only been observed when switching quickly
694 * between GTT writes and CPU reads from inside the kernel on recent hw,
695 * and it appears to only affect discrete GTT blocks (i.e. on LLC
696 * system agents we cannot reproduce this behaviour).
697 */
698 wmb();
699
700 switch (obj->base.write_domain) {
701 case I915_GEM_DOMAIN_GTT:
Chris Wilsonc5ba5b22017-09-07 19:45:20 +0100702 if (!HAS_LLC(dev_priv)) {
Chris Wilsonb69a7842017-08-29 20:25:46 +0100703 intel_runtime_pm_get(dev_priv);
704 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonc5ba5b22017-09-07 19:45:20 +0100705 POSTING_READ_FW(RING_HEAD(dev_priv->engine[RCS]->mmio_base));
Chris Wilsonb69a7842017-08-29 20:25:46 +0100706 spin_unlock_irq(&dev_priv->uncore.lock);
707 intel_runtime_pm_put(dev_priv);
Chris Wilsonef749212017-04-12 12:01:10 +0100708 }
709
710 intel_fb_obj_flush(obj,
711 fb_write_origin(obj, I915_GEM_DOMAIN_GTT));
712 break;
713
714 case I915_GEM_DOMAIN_CPU:
715 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
716 break;
Chris Wilsone27ab732017-06-15 13:38:49 +0100717
718 case I915_GEM_DOMAIN_RENDER:
719 if (gpu_write_needs_clflush(obj))
720 obj->cache_dirty = true;
721 break;
Chris Wilsonef749212017-04-12 12:01:10 +0100722 }
723
724 obj->base.write_domain = 0;
725}
726
Daniel Vetter8c599672011-12-14 13:57:31 +0100727static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100728__copy_to_user_swizzled(char __user *cpu_vaddr,
729 const char *gpu_vaddr, int gpu_offset,
730 int length)
731{
732 int ret, cpu_offset = 0;
733
734 while (length > 0) {
735 int cacheline_end = ALIGN(gpu_offset + 1, 64);
736 int this_length = min(cacheline_end - gpu_offset, length);
737 int swizzled_gpu_offset = gpu_offset ^ 64;
738
739 ret = __copy_to_user(cpu_vaddr + cpu_offset,
740 gpu_vaddr + swizzled_gpu_offset,
741 this_length);
742 if (ret)
743 return ret + length;
744
745 cpu_offset += this_length;
746 gpu_offset += this_length;
747 length -= this_length;
748 }
749
750 return 0;
751}
752
753static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700754__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
755 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100756 int length)
757{
758 int ret, cpu_offset = 0;
759
760 while (length > 0) {
761 int cacheline_end = ALIGN(gpu_offset + 1, 64);
762 int this_length = min(cacheline_end - gpu_offset, length);
763 int swizzled_gpu_offset = gpu_offset ^ 64;
764
765 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
766 cpu_vaddr + cpu_offset,
767 this_length);
768 if (ret)
769 return ret + length;
770
771 cpu_offset += this_length;
772 gpu_offset += this_length;
773 length -= this_length;
774 }
775
776 return 0;
777}
778
Brad Volkin4c914c02014-02-18 10:15:45 -0800779/*
780 * Pins the specified object's pages and synchronizes the object with
781 * GPU accesses. Sets needs_clflush to non-zero if the caller should
782 * flush the object from the CPU cache.
783 */
784int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100785 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800786{
787 int ret;
788
Chris Wilsone95433c2016-10-28 13:58:27 +0100789 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800790
Chris Wilsone95433c2016-10-28 13:58:27 +0100791 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100792 if (!i915_gem_object_has_struct_page(obj))
793 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800794
Chris Wilsone95433c2016-10-28 13:58:27 +0100795 ret = i915_gem_object_wait(obj,
796 I915_WAIT_INTERRUPTIBLE |
797 I915_WAIT_LOCKED,
798 MAX_SCHEDULE_TIMEOUT,
799 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100800 if (ret)
801 return ret;
802
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100803 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100804 if (ret)
805 return ret;
806
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100807 if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ ||
808 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000809 ret = i915_gem_object_set_to_cpu_domain(obj, false);
810 if (ret)
811 goto err_unpin;
812 else
813 goto out;
814 }
815
Chris Wilsonef749212017-04-12 12:01:10 +0100816 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100817
Chris Wilson43394c72016-08-18 17:16:47 +0100818 /* If we're not in the cpu read domain, set ourself into the gtt
819 * read domain and manually flush cachelines (if required). This
820 * optimizes for the case when the gpu will dirty the data
821 * anyway again before the next pread happens.
822 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100823 if (!obj->cache_dirty &&
824 !(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000825 *needs_clflush = CLFLUSH_BEFORE;
Brad Volkin4c914c02014-02-18 10:15:45 -0800826
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000827out:
Chris Wilson97649512016-08-18 17:16:50 +0100828 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100829 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100830
831err_unpin:
832 i915_gem_object_unpin_pages(obj);
833 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100834}
835
836int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
837 unsigned int *needs_clflush)
838{
839 int ret;
840
Chris Wilsone95433c2016-10-28 13:58:27 +0100841 lockdep_assert_held(&obj->base.dev->struct_mutex);
842
Chris Wilson43394c72016-08-18 17:16:47 +0100843 *needs_clflush = 0;
844 if (!i915_gem_object_has_struct_page(obj))
845 return -ENODEV;
846
Chris Wilsone95433c2016-10-28 13:58:27 +0100847 ret = i915_gem_object_wait(obj,
848 I915_WAIT_INTERRUPTIBLE |
849 I915_WAIT_LOCKED |
850 I915_WAIT_ALL,
851 MAX_SCHEDULE_TIMEOUT,
852 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100853 if (ret)
854 return ret;
855
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100856 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100857 if (ret)
858 return ret;
859
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100860 if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE ||
861 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000862 ret = i915_gem_object_set_to_cpu_domain(obj, true);
863 if (ret)
864 goto err_unpin;
865 else
866 goto out;
867 }
868
Chris Wilsonef749212017-04-12 12:01:10 +0100869 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100870
Chris Wilson43394c72016-08-18 17:16:47 +0100871 /* If we're not in the cpu write domain, set ourself into the
872 * gtt write domain and manually flush cachelines (as required).
873 * This optimizes for the case when the gpu will use the data
874 * right away and we therefore have to clflush anyway.
875 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100876 if (!obj->cache_dirty) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000877 *needs_clflush |= CLFLUSH_AFTER;
Chris Wilson43394c72016-08-18 17:16:47 +0100878
Chris Wilsone27ab732017-06-15 13:38:49 +0100879 /*
880 * Same trick applies to invalidate partially written
881 * cachelines read before writing.
882 */
883 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
884 *needs_clflush |= CLFLUSH_BEFORE;
885 }
Chris Wilson43394c72016-08-18 17:16:47 +0100886
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000887out:
Chris Wilson43394c72016-08-18 17:16:47 +0100888 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100889 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100890 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100891 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100892
893err_unpin:
894 i915_gem_object_unpin_pages(obj);
895 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800896}
897
Daniel Vetter23c18c72012-03-25 19:47:42 +0200898static void
899shmem_clflush_swizzled_range(char *addr, unsigned long length,
900 bool swizzled)
901{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200902 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200903 unsigned long start = (unsigned long) addr;
904 unsigned long end = (unsigned long) addr + length;
905
906 /* For swizzling simply ensure that we always flush both
907 * channels. Lame, but simple and it works. Swizzled
908 * pwrite/pread is far from a hotpath - current userspace
909 * doesn't use it at all. */
910 start = round_down(start, 128);
911 end = round_up(end, 128);
912
913 drm_clflush_virt_range((void *)start, end - start);
914 } else {
915 drm_clflush_virt_range(addr, length);
916 }
917
918}
919
Daniel Vetterd174bd62012-03-25 19:47:40 +0200920/* Only difference to the fast-path function is that this can handle bit17
921 * and uses non-atomic copy and kmap functions. */
922static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100923shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200924 char __user *user_data,
925 bool page_do_bit17_swizzling, bool needs_clflush)
926{
927 char *vaddr;
928 int ret;
929
930 vaddr = kmap(page);
931 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100932 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200933 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200934
935 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100936 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200937 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100938 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200939 kunmap(page);
940
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100941 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200942}
943
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100944static int
945shmem_pread(struct page *page, int offset, int length, char __user *user_data,
946 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530947{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100948 int ret;
949
950 ret = -ENODEV;
951 if (!page_do_bit17_swizzling) {
952 char *vaddr = kmap_atomic(page);
953
954 if (needs_clflush)
955 drm_clflush_virt_range(vaddr + offset, length);
956 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
957 kunmap_atomic(vaddr);
958 }
959 if (ret == 0)
960 return 0;
961
962 return shmem_pread_slow(page, offset, length, user_data,
963 page_do_bit17_swizzling, needs_clflush);
964}
965
966static int
967i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
968 struct drm_i915_gem_pread *args)
969{
970 char __user *user_data;
971 u64 remain;
972 unsigned int obj_do_bit17_swizzling;
973 unsigned int needs_clflush;
974 unsigned int idx, offset;
975 int ret;
976
977 obj_do_bit17_swizzling = 0;
978 if (i915_gem_object_needs_bit17_swizzle(obj))
979 obj_do_bit17_swizzling = BIT(17);
980
981 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
982 if (ret)
983 return ret;
984
985 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
986 mutex_unlock(&obj->base.dev->struct_mutex);
987 if (ret)
988 return ret;
989
990 remain = args->size;
991 user_data = u64_to_user_ptr(args->data_ptr);
992 offset = offset_in_page(args->offset);
993 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
994 struct page *page = i915_gem_object_get_page(obj, idx);
995 int length;
996
997 length = remain;
998 if (offset + length > PAGE_SIZE)
999 length = PAGE_SIZE - offset;
1000
1001 ret = shmem_pread(page, offset, length, user_data,
1002 page_to_phys(page) & obj_do_bit17_swizzling,
1003 needs_clflush);
1004 if (ret)
1005 break;
1006
1007 remain -= length;
1008 user_data += length;
1009 offset = 0;
1010 }
1011
1012 i915_gem_obj_finish_shmem_access(obj);
1013 return ret;
1014}
1015
1016static inline bool
1017gtt_user_read(struct io_mapping *mapping,
1018 loff_t base, int offset,
1019 char __user *user_data, int length)
1020{
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001021 void __iomem *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001022 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301023
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301024 /* We can use the cpu mem copy function because this is X86. */
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001025 vaddr = io_mapping_map_atomic_wc(mapping, base);
1026 unwritten = __copy_to_user_inatomic(user_data,
1027 (void __force *)vaddr + offset,
1028 length);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001029 io_mapping_unmap_atomic(vaddr);
1030 if (unwritten) {
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001031 vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE);
1032 unwritten = copy_to_user(user_data,
1033 (void __force *)vaddr + offset,
1034 length);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001035 io_mapping_unmap(vaddr);
1036 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301037 return unwritten;
1038}
1039
1040static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001041i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1042 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301043{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001044 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1045 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301046 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001047 struct i915_vma *vma;
1048 void __user *user_data;
1049 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301050 int ret;
1051
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001052 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1053 if (ret)
1054 return ret;
1055
1056 intel_runtime_pm_get(i915);
1057 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsona3259ca2017-10-09 09:44:00 +01001058 PIN_MAPPABLE |
1059 PIN_NONFAULT |
1060 PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001061 if (!IS_ERR(vma)) {
1062 node.start = i915_ggtt_offset(vma);
1063 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001064 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001065 if (ret) {
1066 i915_vma_unpin(vma);
1067 vma = ERR_PTR(ret);
1068 }
1069 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001070 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001071 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301072 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001073 goto out_unlock;
1074 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301075 }
1076
1077 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1078 if (ret)
1079 goto out_unpin;
1080
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001081 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301082
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001083 user_data = u64_to_user_ptr(args->data_ptr);
1084 remain = args->size;
1085 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301086
1087 while (remain > 0) {
1088 /* Operation in this page
1089 *
1090 * page_base = page offset within aperture
1091 * page_offset = offset within page
1092 * page_length = bytes to copy for this page
1093 */
1094 u32 page_base = node.start;
1095 unsigned page_offset = offset_in_page(offset);
1096 unsigned page_length = PAGE_SIZE - page_offset;
1097 page_length = remain < page_length ? remain : page_length;
1098 if (node.allocated) {
1099 wmb();
1100 ggtt->base.insert_page(&ggtt->base,
1101 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001102 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301103 wmb();
1104 } else {
1105 page_base += offset & PAGE_MASK;
1106 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001107
1108 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1109 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301110 ret = -EFAULT;
1111 break;
1112 }
1113
1114 remain -= page_length;
1115 user_data += page_length;
1116 offset += page_length;
1117 }
1118
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001119 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301120out_unpin:
1121 if (node.allocated) {
1122 wmb();
1123 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001124 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301125 remove_mappable_node(&node);
1126 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001127 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301128 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001129out_unlock:
1130 intel_runtime_pm_put(i915);
1131 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001132
Eric Anholteb014592009-03-10 11:44:52 -07001133 return ret;
1134}
1135
Eric Anholt673a3942008-07-30 12:06:12 -07001136/**
1137 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001138 * @dev: drm device pointer
1139 * @data: ioctl data blob
1140 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001141 *
1142 * On error, the contents of *data are undefined.
1143 */
1144int
1145i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001146 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001147{
1148 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001149 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001150 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001151
Chris Wilson51311d02010-11-17 09:10:42 +00001152 if (args->size == 0)
1153 return 0;
1154
1155 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001156 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001157 args->size))
1158 return -EFAULT;
1159
Chris Wilson03ac0642016-07-20 13:31:51 +01001160 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001161 if (!obj)
1162 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001163
Chris Wilson7dcd2492010-09-26 20:21:44 +01001164 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001165 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001166 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001167 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001168 }
1169
Chris Wilsondb53a302011-02-03 11:57:46 +00001170 trace_i915_gem_object_pread(obj, args->offset, args->size);
1171
Chris Wilsone95433c2016-10-28 13:58:27 +01001172 ret = i915_gem_object_wait(obj,
1173 I915_WAIT_INTERRUPTIBLE,
1174 MAX_SCHEDULE_TIMEOUT,
1175 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001176 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001177 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001178
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001179 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001180 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001181 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001182
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001183 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001184 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001185 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301186
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001187 i915_gem_object_unpin_pages(obj);
1188out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001189 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001190 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001191}
1192
Keith Packard0839ccb2008-10-30 19:38:48 -07001193/* This is the fast write path which cannot handle
1194 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001195 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001196
Chris Wilsonfe115622016-10-28 13:58:40 +01001197static inline bool
1198ggtt_write(struct io_mapping *mapping,
1199 loff_t base, int offset,
1200 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001201{
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001202 void __iomem *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001203 unsigned long unwritten;
1204
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001205 /* We can use the cpu mem copy function because this is X86. */
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001206 vaddr = io_mapping_map_atomic_wc(mapping, base);
1207 unwritten = __copy_from_user_inatomic_nocache((void __force *)vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001208 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001209 io_mapping_unmap_atomic(vaddr);
1210 if (unwritten) {
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001211 vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE);
1212 unwritten = copy_from_user((void __force *)vaddr + offset,
1213 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001214 io_mapping_unmap(vaddr);
1215 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001216
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001217 return unwritten;
1218}
1219
Eric Anholt3de09aa2009-03-09 09:42:23 -07001220/**
1221 * This is the fast pwrite path, where we copy the data directly from the
1222 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001223 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001224 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001225 */
Eric Anholt673a3942008-07-30 12:06:12 -07001226static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001227i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1228 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001229{
Chris Wilsonfe115622016-10-28 13:58:40 +01001230 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301231 struct i915_ggtt *ggtt = &i915->ggtt;
1232 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001233 struct i915_vma *vma;
1234 u64 remain, offset;
1235 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301236 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301237
Chris Wilsonfe115622016-10-28 13:58:40 +01001238 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1239 if (ret)
1240 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001241
Chris Wilson9c870d02016-10-24 13:42:15 +01001242 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001243 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsona3259ca2017-10-09 09:44:00 +01001244 PIN_MAPPABLE |
1245 PIN_NONFAULT |
1246 PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001247 if (!IS_ERR(vma)) {
1248 node.start = i915_ggtt_offset(vma);
1249 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001250 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001251 if (ret) {
1252 i915_vma_unpin(vma);
1253 vma = ERR_PTR(ret);
1254 }
1255 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001256 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001257 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301258 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001259 goto out_unlock;
1260 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301261 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001262
1263 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1264 if (ret)
1265 goto out_unpin;
1266
Chris Wilsonfe115622016-10-28 13:58:40 +01001267 mutex_unlock(&i915->drm.struct_mutex);
1268
Chris Wilsonb19482d2016-08-18 17:16:43 +01001269 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001270
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301271 user_data = u64_to_user_ptr(args->data_ptr);
1272 offset = args->offset;
1273 remain = args->size;
1274 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001275 /* Operation in this page
1276 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001277 * page_base = page offset within aperture
1278 * page_offset = offset within page
1279 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001280 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301281 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001282 unsigned int page_offset = offset_in_page(offset);
1283 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301284 page_length = remain < page_length ? remain : page_length;
1285 if (node.allocated) {
1286 wmb(); /* flush the write before we modify the GGTT */
1287 ggtt->base.insert_page(&ggtt->base,
1288 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1289 node.start, I915_CACHE_NONE, 0);
1290 wmb(); /* flush modifications to the GGTT (insert_page) */
1291 } else {
1292 page_base += offset & PAGE_MASK;
1293 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001294 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001295 * source page isn't available. Return the error and we'll
1296 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301297 * If the object is non-shmem backed, we retry again with the
1298 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001299 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001300 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1301 user_data, page_length)) {
1302 ret = -EFAULT;
1303 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001304 }
Eric Anholt673a3942008-07-30 12:06:12 -07001305
Keith Packard0839ccb2008-10-30 19:38:48 -07001306 remain -= page_length;
1307 user_data += page_length;
1308 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001309 }
Chris Wilsond59b21e2017-02-22 11:40:49 +00001310 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001311
1312 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001313out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301314 if (node.allocated) {
1315 wmb();
1316 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001317 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301318 remove_mappable_node(&node);
1319 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001320 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301321 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001322out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001323 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001324 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001325 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001326}
1327
Eric Anholt673a3942008-07-30 12:06:12 -07001328static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001329shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001330 char __user *user_data,
1331 bool page_do_bit17_swizzling,
1332 bool needs_clflush_before,
1333 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001334{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001335 char *vaddr;
1336 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001337
Daniel Vetterd174bd62012-03-25 19:47:40 +02001338 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001339 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001340 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001341 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001342 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001343 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1344 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001345 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001346 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001347 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001348 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001349 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001350 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001351
Chris Wilson755d2212012-09-04 21:02:55 +01001352 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001353}
1354
Chris Wilsonfe115622016-10-28 13:58:40 +01001355/* Per-page copy function for the shmem pwrite fastpath.
1356 * Flushes invalid cachelines before writing to the target if
1357 * needs_clflush_before is set and flushes out any written cachelines after
1358 * writing if needs_clflush is set.
1359 */
Eric Anholt40123c12009-03-09 13:42:30 -07001360static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001361shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1362 bool page_do_bit17_swizzling,
1363 bool needs_clflush_before,
1364 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001365{
Chris Wilsonfe115622016-10-28 13:58:40 +01001366 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001367
Chris Wilsonfe115622016-10-28 13:58:40 +01001368 ret = -ENODEV;
1369 if (!page_do_bit17_swizzling) {
1370 char *vaddr = kmap_atomic(page);
1371
1372 if (needs_clflush_before)
1373 drm_clflush_virt_range(vaddr + offset, len);
1374 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1375 if (needs_clflush_after)
1376 drm_clflush_virt_range(vaddr + offset, len);
1377
1378 kunmap_atomic(vaddr);
1379 }
1380 if (ret == 0)
1381 return ret;
1382
1383 return shmem_pwrite_slow(page, offset, len, user_data,
1384 page_do_bit17_swizzling,
1385 needs_clflush_before,
1386 needs_clflush_after);
1387}
1388
1389static int
1390i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1391 const struct drm_i915_gem_pwrite *args)
1392{
1393 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1394 void __user *user_data;
1395 u64 remain;
1396 unsigned int obj_do_bit17_swizzling;
1397 unsigned int partial_cacheline_write;
1398 unsigned int needs_clflush;
1399 unsigned int offset, idx;
1400 int ret;
1401
1402 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001403 if (ret)
1404 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001405
Chris Wilsonfe115622016-10-28 13:58:40 +01001406 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1407 mutex_unlock(&i915->drm.struct_mutex);
1408 if (ret)
1409 return ret;
1410
1411 obj_do_bit17_swizzling = 0;
1412 if (i915_gem_object_needs_bit17_swizzle(obj))
1413 obj_do_bit17_swizzling = BIT(17);
1414
1415 /* If we don't overwrite a cacheline completely we need to be
1416 * careful to have up-to-date data by first clflushing. Don't
1417 * overcomplicate things and flush the entire patch.
1418 */
1419 partial_cacheline_write = 0;
1420 if (needs_clflush & CLFLUSH_BEFORE)
1421 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1422
Chris Wilson43394c72016-08-18 17:16:47 +01001423 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001424 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001425 offset = offset_in_page(args->offset);
1426 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1427 struct page *page = i915_gem_object_get_page(obj, idx);
1428 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001429
Chris Wilsonfe115622016-10-28 13:58:40 +01001430 length = remain;
1431 if (offset + length > PAGE_SIZE)
1432 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001433
Chris Wilsonfe115622016-10-28 13:58:40 +01001434 ret = shmem_pwrite(page, offset, length, user_data,
1435 page_to_phys(page) & obj_do_bit17_swizzling,
1436 (offset | length) & partial_cacheline_write,
1437 needs_clflush & CLFLUSH_AFTER);
1438 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001439 break;
1440
Chris Wilsonfe115622016-10-28 13:58:40 +01001441 remain -= length;
1442 user_data += length;
1443 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001444 }
1445
Chris Wilsond59b21e2017-02-22 11:40:49 +00001446 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001447 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001448 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001449}
1450
1451/**
1452 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001453 * @dev: drm device
1454 * @data: ioctl data blob
1455 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001456 *
1457 * On error, the contents of the buffer that were to be modified are undefined.
1458 */
1459int
1460i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001461 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001462{
1463 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001464 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001465 int ret;
1466
1467 if (args->size == 0)
1468 return 0;
1469
1470 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001471 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001472 args->size))
1473 return -EFAULT;
1474
Chris Wilson03ac0642016-07-20 13:31:51 +01001475 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001476 if (!obj)
1477 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001478
Chris Wilson7dcd2492010-09-26 20:21:44 +01001479 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001480 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001481 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001482 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001483 }
1484
Chris Wilsondb53a302011-02-03 11:57:46 +00001485 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1486
Chris Wilson7c55e2c2017-03-07 12:03:38 +00001487 ret = -ENODEV;
1488 if (obj->ops->pwrite)
1489 ret = obj->ops->pwrite(obj, args);
1490 if (ret != -ENODEV)
1491 goto err;
1492
Chris Wilsone95433c2016-10-28 13:58:27 +01001493 ret = i915_gem_object_wait(obj,
1494 I915_WAIT_INTERRUPTIBLE |
1495 I915_WAIT_ALL,
1496 MAX_SCHEDULE_TIMEOUT,
1497 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001498 if (ret)
1499 goto err;
1500
Chris Wilsonfe115622016-10-28 13:58:40 +01001501 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001502 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001503 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001504
Daniel Vetter935aaa62012-03-25 19:47:35 +02001505 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001506 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1507 * it would end up going through the fenced access, and we'll get
1508 * different detiling behavior between reading and writing.
1509 * pread/pwrite currently are reading and writing from the CPU
1510 * perspective, requiring manual detiling by the client.
1511 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001512 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001513 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001514 /* Note that the gtt paths might fail with non-page-backed user
1515 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001516 * textures). Fallback to the shmem path in that case.
1517 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001518 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001519
Chris Wilsond1054ee2016-07-16 18:42:36 +01001520 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001521 if (obj->phys_handle)
1522 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301523 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001524 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001525 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001526
Chris Wilsonfe115622016-10-28 13:58:40 +01001527 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001528err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001529 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001530 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001531}
1532
Chris Wilson40e62d52016-10-28 13:58:41 +01001533static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1534{
1535 struct drm_i915_private *i915;
1536 struct list_head *list;
1537 struct i915_vma *vma;
1538
1539 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1540 if (!i915_vma_is_ggtt(vma))
Chris Wilson28f412e2016-12-23 14:57:55 +00001541 break;
Chris Wilson40e62d52016-10-28 13:58:41 +01001542
1543 if (i915_vma_is_active(vma))
1544 continue;
1545
1546 if (!drm_mm_node_allocated(&vma->node))
1547 continue;
1548
1549 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1550 }
1551
1552 i915 = to_i915(obj->base.dev);
1553 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001554 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001555}
1556
Eric Anholt673a3942008-07-30 12:06:12 -07001557/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001558 * Called when user space prepares to use an object with the CPU, either
1559 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001560 * @dev: drm device
1561 * @data: ioctl data blob
1562 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001563 */
1564int
1565i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001566 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001567{
1568 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001569 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001570 uint32_t read_domains = args->read_domains;
1571 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001572 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001573
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001574 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001575 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001576 return -EINVAL;
1577
1578 /* Having something in the write domain implies it's in the read
1579 * domain, and only that read domain. Enforce that in the request.
1580 */
1581 if (write_domain != 0 && read_domains != write_domain)
1582 return -EINVAL;
1583
Chris Wilson03ac0642016-07-20 13:31:51 +01001584 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001585 if (!obj)
1586 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001587
Chris Wilson3236f572012-08-24 09:35:09 +01001588 /* Try to flush the object off the GPU without holding the lock.
1589 * We will repeat the flush holding the lock in the normal manner
1590 * to catch cases where we are gazumped.
1591 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001592 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001593 I915_WAIT_INTERRUPTIBLE |
1594 (write_domain ? I915_WAIT_ALL : 0),
1595 MAX_SCHEDULE_TIMEOUT,
1596 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001597 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001598 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001599
Chris Wilson40e62d52016-10-28 13:58:41 +01001600 /* Flush and acquire obj->pages so that we are coherent through
1601 * direct access in memory with previous cached writes through
1602 * shmemfs and that our cache domain tracking remains valid.
1603 * For example, if the obj->filp was moved to swap without us
1604 * being notified and releasing the pages, we would mistakenly
1605 * continue to assume that the obj remained out of the CPU cached
1606 * domain.
1607 */
1608 err = i915_gem_object_pin_pages(obj);
1609 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001610 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001611
1612 err = i915_mutex_lock_interruptible(dev);
1613 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001614 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001615
Chris Wilsone22d8e32017-04-12 12:01:11 +01001616 if (read_domains & I915_GEM_DOMAIN_WC)
1617 err = i915_gem_object_set_to_wc_domain(obj, write_domain);
1618 else if (read_domains & I915_GEM_DOMAIN_GTT)
1619 err = i915_gem_object_set_to_gtt_domain(obj, write_domain);
Chris Wilson43566de2015-01-02 16:29:29 +05301620 else
Chris Wilsone22d8e32017-04-12 12:01:11 +01001621 err = i915_gem_object_set_to_cpu_domain(obj, write_domain);
Chris Wilson40e62d52016-10-28 13:58:41 +01001622
1623 /* And bump the LRU for this access */
1624 i915_gem_object_bump_inactive_ggtt(obj);
1625
1626 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001627
Daniel Vetter031b6982015-06-26 19:35:16 +02001628 if (write_domain != 0)
Chris Wilsonef749212017-04-12 12:01:10 +01001629 intel_fb_obj_invalidate(obj,
1630 fb_write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001631
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001632out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001633 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001634out:
1635 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001636 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001637}
1638
1639/**
1640 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001641 * @dev: drm device
1642 * @data: ioctl data blob
1643 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001644 */
1645int
1646i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001647 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001648{
1649 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001650 struct drm_i915_gem_object *obj;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001651
Chris Wilson03ac0642016-07-20 13:31:51 +01001652 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001653 if (!obj)
1654 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001655
Eric Anholt673a3942008-07-30 12:06:12 -07001656 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001657 i915_gem_object_flush_if_display(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001658 i915_gem_object_put(obj);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001659
1660 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001661}
1662
1663/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001664 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1665 * it is mapped to.
1666 * @dev: drm device
1667 * @data: ioctl data blob
1668 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001669 *
1670 * While the mapping holds a reference on the contents of the object, it doesn't
1671 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001672 *
1673 * IMPORTANT:
1674 *
1675 * DRM driver writers who look a this function as an example for how to do GEM
1676 * mmap support, please don't implement mmap support like here. The modern way
1677 * to implement DRM mmap support is with an mmap offset ioctl (like
1678 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1679 * That way debug tooling like valgrind will understand what's going on, hiding
1680 * the mmap call in a driver private ioctl will break that. The i915 driver only
1681 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001682 */
1683int
1684i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001685 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001686{
1687 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001688 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001689 unsigned long addr;
1690
Akash Goel1816f922015-01-02 16:29:30 +05301691 if (args->flags & ~(I915_MMAP_WC))
1692 return -EINVAL;
1693
Borislav Petkov568a58e2016-03-29 17:42:01 +02001694 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301695 return -ENODEV;
1696
Chris Wilson03ac0642016-07-20 13:31:51 +01001697 obj = i915_gem_object_lookup(file, args->handle);
1698 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001699 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001700
Daniel Vetter1286ff72012-05-10 15:25:09 +02001701 /* prime objects have no backing filp to GEM mmap
1702 * pages from.
1703 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001704 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001705 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001706 return -EINVAL;
1707 }
1708
Chris Wilson03ac0642016-07-20 13:31:51 +01001709 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001710 PROT_READ | PROT_WRITE, MAP_SHARED,
1711 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301712 if (args->flags & I915_MMAP_WC) {
1713 struct mm_struct *mm = current->mm;
1714 struct vm_area_struct *vma;
1715
Michal Hocko80a89a52016-05-23 16:26:11 -07001716 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001717 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001718 return -EINTR;
1719 }
Akash Goel1816f922015-01-02 16:29:30 +05301720 vma = find_vma(mm, addr);
1721 if (vma)
1722 vma->vm_page_prot =
1723 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1724 else
1725 addr = -ENOMEM;
1726 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001727
1728 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001729 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301730 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001731 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001732 if (IS_ERR((void *)addr))
1733 return addr;
1734
1735 args->addr_ptr = (uint64_t) addr;
1736
1737 return 0;
1738}
1739
Chris Wilson03af84f2016-08-18 17:17:01 +01001740static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1741{
Chris Wilson6649a0b2017-01-09 16:16:08 +00001742 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
Chris Wilson03af84f2016-08-18 17:17:01 +01001743}
1744
Jesse Barnesde151cf2008-11-12 10:03:55 -08001745/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001746 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1747 *
1748 * A history of the GTT mmap interface:
1749 *
1750 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1751 * aligned and suitable for fencing, and still fit into the available
1752 * mappable space left by the pinned display objects. A classic problem
1753 * we called the page-fault-of-doom where we would ping-pong between
1754 * two objects that could not fit inside the GTT and so the memcpy
1755 * would page one object in at the expense of the other between every
1756 * single byte.
1757 *
1758 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1759 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1760 * object is too large for the available space (or simply too large
1761 * for the mappable aperture!), a view is created instead and faulted
1762 * into userspace. (This view is aligned and sized appropriately for
1763 * fenced access.)
1764 *
Chris Wilsone22d8e32017-04-12 12:01:11 +01001765 * 2 - Recognise WC as a separate cache domain so that we can flush the
1766 * delayed writes via GTT before performing direct access via WC.
1767 *
Chris Wilson4cc69072016-08-25 19:05:19 +01001768 * Restrictions:
1769 *
1770 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1771 * hangs on some architectures, corruption on others. An attempt to service
1772 * a GTT page fault from a snoopable object will generate a SIGBUS.
1773 *
1774 * * the object must be able to fit into RAM (physical memory, though no
1775 * limited to the mappable aperture).
1776 *
1777 *
1778 * Caveats:
1779 *
1780 * * a new GTT page fault will synchronize rendering from the GPU and flush
1781 * all data to system memory. Subsequent access will not be synchronized.
1782 *
1783 * * all mappings are revoked on runtime device suspend.
1784 *
1785 * * there are only 8, 16 or 32 fence registers to share between all users
1786 * (older machines require fence register for display and blitter access
1787 * as well). Contention of the fence registers will cause the previous users
1788 * to be unmapped and any new access will generate new page faults.
1789 *
1790 * * running out of memory while servicing a fault may generate a SIGBUS,
1791 * rather than the expected SIGSEGV.
1792 */
1793int i915_gem_mmap_gtt_version(void)
1794{
Chris Wilsone22d8e32017-04-12 12:01:11 +01001795 return 2;
Chris Wilson4cc69072016-08-25 19:05:19 +01001796}
1797
Chris Wilson2d4281b2017-01-10 09:56:32 +00001798static inline struct i915_ggtt_view
1799compute_partial_view(struct drm_i915_gem_object *obj,
Chris Wilson2d4281b2017-01-10 09:56:32 +00001800 pgoff_t page_offset,
1801 unsigned int chunk)
1802{
1803 struct i915_ggtt_view view;
1804
1805 if (i915_gem_object_is_tiled(obj))
1806 chunk = roundup(chunk, tile_row_pages(obj));
1807
Chris Wilson2d4281b2017-01-10 09:56:32 +00001808 view.type = I915_GGTT_VIEW_PARTIAL;
Chris Wilson8bab11932017-01-14 00:28:25 +00001809 view.partial.offset = rounddown(page_offset, chunk);
1810 view.partial.size =
Chris Wilson2d4281b2017-01-10 09:56:32 +00001811 min_t(unsigned int, chunk,
Chris Wilson8bab11932017-01-14 00:28:25 +00001812 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
Chris Wilson2d4281b2017-01-10 09:56:32 +00001813
1814 /* If the partial covers the entire object, just create a normal VMA. */
1815 if (chunk >= obj->base.size >> PAGE_SHIFT)
1816 view.type = I915_GGTT_VIEW_NORMAL;
1817
1818 return view;
1819}
1820
Chris Wilson4cc69072016-08-25 19:05:19 +01001821/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001822 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001823 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001824 *
1825 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1826 * from userspace. The fault handler takes care of binding the object to
1827 * the GTT (if needed), allocating and programming a fence register (again,
1828 * only if needed based on whether the old reg is still valid or the object
1829 * is tiled) and inserting a new PTE into the faulting process.
1830 *
1831 * Note that the faulting process may involve evicting existing objects
1832 * from the GTT and/or fence registers to make room. So performance may
1833 * suffer if the GTT working set is large or there are few fence registers
1834 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001835 *
1836 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1837 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001838 */
Dave Jiang11bac802017-02-24 14:56:41 -08001839int i915_gem_fault(struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001840{
Chris Wilson03af84f2016-08-18 17:17:01 +01001841#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Dave Jiang11bac802017-02-24 14:56:41 -08001842 struct vm_area_struct *area = vmf->vma;
Chris Wilson058d88c2016-08-15 10:49:06 +01001843 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001844 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001845 struct drm_i915_private *dev_priv = to_i915(dev);
1846 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001847 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001848 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001849 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001850 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001851 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001852
Jesse Barnesde151cf2008-11-12 10:03:55 -08001853 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001854 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001855
Chris Wilsondb53a302011-02-03 11:57:46 +00001856 trace_i915_gem_object_fault(obj, page_offset, true, write);
1857
Chris Wilson6e4930f2014-02-07 18:37:06 -02001858 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001859 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001860 * repeat the flush holding the lock in the normal manner to catch cases
1861 * where we are gazumped.
1862 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001863 ret = i915_gem_object_wait(obj,
1864 I915_WAIT_INTERRUPTIBLE,
1865 MAX_SCHEDULE_TIMEOUT,
1866 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001867 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001868 goto err;
1869
Chris Wilson40e62d52016-10-28 13:58:41 +01001870 ret = i915_gem_object_pin_pages(obj);
1871 if (ret)
1872 goto err;
1873
Chris Wilsonb8f90962016-08-05 10:14:07 +01001874 intel_runtime_pm_get(dev_priv);
1875
1876 ret = i915_mutex_lock_interruptible(dev);
1877 if (ret)
1878 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001879
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001880 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001881 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001882 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001883 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001884 }
1885
Chris Wilson82118872016-08-18 17:17:05 +01001886 /* If the object is smaller than a couple of partial vma, it is
1887 * not worth only creating a single partial vma - we may as well
1888 * clear enough space for the full object.
1889 */
1890 flags = PIN_MAPPABLE;
1891 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1892 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1893
Chris Wilsona61007a2016-08-18 17:17:02 +01001894 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001895 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001896 if (IS_ERR(vma)) {
Chris Wilsona61007a2016-08-18 17:17:02 +01001897 /* Use a partial view if it is bigger than available space */
Chris Wilson2d4281b2017-01-10 09:56:32 +00001898 struct i915_ggtt_view view =
Chris Wilson8201c1f2017-01-10 09:56:33 +00001899 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
Chris Wilsonaa136d92016-08-18 17:17:03 +01001900
Chris Wilson50349242016-08-18 17:17:04 +01001901 /* Userspace is now writing through an untracked VMA, abandon
1902 * all hope that the hardware is able to track future writes.
1903 */
1904 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1905
Chris Wilsona61007a2016-08-18 17:17:02 +01001906 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1907 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001908 if (IS_ERR(vma)) {
1909 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001910 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001911 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001912
Chris Wilsonc9839302012-11-20 10:45:17 +00001913 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1914 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001915 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001916
Chris Wilson3bd40732017-10-09 09:43:56 +01001917 ret = i915_vma_pin_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001918 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001919 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001920
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001921 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001922 ret = remap_io_mapping(area,
Chris Wilson8bab11932017-01-14 00:28:25 +00001923 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
Chris Wilsonc58305a2016-08-19 16:54:28 +01001924 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1925 min_t(u64, vma->size, area->vm_end - area->vm_start),
1926 &ggtt->mappable);
Chris Wilsona65adaf2017-10-09 09:43:57 +01001927 if (ret)
1928 goto err_fence;
Chris Wilsona61007a2016-08-18 17:17:02 +01001929
Chris Wilsona65adaf2017-10-09 09:43:57 +01001930 /* Mark as being mmapped into userspace for later revocation */
1931 assert_rpm_wakelock_held(dev_priv);
1932 if (!i915_vma_set_userfault(vma) && !obj->userfault_count++)
1933 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
1934 GEM_BUG_ON(!obj->userfault_count);
1935
1936err_fence:
Chris Wilson3bd40732017-10-09 09:43:56 +01001937 i915_vma_unpin_fence(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001938err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001939 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001940err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001941 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001942err_rpm:
1943 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001944 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001945err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001946 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001947 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001948 /*
1949 * We eat errors when the gpu is terminally wedged to avoid
1950 * userspace unduly crashing (gl has no provisions for mmaps to
1951 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1952 * and so needs to be reported.
1953 */
1954 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001955 ret = VM_FAULT_SIGBUS;
1956 break;
1957 }
Chris Wilson045e7692010-11-07 09:18:22 +00001958 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001959 /*
1960 * EAGAIN means the gpu is hung and we'll wait for the error
1961 * handler to reset everything when re-faulting in
1962 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001963 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001964 case 0:
1965 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001966 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001967 case -EBUSY:
1968 /*
1969 * EBUSY is ok: this just means that another thread
1970 * already did the job.
1971 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001972 ret = VM_FAULT_NOPAGE;
1973 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001974 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001975 ret = VM_FAULT_OOM;
1976 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001977 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001978 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001979 ret = VM_FAULT_SIGBUS;
1980 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001981 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001982 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001983 ret = VM_FAULT_SIGBUS;
1984 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001985 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001986 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001987}
1988
Chris Wilsona65adaf2017-10-09 09:43:57 +01001989static void __i915_gem_object_release_mmap(struct drm_i915_gem_object *obj)
1990{
1991 struct i915_vma *vma;
1992
1993 GEM_BUG_ON(!obj->userfault_count);
1994
1995 obj->userfault_count = 0;
1996 list_del(&obj->userfault_link);
1997 drm_vma_node_unmap(&obj->base.vma_node,
1998 obj->base.dev->anon_inode->i_mapping);
1999
2000 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2001 if (!i915_vma_is_ggtt(vma))
2002 break;
2003
2004 i915_vma_unset_userfault(vma);
2005 }
2006}
2007
Jesse Barnesde151cf2008-11-12 10:03:55 -08002008/**
Chris Wilson901782b2009-07-10 08:18:50 +01002009 * i915_gem_release_mmap - remove physical page mappings
2010 * @obj: obj in question
2011 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002012 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01002013 * relinquish ownership of the pages back to the system.
2014 *
2015 * It is vital that we remove the page mapping if we have mapped a tiled
2016 * object through the GTT and then lose the fence register due to
2017 * resource pressure. Similarly if the object has been moved out of the
2018 * aperture, than pages mapped into userspace must be revoked. Removing the
2019 * mapping will then trigger a page fault on the next user access, allowing
2020 * fixup by i915_gem_fault().
2021 */
Eric Anholtd05ca302009-07-10 13:02:26 -07002022void
Chris Wilson05394f32010-11-08 19:18:58 +00002023i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01002024{
Chris Wilson275f0392016-10-24 13:42:14 +01002025 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01002026
Chris Wilson349f2cc2016-04-13 17:35:12 +01002027 /* Serialisation between user GTT access and our code depends upon
2028 * revoking the CPU's PTE whilst the mutex is held. The next user
2029 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01002030 *
2031 * Note that RPM complicates somewhat by adding an additional
2032 * requirement that operations to the GGTT be made holding the RPM
2033 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01002034 */
Chris Wilson275f0392016-10-24 13:42:14 +01002035 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01002036 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002037
Chris Wilsona65adaf2017-10-09 09:43:57 +01002038 if (!obj->userfault_count)
Chris Wilson9c870d02016-10-24 13:42:15 +01002039 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01002040
Chris Wilsona65adaf2017-10-09 09:43:57 +01002041 __i915_gem_object_release_mmap(obj);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002042
2043 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2044 * memory transactions from userspace before we return. The TLB
2045 * flushing implied above by changing the PTE above *should* be
2046 * sufficient, an extra barrier here just provides us with a bit
2047 * of paranoid documentation about our requirement to serialise
2048 * memory writes before touching registers / GSM.
2049 */
2050 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01002051
2052out:
2053 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002054}
2055
Chris Wilson7c108fd2016-10-24 13:42:18 +01002056void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002057{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002058 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002059 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002060
Chris Wilson3594a3e2016-10-24 13:42:16 +01002061 /*
2062 * Only called during RPM suspend. All users of the userfault_list
2063 * must be holding an RPM wakeref to ensure that this can not
2064 * run concurrently with themselves (and use the struct_mutex for
2065 * protection between themselves).
2066 */
2067
2068 list_for_each_entry_safe(obj, on,
Chris Wilsona65adaf2017-10-09 09:43:57 +01002069 &dev_priv->mm.userfault_list, userfault_link)
2070 __i915_gem_object_release_mmap(obj);
Chris Wilson7c108fd2016-10-24 13:42:18 +01002071
2072 /* The fence will be lost when the device powers down. If any were
2073 * in use by hardware (i.e. they are pinned), we should not be powering
2074 * down! All other fences will be reacquired by the user upon waking.
2075 */
2076 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2077 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2078
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002079 /* Ideally we want to assert that the fence register is not
2080 * live at this point (i.e. that no piece of code will be
2081 * trying to write through fence + GTT, as that both violates
2082 * our tracking of activity and associated locking/barriers,
2083 * but also is illegal given that the hw is powered down).
2084 *
2085 * Previously we used reg->pin_count as a "liveness" indicator.
2086 * That is not sufficient, and we need a more fine-grained
2087 * tool if we want to have a sanity check here.
2088 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002089
2090 if (!reg->vma)
2091 continue;
2092
Chris Wilsona65adaf2017-10-09 09:43:57 +01002093 GEM_BUG_ON(i915_vma_has_userfault(reg->vma));
Chris Wilson7c108fd2016-10-24 13:42:18 +01002094 reg->dirty = true;
2095 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002096}
2097
Chris Wilsond8cb5082012-08-11 15:41:03 +01002098static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2099{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002100 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002101 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002102
Chris Wilsonf3f61842016-08-05 10:14:14 +01002103 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002104 if (likely(!err))
Chris Wilsonf3f61842016-08-05 10:14:14 +01002105 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002106
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002107 /* Attempt to reap some mmap space from dead objects */
2108 do {
2109 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2110 if (err)
2111 break;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002112
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002113 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002114 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002115 if (!err)
2116 break;
2117
2118 } while (flush_delayed_work(&dev_priv->gt.retire_work));
Daniel Vetterda494d72012-12-20 15:11:16 +01002119
Chris Wilsonf3f61842016-08-05 10:14:14 +01002120 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002121}
2122
2123static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2124{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002125 drm_gem_free_mmap_offset(&obj->base);
2126}
2127
Dave Airlieda6b51d2014-12-24 13:11:17 +10002128int
Dave Airlieff72145b2011-02-07 12:16:14 +10002129i915_gem_mmap_gtt(struct drm_file *file,
2130 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002131 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002132 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002133{
Chris Wilson05394f32010-11-08 19:18:58 +00002134 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002135 int ret;
2136
Chris Wilson03ac0642016-07-20 13:31:51 +01002137 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002138 if (!obj)
2139 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002140
Chris Wilsond8cb5082012-08-11 15:41:03 +01002141 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002142 if (ret == 0)
2143 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002144
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002145 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002146 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002147}
2148
Dave Airlieff72145b2011-02-07 12:16:14 +10002149/**
2150 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2151 * @dev: DRM device
2152 * @data: GTT mapping ioctl data
2153 * @file: GEM object info
2154 *
2155 * Simply returns the fake offset to userspace so it can mmap it.
2156 * The mmap call will end up in drm_gem_mmap(), which will set things
2157 * up so we can get faults in the handler above.
2158 *
2159 * The fault handler will take care of binding the object into the GTT
2160 * (since it may have been evicted to make room for something), allocating
2161 * a fence register, and mapping the appropriate aperture address into
2162 * userspace.
2163 */
2164int
2165i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2166 struct drm_file *file)
2167{
2168 struct drm_i915_gem_mmap_gtt *args = data;
2169
Dave Airlieda6b51d2014-12-24 13:11:17 +10002170 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002171}
2172
Daniel Vetter225067e2012-08-20 10:23:20 +02002173/* Immediately discard the backing storage */
2174static void
2175i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002176{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002177 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002178
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002179 if (obj->base.filp == NULL)
2180 return;
2181
Daniel Vetter225067e2012-08-20 10:23:20 +02002182 /* Our goal here is to return as much of the memory as
2183 * is possible back to the system as we are called from OOM.
2184 * To do this we must instruct the shmfs to drop all of its
2185 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002186 */
Chris Wilson55372522014-03-25 13:23:06 +00002187 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002188 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilson4e5462e2017-03-07 13:20:31 +00002189 obj->mm.pages = ERR_PTR(-EFAULT);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002190}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002191
Chris Wilson55372522014-03-25 13:23:06 +00002192/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002193void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002194{
Chris Wilson55372522014-03-25 13:23:06 +00002195 struct address_space *mapping;
2196
Chris Wilson1233e2d2016-10-28 13:58:37 +01002197 lockdep_assert_held(&obj->mm.lock);
2198 GEM_BUG_ON(obj->mm.pages);
2199
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002200 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002201 case I915_MADV_DONTNEED:
2202 i915_gem_object_truncate(obj);
2203 case __I915_MADV_PURGED:
2204 return;
2205 }
2206
2207 if (obj->base.filp == NULL)
2208 return;
2209
Al Viro93c76a32015-12-04 23:45:44 -05002210 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002211 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002212}
2213
Chris Wilson5cdf5882010-09-27 15:51:07 +01002214static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002215i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2216 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002217{
Dave Gordon85d12252016-05-20 11:54:06 +01002218 struct sgt_iter sgt_iter;
2219 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002220
Chris Wilsone5facdf2016-12-23 14:57:57 +00002221 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002222
Chris Wilson03ac84f2016-10-28 13:58:36 +01002223 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002224
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002225 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002226 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002227
Chris Wilson03ac84f2016-10-28 13:58:36 +01002228 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002229 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002230 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002231
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002232 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002233 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002234
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002235 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002236 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002237 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002238
Chris Wilson03ac84f2016-10-28 13:58:36 +01002239 sg_free_table(pages);
2240 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002241}
2242
Chris Wilson96d77632016-10-28 13:58:33 +01002243static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2244{
2245 struct radix_tree_iter iter;
Ville Syrjäläc23aa712017-09-01 20:12:51 +03002246 void __rcu **slot;
Chris Wilson96d77632016-10-28 13:58:33 +01002247
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002248 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2249 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002250}
2251
Chris Wilson548625e2016-11-01 12:11:34 +00002252void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2253 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002254{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002255 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002256
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002257 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002258 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002259
Chris Wilson15717de2016-08-04 07:52:26 +01002260 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002261 if (!READ_ONCE(obj->mm.pages))
2262 return;
2263
2264 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002265 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002266 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2267 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002268
Chris Wilsona2165e32012-12-03 11:49:00 +00002269 /* ->put_pages might need to allocate memory for the bit17 swizzle
2270 * array, hence protect them from being reaped by removing them from gtt
2271 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002272 pages = fetch_and_zero(&obj->mm.pages);
2273 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002274
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002275 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002276 void *ptr;
2277
Chris Wilson0ce81782017-05-17 13:09:59 +01002278 ptr = page_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002279 if (is_vmalloc_addr(ptr))
2280 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002281 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002282 kunmap(kmap_to_page(ptr));
2283
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002284 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002285 }
2286
Chris Wilson96d77632016-10-28 13:58:33 +01002287 __i915_gem_object_reset_page_iter(obj);
2288
Chris Wilson4e5462e2017-03-07 13:20:31 +00002289 if (!IS_ERR(pages))
2290 obj->ops->put_pages(obj, pages);
2291
Matthew Aulda5c081662017-10-06 23:18:18 +01002292 obj->mm.page_sizes.phys = obj->mm.page_sizes.sg = 0;
2293
Chris Wilson1233e2d2016-10-28 13:58:37 +01002294unlock:
2295 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002296}
2297
Chris Wilson935a2f72017-02-13 17:15:13 +00002298static bool i915_sg_trim(struct sg_table *orig_st)
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002299{
2300 struct sg_table new_st;
2301 struct scatterlist *sg, *new_sg;
2302 unsigned int i;
2303
2304 if (orig_st->nents == orig_st->orig_nents)
Chris Wilson935a2f72017-02-13 17:15:13 +00002305 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002306
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002307 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Chris Wilson935a2f72017-02-13 17:15:13 +00002308 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002309
2310 new_sg = new_st.sgl;
2311 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2312 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2313 /* called before being DMA mapped, no need to copy sg->dma_* */
2314 new_sg = sg_next(new_sg);
2315 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002316 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002317
2318 sg_free_table(orig_st);
2319
2320 *orig_st = new_st;
Chris Wilson935a2f72017-02-13 17:15:13 +00002321 return true;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002322}
2323
Matthew Auldb91b09e2017-10-06 23:18:17 +01002324static int i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002325{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002326 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002327 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2328 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002329 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002330 struct sg_table *st;
2331 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002332 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002333 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002334 unsigned long last_pfn = 0; /* suppress gcc warning */
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002335 unsigned int max_segment = i915_sg_segment_size();
Matthew Auld84e89782017-10-09 12:00:24 +01002336 unsigned int sg_page_sizes;
Chris Wilson4846bf02017-06-09 12:03:46 +01002337 gfp_t noreclaim;
Imre Deake2273302015-07-09 12:59:05 +03002338 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002339
Chris Wilson6c085a72012-08-20 11:40:46 +02002340 /* Assert that the object is not currently in any GPU domain. As it
2341 * wasn't in the GTT, there shouldn't be any way it could have been in
2342 * a GPU cache
2343 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002344 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2345 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002346
Chris Wilson9da3da62012-06-01 15:20:22 +01002347 st = kmalloc(sizeof(*st), GFP_KERNEL);
2348 if (st == NULL)
Matthew Auldb91b09e2017-10-06 23:18:17 +01002349 return -ENOMEM;
Eric Anholt673a3942008-07-30 12:06:12 -07002350
Chris Wilsond766ef52016-12-19 12:43:45 +00002351rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002352 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002353 kfree(st);
Matthew Auldb91b09e2017-10-06 23:18:17 +01002354 return -ENOMEM;
Chris Wilson9da3da62012-06-01 15:20:22 +01002355 }
2356
2357 /* Get the list of pages out of our struct file. They'll be pinned
2358 * at this point until we release them.
2359 *
2360 * Fail silently without starting the shrinker
2361 */
Al Viro93c76a32015-12-04 23:45:44 -05002362 mapping = obj->base.filp->f_mapping;
Chris Wilson0f6ab552017-06-09 12:03:48 +01002363 noreclaim = mapping_gfp_constraint(mapping, ~__GFP_RECLAIM);
Chris Wilson4846bf02017-06-09 12:03:46 +01002364 noreclaim |= __GFP_NORETRY | __GFP_NOWARN;
2365
Imre Deak90797e62013-02-18 19:28:03 +02002366 sg = st->sgl;
2367 st->nents = 0;
Matthew Auld84e89782017-10-09 12:00:24 +01002368 sg_page_sizes = 0;
Imre Deak90797e62013-02-18 19:28:03 +02002369 for (i = 0; i < page_count; i++) {
Chris Wilson4846bf02017-06-09 12:03:46 +01002370 const unsigned int shrink[] = {
2371 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND | I915_SHRINK_PURGEABLE,
2372 0,
2373 }, *s = shrink;
2374 gfp_t gfp = noreclaim;
2375
2376 do {
Chris Wilson6c085a72012-08-20 11:40:46 +02002377 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
Chris Wilson4846bf02017-06-09 12:03:46 +01002378 if (likely(!IS_ERR(page)))
2379 break;
2380
2381 if (!*s) {
2382 ret = PTR_ERR(page);
2383 goto err_sg;
2384 }
2385
Chris Wilson912d5722017-09-06 16:19:30 -07002386 i915_gem_shrink(dev_priv, 2 * page_count, NULL, *s++);
Chris Wilson4846bf02017-06-09 12:03:46 +01002387 cond_resched();
Chris Wilson24f8e002017-03-22 11:05:21 +00002388
Chris Wilson6c085a72012-08-20 11:40:46 +02002389 /* We've tried hard to allocate the memory by reaping
2390 * our own buffer, now let the real VM do its job and
2391 * go down in flames if truly OOM.
Chris Wilson24f8e002017-03-22 11:05:21 +00002392 *
2393 * However, since graphics tend to be disposable,
2394 * defer the oom here by reporting the ENOMEM back
2395 * to userspace.
Chris Wilson6c085a72012-08-20 11:40:46 +02002396 */
Chris Wilson4846bf02017-06-09 12:03:46 +01002397 if (!*s) {
2398 /* reclaim and warn, but no oom */
2399 gfp = mapping_gfp_mask(mapping);
Chris Wilsoneaf41802017-06-09 12:03:47 +01002400
2401 /* Our bo are always dirty and so we require
2402 * kswapd to reclaim our pages (direct reclaim
2403 * does not effectively begin pageout of our
2404 * buffers on its own). However, direct reclaim
2405 * only waits for kswapd when under allocation
2406 * congestion. So as a result __GFP_RECLAIM is
2407 * unreliable and fails to actually reclaim our
2408 * dirty pages -- unless you try over and over
2409 * again with !__GFP_NORETRY. However, we still
2410 * want to fail this allocation rather than
2411 * trigger the out-of-memory killer and for
Michal Hockodbb32952017-07-12 14:36:55 -07002412 * this we want __GFP_RETRY_MAYFAIL.
Chris Wilsoneaf41802017-06-09 12:03:47 +01002413 */
Michal Hockodbb32952017-07-12 14:36:55 -07002414 gfp |= __GFP_RETRY_MAYFAIL;
Imre Deake2273302015-07-09 12:59:05 +03002415 }
Chris Wilson4846bf02017-06-09 12:03:46 +01002416 } while (1);
2417
Chris Wilson871dfbd2016-10-11 09:20:21 +01002418 if (!i ||
2419 sg->length >= max_segment ||
2420 page_to_pfn(page) != last_pfn + 1) {
Matthew Aulda5c081662017-10-06 23:18:18 +01002421 if (i) {
Matthew Auld84e89782017-10-09 12:00:24 +01002422 sg_page_sizes |= sg->length;
Imre Deak90797e62013-02-18 19:28:03 +02002423 sg = sg_next(sg);
Matthew Aulda5c081662017-10-06 23:18:18 +01002424 }
Imre Deak90797e62013-02-18 19:28:03 +02002425 st->nents++;
2426 sg_set_page(sg, page, PAGE_SIZE, 0);
2427 } else {
2428 sg->length += PAGE_SIZE;
2429 }
2430 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002431
2432 /* Check that the i965g/gm workaround works. */
2433 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002434 }
Matthew Aulda5c081662017-10-06 23:18:18 +01002435 if (sg) { /* loop terminated early; short sg table */
Matthew Auld84e89782017-10-09 12:00:24 +01002436 sg_page_sizes |= sg->length;
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002437 sg_mark_end(sg);
Matthew Aulda5c081662017-10-06 23:18:18 +01002438 }
Chris Wilson74ce6b62012-10-19 15:51:06 +01002439
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002440 /* Trim unused sg entries to avoid wasting memory. */
2441 i915_sg_trim(st);
2442
Chris Wilson03ac84f2016-10-28 13:58:36 +01002443 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002444 if (ret) {
2445 /* DMA remapping failed? One possible cause is that
2446 * it could not reserve enough large entries, asking
2447 * for PAGE_SIZE chunks instead may be helpful.
2448 */
2449 if (max_segment > PAGE_SIZE) {
2450 for_each_sgt_page(page, sgt_iter, st)
2451 put_page(page);
2452 sg_free_table(st);
2453
2454 max_segment = PAGE_SIZE;
2455 goto rebuild_st;
2456 } else {
2457 dev_warn(&dev_priv->drm.pdev->dev,
2458 "Failed to DMA remap %lu pages\n",
2459 page_count);
2460 goto err_pages;
2461 }
2462 }
Imre Deake2273302015-07-09 12:59:05 +03002463
Eric Anholt673a3942008-07-30 12:06:12 -07002464 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002465 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002466
Matthew Auld84e89782017-10-09 12:00:24 +01002467 __i915_gem_object_set_pages(obj, st, sg_page_sizes);
Matthew Auldb91b09e2017-10-06 23:18:17 +01002468
2469 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002470
Chris Wilsonb17993b2016-11-14 11:29:30 +00002471err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002472 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002473err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002474 for_each_sgt_page(page, sgt_iter, st)
2475 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002476 sg_free_table(st);
2477 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002478
2479 /* shmemfs first checks if there is enough memory to allocate the page
2480 * and reports ENOSPC should there be insufficient, along with the usual
2481 * ENOMEM for a genuine allocation failure.
2482 *
2483 * We use ENOSPC in our driver to mean that we have run out of aperture
2484 * space and so want to translate the error from shmemfs back to our
2485 * usual understanding of ENOMEM.
2486 */
Imre Deake2273302015-07-09 12:59:05 +03002487 if (ret == -ENOSPC)
2488 ret = -ENOMEM;
2489
Matthew Auldb91b09e2017-10-06 23:18:17 +01002490 return ret;
Chris Wilson03ac84f2016-10-28 13:58:36 +01002491}
2492
2493void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
Matthew Aulda5c081662017-10-06 23:18:18 +01002494 struct sg_table *pages,
Matthew Auld84e89782017-10-09 12:00:24 +01002495 unsigned int sg_page_sizes)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002496{
Matthew Aulda5c081662017-10-06 23:18:18 +01002497 struct drm_i915_private *i915 = to_i915(obj->base.dev);
2498 unsigned long supported = INTEL_INFO(i915)->page_sizes;
2499 int i;
2500
Chris Wilson1233e2d2016-10-28 13:58:37 +01002501 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002502
2503 obj->mm.get_page.sg_pos = pages->sgl;
2504 obj->mm.get_page.sg_idx = 0;
2505
2506 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002507
2508 if (i915_gem_object_is_tiled(obj) &&
2509 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2510 GEM_BUG_ON(obj->mm.quirked);
2511 __i915_gem_object_pin_pages(obj);
2512 obj->mm.quirked = true;
2513 }
Matthew Aulda5c081662017-10-06 23:18:18 +01002514
Matthew Auld84e89782017-10-09 12:00:24 +01002515 GEM_BUG_ON(!sg_page_sizes);
2516 obj->mm.page_sizes.phys = sg_page_sizes;
Matthew Aulda5c081662017-10-06 23:18:18 +01002517
2518 /*
Matthew Auld84e89782017-10-09 12:00:24 +01002519 * Calculate the supported page-sizes which fit into the given
2520 * sg_page_sizes. This will give us the page-sizes which we may be able
2521 * to use opportunistically when later inserting into the GTT. For
2522 * example if phys=2G, then in theory we should be able to use 1G, 2M,
2523 * 64K or 4K pages, although in practice this will depend on a number of
2524 * other factors.
Matthew Aulda5c081662017-10-06 23:18:18 +01002525 */
2526 obj->mm.page_sizes.sg = 0;
2527 for_each_set_bit(i, &supported, ilog2(I915_GTT_MAX_PAGE_SIZE) + 1) {
2528 if (obj->mm.page_sizes.phys & ~0u << i)
2529 obj->mm.page_sizes.sg |= BIT(i);
2530 }
2531
2532 GEM_BUG_ON(!HAS_PAGE_SIZES(i915, obj->mm.page_sizes.sg));
Chris Wilson03ac84f2016-10-28 13:58:36 +01002533}
2534
2535static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2536{
Matthew Auldb91b09e2017-10-06 23:18:17 +01002537 int err;
Chris Wilson03ac84f2016-10-28 13:58:36 +01002538
2539 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2540 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2541 return -EFAULT;
2542 }
2543
Matthew Auldb91b09e2017-10-06 23:18:17 +01002544 err = obj->ops->get_pages(obj);
2545 GEM_BUG_ON(!err && IS_ERR_OR_NULL(obj->mm.pages));
Chris Wilson03ac84f2016-10-28 13:58:36 +01002546
Matthew Auldb91b09e2017-10-06 23:18:17 +01002547 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002548}
2549
Chris Wilson37e680a2012-06-07 15:38:42 +01002550/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002551 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002552 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002553 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002554 * either as a result of memory pressure (reaping pages under the shrinker)
2555 * or as the object is itself released.
2556 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002557int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002558{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002559 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002560
Chris Wilson1233e2d2016-10-28 13:58:37 +01002561 err = mutex_lock_interruptible(&obj->mm.lock);
2562 if (err)
2563 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002564
Chris Wilson4e5462e2017-03-07 13:20:31 +00002565 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson88c880b2017-09-06 14:52:20 +01002566 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2567
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002568 err = ____i915_gem_object_get_pages(obj);
2569 if (err)
2570 goto unlock;
2571
2572 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002573 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002574 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002575
Chris Wilson1233e2d2016-10-28 13:58:37 +01002576unlock:
2577 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002578 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002579}
2580
Dave Gordondd6034c2016-05-20 11:54:04 +01002581/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002582static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2583 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002584{
2585 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002586 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002587 struct sgt_iter sgt_iter;
2588 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002589 struct page *stack_pages[32];
2590 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002591 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002592 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002593 void *addr;
2594
2595 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002596 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002597 return kmap(sg_page(sgt->sgl));
2598
Dave Gordonb338fa42016-05-20 11:54:05 +01002599 if (n_pages > ARRAY_SIZE(stack_pages)) {
2600 /* Too big for stack -- allocate temporary array instead */
Michal Hocko0ee931c2017-09-13 16:28:29 -07002601 pages = kvmalloc_array(n_pages, sizeof(*pages), GFP_KERNEL);
Dave Gordonb338fa42016-05-20 11:54:05 +01002602 if (!pages)
2603 return NULL;
2604 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002605
Dave Gordon85d12252016-05-20 11:54:06 +01002606 for_each_sgt_page(page, sgt_iter, sgt)
2607 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002608
2609 /* Check that we have the expected number of pages */
2610 GEM_BUG_ON(i != n_pages);
2611
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002612 switch (type) {
Chris Wilsona575c672017-08-28 11:46:31 +01002613 default:
2614 MISSING_CASE(type);
2615 /* fallthrough to use PAGE_KERNEL anyway */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002616 case I915_MAP_WB:
2617 pgprot = PAGE_KERNEL;
2618 break;
2619 case I915_MAP_WC:
2620 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2621 break;
2622 }
2623 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002624
Dave Gordonb338fa42016-05-20 11:54:05 +01002625 if (pages != stack_pages)
Michal Hocko20981052017-05-17 14:23:12 +02002626 kvfree(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002627
2628 return addr;
2629}
2630
2631/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002632void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2633 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002634{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002635 enum i915_map_type has_type;
2636 bool pinned;
2637 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002638 int ret;
2639
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002640 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002641
Chris Wilson1233e2d2016-10-28 13:58:37 +01002642 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002643 if (ret)
2644 return ERR_PTR(ret);
2645
Chris Wilsona575c672017-08-28 11:46:31 +01002646 pinned = !(type & I915_MAP_OVERRIDE);
2647 type &= ~I915_MAP_OVERRIDE;
2648
Chris Wilson1233e2d2016-10-28 13:58:37 +01002649 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson4e5462e2017-03-07 13:20:31 +00002650 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson88c880b2017-09-06 14:52:20 +01002651 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2652
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002653 ret = ____i915_gem_object_get_pages(obj);
2654 if (ret)
2655 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002656
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002657 smp_mb__before_atomic();
2658 }
2659 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002660 pinned = false;
2661 }
2662 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002663
Chris Wilson0ce81782017-05-17 13:09:59 +01002664 ptr = page_unpack_bits(obj->mm.mapping, &has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002665 if (ptr && has_type != type) {
2666 if (pinned) {
2667 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002668 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002669 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002670
2671 if (is_vmalloc_addr(ptr))
2672 vunmap(ptr);
2673 else
2674 kunmap(kmap_to_page(ptr));
2675
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002676 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002677 }
2678
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002679 if (!ptr) {
2680 ptr = i915_gem_object_map(obj, type);
2681 if (!ptr) {
2682 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002683 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002684 }
2685
Chris Wilson0ce81782017-05-17 13:09:59 +01002686 obj->mm.mapping = page_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002687 }
2688
Chris Wilson1233e2d2016-10-28 13:58:37 +01002689out_unlock:
2690 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002691 return ptr;
2692
Chris Wilson1233e2d2016-10-28 13:58:37 +01002693err_unpin:
2694 atomic_dec(&obj->mm.pages_pin_count);
2695err_unlock:
2696 ptr = ERR_PTR(ret);
2697 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002698}
2699
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002700static int
2701i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj,
2702 const struct drm_i915_gem_pwrite *arg)
2703{
2704 struct address_space *mapping = obj->base.filp->f_mapping;
2705 char __user *user_data = u64_to_user_ptr(arg->data_ptr);
2706 u64 remain, offset;
2707 unsigned int pg;
2708
2709 /* Before we instantiate/pin the backing store for our use, we
2710 * can prepopulate the shmemfs filp efficiently using a write into
2711 * the pagecache. We avoid the penalty of instantiating all the
2712 * pages, important if the user is just writing to a few and never
2713 * uses the object on the GPU, and using a direct write into shmemfs
2714 * allows it to avoid the cost of retrieving a page (either swapin
2715 * or clearing-before-use) before it is overwritten.
2716 */
2717 if (READ_ONCE(obj->mm.pages))
2718 return -ENODEV;
2719
2720 /* Before the pages are instantiated the object is treated as being
2721 * in the CPU domain. The pages will be clflushed as required before
2722 * use, and we can freely write into the pages directly. If userspace
2723 * races pwrite with any other operation; corruption will ensue -
2724 * that is userspace's prerogative!
2725 */
2726
2727 remain = arg->size;
2728 offset = arg->offset;
2729 pg = offset_in_page(offset);
2730
2731 do {
2732 unsigned int len, unwritten;
2733 struct page *page;
2734 void *data, *vaddr;
2735 int err;
2736
2737 len = PAGE_SIZE - pg;
2738 if (len > remain)
2739 len = remain;
2740
2741 err = pagecache_write_begin(obj->base.filp, mapping,
2742 offset, len, 0,
2743 &page, &data);
2744 if (err < 0)
2745 return err;
2746
2747 vaddr = kmap(page);
2748 unwritten = copy_from_user(vaddr + pg, user_data, len);
2749 kunmap(page);
2750
2751 err = pagecache_write_end(obj->base.filp, mapping,
2752 offset, len, len - unwritten,
2753 page, data);
2754 if (err < 0)
2755 return err;
2756
2757 if (unwritten)
2758 return -EFAULT;
2759
2760 remain -= len;
2761 user_data += len;
2762 offset += len;
2763 pg = 0;
2764 } while (remain);
2765
2766 return 0;
2767}
2768
Chris Wilson77b25a92017-07-21 13:32:30 +01002769static bool ban_context(const struct i915_gem_context *ctx,
2770 unsigned int score)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002771{
Chris Wilson60958682016-12-31 11:20:11 +00002772 return (i915_gem_context_is_bannable(ctx) &&
Chris Wilson77b25a92017-07-21 13:32:30 +01002773 score >= CONTEXT_SCORE_BAN_THRESHOLD);
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002774}
2775
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002776static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002777{
Chris Wilson77b25a92017-07-21 13:32:30 +01002778 unsigned int score;
2779 bool banned;
Mika Kuoppalab083a082016-11-18 15:10:47 +02002780
Chris Wilson77b25a92017-07-21 13:32:30 +01002781 atomic_inc(&ctx->guilty_count);
2782
2783 score = atomic_add_return(CONTEXT_SCORE_GUILTY, &ctx->ban_score);
2784 banned = ban_context(ctx, score);
Mika Kuoppalab083a082016-11-18 15:10:47 +02002785 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Chris Wilson77b25a92017-07-21 13:32:30 +01002786 ctx->name, score, yesno(banned));
2787 if (!banned)
Mika Kuoppalab083a082016-11-18 15:10:47 +02002788 return;
2789
Chris Wilson77b25a92017-07-21 13:32:30 +01002790 i915_gem_context_set_banned(ctx);
2791 if (!IS_ERR_OR_NULL(ctx->file_priv)) {
2792 atomic_inc(&ctx->file_priv->context_bans);
2793 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2794 ctx->name, atomic_read(&ctx->file_priv->context_bans));
2795 }
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002796}
2797
2798static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2799{
Chris Wilson77b25a92017-07-21 13:32:30 +01002800 atomic_inc(&ctx->active_count);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002801}
2802
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002803struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002804i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002805{
Chris Wilson754c9fd2017-02-23 07:44:14 +00002806 struct drm_i915_gem_request *request, *active = NULL;
2807 unsigned long flags;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002808
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002809 /* We are called by the error capture and reset at a random
2810 * point in time. In particular, note that neither is crucially
2811 * ordered with an interrupt. After a hang, the GPU is dead and we
2812 * assume that no more writes can happen (we waited long enough for
2813 * all writes that were in transaction to be flushed) - adding an
2814 * extra delay for a recent interrupt is pointless. Hence, we do
2815 * not need an engine->irq_seqno_barrier() before the seqno reads.
2816 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00002817 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson73cb9702016-10-28 13:58:46 +01002818 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00002819 if (__i915_gem_request_completed(request,
2820 request->global_seqno))
Chris Wilson4db080f2013-12-04 11:37:09 +00002821 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002822
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002823 GEM_BUG_ON(request->engine != engine);
Chris Wilsonc00122f32017-02-12 17:19:58 +00002824 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
2825 &request->fence.flags));
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002826
Chris Wilson754c9fd2017-02-23 07:44:14 +00002827 active = request;
2828 break;
2829 }
2830 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2831
2832 return active;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002833}
2834
Mika Kuoppalabf2f0432017-01-17 17:59:04 +02002835static bool engine_stalled(struct intel_engine_cs *engine)
2836{
2837 if (!engine->hangcheck.stalled)
2838 return false;
2839
2840 /* Check for possible seqno movement after hang declaration */
2841 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2842 DRM_DEBUG_DRIVER("%s pardoned\n", engine->name);
2843 return false;
2844 }
2845
2846 return true;
2847}
2848
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002849/*
2850 * Ensure irq handler finishes, and not run again.
2851 * Also return the active request so that we only search for it once.
2852 */
2853struct drm_i915_gem_request *
2854i915_gem_reset_prepare_engine(struct intel_engine_cs *engine)
2855{
2856 struct drm_i915_gem_request *request = NULL;
2857
Chris Wilson1749d902017-10-09 12:02:59 +01002858 /*
2859 * During the reset sequence, we must prevent the engine from
2860 * entering RC6. As the context state is undefined until we restart
2861 * the engine, if it does enter RC6 during the reset, the state
2862 * written to the powercontext is undefined and so we may lose
2863 * GPU state upon resume, i.e. fail to restart after a reset.
2864 */
2865 intel_uncore_forcewake_get(engine->i915, FORCEWAKE_ALL);
2866
2867 /*
2868 * Prevent the signaler thread from updating the request
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002869 * state (by calling dma_fence_signal) as we are processing
2870 * the reset. The write from the GPU of the seqno is
2871 * asynchronous and the signaler thread may see a different
2872 * value to us and declare the request complete, even though
2873 * the reset routine have picked that request as the active
2874 * (incomplete) request. This conflict is not handled
2875 * gracefully!
2876 */
2877 kthread_park(engine->breadcrumbs.signaler);
2878
Chris Wilson1749d902017-10-09 12:02:59 +01002879 /*
2880 * Prevent request submission to the hardware until we have
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002881 * completed the reset in i915_gem_reset_finish(). If a request
2882 * is completed by one engine, it may then queue a request
2883 * to a second via its engine->irq_tasklet *just* as we are
2884 * calling engine->init_hw() and also writing the ELSP.
2885 * Turning off the engine->irq_tasklet until the reset is over
2886 * prevents the race.
2887 */
Mika Kuoppalab620e872017-09-22 15:43:03 +03002888 tasklet_kill(&engine->execlists.irq_tasklet);
2889 tasklet_disable(&engine->execlists.irq_tasklet);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002890
2891 if (engine->irq_seqno_barrier)
2892 engine->irq_seqno_barrier(engine);
2893
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002894 request = i915_gem_find_active_request(engine);
2895 if (request && request->fence.error == -EIO)
2896 request = ERR_PTR(-EIO); /* Previous reset failed! */
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002897
2898 return request;
2899}
2900
Chris Wilson0e178ae2017-01-17 17:59:06 +02002901int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
Chris Wilson4c965542017-01-17 17:59:01 +02002902{
2903 struct intel_engine_cs *engine;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002904 struct drm_i915_gem_request *request;
Chris Wilson4c965542017-01-17 17:59:01 +02002905 enum intel_engine_id id;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002906 int err = 0;
Chris Wilson4c965542017-01-17 17:59:01 +02002907
Chris Wilson0e178ae2017-01-17 17:59:06 +02002908 for_each_engine(engine, dev_priv, id) {
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002909 request = i915_gem_reset_prepare_engine(engine);
2910 if (IS_ERR(request)) {
2911 err = PTR_ERR(request);
2912 continue;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002913 }
Michel Thierryc64992e2017-06-20 10:57:44 +01002914
2915 engine->hangcheck.active_request = request;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002916 }
2917
Chris Wilson4c965542017-01-17 17:59:01 +02002918 i915_gem_revoke_fences(dev_priv);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002919
2920 return err;
Chris Wilson4c965542017-01-17 17:59:01 +02002921}
2922
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002923static void skip_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002924{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002925 void *vaddr = request->ring->vaddr;
2926 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002927
Chris Wilson821ed7d2016-09-09 14:11:53 +01002928 /* As this request likely depends on state from the lost
2929 * context, clear out all the user operations leaving the
2930 * breadcrumb at the end (so we get the fence notifications).
2931 */
2932 head = request->head;
2933 if (request->postfix < head) {
2934 memset(vaddr + head, 0, request->ring->size - head);
2935 head = 0;
2936 }
2937 memset(vaddr + head, 0, request->postfix - head);
Chris Wilsonc0d5f322017-01-10 17:22:43 +00002938
2939 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson4db080f2013-12-04 11:37:09 +00002940}
2941
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002942static void engine_skip_context(struct drm_i915_gem_request *request)
2943{
2944 struct intel_engine_cs *engine = request->engine;
2945 struct i915_gem_context *hung_ctx = request->ctx;
2946 struct intel_timeline *timeline;
2947 unsigned long flags;
2948
2949 timeline = i915_gem_context_lookup_timeline(hung_ctx, engine);
2950
2951 spin_lock_irqsave(&engine->timeline->lock, flags);
2952 spin_lock(&timeline->lock);
2953
2954 list_for_each_entry_continue(request, &engine->timeline->requests, link)
2955 if (request->ctx == hung_ctx)
2956 skip_request(request);
2957
2958 list_for_each_entry(request, &timeline->requests, link)
2959 skip_request(request);
2960
2961 spin_unlock(&timeline->lock);
2962 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2963}
2964
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002965/* Returns the request if it was guilty of the hang */
2966static struct drm_i915_gem_request *
2967i915_gem_reset_request(struct intel_engine_cs *engine,
2968 struct drm_i915_gem_request *request)
Mika Kuoppala61da5362017-01-17 17:59:05 +02002969{
Mika Kuoppala71895a02017-01-17 17:59:07 +02002970 /* The guilty request will get skipped on a hung engine.
2971 *
2972 * Users of client default contexts do not rely on logical
2973 * state preserved between batches so it is safe to execute
2974 * queued requests following the hang. Non default contexts
2975 * rely on preserved state, so skipping a batch loses the
2976 * evolution of the state and it needs to be considered corrupted.
2977 * Executing more queued batches on top of corrupted state is
2978 * risky. But we take the risk by trying to advance through
2979 * the queued requests in order to make the client behaviour
2980 * more predictable around resets, by not throwing away random
2981 * amount of batches it has prepared for execution. Sophisticated
2982 * clients can use gem_reset_stats_ioctl and dma fence status
2983 * (exported via sync_file info ioctl on explicit fences) to observe
2984 * when it loses the context state and should rebuild accordingly.
2985 *
2986 * The context ban, and ultimately the client ban, mechanism are safety
2987 * valves if client submission ends up resulting in nothing more than
2988 * subsequent hangs.
2989 */
2990
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002991 if (engine_stalled(engine)) {
Mika Kuoppala61da5362017-01-17 17:59:05 +02002992 i915_gem_context_mark_guilty(request->ctx);
2993 skip_request(request);
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002994
2995 /* If this context is now banned, skip all pending requests. */
2996 if (i915_gem_context_is_banned(request->ctx))
2997 engine_skip_context(request);
Mika Kuoppala61da5362017-01-17 17:59:05 +02002998 } else {
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002999 /*
3000 * Since this is not the hung engine, it may have advanced
3001 * since the hang declaration. Double check by refinding
3002 * the active request at the time of the reset.
3003 */
3004 request = i915_gem_find_active_request(engine);
3005 if (request) {
3006 i915_gem_context_mark_innocent(request->ctx);
3007 dma_fence_set_error(&request->fence, -EAGAIN);
3008
3009 /* Rewind the engine to replay the incomplete rq */
3010 spin_lock_irq(&engine->timeline->lock);
3011 request = list_prev_entry(request, link);
3012 if (&request->link == &engine->timeline->requests)
3013 request = NULL;
3014 spin_unlock_irq(&engine->timeline->lock);
3015 }
Mika Kuoppala61da5362017-01-17 17:59:05 +02003016 }
3017
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003018 return request;
Mika Kuoppala61da5362017-01-17 17:59:05 +02003019}
3020
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003021void i915_gem_reset_engine(struct intel_engine_cs *engine,
3022 struct drm_i915_gem_request *request)
Chris Wilson4db080f2013-12-04 11:37:09 +00003023{
Chris Wilsoned454f22017-07-21 13:32:29 +01003024 engine->irq_posted = 0;
3025
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003026 if (request)
3027 request = i915_gem_reset_request(engine, request);
3028
3029 if (request) {
Chris Wilsonc0dcb202017-02-07 15:24:37 +00003030 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
3031 engine->name, request->global_seqno);
Chris Wilsonc0dcb202017-02-07 15:24:37 +00003032 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01003033
3034 /* Setup the CS to resume from the breadcrumb of the hung request */
3035 engine->reset_hw(engine, request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003036}
3037
Chris Wilsond8027092017-02-08 14:30:32 +00003038void i915_gem_reset(struct drm_i915_private *dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003039{
3040 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303041 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01003042
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003043 lockdep_assert_held(&dev_priv->drm.struct_mutex);
3044
Chris Wilson821ed7d2016-09-09 14:11:53 +01003045 i915_gem_retire_requests(dev_priv);
3046
Chris Wilson2ae55732017-02-12 17:20:02 +00003047 for_each_engine(engine, dev_priv, id) {
3048 struct i915_gem_context *ctx;
3049
Michel Thierryc64992e2017-06-20 10:57:44 +01003050 i915_gem_reset_engine(engine, engine->hangcheck.active_request);
Chris Wilson2ae55732017-02-12 17:20:02 +00003051 ctx = fetch_and_zero(&engine->last_retired_context);
3052 if (ctx)
3053 engine->context_unpin(engine, ctx);
3054 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01003055
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003056 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01003057
3058 if (dev_priv->gt.awake) {
3059 intel_sanitize_gt_powersave(dev_priv);
3060 intel_enable_gt_powersave(dev_priv);
3061 if (INTEL_GEN(dev_priv) >= 6)
3062 gen6_rps_busy(dev_priv);
3063 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01003064}
3065
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003066void i915_gem_reset_finish_engine(struct intel_engine_cs *engine)
3067{
Mika Kuoppalab620e872017-09-22 15:43:03 +03003068 tasklet_enable(&engine->execlists.irq_tasklet);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003069 kthread_unpark(engine->breadcrumbs.signaler);
Chris Wilson1749d902017-10-09 12:02:59 +01003070
3071 intel_uncore_forcewake_put(engine->i915, FORCEWAKE_ALL);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003072}
3073
Chris Wilsond8027092017-02-08 14:30:32 +00003074void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
3075{
Chris Wilson1f7b8472017-02-08 14:30:33 +00003076 struct intel_engine_cs *engine;
3077 enum intel_engine_id id;
3078
Chris Wilsond8027092017-02-08 14:30:32 +00003079 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson1f7b8472017-02-08 14:30:33 +00003080
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003081 for_each_engine(engine, dev_priv, id) {
Michel Thierryc64992e2017-06-20 10:57:44 +01003082 engine->hangcheck.active_request = NULL;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003083 i915_gem_reset_finish_engine(engine);
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003084 }
Chris Wilsond8027092017-02-08 14:30:32 +00003085}
3086
Chris Wilson821ed7d2016-09-09 14:11:53 +01003087static void nop_submit_request(struct drm_i915_gem_request *request)
3088{
Chris Wilson8d550822017-10-06 12:56:17 +01003089 unsigned long flags;
3090
Chris Wilsonbf2eac32017-07-21 13:32:28 +01003091 GEM_BUG_ON(!i915_terminally_wedged(&request->i915->gpu_error));
Chris Wilson3cd94422017-01-10 17:22:45 +00003092 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson8d550822017-10-06 12:56:17 +01003093
3094 spin_lock_irqsave(&request->engine->timeline->lock, flags);
3095 __i915_gem_request_submit(request);
Chris Wilson3dcf93f2016-11-22 14:41:20 +00003096 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson8d550822017-10-06 12:56:17 +01003097 spin_unlock_irqrestore(&request->engine->timeline->lock, flags);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003098}
3099
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003100static void engine_set_wedged(struct intel_engine_cs *engine)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003101{
Chris Wilson20e49332016-11-22 14:41:21 +00003102 /* We need to be sure that no thread is running the old callback as
3103 * we install the nop handler (otherwise we would submit a request
3104 * to hardware that will never complete). In order to prevent this
3105 * race, we wait until the machine is idle before making the swap
3106 * (using stop_machine()).
3107 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01003108 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01003109
Chris Wilson3cd94422017-01-10 17:22:45 +00003110 /* Mark all executing requests as skipped */
Chris Wilson27a5f612017-09-15 18:31:00 +01003111 engine->cancel_requests(engine);
Chris Wilson5e32d742017-07-21 13:32:25 +01003112
3113 /* Mark all pending requests as complete so that any concurrent
3114 * (lockless) lookup doesn't try and wait upon the request as we
3115 * reset it.
3116 */
3117 intel_engine_init_global_seqno(engine,
3118 intel_engine_last_submit(engine));
Eric Anholt673a3942008-07-30 12:06:12 -07003119}
3120
Chris Wilson20e49332016-11-22 14:41:21 +00003121static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07003122{
Chris Wilson20e49332016-11-22 14:41:21 +00003123 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003124 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303125 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07003126
Chris Wilson20e49332016-11-22 14:41:21 +00003127 for_each_engine(engine, i915, id)
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003128 engine_set_wedged(engine);
Chris Wilson20e49332016-11-22 14:41:21 +00003129
Chris Wilson3d7adbb2017-07-21 13:32:27 +01003130 set_bit(I915_WEDGED, &i915->gpu_error.flags);
3131 wake_up_all(&i915->gpu_error.reset_queue);
3132
Chris Wilson20e49332016-11-22 14:41:21 +00003133 return 0;
3134}
3135
3136void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
3137{
Chris Wilson20e49332016-11-22 14:41:21 +00003138 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003139}
3140
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003141bool i915_gem_unset_wedged(struct drm_i915_private *i915)
3142{
3143 struct i915_gem_timeline *tl;
3144 int i;
3145
3146 lockdep_assert_held(&i915->drm.struct_mutex);
3147 if (!test_bit(I915_WEDGED, &i915->gpu_error.flags))
3148 return true;
3149
3150 /* Before unwedging, make sure that all pending operations
3151 * are flushed and errored out - we may have requests waiting upon
3152 * third party fences. We marked all inflight requests as EIO, and
3153 * every execbuf since returned EIO, for consistency we want all
3154 * the currently pending requests to also be marked as EIO, which
3155 * is done inside our nop_submit_request - and so we must wait.
3156 *
3157 * No more can be submitted until we reset the wedged bit.
3158 */
3159 list_for_each_entry(tl, &i915->gt.timelines, link) {
3160 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3161 struct drm_i915_gem_request *rq;
3162
3163 rq = i915_gem_active_peek(&tl->engine[i].last_request,
3164 &i915->drm.struct_mutex);
3165 if (!rq)
3166 continue;
3167
3168 /* We can't use our normal waiter as we want to
3169 * avoid recursively trying to handle the current
3170 * reset. The basic dma_fence_default_wait() installs
3171 * a callback for dma_fence_signal(), which is
3172 * triggered by our nop handler (indirectly, the
3173 * callback enables the signaler thread which is
3174 * woken by the nop_submit_request() advancing the seqno
3175 * and when the seqno passes the fence, the signaler
3176 * then signals the fence waking us up).
3177 */
3178 if (dma_fence_default_wait(&rq->fence, true,
3179 MAX_SCHEDULE_TIMEOUT) < 0)
3180 return false;
3181 }
3182 }
3183
3184 /* Undo nop_submit_request. We prevent all new i915 requests from
3185 * being queued (by disallowing execbuf whilst wedged) so having
3186 * waited for all active requests above, we know the system is idle
3187 * and do not have to worry about a thread being inside
3188 * engine->submit_request() as we swap over. So unlike installing
3189 * the nop_submit_request on reset, we can do this from normal
3190 * context and do not require stop_machine().
3191 */
3192 intel_engines_reset_default_submission(i915);
Chris Wilson36703e72017-06-22 11:56:25 +01003193 i915_gem_contexts_lost(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003194
3195 smp_mb__before_atomic(); /* complete takeover before enabling execbuf */
3196 clear_bit(I915_WEDGED, &i915->gpu_error.flags);
3197
3198 return true;
3199}
3200
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003201static void
Eric Anholt673a3942008-07-30 12:06:12 -07003202i915_gem_retire_work_handler(struct work_struct *work)
3203{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003204 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003205 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003206 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07003207
Chris Wilson891b48c2010-09-29 12:26:37 +01003208 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003209 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003210 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003211 mutex_unlock(&dev->struct_mutex);
3212 }
Chris Wilson67d97da2016-07-04 08:08:31 +01003213
3214 /* Keep the retire handler running until we are finally idle.
3215 * We do not need to do this test under locking as in the worst-case
3216 * we queue the retire worker once too often.
3217 */
Chris Wilsonc9615612016-07-09 10:12:06 +01003218 if (READ_ONCE(dev_priv->gt.awake)) {
3219 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01003220 queue_delayed_work(dev_priv->wq,
3221 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01003222 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01003223 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003224}
Chris Wilson891b48c2010-09-29 12:26:37 +01003225
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003226static void
3227i915_gem_idle_work_handler(struct work_struct *work)
3228{
3229 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003230 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003231 struct drm_device *dev = &dev_priv->drm;
Chris Wilson67d97da2016-07-04 08:08:31 +01003232 bool rearm_hangcheck;
3233
3234 if (!READ_ONCE(dev_priv->gt.awake))
3235 return;
3236
Imre Deak0cb56702016-11-07 11:20:04 +02003237 /*
3238 * Wait for last execlists context complete, but bail out in case a
3239 * new request is submitted.
3240 */
Chris Wilson8490ae202017-03-30 15:50:37 +01003241 wait_for(intel_engines_are_idle(dev_priv), 10);
Chris Wilson28176ef2016-10-28 13:58:56 +01003242 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01003243 return;
3244
3245 rearm_hangcheck =
3246 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3247
3248 if (!mutex_trylock(&dev->struct_mutex)) {
3249 /* Currently busy, come back later */
3250 mod_delayed_work(dev_priv->wq,
3251 &dev_priv->gt.idle_work,
3252 msecs_to_jiffies(50));
3253 goto out_rearm;
3254 }
3255
Imre Deak93c97dc2016-11-07 11:20:03 +02003256 /*
3257 * New request retired after this work handler started, extend active
3258 * period until next instance of the work.
3259 */
3260 if (work_pending(work))
3261 goto out_unlock;
3262
Chris Wilson28176ef2016-10-28 13:58:56 +01003263 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01003264 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003265
Chris Wilson05425242017-03-03 12:19:47 +00003266 if (wait_for(intel_engines_are_idle(dev_priv), 10))
Imre Deak0cb56702016-11-07 11:20:04 +02003267 DRM_ERROR("Timeout waiting for engines to idle\n");
3268
Chris Wilson6c067572017-05-17 13:10:03 +01003269 intel_engines_mark_idle(dev_priv);
Chris Wilson47979482017-05-03 10:39:21 +01003270 i915_gem_timelines_mark_idle(dev_priv);
Zou Nan hai852835f2010-05-21 09:08:56 +08003271
Chris Wilson67d97da2016-07-04 08:08:31 +01003272 GEM_BUG_ON(!dev_priv->gt.awake);
3273 dev_priv->gt.awake = false;
3274 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01003275
Chris Wilson67d97da2016-07-04 08:08:31 +01003276 if (INTEL_GEN(dev_priv) >= 6)
3277 gen6_rps_idle(dev_priv);
3278 intel_runtime_pm_put(dev_priv);
3279out_unlock:
3280 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003281
Chris Wilson67d97da2016-07-04 08:08:31 +01003282out_rearm:
3283 if (rearm_hangcheck) {
3284 GEM_BUG_ON(!dev_priv->gt.awake);
3285 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003286 }
Eric Anholt673a3942008-07-30 12:06:12 -07003287}
3288
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003289void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
3290{
Chris Wilsond1b48c12017-08-16 09:52:08 +01003291 struct drm_i915_private *i915 = to_i915(gem->dev);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003292 struct drm_i915_gem_object *obj = to_intel_bo(gem);
3293 struct drm_i915_file_private *fpriv = file->driver_priv;
Chris Wilsond1b48c12017-08-16 09:52:08 +01003294 struct i915_lut_handle *lut, *ln;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003295
Chris Wilsond1b48c12017-08-16 09:52:08 +01003296 mutex_lock(&i915->drm.struct_mutex);
3297
3298 list_for_each_entry_safe(lut, ln, &obj->lut_list, obj_link) {
3299 struct i915_gem_context *ctx = lut->ctx;
3300 struct i915_vma *vma;
3301
Chris Wilson432295d2017-08-22 12:05:15 +01003302 GEM_BUG_ON(ctx->file_priv == ERR_PTR(-EBADF));
Chris Wilsond1b48c12017-08-16 09:52:08 +01003303 if (ctx->file_priv != fpriv)
3304 continue;
3305
3306 vma = radix_tree_delete(&ctx->handles_vma, lut->handle);
Chris Wilson3ffff012017-08-22 12:05:17 +01003307 GEM_BUG_ON(vma->obj != obj);
3308
3309 /* We allow the process to have multiple handles to the same
3310 * vma, in the same fd namespace, by virtue of flink/open.
3311 */
3312 GEM_BUG_ON(!vma->open_count);
3313 if (!--vma->open_count && !i915_vma_is_ggtt(vma))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003314 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003315
Chris Wilsond1b48c12017-08-16 09:52:08 +01003316 list_del(&lut->obj_link);
3317 list_del(&lut->ctx_link);
Chris Wilson4ff4b442017-06-16 15:05:16 +01003318
Chris Wilsond1b48c12017-08-16 09:52:08 +01003319 kmem_cache_free(i915->luts, lut);
3320 __i915_gem_object_release_unless_active(obj);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003321 }
Chris Wilsond1b48c12017-08-16 09:52:08 +01003322
3323 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003324}
3325
Chris Wilsone95433c2016-10-28 13:58:27 +01003326static unsigned long to_wait_timeout(s64 timeout_ns)
3327{
3328 if (timeout_ns < 0)
3329 return MAX_SCHEDULE_TIMEOUT;
3330
3331 if (timeout_ns == 0)
3332 return 0;
3333
3334 return nsecs_to_jiffies_timeout(timeout_ns);
3335}
3336
Ben Widawsky5816d642012-04-11 11:18:19 -07003337/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003338 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003339 * @dev: drm device pointer
3340 * @data: ioctl data blob
3341 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003342 *
3343 * Returns 0 if successful, else an error is returned with the remaining time in
3344 * the timeout parameter.
3345 * -ETIME: object is still busy after timeout
3346 * -ERESTARTSYS: signal interrupted the wait
3347 * -ENONENT: object doesn't exist
3348 * Also possible, but rare:
Chris Wilsonb8050142017-08-11 11:57:31 +01003349 * -EAGAIN: incomplete, restart syscall
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003350 * -ENOMEM: damn
3351 * -ENODEV: Internal IRQ fail
3352 * -E?: The add request failed
3353 *
3354 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3355 * non-zero timeout parameter the wait ioctl will wait for the given number of
3356 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3357 * without holding struct_mutex the object may become re-busied before this
3358 * function completes. A similar but shorter * race condition exists in the busy
3359 * ioctl
3360 */
3361int
3362i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3363{
3364 struct drm_i915_gem_wait *args = data;
3365 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003366 ktime_t start;
3367 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003368
Daniel Vetter11b5d512014-09-29 15:31:26 +02003369 if (args->flags != 0)
3370 return -EINVAL;
3371
Chris Wilson03ac0642016-07-20 13:31:51 +01003372 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003373 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003374 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003375
Chris Wilsone95433c2016-10-28 13:58:27 +01003376 start = ktime_get();
3377
3378 ret = i915_gem_object_wait(obj,
3379 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3380 to_wait_timeout(args->timeout_ns),
3381 to_rps_client(file));
3382
3383 if (args->timeout_ns > 0) {
3384 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3385 if (args->timeout_ns < 0)
3386 args->timeout_ns = 0;
Chris Wilsonc1d20612017-02-16 12:54:41 +00003387
3388 /*
3389 * Apparently ktime isn't accurate enough and occasionally has a
3390 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
3391 * things up to make the test happy. We allow up to 1 jiffy.
3392 *
3393 * This is a regression from the timespec->ktime conversion.
3394 */
3395 if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns))
3396 args->timeout_ns = 0;
Chris Wilsonb8050142017-08-11 11:57:31 +01003397
3398 /* Asked to wait beyond the jiffie/scheduler precision? */
3399 if (ret == -ETIME && args->timeout_ns)
3400 ret = -EAGAIN;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003401 }
3402
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003403 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003404 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003405}
3406
Chris Wilson73cb9702016-10-28 13:58:46 +01003407static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003408{
Chris Wilson73cb9702016-10-28 13:58:46 +01003409 int ret, i;
3410
3411 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3412 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3413 if (ret)
3414 return ret;
3415 }
3416
3417 return 0;
3418}
3419
Chris Wilson25112b62017-03-30 15:50:39 +01003420static int wait_for_engines(struct drm_i915_private *i915)
3421{
Chris Wilsoncad99462017-08-26 12:09:33 +01003422 if (wait_for(intel_engines_are_idle(i915), 50)) {
3423 DRM_ERROR("Failed to idle engines, declaring wedged!\n");
3424 i915_gem_set_wedged(i915);
3425 return -EIO;
Chris Wilson25112b62017-03-30 15:50:39 +01003426 }
3427
3428 return 0;
3429}
3430
Chris Wilson73cb9702016-10-28 13:58:46 +01003431int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3432{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003433 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003434
Chris Wilson863e9fd2017-05-30 13:13:32 +01003435 /* If the device is asleep, we have no requests outstanding */
3436 if (!READ_ONCE(i915->gt.awake))
3437 return 0;
3438
Chris Wilson9caa34a2016-11-11 14:58:08 +00003439 if (flags & I915_WAIT_LOCKED) {
3440 struct i915_gem_timeline *tl;
3441
3442 lockdep_assert_held(&i915->drm.struct_mutex);
3443
3444 list_for_each_entry(tl, &i915->gt.timelines, link) {
3445 ret = wait_for_timeline(tl, flags);
3446 if (ret)
3447 return ret;
3448 }
Chris Wilson72022a72017-03-30 15:50:38 +01003449
3450 i915_gem_retire_requests(i915);
3451 GEM_BUG_ON(i915->gt.active_requests);
Chris Wilson25112b62017-03-30 15:50:39 +01003452
3453 ret = wait_for_engines(i915);
Chris Wilson9caa34a2016-11-11 14:58:08 +00003454 } else {
3455 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003456 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003457
Chris Wilson25112b62017-03-30 15:50:39 +01003458 return ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003459}
3460
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003461static void __i915_gem_object_flush_for_display(struct drm_i915_gem_object *obj)
3462{
Chris Wilsone27ab732017-06-15 13:38:49 +01003463 /*
3464 * We manually flush the CPU domain so that we can override and
3465 * force the flush for the display, and perform it asyncrhonously.
3466 */
3467 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
3468 if (obj->cache_dirty)
3469 i915_gem_clflush_object(obj, I915_CLFLUSH_FORCE);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003470 obj->base.write_domain = 0;
3471}
3472
3473void i915_gem_object_flush_if_display(struct drm_i915_gem_object *obj)
3474{
3475 if (!READ_ONCE(obj->pin_display))
3476 return;
3477
3478 mutex_lock(&obj->base.dev->struct_mutex);
3479 __i915_gem_object_flush_for_display(obj);
3480 mutex_unlock(&obj->base.dev->struct_mutex);
3481}
3482
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003483/**
Chris Wilsone22d8e32017-04-12 12:01:11 +01003484 * Moves a single object to the WC read, and possibly write domain.
3485 * @obj: object to act on
3486 * @write: ask for write access or read only
3487 *
3488 * This function returns when the move is complete, including waiting on
3489 * flushes to occur.
3490 */
3491int
3492i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write)
3493{
3494 int ret;
3495
3496 lockdep_assert_held(&obj->base.dev->struct_mutex);
3497
3498 ret = i915_gem_object_wait(obj,
3499 I915_WAIT_INTERRUPTIBLE |
3500 I915_WAIT_LOCKED |
3501 (write ? I915_WAIT_ALL : 0),
3502 MAX_SCHEDULE_TIMEOUT,
3503 NULL);
3504 if (ret)
3505 return ret;
3506
3507 if (obj->base.write_domain == I915_GEM_DOMAIN_WC)
3508 return 0;
3509
3510 /* Flush and acquire obj->pages so that we are coherent through
3511 * direct access in memory with previous cached writes through
3512 * shmemfs and that our cache domain tracking remains valid.
3513 * For example, if the obj->filp was moved to swap without us
3514 * being notified and releasing the pages, we would mistakenly
3515 * continue to assume that the obj remained out of the CPU cached
3516 * domain.
3517 */
3518 ret = i915_gem_object_pin_pages(obj);
3519 if (ret)
3520 return ret;
3521
3522 flush_write_domain(obj, ~I915_GEM_DOMAIN_WC);
3523
3524 /* Serialise direct access to this object with the barriers for
3525 * coherent writes from the GPU, by effectively invalidating the
3526 * WC domain upon first access.
3527 */
3528 if ((obj->base.read_domains & I915_GEM_DOMAIN_WC) == 0)
3529 mb();
3530
3531 /* It should now be out of any other write domains, and we can update
3532 * the domain values for our changes.
3533 */
3534 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_WC) != 0);
3535 obj->base.read_domains |= I915_GEM_DOMAIN_WC;
3536 if (write) {
3537 obj->base.read_domains = I915_GEM_DOMAIN_WC;
3538 obj->base.write_domain = I915_GEM_DOMAIN_WC;
3539 obj->mm.dirty = true;
3540 }
3541
3542 i915_gem_object_unpin_pages(obj);
3543 return 0;
3544}
3545
3546/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003547 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003548 * @obj: object to act on
3549 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003550 *
3551 * This function returns when the move is complete, including waiting on
3552 * flushes to occur.
3553 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003554int
Chris Wilson20217462010-11-23 15:26:33 +00003555i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003556{
Eric Anholte47c68e2008-11-14 13:35:19 -08003557 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003558
Chris Wilsone95433c2016-10-28 13:58:27 +01003559 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003560
Chris Wilsone95433c2016-10-28 13:58:27 +01003561 ret = i915_gem_object_wait(obj,
3562 I915_WAIT_INTERRUPTIBLE |
3563 I915_WAIT_LOCKED |
3564 (write ? I915_WAIT_ALL : 0),
3565 MAX_SCHEDULE_TIMEOUT,
3566 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003567 if (ret)
3568 return ret;
3569
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003570 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3571 return 0;
3572
Chris Wilson43566de2015-01-02 16:29:29 +05303573 /* Flush and acquire obj->pages so that we are coherent through
3574 * direct access in memory with previous cached writes through
3575 * shmemfs and that our cache domain tracking remains valid.
3576 * For example, if the obj->filp was moved to swap without us
3577 * being notified and releasing the pages, we would mistakenly
3578 * continue to assume that the obj remained out of the CPU cached
3579 * domain.
3580 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003581 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303582 if (ret)
3583 return ret;
3584
Chris Wilsonef749212017-04-12 12:01:10 +01003585 flush_write_domain(obj, ~I915_GEM_DOMAIN_GTT);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003586
Chris Wilsond0a57782012-10-09 19:24:37 +01003587 /* Serialise direct access to this object with the barriers for
3588 * coherent writes from the GPU, by effectively invalidating the
3589 * GTT domain upon first access.
3590 */
3591 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3592 mb();
3593
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003594 /* It should now be out of any other write domains, and we can update
3595 * the domain values for our changes.
3596 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003597 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003598 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003599 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003600 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3601 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003602 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003603 }
3604
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003605 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003606 return 0;
3607}
3608
Chris Wilsonef55f922015-10-09 14:11:27 +01003609/**
3610 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003611 * @obj: object to act on
3612 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003613 *
3614 * After this function returns, the object will be in the new cache-level
3615 * across all GTT and the contents of the backing storage will be coherent,
3616 * with respect to the new cache-level. In order to keep the backing storage
3617 * coherent for all users, we only allow a single cache level to be set
3618 * globally on the object and prevent it from being changed whilst the
3619 * hardware is reading from the object. That is if the object is currently
3620 * on the scanout it will be set to uncached (or equivalent display
3621 * cache coherency) and all non-MOCS GPU access will also be uncached so
3622 * that all direct access to the scanout remains coherent.
3623 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003624int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3625 enum i915_cache_level cache_level)
3626{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003627 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003628 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003629
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003630 lockdep_assert_held(&obj->base.dev->struct_mutex);
3631
Chris Wilsone4ffd172011-04-04 09:44:39 +01003632 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003633 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003634
Chris Wilsonef55f922015-10-09 14:11:27 +01003635 /* Inspect the list of currently bound VMA and unbind any that would
3636 * be invalid given the new cache-level. This is principally to
3637 * catch the issue of the CS prefetch crossing page boundaries and
3638 * reading an invalid PTE on older architectures.
3639 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003640restart:
3641 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003642 if (!drm_mm_node_allocated(&vma->node))
3643 continue;
3644
Chris Wilson20dfbde2016-08-04 16:32:30 +01003645 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003646 DRM_DEBUG("can not change the cache level of pinned objects\n");
3647 return -EBUSY;
3648 }
3649
Chris Wilsonaa653a62016-08-04 07:52:27 +01003650 if (i915_gem_valid_gtt_space(vma, cache_level))
3651 continue;
3652
3653 ret = i915_vma_unbind(vma);
3654 if (ret)
3655 return ret;
3656
3657 /* As unbinding may affect other elements in the
3658 * obj->vma_list (due to side-effects from retiring
3659 * an active vma), play safe and restart the iterator.
3660 */
3661 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003662 }
3663
Chris Wilsonef55f922015-10-09 14:11:27 +01003664 /* We can reuse the existing drm_mm nodes but need to change the
3665 * cache-level on the PTE. We could simply unbind them all and
3666 * rebind with the correct cache-level on next use. However since
3667 * we already have a valid slot, dma mapping, pages etc, we may as
3668 * rewrite the PTE in the belief that doing so tramples upon less
3669 * state and so involves less work.
3670 */
Chris Wilson15717de2016-08-04 07:52:26 +01003671 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003672 /* Before we change the PTE, the GPU must not be accessing it.
3673 * If we wait upon the object, we know that all the bound
3674 * VMA are no longer active.
3675 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003676 ret = i915_gem_object_wait(obj,
3677 I915_WAIT_INTERRUPTIBLE |
3678 I915_WAIT_LOCKED |
3679 I915_WAIT_ALL,
3680 MAX_SCHEDULE_TIMEOUT,
3681 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003682 if (ret)
3683 return ret;
3684
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003685 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3686 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003687 /* Access to snoopable pages through the GTT is
3688 * incoherent and on some machines causes a hard
3689 * lockup. Relinquish the CPU mmaping to force
3690 * userspace to refault in the pages and we can
3691 * then double check if the GTT mapping is still
3692 * valid for that pointer access.
3693 */
3694 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003695
Chris Wilsonef55f922015-10-09 14:11:27 +01003696 /* As we no longer need a fence for GTT access,
3697 * we can relinquish it now (and so prevent having
3698 * to steal a fence from someone else on the next
3699 * fence request). Note GPU activity would have
3700 * dropped the fence as all snoopable access is
3701 * supposed to be linear.
3702 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003703 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3704 ret = i915_vma_put_fence(vma);
3705 if (ret)
3706 return ret;
3707 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003708 } else {
3709 /* We either have incoherent backing store and
3710 * so no GTT access or the architecture is fully
3711 * coherent. In such cases, existing GTT mmaps
3712 * ignore the cache bit in the PTE and we can
3713 * rewrite it without confusing the GPU or having
3714 * to force userspace to fault back in its mmaps.
3715 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003716 }
3717
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003718 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003719 if (!drm_mm_node_allocated(&vma->node))
3720 continue;
3721
3722 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3723 if (ret)
3724 return ret;
3725 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003726 }
3727
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003728 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003729 vma->node.color = cache_level;
Chris Wilsonb8f55be2017-08-11 12:11:16 +01003730 i915_gem_object_set_cache_coherency(obj, cache_level);
Chris Wilsone27ab732017-06-15 13:38:49 +01003731 obj->cache_dirty = true; /* Always invalidate stale cachelines */
Chris Wilson2c225692013-08-09 12:26:45 +01003732
Chris Wilsone4ffd172011-04-04 09:44:39 +01003733 return 0;
3734}
3735
Ben Widawsky199adf42012-09-21 17:01:20 -07003736int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3737 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003738{
Ben Widawsky199adf42012-09-21 17:01:20 -07003739 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003740 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003741 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003742
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003743 rcu_read_lock();
3744 obj = i915_gem_object_lookup_rcu(file, args->handle);
3745 if (!obj) {
3746 err = -ENOENT;
3747 goto out;
3748 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003749
Chris Wilson651d7942013-08-08 14:41:10 +01003750 switch (obj->cache_level) {
3751 case I915_CACHE_LLC:
3752 case I915_CACHE_L3_LLC:
3753 args->caching = I915_CACHING_CACHED;
3754 break;
3755
Chris Wilson4257d3b2013-08-08 14:41:11 +01003756 case I915_CACHE_WT:
3757 args->caching = I915_CACHING_DISPLAY;
3758 break;
3759
Chris Wilson651d7942013-08-08 14:41:10 +01003760 default:
3761 args->caching = I915_CACHING_NONE;
3762 break;
3763 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003764out:
3765 rcu_read_unlock();
3766 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003767}
3768
Ben Widawsky199adf42012-09-21 17:01:20 -07003769int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3770 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003771{
Chris Wilson9c870d02016-10-24 13:42:15 +01003772 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003773 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003774 struct drm_i915_gem_object *obj;
3775 enum i915_cache_level level;
Chris Wilsond65415d2017-01-19 08:22:10 +00003776 int ret = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003777
Ben Widawsky199adf42012-09-21 17:01:20 -07003778 switch (args->caching) {
3779 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003780 level = I915_CACHE_NONE;
3781 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003782 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003783 /*
3784 * Due to a HW issue on BXT A stepping, GPU stores via a
3785 * snooped mapping may leave stale data in a corresponding CPU
3786 * cacheline, whereas normally such cachelines would get
3787 * invalidated.
3788 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003789 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003790 return -ENODEV;
3791
Chris Wilsone6994ae2012-07-10 10:27:08 +01003792 level = I915_CACHE_LLC;
3793 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003794 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003795 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003796 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003797 default:
3798 return -EINVAL;
3799 }
3800
Chris Wilsond65415d2017-01-19 08:22:10 +00003801 obj = i915_gem_object_lookup(file, args->handle);
3802 if (!obj)
3803 return -ENOENT;
3804
3805 if (obj->cache_level == level)
3806 goto out;
3807
3808 ret = i915_gem_object_wait(obj,
3809 I915_WAIT_INTERRUPTIBLE,
3810 MAX_SCHEDULE_TIMEOUT,
3811 to_rps_client(file));
3812 if (ret)
3813 goto out;
3814
Ben Widawsky3bc29132012-09-26 16:15:20 -07003815 ret = i915_mutex_lock_interruptible(dev);
3816 if (ret)
Chris Wilsond65415d2017-01-19 08:22:10 +00003817 goto out;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003818
3819 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003820 mutex_unlock(&dev->struct_mutex);
Chris Wilsond65415d2017-01-19 08:22:10 +00003821
3822out:
3823 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003824 return ret;
3825}
3826
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003827/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003828 * Prepare buffer for display plane (scanout, cursors, etc).
3829 * Can be called from an uninterruptible phase (modesetting) and allows
3830 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003831 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003832struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003833i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3834 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003835 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003836{
Chris Wilson058d88c2016-08-15 10:49:06 +01003837 struct i915_vma *vma;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003838 int ret;
3839
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003840 lockdep_assert_held(&obj->base.dev->struct_mutex);
3841
Chris Wilsoncc98b412013-08-09 12:25:09 +01003842 /* Mark the pin_display early so that we account for the
3843 * display coherency whilst setting up the cache domains.
3844 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003845 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003846
Eric Anholta7ef0642011-03-29 16:59:54 -07003847 /* The display engine is not coherent with the LLC cache on gen6. As
3848 * a result, we make sure that the pinning that is about to occur is
3849 * done with uncached PTEs. This is lowest common denominator for all
3850 * chipsets.
3851 *
3852 * However for gen6+, we could do better by using the GFDT bit instead
3853 * of uncaching, which would allow us to flush all the LLC-cached data
3854 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3855 */
Chris Wilson651d7942013-08-08 14:41:10 +01003856 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003857 HAS_WT(to_i915(obj->base.dev)) ?
3858 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003859 if (ret) {
3860 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003861 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003862 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003863
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003864 /* As the user may map the buffer once pinned in the display plane
3865 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003866 * always use map_and_fenceable for all scanout buffers. However,
3867 * it may simply be too big to fit into mappable, in which case
3868 * put it anyway and hope that userspace can cope (but always first
3869 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003870 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003871 vma = ERR_PTR(-ENOSPC);
Chris Wilson47a8e3f2017-01-14 00:28:27 +00003872 if (!view || view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson2efb8132016-08-18 17:17:06 +01003873 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3874 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003875 if (IS_ERR(vma)) {
3876 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3877 unsigned int flags;
3878
3879 /* Valleyview is definitely limited to scanning out the first
3880 * 512MiB. Lets presume this behaviour was inherited from the
3881 * g4x display engine and that all earlier gen are similarly
3882 * limited. Testing suggests that it is a little more
3883 * complicated than this. For example, Cherryview appears quite
3884 * happy to scanout from anywhere within its global aperture.
3885 */
3886 flags = 0;
3887 if (HAS_GMCH_DISPLAY(i915))
3888 flags = PIN_MAPPABLE;
3889 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3890 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003891 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003892 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003893
Chris Wilsond8923dc2016-08-18 17:17:07 +01003894 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3895
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003896 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003897 __i915_gem_object_flush_for_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +00003898 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003899
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003900 /* It should now be out of any other write domains, and we can update
3901 * the domain values for our changes.
3902 */
Chris Wilson05394f32010-11-08 19:18:58 +00003903 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003904
Chris Wilson058d88c2016-08-15 10:49:06 +01003905 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003906
3907err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003908 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003909 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003910}
3911
3912void
Chris Wilson058d88c2016-08-15 10:49:06 +01003913i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003914{
Chris Wilson49d73912016-11-29 09:50:08 +00003915 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003916
Chris Wilson058d88c2016-08-15 10:49:06 +01003917 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003918 return;
3919
Chris Wilsond8923dc2016-08-18 17:17:07 +01003920 if (--vma->obj->pin_display == 0)
Chris Wilsonf51455d2017-01-10 14:47:34 +00003921 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003922
Chris Wilson383d5822016-08-18 17:17:08 +01003923 /* Bump the LRU to try and avoid premature eviction whilst flipping */
Chris Wilsonbefedbb2017-01-19 19:26:55 +00003924 i915_gem_object_bump_inactive_ggtt(vma->obj);
Chris Wilson383d5822016-08-18 17:17:08 +01003925
Chris Wilson058d88c2016-08-15 10:49:06 +01003926 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003927}
3928
Eric Anholte47c68e2008-11-14 13:35:19 -08003929/**
3930 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003931 * @obj: object to act on
3932 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003933 *
3934 * This function returns when the move is complete, including waiting on
3935 * flushes to occur.
3936 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003937int
Chris Wilson919926a2010-11-12 13:42:53 +00003938i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003939{
Eric Anholte47c68e2008-11-14 13:35:19 -08003940 int ret;
3941
Chris Wilsone95433c2016-10-28 13:58:27 +01003942 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003943
Chris Wilsone95433c2016-10-28 13:58:27 +01003944 ret = i915_gem_object_wait(obj,
3945 I915_WAIT_INTERRUPTIBLE |
3946 I915_WAIT_LOCKED |
3947 (write ? I915_WAIT_ALL : 0),
3948 MAX_SCHEDULE_TIMEOUT,
3949 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003950 if (ret)
3951 return ret;
3952
Chris Wilsonef749212017-04-12 12:01:10 +01003953 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003954
Eric Anholte47c68e2008-11-14 13:35:19 -08003955 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003956 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson57822dc2017-02-22 11:40:48 +00003957 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
Chris Wilson05394f32010-11-08 19:18:58 +00003958 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003959 }
3960
3961 /* It should now be out of any other write domains, and we can update
3962 * the domain values for our changes.
3963 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003964 GEM_BUG_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003965
3966 /* If we're writing through the CPU, then the GPU read domains will
3967 * need to be invalidated at next use.
3968 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003969 if (write)
3970 __start_cpu_write(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003971
3972 return 0;
3973}
3974
Eric Anholt673a3942008-07-30 12:06:12 -07003975/* Throttle our rendering by waiting until the ring has completed our requests
3976 * emitted over 20 msec ago.
3977 *
Eric Anholtb9624422009-06-03 07:27:35 +00003978 * Note that if we were to use the current jiffies each time around the loop,
3979 * we wouldn't escape the function with any frames outstanding if the time to
3980 * render a frame was over 20ms.
3981 *
Eric Anholt673a3942008-07-30 12:06:12 -07003982 * This should get us reasonable parallelism between CPU and GPU but also
3983 * relatively low latency when blocking on a particular request to finish.
3984 */
3985static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003986i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003987{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003988 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003989 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003990 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003991 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003992 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003993
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003994 /* ABI: return -EIO if already wedged */
3995 if (i915_terminally_wedged(&dev_priv->gpu_error))
3996 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003997
Chris Wilson1c255952010-09-26 11:03:27 +01003998 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003999 list_for_each_entry(request, &file_priv->mm.request_list, client_link) {
Eric Anholtb9624422009-06-03 07:27:35 +00004000 if (time_after_eq(request->emitted_jiffies, recent_enough))
4001 break;
4002
Chris Wilsonc8659ef2017-03-02 12:25:25 +00004003 if (target) {
4004 list_del(&target->client_link);
4005 target->file_priv = NULL;
4006 }
John Harrisonfcfa423c2015-05-29 17:44:12 +01004007
John Harrison54fb2412014-11-24 18:49:27 +00004008 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004009 }
John Harrisonff865882014-11-24 18:49:28 +00004010 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01004011 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004012 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004013
John Harrison54fb2412014-11-24 18:49:27 +00004014 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004015 return 0;
4016
Chris Wilsone95433c2016-10-28 13:58:27 +01004017 ret = i915_wait_request(target,
4018 I915_WAIT_INTERRUPTIBLE,
4019 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01004020 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00004021
Chris Wilsone95433c2016-10-28 13:58:27 +01004022 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004023}
4024
Chris Wilson058d88c2016-08-15 10:49:06 +01004025struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004026i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4027 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01004028 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01004029 u64 alignment,
4030 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004031{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004032 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
4033 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01004034 struct i915_vma *vma;
4035 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004036
Chris Wilson4c7d62c2016-10-28 13:58:32 +01004037 lockdep_assert_held(&obj->base.dev->struct_mutex);
4038
Chris Wilson43ae70d2017-10-09 09:44:01 +01004039 if (!view && flags & PIN_MAPPABLE) {
4040 /* If the required space is larger than the available
4041 * aperture, we will not able to find a slot for the
4042 * object and unbinding the object now will be in
4043 * vain. Worse, doing so may cause us to ping-pong
4044 * the object in and out of the Global GTT and
4045 * waste a lot of cycles under the mutex.
4046 */
4047 if (obj->base.size > dev_priv->ggtt.mappable_end)
4048 return ERR_PTR(-E2BIG);
4049
4050 /* If NONBLOCK is set the caller is optimistically
4051 * trying to cache the full object within the mappable
4052 * aperture, and *must* have a fallback in place for
4053 * situations where we cannot bind the object. We
4054 * can be a little more lax here and use the fallback
4055 * more often to avoid costly migrations of ourselves
4056 * and other objects within the aperture.
4057 *
4058 * Half-the-aperture is used as a simple heuristic.
4059 * More interesting would to do search for a free
4060 * block prior to making the commitment to unbind.
4061 * That caters for the self-harm case, and with a
4062 * little more heuristics (e.g. NOFAULT, NOEVICT)
4063 * we could try to minimise harm to others.
4064 */
4065 if (flags & PIN_NONBLOCK &&
4066 obj->base.size > dev_priv->ggtt.mappable_end / 2)
4067 return ERR_PTR(-ENOSPC);
4068 }
4069
Chris Wilson718659a2017-01-16 15:21:28 +00004070 vma = i915_vma_instance(obj, vm, view);
Chris Wilsone0216b72017-01-19 19:26:57 +00004071 if (unlikely(IS_ERR(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01004072 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01004073
4074 if (i915_vma_misplaced(vma, size, alignment, flags)) {
Chris Wilson43ae70d2017-10-09 09:44:01 +01004075 if (flags & PIN_NONBLOCK) {
4076 if (i915_vma_is_pinned(vma) || i915_vma_is_active(vma))
4077 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01004078
Chris Wilson43ae70d2017-10-09 09:44:01 +01004079 if (flags & PIN_MAPPABLE &&
Chris Wilson944397f2017-01-09 16:16:11 +00004080 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004081 return ERR_PTR(-ENOSPC);
4082 }
4083
Chris Wilson59bfa122016-08-04 16:32:31 +01004084 WARN(i915_vma_is_pinned(vma),
4085 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01004086 " offset=%08x, req.alignment=%llx,"
4087 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
4088 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01004089 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01004090 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01004091 ret = i915_vma_unbind(vma);
4092 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01004093 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01004094 }
4095
Chris Wilson058d88c2016-08-15 10:49:06 +01004096 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
4097 if (ret)
4098 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004099
Chris Wilson058d88c2016-08-15 10:49:06 +01004100 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004101}
4102
Chris Wilsonedf6b762016-08-09 09:23:33 +01004103static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004104{
4105 /* Note that we could alias engines in the execbuf API, but
4106 * that would be very unwise as it prevents userspace from
4107 * fine control over engine selection. Ahem.
4108 *
4109 * This should be something like EXEC_MAX_ENGINE instead of
4110 * I915_NUM_ENGINES.
4111 */
4112 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
4113 return 0x10000 << id;
4114}
4115
4116static __always_inline unsigned int __busy_write_id(unsigned int id)
4117{
Chris Wilson70cb4722016-08-09 18:08:25 +01004118 /* The uABI guarantees an active writer is also amongst the read
4119 * engines. This would be true if we accessed the activity tracking
4120 * under the lock, but as we perform the lookup of the object and
4121 * its activity locklessly we can not guarantee that the last_write
4122 * being active implies that we have set the same engine flag from
4123 * last_read - hence we always set both read and write busy for
4124 * last_write.
4125 */
4126 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004127}
4128
Chris Wilsonedf6b762016-08-09 09:23:33 +01004129static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004130__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004131 unsigned int (*flag)(unsigned int id))
4132{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004133 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01004134
Chris Wilsond07f0e52016-10-28 13:58:44 +01004135 /* We have to check the current hw status of the fence as the uABI
4136 * guarantees forward progress. We could rely on the idle worker
4137 * to eventually flush us, but to minimise latency just ask the
4138 * hardware.
4139 *
4140 * Note we only report on the status of native fences.
4141 */
4142 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01004143 return 0;
4144
Chris Wilsond07f0e52016-10-28 13:58:44 +01004145 /* opencode to_request() in order to avoid const warnings */
4146 rq = container_of(fence, struct drm_i915_gem_request, fence);
4147 if (i915_gem_request_completed(rq))
4148 return 0;
4149
Chris Wilson1d39f282017-04-11 13:43:06 +01004150 return flag(rq->engine->uabi_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004151}
4152
Chris Wilsonedf6b762016-08-09 09:23:33 +01004153static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004154busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004155{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004156 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004157}
4158
Chris Wilsonedf6b762016-08-09 09:23:33 +01004159static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004160busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004161{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004162 if (!fence)
4163 return 0;
4164
4165 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004166}
4167
Eric Anholt673a3942008-07-30 12:06:12 -07004168int
Eric Anholt673a3942008-07-30 12:06:12 -07004169i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004170 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004171{
4172 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004173 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004174 struct reservation_object_list *list;
4175 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004176 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07004177
Chris Wilsond07f0e52016-10-28 13:58:44 +01004178 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004179 rcu_read_lock();
4180 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01004181 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004182 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004183
4184 /* A discrepancy here is that we do not report the status of
4185 * non-i915 fences, i.e. even though we may report the object as idle,
4186 * a call to set-domain may still stall waiting for foreign rendering.
4187 * This also means that wait-ioctl may report an object as busy,
4188 * where busy-ioctl considers it idle.
4189 *
4190 * We trade the ability to warn of foreign fences to report on which
4191 * i915 engines are active for the object.
4192 *
4193 * Alternatively, we can trade that extra information on read/write
4194 * activity with
4195 * args->busy =
4196 * !reservation_object_test_signaled_rcu(obj->resv, true);
4197 * to report the overall busyness. This is what the wait-ioctl does.
4198 *
4199 */
4200retry:
4201 seq = raw_read_seqcount(&obj->resv->seq);
4202
4203 /* Translate the exclusive fence to the READ *and* WRITE engine */
4204 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
4205
4206 /* Translate shared fences to READ set of engines */
4207 list = rcu_dereference(obj->resv->fence);
4208 if (list) {
4209 unsigned int shared_count = list->shared_count, i;
4210
4211 for (i = 0; i < shared_count; ++i) {
4212 struct dma_fence *fence =
4213 rcu_dereference(list->shared[i]);
4214
4215 args->busy |= busy_check_reader(fence);
4216 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004217 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004218
Chris Wilsond07f0e52016-10-28 13:58:44 +01004219 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
4220 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00004221
Chris Wilsond07f0e52016-10-28 13:58:44 +01004222 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004223out:
4224 rcu_read_unlock();
4225 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004226}
4227
4228int
4229i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4230 struct drm_file *file_priv)
4231{
Akshay Joshi0206e352011-08-16 15:34:10 -04004232 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004233}
4234
Chris Wilson3ef94da2009-09-14 16:50:29 +01004235int
4236i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4237 struct drm_file *file_priv)
4238{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004239 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004240 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004241 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004242 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004243
4244 switch (args->madv) {
4245 case I915_MADV_DONTNEED:
4246 case I915_MADV_WILLNEED:
4247 break;
4248 default:
4249 return -EINVAL;
4250 }
4251
Chris Wilson03ac0642016-07-20 13:31:51 +01004252 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004253 if (!obj)
4254 return -ENOENT;
4255
4256 err = mutex_lock_interruptible(&obj->mm.lock);
4257 if (err)
4258 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004259
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004260 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004261 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004262 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004263 if (obj->mm.madv == I915_MADV_WILLNEED) {
4264 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004265 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004266 obj->mm.quirked = false;
4267 }
4268 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00004269 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004270 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004271 obj->mm.quirked = true;
4272 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01004273 }
4274
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004275 if (obj->mm.madv != __I915_MADV_PURGED)
4276 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004277
Chris Wilson6c085a72012-08-20 11:40:46 +02004278 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004279 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004280 i915_gem_object_truncate(obj);
4281
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004282 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004283 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004284
Chris Wilson1233e2d2016-10-28 13:58:37 +01004285out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004286 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004287 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004288}
4289
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004290static void
4291frontbuffer_retire(struct i915_gem_active *active,
4292 struct drm_i915_gem_request *request)
4293{
4294 struct drm_i915_gem_object *obj =
4295 container_of(active, typeof(*obj), frontbuffer_write);
4296
Chris Wilsond59b21e2017-02-22 11:40:49 +00004297 intel_fb_obj_flush(obj, ORIGIN_CS);
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004298}
4299
Chris Wilson37e680a2012-06-07 15:38:42 +01004300void i915_gem_object_init(struct drm_i915_gem_object *obj,
4301 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004302{
Chris Wilson1233e2d2016-10-28 13:58:37 +01004303 mutex_init(&obj->mm.lock);
4304
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004305 INIT_LIST_HEAD(&obj->global_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004306 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilsond1b48c12017-08-16 09:52:08 +01004307 INIT_LIST_HEAD(&obj->lut_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004308 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004309
Chris Wilson37e680a2012-06-07 15:38:42 +01004310 obj->ops = ops;
4311
Chris Wilsond07f0e52016-10-28 13:58:44 +01004312 reservation_object_init(&obj->__builtin_resv);
4313 obj->resv = &obj->__builtin_resv;
4314
Chris Wilson50349242016-08-18 17:17:04 +01004315 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004316 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004317
4318 obj->mm.madv = I915_MADV_WILLNEED;
4319 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4320 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004321
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004322 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004323}
4324
Chris Wilson37e680a2012-06-07 15:38:42 +01004325static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00004326 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4327 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004328
Chris Wilson37e680a2012-06-07 15:38:42 +01004329 .get_pages = i915_gem_object_get_pages_gtt,
4330 .put_pages = i915_gem_object_put_pages_gtt,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004331
4332 .pwrite = i915_gem_object_pwrite_gtt,
Chris Wilson37e680a2012-06-07 15:38:42 +01004333};
4334
Matthew Auld465c4032017-10-06 23:18:14 +01004335static int i915_gem_object_create_shmem(struct drm_device *dev,
4336 struct drm_gem_object *obj,
4337 size_t size)
4338{
4339 struct drm_i915_private *i915 = to_i915(dev);
4340 unsigned long flags = VM_NORESERVE;
4341 struct file *filp;
4342
4343 drm_gem_private_object_init(dev, obj, size);
4344
4345 if (i915->mm.gemfs)
4346 filp = shmem_file_setup_with_mnt(i915->mm.gemfs, "i915", size,
4347 flags);
4348 else
4349 filp = shmem_file_setup("i915", size, flags);
4350
4351 if (IS_ERR(filp))
4352 return PTR_ERR(filp);
4353
4354 obj->filp = filp;
4355
4356 return 0;
4357}
4358
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004359struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004360i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004361{
Daniel Vetterc397b902010-04-09 19:05:07 +00004362 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004363 struct address_space *mapping;
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004364 unsigned int cache_level;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004365 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004366 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004367
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004368 /* There is a prevalence of the assumption that we fit the object's
4369 * page count inside a 32bit _signed_ variable. Let's document this and
4370 * catch if we ever need to fix it. In the meantime, if you do spot
4371 * such a local variable, please consider fixing!
4372 */
Tvrtko Ursulin7a3ee5d2017-03-30 17:31:30 +01004373 if (size >> PAGE_SHIFT > INT_MAX)
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004374 return ERR_PTR(-E2BIG);
4375
4376 if (overflows_type(size, obj->base.size))
4377 return ERR_PTR(-E2BIG);
4378
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004379 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004380 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004381 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004382
Matthew Auld465c4032017-10-06 23:18:14 +01004383 ret = i915_gem_object_create_shmem(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004384 if (ret)
4385 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004386
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004387 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004388 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004389 /* 965gm cannot relocate objects above 4GiB. */
4390 mask &= ~__GFP_HIGHMEM;
4391 mask |= __GFP_DMA32;
4392 }
4393
Al Viro93c76a32015-12-04 23:45:44 -05004394 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004395 mapping_set_gfp_mask(mapping, mask);
Chris Wilson4846bf02017-06-09 12:03:46 +01004396 GEM_BUG_ON(!(mapping_gfp_mask(mapping) & __GFP_RECLAIM));
Hugh Dickins5949eac2011-06-27 16:18:18 -07004397
Chris Wilson37e680a2012-06-07 15:38:42 +01004398 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004399
Daniel Vetterc397b902010-04-09 19:05:07 +00004400 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4401 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4402
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004403 if (HAS_LLC(dev_priv))
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004404 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004405 * cache) for about a 10% performance improvement
4406 * compared to uncached. Graphics requests other than
4407 * display scanout are coherent with the CPU in
4408 * accessing this cache. This means in this mode we
4409 * don't need to clflush on the CPU side, and on the
4410 * GPU side we only need to flush internal caches to
4411 * get data visible to the CPU.
4412 *
4413 * However, we maintain the display planes as UC, and so
4414 * need to rebind when first used as such.
4415 */
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004416 cache_level = I915_CACHE_LLC;
4417 else
4418 cache_level = I915_CACHE_NONE;
Eric Anholta1871112011-03-29 16:59:55 -07004419
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004420 i915_gem_object_set_cache_coherency(obj, cache_level);
Chris Wilsone27ab732017-06-15 13:38:49 +01004421
Daniel Vetterd861e332013-07-24 23:25:03 +02004422 trace_i915_gem_object_create(obj);
4423
Chris Wilson05394f32010-11-08 19:18:58 +00004424 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004425
4426fail:
4427 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004428 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004429}
4430
Chris Wilson340fbd82014-05-22 09:16:52 +01004431static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4432{
4433 /* If we are the last user of the backing storage (be it shmemfs
4434 * pages or stolen etc), we know that the pages are going to be
4435 * immediately released. In this case, we can then skip copying
4436 * back the contents from the GPU.
4437 */
4438
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004439 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004440 return false;
4441
4442 if (obj->base.filp == NULL)
4443 return true;
4444
4445 /* At first glance, this looks racy, but then again so would be
4446 * userspace racing mmap against close. However, the first external
4447 * reference to the filp can only be obtained through the
4448 * i915_gem_mmap_ioctl() which safeguards us against the user
4449 * acquiring such a reference whilst we are in the middle of
4450 * freeing the object.
4451 */
4452 return atomic_long_read(&obj->base.filp->f_count) == 1;
4453}
4454
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004455static void __i915_gem_free_objects(struct drm_i915_private *i915,
4456 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004457{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004458 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004459
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004460 mutex_lock(&i915->drm.struct_mutex);
4461 intel_runtime_pm_get(i915);
4462 llist_for_each_entry(obj, freed, freed) {
4463 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004464
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004465 trace_i915_gem_object_destroy(obj);
4466
4467 GEM_BUG_ON(i915_gem_object_is_active(obj));
4468 list_for_each_entry_safe(vma, vn,
4469 &obj->vma_list, obj_link) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004470 GEM_BUG_ON(i915_vma_is_active(vma));
4471 vma->flags &= ~I915_VMA_PIN_MASK;
4472 i915_vma_close(vma);
4473 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004474 GEM_BUG_ON(!list_empty(&obj->vma_list));
4475 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004476
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004477 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004478 }
4479 intel_runtime_pm_put(i915);
4480 mutex_unlock(&i915->drm.struct_mutex);
4481
Chris Wilsonf2be9d62017-04-07 11:25:52 +01004482 cond_resched();
4483
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004484 llist_for_each_entry_safe(obj, on, freed, freed) {
4485 GEM_BUG_ON(obj->bind_count);
Chris Wilsona65adaf2017-10-09 09:43:57 +01004486 GEM_BUG_ON(obj->userfault_count);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004487 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
Chris Wilson67b48042017-08-22 12:05:16 +01004488 GEM_BUG_ON(!list_empty(&obj->lut_list));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004489
4490 if (obj->ops->release)
4491 obj->ops->release(obj);
4492
4493 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4494 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004495 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004496 GEM_BUG_ON(obj->mm.pages);
4497
4498 if (obj->base.import_attach)
4499 drm_prime_gem_destroy(&obj->base, NULL);
4500
Chris Wilsond07f0e52016-10-28 13:58:44 +01004501 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004502 drm_gem_object_release(&obj->base);
4503 i915_gem_info_remove_obj(i915, obj->base.size);
4504
4505 kfree(obj->bit_17);
4506 i915_gem_object_free(obj);
4507 }
4508}
4509
4510static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4511{
4512 struct llist_node *freed;
4513
4514 freed = llist_del_all(&i915->mm.free_list);
4515 if (unlikely(freed))
4516 __i915_gem_free_objects(i915, freed);
4517}
4518
4519static void __i915_gem_free_work(struct work_struct *work)
4520{
4521 struct drm_i915_private *i915 =
4522 container_of(work, struct drm_i915_private, mm.free_work);
4523 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004524
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004525 /* All file-owned VMA should have been released by this point through
4526 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4527 * However, the object may also be bound into the global GTT (e.g.
4528 * older GPUs without per-process support, or for direct access through
4529 * the GTT either for the user or for scanout). Those VMA still need to
4530 * unbound now.
4531 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004532
Chris Wilson5ad08be2017-04-07 11:25:51 +01004533 while ((freed = llist_del_all(&i915->mm.free_list))) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004534 __i915_gem_free_objects(i915, freed);
Chris Wilson5ad08be2017-04-07 11:25:51 +01004535 if (need_resched())
4536 break;
4537 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004538}
4539
4540static void __i915_gem_free_object_rcu(struct rcu_head *head)
4541{
4542 struct drm_i915_gem_object *obj =
4543 container_of(head, typeof(*obj), rcu);
4544 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4545
4546 /* We can't simply use call_rcu() from i915_gem_free_object()
4547 * as we need to block whilst unbinding, and the call_rcu
4548 * task may be called from softirq context. So we take a
4549 * detour through a worker.
4550 */
4551 if (llist_add(&obj->freed, &i915->mm.free_list))
4552 schedule_work(&i915->mm.free_work);
4553}
4554
4555void i915_gem_free_object(struct drm_gem_object *gem_obj)
4556{
4557 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4558
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004559 if (obj->mm.quirked)
4560 __i915_gem_object_unpin_pages(obj);
4561
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004562 if (discard_backing_storage(obj))
4563 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004564
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004565 /* Before we free the object, make sure any pure RCU-only
4566 * read-side critical sections are complete, e.g.
4567 * i915_gem_busy_ioctl(). For the corresponding synchronized
4568 * lookup see i915_gem_object_lookup_rcu().
4569 */
4570 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004571}
4572
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004573void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4574{
4575 lockdep_assert_held(&obj->base.dev->struct_mutex);
4576
Chris Wilsond1b48c12017-08-16 09:52:08 +01004577 if (!i915_gem_object_has_active_reference(obj) &&
4578 i915_gem_object_is_active(obj))
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004579 i915_gem_object_set_active_reference(obj);
4580 else
4581 i915_gem_object_put(obj);
4582}
4583
Chris Wilson3033aca2016-10-28 13:58:47 +01004584static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4585{
4586 struct intel_engine_cs *engine;
4587 enum intel_engine_id id;
4588
4589 for_each_engine(engine, dev_priv, id)
Chris Wilsonf131e352016-12-29 14:40:37 +00004590 GEM_BUG_ON(engine->last_retired_context &&
4591 !i915_gem_context_is_kernel(engine->last_retired_context));
Chris Wilson3033aca2016-10-28 13:58:47 +01004592}
4593
Chris Wilson24145512017-01-24 11:01:35 +00004594void i915_gem_sanitize(struct drm_i915_private *i915)
4595{
Chris Wilsonf36325f2017-08-26 12:09:34 +01004596 if (i915_terminally_wedged(&i915->gpu_error)) {
4597 mutex_lock(&i915->drm.struct_mutex);
4598 i915_gem_unset_wedged(i915);
4599 mutex_unlock(&i915->drm.struct_mutex);
4600 }
4601
Chris Wilson24145512017-01-24 11:01:35 +00004602 /*
4603 * If we inherit context state from the BIOS or earlier occupants
4604 * of the GPU, the GPU may be in an inconsistent state when we
4605 * try to take over. The only way to remove the earlier state
4606 * is by resetting. However, resetting on earlier gen is tricky as
4607 * it may impact the display and we are uncertain about the stability
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004608 * of the reset, so this could be applied to even earlier gen.
Chris Wilson24145512017-01-24 11:01:35 +00004609 */
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004610 if (INTEL_GEN(i915) >= 5) {
Chris Wilson24145512017-01-24 11:01:35 +00004611 int reset = intel_gpu_reset(i915, ALL_ENGINES);
4612 WARN_ON(reset && reset != -ENODEV);
4613 }
4614}
4615
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004616int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004617{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004618 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004619 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004620
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004621 intel_runtime_pm_get(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01004622 intel_suspend_gt_powersave(dev_priv);
4623
Chris Wilson45c5f202013-10-16 11:50:01 +01004624 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004625
4626 /* We have to flush all the executing contexts to main memory so
4627 * that they can saved in the hibernation image. To ensure the last
4628 * context image is coherent, we have to switch away from it. That
4629 * leaves the dev_priv->kernel_context still active when
4630 * we actually suspend, and its image in memory may not match the GPU
4631 * state. Fortunately, the kernel_context is disposable and we do
4632 * not rely on its state.
4633 */
4634 ret = i915_gem_switch_to_kernel_context(dev_priv);
4635 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004636 goto err_unlock;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004637
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004638 ret = i915_gem_wait_for_idle(dev_priv,
4639 I915_WAIT_INTERRUPTIBLE |
4640 I915_WAIT_LOCKED);
Chris Wilsoncad99462017-08-26 12:09:33 +01004641 if (ret && ret != -EIO)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004642 goto err_unlock;
Chris Wilsonf7403342013-09-13 23:57:04 +01004643
Chris Wilson3033aca2016-10-28 13:58:47 +01004644 assert_kernel_context_is_current(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +01004645 i915_gem_contexts_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004646 mutex_unlock(&dev->struct_mutex);
4647
Sagar Arun Kamble63987bf2017-04-05 15:51:50 +05304648 intel_guc_suspend(dev_priv);
4649
Chris Wilson737b1502015-01-26 18:03:03 +02004650 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004651 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004652
4653 /* As the idle_work is rearming if it detects a race, play safe and
4654 * repeat the flush until it is definitely idle.
4655 */
Chris Wilson7c262402017-10-06 11:40:38 +01004656 drain_delayed_work(&dev_priv->gt.idle_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004657
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004658 /* Assert that we sucessfully flushed all the work and
4659 * reset the GPU back to its idle, low power state.
4660 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004661 WARN_ON(dev_priv->gt.awake);
Chris Wilsonfc692bd2017-08-26 12:09:35 +01004662 if (WARN_ON(!intel_engines_are_idle(dev_priv)))
4663 i915_gem_set_wedged(dev_priv); /* no hope, discard everything */
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004664
Imre Deak1c777c52016-10-12 17:46:37 +03004665 /*
4666 * Neither the BIOS, ourselves or any other kernel
4667 * expects the system to be in execlists mode on startup,
4668 * so we need to reset the GPU back to legacy mode. And the only
4669 * known way to disable logical contexts is through a GPU reset.
4670 *
4671 * So in order to leave the system in a known default configuration,
4672 * always reset the GPU upon unload and suspend. Afterwards we then
4673 * clean up the GEM state tracking, flushing off the requests and
4674 * leaving the system in a known idle state.
4675 *
4676 * Note that is of the upmost importance that the GPU is idle and
4677 * all stray writes are flushed *before* we dismantle the backing
4678 * storage for the pinned objects.
4679 *
4680 * However, since we are uncertain that resetting the GPU on older
4681 * machines is a good idea, we don't - just in case it leaves the
4682 * machine in an unusable condition.
4683 */
Chris Wilson24145512017-01-24 11:01:35 +00004684 i915_gem_sanitize(dev_priv);
Chris Wilsoncad99462017-08-26 12:09:33 +01004685
4686 intel_runtime_pm_put(dev_priv);
4687 return 0;
Imre Deak1c777c52016-10-12 17:46:37 +03004688
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004689err_unlock:
Chris Wilson45c5f202013-10-16 11:50:01 +01004690 mutex_unlock(&dev->struct_mutex);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004691 intel_runtime_pm_put(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004692 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004693}
4694
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004695void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004696{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004697 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004698
Imre Deak31ab49a2016-11-07 11:20:05 +02004699 WARN_ON(dev_priv->gt.awake);
4700
Chris Wilson5ab57c72016-07-15 14:56:20 +01004701 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004702 i915_gem_restore_gtt_mappings(dev_priv);
Sagar Arun Kamble269e6ea2017-09-29 10:28:36 +05304703 i915_gem_restore_fences(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004704
4705 /* As we didn't flush the kernel context before suspend, we cannot
4706 * guarantee that the context image is complete. So let's just reset
4707 * it and start again.
4708 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004709 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004710
4711 mutex_unlock(&dev->struct_mutex);
4712}
4713
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004714void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004715{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004716 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004717 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4718 return;
4719
4720 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4721 DISP_TILE_SURFACE_SWIZZLING);
4722
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004723 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004724 return;
4725
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004726 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004727 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004728 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004729 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004730 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004731 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004732 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004733 else
4734 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004735}
Daniel Vettere21af882012-02-09 20:53:27 +01004736
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004737static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004738{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004739 I915_WRITE(RING_CTL(base), 0);
4740 I915_WRITE(RING_HEAD(base), 0);
4741 I915_WRITE(RING_TAIL(base), 0);
4742 I915_WRITE(RING_START(base), 0);
4743}
4744
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004745static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004746{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004747 if (IS_I830(dev_priv)) {
4748 init_unused_ring(dev_priv, PRB1_BASE);
4749 init_unused_ring(dev_priv, SRB0_BASE);
4750 init_unused_ring(dev_priv, SRB1_BASE);
4751 init_unused_ring(dev_priv, SRB2_BASE);
4752 init_unused_ring(dev_priv, SRB3_BASE);
4753 } else if (IS_GEN2(dev_priv)) {
4754 init_unused_ring(dev_priv, SRB0_BASE);
4755 init_unused_ring(dev_priv, SRB1_BASE);
4756 } else if (IS_GEN3(dev_priv)) {
4757 init_unused_ring(dev_priv, PRB1_BASE);
4758 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004759 }
4760}
4761
Chris Wilson20a8a742017-02-08 14:30:31 +00004762static int __i915_gem_restart_engines(void *data)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004763{
Chris Wilson20a8a742017-02-08 14:30:31 +00004764 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004765 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304766 enum intel_engine_id id;
Chris Wilson20a8a742017-02-08 14:30:31 +00004767 int err;
4768
4769 for_each_engine(engine, i915, id) {
4770 err = engine->init_hw(engine);
4771 if (err)
4772 return err;
4773 }
4774
4775 return 0;
4776}
4777
4778int i915_gem_init_hw(struct drm_i915_private *dev_priv)
4779{
Chris Wilsond200cda2016-04-28 09:56:44 +01004780 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004781
Chris Wilsonde867c22016-10-25 13:16:02 +01004782 dev_priv->gt.last_init_time = ktime_get();
4783
Chris Wilson5e4f5182015-02-13 14:35:59 +00004784 /* Double layer security blanket, see i915_gem_init() */
4785 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4786
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004787 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004788 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004789
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004790 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004791 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004792 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004793
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004794 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004795 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004796 u32 temp = I915_READ(GEN7_MSG_CTL);
4797 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4798 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004799 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004800 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4801 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4802 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4803 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004804 }
4805
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004806 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004807
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004808 /*
4809 * At least 830 can leave some of the unused rings
4810 * "active" (ie. head != tail) after resume which
4811 * will prevent c3 entry. Makes sure all unused rings
4812 * are totally idle.
4813 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004814 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004815
Dave Gordoned54c1a2016-01-19 19:02:54 +00004816 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004817
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004818 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004819 if (ret) {
4820 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4821 goto out;
4822 }
4823
4824 /* Need to do basic initialisation of all rings first: */
Chris Wilson20a8a742017-02-08 14:30:31 +00004825 ret = __i915_gem_restart_engines(dev_priv);
4826 if (ret)
4827 goto out;
Mika Kuoppala99433932013-01-22 14:12:17 +02004828
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004829 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004830
Oscar Mateob8991402017-03-28 09:53:47 -07004831 /* We can't enable contexts until all firmware is loaded */
4832 ret = intel_uc_init_hw(dev_priv);
4833 if (ret)
4834 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004835
Chris Wilson5e4f5182015-02-13 14:35:59 +00004836out:
4837 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004838 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004839}
4840
Chris Wilson39df9192016-07-20 13:31:57 +01004841bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4842{
4843 if (INTEL_INFO(dev_priv)->gen < 6)
4844 return false;
4845
4846 /* TODO: make semaphores and Execlists play nicely together */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00004847 if (i915_modparams.enable_execlists)
Chris Wilson39df9192016-07-20 13:31:57 +01004848 return false;
4849
4850 if (value >= 0)
4851 return value;
4852
Chris Wilson39df9192016-07-20 13:31:57 +01004853 /* Enable semaphores on SNB when IO remapping is off */
Chris Wilson80debff2017-05-25 13:16:12 +01004854 if (IS_GEN6(dev_priv) && intel_vtd_active())
Chris Wilson39df9192016-07-20 13:31:57 +01004855 return false;
Chris Wilson39df9192016-07-20 13:31:57 +01004856
4857 return true;
4858}
4859
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004860int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004861{
Chris Wilson1070a422012-04-24 15:47:41 +01004862 int ret;
4863
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004864 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004865
Matthew Auldda9fe3f32017-10-06 23:18:31 +01004866 /*
4867 * We need to fallback to 4K pages since gvt gtt handling doesn't
4868 * support huge page entries - we will need to check either hypervisor
4869 * mm can support huge guest page or just do emulation in gvt.
4870 */
4871 if (intel_vgpu_active(dev_priv))
4872 mkwrite_device_info(dev_priv)->page_sizes =
4873 I915_GTT_PAGE_SIZE_4K;
4874
Chris Wilson94312822017-05-03 10:39:18 +01004875 dev_priv->mm.unordered_timeline = dma_fence_context_alloc(1);
Chris Wilson57822dc2017-02-22 11:40:48 +00004876
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00004877 if (!i915_modparams.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004878 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004879 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004880 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004881 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004882 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004883 }
4884
Chris Wilson5e4f5182015-02-13 14:35:59 +00004885 /* This is just a security blanket to placate dragons.
4886 * On some systems, we very sporadically observe that the first TLBs
4887 * used by the CS may be stale, despite us poking the TLB reset. If
4888 * we hold the forcewake during initialisation these problems
4889 * just magically go away.
4890 */
4891 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4892
Chris Wilson8a2421b2017-06-16 15:05:22 +01004893 ret = i915_gem_init_userptr(dev_priv);
4894 if (ret)
4895 goto out_unlock;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004896
4897 ret = i915_gem_init_ggtt(dev_priv);
4898 if (ret)
4899 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004900
Chris Wilson829a0af2017-06-20 12:05:45 +01004901 ret = i915_gem_contexts_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004902 if (ret)
4903 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004904
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004905 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004906 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004907 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004908
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004909 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004910 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004911 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004912 * wedged. But we only want to do this where the GPU is angry,
4913 * for all other failure, such as an allocation failure, bail.
4914 */
4915 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004916 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004917 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004918 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004919
4920out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004921 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004922 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004923
Chris Wilson60990322014-04-09 09:19:42 +01004924 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004925}
4926
Chris Wilson24145512017-01-24 11:01:35 +00004927void i915_gem_init_mmio(struct drm_i915_private *i915)
4928{
4929 i915_gem_sanitize(i915);
4930}
4931
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004932void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004933i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004934{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004935 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304936 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004937
Akash Goel3b3f1652016-10-13 22:44:48 +05304938 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004939 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004940}
4941
Eric Anholt673a3942008-07-30 12:06:12 -07004942void
Imre Deak40ae4e12016-03-16 14:54:03 +02004943i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4944{
Chris Wilson49ef5292016-08-18 17:17:00 +01004945 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004946
4947 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4948 !IS_CHERRYVIEW(dev_priv))
4949 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02004950 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4951 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4952 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004953 dev_priv->num_fence_regs = 16;
4954 else
4955 dev_priv->num_fence_regs = 8;
4956
Chris Wilsonc0336662016-05-06 15:40:21 +01004957 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004958 dev_priv->num_fence_regs =
4959 I915_READ(vgtif_reg(avail_rs.fence_num));
4960
4961 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004962 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4963 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4964
4965 fence->i915 = dev_priv;
4966 fence->id = i;
4967 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4968 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004969 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004970
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004971 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004972}
4973
Chris Wilson73cb9702016-10-28 13:58:46 +01004974int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004975i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004976{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004977 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004978
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004979 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4980 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004981 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004982
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004983 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4984 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004985 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004986
Chris Wilsond1b48c12017-08-16 09:52:08 +01004987 dev_priv->luts = KMEM_CACHE(i915_lut_handle, 0);
4988 if (!dev_priv->luts)
4989 goto err_vmas;
4990
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004991 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4992 SLAB_HWCACHE_ALIGN |
4993 SLAB_RECLAIM_ACCOUNT |
Paul E. McKenney5f0d5a32017-01-18 02:53:44 -08004994 SLAB_TYPESAFE_BY_RCU);
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004995 if (!dev_priv->requests)
Chris Wilsond1b48c12017-08-16 09:52:08 +01004996 goto err_luts;
Chris Wilson73cb9702016-10-28 13:58:46 +01004997
Chris Wilson52e54202016-11-14 20:41:02 +00004998 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4999 SLAB_HWCACHE_ALIGN |
5000 SLAB_RECLAIM_ACCOUNT);
5001 if (!dev_priv->dependencies)
5002 goto err_requests;
5003
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01005004 dev_priv->priorities = KMEM_CACHE(i915_priolist, SLAB_HWCACHE_ALIGN);
5005 if (!dev_priv->priorities)
5006 goto err_dependencies;
5007
Chris Wilson73cb9702016-10-28 13:58:46 +01005008 mutex_lock(&dev_priv->drm.struct_mutex);
5009 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00005010 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01005011 mutex_unlock(&dev_priv->drm.struct_mutex);
5012 if (err)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01005013 goto err_priorities;
Eric Anholt673a3942008-07-30 12:06:12 -07005014
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01005015 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
5016 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005017 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5018 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005019 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01005020 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01005021 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07005022 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01005023 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005024 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01005025 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005026 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005027
Joonas Lahtinen6f633402016-09-01 14:58:21 +03005028 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
5029
Chris Wilsonb5add952016-08-04 16:32:36 +01005030 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01005031
Matthew Auld465c4032017-10-06 23:18:14 +01005032 err = i915_gemfs_init(dev_priv);
5033 if (err)
5034 DRM_NOTE("Unable to create a private tmpfs mount, hugepage support will be disabled(%d).\n", err);
5035
Chris Wilson73cb9702016-10-28 13:58:46 +01005036 return 0;
5037
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01005038err_priorities:
5039 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00005040err_dependencies:
5041 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01005042err_requests:
5043 kmem_cache_destroy(dev_priv->requests);
Chris Wilsond1b48c12017-08-16 09:52:08 +01005044err_luts:
5045 kmem_cache_destroy(dev_priv->luts);
Chris Wilson73cb9702016-10-28 13:58:46 +01005046err_vmas:
5047 kmem_cache_destroy(dev_priv->vmas);
5048err_objects:
5049 kmem_cache_destroy(dev_priv->objects);
5050err_out:
5051 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07005052}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005053
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00005054void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02005055{
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00005056 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00005057 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00005058 WARN_ON(dev_priv->mm.object_count);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00005059
Matthew Auldea84aa72016-11-17 21:04:11 +00005060 mutex_lock(&dev_priv->drm.struct_mutex);
5061 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
5062 WARN_ON(!list_empty(&dev_priv->gt.timelines));
5063 mutex_unlock(&dev_priv->drm.struct_mutex);
5064
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01005065 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00005066 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02005067 kmem_cache_destroy(dev_priv->requests);
Chris Wilsond1b48c12017-08-16 09:52:08 +01005068 kmem_cache_destroy(dev_priv->luts);
Imre Deakd64aa092016-01-19 15:26:29 +02005069 kmem_cache_destroy(dev_priv->vmas);
5070 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01005071
5072 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
5073 rcu_barrier();
Matthew Auld465c4032017-10-06 23:18:14 +01005074
5075 i915_gemfs_fini(dev_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02005076}
5077
Chris Wilson6a800ea2016-09-21 14:51:07 +01005078int i915_gem_freeze(struct drm_i915_private *dev_priv)
5079{
Chris Wilsond0aa3012017-04-07 11:25:49 +01005080 /* Discard all purgeable objects, let userspace recover those as
5081 * required after resuming.
5082 */
Chris Wilson6a800ea2016-09-21 14:51:07 +01005083 i915_gem_shrink_all(dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01005084
Chris Wilson6a800ea2016-09-21 14:51:07 +01005085 return 0;
5086}
5087
Chris Wilson461fb992016-05-14 07:26:33 +01005088int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
5089{
5090 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01005091 struct list_head *phases[] = {
5092 &dev_priv->mm.unbound_list,
5093 &dev_priv->mm.bound_list,
5094 NULL
5095 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01005096
5097 /* Called just before we write the hibernation image.
5098 *
5099 * We need to update the domain tracking to reflect that the CPU
5100 * will be accessing all the pages to create and restore from the
5101 * hibernation, and so upon restoration those pages will be in the
5102 * CPU domain.
5103 *
5104 * To make sure the hibernation image contains the latest state,
5105 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01005106 *
5107 * To try and reduce the hibernation image, we manually shrink
Chris Wilsond0aa3012017-04-07 11:25:49 +01005108 * the objects as well, see i915_gem_freeze()
Chris Wilson461fb992016-05-14 07:26:33 +01005109 */
5110
Chris Wilson912d5722017-09-06 16:19:30 -07005111 i915_gem_shrink(dev_priv, -1UL, NULL, I915_SHRINK_UNBOUND);
Chris Wilson17b93c42017-04-07 11:25:50 +01005112 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01005113
Chris Wilsond0aa3012017-04-07 11:25:49 +01005114 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson7aab2d52016-09-09 20:02:18 +01005115 for (p = phases; *p; p++) {
Chris Wilsone27ab732017-06-15 13:38:49 +01005116 list_for_each_entry(obj, *p, global_link)
5117 __start_cpu_write(obj);
Chris Wilson461fb992016-05-14 07:26:33 +01005118 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01005119 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01005120
5121 return 0;
5122}
5123
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005124void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005125{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005126 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01005127 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00005128
5129 /* Clean up our request list when the client is going away, so that
5130 * later retire_requests won't dereference our soon-to-be-gone
5131 * file_priv.
5132 */
Chris Wilson1c255952010-09-26 11:03:27 +01005133 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00005134 list_for_each_entry(request, &file_priv->mm.request_list, client_link)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005135 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01005136 spin_unlock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005137}
5138
Chris Wilson829a0af2017-06-20 12:05:45 +01005139int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005140{
5141 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005142 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005143
Chris Wilsonc4c29d72016-11-09 10:45:07 +00005144 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005145
5146 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5147 if (!file_priv)
5148 return -ENOMEM;
5149
5150 file->driver_priv = file_priv;
Chris Wilson829a0af2017-06-20 12:05:45 +01005151 file_priv->dev_priv = i915;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005152 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005153
5154 spin_lock_init(&file_priv->mm.lock);
5155 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005156
Chris Wilsonc80ff162016-07-27 09:07:27 +01005157 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005158
Chris Wilson829a0af2017-06-20 12:05:45 +01005159 ret = i915_gem_context_open(i915, file);
Ben Widawskye422b882013-12-06 14:10:58 -08005160 if (ret)
5161 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005162
Ben Widawskye422b882013-12-06 14:10:58 -08005163 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005164}
5165
Daniel Vetterb680c372014-09-19 18:27:27 +02005166/**
5167 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005168 * @old: current GEM buffer for the frontbuffer slots
5169 * @new: new GEM buffer for the frontbuffer slots
5170 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005171 *
5172 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5173 * from @old and setting them in @new. Both @old and @new can be NULL.
5174 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005175void i915_gem_track_fb(struct drm_i915_gem_object *old,
5176 struct drm_i915_gem_object *new,
5177 unsigned frontbuffer_bits)
5178{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005179 /* Control of individual bits within the mask are guarded by
5180 * the owning plane->mutex, i.e. we can never see concurrent
5181 * manipulation of individual bits. But since the bitfield as a whole
5182 * is updated using RMW, we need to use atomics in order to update
5183 * the bits.
5184 */
5185 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
5186 sizeof(atomic_t) * BITS_PER_BYTE);
5187
Daniel Vettera071fa02014-06-18 23:28:09 +02005188 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005189 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
5190 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005191 }
5192
5193 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005194 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
5195 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005196 }
5197}
5198
Dave Gordonea702992015-07-09 19:29:02 +01005199/* Allocate a new GEM object and fill it with the supplied data */
5200struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005201i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01005202 const void *data, size_t size)
5203{
5204 struct drm_i915_gem_object *obj;
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005205 struct file *file;
5206 size_t offset;
5207 int err;
Dave Gordonea702992015-07-09 19:29:02 +01005208
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005209 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005210 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005211 return obj;
5212
Chris Wilsonce8ff092017-03-17 19:46:47 +00005213 GEM_BUG_ON(obj->base.write_domain != I915_GEM_DOMAIN_CPU);
Dave Gordonea702992015-07-09 19:29:02 +01005214
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005215 file = obj->base.filp;
5216 offset = 0;
5217 do {
5218 unsigned int len = min_t(typeof(size), size, PAGE_SIZE);
5219 struct page *page;
5220 void *pgdata, *vaddr;
Dave Gordonea702992015-07-09 19:29:02 +01005221
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005222 err = pagecache_write_begin(file, file->f_mapping,
5223 offset, len, 0,
5224 &page, &pgdata);
5225 if (err < 0)
5226 goto fail;
Dave Gordonea702992015-07-09 19:29:02 +01005227
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005228 vaddr = kmap(page);
5229 memcpy(vaddr, data, len);
5230 kunmap(page);
5231
5232 err = pagecache_write_end(file, file->f_mapping,
5233 offset, len, len,
5234 page, pgdata);
5235 if (err < 0)
5236 goto fail;
5237
5238 size -= len;
5239 data += len;
5240 offset += len;
5241 } while (size);
Dave Gordonea702992015-07-09 19:29:02 +01005242
5243 return obj;
5244
5245fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01005246 i915_gem_object_put(obj);
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005247 return ERR_PTR(err);
Dave Gordonea702992015-07-09 19:29:02 +01005248}
Chris Wilson96d77632016-10-28 13:58:33 +01005249
5250struct scatterlist *
5251i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
5252 unsigned int n,
5253 unsigned int *offset)
5254{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005255 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01005256 struct scatterlist *sg;
5257 unsigned int idx, count;
5258
5259 might_sleep();
5260 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005261 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01005262
5263 /* As we iterate forward through the sg, we record each entry in a
5264 * radixtree for quick repeated (backwards) lookups. If we have seen
5265 * this index previously, we will have an entry for it.
5266 *
5267 * Initial lookup is O(N), but this is amortized to O(1) for
5268 * sequential page access (where each new request is consecutive
5269 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
5270 * i.e. O(1) with a large constant!
5271 */
5272 if (n < READ_ONCE(iter->sg_idx))
5273 goto lookup;
5274
5275 mutex_lock(&iter->lock);
5276
5277 /* We prefer to reuse the last sg so that repeated lookup of this
5278 * (or the subsequent) sg are fast - comparing against the last
5279 * sg is faster than going through the radixtree.
5280 */
5281
5282 sg = iter->sg_pos;
5283 idx = iter->sg_idx;
5284 count = __sg_page_count(sg);
5285
5286 while (idx + count <= n) {
5287 unsigned long exception, i;
5288 int ret;
5289
5290 /* If we cannot allocate and insert this entry, or the
5291 * individual pages from this range, cancel updating the
5292 * sg_idx so that on this lookup we are forced to linearly
5293 * scan onwards, but on future lookups we will try the
5294 * insertion again (in which case we need to be careful of
5295 * the error return reporting that we have already inserted
5296 * this index).
5297 */
5298 ret = radix_tree_insert(&iter->radix, idx, sg);
5299 if (ret && ret != -EEXIST)
5300 goto scan;
5301
5302 exception =
5303 RADIX_TREE_EXCEPTIONAL_ENTRY |
5304 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
5305 for (i = 1; i < count; i++) {
5306 ret = radix_tree_insert(&iter->radix, idx + i,
5307 (void *)exception);
5308 if (ret && ret != -EEXIST)
5309 goto scan;
5310 }
5311
5312 idx += count;
5313 sg = ____sg_next(sg);
5314 count = __sg_page_count(sg);
5315 }
5316
5317scan:
5318 iter->sg_pos = sg;
5319 iter->sg_idx = idx;
5320
5321 mutex_unlock(&iter->lock);
5322
5323 if (unlikely(n < idx)) /* insertion completed by another thread */
5324 goto lookup;
5325
5326 /* In case we failed to insert the entry into the radixtree, we need
5327 * to look beyond the current sg.
5328 */
5329 while (idx + count <= n) {
5330 idx += count;
5331 sg = ____sg_next(sg);
5332 count = __sg_page_count(sg);
5333 }
5334
5335 *offset = n - idx;
5336 return sg;
5337
5338lookup:
5339 rcu_read_lock();
5340
5341 sg = radix_tree_lookup(&iter->radix, n);
5342 GEM_BUG_ON(!sg);
5343
5344 /* If this index is in the middle of multi-page sg entry,
5345 * the radixtree will contain an exceptional entry that points
5346 * to the start of that range. We will return the pointer to
5347 * the base page and the offset of this page within the
5348 * sg entry's range.
5349 */
5350 *offset = 0;
5351 if (unlikely(radix_tree_exception(sg))) {
5352 unsigned long base =
5353 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
5354
5355 sg = radix_tree_lookup(&iter->radix, base);
5356 GEM_BUG_ON(!sg);
5357
5358 *offset = n - base;
5359 }
5360
5361 rcu_read_unlock();
5362
5363 return sg;
5364}
5365
5366struct page *
5367i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
5368{
5369 struct scatterlist *sg;
5370 unsigned int offset;
5371
5372 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
5373
5374 sg = i915_gem_object_get_sg(obj, n, &offset);
5375 return nth_page(sg_page(sg), offset);
5376}
5377
5378/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5379struct page *
5380i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
5381 unsigned int n)
5382{
5383 struct page *page;
5384
5385 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005386 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01005387 set_page_dirty(page);
5388
5389 return page;
5390}
5391
5392dma_addr_t
5393i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
5394 unsigned long n)
5395{
5396 struct scatterlist *sg;
5397 unsigned int offset;
5398
5399 sg = i915_gem_object_get_sg(obj, n, &offset);
5400 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
5401}
Chris Wilson935a2f72017-02-13 17:15:13 +00005402
Chris Wilson8eeb7902017-07-26 19:16:01 +01005403int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, int align)
5404{
5405 struct sg_table *pages;
5406 int err;
5407
5408 if (align > obj->base.size)
5409 return -EINVAL;
5410
5411 if (obj->ops == &i915_gem_phys_ops)
5412 return 0;
5413
5414 if (obj->ops != &i915_gem_object_ops)
5415 return -EINVAL;
5416
5417 err = i915_gem_object_unbind(obj);
5418 if (err)
5419 return err;
5420
5421 mutex_lock(&obj->mm.lock);
5422
5423 if (obj->mm.madv != I915_MADV_WILLNEED) {
5424 err = -EFAULT;
5425 goto err_unlock;
5426 }
5427
5428 if (obj->mm.quirked) {
5429 err = -EFAULT;
5430 goto err_unlock;
5431 }
5432
5433 if (obj->mm.mapping) {
5434 err = -EBUSY;
5435 goto err_unlock;
5436 }
5437
5438 pages = obj->mm.pages;
5439 obj->ops = &i915_gem_phys_ops;
5440
Chris Wilson8fb6a5d2017-07-26 19:16:02 +01005441 err = ____i915_gem_object_get_pages(obj);
Chris Wilson8eeb7902017-07-26 19:16:01 +01005442 if (err)
5443 goto err_xfer;
5444
5445 /* Perma-pin (until release) the physical set of pages */
5446 __i915_gem_object_pin_pages(obj);
5447
5448 if (!IS_ERR_OR_NULL(pages))
5449 i915_gem_object_ops.put_pages(obj, pages);
5450 mutex_unlock(&obj->mm.lock);
5451 return 0;
5452
5453err_xfer:
5454 obj->ops = &i915_gem_object_ops;
5455 obj->mm.pages = pages;
5456err_unlock:
5457 mutex_unlock(&obj->mm.lock);
5458 return err;
5459}
5460
Chris Wilson935a2f72017-02-13 17:15:13 +00005461#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
5462#include "selftests/scatterlist.c"
Chris Wilson66d9cb52017-02-13 17:15:17 +00005463#include "selftests/mock_gem_device.c"
Chris Wilson44653982017-02-13 17:15:20 +00005464#include "selftests/huge_gem_object.c"
Matthew Auld40498662017-10-06 23:18:29 +01005465#include "selftests/huge_pages.c"
Chris Wilson8335fd62017-02-13 17:15:28 +00005466#include "selftests/i915_gem_object.c"
Chris Wilson17059452017-02-13 17:15:32 +00005467#include "selftests/i915_gem_coherency.c"
Chris Wilson935a2f72017-02-13 17:15:13 +00005468#endif