blob: c4e4a5328951f16d7097e97956c515dbf7a09b25 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020055#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010071#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010072#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073
74static int flow_ctrl = FLOW_OFF;
75module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
77
78static int pause = PAUSE_TIME;
79module_param(pause, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(pause, "Flow Control Pause Time");
81
82#define TC_DEFAULT 64
83static int tc = TC_DEFAULT;
84module_param(tc, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(tc, "DMA threshold control value");
86
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010087#define DEFAULT_BUFSIZE 1536
88static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070089module_param(buf_sz, int, S_IRUGO | S_IWUSR);
90MODULE_PARM_DESC(buf_sz, "DMA buffer size");
91
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010092#define STMMAC_RX_COPYBREAK 256
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Pavel Machek22d3efe2016-11-28 12:55:59 +0100104/* By default the driver will use the ring mode to manage tx and rx descriptors,
105 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
142 * stmmac_clk_csr_set - dynamically set the MDC clock
143 * @priv: driver private structure
144 * Description: this is to dynamically set the MDC clock according to the csr
145 * clock input.
146 * Note:
147 * If a specific clk_csr value is passed from the platform
148 * this means that the CSR Clock Range selection cannot be
149 * changed at run-time and it is fixed (as reported in the driver
150 * documentation). Viceversa the driver will try to set the MDC
151 * clock dynamically according to the actual clock input.
152 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000153static void stmmac_clk_csr_set(struct stmmac_priv *priv)
154{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000155 u32 clk_rate;
156
jpintof573c0b2017-01-09 12:35:09 +0000157 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000158
159 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000160 * for all other cases except for the below mentioned ones.
161 * For values higher than the IEEE 802.3 specified frequency
162 * we can not estimate the proper divider as it is not known
163 * the frequency of clk_csr_i. So we do not change the default
164 * divider.
165 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000166 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
167 if (clk_rate < CSR_F_35M)
168 priv->clk_csr = STMMAC_CSR_20_35M;
169 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
170 priv->clk_csr = STMMAC_CSR_35_60M;
171 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
172 priv->clk_csr = STMMAC_CSR_60_100M;
173 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
174 priv->clk_csr = STMMAC_CSR_100_150M;
175 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
176 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800177 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000178 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000179 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000180}
181
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700182static void print_pkt(unsigned char *buf, int len)
183{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200184 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
185 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700187
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700188static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
189{
LABBE Corentina6a3e022017-02-08 09:31:21 +0100190 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100191
192 if (priv->dirty_tx > priv->cur_tx)
193 avail = priv->dirty_tx - priv->cur_tx - 1;
194 else
195 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
196
197 return avail;
198}
199
200static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
201{
LABBE Corentina6a3e022017-02-08 09:31:21 +0100202 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100203
204 if (priv->dirty_rx <= priv->cur_rx)
205 dirty = priv->cur_rx - priv->dirty_rx;
206 else
207 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
208
209 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700210}
211
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000212/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100213 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000214 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100215 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000217 */
218static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
219{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200220 struct net_device *ndev = priv->dev;
221 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000222
223 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000224 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000225}
226
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000227/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100228 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000229 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100230 * Description: this function is to verify and enter in LPI mode in case of
231 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000232 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000233static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
234{
235 /* Check and enter in LPI mode */
236 if ((priv->dirty_tx == priv->cur_tx) &&
237 (priv->tx_path_in_lpi_mode == false))
jpintob4b7b772017-01-09 12:35:08 +0000238 priv->hw->mac->set_eee_mode(priv->hw,
239 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000240}
241
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000242/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100243 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000244 * @priv: driver private structure
245 * Description: this function is to exit and disable EEE in case of
246 * LPI state is true. This is called by the xmit.
247 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000248void stmmac_disable_eee_mode(struct stmmac_priv *priv)
249{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500250 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000251 del_timer_sync(&priv->eee_ctrl_timer);
252 priv->tx_path_in_lpi_mode = false;
253}
254
255/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100256 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000257 * @arg : data hook
258 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000259 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000260 * then MAC Transmitter can be moved to LPI state.
261 */
262static void stmmac_eee_ctrl_timer(unsigned long arg)
263{
264 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
265
266 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200267 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000268}
269
270/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100271 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000272 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000273 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100274 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
275 * can also manage EEE, this function enable the LPI state and start related
276 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000277 */
278bool stmmac_eee_init(struct stmmac_priv *priv)
279{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200280 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100281 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000282 bool ret = false;
283
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200284 /* Using PCS we cannot dial with the phy registers at this stage
285 * so we do not support extra feature like EEE.
286 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200287 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
288 (priv->hw->pcs == STMMAC_PCS_TBI) ||
289 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200290 goto out;
291
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000292 /* MAC core supports the EEE feature. */
293 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100294 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000295
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100296 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200297 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100298 /* To manage at run-time if the EEE cannot be supported
299 * anymore (for example because the lp caps have been
300 * changed).
301 * In that case the driver disable own timers.
302 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100303 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100304 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100305 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100306 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500307 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100308 tx_lpi_timer);
309 }
310 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100311 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100312 goto out;
313 }
314 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100315 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200316 if (!priv->eee_active) {
317 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530318 setup_timer(&priv->eee_ctrl_timer,
319 stmmac_eee_ctrl_timer,
320 (unsigned long)priv);
321 mod_timer(&priv->eee_ctrl_timer,
322 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000323
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500324 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200325 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100326 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200327 }
328 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200329 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000330
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000331 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100332 spin_unlock_irqrestore(&priv->lock, flags);
333
LABBE Corentin38ddc592016-11-16 20:09:39 +0100334 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000335 }
336out:
337 return ret;
338}
339
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100340/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000341 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100342 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000343 * @skb : the socket buffer
344 * Description :
345 * This function will read timestamp from the descriptor & pass it to stack.
346 * and also perform some sanity checks.
347 */
348static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100349 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000350{
351 struct skb_shared_hwtstamps shhwtstamp;
352 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000353
354 if (!priv->hwts_tx_en)
355 return;
356
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000357 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800358 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000359 return;
360
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000361 /* check tx tstamp status */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100362 if (!priv->hw->desc->get_tx_timestamp_status(p)) {
363 /* get the valid tstamp */
364 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000365
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100366 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
367 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000368
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100369 netdev_info(priv->dev, "get valid TX hw timestamp %llu\n", ns);
370 /* pass tstamp to stack */
371 skb_tstamp_tx(skb, &shhwtstamp);
372 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000373
374 return;
375}
376
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100377/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000378 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100379 * @p : descriptor pointer
380 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000381 * @skb : the socket buffer
382 * Description :
383 * This function will read received packet's timestamp from the descriptor
384 * and pass it to stack. It also perform some sanity checks.
385 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100386static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
387 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000388{
389 struct skb_shared_hwtstamps *shhwtstamp = NULL;
390 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000391
392 if (!priv->hwts_rx_en)
393 return;
394
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100395 /* Check if timestamp is available */
396 if (!priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
397 /* For GMAC4, the valid timestamp is from CTX next desc. */
398 if (priv->plat->has_gmac4)
399 ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
400 else
401 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000402
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100403 netdev_info(priv->dev, "get valid RX hw timestamp %llu\n", ns);
404 shhwtstamp = skb_hwtstamps(skb);
405 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
406 shhwtstamp->hwtstamp = ns_to_ktime(ns);
407 } else {
408 netdev_err(priv->dev, "cannot get RX hw timestamp\n");
409 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000410}
411
412/**
413 * stmmac_hwtstamp_ioctl - control hardware timestamping.
414 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100415 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000416 * a proprietary structure used to pass information to the driver.
417 * Description:
418 * This function configures the MAC to enable/disable both outgoing(TX)
419 * and incoming(RX) packets time stamping based on user input.
420 * Return Value:
421 * 0 on success and an appropriate -ve integer on failure.
422 */
423static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
424{
425 struct stmmac_priv *priv = netdev_priv(dev);
426 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200427 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000428 u64 temp = 0;
429 u32 ptp_v2 = 0;
430 u32 tstamp_all = 0;
431 u32 ptp_over_ipv4_udp = 0;
432 u32 ptp_over_ipv6_udp = 0;
433 u32 ptp_over_ethernet = 0;
434 u32 snap_type_sel = 0;
435 u32 ts_master_en = 0;
436 u32 ts_event_en = 0;
437 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800438 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000439
440 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
441 netdev_alert(priv->dev, "No support for HW time stamping\n");
442 priv->hwts_tx_en = 0;
443 priv->hwts_rx_en = 0;
444
445 return -EOPNOTSUPP;
446 }
447
448 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000449 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000450 return -EFAULT;
451
LABBE Corentin38ddc592016-11-16 20:09:39 +0100452 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
453 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000454
455 /* reserved for future extensions */
456 if (config.flags)
457 return -EINVAL;
458
Ben Hutchings5f3da322013-11-14 00:43:41 +0000459 if (config.tx_type != HWTSTAMP_TX_OFF &&
460 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000461 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000462
463 if (priv->adv_ts) {
464 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000465 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000466 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000467 config.rx_filter = HWTSTAMP_FILTER_NONE;
468 break;
469
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000471 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
473 /* take time stamp for all event messages */
474 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
475
476 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
477 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
478 break;
479
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000480 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000481 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000482 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
483 /* take time stamp for SYNC messages only */
484 ts_event_en = PTP_TCR_TSEVNTENA;
485
486 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
487 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
488 break;
489
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000490 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000491 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000492 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
493 /* take time stamp for Delay_Req messages only */
494 ts_master_en = PTP_TCR_TSMSTRENA;
495 ts_event_en = PTP_TCR_TSEVNTENA;
496
497 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
498 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
499 break;
500
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000501 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000502 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000503 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
504 ptp_v2 = PTP_TCR_TSVER2ENA;
505 /* take time stamp for all event messages */
506 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
507
508 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
509 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
510 break;
511
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000512 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000513 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
515 ptp_v2 = PTP_TCR_TSVER2ENA;
516 /* take time stamp for SYNC messages only */
517 ts_event_en = PTP_TCR_TSEVNTENA;
518
519 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
520 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
521 break;
522
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000523 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000524 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000525 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
526 ptp_v2 = PTP_TCR_TSVER2ENA;
527 /* take time stamp for Delay_Req messages only */
528 ts_master_en = PTP_TCR_TSMSTRENA;
529 ts_event_en = PTP_TCR_TSEVNTENA;
530
531 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
532 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
533 break;
534
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000535 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000536 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000537 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
538 ptp_v2 = PTP_TCR_TSVER2ENA;
539 /* take time stamp for all event messages */
540 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
541
542 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
543 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
544 ptp_over_ethernet = PTP_TCR_TSIPENA;
545 break;
546
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000547 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000548 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000549 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
550 ptp_v2 = PTP_TCR_TSVER2ENA;
551 /* take time stamp for SYNC messages only */
552 ts_event_en = PTP_TCR_TSEVNTENA;
553
554 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
555 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
556 ptp_over_ethernet = PTP_TCR_TSIPENA;
557 break;
558
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000559 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000560 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000561 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
562 ptp_v2 = PTP_TCR_TSVER2ENA;
563 /* take time stamp for Delay_Req messages only */
564 ts_master_en = PTP_TCR_TSMSTRENA;
565 ts_event_en = PTP_TCR_TSEVNTENA;
566
567 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
568 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
569 ptp_over_ethernet = PTP_TCR_TSIPENA;
570 break;
571
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000572 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000573 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000574 config.rx_filter = HWTSTAMP_FILTER_ALL;
575 tstamp_all = PTP_TCR_TSENALL;
576 break;
577
578 default:
579 return -ERANGE;
580 }
581 } else {
582 switch (config.rx_filter) {
583 case HWTSTAMP_FILTER_NONE:
584 config.rx_filter = HWTSTAMP_FILTER_NONE;
585 break;
586 default:
587 /* PTP v1, UDP, any kind of event packet */
588 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
589 break;
590 }
591 }
592 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000593 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000594
595 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100596 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000597 else {
598 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000599 tstamp_all | ptp_v2 | ptp_over_ethernet |
600 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
601 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100602 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000603
604 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800605 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000606 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100607 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800608 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000609
610 /* calculate default added value:
611 * formula is :
612 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800613 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000614 */
Phil Reid19d857c2015-12-14 11:32:01 +0800615 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000616 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100617 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618 priv->default_addend);
619
620 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200621 ktime_get_real_ts64(&now);
622
623 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100624 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000625 now.tv_nsec);
626 }
627
628 return copy_to_user(ifr->ifr_data, &config,
629 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
630}
631
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000632/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100633 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000634 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100635 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000636 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100637 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000639static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000640{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000641 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
642 return -EOPNOTSUPP;
643
Vince Bridgers7cd01392013-12-20 11:19:34 -0600644 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200645 /* Check if adv_ts can be enabled for dwmac 4.x core */
646 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
647 priv->adv_ts = 1;
648 /* Dwmac 3.x core with extend_desc can support adv_ts */
649 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600650 priv->adv_ts = 1;
651
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200652 if (priv->dma_cap.time_stamp)
653 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600654
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200655 if (priv->adv_ts)
656 netdev_info(priv->dev,
657 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000658
659 priv->hw->ptp = &stmmac_ptp;
660 priv->hwts_tx_en = 0;
661 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000662
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200663 stmmac_ptp_register(priv);
664
665 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000666}
667
668static void stmmac_release_ptp(struct stmmac_priv *priv)
669{
jpintof573c0b2017-01-09 12:35:09 +0000670 if (priv->plat->clk_ptp_ref)
671 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000672 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000673}
674
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700675/**
Joao Pinto29feff32017-03-10 18:24:56 +0000676 * stmmac_mac_flow_ctrl - Configure flow control in all queues
677 * @priv: driver private structure
678 * Description: It is used for configuring the flow control in all queues
679 */
680static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
681{
682 u32 tx_cnt = priv->plat->tx_queues_to_use;
683
684 priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl,
685 priv->pause, tx_cnt);
686}
687
688/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100689 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700690 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100691 * Description: this is the helper called by the physical abstraction layer
692 * drivers to communicate the phy link status. According the speed and duplex
693 * this driver can invoke registered glue-logic as well.
694 * It also invoke the eee initialization because it could happen when switch
695 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700696 */
697static void stmmac_adjust_link(struct net_device *dev)
698{
699 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200700 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700701 unsigned long flags;
702 int new_state = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700703
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100704 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700705 return;
706
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700707 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000708
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700709 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000710 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700711
712 /* Now we make sure that we can be in full duplex mode.
713 * If not, we operate in half-duplex mode. */
714 if (phydev->duplex != priv->oldduplex) {
715 new_state = 1;
716 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000717 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700718 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000719 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700720 priv->oldduplex = phydev->duplex;
721 }
722 /* Flow Control operation */
723 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000724 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700725
726 if (phydev->speed != priv->speed) {
727 new_state = 1;
728 switch (phydev->speed) {
729 case 1000:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100730 if (priv->plat->has_gmac ||
731 priv->plat->has_gmac4)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000732 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700733 break;
734 case 100:
LABBE Corentin9beae262017-02-15 10:46:43 +0100735 if (priv->plat->has_gmac ||
736 priv->plat->has_gmac4) {
737 ctrl |= priv->hw->link.port;
738 ctrl |= priv->hw->link.speed;
739 } else {
740 ctrl &= ~priv->hw->link.port;
741 }
742 break;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700743 case 10:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100744 if (priv->plat->has_gmac ||
745 priv->plat->has_gmac4) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000746 ctrl |= priv->hw->link.port;
LABBE Corentin9beae262017-02-15 10:46:43 +0100747 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700748 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000749 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700750 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700751 break;
752 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100753 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100754 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100755 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700756 break;
757 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100758 if (phydev->speed != SPEED_UNKNOWN)
759 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700760 priv->speed = phydev->speed;
761 }
762
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000763 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700764
765 if (!priv->oldlink) {
766 new_state = 1;
767 priv->oldlink = 1;
768 }
769 } else if (priv->oldlink) {
770 new_state = 1;
771 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +0100772 priv->speed = SPEED_UNKNOWN;
773 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700774 }
775
776 if (new_state && netif_msg_link(priv))
777 phy_print_status(phydev);
778
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100779 spin_unlock_irqrestore(&priv->lock, flags);
780
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200781 if (phydev->is_pseudo_fixed_link)
782 /* Stop PHY layer to call the hook to adjust the link in case
783 * of a switch is attached to the stmmac driver.
784 */
785 phydev->irq = PHY_IGNORE_INTERRUPT;
786 else
787 /* At this stage, init the EEE if supported.
788 * Never called in case of fixed_link.
789 */
790 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700791}
792
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000793/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100794 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000795 * @priv: driver private structure
796 * Description: this is to verify if the HW supports the PCS.
797 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
798 * configured for the TBI, RTBI, or SGMII PHY interface.
799 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000800static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
801{
802 int interface = priv->plat->interface;
803
804 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900805 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
806 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
807 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
808 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100809 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200810 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900811 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100812 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200813 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000814 }
815 }
816}
817
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700818/**
819 * stmmac_init_phy - PHY initialization
820 * @dev: net device structure
821 * Description: it initializes the driver's PHY state, and attaches the PHY
822 * to the mac driver.
823 * Return value:
824 * 0 on success
825 */
826static int stmmac_init_phy(struct net_device *dev)
827{
828 struct stmmac_priv *priv = netdev_priv(dev);
829 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000830 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000831 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000832 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000833 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700834 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +0100835 priv->speed = SPEED_UNKNOWN;
836 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700837
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700838 if (priv->plat->phy_node) {
839 phydev = of_phy_connect(dev, priv->plat->phy_node,
840 &stmmac_adjust_link, 0, interface);
841 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200842 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
843 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000844
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700845 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
846 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100847 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100848 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700849
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700850 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
851 interface);
852 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700853
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300854 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100855 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300856 if (!phydev)
857 return -ENODEV;
858
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700859 return PTR_ERR(phydev);
860 }
861
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000862 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000863 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000864 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200865 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000866 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
867 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000868
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700869 /*
870 * Broken HW is sometimes missing the pull-up resistor on the
871 * MDIO line, which results in reads to non-existent devices returning
872 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
873 * device as well.
874 * Note: phydev->phy_id is the result of reading the UID PHY registers.
875 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700876 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700877 phy_disconnect(phydev);
878 return -ENODEV;
879 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100880
Florian Fainellic51e4242016-11-13 17:50:35 -0800881 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
882 * subsequent PHY polling, make sure we force a link transition if
883 * we have a UP/DOWN/UP transition
884 */
885 if (phydev->is_pseudo_fixed_link)
886 phydev->irq = PHY_POLL;
887
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100888 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700889 return 0;
890}
891
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000892static void stmmac_display_rings(struct stmmac_priv *priv)
893{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200894 void *head_rx, *head_tx;
895
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000896 if (priv->extend_desc) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200897 head_rx = (void *)priv->dma_erx;
898 head_tx = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000899 } else {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200900 head_rx = (void *)priv->dma_rx;
901 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000902 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200903
904 /* Display Rx ring */
905 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
906 /* Display Tx ring */
907 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000908}
909
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000910static int stmmac_set_bfsize(int mtu, int bufsize)
911{
912 int ret = bufsize;
913
914 if (mtu >= BUF_SIZE_4KiB)
915 ret = BUF_SIZE_8KiB;
916 else if (mtu >= BUF_SIZE_2KiB)
917 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100918 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000919 ret = BUF_SIZE_2KiB;
920 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100921 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000922
923 return ret;
924}
925
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000926/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100927 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000928 * @priv: driver private structure
929 * Description: this function is called to clear the tx and rx descriptors
930 * in case of both basic and extended descriptors are used.
931 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000932static void stmmac_clear_descriptors(struct stmmac_priv *priv)
933{
934 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000935
936 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100937 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000938 if (priv->extend_desc)
939 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
940 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100941 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000942 else
943 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
944 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100945 (i == DMA_RX_SIZE - 1));
946 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000947 if (priv->extend_desc)
948 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
949 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100950 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000951 else
952 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
953 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100954 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000955}
956
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100957/**
958 * stmmac_init_rx_buffers - init the RX descriptor buffer.
959 * @priv: driver private structure
960 * @p: descriptor pointer
961 * @i: descriptor index
962 * @flags: gfp flag.
963 * Description: this function is called to allocate a receive buffer, perform
964 * the DMA mapping and init the descriptor.
965 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000966static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +0100967 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000968{
969 struct sk_buff *skb;
970
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530971 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200972 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100973 netdev_err(priv->dev,
974 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200975 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000976 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000977 priv->rx_skbuff[i] = skb;
978 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
979 priv->dma_buf_sz,
980 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200981 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100982 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200983 dev_kfree_skb_any(skb);
984 return -EINVAL;
985 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000986
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200987 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Michael Weiserf8be0d72016-11-14 18:58:05 +0100988 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200989 else
Michael Weiserf8be0d72016-11-14 18:58:05 +0100990 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000991
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100992 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000993 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100994 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000995
996 return 0;
997}
998
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200999static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
1000{
1001 if (priv->rx_skbuff[i]) {
1002 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
1003 priv->dma_buf_sz, DMA_FROM_DEVICE);
1004 dev_kfree_skb_any(priv->rx_skbuff[i]);
1005 }
1006 priv->rx_skbuff[i] = NULL;
1007}
1008
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001009/**
1010 * init_dma_desc_rings - init the RX/TX descriptor rings
1011 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001012 * @flags: gfp flag.
1013 * Description: this function initializes the DMA RX/TX descriptors
LABBE Corentin8d45e422017-02-08 09:31:08 +01001014 * and allocates the socket buffers. It supports the chained and ring
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001015 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001016 */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001017static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001018{
1019 int i;
1020 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001021 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001022 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001023
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001024 if (priv->hw->mode->set_16kib_bfsize)
1025 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001026
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001027 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001028 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001029
Vince Bridgers2618abb2014-01-20 05:39:01 -06001030 priv->dma_buf_sz = bfsize;
1031
LABBE Corentinb3e51062016-11-16 20:09:41 +01001032 netif_dbg(priv, probe, priv->dev,
1033 "(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n",
1034 __func__, (u32)priv->dma_rx_phy, (u32)priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001035
LABBE Corentinb3e51062016-11-16 20:09:41 +01001036 /* RX INITIALIZATION */
1037 netif_dbg(priv, probe, priv->dev,
1038 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1039
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001040 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001041 struct dma_desc *p;
1042 if (priv->extend_desc)
1043 p = &((priv->dma_erx + i)->basic);
1044 else
1045 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001046
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001047 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001048 if (ret)
1049 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001050
LABBE Corentinb3e51062016-11-16 20:09:41 +01001051 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1052 priv->rx_skbuff[i], priv->rx_skbuff[i]->data,
1053 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001054 }
1055 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001056 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001057 buf_sz = bfsize;
1058
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001059 /* Setup the chained descriptor addresses */
1060 if (priv->mode == STMMAC_CHAIN_MODE) {
1061 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001062 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001063 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001064 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001065 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001066 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001067 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001068 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001069 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001070 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001071 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001072 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001073
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001074 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001075 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001076 struct dma_desc *p;
1077 if (priv->extend_desc)
1078 p = &((priv->dma_etx + i)->basic);
1079 else
1080 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001081
1082 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1083 p->des0 = 0;
1084 p->des1 = 0;
1085 p->des2 = 0;
1086 p->des3 = 0;
1087 } else {
1088 p->des2 = 0;
1089 }
1090
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001091 priv->tx_skbuff_dma[i].buf = 0;
1092 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001093 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001094 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001095 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001096 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001097
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001098 priv->dirty_tx = 0;
1099 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001100 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001101
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001102 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001103
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001104 if (netif_msg_hw(priv))
1105 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001106
1107 return 0;
1108err_init_rx_buffers:
1109 while (--i >= 0)
1110 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001111 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001112}
1113
1114static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1115{
1116 int i;
1117
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001118 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001119 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001120}
1121
1122static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1123{
1124 int i;
1125
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001126 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001127 if (priv->tx_skbuff_dma[i].buf) {
1128 if (priv->tx_skbuff_dma[i].map_as_page)
1129 dma_unmap_page(priv->device,
1130 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001131 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001132 DMA_TO_DEVICE);
1133 else
1134 dma_unmap_single(priv->device,
1135 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001136 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001137 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001138 }
1139
LABBE Corentin662ec2b2017-02-08 09:31:16 +01001140 if (priv->tx_skbuff[i]) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001141 dev_kfree_skb_any(priv->tx_skbuff[i]);
1142 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001143 priv->tx_skbuff_dma[i].buf = 0;
1144 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001145 }
1146 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001147}
1148
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001149/**
1150 * alloc_dma_desc_resources - alloc TX/RX resources.
1151 * @priv: private structure
1152 * Description: according to which descriptor can be used (extend or basic)
1153 * this function allocates the resources for TX and RX paths. In case of
1154 * reception, for example, it pre-allocated the RX socket buffer in order to
1155 * allow zero-copy mechanism.
1156 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001157static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1158{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001159 int ret = -ENOMEM;
1160
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001161 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001162 GFP_KERNEL);
1163 if (!priv->rx_skbuff_dma)
1164 return -ENOMEM;
1165
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001166 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001167 GFP_KERNEL);
1168 if (!priv->rx_skbuff)
1169 goto err_rx_skbuff;
1170
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001171 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001172 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001173 GFP_KERNEL);
1174 if (!priv->tx_skbuff_dma)
1175 goto err_tx_skbuff_dma;
1176
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001177 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001178 GFP_KERNEL);
1179 if (!priv->tx_skbuff)
1180 goto err_tx_skbuff;
1181
1182 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001183 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001184 sizeof(struct
1185 dma_extended_desc),
1186 &priv->dma_rx_phy,
1187 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001188 if (!priv->dma_erx)
1189 goto err_dma;
1190
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001191 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001192 sizeof(struct
1193 dma_extended_desc),
1194 &priv->dma_tx_phy,
1195 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001196 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001197 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001198 sizeof(struct dma_extended_desc),
1199 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001200 goto err_dma;
1201 }
1202 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001203 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001204 sizeof(struct dma_desc),
1205 &priv->dma_rx_phy,
1206 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001207 if (!priv->dma_rx)
1208 goto err_dma;
1209
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001210 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001211 sizeof(struct dma_desc),
1212 &priv->dma_tx_phy,
1213 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001214 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001215 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001216 sizeof(struct dma_desc),
1217 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001218 goto err_dma;
1219 }
1220 }
1221
1222 return 0;
1223
1224err_dma:
1225 kfree(priv->tx_skbuff);
1226err_tx_skbuff:
1227 kfree(priv->tx_skbuff_dma);
1228err_tx_skbuff_dma:
1229 kfree(priv->rx_skbuff);
1230err_rx_skbuff:
1231 kfree(priv->rx_skbuff_dma);
1232 return ret;
1233}
1234
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001235static void free_dma_desc_resources(struct stmmac_priv *priv)
1236{
1237 /* Release the DMA TX/RX socket buffers */
1238 dma_free_rx_skbufs(priv);
1239 dma_free_tx_skbufs(priv);
1240
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001241 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001242 if (!priv->extend_desc) {
1243 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001244 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001245 priv->dma_tx, priv->dma_tx_phy);
1246 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001247 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001248 priv->dma_rx, priv->dma_rx_phy);
1249 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001250 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001251 sizeof(struct dma_extended_desc),
1252 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001253 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001254 sizeof(struct dma_extended_desc),
1255 priv->dma_erx, priv->dma_rx_phy);
1256 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001257 kfree(priv->rx_skbuff_dma);
1258 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001259 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001260 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001261}
1262
1263/**
jpinto9eb12472016-12-28 12:57:48 +00001264 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1265 * @priv: driver private structure
1266 * Description: It is used for enabling the rx queues in the MAC
1267 */
1268static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1269{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001270 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1271 int queue;
1272 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001273
Joao Pinto4f6046f2017-03-10 18:24:54 +00001274 for (queue = 0; queue < rx_queues_count; queue++) {
1275 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1276 priv->hw->mac->rx_queue_enable(priv->hw, mode, queue);
1277 }
jpinto9eb12472016-12-28 12:57:48 +00001278}
1279
1280/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001281 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001282 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001283 * Description: it is used for configuring the DMA operation mode register in
1284 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001285 */
1286static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1287{
Joao Pinto6deee222017-03-15 11:04:45 +00001288 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1289 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001290 int rxfifosz = priv->plat->rx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001291 u32 txmode = 0;
1292 u32 rxmode = 0;
1293 u32 chan = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001294
Thierry Reding11fbf812017-03-10 17:34:58 +01001295 if (rxfifosz == 0)
1296 rxfifosz = priv->dma_cap.rx_fifo_size;
1297
Joao Pinto6deee222017-03-15 11:04:45 +00001298 if (priv->plat->force_thresh_dma_mode) {
1299 txmode = tc;
1300 rxmode = tc;
1301 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001302 /*
1303 * In case of GMAC, SF mode can be enabled
1304 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001305 * 1) TX COE if actually supported
1306 * 2) There is no bugged Jumbo frame support
1307 * that needs to not insert csum in the TDES.
1308 */
Joao Pinto6deee222017-03-15 11:04:45 +00001309 txmode = SF_DMA_MODE;
1310 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001311 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001312 } else {
1313 txmode = tc;
1314 rxmode = SF_DMA_MODE;
1315 }
1316
1317 /* configure all channels */
1318 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1319 for (chan = 0; chan < rx_channels_count; chan++)
1320 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1321 rxfifosz);
1322
1323 for (chan = 0; chan < tx_channels_count; chan++)
1324 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
1325 } else {
1326 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001327 rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001328 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001329}
1330
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001331/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001332 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001333 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001334 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001335 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001336static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001337{
Beniamino Galvani38979572015-01-21 19:07:27 +01001338 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001339 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001340
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001341 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001342
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001343 priv->xstats.tx_clean++;
1344
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001345 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001346 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001347 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001348 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001349
1350 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001351 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001352 else
1353 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001354
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001355 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001356 &priv->xstats, p,
1357 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001358 /* Check if the descriptor is owned by the DMA */
1359 if (unlikely(status & tx_dma_own))
1360 break;
1361
1362 /* Just consider the last segment and ...*/
1363 if (likely(!(status & tx_not_ls))) {
1364 /* ... verify the status error condition */
1365 if (unlikely(status & tx_err)) {
1366 priv->dev->stats.tx_errors++;
1367 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001368 priv->dev->stats.tx_packets++;
1369 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001370 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001371 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001372 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001373
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001374 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1375 if (priv->tx_skbuff_dma[entry].map_as_page)
1376 dma_unmap_page(priv->device,
1377 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001378 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001379 DMA_TO_DEVICE);
1380 else
1381 dma_unmap_single(priv->device,
1382 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001383 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001384 DMA_TO_DEVICE);
1385 priv->tx_skbuff_dma[entry].buf = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001386 priv->tx_skbuff_dma[entry].len = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001387 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001388 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001389
1390 if (priv->hw->mode->clean_desc3)
1391 priv->hw->mode->clean_desc3(priv, p);
1392
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001393 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001394 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001395
1396 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001397 pkts_compl++;
1398 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001399 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001400 priv->tx_skbuff[entry] = NULL;
1401 }
1402
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001403 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001404
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001405 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001406 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001407 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001408
1409 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1410
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001411 if (unlikely(netif_queue_stopped(priv->dev) &&
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001412 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
1413 netif_dbg(priv, tx_done, priv->dev,
1414 "%s: restart transmit\n", __func__);
1415 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001416 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001417
1418 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1419 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001420 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001421 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001422 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001423}
1424
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001425static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001426{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001427 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001428}
1429
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001430static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001431{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001432 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001433}
1434
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001435/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001436 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001437 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001438 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001439 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001440 */
1441static void stmmac_tx_err(struct stmmac_priv *priv)
1442{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001443 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001444 netif_stop_queue(priv->dev);
1445
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001446 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001447 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001448 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001449 if (priv->extend_desc)
1450 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1451 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001452 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001453 else
1454 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1455 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001456 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001457 priv->dirty_tx = 0;
1458 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001459 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001460 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001461
1462 priv->dev->stats.tx_errors++;
1463 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001464}
1465
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001466/**
Joao Pinto6deee222017-03-15 11:04:45 +00001467 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1468 * @priv: driver private structure
1469 * @txmode: TX operating mode
1470 * @rxmode: RX operating mode
1471 * @chan: channel index
1472 * Description: it is used for configuring of the DMA operation mode in
1473 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1474 * mode.
1475 */
1476static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1477 u32 rxmode, u32 chan)
1478{
1479 int rxfifosz = priv->plat->rx_fifo_size;
1480
1481 if (rxfifosz == 0)
1482 rxfifosz = priv->dma_cap.rx_fifo_size;
1483
1484 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1485 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1486 rxfifosz);
1487 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
1488 } else {
1489 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
1490 rxfifosz);
1491 }
1492}
1493
1494/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001495 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001496 * @priv: driver private structure
1497 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001498 * It calls the dwmac dma routine and schedule poll method in case of some
1499 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001500 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001501static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001502{
Joao Pinto6deee222017-03-15 11:04:45 +00001503 u32 chan = STMMAC_CHAN0;
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001504 int status;
Joao Pinto68e5cfa2017-03-13 10:36:29 +00001505
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001506 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001507 if (likely((status & handle_rx)) || (status & handle_tx)) {
1508 if (likely(napi_schedule_prep(&priv->napi))) {
1509 stmmac_disable_dma_irq(priv);
1510 __napi_schedule(&priv->napi);
1511 }
1512 }
1513 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001514 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001515 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1516 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001517 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001518 if (priv->plat->force_thresh_dma_mode)
Joao Pinto6deee222017-03-15 11:04:45 +00001519 stmmac_set_dma_operation_mode(priv->ioaddr,
1520 tc, tc, chan);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001521 else
Joao Pinto6deee222017-03-15 11:04:45 +00001522 stmmac_set_dma_operation_mode(priv->ioaddr, tc,
1523 SF_DMA_MODE, chan);
1524
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001525 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001526 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001527 } else if (unlikely(status == tx_hard_error))
1528 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001529}
1530
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001531/**
1532 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1533 * @priv: driver private structure
1534 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1535 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001536static void stmmac_mmc_setup(struct stmmac_priv *priv)
1537{
1538 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001539 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001540
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001541 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1542 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001543 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001544 } else {
1545 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001546 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001547 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001548
1549 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001550
1551 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001552 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001553 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1554 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001555 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001556}
1557
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001558/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001559 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001560 * @priv: driver private structure
1561 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001562 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1563 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001564 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001565static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1566{
1567 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001568 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001569
1570 /* GMAC older than 3.50 has no extended descriptors */
1571 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001572 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001573 priv->extend_desc = 1;
1574 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001575 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001576
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001577 priv->hw->desc = &enh_desc_ops;
1578 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001579 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001580 priv->hw->desc = &ndesc_ops;
1581 }
1582}
1583
1584/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001585 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001586 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001587 * Description:
1588 * new GMAC chip generations have a new register to indicate the
1589 * presence of the optional feature/functions.
1590 * This can be also used to override the value passed through the
1591 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001592 */
1593static int stmmac_get_hw_features(struct stmmac_priv *priv)
1594{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001595 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001596
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001597 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001598 priv->hw->dma->get_hw_feature(priv->ioaddr,
1599 &priv->dma_cap);
1600 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001601 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001602
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001603 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001604}
1605
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001606/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001607 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001608 * @priv: driver private structure
1609 * Description:
1610 * it is to verify if the MAC address is valid, in case of failures it
1611 * generates a random MAC address
1612 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001613static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1614{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001615 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001616 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001617 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001618 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001619 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01001620 netdev_info(priv->dev, "device MAC address %pM\n",
1621 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001622 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001623}
1624
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001625/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001626 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001627 * @priv: driver private structure
1628 * Description:
1629 * It inits the DMA invoking the specific MAC/GMAC callback.
1630 * Some DMA parameters can be passed from the platform;
1631 * in case of these are not passed a default is kept for the MAC or GMAC.
1632 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001633static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1634{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001635 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001636 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001637
Niklas Cassela332e2f2016-12-07 15:20:05 +01001638 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
1639 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001640 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001641 }
1642
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001643 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1644 atds = 1;
1645
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001646 ret = priv->hw->dma->reset(priv->ioaddr);
1647 if (ret) {
1648 dev_err(priv->device, "Failed to reset the dma\n");
1649 return ret;
1650 }
1651
Niklas Cassel50ca9032016-12-07 15:20:04 +01001652 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001653 priv->dma_tx_phy, priv->dma_rx_phy, atds);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001654
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001655 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1656 priv->rx_tail_addr = priv->dma_rx_phy +
1657 (DMA_RX_SIZE * sizeof(struct dma_desc));
1658 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
1659 STMMAC_CHAN0);
1660
1661 priv->tx_tail_addr = priv->dma_tx_phy +
1662 (DMA_TX_SIZE * sizeof(struct dma_desc));
1663 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
1664 STMMAC_CHAN0);
1665 }
1666
1667 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001668 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1669
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001670 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001671}
1672
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001673/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001674 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001675 * @data: data pointer
1676 * Description:
1677 * This is the timer handler to directly invoke the stmmac_tx_clean.
1678 */
1679static void stmmac_tx_timer(unsigned long data)
1680{
1681 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1682
1683 stmmac_tx_clean(priv);
1684}
1685
1686/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001687 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001688 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001689 * Description:
1690 * This inits the transmit coalesce parameters: i.e. timer rate,
1691 * timer handler and default threshold used for enabling the
1692 * interrupt on completion bit.
1693 */
1694static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1695{
1696 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1697 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1698 init_timer(&priv->txtimer);
1699 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1700 priv->txtimer.data = (unsigned long)priv;
1701 priv->txtimer.function = stmmac_tx_timer;
1702 add_timer(&priv->txtimer);
1703}
1704
1705/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00001706 * stmmac_set_tx_queue_weight - Set TX queue weight
1707 * @priv: driver private structure
1708 * Description: It is used for setting TX queues weight
1709 */
1710static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
1711{
1712 u32 tx_queues_count = priv->plat->tx_queues_to_use;
1713 u32 weight;
1714 u32 queue;
1715
1716 for (queue = 0; queue < tx_queues_count; queue++) {
1717 weight = priv->plat->tx_queues_cfg[queue].weight;
1718 priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue);
1719 }
1720}
1721
1722/**
Joao Pinto19d91872017-03-10 18:24:59 +00001723 * stmmac_configure_cbs - Configure CBS in TX queue
1724 * @priv: driver private structure
1725 * Description: It is used for configuring CBS in AVB TX queues
1726 */
1727static void stmmac_configure_cbs(struct stmmac_priv *priv)
1728{
1729 u32 tx_queues_count = priv->plat->tx_queues_to_use;
1730 u32 mode_to_use;
1731 u32 queue;
1732
1733 for (queue = 0; queue < tx_queues_count; queue++) {
1734 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
1735 if (mode_to_use == MTL_QUEUE_DCB)
1736 continue;
1737
1738 priv->hw->mac->config_cbs(priv->hw,
1739 priv->plat->tx_queues_cfg[queue].send_slope,
1740 priv->plat->tx_queues_cfg[queue].idle_slope,
1741 priv->plat->tx_queues_cfg[queue].high_credit,
1742 priv->plat->tx_queues_cfg[queue].low_credit,
1743 queue);
1744 }
1745}
1746
1747/**
Joao Pintod43042f2017-03-10 18:24:55 +00001748 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
1749 * @priv: driver private structure
1750 * Description: It is used for mapping RX queues to RX dma channels
1751 */
1752static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
1753{
1754 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1755 u32 queue;
1756 u32 chan;
1757
1758 for (queue = 0; queue < rx_queues_count; queue++) {
1759 chan = priv->plat->rx_queues_cfg[queue].chan;
1760 priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan);
1761 }
1762}
1763
1764/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00001765 * stmmac_mtl_configuration - Configure MTL
1766 * @priv: driver private structure
1767 * Description: It is used for configurring MTL
1768 */
1769static void stmmac_mtl_configuration(struct stmmac_priv *priv)
1770{
1771 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1772 u32 tx_queues_count = priv->plat->tx_queues_to_use;
1773
Joao Pinto6a3a7192017-03-10 18:24:53 +00001774 if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight)
1775 stmmac_set_tx_queue_weight(priv);
1776
Joao Pintod0a9c9f2017-03-10 18:24:52 +00001777 /* Configure MTL RX algorithms */
1778 if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms)
1779 priv->hw->mac->prog_mtl_rx_algorithms(priv->hw,
1780 priv->plat->rx_sched_algorithm);
1781
1782 /* Configure MTL TX algorithms */
1783 if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms)
1784 priv->hw->mac->prog_mtl_tx_algorithms(priv->hw,
1785 priv->plat->tx_sched_algorithm);
1786
Joao Pinto19d91872017-03-10 18:24:59 +00001787 /* Configure CBS in AVB TX queues */
1788 if (tx_queues_count > 1 && priv->hw->mac->config_cbs)
1789 stmmac_configure_cbs(priv);
1790
Joao Pintod43042f2017-03-10 18:24:55 +00001791 /* Map RX MTL to DMA channels */
1792 if (rx_queues_count > 1 && priv->hw->mac->map_mtl_to_dma)
1793 stmmac_rx_queue_dma_chan_map(priv);
1794
Joao Pintod0a9c9f2017-03-10 18:24:52 +00001795 /* Enable MAC RX Queues */
1796 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_enable)
1797 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00001798
1799 /* Set the HW DMA mode and the COE */
1800 stmmac_dma_operation_mode(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00001801}
1802
1803/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001804 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001805 * @dev : pointer to the device structure.
1806 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001807 * this is the main function to setup the HW in a usable state because the
1808 * dma engine is reset, the core registers are configured (e.g. AXI,
1809 * Checksum features, timers). The DMA is ready to start receiving and
1810 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001811 * Return value:
1812 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1813 * file on failure.
1814 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001815static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001816{
1817 struct stmmac_priv *priv = netdev_priv(dev);
1818 int ret;
1819
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001820 /* DMA initialization and SW reset */
1821 ret = stmmac_init_dma_engine(priv);
1822 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001823 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
1824 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001825 return ret;
1826 }
1827
1828 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001829 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001830
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001831 /* PS and related bits will be programmed according to the speed */
1832 if (priv->hw->pcs) {
1833 int speed = priv->plat->mac_port_sel_speed;
1834
1835 if ((speed == SPEED_10) || (speed == SPEED_100) ||
1836 (speed == SPEED_1000)) {
1837 priv->hw->ps = speed;
1838 } else {
1839 dev_warn(priv->device, "invalid port speed\n");
1840 priv->hw->ps = 0;
1841 }
1842 }
1843
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001844 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001845 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001846
Joao Pintod0a9c9f2017-03-10 18:24:52 +00001847 /* Initialize MTL*/
1848 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1849 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00001850
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001851 ret = priv->hw->mac->rx_ipc(priv->hw);
1852 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001853 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001854 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001855 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001856 }
1857
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001858 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001859 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1860 stmmac_dwmac4_set_mac(priv->ioaddr, true);
1861 else
1862 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001863
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001864 stmmac_mmc_setup(priv);
1865
Huacai Chenfe1319292014-12-19 22:38:18 +08001866 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01001867 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
1868 if (ret < 0)
1869 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
1870
Huacai Chenfe1319292014-12-19 22:38:18 +08001871 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01001872 if (ret == -EOPNOTSUPP)
1873 netdev_warn(priv->dev, "PTP not supported by HW\n");
1874 else if (ret)
1875 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08001876 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001877
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001878#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001879 ret = stmmac_init_fs(dev);
1880 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01001881 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
1882 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001883#endif
1884 /* Start the ball rolling... */
LABBE Corentin38ddc592016-11-16 20:09:39 +01001885 netdev_dbg(priv->dev, "DMA RX/TX processes started...\n");
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001886 priv->hw->dma->start_tx(priv->ioaddr);
1887 priv->hw->dma->start_rx(priv->ioaddr);
1888
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001889 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1890
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001891 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1892 priv->rx_riwt = MAX_DMA_RIWT;
1893 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1894 }
1895
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001896 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001897 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001898
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001899 /* set TX ring length */
1900 if (priv->hw->dma->set_tx_ring_len)
1901 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1902 (DMA_TX_SIZE - 1));
1903 /* set RX ring length */
1904 if (priv->hw->dma->set_rx_ring_len)
1905 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1906 (DMA_RX_SIZE - 1));
1907 /* Enable TSO */
1908 if (priv->tso)
1909 priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);
1910
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001911 return 0;
1912}
1913
Thierry Redingc66f6c32017-03-10 17:34:55 +01001914static void stmmac_hw_teardown(struct net_device *dev)
1915{
1916 struct stmmac_priv *priv = netdev_priv(dev);
1917
1918 clk_disable_unprepare(priv->plat->clk_ptp_ref);
1919}
1920
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001921/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001922 * stmmac_open - open entry point of the driver
1923 * @dev : pointer to the device structure.
1924 * Description:
1925 * This function is the open entry point of the driver.
1926 * Return value:
1927 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1928 * file on failure.
1929 */
1930static int stmmac_open(struct net_device *dev)
1931{
1932 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001933 int ret;
1934
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001935 stmmac_check_ether_addr(priv);
1936
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001937 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
1938 priv->hw->pcs != STMMAC_PCS_TBI &&
1939 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001940 ret = stmmac_init_phy(dev);
1941 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001942 netdev_err(priv->dev,
1943 "%s: Cannot attach to PHY (error: %d)\n",
1944 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001945 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001946 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001947 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001948
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001949 /* Extra statistics */
1950 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1951 priv->xstats.threshold = tc;
1952
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001953 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001954 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001955
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001956 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001957 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001958 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
1959 __func__);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001960 goto dma_desc_error;
1961 }
1962
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001963 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1964 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001965 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
1966 __func__);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001967 goto init_error;
1968 }
1969
Huacai Chenfe1319292014-12-19 22:38:18 +08001970 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001971 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001972 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001973 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001974 }
1975
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001976 stmmac_init_tx_coalesce(priv);
1977
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001978 if (dev->phydev)
1979 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001980
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001981 /* Request the IRQ lines */
1982 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001983 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001984 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001985 netdev_err(priv->dev,
1986 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
1987 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01001988 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001989 }
1990
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001991 /* Request the Wake IRQ in case of another line is used for WoL */
1992 if (priv->wol_irq != dev->irq) {
1993 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1994 IRQF_SHARED, dev->name, dev);
1995 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001996 netdev_err(priv->dev,
1997 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1998 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001999 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002000 }
2001 }
2002
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002003 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002004 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002005 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2006 dev->name, dev);
2007 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002008 netdev_err(priv->dev,
2009 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2010 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002011 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002012 }
2013 }
2014
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002015 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002016 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002017
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002018 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002019
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002020lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002021 if (priv->wol_irq != dev->irq)
2022 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002023wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002024 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002025irq_error:
2026 if (dev->phydev)
2027 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002028
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002029 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002030 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002031init_error:
2032 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002033dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002034 if (dev->phydev)
2035 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002036
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002037 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002038}
2039
2040/**
2041 * stmmac_release - close entry point of the driver
2042 * @dev : device pointer.
2043 * Description:
2044 * This is the stop entry point of the driver.
2045 */
2046static int stmmac_release(struct net_device *dev)
2047{
2048 struct stmmac_priv *priv = netdev_priv(dev);
2049
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002050 if (priv->eee_enabled)
2051 del_timer_sync(&priv->eee_ctrl_timer);
2052
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002053 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002054 if (dev->phydev) {
2055 phy_stop(dev->phydev);
2056 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002057 }
2058
2059 netif_stop_queue(dev);
2060
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002061 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002062
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002063 del_timer_sync(&priv->txtimer);
2064
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002065 /* Free the IRQ lines */
2066 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002067 if (priv->wol_irq != dev->irq)
2068 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002069 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002070 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002071
2072 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00002073 priv->hw->dma->stop_tx(priv->ioaddr);
2074 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002075
2076 /* Release and free the Rx/Tx resources */
2077 free_dma_desc_resources(priv);
2078
avisconti19449bf2010-10-25 18:58:14 +00002079 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002080 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002081
2082 netif_carrier_off(dev);
2083
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002084#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002085 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002086#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002087
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002088 stmmac_release_ptp(priv);
2089
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002090 return 0;
2091}
2092
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002093/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002094 * stmmac_tso_allocator - close entry point of the driver
2095 * @priv: driver private structure
2096 * @des: buffer start address
2097 * @total_len: total length to fill in descriptors
2098 * @last_segmant: condition for the last descriptor
2099 * Description:
2100 * This function fills descriptor and request new descriptors according to
2101 * buffer length to fill
2102 */
2103static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
2104 int total_len, bool last_segment)
2105{
2106 struct dma_desc *desc;
2107 int tmp_len;
2108 u32 buff_size;
2109
2110 tmp_len = total_len;
2111
2112 while (tmp_len > 0) {
2113 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2114 desc = priv->dma_tx + priv->cur_tx;
2115
Michael Weiserf8be0d72016-11-14 18:58:05 +01002116 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002117 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2118 TSO_MAX_BUFF_SIZE : tmp_len;
2119
2120 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
2121 0, 1,
2122 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
2123 0, 0);
2124
2125 tmp_len -= TSO_MAX_BUFF_SIZE;
2126 }
2127}
2128
2129/**
2130 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2131 * @skb : the socket buffer
2132 * @dev : device pointer
2133 * Description: this is the transmit function that is called on TSO frames
2134 * (support available on GMAC4 and newer chips).
2135 * Diagram below show the ring programming in case of TSO frames:
2136 *
2137 * First Descriptor
2138 * --------
2139 * | DES0 |---> buffer1 = L2/L3/L4 header
2140 * | DES1 |---> TCP Payload (can continue on next descr...)
2141 * | DES2 |---> buffer 1 and 2 len
2142 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2143 * --------
2144 * |
2145 * ...
2146 * |
2147 * --------
2148 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2149 * | DES1 | --|
2150 * | DES2 | --> buffer 1 and 2 len
2151 * | DES3 |
2152 * --------
2153 *
2154 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2155 */
2156static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2157{
2158 u32 pay_len, mss;
2159 int tmp_pay_len = 0;
2160 struct stmmac_priv *priv = netdev_priv(dev);
2161 int nfrags = skb_shinfo(skb)->nr_frags;
2162 unsigned int first_entry, des;
2163 struct dma_desc *desc, *first, *mss_desc = NULL;
2164 u8 proto_hdr_len;
2165 int i;
2166
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002167 /* Compute header lengths */
2168 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2169
2170 /* Desc availability based on threshold should be enough safe */
2171 if (unlikely(stmmac_tx_avail(priv) <
2172 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2173 if (!netif_queue_stopped(dev)) {
2174 netif_stop_queue(dev);
2175 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002176 netdev_err(priv->dev,
2177 "%s: Tx Ring full when queue awake\n",
2178 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002179 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002180 return NETDEV_TX_BUSY;
2181 }
2182
2183 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2184
2185 mss = skb_shinfo(skb)->gso_size;
2186
2187 /* set new MSS value if needed */
2188 if (mss != priv->mss) {
2189 mss_desc = priv->dma_tx + priv->cur_tx;
2190 priv->hw->desc->set_mss(mss_desc, mss);
2191 priv->mss = mss;
2192 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2193 }
2194
2195 if (netif_msg_tx_queued(priv)) {
2196 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2197 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2198 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2199 skb->data_len);
2200 }
2201
2202 first_entry = priv->cur_tx;
2203
2204 desc = priv->dma_tx + first_entry;
2205 first = desc;
2206
2207 /* first descriptor: fill Headers on Buf1 */
2208 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2209 DMA_TO_DEVICE);
2210 if (dma_mapping_error(priv->device, des))
2211 goto dma_map_err;
2212
2213 priv->tx_skbuff_dma[first_entry].buf = des;
2214 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2215 priv->tx_skbuff[first_entry] = skb;
2216
Michael Weiserf8be0d72016-11-14 18:58:05 +01002217 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002218
2219 /* Fill start of payload in buff2 of first descriptor */
2220 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002221 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002222
2223 /* If needed take extra descriptors to fill the remaining payload */
2224 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2225
2226 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
2227
2228 /* Prepare fragments */
2229 for (i = 0; i < nfrags; i++) {
2230 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2231
2232 des = skb_frag_dma_map(priv->device, frag, 0,
2233 skb_frag_size(frag),
2234 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002235 if (dma_mapping_error(priv->device, des))
2236 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002237
2238 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2239 (i == nfrags - 1));
2240
2241 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2242 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2243 priv->tx_skbuff[priv->cur_tx] = NULL;
2244 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
2245 }
2246
2247 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
2248
2249 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2250
2251 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002252 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2253 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002254 netif_stop_queue(dev);
2255 }
2256
2257 dev->stats.tx_bytes += skb->len;
2258 priv->xstats.tx_tso_frames++;
2259 priv->xstats.tx_tso_nfrags += nfrags;
2260
2261 /* Manage tx mitigation */
2262 priv->tx_count_frames += nfrags + 1;
2263 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2264 mod_timer(&priv->txtimer,
2265 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2266 } else {
2267 priv->tx_count_frames = 0;
2268 priv->hw->desc->set_tx_ic(desc);
2269 priv->xstats.tx_set_ic_bit++;
2270 }
2271
2272 if (!priv->hwts_tx_en)
2273 skb_tx_timestamp(skb);
2274
2275 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2276 priv->hwts_tx_en)) {
2277 /* declare that device is doing timestamping */
2278 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2279 priv->hw->desc->enable_tx_timestamp(first);
2280 }
2281
2282 /* Complete the first descriptor before granting the DMA */
2283 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2284 proto_hdr_len,
2285 pay_len,
2286 1, priv->tx_skbuff_dma[first_entry].last_segment,
2287 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2288
2289 /* If context desc is used to change MSS */
2290 if (mss_desc)
2291 priv->hw->desc->set_tx_owner(mss_desc);
2292
2293 /* The own bit must be the latest setting done when prepare the
2294 * descriptor and then barrier is needed to make sure that
2295 * all is coherent before granting the DMA engine.
2296 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002297 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002298
2299 if (netif_msg_pktdata(priv)) {
2300 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2301 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2302 priv->cur_tx, first, nfrags);
2303
2304 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
2305 0);
2306
2307 pr_info(">>> frame to be transmitted: ");
2308 print_pkt(skb->data, skb_headlen(skb));
2309 }
2310
2311 netdev_sent_queue(dev, skb->len);
2312
2313 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2314 STMMAC_CHAN0);
2315
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002316 return NETDEV_TX_OK;
2317
2318dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002319 dev_err(priv->device, "Tx dma map failed\n");
2320 dev_kfree_skb(skb);
2321 priv->dev->stats.tx_dropped++;
2322 return NETDEV_TX_OK;
2323}
2324
2325/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002326 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002327 * @skb : the socket buffer
2328 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002329 * Description : this is the tx entry point of the driver.
2330 * It programs the chain or the ring and supports oversized frames
2331 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002332 */
2333static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2334{
2335 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002336 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002337 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002338 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002339 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002340 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002341 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002342 unsigned int des;
2343
2344 /* Manage oversized TCP frames for GMAC4 device */
2345 if (skb_is_gso(skb) && priv->tso) {
2346 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2347 return stmmac_tso_xmit(skb, dev);
2348 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002349
2350 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
2351 if (!netif_queue_stopped(dev)) {
2352 netif_stop_queue(dev);
2353 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002354 netdev_err(priv->dev,
2355 "%s: Tx Ring full when queue awake\n",
2356 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002357 }
2358 return NETDEV_TX_BUSY;
2359 }
2360
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002361 if (priv->tx_path_in_lpi_mode)
2362 stmmac_disable_eee_mode(priv);
2363
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002364 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002365 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002366
Michał Mirosław5e982f32011-04-09 02:46:55 +00002367 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002368
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002369 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002370 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002371 else
2372 desc = priv->dma_tx + entry;
2373
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002374 first = desc;
2375
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002376 priv->tx_skbuff[first_entry] = skb;
2377
2378 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002379 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002380 if (enh_desc)
2381 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2382
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002383 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2384 DWMAC_CORE_4_00)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002385 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002386 if (unlikely(entry < 0))
2387 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002388 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002389
2390 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002391 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2392 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002393 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002394
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002395 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2396
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002397 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002398 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002399 else
2400 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002401
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002402 des = skb_frag_dma_map(priv->device, frag, 0, len,
2403 DMA_TO_DEVICE);
2404 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002405 goto dma_map_err; /* should reuse desc w/o issues */
2406
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002407 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002408
Michael Weiserf8be0d72016-11-14 18:58:05 +01002409 priv->tx_skbuff_dma[entry].buf = des;
2410 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2411 desc->des0 = cpu_to_le32(des);
2412 else
2413 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002414
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002415 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002416 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002417 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2418
2419 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002420 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002421 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002422 }
2423
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002424 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2425
2426 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002427
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002428 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002429 void *tx_head;
2430
LABBE Corentin38ddc592016-11-16 20:09:39 +01002431 netdev_dbg(priv->dev,
2432 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2433 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2434 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002435
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002436 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002437 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002438 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002439 tx_head = (void *)priv->dma_tx;
2440
2441 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002442
LABBE Corentin38ddc592016-11-16 20:09:39 +01002443 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002444 print_pkt(skb->data, skb->len);
2445 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002446
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002447 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002448 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2449 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002450 netif_stop_queue(dev);
2451 }
2452
2453 dev->stats.tx_bytes += skb->len;
2454
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002455 /* According to the coalesce parameter the IC bit for the latest
2456 * segment is reset and the timer re-started to clean the tx status.
2457 * This approach takes care about the fragments: desc is the first
2458 * element in case of no SG.
2459 */
2460 priv->tx_count_frames += nfrags + 1;
2461 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2462 mod_timer(&priv->txtimer,
2463 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2464 } else {
2465 priv->tx_count_frames = 0;
2466 priv->hw->desc->set_tx_ic(desc);
2467 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002468 }
2469
2470 if (!priv->hwts_tx_en)
2471 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002472
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002473 /* Ready to fill the first descriptor and set the OWN bit w/o any
2474 * problems because all the descriptors are actually ready to be
2475 * passed to the DMA engine.
2476 */
2477 if (likely(!is_jumbo)) {
2478 bool last_segment = (nfrags == 0);
2479
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002480 des = dma_map_single(priv->device, skb->data,
2481 nopaged_len, DMA_TO_DEVICE);
2482 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002483 goto dma_map_err;
2484
Michael Weiserf8be0d72016-11-14 18:58:05 +01002485 priv->tx_skbuff_dma[first_entry].buf = des;
2486 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2487 first->des0 = cpu_to_le32(des);
2488 else
2489 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002490
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002491 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2492 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2493
2494 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2495 priv->hwts_tx_en)) {
2496 /* declare that device is doing timestamping */
2497 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2498 priv->hw->desc->enable_tx_timestamp(first);
2499 }
2500
2501 /* Prepare the first descriptor setting the OWN bit too */
2502 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2503 csum_insertion, priv->mode, 1,
2504 last_segment);
2505
2506 /* The own bit must be the latest setting done when prepare the
2507 * descriptor and then barrier is needed to make sure that
2508 * all is coherent before granting the DMA engine.
2509 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002510 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002511 }
2512
Beniamino Galvani38979572015-01-21 19:07:27 +01002513 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002514
2515 if (priv->synopsys_id < DWMAC_CORE_4_00)
2516 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2517 else
2518 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2519 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002520
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002521 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002522
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002523dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01002524 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002525 dev_kfree_skb(skb);
2526 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002527 return NETDEV_TX_OK;
2528}
2529
Vince Bridgersb9381982014-01-14 13:42:05 -06002530static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2531{
2532 struct ethhdr *ehdr;
2533 u16 vlanid;
2534
2535 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2536 NETIF_F_HW_VLAN_CTAG_RX &&
2537 !__vlan_get_tag(skb, &vlanid)) {
2538 /* pop the vlan tag */
2539 ehdr = (struct ethhdr *)skb->data;
2540 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2541 skb_pull(skb, VLAN_HLEN);
2542 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2543 }
2544}
2545
2546
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002547static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2548{
2549 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2550 return 0;
2551
2552 return 1;
2553}
2554
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002555/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002556 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002557 * @priv: driver private structure
2558 * Description : this is to reallocate the skb for the reception process
2559 * that is based on zero-copy.
2560 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002561static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2562{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002563 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002564 unsigned int entry = priv->dirty_rx;
2565 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002566
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002567 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002568 struct dma_desc *p;
2569
2570 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002571 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002572 else
2573 p = priv->dma_rx + entry;
2574
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002575 if (likely(priv->rx_skbuff[entry] == NULL)) {
2576 struct sk_buff *skb;
2577
Eric Dumazetacb600d2012-10-05 06:23:55 +00002578 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002579 if (unlikely(!skb)) {
2580 /* so for a while no zero-copy! */
2581 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2582 if (unlikely(net_ratelimit()))
2583 dev_err(priv->device,
2584 "fail to alloc skb entry %d\n",
2585 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002586 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002587 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002588
2589 priv->rx_skbuff[entry] = skb;
2590 priv->rx_skbuff_dma[entry] =
2591 dma_map_single(priv->device, skb->data, bfsize,
2592 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002593 if (dma_mapping_error(priv->device,
2594 priv->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002595 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002596 dev_kfree_skb(skb);
2597 break;
2598 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002599
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002600 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002601 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002602 p->des1 = 0;
2603 } else {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002604 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002605 }
2606 if (priv->hw->mode->refill_desc3)
2607 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002608
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002609 if (priv->rx_zeroc_thresh > 0)
2610 priv->rx_zeroc_thresh--;
2611
LABBE Corentinb3e51062016-11-16 20:09:41 +01002612 netif_dbg(priv, rx_status, priv->dev,
2613 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002614 }
Pavel Machekad688cd2016-12-18 21:38:12 +01002615 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002616
2617 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2618 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2619 else
2620 priv->hw->desc->set_rx_owner(p);
2621
Pavel Machekad688cd2016-12-18 21:38:12 +01002622 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002623
2624 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002625 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002626 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002627}
2628
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002629/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002630 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002631 * @priv: driver private structure
2632 * @limit: napi bugget.
2633 * Description : this the function called by the napi poll method.
2634 * It gets all the frames inside the ring.
2635 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002636static int stmmac_rx(struct stmmac_priv *priv, int limit)
2637{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002638 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002639 unsigned int next_entry;
2640 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002641 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002642
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002643 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002644 void *rx_head;
2645
LABBE Corentin38ddc592016-11-16 20:09:39 +01002646 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002647 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002648 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002649 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002650 rx_head = (void *)priv->dma_rx;
2651
2652 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002653 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002654 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002655 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002656 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002657 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002658
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002659 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002660 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002661 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002662 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002663
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002664 /* read the status of the incoming frame */
2665 status = priv->hw->desc->rx_status(&priv->dev->stats,
2666 &priv->xstats, p);
2667 /* check if managed by the DMA otherwise go ahead */
2668 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002669 break;
2670
2671 count++;
2672
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002673 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2674 next_entry = priv->cur_rx;
2675
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002676 if (priv->extend_desc)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002677 np = (struct dma_desc *)(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002678 else
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002679 np = priv->dma_rx + next_entry;
2680
2681 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002682
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002683 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2684 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2685 &priv->xstats,
2686 priv->dma_erx +
2687 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002688 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002689 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002690 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01002691 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002692 * with timestamp value, hence reinitialize
2693 * them in stmmac_rx_refill() function so that
2694 * device can reuse it.
2695 */
2696 priv->rx_skbuff[entry] = NULL;
2697 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002698 priv->rx_skbuff_dma[entry],
2699 priv->dma_buf_sz,
2700 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002701 }
2702 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002703 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002704 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002705 unsigned int des;
2706
2707 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01002708 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002709 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01002710 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002711
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002712 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2713
LABBE Corentin8d45e422017-02-08 09:31:08 +01002714 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002715 * (preallocated during init) then the packet is
2716 * ignored
2717 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002718 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002719 netdev_err(priv->dev,
2720 "len %d larger than size (%d)\n",
2721 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002722 priv->dev->stats.rx_length_errors++;
2723 break;
2724 }
2725
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002726 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002727 * Type frames (LLC/LLC-SNAP)
2728 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002729 if (unlikely(status != llc_snap))
2730 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002731
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002732 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002733 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
2734 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002735 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002736 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
2737 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002738 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002739
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002740 /* The zero-copy is always used for all the sizes
2741 * in case of GMAC4 because it needs
2742 * to refill the used descriptors, always.
2743 */
2744 if (unlikely(!priv->plat->has_gmac4 &&
2745 ((frame_len < priv->rx_copybreak) ||
2746 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002747 skb = netdev_alloc_skb_ip_align(priv->dev,
2748 frame_len);
2749 if (unlikely(!skb)) {
2750 if (net_ratelimit())
2751 dev_warn(priv->device,
2752 "packet dropped\n");
2753 priv->dev->stats.rx_dropped++;
2754 break;
2755 }
2756
2757 dma_sync_single_for_cpu(priv->device,
2758 priv->rx_skbuff_dma
2759 [entry], frame_len,
2760 DMA_FROM_DEVICE);
2761 skb_copy_to_linear_data(skb,
2762 priv->
2763 rx_skbuff[entry]->data,
2764 frame_len);
2765
2766 skb_put(skb, frame_len);
2767 dma_sync_single_for_device(priv->device,
2768 priv->rx_skbuff_dma
2769 [entry], frame_len,
2770 DMA_FROM_DEVICE);
2771 } else {
2772 skb = priv->rx_skbuff[entry];
2773 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002774 netdev_err(priv->dev,
2775 "%s: Inconsistent Rx chain\n",
2776 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002777 priv->dev->stats.rx_dropped++;
2778 break;
2779 }
2780 prefetch(skb->data - NET_IP_ALIGN);
2781 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002782 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002783
2784 skb_put(skb, frame_len);
2785 dma_unmap_single(priv->device,
2786 priv->rx_skbuff_dma[entry],
2787 priv->dma_buf_sz,
2788 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002789 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002790
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002791 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002792 netdev_dbg(priv->dev, "frame received (%dbytes)",
2793 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002794 print_pkt(skb->data, frame_len);
2795 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002796
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002797 stmmac_get_rx_hwtstamp(priv, p, np, skb);
2798
Vince Bridgersb9381982014-01-14 13:42:05 -06002799 stmmac_rx_vlan(priv->dev, skb);
2800
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002801 skb->protocol = eth_type_trans(skb, priv->dev);
2802
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002803 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002804 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002805 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002806 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002807
2808 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002809
2810 priv->dev->stats.rx_packets++;
2811 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002812 }
2813 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002814 }
2815
2816 stmmac_rx_refill(priv);
2817
2818 priv->xstats.rx_pkt_n += count;
2819
2820 return count;
2821}
2822
2823/**
2824 * stmmac_poll - stmmac poll method (NAPI)
2825 * @napi : pointer to the napi structure.
2826 * @budget : maximum number of packets that the current CPU can receive from
2827 * all interfaces.
2828 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002829 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002830 */
2831static int stmmac_poll(struct napi_struct *napi, int budget)
2832{
2833 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2834 int work_done = 0;
2835
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002836 priv->xstats.napi_poll++;
2837 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002838
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002839 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002840 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08002841 napi_complete_done(napi, work_done);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002842 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002843 }
2844 return work_done;
2845}
2846
2847/**
2848 * stmmac_tx_timeout
2849 * @dev : Pointer to net device structure
2850 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002851 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002852 * netdev structure and arrange for the device to be reset to a sane state
2853 * in order to transmit a new packet.
2854 */
2855static void stmmac_tx_timeout(struct net_device *dev)
2856{
2857 struct stmmac_priv *priv = netdev_priv(dev);
2858
2859 /* Clear Tx resources and restart transmitting again */
2860 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002861}
2862
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002863/**
Jiri Pirko01789342011-08-16 06:29:00 +00002864 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002865 * @dev : pointer to the device structure
2866 * Description:
2867 * This function is a driver entry point which gets called by the kernel
2868 * whenever multicast addresses must be enabled/disabled.
2869 * Return value:
2870 * void.
2871 */
Jiri Pirko01789342011-08-16 06:29:00 +00002872static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002873{
2874 struct stmmac_priv *priv = netdev_priv(dev);
2875
Vince Bridgers3b57de92014-07-31 15:49:17 -05002876 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002877}
2878
2879/**
2880 * stmmac_change_mtu - entry point to change MTU size for the device.
2881 * @dev : device pointer.
2882 * @new_mtu : the new MTU size for the device.
2883 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2884 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2885 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2886 * Return value:
2887 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2888 * file on failure.
2889 */
2890static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2891{
LABBE Corentin38ddc592016-11-16 20:09:39 +01002892 struct stmmac_priv *priv = netdev_priv(dev);
2893
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002894 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002895 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002896 return -EBUSY;
2897 }
2898
Michał Mirosław5e982f32011-04-09 02:46:55 +00002899 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002900
Michał Mirosław5e982f32011-04-09 02:46:55 +00002901 netdev_update_features(dev);
2902
2903 return 0;
2904}
2905
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002906static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002907 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002908{
2909 struct stmmac_priv *priv = netdev_priv(dev);
2910
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002911 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002912 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002913
Michał Mirosław5e982f32011-04-09 02:46:55 +00002914 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002915 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002916
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002917 /* Some GMAC devices have a bugged Jumbo frame support that
2918 * needs to have the Tx COE disabled for oversized frames
2919 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01002920 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002921 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002922 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002923 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002924
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002925 /* Disable tso if asked by ethtool */
2926 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
2927 if (features & NETIF_F_TSO)
2928 priv->tso = true;
2929 else
2930 priv->tso = false;
2931 }
2932
Michał Mirosław5e982f32011-04-09 02:46:55 +00002933 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002934}
2935
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002936static int stmmac_set_features(struct net_device *netdev,
2937 netdev_features_t features)
2938{
2939 struct stmmac_priv *priv = netdev_priv(netdev);
2940
2941 /* Keep the COE Type in case of csum is supporting */
2942 if (features & NETIF_F_RXCSUM)
2943 priv->hw->rx_csum = priv->plat->rx_coe;
2944 else
2945 priv->hw->rx_csum = 0;
2946 /* No check needed because rx_coe has been set before and it will be
2947 * fixed in case of issue.
2948 */
2949 priv->hw->mac->rx_ipc(priv->hw);
2950
2951 return 0;
2952}
2953
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002954/**
2955 * stmmac_interrupt - main ISR
2956 * @irq: interrupt number.
2957 * @dev_id: to pass the net device pointer.
2958 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002959 * It can call:
2960 * o DMA service routine (to manage incoming frame reception and transmission
2961 * status)
2962 * o Core interrupts to manage: remote wake-up, management counter, LPI
2963 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002964 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002965static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2966{
2967 struct net_device *dev = (struct net_device *)dev_id;
2968 struct stmmac_priv *priv = netdev_priv(dev);
2969
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002970 if (priv->irq_wake)
2971 pm_wakeup_event(priv->device, 0);
2972
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002973 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002974 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002975 return IRQ_NONE;
2976 }
2977
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002978 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002979 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002980 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002981 &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00002982
2983 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2984 status |= priv->hw->mac->host_mtl_irq_status(priv->hw,
2985 STMMAC_CHAN0);
2986
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002987 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002988 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002989 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002990 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002991 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002992 priv->tx_path_in_lpi_mode = false;
Matt Coralloa8b7d772016-06-30 19:46:16 +00002993 if (status & CORE_IRQ_MTL_RX_OVERFLOW && priv->hw->dma->set_rx_tail_ptr)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002994 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2995 priv->rx_tail_addr,
2996 STMMAC_CHAN0);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002997 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002998
2999 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003000 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003001 if (priv->xstats.pcs_link)
3002 netif_carrier_on(dev);
3003 else
3004 netif_carrier_off(dev);
3005 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003006 }
3007
3008 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003009 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003010
3011 return IRQ_HANDLED;
3012}
3013
3014#ifdef CONFIG_NET_POLL_CONTROLLER
3015/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003016 * to allow network I/O with interrupts disabled.
3017 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003018static void stmmac_poll_controller(struct net_device *dev)
3019{
3020 disable_irq(dev->irq);
3021 stmmac_interrupt(dev->irq, dev);
3022 enable_irq(dev->irq);
3023}
3024#endif
3025
3026/**
3027 * stmmac_ioctl - Entry point for the Ioctl
3028 * @dev: Device pointer.
3029 * @rq: An IOCTL specefic structure, that can contain a pointer to
3030 * a proprietary structure used to pass information to the driver.
3031 * @cmd: IOCTL command
3032 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003033 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003034 */
3035static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3036{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003037 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003038
3039 if (!netif_running(dev))
3040 return -EINVAL;
3041
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003042 switch (cmd) {
3043 case SIOCGMIIPHY:
3044 case SIOCGMIIREG:
3045 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003046 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003047 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003048 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003049 break;
3050 case SIOCSHWTSTAMP:
3051 ret = stmmac_hwtstamp_ioctl(dev, rq);
3052 break;
3053 default:
3054 break;
3055 }
Richard Cochran28b04112010-07-17 08:48:55 +00003056
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003057 return ret;
3058}
3059
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003060#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003061static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003062
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003063static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003064 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003065{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003066 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003067 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3068 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003069
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003070 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003071 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003072 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003073 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003074 le32_to_cpu(ep->basic.des0),
3075 le32_to_cpu(ep->basic.des1),
3076 le32_to_cpu(ep->basic.des2),
3077 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003078 ep++;
3079 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003080 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003081 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003082 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3083 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003084 p++;
3085 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003086 seq_printf(seq, "\n");
3087 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003088}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003089
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003090static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3091{
3092 struct net_device *dev = seq->private;
3093 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003094
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003095 if (priv->extend_desc) {
3096 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003097 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003098 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003099 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003100 } else {
3101 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003102 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003103 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003104 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003105 }
3106
3107 return 0;
3108}
3109
3110static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3111{
3112 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3113}
3114
Pavel Machek22d3efe2016-11-28 12:55:59 +01003115/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3116
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003117static const struct file_operations stmmac_rings_status_fops = {
3118 .owner = THIS_MODULE,
3119 .open = stmmac_sysfs_ring_open,
3120 .read = seq_read,
3121 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003122 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003123};
3124
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003125static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3126{
3127 struct net_device *dev = seq->private;
3128 struct stmmac_priv *priv = netdev_priv(dev);
3129
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003130 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003131 seq_printf(seq, "DMA HW features not supported\n");
3132 return 0;
3133 }
3134
3135 seq_printf(seq, "==============================\n");
3136 seq_printf(seq, "\tDMA HW features\n");
3137 seq_printf(seq, "==============================\n");
3138
Pavel Machek22d3efe2016-11-28 12:55:59 +01003139 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003140 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003141 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003142 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003143 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003144 (priv->dma_cap.half_duplex) ? "Y" : "N");
3145 seq_printf(seq, "\tHash Filter: %s\n",
3146 (priv->dma_cap.hash_filter) ? "Y" : "N");
3147 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3148 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003149 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003150 (priv->dma_cap.pcs) ? "Y" : "N");
3151 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3152 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3153 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3154 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3155 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3156 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3157 seq_printf(seq, "\tRMON module: %s\n",
3158 (priv->dma_cap.rmon) ? "Y" : "N");
3159 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3160 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003161 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003162 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003163 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003164 (priv->dma_cap.eee) ? "Y" : "N");
3165 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3166 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3167 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003168 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3169 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3170 (priv->dma_cap.rx_coe) ? "Y" : "N");
3171 } else {
3172 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3173 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3174 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3175 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3176 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003177 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3178 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3179 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3180 priv->dma_cap.number_rx_channel);
3181 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3182 priv->dma_cap.number_tx_channel);
3183 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3184 (priv->dma_cap.enh_desc) ? "Y" : "N");
3185
3186 return 0;
3187}
3188
3189static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3190{
3191 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3192}
3193
3194static const struct file_operations stmmac_dma_cap_fops = {
3195 .owner = THIS_MODULE,
3196 .open = stmmac_sysfs_dma_cap_open,
3197 .read = seq_read,
3198 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003199 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003200};
3201
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003202static int stmmac_init_fs(struct net_device *dev)
3203{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003204 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003205
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003206 /* Create per netdev entries */
3207 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3208
3209 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003210 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003211
3212 return -ENOMEM;
3213 }
3214
3215 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003216 priv->dbgfs_rings_status =
3217 debugfs_create_file("descriptors_status", S_IRUGO,
3218 priv->dbgfs_dir, dev,
3219 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003220
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003221 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003222 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003223 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003224
3225 return -ENOMEM;
3226 }
3227
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003228 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003229 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3230 priv->dbgfs_dir,
3231 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003232
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003233 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003234 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003235 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003236
3237 return -ENOMEM;
3238 }
3239
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003240 return 0;
3241}
3242
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003243static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003244{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003245 struct stmmac_priv *priv = netdev_priv(dev);
3246
3247 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003248}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003249#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003250
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003251static const struct net_device_ops stmmac_netdev_ops = {
3252 .ndo_open = stmmac_open,
3253 .ndo_start_xmit = stmmac_xmit,
3254 .ndo_stop = stmmac_release,
3255 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003256 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003257 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003258 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003259 .ndo_tx_timeout = stmmac_tx_timeout,
3260 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003261#ifdef CONFIG_NET_POLL_CONTROLLER
3262 .ndo_poll_controller = stmmac_poll_controller,
3263#endif
3264 .ndo_set_mac_address = eth_mac_addr,
3265};
3266
3267/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003268 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003269 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003270 * Description: this function is to configure the MAC device according to
3271 * some platform parameters or the HW capability register. It prepares the
3272 * driver to use either ring or chain modes and to setup either enhanced or
3273 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003274 */
3275static int stmmac_hw_init(struct stmmac_priv *priv)
3276{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003277 struct mac_device_info *mac;
3278
3279 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003280 if (priv->plat->has_gmac) {
3281 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003282 mac = dwmac1000_setup(priv->ioaddr,
3283 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003284 priv->plat->unicast_filter_entries,
3285 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003286 } else if (priv->plat->has_gmac4) {
3287 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3288 mac = dwmac4_setup(priv->ioaddr,
3289 priv->plat->multicast_filter_bins,
3290 priv->plat->unicast_filter_entries,
3291 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003292 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003293 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003294 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003295 if (!mac)
3296 return -ENOMEM;
3297
3298 priv->hw = mac;
3299
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003300 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003301 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3302 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003303 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003304 if (chain_mode) {
3305 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003306 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003307 priv->mode = STMMAC_CHAIN_MODE;
3308 } else {
3309 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003310 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003311 priv->mode = STMMAC_RING_MODE;
3312 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003313 }
3314
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003315 /* Get the HW capability (new GMAC newer than 3.50a) */
3316 priv->hw_cap_support = stmmac_get_hw_features(priv);
3317 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003318 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003319
3320 /* We can override some gmac/dma configuration fields: e.g.
3321 * enh_desc, tx_coe (e.g. that are passed through the
3322 * platform) with the values from the HW capability
3323 * register (if supported).
3324 */
3325 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003326 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003327 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003328
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003329 /* TXCOE doesn't work in thresh DMA mode */
3330 if (priv->plat->force_thresh_dma_mode)
3331 priv->plat->tx_coe = 0;
3332 else
3333 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3334
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003335 /* In case of GMAC4 rx_coe is from HW cap register. */
3336 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003337
3338 if (priv->dma_cap.rx_coe_type2)
3339 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3340 else if (priv->dma_cap.rx_coe_type1)
3341 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3342
LABBE Corentin38ddc592016-11-16 20:09:39 +01003343 } else {
3344 dev_info(priv->device, "No HW DMA feature register supported\n");
3345 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003346
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003347 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3348 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3349 priv->hw->desc = &dwmac4_desc_ops;
3350 else
3351 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003352
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003353 if (priv->plat->rx_coe) {
3354 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003355 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003356 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003357 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003358 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003359 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003360 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003361
3362 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003363 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003364 device_set_wakeup_capable(priv->device, 1);
3365 }
3366
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003367 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003368 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003369
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003370 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003371}
3372
3373/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003374 * stmmac_dvr_probe
3375 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003376 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003377 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003378 * Description: this is the main probe function used to
3379 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003380 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003381 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003382 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003383int stmmac_dvr_probe(struct device *device,
3384 struct plat_stmmacenet_data *plat_dat,
3385 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003386{
3387 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003388 struct net_device *ndev = NULL;
3389 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003390
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003391 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003392 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003393 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003394
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003395 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003396
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003397 priv = netdev_priv(ndev);
3398 priv->device = device;
3399 priv->dev = ndev;
3400
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003401 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003402 priv->pause = pause;
3403 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003404 priv->ioaddr = res->addr;
3405 priv->dev->base_addr = (unsigned long)res->addr;
3406
3407 priv->dev->irq = res->irq;
3408 priv->wol_irq = res->wol_irq;
3409 priv->lpi_irq = res->lpi_irq;
3410
3411 if (res->mac)
3412 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003413
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003414 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003415
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003416 /* Verify driver arguments */
3417 stmmac_verify_args();
3418
3419 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003420 * this needs to have multiple instances
3421 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003422 if ((phyaddr >= 0) && (phyaddr <= 31))
3423 priv->plat->phy_addr = phyaddr;
3424
jpintof573c0b2017-01-09 12:35:09 +00003425 if (priv->plat->stmmac_rst)
3426 reset_control_deassert(priv->plat->stmmac_rst);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003427
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003428 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003429 ret = stmmac_hw_init(priv);
3430 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003431 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003432
3433 ndev->netdev_ops = &stmmac_netdev_ops;
3434
3435 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3436 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003437
3438 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3439 ndev->hw_features |= NETIF_F_TSO;
3440 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003441 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003442 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003443 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3444 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003445#ifdef STMMAC_VLAN_TAG_USED
3446 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003447 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003448#endif
3449 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3450
Jarod Wilson44770e12016-10-17 15:54:17 -04003451 /* MTU range: 46 - hw-specific max */
3452 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
3453 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
3454 ndev->max_mtu = JUMBO_LEN;
3455 else
3456 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08003457 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
3458 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
3459 */
3460 if ((priv->plat->maxmtu < ndev->max_mtu) &&
3461 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04003462 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08003463 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003464 dev_warn(priv->device,
3465 "%s: warning: maxmtu having invalid value (%d)\n",
3466 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04003467
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003468 if (flow_ctrl)
3469 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3470
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003471 /* Rx Watchdog is available in the COREs newer than the 3.40.
3472 * In some case, for example on bugged HW this feature
3473 * has to be disable and this can be done by passing the
3474 * riwt_off field from the platform.
3475 */
3476 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3477 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003478 dev_info(priv->device,
3479 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003480 }
3481
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003482 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003483
Vlad Lunguf8e96162010-11-29 22:52:52 +00003484 spin_lock_init(&priv->lock);
3485
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003486 /* If a specific clk_csr value is passed from the platform
3487 * this means that the CSR Clock Range selection cannot be
3488 * changed at run-time and it is fixed. Viceversa the driver'll try to
3489 * set the MDC clock dynamically according to the csr actual
3490 * clock input.
3491 */
3492 if (!priv->plat->clk_csr)
3493 stmmac_clk_csr_set(priv);
3494 else
3495 priv->clk_csr = priv->plat->clk_csr;
3496
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003497 stmmac_check_pcs_mode(priv);
3498
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003499 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3500 priv->hw->pcs != STMMAC_PCS_TBI &&
3501 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003502 /* MDIO bus Registration */
3503 ret = stmmac_mdio_register(ndev);
3504 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003505 dev_err(priv->device,
3506 "%s: MDIO bus (id: %d) registration failed",
3507 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003508 goto error_mdio_register;
3509 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003510 }
3511
Florian Fainelli57016592016-12-27 18:23:06 -08003512 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003513 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003514 dev_err(priv->device, "%s: ERROR %i registering the device\n",
3515 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003516 goto error_netdev_register;
3517 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003518
Florian Fainelli57016592016-12-27 18:23:06 -08003519 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003520
Viresh Kumar6a81c262012-07-30 14:39:41 -07003521error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003522 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3523 priv->hw->pcs != STMMAC_PCS_TBI &&
3524 priv->hw->pcs != STMMAC_PCS_RTBI)
3525 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003526error_mdio_register:
Viresh Kumar6a81c262012-07-30 14:39:41 -07003527 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003528error_hw_init:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003529 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003530
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003531 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003532}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003533EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003534
3535/**
3536 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003537 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003538 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003539 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003540 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003541int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003542{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003543 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003544 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003545
LABBE Corentin38ddc592016-11-16 20:09:39 +01003546 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003547
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003548 priv->hw->dma->stop_rx(priv->ioaddr);
3549 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003550
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003551 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003552 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003553 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00003554 if (priv->plat->stmmac_rst)
3555 reset_control_assert(priv->plat->stmmac_rst);
3556 clk_disable_unprepare(priv->plat->pclk);
3557 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003558 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3559 priv->hw->pcs != STMMAC_PCS_TBI &&
3560 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003561 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003562 free_netdev(ndev);
3563
3564 return 0;
3565}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003566EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003567
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003568/**
3569 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003570 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003571 * Description: this is the function to suspend the device and it is called
3572 * by the platform driver to stop the network queue, release the resources,
3573 * program the PMT register (for WoL), clean and release driver resources.
3574 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003575int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003576{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003577 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003578 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003579 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003580
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003581 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003582 return 0;
3583
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003584 if (ndev->phydev)
3585 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003586
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003587 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003588
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003589 netif_device_detach(ndev);
3590 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003591
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003592 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003593
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003594 /* Stop TX/RX DMA */
3595 priv->hw->dma->stop_tx(priv->ioaddr);
3596 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003597
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003598 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003599 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003600 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003601 priv->irq_wake = 1;
3602 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003603 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003604 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003605 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00003606 clk_disable(priv->plat->pclk);
3607 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003608 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003609 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003610
3611 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +01003612 priv->speed = SPEED_UNKNOWN;
3613 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003614 return 0;
3615}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003616EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003617
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003618/**
3619 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003620 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003621 * Description: when resume this function is invoked to setup the DMA and CORE
3622 * in a usable state.
3623 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003624int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003625{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003626 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003627 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003628 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003629
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003630 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003631 return 0;
3632
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003633 /* Power Down bit, into the PM register, is cleared
3634 * automatically as soon as a magic packet or a Wake-up frame
3635 * is received. Anyway, it's better to manually clear
3636 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003637 * from another devices (e.g. serial console).
3638 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003639 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003640 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003641 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003642 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003643 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003644 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003645 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01003646 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00003647 clk_enable(priv->plat->stmmac_clk);
3648 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003649 /* reset the phy so that it's ready */
3650 if (priv->mii)
3651 stmmac_mdio_reset(priv->mii);
3652 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003653
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003654 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003655
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003656 spin_lock_irqsave(&priv->lock, flags);
3657
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003658 priv->cur_rx = 0;
3659 priv->dirty_rx = 0;
3660 priv->dirty_tx = 0;
3661 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003662 /* reset private mss value to force mss context settings at
3663 * next tso xmit (only used for gmac4).
3664 */
3665 priv->mss = 0;
3666
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003667 stmmac_clear_descriptors(priv);
3668
Huacai Chenfe1319292014-12-19 22:38:18 +08003669 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003670 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003671 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003672
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003673 napi_enable(&priv->napi);
3674
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003675 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003676
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003677 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003678
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003679 if (ndev->phydev)
3680 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003681
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003682 return 0;
3683}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003684EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003685
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003686#ifndef MODULE
3687static int __init stmmac_cmdline_opt(char *str)
3688{
3689 char *opt;
3690
3691 if (!str || !*str)
3692 return -EINVAL;
3693 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003694 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003695 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003696 goto err;
3697 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003698 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003699 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003700 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003701 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003702 goto err;
3703 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003704 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003705 goto err;
3706 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003707 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003708 goto err;
3709 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003710 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003711 goto err;
3712 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003713 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003714 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003715 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003716 if (kstrtoint(opt + 10, 0, &eee_timer))
3717 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003718 } else if (!strncmp(opt, "chain_mode:", 11)) {
3719 if (kstrtoint(opt + 11, 0, &chain_mode))
3720 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003721 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003722 }
3723 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003724
3725err:
3726 pr_err("%s: ERROR broken module parameter conversion", __func__);
3727 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003728}
3729
3730__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003731#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003732
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003733static int __init stmmac_init(void)
3734{
3735#ifdef CONFIG_DEBUG_FS
3736 /* Create debugfs main directory if it doesn't exist yet */
3737 if (!stmmac_fs_dir) {
3738 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3739
3740 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3741 pr_err("ERROR %s, debugfs create directory failed\n",
3742 STMMAC_RESOURCE_NAME);
3743
3744 return -ENOMEM;
3745 }
3746 }
3747#endif
3748
3749 return 0;
3750}
3751
3752static void __exit stmmac_exit(void)
3753{
3754#ifdef CONFIG_DEBUG_FS
3755 debugfs_remove_recursive(stmmac_fs_dir);
3756#endif
3757}
3758
3759module_init(stmmac_init)
3760module_exit(stmmac_exit)
3761
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003762MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3763MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3764MODULE_LICENSE("GPL");