blob: ce445bccf0cacc93fc99e661d71112e617e5a563 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530173static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200174
Egbert Eich0706f172015-09-23 16:15:27 +0200175/* For display hotplug interrupt */
176static inline void
177i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
178 uint32_t mask,
179 uint32_t bits)
180{
181 uint32_t val;
182
Chris Wilson67520412017-03-02 13:28:01 +0000183 lockdep_assert_held(&dev_priv->irq_lock);
Egbert Eich0706f172015-09-23 16:15:27 +0200184 WARN_ON(bits & ~mask);
185
186 val = I915_READ(PORT_HOTPLUG_EN);
187 val &= ~mask;
188 val |= bits;
189 I915_WRITE(PORT_HOTPLUG_EN, val);
190}
191
192/**
193 * i915_hotplug_interrupt_update - update hotplug interrupt enable
194 * @dev_priv: driver private
195 * @mask: bits to update
196 * @bits: bits to enable
197 * NOTE: the HPD enable bits are modified both inside and outside
198 * of an interrupt context. To avoid that read-modify-write cycles
199 * interfer, these bits are protected by a spinlock. Since this
200 * function is usually not called from a context where the lock is
201 * held already, this function acquires the lock itself. A non-locking
202 * version is also available.
203 */
204void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
205 uint32_t mask,
206 uint32_t bits)
207{
208 spin_lock_irq(&dev_priv->irq_lock);
209 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
210 spin_unlock_irq(&dev_priv->irq_lock);
211}
212
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300213/**
214 * ilk_update_display_irq - update DEIMR
215 * @dev_priv: driver private
216 * @interrupt_mask: mask of interrupt bits to update
217 * @enabled_irq_mask: mask of interrupt bits to enable
218 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200219void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220 uint32_t interrupt_mask,
221 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800222{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300223 uint32_t new_val;
224
Chris Wilson67520412017-03-02 13:28:01 +0000225 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 WARN_ON(enabled_irq_mask & ~interrupt_mask);
228
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700229 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300231
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300232 new_val = dev_priv->irq_mask;
233 new_val &= ~interrupt_mask;
234 new_val |= (~enabled_irq_mask & interrupt_mask);
235
236 if (new_val != dev_priv->irq_mask) {
237 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000238 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000239 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800240 }
241}
242
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300243/**
244 * ilk_update_gt_irq - update GTIMR
245 * @dev_priv: driver private
246 * @interrupt_mask: mask of interrupt bits to update
247 * @enabled_irq_mask: mask of interrupt bits to enable
248 */
249static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
250 uint32_t interrupt_mask,
251 uint32_t enabled_irq_mask)
252{
Chris Wilson67520412017-03-02 13:28:01 +0000253 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300254
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100255 WARN_ON(enabled_irq_mask & ~interrupt_mask);
256
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300259
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300260 dev_priv->gt_irq_mask &= ~interrupt_mask;
261 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
262 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100268 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300269}
270
Daniel Vetter480c8032014-07-16 09:49:40 +0200271void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300272{
273 ilk_update_gt_irq(dev_priv, mask, 0);
274}
275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200276static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200277{
278 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279}
280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200281static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200282{
283 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284}
285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200286static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200287{
288 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289}
290
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300291/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200292 * snb_update_pm_irq - update GEN6_PMIMR
293 * @dev_priv: driver private
294 * @interrupt_mask: mask of interrupt bits to update
295 * @enabled_irq_mask: mask of interrupt bits to enable
296 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300297static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298 uint32_t interrupt_mask,
299 uint32_t enabled_irq_mask)
300{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300301 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300302
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100303 WARN_ON(enabled_irq_mask & ~interrupt_mask);
304
Chris Wilson67520412017-03-02 13:28:01 +0000305 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300306
Akash Goelf4e9af42016-10-12 21:54:30 +0530307 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300308 new_val &= ~interrupt_mask;
309 new_val |= (~enabled_irq_mask & interrupt_mask);
310
Akash Goelf4e9af42016-10-12 21:54:30 +0530311 if (new_val != dev_priv->pm_imr) {
312 dev_priv->pm_imr = new_val;
313 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200314 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300316}
317
Akash Goelf4e9af42016-10-12 21:54:30 +0530318void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300319{
Imre Deak9939fba2014-11-20 23:01:47 +0200320 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
321 return;
322
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323 snb_update_pm_irq(dev_priv, mask, mask);
324}
325
Akash Goelf4e9af42016-10-12 21:54:30 +0530326static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Akash Goelf4e9af42016-10-12 21:54:30 +0530331void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
Akash Goelf4e9af42016-10-12 21:54:30 +0530336 __gen6_mask_pm_irq(dev_priv, mask);
337}
338
339void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340{
341 i915_reg_t reg = gen6_pm_iir(dev_priv);
342
Chris Wilson67520412017-03-02 13:28:01 +0000343 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530344
345 I915_WRITE(reg, reset_mask);
346 I915_WRITE(reg, reset_mask);
347 POSTING_READ(reg);
348}
349
350void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351{
Chris Wilson67520412017-03-02 13:28:01 +0000352 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530353
354 dev_priv->pm_ier |= enable_mask;
355 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356 gen6_unmask_pm_irq(dev_priv, enable_mask);
357 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358}
359
360void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361{
Chris Wilson67520412017-03-02 13:28:01 +0000362 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530363
364 dev_priv->pm_ier &= ~disable_mask;
365 __gen6_mask_pm_irq(dev_priv, disable_mask);
366 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300368}
369
Chris Wilsondc979972016-05-10 14:10:04 +0100370void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200371{
Imre Deak3cc134e2014-11-19 15:30:03 +0200372 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530373 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Imre Deak096fad92015-03-23 19:11:35 +0200374 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200375 spin_unlock_irq(&dev_priv->irq_lock);
376}
377
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100378void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200379{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100380 if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381 return;
382
Imre Deakb900b942014-11-05 20:48:48 +0200383 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100384 WARN_ON_ONCE(dev_priv->rps.pm_iir);
385 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200386 dev_priv->rps.interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200387 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200388
Imre Deakb900b942014-11-05 20:48:48 +0200389 spin_unlock_irq(&dev_priv->irq_lock);
390}
391
Imre Deak59d02a12014-12-19 19:33:26 +0200392u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
393{
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530394 return (mask & ~dev_priv->rps.pm_intr_keep);
Imre Deak59d02a12014-12-19 19:33:26 +0200395}
396
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100397void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200398{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100399 if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
400 return;
401
Imre Deakd4d70aa2014-11-19 15:30:04 +0200402 spin_lock_irq(&dev_priv->irq_lock);
403 dev_priv->rps.interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200404
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100405 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200406
Akash Goelf4e9af42016-10-12 21:54:30 +0530407 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200408
409 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100410 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100411
412 /* Now that we will not be generating any more work, flush any
413 * outsanding tasks. As we are called on the RPS idle path,
414 * we will reset the GPU to minimum frequencies, so the current
415 * state of the worker can be discarded.
416 */
417 cancel_work_sync(&dev_priv->rps.work);
418 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200419}
420
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530421void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
422{
423 spin_lock_irq(&dev_priv->irq_lock);
424 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
425 spin_unlock_irq(&dev_priv->irq_lock);
426}
427
428void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
429{
430 spin_lock_irq(&dev_priv->irq_lock);
431 if (!dev_priv->guc.interrupts_enabled) {
432 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
433 dev_priv->pm_guc_events);
434 dev_priv->guc.interrupts_enabled = true;
435 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
436 }
437 spin_unlock_irq(&dev_priv->irq_lock);
438}
439
440void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
441{
442 spin_lock_irq(&dev_priv->irq_lock);
443 dev_priv->guc.interrupts_enabled = false;
444
445 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
446
447 spin_unlock_irq(&dev_priv->irq_lock);
448 synchronize_irq(dev_priv->drm.irq);
449
450 gen9_reset_guc_interrupts(dev_priv);
451}
452
Ben Widawsky09610212014-05-15 20:58:08 +0300453/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200454 * bdw_update_port_irq - update DE port interrupt
455 * @dev_priv: driver private
456 * @interrupt_mask: mask of interrupt bits to update
457 * @enabled_irq_mask: mask of interrupt bits to enable
458 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300459static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
460 uint32_t interrupt_mask,
461 uint32_t enabled_irq_mask)
462{
463 uint32_t new_val;
464 uint32_t old_val;
465
Chris Wilson67520412017-03-02 13:28:01 +0000466 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300467
468 WARN_ON(enabled_irq_mask & ~interrupt_mask);
469
470 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
471 return;
472
473 old_val = I915_READ(GEN8_DE_PORT_IMR);
474
475 new_val = old_val;
476 new_val &= ~interrupt_mask;
477 new_val |= (~enabled_irq_mask & interrupt_mask);
478
479 if (new_val != old_val) {
480 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
481 POSTING_READ(GEN8_DE_PORT_IMR);
482 }
483}
484
485/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200486 * bdw_update_pipe_irq - update DE pipe interrupt
487 * @dev_priv: driver private
488 * @pipe: pipe whose interrupt to update
489 * @interrupt_mask: mask of interrupt bits to update
490 * @enabled_irq_mask: mask of interrupt bits to enable
491 */
492void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
493 enum pipe pipe,
494 uint32_t interrupt_mask,
495 uint32_t enabled_irq_mask)
496{
497 uint32_t new_val;
498
Chris Wilson67520412017-03-02 13:28:01 +0000499 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä013d3752015-11-23 18:06:17 +0200500
501 WARN_ON(enabled_irq_mask & ~interrupt_mask);
502
503 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
504 return;
505
506 new_val = dev_priv->de_irq_mask[pipe];
507 new_val &= ~interrupt_mask;
508 new_val |= (~enabled_irq_mask & interrupt_mask);
509
510 if (new_val != dev_priv->de_irq_mask[pipe]) {
511 dev_priv->de_irq_mask[pipe] = new_val;
512 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
513 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
514 }
515}
516
517/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200518 * ibx_display_interrupt_update - update SDEIMR
519 * @dev_priv: driver private
520 * @interrupt_mask: mask of interrupt bits to update
521 * @enabled_irq_mask: mask of interrupt bits to enable
522 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200523void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
524 uint32_t interrupt_mask,
525 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200526{
527 uint32_t sdeimr = I915_READ(SDEIMR);
528 sdeimr &= ~interrupt_mask;
529 sdeimr |= (~enabled_irq_mask & interrupt_mask);
530
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100531 WARN_ON(enabled_irq_mask & ~interrupt_mask);
532
Chris Wilson67520412017-03-02 13:28:01 +0000533 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterfee884e2013-07-04 23:35:21 +0200534
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700535 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300536 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300537
Daniel Vetterfee884e2013-07-04 23:35:21 +0200538 I915_WRITE(SDEIMR, sdeimr);
539 POSTING_READ(SDEIMR);
540}
Paulo Zanoni86642812013-04-12 17:57:57 -0300541
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100542static void
Imre Deak755e9012014-02-10 18:42:47 +0200543__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
544 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800545{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200546 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200547 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800548
Chris Wilson67520412017-03-02 13:28:01 +0000549 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200550 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200551
Ville Syrjälä04feced2014-04-03 13:28:33 +0300552 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
553 status_mask & ~PIPESTAT_INT_STATUS_MASK,
554 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
555 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200556 return;
557
558 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200559 return;
560
Imre Deak91d181d2014-02-10 18:42:49 +0200561 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
562
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200563 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200564 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200565 I915_WRITE(reg, pipestat);
566 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800567}
568
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100569static void
Imre Deak755e9012014-02-10 18:42:47 +0200570__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
571 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800572{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200573 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200574 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800575
Chris Wilson67520412017-03-02 13:28:01 +0000576 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200577 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200578
Ville Syrjälä04feced2014-04-03 13:28:33 +0300579 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
580 status_mask & ~PIPESTAT_INT_STATUS_MASK,
581 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
582 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200583 return;
584
Imre Deak755e9012014-02-10 18:42:47 +0200585 if ((pipestat & enable_mask) == 0)
586 return;
587
Imre Deak91d181d2014-02-10 18:42:49 +0200588 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
589
Imre Deak755e9012014-02-10 18:42:47 +0200590 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200591 I915_WRITE(reg, pipestat);
592 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800593}
594
Imre Deak10c59c52014-02-10 18:42:48 +0200595static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
596{
597 u32 enable_mask = status_mask << 16;
598
599 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300600 * On pipe A we don't support the PSR interrupt yet,
601 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200602 */
603 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
604 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300605 /*
606 * On pipe B and C we don't support the PSR interrupt yet, on pipe
607 * A the same bit is for perf counters which we don't use either.
608 */
609 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
610 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200611
612 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
613 SPRITE0_FLIP_DONE_INT_EN_VLV |
614 SPRITE1_FLIP_DONE_INT_EN_VLV);
615 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
616 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
617 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
618 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
619
620 return enable_mask;
621}
622
Imre Deak755e9012014-02-10 18:42:47 +0200623void
624i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
625 u32 status_mask)
626{
627 u32 enable_mask;
628
Wayne Boyer666a4532015-12-09 12:29:35 -0800629 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100630 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200631 status_mask);
632 else
633 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200634 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
635}
636
637void
638i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
639 u32 status_mask)
640{
641 u32 enable_mask;
642
Wayne Boyer666a4532015-12-09 12:29:35 -0800643 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100644 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200645 status_mask);
646 else
647 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200648 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
649}
650
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000651/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300652 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100653 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000654 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100655static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000656{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100657 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300658 return;
659
Daniel Vetter13321782014-09-15 14:55:29 +0200660 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000661
Imre Deak755e9012014-02-10 18:42:47 +0200662 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100663 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200664 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200665 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000666
Daniel Vetter13321782014-09-15 14:55:29 +0200667 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000668}
669
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300670/*
671 * This timing diagram depicts the video signal in and
672 * around the vertical blanking period.
673 *
674 * Assumptions about the fictitious mode used in this example:
675 * vblank_start >= 3
676 * vsync_start = vblank_start + 1
677 * vsync_end = vblank_start + 2
678 * vtotal = vblank_start + 3
679 *
680 * start of vblank:
681 * latch double buffered registers
682 * increment frame counter (ctg+)
683 * generate start of vblank interrupt (gen4+)
684 * |
685 * | frame start:
686 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
687 * | may be shifted forward 1-3 extra lines via PIPECONF
688 * | |
689 * | | start of vsync:
690 * | | generate vsync interrupt
691 * | | |
692 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
693 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
694 * ----va---> <-----------------vb--------------------> <--------va-------------
695 * | | <----vs-----> |
696 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
697 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
698 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
699 * | | |
700 * last visible pixel first visible pixel
701 * | increment frame counter (gen3/4)
702 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
703 *
704 * x = horizontal active
705 * _ = horizontal blanking
706 * hs = horizontal sync
707 * va = vertical active
708 * vb = vertical blanking
709 * vs = vertical sync
710 * vbs = vblank_start (number)
711 *
712 * Summary:
713 * - most events happen at the start of horizontal sync
714 * - frame start happens at the start of horizontal blank, 1-4 lines
715 * (depending on PIPECONF settings) after the start of vblank
716 * - gen3/4 pixel and frame counter are synchronized with the start
717 * of horizontal active on the first line of vertical active
718 */
719
Keith Packard42f52ef2008-10-18 19:39:29 -0700720/* Called from drm generic code, passed a 'crtc', which
721 * we use as a pipe index
722 */
Thierry Reding88e72712015-09-24 18:35:31 +0200723static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700724{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100725 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200726 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300727 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Ville Syrjälä98187832016-10-31 22:37:10 +0200728 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
729 pipe);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200730 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700731
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100732 htotal = mode->crtc_htotal;
733 hsync_start = mode->crtc_hsync_start;
734 vbl_start = mode->crtc_vblank_start;
735 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
736 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300737
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300738 /* Convert to pixel count */
739 vbl_start *= htotal;
740
741 /* Start of vblank event occurs at start of hsync */
742 vbl_start -= htotal - hsync_start;
743
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800744 high_frame = PIPEFRAME(pipe);
745 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100746
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700747 /*
748 * High & low register fields aren't synchronized, so make sure
749 * we get a low value that's stable across two reads of the high
750 * register.
751 */
752 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100753 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300754 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100755 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700756 } while (high1 != high2);
757
Chris Wilson5eddb702010-09-11 13:48:45 +0100758 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300759 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100760 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300761
762 /*
763 * The frame counter increments at beginning of active.
764 * Cook up a vblank counter by also checking the pixel
765 * counter against vblank start.
766 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200767 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700768}
769
Dave Airlie974e59b2015-10-30 09:45:33 +1000770static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800771{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100772 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800773
Ville Syrjälä649636e2015-09-22 19:50:01 +0300774 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800775}
776
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300777/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300778static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
779{
780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100781 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200782 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300783 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300784 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300785
Ville Syrjälä72259532017-03-02 19:15:05 +0200786 if (!crtc->active)
787 return -1;
788
Ville Syrjälä80715b22014-05-15 20:23:23 +0300789 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300790 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
791 vtotal /= 2;
792
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100793 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300794 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300795 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300796 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300797
798 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700799 * On HSW, the DSL reg (0x70000) appears to return 0 if we
800 * read it just before the start of vblank. So try it again
801 * so we don't accidentally end up spanning a vblank frame
802 * increment, causing the pipe_update_end() code to squak at us.
803 *
804 * The nature of this problem means we can't simply check the ISR
805 * bit and return the vblank start value; nor can we use the scanline
806 * debug register in the transcoder as it appears to have the same
807 * problem. We may need to extend this to include other platforms,
808 * but so far testing only shows the problem on HSW.
809 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100810 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700811 int i, temp;
812
813 for (i = 0; i < 100; i++) {
814 udelay(1);
815 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
816 DSL_LINEMASK_GEN3;
817 if (temp != position) {
818 position = temp;
819 break;
820 }
821 }
822 }
823
824 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300825 * See update_scanline_offset() for the details on the
826 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300827 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300828 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300829}
830
Thierry Reding88e72712015-09-24 18:35:31 +0200831static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200832 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300833 ktime_t *stime, ktime_t *etime,
834 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100835{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100836 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä98187832016-10-31 22:37:10 +0200837 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
838 pipe);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300839 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300840 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100841 bool in_vbl = true;
842 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100843 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100844
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200845 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100846 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800847 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100848 return 0;
849 }
850
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300851 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300852 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300853 vtotal = mode->crtc_vtotal;
854 vbl_start = mode->crtc_vblank_start;
855 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100856
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200857 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
858 vbl_start = DIV_ROUND_UP(vbl_start, 2);
859 vbl_end /= 2;
860 vtotal /= 2;
861 }
862
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300863 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
864
Mario Kleinerad3543e2013-10-30 05:13:08 +0100865 /*
866 * Lock uncore.lock, as we will do multiple timing critical raw
867 * register reads, potentially with preemption disabled, so the
868 * following code must not block on uncore.lock.
869 */
870 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300871
Mario Kleinerad3543e2013-10-30 05:13:08 +0100872 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
873
874 /* Get optional system timestamp before query. */
875 if (stime)
876 *stime = ktime_get();
877
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100878 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100879 /* No obvious pixelcount register. Only query vertical
880 * scanout position from Display scan line register.
881 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300882 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100883 } else {
884 /* Have access to pixelcount since start of frame.
885 * We can split this into vertical and horizontal
886 * scanout position.
887 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300888 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100889
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300890 /* convert to pixel counts */
891 vbl_start *= htotal;
892 vbl_end *= htotal;
893 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300894
895 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300896 * In interlaced modes, the pixel counter counts all pixels,
897 * so one field will have htotal more pixels. In order to avoid
898 * the reported position from jumping backwards when the pixel
899 * counter is beyond the length of the shorter field, just
900 * clamp the position the length of the shorter field. This
901 * matches how the scanline counter based position works since
902 * the scanline counter doesn't count the two half lines.
903 */
904 if (position >= vtotal)
905 position = vtotal - 1;
906
907 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300908 * Start of vblank interrupt is triggered at start of hsync,
909 * just prior to the first active line of vblank. However we
910 * consider lines to start at the leading edge of horizontal
911 * active. So, should we get here before we've crossed into
912 * the horizontal active of the first line in vblank, we would
913 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
914 * always add htotal-hsync_start to the current pixel position.
915 */
916 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300917 }
918
Mario Kleinerad3543e2013-10-30 05:13:08 +0100919 /* Get optional system timestamp after query. */
920 if (etime)
921 *etime = ktime_get();
922
923 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
924
925 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
926
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300927 in_vbl = position >= vbl_start && position < vbl_end;
928
929 /*
930 * While in vblank, position will be negative
931 * counting up towards 0 at vbl_end. And outside
932 * vblank, position will be positive counting
933 * up since vbl_end.
934 */
935 if (position >= vbl_start)
936 position -= vbl_end;
937 else
938 position += vtotal - vbl_end;
939
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100940 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300941 *vpos = position;
942 *hpos = 0;
943 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100944 *vpos = position / htotal;
945 *hpos = position - (*vpos * htotal);
946 }
947
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100948 /* In vblank? */
949 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200950 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100951
952 return ret;
953}
954
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955int intel_get_crtc_scanline(struct intel_crtc *crtc)
956{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100957 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +0300958 unsigned long irqflags;
959 int position;
960
961 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
962 position = __intel_get_crtc_scanline(crtc);
963 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
964
965 return position;
966}
967
Thierry Reding88e72712015-09-24 18:35:31 +0200968static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100969 int *max_error,
970 struct timeval *vblank_time,
971 unsigned flags)
972{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200973 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200974 struct intel_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100975
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200976 if (pipe >= INTEL_INFO(dev_priv)->num_pipes) {
Thierry Reding88e72712015-09-24 18:35:31 +0200977 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100978 return -EINVAL;
979 }
980
981 /* Get drm_crtc to timestamp: */
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200982 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000983 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200984 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000985 return -EINVAL;
986 }
987
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200988 if (!crtc->base.hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200989 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000990 return -EBUSY;
991 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100992
993 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000994 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
995 vblank_time, flags,
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200996 &crtc->base.hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100997}
998
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100999static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001000{
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001001 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001002 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001003
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001004 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001005
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001006 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1007
Daniel Vetter20e4d402012-08-08 23:35:39 +02001008 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001009
Jesse Barnes7648fa92010-05-20 14:28:11 -07001010 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001011 busy_up = I915_READ(RCPREVBSYTUPAVG);
1012 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001013 max_avg = I915_READ(RCBMAXAVG);
1014 min_avg = I915_READ(RCBMINAVG);
1015
1016 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001017 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001018 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1019 new_delay = dev_priv->ips.cur_delay - 1;
1020 if (new_delay < dev_priv->ips.max_delay)
1021 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001022 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001023 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1024 new_delay = dev_priv->ips.cur_delay + 1;
1025 if (new_delay > dev_priv->ips.min_delay)
1026 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001027 }
1028
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001029 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001030 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001031
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001032 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001033
Jesse Barnesf97108d2010-01-29 11:27:07 -08001034 return;
1035}
1036
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001037static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01001038{
Chris Wilson56299fb2017-02-27 20:58:48 +00001039 struct drm_i915_gem_request *rq = NULL;
1040 struct intel_wait *wait;
Tvrtko Ursulindffabc82017-02-21 09:13:48 +00001041
Chris Wilson2246bea2017-02-17 15:13:00 +00001042 atomic_inc(&engine->irq_count);
Chris Wilson538b2572017-01-24 15:18:05 +00001043 set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson56299fb2017-02-27 20:58:48 +00001044
Chris Wilson61d3dc72017-03-03 19:08:24 +00001045 spin_lock(&engine->breadcrumbs.irq_lock);
1046 wait = engine->breadcrumbs.irq_wait;
Chris Wilson56299fb2017-02-27 20:58:48 +00001047 if (wait) {
1048 /* We use a callback from the dma-fence to submit
1049 * requests after waiting on our own requests. To
1050 * ensure minimum delay in queuing the next request to
1051 * hardware, signal the fence now rather than wait for
1052 * the signaler to be woken up. We still wake up the
1053 * waiter in order to handle the irq-seqno coherency
1054 * issues (we may receive the interrupt before the
1055 * seqno is written, see __i915_request_irq_complete())
1056 * and to handle coalescing of multiple seqno updates
1057 * and many waiters.
1058 */
1059 if (i915_seqno_passed(intel_engine_get_seqno(engine),
1060 wait->seqno))
Chris Wilson24754d72017-03-03 14:45:57 +00001061 rq = i915_gem_request_get(wait->request);
Chris Wilson56299fb2017-02-27 20:58:48 +00001062
1063 wake_up_process(wait->tsk);
Chris Wilson67b807a82017-02-27 20:58:50 +00001064 } else {
1065 __intel_engine_disarm_breadcrumbs(engine);
Chris Wilson56299fb2017-02-27 20:58:48 +00001066 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001067 spin_unlock(&engine->breadcrumbs.irq_lock);
Chris Wilson56299fb2017-02-27 20:58:48 +00001068
Chris Wilson24754d72017-03-03 14:45:57 +00001069 if (rq) {
Chris Wilson56299fb2017-02-27 20:58:48 +00001070 dma_fence_signal(&rq->fence);
Chris Wilson24754d72017-03-03 14:45:57 +00001071 i915_gem_request_put(rq);
1072 }
Chris Wilson56299fb2017-02-27 20:58:48 +00001073
1074 trace_intel_engine_notify(engine, wait);
Chris Wilson549f7362010-10-19 11:19:32 +01001075}
1076
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001077static void vlv_c0_read(struct drm_i915_private *dev_priv,
1078 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001079{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001080 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1081 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1082 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001083}
1084
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001085void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1086{
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001087 memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001088}
1089
1090static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1091{
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001092 const struct intel_rps_ei *prev = &dev_priv->rps.ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001093 struct intel_rps_ei now;
1094 u32 events = 0;
1095
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001096 if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001097 return 0;
1098
1099 vlv_c0_read(dev_priv, &now);
1100 if (now.cz_clock == 0)
1101 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001102
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001103 if (prev->cz_clock) {
1104 u64 time, c0;
Chris Wilson569884e2017-03-09 21:12:31 +00001105 u32 render, media;
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001106 unsigned int mul;
1107
1108 mul = VLV_CZ_CLOCK_TO_MILLI_SEC * 100; /* scale to threshold% */
1109 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1110 mul <<= 8;
1111
1112 time = now.cz_clock - prev->cz_clock;
1113 time *= dev_priv->czclk_freq;
1114
1115 /* Workload can be split between render + media,
1116 * e.g. SwapBuffers being blitted in X after being rendered in
1117 * mesa. To account for this we need to combine both engines
1118 * into our activity counter.
1119 */
Chris Wilson569884e2017-03-09 21:12:31 +00001120 render = now.render_c0 - prev->render_c0;
1121 media = now.media_c0 - prev->media_c0;
1122 c0 = max(render, media);
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001123 c0 *= mul;
1124
1125 if (c0 > time * dev_priv->rps.up_threshold)
1126 events = GEN6_PM_RP_UP_THRESHOLD;
1127 else if (c0 < time * dev_priv->rps.down_threshold)
1128 events = GEN6_PM_RP_DOWN_THRESHOLD;
Deepak S31685c22014-07-03 17:33:01 -04001129 }
1130
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001131 dev_priv->rps.ei = now;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001132 return events;
Deepak S31685c22014-07-03 17:33:01 -04001133}
1134
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001135static bool any_waiters(struct drm_i915_private *dev_priv)
1136{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001137 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301138 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001139
Akash Goel3b3f1652016-10-13 22:44:48 +05301140 for_each_engine(engine, dev_priv, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01001141 if (intel_engine_has_waiter(engine))
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001142 return true;
1143
1144 return false;
1145}
1146
Ben Widawsky4912d042011-04-25 11:25:20 -07001147static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001148{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001149 struct drm_i915_private *dev_priv =
1150 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001151 bool client_boost = false;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001152 int new_delay, adj, min, max;
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001153 u32 pm_iir = 0;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001154
Daniel Vetter59cdb632013-07-04 23:35:28 +02001155 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001156 if (dev_priv->rps.interrupts_enabled) {
1157 pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir);
1158 client_boost = fetch_and_zero(&dev_priv->rps.client_boost);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001159 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001160 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001161
Paulo Zanoni60611c12013-08-15 11:50:01 -03001162 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301163 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001164 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001165 goto out;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001166
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001167 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001168
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001169 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1170
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001171 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001172 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001173 min = dev_priv->rps.min_freq_softlimit;
1174 max = dev_priv->rps.max_freq_softlimit;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001175 if (client_boost || any_waiters(dev_priv))
1176 max = dev_priv->rps.max_freq;
1177 if (client_boost && new_delay < dev_priv->rps.boost_freq) {
1178 new_delay = dev_priv->rps.boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001179 adj = 0;
1180 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001181 if (adj > 0)
1182 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001183 else /* CHV needs even encode values */
1184 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301185
1186 if (new_delay >= dev_priv->rps.max_freq_softlimit)
1187 adj = 0;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001188 } else if (client_boost || any_waiters(dev_priv)) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001189 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001190 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001191 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1192 new_delay = dev_priv->rps.efficient_freq;
Chris Wilson17136d52017-02-10 15:03:47 +00001193 else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
Ben Widawskyb39fb292014-03-19 18:31:11 -07001194 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001195 adj = 0;
1196 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1197 if (adj < 0)
1198 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001199 else /* CHV needs even encode values */
1200 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301201
1202 if (new_delay <= dev_priv->rps.min_freq_softlimit)
1203 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001204 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001205 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001206 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001207
Chris Wilsonedcf2842015-04-07 16:20:29 +01001208 dev_priv->rps.last_adj = adj;
1209
Ben Widawsky79249632012-09-07 19:43:42 -07001210 /* sysfs frequency interfaces may have snuck in while servicing the
1211 * interrupt
1212 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001213 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001214 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301215
Chris Wilson9fcee2f2017-01-26 10:19:19 +00001216 if (intel_set_rps(dev_priv, new_delay)) {
1217 DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1218 dev_priv->rps.last_adj = 0;
1219 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001220
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001221 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001222
1223out:
1224 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1225 spin_lock_irq(&dev_priv->irq_lock);
1226 if (dev_priv->rps.interrupts_enabled)
1227 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
1228 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001229}
1230
Ben Widawskye3689192012-05-25 16:56:22 -07001231
1232/**
1233 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1234 * occurred.
1235 * @work: workqueue struct
1236 *
1237 * Doesn't actually do anything except notify userspace. As a consequence of
1238 * this event, userspace should try to remap the bad rows since statistically
1239 * it is likely the same row is more likely to go bad again.
1240 */
1241static void ivybridge_parity_work(struct work_struct *work)
1242{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001243 struct drm_i915_private *dev_priv =
1244 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001245 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001246 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001247 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001248 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001249
1250 /* We must turn off DOP level clock gating to access the L3 registers.
1251 * In order to prevent a get/put style interface, acquire struct mutex
1252 * any time we access those registers.
1253 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001254 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001255
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001256 /* If we've screwed up tracking, just let the interrupt fire again */
1257 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1258 goto out;
1259
Ben Widawskye3689192012-05-25 16:56:22 -07001260 misccpctl = I915_READ(GEN7_MISCCPCTL);
1261 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1262 POSTING_READ(GEN7_MISCCPCTL);
1263
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001264 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001265 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001266
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001267 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001268 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001269 break;
1270
1271 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1272
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001273 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001274
1275 error_status = I915_READ(reg);
1276 row = GEN7_PARITY_ERROR_ROW(error_status);
1277 bank = GEN7_PARITY_ERROR_BANK(error_status);
1278 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1279
1280 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1281 POSTING_READ(reg);
1282
1283 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1284 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1285 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1286 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1287 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1288 parity_event[5] = NULL;
1289
Chris Wilson91c8a322016-07-05 10:40:23 +01001290 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001291 KOBJ_CHANGE, parity_event);
1292
1293 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1294 slice, row, bank, subbank);
1295
1296 kfree(parity_event[4]);
1297 kfree(parity_event[3]);
1298 kfree(parity_event[2]);
1299 kfree(parity_event[1]);
1300 }
Ben Widawskye3689192012-05-25 16:56:22 -07001301
1302 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1303
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001304out:
1305 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001306 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001307 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001308 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001309
Chris Wilson91c8a322016-07-05 10:40:23 +01001310 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001311}
1312
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001313static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1314 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001315{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001316 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001317 return;
1318
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001319 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001320 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001321 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001322
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001323 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001324 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1325 dev_priv->l3_parity.which_slice |= 1 << 1;
1326
1327 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1328 dev_priv->l3_parity.which_slice |= 1 << 0;
1329
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001330 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001331}
1332
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001333static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001334 u32 gt_iir)
1335{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001336 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301337 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001338 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301339 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001340}
1341
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001342static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001343 u32 gt_iir)
1344{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001345 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301346 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001347 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301348 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001349 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301350 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001351
Ben Widawskycc609d52013-05-28 19:22:29 -07001352 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1353 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001354 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1355 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001356
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001357 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1358 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001359}
1360
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001361static __always_inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001362gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001363{
1364 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001365 notify_ring(engine);
Chris Wilsonf7470262017-01-24 15:20:21 +00001366
1367 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
1368 set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1369 tasklet_hi_schedule(&engine->irq_tasklet);
1370 }
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001371}
1372
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001373static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1374 u32 master_ctl,
1375 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001376{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001377 irqreturn_t ret = IRQ_NONE;
1378
1379 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001380 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1381 if (gt_iir[0]) {
1382 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001383 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001384 } else
1385 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1386 }
1387
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001388 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001389 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1390 if (gt_iir[1]) {
1391 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001392 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001393 } else
1394 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1395 }
1396
Chris Wilson74cdb332015-04-07 16:21:05 +01001397 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001398 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1399 if (gt_iir[3]) {
1400 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001401 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001402 } else
1403 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1404 }
1405
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301406 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001407 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301408 if (gt_iir[2] & (dev_priv->pm_rps_events |
1409 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001410 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301411 gt_iir[2] & (dev_priv->pm_rps_events |
1412 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001413 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001414 } else
1415 DRM_ERROR("The master control interrupt lied (PM)!\n");
1416 }
1417
Ben Widawskyabd58f02013-11-02 21:07:09 -07001418 return ret;
1419}
1420
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001421static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1422 u32 gt_iir[4])
1423{
1424 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301425 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001426 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301427 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001428 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1429 }
1430
1431 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301432 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001433 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301434 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001435 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1436 }
1437
1438 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301439 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001440 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1441
1442 if (gt_iir[2] & dev_priv->pm_rps_events)
1443 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301444
1445 if (gt_iir[2] & dev_priv->pm_guc_events)
1446 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001447}
1448
Imre Deak63c88d22015-07-20 14:43:39 -07001449static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1450{
1451 switch (port) {
1452 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001453 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001454 case PORT_B:
1455 return val & PORTB_HOTPLUG_LONG_DETECT;
1456 case PORT_C:
1457 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001458 default:
1459 return false;
1460 }
1461}
1462
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001463static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1464{
1465 switch (port) {
1466 case PORT_E:
1467 return val & PORTE_HOTPLUG_LONG_DETECT;
1468 default:
1469 return false;
1470 }
1471}
1472
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001473static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1474{
1475 switch (port) {
1476 case PORT_A:
1477 return val & PORTA_HOTPLUG_LONG_DETECT;
1478 case PORT_B:
1479 return val & PORTB_HOTPLUG_LONG_DETECT;
1480 case PORT_C:
1481 return val & PORTC_HOTPLUG_LONG_DETECT;
1482 case PORT_D:
1483 return val & PORTD_HOTPLUG_LONG_DETECT;
1484 default:
1485 return false;
1486 }
1487}
1488
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001489static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1490{
1491 switch (port) {
1492 case PORT_A:
1493 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1494 default:
1495 return false;
1496 }
1497}
1498
Jani Nikula676574d2015-05-28 15:43:53 +03001499static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001500{
1501 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001502 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001503 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001504 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001505 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001506 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001507 return val & PORTD_HOTPLUG_LONG_DETECT;
1508 default:
1509 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001510 }
1511}
1512
Jani Nikula676574d2015-05-28 15:43:53 +03001513static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001514{
1515 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001516 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001517 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001518 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001519 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001520 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001521 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1522 default:
1523 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001524 }
1525}
1526
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001527/*
1528 * Get a bit mask of pins that have triggered, and which ones may be long.
1529 * This can be called multiple times with the same masks to accumulate
1530 * hotplug detection results from several registers.
1531 *
1532 * Note that the caller is expected to zero out the masks initially.
1533 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001534static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001535 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001536 const u32 hpd[HPD_NUM_PINS],
1537 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001538{
Jani Nikula8c841e52015-06-18 13:06:17 +03001539 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001540 int i;
1541
Jani Nikula676574d2015-05-28 15:43:53 +03001542 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001543 if ((hpd[i] & hotplug_trigger) == 0)
1544 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001545
Jani Nikula8c841e52015-06-18 13:06:17 +03001546 *pin_mask |= BIT(i);
1547
Imre Deakcc24fcd2015-07-21 15:32:45 -07001548 if (!intel_hpd_pin_to_port(i, &port))
1549 continue;
1550
Imre Deakfd63e2a2015-07-21 15:32:44 -07001551 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001552 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001553 }
1554
1555 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1556 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1557
1558}
1559
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001560static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001561{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001562 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001563}
1564
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001565static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001566{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001567 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001568}
1569
Shuang He8bf1e9f2013-10-15 18:55:27 +01001570#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001571static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1572 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001573 uint32_t crc0, uint32_t crc1,
1574 uint32_t crc2, uint32_t crc3,
1575 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001576{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001577 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1578 struct intel_pipe_crc_entry *entry;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001579 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1580 struct drm_driver *driver = dev_priv->drm.driver;
1581 uint32_t crcs[5];
Damien Lespiauac2300d2013-10-15 18:55:30 +01001582 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001583
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001584 spin_lock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001585 if (pipe_crc->source) {
1586 if (!pipe_crc->entries) {
1587 spin_unlock(&pipe_crc->lock);
1588 DRM_DEBUG_KMS("spurious interrupt\n");
1589 return;
1590 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001591
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001592 head = pipe_crc->head;
1593 tail = pipe_crc->tail;
1594
1595 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1596 spin_unlock(&pipe_crc->lock);
1597 DRM_ERROR("CRC buffer overflowing\n");
1598 return;
1599 }
1600
1601 entry = &pipe_crc->entries[head];
1602
1603 entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1604 entry->crc[0] = crc0;
1605 entry->crc[1] = crc1;
1606 entry->crc[2] = crc2;
1607 entry->crc[3] = crc3;
1608 entry->crc[4] = crc4;
1609
1610 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1611 pipe_crc->head = head;
1612
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001613 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001614
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001615 wake_up_interruptible(&pipe_crc->wq);
1616 } else {
1617 /*
1618 * For some not yet identified reason, the first CRC is
1619 * bonkers. So let's just wait for the next vblank and read
1620 * out the buggy result.
1621 *
1622 * On CHV sometimes the second CRC is bonkers as well, so
1623 * don't trust that one either.
1624 */
1625 if (pipe_crc->skipped == 0 ||
1626 (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
1627 pipe_crc->skipped++;
1628 spin_unlock(&pipe_crc->lock);
1629 return;
1630 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001631 spin_unlock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001632 crcs[0] = crc0;
1633 crcs[1] = crc1;
1634 crcs[2] = crc2;
1635 crcs[3] = crc3;
1636 crcs[4] = crc4;
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001637 drm_crtc_add_crc_entry(&crtc->base, true,
1638 drm_accurate_vblank_count(&crtc->base),
1639 crcs);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001640 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001641}
Daniel Vetter277de952013-10-18 16:37:07 +02001642#else
1643static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001644display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1645 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001646 uint32_t crc0, uint32_t crc1,
1647 uint32_t crc2, uint32_t crc3,
1648 uint32_t crc4) {}
1649#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001650
Daniel Vetter277de952013-10-18 16:37:07 +02001651
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001652static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1653 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001654{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001655 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001656 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1657 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001658}
1659
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001660static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1661 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001662{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001663 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001664 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1665 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1666 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1667 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1668 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001669}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001670
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001671static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1672 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001673{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001674 uint32_t res1, res2;
1675
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001676 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001677 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1678 else
1679 res1 = 0;
1680
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001681 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001682 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1683 else
1684 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001685
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001686 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001687 I915_READ(PIPE_CRC_RES_RED(pipe)),
1688 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1689 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1690 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001691}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001692
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001693/* The RPS events need forcewake, so we add them to a work queue and mask their
1694 * IMR bits until the work is done. Other interrupts can be processed without
1695 * the work queue. */
1696static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001697{
Deepak Sa6706b42014-03-15 20:23:22 +05301698 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001699 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301700 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001701 if (dev_priv->rps.interrupts_enabled) {
1702 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Chris Wilsonc33d2472016-07-04 08:08:36 +01001703 schedule_work(&dev_priv->rps.work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001704 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001705 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001706 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001707
Imre Deakc9a9a262014-11-05 20:48:37 +02001708 if (INTEL_INFO(dev_priv)->gen >= 8)
1709 return;
1710
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001711 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001712 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301713 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001714
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001715 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1716 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001717 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001718}
1719
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301720static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1721{
1722 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301723 /* Sample the log buffer flush related bits & clear them out now
1724 * itself from the message identity register to minimize the
1725 * probability of losing a flush interrupt, when there are back
1726 * to back flush interrupts.
1727 * There can be a new flush interrupt, for different log buffer
1728 * type (like for ISR), whilst Host is handling one (for DPC).
1729 * Since same bit is used in message register for ISR & DPC, it
1730 * could happen that GuC sets the bit for 2nd interrupt but Host
1731 * clears out the bit on handling the 1st interrupt.
1732 */
1733 u32 msg, flush;
1734
1735 msg = I915_READ(SOFT_SCRATCH(15));
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001736 flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1737 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301738 if (flush) {
1739 /* Clear the message bits that are handled */
1740 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1741
1742 /* Handle flush interrupt in bottom half */
1743 queue_work(dev_priv->guc.log.flush_wq,
1744 &dev_priv->guc.log.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301745
1746 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301747 } else {
1748 /* Not clearing of unhandled event bits won't result in
1749 * re-triggering of the interrupt.
1750 */
1751 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301752 }
1753}
1754
Daniel Vetter5a21b662016-05-24 17:13:53 +02001755static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001756 enum pipe pipe)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001757{
Daniel Vetter5a21b662016-05-24 17:13:53 +02001758 bool ret;
1759
Chris Wilson91c8a322016-07-05 10:40:23 +01001760 ret = drm_handle_vblank(&dev_priv->drm, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001761 if (ret)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001762 intel_finish_page_flip_mmio(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001763
1764 return ret;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001765}
1766
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001767static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1768 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001769{
Imre Deakc1874ed2014-02-04 21:35:46 +02001770 int pipe;
1771
Imre Deak58ead0d2014-02-04 21:35:47 +02001772 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001773
1774 if (!dev_priv->display_irqs_enabled) {
1775 spin_unlock(&dev_priv->irq_lock);
1776 return;
1777 }
1778
Damien Lespiau055e3932014-08-18 13:49:10 +01001779 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001780 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001781 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001782
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001783 /*
1784 * PIPESTAT bits get signalled even when the interrupt is
1785 * disabled with the mask bits, and some of the status bits do
1786 * not generate interrupts at all (like the underrun bit). Hence
1787 * we need to be careful that we only handle what we want to
1788 * handle.
1789 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001790
1791 /* fifo underruns are filterered in the underrun handler. */
1792 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001793
1794 switch (pipe) {
1795 case PIPE_A:
1796 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1797 break;
1798 case PIPE_B:
1799 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1800 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001801 case PIPE_C:
1802 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1803 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001804 }
1805 if (iir & iir_bit)
1806 mask |= dev_priv->pipestat_irq_mask[pipe];
1807
1808 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001809 continue;
1810
1811 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001812 mask |= PIPESTAT_INT_ENABLE_MASK;
1813 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001814
1815 /*
1816 * Clear the PIPE*STAT regs before the IIR
1817 */
Imre Deak91d181d2014-02-10 18:42:49 +02001818 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1819 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001820 I915_WRITE(reg, pipe_stats[pipe]);
1821 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001822 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001823}
1824
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001825static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001826 u32 pipe_stats[I915_MAX_PIPES])
1827{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001828 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001829
Damien Lespiau055e3932014-08-18 13:49:10 +01001830 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02001831 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1832 intel_pipe_handle_vblank(dev_priv, pipe))
1833 intel_check_page_flip(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001834
Maarten Lankhorst5251f042016-05-17 15:07:47 +02001835 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001836 intel_finish_page_flip_cs(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001837
1838 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001839 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001840
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001841 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1842 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001843 }
1844
1845 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001846 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001847}
1848
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001849static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001850{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001851 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001852
1853 if (hotplug_status)
1854 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1855
1856 return hotplug_status;
1857}
1858
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001859static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001860 u32 hotplug_status)
1861{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001862 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001863
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001864 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1865 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001866 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001867
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001868 if (hotplug_trigger) {
1869 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1870 hotplug_trigger, hpd_status_g4x,
1871 i9xx_port_hotplug_long_detect);
1872
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001873 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001874 }
Jani Nikula369712e2015-05-27 15:03:40 +03001875
1876 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001877 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001878 } else {
1879 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001880
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001881 if (hotplug_trigger) {
1882 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001883 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001884 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001885 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001886 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001887 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001888}
1889
Daniel Vetterff1f5252012-10-02 15:10:55 +02001890static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001891{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001892 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001893 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001894 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001895
Imre Deak2dd2a882015-02-24 11:14:30 +02001896 if (!intel_irqs_enabled(dev_priv))
1897 return IRQ_NONE;
1898
Imre Deak1f814da2015-12-16 02:52:19 +02001899 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1900 disable_rpm_wakeref_asserts(dev_priv);
1901
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001902 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001903 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001904 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001905 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001906 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001907
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001908 gt_iir = I915_READ(GTIIR);
1909 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001910 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001911
1912 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001913 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001914
1915 ret = IRQ_HANDLED;
1916
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001917 /*
1918 * Theory on interrupt generation, based on empirical evidence:
1919 *
1920 * x = ((VLV_IIR & VLV_IER) ||
1921 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1922 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1923 *
1924 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1925 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1926 * guarantee the CPU interrupt will be raised again even if we
1927 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1928 * bits this time around.
1929 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001930 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001931 ier = I915_READ(VLV_IER);
1932 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001933
1934 if (gt_iir)
1935 I915_WRITE(GTIIR, gt_iir);
1936 if (pm_iir)
1937 I915_WRITE(GEN6_PMIIR, pm_iir);
1938
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001939 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001940 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001941
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001942 /* Call regardless, as some status bits might not be
1943 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001944 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001945
Jerome Anandeef57322017-01-25 04:27:49 +05301946 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1947 I915_LPE_PIPE_B_INTERRUPT))
1948 intel_lpe_audio_irq_handler(dev_priv);
1949
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001950 /*
1951 * VLV_IIR is single buffered, and reflects the level
1952 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1953 */
1954 if (iir)
1955 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001956
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001957 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001958 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1959 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001960
Ville Syrjälä52894872016-04-13 21:19:56 +03001961 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001962 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001963 if (pm_iir)
1964 gen6_rps_irq_handler(dev_priv, pm_iir);
1965
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001966 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001967 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001968
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001969 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001970 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001971
Imre Deak1f814da2015-12-16 02:52:19 +02001972 enable_rpm_wakeref_asserts(dev_priv);
1973
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001974 return ret;
1975}
1976
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001977static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1978{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001979 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001980 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001981 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001982
Imre Deak2dd2a882015-02-24 11:14:30 +02001983 if (!intel_irqs_enabled(dev_priv))
1984 return IRQ_NONE;
1985
Imre Deak1f814da2015-12-16 02:52:19 +02001986 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1987 disable_rpm_wakeref_asserts(dev_priv);
1988
Chris Wilson579de732016-03-14 09:01:57 +00001989 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001990 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001991 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001992 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001993 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001994 u32 ier = 0;
1995
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001996 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1997 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001998
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001999 if (master_ctl == 0 && iir == 0)
2000 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002001
Oscar Mateo27b6c122014-06-16 16:11:00 +01002002 ret = IRQ_HANDLED;
2003
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002004 /*
2005 * Theory on interrupt generation, based on empirical evidence:
2006 *
2007 * x = ((VLV_IIR & VLV_IER) ||
2008 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2009 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2010 *
2011 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2012 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2013 * guarantee the CPU interrupt will be raised again even if we
2014 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2015 * bits this time around.
2016 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002017 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002018 ier = I915_READ(VLV_IER);
2019 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002020
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002021 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002022
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002023 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002024 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002025
Oscar Mateo27b6c122014-06-16 16:11:00 +01002026 /* Call regardless, as some status bits might not be
2027 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002028 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002029
Jerome Anandeef57322017-01-25 04:27:49 +05302030 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2031 I915_LPE_PIPE_B_INTERRUPT |
2032 I915_LPE_PIPE_C_INTERRUPT))
2033 intel_lpe_audio_irq_handler(dev_priv);
2034
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002035 /*
2036 * VLV_IIR is single buffered, and reflects the level
2037 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2038 */
2039 if (iir)
2040 I915_WRITE(VLV_IIR, iir);
2041
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002042 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03002043 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002044 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002045
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002046 gen8_gt_irq_handler(dev_priv, gt_iir);
2047
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002048 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002049 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002050
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002051 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00002052 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002053
Imre Deak1f814da2015-12-16 02:52:19 +02002054 enable_rpm_wakeref_asserts(dev_priv);
2055
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002056 return ret;
2057}
2058
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002059static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2060 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002061 const u32 hpd[HPD_NUM_PINS])
2062{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002063 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2064
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002065 /*
2066 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2067 * unless we touch the hotplug register, even if hotplug_trigger is
2068 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2069 * errors.
2070 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002071 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002072 if (!hotplug_trigger) {
2073 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2074 PORTD_HOTPLUG_STATUS_MASK |
2075 PORTC_HOTPLUG_STATUS_MASK |
2076 PORTB_HOTPLUG_STATUS_MASK;
2077 dig_hotplug_reg &= ~mask;
2078 }
2079
Ville Syrjälä40e56412015-08-27 23:56:10 +03002080 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002081 if (!hotplug_trigger)
2082 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002083
2084 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2085 dig_hotplug_reg, hpd,
2086 pch_port_hotplug_long_detect);
2087
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002088 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002089}
2090
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002091static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002092{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002093 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002094 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002095
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002096 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002097
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002098 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2099 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2100 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002101 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002102 port_name(port));
2103 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002104
Daniel Vetterce99c252012-12-01 13:53:47 +01002105 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002106 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002107
Jesse Barnes776ad802011-01-04 15:09:39 -08002108 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002109 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002110
2111 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2112 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2113
2114 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2115 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2116
2117 if (pch_iir & SDE_POISON)
2118 DRM_ERROR("PCH poison interrupt\n");
2119
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002120 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002121 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002122 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2123 pipe_name(pipe),
2124 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002125
2126 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2127 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2128
2129 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2130 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2131
Jesse Barnes776ad802011-01-04 15:09:39 -08002132 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002133 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002134
2135 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002136 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002137}
2138
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002139static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002140{
Paulo Zanoni86642812013-04-12 17:57:57 -03002141 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002142 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002143
Paulo Zanonide032bf2013-04-12 17:57:58 -03002144 if (err_int & ERR_INT_POISON)
2145 DRM_ERROR("Poison interrupt\n");
2146
Damien Lespiau055e3932014-08-18 13:49:10 +01002147 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002148 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2149 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002150
Daniel Vetter5a69b892013-10-16 22:55:52 +02002151 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002152 if (IS_IVYBRIDGE(dev_priv))
2153 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002154 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002155 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002156 }
2157 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002158
Paulo Zanoni86642812013-04-12 17:57:57 -03002159 I915_WRITE(GEN7_ERR_INT, err_int);
2160}
2161
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002162static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002163{
Paulo Zanoni86642812013-04-12 17:57:57 -03002164 u32 serr_int = I915_READ(SERR_INT);
2165
Paulo Zanonide032bf2013-04-12 17:57:58 -03002166 if (serr_int & SERR_INT_POISON)
2167 DRM_ERROR("PCH poison interrupt\n");
2168
Paulo Zanoni86642812013-04-12 17:57:57 -03002169 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002170 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002171
2172 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002173 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002174
2175 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002176 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002177
2178 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002179}
2180
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002181static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002182{
Adam Jackson23e81d62012-06-06 15:45:44 -04002183 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002184 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002185
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002186 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002187
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002188 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2189 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2190 SDE_AUDIO_POWER_SHIFT_CPT);
2191 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2192 port_name(port));
2193 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002194
2195 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002196 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002197
2198 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002199 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002200
2201 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2202 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2203
2204 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2205 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2206
2207 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002208 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002209 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2210 pipe_name(pipe),
2211 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002212
2213 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002214 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002215}
2216
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002217static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002218{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002219 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2220 ~SDE_PORTE_HOTPLUG_SPT;
2221 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2222 u32 pin_mask = 0, long_mask = 0;
2223
2224 if (hotplug_trigger) {
2225 u32 dig_hotplug_reg;
2226
2227 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2228 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2229
2230 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2231 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002232 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002233 }
2234
2235 if (hotplug2_trigger) {
2236 u32 dig_hotplug_reg;
2237
2238 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2239 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2240
2241 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2242 dig_hotplug_reg, hpd_spt,
2243 spt_port_hotplug2_long_detect);
2244 }
2245
2246 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002247 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002248
2249 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002250 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002251}
2252
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002253static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2254 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002255 const u32 hpd[HPD_NUM_PINS])
2256{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002257 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2258
2259 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2260 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2261
2262 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2263 dig_hotplug_reg, hpd,
2264 ilk_port_hotplug_long_detect);
2265
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002266 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002267}
2268
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002269static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2270 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002271{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002272 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002273 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2274
Ville Syrjälä40e56412015-08-27 23:56:10 +03002275 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002276 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002277
2278 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002279 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002280
2281 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002282 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002283
Paulo Zanonic008bc62013-07-12 16:35:10 -03002284 if (de_iir & DE_POISON)
2285 DRM_ERROR("Poison interrupt\n");
2286
Damien Lespiau055e3932014-08-18 13:49:10 +01002287 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002288 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2289 intel_pipe_handle_vblank(dev_priv, pipe))
2290 intel_check_page_flip(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002291
Daniel Vetter40da17c22013-10-21 18:04:36 +02002292 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002293 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002294
Daniel Vetter40da17c22013-10-21 18:04:36 +02002295 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002296 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002297
Daniel Vetter40da17c22013-10-21 18:04:36 +02002298 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002299 if (de_iir & DE_PLANE_FLIP_DONE(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002300 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002301 }
2302
2303 /* check event from PCH */
2304 if (de_iir & DE_PCH_EVENT) {
2305 u32 pch_iir = I915_READ(SDEIIR);
2306
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002307 if (HAS_PCH_CPT(dev_priv))
2308 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002309 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002310 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002311
2312 /* should clear PCH hotplug event before clear CPU irq */
2313 I915_WRITE(SDEIIR, pch_iir);
2314 }
2315
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002316 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2317 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002318}
2319
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002320static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2321 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002322{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002323 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002324 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2325
Ville Syrjälä40e56412015-08-27 23:56:10 +03002326 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002327 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002328
2329 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002330 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002331
2332 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002333 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002334
2335 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002336 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002337
Damien Lespiau055e3932014-08-18 13:49:10 +01002338 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002339 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2340 intel_pipe_handle_vblank(dev_priv, pipe))
2341 intel_check_page_flip(dev_priv, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002342
2343 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002344 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002345 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002346 }
2347
2348 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002349 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002350 u32 pch_iir = I915_READ(SDEIIR);
2351
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002352 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002353
2354 /* clear PCH hotplug event before clear CPU irq */
2355 I915_WRITE(SDEIIR, pch_iir);
2356 }
2357}
2358
Oscar Mateo72c90f62014-06-16 16:10:57 +01002359/*
2360 * To handle irqs with the minimum potential races with fresh interrupts, we:
2361 * 1 - Disable Master Interrupt Control.
2362 * 2 - Find the source(s) of the interrupt.
2363 * 3 - Clear the Interrupt Identity bits (IIR).
2364 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2365 * 5 - Re-enable Master Interrupt Control.
2366 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002367static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002368{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002369 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002370 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002371 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002372 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002373
Imre Deak2dd2a882015-02-24 11:14:30 +02002374 if (!intel_irqs_enabled(dev_priv))
2375 return IRQ_NONE;
2376
Imre Deak1f814da2015-12-16 02:52:19 +02002377 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2378 disable_rpm_wakeref_asserts(dev_priv);
2379
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002380 /* disable master interrupt before clearing iir */
2381 de_ier = I915_READ(DEIER);
2382 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002383 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002384
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002385 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2386 * interrupts will will be stored on its back queue, and then we'll be
2387 * able to process them after we restore SDEIER (as soon as we restore
2388 * it, we'll get an interrupt if SDEIIR still has something to process
2389 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002390 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002391 sde_ier = I915_READ(SDEIER);
2392 I915_WRITE(SDEIER, 0);
2393 POSTING_READ(SDEIER);
2394 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002395
Oscar Mateo72c90f62014-06-16 16:10:57 +01002396 /* Find, clear, then process each source of interrupt */
2397
Chris Wilson0e434062012-05-09 21:45:44 +01002398 gt_iir = I915_READ(GTIIR);
2399 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002400 I915_WRITE(GTIIR, gt_iir);
2401 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002402 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002403 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002404 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002405 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002406 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002407
2408 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002409 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002410 I915_WRITE(DEIIR, de_iir);
2411 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002412 if (INTEL_GEN(dev_priv) >= 7)
2413 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002414 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002415 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002416 }
2417
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002418 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002419 u32 pm_iir = I915_READ(GEN6_PMIIR);
2420 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002421 I915_WRITE(GEN6_PMIIR, pm_iir);
2422 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002423 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002424 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002425 }
2426
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002427 I915_WRITE(DEIER, de_ier);
2428 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002429 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002430 I915_WRITE(SDEIER, sde_ier);
2431 POSTING_READ(SDEIER);
2432 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002433
Imre Deak1f814da2015-12-16 02:52:19 +02002434 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2435 enable_rpm_wakeref_asserts(dev_priv);
2436
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002437 return ret;
2438}
2439
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002440static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2441 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002442 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302443{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002444 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302445
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002446 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2447 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302448
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002449 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002450 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002451 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002452
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002453 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302454}
2455
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002456static irqreturn_t
2457gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002458{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002459 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002460 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002461 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002462
Ben Widawskyabd58f02013-11-02 21:07:09 -07002463 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002464 iir = I915_READ(GEN8_DE_MISC_IIR);
2465 if (iir) {
2466 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002467 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002468 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002469 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002470 else
2471 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002472 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002473 else
2474 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002475 }
2476
Daniel Vetter6d766f02013-11-07 14:49:55 +01002477 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002478 iir = I915_READ(GEN8_DE_PORT_IIR);
2479 if (iir) {
2480 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302481 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002482
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002483 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002484 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002485
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002486 tmp_mask = GEN8_AUX_CHANNEL_A;
2487 if (INTEL_INFO(dev_priv)->gen >= 9)
2488 tmp_mask |= GEN9_AUX_CHANNEL_B |
2489 GEN9_AUX_CHANNEL_C |
2490 GEN9_AUX_CHANNEL_D;
2491
2492 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002493 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302494 found = true;
2495 }
2496
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002497 if (IS_GEN9_LP(dev_priv)) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002498 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2499 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002500 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2501 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002502 found = true;
2503 }
2504 } else if (IS_BROADWELL(dev_priv)) {
2505 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2506 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002507 ilk_hpd_irq_handler(dev_priv,
2508 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002509 found = true;
2510 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302511 }
2512
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002513 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002514 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302515 found = true;
2516 }
2517
Shashank Sharmad04a4922014-08-22 17:40:41 +05302518 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002519 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002520 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002521 else
2522 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002523 }
2524
Damien Lespiau055e3932014-08-18 13:49:10 +01002525 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002526 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002527
Daniel Vetterc42664c2013-11-07 11:05:40 +01002528 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2529 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002530
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002531 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2532 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002533 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002534 continue;
2535 }
2536
2537 ret = IRQ_HANDLED;
2538 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2539
Daniel Vetter5a21b662016-05-24 17:13:53 +02002540 if (iir & GEN8_PIPE_VBLANK &&
2541 intel_pipe_handle_vblank(dev_priv, pipe))
2542 intel_check_page_flip(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002543
2544 flip_done = iir;
2545 if (INTEL_INFO(dev_priv)->gen >= 9)
2546 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2547 else
2548 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2549
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002550 if (flip_done)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002551 intel_finish_page_flip_cs(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002552
2553 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002554 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002555
2556 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2557 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2558
2559 fault_errors = iir;
2560 if (INTEL_INFO(dev_priv)->gen >= 9)
2561 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2562 else
2563 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2564
2565 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002566 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002567 pipe_name(pipe),
2568 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002569 }
2570
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002571 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302572 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002573 /*
2574 * FIXME(BDW): Assume for now that the new interrupt handling
2575 * scheme also closed the SDE interrupt handling race we've seen
2576 * on older pch-split platforms. But this needs testing.
2577 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002578 iir = I915_READ(SDEIIR);
2579 if (iir) {
2580 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002581 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002582
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002583 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002584 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002585 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002586 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002587 } else {
2588 /*
2589 * Like on previous PCH there seems to be something
2590 * fishy going on with forwarding PCH interrupts.
2591 */
2592 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2593 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002594 }
2595
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002596 return ret;
2597}
2598
2599static irqreturn_t gen8_irq_handler(int irq, void *arg)
2600{
2601 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002602 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002603 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002604 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002605 irqreturn_t ret;
2606
2607 if (!intel_irqs_enabled(dev_priv))
2608 return IRQ_NONE;
2609
2610 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2611 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2612 if (!master_ctl)
2613 return IRQ_NONE;
2614
2615 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2616
2617 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2618 disable_rpm_wakeref_asserts(dev_priv);
2619
2620 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002621 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2622 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002623 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2624
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002625 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2626 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002627
Imre Deak1f814da2015-12-16 02:52:19 +02002628 enable_rpm_wakeref_asserts(dev_priv);
2629
Ben Widawskyabd58f02013-11-02 21:07:09 -07002630 return ret;
2631}
2632
Chris Wilson1f15b762016-07-01 17:23:14 +01002633static void i915_error_wake_up(struct drm_i915_private *dev_priv)
Daniel Vetter17e1df02013-09-08 21:57:13 +02002634{
Daniel Vetter17e1df02013-09-08 21:57:13 +02002635 /*
2636 * Notify all waiters for GPU completion events that reset state has
2637 * been changed, and that they need to restart their wait after
2638 * checking for potential errors (and bail out to drop locks if there is
2639 * a gpu reset pending so that i915_error_work_func can acquire them).
2640 */
2641
2642 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
Chris Wilson1f15b762016-07-01 17:23:14 +01002643 wake_up_all(&dev_priv->gpu_error.wait_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002644
2645 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2646 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002647}
2648
Jesse Barnes8a905232009-07-11 16:48:03 -04002649/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002650 * i915_reset_and_wakeup - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002651 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002652 *
2653 * Fire an error uevent so userspace can see that a hang or error
2654 * was detected.
2655 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002656static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002657{
Chris Wilson91c8a322016-07-05 10:40:23 +01002658 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002659 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2660 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2661 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -04002662
Chris Wilsonc0336662016-05-06 15:40:21 +01002663 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002664
Chris Wilson8af29b02016-09-09 14:11:47 +01002665 DRM_DEBUG_DRIVER("resetting chip\n");
2666 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2667
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002668 /*
Chris Wilson8af29b02016-09-09 14:11:47 +01002669 * In most cases it's guaranteed that we get here with an RPM
2670 * reference held, for example because there is a pending GPU
2671 * request that won't finish until the reset is done. This
2672 * isn't the case at least when we get here by doing a
2673 * simulated reset via debugs, so get an RPM reference.
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002674 */
Chris Wilson8af29b02016-09-09 14:11:47 +01002675 intel_runtime_pm_get(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002676 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002677
Chris Wilson780f2622016-09-09 14:11:52 +01002678 do {
2679 /*
2680 * All state reset _must_ be completed before we update the
2681 * reset counter, for otherwise waiters might miss the reset
2682 * pending state and not properly drop locks, resulting in
2683 * deadlocks with the reset work.
2684 */
2685 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2686 i915_reset(dev_priv);
2687 mutex_unlock(&dev_priv->drm.struct_mutex);
2688 }
2689
2690 /* We need to wait for anyone holding the lock to wakeup */
2691 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2692 I915_RESET_IN_PROGRESS,
2693 TASK_UNINTERRUPTIBLE,
2694 HZ));
Ville Syrjälä75147472014-11-24 18:28:11 +02002695
Chris Wilson8af29b02016-09-09 14:11:47 +01002696 intel_finish_reset(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002697 intel_runtime_pm_put(dev_priv);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002698
Chris Wilson780f2622016-09-09 14:11:52 +01002699 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002700 kobject_uevent_env(kobj,
2701 KOBJ_CHANGE, reset_done_event);
Imre Deakf454c692014-04-23 01:09:04 +03002702
Chris Wilson8af29b02016-09-09 14:11:47 +01002703 /*
2704 * Note: The wake_up also serves as a memory barrier so that
2705 * waiters see the updated value of the dev_priv->gpu_error.
2706 */
2707 wake_up_all(&dev_priv->gpu_error.reset_queue);
Jesse Barnes8a905232009-07-11 16:48:03 -04002708}
2709
Ben Widawskyd6369512016-09-20 16:54:32 +03002710static inline void
2711i915_err_print_instdone(struct drm_i915_private *dev_priv,
2712 struct intel_instdone *instdone)
2713{
Ben Widawskyf9e61372016-09-20 16:54:33 +03002714 int slice;
2715 int subslice;
2716
Ben Widawskyd6369512016-09-20 16:54:32 +03002717 pr_err(" INSTDONE: 0x%08x\n", instdone->instdone);
2718
2719 if (INTEL_GEN(dev_priv) <= 3)
2720 return;
2721
2722 pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2723
2724 if (INTEL_GEN(dev_priv) <= 6)
2725 return;
2726
Ben Widawskyf9e61372016-09-20 16:54:33 +03002727 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2728 pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2729 slice, subslice, instdone->sampler[slice][subslice]);
2730
2731 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2732 pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n",
2733 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03002734}
2735
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002736static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002737{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002738 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002739
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002740 if (!IS_GEN2(dev_priv))
2741 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002742
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002743 if (INTEL_GEN(dev_priv) < 4)
2744 I915_WRITE(IPEIR, I915_READ(IPEIR));
2745 else
2746 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002747
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002748 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002749 eir = I915_READ(EIR);
2750 if (eir) {
2751 /*
2752 * some errors might have become stuck,
2753 * mask them.
2754 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002755 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002756 I915_WRITE(EMR, I915_READ(EMR) | eir);
2757 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2758 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002759}
2760
2761/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002762 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002763 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002764 * @engine_mask: mask representing engines that are hung
Michel Thierry87c390b2017-01-11 20:18:08 -08002765 * @fmt: Error message format string
2766 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002767 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002768 * dump it to the syslog. Also call i915_capture_error_state() to make
2769 * sure we get a record and make it available in debugfs. Fire a uevent
2770 * so userspace knows something bad happened (should trigger collection
2771 * of a ring dump etc.).
2772 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002773void i915_handle_error(struct drm_i915_private *dev_priv,
2774 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002775 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002776{
Mika Kuoppala58174462014-02-25 17:11:26 +02002777 va_list args;
2778 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002779
Mika Kuoppala58174462014-02-25 17:11:26 +02002780 va_start(args, fmt);
2781 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2782 va_end(args);
2783
Chris Wilsonc0336662016-05-06 15:40:21 +01002784 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002785 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002786
Chris Wilson8af29b02016-09-09 14:11:47 +01002787 if (!engine_mask)
2788 return;
Ben Gamariba1234d2009-09-14 17:48:47 -04002789
Chris Wilson8af29b02016-09-09 14:11:47 +01002790 if (test_and_set_bit(I915_RESET_IN_PROGRESS,
2791 &dev_priv->gpu_error.flags))
2792 return;
2793
2794 /*
2795 * Wakeup waiting processes so that the reset function
2796 * i915_reset_and_wakeup doesn't deadlock trying to grab
2797 * various locks. By bumping the reset counter first, the woken
2798 * processes will see a reset in progress and back off,
2799 * releasing their locks and then wait for the reset completion.
2800 * We must do this for _all_ gpu waiters that might hold locks
2801 * that the reset work needs to acquire.
2802 *
2803 * Note: The wake_up also provides a memory barrier to ensure that the
2804 * waiters see the updated value of the reset flags.
2805 */
2806 i915_error_wake_up(dev_priv);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002807
Chris Wilsonc0336662016-05-06 15:40:21 +01002808 i915_reset_and_wakeup(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002809}
2810
Keith Packard42f52ef2008-10-18 19:39:29 -07002811/* Called from drm generic code, passed 'crtc' which
2812 * we use as a pipe index
2813 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002814static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002815{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002816 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002817 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002818
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002819 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002820 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2821 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2822
2823 return 0;
2824}
2825
2826static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2827{
2828 struct drm_i915_private *dev_priv = to_i915(dev);
2829 unsigned long irqflags;
2830
2831 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2832 i915_enable_pipestat(dev_priv, pipe,
2833 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002834 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002835
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002836 return 0;
2837}
2838
Thierry Reding88e72712015-09-24 18:35:31 +02002839static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002840{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002841 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002842 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002843 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002844 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002845
Jesse Barnesf796cf82011-04-07 13:58:17 -07002846 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002847 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002848 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2849
2850 return 0;
2851}
2852
Thierry Reding88e72712015-09-24 18:35:31 +02002853static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002854{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002855 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002856 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002857
Ben Widawskyabd58f02013-11-02 21:07:09 -07002858 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002859 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002860 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002861
Ben Widawskyabd58f02013-11-02 21:07:09 -07002862 return 0;
2863}
2864
Keith Packard42f52ef2008-10-18 19:39:29 -07002865/* Called from drm generic code, passed 'crtc' which
2866 * we use as a pipe index
2867 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002868static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2869{
2870 struct drm_i915_private *dev_priv = to_i915(dev);
2871 unsigned long irqflags;
2872
2873 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2874 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2875 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2876}
2877
2878static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002879{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002880 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002881 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002882
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002883 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002884 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002885 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002886 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2887}
2888
Thierry Reding88e72712015-09-24 18:35:31 +02002889static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002890{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002891 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002892 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002893 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002894 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002895
2896 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002897 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002898 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2899}
2900
Thierry Reding88e72712015-09-24 18:35:31 +02002901static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002902{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002903 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002904 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002905
Ben Widawskyabd58f02013-11-02 21:07:09 -07002906 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002907 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002908 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2909}
2910
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002911static void ibx_irq_reset(struct drm_i915_private *dev_priv)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002912{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002913 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03002914 return;
2915
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002916 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002917
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002918 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03002919 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002920}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002921
Paulo Zanoni622364b2014-04-01 15:37:22 -03002922/*
2923 * SDEIER is also touched by the interrupt handler to work around missed PCH
2924 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2925 * instead we unconditionally enable all PCH interrupt sources here, but then
2926 * only unmask them as needed with SDEIMR.
2927 *
2928 * This function needs to be called before interrupts are enabled.
2929 */
2930static void ibx_irq_pre_postinstall(struct drm_device *dev)
2931{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002932 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002933
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002934 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03002935 return;
2936
2937 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002938 I915_WRITE(SDEIER, 0xffffffff);
2939 POSTING_READ(SDEIER);
2940}
2941
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002942static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002943{
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002944 GEN5_IRQ_RESET(GT);
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002945 if (INTEL_GEN(dev_priv) >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002946 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002947}
2948
Ville Syrjälä70591a42014-10-30 19:42:58 +02002949static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2950{
2951 enum pipe pipe;
2952
Ville Syrjälä71b8b412016-04-11 16:56:31 +03002953 if (IS_CHERRYVIEW(dev_priv))
2954 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2955 else
2956 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2957
Ville Syrjäläad22d102016-04-12 18:56:14 +03002958 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02002959 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2960
Ville Syrjäläad22d102016-04-12 18:56:14 +03002961 for_each_pipe(dev_priv, pipe) {
2962 I915_WRITE(PIPESTAT(pipe),
2963 PIPE_FIFO_UNDERRUN_STATUS |
2964 PIPESTAT_INT_STATUS_MASK);
2965 dev_priv->pipestat_irq_mask[pipe] = 0;
2966 }
Ville Syrjälä70591a42014-10-30 19:42:58 +02002967
2968 GEN5_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03002969 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02002970}
2971
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002972static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
2973{
2974 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002975 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002976 enum pipe pipe;
Jerome Anandeef57322017-01-25 04:27:49 +05302977 u32 val;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002978
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002979 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
2980 PIPE_CRC_DONE_INTERRUPT_STATUS;
2981
2982 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
2983 for_each_pipe(dev_priv, pipe)
2984 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
2985
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002986 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
2987 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2988 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002989 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002990 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03002991
2992 WARN_ON(dev_priv->irq_mask != ~0);
2993
Jerome Anandeef57322017-01-25 04:27:49 +05302994 val = (I915_LPE_PIPE_A_INTERRUPT |
2995 I915_LPE_PIPE_B_INTERRUPT |
2996 I915_LPE_PIPE_C_INTERRUPT);
2997
2998 enable_mask |= val;
2999
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003000 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003001
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003002 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003003}
3004
3005/* drm_dma.h hooks
3006*/
3007static void ironlake_irq_reset(struct drm_device *dev)
3008{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003009 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003010
3011 I915_WRITE(HWSTAM, 0xffffffff);
3012
3013 GEN5_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003014 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003015 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3016
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003017 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003018
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003019 ibx_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003020}
3021
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003022static void valleyview_irq_preinstall(struct drm_device *dev)
3023{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003024 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003025
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003026 I915_WRITE(VLV_MASTER_IER, 0);
3027 POSTING_READ(VLV_MASTER_IER);
3028
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003029 gen5_gt_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003030
Ville Syrjäläad22d102016-04-12 18:56:14 +03003031 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003032 if (dev_priv->display_irqs_enabled)
3033 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003034 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003035}
3036
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003037static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3038{
3039 GEN8_IRQ_RESET_NDX(GT, 0);
3040 GEN8_IRQ_RESET_NDX(GT, 1);
3041 GEN8_IRQ_RESET_NDX(GT, 2);
3042 GEN8_IRQ_RESET_NDX(GT, 3);
3043}
3044
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003045static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003046{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003047 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003048 int pipe;
3049
Ben Widawskyabd58f02013-11-02 21:07:09 -07003050 I915_WRITE(GEN8_MASTER_IRQ, 0);
3051 POSTING_READ(GEN8_MASTER_IRQ);
3052
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003053 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003054
Damien Lespiau055e3932014-08-18 13:49:10 +01003055 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003056 if (intel_display_power_is_enabled(dev_priv,
3057 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003058 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003059
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003060 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3061 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3062 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003063
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003064 if (HAS_PCH_SPLIT(dev_priv))
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003065 ibx_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003066}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003067
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003068void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3069 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003070{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003071 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003072 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003073
Daniel Vetter13321782014-09-15 14:55:29 +02003074 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003075 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3076 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3077 dev_priv->de_irq_mask[pipe],
3078 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003079 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003080}
3081
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003082void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3083 unsigned int pipe_mask)
3084{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003085 enum pipe pipe;
3086
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003087 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003088 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3089 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003090 spin_unlock_irq(&dev_priv->irq_lock);
3091
3092 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003093 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003094}
3095
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003096static void cherryview_irq_preinstall(struct drm_device *dev)
3097{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003098 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003099
3100 I915_WRITE(GEN8_MASTER_IRQ, 0);
3101 POSTING_READ(GEN8_MASTER_IRQ);
3102
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003103 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003104
3105 GEN5_IRQ_RESET(GEN8_PCU_);
3106
Ville Syrjäläad22d102016-04-12 18:56:14 +03003107 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003108 if (dev_priv->display_irqs_enabled)
3109 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003110 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003111}
3112
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003113static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003114 const u32 hpd[HPD_NUM_PINS])
3115{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003116 struct intel_encoder *encoder;
3117 u32 enabled_irqs = 0;
3118
Chris Wilson91c8a322016-07-05 10:40:23 +01003119 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003120 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3121 enabled_irqs |= hpd[encoder->hpd_pin];
3122
3123 return enabled_irqs;
3124}
3125
Imre Deak1a56b1a2017-01-27 11:39:21 +02003126static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3127{
3128 u32 hotplug;
3129
3130 /*
3131 * Enable digital hotplug on the PCH, and configure the DP short pulse
3132 * duration to 2ms (which is the minimum in the Display Port spec).
3133 * The pulse duration bits are reserved on LPT+.
3134 */
3135 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3136 hotplug &= ~(PORTB_PULSE_DURATION_MASK |
3137 PORTC_PULSE_DURATION_MASK |
3138 PORTD_PULSE_DURATION_MASK);
3139 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3140 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3141 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3142 /*
3143 * When CPU and PCH are on the same package, port A
3144 * HPD must be enabled in both north and south.
3145 */
3146 if (HAS_PCH_LPT_LP(dev_priv))
3147 hotplug |= PORTA_HOTPLUG_ENABLE;
3148 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3149}
3150
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003151static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003152{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003153 u32 hotplug_irqs, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003154
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003155 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003156 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003157 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003158 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003159 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003160 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003161 }
3162
Daniel Vetterfee884e2013-07-04 23:35:21 +02003163 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003164
Imre Deak1a56b1a2017-01-27 11:39:21 +02003165 ibx_hpd_detection_setup(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003166}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003167
Imre Deak2a57d9c2017-01-27 11:39:18 +02003168static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3169{
3170 u32 hotplug;
3171
3172 /* Enable digital hotplug on the PCH */
3173 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3174 hotplug |= PORTA_HOTPLUG_ENABLE |
3175 PORTB_HOTPLUG_ENABLE |
3176 PORTC_HOTPLUG_ENABLE |
3177 PORTD_HOTPLUG_ENABLE;
3178 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3179
3180 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3181 hotplug |= PORTE_HOTPLUG_ENABLE;
3182 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3183}
3184
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003185static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003186{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003187 u32 hotplug_irqs, enabled_irqs;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003188
3189 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003190 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003191
3192 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3193
Imre Deak2a57d9c2017-01-27 11:39:18 +02003194 spt_hpd_detection_setup(dev_priv);
Keith Packard7fe0b972011-09-19 13:31:02 -07003195}
3196
Imre Deak1a56b1a2017-01-27 11:39:21 +02003197static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
3198{
3199 u32 hotplug;
3200
3201 /*
3202 * Enable digital hotplug on the CPU, and configure the DP short pulse
3203 * duration to 2ms (which is the minimum in the Display Port spec)
3204 * The pulse duration bits are reserved on HSW+.
3205 */
3206 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3207 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3208 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
3209 DIGITAL_PORTA_PULSE_DURATION_2ms;
3210 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3211}
3212
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003213static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003214{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003215 u32 hotplug_irqs, enabled_irqs;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003216
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003217 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003218 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003219 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003220
3221 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003222 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003223 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003224 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003225
3226 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003227 } else {
3228 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003229 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003230
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003231 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3232 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003233
Imre Deak1a56b1a2017-01-27 11:39:21 +02003234 ilk_hpd_detection_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003235
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003236 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003237}
3238
Imre Deak2a57d9c2017-01-27 11:39:18 +02003239static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
3240 u32 enabled_irqs)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003241{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003242 u32 hotplug;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003243
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003244 hotplug = I915_READ(PCH_PORT_HOTPLUG);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003245 hotplug |= PORTA_HOTPLUG_ENABLE |
3246 PORTB_HOTPLUG_ENABLE |
3247 PORTC_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303248
3249 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3250 hotplug, enabled_irqs);
3251 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3252
3253 /*
3254 * For BXT invert bit has to be set based on AOB design
3255 * for HPD detection logic, update it based on VBT fields.
3256 */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303257 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3258 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3259 hotplug |= BXT_DDIA_HPD_INVERT;
3260 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3261 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3262 hotplug |= BXT_DDIB_HPD_INVERT;
3263 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3264 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3265 hotplug |= BXT_DDIC_HPD_INVERT;
3266
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003267 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003268}
3269
Imre Deak2a57d9c2017-01-27 11:39:18 +02003270static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3271{
3272 __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
3273}
3274
3275static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3276{
3277 u32 hotplug_irqs, enabled_irqs;
3278
3279 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3280 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3281
3282 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3283
3284 __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3285}
3286
Paulo Zanonid46da432013-02-08 17:35:15 -02003287static void ibx_irq_postinstall(struct drm_device *dev)
3288{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003289 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003290 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003291
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003292 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003293 return;
3294
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003295 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003296 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003297 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003298 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003299
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003300 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003301 I915_WRITE(SDEIMR, ~mask);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003302
3303 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
3304 HAS_PCH_LPT(dev_priv))
Imre Deak1a56b1a2017-01-27 11:39:21 +02003305 ibx_hpd_detection_setup(dev_priv);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003306 else
3307 spt_hpd_detection_setup(dev_priv);
Paulo Zanonid46da432013-02-08 17:35:15 -02003308}
3309
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003310static void gen5_gt_irq_postinstall(struct drm_device *dev)
3311{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003312 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003313 u32 pm_irqs, gt_irqs;
3314
3315 pm_irqs = gt_irqs = 0;
3316
3317 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003318 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003319 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003320 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3321 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003322 }
3323
3324 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003325 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003326 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003327 } else {
3328 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3329 }
3330
Paulo Zanoni35079892014-04-01 15:37:15 -03003331 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003332
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003333 if (INTEL_GEN(dev_priv) >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003334 /*
3335 * RPS interrupts will get enabled/disabled on demand when RPS
3336 * itself is enabled/disabled.
3337 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303338 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003339 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303340 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3341 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003342
Akash Goelf4e9af42016-10-12 21:54:30 +05303343 dev_priv->pm_imr = 0xffffffff;
3344 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003345 }
3346}
3347
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003348static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003349{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003350 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003351 u32 display_mask, extra_mask;
3352
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003353 if (INTEL_GEN(dev_priv) >= 7) {
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003354 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3355 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3356 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003357 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003358 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003359 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3360 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003361 } else {
3362 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3363 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003364 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003365 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3366 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003367 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3368 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3369 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003370 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003371
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003372 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003373
Paulo Zanoni0c841212014-04-01 15:37:27 -03003374 I915_WRITE(HWSTAM, 0xeffe);
3375
Paulo Zanoni622364b2014-04-01 15:37:22 -03003376 ibx_irq_pre_postinstall(dev);
3377
Paulo Zanoni35079892014-04-01 15:37:15 -03003378 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003379
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003380 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003381
Imre Deak1a56b1a2017-01-27 11:39:21 +02003382 ilk_hpd_detection_setup(dev_priv);
3383
Paulo Zanonid46da432013-02-08 17:35:15 -02003384 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003385
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003386 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003387 /* Enable PCU event interrupts
3388 *
3389 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003390 * setup is guaranteed to run in single-threaded context. But we
3391 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003392 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003393 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003394 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003395 }
3396
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003397 return 0;
3398}
3399
Imre Deakf8b79e52014-03-04 19:23:07 +02003400void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3401{
Chris Wilson67520412017-03-02 13:28:01 +00003402 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003403
3404 if (dev_priv->display_irqs_enabled)
3405 return;
3406
3407 dev_priv->display_irqs_enabled = true;
3408
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003409 if (intel_irqs_enabled(dev_priv)) {
3410 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003411 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003412 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003413}
3414
3415void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3416{
Chris Wilson67520412017-03-02 13:28:01 +00003417 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003418
3419 if (!dev_priv->display_irqs_enabled)
3420 return;
3421
3422 dev_priv->display_irqs_enabled = false;
3423
Imre Deak950eaba2014-09-08 15:21:09 +03003424 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003425 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003426}
3427
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003428
3429static int valleyview_irq_postinstall(struct drm_device *dev)
3430{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003431 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003432
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003433 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003434
Ville Syrjäläad22d102016-04-12 18:56:14 +03003435 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003436 if (dev_priv->display_irqs_enabled)
3437 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003438 spin_unlock_irq(&dev_priv->irq_lock);
3439
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003440 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003441 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003442
3443 return 0;
3444}
3445
Ben Widawskyabd58f02013-11-02 21:07:09 -07003446static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3447{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003448 /* These are interrupts we'll toggle with the ring mask register */
3449 uint32_t gt_interrupts[] = {
3450 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003451 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003452 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3453 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003454 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003455 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3456 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3457 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003458 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003459 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3460 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003461 };
3462
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003463 if (HAS_L3_DPF(dev_priv))
3464 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3465
Akash Goelf4e9af42016-10-12 21:54:30 +05303466 dev_priv->pm_ier = 0x0;
3467 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303468 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3469 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003470 /*
3471 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303472 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003473 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303474 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303475 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003476}
3477
3478static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3479{
Damien Lespiau770de832014-03-20 20:45:01 +00003480 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3481 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003482 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3483 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003484 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003485 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003486
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003487 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003488 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3489 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003490 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3491 GEN9_AUX_CHANNEL_D;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003492 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003493 de_port_masked |= BXT_DE_PORT_GMBUS;
3494 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003495 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3496 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003497 }
Damien Lespiau770de832014-03-20 20:45:01 +00003498
3499 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3500 GEN8_PIPE_FIFO_UNDERRUN;
3501
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003502 de_port_enables = de_port_masked;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003503 if (IS_GEN9_LP(dev_priv))
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003504 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3505 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003506 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3507
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003508 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3509 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3510 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003511
Damien Lespiau055e3932014-08-18 13:49:10 +01003512 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003513 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003514 POWER_DOMAIN_PIPE(pipe)))
3515 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3516 dev_priv->de_irq_mask[pipe],
3517 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003518
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003519 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ville Syrjälä11825b02016-05-19 12:14:43 +03003520 GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003521
3522 if (IS_GEN9_LP(dev_priv))
3523 bxt_hpd_detection_setup(dev_priv);
Imre Deak1a56b1a2017-01-27 11:39:21 +02003524 else if (IS_BROADWELL(dev_priv))
3525 ilk_hpd_detection_setup(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003526}
3527
3528static int gen8_irq_postinstall(struct drm_device *dev)
3529{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003530 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003531
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003532 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303533 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003534
Ben Widawskyabd58f02013-11-02 21:07:09 -07003535 gen8_gt_irq_postinstall(dev_priv);
3536 gen8_de_irq_postinstall(dev_priv);
3537
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003538 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303539 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003540
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003541 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003542 POSTING_READ(GEN8_MASTER_IRQ);
3543
3544 return 0;
3545}
3546
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003547static int cherryview_irq_postinstall(struct drm_device *dev)
3548{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003549 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003550
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003551 gen8_gt_irq_postinstall(dev_priv);
3552
Ville Syrjäläad22d102016-04-12 18:56:14 +03003553 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003554 if (dev_priv->display_irqs_enabled)
3555 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003556 spin_unlock_irq(&dev_priv->irq_lock);
3557
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003558 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003559 POSTING_READ(GEN8_MASTER_IRQ);
3560
3561 return 0;
3562}
3563
Ben Widawskyabd58f02013-11-02 21:07:09 -07003564static void gen8_irq_uninstall(struct drm_device *dev)
3565{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003566 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003567
3568 if (!dev_priv)
3569 return;
3570
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003571 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003572}
3573
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003574static void valleyview_irq_uninstall(struct drm_device *dev)
3575{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003576 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003577
3578 if (!dev_priv)
3579 return;
3580
Imre Deak843d0e72014-04-14 20:24:23 +03003581 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003582 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003583
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003584 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä893fce82014-10-30 19:42:56 +02003585
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003586 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003587
Ville Syrjäläad22d102016-04-12 18:56:14 +03003588 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003589 if (dev_priv->display_irqs_enabled)
3590 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003591 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003592}
3593
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003594static void cherryview_irq_uninstall(struct drm_device *dev)
3595{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003596 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003597
3598 if (!dev_priv)
3599 return;
3600
3601 I915_WRITE(GEN8_MASTER_IRQ, 0);
3602 POSTING_READ(GEN8_MASTER_IRQ);
3603
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003604 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003605
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003606 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003607
Ville Syrjäläad22d102016-04-12 18:56:14 +03003608 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003609 if (dev_priv->display_irqs_enabled)
3610 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003611 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003612}
3613
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003614static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003615{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003616 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46979952011-04-07 13:53:55 -07003617
3618 if (!dev_priv)
3619 return;
3620
Paulo Zanonibe30b292014-04-01 15:37:25 -03003621 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003622}
3623
Chris Wilsonc2798b12012-04-22 21:13:57 +01003624static void i8xx_irq_preinstall(struct drm_device * dev)
3625{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003626 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003627 int pipe;
3628
Damien Lespiau055e3932014-08-18 13:49:10 +01003629 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003630 I915_WRITE(PIPESTAT(pipe), 0);
3631 I915_WRITE16(IMR, 0xffff);
3632 I915_WRITE16(IER, 0x0);
3633 POSTING_READ16(IER);
3634}
3635
3636static int i8xx_irq_postinstall(struct drm_device *dev)
3637{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003638 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003639
Chris Wilsonc2798b12012-04-22 21:13:57 +01003640 I915_WRITE16(EMR,
3641 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3642
3643 /* Unmask the interrupts that we always want on. */
3644 dev_priv->irq_mask =
3645 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3646 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3647 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003648 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003649 I915_WRITE16(IMR, dev_priv->irq_mask);
3650
3651 I915_WRITE16(IER,
3652 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3653 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003654 I915_USER_INTERRUPT);
3655 POSTING_READ16(IER);
3656
Daniel Vetter379ef822013-10-16 22:55:56 +02003657 /* Interrupt setup is already guaranteed to be single-threaded, this is
3658 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003659 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003660 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3661 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003662 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003663
Chris Wilsonc2798b12012-04-22 21:13:57 +01003664 return 0;
3665}
3666
Daniel Vetter5a21b662016-05-24 17:13:53 +02003667/*
3668 * Returns true when a page flip has completed.
3669 */
3670static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3671 int plane, int pipe, u32 iir)
3672{
3673 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3674
3675 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3676 return false;
3677
3678 if ((iir & flip_pending) == 0)
3679 goto check_page_flip;
3680
3681 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3682 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3683 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3684 * the flip is completed (no longer pending). Since this doesn't raise
3685 * an interrupt per se, we watch for the change at vblank.
3686 */
3687 if (I915_READ16(ISR) & flip_pending)
3688 goto check_page_flip;
3689
3690 intel_finish_page_flip_cs(dev_priv, pipe);
3691 return true;
3692
3693check_page_flip:
3694 intel_check_page_flip(dev_priv, pipe);
3695 return false;
3696}
3697
Daniel Vetterff1f5252012-10-02 15:10:55 +02003698static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003699{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003700 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003701 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003702 u16 iir, new_iir;
3703 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003704 int pipe;
3705 u16 flip_mask =
3706 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3707 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02003708 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003709
Imre Deak2dd2a882015-02-24 11:14:30 +02003710 if (!intel_irqs_enabled(dev_priv))
3711 return IRQ_NONE;
3712
Imre Deak1f814da2015-12-16 02:52:19 +02003713 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3714 disable_rpm_wakeref_asserts(dev_priv);
3715
3716 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003717 iir = I915_READ16(IIR);
3718 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02003719 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003720
3721 while (iir & ~flip_mask) {
3722 /* Can't rely on pipestat interrupt bit in iir as it might
3723 * have been cleared after the pipestat interrupt was received.
3724 * It doesn't set the bit in iir again, but it still produces
3725 * interrupts (for non-MSI).
3726 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003727 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003728 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003729 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003730
Damien Lespiau055e3932014-08-18 13:49:10 +01003731 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003732 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003733 pipe_stats[pipe] = I915_READ(reg);
3734
3735 /*
3736 * Clear the PIPE*STAT regs before the IIR
3737 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003738 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003739 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003740 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003741 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003742
3743 I915_WRITE16(IIR, iir & ~flip_mask);
3744 new_iir = I915_READ16(IIR); /* Flush posted writes */
3745
Chris Wilsonc2798b12012-04-22 21:13:57 +01003746 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303747 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003748
Damien Lespiau055e3932014-08-18 13:49:10 +01003749 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003750 int plane = pipe;
3751 if (HAS_FBC(dev_priv))
3752 plane = !plane;
3753
3754 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3755 i8xx_handle_vblank(dev_priv, plane, pipe, iir))
3756 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003757
Daniel Vetter4356d582013-10-16 22:55:55 +02003758 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003759 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003760
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003761 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3762 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3763 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003764 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003765
3766 iir = new_iir;
3767 }
Imre Deak1f814da2015-12-16 02:52:19 +02003768 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003769
Imre Deak1f814da2015-12-16 02:52:19 +02003770out:
3771 enable_rpm_wakeref_asserts(dev_priv);
3772
3773 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003774}
3775
3776static void i8xx_irq_uninstall(struct drm_device * dev)
3777{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003778 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003779 int pipe;
3780
Damien Lespiau055e3932014-08-18 13:49:10 +01003781 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003782 /* Clear enable bits; then clear status bits */
3783 I915_WRITE(PIPESTAT(pipe), 0);
3784 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3785 }
3786 I915_WRITE16(IMR, 0xffff);
3787 I915_WRITE16(IER, 0x0);
3788 I915_WRITE16(IIR, I915_READ16(IIR));
3789}
3790
Chris Wilsona266c7d2012-04-24 22:59:44 +01003791static void i915_irq_preinstall(struct drm_device * dev)
3792{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003793 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003794 int pipe;
3795
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003796 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003797 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003798 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3799 }
3800
Chris Wilson00d98eb2012-04-24 22:59:48 +01003801 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003802 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003803 I915_WRITE(PIPESTAT(pipe), 0);
3804 I915_WRITE(IMR, 0xffffffff);
3805 I915_WRITE(IER, 0x0);
3806 POSTING_READ(IER);
3807}
3808
3809static int i915_irq_postinstall(struct drm_device *dev)
3810{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003811 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01003812 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003813
Chris Wilson38bde182012-04-24 22:59:50 +01003814 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3815
3816 /* Unmask the interrupts that we always want on. */
3817 dev_priv->irq_mask =
3818 ~(I915_ASLE_INTERRUPT |
3819 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3820 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3821 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003822 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003823
3824 enable_mask =
3825 I915_ASLE_INTERRUPT |
3826 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3827 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003828 I915_USER_INTERRUPT;
3829
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003830 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003831 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003832 POSTING_READ(PORT_HOTPLUG_EN);
3833
Chris Wilsona266c7d2012-04-24 22:59:44 +01003834 /* Enable in IER... */
3835 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3836 /* and unmask in IMR */
3837 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3838 }
3839
Chris Wilsona266c7d2012-04-24 22:59:44 +01003840 I915_WRITE(IMR, dev_priv->irq_mask);
3841 I915_WRITE(IER, enable_mask);
3842 POSTING_READ(IER);
3843
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003844 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003845
Daniel Vetter379ef822013-10-16 22:55:56 +02003846 /* Interrupt setup is already guaranteed to be single-threaded, this is
3847 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003848 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003849 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3850 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003851 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003852
Daniel Vetter20afbda2012-12-11 14:05:07 +01003853 return 0;
3854}
3855
Daniel Vetter5a21b662016-05-24 17:13:53 +02003856/*
3857 * Returns true when a page flip has completed.
3858 */
3859static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
3860 int plane, int pipe, u32 iir)
3861{
3862 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3863
3864 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3865 return false;
3866
3867 if ((iir & flip_pending) == 0)
3868 goto check_page_flip;
3869
3870 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3871 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3872 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3873 * the flip is completed (no longer pending). Since this doesn't raise
3874 * an interrupt per se, we watch for the change at vblank.
3875 */
3876 if (I915_READ(ISR) & flip_pending)
3877 goto check_page_flip;
3878
3879 intel_finish_page_flip_cs(dev_priv, pipe);
3880 return true;
3881
3882check_page_flip:
3883 intel_check_page_flip(dev_priv, pipe);
3884 return false;
3885}
3886
Daniel Vetterff1f5252012-10-02 15:10:55 +02003887static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003888{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003889 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003890 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003891 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003892 u32 flip_mask =
3893 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3894 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003895 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003896
Imre Deak2dd2a882015-02-24 11:14:30 +02003897 if (!intel_irqs_enabled(dev_priv))
3898 return IRQ_NONE;
3899
Imre Deak1f814da2015-12-16 02:52:19 +02003900 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3901 disable_rpm_wakeref_asserts(dev_priv);
3902
Chris Wilsona266c7d2012-04-24 22:59:44 +01003903 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003904 do {
3905 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003906 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003907
3908 /* Can't rely on pipestat interrupt bit in iir as it might
3909 * have been cleared after the pipestat interrupt was received.
3910 * It doesn't set the bit in iir again, but it still produces
3911 * interrupts (for non-MSI).
3912 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003913 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003914 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003915 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003916
Damien Lespiau055e3932014-08-18 13:49:10 +01003917 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003918 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003919 pipe_stats[pipe] = I915_READ(reg);
3920
Chris Wilson38bde182012-04-24 22:59:50 +01003921 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003922 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003923 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003924 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003925 }
3926 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003927 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003928
3929 if (!irq_received)
3930 break;
3931
Chris Wilsona266c7d2012-04-24 22:59:44 +01003932 /* Consume port. Then clear IIR or we'll miss events */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003933 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003934 iir & I915_DISPLAY_PORT_INTERRUPT) {
3935 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3936 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003937 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003938 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003939
Chris Wilson38bde182012-04-24 22:59:50 +01003940 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003941 new_iir = I915_READ(IIR); /* Flush posted writes */
3942
Chris Wilsona266c7d2012-04-24 22:59:44 +01003943 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303944 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003945
Damien Lespiau055e3932014-08-18 13:49:10 +01003946 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003947 int plane = pipe;
3948 if (HAS_FBC(dev_priv))
3949 plane = !plane;
3950
3951 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3952 i915_handle_vblank(dev_priv, plane, pipe, iir))
3953 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003954
3955 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3956 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003957
3958 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003959 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003960
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003961 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3962 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3963 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003964 }
3965
Chris Wilsona266c7d2012-04-24 22:59:44 +01003966 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003967 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003968
3969 /* With MSI, interrupts are only generated when iir
3970 * transitions from zero to nonzero. If another bit got
3971 * set while we were handling the existing iir bits, then
3972 * we would never get another interrupt.
3973 *
3974 * This is fine on non-MSI as well, as if we hit this path
3975 * we avoid exiting the interrupt handler only to generate
3976 * another one.
3977 *
3978 * Note that for MSI this could cause a stray interrupt report
3979 * if an interrupt landed in the time between writing IIR and
3980 * the posting read. This should be rare enough to never
3981 * trigger the 99% of 100,000 interrupts test for disabling
3982 * stray interrupts.
3983 */
Chris Wilson38bde182012-04-24 22:59:50 +01003984 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003985 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003986 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003987
Imre Deak1f814da2015-12-16 02:52:19 +02003988 enable_rpm_wakeref_asserts(dev_priv);
3989
Chris Wilsona266c7d2012-04-24 22:59:44 +01003990 return ret;
3991}
3992
3993static void i915_irq_uninstall(struct drm_device * dev)
3994{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003995 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003996 int pipe;
3997
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003998 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003999 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004000 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4001 }
4002
Chris Wilson00d98eb2012-04-24 22:59:48 +01004003 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004004 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004005 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004006 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004007 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4008 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004009 I915_WRITE(IMR, 0xffffffff);
4010 I915_WRITE(IER, 0x0);
4011
Chris Wilsona266c7d2012-04-24 22:59:44 +01004012 I915_WRITE(IIR, I915_READ(IIR));
4013}
4014
4015static void i965_irq_preinstall(struct drm_device * dev)
4016{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004017 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004018 int pipe;
4019
Egbert Eich0706f172015-09-23 16:15:27 +02004020 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004021 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004022
4023 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004024 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004025 I915_WRITE(PIPESTAT(pipe), 0);
4026 I915_WRITE(IMR, 0xffffffff);
4027 I915_WRITE(IER, 0x0);
4028 POSTING_READ(IER);
4029}
4030
4031static int i965_irq_postinstall(struct drm_device *dev)
4032{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004033 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004034 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004035 u32 error_mask;
4036
Chris Wilsona266c7d2012-04-24 22:59:44 +01004037 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004038 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004039 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004040 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4041 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4042 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4043 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4044 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4045
4046 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004047 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4048 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004049 enable_mask |= I915_USER_INTERRUPT;
4050
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004051 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004052 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004053
Daniel Vetterb79480b2013-06-27 17:52:10 +02004054 /* Interrupt setup is already guaranteed to be single-threaded, this is
4055 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004056 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004057 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4058 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4059 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004060 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004061
Chris Wilsona266c7d2012-04-24 22:59:44 +01004062 /*
4063 * Enable some error detection, note the instruction error mask
4064 * bit is reserved, so we leave it masked.
4065 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004066 if (IS_G4X(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004067 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4068 GM45_ERROR_MEM_PRIV |
4069 GM45_ERROR_CP_PRIV |
4070 I915_ERROR_MEMORY_REFRESH);
4071 } else {
4072 error_mask = ~(I915_ERROR_PAGE_TABLE |
4073 I915_ERROR_MEMORY_REFRESH);
4074 }
4075 I915_WRITE(EMR, error_mask);
4076
4077 I915_WRITE(IMR, dev_priv->irq_mask);
4078 I915_WRITE(IER, enable_mask);
4079 POSTING_READ(IER);
4080
Egbert Eich0706f172015-09-23 16:15:27 +02004081 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004082 POSTING_READ(PORT_HOTPLUG_EN);
4083
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004084 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004085
4086 return 0;
4087}
4088
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004089static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004090{
Daniel Vetter20afbda2012-12-11 14:05:07 +01004091 u32 hotplug_en;
4092
Chris Wilson67520412017-03-02 13:28:01 +00004093 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004094
Ville Syrjälä778eb332015-01-09 14:21:13 +02004095 /* Note HDMI and DP share hotplug bits */
4096 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004097 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004098 /* Programming the CRT detection parameters tends
4099 to generate a spurious hotplug event about three
4100 seconds later. So just do it once.
4101 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004102 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02004103 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004104 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004105
Ville Syrjälä778eb332015-01-09 14:21:13 +02004106 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004107 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004108 HOTPLUG_INT_EN_MASK |
4109 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4110 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4111 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004112}
4113
Daniel Vetterff1f5252012-10-02 15:10:55 +02004114static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004115{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004116 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004117 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004118 u32 iir, new_iir;
4119 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004120 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004121 u32 flip_mask =
4122 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4123 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004124
Imre Deak2dd2a882015-02-24 11:14:30 +02004125 if (!intel_irqs_enabled(dev_priv))
4126 return IRQ_NONE;
4127
Imre Deak1f814da2015-12-16 02:52:19 +02004128 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4129 disable_rpm_wakeref_asserts(dev_priv);
4130
Chris Wilsona266c7d2012-04-24 22:59:44 +01004131 iir = I915_READ(IIR);
4132
Chris Wilsona266c7d2012-04-24 22:59:44 +01004133 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004134 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004135 bool blc_event = false;
4136
Chris Wilsona266c7d2012-04-24 22:59:44 +01004137 /* Can't rely on pipestat interrupt bit in iir as it might
4138 * have been cleared after the pipestat interrupt was received.
4139 * It doesn't set the bit in iir again, but it still produces
4140 * interrupts (for non-MSI).
4141 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004142 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004143 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004144 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004145
Damien Lespiau055e3932014-08-18 13:49:10 +01004146 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004147 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004148 pipe_stats[pipe] = I915_READ(reg);
4149
4150 /*
4151 * Clear the PIPE*STAT regs before the IIR
4152 */
4153 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004154 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004155 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004156 }
4157 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004158 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004159
4160 if (!irq_received)
4161 break;
4162
4163 ret = IRQ_HANDLED;
4164
4165 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004166 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4167 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4168 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004169 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004170 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004171
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004172 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004173 new_iir = I915_READ(IIR); /* Flush posted writes */
4174
Chris Wilsona266c7d2012-04-24 22:59:44 +01004175 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304176 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004177 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304178 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004179
Damien Lespiau055e3932014-08-18 13:49:10 +01004180 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02004181 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4182 i915_handle_vblank(dev_priv, pipe, pipe, iir))
4183 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004184
4185 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4186 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004187
4188 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004189 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004190
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004191 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4192 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004193 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004194
4195 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004196 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004197
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004198 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004199 gmbus_irq_handler(dev_priv);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004200
Chris Wilsona266c7d2012-04-24 22:59:44 +01004201 /* With MSI, interrupts are only generated when iir
4202 * transitions from zero to nonzero. If another bit got
4203 * set while we were handling the existing iir bits, then
4204 * we would never get another interrupt.
4205 *
4206 * This is fine on non-MSI as well, as if we hit this path
4207 * we avoid exiting the interrupt handler only to generate
4208 * another one.
4209 *
4210 * Note that for MSI this could cause a stray interrupt report
4211 * if an interrupt landed in the time between writing IIR and
4212 * the posting read. This should be rare enough to never
4213 * trigger the 99% of 100,000 interrupts test for disabling
4214 * stray interrupts.
4215 */
4216 iir = new_iir;
4217 }
4218
Imre Deak1f814da2015-12-16 02:52:19 +02004219 enable_rpm_wakeref_asserts(dev_priv);
4220
Chris Wilsona266c7d2012-04-24 22:59:44 +01004221 return ret;
4222}
4223
4224static void i965_irq_uninstall(struct drm_device * dev)
4225{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004226 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004227 int pipe;
4228
4229 if (!dev_priv)
4230 return;
4231
Egbert Eich0706f172015-09-23 16:15:27 +02004232 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004233 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004234
4235 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004236 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004237 I915_WRITE(PIPESTAT(pipe), 0);
4238 I915_WRITE(IMR, 0xffffffff);
4239 I915_WRITE(IER, 0x0);
4240
Damien Lespiau055e3932014-08-18 13:49:10 +01004241 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004242 I915_WRITE(PIPESTAT(pipe),
4243 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4244 I915_WRITE(IIR, I915_READ(IIR));
4245}
4246
Daniel Vetterfca52a52014-09-30 10:56:45 +02004247/**
4248 * intel_irq_init - initializes irq support
4249 * @dev_priv: i915 device instance
4250 *
4251 * This function initializes all the irq support including work items, timers
4252 * and all the vtables. It does not setup the interrupt itself though.
4253 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004254void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004255{
Chris Wilson91c8a322016-07-05 10:40:23 +01004256 struct drm_device *dev = &dev_priv->drm;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004257
Jani Nikula77913b32015-06-18 13:06:16 +03004258 intel_hpd_init_work(dev_priv);
4259
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004260 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004261 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004262
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00004263 if (HAS_GUC_SCHED(dev_priv))
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304264 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4265
Deepak Sa6706b42014-03-15 20:23:22 +05304266 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004267 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004268 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00004269 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004270 else
4271 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304272
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304273 dev_priv->rps.pm_intr_keep = 0;
4274
4275 /*
4276 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
4277 * if GEN6_PM_UP_EI_EXPIRED is masked.
4278 *
4279 * TODO: verify if this can be reproduced on VLV,CHV.
4280 */
4281 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
4282 dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;
4283
4284 if (INTEL_INFO(dev_priv)->gen >= 8)
Dave Gordonb20e3cf2016-09-12 21:19:35 +01004285 dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304286
Sagar Arun Kamble9735b042017-03-07 10:22:35 +05304287 /*
4288 * The REDIRECT_TO_GUC bit of the PMINTRMSK register directs all
4289 * (unmasked) PM interrupts to the GuC. All other bits of this
4290 * register *disable* generation of a specific interrupt.
4291 *
4292 * 'pm_intr_keep' indicates bits that are NOT to be set when
4293 * writing to the PM interrupt mask register, i.e. interrupts
4294 * that must not be disabled.
4295 *
4296 * If the GuC is handling these interrupts, then we must not let
4297 * the PM code disable ANY interrupt that the GuC is expecting.
4298 * So for each ENABLED (0) bit in this register, we must SET the
4299 * bit in pm_intr_keep so that it's left enabled for the GuC.
4300 * GuC needs ARAT expired interrupt unmasked hence it is set in
4301 * pm_intr_keep.
4302 *
4303 * Here we CLEAR REDIRECT_TO_GUC bit in pm_intr_keep, which will
4304 * result in the register bit being left SET!
4305 */
4306 if (HAS_GUC_SCHED(dev_priv)) {
4307 dev_priv->rps.pm_intr_keep |= ARAT_EXPIRED_INTRMSK;
4308 dev_priv->rps.pm_intr_keep &= ~GEN8_PMINTR_REDIRECT_TO_GUC;
4309 }
4310
Daniel Vetterb9632912014-09-30 10:56:44 +02004311 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004312 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004313 dev->max_vblank_count = 0;
Daniel Vetterb9632912014-09-30 10:56:44 +02004314 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004315 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004316 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004317 } else {
4318 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4319 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004320 }
4321
Ville Syrjälä21da2702014-08-06 14:49:55 +03004322 /*
4323 * Opt out of the vblank disable timer on everything except gen2.
4324 * Gen2 doesn't have a hardware frame counter and so depends on
4325 * vblank interrupts to produce sane vblank seuquence numbers.
4326 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004327 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004328 dev->vblank_disable_immediate = true;
4329
Chris Wilson262fd482017-02-15 13:15:47 +00004330 /* Most platforms treat the display irq block as an always-on
4331 * power domain. vlv/chv can disable it at runtime and need
4332 * special care to avoid writing any of the display block registers
4333 * outside of the power domain. We defer setting up the display irqs
4334 * in this case to the runtime pm.
4335 */
4336 dev_priv->display_irqs_enabled = true;
4337 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4338 dev_priv->display_irqs_enabled = false;
4339
Lyude317eaa92017-02-03 21:18:25 -05004340 dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4341
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004342 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4343 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004344
Daniel Vetterb9632912014-09-30 10:56:44 +02004345 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004346 dev->driver->irq_handler = cherryview_irq_handler;
4347 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4348 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4349 dev->driver->irq_uninstall = cherryview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004350 dev->driver->enable_vblank = i965_enable_vblank;
4351 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004352 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004353 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004354 dev->driver->irq_handler = valleyview_irq_handler;
4355 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4356 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4357 dev->driver->irq_uninstall = valleyview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004358 dev->driver->enable_vblank = i965_enable_vblank;
4359 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004360 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004361 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004362 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004363 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004364 dev->driver->irq_postinstall = gen8_irq_postinstall;
4365 dev->driver->irq_uninstall = gen8_irq_uninstall;
4366 dev->driver->enable_vblank = gen8_enable_vblank;
4367 dev->driver->disable_vblank = gen8_disable_vblank;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004368 if (IS_GEN9_LP(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004369 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004370 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004371 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4372 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004373 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004374 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004375 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004376 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004377 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4378 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4379 dev->driver->enable_vblank = ironlake_enable_vblank;
4380 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004381 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004382 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004383 if (IS_GEN2(dev_priv)) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004384 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4385 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4386 dev->driver->irq_handler = i8xx_irq_handler;
4387 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004388 dev->driver->enable_vblank = i8xx_enable_vblank;
4389 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004390 } else if (IS_GEN3(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004391 dev->driver->irq_preinstall = i915_irq_preinstall;
4392 dev->driver->irq_postinstall = i915_irq_postinstall;
4393 dev->driver->irq_uninstall = i915_irq_uninstall;
4394 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004395 dev->driver->enable_vblank = i8xx_enable_vblank;
4396 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004397 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004398 dev->driver->irq_preinstall = i965_irq_preinstall;
4399 dev->driver->irq_postinstall = i965_irq_postinstall;
4400 dev->driver->irq_uninstall = i965_irq_uninstall;
4401 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004402 dev->driver->enable_vblank = i965_enable_vblank;
4403 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004404 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004405 if (I915_HAS_HOTPLUG(dev_priv))
4406 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004407 }
4408}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004409
Daniel Vetterfca52a52014-09-30 10:56:45 +02004410/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004411 * intel_irq_install - enables the hardware interrupt
4412 * @dev_priv: i915 device instance
4413 *
4414 * This function enables the hardware interrupt handling, but leaves the hotplug
4415 * handling still disabled. It is called after intel_irq_init().
4416 *
4417 * In the driver load and resume code we need working interrupts in a few places
4418 * but don't want to deal with the hassle of concurrent probe and hotplug
4419 * workers. Hence the split into this two-stage approach.
4420 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004421int intel_irq_install(struct drm_i915_private *dev_priv)
4422{
4423 /*
4424 * We enable some interrupt sources in our postinstall hooks, so mark
4425 * interrupts as enabled _before_ actually enabling them to avoid
4426 * special cases in our ordering checks.
4427 */
4428 dev_priv->pm.irqs_enabled = true;
4429
Chris Wilson91c8a322016-07-05 10:40:23 +01004430 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004431}
4432
Daniel Vetterfca52a52014-09-30 10:56:45 +02004433/**
4434 * intel_irq_uninstall - finilizes all irq handling
4435 * @dev_priv: i915 device instance
4436 *
4437 * This stops interrupt and hotplug handling and unregisters and frees all
4438 * resources acquired in the init functions.
4439 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004440void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4441{
Chris Wilson91c8a322016-07-05 10:40:23 +01004442 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004443 intel_hpd_cancel_work(dev_priv);
4444 dev_priv->pm.irqs_enabled = false;
4445}
4446
Daniel Vetterfca52a52014-09-30 10:56:45 +02004447/**
4448 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4449 * @dev_priv: i915 device instance
4450 *
4451 * This function is used to disable interrupts at runtime, both in the runtime
4452 * pm and the system suspend/resume code.
4453 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004454void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004455{
Chris Wilson91c8a322016-07-05 10:40:23 +01004456 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004457 dev_priv->pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004458 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004459}
4460
Daniel Vetterfca52a52014-09-30 10:56:45 +02004461/**
4462 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4463 * @dev_priv: i915 device instance
4464 *
4465 * This function is used to enable interrupts at runtime, both in the runtime
4466 * pm and the system suspend/resume code.
4467 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004468void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004469{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004470 dev_priv->pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004471 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4472 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004473}