blob: dbe40b21fef884a40349932ccef60485aee2712e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000052#include "i915_query.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010053#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070054#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080055#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Kristian Høgsberg112b7152009-01-04 16:55:33 -050057static struct drm_driver driver;
58
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000059#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010060static unsigned int i915_load_fail_count;
61
62bool __i915_inject_load_failure(const char *func, int line)
63{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000064 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010065 return false;
66
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000067 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010068 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000069 i915_modparams.inject_load_failure, func, line);
Chris Wilsoncf68f0c2018-06-06 15:41:53 +010070 i915_modparams.inject_load_failure = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +010071 return true;
72 }
73
74 return false;
75}
Chris Wilson51c18bf2018-06-09 12:10:58 +010076
77bool i915_error_injected(void)
78{
79 return i915_load_fail_count && !i915_modparams.inject_load_failure;
80}
81
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000082#endif
Chris Wilson0673ad42016-06-24 14:00:22 +010083
84#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
85#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
86 "providing the dmesg log by booting with drm.debug=0xf"
87
88void
89__i915_printk(struct drm_i915_private *dev_priv, const char *level,
90 const char *fmt, ...)
91{
92 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030093 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010094 bool is_error = level[1] <= KERN_ERR[1];
95 bool is_debug = level[1] == KERN_DEBUG[1];
96 struct va_format vaf;
97 va_list args;
98
99 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
100 return;
101
102 va_start(args, fmt);
103
104 vaf.fmt = fmt;
105 vaf.va = &args;
106
Chris Wilson8cff1f42018-07-09 14:48:58 +0100107 if (is_error)
108 dev_printk(level, kdev, "%pV", &vaf);
109 else
110 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
111 __builtin_return_address(0), &vaf);
112
113 va_end(args);
Chris Wilson0673ad42016-06-24 14:00:22 +0100114
115 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100116 /*
117 * Ask the user to file a bug report for the error, except
118 * if they may have caused the bug by fiddling with unsafe
119 * module parameters.
120 */
121 if (!test_taint(TAINT_USER))
122 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100123 shown_bug_once = true;
124 }
Chris Wilson0673ad42016-06-24 14:00:22 +0100125}
126
Jani Nikulada6c10c22018-02-05 19:31:36 +0200127/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
128static enum intel_pch
129intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
130{
131 switch (id) {
132 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
133 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
134 WARN_ON(!IS_GEN5(dev_priv));
135 return PCH_IBX;
136 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
137 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
138 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
139 return PCH_CPT;
140 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
141 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
142 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
143 /* PantherPoint is CPT compatible */
144 return PCH_CPT;
145 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
146 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
147 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
148 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
149 return PCH_LPT;
150 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
151 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
152 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
153 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
154 return PCH_LPT;
155 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
156 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
157 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
158 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
159 /* WildcatPoint is LPT compatible */
160 return PCH_LPT;
161 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
162 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
163 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
164 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
165 /* WildcatPoint is LPT compatible */
166 return PCH_LPT;
167 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
168 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
169 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
170 return PCH_SPT;
171 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
172 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
173 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
174 return PCH_SPT;
175 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
176 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
177 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
178 !IS_COFFEELAKE(dev_priv));
179 return PCH_KBP;
180 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
181 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
182 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
183 return PCH_CNP;
184 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
185 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
186 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
187 return PCH_CNP;
188 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
189 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
190 WARN_ON(!IS_ICELAKE(dev_priv));
191 return PCH_ICP;
192 default:
193 return PCH_NONE;
194 }
195}
Chris Wilson0673ad42016-06-24 14:00:22 +0100196
Jani Nikula435ad2c2018-02-05 19:31:37 +0200197static bool intel_is_virt_pch(unsigned short id,
198 unsigned short svendor, unsigned short sdevice)
199{
200 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
201 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
202 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
203 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
204 sdevice == PCI_SUBDEVICE_ID_QEMU));
205}
206
Jani Nikula40ace642018-02-05 19:31:38 +0200207static unsigned short
208intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100209{
Jani Nikula40ace642018-02-05 19:31:38 +0200210 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100211
212 /*
213 * In a virtualized passthrough environment we can be in a
214 * setup where the ISA bridge is not able to be passed through.
215 * In this case, a south bridge can be emulated and we have to
216 * make an educated guess as to which PCH is really there.
217 */
218
Jani Nikula40ace642018-02-05 19:31:38 +0200219 if (IS_GEN5(dev_priv))
220 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
221 else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
222 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
223 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
224 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
225 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
226 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
227 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
228 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
229 else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv))
230 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
Anusha Srivatsaf17ca502018-05-21 17:25:43 -0700231 else if (IS_ICELAKE(dev_priv))
232 id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100233
Jani Nikula40ace642018-02-05 19:31:38 +0200234 if (id)
235 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
236 else
237 DRM_DEBUG_KMS("Assuming no PCH\n");
238
239 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100240}
241
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000242static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800243{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200244 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800245
246 /*
247 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
248 * make graphics device passthrough work easy for VMM, that only
249 * need to expose ISA bridge to let driver know the real hardware
250 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800251 *
252 * In some virtualized environments (e.g. XEN), there is irrelevant
253 * ISA bridge in the system. To work reliably, we should scan trhough
254 * all the ISA bridge devices and check for the first match, instead
255 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800256 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200257 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200258 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200259 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300260
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200261 if (pch->vendor != PCI_VENDOR_ID_INTEL)
262 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700263
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200264 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200265
Jani Nikulada6c10c22018-02-05 19:31:36 +0200266 pch_type = intel_pch_type(dev_priv, id);
267 if (pch_type != PCH_NONE) {
268 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200269 dev_priv->pch_id = id;
270 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200271 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200272 pch->subsystem_device)) {
273 id = intel_virt_detect_pch(dev_priv);
Jani Nikula85b17e62018-06-08 15:33:28 +0300274 pch_type = intel_pch_type(dev_priv, id);
275
276 /* Sanity check virtual PCH id */
277 if (WARN_ON(id && pch_type == PCH_NONE))
278 id = 0;
279
Jani Nikula40ace642018-02-05 19:31:38 +0200280 dev_priv->pch_type = pch_type;
281 dev_priv->pch_id = id;
282 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800283 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800284 }
Jani Nikula07ba0a82018-06-08 15:33:30 +0300285
286 /*
287 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
288 * display.
289 */
290 if (pch && INTEL_INFO(dev_priv)->num_pipes == 0) {
291 DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
292 dev_priv->pch_type = PCH_NOP;
293 dev_priv->pch_id = 0;
294 }
295
Rui Guo6a9c4b32013-06-19 21:10:23 +0800296 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200297 DRM_DEBUG_KMS("No PCH found.\n");
298
299 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800300}
301
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200302static int i915_getparam_ioctl(struct drm_device *dev, void *data,
303 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100304{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100305 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300306 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100307 drm_i915_getparam_t *param = data;
308 int value;
309
310 switch (param->param) {
311 case I915_PARAM_IRQ_ACTIVE:
312 case I915_PARAM_ALLOW_BATCHBUFFER:
313 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800314 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100315 /* Reject all old ums/dri params. */
316 return -ENODEV;
317 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300318 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100319 break;
320 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300321 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100322 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100323 case I915_PARAM_NUM_FENCES_AVAIL:
324 value = dev_priv->num_fence_regs;
325 break;
326 case I915_PARAM_HAS_OVERLAY:
327 value = dev_priv->overlay ? 1 : 0;
328 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100329 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530330 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100331 break;
332 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530333 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100334 break;
335 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530336 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100337 break;
338 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530339 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100340 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100341 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300342 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100343 break;
344 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300345 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100346 break;
347 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300348 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100349 break;
350 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson93c6e962017-11-20 20:55:04 +0000351 value = HAS_LEGACY_SEMAPHORES(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100352 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100353 case I915_PARAM_HAS_SECURE_BATCHES:
354 value = capable(CAP_SYS_ADMIN);
355 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100356 case I915_PARAM_CMD_PARSER_VERSION:
357 value = i915_cmd_parser_get_version(dev_priv);
358 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100359 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300360 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100361 if (!value)
362 return -ENODEV;
363 break;
364 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300365 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100366 if (!value)
367 return -ENODEV;
368 break;
369 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000370 value = i915_modparams.enable_hangcheck &&
371 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100372 if (value && intel_has_reset_engine(dev_priv))
373 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100374 break;
375 case I915_PARAM_HAS_RESOURCE_STREAMER:
Lucas De Marchi08e3e212018-08-03 16:24:43 -0700376 value = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100377 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100378 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300379 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100380 break;
381 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300382 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100383 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800384 case I915_PARAM_HUC_STATUS:
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000385 value = intel_huc_check_status(&dev_priv->huc);
386 if (value < 0)
387 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800388 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100389 case I915_PARAM_MMAP_GTT_VERSION:
390 /* Though we've started our numbering from 1, and so class all
391 * earlier versions as 0, in effect their value is undefined as
392 * the ioctl will report EINVAL for the unknown param!
393 */
394 value = i915_gem_mmap_gtt_version();
395 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000396 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000397 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000398 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100399
David Weinehall16162472016-09-02 13:46:17 +0300400 case I915_PARAM_MMAP_VERSION:
401 /* Remember to bump this if the version changes! */
402 case I915_PARAM_HAS_GEM:
403 case I915_PARAM_HAS_PAGEFLIPPING:
404 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
405 case I915_PARAM_HAS_RELAXED_FENCING:
406 case I915_PARAM_HAS_COHERENT_RINGS:
407 case I915_PARAM_HAS_RELAXED_DELTA:
408 case I915_PARAM_HAS_GEN7_SOL_RESET:
409 case I915_PARAM_HAS_WAIT_TIMEOUT:
410 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
411 case I915_PARAM_HAS_PINNED_BATCHES:
412 case I915_PARAM_HAS_EXEC_NO_RELOC:
413 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
414 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
415 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000416 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000417 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100418 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100419 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100420 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300421 /* For the time being all of these are always true;
422 * if some supported hardware does not have one of these
423 * features this value needs to be provided from
424 * INTEL_INFO(), a feature macro, or similar.
425 */
426 value = 1;
427 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000428 case I915_PARAM_HAS_CONTEXT_ISOLATION:
429 value = intel_engines_has_context_isolation(dev_priv);
430 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100431 case I915_PARAM_SLICE_MASK:
432 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
433 if (!value)
434 return -ENODEV;
435 break;
Robert Braggf5320232017-06-13 12:23:00 +0100436 case I915_PARAM_SUBSLICE_MASK:
Lionel Landwerlin8cc76692018-03-06 12:28:52 +0000437 value = INTEL_INFO(dev_priv)->sseu.subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100438 if (!value)
439 return -ENODEV;
440 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000441 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000442 value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000443 break;
Chris Wilson900ccf32018-07-20 11:19:10 +0100444 case I915_PARAM_MMAP_GTT_COHERENT:
445 value = INTEL_INFO(dev_priv)->has_coherent_ggtt;
446 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100447 default:
448 DRM_DEBUG("Unknown parameter %d\n", param->param);
449 return -EINVAL;
450 }
451
Chris Wilsondda33002016-06-24 14:00:23 +0100452 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100453 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100454
455 return 0;
456}
457
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000458static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100459{
Sinan Kaya57b296462017-11-27 11:57:46 -0500460 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
461
462 dev_priv->bridge_dev =
463 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100464 if (!dev_priv->bridge_dev) {
465 DRM_ERROR("bridge device not found\n");
466 return -1;
467 }
468 return 0;
469}
470
471/* Allocate space for the MCH regs if needed, return nonzero on error */
472static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000473intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100474{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000475 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100476 u32 temp_lo, temp_hi = 0;
477 u64 mchbar_addr;
478 int ret;
479
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000480 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100481 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
482 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
483 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
484
485 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
486#ifdef CONFIG_PNP
487 if (mchbar_addr &&
488 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
489 return 0;
490#endif
491
492 /* Get some space for it */
493 dev_priv->mch_res.name = "i915 MCHBAR";
494 dev_priv->mch_res.flags = IORESOURCE_MEM;
495 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
496 &dev_priv->mch_res,
497 MCHBAR_SIZE, MCHBAR_SIZE,
498 PCIBIOS_MIN_MEM,
499 0, pcibios_align_resource,
500 dev_priv->bridge_dev);
501 if (ret) {
502 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
503 dev_priv->mch_res.start = 0;
504 return ret;
505 }
506
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000507 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100508 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
509 upper_32_bits(dev_priv->mch_res.start));
510
511 pci_write_config_dword(dev_priv->bridge_dev, reg,
512 lower_32_bits(dev_priv->mch_res.start));
513 return 0;
514}
515
516/* Setup MCHBAR if possible, return true if we should disable it again */
517static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000518intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100519{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000520 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100521 u32 temp;
522 bool enabled;
523
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100524 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100525 return;
526
527 dev_priv->mchbar_need_disable = false;
528
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100529 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100530 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
531 enabled = !!(temp & DEVEN_MCHBAR_EN);
532 } else {
533 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
534 enabled = temp & 1;
535 }
536
537 /* If it's already enabled, don't have to do anything */
538 if (enabled)
539 return;
540
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000541 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100542 return;
543
544 dev_priv->mchbar_need_disable = true;
545
546 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100547 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100548 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
549 temp | DEVEN_MCHBAR_EN);
550 } else {
551 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
552 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
553 }
554}
555
556static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000557intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100558{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000559 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100560
561 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100562 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100563 u32 deven_val;
564
565 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
566 &deven_val);
567 deven_val &= ~DEVEN_MCHBAR_EN;
568 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
569 deven_val);
570 } else {
571 u32 mchbar_val;
572
573 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
574 &mchbar_val);
575 mchbar_val &= ~1;
576 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
577 mchbar_val);
578 }
579 }
580
581 if (dev_priv->mch_res.start)
582 release_resource(&dev_priv->mch_res);
583}
584
585/* true = enable decode, false = disable decoder */
586static unsigned int i915_vga_set_decode(void *cookie, bool state)
587{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000588 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100589
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000590 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100591 if (state)
592 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
593 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
594 else
595 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
596}
597
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000598static int i915_resume_switcheroo(struct drm_device *dev);
599static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
600
Chris Wilson0673ad42016-06-24 14:00:22 +0100601static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
602{
603 struct drm_device *dev = pci_get_drvdata(pdev);
604 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
605
606 if (state == VGA_SWITCHEROO_ON) {
607 pr_info("switched on\n");
608 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
609 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300610 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100611 i915_resume_switcheroo(dev);
612 dev->switch_power_state = DRM_SWITCH_POWER_ON;
613 } else {
614 pr_info("switched off\n");
615 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
616 i915_suspend_switcheroo(dev, pmm);
617 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
618 }
619}
620
621static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
622{
623 struct drm_device *dev = pci_get_drvdata(pdev);
624
625 /*
626 * FIXME: open_count is protected by drm_global_mutex but that would lead to
627 * locking inversion with the driver load path. And the access here is
628 * completely racy anyway. So don't bother with locking for now.
629 */
630 return dev->open_count == 0;
631}
632
633static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
634 .set_gpu_state = i915_switcheroo_set_state,
635 .reprobe = NULL,
636 .can_switch = i915_switcheroo_can_switch,
637};
638
Chris Wilson0673ad42016-06-24 14:00:22 +0100639static int i915_load_modeset_init(struct drm_device *dev)
640{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100641 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300642 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100643 int ret;
644
645 if (i915_inject_load_failure())
646 return -ENODEV;
647
Jani Nikula66578852017-03-10 15:27:57 +0200648 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100649
650 /* If we have > 1 VGA cards, then we need to arbitrate access
651 * to the common VGA resources.
652 *
653 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
654 * then we do not take part in VGA arbitration and the
655 * vga_client_register() fails with -ENODEV.
656 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000657 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100658 if (ret && ret != -ENODEV)
659 goto out;
660
661 intel_register_dsm_handler();
662
David Weinehall52a05c32016-08-22 13:32:44 +0300663 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100664 if (ret)
665 goto cleanup_vga_client;
666
667 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
668 intel_update_rawclk(dev_priv);
669
670 intel_power_domains_init_hw(dev_priv, false);
671
672 intel_csr_ucode_init(dev_priv);
673
674 ret = intel_irq_install(dev_priv);
675 if (ret)
676 goto cleanup_csr;
677
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000678 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100679
680 /* Important: The output setup functions called by modeset_init need
681 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300682 ret = intel_modeset_init(dev);
683 if (ret)
684 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100685
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000686 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100687 if (ret)
Chris Wilson73bad7c2018-07-10 10:44:21 +0100688 goto cleanup_modeset;
Chris Wilson0673ad42016-06-24 14:00:22 +0100689
Chris Wilsond378a3e2017-11-10 14:26:31 +0000690 intel_setup_overlay(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100691
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000692 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100693 return 0;
694
695 ret = intel_fbdev_init(dev);
696 if (ret)
697 goto cleanup_gem;
698
699 /* Only enable hotplug handling once the fbdev is fully set up. */
700 intel_hpd_init(dev_priv);
701
Chris Wilson0673ad42016-06-24 14:00:22 +0100702 return 0;
703
704cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000705 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300706 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100707 i915_gem_fini(dev_priv);
Chris Wilson73bad7c2018-07-10 10:44:21 +0100708cleanup_modeset:
709 intel_modeset_cleanup(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100710cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100711 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000712 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100713cleanup_csr:
714 intel_csr_ucode_fini(dev_priv);
Imre Deak48a287e2018-08-06 12:58:35 +0300715 intel_power_domains_fini_hw(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300716 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100717cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300718 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100719out:
720 return ret;
721}
722
Chris Wilson0673ad42016-06-24 14:00:22 +0100723static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
724{
725 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100726 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100727 struct i915_ggtt *ggtt = &dev_priv->ggtt;
728 bool primary;
729 int ret;
730
731 ap = alloc_apertures(1);
732 if (!ap)
733 return -ENOMEM;
734
Matthew Auld73ebd502017-12-11 15:18:20 +0000735 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100736 ap->ranges[0].size = ggtt->mappable_end;
737
738 primary =
739 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
740
Daniel Vetter44adece2016-08-10 18:52:34 +0200741 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100742
743 kfree(ap);
744
745 return ret;
746}
Chris Wilson0673ad42016-06-24 14:00:22 +0100747
748#if !defined(CONFIG_VGA_CONSOLE)
749static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
750{
751 return 0;
752}
753#elif !defined(CONFIG_DUMMY_CONSOLE)
754static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
755{
756 return -ENODEV;
757}
758#else
759static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
760{
761 int ret = 0;
762
763 DRM_INFO("Replacing VGA console driver\n");
764
765 console_lock();
766 if (con_is_bound(&vga_con))
767 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
768 if (ret == 0) {
769 ret = do_unregister_con_driver(&vga_con);
770
771 /* Ignore "already unregistered". */
772 if (ret == -ENODEV)
773 ret = 0;
774 }
775 console_unlock();
776
777 return ret;
778}
779#endif
780
Chris Wilson0673ad42016-06-24 14:00:22 +0100781static void intel_init_dpio(struct drm_i915_private *dev_priv)
782{
783 /*
784 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
785 * CHV x1 PHY (DP/HDMI D)
786 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
787 */
788 if (IS_CHERRYVIEW(dev_priv)) {
789 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
790 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
791 } else if (IS_VALLEYVIEW(dev_priv)) {
792 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
793 }
794}
795
796static int i915_workqueues_init(struct drm_i915_private *dev_priv)
797{
798 /*
799 * The i915 workqueue is primarily used for batched retirement of
800 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000801 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100802 * need high-priority retirement, such as waiting for an explicit
803 * bo.
804 *
805 * It is also used for periodic low-priority events, such as
806 * idle-timers and recording error state.
807 *
808 * All tasks on the workqueue are expected to acquire the dev mutex
809 * so there is no point in running more than one instance of the
810 * workqueue at any time. Use an ordered one.
811 */
812 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
813 if (dev_priv->wq == NULL)
814 goto out_err;
815
816 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
817 if (dev_priv->hotplug.dp_wq == NULL)
818 goto out_free_wq;
819
Chris Wilson0673ad42016-06-24 14:00:22 +0100820 return 0;
821
Chris Wilson0673ad42016-06-24 14:00:22 +0100822out_free_wq:
823 destroy_workqueue(dev_priv->wq);
824out_err:
825 DRM_ERROR("Failed to allocate workqueues.\n");
826
827 return -ENOMEM;
828}
829
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000830static void i915_engines_cleanup(struct drm_i915_private *i915)
831{
832 struct intel_engine_cs *engine;
833 enum intel_engine_id id;
834
835 for_each_engine(engine, i915, id)
836 kfree(engine);
837}
838
Chris Wilson0673ad42016-06-24 14:00:22 +0100839static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
840{
Chris Wilson0673ad42016-06-24 14:00:22 +0100841 destroy_workqueue(dev_priv->hotplug.dp_wq);
842 destroy_workqueue(dev_priv->wq);
843}
844
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300845/*
846 * We don't keep the workarounds for pre-production hardware, so we expect our
847 * driver to fail on these machines in one way or another. A little warning on
848 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000849 *
850 * Our policy for removing pre-production workarounds is to keep the
851 * current gen workarounds as a guide to the bring-up of the next gen
852 * (workarounds have a habit of persisting!). Anything older than that
853 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300854 */
855static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
856{
Chris Wilson248a1242017-01-30 10:44:56 +0000857 bool pre = false;
858
859 pre |= IS_HSW_EARLY_SDV(dev_priv);
860 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000861 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000862
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000863 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300864 DRM_ERROR("This is a pre-production stepping. "
865 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000866 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
867 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300868}
869
Chris Wilson0673ad42016-06-24 14:00:22 +0100870/**
871 * i915_driver_init_early - setup state not requiring device access
872 * @dev_priv: device private
873 *
874 * Initialize everything that is a "SW-only" state, that is state not
875 * requiring accessing the device or exposing the driver via kernel internal
876 * or userspace interfaces. Example steps belonging here: lock initialization,
877 * system memory allocation, setting up device specific attributes and
878 * function hooks not requiring accessing the device.
879 */
Chris Wilson55ac5a12018-09-05 15:09:20 +0100880static int i915_driver_init_early(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100881{
Chris Wilson0673ad42016-06-24 14:00:22 +0100882 int ret = 0;
883
884 if (i915_inject_load_failure())
885 return -ENODEV;
886
Chris Wilson0673ad42016-06-24 14:00:22 +0100887 spin_lock_init(&dev_priv->irq_lock);
888 spin_lock_init(&dev_priv->gpu_error.lock);
889 mutex_init(&dev_priv->backlight_lock);
890 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500891
Chris Wilson0673ad42016-06-24 14:00:22 +0100892 mutex_init(&dev_priv->sb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100893 mutex_init(&dev_priv->av_mutex);
894 mutex_init(&dev_priv->wm.wm_mutex);
895 mutex_init(&dev_priv->pps_mutex);
896
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100897 i915_memcpy_init_early(dev_priv);
898
Chris Wilson0673ad42016-06-24 14:00:22 +0100899 ret = i915_workqueues_init(dev_priv);
900 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000901 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100902
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000903 ret = i915_gem_init_early(dev_priv);
904 if (ret < 0)
905 goto err_workqueues;
906
Chris Wilson0673ad42016-06-24 14:00:22 +0100907 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000908 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100909
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000910 intel_wopcm_init_early(&dev_priv->wopcm);
911 intel_uc_init_early(dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000912 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100913 intel_init_dpio(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300914 ret = intel_power_domains_init(dev_priv);
915 if (ret < 0)
916 goto err_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100917 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200918 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100919 intel_init_display_hooks(dev_priv);
920 intel_init_clock_gating_hooks(dev_priv);
921 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300922 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100923
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300924 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100925
926 return 0;
927
Imre Deakf28ec6f2018-08-06 12:58:37 +0300928err_uc:
929 intel_uc_cleanup_early(dev_priv);
930 i915_gem_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000931err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100932 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000933err_engines:
934 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100935 return ret;
936}
937
938/**
939 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
940 * @dev_priv: device private
941 */
942static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
943{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300944 intel_irq_fini(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300945 intel_power_domains_cleanup(dev_priv);
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000946 intel_uc_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000947 i915_gem_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100948 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000949 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100950}
951
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000952static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100953{
David Weinehall52a05c32016-08-22 13:32:44 +0300954 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100955 int mmio_bar;
956 int mmio_size;
957
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100958 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100959 /*
960 * Before gen4, the registers and the GTT are behind different BARs.
961 * However, from gen4 onwards, the registers and the GTT are shared
962 * in the same BAR, so we want to restrict this ioremap from
963 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
964 * the register BAR remains the same size for all the earlier
965 * generations up to Ironlake.
966 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000967 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100968 mmio_size = 512 * 1024;
969 else
970 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300971 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100972 if (dev_priv->regs == NULL) {
973 DRM_ERROR("failed to map registers\n");
974
975 return -EIO;
976 }
977
978 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000979 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100980
981 return 0;
982}
983
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000984static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100985{
David Weinehall52a05c32016-08-22 13:32:44 +0300986 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100987
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000988 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300989 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100990}
991
992/**
993 * i915_driver_init_mmio - setup device MMIO
994 * @dev_priv: device private
995 *
996 * Setup minimal device state necessary for MMIO accesses later in the
997 * initialization sequence. The setup here should avoid any other device-wide
998 * side effects or exposing the driver via kernel internal or user space
999 * interfaces.
1000 */
1001static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1002{
Chris Wilson0673ad42016-06-24 14:00:22 +01001003 int ret;
1004
1005 if (i915_inject_load_failure())
1006 return -ENODEV;
1007
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001008 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001009 return -EIO;
1010
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001011 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001012 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001013 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001014
1015 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001016
Oscar Mateo26376a72018-03-16 14:14:49 +02001017 intel_device_info_init_mmio(dev_priv);
1018
1019 intel_uncore_prune(dev_priv);
1020
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001021 intel_uc_init_mmio(dev_priv);
1022
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001023 ret = intel_engines_init_mmio(dev_priv);
1024 if (ret)
1025 goto err_uncore;
1026
Chris Wilson24145512017-01-24 11:01:35 +00001027 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001028
1029 return 0;
1030
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001031err_uncore:
1032 intel_uncore_fini(dev_priv);
1033err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001034 pci_dev_put(dev_priv->bridge_dev);
1035
1036 return ret;
1037}
1038
1039/**
1040 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1041 * @dev_priv: device private
1042 */
1043static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1044{
Chris Wilson0673ad42016-06-24 14:00:22 +01001045 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001046 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001047 pci_dev_put(dev_priv->bridge_dev);
1048}
1049
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001050static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1051{
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001052 /*
1053 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1054 * user's requested state against the hardware/driver capabilities. We
1055 * do this now so that we can print out any log messages once rather
1056 * than every time we check intel_enable_ppgtt().
1057 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001058 i915_modparams.enable_ppgtt =
1059 intel_sanitize_enable_ppgtt(dev_priv,
1060 i915_modparams.enable_ppgtt);
1061 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001062
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001063 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001064}
1065
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301066static enum dram_rank skl_get_dimm_rank(u8 size, u32 rank)
1067{
1068 if (size == 0)
1069 return I915_DRAM_RANK_INVALID;
1070 if (rank == SKL_DRAM_RANK_SINGLE)
1071 return I915_DRAM_RANK_SINGLE;
1072 else if (rank == SKL_DRAM_RANK_DUAL)
1073 return I915_DRAM_RANK_DUAL;
1074
1075 return I915_DRAM_RANK_INVALID;
1076}
1077
Mahesh Kumar86b59282018-08-31 16:39:42 +05301078static bool
1079skl_is_16gb_dimm(enum dram_rank rank, u8 size, u8 width)
1080{
1081 if (rank == I915_DRAM_RANK_SINGLE && width == 8 && size == 16)
1082 return true;
1083 else if (rank == I915_DRAM_RANK_DUAL && width == 8 && size == 32)
1084 return true;
1085 else if (rank == SKL_DRAM_RANK_SINGLE && width == 16 && size == 8)
1086 return true;
1087 else if (rank == SKL_DRAM_RANK_DUAL && width == 16 && size == 16)
1088 return true;
1089
1090 return false;
1091}
1092
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301093static int
1094skl_dram_get_channel_info(struct dram_channel_info *ch, u32 val)
1095{
1096 u32 tmp_l, tmp_s;
1097 u32 s_val = val >> SKL_DRAM_S_SHIFT;
1098
1099 if (!val)
1100 return -EINVAL;
1101
1102 tmp_l = val & SKL_DRAM_SIZE_MASK;
1103 tmp_s = s_val & SKL_DRAM_SIZE_MASK;
1104
1105 if (tmp_l == 0 && tmp_s == 0)
1106 return -EINVAL;
1107
1108 ch->l_info.size = tmp_l;
1109 ch->s_info.size = tmp_s;
1110
1111 tmp_l = (val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
1112 tmp_s = (s_val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
1113 ch->l_info.width = (1 << tmp_l) * 8;
1114 ch->s_info.width = (1 << tmp_s) * 8;
1115
1116 tmp_l = val & SKL_DRAM_RANK_MASK;
1117 tmp_s = s_val & SKL_DRAM_RANK_MASK;
1118 ch->l_info.rank = skl_get_dimm_rank(ch->l_info.size, tmp_l);
1119 ch->s_info.rank = skl_get_dimm_rank(ch->s_info.size, tmp_s);
1120
1121 if (ch->l_info.rank == I915_DRAM_RANK_DUAL ||
1122 ch->s_info.rank == I915_DRAM_RANK_DUAL)
1123 ch->rank = I915_DRAM_RANK_DUAL;
1124 else if (ch->l_info.rank == I915_DRAM_RANK_SINGLE &&
1125 ch->s_info.rank == I915_DRAM_RANK_SINGLE)
1126 ch->rank = I915_DRAM_RANK_DUAL;
1127 else
1128 ch->rank = I915_DRAM_RANK_SINGLE;
1129
Mahesh Kumar86b59282018-08-31 16:39:42 +05301130 ch->is_16gb_dimm = skl_is_16gb_dimm(ch->l_info.rank, ch->l_info.size,
1131 ch->l_info.width) ||
1132 skl_is_16gb_dimm(ch->s_info.rank, ch->s_info.size,
1133 ch->s_info.width);
1134
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301135 DRM_DEBUG_KMS("(size:width:rank) L(%dGB:X%d:%s) S(%dGB:X%d:%s)\n",
1136 ch->l_info.size, ch->l_info.width,
1137 ch->l_info.rank ? "dual" : "single",
1138 ch->s_info.size, ch->s_info.width,
1139 ch->s_info.rank ? "dual" : "single");
1140
1141 return 0;
1142}
1143
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301144static bool
1145intel_is_dram_symmetric(u32 val_ch0, u32 val_ch1,
1146 struct dram_channel_info *ch0)
1147{
1148 return (val_ch0 == val_ch1 &&
1149 (ch0->s_info.size == 0 ||
1150 (ch0->l_info.size == ch0->s_info.size &&
1151 ch0->l_info.width == ch0->s_info.width &&
1152 ch0->l_info.rank == ch0->s_info.rank)));
1153}
1154
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301155static int
1156skl_dram_get_channels_info(struct drm_i915_private *dev_priv)
1157{
1158 struct dram_info *dram_info = &dev_priv->dram_info;
1159 struct dram_channel_info ch0, ch1;
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301160 u32 val_ch0, val_ch1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301161 int ret;
1162
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301163 val_ch0 = I915_READ(SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN);
1164 ret = skl_dram_get_channel_info(&ch0, val_ch0);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301165 if (ret == 0)
1166 dram_info->num_channels++;
1167
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301168 val_ch1 = I915_READ(SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN);
1169 ret = skl_dram_get_channel_info(&ch1, val_ch1);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301170 if (ret == 0)
1171 dram_info->num_channels++;
1172
1173 if (dram_info->num_channels == 0) {
1174 DRM_INFO("Number of memory channels is zero\n");
1175 return -EINVAL;
1176 }
1177
Mahesh Kumar86b59282018-08-31 16:39:42 +05301178 dram_info->valid_dimm = true;
1179
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301180 /*
1181 * If any of the channel is single rank channel, worst case output
1182 * will be same as if single rank memory, so consider single rank
1183 * memory.
1184 */
1185 if (ch0.rank == I915_DRAM_RANK_SINGLE ||
1186 ch1.rank == I915_DRAM_RANK_SINGLE)
1187 dram_info->rank = I915_DRAM_RANK_SINGLE;
1188 else
1189 dram_info->rank = max(ch0.rank, ch1.rank);
1190
1191 if (dram_info->rank == I915_DRAM_RANK_INVALID) {
1192 DRM_INFO("couldn't get memory rank information\n");
1193 return -EINVAL;
1194 }
Mahesh Kumar86b59282018-08-31 16:39:42 +05301195
1196 if (ch0.is_16gb_dimm || ch1.is_16gb_dimm)
1197 dram_info->is_16gb_dimm = true;
1198
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301199 dev_priv->dram_info.symmetric_memory = intel_is_dram_symmetric(val_ch0,
1200 val_ch1,
1201 &ch0);
1202
1203 DRM_DEBUG_KMS("memory configuration is %sSymmetric memory\n",
1204 dev_priv->dram_info.symmetric_memory ? "" : "not ");
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301205 return 0;
1206}
1207
1208static int
1209skl_get_dram_info(struct drm_i915_private *dev_priv)
1210{
1211 struct dram_info *dram_info = &dev_priv->dram_info;
1212 u32 mem_freq_khz, val;
1213 int ret;
1214
1215 ret = skl_dram_get_channels_info(dev_priv);
1216 if (ret)
1217 return ret;
1218
1219 val = I915_READ(SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU);
1220 mem_freq_khz = DIV_ROUND_UP((val & SKL_REQ_DATA_MASK) *
1221 SKL_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1222
1223 dram_info->bandwidth_kbps = dram_info->num_channels *
1224 mem_freq_khz * 8;
1225
1226 if (dram_info->bandwidth_kbps == 0) {
1227 DRM_INFO("Couldn't get system memory bandwidth\n");
1228 return -EINVAL;
1229 }
1230
1231 dram_info->valid = true;
1232 return 0;
1233}
1234
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301235static int
1236bxt_get_dram_info(struct drm_i915_private *dev_priv)
1237{
1238 struct dram_info *dram_info = &dev_priv->dram_info;
1239 u32 dram_channels;
1240 u32 mem_freq_khz, val;
1241 u8 num_active_channels;
1242 int i;
1243
1244 val = I915_READ(BXT_P_CR_MC_BIOS_REQ_0_0_0);
1245 mem_freq_khz = DIV_ROUND_UP((val & BXT_REQ_DATA_MASK) *
1246 BXT_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1247
1248 dram_channels = val & BXT_DRAM_CHANNEL_ACTIVE_MASK;
1249 num_active_channels = hweight32(dram_channels);
1250
1251 /* Each active bit represents 4-byte channel */
1252 dram_info->bandwidth_kbps = (mem_freq_khz * num_active_channels * 4);
1253
1254 if (dram_info->bandwidth_kbps == 0) {
1255 DRM_INFO("Couldn't get system memory bandwidth\n");
1256 return -EINVAL;
1257 }
1258
1259 /*
1260 * Now read each DUNIT8/9/10/11 to check the rank of each dimms.
1261 */
1262 for (i = BXT_D_CR_DRP0_DUNIT_START; i <= BXT_D_CR_DRP0_DUNIT_END; i++) {
1263 u8 size, width;
1264 enum dram_rank rank;
1265 u32 tmp;
1266
1267 val = I915_READ(BXT_D_CR_DRP0_DUNIT(i));
1268 if (val == 0xFFFFFFFF)
1269 continue;
1270
1271 dram_info->num_channels++;
1272 tmp = val & BXT_DRAM_RANK_MASK;
1273
1274 if (tmp == BXT_DRAM_RANK_SINGLE)
1275 rank = I915_DRAM_RANK_SINGLE;
1276 else if (tmp == BXT_DRAM_RANK_DUAL)
1277 rank = I915_DRAM_RANK_DUAL;
1278 else
1279 rank = I915_DRAM_RANK_INVALID;
1280
1281 tmp = val & BXT_DRAM_SIZE_MASK;
1282 if (tmp == BXT_DRAM_SIZE_4GB)
1283 size = 4;
1284 else if (tmp == BXT_DRAM_SIZE_6GB)
1285 size = 6;
1286 else if (tmp == BXT_DRAM_SIZE_8GB)
1287 size = 8;
1288 else if (tmp == BXT_DRAM_SIZE_12GB)
1289 size = 12;
1290 else if (tmp == BXT_DRAM_SIZE_16GB)
1291 size = 16;
1292 else
1293 size = 0;
1294
1295 tmp = (val & BXT_DRAM_WIDTH_MASK) >> BXT_DRAM_WIDTH_SHIFT;
1296 width = (1 << tmp) * 8;
1297 DRM_DEBUG_KMS("dram size:%dGB width:X%d rank:%s\n", size,
1298 width, rank == I915_DRAM_RANK_SINGLE ? "single" :
1299 rank == I915_DRAM_RANK_DUAL ? "dual" : "unknown");
1300
1301 /*
1302 * If any of the channel is single rank channel,
1303 * worst case output will be same as if single rank
1304 * memory, so consider single rank memory.
1305 */
1306 if (dram_info->rank == I915_DRAM_RANK_INVALID)
1307 dram_info->rank = rank;
1308 else if (rank == I915_DRAM_RANK_SINGLE)
1309 dram_info->rank = I915_DRAM_RANK_SINGLE;
1310 }
1311
1312 if (dram_info->rank == I915_DRAM_RANK_INVALID) {
1313 DRM_INFO("couldn't get memory rank information\n");
1314 return -EINVAL;
1315 }
1316
Mahesh Kumar86b59282018-08-31 16:39:42 +05301317 dram_info->valid_dimm = true;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301318 dram_info->valid = true;
1319 return 0;
1320}
1321
1322static void
1323intel_get_dram_info(struct drm_i915_private *dev_priv)
1324{
1325 struct dram_info *dram_info = &dev_priv->dram_info;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301326 char bandwidth_str[32];
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301327 int ret;
1328
1329 dram_info->valid = false;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301330 dram_info->valid_dimm = false;
1331 dram_info->is_16gb_dimm = false;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301332 dram_info->rank = I915_DRAM_RANK_INVALID;
1333 dram_info->bandwidth_kbps = 0;
1334 dram_info->num_channels = 0;
1335
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301336 if (INTEL_GEN(dev_priv) < 9 || IS_GEMINILAKE(dev_priv))
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301337 return;
1338
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301339 /* Need to calculate bandwidth only for Gen9 */
1340 if (IS_BROXTON(dev_priv))
1341 ret = bxt_get_dram_info(dev_priv);
1342 else if (INTEL_GEN(dev_priv) == 9)
1343 ret = skl_get_dram_info(dev_priv);
1344 else
1345 ret = skl_dram_get_channels_info(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301346 if (ret)
1347 return;
1348
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301349 if (dram_info->bandwidth_kbps)
1350 sprintf(bandwidth_str, "%d KBps", dram_info->bandwidth_kbps);
1351 else
1352 sprintf(bandwidth_str, "unknown");
1353 DRM_DEBUG_KMS("DRAM bandwidth:%s, total-channels: %u\n",
1354 bandwidth_str, dram_info->num_channels);
Mahesh Kumar86b59282018-08-31 16:39:42 +05301355 DRM_DEBUG_KMS("DRAM rank: %s rank 16GB-dimm:%s\n",
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301356 (dram_info->rank == I915_DRAM_RANK_DUAL) ?
Mahesh Kumar86b59282018-08-31 16:39:42 +05301357 "dual" : "single", yesno(dram_info->is_16gb_dimm));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301358}
1359
Chris Wilson0673ad42016-06-24 14:00:22 +01001360/**
1361 * i915_driver_init_hw - setup state requiring device access
1362 * @dev_priv: device private
1363 *
1364 * Setup state that requires accessing the device, but doesn't require
1365 * exposing the driver via kernel internal or userspace interfaces.
1366 */
1367static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1368{
David Weinehall52a05c32016-08-22 13:32:44 +03001369 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001370 int ret;
1371
1372 if (i915_inject_load_failure())
1373 return -ENODEV;
1374
Michal Wajdeczko6a7e51f2017-12-21 21:57:33 +00001375 intel_device_info_runtime_init(mkwrite_device_info(dev_priv));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001376
1377 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001378
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001379 i915_perf_init(dev_priv);
1380
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001381 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001382 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001383 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001384
Chris Wilson9f172f62018-04-14 10:12:33 +01001385 /*
1386 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1387 * otherwise the vga fbdev driver falls over.
1388 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001389 ret = i915_kick_out_firmware_fb(dev_priv);
1390 if (ret) {
1391 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001392 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001393 }
1394
1395 ret = i915_kick_out_vgacon(dev_priv);
1396 if (ret) {
1397 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001398 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001399 }
1400
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001401 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001402 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001403 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001404
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001405 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001406 if (ret) {
1407 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001408 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001409 }
1410
David Weinehall52a05c32016-08-22 13:32:44 +03001411 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001412
1413 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001414 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001415 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001416 if (ret) {
1417 DRM_ERROR("failed to set DMA mask\n");
1418
Chris Wilson9f172f62018-04-14 10:12:33 +01001419 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001420 }
1421 }
1422
Chris Wilson0673ad42016-06-24 14:00:22 +01001423 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1424 * using 32bit addressing, overwriting memory if HWS is located
1425 * above 4GB.
1426 *
1427 * The documentation also mentions an issue with undefined
1428 * behaviour if any general state is accessed within a page above 4GB,
1429 * which also needs to be handled carefully.
1430 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001431 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001432 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001433
1434 if (ret) {
1435 DRM_ERROR("failed to set DMA mask\n");
1436
Chris Wilson9f172f62018-04-14 10:12:33 +01001437 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001438 }
1439 }
1440
Chris Wilson0673ad42016-06-24 14:00:22 +01001441 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1442 PM_QOS_DEFAULT_VALUE);
1443
1444 intel_uncore_sanitize(dev_priv);
1445
Chris Wilson0673ad42016-06-24 14:00:22 +01001446 i915_gem_load_init_fences(dev_priv);
1447
1448 /* On the 945G/GM, the chipset reports the MSI capability on the
1449 * integrated graphics even though the support isn't actually there
1450 * according to the published specs. It doesn't appear to function
1451 * correctly in testing on 945G.
1452 * This may be a side effect of MSI having been made available for PEG
1453 * and the registers being closely associated.
1454 *
1455 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001456 * be lost or delayed, and was defeatured. MSI interrupts seem to
1457 * get lost on g4x as well, and interrupt delivery seems to stay
1458 * properly dead afterwards. So we'll just disable them for all
1459 * pre-gen5 chipsets.
Lucas De Marchi8a29c772018-05-23 11:04:35 -07001460 *
1461 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
1462 * interrupts even when in MSI mode. This results in spurious
1463 * interrupt warnings if the legacy irq no. is shared with another
1464 * device. The kernel then disables that interrupt source and so
1465 * prevents the other device from working properly.
Chris Wilson0673ad42016-06-24 14:00:22 +01001466 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001467 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001468 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001469 DRM_DEBUG_DRIVER("can't enable MSI");
1470 }
1471
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001472 ret = intel_gvt_init(dev_priv);
1473 if (ret)
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001474 goto err_msi;
1475
1476 intel_opregion_setup(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301477 /*
1478 * Fill the dram structure to get the system raw bandwidth and
1479 * dram info. This will be used for memory latency calculation.
1480 */
1481 intel_get_dram_info(dev_priv);
1482
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001483
Chris Wilson0673ad42016-06-24 14:00:22 +01001484 return 0;
1485
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001486err_msi:
1487 if (pdev->msi_enabled)
1488 pci_disable_msi(pdev);
1489 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson9f172f62018-04-14 10:12:33 +01001490err_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001491 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001492err_perf:
1493 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001494 return ret;
1495}
1496
1497/**
1498 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1499 * @dev_priv: device private
1500 */
1501static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1502{
David Weinehall52a05c32016-08-22 13:32:44 +03001503 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001504
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001505 i915_perf_fini(dev_priv);
1506
David Weinehall52a05c32016-08-22 13:32:44 +03001507 if (pdev->msi_enabled)
1508 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001509
1510 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001511 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001512}
1513
1514/**
1515 * i915_driver_register - register the driver with the rest of the system
1516 * @dev_priv: device private
1517 *
1518 * Perform any steps necessary to make the driver available via kernel
1519 * internal or userspace interfaces.
1520 */
1521static void i915_driver_register(struct drm_i915_private *dev_priv)
1522{
Chris Wilson91c8a322016-07-05 10:40:23 +01001523 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001524
Chris Wilson848b3652017-11-23 11:53:37 +00001525 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001526 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001527
1528 /*
1529 * Notify a valid surface after modesetting,
1530 * when running inside a VM.
1531 */
1532 if (intel_vgpu_active(dev_priv))
1533 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1534
1535 /* Reveal our presence to userspace */
1536 if (drm_dev_register(dev, 0) == 0) {
1537 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001538 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001539
1540 /* Depends on sysfs having been initialized */
1541 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001542 } else
1543 DRM_ERROR("Failed to register driver for userspace access!\n");
1544
1545 if (INTEL_INFO(dev_priv)->num_pipes) {
1546 /* Must be done after probing outputs */
1547 intel_opregion_register(dev_priv);
1548 acpi_video_register();
1549 }
1550
1551 if (IS_GEN5(dev_priv))
1552 intel_gpu_ips_init(dev_priv);
1553
Jerome Anandeef57322017-01-25 04:27:49 +05301554 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001555
1556 /*
1557 * Some ports require correctly set-up hpd registers for detection to
1558 * work properly (leading to ghost connected connector status), e.g. VGA
1559 * on gm45. Hence we can only set up the initial fbdev config after hpd
1560 * irqs are fully enabled. We do it last so that the async config
1561 * cannot run before the connectors are registered.
1562 */
1563 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001564
1565 /*
1566 * We need to coordinate the hotplugs with the asynchronous fbdev
1567 * configuration, for which we use the fbdev->async_cookie.
1568 */
1569 if (INTEL_INFO(dev_priv)->num_pipes)
1570 drm_kms_helper_poll_init(dev);
Chris Wilson07d80572018-08-16 15:37:56 +03001571
Imre Deak2cd9a682018-08-16 15:37:57 +03001572 intel_power_domains_enable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001573 intel_runtime_pm_enable(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001574}
1575
1576/**
1577 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1578 * @dev_priv: device private
1579 */
1580static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1581{
Chris Wilson07d80572018-08-16 15:37:56 +03001582 intel_runtime_pm_disable(dev_priv);
Imre Deak2cd9a682018-08-16 15:37:57 +03001583 intel_power_domains_disable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001584
Daniel Vetter4f256d82017-07-15 00:46:55 +02001585 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301586 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001587
Chris Wilson448aa912017-11-28 11:01:47 +00001588 /*
1589 * After flushing the fbdev (incl. a late async config which will
1590 * have delayed queuing of a hotplug event), then flush the hotplug
1591 * events.
1592 */
1593 drm_kms_helper_poll_fini(&dev_priv->drm);
1594
Chris Wilson0673ad42016-06-24 14:00:22 +01001595 intel_gpu_ips_teardown();
1596 acpi_video_unregister();
1597 intel_opregion_unregister(dev_priv);
1598
Robert Bragg442b8c02016-11-07 19:49:53 +00001599 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001600 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001601
David Weinehall694c2822016-08-22 13:32:43 +03001602 i915_teardown_sysfs(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001603 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001604
Chris Wilson848b3652017-11-23 11:53:37 +00001605 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001606}
1607
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001608static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1609{
1610 if (drm_debug & DRM_UT_DRIVER) {
1611 struct drm_printer p = drm_debug_printer("i915 device info:");
1612
1613 intel_device_info_dump(&dev_priv->info, &p);
1614 intel_device_info_dump_runtime(&dev_priv->info, &p);
1615 }
1616
1617 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1618 DRM_INFO("DRM_I915_DEBUG enabled\n");
1619 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1620 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Imre Deak6dfc4a82018-08-16 22:34:14 +03001621 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
1622 DRM_INFO("DRM_I915_DEBUG_RUNTIME_PM enabled\n");
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001623}
1624
Chris Wilson55ac5a12018-09-05 15:09:20 +01001625static struct drm_i915_private *
1626i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
1627{
1628 const struct intel_device_info *match_info =
1629 (struct intel_device_info *)ent->driver_data;
1630 struct intel_device_info *device_info;
1631 struct drm_i915_private *i915;
1632
1633 i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
1634 if (!i915)
1635 return NULL;
1636
1637 if (drm_dev_init(&i915->drm, &driver, &pdev->dev)) {
1638 kfree(i915);
1639 return NULL;
1640 }
1641
1642 i915->drm.pdev = pdev;
1643 i915->drm.dev_private = i915;
1644 pci_set_drvdata(pdev, &i915->drm);
1645
1646 /* Setup the write-once "constant" device info */
1647 device_info = mkwrite_device_info(i915);
1648 memcpy(device_info, match_info, sizeof(*device_info));
1649 device_info->device_id = pdev->device;
1650
1651 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
1652 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
1653 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
1654
1655 return i915;
1656}
1657
Chris Wilson31962ca2018-09-05 15:09:21 +01001658static void i915_driver_destroy(struct drm_i915_private *i915)
1659{
1660 struct pci_dev *pdev = i915->drm.pdev;
1661
1662 drm_dev_fini(&i915->drm);
1663 kfree(i915);
1664
1665 /* And make sure we never chase our dangling pointer from pci_dev */
1666 pci_set_drvdata(pdev, NULL);
1667}
1668
Chris Wilson0673ad42016-06-24 14:00:22 +01001669/**
1670 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001671 * @pdev: PCI device
1672 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001673 *
1674 * The driver load routine has to do several things:
1675 * - drive output discovery via intel_modeset_init()
1676 * - initialize the memory manager
1677 * - allocate initial config memory
1678 * - setup the DRM framebuffer with the allocated memory
1679 */
Chris Wilson42f55512016-06-24 14:00:26 +01001680int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001681{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001682 const struct intel_device_info *match_info =
1683 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001684 struct drm_i915_private *dev_priv;
1685 int ret;
1686
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001687 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001688 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001689 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001690
Chris Wilson55ac5a12018-09-05 15:09:20 +01001691 dev_priv = i915_driver_create(pdev, ent);
1692 if (!dev_priv)
1693 return -ENOMEM;
Chris Wilson0673ad42016-06-24 14:00:22 +01001694
1695 ret = pci_enable_device(pdev);
1696 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001697 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001698
Chris Wilson55ac5a12018-09-05 15:09:20 +01001699 ret = i915_driver_init_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001700 if (ret < 0)
1701 goto out_pci_disable;
1702
Imre Deak2cd9a682018-08-16 15:37:57 +03001703 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001704
1705 ret = i915_driver_init_mmio(dev_priv);
1706 if (ret < 0)
1707 goto out_runtime_pm_put;
1708
1709 ret = i915_driver_init_hw(dev_priv);
1710 if (ret < 0)
1711 goto out_cleanup_mmio;
1712
1713 /*
1714 * TODO: move the vblank init and parts of modeset init steps into one
1715 * of the i915_driver_init_/i915_driver_register functions according
1716 * to the role/effect of the given init step.
1717 */
1718 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001719 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001720 INTEL_INFO(dev_priv)->num_pipes);
1721 if (ret)
1722 goto out_cleanup_hw;
1723 }
1724
Chris Wilson91c8a322016-07-05 10:40:23 +01001725 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001726 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001727 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001728
1729 i915_driver_register(dev_priv);
1730
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301731 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301732
Imre Deak2cd9a682018-08-16 15:37:57 +03001733 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001734
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001735 i915_welcome_messages(dev_priv);
1736
Chris Wilson0673ad42016-06-24 14:00:22 +01001737 return 0;
1738
Chris Wilson0673ad42016-06-24 14:00:22 +01001739out_cleanup_hw:
1740 i915_driver_cleanup_hw(dev_priv);
1741out_cleanup_mmio:
1742 i915_driver_cleanup_mmio(dev_priv);
1743out_runtime_pm_put:
Imre Deak2cd9a682018-08-16 15:37:57 +03001744 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001745 i915_driver_cleanup_early(dev_priv);
1746out_pci_disable:
1747 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001748out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001749 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilson31962ca2018-09-05 15:09:21 +01001750 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001751 return ret;
1752}
1753
Chris Wilson42f55512016-06-24 14:00:26 +01001754void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001755{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001756 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001757 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001758
Imre Deak2cd9a682018-08-16 15:37:57 +03001759 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001760
Daniel Vetter99c539b2017-07-15 00:46:56 +02001761 i915_driver_unregister(dev_priv);
1762
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001763 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001764 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001765
Daniel Vetter18dddad2017-03-21 17:41:49 +01001766 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001767
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001768 intel_gvt_cleanup(dev_priv);
1769
Chris Wilson0673ad42016-06-24 14:00:22 +01001770 intel_modeset_cleanup(dev);
1771
Hans de Goede785f0762018-02-14 09:21:49 +01001772 intel_bios_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001773
David Weinehall52a05c32016-08-22 13:32:44 +03001774 vga_switcheroo_unregister_client(pdev);
1775 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001776
1777 intel_csr_ucode_fini(dev_priv);
1778
1779 /* Free error state after interrupts are fully disabled. */
1780 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001781 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001782
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001783 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001784 intel_fbc_cleanup_cfb(dev_priv);
1785
Imre Deak48a287e2018-08-06 12:58:35 +03001786 intel_power_domains_fini_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001787
1788 i915_driver_cleanup_hw(dev_priv);
1789 i915_driver_cleanup_mmio(dev_priv);
1790
Imre Deak2cd9a682018-08-16 15:37:57 +03001791 enable_rpm_wakeref_asserts(dev_priv);
1792
Chris Wilson07d80572018-08-16 15:37:56 +03001793 WARN_ON(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Chris Wilsoncad36882017-02-10 16:35:21 +00001794}
1795
1796static void i915_driver_release(struct drm_device *dev)
1797{
1798 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001799
1800 i915_driver_cleanup_early(dev_priv);
Chris Wilson31962ca2018-09-05 15:09:21 +01001801 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001802}
1803
1804static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1805{
Chris Wilson829a0af2017-06-20 12:05:45 +01001806 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001807 int ret;
1808
Chris Wilson829a0af2017-06-20 12:05:45 +01001809 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001810 if (ret)
1811 return ret;
1812
1813 return 0;
1814}
1815
1816/**
1817 * i915_driver_lastclose - clean up after all DRM clients have exited
1818 * @dev: DRM device
1819 *
1820 * Take care of cleaning up after all DRM clients have exited. In the
1821 * mode setting case, we want to restore the kernel's initial mode (just
1822 * in case the last client left us in a bad state).
1823 *
1824 * Additionally, in the non-mode setting case, we'll tear down the GTT
1825 * and DMA structures, since the kernel won't be using them, and clea
1826 * up any GEM state.
1827 */
1828static void i915_driver_lastclose(struct drm_device *dev)
1829{
1830 intel_fbdev_restore_mode(dev);
1831 vga_switcheroo_process_delayed_switch();
1832}
1833
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001834static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001835{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001836 struct drm_i915_file_private *file_priv = file->driver_priv;
1837
Chris Wilson0673ad42016-06-24 14:00:22 +01001838 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001839 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001840 i915_gem_release(dev, file);
1841 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001842
1843 kfree(file_priv);
1844}
1845
Imre Deak07f9cd02014-08-18 14:42:45 +03001846static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1847{
Chris Wilson91c8a322016-07-05 10:40:23 +01001848 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001849 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001850
1851 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001852 for_each_intel_encoder(dev, encoder)
1853 if (encoder->suspend)
1854 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001855 drm_modeset_unlock_all(dev);
1856}
1857
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001858static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1859 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001860static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301861
Imre Deakbc872292015-11-18 17:32:30 +02001862static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1863{
1864#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1865 if (acpi_target_system_state() < ACPI_STATE_S3)
1866 return true;
1867#endif
1868 return false;
1869}
Sagar Kambleebc32822014-08-13 23:07:05 +05301870
Chris Wilson73b66f82018-05-25 10:26:29 +01001871static int i915_drm_prepare(struct drm_device *dev)
1872{
1873 struct drm_i915_private *i915 = to_i915(dev);
1874 int err;
1875
1876 /*
1877 * NB intel_display_suspend() may issue new requests after we've
1878 * ostensibly marked the GPU as ready-to-sleep here. We need to
1879 * split out that work and pull it forward so that after point,
1880 * the GPU is not woken again.
1881 */
1882 err = i915_gem_suspend(i915);
1883 if (err)
1884 dev_err(&i915->drm.pdev->dev,
1885 "GEM idle failed, suspend/resume might fail\n");
1886
1887 return err;
1888}
1889
Imre Deak5e365c32014-10-23 19:23:25 +03001890static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001891{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001892 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001893 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001894 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001895
Imre Deak1f814da2015-12-16 02:52:19 +02001896 disable_rpm_wakeref_asserts(dev_priv);
1897
Paulo Zanonic67a4702013-08-19 13:18:09 -03001898 /* We do a lot of poking in a lot of registers, make sure they work
1899 * properly. */
Imre Deak2cd9a682018-08-16 15:37:57 +03001900 intel_power_domains_disable(dev_priv);
Paulo Zanonicb107992013-01-25 16:59:15 -02001901
Dave Airlie5bcf7192010-12-07 09:20:40 +10001902 drm_kms_helper_poll_disable(dev);
1903
David Weinehall52a05c32016-08-22 13:32:44 +03001904 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001905
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001906 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001907
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03001908 intel_dp_mst_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001909
1910 intel_runtime_pm_disable_interrupts(dev_priv);
1911 intel_hpd_cancel_work(dev_priv);
1912
1913 intel_suspend_encoders(dev_priv);
1914
Ville Syrjälä712bf362016-10-31 22:37:23 +02001915 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001916
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001917 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001918
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001919 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001920
Imre Deakbc872292015-11-18 17:32:30 +02001921 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001922 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001923
Chris Wilson03d92e42016-05-23 15:08:10 +01001924 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001925
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001926 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001927
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001928 dev_priv->suspend_count++;
1929
Imre Deakf74ed082016-04-18 14:48:21 +03001930 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001931
Imre Deak1f814da2015-12-16 02:52:19 +02001932 enable_rpm_wakeref_asserts(dev_priv);
1933
Chris Wilson73b66f82018-05-25 10:26:29 +01001934 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001935}
1936
Imre Deak2cd9a682018-08-16 15:37:57 +03001937static enum i915_drm_suspend_mode
1938get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
1939{
1940 if (hibernate)
1941 return I915_DRM_SUSPEND_HIBERNATE;
1942
1943 if (suspend_to_idle(dev_priv))
1944 return I915_DRM_SUSPEND_IDLE;
1945
1946 return I915_DRM_SUSPEND_MEM;
1947}
1948
David Weinehallc49d13e2016-08-22 13:32:42 +03001949static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001950{
David Weinehallc49d13e2016-08-22 13:32:42 +03001951 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001952 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakc3c09c92014-10-23 19:23:15 +03001953 int ret;
1954
Imre Deak1f814da2015-12-16 02:52:19 +02001955 disable_rpm_wakeref_asserts(dev_priv);
1956
Chris Wilsonec92ad02018-05-31 09:22:46 +01001957 i915_gem_suspend_late(dev_priv);
1958
Chris Wilsonec92ad02018-05-31 09:22:46 +01001959 intel_uncore_suspend(dev_priv);
Imre Deak4c494a52016-10-13 14:34:06 +03001960
Imre Deak2cd9a682018-08-16 15:37:57 +03001961 intel_power_domains_suspend(dev_priv,
1962 get_suspend_mode(dev_priv, hibernation));
Imre Deak73dfc222015-11-17 17:33:53 +02001963
Imre Deak507e1262016-04-20 20:27:54 +03001964 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001965 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001966 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001967 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001968 hsw_enable_pc8(dev_priv);
1969 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1970 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001971
1972 if (ret) {
1973 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03001974 intel_power_domains_resume(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001975
Imre Deak1f814da2015-12-16 02:52:19 +02001976 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001977 }
1978
David Weinehall52a05c32016-08-22 13:32:44 +03001979 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001980 /*
Imre Deak54875572015-06-30 17:06:47 +03001981 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001982 * the device even though it's already in D3 and hang the machine. So
1983 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001984 * power down the device properly. The issue was seen on multiple old
1985 * GENs with different BIOS vendors, so having an explicit blacklist
1986 * is inpractical; apply the workaround on everything pre GEN6. The
1987 * platforms where the issue was seen:
1988 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1989 * Fujitsu FSC S7110
1990 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001991 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001992 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001993 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001994
Imre Deak1f814da2015-12-16 02:52:19 +02001995out:
1996 enable_rpm_wakeref_asserts(dev_priv);
1997
1998 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001999}
2000
Matthew Aulda9a251c2016-12-02 10:24:11 +00002001static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002002{
2003 int error;
2004
Chris Wilsonded8b072016-07-05 10:40:22 +01002005 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002006 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07002007 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002008 return -ENODEV;
2009 }
2010
Imre Deak0b14cbd2014-09-10 18:16:55 +03002011 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
2012 state.event != PM_EVENT_FREEZE))
2013 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10002014
2015 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2016 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01002017
Imre Deak5e365c32014-10-23 19:23:25 +03002018 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002019 if (error)
2020 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002021
Imre Deakab3be732015-03-02 13:04:41 +02002022 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002023}
2024
Imre Deak5e365c32014-10-23 19:23:25 +03002025static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002026{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002027 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002028 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002029
Imre Deak1f814da2015-12-16 02:52:19 +02002030 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01002031 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002032
Chris Wilson12887862018-06-14 10:40:59 +01002033 i915_gem_sanitize(dev_priv);
2034
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002035 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002036 if (ret)
2037 DRM_ERROR("failed to re-enable GGTT\n");
2038
Imre Deakf74ed082016-04-18 14:48:21 +03002039 intel_csr_ucode_resume(dev_priv);
2040
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002041 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03002042 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002043 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002044
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002045 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01002046
Peter Antoine364aece2015-05-11 08:50:45 +01002047 /*
2048 * Interrupts have to be enabled before any batches are run. If not the
2049 * GPU will hang. i915_gem_init_hw() will initiate batches to
2050 * update/restore the context.
2051 *
Imre Deak908764f2016-11-29 21:40:29 +02002052 * drm_mode_config_reset() needs AUX interrupts.
2053 *
Peter Antoine364aece2015-05-11 08:50:45 +01002054 * Modeset enabling in intel_modeset_init_hw() also needs working
2055 * interrupts.
2056 */
2057 intel_runtime_pm_enable_interrupts(dev_priv);
2058
Imre Deak908764f2016-11-29 21:40:29 +02002059 drm_mode_config_reset(dev);
2060
Chris Wilson37cd3302017-11-12 11:27:38 +00002061 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002062
Daniel Vetterd5818932015-02-23 12:03:26 +01002063 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02002064 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002065
2066 spin_lock_irq(&dev_priv->irq_lock);
2067 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002068 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002069 spin_unlock_irq(&dev_priv->irq_lock);
2070
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002071 intel_dp_mst_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002072
Lyudea16b7652016-03-11 10:57:01 -05002073 intel_display_resume(dev);
2074
Lyudee0b70062016-11-01 21:06:30 -04002075 drm_kms_helper_poll_enable(dev);
2076
Daniel Vetterd5818932015-02-23 12:03:26 +01002077 /*
2078 * ... but also need to make sure that hotplug processing
2079 * doesn't cause havoc. Like in the driver load code we don't
Gwan-gyeong Munc444ad72018-08-03 19:41:50 +03002080 * bother with the tiny race here where we might lose hotplug
Daniel Vetterd5818932015-02-23 12:03:26 +01002081 * notifications.
2082 * */
2083 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08002084
Chris Wilson03d92e42016-05-23 15:08:10 +01002085 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01002086
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002087 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07002088
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002089 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07002090
Imre Deak2cd9a682018-08-16 15:37:57 +03002091 intel_power_domains_enable(dev_priv);
2092
Imre Deak1f814da2015-12-16 02:52:19 +02002093 enable_rpm_wakeref_asserts(dev_priv);
2094
Chris Wilson074c6ad2014-04-09 09:19:43 +01002095 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002096}
2097
Imre Deak5e365c32014-10-23 19:23:25 +03002098static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002099{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002100 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002101 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03002102 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03002103
Imre Deak76c4b252014-04-01 19:55:22 +03002104 /*
2105 * We have a resume ordering issue with the snd-hda driver also
2106 * requiring our device to be power up. Due to the lack of a
2107 * parent/child relationship we currently solve this with an early
2108 * resume hook.
2109 *
2110 * FIXME: This should be solved with a special hdmi sink device or
2111 * similar so that power domains can be employed.
2112 */
Imre Deak44410cd2016-04-18 14:45:54 +03002113
2114 /*
2115 * Note that we need to set the power state explicitly, since we
2116 * powered off the device during freeze and the PCI core won't power
2117 * it back up for us during thaw. Powering off the device during
2118 * freeze is not a hard requirement though, and during the
2119 * suspend/resume phases the PCI core makes sure we get here with the
2120 * device powered on. So in case we change our freeze logic and keep
2121 * the device powered we can also remove the following set power state
2122 * call.
2123 */
David Weinehall52a05c32016-08-22 13:32:44 +03002124 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03002125 if (ret) {
2126 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002127 return ret;
Imre Deak44410cd2016-04-18 14:45:54 +03002128 }
2129
2130 /*
2131 * Note that pci_enable_device() first enables any parent bridge
2132 * device and only then sets the power state for this device. The
2133 * bridge enabling is a nop though, since bridge devices are resumed
2134 * first. The order of enabling power and enabling the device is
2135 * imposed by the PCI core as described above, so here we preserve the
2136 * same order for the freeze/thaw phases.
2137 *
2138 * TODO: eventually we should remove pci_disable_device() /
2139 * pci_enable_enable_device() from suspend/resume. Due to how they
2140 * depend on the device enable refcount we can't anyway depend on them
2141 * disabling/enabling the device.
2142 */
Imre Deak2cd9a682018-08-16 15:37:57 +03002143 if (pci_enable_device(pdev))
2144 return -EIO;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002145
David Weinehall52a05c32016-08-22 13:32:44 +03002146 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002147
Imre Deak1f814da2015-12-16 02:52:19 +02002148 disable_rpm_wakeref_asserts(dev_priv);
2149
Wayne Boyer666a4532015-12-09 12:29:35 -08002150 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002151 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03002152 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01002153 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
2154 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03002155
Hans de Goede68f60942017-02-10 11:28:01 +01002156 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02002157
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002158 if (IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02002159 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002160 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002161 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01002162 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002163 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02002164
Chris Wilsondc979972016-05-10 14:10:04 +01002165 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002166
Imre Deak2cd9a682018-08-16 15:37:57 +03002167 intel_power_domains_resume(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002168
Chris Wilson4fdd5b42018-06-16 21:25:34 +01002169 intel_engines_sanitize(dev_priv);
2170
Imre Deak6e35e8a2016-04-18 10:04:19 +03002171 enable_rpm_wakeref_asserts(dev_priv);
2172
Imre Deak36d61e62014-10-23 19:23:24 +03002173 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002174}
2175
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00002176static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03002177{
Imre Deak50a00722014-10-23 19:23:17 +03002178 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002179
Imre Deak097dd832014-10-23 19:23:19 +03002180 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2181 return 0;
2182
Imre Deak5e365c32014-10-23 19:23:25 +03002183 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03002184 if (ret)
2185 return ret;
2186
Imre Deak5a175142014-10-23 19:23:18 +03002187 return i915_drm_resume(dev);
2188}
2189
Ben Gamari11ed50e2009-09-14 17:48:45 -04002190/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02002191 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01002192 * @i915: #drm_i915_private to reset
Chris Wilsond0667e92018-04-06 23:03:54 +01002193 * @stalled_mask: mask of the stalled engines with the guilty requests
2194 * @reason: user error message for why we are resetting
Ben Gamari11ed50e2009-09-14 17:48:45 -04002195 *
Chris Wilson780f2622016-09-09 14:11:52 +01002196 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
2197 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002198 *
Chris Wilson221fe792016-09-09 14:11:51 +01002199 * Caller must hold the struct_mutex.
2200 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04002201 * Procedure is fairly simple:
2202 * - reset the chip using the reset reg
2203 * - re-init context state
2204 * - re-init hardware status page
2205 * - re-init ring buffer
2206 * - re-init interrupt state
2207 * - re-init display
2208 */
Chris Wilsond0667e92018-04-06 23:03:54 +01002209void i915_reset(struct drm_i915_private *i915,
2210 unsigned int stalled_mask,
2211 const char *reason)
Ben Gamari11ed50e2009-09-14 17:48:45 -04002212{
Chris Wilson535275d2017-07-21 13:32:37 +01002213 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07002214 int ret;
Chris Wilsonf7096d42017-12-01 12:20:11 +00002215 int i;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002216
Chris Wilson02866672018-03-30 14:18:01 +01002217 GEM_TRACE("flags=%lx\n", error->flags);
2218
Chris Wilsonf7096d42017-12-01 12:20:11 +00002219 might_sleep();
Chris Wilson535275d2017-07-21 13:32:37 +01002220 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00002221 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01002222
Chris Wilson8c185ec2017-03-16 17:13:02 +00002223 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01002224 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002225
Chris Wilsond98c52c2016-04-13 17:35:05 +01002226 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01002227 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002228 goto wakeup;
2229
Chris Wilsond0667e92018-04-06 23:03:54 +01002230 if (reason)
2231 dev_notice(i915->drm.dev, "Resetting chip for %s\n", reason);
Chris Wilson8af29b02016-09-09 14:11:47 +01002232 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01002233
Chris Wilson535275d2017-07-21 13:32:37 +01002234 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002235 if (ret) {
Chris Wilson107783d2017-12-05 17:27:57 +00002236 dev_err(i915->drm.dev, "GPU recovery failed\n");
Chris Wilson107783d2017-12-05 17:27:57 +00002237 goto taint;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002238 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01002239
Chris Wilsonf7096d42017-12-01 12:20:11 +00002240 if (!intel_has_gpu_reset(i915)) {
Chris Wilson3ef98f52017-12-11 20:40:40 +00002241 if (i915_modparams.reset)
2242 dev_err(i915->drm.dev, "GPU reset not supported\n");
2243 else
2244 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsonf7096d42017-12-01 12:20:11 +00002245 goto error;
2246 }
2247
2248 for (i = 0; i < 3; i++) {
2249 ret = intel_gpu_reset(i915, ALL_ENGINES);
2250 if (ret == 0)
2251 break;
2252
2253 msleep(100);
2254 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -07002255 if (ret) {
Chris Wilsonf7096d42017-12-01 12:20:11 +00002256 dev_err(i915->drm.dev, "Failed to reset chip\n");
Chris Wilson107783d2017-12-05 17:27:57 +00002257 goto taint;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002258 }
2259
2260 /* Ok, now get things going again... */
2261
2262 /*
2263 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01002264 * there.
2265 */
2266 ret = i915_ggtt_enable_hw(i915);
2267 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00002268 DRM_ERROR("Failed to re-enable GGTT following reset (%d)\n",
2269 ret);
Chris Wilson0db8c962017-09-06 12:14:05 +01002270 goto error;
2271 }
2272
Chris Wilsond0667e92018-04-06 23:03:54 +01002273 i915_gem_reset(i915, stalled_mask);
Chris Wilsona31d73c2017-12-17 13:28:50 +00002274 intel_overlay_reset(i915);
2275
Chris Wilson0db8c962017-09-06 12:14:05 +01002276 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04002277 * Next we need to restore the context, but we don't use those
2278 * yet either...
2279 *
2280 * Ring buffer needs to be re-initialized in the KMS case, or if X
2281 * was running at the time of the reset (i.e. we weren't VT
2282 * switched away).
2283 */
Chris Wilson535275d2017-07-21 13:32:37 +01002284 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01002285 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00002286 DRM_ERROR("Failed to initialise HW following reset (%d)\n",
2287 ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01002288 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002289 }
2290
Chris Wilson535275d2017-07-21 13:32:37 +01002291 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00002292
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002293finish:
Chris Wilson535275d2017-07-21 13:32:37 +01002294 i915_gem_reset_finish(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002295wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00002296 clear_bit(I915_RESET_HANDOFF, &error->flags);
2297 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01002298 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01002299
Chris Wilson107783d2017-12-05 17:27:57 +00002300taint:
2301 /*
2302 * History tells us that if we cannot reset the GPU now, we
2303 * never will. This then impacts everything that is run
2304 * subsequently. On failing the reset, we mark the driver
2305 * as wedged, preventing further execution on the GPU.
2306 * We also want to go one step further and add a taint to the
2307 * kernel so that any subsequent faults can be traced back to
2308 * this failure. This is important for CI, where if the
2309 * GPU/driver fails we would like to reboot and restart testing
2310 * rather than continue on into oblivion. For everyone else,
2311 * the system should still plod along, but they have been warned!
2312 */
2313 add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
Chris Wilsond98c52c2016-04-13 17:35:05 +01002314error:
Chris Wilson535275d2017-07-21 13:32:37 +01002315 i915_gem_set_wedged(i915);
Chris Wilsone61e0f52018-02-21 09:56:36 +00002316 i915_retire_requests(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002317 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002318}
2319
Michel Thierry6acbea82017-10-31 15:53:09 -07002320static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
2321 struct intel_engine_cs *engine)
2322{
2323 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
2324}
2325
Michel Thierry142bc7d2017-06-20 10:57:46 +01002326/**
2327 * i915_reset_engine - reset GPU engine to recover from a hang
2328 * @engine: engine to reset
Chris Wilsonce800752018-03-20 10:04:49 +00002329 * @msg: reason for GPU reset; or NULL for no dev_notice()
Michel Thierry142bc7d2017-06-20 10:57:46 +01002330 *
2331 * Reset a specific GPU engine. Useful if a hang is detected.
2332 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002333 *
2334 * Procedure is:
2335 * - identifies the request that caused the hang and it is dropped
2336 * - reset engine (which will force the engine to idle)
2337 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01002338 */
Chris Wilsonce800752018-03-20 10:04:49 +00002339int i915_reset_engine(struct intel_engine_cs *engine, const char *msg)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002340{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002341 struct i915_gpu_error *error = &engine->i915->gpu_error;
Chris Wilsone61e0f52018-02-21 09:56:36 +00002342 struct i915_request *active_request;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002343 int ret;
2344
Chris Wilson02866672018-03-30 14:18:01 +01002345 GEM_TRACE("%s flags=%lx\n", engine->name, error->flags);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002346 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
2347
Chris Wilsonf6ba181a2017-12-16 00:22:06 +00002348 active_request = i915_gem_reset_prepare_engine(engine);
2349 if (IS_ERR_OR_NULL(active_request)) {
2350 /* Either the previous reset failed, or we pardon the reset. */
2351 ret = PTR_ERR(active_request);
2352 goto out;
2353 }
2354
Chris Wilsonce800752018-03-20 10:04:49 +00002355 if (msg)
Chris Wilson535275d2017-07-21 13:32:37 +01002356 dev_notice(engine->i915->drm.dev,
Chris Wilsonce800752018-03-20 10:04:49 +00002357 "Resetting %s for %s\n", engine->name, msg);
Chris Wilson73676122017-07-21 13:32:31 +01002358 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002359
Michel Thierry6acbea82017-10-31 15:53:09 -07002360 if (!engine->i915->guc.execbuf_client)
2361 ret = intel_gt_reset_engine(engine->i915, engine);
2362 else
2363 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002364 if (ret) {
2365 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002366 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2367 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002368 engine->name, ret);
2369 goto out;
2370 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002371
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002372 /*
2373 * The request that caused the hang is stuck on elsp, we know the
2374 * active request and can drop it, adjust head to skip the offending
2375 * request to resume executing remaining requests in the queue.
2376 */
Chris Wilsonbba08692018-04-06 23:03:53 +01002377 i915_gem_reset_engine(engine, active_request, true);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002378
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002379 /*
2380 * The engine and its registers (and workarounds in case of render)
2381 * have been reset to their default values. Follow the init_ring
2382 * process to program RING_MODE, HWSP and re-enable submission.
2383 */
2384 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002385 if (ret)
2386 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002387
2388out:
Chris Wilsona99b32a2018-08-14 18:18:57 +01002389 intel_engine_cancel_stop_cs(engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002390 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002391 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002392}
2393
Chris Wilson73b66f82018-05-25 10:26:29 +01002394static int i915_pm_prepare(struct device *kdev)
2395{
2396 struct pci_dev *pdev = to_pci_dev(kdev);
2397 struct drm_device *dev = pci_get_drvdata(pdev);
2398
2399 if (!dev) {
2400 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2401 return -ENODEV;
2402 }
2403
2404 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2405 return 0;
2406
2407 return i915_drm_prepare(dev);
2408}
2409
David Weinehallc49d13e2016-08-22 13:32:42 +03002410static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002411{
David Weinehallc49d13e2016-08-22 13:32:42 +03002412 struct pci_dev *pdev = to_pci_dev(kdev);
2413 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002414
David Weinehallc49d13e2016-08-22 13:32:42 +03002415 if (!dev) {
2416 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002417 return -ENODEV;
2418 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002419
David Weinehallc49d13e2016-08-22 13:32:42 +03002420 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002421 return 0;
2422
David Weinehallc49d13e2016-08-22 13:32:42 +03002423 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002424}
2425
David Weinehallc49d13e2016-08-22 13:32:42 +03002426static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002427{
David Weinehallc49d13e2016-08-22 13:32:42 +03002428 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002429
2430 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002431 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002432 * requiring our device to be power up. Due to the lack of a
2433 * parent/child relationship we currently solve this with an late
2434 * suspend hook.
2435 *
2436 * FIXME: This should be solved with a special hdmi sink device or
2437 * similar so that power domains can be employed.
2438 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002439 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002440 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002441
David Weinehallc49d13e2016-08-22 13:32:42 +03002442 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002443}
2444
David Weinehallc49d13e2016-08-22 13:32:42 +03002445static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002446{
David Weinehallc49d13e2016-08-22 13:32:42 +03002447 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002448
David Weinehallc49d13e2016-08-22 13:32:42 +03002449 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002450 return 0;
2451
David Weinehallc49d13e2016-08-22 13:32:42 +03002452 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002453}
2454
David Weinehallc49d13e2016-08-22 13:32:42 +03002455static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002456{
David Weinehallc49d13e2016-08-22 13:32:42 +03002457 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002458
David Weinehallc49d13e2016-08-22 13:32:42 +03002459 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002460 return 0;
2461
David Weinehallc49d13e2016-08-22 13:32:42 +03002462 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002463}
2464
David Weinehallc49d13e2016-08-22 13:32:42 +03002465static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002466{
David Weinehallc49d13e2016-08-22 13:32:42 +03002467 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002468
David Weinehallc49d13e2016-08-22 13:32:42 +03002469 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002470 return 0;
2471
David Weinehallc49d13e2016-08-22 13:32:42 +03002472 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002473}
2474
Chris Wilson1f19ac22016-05-14 07:26:32 +01002475/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002476static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002477{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002478 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002479 int ret;
2480
Imre Deakdd9f31c2017-08-16 17:46:07 +03002481 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2482 ret = i915_drm_suspend(dev);
2483 if (ret)
2484 return ret;
2485 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002486
2487 ret = i915_gem_freeze(kdev_to_i915(kdev));
2488 if (ret)
2489 return ret;
2490
2491 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002492}
2493
David Weinehallc49d13e2016-08-22 13:32:42 +03002494static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002495{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002496 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002497 int ret;
2498
Imre Deakdd9f31c2017-08-16 17:46:07 +03002499 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2500 ret = i915_drm_suspend_late(dev, true);
2501 if (ret)
2502 return ret;
2503 }
Chris Wilson461fb992016-05-14 07:26:33 +01002504
David Weinehallc49d13e2016-08-22 13:32:42 +03002505 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002506 if (ret)
2507 return ret;
2508
2509 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002510}
2511
2512/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002513static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002514{
David Weinehallc49d13e2016-08-22 13:32:42 +03002515 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002516}
2517
David Weinehallc49d13e2016-08-22 13:32:42 +03002518static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002519{
David Weinehallc49d13e2016-08-22 13:32:42 +03002520 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002521}
2522
2523/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002524static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002525{
David Weinehallc49d13e2016-08-22 13:32:42 +03002526 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002527}
2528
David Weinehallc49d13e2016-08-22 13:32:42 +03002529static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002530{
David Weinehallc49d13e2016-08-22 13:32:42 +03002531 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002532}
2533
Imre Deakddeea5b2014-05-05 15:19:56 +03002534/*
2535 * Save all Gunit registers that may be lost after a D3 and a subsequent
2536 * S0i[R123] transition. The list of registers needing a save/restore is
2537 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2538 * registers in the following way:
2539 * - Driver: saved/restored by the driver
2540 * - Punit : saved/restored by the Punit firmware
2541 * - No, w/o marking: no need to save/restore, since the register is R/O or
2542 * used internally by the HW in a way that doesn't depend
2543 * keeping the content across a suspend/resume.
2544 * - Debug : used for debugging
2545 *
2546 * We save/restore all registers marked with 'Driver', with the following
2547 * exceptions:
2548 * - Registers out of use, including also registers marked with 'Debug'.
2549 * These have no effect on the driver's operation, so we don't save/restore
2550 * them to reduce the overhead.
2551 * - Registers that are fully setup by an initialization function called from
2552 * the resume path. For example many clock gating and RPS/RC6 registers.
2553 * - Registers that provide the right functionality with their reset defaults.
2554 *
2555 * TODO: Except for registers that based on the above 3 criteria can be safely
2556 * ignored, we save/restore all others, practically treating the HW context as
2557 * a black-box for the driver. Further investigation is needed to reduce the
2558 * saved/restored registers even further, by following the same 3 criteria.
2559 */
2560static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2561{
2562 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2563 int i;
2564
2565 /* GAM 0x4000-0x4770 */
2566 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2567 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2568 s->arb_mode = I915_READ(ARB_MODE);
2569 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2570 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2571
2572 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002573 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002574
2575 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002576 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002577
2578 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2579 s->ecochk = I915_READ(GAM_ECOCHK);
2580 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2581 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2582
2583 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2584
2585 /* MBC 0x9024-0x91D0, 0x8500 */
2586 s->g3dctl = I915_READ(VLV_G3DCTL);
2587 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2588 s->mbctl = I915_READ(GEN6_MBCTL);
2589
2590 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2591 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2592 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2593 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2594 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2595 s->rstctl = I915_READ(GEN6_RSTCTL);
2596 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2597
2598 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2599 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2600 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2601 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2602 s->ecobus = I915_READ(ECOBUS);
2603 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2604 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2605 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2606 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2607 s->rcedata = I915_READ(VLV_RCEDATA);
2608 s->spare2gh = I915_READ(VLV_SPAREG2H);
2609
2610 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2611 s->gt_imr = I915_READ(GTIMR);
2612 s->gt_ier = I915_READ(GTIER);
2613 s->pm_imr = I915_READ(GEN6_PMIMR);
2614 s->pm_ier = I915_READ(GEN6_PMIER);
2615
2616 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002617 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002618
2619 /* GT SA CZ domain, 0x100000-0x138124 */
2620 s->tilectl = I915_READ(TILECTL);
2621 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2622 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2623 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2624 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2625
2626 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2627 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2628 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002629 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002630 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2631
2632 /*
2633 * Not saving any of:
2634 * DFT, 0x9800-0x9EC0
2635 * SARB, 0xB000-0xB1FC
2636 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2637 * PCI CFG
2638 */
2639}
2640
2641static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2642{
2643 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2644 u32 val;
2645 int i;
2646
2647 /* GAM 0x4000-0x4770 */
2648 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2649 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2650 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2651 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2652 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2653
2654 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002655 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002656
2657 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002658 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002659
2660 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2661 I915_WRITE(GAM_ECOCHK, s->ecochk);
2662 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2663 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2664
2665 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2666
2667 /* MBC 0x9024-0x91D0, 0x8500 */
2668 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2669 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2670 I915_WRITE(GEN6_MBCTL, s->mbctl);
2671
2672 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2673 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2674 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2675 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2676 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2677 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2678 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2679
2680 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2681 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2682 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2683 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2684 I915_WRITE(ECOBUS, s->ecobus);
2685 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2686 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2687 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2688 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2689 I915_WRITE(VLV_RCEDATA, s->rcedata);
2690 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2691
2692 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2693 I915_WRITE(GTIMR, s->gt_imr);
2694 I915_WRITE(GTIER, s->gt_ier);
2695 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2696 I915_WRITE(GEN6_PMIER, s->pm_ier);
2697
2698 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002699 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002700
2701 /* GT SA CZ domain, 0x100000-0x138124 */
2702 I915_WRITE(TILECTL, s->tilectl);
2703 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2704 /*
2705 * Preserve the GT allow wake and GFX force clock bit, they are not
2706 * be restored, as they are used to control the s0ix suspend/resume
2707 * sequence by the caller.
2708 */
2709 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2710 val &= VLV_GTLC_ALLOWWAKEREQ;
2711 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2712 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2713
2714 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2715 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2716 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2717 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2718
2719 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2720
2721 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2722 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2723 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002724 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002725 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2726}
2727
Chris Wilson3dd14c02017-04-21 14:58:15 +01002728static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2729 u32 mask, u32 val)
2730{
2731 /* The HW does not like us polling for PW_STATUS frequently, so
2732 * use the sleeping loop rather than risk the busy spin within
2733 * intel_wait_for_register().
2734 *
2735 * Transitioning between RC6 states should be at most 2ms (see
2736 * valleyview_enable_rps) so use a 3ms timeout.
2737 */
2738 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2739 3);
2740}
2741
Imre Deak650ad972014-04-18 16:35:02 +03002742int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2743{
2744 u32 val;
2745 int err;
2746
Imre Deak650ad972014-04-18 16:35:02 +03002747 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2748 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2749 if (force_on)
2750 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2751 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2752
2753 if (!force_on)
2754 return 0;
2755
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002756 err = intel_wait_for_register(dev_priv,
2757 VLV_GTLC_SURVIVABILITY_REG,
2758 VLV_GFX_CLK_STATUS_BIT,
2759 VLV_GFX_CLK_STATUS_BIT,
2760 20);
Imre Deak650ad972014-04-18 16:35:02 +03002761 if (err)
2762 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2763 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2764
2765 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002766}
2767
Imre Deakddeea5b2014-05-05 15:19:56 +03002768static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2769{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002770 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002771 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002772 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002773
2774 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2775 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2776 if (allow)
2777 val |= VLV_GTLC_ALLOWWAKEREQ;
2778 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2779 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2780
Chris Wilson3dd14c02017-04-21 14:58:15 +01002781 mask = VLV_GTLC_ALLOWWAKEACK;
2782 val = allow ? mask : 0;
2783
2784 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002785 if (err)
2786 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002787
Imre Deakddeea5b2014-05-05 15:19:56 +03002788 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002789}
2790
Chris Wilson3dd14c02017-04-21 14:58:15 +01002791static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2792 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002793{
2794 u32 mask;
2795 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002796
2797 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2798 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002799
2800 /*
2801 * RC6 transitioning can be delayed up to 2 msec (see
2802 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002803 *
2804 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2805 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002806 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002807 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002808 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2809 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002810}
2811
2812static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2813{
2814 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2815 return;
2816
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002817 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002818 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2819}
2820
Sagar Kambleebc32822014-08-13 23:07:05 +05302821static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002822{
2823 u32 mask;
2824 int err;
2825
2826 /*
2827 * Bspec defines the following GT well on flags as debug only, so
2828 * don't treat them as hard failures.
2829 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002830 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002831
2832 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2833 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2834
2835 vlv_check_no_gt_access(dev_priv);
2836
2837 err = vlv_force_gfx_clock(dev_priv, true);
2838 if (err)
2839 goto err1;
2840
2841 err = vlv_allow_gt_wake(dev_priv, false);
2842 if (err)
2843 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302844
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002845 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302846 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002847
2848 err = vlv_force_gfx_clock(dev_priv, false);
2849 if (err)
2850 goto err2;
2851
2852 return 0;
2853
2854err2:
2855 /* For safety always re-enable waking and disable gfx clock forcing */
2856 vlv_allow_gt_wake(dev_priv, true);
2857err1:
2858 vlv_force_gfx_clock(dev_priv, false);
2859
2860 return err;
2861}
2862
Sagar Kamble016970b2014-08-13 23:07:06 +05302863static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2864 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002865{
Imre Deakddeea5b2014-05-05 15:19:56 +03002866 int err;
2867 int ret;
2868
2869 /*
2870 * If any of the steps fail just try to continue, that's the best we
2871 * can do at this point. Return the first error code (which will also
2872 * leave RPM permanently disabled).
2873 */
2874 ret = vlv_force_gfx_clock(dev_priv, true);
2875
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002876 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302877 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002878
2879 err = vlv_allow_gt_wake(dev_priv, true);
2880 if (!ret)
2881 ret = err;
2882
2883 err = vlv_force_gfx_clock(dev_priv, false);
2884 if (!ret)
2885 ret = err;
2886
2887 vlv_check_no_gt_access(dev_priv);
2888
Chris Wilson7c108fd2016-10-24 13:42:18 +01002889 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002890 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002891
2892 return ret;
2893}
2894
David Weinehallc49d13e2016-08-22 13:32:42 +03002895static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002896{
David Weinehallc49d13e2016-08-22 13:32:42 +03002897 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002898 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002899 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002900 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002901
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002902 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002903 return -ENODEV;
2904
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002905 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002906 return -ENODEV;
2907
Paulo Zanoni8a187452013-12-06 20:32:13 -02002908 DRM_DEBUG_KMS("Suspending device\n");
2909
Imre Deak1f814da2015-12-16 02:52:19 +02002910 disable_rpm_wakeref_asserts(dev_priv);
2911
Imre Deakd6102972014-05-07 19:57:49 +03002912 /*
2913 * We are safe here against re-faults, since the fault handler takes
2914 * an RPM reference.
2915 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002916 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002917
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002918 intel_uc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002919
Imre Deak2eb52522014-11-19 15:30:05 +02002920 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002921
Hans de Goede01c799c2017-11-14 14:55:18 +01002922 intel_uncore_suspend(dev_priv);
2923
Imre Deak507e1262016-04-20 20:27:54 +03002924 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002925 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002926 bxt_display_core_uninit(dev_priv);
2927 bxt_enable_dc9(dev_priv);
2928 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2929 hsw_enable_pc8(dev_priv);
2930 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2931 ret = vlv_suspend_complete(dev_priv);
2932 }
2933
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002934 if (ret) {
2935 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Hans de Goede01c799c2017-11-14 14:55:18 +01002936 intel_uncore_runtime_resume(dev_priv);
2937
Daniel Vetterb9632912014-09-30 10:56:44 +02002938 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002939
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002940 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302941
2942 i915_gem_init_swizzling(dev_priv);
2943 i915_gem_restore_fences(dev_priv);
2944
Imre Deak1f814da2015-12-16 02:52:19 +02002945 enable_rpm_wakeref_asserts(dev_priv);
2946
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002947 return ret;
2948 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002949
Imre Deak1f814da2015-12-16 02:52:19 +02002950 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002951 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002952
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002953 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002954 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2955
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002956 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002957
2958 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002959 * FIXME: We really should find a document that references the arguments
2960 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002961 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002962 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002963 /*
2964 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2965 * being detected, and the call we do at intel_runtime_resume()
2966 * won't be able to restore them. Since PCI_D3hot matches the
2967 * actual specification and appears to be working, use it.
2968 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002969 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002970 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002971 /*
2972 * current versions of firmware which depend on this opregion
2973 * notification have repurposed the D1 definition to mean
2974 * "runtime suspended" vs. what you would normally expect (D3)
2975 * to distinguish it from notifications that might be sent via
2976 * the suspend path.
2977 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002978 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002979 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002980
Mika Kuoppala59bad942015-01-16 11:34:40 +02002981 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002982
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002983 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002984 intel_hpd_poll_init(dev_priv);
2985
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002986 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002987 return 0;
2988}
2989
David Weinehallc49d13e2016-08-22 13:32:42 +03002990static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002991{
David Weinehallc49d13e2016-08-22 13:32:42 +03002992 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002993 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002994 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002995 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002996
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002997 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002998 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002999
3000 DRM_DEBUG_KMS("Resuming device\n");
3001
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01003002 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02003003 disable_rpm_wakeref_asserts(dev_priv);
3004
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003005 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01003006 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02003007 if (intel_uncore_unclaimed_mmio(dev_priv))
3008 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02003009
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02003010 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03003011 bxt_disable_dc9(dev_priv);
3012 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03003013 if (dev_priv->csr.dmc_payload &&
3014 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
3015 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03003016 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003017 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03003018 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003019 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03003020 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003021
Hans de Goedebedf4d72017-11-14 14:55:17 +01003022 intel_uncore_runtime_resume(dev_priv);
3023
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05303024 intel_runtime_pm_enable_interrupts(dev_priv);
3025
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00003026 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05303027
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003028 /*
3029 * No point of rolling back things in case of an error, as the best
3030 * we can do is to hope that things will still work (and disable RPM).
3031 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003032 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00003033 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03003034
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003035 /*
3036 * On VLV/CHV display interrupts are part of the display
3037 * power well, so hpd is reinitialized from there. For
3038 * everyone else do it here.
3039 */
Wayne Boyer666a4532015-12-09 12:29:35 -08003040 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003041 intel_hpd_init(dev_priv);
3042
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05303043 intel_enable_ipc(dev_priv);
3044
Imre Deak1f814da2015-12-16 02:52:19 +02003045 enable_rpm_wakeref_asserts(dev_priv);
3046
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003047 if (ret)
3048 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
3049 else
3050 DRM_DEBUG_KMS("Device resumed\n");
3051
3052 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003053}
3054
Chris Wilson42f55512016-06-24 14:00:26 +01003055const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03003056 /*
3057 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
3058 * PMSG_RESUME]
3059 */
Chris Wilson73b66f82018-05-25 10:26:29 +01003060 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04003061 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03003062 .suspend_late = i915_pm_suspend_late,
3063 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04003064 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03003065
3066 /*
3067 * S4 event handlers
3068 * @freeze, @freeze_late : called (1) before creating the
3069 * hibernation image [PMSG_FREEZE] and
3070 * (2) after rebooting, before restoring
3071 * the image [PMSG_QUIESCE]
3072 * @thaw, @thaw_early : called (1) after creating the hibernation
3073 * image, before writing it [PMSG_THAW]
3074 * and (2) after failing to create or
3075 * restore the image [PMSG_RECOVER]
3076 * @poweroff, @poweroff_late: called after writing the hibernation
3077 * image, before rebooting [PMSG_HIBERNATE]
3078 * @restore, @restore_early : called after rebooting and restoring the
3079 * hibernation image [PMSG_RESTORE]
3080 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01003081 .freeze = i915_pm_freeze,
3082 .freeze_late = i915_pm_freeze_late,
3083 .thaw_early = i915_pm_thaw_early,
3084 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03003085 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02003086 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01003087 .restore_early = i915_pm_restore_early,
3088 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03003089
3090 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03003091 .runtime_suspend = intel_runtime_suspend,
3092 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08003093};
3094
Laurent Pinchart78b68552012-05-17 13:27:22 +02003095static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08003096 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08003097 .open = drm_gem_vm_open,
3098 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003099};
3100
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003101static const struct file_operations i915_driver_fops = {
3102 .owner = THIS_MODULE,
3103 .open = drm_open,
3104 .release = drm_release,
3105 .unlocked_ioctl = drm_ioctl,
3106 .mmap = drm_gem_mmap,
3107 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003108 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003109 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003110 .llseek = noop_llseek,
3111};
3112
Chris Wilson0673ad42016-06-24 14:00:22 +01003113static int
3114i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
3115 struct drm_file *file)
3116{
3117 return -ENODEV;
3118}
3119
3120static const struct drm_ioctl_desc i915_ioctls[] = {
3121 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3122 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
3123 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
3124 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
3125 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
3126 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003127 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003128 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3129 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
3130 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
3131 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3132 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
3133 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3134 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3135 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
3136 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
3137 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3138 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003139 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
3140 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003141 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
3142 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
3143 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
3144 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
3145 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
3146 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
3147 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3148 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3149 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
3150 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
3151 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
3152 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
3153 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
3154 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
3155 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00003156 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
3157 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003158 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003159 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01003160 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
Daniel Vetter0cd54b02018-04-20 08:51:57 +02003161 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
3162 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
3163 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
3164 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
Chris Wilson0673ad42016-06-24 14:00:22 +01003165 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
3166 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
3167 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
3168 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
3169 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
3170 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
3171 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
3172 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00003173 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003174 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
3175 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00003176 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003177};
3178
Linus Torvalds1da177e2005-04-16 15:20:36 -07003179static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00003180 /* Don't use MTRRs here; the Xserver or userspace app should
3181 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11003182 */
Eric Anholt673a3942008-07-30 12:06:12 -07003183 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02003184 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01003185 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00003186 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07003187 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11003188 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07003189 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01003190
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003191 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003192 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003193 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02003194
3195 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
3196 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
3197 .gem_prime_export = i915_gem_prime_export,
3198 .gem_prime_import = i915_gem_prime_import,
3199
Dave Airlieff72145b2011-02-07 12:16:14 +10003200 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10003201 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003202 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01003203 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003204 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11003205 .name = DRIVER_NAME,
3206 .desc = DRIVER_DESC,
3207 .date = DRIVER_DATE,
3208 .major = DRIVER_MAJOR,
3209 .minor = DRIVER_MINOR,
3210 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003211};
Chris Wilson66d9cb52017-02-13 17:15:17 +00003212
3213#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
3214#include "selftests/mock_drm.c"
3215#endif