blob: 44aae25d12c7acd0eefa7634316f94c2305aad20 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
Chris Wilsonf3cd4742009-10-13 22:20:20 +010029#include <linux/debugfs.h>
Chris Wilsone637d2c2017-03-16 13:19:57 +000030#include <linux/sort.h>
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +010031#include <linux/sched/mm.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010032#include "intel_drv.h"
Michal Wajdeczko9f436c42017-10-04 18:13:40 +000033#include "i915_guc_submission.h"
Ben Gamari20172632009-02-17 20:08:50 -050034
David Weinehall36cdd012016-08-22 13:59:31 +030035static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
36{
37 return to_i915(node->minor->dev);
38}
39
Chris Wilson418e3cd2017-02-06 21:36:08 +000040static __always_inline void seq_print_param(struct seq_file *m,
41 const char *name,
42 const char *type,
43 const void *x)
44{
45 if (!__builtin_strcmp(type, "bool"))
46 seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
47 else if (!__builtin_strcmp(type, "int"))
48 seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
49 else if (!__builtin_strcmp(type, "unsigned int"))
50 seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
Chris Wilson1d6aa7a2017-02-21 16:26:19 +000051 else if (!__builtin_strcmp(type, "char *"))
52 seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
Chris Wilson418e3cd2017-02-06 21:36:08 +000053 else
54 BUILD_BUG();
55}
56
Chris Wilson70d39fe2010-08-25 16:03:34 +010057static int i915_capabilities(struct seq_file *m, void *data)
58{
David Weinehall36cdd012016-08-22 13:59:31 +030059 struct drm_i915_private *dev_priv = node_to_i915(m->private);
60 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010061
David Weinehall36cdd012016-08-22 13:59:31 +030062 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
Jani Nikula2e0d26f2016-12-01 14:49:55 +020063 seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
David Weinehall36cdd012016-08-22 13:59:31 +030064 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Chris Wilson418e3cd2017-02-06 21:36:08 +000065
Damien Lespiau79fc46d2013-04-23 16:37:17 +010066#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
Joonas Lahtinen604db652016-10-05 13:50:16 +030067 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
Damien Lespiau79fc46d2013-04-23 16:37:17 +010068#undef PRINT_FLAG
Chris Wilson70d39fe2010-08-25 16:03:34 +010069
Chris Wilson418e3cd2017-02-06 21:36:08 +000070 kernel_param_lock(THIS_MODULE);
Michal Wajdeczko7075cb852017-09-25 10:50:07 +000071#define PRINT_PARAM(T, x, ...) seq_print_param(m, #x, #T, &i915_modparams.x);
Chris Wilson418e3cd2017-02-06 21:36:08 +000072 I915_PARAMS_FOR_EACH(PRINT_PARAM);
73#undef PRINT_PARAM
74 kernel_param_unlock(THIS_MODULE);
75
Chris Wilson70d39fe2010-08-25 16:03:34 +010076 return 0;
77}
Ben Gamari433e12f2009-02-17 20:08:51 -050078
Imre Deaka7363de2016-05-12 16:18:52 +030079static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000080{
Chris Wilson573adb32016-08-04 16:32:39 +010081 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000082}
83
Imre Deaka7363de2016-05-12 16:18:52 +030084static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010085{
86 return obj->pin_display ? 'p' : ' ';
87}
88
Imre Deaka7363de2016-05-12 16:18:52 +030089static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000090{
Chris Wilson3e510a82016-08-05 10:14:23 +010091 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010093 case I915_TILING_NONE: return ' ';
94 case I915_TILING_X: return 'X';
95 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -040096 }
Chris Wilsona6172a82009-02-11 14:26:38 +000097}
98
Imre Deaka7363de2016-05-12 16:18:52 +030099static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700100{
Chris Wilson275f0392016-10-24 13:42:14 +0100101 return !list_empty(&obj->userfault_link) ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100102}
103
Imre Deaka7363de2016-05-12 16:18:52 +0300104static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100105{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100106 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700107}
108
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100109static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
110{
111 u64 size = 0;
112 struct i915_vma *vma;
113
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000114 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +0100115 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100116 size += vma->node.size;
117 }
118
119 return size;
120}
121
Chris Wilson37811fc2010-08-25 22:45:57 +0100122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
Chris Wilsonb4716182015-04-27 13:41:17 +0100125 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000126 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700127 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100128 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800129 int pin_count = 0;
130
Chris Wilson188c1ab2016-04-03 14:14:20 +0100131 lockdep_assert_held(&obj->base.dev->struct_mutex);
132
Chris Wilsond07f0e52016-10-28 13:58:44 +0100133 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100134 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100135 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100136 get_pin_flag(obj),
137 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700138 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100139 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800140 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100141 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100142 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300143 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100144 obj->mm.dirty ? " dirty" : "",
145 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100146 if (obj->base.name)
147 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000148 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100149 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800150 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300151 }
152 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100153 if (obj->pin_display)
154 seq_printf(m, " (display)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000155 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100156 if (!drm_mm_node_allocated(&vma->node))
157 continue;
158
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100159 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson3272db52016-08-04 16:32:32 +0100160 i915_vma_is_ggtt(vma) ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100161 vma->node.start, vma->node.size);
Chris Wilson21976852017-01-12 11:21:08 +0000162 if (i915_vma_is_ggtt(vma)) {
163 switch (vma->ggtt_view.type) {
164 case I915_GGTT_VIEW_NORMAL:
165 seq_puts(m, ", normal");
166 break;
167
168 case I915_GGTT_VIEW_PARTIAL:
169 seq_printf(m, ", partial [%08llx+%x]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000170 vma->ggtt_view.partial.offset << PAGE_SHIFT,
171 vma->ggtt_view.partial.size << PAGE_SHIFT);
Chris Wilson21976852017-01-12 11:21:08 +0000172 break;
173
174 case I915_GGTT_VIEW_ROTATED:
175 seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000176 vma->ggtt_view.rotated.plane[0].width,
177 vma->ggtt_view.rotated.plane[0].height,
178 vma->ggtt_view.rotated.plane[0].stride,
179 vma->ggtt_view.rotated.plane[0].offset,
180 vma->ggtt_view.rotated.plane[1].width,
181 vma->ggtt_view.rotated.plane[1].height,
182 vma->ggtt_view.rotated.plane[1].stride,
183 vma->ggtt_view.rotated.plane[1].offset);
Chris Wilson21976852017-01-12 11:21:08 +0000184 break;
185
186 default:
187 MISSING_CASE(vma->ggtt_view.type);
188 break;
189 }
190 }
Chris Wilson49ef5292016-08-18 17:17:00 +0100191 if (vma->fence)
192 seq_printf(m, " , fence: %d%s",
193 vma->fence->id,
194 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000195 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700196 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000197 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100198 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100199
Chris Wilsond07f0e52016-10-28 13:58:44 +0100200 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100201 if (engine)
202 seq_printf(m, " (%s)", engine->name);
203
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100204 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
205 if (frontbuffer_bits)
206 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100207}
208
Chris Wilsone637d2c2017-03-16 13:19:57 +0000209static int obj_rank_by_stolen(const void *A, const void *B)
Chris Wilson6d2b88852013-08-07 18:30:54 +0100210{
Chris Wilsone637d2c2017-03-16 13:19:57 +0000211 const struct drm_i915_gem_object *a =
212 *(const struct drm_i915_gem_object **)A;
213 const struct drm_i915_gem_object *b =
214 *(const struct drm_i915_gem_object **)B;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100215
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200216 if (a->stolen->start < b->stolen->start)
217 return -1;
218 if (a->stolen->start > b->stolen->start)
219 return 1;
220 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100221}
222
223static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
224{
David Weinehall36cdd012016-08-22 13:59:31 +0300225 struct drm_i915_private *dev_priv = node_to_i915(m->private);
226 struct drm_device *dev = &dev_priv->drm;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000227 struct drm_i915_gem_object **objects;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100228 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300229 u64 total_obj_size, total_gtt_size;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000230 unsigned long total, count, n;
231 int ret;
232
233 total = READ_ONCE(dev_priv->mm.object_count);
Michal Hocko20981052017-05-17 14:23:12 +0200234 objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000235 if (!objects)
236 return -ENOMEM;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100237
238 ret = mutex_lock_interruptible(&dev->struct_mutex);
239 if (ret)
Chris Wilsone637d2c2017-03-16 13:19:57 +0000240 goto out;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100241
242 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200243 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000244 if (count == total)
245 break;
246
Chris Wilson6d2b88852013-08-07 18:30:54 +0100247 if (obj->stolen == NULL)
248 continue;
249
Chris Wilsone637d2c2017-03-16 13:19:57 +0000250 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100251 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100252 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000253
Chris Wilson6d2b88852013-08-07 18:30:54 +0100254 }
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200255 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000256 if (count == total)
257 break;
258
Chris Wilson6d2b88852013-08-07 18:30:54 +0100259 if (obj->stolen == NULL)
260 continue;
261
Chris Wilsone637d2c2017-03-16 13:19:57 +0000262 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100263 total_obj_size += obj->base.size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100264 }
Chris Wilson6d2b88852013-08-07 18:30:54 +0100265
Chris Wilsone637d2c2017-03-16 13:19:57 +0000266 sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);
267
268 seq_puts(m, "Stolen:\n");
269 for (n = 0; n < count; n++) {
270 seq_puts(m, " ");
271 describe_obj(m, objects[n]);
272 seq_putc(m, '\n');
273 }
274 seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100275 count, total_obj_size, total_gtt_size);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000276
277 mutex_unlock(&dev->struct_mutex);
278out:
Michal Hocko20981052017-05-17 14:23:12 +0200279 kvfree(objects);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000280 return ret;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100281}
282
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100283struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000284 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300285 unsigned long count;
286 u64 total, unbound;
287 u64 global, shared;
288 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100289};
290
291static int per_file_stats(int id, void *ptr, void *data)
292{
293 struct drm_i915_gem_object *obj = ptr;
294 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000295 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100296
Chris Wilson0caf81b2017-06-17 12:57:44 +0100297 lockdep_assert_held(&obj->base.dev->struct_mutex);
298
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100299 stats->count++;
300 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100301 if (!obj->bind_count)
302 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000303 if (obj->base.name || obj->base.dma_buf)
304 stats->shared += obj->base.size;
305
Chris Wilson894eeec2016-08-04 07:52:20 +0100306 list_for_each_entry(vma, &obj->vma_list, obj_link) {
307 if (!drm_mm_node_allocated(&vma->node))
308 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000309
Chris Wilson3272db52016-08-04 16:32:32 +0100310 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100311 stats->global += vma->node.size;
312 } else {
313 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000314
Chris Wilson2bfa9962016-08-04 07:52:25 +0100315 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000316 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000317 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100318
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100319 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100320 stats->active += vma->node.size;
321 else
322 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100323 }
324
325 return 0;
326}
327
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100328#define print_file_stats(m, name, stats) do { \
329 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300330 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100331 name, \
332 stats.count, \
333 stats.total, \
334 stats.active, \
335 stats.inactive, \
336 stats.global, \
337 stats.shared, \
338 stats.unbound); \
339} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800340
341static void print_batch_pool_stats(struct seq_file *m,
342 struct drm_i915_private *dev_priv)
343{
344 struct drm_i915_gem_object *obj;
345 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000346 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530347 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000348 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800349
350 memset(&stats, 0, sizeof(stats));
351
Akash Goel3b3f1652016-10-13 22:44:48 +0530352 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000353 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100354 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000355 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100356 batch_pool_link)
357 per_file_stats(0, obj, &stats);
358 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100359 }
Brad Volkin493018d2014-12-11 12:13:08 -0800360
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100361 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800362}
363
Chris Wilson15da9562016-05-24 14:53:43 +0100364static int per_file_ctx_stats(int id, void *ptr, void *data)
365{
366 struct i915_gem_context *ctx = ptr;
367 int n;
368
369 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
370 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100371 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100372 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100373 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100374 }
375
376 return 0;
377}
378
379static void print_context_stats(struct seq_file *m,
380 struct drm_i915_private *dev_priv)
381{
David Weinehall36cdd012016-08-22 13:59:31 +0300382 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100383 struct file_stats stats;
384 struct drm_file *file;
385
386 memset(&stats, 0, sizeof(stats));
387
David Weinehall36cdd012016-08-22 13:59:31 +0300388 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100389 if (dev_priv->kernel_context)
390 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
391
David Weinehall36cdd012016-08-22 13:59:31 +0300392 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100393 struct drm_i915_file_private *fpriv = file->driver_priv;
394 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
395 }
David Weinehall36cdd012016-08-22 13:59:31 +0300396 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100397
398 print_file_stats(m, "[k]contexts", stats);
399}
400
David Weinehall36cdd012016-08-22 13:59:31 +0300401static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100402{
David Weinehall36cdd012016-08-22 13:59:31 +0300403 struct drm_i915_private *dev_priv = node_to_i915(m->private);
404 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300405 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100406 u32 count, mapped_count, purgeable_count, dpy_count;
407 u64 size, mapped_size, purgeable_size, dpy_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000408 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100409 struct drm_file *file;
Chris Wilson73aa8082010-09-30 11:46:12 +0100410 int ret;
411
412 ret = mutex_lock_interruptible(&dev->struct_mutex);
413 if (ret)
414 return ret;
415
Chris Wilson3ef7f222016-10-18 13:02:48 +0100416 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000417 dev_priv->mm.object_count,
418 dev_priv->mm.object_memory);
419
Chris Wilson1544c422016-08-15 13:18:16 +0100420 size = count = 0;
421 mapped_size = mapped_count = 0;
422 purgeable_size = purgeable_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200423 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100424 size += obj->base.size;
425 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200426
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100427 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200428 purgeable_size += obj->base.size;
429 ++purgeable_count;
430 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100431
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100432 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100433 mapped_count++;
434 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100435 }
Chris Wilson6299f992010-11-24 12:23:44 +0000436 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100437 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
438
439 size = count = dpy_size = dpy_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200440 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100441 size += obj->base.size;
442 ++count;
443
444 if (obj->pin_display) {
445 dpy_size += obj->base.size;
446 ++dpy_count;
447 }
448
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100449 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100450 purgeable_size += obj->base.size;
451 ++purgeable_count;
452 }
453
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100454 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100455 mapped_count++;
456 mapped_size += obj->base.size;
457 }
458 }
459 seq_printf(m, "%u bound objects, %llu bytes\n",
460 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300461 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200462 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100463 seq_printf(m, "%u mapped objects, %llu bytes\n",
464 mapped_count, mapped_size);
465 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
466 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000467
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300468 seq_printf(m, "%llu [%llu] gtt total\n",
Chris Wilson381b9432017-02-15 08:43:54 +0000469 ggtt->base.total, ggtt->mappable_end);
Chris Wilson73aa8082010-09-30 11:46:12 +0100470
Damien Lespiau267f0c92013-06-24 22:59:48 +0100471 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800472 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200473 mutex_unlock(&dev->struct_mutex);
474
475 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100476 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100477 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
478 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100479 struct drm_i915_file_private *file_priv = file->driver_priv;
480 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900481 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100482
Chris Wilson0caf81b2017-06-17 12:57:44 +0100483 mutex_lock(&dev->struct_mutex);
484
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100485 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000486 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100487 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100488 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100489 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900490 /*
491 * Although we have a valid reference on file->pid, that does
492 * not guarantee that the task_struct who called get_pid() is
493 * still alive (e.g. get_pid(current) => fork() => exit()).
494 * Therefore, we need to protect this ->comm access using RCU.
495 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100496 request = list_first_entry_or_null(&file_priv->mm.request_list,
497 struct drm_i915_gem_request,
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000498 client_link);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900499 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100500 task = pid_task(request && request->ctx->pid ?
501 request->ctx->pid : file->pid,
502 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800503 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900504 rcu_read_unlock();
Chris Wilson0caf81b2017-06-17 12:57:44 +0100505
Chris Wilsonc84455b2016-08-15 10:49:08 +0100506 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100507 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200508 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100509
510 return 0;
511}
512
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100513static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000514{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100515 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300516 struct drm_i915_private *dev_priv = node_to_i915(node);
517 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5f4b0912016-08-19 12:56:25 +0100518 bool show_pin_display_only = !!node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000519 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300520 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000521 int count, ret;
522
523 ret = mutex_lock_interruptible(&dev->struct_mutex);
524 if (ret)
525 return ret;
526
527 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200528 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6da84822016-08-15 10:48:44 +0100529 if (show_pin_display_only && !obj->pin_display)
Chris Wilson1b502472012-04-24 15:47:30 +0100530 continue;
531
Damien Lespiau267f0c92013-06-24 22:59:48 +0100532 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000533 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100534 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000535 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100536 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000537 count++;
538 }
539
540 mutex_unlock(&dev->struct_mutex);
541
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300542 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000543 count, total_obj_size, total_gtt_size);
544
545 return 0;
546}
547
Brad Volkin493018d2014-12-11 12:13:08 -0800548static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
549{
David Weinehall36cdd012016-08-22 13:59:31 +0300550 struct drm_i915_private *dev_priv = node_to_i915(m->private);
551 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800552 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000553 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530554 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100555 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000556 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800557
558 ret = mutex_lock_interruptible(&dev->struct_mutex);
559 if (ret)
560 return ret;
561
Akash Goel3b3f1652016-10-13 22:44:48 +0530562 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000563 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100564 int count;
565
566 count = 0;
567 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000568 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100569 batch_pool_link)
570 count++;
571 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000572 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100573
574 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000575 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100576 batch_pool_link) {
577 seq_puts(m, " ");
578 describe_obj(m, obj);
579 seq_putc(m, '\n');
580 }
581
582 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100583 }
Brad Volkin493018d2014-12-11 12:13:08 -0800584 }
585
Chris Wilson8d9d5742015-04-07 16:20:38 +0100586 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800587
588 mutex_unlock(&dev->struct_mutex);
589
590 return 0;
591}
592
Chris Wilson1b365952016-10-04 21:11:31 +0100593static void print_request(struct seq_file *m,
594 struct drm_i915_gem_request *rq,
595 const char *prefix)
596{
Chris Wilson20311bd2016-11-14 20:41:03 +0000597 seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
Chris Wilson65e47602016-10-28 13:58:49 +0100598 rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
Chris Wilson20311bd2016-11-14 20:41:03 +0000599 rq->priotree.priority,
Chris Wilson1b365952016-10-04 21:11:31 +0100600 jiffies_to_msecs(jiffies - rq->emitted_jiffies),
Chris Wilson562f5d42016-10-28 13:58:54 +0100601 rq->timeline->common->name);
Chris Wilson1b365952016-10-04 21:11:31 +0100602}
603
Ben Gamari20172632009-02-17 20:08:50 -0500604static int i915_gem_request_info(struct seq_file *m, void *data)
605{
David Weinehall36cdd012016-08-22 13:59:31 +0300606 struct drm_i915_private *dev_priv = node_to_i915(m->private);
607 struct drm_device *dev = &dev_priv->drm;
Daniel Vettereed29a52015-05-21 14:21:25 +0200608 struct drm_i915_gem_request *req;
Akash Goel3b3f1652016-10-13 22:44:48 +0530609 struct intel_engine_cs *engine;
610 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000611 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100612
613 ret = mutex_lock_interruptible(&dev->struct_mutex);
614 if (ret)
615 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500616
Chris Wilson2d1070b2015-04-01 10:36:56 +0100617 any = 0;
Akash Goel3b3f1652016-10-13 22:44:48 +0530618 for_each_engine(engine, dev_priv, id) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100619 int count;
620
621 count = 0;
Chris Wilson73cb9702016-10-28 13:58:46 +0100622 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100623 count++;
624 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100625 continue;
626
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000627 seq_printf(m, "%s requests: %d\n", engine->name, count);
Chris Wilson73cb9702016-10-28 13:58:46 +0100628 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson1b365952016-10-04 21:11:31 +0100629 print_request(m, req, " ");
Chris Wilson2d1070b2015-04-01 10:36:56 +0100630
631 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500632 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100633 mutex_unlock(&dev->struct_mutex);
634
Chris Wilson2d1070b2015-04-01 10:36:56 +0100635 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100636 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100637
Ben Gamari20172632009-02-17 20:08:50 -0500638 return 0;
639}
640
Chris Wilsonb2223492010-10-27 15:27:33 +0100641static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000642 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100643{
Chris Wilson688e6c72016-07-01 17:23:15 +0100644 struct intel_breadcrumbs *b = &engine->breadcrumbs;
645 struct rb_node *rb;
646
Chris Wilson12471ba2016-04-09 10:57:55 +0100647 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100648 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100649
Chris Wilson61d3dc72017-03-03 19:08:24 +0000650 spin_lock_irq(&b->rb_lock);
Chris Wilson688e6c72016-07-01 17:23:15 +0100651 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +0800652 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson688e6c72016-07-01 17:23:15 +0100653
654 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
655 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
656 }
Chris Wilson61d3dc72017-03-03 19:08:24 +0000657 spin_unlock_irq(&b->rb_lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100658}
659
Ben Gamari20172632009-02-17 20:08:50 -0500660static int i915_gem_seqno_info(struct seq_file *m, void *data)
661{
David Weinehall36cdd012016-08-22 13:59:31 +0300662 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000663 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530664 enum intel_engine_id id;
Ben Gamari20172632009-02-17 20:08:50 -0500665
Akash Goel3b3f1652016-10-13 22:44:48 +0530666 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000667 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100668
Ben Gamari20172632009-02-17 20:08:50 -0500669 return 0;
670}
671
672
673static int i915_interrupt_info(struct seq_file *m, void *data)
674{
David Weinehall36cdd012016-08-22 13:59:31 +0300675 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000676 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530677 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100678 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100679
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200680 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500681
David Weinehall36cdd012016-08-22 13:59:31 +0300682 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300683 seq_printf(m, "Master Interrupt Control:\t%08x\n",
684 I915_READ(GEN8_MASTER_IRQ));
685
686 seq_printf(m, "Display IER:\t%08x\n",
687 I915_READ(VLV_IER));
688 seq_printf(m, "Display IIR:\t%08x\n",
689 I915_READ(VLV_IIR));
690 seq_printf(m, "Display IIR_RW:\t%08x\n",
691 I915_READ(VLV_IIR_RW));
692 seq_printf(m, "Display IMR:\t%08x\n",
693 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100694 for_each_pipe(dev_priv, pipe) {
695 enum intel_display_power_domain power_domain;
696
697 power_domain = POWER_DOMAIN_PIPE(pipe);
698 if (!intel_display_power_get_if_enabled(dev_priv,
699 power_domain)) {
700 seq_printf(m, "Pipe %c power disabled\n",
701 pipe_name(pipe));
702 continue;
703 }
704
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300705 seq_printf(m, "Pipe %c stat:\t%08x\n",
706 pipe_name(pipe),
707 I915_READ(PIPESTAT(pipe)));
708
Chris Wilson9c870d02016-10-24 13:42:15 +0100709 intel_display_power_put(dev_priv, power_domain);
710 }
711
712 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300713 seq_printf(m, "Port hotplug:\t%08x\n",
714 I915_READ(PORT_HOTPLUG_EN));
715 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
716 I915_READ(VLV_DPFLIPSTAT));
717 seq_printf(m, "DPINVGTT:\t%08x\n",
718 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100719 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300720
721 for (i = 0; i < 4; i++) {
722 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
723 i, I915_READ(GEN8_GT_IMR(i)));
724 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
725 i, I915_READ(GEN8_GT_IIR(i)));
726 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
727 i, I915_READ(GEN8_GT_IER(i)));
728 }
729
730 seq_printf(m, "PCU interrupt mask:\t%08x\n",
731 I915_READ(GEN8_PCU_IMR));
732 seq_printf(m, "PCU interrupt identity:\t%08x\n",
733 I915_READ(GEN8_PCU_IIR));
734 seq_printf(m, "PCU interrupt enable:\t%08x\n",
735 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300736 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700737 seq_printf(m, "Master Interrupt Control:\t%08x\n",
738 I915_READ(GEN8_MASTER_IRQ));
739
740 for (i = 0; i < 4; i++) {
741 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
742 i, I915_READ(GEN8_GT_IMR(i)));
743 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
744 i, I915_READ(GEN8_GT_IIR(i)));
745 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
746 i, I915_READ(GEN8_GT_IER(i)));
747 }
748
Damien Lespiau055e3932014-08-18 13:49:10 +0100749 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200750 enum intel_display_power_domain power_domain;
751
752 power_domain = POWER_DOMAIN_PIPE(pipe);
753 if (!intel_display_power_get_if_enabled(dev_priv,
754 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300755 seq_printf(m, "Pipe %c power disabled\n",
756 pipe_name(pipe));
757 continue;
758 }
Ben Widawskya123f152013-11-02 21:07:10 -0700759 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000760 pipe_name(pipe),
761 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700762 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000763 pipe_name(pipe),
764 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700765 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000766 pipe_name(pipe),
767 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200768
769 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700770 }
771
772 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
773 I915_READ(GEN8_DE_PORT_IMR));
774 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
775 I915_READ(GEN8_DE_PORT_IIR));
776 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
777 I915_READ(GEN8_DE_PORT_IER));
778
779 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
780 I915_READ(GEN8_DE_MISC_IMR));
781 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
782 I915_READ(GEN8_DE_MISC_IIR));
783 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
784 I915_READ(GEN8_DE_MISC_IER));
785
786 seq_printf(m, "PCU interrupt mask:\t%08x\n",
787 I915_READ(GEN8_PCU_IMR));
788 seq_printf(m, "PCU interrupt identity:\t%08x\n",
789 I915_READ(GEN8_PCU_IIR));
790 seq_printf(m, "PCU interrupt enable:\t%08x\n",
791 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300792 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700793 seq_printf(m, "Display IER:\t%08x\n",
794 I915_READ(VLV_IER));
795 seq_printf(m, "Display IIR:\t%08x\n",
796 I915_READ(VLV_IIR));
797 seq_printf(m, "Display IIR_RW:\t%08x\n",
798 I915_READ(VLV_IIR_RW));
799 seq_printf(m, "Display IMR:\t%08x\n",
800 I915_READ(VLV_IMR));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000801 for_each_pipe(dev_priv, pipe) {
802 enum intel_display_power_domain power_domain;
803
804 power_domain = POWER_DOMAIN_PIPE(pipe);
805 if (!intel_display_power_get_if_enabled(dev_priv,
806 power_domain)) {
807 seq_printf(m, "Pipe %c power disabled\n",
808 pipe_name(pipe));
809 continue;
810 }
811
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700812 seq_printf(m, "Pipe %c stat:\t%08x\n",
813 pipe_name(pipe),
814 I915_READ(PIPESTAT(pipe)));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000815 intel_display_power_put(dev_priv, power_domain);
816 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700817
818 seq_printf(m, "Master IER:\t%08x\n",
819 I915_READ(VLV_MASTER_IER));
820
821 seq_printf(m, "Render IER:\t%08x\n",
822 I915_READ(GTIER));
823 seq_printf(m, "Render IIR:\t%08x\n",
824 I915_READ(GTIIR));
825 seq_printf(m, "Render IMR:\t%08x\n",
826 I915_READ(GTIMR));
827
828 seq_printf(m, "PM IER:\t\t%08x\n",
829 I915_READ(GEN6_PMIER));
830 seq_printf(m, "PM IIR:\t\t%08x\n",
831 I915_READ(GEN6_PMIIR));
832 seq_printf(m, "PM IMR:\t\t%08x\n",
833 I915_READ(GEN6_PMIMR));
834
835 seq_printf(m, "Port hotplug:\t%08x\n",
836 I915_READ(PORT_HOTPLUG_EN));
837 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
838 I915_READ(VLV_DPFLIPSTAT));
839 seq_printf(m, "DPINVGTT:\t%08x\n",
840 I915_READ(DPINVGTT));
841
David Weinehall36cdd012016-08-22 13:59:31 +0300842 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800843 seq_printf(m, "Interrupt enable: %08x\n",
844 I915_READ(IER));
845 seq_printf(m, "Interrupt identity: %08x\n",
846 I915_READ(IIR));
847 seq_printf(m, "Interrupt mask: %08x\n",
848 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100849 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800850 seq_printf(m, "Pipe %c stat: %08x\n",
851 pipe_name(pipe),
852 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800853 } else {
854 seq_printf(m, "North Display Interrupt enable: %08x\n",
855 I915_READ(DEIER));
856 seq_printf(m, "North Display Interrupt identity: %08x\n",
857 I915_READ(DEIIR));
858 seq_printf(m, "North Display Interrupt mask: %08x\n",
859 I915_READ(DEIMR));
860 seq_printf(m, "South Display Interrupt enable: %08x\n",
861 I915_READ(SDEIER));
862 seq_printf(m, "South Display Interrupt identity: %08x\n",
863 I915_READ(SDEIIR));
864 seq_printf(m, "South Display Interrupt mask: %08x\n",
865 I915_READ(SDEIMR));
866 seq_printf(m, "Graphics Interrupt enable: %08x\n",
867 I915_READ(GTIER));
868 seq_printf(m, "Graphics Interrupt identity: %08x\n",
869 I915_READ(GTIIR));
870 seq_printf(m, "Graphics Interrupt mask: %08x\n",
871 I915_READ(GTIMR));
872 }
Akash Goel3b3f1652016-10-13 22:44:48 +0530873 for_each_engine(engine, dev_priv, id) {
David Weinehall36cdd012016-08-22 13:59:31 +0300874 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100875 seq_printf(m,
876 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000877 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000878 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000879 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000880 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200881 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100882
Ben Gamari20172632009-02-17 20:08:50 -0500883 return 0;
884}
885
Chris Wilsona6172a82009-02-11 14:26:38 +0000886static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
887{
David Weinehall36cdd012016-08-22 13:59:31 +0300888 struct drm_i915_private *dev_priv = node_to_i915(m->private);
889 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100890 int i, ret;
891
892 ret = mutex_lock_interruptible(&dev->struct_mutex);
893 if (ret)
894 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000895
Chris Wilsona6172a82009-02-11 14:26:38 +0000896 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
897 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100898 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000899
Chris Wilson6c085a72012-08-20 11:40:46 +0200900 seq_printf(m, "Fence %d, pin count = %d, object = ",
901 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100902 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100903 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100904 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100905 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100906 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000907 }
908
Chris Wilson05394f32010-11-08 19:18:58 +0000909 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000910 return 0;
911}
912
Chris Wilson98a2f412016-10-12 10:05:18 +0100913#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000914static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
915 size_t count, loff_t *pos)
916{
917 struct i915_gpu_state *error = file->private_data;
918 struct drm_i915_error_state_buf str;
919 ssize_t ret;
920 loff_t tmp;
921
922 if (!error)
923 return 0;
924
925 ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
926 if (ret)
927 return ret;
928
929 ret = i915_error_state_to_str(&str, error);
930 if (ret)
931 goto out;
932
933 tmp = 0;
934 ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
935 if (ret < 0)
936 goto out;
937
938 *pos = str.start + ret;
939out:
940 i915_error_state_buf_release(&str);
941 return ret;
942}
943
944static int gpu_state_release(struct inode *inode, struct file *file)
945{
946 i915_gpu_state_put(file->private_data);
947 return 0;
948}
949
950static int i915_gpu_info_open(struct inode *inode, struct file *file)
951{
Chris Wilson090e5fe2017-03-28 14:14:07 +0100952 struct drm_i915_private *i915 = inode->i_private;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000953 struct i915_gpu_state *gpu;
954
Chris Wilson090e5fe2017-03-28 14:14:07 +0100955 intel_runtime_pm_get(i915);
956 gpu = i915_capture_gpu_state(i915);
957 intel_runtime_pm_put(i915);
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000958 if (!gpu)
959 return -ENOMEM;
960
961 file->private_data = gpu;
962 return 0;
963}
964
965static const struct file_operations i915_gpu_info_fops = {
966 .owner = THIS_MODULE,
967 .open = i915_gpu_info_open,
968 .read = gpu_state_read,
969 .llseek = default_llseek,
970 .release = gpu_state_release,
971};
Chris Wilson98a2f412016-10-12 10:05:18 +0100972
Daniel Vetterd5442302012-04-27 15:17:40 +0200973static ssize_t
974i915_error_state_write(struct file *filp,
975 const char __user *ubuf,
976 size_t cnt,
977 loff_t *ppos)
978{
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000979 struct i915_gpu_state *error = filp->private_data;
980
981 if (!error)
982 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200983
984 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000985 i915_reset_error_state(error->i915);
Daniel Vetterd5442302012-04-27 15:17:40 +0200986
987 return cnt;
988}
989
990static int i915_error_state_open(struct inode *inode, struct file *file)
991{
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000992 file->private_data = i915_first_error_state(inode->i_private);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300993 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200994}
995
Daniel Vetterd5442302012-04-27 15:17:40 +0200996static const struct file_operations i915_error_state_fops = {
997 .owner = THIS_MODULE,
998 .open = i915_error_state_open,
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000999 .read = gpu_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001000 .write = i915_error_state_write,
1001 .llseek = default_llseek,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001002 .release = gpu_state_release,
Daniel Vetterd5442302012-04-27 15:17:40 +02001003};
Chris Wilson98a2f412016-10-12 10:05:18 +01001004#endif
1005
Kees Cook647416f2013-03-10 14:10:06 -07001006static int
Kees Cook647416f2013-03-10 14:10:06 -07001007i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001008{
David Weinehall36cdd012016-08-22 13:59:31 +03001009 struct drm_i915_private *dev_priv = data;
1010 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001011 int ret;
1012
Mika Kuoppala40633212012-12-04 15:12:00 +02001013 ret = mutex_lock_interruptible(&dev->struct_mutex);
1014 if (ret)
1015 return ret;
1016
Chris Wilson73cb9702016-10-28 13:58:46 +01001017 ret = i915_gem_set_global_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001018 mutex_unlock(&dev->struct_mutex);
1019
Kees Cook647416f2013-03-10 14:10:06 -07001020 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001021}
1022
Kees Cook647416f2013-03-10 14:10:06 -07001023DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
Chris Wilson9b6586a2017-02-23 07:44:08 +00001024 NULL, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001025 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001026
Deepak Sadb4bd12014-03-31 11:30:02 +05301027static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001028{
David Weinehall36cdd012016-08-22 13:59:31 +03001029 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001030 int ret = 0;
1031
1032 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001033
David Weinehall36cdd012016-08-22 13:59:31 +03001034 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001035 u16 rgvswctl = I915_READ16(MEMSWCTL);
1036 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1037
1038 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1039 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1040 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1041 MEMSTAT_VID_SHIFT);
1042 seq_printf(m, "Current P-state: %d\n",
1043 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001044 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Wayne Boyer666a4532015-12-09 12:29:35 -08001045 u32 freq_sts;
1046
1047 mutex_lock(&dev_priv->rps.hw_lock);
1048 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1049 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1050 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1051
1052 seq_printf(m, "actual GPU freq: %d MHz\n",
1053 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1054
1055 seq_printf(m, "current GPU freq: %d MHz\n",
1056 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1057
1058 seq_printf(m, "max GPU freq: %d MHz\n",
1059 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1060
1061 seq_printf(m, "min GPU freq: %d MHz\n",
1062 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1063
1064 seq_printf(m, "idle GPU freq: %d MHz\n",
1065 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1066
1067 seq_printf(m,
1068 "efficient (RPe) frequency: %d MHz\n",
1069 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1070 mutex_unlock(&dev_priv->rps.hw_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001071 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001072 u32 rp_state_limits;
1073 u32 gt_perf_status;
1074 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001075 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001076 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001077 u32 rpupei, rpcurup, rpprevup;
1078 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001079 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001080 int max_freq;
1081
Bob Paauwe35040562015-06-25 14:54:07 -07001082 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001083 if (IS_GEN9_LP(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001084 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1085 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1086 } else {
1087 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1088 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1089 }
1090
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001091 /* RPSTAT1 is in the GT power well */
Mika Kuoppala59bad942015-01-16 11:34:40 +02001092 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001093
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001094 reqf = I915_READ(GEN6_RPNSWREQ);
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001095 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel60260a52015-03-06 11:07:21 +05301096 reqf >>= 23;
1097 else {
1098 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001099 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301100 reqf >>= 24;
1101 else
1102 reqf >>= 25;
1103 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001104 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001105
Chris Wilson0d8f9492014-03-27 09:06:14 +00001106 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1107 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1108 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1109
Jesse Barnesccab5c82011-01-18 15:49:25 -08001110 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301111 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1112 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1113 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1114 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1115 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1116 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001117 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel60260a52015-03-06 11:07:21 +05301118 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
David Weinehall36cdd012016-08-22 13:59:31 +03001119 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001120 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1121 else
1122 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001123 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001124
Mika Kuoppala59bad942015-01-16 11:34:40 +02001125 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001126
David Weinehall36cdd012016-08-22 13:59:31 +03001127 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001128 pm_ier = I915_READ(GEN6_PMIER);
1129 pm_imr = I915_READ(GEN6_PMIMR);
1130 pm_isr = I915_READ(GEN6_PMISR);
1131 pm_iir = I915_READ(GEN6_PMIIR);
1132 pm_mask = I915_READ(GEN6_PMINTRMSK);
1133 } else {
1134 pm_ier = I915_READ(GEN8_GT_IER(2));
1135 pm_imr = I915_READ(GEN8_GT_IMR(2));
1136 pm_isr = I915_READ(GEN8_GT_ISR(2));
1137 pm_iir = I915_READ(GEN8_GT_IIR(2));
1138 pm_mask = I915_READ(GEN6_PMINTRMSK);
1139 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001140 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001141 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05301142 seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
1143 dev_priv->rps.pm_intrmsk_mbz);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001144 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001145 seq_printf(m, "Render p-state ratio: %d\n",
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001146 (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001147 seq_printf(m, "Render p-state VID: %d\n",
1148 gt_perf_status & 0xff);
1149 seq_printf(m, "Render p-state limit: %d\n",
1150 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001151 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1152 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1153 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1154 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001155 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001156 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301157 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1158 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1159 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1160 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1161 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1162 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001163 seq_printf(m, "Up threshold: %d%%\n",
1164 dev_priv->rps.up_threshold);
1165
Akash Goeld6cda9c2016-04-23 00:05:46 +05301166 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1167 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1168 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1169 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1170 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1171 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001172 seq_printf(m, "Down threshold: %d%%\n",
1173 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001174
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001175 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001176 rp_state_cap >> 16) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001177 max_freq *= (IS_GEN9_BC(dev_priv) ||
1178 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001179 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001180 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001181
1182 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001183 max_freq *= (IS_GEN9_BC(dev_priv) ||
1184 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001185 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001186 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001187
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001188 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001189 rp_state_cap >> 0) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001190 max_freq *= (IS_GEN9_BC(dev_priv) ||
1191 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001192 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001193 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001194 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001195 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001196
Chris Wilsond86ed342015-04-27 13:41:19 +01001197 seq_printf(m, "Current freq: %d MHz\n",
1198 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1199 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001200 seq_printf(m, "Idle freq: %d MHz\n",
1201 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001202 seq_printf(m, "Min freq: %d MHz\n",
1203 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001204 seq_printf(m, "Boost freq: %d MHz\n",
1205 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001206 seq_printf(m, "Max freq: %d MHz\n",
1207 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1208 seq_printf(m,
1209 "efficient (RPe) frequency: %d MHz\n",
1210 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001211 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001212 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001213 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001214
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001215 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
Mika Kahola1170f282015-09-25 14:00:32 +03001216 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1217 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1218
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001219 intel_runtime_pm_put(dev_priv);
1220 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001221}
1222
Ben Widawskyd6369512016-09-20 16:54:32 +03001223static void i915_instdone_info(struct drm_i915_private *dev_priv,
1224 struct seq_file *m,
1225 struct intel_instdone *instdone)
1226{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001227 int slice;
1228 int subslice;
1229
Ben Widawskyd6369512016-09-20 16:54:32 +03001230 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1231 instdone->instdone);
1232
1233 if (INTEL_GEN(dev_priv) <= 3)
1234 return;
1235
1236 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1237 instdone->slice_common);
1238
1239 if (INTEL_GEN(dev_priv) <= 6)
1240 return;
1241
Ben Widawskyf9e61372016-09-20 16:54:33 +03001242 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1243 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1244 slice, subslice, instdone->sampler[slice][subslice]);
1245
1246 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1247 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1248 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001249}
1250
Chris Wilsonf6544492015-01-26 18:03:04 +02001251static int i915_hangcheck_info(struct seq_file *m, void *unused)
1252{
David Weinehall36cdd012016-08-22 13:59:31 +03001253 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001254 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001255 u64 acthd[I915_NUM_ENGINES];
1256 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001257 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001258 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001259
Chris Wilson8af29b02016-09-09 14:11:47 +01001260 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001261 seq_puts(m, "Wedged\n");
1262 if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
1263 seq_puts(m, "Reset in progress: struct_mutex backoff\n");
1264 if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
1265 seq_puts(m, "Reset in progress: reset handoff to waiter\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001266 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001267 seq_puts(m, "Waiter holding struct mutex\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001268 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001269 seq_puts(m, "struct_mutex blocked for reset\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001270
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001271 if (!i915_modparams.enable_hangcheck) {
Chris Wilson8c185ec2017-03-16 17:13:02 +00001272 seq_puts(m, "Hangcheck disabled\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001273 return 0;
1274 }
1275
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001276 intel_runtime_pm_get(dev_priv);
1277
Akash Goel3b3f1652016-10-13 22:44:48 +05301278 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001279 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001280 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001281 }
1282
Akash Goel3b3f1652016-10-13 22:44:48 +05301283 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001284
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001285 intel_runtime_pm_put(dev_priv);
1286
Chris Wilson8352aea2017-03-03 09:00:56 +00001287 if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
1288 seq_printf(m, "Hangcheck active, timer fires in %dms\n",
Chris Wilsonf6544492015-01-26 18:03:04 +02001289 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1290 jiffies));
Chris Wilson8352aea2017-03-03 09:00:56 +00001291 else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
1292 seq_puts(m, "Hangcheck active, work pending\n");
1293 else
1294 seq_puts(m, "Hangcheck inactive\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001295
Chris Wilsonf73b5672017-03-02 15:03:56 +00001296 seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));
1297
Akash Goel3b3f1652016-10-13 22:44:48 +05301298 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001299 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1300 struct rb_node *rb;
1301
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001302 seq_printf(m, "%s:\n", engine->name);
Chris Wilsonf73b5672017-03-02 15:03:56 +00001303 seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001304 engine->hangcheck.seqno, seqno[id],
Chris Wilsonf73b5672017-03-02 15:03:56 +00001305 intel_engine_last_submit(engine),
1306 engine->timeline->inflight_seqnos);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001307 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
Chris Wilson83348ba2016-08-09 17:47:51 +01001308 yesno(intel_engine_has_waiter(engine)),
1309 yesno(test_bit(engine->id,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001310 &dev_priv->gpu_error.missed_irq_rings)),
1311 yesno(engine->hangcheck.stalled));
1312
Chris Wilson61d3dc72017-03-03 19:08:24 +00001313 spin_lock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001314 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08001315 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson33f53712016-10-04 21:11:32 +01001316
1317 seq_printf(m, "\t%s [%d] waiting for %x\n",
1318 w->tsk->comm, w->tsk->pid, w->seqno);
1319 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001320 spin_unlock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001321
Chris Wilsonf6544492015-01-26 18:03:04 +02001322 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001323 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001324 (long long)acthd[id]);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001325 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1326 hangcheck_action_to_str(engine->hangcheck.action),
1327 engine->hangcheck.action,
1328 jiffies_to_msecs(jiffies -
1329 engine->hangcheck.action_timestamp));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001330
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001331 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001332 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001333
Ben Widawskyd6369512016-09-20 16:54:32 +03001334 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001335
Ben Widawskyd6369512016-09-20 16:54:32 +03001336 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001337
Ben Widawskyd6369512016-09-20 16:54:32 +03001338 i915_instdone_info(dev_priv, m,
1339 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001340 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001341 }
1342
1343 return 0;
1344}
1345
Michel Thierry061d06a2017-06-20 10:57:49 +01001346static int i915_reset_info(struct seq_file *m, void *unused)
1347{
1348 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1349 struct i915_gpu_error *error = &dev_priv->gpu_error;
1350 struct intel_engine_cs *engine;
1351 enum intel_engine_id id;
1352
1353 seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));
1354
1355 for_each_engine(engine, dev_priv, id) {
1356 seq_printf(m, "%s = %u\n", engine->name,
1357 i915_reset_engine_count(error, engine));
1358 }
1359
1360 return 0;
1361}
1362
Ben Widawsky4d855292011-12-12 19:34:16 -08001363static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001364{
David Weinehall36cdd012016-08-22 13:59:31 +03001365 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001366 u32 rgvmodectl, rstdbyctl;
1367 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001368
Ben Widawsky616fdb52011-10-05 11:44:54 -07001369 rgvmodectl = I915_READ(MEMMODECTL);
1370 rstdbyctl = I915_READ(RSTDBYCTL);
1371 crstandvid = I915_READ16(CRSTANDVID);
1372
Jani Nikula742f4912015-09-03 11:16:09 +03001373 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001374 seq_printf(m, "Boost freq: %d\n",
1375 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1376 MEMMODE_BOOST_FREQ_SHIFT);
1377 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001378 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001379 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001380 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001381 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001382 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001383 seq_printf(m, "Starting frequency: P%d\n",
1384 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001385 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001386 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001387 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1388 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1389 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1390 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001391 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001392 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001393 switch (rstdbyctl & RSX_STATUS_MASK) {
1394 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001395 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001396 break;
1397 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001398 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001399 break;
1400 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001401 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001402 break;
1403 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001404 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001405 break;
1406 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001407 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001408 break;
1409 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001410 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001411 break;
1412 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001413 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001414 break;
1415 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001416
1417 return 0;
1418}
1419
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001420static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001421{
Chris Wilson233ebf52017-03-23 10:19:44 +00001422 struct drm_i915_private *i915 = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001423 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsond2dc94b2017-03-23 10:19:41 +00001424 unsigned int tmp;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001425
Chris Wilsond7a133d2017-09-07 14:44:41 +01001426 seq_printf(m, "user.bypass_count = %u\n",
1427 i915->uncore.user_forcewake.count);
1428
Chris Wilson233ebf52017-03-23 10:19:44 +00001429 for_each_fw_domain(fw_domain, i915, tmp)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001430 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001431 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilson233ebf52017-03-23 10:19:44 +00001432 READ_ONCE(fw_domain->wake_count));
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001433
1434 return 0;
1435}
1436
Mika Kuoppala13628772017-03-15 17:43:02 +02001437static void print_rc6_res(struct seq_file *m,
1438 const char *title,
1439 const i915_reg_t reg)
1440{
1441 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1442
1443 seq_printf(m, "%s %u (%llu us)\n",
1444 title, I915_READ(reg),
1445 intel_rc6_residency_us(dev_priv, reg));
1446}
1447
Deepak S669ab5a2014-01-10 15:18:26 +05301448static int vlv_drpc_info(struct seq_file *m)
1449{
David Weinehall36cdd012016-08-22 13:59:31 +03001450 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001451 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301452
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001453 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301454 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1455 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1456
1457 seq_printf(m, "Video Turbo Mode: %s\n",
1458 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1459 seq_printf(m, "Turbo enabled: %s\n",
1460 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1461 seq_printf(m, "HW control enabled: %s\n",
1462 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1463 seq_printf(m, "SW control enabled: %s\n",
1464 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1465 GEN6_RP_MEDIA_SW_MODE));
1466 seq_printf(m, "RC6 Enabled: %s\n",
1467 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1468 GEN6_RC_CTL_EI_MODE(1))));
1469 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001470 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301471 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001472 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301473
Mika Kuoppala13628772017-03-15 17:43:02 +02001474 print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
1475 print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
Imre Deak9cc19be2014-04-14 20:24:24 +03001476
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001477 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301478}
1479
Ben Widawsky4d855292011-12-12 19:34:16 -08001480static int gen6_drpc_info(struct seq_file *m)
1481{
David Weinehall36cdd012016-08-22 13:59:31 +03001482 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001483 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301484 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001485 unsigned forcewake_count;
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001486 int count = 0;
Ben Widawsky4d855292011-12-12 19:34:16 -08001487
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001488 forcewake_count = READ_ONCE(dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001489 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001490 seq_puts(m, "RC information inaccurate because somebody "
1491 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001492 } else {
1493 /* NB: we cannot use forcewake, else we read the wrong values */
1494 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1495 udelay(10);
1496 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1497 }
1498
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001499 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001500 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001501
1502 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1503 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001504 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301505 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1506 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1507 }
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001508
Ben Widawsky44cbd332012-11-06 14:36:36 +00001509 mutex_lock(&dev_priv->rps.hw_lock);
1510 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1511 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001512
1513 seq_printf(m, "Video Turbo Mode: %s\n",
1514 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1515 seq_printf(m, "HW control enabled: %s\n",
1516 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1517 seq_printf(m, "SW control enabled: %s\n",
1518 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1519 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001520 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001521 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1522 seq_printf(m, "RC6 Enabled: %s\n",
1523 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001524 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301525 seq_printf(m, "Render Well Gating Enabled: %s\n",
1526 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1527 seq_printf(m, "Media Well Gating Enabled: %s\n",
1528 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1529 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001530 seq_printf(m, "Deep RC6 Enabled: %s\n",
1531 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1532 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1533 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001534 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001535 switch (gt_core_status & GEN6_RCn_MASK) {
1536 case GEN6_RC0:
1537 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001538 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001539 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001540 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001541 break;
1542 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001543 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001544 break;
1545 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001546 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001547 break;
1548 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001549 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001550 break;
1551 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001552 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001553 break;
1554 }
1555
1556 seq_printf(m, "Core Power Down: %s\n",
1557 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001558 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301559 seq_printf(m, "Render Power Well: %s\n",
1560 (gen9_powergate_status &
1561 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1562 seq_printf(m, "Media Power Well: %s\n",
1563 (gen9_powergate_status &
1564 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1565 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001566
1567 /* Not exactly sure what this is */
Mika Kuoppala13628772017-03-15 17:43:02 +02001568 print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
1569 GEN6_GT_GFX_RC6_LOCKED);
1570 print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
1571 print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
1572 print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
Ben Widawskycce66a22012-03-27 18:59:38 -07001573
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001574 seq_printf(m, "RC6 voltage: %dmV\n",
1575 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1576 seq_printf(m, "RC6+ voltage: %dmV\n",
1577 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1578 seq_printf(m, "RC6++ voltage: %dmV\n",
1579 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301580 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001581}
1582
1583static int i915_drpc_info(struct seq_file *m, void *unused)
1584{
David Weinehall36cdd012016-08-22 13:59:31 +03001585 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001586 int err;
1587
1588 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001589
David Weinehall36cdd012016-08-22 13:59:31 +03001590 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001591 err = vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001592 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001593 err = gen6_drpc_info(m);
Ben Widawsky4d855292011-12-12 19:34:16 -08001594 else
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001595 err = ironlake_drpc_info(m);
1596
1597 intel_runtime_pm_put(dev_priv);
1598
1599 return err;
Ben Widawsky4d855292011-12-12 19:34:16 -08001600}
1601
Daniel Vetter9a851782015-06-18 10:30:22 +02001602static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1603{
David Weinehall36cdd012016-08-22 13:59:31 +03001604 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001605
1606 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1607 dev_priv->fb_tracking.busy_bits);
1608
1609 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1610 dev_priv->fb_tracking.flip_bits);
1611
1612 return 0;
1613}
1614
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001615static int i915_fbc_status(struct seq_file *m, void *unused)
1616{
David Weinehall36cdd012016-08-22 13:59:31 +03001617 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001618
David Weinehall36cdd012016-08-22 13:59:31 +03001619 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001620 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001621 return 0;
1622 }
1623
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001624 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001625 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001626
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001627 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001628 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001629 else
1630 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001631 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001632
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03001633 if (intel_fbc_is_active(dev_priv)) {
1634 u32 mask;
1635
1636 if (INTEL_GEN(dev_priv) >= 8)
1637 mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
1638 else if (INTEL_GEN(dev_priv) >= 7)
1639 mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
1640 else if (INTEL_GEN(dev_priv) >= 5)
1641 mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
1642 else if (IS_G4X(dev_priv))
1643 mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
1644 else
1645 mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
1646 FBC_STAT_COMPRESSED);
1647
1648 seq_printf(m, "Compressing: %s\n", yesno(mask));
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001649 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001650
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001651 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001652 intel_runtime_pm_put(dev_priv);
1653
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001654 return 0;
1655}
1656
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001657static int i915_fbc_false_color_get(void *data, u64 *val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001658{
David Weinehall36cdd012016-08-22 13:59:31 +03001659 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001660
David Weinehall36cdd012016-08-22 13:59:31 +03001661 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001662 return -ENODEV;
1663
Rodrigo Vivida46f932014-08-01 02:04:45 -07001664 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001665
1666 return 0;
1667}
1668
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001669static int i915_fbc_false_color_set(void *data, u64 val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001670{
David Weinehall36cdd012016-08-22 13:59:31 +03001671 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001672 u32 reg;
1673
David Weinehall36cdd012016-08-22 13:59:31 +03001674 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001675 return -ENODEV;
1676
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001677 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001678
1679 reg = I915_READ(ILK_DPFC_CONTROL);
1680 dev_priv->fbc.false_color = val;
1681
1682 I915_WRITE(ILK_DPFC_CONTROL, val ?
1683 (reg | FBC_CTL_FALSE_COLOR) :
1684 (reg & ~FBC_CTL_FALSE_COLOR));
1685
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001686 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001687 return 0;
1688}
1689
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001690DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
1691 i915_fbc_false_color_get, i915_fbc_false_color_set,
Rodrigo Vivida46f932014-08-01 02:04:45 -07001692 "%llu\n");
1693
Paulo Zanoni92d44622013-05-31 16:33:24 -03001694static int i915_ips_status(struct seq_file *m, void *unused)
1695{
David Weinehall36cdd012016-08-22 13:59:31 +03001696 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001697
David Weinehall36cdd012016-08-22 13:59:31 +03001698 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001699 seq_puts(m, "not supported\n");
1700 return 0;
1701 }
1702
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001703 intel_runtime_pm_get(dev_priv);
1704
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001705 seq_printf(m, "Enabled by kernel parameter: %s\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001706 yesno(i915_modparams.enable_ips));
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001707
David Weinehall36cdd012016-08-22 13:59:31 +03001708 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001709 seq_puts(m, "Currently: unknown\n");
1710 } else {
1711 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1712 seq_puts(m, "Currently: enabled\n");
1713 else
1714 seq_puts(m, "Currently: disabled\n");
1715 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001716
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001717 intel_runtime_pm_put(dev_priv);
1718
Paulo Zanoni92d44622013-05-31 16:33:24 -03001719 return 0;
1720}
1721
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001722static int i915_sr_status(struct seq_file *m, void *unused)
1723{
David Weinehall36cdd012016-08-22 13:59:31 +03001724 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001725 bool sr_enabled = false;
1726
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001727 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001728 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001729
Chris Wilson7342a722017-03-09 14:20:49 +00001730 if (INTEL_GEN(dev_priv) >= 9)
1731 /* no global SR status; inspect per-plane WM */;
1732 else if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001733 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Jani Nikulac0f86832016-12-07 12:13:04 +02001734 else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
David Weinehall36cdd012016-08-22 13:59:31 +03001735 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001736 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001737 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001738 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001739 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001740 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001741 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001742 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001743
Chris Wilson9c870d02016-10-24 13:42:15 +01001744 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001745 intel_runtime_pm_put(dev_priv);
1746
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001747 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001748
1749 return 0;
1750}
1751
Jesse Barnes7648fa92010-05-20 14:28:11 -07001752static int i915_emon_status(struct seq_file *m, void *unused)
1753{
David Weinehall36cdd012016-08-22 13:59:31 +03001754 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1755 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001756 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001757 int ret;
1758
David Weinehall36cdd012016-08-22 13:59:31 +03001759 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001760 return -ENODEV;
1761
Chris Wilsonde227ef2010-07-03 07:58:38 +01001762 ret = mutex_lock_interruptible(&dev->struct_mutex);
1763 if (ret)
1764 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001765
1766 temp = i915_mch_val(dev_priv);
1767 chipset = i915_chipset_val(dev_priv);
1768 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001769 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001770
1771 seq_printf(m, "GMCH temp: %ld\n", temp);
1772 seq_printf(m, "Chipset power: %ld\n", chipset);
1773 seq_printf(m, "GFX power: %ld\n", gfx);
1774 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1775
1776 return 0;
1777}
1778
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001779static int i915_ring_freq_table(struct seq_file *m, void *unused)
1780{
David Weinehall36cdd012016-08-22 13:59:31 +03001781 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001782 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001783 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301784 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001785
Carlos Santa26310342016-08-17 12:30:41 -07001786 if (!HAS_LLC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001787 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001788 return 0;
1789 }
1790
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001791 intel_runtime_pm_get(dev_priv);
1792
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001793 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001794 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001795 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001796
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001797 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301798 /* Convert GT frequency to 50 HZ units */
1799 min_gpu_freq =
1800 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1801 max_gpu_freq =
1802 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1803 } else {
1804 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1805 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1806 }
1807
Damien Lespiau267f0c92013-06-24 22:59:48 +01001808 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001809
Akash Goelf936ec32015-06-29 14:50:22 +05301810 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001811 ia_freq = gpu_freq;
1812 sandybridge_pcode_read(dev_priv,
1813 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1814 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001815 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301816 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001817 (IS_GEN9_BC(dev_priv) ||
1818 IS_CANNONLAKE(dev_priv) ?
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001819 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001820 ((ia_freq >> 0) & 0xff) * 100,
1821 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001822 }
1823
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001824 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001825
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001826out:
1827 intel_runtime_pm_put(dev_priv);
1828 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001829}
1830
Chris Wilson44834a62010-08-19 16:09:23 +01001831static int i915_opregion(struct seq_file *m, void *unused)
1832{
David Weinehall36cdd012016-08-22 13:59:31 +03001833 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1834 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001835 struct intel_opregion *opregion = &dev_priv->opregion;
1836 int ret;
1837
1838 ret = mutex_lock_interruptible(&dev->struct_mutex);
1839 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001840 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001841
Jani Nikula2455a8e2015-12-14 12:50:53 +02001842 if (opregion->header)
1843 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001844
1845 mutex_unlock(&dev->struct_mutex);
1846
Daniel Vetter0d38f002012-04-21 22:49:10 +02001847out:
Chris Wilson44834a62010-08-19 16:09:23 +01001848 return 0;
1849}
1850
Jani Nikulaada8f952015-12-15 13:17:12 +02001851static int i915_vbt(struct seq_file *m, void *unused)
1852{
David Weinehall36cdd012016-08-22 13:59:31 +03001853 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001854
1855 if (opregion->vbt)
1856 seq_write(m, opregion->vbt, opregion->vbt_size);
1857
1858 return 0;
1859}
1860
Chris Wilson37811fc2010-08-25 22:45:57 +01001861static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1862{
David Weinehall36cdd012016-08-22 13:59:31 +03001863 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1864 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301865 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001866 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001867 int ret;
1868
1869 ret = mutex_lock_interruptible(&dev->struct_mutex);
1870 if (ret)
1871 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001872
Daniel Vetter06957262015-08-10 13:34:08 +02001873#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter346fb4e2017-07-06 15:00:20 +02001874 if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
David Weinehall36cdd012016-08-22 13:59:31 +03001875 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001876
Chris Wilson25bcce92016-07-02 15:36:00 +01001877 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1878 fbdev_fb->base.width,
1879 fbdev_fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001880 fbdev_fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001881 fbdev_fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001882 fbdev_fb->base.modifier,
Chris Wilson25bcce92016-07-02 15:36:00 +01001883 drm_framebuffer_read_refcount(&fbdev_fb->base));
1884 describe_obj(m, fbdev_fb->obj);
1885 seq_putc(m, '\n');
1886 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001887#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001888
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001889 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001890 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301891 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1892 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001893 continue;
1894
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001895 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001896 fb->base.width,
1897 fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001898 fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001899 fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001900 fb->base.modifier,
Dave Airlie747a5982016-04-15 15:10:35 +10001901 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001902 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001903 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001904 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001905 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001906 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001907
1908 return 0;
1909}
1910
Chris Wilson7e37f882016-08-02 22:50:21 +01001911static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001912{
Chris Wilsonfe085f12017-03-21 10:25:52 +00001913 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
1914 ring->space, ring->head, ring->tail);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001915}
1916
Ben Widawskye76d3632011-03-19 18:14:29 -07001917static int i915_context_status(struct seq_file *m, void *unused)
1918{
David Weinehall36cdd012016-08-22 13:59:31 +03001919 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1920 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001921 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001922 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301923 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001924 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001925
Daniel Vetterf3d28872014-05-29 23:23:08 +02001926 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001927 if (ret)
1928 return ret;
1929
Chris Wilson829a0af2017-06-20 12:05:45 +01001930 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001931 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001932 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001933 struct task_struct *task;
1934
Chris Wilsonc84455b2016-08-15 10:49:08 +01001935 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001936 if (task) {
1937 seq_printf(m, "(%s [%d]) ",
1938 task->comm, task->pid);
1939 put_task_struct(task);
1940 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001941 } else if (IS_ERR(ctx->file_priv)) {
1942 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001943 } else {
1944 seq_puts(m, "(kernel) ");
1945 }
1946
Chris Wilsonbca44d82016-05-24 14:53:41 +01001947 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1948 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001949
Akash Goel3b3f1652016-10-13 22:44:48 +05301950 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01001951 struct intel_context *ce = &ctx->engine[engine->id];
1952
1953 seq_printf(m, "%s: ", engine->name);
1954 seq_putc(m, ce->initialised ? 'I' : 'i');
1955 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001956 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001957 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01001958 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001959 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001960 }
1961
Ben Widawskya33afea2013-09-17 21:12:45 -07001962 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001963 }
1964
Daniel Vetterf3d28872014-05-29 23:23:08 +02001965 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001966
1967 return 0;
1968}
1969
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001970static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01001971 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001972 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001973{
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001974 struct i915_vma *vma = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001975 struct page *page;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001976 int j;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001977
Chris Wilson7069b142016-04-28 09:56:52 +01001978 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
1979
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001980 if (!vma) {
1981 seq_puts(m, "\tFake context\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001982 return;
1983 }
1984
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001985 if (vma->flags & I915_VMA_GLOBAL_BIND)
1986 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001987 i915_ggtt_offset(vma));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001988
Chris Wilsona4f5ea62016-10-28 13:58:35 +01001989 if (i915_gem_object_pin_pages(vma->obj)) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001990 seq_puts(m, "\tFailed to get pages for context object\n\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001991 return;
1992 }
1993
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001994 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
1995 if (page) {
1996 u32 *reg_state = kmap_atomic(page);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001997
1998 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001999 seq_printf(m,
2000 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2001 j * 4,
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002002 reg_state[j], reg_state[j + 1],
2003 reg_state[j + 2], reg_state[j + 3]);
2004 }
2005 kunmap_atomic(reg_state);
2006 }
2007
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002008 i915_gem_object_unpin_pages(vma->obj);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002009 seq_putc(m, '\n');
2010}
2011
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002012static int i915_dump_lrc(struct seq_file *m, void *unused)
2013{
David Weinehall36cdd012016-08-22 13:59:31 +03002014 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2015 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002016 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002017 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302018 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002019 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002020
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002021 if (!i915_modparams.enable_execlists) {
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002022 seq_printf(m, "Logical Ring Contexts are disabled\n");
2023 return 0;
2024 }
2025
2026 ret = mutex_lock_interruptible(&dev->struct_mutex);
2027 if (ret)
2028 return ret;
2029
Chris Wilson829a0af2017-06-20 12:05:45 +01002030 list_for_each_entry(ctx, &dev_priv->contexts.list, link)
Akash Goel3b3f1652016-10-13 22:44:48 +05302031 for_each_engine(engine, dev_priv, id)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002032 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002033
2034 mutex_unlock(&dev->struct_mutex);
2035
2036 return 0;
2037}
2038
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002039static const char *swizzle_string(unsigned swizzle)
2040{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002041 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002042 case I915_BIT_6_SWIZZLE_NONE:
2043 return "none";
2044 case I915_BIT_6_SWIZZLE_9:
2045 return "bit9";
2046 case I915_BIT_6_SWIZZLE_9_10:
2047 return "bit9/bit10";
2048 case I915_BIT_6_SWIZZLE_9_11:
2049 return "bit9/bit11";
2050 case I915_BIT_6_SWIZZLE_9_10_11:
2051 return "bit9/bit10/bit11";
2052 case I915_BIT_6_SWIZZLE_9_17:
2053 return "bit9/bit17";
2054 case I915_BIT_6_SWIZZLE_9_10_17:
2055 return "bit9/bit10/bit17";
2056 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002057 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002058 }
2059
2060 return "bug";
2061}
2062
2063static int i915_swizzle_info(struct seq_file *m, void *data)
2064{
David Weinehall36cdd012016-08-22 13:59:31 +03002065 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002066
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002067 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002068
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002069 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2070 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2071 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2072 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2073
David Weinehall36cdd012016-08-22 13:59:31 +03002074 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002075 seq_printf(m, "DDC = 0x%08x\n",
2076 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002077 seq_printf(m, "DDC2 = 0x%08x\n",
2078 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002079 seq_printf(m, "C0DRB3 = 0x%04x\n",
2080 I915_READ16(C0DRB3));
2081 seq_printf(m, "C1DRB3 = 0x%04x\n",
2082 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03002083 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002084 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2085 I915_READ(MAD_DIMM_C0));
2086 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2087 I915_READ(MAD_DIMM_C1));
2088 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2089 I915_READ(MAD_DIMM_C2));
2090 seq_printf(m, "TILECTL = 0x%08x\n",
2091 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002092 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002093 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2094 I915_READ(GAMTARBMODE));
2095 else
2096 seq_printf(m, "ARB_MODE = 0x%08x\n",
2097 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002098 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2099 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002100 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002101
2102 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2103 seq_puts(m, "L-shaped memory detected\n");
2104
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002105 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002106
2107 return 0;
2108}
2109
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002110static int per_file_ctx(int id, void *ptr, void *data)
2111{
Chris Wilsone2efd132016-05-24 14:53:34 +01002112 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002113 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002114 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2115
2116 if (!ppgtt) {
2117 seq_printf(m, " no ppgtt for context %d\n",
2118 ctx->user_handle);
2119 return 0;
2120 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002121
Oscar Mateof83d6512014-05-22 14:13:38 +01002122 if (i915_gem_context_is_default(ctx))
2123 seq_puts(m, " default context:\n");
2124 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002125 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002126 ppgtt->debug_dump(ppgtt, m);
2127
2128 return 0;
2129}
2130
David Weinehall36cdd012016-08-22 13:59:31 +03002131static void gen8_ppgtt_info(struct seq_file *m,
2132 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002133{
Ben Widawsky77df6772013-11-02 21:07:30 -07002134 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302135 struct intel_engine_cs *engine;
2136 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002137 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002138
Ben Widawsky77df6772013-11-02 21:07:30 -07002139 if (!ppgtt)
2140 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002141
Akash Goel3b3f1652016-10-13 22:44:48 +05302142 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002143 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002144 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002145 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002146 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002147 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002148 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002149 }
2150 }
2151}
2152
David Weinehall36cdd012016-08-22 13:59:31 +03002153static void gen6_ppgtt_info(struct seq_file *m,
2154 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002155{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002156 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302157 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002158
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002159 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002160 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2161
Akash Goel3b3f1652016-10-13 22:44:48 +05302162 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002163 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002164 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002165 seq_printf(m, "GFX_MODE: 0x%08x\n",
2166 I915_READ(RING_MODE_GEN7(engine)));
2167 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2168 I915_READ(RING_PP_DIR_BASE(engine)));
2169 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2170 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2171 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2172 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002173 }
2174 if (dev_priv->mm.aliasing_ppgtt) {
2175 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2176
Damien Lespiau267f0c92013-06-24 22:59:48 +01002177 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002178 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002179
Ben Widawsky87d60b62013-12-06 14:11:29 -08002180 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002181 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002182
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002183 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002184}
2185
2186static int i915_ppgtt_info(struct seq_file *m, void *data)
2187{
David Weinehall36cdd012016-08-22 13:59:31 +03002188 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2189 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002190 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002191 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002192
Chris Wilson637ee292016-08-22 14:28:20 +01002193 mutex_lock(&dev->filelist_mutex);
2194 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002195 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002196 goto out_unlock;
2197
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002198 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002199
David Weinehall36cdd012016-08-22 13:59:31 +03002200 if (INTEL_GEN(dev_priv) >= 8)
2201 gen8_ppgtt_info(m, dev_priv);
2202 else if (INTEL_GEN(dev_priv) >= 6)
2203 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002204
Michel Thierryea91e402015-07-29 17:23:57 +01002205 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2206 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002207 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002208
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002209 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002210 if (!task) {
2211 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002212 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002213 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002214 seq_printf(m, "\nproc: %s\n", task->comm);
2215 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002216 idr_for_each(&file_priv->context_idr, per_file_ctx,
2217 (void *)(unsigned long)m);
2218 }
2219
Chris Wilson637ee292016-08-22 14:28:20 +01002220out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002221 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002222 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002223out_unlock:
2224 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002225 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002226}
2227
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002228static int count_irq_waiters(struct drm_i915_private *i915)
2229{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002230 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302231 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002232 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002233
Akash Goel3b3f1652016-10-13 22:44:48 +05302234 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002235 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002236
2237 return count;
2238}
2239
Chris Wilson7466c292016-08-15 09:49:33 +01002240static const char *rps_power_to_str(unsigned int power)
2241{
2242 static const char * const strings[] = {
2243 [LOW_POWER] = "low power",
2244 [BETWEEN] = "mixed",
2245 [HIGH_POWER] = "high power",
2246 };
2247
2248 if (power >= ARRAY_SIZE(strings) || !strings[power])
2249 return "unknown";
2250
2251 return strings[power];
2252}
2253
Chris Wilson1854d5c2015-04-07 16:20:32 +01002254static int i915_rps_boost_info(struct seq_file *m, void *data)
2255{
David Weinehall36cdd012016-08-22 13:59:31 +03002256 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2257 struct drm_device *dev = &dev_priv->drm;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002258 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002259
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002260 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002261 seq_printf(m, "GPU busy? %s [%d requests]\n",
2262 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002263 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002264 seq_printf(m, "Boosts outstanding? %d\n",
2265 atomic_read(&dev_priv->rps.num_waiters));
Chris Wilson7466c292016-08-15 09:49:33 +01002266 seq_printf(m, "Frequency requested %d\n",
2267 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2268 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002269 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2270 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2271 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2272 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002273 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2274 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2275 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2276 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002277
2278 mutex_lock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002279 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2280 struct drm_i915_file_private *file_priv = file->driver_priv;
2281 struct task_struct *task;
2282
2283 rcu_read_lock();
2284 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002285 seq_printf(m, "%s [%d]: %d boosts\n",
Chris Wilson1854d5c2015-04-07 16:20:32 +01002286 task ? task->comm : "<unknown>",
2287 task ? task->pid : -1,
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002288 atomic_read(&file_priv->rps.boosts));
Chris Wilson1854d5c2015-04-07 16:20:32 +01002289 rcu_read_unlock();
2290 }
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002291 seq_printf(m, "Kernel (anonymous) boosts: %d\n",
2292 atomic_read(&dev_priv->rps.boosts));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002293 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002294
Chris Wilson7466c292016-08-15 09:49:33 +01002295 if (INTEL_GEN(dev_priv) >= 6 &&
2296 dev_priv->rps.enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002297 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002298 u32 rpup, rpupei;
2299 u32 rpdown, rpdownei;
2300
2301 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2302 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2303 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2304 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2305 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2306 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2307
2308 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2309 rps_power_to_str(dev_priv->rps.power));
2310 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002311 rpup && rpupei ? 100 * rpup / rpupei : 0,
Chris Wilson7466c292016-08-15 09:49:33 +01002312 dev_priv->rps.up_threshold);
2313 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002314 rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
Chris Wilson7466c292016-08-15 09:49:33 +01002315 dev_priv->rps.down_threshold);
2316 } else {
2317 seq_puts(m, "\nRPS Autotuning inactive\n");
2318 }
2319
Chris Wilson8d3afd72015-05-21 21:01:47 +01002320 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002321}
2322
Ben Widawsky63573eb2013-07-04 11:02:07 -07002323static int i915_llc(struct seq_file *m, void *data)
2324{
David Weinehall36cdd012016-08-22 13:59:31 +03002325 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002326 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002327
David Weinehall36cdd012016-08-22 13:59:31 +03002328 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002329 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2330 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002331
2332 return 0;
2333}
2334
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002335static int i915_huc_load_status_info(struct seq_file *m, void *data)
2336{
2337 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2338 struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
2339
2340 if (!HAS_HUC_UCODE(dev_priv))
2341 return 0;
2342
2343 seq_puts(m, "HuC firmware status:\n");
2344 seq_printf(m, "\tpath: %s\n", huc_fw->path);
2345 seq_printf(m, "\tfetch: %s\n",
2346 intel_uc_fw_status_repr(huc_fw->fetch_status));
2347 seq_printf(m, "\tload: %s\n",
2348 intel_uc_fw_status_repr(huc_fw->load_status));
2349 seq_printf(m, "\tversion wanted: %d.%d\n",
2350 huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
2351 seq_printf(m, "\tversion found: %d.%d\n",
2352 huc_fw->major_ver_found, huc_fw->minor_ver_found);
2353 seq_printf(m, "\theader: offset is %d; size = %d\n",
2354 huc_fw->header_offset, huc_fw->header_size);
2355 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2356 huc_fw->ucode_offset, huc_fw->ucode_size);
2357 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2358 huc_fw->rsa_offset, huc_fw->rsa_size);
2359
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302360 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002361 seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302362 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002363
2364 return 0;
2365}
2366
Alex Daifdf5d352015-08-12 15:43:37 +01002367static int i915_guc_load_status_info(struct seq_file *m, void *data)
2368{
David Weinehall36cdd012016-08-22 13:59:31 +03002369 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002370 struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
Alex Daifdf5d352015-08-12 15:43:37 +01002371 u32 tmp, i;
2372
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002373 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002374 return 0;
2375
2376 seq_printf(m, "GuC firmware status:\n");
2377 seq_printf(m, "\tpath: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002378 guc_fw->path);
Alex Daifdf5d352015-08-12 15:43:37 +01002379 seq_printf(m, "\tfetch: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002380 intel_uc_fw_status_repr(guc_fw->fetch_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002381 seq_printf(m, "\tload: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002382 intel_uc_fw_status_repr(guc_fw->load_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002383 seq_printf(m, "\tversion wanted: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002384 guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
Alex Daifdf5d352015-08-12 15:43:37 +01002385 seq_printf(m, "\tversion found: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002386 guc_fw->major_ver_found, guc_fw->minor_ver_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002387 seq_printf(m, "\theader: offset is %d; size = %d\n",
2388 guc_fw->header_offset, guc_fw->header_size);
2389 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2390 guc_fw->ucode_offset, guc_fw->ucode_size);
2391 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2392 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002393
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302394 intel_runtime_pm_get(dev_priv);
2395
Alex Daifdf5d352015-08-12 15:43:37 +01002396 tmp = I915_READ(GUC_STATUS);
2397
2398 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2399 seq_printf(m, "\tBootrom status = 0x%x\n",
2400 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2401 seq_printf(m, "\tuKernel status = 0x%x\n",
2402 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2403 seq_printf(m, "\tMIA Core status = 0x%x\n",
2404 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2405 seq_puts(m, "\nScratch registers:\n");
2406 for (i = 0; i < 16; i++)
2407 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2408
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302409 intel_runtime_pm_put(dev_priv);
2410
Alex Daifdf5d352015-08-12 15:43:37 +01002411 return 0;
2412}
2413
Akash Goel5aa1ee42016-10-12 21:54:36 +05302414static void i915_guc_log_info(struct seq_file *m,
2415 struct drm_i915_private *dev_priv)
2416{
2417 struct intel_guc *guc = &dev_priv->guc;
2418
2419 seq_puts(m, "\nGuC logging stats:\n");
2420
2421 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2422 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2423 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2424
2425 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2426 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2427 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2428
2429 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2430 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2431 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2432
2433 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2434 guc->log.flush_interrupt_count);
2435
2436 seq_printf(m, "\tCapture miss count: %u\n",
2437 guc->log.capture_miss_count);
2438}
2439
Dave Gordon8b417c22015-08-12 15:43:44 +01002440static void i915_guc_client_info(struct seq_file *m,
2441 struct drm_i915_private *dev_priv,
2442 struct i915_guc_client *client)
2443{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002444 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002445 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002446 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002447
Oscar Mateob09935a2017-03-22 10:39:53 -07002448 seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
2449 client->priority, client->stage_id, client->proc_desc_offset);
Michał Winiarski59db36c2017-09-14 12:51:23 +02002450 seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
2451 client->doorbell_id, client->doorbell_offset);
Dave Gordon8b417c22015-08-12 15:43:44 +01002452
Akash Goel3b3f1652016-10-13 22:44:48 +05302453 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002454 u64 submissions = client->submissions[id];
2455 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002456 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002457 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002458 }
2459 seq_printf(m, "\tTotal: %llu\n", tot);
2460}
2461
Oscar Mateoa8b93702017-05-10 15:04:51 +00002462static bool check_guc_submission(struct seq_file *m)
Dave Gordon8b417c22015-08-12 15:43:44 +01002463{
David Weinehall36cdd012016-08-22 13:59:31 +03002464 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson334636c2016-11-29 12:10:20 +00002465 const struct intel_guc *guc = &dev_priv->guc;
Dave Gordon8b417c22015-08-12 15:43:44 +01002466
Chris Wilson334636c2016-11-29 12:10:20 +00002467 if (!guc->execbuf_client) {
2468 seq_printf(m, "GuC submission %s\n",
2469 HAS_GUC_SCHED(dev_priv) ?
2470 "disabled" :
2471 "not supported");
Oscar Mateoa8b93702017-05-10 15:04:51 +00002472 return false;
Chris Wilson334636c2016-11-29 12:10:20 +00002473 }
Dave Gordon8b417c22015-08-12 15:43:44 +01002474
Oscar Mateoa8b93702017-05-10 15:04:51 +00002475 return true;
2476}
2477
Dave Gordon8b417c22015-08-12 15:43:44 +01002478static int i915_guc_info(struct seq_file *m, void *data)
2479{
2480 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2481 const struct intel_guc *guc = &dev_priv->guc;
Dave Gordon8b417c22015-08-12 15:43:44 +01002482
Oscar Mateoa8b93702017-05-10 15:04:51 +00002483 if (!check_guc_submission(m))
Dave Gordon8b417c22015-08-12 15:43:44 +01002484 return 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002485
Dave Gordon9636f6d2016-06-13 17:57:28 +01002486 seq_printf(m, "Doorbell map:\n");
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07002487 seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
Chris Wilson334636c2016-11-29 12:10:20 +00002488 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
Dave Gordon9636f6d2016-06-13 17:57:28 +01002489
Chris Wilson334636c2016-11-29 12:10:20 +00002490 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
2491 i915_guc_client_info(m, dev_priv, guc->execbuf_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002492
Akash Goel5aa1ee42016-10-12 21:54:36 +05302493 i915_guc_log_info(m, dev_priv);
2494
Dave Gordon8b417c22015-08-12 15:43:44 +01002495 /* Add more as required ... */
2496
2497 return 0;
2498}
2499
Oscar Mateoa8b93702017-05-10 15:04:51 +00002500static int i915_guc_stage_pool(struct seq_file *m, void *data)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002501{
David Weinehall36cdd012016-08-22 13:59:31 +03002502 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Oscar Mateoa8b93702017-05-10 15:04:51 +00002503 const struct intel_guc *guc = &dev_priv->guc;
2504 struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2505 struct i915_guc_client *client = guc->execbuf_client;
2506 unsigned int tmp;
2507 int index;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002508
Oscar Mateoa8b93702017-05-10 15:04:51 +00002509 if (!check_guc_submission(m))
Alex Dai4c7e77f2015-08-12 15:43:40 +01002510 return 0;
2511
Oscar Mateoa8b93702017-05-10 15:04:51 +00002512 for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
2513 struct intel_engine_cs *engine;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002514
Oscar Mateoa8b93702017-05-10 15:04:51 +00002515 if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
2516 continue;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002517
Oscar Mateoa8b93702017-05-10 15:04:51 +00002518 seq_printf(m, "GuC stage descriptor %u:\n", index);
2519 seq_printf(m, "\tIndex: %u\n", desc->stage_id);
2520 seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
2521 seq_printf(m, "\tPriority: %d\n", desc->priority);
2522 seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
2523 seq_printf(m, "\tEngines used: 0x%x\n",
2524 desc->engines_used);
2525 seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
2526 desc->db_trigger_phy,
2527 desc->db_trigger_cpu,
2528 desc->db_trigger_uk);
2529 seq_printf(m, "\tProcess descriptor: 0x%x\n",
2530 desc->process_desc);
Colin Ian King9a094852017-05-16 10:22:35 +01002531 seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
Oscar Mateoa8b93702017-05-10 15:04:51 +00002532 desc->wq_addr, desc->wq_size);
2533 seq_putc(m, '\n');
2534
2535 for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
2536 u32 guc_engine_id = engine->guc_id;
2537 struct guc_execlist_context *lrc =
2538 &desc->lrc[guc_engine_id];
2539
2540 seq_printf(m, "\t%s LRC:\n", engine->name);
2541 seq_printf(m, "\t\tContext desc: 0x%x\n",
2542 lrc->context_desc);
2543 seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
2544 seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
2545 seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
2546 seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
2547 seq_putc(m, '\n');
2548 }
Alex Dai4c7e77f2015-08-12 15:43:40 +01002549 }
2550
Oscar Mateoa8b93702017-05-10 15:04:51 +00002551 return 0;
2552}
2553
Alex Dai4c7e77f2015-08-12 15:43:40 +01002554static int i915_guc_log_dump(struct seq_file *m, void *data)
2555{
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002556 struct drm_info_node *node = m->private;
2557 struct drm_i915_private *dev_priv = node_to_i915(node);
2558 bool dump_load_err = !!node->info_ent->data;
2559 struct drm_i915_gem_object *obj = NULL;
2560 u32 *log;
2561 int i = 0;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002562
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002563 if (dump_load_err)
2564 obj = dev_priv->guc.load_err_log;
2565 else if (dev_priv->guc.log.vma)
2566 obj = dev_priv->guc.log.vma->obj;
2567
2568 if (!obj)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002569 return 0;
2570
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002571 log = i915_gem_object_pin_map(obj, I915_MAP_WC);
2572 if (IS_ERR(log)) {
2573 DRM_DEBUG("Failed to pin object\n");
2574 seq_puts(m, "(log data unaccessible)\n");
2575 return PTR_ERR(log);
Alex Dai4c7e77f2015-08-12 15:43:40 +01002576 }
2577
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002578 for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
2579 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2580 *(log + i), *(log + i + 1),
2581 *(log + i + 2), *(log + i + 3));
2582
Alex Dai4c7e77f2015-08-12 15:43:40 +01002583 seq_putc(m, '\n');
2584
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002585 i915_gem_object_unpin_map(obj);
2586
Alex Dai4c7e77f2015-08-12 15:43:40 +01002587 return 0;
2588}
2589
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302590static int i915_guc_log_control_get(void *data, u64 *val)
2591{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002592 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302593
2594 if (!dev_priv->guc.log.vma)
2595 return -EINVAL;
2596
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002597 *val = i915_modparams.guc_log_level;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302598
2599 return 0;
2600}
2601
2602static int i915_guc_log_control_set(void *data, u64 val)
2603{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002604 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302605 int ret;
2606
2607 if (!dev_priv->guc.log.vma)
2608 return -EINVAL;
2609
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002610 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302611 if (ret)
2612 return ret;
2613
2614 intel_runtime_pm_get(dev_priv);
2615 ret = i915_guc_log_control(dev_priv, val);
2616 intel_runtime_pm_put(dev_priv);
2617
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002618 mutex_unlock(&dev_priv->drm.struct_mutex);
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302619 return ret;
2620}
2621
2622DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2623 i915_guc_log_control_get, i915_guc_log_control_set,
2624 "%lld\n");
2625
Chris Wilsonb86bef202017-01-16 13:06:21 +00002626static const char *psr2_live_status(u32 val)
2627{
2628 static const char * const live_status[] = {
2629 "IDLE",
2630 "CAPTURE",
2631 "CAPTURE_FS",
2632 "SLEEP",
2633 "BUFON_FW",
2634 "ML_UP",
2635 "SU_STANDBY",
2636 "FAST_SLEEP",
2637 "DEEP_SLEEP",
2638 "BUF_ON",
2639 "TG_ON"
2640 };
2641
2642 val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
2643 if (val < ARRAY_SIZE(live_status))
2644 return live_status[val];
2645
2646 return "unknown";
2647}
2648
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002649static int i915_edp_psr_status(struct seq_file *m, void *data)
2650{
David Weinehall36cdd012016-08-22 13:59:31 +03002651 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002652 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002653 u32 stat[3];
2654 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002655 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002656
David Weinehall36cdd012016-08-22 13:59:31 +03002657 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002658 seq_puts(m, "PSR not supported\n");
2659 return 0;
2660 }
2661
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002662 intel_runtime_pm_get(dev_priv);
2663
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002664 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002665 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2666 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002667 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002668 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002669 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2670 dev_priv->psr.busy_frontbuffer_bits);
2671 seq_printf(m, "Re-enable work scheduled: %s\n",
2672 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002673
Nagaraju, Vathsala7e3eb592016-12-09 23:42:09 +05302674 if (HAS_DDI(dev_priv)) {
2675 if (dev_priv->psr.psr2_support)
2676 enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
2677 else
2678 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2679 } else {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002680 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002681 enum transcoder cpu_transcoder =
2682 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2683 enum intel_display_power_domain power_domain;
2684
2685 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2686 if (!intel_display_power_get_if_enabled(dev_priv,
2687 power_domain))
2688 continue;
2689
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002690 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2691 VLV_EDP_PSR_CURR_STATE_MASK;
2692 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2693 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2694 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002695
2696 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002697 }
2698 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002699
2700 seq_printf(m, "Main link in standby mode: %s\n",
2701 yesno(dev_priv->psr.link_standby));
2702
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002703 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002704
David Weinehall36cdd012016-08-22 13:59:31 +03002705 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002706 for_each_pipe(dev_priv, pipe) {
2707 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2708 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2709 seq_printf(m, " pipe %c", pipe_name(pipe));
2710 }
2711 seq_puts(m, "\n");
2712
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002713 /*
2714 * VLV/CHV PSR has no kind of performance counter
2715 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2716 */
David Weinehall36cdd012016-08-22 13:59:31 +03002717 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002718 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002719 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002720
2721 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2722 }
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302723 if (dev_priv->psr.psr2_support) {
Chris Wilsonb86bef202017-01-16 13:06:21 +00002724 u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302725
Chris Wilsonb86bef202017-01-16 13:06:21 +00002726 seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
2727 psr2, psr2_live_status(psr2));
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302728 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002729 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002730
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002731 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002732 return 0;
2733}
2734
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002735static int i915_sink_crc(struct seq_file *m, void *data)
2736{
David Weinehall36cdd012016-08-22 13:59:31 +03002737 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2738 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002739 struct intel_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002740 struct drm_connector_list_iter conn_iter;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002741 struct intel_dp *intel_dp = NULL;
2742 int ret;
2743 u8 crc[6];
2744
2745 drm_modeset_lock_all(dev);
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002746 drm_connector_list_iter_begin(dev, &conn_iter);
2747 for_each_intel_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002748 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002749
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002750 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002751 continue;
2752
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002753 crtc = connector->base.state->crtc;
2754 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002755 continue;
2756
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002757 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002758 continue;
2759
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002760 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002761
2762 ret = intel_dp_sink_crc(intel_dp, crc);
2763 if (ret)
2764 goto out;
2765
2766 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2767 crc[0], crc[1], crc[2],
2768 crc[3], crc[4], crc[5]);
2769 goto out;
2770 }
2771 ret = -ENODEV;
2772out:
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002773 drm_connector_list_iter_end(&conn_iter);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002774 drm_modeset_unlock_all(dev);
2775 return ret;
2776}
2777
Jesse Barnesec013e72013-08-20 10:29:23 +01002778static int i915_energy_uJ(struct seq_file *m, void *data)
2779{
David Weinehall36cdd012016-08-22 13:59:31 +03002780 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002781 unsigned long long power;
Jesse Barnesec013e72013-08-20 10:29:23 +01002782 u32 units;
2783
David Weinehall36cdd012016-08-22 13:59:31 +03002784 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002785 return -ENODEV;
2786
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002787 intel_runtime_pm_get(dev_priv);
2788
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002789 if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
2790 intel_runtime_pm_put(dev_priv);
2791 return -ENODEV;
2792 }
2793
2794 units = (power & 0x1f00) >> 8;
Jesse Barnesec013e72013-08-20 10:29:23 +01002795 power = I915_READ(MCH_SECP_NRG_STTS);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002796 power = (1000000 * power) >> units; /* convert to uJ */
Jesse Barnesec013e72013-08-20 10:29:23 +01002797
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002798 intel_runtime_pm_put(dev_priv);
2799
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002800 seq_printf(m, "%llu", power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002801
2802 return 0;
2803}
2804
Damien Lespiau6455c872015-06-04 18:23:57 +01002805static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002806{
David Weinehall36cdd012016-08-22 13:59:31 +03002807 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002808 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002809
Chris Wilsona156e642016-04-03 14:14:21 +01002810 if (!HAS_RUNTIME_PM(dev_priv))
2811 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002812
Chris Wilson67d97da2016-07-04 08:08:31 +01002813 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002814 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002815 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002816#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002817 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002818 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002819#else
2820 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2821#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002822 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002823 pci_power_name(pdev->current_state),
2824 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002825
Jesse Barnesec013e72013-08-20 10:29:23 +01002826 return 0;
2827}
2828
Imre Deak1da51582013-11-25 17:15:35 +02002829static int i915_power_domain_info(struct seq_file *m, void *unused)
2830{
David Weinehall36cdd012016-08-22 13:59:31 +03002831 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002832 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2833 int i;
2834
2835 mutex_lock(&power_domains->lock);
2836
2837 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2838 for (i = 0; i < power_domains->power_well_count; i++) {
2839 struct i915_power_well *power_well;
2840 enum intel_display_power_domain power_domain;
2841
2842 power_well = &power_domains->power_wells[i];
2843 seq_printf(m, "%-25s %d\n", power_well->name,
2844 power_well->count);
2845
Joonas Lahtinen8385c2e2017-02-08 15:12:10 +02002846 for_each_power_domain(power_domain, power_well->domains)
Imre Deak1da51582013-11-25 17:15:35 +02002847 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002848 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002849 power_domains->domain_use_count[power_domain]);
Imre Deak1da51582013-11-25 17:15:35 +02002850 }
2851
2852 mutex_unlock(&power_domains->lock);
2853
2854 return 0;
2855}
2856
Damien Lespiaub7cec662015-10-27 14:47:01 +02002857static int i915_dmc_info(struct seq_file *m, void *unused)
2858{
David Weinehall36cdd012016-08-22 13:59:31 +03002859 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002860 struct intel_csr *csr;
2861
David Weinehall36cdd012016-08-22 13:59:31 +03002862 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002863 seq_puts(m, "not supported\n");
2864 return 0;
2865 }
2866
2867 csr = &dev_priv->csr;
2868
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002869 intel_runtime_pm_get(dev_priv);
2870
Damien Lespiaub7cec662015-10-27 14:47:01 +02002871 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2872 seq_printf(m, "path: %s\n", csr->fw_path);
2873
2874 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002875 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002876
2877 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2878 CSR_VERSION_MINOR(csr->version));
2879
Mika Kuoppala48de5682017-05-09 13:05:22 +03002880 if (IS_KABYLAKE(dev_priv) ||
2881 (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
Damien Lespiau83372062015-10-30 17:53:32 +02002882 seq_printf(m, "DC3 -> DC5 count: %d\n",
2883 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2884 seq_printf(m, "DC5 -> DC6 count: %d\n",
2885 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002886 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002887 seq_printf(m, "DC3 -> DC5 count: %d\n",
2888 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002889 }
2890
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002891out:
2892 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2893 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2894 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2895
Damien Lespiau83372062015-10-30 17:53:32 +02002896 intel_runtime_pm_put(dev_priv);
2897
Damien Lespiaub7cec662015-10-27 14:47:01 +02002898 return 0;
2899}
2900
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002901static void intel_seq_print_mode(struct seq_file *m, int tabs,
2902 struct drm_display_mode *mode)
2903{
2904 int i;
2905
2906 for (i = 0; i < tabs; i++)
2907 seq_putc(m, '\t');
2908
2909 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2910 mode->base.id, mode->name,
2911 mode->vrefresh, mode->clock,
2912 mode->hdisplay, mode->hsync_start,
2913 mode->hsync_end, mode->htotal,
2914 mode->vdisplay, mode->vsync_start,
2915 mode->vsync_end, mode->vtotal,
2916 mode->type, mode->flags);
2917}
2918
2919static void intel_encoder_info(struct seq_file *m,
2920 struct intel_crtc *intel_crtc,
2921 struct intel_encoder *intel_encoder)
2922{
David Weinehall36cdd012016-08-22 13:59:31 +03002923 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2924 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002925 struct drm_crtc *crtc = &intel_crtc->base;
2926 struct intel_connector *intel_connector;
2927 struct drm_encoder *encoder;
2928
2929 encoder = &intel_encoder->base;
2930 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002931 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002932 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2933 struct drm_connector *connector = &intel_connector->base;
2934 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2935 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002936 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002937 drm_get_connector_status_name(connector->status));
2938 if (connector->status == connector_status_connected) {
2939 struct drm_display_mode *mode = &crtc->mode;
2940 seq_printf(m, ", mode:\n");
2941 intel_seq_print_mode(m, 2, mode);
2942 } else {
2943 seq_putc(m, '\n');
2944 }
2945 }
2946}
2947
2948static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2949{
David Weinehall36cdd012016-08-22 13:59:31 +03002950 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2951 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002952 struct drm_crtc *crtc = &intel_crtc->base;
2953 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002954 struct drm_plane_state *plane_state = crtc->primary->state;
2955 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002956
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002957 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002958 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002959 fb->base.id, plane_state->src_x >> 16,
2960 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002961 else
2962 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002963 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2964 intel_encoder_info(m, intel_crtc, intel_encoder);
2965}
2966
2967static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2968{
2969 struct drm_display_mode *mode = panel->fixed_mode;
2970
2971 seq_printf(m, "\tfixed mode:\n");
2972 intel_seq_print_mode(m, 2, mode);
2973}
2974
2975static void intel_dp_info(struct seq_file *m,
2976 struct intel_connector *intel_connector)
2977{
2978 struct intel_encoder *intel_encoder = intel_connector->encoder;
2979 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2980
2981 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002982 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002983 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002984 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002985
2986 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2987 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002988}
2989
Libin Yang9a148a92016-11-28 20:07:05 +08002990static void intel_dp_mst_info(struct seq_file *m,
2991 struct intel_connector *intel_connector)
2992{
2993 struct intel_encoder *intel_encoder = intel_connector->encoder;
2994 struct intel_dp_mst_encoder *intel_mst =
2995 enc_to_mst(&intel_encoder->base);
2996 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2997 struct intel_dp *intel_dp = &intel_dig_port->dp;
2998 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2999 intel_connector->port);
3000
3001 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
3002}
3003
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003004static void intel_hdmi_info(struct seq_file *m,
3005 struct intel_connector *intel_connector)
3006{
3007 struct intel_encoder *intel_encoder = intel_connector->encoder;
3008 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
3009
Jani Nikula742f4912015-09-03 11:16:09 +03003010 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003011}
3012
3013static void intel_lvds_info(struct seq_file *m,
3014 struct intel_connector *intel_connector)
3015{
3016 intel_panel_info(m, &intel_connector->panel);
3017}
3018
3019static void intel_connector_info(struct seq_file *m,
3020 struct drm_connector *connector)
3021{
3022 struct intel_connector *intel_connector = to_intel_connector(connector);
3023 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08003024 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003025
3026 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03003027 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003028 drm_get_connector_status_name(connector->status));
3029 if (connector->status == connector_status_connected) {
3030 seq_printf(m, "\tname: %s\n", connector->display_info.name);
3031 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
3032 connector->display_info.width_mm,
3033 connector->display_info.height_mm);
3034 seq_printf(m, "\tsubpixel order: %s\n",
3035 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
3036 seq_printf(m, "\tCEA rev: %d\n",
3037 connector->display_info.cea_rev);
3038 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003039
Maarten Lankhorst77d1f612017-06-26 10:33:49 +02003040 if (!intel_encoder)
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003041 return;
3042
3043 switch (connector->connector_type) {
3044 case DRM_MODE_CONNECTOR_DisplayPort:
3045 case DRM_MODE_CONNECTOR_eDP:
Libin Yang9a148a92016-11-28 20:07:05 +08003046 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
3047 intel_dp_mst_info(m, intel_connector);
3048 else
3049 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003050 break;
3051 case DRM_MODE_CONNECTOR_LVDS:
3052 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10003053 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003054 break;
3055 case DRM_MODE_CONNECTOR_HDMIA:
3056 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3057 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
3058 intel_hdmi_info(m, intel_connector);
3059 break;
3060 default:
3061 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10003062 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003063
Jesse Barnesf103fc72014-02-20 12:39:57 -08003064 seq_printf(m, "\tmodes:\n");
3065 list_for_each_entry(mode, &connector->modes, head)
3066 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003067}
3068
Robert Fekete3abc4e02015-10-27 16:58:32 +01003069static const char *plane_type(enum drm_plane_type type)
3070{
3071 switch (type) {
3072 case DRM_PLANE_TYPE_OVERLAY:
3073 return "OVL";
3074 case DRM_PLANE_TYPE_PRIMARY:
3075 return "PRI";
3076 case DRM_PLANE_TYPE_CURSOR:
3077 return "CUR";
3078 /*
3079 * Deliberately omitting default: to generate compiler warnings
3080 * when a new drm_plane_type gets added.
3081 */
3082 }
3083
3084 return "unknown";
3085}
3086
3087static const char *plane_rotation(unsigned int rotation)
3088{
3089 static char buf[48];
3090 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003091 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
Robert Fekete3abc4e02015-10-27 16:58:32 +01003092 * will print them all to visualize if the values are misused
3093 */
3094 snprintf(buf, sizeof(buf),
3095 "%s%s%s%s%s%s(0x%08x)",
Robert Fossc2c446a2017-05-19 16:50:17 -04003096 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
3097 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
3098 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
3099 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
3100 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
3101 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003102 rotation);
3103
3104 return buf;
3105}
3106
3107static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3108{
David Weinehall36cdd012016-08-22 13:59:31 +03003109 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3110 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003111 struct intel_plane *intel_plane;
3112
3113 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3114 struct drm_plane_state *state;
3115 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003116 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003117
3118 if (!plane->state) {
3119 seq_puts(m, "plane->state is NULL!\n");
3120 continue;
3121 }
3122
3123 state = plane->state;
3124
Eric Engestrom90844f02016-08-15 01:02:38 +01003125 if (state->fb) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003126 drm_get_format_name(state->fb->format->format,
3127 &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003128 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003129 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003130 }
3131
Robert Fekete3abc4e02015-10-27 16:58:32 +01003132 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3133 plane->base.id,
3134 plane_type(intel_plane->base.type),
3135 state->crtc_x, state->crtc_y,
3136 state->crtc_w, state->crtc_h,
3137 (state->src_x >> 16),
3138 ((state->src_x & 0xffff) * 15625) >> 10,
3139 (state->src_y >> 16),
3140 ((state->src_y & 0xffff) * 15625) >> 10,
3141 (state->src_w >> 16),
3142 ((state->src_w & 0xffff) * 15625) >> 10,
3143 (state->src_h >> 16),
3144 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003145 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003146 plane_rotation(state->rotation));
3147 }
3148}
3149
3150static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3151{
3152 struct intel_crtc_state *pipe_config;
3153 int num_scalers = intel_crtc->num_scalers;
3154 int i;
3155
3156 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3157
3158 /* Not all platformas have a scaler */
3159 if (num_scalers) {
3160 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3161 num_scalers,
3162 pipe_config->scaler_state.scaler_users,
3163 pipe_config->scaler_state.scaler_id);
3164
A.Sunil Kamath58415912016-11-20 23:20:26 +05303165 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003166 struct intel_scaler *sc =
3167 &pipe_config->scaler_state.scalers[i];
3168
3169 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3170 i, yesno(sc->in_use), sc->mode);
3171 }
3172 seq_puts(m, "\n");
3173 } else {
3174 seq_puts(m, "\tNo scalers available on this platform\n");
3175 }
3176}
3177
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003178static int i915_display_info(struct seq_file *m, void *unused)
3179{
David Weinehall36cdd012016-08-22 13:59:31 +03003180 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3181 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003182 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003183 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003184 struct drm_connector_list_iter conn_iter;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003185
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003186 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003187 seq_printf(m, "CRTC info\n");
3188 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003189 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003190 struct intel_crtc_state *pipe_config;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003191
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003192 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003193 pipe_config = to_intel_crtc_state(crtc->base.state);
3194
Robert Fekete3abc4e02015-10-27 16:58:32 +01003195 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003196 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003197 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003198 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3199 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3200
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003201 if (pipe_config->base.active) {
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003202 struct intel_plane *cursor =
3203 to_intel_plane(crtc->base.cursor);
3204
Chris Wilson065f2ec2014-03-12 09:13:13 +00003205 intel_crtc_info(m, crtc);
3206
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003207 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
3208 yesno(cursor->base.state->visible),
3209 cursor->base.state->crtc_x,
3210 cursor->base.state->crtc_y,
3211 cursor->base.state->crtc_w,
3212 cursor->base.state->crtc_h,
3213 cursor->cursor.base);
Robert Fekete3abc4e02015-10-27 16:58:32 +01003214 intel_scaler_info(m, crtc);
3215 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003216 }
Daniel Vettercace8412014-05-22 17:56:31 +02003217
3218 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3219 yesno(!crtc->cpu_fifo_underrun_disabled),
3220 yesno(!crtc->pch_fifo_underrun_disabled));
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003221 drm_modeset_unlock(&crtc->base.mutex);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003222 }
3223
3224 seq_printf(m, "\n");
3225 seq_printf(m, "Connector info\n");
3226 seq_printf(m, "--------------\n");
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003227 mutex_lock(&dev->mode_config.mutex);
3228 drm_connector_list_iter_begin(dev, &conn_iter);
3229 drm_for_each_connector_iter(connector, &conn_iter)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003230 intel_connector_info(m, connector);
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003231 drm_connector_list_iter_end(&conn_iter);
3232 mutex_unlock(&dev->mode_config.mutex);
3233
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003234 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003235
3236 return 0;
3237}
3238
Chris Wilson1b365952016-10-04 21:11:31 +01003239static int i915_engine_info(struct seq_file *m, void *unused)
3240{
3241 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Michel Thierry061d06a2017-06-20 10:57:49 +01003242 struct i915_gpu_error *error = &dev_priv->gpu_error;
Chris Wilson1b365952016-10-04 21:11:31 +01003243 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303244 enum intel_engine_id id;
Chris Wilson1b365952016-10-04 21:11:31 +01003245
Chris Wilson9c870d02016-10-24 13:42:15 +01003246 intel_runtime_pm_get(dev_priv);
3247
Chris Wilsonf73b5672017-03-02 15:03:56 +00003248 seq_printf(m, "GT awake? %s\n",
3249 yesno(dev_priv->gt.awake));
3250 seq_printf(m, "Global active requests: %d\n",
3251 dev_priv->gt.active_requests);
3252
Akash Goel3b3f1652016-10-13 22:44:48 +05303253 for_each_engine(engine, dev_priv, id) {
Chris Wilson1b365952016-10-04 21:11:31 +01003254 struct intel_breadcrumbs *b = &engine->breadcrumbs;
3255 struct drm_i915_gem_request *rq;
3256 struct rb_node *rb;
3257 u64 addr;
3258
3259 seq_printf(m, "%s\n", engine->name);
Chris Wilsonf73b5672017-03-02 15:03:56 +00003260 seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms], inflight %d\n",
Chris Wilson1b365952016-10-04 21:11:31 +01003261 intel_engine_get_seqno(engine),
Chris Wilsoncb399ea2016-11-01 10:03:16 +00003262 intel_engine_last_submit(engine),
Chris Wilson1b365952016-10-04 21:11:31 +01003263 engine->hangcheck.seqno,
Chris Wilsonf73b5672017-03-02 15:03:56 +00003264 jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp),
3265 engine->timeline->inflight_seqnos);
Michel Thierry061d06a2017-06-20 10:57:49 +01003266 seq_printf(m, "\tReset count: %d\n",
3267 i915_reset_engine_count(error, engine));
Chris Wilson1b365952016-10-04 21:11:31 +01003268
3269 rcu_read_lock();
3270
3271 seq_printf(m, "\tRequests:\n");
3272
Chris Wilson73cb9702016-10-28 13:58:46 +01003273 rq = list_first_entry(&engine->timeline->requests,
3274 struct drm_i915_gem_request, link);
3275 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003276 print_request(m, rq, "\t\tfirst ");
3277
Chris Wilson73cb9702016-10-28 13:58:46 +01003278 rq = list_last_entry(&engine->timeline->requests,
3279 struct drm_i915_gem_request, link);
3280 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003281 print_request(m, rq, "\t\tlast ");
3282
3283 rq = i915_gem_find_active_request(engine);
3284 if (rq) {
3285 print_request(m, rq, "\t\tactive ");
3286 seq_printf(m,
3287 "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
3288 rq->head, rq->postfix, rq->tail,
3289 rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
3290 rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
3291 }
3292
3293 seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
3294 I915_READ(RING_START(engine->mmio_base)),
3295 rq ? i915_ggtt_offset(rq->ring->vma) : 0);
3296 seq_printf(m, "\tRING_HEAD: 0x%08x [0x%08x]\n",
3297 I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
3298 rq ? rq->ring->head : 0);
3299 seq_printf(m, "\tRING_TAIL: 0x%08x [0x%08x]\n",
3300 I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
3301 rq ? rq->ring->tail : 0);
3302 seq_printf(m, "\tRING_CTL: 0x%08x [%s]\n",
3303 I915_READ(RING_CTL(engine->mmio_base)),
3304 I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");
3305
3306 rcu_read_unlock();
3307
3308 addr = intel_engine_get_active_head(engine);
3309 seq_printf(m, "\tACTHD: 0x%08x_%08x\n",
3310 upper_32_bits(addr), lower_32_bits(addr));
3311 addr = intel_engine_get_last_batch_head(engine);
3312 seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
3313 upper_32_bits(addr), lower_32_bits(addr));
3314
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003315 if (i915_modparams.enable_execlists) {
Chris Wilson6d2cb5a2017-09-13 14:35:34 +01003316 const u32 *hws = &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
Mika Kuoppala76e70082017-09-22 15:43:07 +03003317 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson1b365952016-10-04 21:11:31 +01003318 u32 ptr, read, write;
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003319 unsigned int idx;
Chris Wilson1b365952016-10-04 21:11:31 +01003320
3321 seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
3322 I915_READ(RING_EXECLIST_STATUS_LO(engine)),
3323 I915_READ(RING_EXECLIST_STATUS_HI(engine)));
3324
3325 ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
3326 read = GEN8_CSB_READ_PTR(ptr);
3327 write = GEN8_CSB_WRITE_PTR(ptr);
Chris Wilson767a9832017-09-13 09:56:05 +01003328 seq_printf(m, "\tExeclist CSB read %d [%d cached], write %d [%d from hws], interrupt posted? %s\n",
Mika Kuoppala76e70082017-09-22 15:43:07 +03003329 read, execlists->csb_head,
Chris Wilson767a9832017-09-13 09:56:05 +01003330 write,
3331 intel_read_status_page(engine, intel_hws_csb_write_index(engine->i915)),
Chris Wilson4d73da92017-07-21 13:32:19 +01003332 yesno(test_bit(ENGINE_IRQ_EXECLIST,
3333 &engine->irq_posted)));
Chris Wilson1b365952016-10-04 21:11:31 +01003334 if (read >= GEN8_CSB_ENTRIES)
3335 read = 0;
3336 if (write >= GEN8_CSB_ENTRIES)
3337 write = 0;
3338 if (read > write)
3339 write += GEN8_CSB_ENTRIES;
3340 while (read < write) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003341 idx = ++read % GEN8_CSB_ENTRIES;
Chris Wilson6d2cb5a2017-09-13 14:35:34 +01003342 seq_printf(m, "\tExeclist CSB[%d]: 0x%08x [0x%08x in hwsp], context: %d [%d in hwsp]\n",
Chris Wilson1b365952016-10-04 21:11:31 +01003343 idx,
3344 I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
Chris Wilson6d2cb5a2017-09-13 14:35:34 +01003345 hws[idx * 2],
3346 I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)),
3347 hws[idx * 2 + 1]);
Chris Wilson1b365952016-10-04 21:11:31 +01003348 }
3349
3350 rcu_read_lock();
Mika Kuoppala76e70082017-09-22 15:43:07 +03003351 for (idx = 0; idx < execlists_num_ports(execlists); idx++) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003352 unsigned int count;
3353
Mika Kuoppala76e70082017-09-22 15:43:07 +03003354 rq = port_unpack(&execlists->port[idx], &count);
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003355 if (rq) {
3356 seq_printf(m, "\t\tELSP[%d] count=%d, ",
3357 idx, count);
3358 print_request(m, rq, "rq: ");
3359 } else {
3360 seq_printf(m, "\t\tELSP[%d] idle\n",
3361 idx);
3362 }
Chris Wilson816ee792017-01-24 11:00:03 +00003363 }
Chris Wilson1b365952016-10-04 21:11:31 +01003364 rcu_read_unlock();
Chris Wilsonc8247c02016-10-27 01:03:43 +01003365
Chris Wilson663f71e2016-11-14 20:41:00 +00003366 spin_lock_irq(&engine->timeline->lock);
Mika Kuoppala76e70082017-09-22 15:43:07 +03003367 for (rb = execlists->first; rb; rb = rb_next(rb)) {
Chris Wilson6c067572017-05-17 13:10:03 +01003368 struct i915_priolist *p =
3369 rb_entry(rb, typeof(*p), node);
3370
3371 list_for_each_entry(rq, &p->requests,
3372 priotree.link)
3373 print_request(m, rq, "\t\tQ ");
Chris Wilsonc8247c02016-10-27 01:03:43 +01003374 }
Chris Wilson663f71e2016-11-14 20:41:00 +00003375 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003376 } else if (INTEL_GEN(dev_priv) > 6) {
3377 seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
3378 I915_READ(RING_PP_DIR_BASE(engine)));
3379 seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
3380 I915_READ(RING_PP_DIR_BASE_READ(engine)));
3381 seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
3382 I915_READ(RING_PP_DIR_DCLV(engine)));
3383 }
3384
Chris Wilson61d3dc72017-03-03 19:08:24 +00003385 spin_lock_irq(&b->rb_lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003386 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08003387 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson1b365952016-10-04 21:11:31 +01003388
3389 seq_printf(m, "\t%s [%d] waiting for %x\n",
3390 w->tsk->comm, w->tsk->pid, w->seqno);
3391 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00003392 spin_unlock_irq(&b->rb_lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003393
3394 seq_puts(m, "\n");
3395 }
3396
Chris Wilson9c870d02016-10-24 13:42:15 +01003397 intel_runtime_pm_put(dev_priv);
3398
Chris Wilson1b365952016-10-04 21:11:31 +01003399 return 0;
3400}
3401
Ben Widawskye04934c2014-06-30 09:53:42 -07003402static int i915_semaphore_status(struct seq_file *m, void *unused)
3403{
David Weinehall36cdd012016-08-22 13:59:31 +03003404 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3405 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003406 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003407 int num_rings = INTEL_INFO(dev_priv)->num_rings;
Dave Gordonc3232b12016-03-23 18:19:53 +00003408 enum intel_engine_id id;
3409 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003410
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003411 if (!i915_modparams.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003412 seq_puts(m, "Semaphores are disabled\n");
3413 return 0;
3414 }
3415
3416 ret = mutex_lock_interruptible(&dev->struct_mutex);
3417 if (ret)
3418 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003419 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003420
David Weinehall36cdd012016-08-22 13:59:31 +03003421 if (IS_BROADWELL(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003422 struct page *page;
3423 uint64_t *seqno;
3424
Chris Wilson51d545d2016-08-15 10:49:02 +01003425 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
Ben Widawskye04934c2014-06-30 09:53:42 -07003426
3427 seqno = (uint64_t *)kmap_atomic(page);
Akash Goel3b3f1652016-10-13 22:44:48 +05303428 for_each_engine(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003429 uint64_t offset;
3430
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003431 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003432
3433 seq_puts(m, " Last signal:");
3434 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003435 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003436 seq_printf(m, "0x%08llx (0x%02llx) ",
3437 seqno[offset], offset * 8);
3438 }
3439 seq_putc(m, '\n');
3440
3441 seq_puts(m, " Last wait: ");
3442 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003443 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003444 seq_printf(m, "0x%08llx (0x%02llx) ",
3445 seqno[offset], offset * 8);
3446 }
3447 seq_putc(m, '\n');
3448
3449 }
3450 kunmap_atomic(seqno);
3451 } else {
3452 seq_puts(m, " Last signal:");
Akash Goel3b3f1652016-10-13 22:44:48 +05303453 for_each_engine(engine, dev_priv, id)
Ben Widawskye04934c2014-06-30 09:53:42 -07003454 for (j = 0; j < num_rings; j++)
3455 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003456 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003457 seq_putc(m, '\n');
3458 }
3459
Paulo Zanoni03872062014-07-09 14:31:57 -03003460 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003461 mutex_unlock(&dev->struct_mutex);
3462 return 0;
3463}
3464
Daniel Vetter728e29d2014-06-25 22:01:53 +03003465static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3466{
David Weinehall36cdd012016-08-22 13:59:31 +03003467 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3468 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003469 int i;
3470
3471 drm_modeset_lock_all(dev);
3472 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3473 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3474
3475 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003476 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003477 pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003478 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003479 seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003480 seq_printf(m, " dpll_md: 0x%08x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003481 pll->state.hw_state.dpll_md);
3482 seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
3483 seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
3484 seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003485 }
3486 drm_modeset_unlock_all(dev);
3487
3488 return 0;
3489}
3490
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003491static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003492{
3493 int i;
3494 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003495 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003496 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3497 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003498 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003499 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003500
Arun Siluvery888b5992014-08-26 14:44:51 +01003501 ret = mutex_lock_interruptible(&dev->struct_mutex);
3502 if (ret)
3503 return ret;
3504
3505 intel_runtime_pm_get(dev_priv);
3506
Arun Siluvery33136b02016-01-21 21:43:47 +00003507 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303508 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003509 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003510 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003511 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003512 i915_reg_t addr;
3513 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003514 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003515
Arun Siluvery33136b02016-01-21 21:43:47 +00003516 addr = workarounds->reg[i].addr;
3517 mask = workarounds->reg[i].mask;
3518 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003519 read = I915_READ(addr);
3520 ok = (value & mask) == (read & mask);
3521 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003522 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003523 }
3524
3525 intel_runtime_pm_put(dev_priv);
3526 mutex_unlock(&dev->struct_mutex);
3527
3528 return 0;
3529}
3530
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05303531static int i915_ipc_status_show(struct seq_file *m, void *data)
3532{
3533 struct drm_i915_private *dev_priv = m->private;
3534
3535 seq_printf(m, "Isochronous Priority Control: %s\n",
3536 yesno(dev_priv->ipc_enabled));
3537 return 0;
3538}
3539
3540static int i915_ipc_status_open(struct inode *inode, struct file *file)
3541{
3542 struct drm_i915_private *dev_priv = inode->i_private;
3543
3544 if (!HAS_IPC(dev_priv))
3545 return -ENODEV;
3546
3547 return single_open(file, i915_ipc_status_show, dev_priv);
3548}
3549
3550static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
3551 size_t len, loff_t *offp)
3552{
3553 struct seq_file *m = file->private_data;
3554 struct drm_i915_private *dev_priv = m->private;
3555 int ret;
3556 bool enable;
3557
3558 ret = kstrtobool_from_user(ubuf, len, &enable);
3559 if (ret < 0)
3560 return ret;
3561
3562 intel_runtime_pm_get(dev_priv);
3563 if (!dev_priv->ipc_enabled && enable)
3564 DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
3565 dev_priv->wm.distrust_bios_wm = true;
3566 dev_priv->ipc_enabled = enable;
3567 intel_enable_ipc(dev_priv);
3568 intel_runtime_pm_put(dev_priv);
3569
3570 return len;
3571}
3572
3573static const struct file_operations i915_ipc_status_fops = {
3574 .owner = THIS_MODULE,
3575 .open = i915_ipc_status_open,
3576 .read = seq_read,
3577 .llseek = seq_lseek,
3578 .release = single_release,
3579 .write = i915_ipc_status_write
3580};
3581
Damien Lespiauc5511e42014-11-04 17:06:51 +00003582static int i915_ddb_info(struct seq_file *m, void *unused)
3583{
David Weinehall36cdd012016-08-22 13:59:31 +03003584 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3585 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003586 struct skl_ddb_allocation *ddb;
3587 struct skl_ddb_entry *entry;
3588 enum pipe pipe;
3589 int plane;
3590
David Weinehall36cdd012016-08-22 13:59:31 +03003591 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003592 return 0;
3593
Damien Lespiauc5511e42014-11-04 17:06:51 +00003594 drm_modeset_lock_all(dev);
3595
3596 ddb = &dev_priv->wm.skl_hw.ddb;
3597
3598 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3599
3600 for_each_pipe(dev_priv, pipe) {
3601 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3602
Matt Roper8b364b42016-10-26 15:51:28 -07003603 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003604 entry = &ddb->plane[pipe][plane];
3605 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3606 entry->start, entry->end,
3607 skl_ddb_entry_size(entry));
3608 }
3609
Matt Roper4969d332015-09-24 15:53:10 -07003610 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003611 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3612 entry->end, skl_ddb_entry_size(entry));
3613 }
3614
3615 drm_modeset_unlock_all(dev);
3616
3617 return 0;
3618}
3619
Vandana Kannana54746e2015-03-03 20:53:10 +05303620static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003621 struct drm_device *dev,
3622 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303623{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003624 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303625 struct i915_drrs *drrs = &dev_priv->drrs;
3626 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003627 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003628 struct drm_connector_list_iter conn_iter;
Vandana Kannana54746e2015-03-03 20:53:10 +05303629
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003630 drm_connector_list_iter_begin(dev, &conn_iter);
3631 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003632 if (connector->state->crtc != &intel_crtc->base)
3633 continue;
3634
3635 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303636 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003637 drm_connector_list_iter_end(&conn_iter);
Vandana Kannana54746e2015-03-03 20:53:10 +05303638
3639 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3640 seq_puts(m, "\tVBT: DRRS_type: Static");
3641 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3642 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3643 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3644 seq_puts(m, "\tVBT: DRRS_type: None");
3645 else
3646 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3647
3648 seq_puts(m, "\n\n");
3649
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003650 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303651 struct intel_panel *panel;
3652
3653 mutex_lock(&drrs->mutex);
3654 /* DRRS Supported */
3655 seq_puts(m, "\tDRRS Supported: Yes\n");
3656
3657 /* disable_drrs() will make drrs->dp NULL */
3658 if (!drrs->dp) {
3659 seq_puts(m, "Idleness DRRS: Disabled");
3660 mutex_unlock(&drrs->mutex);
3661 return;
3662 }
3663
3664 panel = &drrs->dp->attached_connector->panel;
3665 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3666 drrs->busy_frontbuffer_bits);
3667
3668 seq_puts(m, "\n\t\t");
3669 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3670 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3671 vrefresh = panel->fixed_mode->vrefresh;
3672 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3673 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3674 vrefresh = panel->downclock_mode->vrefresh;
3675 } else {
3676 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3677 drrs->refresh_rate_type);
3678 mutex_unlock(&drrs->mutex);
3679 return;
3680 }
3681 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3682
3683 seq_puts(m, "\n\t\t");
3684 mutex_unlock(&drrs->mutex);
3685 } else {
3686 /* DRRS not supported. Print the VBT parameter*/
3687 seq_puts(m, "\tDRRS Supported : No");
3688 }
3689 seq_puts(m, "\n");
3690}
3691
3692static int i915_drrs_status(struct seq_file *m, void *unused)
3693{
David Weinehall36cdd012016-08-22 13:59:31 +03003694 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3695 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303696 struct intel_crtc *intel_crtc;
3697 int active_crtc_cnt = 0;
3698
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003699 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303700 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003701 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303702 active_crtc_cnt++;
3703 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3704
3705 drrs_status_per_crtc(m, dev, intel_crtc);
3706 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303707 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003708 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303709
3710 if (!active_crtc_cnt)
3711 seq_puts(m, "No active crtc found\n");
3712
3713 return 0;
3714}
3715
Dave Airlie11bed952014-05-12 15:22:27 +10003716static int i915_dp_mst_info(struct seq_file *m, void *unused)
3717{
David Weinehall36cdd012016-08-22 13:59:31 +03003718 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3719 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003720 struct intel_encoder *intel_encoder;
3721 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003722 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003723 struct drm_connector_list_iter conn_iter;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003724
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003725 drm_connector_list_iter_begin(dev, &conn_iter);
3726 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003727 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003728 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003729
3730 intel_encoder = intel_attached_encoder(connector);
3731 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3732 continue;
3733
3734 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003735 if (!intel_dig_port->dp.can_mst)
3736 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003737
Jim Bride40ae80c2016-04-14 10:18:37 -07003738 seq_printf(m, "MST Source Port %c\n",
3739 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003740 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3741 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003742 drm_connector_list_iter_end(&conn_iter);
3743
Dave Airlie11bed952014-05-12 15:22:27 +10003744 return 0;
3745}
3746
Todd Previteeb3394fa2015-04-18 00:04:19 -07003747static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03003748 const char __user *ubuf,
3749 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003750{
3751 char *input_buffer;
3752 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003753 struct drm_device *dev;
3754 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003755 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003756 struct intel_dp *intel_dp;
3757 int val = 0;
3758
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05303759 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003760
Todd Previteeb3394fa2015-04-18 00:04:19 -07003761 if (len == 0)
3762 return 0;
3763
Geliang Tang261aeba2017-05-06 23:40:17 +08003764 input_buffer = memdup_user_nul(ubuf, len);
3765 if (IS_ERR(input_buffer))
3766 return PTR_ERR(input_buffer);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003767
Todd Previteeb3394fa2015-04-18 00:04:19 -07003768 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
3769
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003770 drm_connector_list_iter_begin(dev, &conn_iter);
3771 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003772 struct intel_encoder *encoder;
3773
Todd Previteeb3394fa2015-04-18 00:04:19 -07003774 if (connector->connector_type !=
3775 DRM_MODE_CONNECTOR_DisplayPort)
3776 continue;
3777
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003778 encoder = to_intel_encoder(connector->encoder);
3779 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3780 continue;
3781
3782 if (encoder && connector->status == connector_status_connected) {
3783 intel_dp = enc_to_intel_dp(&encoder->base);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003784 status = kstrtoint(input_buffer, 10, &val);
3785 if (status < 0)
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003786 break;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003787 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
3788 /* To prevent erroneous activation of the compliance
3789 * testing code, only accept an actual value of 1 here
3790 */
3791 if (val == 1)
Manasi Navarec1617ab2016-12-09 16:22:50 -08003792 intel_dp->compliance.test_active = 1;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003793 else
Manasi Navarec1617ab2016-12-09 16:22:50 -08003794 intel_dp->compliance.test_active = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003795 }
3796 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003797 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003798 kfree(input_buffer);
3799 if (status < 0)
3800 return status;
3801
3802 *offp += len;
3803 return len;
3804}
3805
3806static int i915_displayport_test_active_show(struct seq_file *m, void *data)
3807{
3808 struct drm_device *dev = m->private;
3809 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003810 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003811 struct intel_dp *intel_dp;
3812
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003813 drm_connector_list_iter_begin(dev, &conn_iter);
3814 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003815 struct intel_encoder *encoder;
3816
Todd Previteeb3394fa2015-04-18 00:04:19 -07003817 if (connector->connector_type !=
3818 DRM_MODE_CONNECTOR_DisplayPort)
3819 continue;
3820
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003821 encoder = to_intel_encoder(connector->encoder);
3822 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3823 continue;
3824
3825 if (encoder && connector->status == connector_status_connected) {
3826 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003827 if (intel_dp->compliance.test_active)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003828 seq_puts(m, "1");
3829 else
3830 seq_puts(m, "0");
3831 } else
3832 seq_puts(m, "0");
3833 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003834 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003835
3836 return 0;
3837}
3838
3839static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003840 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003841{
David Weinehall36cdd012016-08-22 13:59:31 +03003842 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003843
David Weinehall36cdd012016-08-22 13:59:31 +03003844 return single_open(file, i915_displayport_test_active_show,
3845 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003846}
3847
3848static const struct file_operations i915_displayport_test_active_fops = {
3849 .owner = THIS_MODULE,
3850 .open = i915_displayport_test_active_open,
3851 .read = seq_read,
3852 .llseek = seq_lseek,
3853 .release = single_release,
3854 .write = i915_displayport_test_active_write
3855};
3856
3857static int i915_displayport_test_data_show(struct seq_file *m, void *data)
3858{
3859 struct drm_device *dev = m->private;
3860 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003861 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003862 struct intel_dp *intel_dp;
3863
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003864 drm_connector_list_iter_begin(dev, &conn_iter);
3865 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003866 struct intel_encoder *encoder;
3867
Todd Previteeb3394fa2015-04-18 00:04:19 -07003868 if (connector->connector_type !=
3869 DRM_MODE_CONNECTOR_DisplayPort)
3870 continue;
3871
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003872 encoder = to_intel_encoder(connector->encoder);
3873 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3874 continue;
3875
3876 if (encoder && connector->status == connector_status_connected) {
3877 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navareb48a5ba2017-01-20 19:09:28 -08003878 if (intel_dp->compliance.test_type ==
3879 DP_TEST_LINK_EDID_READ)
3880 seq_printf(m, "%lx",
3881 intel_dp->compliance.test_data.edid);
Manasi Navare611032b2017-01-24 08:21:49 -08003882 else if (intel_dp->compliance.test_type ==
3883 DP_TEST_LINK_VIDEO_PATTERN) {
3884 seq_printf(m, "hdisplay: %d\n",
3885 intel_dp->compliance.test_data.hdisplay);
3886 seq_printf(m, "vdisplay: %d\n",
3887 intel_dp->compliance.test_data.vdisplay);
3888 seq_printf(m, "bpc: %u\n",
3889 intel_dp->compliance.test_data.bpc);
3890 }
Todd Previteeb3394fa2015-04-18 00:04:19 -07003891 } else
3892 seq_puts(m, "0");
3893 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003894 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003895
3896 return 0;
3897}
3898static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003899 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003900{
David Weinehall36cdd012016-08-22 13:59:31 +03003901 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003902
David Weinehall36cdd012016-08-22 13:59:31 +03003903 return single_open(file, i915_displayport_test_data_show,
3904 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003905}
3906
3907static const struct file_operations i915_displayport_test_data_fops = {
3908 .owner = THIS_MODULE,
3909 .open = i915_displayport_test_data_open,
3910 .read = seq_read,
3911 .llseek = seq_lseek,
3912 .release = single_release
3913};
3914
3915static int i915_displayport_test_type_show(struct seq_file *m, void *data)
3916{
3917 struct drm_device *dev = m->private;
3918 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003919 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003920 struct intel_dp *intel_dp;
3921
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003922 drm_connector_list_iter_begin(dev, &conn_iter);
3923 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003924 struct intel_encoder *encoder;
3925
Todd Previteeb3394fa2015-04-18 00:04:19 -07003926 if (connector->connector_type !=
3927 DRM_MODE_CONNECTOR_DisplayPort)
3928 continue;
3929
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003930 encoder = to_intel_encoder(connector->encoder);
3931 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3932 continue;
3933
3934 if (encoder && connector->status == connector_status_connected) {
3935 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003936 seq_printf(m, "%02lx", intel_dp->compliance.test_type);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003937 } else
3938 seq_puts(m, "0");
3939 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003940 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003941
3942 return 0;
3943}
3944
3945static int i915_displayport_test_type_open(struct inode *inode,
3946 struct file *file)
3947{
David Weinehall36cdd012016-08-22 13:59:31 +03003948 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003949
David Weinehall36cdd012016-08-22 13:59:31 +03003950 return single_open(file, i915_displayport_test_type_show,
3951 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003952}
3953
3954static const struct file_operations i915_displayport_test_type_fops = {
3955 .owner = THIS_MODULE,
3956 .open = i915_displayport_test_type_open,
3957 .read = seq_read,
3958 .llseek = seq_lseek,
3959 .release = single_release
3960};
3961
Damien Lespiau97e94b22014-11-04 17:06:50 +00003962static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003963{
David Weinehall36cdd012016-08-22 13:59:31 +03003964 struct drm_i915_private *dev_priv = m->private;
3965 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003966 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003967 int num_levels;
3968
David Weinehall36cdd012016-08-22 13:59:31 +03003969 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003970 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003971 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003972 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003973 else if (IS_G4X(dev_priv))
3974 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003975 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003976 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003977
3978 drm_modeset_lock_all(dev);
3979
3980 for (level = 0; level < num_levels; level++) {
3981 unsigned int latency = wm[level];
3982
Damien Lespiau97e94b22014-11-04 17:06:50 +00003983 /*
3984 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03003985 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00003986 */
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003987 if (INTEL_GEN(dev_priv) >= 9 ||
3988 IS_VALLEYVIEW(dev_priv) ||
3989 IS_CHERRYVIEW(dev_priv) ||
3990 IS_G4X(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00003991 latency *= 10;
3992 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003993 latency *= 5;
3994
3995 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003996 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003997 }
3998
3999 drm_modeset_unlock_all(dev);
4000}
4001
4002static int pri_wm_latency_show(struct seq_file *m, void *data)
4003{
David Weinehall36cdd012016-08-22 13:59:31 +03004004 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004005 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004006
David Weinehall36cdd012016-08-22 13:59:31 +03004007 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004008 latencies = dev_priv->wm.skl_latency;
4009 else
David Weinehall36cdd012016-08-22 13:59:31 +03004010 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004011
4012 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004013
4014 return 0;
4015}
4016
4017static int spr_wm_latency_show(struct seq_file *m, void *data)
4018{
David Weinehall36cdd012016-08-22 13:59:31 +03004019 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004020 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004021
David Weinehall36cdd012016-08-22 13:59:31 +03004022 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004023 latencies = dev_priv->wm.skl_latency;
4024 else
David Weinehall36cdd012016-08-22 13:59:31 +03004025 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004026
4027 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004028
4029 return 0;
4030}
4031
4032static int cur_wm_latency_show(struct seq_file *m, void *data)
4033{
David Weinehall36cdd012016-08-22 13:59:31 +03004034 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004035 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004036
David Weinehall36cdd012016-08-22 13:59:31 +03004037 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004038 latencies = dev_priv->wm.skl_latency;
4039 else
David Weinehall36cdd012016-08-22 13:59:31 +03004040 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004041
4042 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004043
4044 return 0;
4045}
4046
4047static int pri_wm_latency_open(struct inode *inode, struct file *file)
4048{
David Weinehall36cdd012016-08-22 13:59:31 +03004049 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004050
Ville Syrjälä04548cb2017-04-21 21:14:29 +03004051 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004052 return -ENODEV;
4053
David Weinehall36cdd012016-08-22 13:59:31 +03004054 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004055}
4056
4057static int spr_wm_latency_open(struct inode *inode, struct file *file)
4058{
David Weinehall36cdd012016-08-22 13:59:31 +03004059 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004060
David Weinehall36cdd012016-08-22 13:59:31 +03004061 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004062 return -ENODEV;
4063
David Weinehall36cdd012016-08-22 13:59:31 +03004064 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004065}
4066
4067static int cur_wm_latency_open(struct inode *inode, struct file *file)
4068{
David Weinehall36cdd012016-08-22 13:59:31 +03004069 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004070
David Weinehall36cdd012016-08-22 13:59:31 +03004071 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004072 return -ENODEV;
4073
David Weinehall36cdd012016-08-22 13:59:31 +03004074 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004075}
4076
4077static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004078 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004079{
4080 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004081 struct drm_i915_private *dev_priv = m->private;
4082 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004083 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004084 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004085 int level;
4086 int ret;
4087 char tmp[32];
4088
David Weinehall36cdd012016-08-22 13:59:31 +03004089 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004090 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004091 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004092 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03004093 else if (IS_G4X(dev_priv))
4094 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004095 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004096 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004097
Ville Syrjälä369a1342014-01-22 14:36:08 +02004098 if (len >= sizeof(tmp))
4099 return -EINVAL;
4100
4101 if (copy_from_user(tmp, ubuf, len))
4102 return -EFAULT;
4103
4104 tmp[len] = '\0';
4105
Damien Lespiau97e94b22014-11-04 17:06:50 +00004106 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4107 &new[0], &new[1], &new[2], &new[3],
4108 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004109 if (ret != num_levels)
4110 return -EINVAL;
4111
4112 drm_modeset_lock_all(dev);
4113
4114 for (level = 0; level < num_levels; level++)
4115 wm[level] = new[level];
4116
4117 drm_modeset_unlock_all(dev);
4118
4119 return len;
4120}
4121
4122
4123static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4124 size_t len, loff_t *offp)
4125{
4126 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004127 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004128 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004129
David Weinehall36cdd012016-08-22 13:59:31 +03004130 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004131 latencies = dev_priv->wm.skl_latency;
4132 else
David Weinehall36cdd012016-08-22 13:59:31 +03004133 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004134
4135 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004136}
4137
4138static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4139 size_t len, loff_t *offp)
4140{
4141 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004142 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004143 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004144
David Weinehall36cdd012016-08-22 13:59:31 +03004145 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004146 latencies = dev_priv->wm.skl_latency;
4147 else
David Weinehall36cdd012016-08-22 13:59:31 +03004148 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004149
4150 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004151}
4152
4153static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4154 size_t len, loff_t *offp)
4155{
4156 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004157 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004158 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004159
David Weinehall36cdd012016-08-22 13:59:31 +03004160 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004161 latencies = dev_priv->wm.skl_latency;
4162 else
David Weinehall36cdd012016-08-22 13:59:31 +03004163 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004164
4165 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004166}
4167
4168static const struct file_operations i915_pri_wm_latency_fops = {
4169 .owner = THIS_MODULE,
4170 .open = pri_wm_latency_open,
4171 .read = seq_read,
4172 .llseek = seq_lseek,
4173 .release = single_release,
4174 .write = pri_wm_latency_write
4175};
4176
4177static const struct file_operations i915_spr_wm_latency_fops = {
4178 .owner = THIS_MODULE,
4179 .open = spr_wm_latency_open,
4180 .read = seq_read,
4181 .llseek = seq_lseek,
4182 .release = single_release,
4183 .write = spr_wm_latency_write
4184};
4185
4186static const struct file_operations i915_cur_wm_latency_fops = {
4187 .owner = THIS_MODULE,
4188 .open = cur_wm_latency_open,
4189 .read = seq_read,
4190 .llseek = seq_lseek,
4191 .release = single_release,
4192 .write = cur_wm_latency_write
4193};
4194
Kees Cook647416f2013-03-10 14:10:06 -07004195static int
4196i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004197{
David Weinehall36cdd012016-08-22 13:59:31 +03004198 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004199
Chris Wilsond98c52c2016-04-13 17:35:05 +01004200 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004201
Kees Cook647416f2013-03-10 14:10:06 -07004202 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004203}
4204
Kees Cook647416f2013-03-10 14:10:06 -07004205static int
4206i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004207{
Chris Wilson598b6b52017-03-25 13:47:35 +00004208 struct drm_i915_private *i915 = data;
4209 struct intel_engine_cs *engine;
4210 unsigned int tmp;
Imre Deakd46c0512014-04-14 20:24:27 +03004211
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004212 /*
4213 * There is no safeguard against this debugfs entry colliding
4214 * with the hangcheck calling same i915_handle_error() in
4215 * parallel, causing an explosion. For now we assume that the
4216 * test harness is responsible enough not to inject gpu hangs
4217 * while it is writing to 'i915_wedged'
4218 */
4219
Chris Wilson598b6b52017-03-25 13:47:35 +00004220 if (i915_reset_backoff(&i915->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004221 return -EAGAIN;
4222
Chris Wilson598b6b52017-03-25 13:47:35 +00004223 for_each_engine_masked(engine, i915, val, tmp) {
4224 engine->hangcheck.seqno = intel_engine_get_seqno(engine);
4225 engine->hangcheck.stalled = true;
4226 }
Imre Deakd46c0512014-04-14 20:24:27 +03004227
Chris Wilson598b6b52017-03-25 13:47:35 +00004228 i915_handle_error(i915, val, "Manually setting wedged to %llu", val);
4229
4230 wait_on_bit(&i915->gpu_error.flags,
Chris Wilsond3df42b2017-03-16 17:13:05 +00004231 I915_RESET_HANDOFF,
4232 TASK_UNINTERRUPTIBLE);
4233
Kees Cook647416f2013-03-10 14:10:06 -07004234 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004235}
4236
Kees Cook647416f2013-03-10 14:10:06 -07004237DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4238 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004239 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004240
Kees Cook647416f2013-03-10 14:10:06 -07004241static int
Chris Wilson64486ae2017-03-07 15:59:08 +00004242fault_irq_set(struct drm_i915_private *i915,
4243 unsigned long *irq,
4244 unsigned long val)
4245{
4246 int err;
4247
4248 err = mutex_lock_interruptible(&i915->drm.struct_mutex);
4249 if (err)
4250 return err;
4251
4252 err = i915_gem_wait_for_idle(i915,
4253 I915_WAIT_LOCKED |
4254 I915_WAIT_INTERRUPTIBLE);
4255 if (err)
4256 goto err_unlock;
4257
Chris Wilson64486ae2017-03-07 15:59:08 +00004258 *irq = val;
4259 mutex_unlock(&i915->drm.struct_mutex);
4260
4261 /* Flush idle worker to disarm irq */
4262 while (flush_delayed_work(&i915->gt.idle_work))
4263 ;
4264
4265 return 0;
4266
4267err_unlock:
4268 mutex_unlock(&i915->drm.struct_mutex);
4269 return err;
4270}
4271
4272static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004273i915_ring_missed_irq_get(void *data, u64 *val)
4274{
David Weinehall36cdd012016-08-22 13:59:31 +03004275 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004276
4277 *val = dev_priv->gpu_error.missed_irq_rings;
4278 return 0;
4279}
4280
4281static int
4282i915_ring_missed_irq_set(void *data, u64 val)
4283{
Chris Wilson64486ae2017-03-07 15:59:08 +00004284 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004285
Chris Wilson64486ae2017-03-07 15:59:08 +00004286 return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004287}
4288
4289DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4290 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4291 "0x%08llx\n");
4292
4293static int
4294i915_ring_test_irq_get(void *data, u64 *val)
4295{
David Weinehall36cdd012016-08-22 13:59:31 +03004296 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004297
4298 *val = dev_priv->gpu_error.test_irq_rings;
4299
4300 return 0;
4301}
4302
4303static int
4304i915_ring_test_irq_set(void *data, u64 val)
4305{
Chris Wilson64486ae2017-03-07 15:59:08 +00004306 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004307
Chris Wilson64486ae2017-03-07 15:59:08 +00004308 val &= INTEL_INFO(i915)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004309 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004310
Chris Wilson64486ae2017-03-07 15:59:08 +00004311 return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004312}
4313
4314DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4315 i915_ring_test_irq_get, i915_ring_test_irq_set,
4316 "0x%08llx\n");
4317
Chris Wilsondd624af2013-01-15 12:39:35 +00004318#define DROP_UNBOUND 0x1
4319#define DROP_BOUND 0x2
4320#define DROP_RETIRE 0x4
4321#define DROP_ACTIVE 0x8
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004322#define DROP_FREED 0x10
Chris Wilson8eadc192017-03-08 14:46:22 +00004323#define DROP_SHRINK_ALL 0x20
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004324#define DROP_ALL (DROP_UNBOUND | \
4325 DROP_BOUND | \
4326 DROP_RETIRE | \
4327 DROP_ACTIVE | \
Chris Wilson8eadc192017-03-08 14:46:22 +00004328 DROP_FREED | \
4329 DROP_SHRINK_ALL)
Kees Cook647416f2013-03-10 14:10:06 -07004330static int
4331i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004332{
Kees Cook647416f2013-03-10 14:10:06 -07004333 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004334
Kees Cook647416f2013-03-10 14:10:06 -07004335 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004336}
4337
Kees Cook647416f2013-03-10 14:10:06 -07004338static int
4339i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004340{
David Weinehall36cdd012016-08-22 13:59:31 +03004341 struct drm_i915_private *dev_priv = data;
4342 struct drm_device *dev = &dev_priv->drm;
Chris Wilson00c26cf2017-05-24 17:26:53 +01004343 int ret = 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004344
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004345 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004346
4347 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4348 * on ioctls on -EAGAIN. */
Chris Wilson00c26cf2017-05-24 17:26:53 +01004349 if (val & (DROP_ACTIVE | DROP_RETIRE)) {
4350 ret = mutex_lock_interruptible(&dev->struct_mutex);
Chris Wilsondd624af2013-01-15 12:39:35 +00004351 if (ret)
Chris Wilson00c26cf2017-05-24 17:26:53 +01004352 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004353
Chris Wilson00c26cf2017-05-24 17:26:53 +01004354 if (val & DROP_ACTIVE)
4355 ret = i915_gem_wait_for_idle(dev_priv,
4356 I915_WAIT_INTERRUPTIBLE |
4357 I915_WAIT_LOCKED);
4358
4359 if (val & DROP_RETIRE)
4360 i915_gem_retire_requests(dev_priv);
4361
4362 mutex_unlock(&dev->struct_mutex);
4363 }
Chris Wilsondd624af2013-01-15 12:39:35 +00004364
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004365 fs_reclaim_acquire(GFP_KERNEL);
Chris Wilson21ab4e72014-09-09 11:16:08 +01004366 if (val & DROP_BOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004367 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004368
Chris Wilson21ab4e72014-09-09 11:16:08 +01004369 if (val & DROP_UNBOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004370 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004371
Chris Wilson8eadc192017-03-08 14:46:22 +00004372 if (val & DROP_SHRINK_ALL)
4373 i915_gem_shrink_all(dev_priv);
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004374 fs_reclaim_release(GFP_KERNEL);
Chris Wilson8eadc192017-03-08 14:46:22 +00004375
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004376 if (val & DROP_FREED) {
4377 synchronize_rcu();
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004378 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004379 }
4380
Kees Cook647416f2013-03-10 14:10:06 -07004381 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004382}
4383
Kees Cook647416f2013-03-10 14:10:06 -07004384DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4385 i915_drop_caches_get, i915_drop_caches_set,
4386 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004387
Kees Cook647416f2013-03-10 14:10:06 -07004388static int
4389i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004390{
David Weinehall36cdd012016-08-22 13:59:31 +03004391 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004392
David Weinehall36cdd012016-08-22 13:59:31 +03004393 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004394 return -ENODEV;
4395
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004396 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004397 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004398}
4399
Kees Cook647416f2013-03-10 14:10:06 -07004400static int
4401i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004402{
David Weinehall36cdd012016-08-22 13:59:31 +03004403 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304404 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004405 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004406
David Weinehall36cdd012016-08-22 13:59:31 +03004407 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004408 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004409
Kees Cook647416f2013-03-10 14:10:06 -07004410 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004411
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004412 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004413 if (ret)
4414 return ret;
4415
Jesse Barnes358733e2011-07-27 11:53:01 -07004416 /*
4417 * Turbo will still be enabled, but won't go above the set value.
4418 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304419 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004420
Akash Goelbc4d91f2015-02-26 16:09:47 +05304421 hw_max = dev_priv->rps.max_freq;
4422 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004423
Ben Widawskyb39fb292014-03-19 18:31:11 -07004424 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004425 mutex_unlock(&dev_priv->rps.hw_lock);
4426 return -EINVAL;
4427 }
4428
Ben Widawskyb39fb292014-03-19 18:31:11 -07004429 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004430
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004431 if (intel_set_rps(dev_priv, val))
4432 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004433
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004434 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004435
Kees Cook647416f2013-03-10 14:10:06 -07004436 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004437}
4438
Kees Cook647416f2013-03-10 14:10:06 -07004439DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4440 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004441 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004442
Kees Cook647416f2013-03-10 14:10:06 -07004443static int
4444i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004445{
David Weinehall36cdd012016-08-22 13:59:31 +03004446 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004447
Chris Wilson62e1baa2016-07-13 09:10:36 +01004448 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004449 return -ENODEV;
4450
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004451 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004452 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004453}
4454
Kees Cook647416f2013-03-10 14:10:06 -07004455static int
4456i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004457{
David Weinehall36cdd012016-08-22 13:59:31 +03004458 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304459 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004460 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004461
Chris Wilson62e1baa2016-07-13 09:10:36 +01004462 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004463 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004464
Kees Cook647416f2013-03-10 14:10:06 -07004465 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004466
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004467 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004468 if (ret)
4469 return ret;
4470
Jesse Barnes1523c312012-05-25 12:34:54 -07004471 /*
4472 * Turbo will still be enabled, but won't go below the set value.
4473 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304474 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004475
Akash Goelbc4d91f2015-02-26 16:09:47 +05304476 hw_max = dev_priv->rps.max_freq;
4477 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004478
David Weinehall36cdd012016-08-22 13:59:31 +03004479 if (val < hw_min ||
4480 val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004481 mutex_unlock(&dev_priv->rps.hw_lock);
4482 return -EINVAL;
4483 }
4484
Ben Widawskyb39fb292014-03-19 18:31:11 -07004485 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004486
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004487 if (intel_set_rps(dev_priv, val))
4488 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004489
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004490 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004491
Kees Cook647416f2013-03-10 14:10:06 -07004492 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004493}
4494
Kees Cook647416f2013-03-10 14:10:06 -07004495DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4496 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004497 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004498
Kees Cook647416f2013-03-10 14:10:06 -07004499static int
4500i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004501{
David Weinehall36cdd012016-08-22 13:59:31 +03004502 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004503 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004504
David Weinehall36cdd012016-08-22 13:59:31 +03004505 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004506 return -ENODEV;
4507
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004508 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004509
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004510 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004511
4512 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004513
Kees Cook647416f2013-03-10 14:10:06 -07004514 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004515
Kees Cook647416f2013-03-10 14:10:06 -07004516 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004517}
4518
Kees Cook647416f2013-03-10 14:10:06 -07004519static int
4520i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004521{
David Weinehall36cdd012016-08-22 13:59:31 +03004522 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004523 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004524
David Weinehall36cdd012016-08-22 13:59:31 +03004525 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004526 return -ENODEV;
4527
Kees Cook647416f2013-03-10 14:10:06 -07004528 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004529 return -EINVAL;
4530
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004531 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004532 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004533
4534 /* Update the cache sharing policy here as well */
4535 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4536 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4537 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4538 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4539
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004540 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004541 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004542}
4543
Kees Cook647416f2013-03-10 14:10:06 -07004544DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4545 i915_cache_sharing_get, i915_cache_sharing_set,
4546 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004547
David Weinehall36cdd012016-08-22 13:59:31 +03004548static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004549 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004550{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03004551 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07004552 int ss;
4553 u32 sig1[ss_max], sig2[ss_max];
4554
4555 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4556 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4557 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4558 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4559
4560 for (ss = 0; ss < ss_max; ss++) {
4561 unsigned int eu_cnt;
4562
4563 if (sig1[ss] & CHV_SS_PG_ENABLE)
4564 /* skip disabled subslice */
4565 continue;
4566
Imre Deakf08a0c92016-08-31 19:13:04 +03004567 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03004568 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07004569 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4570 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4571 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4572 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03004573 sseu->eu_total += eu_cnt;
4574 sseu->eu_per_subslice = max_t(unsigned int,
4575 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004576 }
Jeff McGee5d395252015-04-03 18:13:17 -07004577}
4578
David Weinehall36cdd012016-08-22 13:59:31 +03004579static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004580 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004581{
Jeff McGee1c046bc2015-04-03 18:13:18 -07004582 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004583 int s, ss;
4584 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4585
Jeff McGee1c046bc2015-04-03 18:13:18 -07004586 /* BXT has a single slice and at most 3 subslices. */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004587 if (IS_GEN9_LP(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004588 s_max = 1;
4589 ss_max = 3;
4590 }
4591
4592 for (s = 0; s < s_max; s++) {
4593 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4594 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4595 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4596 }
4597
Jeff McGee5d395252015-04-03 18:13:17 -07004598 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4599 GEN9_PGCTL_SSA_EU19_ACK |
4600 GEN9_PGCTL_SSA_EU210_ACK |
4601 GEN9_PGCTL_SSA_EU311_ACK;
4602 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4603 GEN9_PGCTL_SSB_EU19_ACK |
4604 GEN9_PGCTL_SSB_EU210_ACK |
4605 GEN9_PGCTL_SSB_EU311_ACK;
4606
4607 for (s = 0; s < s_max; s++) {
4608 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4609 /* skip disabled slice */
4610 continue;
4611
Imre Deakf08a0c92016-08-31 19:13:04 +03004612 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004613
Rodrigo Vivi7ea1adf2017-08-09 13:07:02 -07004614 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03004615 sseu->subslice_mask =
4616 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004617
Jeff McGee5d395252015-04-03 18:13:17 -07004618 for (ss = 0; ss < ss_max; ss++) {
4619 unsigned int eu_cnt;
4620
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004621 if (IS_GEN9_LP(dev_priv)) {
Imre Deak57ec1712016-08-31 19:13:05 +03004622 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4623 /* skip disabled subslice */
4624 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004625
Imre Deak57ec1712016-08-31 19:13:05 +03004626 sseu->subslice_mask |= BIT(ss);
4627 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004628
Jeff McGee5d395252015-04-03 18:13:17 -07004629 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4630 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03004631 sseu->eu_total += eu_cnt;
4632 sseu->eu_per_subslice = max_t(unsigned int,
4633 sseu->eu_per_subslice,
4634 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004635 }
4636 }
4637}
4638
David Weinehall36cdd012016-08-22 13:59:31 +03004639static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004640 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004641{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004642 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03004643 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004644
Imre Deakf08a0c92016-08-31 19:13:04 +03004645 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004646
Imre Deakf08a0c92016-08-31 19:13:04 +03004647 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03004648 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03004649 sseu->eu_per_subslice =
4650 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03004651 sseu->eu_total = sseu->eu_per_subslice *
4652 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004653
4654 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03004655 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03004656 u8 subslice_7eu =
4657 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004658
Imre Deak915490d2016-08-31 19:13:01 +03004659 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004660 }
4661 }
4662}
4663
Imre Deak615d8902016-08-31 19:13:03 +03004664static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
4665 const struct sseu_dev_info *sseu)
4666{
4667 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4668 const char *type = is_available_info ? "Available" : "Enabled";
4669
Imre Deakc67ba532016-08-31 19:13:06 +03004670 seq_printf(m, " %s Slice Mask: %04x\n", type,
4671 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004672 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03004673 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004674 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004675 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03004676 seq_printf(m, " %s Subslice Mask: %04x\n", type,
4677 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004678 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004679 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004680 seq_printf(m, " %s EU Total: %u\n", type,
4681 sseu->eu_total);
4682 seq_printf(m, " %s EU Per Subslice: %u\n", type,
4683 sseu->eu_per_subslice);
4684
4685 if (!is_available_info)
4686 return;
4687
4688 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
4689 if (HAS_POOLED_EU(dev_priv))
4690 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
4691
4692 seq_printf(m, " Has Slice Power Gating: %s\n",
4693 yesno(sseu->has_slice_pg));
4694 seq_printf(m, " Has Subslice Power Gating: %s\n",
4695 yesno(sseu->has_subslice_pg));
4696 seq_printf(m, " Has EU Power Gating: %s\n",
4697 yesno(sseu->has_eu_pg));
4698}
4699
Jeff McGee38732182015-02-13 10:27:54 -06004700static int i915_sseu_status(struct seq_file *m, void *unused)
4701{
David Weinehall36cdd012016-08-22 13:59:31 +03004702 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03004703 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06004704
David Weinehall36cdd012016-08-22 13:59:31 +03004705 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06004706 return -ENODEV;
4707
4708 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03004709 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06004710
Jeff McGee7f992ab2015-02-13 10:27:55 -06004711 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03004712 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03004713
4714 intel_runtime_pm_get(dev_priv);
4715
David Weinehall36cdd012016-08-22 13:59:31 +03004716 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004717 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004718 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004719 broadwell_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004720 } else if (INTEL_GEN(dev_priv) >= 9) {
Imre Deak915490d2016-08-31 19:13:01 +03004721 gen9_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004722 }
David Weinehall238010e2016-08-01 17:33:27 +03004723
4724 intel_runtime_pm_put(dev_priv);
4725
Imre Deak615d8902016-08-31 19:13:03 +03004726 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004727
Jeff McGee38732182015-02-13 10:27:54 -06004728 return 0;
4729}
4730
Ben Widawsky6d794d42011-04-25 11:25:56 -07004731static int i915_forcewake_open(struct inode *inode, struct file *file)
4732{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004733 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004734
Chris Wilsond7a133d2017-09-07 14:44:41 +01004735 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004736 return 0;
4737
Chris Wilsond7a133d2017-09-07 14:44:41 +01004738 intel_runtime_pm_get(i915);
4739 intel_uncore_forcewake_user_get(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004740
4741 return 0;
4742}
4743
Ben Widawskyc43b5632012-04-16 14:07:40 -07004744static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004745{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004746 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004747
Chris Wilsond7a133d2017-09-07 14:44:41 +01004748 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004749 return 0;
4750
Chris Wilsond7a133d2017-09-07 14:44:41 +01004751 intel_uncore_forcewake_user_put(i915);
4752 intel_runtime_pm_put(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004753
4754 return 0;
4755}
4756
4757static const struct file_operations i915_forcewake_fops = {
4758 .owner = THIS_MODULE,
4759 .open = i915_forcewake_open,
4760 .release = i915_forcewake_release,
4761};
4762
Lyude317eaa92017-02-03 21:18:25 -05004763static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
4764{
4765 struct drm_i915_private *dev_priv = m->private;
4766 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4767
4768 seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
4769 seq_printf(m, "Detected: %s\n",
4770 yesno(delayed_work_pending(&hotplug->reenable_work)));
4771
4772 return 0;
4773}
4774
4775static ssize_t i915_hpd_storm_ctl_write(struct file *file,
4776 const char __user *ubuf, size_t len,
4777 loff_t *offp)
4778{
4779 struct seq_file *m = file->private_data;
4780 struct drm_i915_private *dev_priv = m->private;
4781 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4782 unsigned int new_threshold;
4783 int i;
4784 char *newline;
4785 char tmp[16];
4786
4787 if (len >= sizeof(tmp))
4788 return -EINVAL;
4789
4790 if (copy_from_user(tmp, ubuf, len))
4791 return -EFAULT;
4792
4793 tmp[len] = '\0';
4794
4795 /* Strip newline, if any */
4796 newline = strchr(tmp, '\n');
4797 if (newline)
4798 *newline = '\0';
4799
4800 if (strcmp(tmp, "reset") == 0)
4801 new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4802 else if (kstrtouint(tmp, 10, &new_threshold) != 0)
4803 return -EINVAL;
4804
4805 if (new_threshold > 0)
4806 DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
4807 new_threshold);
4808 else
4809 DRM_DEBUG_KMS("Disabling HPD storm detection\n");
4810
4811 spin_lock_irq(&dev_priv->irq_lock);
4812 hotplug->hpd_storm_threshold = new_threshold;
4813 /* Reset the HPD storm stats so we don't accidentally trigger a storm */
4814 for_each_hpd_pin(i)
4815 hotplug->stats[i].count = 0;
4816 spin_unlock_irq(&dev_priv->irq_lock);
4817
4818 /* Re-enable hpd immediately if we were in an irq storm */
4819 flush_delayed_work(&dev_priv->hotplug.reenable_work);
4820
4821 return len;
4822}
4823
4824static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
4825{
4826 return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
4827}
4828
4829static const struct file_operations i915_hpd_storm_ctl_fops = {
4830 .owner = THIS_MODULE,
4831 .open = i915_hpd_storm_ctl_open,
4832 .read = seq_read,
4833 .llseek = seq_lseek,
4834 .release = single_release,
4835 .write = i915_hpd_storm_ctl_write
4836};
4837
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004838static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004839 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004840 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004841 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6da84822016-08-15 10:48:44 +01004842 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004843 {"i915_gem_stolen", i915_gem_stolen_list_info },
Ben Gamari20172632009-02-17 20:08:50 -05004844 {"i915_gem_request", i915_gem_request_info, 0},
4845 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00004846 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004847 {"i915_gem_interrupt", i915_interrupt_info, 0},
Brad Volkin493018d2014-12-11 12:13:08 -08004848 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01004849 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01004850 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01004851 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07004852 {"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
Oscar Mateoa8b93702017-05-10 15:04:51 +00004853 {"i915_guc_stage_pool", i915_guc_stage_pool, 0},
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08004854 {"i915_huc_load_status", i915_huc_load_status_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304855 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02004856 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Michel Thierry061d06a2017-06-20 10:57:49 +01004857 {"i915_reset_info", i915_reset_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004858 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004859 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004860 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02004861 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004862 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004863 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004864 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004865 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02004866 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004867 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004868 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01004869 {"i915_dump_lrc", i915_dump_lrc, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02004870 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004871 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004872 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004873 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004874 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004875 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004876 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01004877 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004878 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02004879 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004880 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01004881 {"i915_engine_info", i915_engine_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07004882 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004883 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004884 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004885 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004886 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06004887 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05304888 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01004889 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004890};
Ben Gamari27c202a2009-07-01 22:26:52 -04004891#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004892
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004893static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004894 const char *name;
4895 const struct file_operations *fops;
4896} i915_debugfs_files[] = {
4897 {"i915_wedged", &i915_wedged_fops},
4898 {"i915_max_freq", &i915_max_freq_fops},
4899 {"i915_min_freq", &i915_min_freq_fops},
4900 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004901 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4902 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004903 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004904#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02004905 {"i915_error_state", &i915_error_state_fops},
Chris Wilson5a4c6f12017-02-14 16:46:11 +00004906 {"i915_gpu_info", &i915_gpu_info_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004907#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02004908 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004909 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004910 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4911 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4912 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Ville Syrjälä4127dc42017-06-06 15:44:12 +03004913 {"i915_fbc_false_color", &i915_fbc_false_color_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07004914 {"i915_dp_test_data", &i915_displayport_test_data_fops},
4915 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05304916 {"i915_dp_test_active", &i915_displayport_test_active_fops},
Lyude317eaa92017-02-03 21:18:25 -05004917 {"i915_guc_log_control", &i915_guc_log_control_fops},
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05304918 {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4919 {"i915_ipc_status", &i915_ipc_status_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02004920};
4921
Chris Wilson1dac8912016-06-24 14:00:17 +01004922int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004923{
Chris Wilson91c8a322016-07-05 10:40:23 +01004924 struct drm_minor *minor = dev_priv->drm.primary;
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004925 struct dentry *ent;
Daniel Vetter34b96742013-07-04 20:49:44 +02004926 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004927
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004928 ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
4929 minor->debugfs_root, to_i915(minor->dev),
4930 &i915_forcewake_fops);
4931 if (!ent)
4932 return -ENOMEM;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004933
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004934 ret = intel_pipe_crc_create(minor);
4935 if (ret)
4936 return ret;
Damien Lespiau07144422013-10-15 18:55:40 +01004937
Daniel Vetter34b96742013-07-04 20:49:44 +02004938 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004939 ent = debugfs_create_file(i915_debugfs_files[i].name,
4940 S_IRUGO | S_IWUSR,
4941 minor->debugfs_root,
4942 to_i915(minor->dev),
Daniel Vetter34b96742013-07-04 20:49:44 +02004943 i915_debugfs_files[i].fops);
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004944 if (!ent)
4945 return -ENOMEM;
Daniel Vetter34b96742013-07-04 20:49:44 +02004946 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004947
Ben Gamari27c202a2009-07-01 22:26:52 -04004948 return drm_debugfs_create_files(i915_debugfs_list,
4949 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004950 minor->debugfs_root, minor);
4951}
4952
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004953struct dpcd_block {
4954 /* DPCD dump start address. */
4955 unsigned int offset;
4956 /* DPCD dump end address, inclusive. If unset, .size will be used. */
4957 unsigned int end;
4958 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
4959 size_t size;
4960 /* Only valid for eDP. */
4961 bool edp;
4962};
4963
4964static const struct dpcd_block i915_dpcd_debug[] = {
4965 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
4966 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
4967 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
4968 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
4969 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
4970 { .offset = DP_SET_POWER },
4971 { .offset = DP_EDP_DPCD_REV },
4972 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
4973 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
4974 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
4975};
4976
4977static int i915_dpcd_show(struct seq_file *m, void *data)
4978{
4979 struct drm_connector *connector = m->private;
4980 struct intel_dp *intel_dp =
4981 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4982 uint8_t buf[16];
4983 ssize_t err;
4984 int i;
4985
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03004986 if (connector->status != connector_status_connected)
4987 return -ENODEV;
4988
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004989 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
4990 const struct dpcd_block *b = &i915_dpcd_debug[i];
4991 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
4992
4993 if (b->edp &&
4994 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
4995 continue;
4996
4997 /* low tech for now */
4998 if (WARN_ON(size > sizeof(buf)))
4999 continue;
5000
5001 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5002 if (err <= 0) {
5003 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5004 size, b->offset, err);
5005 continue;
5006 }
5007
5008 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005009 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005010
5011 return 0;
5012}
5013
5014static int i915_dpcd_open(struct inode *inode, struct file *file)
5015{
5016 return single_open(file, i915_dpcd_show, inode->i_private);
5017}
5018
5019static const struct file_operations i915_dpcd_fops = {
5020 .owner = THIS_MODULE,
5021 .open = i915_dpcd_open,
5022 .read = seq_read,
5023 .llseek = seq_lseek,
5024 .release = single_release,
5025};
5026
David Weinehallecbd6782016-08-23 12:23:56 +03005027static int i915_panel_show(struct seq_file *m, void *data)
5028{
5029 struct drm_connector *connector = m->private;
5030 struct intel_dp *intel_dp =
5031 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5032
5033 if (connector->status != connector_status_connected)
5034 return -ENODEV;
5035
5036 seq_printf(m, "Panel power up delay: %d\n",
5037 intel_dp->panel_power_up_delay);
5038 seq_printf(m, "Panel power down delay: %d\n",
5039 intel_dp->panel_power_down_delay);
5040 seq_printf(m, "Backlight on delay: %d\n",
5041 intel_dp->backlight_on_delay);
5042 seq_printf(m, "Backlight off delay: %d\n",
5043 intel_dp->backlight_off_delay);
5044
5045 return 0;
5046}
5047
5048static int i915_panel_open(struct inode *inode, struct file *file)
5049{
5050 return single_open(file, i915_panel_show, inode->i_private);
5051}
5052
5053static const struct file_operations i915_panel_fops = {
5054 .owner = THIS_MODULE,
5055 .open = i915_panel_open,
5056 .read = seq_read,
5057 .llseek = seq_lseek,
5058 .release = single_release,
5059};
5060
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005061/**
5062 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5063 * @connector: pointer to a registered drm_connector
5064 *
5065 * Cleanup will be done by drm_connector_unregister() through a call to
5066 * drm_debugfs_connector_remove().
5067 *
5068 * Returns 0 on success, negative error codes on error.
5069 */
5070int i915_debugfs_connector_add(struct drm_connector *connector)
5071{
5072 struct dentry *root = connector->debugfs_entry;
5073
5074 /* The connector must have been registered beforehands. */
5075 if (!root)
5076 return -ENODEV;
5077
5078 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5079 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03005080 debugfs_create_file("i915_dpcd", S_IRUGO, root,
5081 connector, &i915_dpcd_fops);
5082
5083 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5084 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
5085 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005086
5087 return 0;
5088}