blob: a389dfbe630c2aa089a28e2ef231fb4fa4aed6fa [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020055#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010071#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010072#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073
74static int flow_ctrl = FLOW_OFF;
75module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
77
78static int pause = PAUSE_TIME;
79module_param(pause, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(pause, "Flow Control Pause Time");
81
82#define TC_DEFAULT 64
83static int tc = TC_DEFAULT;
84module_param(tc, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(tc, "DMA threshold control value");
86
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010087#define DEFAULT_BUFSIZE 1536
88static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070089module_param(buf_sz, int, S_IRUGO | S_IWUSR);
90MODULE_PARM_DESC(buf_sz, "DMA buffer size");
91
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010092#define STMMAC_RX_COPYBREAK 256
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Pavel Machek22d3efe2016-11-28 12:55:59 +0100104/* By default the driver will use the ring mode to manage tx and rx descriptors,
105 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
142 * stmmac_clk_csr_set - dynamically set the MDC clock
143 * @priv: driver private structure
144 * Description: this is to dynamically set the MDC clock according to the csr
145 * clock input.
146 * Note:
147 * If a specific clk_csr value is passed from the platform
148 * this means that the CSR Clock Range selection cannot be
149 * changed at run-time and it is fixed (as reported in the driver
150 * documentation). Viceversa the driver will try to set the MDC
151 * clock dynamically according to the actual clock input.
152 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000153static void stmmac_clk_csr_set(struct stmmac_priv *priv)
154{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000155 u32 clk_rate;
156
jpintof573c0b2017-01-09 12:35:09 +0000157 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000158
159 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000160 * for all other cases except for the below mentioned ones.
161 * For values higher than the IEEE 802.3 specified frequency
162 * we can not estimate the proper divider as it is not known
163 * the frequency of clk_csr_i. So we do not change the default
164 * divider.
165 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000166 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
167 if (clk_rate < CSR_F_35M)
168 priv->clk_csr = STMMAC_CSR_20_35M;
169 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
170 priv->clk_csr = STMMAC_CSR_35_60M;
171 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
172 priv->clk_csr = STMMAC_CSR_60_100M;
173 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
174 priv->clk_csr = STMMAC_CSR_100_150M;
175 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
176 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800177 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000178 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000179 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000180}
181
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700182static void print_pkt(unsigned char *buf, int len)
183{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200184 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
185 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700187
Joao Pintoaff3d9e2017-03-17 16:11:05 +0000188/**
189 * stmmac_tx_avail - Get tx queue availability
190 * @priv: driver private structure
191 * @queue: TX queue index
192 */
193static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700194{
Joao Pintoaff3d9e2017-03-17 16:11:05 +0000195 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100196 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100197
Joao Pintoaff3d9e2017-03-17 16:11:05 +0000198 if (tx_q->dirty_tx > tx_q->cur_tx)
199 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100200 else
Joao Pintoaff3d9e2017-03-17 16:11:05 +0000201 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100202
203 return avail;
204}
205
Joao Pintoaff3d9e2017-03-17 16:11:05 +0000206/**
207 * stmmac_rx_dirty - Get RX queue dirty
208 * @priv: driver private structure
209 * @queue: RX queue index
210 */
211static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100212{
Joao Pintoaff3d9e2017-03-17 16:11:05 +0000213 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100214 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100215
Joao Pintoaff3d9e2017-03-17 16:11:05 +0000216 if (rx_q->dirty_rx <= rx_q->cur_rx)
217 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100218 else
Joao Pintoaff3d9e2017-03-17 16:11:05 +0000219 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100220
221 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700222}
223
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000224/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100225 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000226 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100227 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000228 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000229 */
230static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
231{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200232 struct net_device *ndev = priv->dev;
233 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000234
235 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000236 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000237}
238
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000239/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100240 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000241 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100242 * Description: this function is to verify and enter in LPI mode in case of
243 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000244 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000245static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
246{
Joao Pintoaff3d9e2017-03-17 16:11:05 +0000247 u32 tx_cnt = priv->plat->tx_queues_to_use;
248 u32 queue;
249
250 /* check if all TX queues have the work finished */
251 for (queue = 0; queue < tx_cnt; queue++) {
252 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
253
254 if (tx_q->dirty_tx != tx_q->cur_tx)
255 return; /* still unfinished work */
256 }
257
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000258 /* Check and enter in LPI mode */
Joao Pintoaff3d9e2017-03-17 16:11:05 +0000259 if (!priv->tx_path_in_lpi_mode)
jpintob4b7b772017-01-09 12:35:08 +0000260 priv->hw->mac->set_eee_mode(priv->hw,
261 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000262}
263
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000264/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100265 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000266 * @priv: driver private structure
267 * Description: this function is to exit and disable EEE in case of
268 * LPI state is true. This is called by the xmit.
269 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000270void stmmac_disable_eee_mode(struct stmmac_priv *priv)
271{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500272 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000273 del_timer_sync(&priv->eee_ctrl_timer);
274 priv->tx_path_in_lpi_mode = false;
275}
276
277/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100278 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000279 * @arg : data hook
280 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000281 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000282 * then MAC Transmitter can be moved to LPI state.
283 */
284static void stmmac_eee_ctrl_timer(unsigned long arg)
285{
286 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
287
288 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200289 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000290}
291
292/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100293 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000294 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000295 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100296 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
297 * can also manage EEE, this function enable the LPI state and start related
298 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000299 */
300bool stmmac_eee_init(struct stmmac_priv *priv)
301{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200302 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100303 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000304 bool ret = false;
305
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200306 /* Using PCS we cannot dial with the phy registers at this stage
307 * so we do not support extra feature like EEE.
308 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200309 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
310 (priv->hw->pcs == STMMAC_PCS_TBI) ||
311 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200312 goto out;
313
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000314 /* MAC core supports the EEE feature. */
315 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100316 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000317
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100318 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200319 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100320 /* To manage at run-time if the EEE cannot be supported
321 * anymore (for example because the lp caps have been
322 * changed).
323 * In that case the driver disable own timers.
324 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100325 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100326 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100327 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100328 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500329 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100330 tx_lpi_timer);
331 }
332 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100333 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100334 goto out;
335 }
336 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100337 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200338 if (!priv->eee_active) {
339 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530340 setup_timer(&priv->eee_ctrl_timer,
341 stmmac_eee_ctrl_timer,
342 (unsigned long)priv);
343 mod_timer(&priv->eee_ctrl_timer,
344 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000345
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500346 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200347 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100348 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200349 }
350 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200351 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000352
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000353 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100354 spin_unlock_irqrestore(&priv->lock, flags);
355
LABBE Corentin38ddc592016-11-16 20:09:39 +0100356 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000357 }
358out:
359 return ret;
360}
361
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100362/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000363 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100364 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000365 * @skb : the socket buffer
366 * Description :
367 * This function will read timestamp from the descriptor & pass it to stack.
368 * and also perform some sanity checks.
369 */
370static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100371 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000372{
373 struct skb_shared_hwtstamps shhwtstamp;
374 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000375
376 if (!priv->hwts_tx_en)
377 return;
378
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000379 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800380 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000381 return;
382
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000383 /* check tx tstamp status */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100384 if (!priv->hw->desc->get_tx_timestamp_status(p)) {
385 /* get the valid tstamp */
386 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000387
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100388 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
389 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000390
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100391 netdev_info(priv->dev, "get valid TX hw timestamp %llu\n", ns);
392 /* pass tstamp to stack */
393 skb_tstamp_tx(skb, &shhwtstamp);
394 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000395
396 return;
397}
398
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100399/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000400 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100401 * @p : descriptor pointer
402 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000403 * @skb : the socket buffer
404 * Description :
405 * This function will read received packet's timestamp from the descriptor
406 * and pass it to stack. It also perform some sanity checks.
407 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100408static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
409 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000410{
411 struct skb_shared_hwtstamps *shhwtstamp = NULL;
412 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000413
414 if (!priv->hwts_rx_en)
415 return;
416
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100417 /* Check if timestamp is available */
418 if (!priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
419 /* For GMAC4, the valid timestamp is from CTX next desc. */
420 if (priv->plat->has_gmac4)
421 ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
422 else
423 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000424
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100425 netdev_info(priv->dev, "get valid RX hw timestamp %llu\n", ns);
426 shhwtstamp = skb_hwtstamps(skb);
427 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
428 shhwtstamp->hwtstamp = ns_to_ktime(ns);
429 } else {
430 netdev_err(priv->dev, "cannot get RX hw timestamp\n");
431 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000432}
433
434/**
435 * stmmac_hwtstamp_ioctl - control hardware timestamping.
436 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100437 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000438 * a proprietary structure used to pass information to the driver.
439 * Description:
440 * This function configures the MAC to enable/disable both outgoing(TX)
441 * and incoming(RX) packets time stamping based on user input.
442 * Return Value:
443 * 0 on success and an appropriate -ve integer on failure.
444 */
445static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
446{
447 struct stmmac_priv *priv = netdev_priv(dev);
448 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200449 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000450 u64 temp = 0;
451 u32 ptp_v2 = 0;
452 u32 tstamp_all = 0;
453 u32 ptp_over_ipv4_udp = 0;
454 u32 ptp_over_ipv6_udp = 0;
455 u32 ptp_over_ethernet = 0;
456 u32 snap_type_sel = 0;
457 u32 ts_master_en = 0;
458 u32 ts_event_en = 0;
459 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800460 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000461
462 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
463 netdev_alert(priv->dev, "No support for HW time stamping\n");
464 priv->hwts_tx_en = 0;
465 priv->hwts_rx_en = 0;
466
467 return -EOPNOTSUPP;
468 }
469
470 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000471 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 return -EFAULT;
473
LABBE Corentin38ddc592016-11-16 20:09:39 +0100474 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
475 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000476
477 /* reserved for future extensions */
478 if (config.flags)
479 return -EINVAL;
480
Ben Hutchings5f3da322013-11-14 00:43:41 +0000481 if (config.tx_type != HWTSTAMP_TX_OFF &&
482 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000483 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000484
485 if (priv->adv_ts) {
486 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000487 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000488 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000489 config.rx_filter = HWTSTAMP_FILTER_NONE;
490 break;
491
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000492 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000493 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000494 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
495 /* take time stamp for all event messages */
496 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
497
498 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
499 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
500 break;
501
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000502 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000503 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000504 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
505 /* take time stamp for SYNC messages only */
506 ts_event_en = PTP_TCR_TSEVNTENA;
507
508 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
509 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
510 break;
511
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000512 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000513 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
515 /* take time stamp for Delay_Req messages only */
516 ts_master_en = PTP_TCR_TSMSTRENA;
517 ts_event_en = PTP_TCR_TSEVNTENA;
518
519 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
520 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
521 break;
522
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000523 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000524 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000525 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
526 ptp_v2 = PTP_TCR_TSVER2ENA;
527 /* take time stamp for all event messages */
528 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
529
530 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
531 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
532 break;
533
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000534 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000535 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000536 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
537 ptp_v2 = PTP_TCR_TSVER2ENA;
538 /* take time stamp for SYNC messages only */
539 ts_event_en = PTP_TCR_TSEVNTENA;
540
541 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
542 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
543 break;
544
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000545 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000546 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000547 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
548 ptp_v2 = PTP_TCR_TSVER2ENA;
549 /* take time stamp for Delay_Req messages only */
550 ts_master_en = PTP_TCR_TSMSTRENA;
551 ts_event_en = PTP_TCR_TSEVNTENA;
552
553 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
554 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
555 break;
556
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000557 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000558 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000559 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
560 ptp_v2 = PTP_TCR_TSVER2ENA;
561 /* take time stamp for all event messages */
562 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
563
564 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
565 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
566 ptp_over_ethernet = PTP_TCR_TSIPENA;
567 break;
568
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000569 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000570 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000571 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
572 ptp_v2 = PTP_TCR_TSVER2ENA;
573 /* take time stamp for SYNC messages only */
574 ts_event_en = PTP_TCR_TSEVNTENA;
575
576 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
577 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
578 ptp_over_ethernet = PTP_TCR_TSIPENA;
579 break;
580
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000581 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000582 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000583 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
584 ptp_v2 = PTP_TCR_TSVER2ENA;
585 /* take time stamp for Delay_Req messages only */
586 ts_master_en = PTP_TCR_TSMSTRENA;
587 ts_event_en = PTP_TCR_TSEVNTENA;
588
589 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
590 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
591 ptp_over_ethernet = PTP_TCR_TSIPENA;
592 break;
593
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000594 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000595 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000596 config.rx_filter = HWTSTAMP_FILTER_ALL;
597 tstamp_all = PTP_TCR_TSENALL;
598 break;
599
600 default:
601 return -ERANGE;
602 }
603 } else {
604 switch (config.rx_filter) {
605 case HWTSTAMP_FILTER_NONE:
606 config.rx_filter = HWTSTAMP_FILTER_NONE;
607 break;
608 default:
609 /* PTP v1, UDP, any kind of event packet */
610 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
611 break;
612 }
613 }
614 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000615 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000616
617 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100618 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000619 else {
620 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000621 tstamp_all | ptp_v2 | ptp_over_ethernet |
622 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
623 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100624 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000625
626 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800627 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000628 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100629 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800630 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000631
632 /* calculate default added value:
633 * formula is :
634 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800635 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000636 */
Phil Reid19d857c2015-12-14 11:32:01 +0800637 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000638 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100639 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000640 priv->default_addend);
641
642 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200643 ktime_get_real_ts64(&now);
644
645 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100646 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000647 now.tv_nsec);
648 }
649
650 return copy_to_user(ifr->ifr_data, &config,
651 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
652}
653
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000654/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100655 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000656 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100657 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000658 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100659 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000660 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000661static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000662{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000663 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
664 return -EOPNOTSUPP;
665
Vince Bridgers7cd01392013-12-20 11:19:34 -0600666 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200667 /* Check if adv_ts can be enabled for dwmac 4.x core */
668 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
669 priv->adv_ts = 1;
670 /* Dwmac 3.x core with extend_desc can support adv_ts */
671 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600672 priv->adv_ts = 1;
673
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200674 if (priv->dma_cap.time_stamp)
675 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600676
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200677 if (priv->adv_ts)
678 netdev_info(priv->dev,
679 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000680
681 priv->hw->ptp = &stmmac_ptp;
682 priv->hwts_tx_en = 0;
683 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000684
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200685 stmmac_ptp_register(priv);
686
687 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000688}
689
690static void stmmac_release_ptp(struct stmmac_priv *priv)
691{
jpintof573c0b2017-01-09 12:35:09 +0000692 if (priv->plat->clk_ptp_ref)
693 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000694 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000695}
696
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700697/**
Joao Pinto29feff32017-03-10 18:24:56 +0000698 * stmmac_mac_flow_ctrl - Configure flow control in all queues
699 * @priv: driver private structure
700 * Description: It is used for configuring the flow control in all queues
701 */
702static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
703{
704 u32 tx_cnt = priv->plat->tx_queues_to_use;
705
706 priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl,
707 priv->pause, tx_cnt);
708}
709
710/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100711 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700712 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100713 * Description: this is the helper called by the physical abstraction layer
714 * drivers to communicate the phy link status. According the speed and duplex
715 * this driver can invoke registered glue-logic as well.
716 * It also invoke the eee initialization because it could happen when switch
717 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700718 */
719static void stmmac_adjust_link(struct net_device *dev)
720{
721 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200722 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700723 unsigned long flags;
724 int new_state = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700725
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100726 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700727 return;
728
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700729 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000730
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700731 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000732 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700733
734 /* Now we make sure that we can be in full duplex mode.
735 * If not, we operate in half-duplex mode. */
736 if (phydev->duplex != priv->oldduplex) {
737 new_state = 1;
738 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000739 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700740 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000741 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700742 priv->oldduplex = phydev->duplex;
743 }
744 /* Flow Control operation */
745 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000746 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700747
748 if (phydev->speed != priv->speed) {
749 new_state = 1;
750 switch (phydev->speed) {
751 case 1000:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100752 if (priv->plat->has_gmac ||
753 priv->plat->has_gmac4)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000754 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700755 break;
756 case 100:
LABBE Corentin9beae262017-02-15 10:46:43 +0100757 if (priv->plat->has_gmac ||
758 priv->plat->has_gmac4) {
759 ctrl |= priv->hw->link.port;
760 ctrl |= priv->hw->link.speed;
761 } else {
762 ctrl &= ~priv->hw->link.port;
763 }
764 break;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700765 case 10:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100766 if (priv->plat->has_gmac ||
767 priv->plat->has_gmac4) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000768 ctrl |= priv->hw->link.port;
LABBE Corentin9beae262017-02-15 10:46:43 +0100769 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700770 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000771 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700772 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700773 break;
774 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100775 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100776 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100777 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700778 break;
779 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100780 if (phydev->speed != SPEED_UNKNOWN)
781 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700782 priv->speed = phydev->speed;
783 }
784
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000785 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700786
787 if (!priv->oldlink) {
788 new_state = 1;
789 priv->oldlink = 1;
790 }
791 } else if (priv->oldlink) {
792 new_state = 1;
793 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +0100794 priv->speed = SPEED_UNKNOWN;
795 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700796 }
797
798 if (new_state && netif_msg_link(priv))
799 phy_print_status(phydev);
800
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100801 spin_unlock_irqrestore(&priv->lock, flags);
802
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200803 if (phydev->is_pseudo_fixed_link)
804 /* Stop PHY layer to call the hook to adjust the link in case
805 * of a switch is attached to the stmmac driver.
806 */
807 phydev->irq = PHY_IGNORE_INTERRUPT;
808 else
809 /* At this stage, init the EEE if supported.
810 * Never called in case of fixed_link.
811 */
812 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700813}
814
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000815/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100816 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000817 * @priv: driver private structure
818 * Description: this is to verify if the HW supports the PCS.
819 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
820 * configured for the TBI, RTBI, or SGMII PHY interface.
821 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000822static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
823{
824 int interface = priv->plat->interface;
825
826 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900827 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
828 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
829 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
830 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100831 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200832 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900833 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100834 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200835 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000836 }
837 }
838}
839
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700840/**
841 * stmmac_init_phy - PHY initialization
842 * @dev: net device structure
843 * Description: it initializes the driver's PHY state, and attaches the PHY
844 * to the mac driver.
845 * Return value:
846 * 0 on success
847 */
848static int stmmac_init_phy(struct net_device *dev)
849{
850 struct stmmac_priv *priv = netdev_priv(dev);
851 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000852 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000853 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000854 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000855 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700856 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +0100857 priv->speed = SPEED_UNKNOWN;
858 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700859
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700860 if (priv->plat->phy_node) {
861 phydev = of_phy_connect(dev, priv->plat->phy_node,
862 &stmmac_adjust_link, 0, interface);
863 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200864 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
865 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000866
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700867 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
868 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100869 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100870 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700871
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700872 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
873 interface);
874 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700875
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300876 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100877 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300878 if (!phydev)
879 return -ENODEV;
880
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700881 return PTR_ERR(phydev);
882 }
883
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000884 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000885 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000886 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200887 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000888 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
889 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000890
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700891 /*
892 * Broken HW is sometimes missing the pull-up resistor on the
893 * MDIO line, which results in reads to non-existent devices returning
894 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
895 * device as well.
896 * Note: phydev->phy_id is the result of reading the UID PHY registers.
897 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700898 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700899 phy_disconnect(phydev);
900 return -ENODEV;
901 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100902
Florian Fainellic51e4242016-11-13 17:50:35 -0800903 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
904 * subsequent PHY polling, make sure we force a link transition if
905 * we have a UP/DOWN/UP transition
906 */
907 if (phydev->is_pseudo_fixed_link)
908 phydev->irq = PHY_POLL;
909
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100910 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700911 return 0;
912}
913
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000914static void stmmac_display_rings(struct stmmac_priv *priv)
915{
Joao Pintoaff3d9e2017-03-17 16:11:05 +0000916 u32 rx_cnt = priv->plat->rx_queues_to_use;
917 u32 tx_cnt = priv->plat->tx_queues_to_use;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200918 void *head_rx, *head_tx;
Joao Pintoaff3d9e2017-03-17 16:11:05 +0000919 u32 queue;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200920
Joao Pintoaff3d9e2017-03-17 16:11:05 +0000921 /* Display RX rings */
922 for (queue = 0; queue < rx_cnt; queue++) {
923 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
924
925 pr_info("\tRX Queue %d rings\n", queue);
926
927 if (priv->extend_desc)
928 head_rx = (void *)rx_q->dma_erx;
929 else
930 head_rx = (void *)rx_q->dma_rx;
931
932 /* Display Rx ring */
933 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000934 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200935
Joao Pintoaff3d9e2017-03-17 16:11:05 +0000936 /* Display TX rings */
937 for (queue = 0; queue < tx_cnt; queue++) {
938 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
939
940 pr_info("\tTX Queue %d rings\n", queue);
941
942 if (priv->extend_desc)
943 head_tx = (void *)tx_q->dma_etx;
944 else
945 head_tx = (void *)tx_q->dma_tx;
946
947 /* Display Tx ring */
948 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
949 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000950}
951
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000952static int stmmac_set_bfsize(int mtu, int bufsize)
953{
954 int ret = bufsize;
955
956 if (mtu >= BUF_SIZE_4KiB)
957 ret = BUF_SIZE_8KiB;
958 else if (mtu >= BUF_SIZE_2KiB)
959 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100960 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000961 ret = BUF_SIZE_2KiB;
962 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100963 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000964
965 return ret;
966}
967
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000968/**
Joao Pintoaff3d9e2017-03-17 16:11:05 +0000969 * stmmac_clear_rx_descriptors - clear the descriptors of a RX queue
970 * @priv: driver private structure
971 * @queue: RX queue index
972 * Description: this function is called to clear the RX descriptors
973 * in case of both basic and extended descriptors are used.
974 */
975static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
976{
977 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
978 u32 i = 0;
979
980 /* Clear the RX descriptors */
981 for (i = 0; i < DMA_RX_SIZE; i++)
982 if (priv->extend_desc)
983 priv->hw->desc->init_rx_desc(&rx_q->dma_erx[i].basic,
984 priv->use_riwt, priv->mode,
985 (i == DMA_RX_SIZE - 1));
986 else
987 priv->hw->desc->init_rx_desc(&rx_q->dma_rx[i],
988 priv->use_riwt, priv->mode,
989 (i == DMA_RX_SIZE - 1));
990}
991
992/**
993 * stmmac_clear_tx_descriptors - clear the descriptors of a TX queue
994 * @priv: driver private structure
995 * @queue: TX queue index
996 * Description: this function is called to clear the TX descriptors
997 * in case of both basic and extended descriptors are used.
998 */
999static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
1000{
1001 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1002 u32 i = 0;
1003
1004 /* Clear the TX descriptors */
1005 for (i = 0; i < DMA_TX_SIZE; i++)
1006 if (priv->extend_desc)
1007 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
1008 priv->mode,
1009 (i == DMA_TX_SIZE - 1));
1010 else
1011 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
1012 priv->mode,
1013 (i == DMA_TX_SIZE - 1));
1014}
1015
1016/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001017 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001018 * @priv: driver private structure
1019 * Description: this function is called to clear the tx and rx descriptors
1020 * in case of both basic and extended descriptors are used.
1021 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001022static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1023{
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001024 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
1025 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1026 u32 queue;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001027
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001028 for (queue = 0; queue < rx_queue_cnt; queue++)
1029 stmmac_clear_rx_descriptors(priv, queue);
1030
1031 for (queue = 0; queue < tx_queue_cnt; queue++)
1032 stmmac_clear_tx_descriptors(priv, queue);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001033}
1034
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001035/**
1036 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1037 * @priv: driver private structure
1038 * @p: descriptor pointer
1039 * @i: descriptor index
1040 * @flags: gfp flag.
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001041 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001042 * Description: this function is called to allocate a receive buffer, perform
1043 * the DMA mapping and init the descriptor.
1044 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001045static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001046 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001047{
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001048 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001049 struct sk_buff *skb;
1050
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301051 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001052 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001053 netdev_err(priv->dev,
1054 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001055 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001056 }
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001057 rx_q->rx_skbuff[i] = skb;
1058 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001059 priv->dma_buf_sz,
1060 DMA_FROM_DEVICE);
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001061 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001062 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001063 dev_kfree_skb_any(skb);
1064 return -EINVAL;
1065 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001066
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001067 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001068 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001069 else
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001070 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001071
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001072 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001073 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001074 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001075
1076 return 0;
1077}
1078
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001079/**
1080 * stmmac_free_rx_buffers - free RX buffers.
1081 * @priv: driver private structure
1082 * @queue: RX queue index
1083 * @i: buffer index
1084 */
1085static void stmmac_free_rx_buffers(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001086{
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001087 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1088
1089 if (rx_q->rx_skbuff[i]) {
1090 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001091 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001092 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001093 }
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001094 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001095}
1096
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001097/**
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001098 * stmmac_free_tx_buffers - free RX buffers.
1099 * @priv: driver private structure
1100 * @queue: RX queue index
1101 * @i: buffer index
1102 */
1103static void stmmac_free_tx_buffers(struct stmmac_priv *priv, u32 queue, u32 i)
1104{
1105 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1106
1107 if (tx_q->tx_skbuff_dma[i].buf) {
1108 if (tx_q->tx_skbuff_dma[i].map_as_page)
1109 dma_unmap_page(priv->device,
1110 tx_q->tx_skbuff_dma[i].buf,
1111 tx_q->tx_skbuff_dma[i].len,
1112 DMA_TO_DEVICE);
1113 else
1114 dma_unmap_single(priv->device,
1115 tx_q->tx_skbuff_dma[i].buf,
1116 tx_q->tx_skbuff_dma[i].len,
1117 DMA_TO_DEVICE);
1118 }
1119
1120 if (tx_q->tx_skbuff[i]) {
1121 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1122 tx_q->tx_skbuff[i] = NULL;
1123 tx_q->tx_skbuff_dma[i].buf = 0;
1124 tx_q->tx_skbuff_dma[i].map_as_page = false;
1125 }
1126}
1127
1128/**
1129 * init_tx_dma_desc_rings - init the TX descriptor rings
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001130 * @dev: net device structure
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001131 * Description: this function initializes the DMA TX descriptors
1132 * and allocates the socket buffers. It suppors the chained and ring
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001133 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001134 */
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001135static int init_tx_dma_desc_rings(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001136{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001137 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001138 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1139 u32 queue;
1140 int i = 0;
1141
1142 for (queue = 0; queue < tx_queue_cnt; queue++) {
1143 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1144
1145 netif_dbg(priv, probe, priv->dev,
1146 "(%s) dma_tx_phy=0x%08x\n", __func__,
1147 (u32)tx_q->dma_tx_phy);
1148
1149 /* Setup the chained descriptor addresses */
1150 if (priv->mode == STMMAC_CHAIN_MODE) {
1151 if (priv->extend_desc)
1152 priv->hw->mode->init(tx_q->dma_etx,
1153 tx_q->dma_tx_phy,
1154 DMA_TX_SIZE, 1);
1155 else
1156 priv->hw->mode->init(tx_q->dma_tx,
1157 tx_q->dma_tx_phy,
1158 DMA_TX_SIZE, 0);
1159 }
1160
1161 for (i = 0; i < DMA_TX_SIZE; i++) {
1162 struct dma_desc *p;
1163
1164 if (priv->extend_desc)
1165 p = &((tx_q->dma_etx + i)->basic);
1166 else
1167 p = tx_q->dma_tx + i;
1168
1169 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1170 p->des0 = 0;
1171 p->des1 = 0;
1172 p->des2 = 0;
1173 p->des3 = 0;
1174 } else {
1175 p->des2 = 0;
1176 }
1177
1178 tx_q->tx_skbuff_dma[i].buf = 0;
1179 tx_q->tx_skbuff_dma[i].map_as_page = false;
1180 tx_q->tx_skbuff_dma[i].len = 0;
1181 tx_q->tx_skbuff_dma[i].last_segment = false;
1182 tx_q->tx_skbuff[i] = NULL;
1183 }
1184
1185 tx_q->dirty_tx = 0;
1186 tx_q->cur_tx = 0;
1187 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1188 }
1189
1190 return 0;
1191}
1192
1193/**
1194 * init_rx_dma_desc_rings - init the RX descriptor rings
1195 * @dev: net device structure
1196 * @flags: gfp flag.
1197 * Description: this function initializes the DMA RX descriptors
1198 * and allocates the socket buffers. It suppors the chained and ring
1199 * modes.
1200 */
1201static int init_rx_dma_desc_rings(struct net_device *dev, gfp_t flags)
1202{
1203 struct stmmac_priv *priv = netdev_priv(dev);
1204 u32 rx_count = priv->plat->rx_queues_to_use;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001205 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001206 int ret = -ENOMEM;
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001207 u32 queue;
1208 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001209
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001210 if (priv->hw->mode->set_16kib_bfsize)
1211 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001212
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001213 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001214 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001215
Vince Bridgers2618abb2014-01-20 05:39:01 -06001216 priv->dma_buf_sz = bfsize;
1217
LABBE Corentinb3e51062016-11-16 20:09:41 +01001218 /* RX INITIALIZATION */
1219 netif_dbg(priv, probe, priv->dev,
1220 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1221
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001222 for (queue = 0; queue < rx_count; queue++) {
1223 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001224
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001225 netif_dbg(priv, probe, priv->dev,
1226 "(%s) dma_rx_phy=0x%08x\n", __func__,
1227 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001228
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001229 for (i = 0; i < DMA_RX_SIZE; i++) {
1230 struct dma_desc *p;
1231
1232 if (priv->extend_desc)
1233 p = &((rx_q->dma_erx + i)->basic);
1234 else
1235 p = rx_q->dma_rx + i;
1236
1237 ret = stmmac_init_rx_buffers(priv, p, i, flags, queue);
1238 if (ret)
1239 goto err_init_rx_buffers;
1240
1241 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1242 rx_q->rx_skbuff[i],
1243 rx_q->rx_skbuff[i]->data,
1244 (unsigned int)rx_q->rx_skbuff_dma[i]);
1245 }
1246
1247 rx_q->cur_rx = 0;
1248 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1249
1250 stmmac_clear_rx_descriptors(priv, queue);
1251
1252 if (priv->mode == STMMAC_CHAIN_MODE) {
1253 if (priv->extend_desc)
1254 priv->hw->mode->init(rx_q->dma_erx,
1255 rx_q->dma_rx_phy,
1256 DMA_RX_SIZE, 1);
1257 else
1258 priv->hw->mode->init(rx_q->dma_rx,
1259 rx_q->dma_rx_phy,
1260 DMA_RX_SIZE, 0);
1261 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001262 }
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001263
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001264 buf_sz = bfsize;
1265
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001266 return 0;
1267
1268err_init_rx_buffers:
1269 while (queue-- >= 0) {
1270 while (--i >= 0)
1271 stmmac_free_rx_buffers(priv, queue, i);
1272
1273 i = DMA_RX_SIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001274 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001275
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001276 return ret;
1277}
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001278
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001279/**
1280 * init_dma_desc_rings - init the RX/TX descriptor rings
1281 * @dev: net device structure
1282 * @flags: gfp flag.
1283 * Description: this function initializes the DMA RX/TX descriptors
1284 * and allocates the socket buffers. It suppors the chained and ring
1285 * modes.
1286 */
1287static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1288{
1289 struct stmmac_priv *priv = netdev_priv(dev);
1290 int ret = init_rx_dma_desc_rings(dev, flags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001291
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001292 if (ret)
1293 return ret;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001294
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001295 ret = init_tx_dma_desc_rings(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001296
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001297 if (netif_msg_hw(priv))
1298 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001299
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001300 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001301}
1302
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001303static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001304{
1305 int i;
1306
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001307 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001308 stmmac_free_rx_buffers(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001309}
1310
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001311static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001312{
1313 int i;
1314
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001315 for (i = 0; i < DMA_TX_SIZE; i++)
1316 stmmac_free_tx_buffers(priv, queue, i);
1317}
damuzi00075e43642014-01-17 23:47:59 +08001318
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001319/**
1320 * free_rx_dma_desc_resources - free RX DMA resources
1321 * @priv: driver private structure
1322 */
1323static void free_rx_dma_desc_resources(struct stmmac_priv *priv)
1324{
1325 u32 rx_count = priv->plat->rx_queues_to_use;
1326 u32 queue = 0;
1327
1328 if (!priv->rx_queue)
1329 return;
1330
1331 /* Free RX queue resources */
1332 for (queue = 0; queue < rx_count; queue++) {
1333 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1334
1335 if (!rx_q)
1336 break;
1337
1338 /* Release the DMA RX socket buffers */
1339 dma_free_rx_skbufs(priv, queue);
1340
1341 kfree(rx_q->rx_skbuff);
1342
1343 kfree(rx_q->rx_skbuff_dma);
1344
1345 if (!priv->extend_desc)
1346 dma_free_coherent(priv->device,
1347 DMA_RX_SIZE * sizeof(struct dma_desc),
1348 rx_q->dma_rx,
1349 rx_q->dma_rx_phy);
1350 else
1351 dma_free_coherent(priv->device, DMA_RX_SIZE *
1352 sizeof(struct dma_extended_desc),
1353 rx_q->dma_erx,
1354 rx_q->dma_rx_phy);
1355 }
1356
1357 kfree(priv->rx_queue);
1358}
1359
1360/**
1361 * free_tx_dma_desc_resources - free TX DMA resources
1362 * @priv: driver private structure
1363 */
1364static void free_tx_dma_desc_resources(struct stmmac_priv *priv)
1365{
1366 u32 tx_count = priv->plat->tx_queues_to_use;
1367 u32 queue = 0;
1368
1369 if (!priv->tx_queue)
1370 return;
1371
1372 /* Free TX queue resources */
1373 for (queue = 0; queue < tx_count; queue++) {
1374 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1375
1376 if (!tx_q)
1377 break;
1378
1379 /* Release the DMA TX socket buffers */
1380 dma_free_tx_skbufs(priv, queue);
1381
1382 kfree(tx_q->tx_skbuff);
1383
1384 kfree(tx_q->tx_skbuff_dma);
1385
1386 if (!priv->extend_desc)
1387 dma_free_coherent(priv->device,
1388 DMA_TX_SIZE * sizeof(struct dma_desc),
1389 tx_q->dma_tx,
1390 tx_q->dma_tx_phy);
1391 else
1392 dma_free_coherent(priv->device, DMA_TX_SIZE *
1393 sizeof(struct dma_extended_desc),
1394 tx_q->dma_etx,
1395 tx_q->dma_tx_phy);
1396 }
1397
1398 kfree(priv->tx_queue);
1399}
1400
1401/**
1402 * free_dma_desc_resources - free All DMA resources
1403 * @priv: driver private structure
1404 */
1405static void free_dma_desc_resources(struct stmmac_priv *priv)
1406{
1407 free_rx_dma_desc_resources(priv);
1408 free_tx_dma_desc_resources(priv);
1409}
1410
1411/**
1412 * alloc_rx_dma_desc_resources - alloc RX resources.
1413 * @priv: private structure
1414 * Description: according to which descriptor can be used (extend or basic)
1415 * this function allocates the resources for RX paths. It pre-allocates the
1416 * RX socket buffer in order to allow zero-copy mechanism.
1417 */
1418static int alloc_rx_dma_desc_resources(struct stmmac_priv *priv)
1419{
1420 u32 rx_count = priv->plat->rx_queues_to_use;
1421 int ret = -ENOMEM;
1422 u32 queue = 0;
1423
1424 /* Allocate RX queues array */
1425 priv->rx_queue = kmalloc_array(rx_count,
1426 sizeof(struct stmmac_rx_queue),
1427 GFP_KERNEL);
1428 if (!priv->rx_queue) {
1429 kfree(priv->rx_queue);
1430 return -ENOMEM;
1431 }
1432
1433 /* RX queues buffers and DMA */
1434 for (queue = 0; queue < rx_count; queue++) {
1435 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1436
1437 rx_q->queue_index = queue;
1438 rx_q->priv_data = priv;
1439
1440 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1441 sizeof(dma_addr_t),
1442 GFP_KERNEL);
1443 if (!rx_q->rx_skbuff_dma)
1444 goto err_dma_buffers;
1445
1446 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1447 sizeof(struct sk_buff *),
1448 GFP_KERNEL);
1449 if (!rx_q->rx_skbuff)
1450 goto err_dma_buffers;
1451
1452 if (priv->extend_desc) {
1453 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1454 (DMA_RX_SIZE * sizeof(struct dma_extended_desc)),
1455 &rx_q->dma_rx_phy, GFP_KERNEL);
1456
1457 if (!rx_q->dma_erx)
1458 goto err_dma_buffers;
1459 } else {
1460 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1461 (DMA_RX_SIZE * sizeof(struct dma_desc)),
1462 &rx_q->dma_rx_phy, GFP_KERNEL);
1463
1464 if (!rx_q->dma_rx)
1465 goto err_dma_buffers;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001466 }
1467 }
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001468
1469 return 0;
1470
1471err_dma_buffers:
1472 free_rx_dma_desc_resources(priv);
1473
1474 return ret;
1475}
1476
1477/**
1478 * alloc_tx_dma_desc_resources - alloc TX resources.
1479 * @priv: private structure
1480 * Description: according to which descriptor can be used (extend or basic)
1481 * this function allocates the resources for TX paths.
1482 */
1483static int alloc_tx_dma_desc_resources(struct stmmac_priv *priv)
1484{
1485 u32 tx_count = priv->plat->tx_queues_to_use;
1486 int ret = -ENOMEM;
1487 u32 queue = 0;
1488
1489 /* Allocate TX queues array */
1490 priv->tx_queue = kmalloc_array(tx_count,
1491 sizeof(struct stmmac_tx_queue),
1492 GFP_KERNEL);
1493 if (!priv->tx_queue)
1494 return -ENOMEM;
1495
1496 /* TX queues buffers and DMA */
1497 for (queue = 0; queue < tx_count; queue++) {
1498 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1499
1500 tx_q->queue_index = queue;
1501 tx_q->priv_data = priv;
1502
1503 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1504 sizeof(struct stmmac_tx_info),
1505 GFP_KERNEL);
1506
1507 if (!tx_q->tx_skbuff_dma)
1508 goto err_dma_buffers;
1509
1510 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1511 sizeof(struct sk_buff *),
1512 GFP_KERNEL);
1513 if (!tx_q->tx_skbuff)
1514 goto err_dma_buffers;
1515
1516 if (priv->extend_desc) {
1517 tx_q->dma_etx =
1518 dma_zalloc_coherent(priv->device,
1519 (DMA_TX_SIZE * sizeof(struct dma_extended_desc)),
1520 &tx_q->dma_tx_phy, GFP_KERNEL);
1521
1522 if (!tx_q->dma_etx)
1523 goto err_dma_buffers;
1524 } else {
1525 tx_q->dma_tx =
1526 dma_zalloc_coherent(priv->device,
1527 (DMA_TX_SIZE * sizeof(struct dma_desc)),
1528 &tx_q->dma_tx_phy, GFP_KERNEL);
1529
1530 if (!tx_q->dma_tx)
1531 goto err_dma_buffers;
1532 }
1533 }
1534
1535 return 0;
1536
1537err_dma_buffers:
1538 free_tx_dma_desc_resources(priv);
1539
1540 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001541}
1542
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001543/**
1544 * alloc_dma_desc_resources - alloc TX/RX resources.
1545 * @priv: private structure
1546 * Description: according to which descriptor can be used (extend or basic)
1547 * this function allocates the resources for TX and RX paths. In case of
1548 * reception, for example, it pre-allocated the RX socket buffer in order to
1549 * allow zero-copy mechanism.
1550 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001551static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1552{
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001553 int ret = 0;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001554
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001555 ret = alloc_tx_dma_desc_resources(priv);
1556 if (ret)
1557 return ret;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001558
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001559 ret = alloc_rx_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001560
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001561 return ret;
1562}
1563
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001564/**
jpinto9eb12472016-12-28 12:57:48 +00001565 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1566 * @priv: driver private structure
1567 * Description: It is used for enabling the rx queues in the MAC
1568 */
1569static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1570{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001571 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1572 int queue;
1573 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001574
Joao Pinto4f6046f2017-03-10 18:24:54 +00001575 for (queue = 0; queue < rx_queues_count; queue++) {
1576 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1577 priv->hw->mac->rx_queue_enable(priv->hw, mode, queue);
1578 }
jpinto9eb12472016-12-28 12:57:48 +00001579}
1580
1581/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001582 * stmmac_start_rx_dma - start RX DMA channel
1583 * @priv: driver private structure
1584 * @chan: RX channel index
1585 * Description:
1586 * This starts a RX DMA channel
1587 */
1588static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1589{
1590 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1591 priv->hw->dma->start_rx(priv->ioaddr, chan);
1592}
1593
1594/**
1595 * stmmac_start_tx_dma - start TX DMA channel
1596 * @priv: driver private structure
1597 * @chan: TX channel index
1598 * Description:
1599 * This starts a TX DMA channel
1600 */
1601static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1602{
1603 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1604 priv->hw->dma->start_tx(priv->ioaddr, chan);
1605}
1606
1607/**
1608 * stmmac_stop_rx_dma - stop RX DMA channel
1609 * @priv: driver private structure
1610 * @chan: RX channel index
1611 * Description:
1612 * This stops a RX DMA channel
1613 */
1614static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1615{
1616 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1617 priv->hw->dma->stop_rx(priv->ioaddr, chan);
1618}
1619
1620/**
1621 * stmmac_stop_tx_dma - stop TX DMA channel
1622 * @priv: driver private structure
1623 * @chan: TX channel index
1624 * Description:
1625 * This stops a TX DMA channel
1626 */
1627static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1628{
1629 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1630 priv->hw->dma->stop_tx(priv->ioaddr, chan);
1631}
1632
1633/**
1634 * stmmac_start_all_dma - start all RX and TX DMA channels
1635 * @priv: driver private structure
1636 * Description:
1637 * This starts all the RX and TX DMA channels
1638 */
1639static void stmmac_start_all_dma(struct stmmac_priv *priv)
1640{
1641 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1642 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1643 u32 chan = 0;
1644
1645 for (chan = 0; chan < rx_channels_count; chan++)
1646 stmmac_start_rx_dma(priv, chan);
1647
1648 for (chan = 0; chan < tx_channels_count; chan++)
1649 stmmac_start_tx_dma(priv, chan);
1650}
1651
1652/**
1653 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1654 * @priv: driver private structure
1655 * Description:
1656 * This stops the RX and TX DMA channels
1657 */
1658static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1659{
1660 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1661 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1662 u32 chan = 0;
1663
1664 for (chan = 0; chan < rx_channels_count; chan++)
1665 stmmac_stop_rx_dma(priv, chan);
1666
1667 for (chan = 0; chan < tx_channels_count; chan++)
1668 stmmac_stop_tx_dma(priv, chan);
1669}
1670
1671/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001672 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001673 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001674 * Description: it is used for configuring the DMA operation mode register in
1675 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001676 */
1677static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1678{
Joao Pinto6deee222017-03-15 11:04:45 +00001679 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1680 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001681 int rxfifosz = priv->plat->rx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001682 u32 txmode = 0;
1683 u32 rxmode = 0;
1684 u32 chan = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001685
Thierry Reding11fbf812017-03-10 17:34:58 +01001686 if (rxfifosz == 0)
1687 rxfifosz = priv->dma_cap.rx_fifo_size;
1688
Joao Pinto6deee222017-03-15 11:04:45 +00001689 if (priv->plat->force_thresh_dma_mode) {
1690 txmode = tc;
1691 rxmode = tc;
1692 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001693 /*
1694 * In case of GMAC, SF mode can be enabled
1695 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001696 * 1) TX COE if actually supported
1697 * 2) There is no bugged Jumbo frame support
1698 * that needs to not insert csum in the TDES.
1699 */
Joao Pinto6deee222017-03-15 11:04:45 +00001700 txmode = SF_DMA_MODE;
1701 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001702 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001703 } else {
1704 txmode = tc;
1705 rxmode = SF_DMA_MODE;
1706 }
1707
1708 /* configure all channels */
1709 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1710 for (chan = 0; chan < rx_channels_count; chan++)
1711 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1712 rxfifosz);
1713
1714 for (chan = 0; chan < tx_channels_count; chan++)
1715 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
1716 } else {
1717 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001718 rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001719 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001720}
1721
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001722/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001723 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001724 * @priv: driver private structure
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001725 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001726 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001727 */
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001728static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001729{
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001730 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001731 unsigned int bytes_compl = 0, pkts_compl = 0;
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001732 unsigned int entry = tx_q->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001733
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001734 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001735
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001736 priv->xstats.tx_clean++;
1737
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001738 while (entry != tx_q->cur_tx) {
1739 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001740 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001741 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001742
1743 if (priv->extend_desc)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001744 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001745 else
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001746 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001747
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001748 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001749 &priv->xstats, p,
1750 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001751 /* Check if the descriptor is owned by the DMA */
1752 if (unlikely(status & tx_dma_own))
1753 break;
1754
1755 /* Just consider the last segment and ...*/
1756 if (likely(!(status & tx_not_ls))) {
1757 /* ... verify the status error condition */
1758 if (unlikely(status & tx_err)) {
1759 priv->dev->stats.tx_errors++;
1760 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001761 priv->dev->stats.tx_packets++;
1762 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001763 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001764 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001765 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001766
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001767 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1768 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001769 dma_unmap_page(priv->device,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001770 tx_q->tx_skbuff_dma[entry].buf,
1771 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001772 DMA_TO_DEVICE);
1773 else
1774 dma_unmap_single(priv->device,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001775 tx_q->tx_skbuff_dma[entry].buf,
1776 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001777 DMA_TO_DEVICE);
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001778 tx_q->tx_skbuff_dma[entry].buf = 0;
1779 tx_q->tx_skbuff_dma[entry].len = 0;
1780 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001781 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001782
1783 if (priv->hw->mode->clean_desc3)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001784 priv->hw->mode->clean_desc3(tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001785
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001786 tx_q->tx_skbuff_dma[entry].last_segment = false;
1787 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001788
1789 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001790 pkts_compl++;
1791 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001792 dev_consume_skb_any(skb);
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001793 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001794 }
1795
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001796 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001797
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001798 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001799 }
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001800 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001801
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001802 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1803 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001804
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001805 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1806 queue))) &&
1807 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001808 netif_dbg(priv, tx_done, priv->dev,
1809 "%s: restart transmit\n", __func__);
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001810 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001811 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001812
1813 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1814 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001815 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001816 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001817 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001818}
1819
Joao Pinto4f513ec2017-03-15 11:04:46 +00001820static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001821{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001822 priv->hw->dma->enable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001823}
1824
Joao Pinto4f513ec2017-03-15 11:04:46 +00001825static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001826{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001827 priv->hw->dma->disable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001828}
1829
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001830/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001831 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001832 * @priv: driver private structure
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001833 * @queue: queue index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001834 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001835 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001836 */
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001837static void stmmac_tx_err(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001838{
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001839 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1840 u32 chan = queue;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001841 int i;
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001842
1843 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001844
Joao Pintoae4f0d42017-03-15 11:04:47 +00001845 stmmac_stop_tx_dma(priv, chan);
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001846 dma_free_tx_skbufs(priv, queue);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001847 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001848 if (priv->extend_desc)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001849 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001850 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001851 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001852 else
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001853 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001854 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001855 (i == DMA_TX_SIZE - 1));
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001856 tx_q->dirty_tx = 0;
1857 tx_q->cur_tx = 0;
1858 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001859 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001860
1861 priv->dev->stats.tx_errors++;
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001862 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001863}
1864
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001865/**
Joao Pinto6deee222017-03-15 11:04:45 +00001866 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1867 * @priv: driver private structure
1868 * @txmode: TX operating mode
1869 * @rxmode: RX operating mode
1870 * @chan: channel index
1871 * Description: it is used for configuring of the DMA operation mode in
1872 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1873 * mode.
1874 */
1875static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1876 u32 rxmode, u32 chan)
1877{
1878 int rxfifosz = priv->plat->rx_fifo_size;
1879
1880 if (rxfifosz == 0)
1881 rxfifosz = priv->dma_cap.rx_fifo_size;
1882
1883 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1884 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1885 rxfifosz);
1886 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
1887 } else {
1888 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
1889 rxfifosz);
1890 }
1891}
1892
1893/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001894 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001895 * @priv: driver private structure
1896 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001897 * It calls the dwmac dma routine and schedule poll method in case of some
1898 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001899 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001900static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001901{
Joao Pintod62a1072017-03-15 11:04:49 +00001902 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001903 int status;
Joao Pintod62a1072017-03-15 11:04:49 +00001904 u32 chan;
Joao Pinto68e5cfa2017-03-13 10:36:29 +00001905
Joao Pintod62a1072017-03-15 11:04:49 +00001906 for (chan = 0; chan < tx_channel_count; chan++) {
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001907 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
1908
Joao Pintod62a1072017-03-15 11:04:49 +00001909 status = priv->hw->dma->dma_interrupt(priv->ioaddr,
1910 &priv->xstats, chan);
1911 if (likely((status & handle_rx)) || (status & handle_tx)) {
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001912 if (likely(napi_schedule_prep(&rx_q->napi))) {
Joao Pintod62a1072017-03-15 11:04:49 +00001913 stmmac_disable_dma_irq(priv, chan);
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001914 __napi_schedule(&rx_q->napi);
Joao Pintod62a1072017-03-15 11:04:49 +00001915 }
1916 }
1917
1918 if (unlikely(status & tx_hard_error_bump_tc)) {
1919 /* Try to bump up the dma threshold on this failure */
1920 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1921 (tc <= 256)) {
1922 tc += 64;
1923 if (priv->plat->force_thresh_dma_mode)
1924 stmmac_set_dma_operation_mode(priv,
1925 tc,
1926 tc,
1927 chan);
1928 else
1929 stmmac_set_dma_operation_mode(priv,
1930 tc,
1931 SF_DMA_MODE,
1932 chan);
1933 priv->xstats.threshold = tc;
1934 }
1935 } else if (unlikely(status == tx_hard_error)) {
1936 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001937 }
1938 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001939}
1940
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001941/**
1942 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1943 * @priv: driver private structure
1944 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1945 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001946static void stmmac_mmc_setup(struct stmmac_priv *priv)
1947{
1948 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001949 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001950
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001951 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1952 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001953 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001954 } else {
1955 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001956 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001957 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001958
1959 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001960
1961 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001962 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001963 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1964 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001965 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001966}
1967
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001968/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001969 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001970 * @priv: driver private structure
1971 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001972 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1973 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001974 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001975static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1976{
1977 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001978 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001979
1980 /* GMAC older than 3.50 has no extended descriptors */
1981 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001982 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001983 priv->extend_desc = 1;
1984 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001985 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001986
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001987 priv->hw->desc = &enh_desc_ops;
1988 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001989 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001990 priv->hw->desc = &ndesc_ops;
1991 }
1992}
1993
1994/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001995 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001996 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001997 * Description:
1998 * new GMAC chip generations have a new register to indicate the
1999 * presence of the optional feature/functions.
2000 * This can be also used to override the value passed through the
2001 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002002 */
2003static int stmmac_get_hw_features(struct stmmac_priv *priv)
2004{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002005 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00002006
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00002007 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002008 priv->hw->dma->get_hw_feature(priv->ioaddr,
2009 &priv->dma_cap);
2010 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002011 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002012
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002013 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002014}
2015
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002016/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002017 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002018 * @priv: driver private structure
2019 * Description:
2020 * it is to verify if the MAC address is valid, in case of failures it
2021 * generates a random MAC address
2022 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002023static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2024{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002025 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002026 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002027 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002028 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002029 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002030 netdev_info(priv->dev, "device MAC address %pM\n",
2031 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002032 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002033}
2034
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002035/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002036 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002037 * @priv: driver private structure
2038 * Description:
2039 * It inits the DMA invoking the specific MAC/GMAC callback.
2040 * Some DMA parameters can be passed from the platform;
2041 * in case of these are not passed a default is kept for the MAC or GMAC.
2042 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002043static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2044{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002045 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2046 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002047 struct stmmac_rx_queue *rx_q;
2048 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002049 u32 dummy_dma_rx_phy = 0;
2050 u32 dummy_dma_tx_phy = 0;
2051 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002052 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002053 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002054
Niklas Cassela332e2f2016-12-07 15:20:05 +01002055 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2056 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002057 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002058 }
2059
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002060 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2061 atds = 1;
2062
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002063 ret = priv->hw->dma->reset(priv->ioaddr);
2064 if (ret) {
2065 dev_err(priv->device, "Failed to reset the dma\n");
2066 return ret;
2067 }
2068
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002069 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002070 /* DMA Configuration */
2071 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
2072 dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002073
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002074 /* DMA RX Channel Configuration */
2075 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002076 rx_q = &priv->rx_queue[chan];
2077
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002078 priv->hw->dma->init_rx_chan(priv->ioaddr,
2079 priv->plat->dma_cfg,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002080 rx_q->dma_rx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002081
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002082 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002083 (DMA_RX_SIZE * sizeof(struct dma_desc));
2084 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002085 rx_q->rx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002086 chan);
2087 }
2088
2089 /* DMA TX Channel Configuration */
2090 for (chan = 0; chan < tx_channels_count; chan++) {
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002091 tx_q = &priv->tx_queue[chan];
2092
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002093 priv->hw->dma->init_chan(priv->ioaddr,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002094 priv->plat->dma_cfg,
2095 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002096
2097 priv->hw->dma->init_tx_chan(priv->ioaddr,
2098 priv->plat->dma_cfg,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002099 tx_q->dma_tx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002100
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002101 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002102 (DMA_TX_SIZE * sizeof(struct dma_desc));
2103 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002104 tx_q->tx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002105 chan);
2106 }
2107 } else {
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002108 rx_q = &priv->rx_queue[chan];
2109 tx_q = &priv->tx_queue[chan];
2110
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002111 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002112 tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002113 }
2114
2115 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002116 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
2117
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002118 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002119}
2120
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002121/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002122 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002123 * @data: data pointer
2124 * Description:
2125 * This is the timer handler to directly invoke the stmmac_tx_clean.
2126 */
2127static void stmmac_tx_timer(unsigned long data)
2128{
2129 struct stmmac_priv *priv = (struct stmmac_priv *)data;
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002130 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2131 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002132
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002133 /* let's scan all the tx queues */
2134 for (queue = 0; queue < tx_queues_count; queue++)
2135 stmmac_tx_clean(priv, queue);
2136}
2137
2138/**
2139 * stmmac_stop_all_queues - Stop all queues
2140 * @priv: driver private structure
2141 */
2142static void stmmac_stop_all_queues(struct stmmac_priv *priv)
2143{
2144 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
2145 u32 queue;
2146
2147 for (queue = 0; queue < tx_queues_cnt; queue++)
2148 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
2149}
2150
2151/**
2152 * stmmac_start_all_queues - Start all queues
2153 * @priv: driver private structure
2154 */
2155static void stmmac_start_all_queues(struct stmmac_priv *priv)
2156{
2157 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
2158 u32 queue;
2159
2160 for (queue = 0; queue < tx_queues_cnt; queue++)
2161 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
2162}
2163
2164/**
2165 * stmmac_disable_all_queues - Disable all queues
2166 * @priv: driver private structure
2167 */
2168static void stmmac_disable_all_queues(struct stmmac_priv *priv)
2169{
2170 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
2171 u32 queue;
2172
2173 for (queue = 0; queue < rx_queues_cnt; queue++) {
2174 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
2175
2176 napi_disable(&rx_q->napi);
2177 }
2178}
2179
2180/**
2181 * stmmac_enable_all_queues - Enable all queues
2182 * @priv: driver private structure
2183 */
2184static void stmmac_enable_all_queues(struct stmmac_priv *priv)
2185{
2186 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
2187 u32 queue;
2188
2189 for (queue = 0; queue < rx_queues_cnt; queue++) {
2190 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
2191
2192 napi_enable(&rx_q->napi);
2193 }
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002194}
2195
2196/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002197 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002198 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002199 * Description:
2200 * This inits the transmit coalesce parameters: i.e. timer rate,
2201 * timer handler and default threshold used for enabling the
2202 * interrupt on completion bit.
2203 */
2204static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2205{
2206 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2207 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2208 init_timer(&priv->txtimer);
2209 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
2210 priv->txtimer.data = (unsigned long)priv;
2211 priv->txtimer.function = stmmac_tx_timer;
2212 add_timer(&priv->txtimer);
2213}
2214
Joao Pinto4854ab92017-03-15 11:04:51 +00002215static void stmmac_set_rings_length(struct stmmac_priv *priv)
2216{
2217 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2218 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2219 u32 chan;
2220
2221 /* set TX ring length */
2222 if (priv->hw->dma->set_tx_ring_len) {
2223 for (chan = 0; chan < tx_channels_count; chan++)
2224 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
2225 (DMA_TX_SIZE - 1), chan);
2226 }
2227
2228 /* set RX ring length */
2229 if (priv->hw->dma->set_rx_ring_len) {
2230 for (chan = 0; chan < rx_channels_count; chan++)
2231 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
2232 (DMA_RX_SIZE - 1), chan);
2233 }
2234}
2235
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002236/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002237 * stmmac_set_tx_queue_weight - Set TX queue weight
2238 * @priv: driver private structure
2239 * Description: It is used for setting TX queues weight
2240 */
2241static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2242{
2243 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2244 u32 weight;
2245 u32 queue;
2246
2247 for (queue = 0; queue < tx_queues_count; queue++) {
2248 weight = priv->plat->tx_queues_cfg[queue].weight;
2249 priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue);
2250 }
2251}
2252
2253/**
Joao Pinto19d91872017-03-10 18:24:59 +00002254 * stmmac_configure_cbs - Configure CBS in TX queue
2255 * @priv: driver private structure
2256 * Description: It is used for configuring CBS in AVB TX queues
2257 */
2258static void stmmac_configure_cbs(struct stmmac_priv *priv)
2259{
2260 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2261 u32 mode_to_use;
2262 u32 queue;
2263
2264 for (queue = 0; queue < tx_queues_count; queue++) {
2265 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2266 if (mode_to_use == MTL_QUEUE_DCB)
2267 continue;
2268
2269 priv->hw->mac->config_cbs(priv->hw,
2270 priv->plat->tx_queues_cfg[queue].send_slope,
2271 priv->plat->tx_queues_cfg[queue].idle_slope,
2272 priv->plat->tx_queues_cfg[queue].high_credit,
2273 priv->plat->tx_queues_cfg[queue].low_credit,
2274 queue);
2275 }
2276}
2277
2278/**
Joao Pintod43042f2017-03-10 18:24:55 +00002279 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2280 * @priv: driver private structure
2281 * Description: It is used for mapping RX queues to RX dma channels
2282 */
2283static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2284{
2285 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2286 u32 queue;
2287 u32 chan;
2288
2289 for (queue = 0; queue < rx_queues_count; queue++) {
2290 chan = priv->plat->rx_queues_cfg[queue].chan;
2291 priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan);
2292 }
2293}
2294
2295/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002296 * stmmac_mtl_configuration - Configure MTL
2297 * @priv: driver private structure
2298 * Description: It is used for configurring MTL
2299 */
2300static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2301{
2302 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2303 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2304
Joao Pinto6a3a7192017-03-10 18:24:53 +00002305 if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight)
2306 stmmac_set_tx_queue_weight(priv);
2307
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002308 /* Configure MTL RX algorithms */
2309 if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms)
2310 priv->hw->mac->prog_mtl_rx_algorithms(priv->hw,
2311 priv->plat->rx_sched_algorithm);
2312
2313 /* Configure MTL TX algorithms */
2314 if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms)
2315 priv->hw->mac->prog_mtl_tx_algorithms(priv->hw,
2316 priv->plat->tx_sched_algorithm);
2317
Joao Pinto19d91872017-03-10 18:24:59 +00002318 /* Configure CBS in AVB TX queues */
2319 if (tx_queues_count > 1 && priv->hw->mac->config_cbs)
2320 stmmac_configure_cbs(priv);
2321
Joao Pintod43042f2017-03-10 18:24:55 +00002322 /* Map RX MTL to DMA channels */
2323 if (rx_queues_count > 1 && priv->hw->mac->map_mtl_to_dma)
2324 stmmac_rx_queue_dma_chan_map(priv);
2325
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002326 /* Enable MAC RX Queues */
2327 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_enable)
2328 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002329
2330 /* Set the HW DMA mode and the COE */
2331 stmmac_dma_operation_mode(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002332}
2333
2334/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002335 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002336 * @dev : pointer to the device structure.
2337 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002338 * this is the main function to setup the HW in a usable state because the
2339 * dma engine is reset, the core registers are configured (e.g. AXI,
2340 * Checksum features, timers). The DMA is ready to start receiving and
2341 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002342 * Return value:
2343 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2344 * file on failure.
2345 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002346static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002347{
2348 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002349 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002350 u32 tx_cnt = priv->plat->tx_queues_to_use;
2351 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002352 int ret;
2353
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002354 /* DMA initialization and SW reset */
2355 ret = stmmac_init_dma_engine(priv);
2356 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002357 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2358 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002359 return ret;
2360 }
2361
2362 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002363 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002364
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002365 /* PS and related bits will be programmed according to the speed */
2366 if (priv->hw->pcs) {
2367 int speed = priv->plat->mac_port_sel_speed;
2368
2369 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2370 (speed == SPEED_1000)) {
2371 priv->hw->ps = speed;
2372 } else {
2373 dev_warn(priv->device, "invalid port speed\n");
2374 priv->hw->ps = 0;
2375 }
2376 }
2377
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002378 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002379 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002380
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002381 /* Initialize MTL*/
2382 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2383 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002384
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002385 ret = priv->hw->mac->rx_ipc(priv->hw);
2386 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002387 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002388 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002389 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002390 }
2391
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002392 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002393 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2394 stmmac_dwmac4_set_mac(priv->ioaddr, true);
2395 else
2396 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002397
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002398 stmmac_mmc_setup(priv);
2399
Huacai Chenfe1319292014-12-19 22:38:18 +08002400 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002401 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2402 if (ret < 0)
2403 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2404
Huacai Chenfe1319292014-12-19 22:38:18 +08002405 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002406 if (ret == -EOPNOTSUPP)
2407 netdev_warn(priv->dev, "PTP not supported by HW\n");
2408 else if (ret)
2409 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002410 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002411
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002412#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002413 ret = stmmac_init_fs(dev);
2414 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002415 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2416 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002417#endif
2418 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002419 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002420
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002421 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2422
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002423 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
2424 priv->rx_riwt = MAX_DMA_RIWT;
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002425 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002426 }
2427
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002428 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002429 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002430
Joao Pinto4854ab92017-03-15 11:04:51 +00002431 /* set TX and RX rings length */
2432 stmmac_set_rings_length(priv);
2433
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002434 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002435 if (priv->tso) {
2436 for (chan = 0; chan < tx_cnt; chan++)
2437 priv->hw->dma->enable_tso(priv->ioaddr, 1, chan);
2438 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002439
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002440 return 0;
2441}
2442
Thierry Redingc66f6c32017-03-10 17:34:55 +01002443static void stmmac_hw_teardown(struct net_device *dev)
2444{
2445 struct stmmac_priv *priv = netdev_priv(dev);
2446
2447 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2448}
2449
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002450/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002451 * stmmac_open - open entry point of the driver
2452 * @dev : pointer to the device structure.
2453 * Description:
2454 * This function is the open entry point of the driver.
2455 * Return value:
2456 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2457 * file on failure.
2458 */
2459static int stmmac_open(struct net_device *dev)
2460{
2461 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002462 int ret;
2463
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002464 stmmac_check_ether_addr(priv);
2465
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002466 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2467 priv->hw->pcs != STMMAC_PCS_TBI &&
2468 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002469 ret = stmmac_init_phy(dev);
2470 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002471 netdev_err(priv->dev,
2472 "%s: Cannot attach to PHY (error: %d)\n",
2473 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002474 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002475 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002476 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002477
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002478 /* Extra statistics */
2479 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2480 priv->xstats.threshold = tc;
2481
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002482 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002483
Huacai Chenfe1319292014-12-19 22:38:18 +08002484 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002485 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002486 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002487 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002488 }
2489
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002490 stmmac_init_tx_coalesce(priv);
2491
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002492 if (dev->phydev)
2493 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002494
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002495 /* Request the IRQ lines */
2496 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002497 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002498 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002499 netdev_err(priv->dev,
2500 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2501 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002502 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002503 }
2504
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002505 /* Request the Wake IRQ in case of another line is used for WoL */
2506 if (priv->wol_irq != dev->irq) {
2507 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2508 IRQF_SHARED, dev->name, dev);
2509 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002510 netdev_err(priv->dev,
2511 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2512 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002513 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002514 }
2515 }
2516
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002517 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002518 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002519 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2520 dev->name, dev);
2521 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002522 netdev_err(priv->dev,
2523 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2524 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002525 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002526 }
2527 }
2528
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002529 stmmac_enable_all_queues(priv);
2530 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002531
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002532 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002533
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002534lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002535 if (priv->wol_irq != dev->irq)
2536 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002537wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002538 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002539irq_error:
2540 if (dev->phydev)
2541 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002542
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002543 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002544 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002545init_error:
2546 free_dma_desc_resources(priv);
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002547
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002548 if (dev->phydev)
2549 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002550
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002551 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002552}
2553
2554/**
2555 * stmmac_release - close entry point of the driver
2556 * @dev : device pointer.
2557 * Description:
2558 * This is the stop entry point of the driver.
2559 */
2560static int stmmac_release(struct net_device *dev)
2561{
2562 struct stmmac_priv *priv = netdev_priv(dev);
2563
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002564 if (priv->eee_enabled)
2565 del_timer_sync(&priv->eee_ctrl_timer);
2566
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002567 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002568 if (dev->phydev) {
2569 phy_stop(dev->phydev);
2570 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002571 }
2572
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002573 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002574
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002575 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002576
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002577 del_timer_sync(&priv->txtimer);
2578
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002579 /* Free the IRQ lines */
2580 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002581 if (priv->wol_irq != dev->irq)
2582 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002583 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002584 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002585
2586 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002587 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002588
2589 /* Release and free the Rx/Tx resources */
2590 free_dma_desc_resources(priv);
2591
avisconti19449bf2010-10-25 18:58:14 +00002592 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002593 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002594
2595 netif_carrier_off(dev);
2596
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002597#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002598 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002599#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002600
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002601 stmmac_release_ptp(priv);
2602
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002603 return 0;
2604}
2605
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002606/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002607 * stmmac_tso_allocator - close entry point of the driver
2608 * @priv: driver private structure
2609 * @des: buffer start address
2610 * @total_len: total length to fill in descriptors
2611 * @last_segmant: condition for the last descriptor
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002612 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002613 * Description:
2614 * This function fills descriptor and request new descriptors according to
2615 * buffer length to fill
2616 */
2617static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002618 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002619{
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002620 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002621 struct dma_desc *desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002622 u32 buff_size;
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002623 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002624
2625 tmp_len = total_len;
2626
2627 while (tmp_len > 0) {
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002628 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2629 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002630
Michael Weiserf8be0d72016-11-14 18:58:05 +01002631 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002632 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2633 TSO_MAX_BUFF_SIZE : tmp_len;
2634
2635 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
2636 0, 1,
2637 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
2638 0, 0);
2639
2640 tmp_len -= TSO_MAX_BUFF_SIZE;
2641 }
2642}
2643
2644/**
2645 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2646 * @skb : the socket buffer
2647 * @dev : device pointer
2648 * Description: this is the transmit function that is called on TSO frames
2649 * (support available on GMAC4 and newer chips).
2650 * Diagram below show the ring programming in case of TSO frames:
2651 *
2652 * First Descriptor
2653 * --------
2654 * | DES0 |---> buffer1 = L2/L3/L4 header
2655 * | DES1 |---> TCP Payload (can continue on next descr...)
2656 * | DES2 |---> buffer 1 and 2 len
2657 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2658 * --------
2659 * |
2660 * ...
2661 * |
2662 * --------
2663 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2664 * | DES1 | --|
2665 * | DES2 | --> buffer 1 and 2 len
2666 * | DES3 |
2667 * --------
2668 *
2669 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2670 */
2671static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2672{
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002673 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002674 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002675 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002676 int nfrags = skb_shinfo(skb)->nr_frags;
2677 unsigned int first_entry, des;
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002678 struct stmmac_tx_queue *tx_q;
2679 int tmp_pay_len = 0;
2680 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002681 u8 proto_hdr_len;
2682 int i;
2683
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002684 tx_q = &priv->tx_queue[queue];
2685
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002686 /* Compute header lengths */
2687 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2688
2689 /* Desc availability based on threshold should be enough safe */
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002690 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002691 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002692 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2693 netif_tx_stop_queue(netdev_get_tx_queue(dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002694 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002695 netdev_err(priv->dev,
2696 "%s: Tx Ring full when queue awake\n",
2697 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002698 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002699 return NETDEV_TX_BUSY;
2700 }
2701
2702 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2703
2704 mss = skb_shinfo(skb)->gso_size;
2705
2706 /* set new MSS value if needed */
2707 if (mss != priv->mss) {
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002708 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002709 priv->hw->desc->set_mss(mss_desc, mss);
2710 priv->mss = mss;
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002711 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002712 }
2713
2714 if (netif_msg_tx_queued(priv)) {
2715 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2716 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2717 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2718 skb->data_len);
2719 }
2720
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002721 first_entry = tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002722
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002723 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002724 first = desc;
2725
2726 /* first descriptor: fill Headers on Buf1 */
2727 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2728 DMA_TO_DEVICE);
2729 if (dma_mapping_error(priv->device, des))
2730 goto dma_map_err;
2731
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002732 tx_q->tx_skbuff_dma[first_entry].buf = des;
2733 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2734 tx_q->tx_skbuff[first_entry] = skb;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002735
Michael Weiserf8be0d72016-11-14 18:58:05 +01002736 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002737
2738 /* Fill start of payload in buff2 of first descriptor */
2739 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002740 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002741
2742 /* If needed take extra descriptors to fill the remaining payload */
2743 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2744
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002745 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002746
2747 /* Prepare fragments */
2748 for (i = 0; i < nfrags; i++) {
2749 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2750
2751 des = skb_frag_dma_map(priv->device, frag, 0,
2752 skb_frag_size(frag),
2753 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002754 if (dma_mapping_error(priv->device, des))
2755 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002756
2757 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002758 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002759
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002760 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2761 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
2762 tx_q->tx_skbuff[tx_q->cur_tx] = NULL;
2763 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002764 }
2765
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002766 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002767
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002768 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002769
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002770 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002771 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2772 __func__);
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002773 netif_tx_stop_queue(netdev_get_tx_queue(dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002774 }
2775
2776 dev->stats.tx_bytes += skb->len;
2777 priv->xstats.tx_tso_frames++;
2778 priv->xstats.tx_tso_nfrags += nfrags;
2779
2780 /* Manage tx mitigation */
2781 priv->tx_count_frames += nfrags + 1;
2782 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2783 mod_timer(&priv->txtimer,
2784 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2785 } else {
2786 priv->tx_count_frames = 0;
2787 priv->hw->desc->set_tx_ic(desc);
2788 priv->xstats.tx_set_ic_bit++;
2789 }
2790
2791 if (!priv->hwts_tx_en)
2792 skb_tx_timestamp(skb);
2793
2794 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2795 priv->hwts_tx_en)) {
2796 /* declare that device is doing timestamping */
2797 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2798 priv->hw->desc->enable_tx_timestamp(first);
2799 }
2800
2801 /* Complete the first descriptor before granting the DMA */
2802 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2803 proto_hdr_len,
2804 pay_len,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002805 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002806 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2807
2808 /* If context desc is used to change MSS */
2809 if (mss_desc)
2810 priv->hw->desc->set_tx_owner(mss_desc);
2811
2812 /* The own bit must be the latest setting done when prepare the
2813 * descriptor and then barrier is needed to make sure that
2814 * all is coherent before granting the DMA engine.
2815 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002816 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002817
2818 if (netif_msg_pktdata(priv)) {
2819 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002820 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
2821 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002822
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002823 priv->hw->desc->display_ring((void *)tx_q->dma_tx, DMA_TX_SIZE,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002824 0);
2825
2826 pr_info(">>> frame to be transmitted: ");
2827 print_pkt(skb->data, skb_headlen(skb));
2828 }
2829
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002830 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002831
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002832 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
2833 queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002834
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002835 return NETDEV_TX_OK;
2836
2837dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002838 dev_err(priv->device, "Tx dma map failed\n");
2839 dev_kfree_skb(skb);
2840 priv->dev->stats.tx_dropped++;
2841 return NETDEV_TX_OK;
2842}
2843
2844/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002845 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002846 * @skb : the socket buffer
2847 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002848 * Description : this is the tx entry point of the driver.
2849 * It programs the chain or the ring and supports oversized frames
2850 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002851 */
2852static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2853{
2854 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002855 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002856 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002857 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002858 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002859 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002860 struct dma_desc *desc, *first;
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002861 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002862 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002863 unsigned int des;
2864
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002865 tx_q = &priv->tx_queue[queue];
2866
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002867 /* Manage oversized TCP frames for GMAC4 device */
2868 if (skb_is_gso(skb) && priv->tso) {
2869 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2870 return stmmac_tso_xmit(skb, dev);
2871 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002872
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002873 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
2874 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2875 netif_tx_stop_queue(netdev_get_tx_queue(dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002876 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002877 netdev_err(priv->dev,
2878 "%s: Tx Ring full when queue awake\n",
2879 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002880 }
2881 return NETDEV_TX_BUSY;
2882 }
2883
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002884 if (priv->tx_path_in_lpi_mode)
2885 stmmac_disable_eee_mode(priv);
2886
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002887 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002888 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002889
Michał Mirosław5e982f32011-04-09 02:46:55 +00002890 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002891
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002892 if (likely(priv->extend_desc))
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002893 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002894 else
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002895 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002896
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002897 first = desc;
2898
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002899 tx_q->tx_skbuff[first_entry] = skb;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002900
2901 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002902 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002903 if (enh_desc)
2904 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2905
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002906 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2907 DWMAC_CORE_4_00)) {
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002908 entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002909 if (unlikely(entry < 0))
2910 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002911 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002912
2913 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002914 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2915 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002916 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002917
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002918 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2919
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002920 if (likely(priv->extend_desc))
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002921 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002922 else
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002923 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002924
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002925 des = skb_frag_dma_map(priv->device, frag, 0, len,
2926 DMA_TO_DEVICE);
2927 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002928 goto dma_map_err; /* should reuse desc w/o issues */
2929
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002930 tx_q->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002931
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002932 tx_q->tx_skbuff_dma[entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01002933 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2934 desc->des0 = cpu_to_le32(des);
2935 else
2936 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002937
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002938 tx_q->tx_skbuff_dma[entry].map_as_page = true;
2939 tx_q->tx_skbuff_dma[entry].len = len;
2940 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002941
2942 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002943 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002944 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002945 }
2946
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002947 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2948
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002949 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002950
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002951 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002952 void *tx_head;
2953
LABBE Corentin38ddc592016-11-16 20:09:39 +01002954 netdev_dbg(priv->dev,
2955 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002956 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01002957 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002958
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002959 if (priv->extend_desc)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002960 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002961 else
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002962 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002963
2964 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002965
LABBE Corentin38ddc592016-11-16 20:09:39 +01002966 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002967 print_pkt(skb->data, skb->len);
2968 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002969
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002970 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002971 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2972 __func__);
Joao Pintoaff3d9e2017-03-17 16:11:05 +00002973 netif_tx_stop_queue(netdev_get_tx_queue(dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002974 }
2975
2976 dev->stats.tx_bytes += skb->len;
2977
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002978 /* According to the coalesce parameter the IC bit for the latest
2979 * segment is reset and the timer re-started to clean the tx status.
2980 * This approach takes care about the fragments: desc is the first
2981 * element in case of no SG.
2982 */
2983 priv->tx_count_frames += nfrags + 1;
2984 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2985 mod_timer(&priv->txtimer,
2986 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2987 } else {
2988 priv->tx_count_frames = 0;
2989 priv->hw->desc->set_tx_ic(desc);
2990 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002991 }
2992
2993 if (!priv->hwts_tx_en)
2994 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002995
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002996 /* Ready to fill the first descriptor and set the OWN bit w/o any
2997 * problems because all the descriptors are actually ready to be
2998 * passed to the DMA engine.
2999 */
3000 if (likely(!is_jumbo)) {
3001 bool last_segment = (nfrags == 0);
3002
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003003 des = dma_map_single(priv->device, skb->data,
3004 nopaged_len, DMA_TO_DEVICE);
3005 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003006 goto dma_map_err;
3007
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003008 tx_q->tx_skbuff_dma[first_entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003009 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3010 first->des0 = cpu_to_le32(des);
3011 else
3012 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003013
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003014 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3015 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003016
3017 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3018 priv->hwts_tx_en)) {
3019 /* declare that device is doing timestamping */
3020 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3021 priv->hw->desc->enable_tx_timestamp(first);
3022 }
3023
3024 /* Prepare the first descriptor setting the OWN bit too */
3025 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
3026 csum_insertion, priv->mode, 1,
3027 last_segment);
3028
3029 /* The own bit must be the latest setting done when prepare the
3030 * descriptor and then barrier is needed to make sure that
3031 * all is coherent before granting the DMA engine.
3032 */
Pavel Machekad688cd2016-12-18 21:38:12 +01003033 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003034 }
3035
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003036 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003037
3038 if (priv->synopsys_id < DWMAC_CORE_4_00)
3039 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
3040 else
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003041 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
3042 queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003043
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003044 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003045
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003046dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003047 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003048 dev_kfree_skb(skb);
3049 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003050 return NETDEV_TX_OK;
3051}
3052
Vince Bridgersb9381982014-01-14 13:42:05 -06003053static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3054{
3055 struct ethhdr *ehdr;
3056 u16 vlanid;
3057
3058 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
3059 NETIF_F_HW_VLAN_CTAG_RX &&
3060 !__vlan_get_tag(skb, &vlanid)) {
3061 /* pop the vlan tag */
3062 ehdr = (struct ethhdr *)skb->data;
3063 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
3064 skb_pull(skb, VLAN_HLEN);
3065 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
3066 }
3067}
3068
3069
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003070static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003071{
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003072 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003073 return 0;
3074
3075 return 1;
3076}
3077
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003078/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003079 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003080 * @priv: driver private structure
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003081 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003082 * Description : this is to reallocate the skb for the reception process
3083 * that is based on zero-copy.
3084 */
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003085static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003086{
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003087 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3088 int dirty = stmmac_rx_dirty(priv, queue);
3089 unsigned int entry = rx_q->dirty_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003090 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003091
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003092 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003093 struct dma_desc *p;
3094
3095 if (priv->extend_desc)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003096 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003097 else
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003098 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003099
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003100 if (!rx_q->rx_skbuff[entry]) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003101 struct sk_buff *skb;
3102
Eric Dumazetacb600d2012-10-05 06:23:55 +00003103 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003104 if (unlikely(!skb)) {
3105 /* so for a while no zero-copy! */
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003106 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003107 if (unlikely(net_ratelimit()))
3108 dev_err(priv->device,
3109 "fail to alloc skb entry %d\n",
3110 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003111 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003112 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003113
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003114 rx_q->rx_skbuff[entry] = skb;
3115 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003116 dma_map_single(priv->device, skb->data, bfsize,
3117 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003118 if (dma_mapping_error(priv->device,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003119 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003120 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003121 dev_kfree_skb(skb);
3122 break;
3123 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003124
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003125 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003126 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003127 p->des1 = 0;
3128 } else {
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003129 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003130 }
3131 if (priv->hw->mode->refill_desc3)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003132 priv->hw->mode->refill_desc3(rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003133
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003134 if (rx_q->rx_zeroc_thresh > 0)
3135 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003136
LABBE Corentinb3e51062016-11-16 20:09:41 +01003137 netif_dbg(priv, rx_status, priv->dev,
3138 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003139 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003140 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003141
3142 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3143 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
3144 else
3145 priv->hw->desc->set_rx_owner(p);
3146
Pavel Machekad688cd2016-12-18 21:38:12 +01003147 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003148
3149 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003150 }
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003151 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003152}
3153
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003154/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003155 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003156 * @priv: driver private structure
3157 * @limit: napi bugget.
3158 * Description : this the function called by the napi poll method.
3159 * It gets all the frames inside the ring.
3160 */
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003161static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003162{
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003163 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3164 unsigned int entry = rx_q->cur_rx;
3165 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003166 unsigned int next_entry;
3167 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003168
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003169 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003170 void *rx_head;
3171
LABBE Corentin38ddc592016-11-16 20:09:39 +01003172 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003173 if (priv->extend_desc)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003174 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003175 else
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003176 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003177
3178 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003179 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003180 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003181 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003182 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003183 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003184
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003185 if (priv->extend_desc)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003186 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003187 else
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003188 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003189
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003190 /* read the status of the incoming frame */
3191 status = priv->hw->desc->rx_status(&priv->dev->stats,
3192 &priv->xstats, p);
3193 /* check if managed by the DMA otherwise go ahead */
3194 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003195 break;
3196
3197 count++;
3198
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003199 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3200 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003201
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003202 if (priv->extend_desc)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003203 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003204 else
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003205 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003206
3207 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003208
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003209 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
3210 priv->hw->desc->rx_extended_status(&priv->dev->stats,
3211 &priv->xstats,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003212 rx_q->dma_erx +
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003213 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003214 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003215 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003216 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003217 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003218 * with timestamp value, hence reinitialize
3219 * them in stmmac_rx_refill() function so that
3220 * device can reuse it.
3221 */
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003222 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003223 dma_unmap_single(priv->device,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003224 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003225 priv->dma_buf_sz,
3226 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003227 }
3228 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003229 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003230 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003231 unsigned int des;
3232
3233 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01003234 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003235 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01003236 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003237
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003238 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
3239
LABBE Corentin8d45e422017-02-08 09:31:08 +01003240 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003241 * (preallocated during init) then the packet is
3242 * ignored
3243 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003244 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003245 netdev_err(priv->dev,
3246 "len %d larger than size (%d)\n",
3247 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003248 priv->dev->stats.rx_length_errors++;
3249 break;
3250 }
3251
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003252 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003253 * Type frames (LLC/LLC-SNAP)
3254 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003255 if (unlikely(status != llc_snap))
3256 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003257
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003258 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003259 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3260 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003261 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003262 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3263 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003264 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003265
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003266 /* The zero-copy is always used for all the sizes
3267 * in case of GMAC4 because it needs
3268 * to refill the used descriptors, always.
3269 */
3270 if (unlikely(!priv->plat->has_gmac4 &&
3271 ((frame_len < priv->rx_copybreak) ||
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003272 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003273 skb = netdev_alloc_skb_ip_align(priv->dev,
3274 frame_len);
3275 if (unlikely(!skb)) {
3276 if (net_ratelimit())
3277 dev_warn(priv->device,
3278 "packet dropped\n");
3279 priv->dev->stats.rx_dropped++;
3280 break;
3281 }
3282
3283 dma_sync_single_for_cpu(priv->device,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003284 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003285 [entry], frame_len,
3286 DMA_FROM_DEVICE);
3287 skb_copy_to_linear_data(skb,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003288 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003289 rx_skbuff[entry]->data,
3290 frame_len);
3291
3292 skb_put(skb, frame_len);
3293 dma_sync_single_for_device(priv->device,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003294 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003295 [entry], frame_len,
3296 DMA_FROM_DEVICE);
3297 } else {
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003298 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003299 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003300 netdev_err(priv->dev,
3301 "%s: Inconsistent Rx chain\n",
3302 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003303 priv->dev->stats.rx_dropped++;
3304 break;
3305 }
3306 prefetch(skb->data - NET_IP_ALIGN);
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003307 rx_q->rx_skbuff[entry] = NULL;
3308 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003309
3310 skb_put(skb, frame_len);
3311 dma_unmap_single(priv->device,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003312 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003313 priv->dma_buf_sz,
3314 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003315 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003316
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003317 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003318 netdev_dbg(priv->dev, "frame received (%dbytes)",
3319 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003320 print_pkt(skb->data, frame_len);
3321 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003322
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003323 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3324
Vince Bridgersb9381982014-01-14 13:42:05 -06003325 stmmac_rx_vlan(priv->dev, skb);
3326
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003327 skb->protocol = eth_type_trans(skb, priv->dev);
3328
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003329 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003330 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003331 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003332 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003333
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003334 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003335
3336 priv->dev->stats.rx_packets++;
3337 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003338 }
3339 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003340 }
3341
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003342 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003343
3344 priv->xstats.rx_pkt_n += count;
3345
3346 return count;
3347}
3348
3349/**
3350 * stmmac_poll - stmmac poll method (NAPI)
3351 * @napi : pointer to the napi structure.
3352 * @budget : maximum number of packets that the current CPU can receive from
3353 * all interfaces.
3354 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003355 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003356 */
3357static int stmmac_poll(struct napi_struct *napi, int budget)
3358{
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003359 struct stmmac_rx_queue *rx_q =
3360 container_of(napi, struct stmmac_rx_queue, napi);
3361 struct stmmac_priv *priv = rx_q->priv_data;
3362 u32 tx_count = priv->dma_cap.number_tx_queues;
3363 u32 chan = rx_q->queue_index;
3364 u32 work_done = 0;
3365 u32 queue = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003366
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003367 priv->xstats.napi_poll++;
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003368 /* check all the queues */
3369 for (queue = 0; queue < tx_count; queue++)
3370 stmmac_tx_clean(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003371
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003372 /* Process RX packets from this queue */
3373 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
3374
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003375 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003376 napi_complete_done(napi, work_done);
Joao Pinto4f513ec2017-03-15 11:04:46 +00003377 stmmac_enable_dma_irq(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003378 }
3379 return work_done;
3380}
3381
3382/**
3383 * stmmac_tx_timeout
3384 * @dev : Pointer to net device structure
3385 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003386 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003387 * netdev structure and arrange for the device to be reset to a sane state
3388 * in order to transmit a new packet.
3389 */
3390static void stmmac_tx_timeout(struct net_device *dev)
3391{
3392 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003393 u32 tx_count = priv->plat->tx_queues_to_use;
3394 u32 chan;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003395
3396 /* Clear Tx resources and restart transmitting again */
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003397 for (chan = 0; chan < tx_count; chan++)
3398 stmmac_tx_err(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003399}
3400
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003401/**
Jiri Pirko01789342011-08-16 06:29:00 +00003402 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003403 * @dev : pointer to the device structure
3404 * Description:
3405 * This function is a driver entry point which gets called by the kernel
3406 * whenever multicast addresses must be enabled/disabled.
3407 * Return value:
3408 * void.
3409 */
Jiri Pirko01789342011-08-16 06:29:00 +00003410static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003411{
3412 struct stmmac_priv *priv = netdev_priv(dev);
3413
Vince Bridgers3b57de92014-07-31 15:49:17 -05003414 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003415}
3416
3417/**
3418 * stmmac_change_mtu - entry point to change MTU size for the device.
3419 * @dev : device pointer.
3420 * @new_mtu : the new MTU size for the device.
3421 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3422 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3423 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3424 * Return value:
3425 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3426 * file on failure.
3427 */
3428static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3429{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003430 struct stmmac_priv *priv = netdev_priv(dev);
3431
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003432 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003433 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003434 return -EBUSY;
3435 }
3436
Michał Mirosław5e982f32011-04-09 02:46:55 +00003437 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003438
Michał Mirosław5e982f32011-04-09 02:46:55 +00003439 netdev_update_features(dev);
3440
3441 return 0;
3442}
3443
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003444static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003445 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003446{
3447 struct stmmac_priv *priv = netdev_priv(dev);
3448
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003449 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003450 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003451
Michał Mirosław5e982f32011-04-09 02:46:55 +00003452 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003453 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003454
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003455 /* Some GMAC devices have a bugged Jumbo frame support that
3456 * needs to have the Tx COE disabled for oversized frames
3457 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003458 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003459 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003460 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003461 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003462
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003463 /* Disable tso if asked by ethtool */
3464 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3465 if (features & NETIF_F_TSO)
3466 priv->tso = true;
3467 else
3468 priv->tso = false;
3469 }
3470
Michał Mirosław5e982f32011-04-09 02:46:55 +00003471 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003472}
3473
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003474static int stmmac_set_features(struct net_device *netdev,
3475 netdev_features_t features)
3476{
3477 struct stmmac_priv *priv = netdev_priv(netdev);
3478
3479 /* Keep the COE Type in case of csum is supporting */
3480 if (features & NETIF_F_RXCSUM)
3481 priv->hw->rx_csum = priv->plat->rx_coe;
3482 else
3483 priv->hw->rx_csum = 0;
3484 /* No check needed because rx_coe has been set before and it will be
3485 * fixed in case of issue.
3486 */
3487 priv->hw->mac->rx_ipc(priv->hw);
3488
3489 return 0;
3490}
3491
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003492/**
3493 * stmmac_interrupt - main ISR
3494 * @irq: interrupt number.
3495 * @dev_id: to pass the net device pointer.
3496 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003497 * It can call:
3498 * o DMA service routine (to manage incoming frame reception and transmission
3499 * status)
3500 * o Core interrupts to manage: remote wake-up, management counter, LPI
3501 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003502 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003503static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3504{
3505 struct net_device *dev = (struct net_device *)dev_id;
3506 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003507 u32 rx_cnt = priv->plat->rx_queues_to_use;
3508 u32 tx_cnt = priv->plat->tx_queues_to_use;
3509 u32 queues_count;
3510 u32 queue;
3511
3512 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003513
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003514 if (priv->irq_wake)
3515 pm_wakeup_event(priv->device, 0);
3516
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003517 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003518 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003519 return IRQ_NONE;
3520 }
3521
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003522 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003523 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003524 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003525 &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00003526
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003527 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003528 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003529 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003530 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003531 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003532 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003533 }
3534
3535 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3536 for (queue = 0; queue < queues_count; queue++) {
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003537 struct stmmac_rx_queue *rx_q =
3538 &priv->rx_queue[queue];
3539
Joao Pinto7bac4e12017-03-15 11:04:55 +00003540 status |=
3541 priv->hw->mac->host_mtl_irq_status(priv->hw,
3542 queue);
3543
3544 if (status & CORE_IRQ_MTL_RX_OVERFLOW &&
3545 priv->hw->dma->set_rx_tail_ptr)
3546 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003547 rx_q->rx_tail_addr,
Joao Pinto7bac4e12017-03-15 11:04:55 +00003548 queue);
3549 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003550 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003551
3552 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003553 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003554 if (priv->xstats.pcs_link)
3555 netif_carrier_on(dev);
3556 else
3557 netif_carrier_off(dev);
3558 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003559 }
3560
3561 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003562 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003563
3564 return IRQ_HANDLED;
3565}
3566
3567#ifdef CONFIG_NET_POLL_CONTROLLER
3568/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003569 * to allow network I/O with interrupts disabled.
3570 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003571static void stmmac_poll_controller(struct net_device *dev)
3572{
3573 disable_irq(dev->irq);
3574 stmmac_interrupt(dev->irq, dev);
3575 enable_irq(dev->irq);
3576}
3577#endif
3578
3579/**
3580 * stmmac_ioctl - Entry point for the Ioctl
3581 * @dev: Device pointer.
3582 * @rq: An IOCTL specefic structure, that can contain a pointer to
3583 * a proprietary structure used to pass information to the driver.
3584 * @cmd: IOCTL command
3585 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003586 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003587 */
3588static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3589{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003590 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003591
3592 if (!netif_running(dev))
3593 return -EINVAL;
3594
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003595 switch (cmd) {
3596 case SIOCGMIIPHY:
3597 case SIOCGMIIREG:
3598 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003599 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003600 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003601 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003602 break;
3603 case SIOCSHWTSTAMP:
3604 ret = stmmac_hwtstamp_ioctl(dev, rq);
3605 break;
3606 default:
3607 break;
3608 }
Richard Cochran28b04112010-07-17 08:48:55 +00003609
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003610 return ret;
3611}
3612
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003613#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003614static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003615
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003616static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003617 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003618{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003619 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003620 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3621 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003622
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003623 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003624 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003625 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003626 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003627 le32_to_cpu(ep->basic.des0),
3628 le32_to_cpu(ep->basic.des1),
3629 le32_to_cpu(ep->basic.des2),
3630 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003631 ep++;
3632 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003633 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003634 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003635 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3636 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003637 p++;
3638 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003639 seq_printf(seq, "\n");
3640 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003641}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003642
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003643static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3644{
3645 struct net_device *dev = seq->private;
3646 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003647 u32 rx_count = priv->plat->rx_queues_to_use;
3648 u32 tx_count = priv->plat->tx_queues_to_use;
3649 u32 queue;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003650
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003651 for (queue = 0; queue < rx_count; queue++) {
3652 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3653
3654 seq_printf(seq, "RX Queue %d:\n", queue);
3655
3656 if (priv->extend_desc) {
3657 seq_printf(seq, "Extended descriptor ring:\n");
3658 sysfs_display_ring((void *)rx_q->dma_erx,
3659 DMA_RX_SIZE, 1, seq);
3660 } else {
3661 seq_printf(seq, "Descriptor ring:\n");
3662 sysfs_display_ring((void *)rx_q->dma_rx,
3663 DMA_RX_SIZE, 0, seq);
3664 }
3665 }
3666
3667 for (queue = 0; queue < tx_count; queue++) {
3668 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3669
3670 seq_printf(seq, "TX Queue %d:\n", queue);
3671
3672 if (priv->extend_desc) {
3673 seq_printf(seq, "Extended descriptor ring:\n");
3674 sysfs_display_ring((void *)tx_q->dma_etx,
3675 DMA_TX_SIZE, 1, seq);
3676 } else {
3677 seq_printf(seq, "Descriptor ring:\n");
3678 sysfs_display_ring((void *)tx_q->dma_tx,
3679 DMA_TX_SIZE, 0, seq);
3680 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003681 }
3682
3683 return 0;
3684}
3685
3686static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3687{
3688 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3689}
3690
Pavel Machek22d3efe2016-11-28 12:55:59 +01003691/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3692
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003693static const struct file_operations stmmac_rings_status_fops = {
3694 .owner = THIS_MODULE,
3695 .open = stmmac_sysfs_ring_open,
3696 .read = seq_read,
3697 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003698 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003699};
3700
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003701static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3702{
3703 struct net_device *dev = seq->private;
3704 struct stmmac_priv *priv = netdev_priv(dev);
3705
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003706 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003707 seq_printf(seq, "DMA HW features not supported\n");
3708 return 0;
3709 }
3710
3711 seq_printf(seq, "==============================\n");
3712 seq_printf(seq, "\tDMA HW features\n");
3713 seq_printf(seq, "==============================\n");
3714
Pavel Machek22d3efe2016-11-28 12:55:59 +01003715 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003716 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003717 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003718 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003719 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003720 (priv->dma_cap.half_duplex) ? "Y" : "N");
3721 seq_printf(seq, "\tHash Filter: %s\n",
3722 (priv->dma_cap.hash_filter) ? "Y" : "N");
3723 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3724 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003725 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003726 (priv->dma_cap.pcs) ? "Y" : "N");
3727 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3728 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3729 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3730 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3731 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3732 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3733 seq_printf(seq, "\tRMON module: %s\n",
3734 (priv->dma_cap.rmon) ? "Y" : "N");
3735 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3736 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003737 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003738 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003739 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003740 (priv->dma_cap.eee) ? "Y" : "N");
3741 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3742 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3743 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003744 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3745 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3746 (priv->dma_cap.rx_coe) ? "Y" : "N");
3747 } else {
3748 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3749 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3750 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3751 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3752 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003753 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3754 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3755 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3756 priv->dma_cap.number_rx_channel);
3757 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3758 priv->dma_cap.number_tx_channel);
3759 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3760 (priv->dma_cap.enh_desc) ? "Y" : "N");
3761
3762 return 0;
3763}
3764
3765static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3766{
3767 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3768}
3769
3770static const struct file_operations stmmac_dma_cap_fops = {
3771 .owner = THIS_MODULE,
3772 .open = stmmac_sysfs_dma_cap_open,
3773 .read = seq_read,
3774 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003775 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003776};
3777
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003778static int stmmac_init_fs(struct net_device *dev)
3779{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003780 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003781
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003782 /* Create per netdev entries */
3783 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3784
3785 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003786 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003787
3788 return -ENOMEM;
3789 }
3790
3791 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003792 priv->dbgfs_rings_status =
3793 debugfs_create_file("descriptors_status", S_IRUGO,
3794 priv->dbgfs_dir, dev,
3795 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003796
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003797 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003798 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003799 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003800
3801 return -ENOMEM;
3802 }
3803
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003804 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003805 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3806 priv->dbgfs_dir,
3807 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003808
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003809 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003810 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003811 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003812
3813 return -ENOMEM;
3814 }
3815
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003816 return 0;
3817}
3818
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003819static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003820{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003821 struct stmmac_priv *priv = netdev_priv(dev);
3822
3823 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003824}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003825#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003826
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003827static const struct net_device_ops stmmac_netdev_ops = {
3828 .ndo_open = stmmac_open,
3829 .ndo_start_xmit = stmmac_xmit,
3830 .ndo_stop = stmmac_release,
3831 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003832 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003833 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003834 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003835 .ndo_tx_timeout = stmmac_tx_timeout,
3836 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003837#ifdef CONFIG_NET_POLL_CONTROLLER
3838 .ndo_poll_controller = stmmac_poll_controller,
3839#endif
3840 .ndo_set_mac_address = eth_mac_addr,
3841};
3842
3843/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003844 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003845 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003846 * Description: this function is to configure the MAC device according to
3847 * some platform parameters or the HW capability register. It prepares the
3848 * driver to use either ring or chain modes and to setup either enhanced or
3849 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003850 */
3851static int stmmac_hw_init(struct stmmac_priv *priv)
3852{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003853 struct mac_device_info *mac;
3854
3855 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003856 if (priv->plat->has_gmac) {
3857 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003858 mac = dwmac1000_setup(priv->ioaddr,
3859 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003860 priv->plat->unicast_filter_entries,
3861 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003862 } else if (priv->plat->has_gmac4) {
3863 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3864 mac = dwmac4_setup(priv->ioaddr,
3865 priv->plat->multicast_filter_bins,
3866 priv->plat->unicast_filter_entries,
3867 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003868 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003869 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003870 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003871 if (!mac)
3872 return -ENOMEM;
3873
3874 priv->hw = mac;
3875
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003876 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003877 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3878 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003879 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003880 if (chain_mode) {
3881 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003882 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003883 priv->mode = STMMAC_CHAIN_MODE;
3884 } else {
3885 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003886 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003887 priv->mode = STMMAC_RING_MODE;
3888 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003889 }
3890
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003891 /* Get the HW capability (new GMAC newer than 3.50a) */
3892 priv->hw_cap_support = stmmac_get_hw_features(priv);
3893 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003894 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003895
3896 /* We can override some gmac/dma configuration fields: e.g.
3897 * enh_desc, tx_coe (e.g. that are passed through the
3898 * platform) with the values from the HW capability
3899 * register (if supported).
3900 */
3901 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003902 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003903 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003904
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003905 /* TXCOE doesn't work in thresh DMA mode */
3906 if (priv->plat->force_thresh_dma_mode)
3907 priv->plat->tx_coe = 0;
3908 else
3909 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3910
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003911 /* In case of GMAC4 rx_coe is from HW cap register. */
3912 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003913
3914 if (priv->dma_cap.rx_coe_type2)
3915 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3916 else if (priv->dma_cap.rx_coe_type1)
3917 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3918
LABBE Corentin38ddc592016-11-16 20:09:39 +01003919 } else {
3920 dev_info(priv->device, "No HW DMA feature register supported\n");
3921 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003922
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003923 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3924 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3925 priv->hw->desc = &dwmac4_desc_ops;
3926 else
3927 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003928
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003929 if (priv->plat->rx_coe) {
3930 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003931 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003932 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003933 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003934 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003935 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003936 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003937
3938 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003939 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003940 device_set_wakeup_capable(priv->device, 1);
3941 }
3942
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003943 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003944 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003945
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003946 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003947}
3948
3949/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003950 * stmmac_dvr_probe
3951 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003952 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003953 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003954 * Description: this is the main probe function used to
3955 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003956 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003957 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003958 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003959int stmmac_dvr_probe(struct device *device,
3960 struct plat_stmmacenet_data *plat_dat,
3961 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003962{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003963 struct net_device *ndev = NULL;
3964 struct stmmac_priv *priv;
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003965 int ret = 0;
3966 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003967
Joao Pintoaff3d9e2017-03-17 16:11:05 +00003968 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
3969 MTL_MAX_TX_QUEUES,
3970 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00003971 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003972 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003973
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003974 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003975
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003976 priv = netdev_priv(ndev);
3977 priv->device = device;
3978 priv->dev = ndev;
3979
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003980 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003981 priv->pause = pause;
3982 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003983 priv->ioaddr = res->addr;
3984 priv->dev->base_addr = (unsigned long)res->addr;
3985
3986 priv->dev->irq = res->irq;
3987 priv->wol_irq = res->wol_irq;
3988 priv->lpi_irq = res->lpi_irq;
3989
3990 if (res->mac)
3991 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003992
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003993 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003994
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003995 /* Verify driver arguments */
3996 stmmac_verify_args();
3997
3998 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003999 * this needs to have multiple instances
4000 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004001 if ((phyaddr >= 0) && (phyaddr <= 31))
4002 priv->plat->phy_addr = phyaddr;
4003
jpintof573c0b2017-01-09 12:35:09 +00004004 if (priv->plat->stmmac_rst)
4005 reset_control_deassert(priv->plat->stmmac_rst);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004006
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004007 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004008 ret = stmmac_hw_init(priv);
4009 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004010 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004011
Joao Pintoaff3d9e2017-03-17 16:11:05 +00004012 /* Configure real RX and TX queues */
4013 ndev->real_num_rx_queues = priv->plat->rx_queues_to_use;
4014 ndev->real_num_tx_queues = priv->plat->tx_queues_to_use;
4015
4016 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
4017
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004018 ndev->netdev_ops = &stmmac_netdev_ops;
4019
4020 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4021 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004022
4023 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
4024 ndev->hw_features |= NETIF_F_TSO;
4025 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004026 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004027 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004028 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4029 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004030#ifdef STMMAC_VLAN_TAG_USED
4031 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00004032 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004033#endif
4034 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4035
Jarod Wilson44770e12016-10-17 15:54:17 -04004036 /* MTU range: 46 - hw-specific max */
4037 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4038 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4039 ndev->max_mtu = JUMBO_LEN;
4040 else
4041 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004042 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4043 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4044 */
4045 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4046 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004047 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004048 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004049 dev_warn(priv->device,
4050 "%s: warning: maxmtu having invalid value (%d)\n",
4051 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004052
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004053 if (flow_ctrl)
4054 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4055
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004056 /* Rx Watchdog is available in the COREs newer than the 3.40.
4057 * In some case, for example on bugged HW this feature
4058 * has to be disable and this can be done by passing the
4059 * riwt_off field from the platform.
4060 */
4061 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4062 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004063 dev_info(priv->device,
4064 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004065 }
4066
Joao Pintoaff3d9e2017-03-17 16:11:05 +00004067 ret = alloc_dma_desc_resources(priv);
4068 if (ret < 0) {
4069 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
4070 __func__);
4071 goto init_dma_error;
4072 }
4073
4074 ret = init_dma_desc_rings(priv->dev, GFP_KERNEL);
4075 if (ret < 0) {
4076 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
4077 __func__);
4078 goto init_dma_error;
4079 }
4080
4081 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4082 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4083
4084 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4085 (64 * priv->plat->rx_queues_to_use));
4086 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004087
Vlad Lunguf8e96162010-11-29 22:52:52 +00004088 spin_lock_init(&priv->lock);
4089
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004090 /* If a specific clk_csr value is passed from the platform
4091 * this means that the CSR Clock Range selection cannot be
4092 * changed at run-time and it is fixed. Viceversa the driver'll try to
4093 * set the MDC clock dynamically according to the csr actual
4094 * clock input.
4095 */
4096 if (!priv->plat->clk_csr)
4097 stmmac_clk_csr_set(priv);
4098 else
4099 priv->clk_csr = priv->plat->clk_csr;
4100
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004101 stmmac_check_pcs_mode(priv);
4102
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004103 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4104 priv->hw->pcs != STMMAC_PCS_TBI &&
4105 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004106 /* MDIO bus Registration */
4107 ret = stmmac_mdio_register(ndev);
4108 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004109 dev_err(priv->device,
4110 "%s: MDIO bus (id: %d) registration failed",
4111 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004112 goto error_mdio_register;
4113 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004114 }
4115
Florian Fainelli57016592016-12-27 18:23:06 -08004116 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004117 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004118 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4119 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004120 goto error_netdev_register;
4121 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004122
Florian Fainelli57016592016-12-27 18:23:06 -08004123 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004124
Viresh Kumar6a81c262012-07-30 14:39:41 -07004125error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004126 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4127 priv->hw->pcs != STMMAC_PCS_TBI &&
4128 priv->hw->pcs != STMMAC_PCS_RTBI)
4129 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004130error_mdio_register:
Joao Pintoaff3d9e2017-03-17 16:11:05 +00004131 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4132 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4133
4134 netif_napi_del(&rx_q->napi);
4135 }
4136init_dma_error:
4137 free_dma_desc_resources(priv);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004138error_hw_init:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004139 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004140
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004141 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004142}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004143EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004144
4145/**
4146 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004147 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004148 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004149 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004150 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004151int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004152{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004153 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004154 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004155
LABBE Corentin38ddc592016-11-16 20:09:39 +01004156 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004157
Joao Pintoae4f0d42017-03-15 11:04:47 +00004158 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004159
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004160 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004161 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004162 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004163 if (priv->plat->stmmac_rst)
4164 reset_control_assert(priv->plat->stmmac_rst);
4165 clk_disable_unprepare(priv->plat->pclk);
4166 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004167 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4168 priv->hw->pcs != STMMAC_PCS_TBI &&
4169 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004170 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004171 free_netdev(ndev);
4172
4173 return 0;
4174}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004175EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004176
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004177/**
4178 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004179 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004180 * Description: this is the function to suspend the device and it is called
4181 * by the platform driver to stop the network queue, release the resources,
4182 * program the PMT register (for WoL), clean and release driver resources.
4183 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004184int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004185{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004186 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004187 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004188 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004189
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004190 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004191 return 0;
4192
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004193 if (ndev->phydev)
4194 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004195
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004196 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004197
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004198 netif_device_detach(ndev);
Joao Pintoaff3d9e2017-03-17 16:11:05 +00004199 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004200
Joao Pintoaff3d9e2017-03-17 16:11:05 +00004201 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004202
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004203 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004204 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004205
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004206 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004207 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004208 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004209 priv->irq_wake = 1;
4210 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004211 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004212 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004213 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004214 clk_disable(priv->plat->pclk);
4215 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004216 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004217 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004218
4219 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +01004220 priv->speed = SPEED_UNKNOWN;
4221 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004222 return 0;
4223}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004224EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004225
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004226/**
Joao Pintoaff3d9e2017-03-17 16:11:05 +00004227 * stmmac_reset_queues_param - reset queue parameters
4228 * @dev: device pointer
4229 */
4230static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4231{
4232 u32 rx_cnt = priv->plat->rx_queues_to_use;
4233 u32 tx_cnt = priv->plat->tx_queues_to_use;
4234 u32 queue;
4235
4236 for (queue = 0; queue < rx_cnt; queue++) {
4237 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4238
4239 rx_q->cur_rx = 0;
4240 rx_q->dirty_rx = 0;
4241 }
4242
4243 for (queue = 0; queue < tx_cnt; queue++) {
4244 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4245
4246 tx_q->cur_tx = 0;
4247 tx_q->dirty_tx = 0;
4248 }
4249}
4250
4251/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004252 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004253 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004254 * Description: when resume this function is invoked to setup the DMA and CORE
4255 * in a usable state.
4256 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004257int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004258{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004259 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004260 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004261 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004262
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004263 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004264 return 0;
4265
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004266 /* Power Down bit, into the PM register, is cleared
4267 * automatically as soon as a magic packet or a Wake-up frame
4268 * is received. Anyway, it's better to manually clear
4269 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004270 * from another devices (e.g. serial console).
4271 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004272 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004273 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004274 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004275 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004276 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004277 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004278 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004279 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004280 clk_enable(priv->plat->stmmac_clk);
4281 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004282 /* reset the phy so that it's ready */
4283 if (priv->mii)
4284 stmmac_mdio_reset(priv->mii);
4285 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004286
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004287 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004288
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004289 spin_lock_irqsave(&priv->lock, flags);
4290
Joao Pintoaff3d9e2017-03-17 16:11:05 +00004291 stmmac_reset_queues_param(priv);
4292
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004293 /* reset private mss value to force mss context settings at
4294 * next tso xmit (only used for gmac4).
4295 */
4296 priv->mss = 0;
4297
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004298 stmmac_clear_descriptors(priv);
4299
Huacai Chenfe1319292014-12-19 22:38:18 +08004300 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01004301 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004302 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004303
Joao Pintoaff3d9e2017-03-17 16:11:05 +00004304 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004305
Joao Pintoaff3d9e2017-03-17 16:11:05 +00004306 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004307
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004308 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004309
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004310 if (ndev->phydev)
4311 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004312
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004313 return 0;
4314}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004315EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004316
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004317#ifndef MODULE
4318static int __init stmmac_cmdline_opt(char *str)
4319{
4320 char *opt;
4321
4322 if (!str || !*str)
4323 return -EINVAL;
4324 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004325 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004326 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004327 goto err;
4328 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004329 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004330 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004331 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004332 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004333 goto err;
4334 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004335 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004336 goto err;
4337 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004338 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004339 goto err;
4340 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004341 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004342 goto err;
4343 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004344 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004345 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004346 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004347 if (kstrtoint(opt + 10, 0, &eee_timer))
4348 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004349 } else if (!strncmp(opt, "chain_mode:", 11)) {
4350 if (kstrtoint(opt + 11, 0, &chain_mode))
4351 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004352 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004353 }
4354 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004355
4356err:
4357 pr_err("%s: ERROR broken module parameter conversion", __func__);
4358 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004359}
4360
4361__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004362#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004363
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004364static int __init stmmac_init(void)
4365{
4366#ifdef CONFIG_DEBUG_FS
4367 /* Create debugfs main directory if it doesn't exist yet */
4368 if (!stmmac_fs_dir) {
4369 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4370
4371 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4372 pr_err("ERROR %s, debugfs create directory failed\n",
4373 STMMAC_RESOURCE_NAME);
4374
4375 return -ENOMEM;
4376 }
4377 }
4378#endif
4379
4380 return 0;
4381}
4382
4383static void __exit stmmac_exit(void)
4384{
4385#ifdef CONFIG_DEBUG_FS
4386 debugfs_remove_recursive(stmmac_fs_dir);
4387#endif
4388}
4389
4390module_init(stmmac_init)
4391module_exit(stmmac_exit)
4392
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004393MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4394MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4395MODULE_LICENSE("GPL");