blob: 258c4d236cbee544409ac2b1aa831b802734dc74 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Felix Fietkau09d8e312013-11-18 20:14:43 +010020#include <linux/time.h>
Felix Fietkauc67ce332013-12-14 18:03:38 +010021#include <linux/bitops.h>
Felix Fietkau5ca06eb2014-10-25 17:19:35 +020022#include <linux/etherdevice.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023#include <asm/unaligned.h>
24
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070025#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040026#include "hw-ops.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040027#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053028#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053029#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070030#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Sujithcbe61d82009-02-09 13:27:12 +053032static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040034MODULE_AUTHOR("Atheros Communications");
35MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
36MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
37MODULE_LICENSE("Dual BSD/GPL");
38
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020039static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053040{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020041 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +020042 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020043 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053044
Felix Fietkau087b6ff2011-07-09 11:12:49 +070045 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
46 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
47 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020048 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020049 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020050 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020051 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
52 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
53 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040054 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020055 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
56
Michal Nazarewiczbeae4162013-11-29 18:06:46 +010057 if (chan) {
58 if (IS_CHAN_HT40(chan))
59 clockrate *= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020060 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070061 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020062 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070063 clockrate /= 4;
64 }
65
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020066 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053067}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068
Sujithcbe61d82009-02-09 13:27:12 +053069static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053070{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020071 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +053072
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020073 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053074}
75
Sujith0caa7b12009-02-16 13:23:20 +053076bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070077{
78 int i;
79
Sujith0caa7b12009-02-16 13:23:20 +053080 BUG_ON(timeout < AH_TIME_QUANTUM);
81
82 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083 if ((REG_READ(ah, reg) & mask) == val)
84 return true;
85
86 udelay(AH_TIME_QUANTUM);
87 }
Sujith04bd46382008-11-28 22:18:05 +053088
Joe Perchesd2182b62011-12-15 14:55:53 -080089 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -080090 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
91 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +053092
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070093 return false;
94}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040095EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070096
Felix Fietkau7c5adc82012-04-19 21:18:26 +020097void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
98 int hw_delay)
99{
Felix Fietkau1a5e6322013-10-11 23:30:54 +0200100 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200101
102 if (IS_CHAN_HALF_RATE(chan))
103 hw_delay *= 2;
104 else if (IS_CHAN_QUARTER_RATE(chan))
105 hw_delay *= 4;
106
107 udelay(hw_delay + BASE_ACTIVATE_DELAY);
108}
109
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100110void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100111 int column, unsigned int *writecnt)
112{
113 int r;
114
115 ENABLE_REGWRITE_BUFFER(ah);
116 for (r = 0; r < array->ia_rows; r++) {
117 REG_WRITE(ah, INI_RA(array, r, 0),
118 INI_RA(array, r, column));
119 DO_DELAY(*writecnt);
120 }
121 REGWRITE_BUFFER_FLUSH(ah);
122}
123
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700124u32 ath9k_hw_reverse_bits(u32 val, u32 n)
125{
126 u32 retval;
127 int i;
128
129 for (i = 0, retval = 0; i < n; i++) {
130 retval = (retval << 1) | (val & 1);
131 val >>= 1;
132 }
133 return retval;
134}
135
Sujithcbe61d82009-02-09 13:27:12 +0530136u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100137 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530138 u32 frameLen, u16 rateix,
139 bool shortPreamble)
140{
141 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530142
143 if (kbps == 0)
144 return 0;
145
Felix Fietkau545750d2009-11-23 22:21:01 +0100146 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530147 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530148 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100149 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530150 phyTime >>= 1;
151 numBits = frameLen << 3;
152 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
153 break;
Sujith46d14a52008-11-18 09:08:13 +0530154 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530155 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530156 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
157 numBits = OFDM_PLCP_BITS + (frameLen << 3);
158 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
159 txTime = OFDM_SIFS_TIME_QUARTER
160 + OFDM_PREAMBLE_TIME_QUARTER
161 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530162 } else if (ah->curchan &&
163 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530164 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
165 numBits = OFDM_PLCP_BITS + (frameLen << 3);
166 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
167 txTime = OFDM_SIFS_TIME_HALF +
168 OFDM_PREAMBLE_TIME_HALF
169 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
170 } else {
171 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
172 numBits = OFDM_PLCP_BITS + (frameLen << 3);
173 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
174 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
175 + (numSymbols * OFDM_SYMBOL_TIME);
176 }
177 break;
178 default:
Joe Perches38002762010-12-02 19:12:36 -0800179 ath_err(ath9k_hw_common(ah),
180 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530181 txTime = 0;
182 break;
183 }
184
185 return txTime;
186}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400187EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530188
Sujithcbe61d82009-02-09 13:27:12 +0530189void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530190 struct ath9k_channel *chan,
191 struct chan_centers *centers)
192{
193 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530194
195 if (!IS_CHAN_HT40(chan)) {
196 centers->ctl_center = centers->ext_center =
197 centers->synth_center = chan->channel;
198 return;
199 }
200
Felix Fietkau88969342013-10-11 23:30:53 +0200201 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530202 centers->synth_center =
203 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
204 extoff = 1;
205 } else {
206 centers->synth_center =
207 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
208 extoff = -1;
209 }
210
211 centers->ctl_center =
212 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700213 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530214 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700215 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530216}
217
218/******************/
219/* Chip Revisions */
220/******************/
221
Sujithcbe61d82009-02-09 13:27:12 +0530222static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530223{
224 u32 val;
225
Felix Fietkau09c74f72014-09-27 22:49:43 +0200226 if (ah->get_mac_revision)
227 ah->hw_version.macRev = ah->get_mac_revision();
228
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530229 switch (ah->hw_version.devid) {
230 case AR5416_AR9100_DEVID:
231 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
232 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200233 case AR9300_DEVID_AR9330:
234 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
Felix Fietkau09c74f72014-09-27 22:49:43 +0200235 if (!ah->get_mac_revision) {
Gabor Juhos37625612011-06-21 11:23:23 +0200236 val = REG_READ(ah, AR_SREV);
237 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
238 }
239 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530240 case AR9300_DEVID_AR9340:
241 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530242 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200243 case AR9300_DEVID_QCA955X:
244 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
245 return;
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530246 case AR9300_DEVID_AR953X:
247 ah->hw_version.macVersion = AR_SREV_VERSION_9531;
248 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530249 }
250
Sujithf1dc5602008-10-29 10:16:30 +0530251 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
252
253 if (val == 0xFF) {
254 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530255 ah->hw_version.macVersion =
256 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
257 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530258
Sujith Manoharan77fac462012-09-11 20:09:18 +0530259 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530260 ah->is_pciexpress = true;
261 else
262 ah->is_pciexpress = (val &
263 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530264 } else {
265 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530266 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530267
Sujithd535a422009-02-09 13:27:06 +0530268 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530269
Sujithd535a422009-02-09 13:27:06 +0530270 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530271 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530272 }
273}
274
Sujithf1dc5602008-10-29 10:16:30 +0530275/************************************/
276/* HW Attach, Detach, Init Routines */
277/************************************/
278
Sujithcbe61d82009-02-09 13:27:12 +0530279static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530280{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100281 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530282 return;
283
284 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
285 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
286 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
287 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
288 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
290 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
292 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
293
294 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
295}
296
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400297/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530298static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530299{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700300 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400301 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530302 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800303 static const u32 patternData[4] = {
304 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
305 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400306 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530307
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400308 if (!AR_SREV_9300_20_OR_LATER(ah)) {
309 loop_max = 2;
310 regAddr[1] = AR_PHY_BASE + (8 << 2);
311 } else
312 loop_max = 1;
313
314 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530315 u32 addr = regAddr[i];
316 u32 wrData, rdData;
317
318 regHold[i] = REG_READ(ah, addr);
319 for (j = 0; j < 0x100; j++) {
320 wrData = (j << 16) | j;
321 REG_WRITE(ah, addr, wrData);
322 rdData = REG_READ(ah, addr);
323 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800324 ath_err(common,
325 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
326 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530327 return false;
328 }
329 }
330 for (j = 0; j < 4; j++) {
331 wrData = patternData[j];
332 REG_WRITE(ah, addr, wrData);
333 rdData = REG_READ(ah, addr);
334 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800335 ath_err(common,
336 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
337 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530338 return false;
339 }
340 }
341 REG_WRITE(ah, regAddr[i], regHold[i]);
342 }
343 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530344
Sujithf1dc5602008-10-29 10:16:30 +0530345 return true;
346}
347
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700348static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700349{
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530350 struct ath_common *common = ath9k_hw_common(ah);
351
Felix Fietkau689e7562012-04-12 22:35:56 +0200352 ah->config.dma_beacon_response_time = 1;
353 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530354 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530355 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700356
Sujith0ce024c2009-12-14 14:57:00 +0530357 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400358
Sujith Manoharana64e1a42014-01-23 08:20:30 +0530359 if (AR_SREV_9300_20_OR_LATER(ah)) {
360 ah->config.rimt_last = 500;
361 ah->config.rimt_first = 2000;
362 } else {
363 ah->config.rimt_last = 250;
364 ah->config.rimt_first = 700;
365 }
366
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400367 /*
368 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
369 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
370 * This means we use it for all AR5416 devices, and the few
371 * minor PCI AR9280 devices out there.
372 *
373 * Serialization is required because these devices do not handle
374 * well the case of two concurrent reads/writes due to the latency
375 * involved. During one read/write another read/write can be issued
376 * on another CPU while the previous read/write may still be working
377 * on our hardware, if we hit this case the hardware poops in a loop.
378 * We prevent this by serializing reads and writes.
379 *
380 * This issue is not present on PCI-Express devices or pre-AR5416
381 * devices (legacy, 802.11abg).
382 */
383 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700384 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530385
386 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
387 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
388 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
389 !ah->is_pciexpress)) {
390 ah->config.serialize_regmode = SER_REG_MODE_ON;
391 } else {
392 ah->config.serialize_regmode = SER_REG_MODE_OFF;
393 }
394 }
395
396 ath_dbg(common, RESET, "serialize_regmode is %d\n",
397 ah->config.serialize_regmode);
398
399 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
400 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
401 else
402 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700403}
404
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700405static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700406{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700407 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
408
409 regulatory->country_code = CTRY_DEFAULT;
410 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700411
Sujithd535a422009-02-09 13:27:06 +0530412 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530413 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700414
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530415 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
416 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100417 if (AR_SREV_9100(ah))
418 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530419
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530420 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530421 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200422 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100423 ah->htc_reset_init = true;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530424
Lorenzo Bianconia9abe302014-12-19 00:18:12 +0100425 /* ar9002 does not support TPC for the moment */
426 ah->tpc_enabled = !!AR_SREV_9300_20_OR_LATER(ah);
427
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530428 ah->ani_function = ATH9K_ANI_ALL;
429 if (!AR_SREV_9300_20_OR_LATER(ah))
430 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
431
432 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
433 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
434 else
435 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700436}
437
Sujithcbe61d82009-02-09 13:27:12 +0530438static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700439{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700440 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530441 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700442 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530443 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800444 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700445
Sujithf1dc5602008-10-29 10:16:30 +0530446 sum = 0;
447 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400448 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530449 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700450 common->macaddr[2 * i] = eeval >> 8;
451 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700452 }
Felix Fietkau5ca06eb2014-10-25 17:19:35 +0200453 if (!is_valid_ether_addr(common->macaddr)) {
454 ath_err(common,
455 "eeprom contains invalid mac address: %pM\n",
456 common->macaddr);
457
458 random_ether_addr(common->macaddr);
459 ath_err(common,
460 "random mac address will be used: %pM\n",
461 common->macaddr);
462 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700463
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700464 return 0;
465}
466
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700467static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700468{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530469 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700470 int ecode;
471
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530472 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530473 if (!ath9k_hw_chip_test(ah))
474 return -ENODEV;
475 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700476
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400477 if (!AR_SREV_9300_20_OR_LATER(ah)) {
478 ecode = ar9002_hw_rf_claim(ah);
479 if (ecode != 0)
480 return ecode;
481 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700482
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700483 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700484 if (ecode != 0)
485 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530486
Joe Perchesd2182b62011-12-15 14:55:53 -0800487 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800488 ah->eep_ops->get_eeprom_ver(ah),
489 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530490
Sujith Manoharane3233002013-06-03 09:19:26 +0530491 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530492
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530493 /*
494 * EEPROM needs to be initialized before we do this.
495 * This is required for regulatory compliance.
496 */
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530497 if (AR_SREV_9300_20_OR_LATER(ah)) {
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530498 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
499 if ((regdmn & 0xF0) == CTL_FCC) {
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530500 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
501 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530502 }
503 }
504
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700505 return 0;
506}
507
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100508static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700509{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100510 if (!AR_SREV_9300_20_OR_LATER(ah))
511 return ar9002_hw_attach_ops(ah);
512
513 ar9003_hw_attach_ops(ah);
514 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700515}
516
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400517/* Called for all hardware families */
518static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700519{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700520 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700521 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700522
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530523 ath9k_hw_read_revisions(ah);
524
Sujith Manoharande825822013-12-28 09:47:11 +0530525 switch (ah->hw_version.macVersion) {
526 case AR_SREV_VERSION_5416_PCI:
527 case AR_SREV_VERSION_5416_PCIE:
528 case AR_SREV_VERSION_9160:
529 case AR_SREV_VERSION_9100:
530 case AR_SREV_VERSION_9280:
531 case AR_SREV_VERSION_9285:
532 case AR_SREV_VERSION_9287:
533 case AR_SREV_VERSION_9271:
534 case AR_SREV_VERSION_9300:
535 case AR_SREV_VERSION_9330:
536 case AR_SREV_VERSION_9485:
537 case AR_SREV_VERSION_9340:
538 case AR_SREV_VERSION_9462:
539 case AR_SREV_VERSION_9550:
540 case AR_SREV_VERSION_9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530541 case AR_SREV_VERSION_9531:
Sujith Manoharande825822013-12-28 09:47:11 +0530542 break;
543 default:
544 ath_err(common,
545 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
546 ah->hw_version.macVersion, ah->hw_version.macRev);
547 return -EOPNOTSUPP;
548 }
549
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530550 /*
551 * Read back AR_WA into a permanent copy and set bits 14 and 17.
552 * We need to do this to avoid RMW of this register. We cannot
553 * read the reg when chip is asleep.
554 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530555 if (AR_SREV_9300_20_OR_LATER(ah)) {
556 ah->WARegVal = REG_READ(ah, AR_WA);
557 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
558 AR_WA_ASPM_TIMER_BASED_DISABLE);
559 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530560
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700561 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800562 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700563 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700564 }
565
Sujith Manoharana4a29542012-09-10 09:20:03 +0530566 if (AR_SREV_9565(ah)) {
567 ah->WARegVal |= AR_WA_BIT22;
568 REG_WRITE(ah, AR_WA, ah->WARegVal);
569 }
570
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400571 ath9k_hw_init_defaults(ah);
572 ath9k_hw_init_config(ah);
573
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100574 r = ath9k_hw_attach_ops(ah);
575 if (r)
576 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400577
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700578 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800579 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700580 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700581 }
582
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200583 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200584 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400585 ah->is_pciexpress = false;
586
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700587 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700588 ath9k_hw_init_cal_settings(ah);
589
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200590 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700591 ath9k_hw_disablepcie(ah);
592
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700593 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700594 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700595 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700596
597 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100598 r = ath9k_hw_fill_cap_info(ah);
599 if (r)
600 return r;
601
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700602 r = ath9k_hw_init_macaddr(ah);
603 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800604 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700605 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700606 }
607
Sujith Manoharan45987022013-12-24 10:44:18 +0530608 ath9k_hw_init_hang_checks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700609
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400610 common->state = ATH_HW_INITIALIZED;
611
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700612 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700613}
614
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400615int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530616{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400617 int ret;
618 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530619
Sujith Manoharan77fac462012-09-11 20:09:18 +0530620 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400621 switch (ah->hw_version.devid) {
622 case AR5416_DEVID_PCI:
623 case AR5416_DEVID_PCIE:
624 case AR5416_AR9100_DEVID:
625 case AR9160_DEVID_PCI:
626 case AR9280_DEVID_PCI:
627 case AR9280_DEVID_PCIE:
628 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400629 case AR9287_DEVID_PCI:
630 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400631 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400632 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800633 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200634 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530635 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200636 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700637 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530638 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530639 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530640 case AR9300_DEVID_AR9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530641 case AR9300_DEVID_AR953X:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400642 break;
643 default:
644 if (common->bus_ops->ath_bus_type == ATH_USB)
645 break;
Joe Perches38002762010-12-02 19:12:36 -0800646 ath_err(common, "Hardware device ID 0x%04x not supported\n",
647 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400648 return -EOPNOTSUPP;
649 }
Sujithf1dc5602008-10-29 10:16:30 +0530650
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400651 ret = __ath9k_hw_init(ah);
652 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800653 ath_err(common,
654 "Unable to initialize hardware; initialization status: %d\n",
655 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400656 return ret;
657 }
Sujithf1dc5602008-10-29 10:16:30 +0530658
Lorenzo Bianconic774d572014-09-16 02:13:09 +0200659 ath_dynack_init(ah);
660
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400661 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530662}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400663EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530664
Sujithcbe61d82009-02-09 13:27:12 +0530665static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530666{
Sujith7d0d0df2010-04-16 11:53:57 +0530667 ENABLE_REGWRITE_BUFFER(ah);
668
Sujithf1dc5602008-10-29 10:16:30 +0530669 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
670 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
671
672 REG_WRITE(ah, AR_QOS_NO_ACK,
673 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
674 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
675 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
676
677 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
678 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
679 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
680 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
681 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530682
683 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530684}
685
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530686u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530687{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530688 struct ath_common *common = ath9k_hw_common(ah);
689 int i = 0;
690
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100691 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
692 udelay(100);
693 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
694
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530695 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
696
Vivek Natarajanb1415812011-01-27 14:45:07 +0530697 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530698
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530699 if (WARN_ON_ONCE(i >= 100)) {
700 ath_err(common, "PLL4 meaurement not done\n");
701 break;
702 }
703
704 i++;
705 }
706
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100707 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530708}
709EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
710
Sujithcbe61d82009-02-09 13:27:12 +0530711static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530712 struct ath9k_channel *chan)
713{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800714 u32 pll;
715
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200716 pll = ath9k_hw_compute_pll_control(ah, chan);
717
Sujith Manoharana4a29542012-09-10 09:20:03 +0530718 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530719 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
720 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
721 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
722 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
723 AR_CH0_DPLL2_KD, 0x40);
724 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
725 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530726
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530727 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
728 AR_CH0_BB_DPLL1_REFDIV, 0x5);
729 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
730 AR_CH0_BB_DPLL1_NINI, 0x58);
731 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
732 AR_CH0_BB_DPLL1_NFRAC, 0x0);
733
734 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
735 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
736 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
737 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
738 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
739 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
740
741 /* program BB PLL phase_shift to 0x6 */
742 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
743 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
744
745 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
746 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530747 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200748 } else if (AR_SREV_9330(ah)) {
749 u32 ddr_dpll2, pll_control2, kd;
750
751 if (ah->is_clk_25mhz) {
752 ddr_dpll2 = 0x18e82f01;
753 pll_control2 = 0xe04a3d;
754 kd = 0x1d;
755 } else {
756 ddr_dpll2 = 0x19e82f01;
757 pll_control2 = 0x886666;
758 kd = 0x3d;
759 }
760
761 /* program DDR PLL ki and kd value */
762 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
763
764 /* program DDR PLL phase_shift */
765 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
766 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
767
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200768 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
769 pll | AR_RTC_9300_PLL_BYPASS);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200770 udelay(1000);
771
772 /* program refdiv, nint, frac to RTC register */
773 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
774
775 /* program BB PLL kd and ki value */
776 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
777 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
778
779 /* program BB PLL phase_shift */
780 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
781 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530782 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530783 u32 regval, pll2_divint, pll2_divfrac, refdiv;
784
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200785 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
786 pll | AR_RTC_9300_SOC_PLL_BYPASS);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530787 udelay(1000);
788
789 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
790 udelay(100);
791
792 if (ah->is_clk_25mhz) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530793 if (AR_SREV_9531(ah)) {
794 pll2_divint = 0x1c;
795 pll2_divfrac = 0xa3d2;
796 refdiv = 1;
797 } else {
798 pll2_divint = 0x54;
799 pll2_divfrac = 0x1eb85;
800 refdiv = 3;
801 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530802 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200803 if (AR_SREV_9340(ah)) {
804 pll2_divint = 88;
805 pll2_divfrac = 0;
806 refdiv = 5;
807 } else {
808 pll2_divint = 0x11;
Rajkumar Manoharan76ac9ed2014-06-24 22:27:40 +0530809 pll2_divfrac =
810 AR_SREV_9531(ah) ? 0x26665 : 0x26666;
Gabor Juhosfc05a312012-07-03 19:13:31 +0200811 refdiv = 1;
812 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530813 }
814
815 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530816 if (AR_SREV_9531(ah))
817 regval |= (0x1 << 22);
818 else
819 regval |= (0x1 << 16);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530820 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
821 udelay(100);
822
823 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
824 (pll2_divint << 18) | pll2_divfrac);
825 udelay(100);
826
827 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200828 if (AR_SREV_9340(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530829 regval = (regval & 0x80071fff) |
830 (0x1 << 30) |
831 (0x1 << 13) |
832 (0x4 << 26) |
833 (0x18 << 19);
834 else if (AR_SREV_9531(ah))
835 regval = (regval & 0x01c00fff) |
836 (0x1 << 31) |
837 (0x2 << 29) |
838 (0xa << 25) |
839 (0x1 << 19) |
840 (0x6 << 12);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200841 else
Sujith Manoharan2c323052013-12-31 08:12:02 +0530842 regval = (regval & 0x80071fff) |
843 (0x3 << 30) |
844 (0x1 << 13) |
845 (0x4 << 26) |
846 (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530847 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530848
849 if (AR_SREV_9531(ah))
850 REG_WRITE(ah, AR_PHY_PLL_MODE,
851 REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
852 else
853 REG_WRITE(ah, AR_PHY_PLL_MODE,
854 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
855
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530856 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530857 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800858
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530859 if (AR_SREV_9565(ah))
860 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100861 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530862
Gabor Juhosfc05a312012-07-03 19:13:31 +0200863 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
864 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530865 udelay(1000);
866
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400867 /* Switch the core clock for ar9271 to 117Mhz */
868 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530869 udelay(500);
870 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400871 }
872
Sujithf1dc5602008-10-29 10:16:30 +0530873 udelay(RTC_PLL_SETTLE_DELAY);
874
875 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
876}
877
Sujithcbe61d82009-02-09 13:27:12 +0530878static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800879 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530880{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530881 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400882 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530883 AR_IMR_TXURN |
884 AR_IMR_RXERR |
885 AR_IMR_RXORN |
886 AR_IMR_BCNMISC;
887
Sujith Manoharanc90d4f72014-03-17 15:02:47 +0530888 if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530889 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
890
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400891 if (AR_SREV_9300_20_OR_LATER(ah)) {
892 imr_reg |= AR_IMR_RXOK_HP;
893 if (ah->config.rx_intr_mitigation)
894 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
895 else
896 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530897
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400898 } else {
899 if (ah->config.rx_intr_mitigation)
900 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
901 else
902 imr_reg |= AR_IMR_RXOK;
903 }
904
905 if (ah->config.tx_intr_mitigation)
906 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
907 else
908 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530909
Sujith7d0d0df2010-04-16 11:53:57 +0530910 ENABLE_REGWRITE_BUFFER(ah);
911
Pavel Roskin152d5302010-03-31 18:05:37 -0400912 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500913 ah->imrs2_reg |= AR_IMR_S2_GTT;
914 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530915
916 if (!AR_SREV_9100(ah)) {
917 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530918 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530919 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
920 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400921
Sujith7d0d0df2010-04-16 11:53:57 +0530922 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530923
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400924 if (AR_SREV_9300_20_OR_LATER(ah)) {
925 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
926 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
927 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
928 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
929 }
Sujithf1dc5602008-10-29 10:16:30 +0530930}
931
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700932static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
933{
934 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
935 val = min(val, (u32) 0xFFFF);
936 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
937}
938
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200939void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530940{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100941 u32 val = ath9k_hw_mac_to_clks(ah, us);
942 val = min(val, (u32) 0xFFFF);
943 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530944}
945
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200946void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530947{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100948 u32 val = ath9k_hw_mac_to_clks(ah, us);
949 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
950 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
951}
952
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200953void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Felix Fietkau0005baf2010-01-15 02:33:40 +0100954{
955 u32 val = ath9k_hw_mac_to_clks(ah, us);
956 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
957 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530958}
959
Sujithcbe61d82009-02-09 13:27:12 +0530960static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530961{
Sujithf1dc5602008-10-29 10:16:30 +0530962 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800963 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
964 tu);
Sujith2660b812009-02-09 13:27:26 +0530965 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530966 return false;
967 } else {
968 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530969 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530970 return true;
971 }
972}
973
Felix Fietkau0005baf2010-01-15 02:33:40 +0100974void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530975{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700976 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700977 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +0200978 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +0100979 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100980 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700981 int rx_lat = 0, tx_lat = 0, eifs = 0;
982 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100983
Joe Perchesd2182b62011-12-15 14:55:53 -0800984 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -0800985 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530986
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700987 if (!chan)
988 return;
989
Sujith2660b812009-02-09 13:27:26 +0530990 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100991 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100992
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +0530993 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
994 rx_lat = 41;
995 else
996 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700997 tx_lat = 54;
998
Felix Fietkaue88e4862012-04-19 21:18:22 +0200999 if (IS_CHAN_5GHZ(chan))
1000 sifstime = 16;
1001 else
1002 sifstime = 10;
1003
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001004 if (IS_CHAN_HALF_RATE(chan)) {
1005 eifs = 175;
1006 rx_lat *= 2;
1007 tx_lat *= 2;
1008 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1009 tx_lat += 11;
1010
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001011 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001012 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001013 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001014 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1015 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301016 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001017 tx_lat *= 4;
1018 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1019 tx_lat += 22;
1020
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001021 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001022 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001023 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001024 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301025 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1026 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1027 reg = AR_USEC_ASYNC_FIFO;
1028 } else {
1029 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1030 common->clockrate;
1031 reg = REG_READ(ah, AR_USEC);
1032 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001033 rx_lat = MS(reg, AR_USEC_RX_LAT);
1034 tx_lat = MS(reg, AR_USEC_TX_LAT);
1035
1036 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001037 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001038
Felix Fietkaue239d852010-01-15 02:34:58 +01001039 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001040 slottime += 3 * ah->coverage_class;
1041 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001042 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001043
1044 /*
1045 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001046 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001047 * This was initially only meant to work around an issue with delayed
1048 * BA frames in some implementations, but it has been found to fix ACK
1049 * timeout issues in other cases as well.
1050 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001051 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001052 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001053 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001054 ctstimeout += 48 - sifstime - ah->slottime;
1055 }
1056
Lorenzo Bianconi7aefa8a2014-09-16 02:13:11 +02001057 if (ah->dynack.enabled) {
1058 acktimeout = ah->dynack.ackto;
1059 ctstimeout = acktimeout;
1060 slottime = (acktimeout - 3) / 2;
1061 } else {
1062 ah->dynack.ackto = acktimeout;
1063 }
1064
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001065 ath9k_hw_set_sifs_time(ah, sifstime);
1066 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001067 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001068 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301069 if (ah->globaltxtimeout != (u32) -1)
1070 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001071
1072 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1073 REG_RMW(ah, AR_USEC,
1074 (common->clockrate - 1) |
1075 SM(rx_lat, AR_USEC_RX_LAT) |
1076 SM(tx_lat, AR_USEC_TX_LAT),
1077 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1078
Sujithf1dc5602008-10-29 10:16:30 +05301079}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001080EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301081
Sujith285f2dd2010-01-08 10:36:07 +05301082void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001083{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001084 struct ath_common *common = ath9k_hw_common(ah);
1085
Sujith736b3a22010-03-17 14:25:24 +05301086 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001087 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001088
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001089 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001090}
Sujith285f2dd2010-01-08 10:36:07 +05301091EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001092
Sujithf1dc5602008-10-29 10:16:30 +05301093/*******/
1094/* INI */
1095/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001096
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001097u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001098{
1099 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1100
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001101 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001102 ctl |= CTL_11G;
1103 else
1104 ctl |= CTL_11A;
1105
1106 return ctl;
1107}
1108
Sujithf1dc5602008-10-29 10:16:30 +05301109/****************************************/
1110/* Reset and Channel Switching Routines */
1111/****************************************/
1112
Sujithcbe61d82009-02-09 13:27:12 +05301113static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301114{
Felix Fietkau57b32222010-04-15 17:39:22 -04001115 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001116 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301117
Sujith7d0d0df2010-04-16 11:53:57 +05301118 ENABLE_REGWRITE_BUFFER(ah);
1119
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001120 /*
1121 * set AHB_MODE not to do cacheline prefetches
1122 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001123 if (!AR_SREV_9300_20_OR_LATER(ah))
1124 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301125
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001126 /*
1127 * let mac dma reads be in 128 byte chunks
1128 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001129 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301130
Sujith7d0d0df2010-04-16 11:53:57 +05301131 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301132
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001133 /*
1134 * Restore TX Trigger Level to its pre-reset value.
1135 * The initial value depends on whether aggregation is enabled, and is
1136 * adjusted whenever underruns are detected.
1137 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001138 if (!AR_SREV_9300_20_OR_LATER(ah))
1139 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301140
Sujith7d0d0df2010-04-16 11:53:57 +05301141 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301142
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001143 /*
1144 * let mac dma writes be in 128 byte chunks
1145 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001146 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301147
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001148 /*
1149 * Setup receive FIFO threshold to hold off TX activities
1150 */
Sujithf1dc5602008-10-29 10:16:30 +05301151 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1152
Felix Fietkau57b32222010-04-15 17:39:22 -04001153 if (AR_SREV_9300_20_OR_LATER(ah)) {
1154 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1155 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1156
1157 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1158 ah->caps.rx_status_len);
1159 }
1160
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001161 /*
1162 * reduce the number of usable entries in PCU TXBUF to avoid
1163 * wrap around issues.
1164 */
Sujithf1dc5602008-10-29 10:16:30 +05301165 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001166 /* For AR9285 the number of Fifos are reduced to half.
1167 * So set the usable tx buf size also to half to
1168 * avoid data/delimiter underruns
1169 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001170 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1171 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1172 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1173 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1174 } else {
1175 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301176 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001177
Felix Fietkau86c157b2013-05-23 12:20:56 +02001178 if (!AR_SREV_9271(ah))
1179 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1180
Sujith7d0d0df2010-04-16 11:53:57 +05301181 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301182
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001183 if (AR_SREV_9300_20_OR_LATER(ah))
1184 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301185}
1186
Sujithcbe61d82009-02-09 13:27:12 +05301187static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301188{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001189 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1190 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301191
Sujithf1dc5602008-10-29 10:16:30 +05301192 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001193 case NL80211_IFTYPE_ADHOC:
Felix Fietkau83322eb2014-09-27 22:49:44 +02001194 if (!AR_SREV_9340_13(ah)) {
1195 set |= AR_STA_ID1_ADHOC;
1196 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1197 break;
1198 }
1199 /* fall through */
Thomas Pedersen2664d662013-05-08 10:16:48 -07001200 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001201 case NL80211_IFTYPE_AP:
1202 set |= AR_STA_ID1_STA_AP;
1203 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001204 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001205 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301206 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301207 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001208 if (!ah->is_monitoring)
1209 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301210 break;
Sujithf1dc5602008-10-29 10:16:30 +05301211 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001212 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301213}
1214
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001215void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1216 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001217{
1218 u32 coef_exp, coef_man;
1219
1220 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1221 if ((coef_scaled >> coef_exp) & 0x1)
1222 break;
1223
1224 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1225
1226 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1227
1228 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1229 *coef_exponent = coef_exp - 16;
1230}
1231
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301232/* AR9330 WAR:
1233 * call external reset function to reset WMAC if:
1234 * - doing a cold reset
1235 * - we have pending frames in the TX queues.
1236 */
1237static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
1238{
1239 int i, npend = 0;
1240
1241 for (i = 0; i < AR_NUM_QCU; i++) {
1242 npend = ath9k_hw_numtxpending(ah, i);
1243 if (npend)
1244 break;
1245 }
1246
1247 if (ah->external_reset &&
1248 (npend || type == ATH9K_RESET_COLD)) {
1249 int reset_err = 0;
1250
1251 ath_dbg(ath9k_hw_common(ah), RESET,
1252 "reset MAC via external reset\n");
1253
1254 reset_err = ah->external_reset();
1255 if (reset_err) {
1256 ath_err(ath9k_hw_common(ah),
1257 "External reset failed, err=%d\n",
1258 reset_err);
1259 return false;
1260 }
1261
1262 REG_WRITE(ah, AR_RTC_RESET, 1);
1263 }
1264
1265 return true;
1266}
1267
Sujithcbe61d82009-02-09 13:27:12 +05301268static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301269{
1270 u32 rst_flags;
1271 u32 tmpReg;
1272
Sujith70768492009-02-16 13:23:12 +05301273 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001274 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1275 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301276 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1277 }
1278
Sujith7d0d0df2010-04-16 11:53:57 +05301279 ENABLE_REGWRITE_BUFFER(ah);
1280
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001281 if (AR_SREV_9300_20_OR_LATER(ah)) {
1282 REG_WRITE(ah, AR_WA, ah->WARegVal);
1283 udelay(10);
1284 }
1285
Sujithf1dc5602008-10-29 10:16:30 +05301286 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1287 AR_RTC_FORCE_WAKE_ON_INT);
1288
1289 if (AR_SREV_9100(ah)) {
1290 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1291 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1292 } else {
1293 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001294 if (AR_SREV_9340(ah))
1295 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1296 else
1297 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1298 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1299
1300 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001301 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301302 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001303
1304 val = AR_RC_HOSTIF;
1305 if (!AR_SREV_9300_20_OR_LATER(ah))
1306 val |= AR_RC_AHB;
1307 REG_WRITE(ah, AR_RC, val);
1308
1309 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301310 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301311
1312 rst_flags = AR_RTC_RC_MAC_WARM;
1313 if (type == ATH9K_RESET_COLD)
1314 rst_flags |= AR_RTC_RC_MAC_COLD;
1315 }
1316
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001317 if (AR_SREV_9330(ah)) {
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301318 if (!ath9k_hw_ar9330_reset_war(ah, type))
1319 return false;
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001320 }
1321
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301322 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301323 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301324
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001325 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301326
1327 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301328
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301329 if (AR_SREV_9300_20_OR_LATER(ah))
1330 udelay(50);
1331 else if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05301332 mdelay(10);
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301333 else
1334 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301335
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001336 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301337 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001338 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301339 return false;
1340 }
1341
1342 if (!AR_SREV_9100(ah))
1343 REG_WRITE(ah, AR_RC, 0);
1344
Sujithf1dc5602008-10-29 10:16:30 +05301345 if (AR_SREV_9100(ah))
1346 udelay(50);
1347
1348 return true;
1349}
1350
Sujithcbe61d82009-02-09 13:27:12 +05301351static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301352{
Sujith7d0d0df2010-04-16 11:53:57 +05301353 ENABLE_REGWRITE_BUFFER(ah);
1354
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001355 if (AR_SREV_9300_20_OR_LATER(ah)) {
1356 REG_WRITE(ah, AR_WA, ah->WARegVal);
1357 udelay(10);
1358 }
1359
Sujithf1dc5602008-10-29 10:16:30 +05301360 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1361 AR_RTC_FORCE_WAKE_ON_INT);
1362
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001363 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301364 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1365
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001366 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301367
Sujith7d0d0df2010-04-16 11:53:57 +05301368 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301369
Sujith Manoharanafe36532013-12-18 09:53:25 +05301370 udelay(2);
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001371
1372 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301373 REG_WRITE(ah, AR_RC, 0);
1374
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001375 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301376
1377 if (!ath9k_hw_wait(ah,
1378 AR_RTC_STATUS,
1379 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301380 AR_RTC_STATUS_ON,
1381 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001382 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301383 return false;
1384 }
1385
Sujithf1dc5602008-10-29 10:16:30 +05301386 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1387}
1388
Sujithcbe61d82009-02-09 13:27:12 +05301389static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301390{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301391 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301392
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001393 if (AR_SREV_9300_20_OR_LATER(ah)) {
1394 REG_WRITE(ah, AR_WA, ah->WARegVal);
1395 udelay(10);
1396 }
1397
Sujithf1dc5602008-10-29 10:16:30 +05301398 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1399 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1400
Felix Fietkauceb26a62012-10-03 21:07:51 +02001401 if (!ah->reset_power_on)
1402 type = ATH9K_RESET_POWER_ON;
1403
Sujithf1dc5602008-10-29 10:16:30 +05301404 switch (type) {
1405 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301406 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301407 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001408 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301409 break;
Sujithf1dc5602008-10-29 10:16:30 +05301410 case ATH9K_RESET_WARM:
1411 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301412 ret = ath9k_hw_set_reset(ah, type);
1413 break;
Sujithf1dc5602008-10-29 10:16:30 +05301414 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301415 break;
Sujithf1dc5602008-10-29 10:16:30 +05301416 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301417
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301418 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301419}
1420
Sujithcbe61d82009-02-09 13:27:12 +05301421static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301422 struct ath9k_channel *chan)
1423{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001424 int reset_type = ATH9K_RESET_WARM;
1425
1426 if (AR_SREV_9280(ah)) {
1427 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1428 reset_type = ATH9K_RESET_POWER_ON;
1429 else
1430 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001431 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1432 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1433 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001434
1435 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301436 return false;
1437
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001438 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301439 return false;
1440
Sujith2660b812009-02-09 13:27:26 +05301441 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001442
1443 if (AR_SREV_9330(ah))
1444 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301445 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301446
1447 return true;
1448}
1449
Sujithcbe61d82009-02-09 13:27:12 +05301450static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001451 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301452{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001453 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301454 struct ath9k_hw_capabilities *pCap = &ah->caps;
1455 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301456 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001457 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001458 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301459
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301460 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001461 u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
1462 band_switch = !!(flags_diff & CHANNEL_5GHZ);
1463 mode_diff = !!(flags_diff & ~CHANNEL_HT);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301464 }
Sujithf1dc5602008-10-29 10:16:30 +05301465
1466 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1467 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001468 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001469 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301470 return false;
1471 }
1472 }
1473
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001474 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001475 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301476 return false;
1477 }
1478
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301479 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301480 ath9k_hw_mark_phy_inactive(ah);
1481 udelay(5);
1482
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301483 if (band_switch)
1484 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301485
1486 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1487 ath_err(common, "Failed to do fast channel change\n");
1488 return false;
1489 }
1490 }
1491
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001492 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301493
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001494 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001495 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001496 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001497 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301498 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001499 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001500 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301501
Felix Fietkau81c507a2013-10-11 23:30:55 +02001502 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001503 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301504
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301505 if (band_switch || ini_reloaded)
1506 ah->eep_ops->set_board_values(ah, chan);
1507
1508 ath9k_hw_init_bb(ah, chan);
1509 ath9k_hw_rfbus_done(ah);
1510
1511 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301512 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301513 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301514 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301515 }
1516
Sujithf1dc5602008-10-29 10:16:30 +05301517 return true;
1518}
1519
Felix Fietkau691680b2011-03-19 13:55:38 +01001520static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1521{
1522 u32 gpio_mask = ah->gpio_mask;
1523 int i;
1524
1525 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1526 if (!(gpio_mask & 1))
1527 continue;
1528
1529 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1530 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1531 }
1532}
1533
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301534void ath9k_hw_check_nav(struct ath_hw *ah)
1535{
1536 struct ath_common *common = ath9k_hw_common(ah);
1537 u32 val;
1538
1539 val = REG_READ(ah, AR_NAV);
1540 if (val != 0xdeadbeef && val > 0x7fff) {
1541 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1542 REG_WRITE(ah, AR_NAV, 0);
1543 }
1544}
1545EXPORT_SYMBOL(ath9k_hw_check_nav);
1546
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001547bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301548{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001549 int count = 50;
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001550 u32 reg, last_val;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301551
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301552 if (AR_SREV_9300(ah))
1553 return !ath9k_hw_detect_mac_hang(ah);
1554
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001555 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001556 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301557
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001558 last_val = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001559 do {
1560 reg = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001561 if (reg != last_val)
1562 return true;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001563
Felix Fietkau105ff412014-03-09 09:51:16 +01001564 udelay(1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001565 last_val = reg;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001566 if ((reg & 0x7E7FFFEF) == 0x00702400)
1567 continue;
1568
1569 switch (reg & 0x7E000B00) {
1570 case 0x1E000000:
1571 case 0x52000B00:
1572 case 0x18000B00:
1573 continue;
1574 default:
1575 return true;
1576 }
1577 } while (count-- > 0);
1578
1579 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301580}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001581EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301582
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301583static void ath9k_hw_init_mfp(struct ath_hw *ah)
1584{
1585 /* Setup MFP options for CCMP */
1586 if (AR_SREV_9280_20_OR_LATER(ah)) {
1587 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1588 * frames when constructing CCMP AAD. */
1589 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1590 0xc7ff);
Chun-Yeow Yeoh60fc4962014-11-16 03:05:41 +08001591 if (AR_SREV_9271(ah) || AR_DEVID_7010(ah))
1592 ah->sw_mgmt_crypto_tx = true;
1593 else
1594 ah->sw_mgmt_crypto_tx = false;
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001595 ah->sw_mgmt_crypto_rx = false;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301596 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1597 /* Disable hardware crypto for management frames */
1598 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1599 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1600 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1601 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001602 ah->sw_mgmt_crypto_tx = true;
1603 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301604 } else {
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001605 ah->sw_mgmt_crypto_tx = true;
1606 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301607 }
1608}
1609
1610static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1611 u32 macStaId1, u32 saveDefAntenna)
1612{
1613 struct ath_common *common = ath9k_hw_common(ah);
1614
1615 ENABLE_REGWRITE_BUFFER(ah);
1616
Felix Fietkauecbbed32013-04-16 12:51:56 +02001617 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301618 | AR_STA_ID1_RTS_USE_DEF
Felix Fietkauecbbed32013-04-16 12:51:56 +02001619 | ah->sta_id1_defaults,
1620 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301621 ath_hw_setbssidmask(common);
1622 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1623 ath9k_hw_write_associd(ah);
1624 REG_WRITE(ah, AR_ISR, ~0);
1625 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1626
1627 REGWRITE_BUFFER_FLUSH(ah);
1628
1629 ath9k_hw_set_operating_mode(ah, ah->opmode);
1630}
1631
1632static void ath9k_hw_init_queues(struct ath_hw *ah)
1633{
1634 int i;
1635
1636 ENABLE_REGWRITE_BUFFER(ah);
1637
1638 for (i = 0; i < AR_NUM_DCU; i++)
1639 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1640
1641 REGWRITE_BUFFER_FLUSH(ah);
1642
1643 ah->intr_txqs = 0;
1644 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1645 ath9k_hw_resettxqueue(ah, i);
1646}
1647
1648/*
1649 * For big endian systems turn on swapping for descriptors
1650 */
1651static void ath9k_hw_init_desc(struct ath_hw *ah)
1652{
1653 struct ath_common *common = ath9k_hw_common(ah);
1654
1655 if (AR_SREV_9100(ah)) {
1656 u32 mask;
1657 mask = REG_READ(ah, AR_CFG);
1658 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1659 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1660 mask);
1661 } else {
1662 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1663 REG_WRITE(ah, AR_CFG, mask);
1664 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1665 REG_READ(ah, AR_CFG));
1666 }
1667 } else {
1668 if (common->bus_ops->ath_bus_type == ATH_USB) {
1669 /* Configure AR9271 target WLAN */
1670 if (AR_SREV_9271(ah))
1671 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1672 else
1673 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1674 }
1675#ifdef __BIG_ENDIAN
1676 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
Sujith Manoharan2c323052013-12-31 08:12:02 +05301677 AR_SREV_9550(ah) || AR_SREV_9531(ah))
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301678 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1679 else
1680 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1681#endif
1682 }
1683}
1684
Sujith Manoharancaed6572012-03-14 14:40:46 +05301685/*
1686 * Fast channel change:
1687 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301688 */
1689static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1690{
1691 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301692 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301693 int ret;
1694
1695 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1696 goto fail;
1697
1698 if (ah->chip_fullsleep)
1699 goto fail;
1700
1701 if (!ah->curchan)
1702 goto fail;
1703
1704 if (chan->channel == ah->curchan->channel)
1705 goto fail;
1706
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001707 if ((ah->curchan->channelFlags | chan->channelFlags) &
1708 (CHANNEL_HALF | CHANNEL_QUARTER))
1709 goto fail;
1710
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301711 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001712 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301713 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001714 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001715 ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001716 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301717
1718 if (!ath9k_hw_check_alive(ah))
1719 goto fail;
1720
1721 /*
1722 * For AR9462, make sure that calibration data for
1723 * re-using are present.
1724 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301725 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301726 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1727 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1728 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301729 goto fail;
1730
1731 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1732 ah->curchan->channel, chan->channel);
1733
1734 ret = ath9k_hw_channel_change(ah, chan);
1735 if (!ret)
1736 goto fail;
1737
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301738 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301739 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301740
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301741 ath9k_hw_loadnf(ah, ah->curchan);
1742 ath9k_hw_start_nfcal(ah, true);
1743
Sujith Manoharancaed6572012-03-14 14:40:46 +05301744 if (AR_SREV_9271(ah))
1745 ar9002_hw_load_ani_reg(ah, chan);
1746
1747 return 0;
1748fail:
1749 return -EINVAL;
1750}
1751
Felix Fietkau8d7e09d2014-06-11 16:18:01 +05301752u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur)
1753{
1754 struct timespec ts;
1755 s64 usec;
1756
1757 if (!cur) {
1758 getrawmonotonic(&ts);
1759 cur = &ts;
1760 }
1761
1762 usec = cur->tv_sec * 1000000ULL + cur->tv_nsec / 1000;
1763 usec -= last->tv_sec * 1000000ULL + last->tv_nsec / 1000;
1764
1765 return (u32) usec;
1766}
1767EXPORT_SYMBOL(ath9k_hw_get_tsf_offset);
1768
Sujithcbe61d82009-02-09 13:27:12 +05301769int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301770 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001771{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001772 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001773 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001774 u32 saveDefAntenna;
1775 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301776 u64 tsf = 0;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001777 s64 usec = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301778 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301779 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301780 bool save_fullsleep = ah->chip_fullsleep;
1781
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301782 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301783 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1784 if (start_mci_reset)
1785 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301786 }
1787
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001788 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001789 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001790
Sujith Manoharancaed6572012-03-14 14:40:46 +05301791 if (ah->curchan && !ah->chip_fullsleep)
1792 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001793
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001794 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301795 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001796 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001797 /* Operating channel changed, reset channel calibration data */
1798 memset(caldata, 0, sizeof(*caldata));
1799 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001800 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301801 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001802 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001803 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001804
Sujith Manoharancaed6572012-03-14 14:40:46 +05301805 if (fastcc) {
1806 r = ath9k_hw_do_fastcc(ah, chan);
1807 if (!r)
1808 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001809 }
1810
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301811 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301812 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301813
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001814 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1815 if (saveDefAntenna == 0)
1816 saveDefAntenna = 1;
1817
1818 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1819
Felix Fietkau09d8e312013-11-18 20:14:43 +01001820 /* Save TSF before chip reset, a cold reset clears it */
1821 tsf = ath9k_hw_gettsf64(ah);
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001822 usec = ktime_to_us(ktime_get_raw());
Sujith46fe7822009-09-17 09:25:25 +05301823
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001824 saveLedState = REG_READ(ah, AR_CFG_LED) &
1825 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1826 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1827
1828 ath9k_hw_mark_phy_inactive(ah);
1829
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001830 ah->paprd_table_write_done = false;
1831
Sujith05020d22010-03-17 14:25:23 +05301832 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001833 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1834 REG_WRITE(ah,
1835 AR9271_RESET_POWER_DOWN_CONTROL,
1836 AR9271_RADIO_RF_RST);
1837 udelay(50);
1838 }
1839
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001840 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001841 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001842 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001843 }
1844
Sujith05020d22010-03-17 14:25:23 +05301845 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001846 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1847 ah->htc_reset_init = false;
1848 REG_WRITE(ah,
1849 AR9271_RESET_POWER_DOWN_CONTROL,
1850 AR9271_GATE_MAC_CTL);
1851 udelay(50);
1852 }
1853
Sujith46fe7822009-09-17 09:25:25 +05301854 /* Restore TSF */
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001855 usec = ktime_to_us(ktime_get_raw()) - usec;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001856 ath9k_hw_settsf64(ah, tsf + usec);
Sujith46fe7822009-09-17 09:25:25 +05301857
Felix Fietkau7a370812010-09-22 12:34:52 +02001858 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301859 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001860
Sujithe9141f72010-06-01 15:14:10 +05301861 if (!AR_SREV_9300_20_OR_LATER(ah))
1862 ar9002_hw_enable_async_fifo(ah);
1863
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001864 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001865 if (r)
1866 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001867
Lorenzo Bianconi935d00c2013-12-12 18:10:16 +01001868 ath9k_hw_set_rfmode(ah, chan);
1869
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301870 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301871 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1872
Felix Fietkauf860d522010-06-30 02:07:48 +02001873 /*
1874 * Some AR91xx SoC devices frequently fail to accept TSF writes
1875 * right after the chip reset. When that happens, write a new
1876 * value after the initvals have been applied, with an offset
1877 * based on measured time difference
1878 */
1879 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1880 tsf += 1500;
1881 ath9k_hw_settsf64(ah, tsf);
1882 }
1883
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301884 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001885
Felix Fietkau81c507a2013-10-11 23:30:55 +02001886 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001887 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301888 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001889
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301890 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301891
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001892 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001893 if (r)
1894 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001895
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001896 ath9k_hw_set_clockrate(ah);
1897
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301898 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301899 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001900 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001901 ath9k_hw_init_qos(ah);
1902
Sujith2660b812009-02-09 13:27:26 +05301903 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001904 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301905
Felix Fietkau0005baf2010-01-15 02:33:40 +01001906 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001907
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001908 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1909 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1910 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1911 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1912 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1913 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1914 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301915 }
1916
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001917 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001918
1919 ath9k_hw_set_dma(ah);
1920
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301921 if (!ath9k_hw_mci_is_enabled(ah))
1922 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001923
Sujith0ce024c2009-12-14 14:57:00 +05301924 if (ah->config.rx_intr_mitigation) {
Sujith Manoharana64e1a42014-01-23 08:20:30 +05301925 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
1926 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001927 }
1928
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001929 if (ah->config.tx_intr_mitigation) {
1930 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1931 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1932 }
1933
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001934 ath9k_hw_init_bb(ah, chan);
1935
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301936 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301937 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
1938 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301939 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001940 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001941 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001942
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301943 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301944 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301945
Sujith7d0d0df2010-04-16 11:53:57 +05301946 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001947
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001948 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001949 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1950
Sujith7d0d0df2010-04-16 11:53:57 +05301951 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301952
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05301953 ath9k_hw_gen_timer_start_tsf2(ah);
1954
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301955 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001956
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301957 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301958 ath9k_hw_btcoex_enable(ah);
1959
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301960 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301961 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301962
Felix Fietkau7b89fcc2014-10-25 17:19:32 +02001963 if (AR_SREV_9300_20_OR_LATER(ah)) {
1964 ath9k_hw_loadnf(ah, chan);
1965 ath9k_hw_start_nfcal(ah, true);
1966 }
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05301967
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301968 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001969 ar9003_hw_bb_watchdog_config(ah);
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301970
1971 if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301972 ar9003_hw_disable_phy_restart(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301973
Felix Fietkau691680b2011-03-19 13:55:38 +01001974 ath9k_hw_apply_gpio_override(ah);
1975
Sujith Manoharan7bdea962013-08-04 14:22:00 +05301976 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05301977 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
1978
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02001979 if (ah->hw->conf.radar_enabled) {
1980 /* set HW specific DFS configuration */
Lorenzo Bianconi7a0a2602014-09-16 16:43:42 +02001981 ah->radar_conf.ext_channel = IS_CHAN_HT40(chan);
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02001982 ath9k_hw_set_radar_params(ah);
1983 }
1984
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001985 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001986}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001987EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001988
Sujithf1dc5602008-10-29 10:16:30 +05301989/******************************/
1990/* Power Management (Chipset) */
1991/******************************/
1992
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001993/*
1994 * Notify Power Mgt is disabled in self-generated frames.
1995 * If requested, force chip to sleep.
1996 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301997static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301998{
1999 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302000
Sujith Manoharana4a29542012-09-10 09:20:03 +05302001 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302002 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2003 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2004 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302005 /* xxx Required for WLAN only case ? */
2006 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2007 udelay(100);
2008 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302009
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302010 /*
2011 * Clear the RTC force wake bit to allow the
2012 * mac to go to sleep.
2013 */
2014 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302015
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302016 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302017 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302018
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302019 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2020 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2021
2022 /* Shutdown chip. Active low */
2023 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2024 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2025 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302026 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002027
2028 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002029 if (AR_SREV_9300_20_OR_LATER(ah))
2030 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002031}
2032
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002033/*
2034 * Notify Power Management is enabled in self-generating
2035 * frames. If request, set power mode of chip to
2036 * auto/normal. Duration in units of 128us (1/8 TU).
2037 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302038static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002039{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302040 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302041
Sujithf1dc5602008-10-29 10:16:30 +05302042 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002043
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302044 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2045 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2046 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2047 AR_RTC_FORCE_WAKE_ON_INT);
2048 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302049
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302050 /* When chip goes into network sleep, it could be waken
2051 * up by MCI_INT interrupt caused by BT's HW messages
2052 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2053 * rate (~100us). This will cause chip to leave and
2054 * re-enter network sleep mode frequently, which in
2055 * consequence will have WLAN MCI HW to generate lots of
2056 * SYS_WAKING and SYS_SLEEPING messages which will make
2057 * BT CPU to busy to process.
2058 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302059 if (ath9k_hw_mci_is_enabled(ah))
2060 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2061 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302062 /*
2063 * Clear the RTC force wake bit to allow the
2064 * mac to go to sleep.
2065 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302066 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302067
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302068 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302069 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302070 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002071
2072 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2073 if (AR_SREV_9300_20_OR_LATER(ah))
2074 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302075}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002076
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302077static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302078{
2079 u32 val;
2080 int i;
2081
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002082 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2083 if (AR_SREV_9300_20_OR_LATER(ah)) {
2084 REG_WRITE(ah, AR_WA, ah->WARegVal);
2085 udelay(10);
2086 }
2087
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302088 if ((REG_READ(ah, AR_RTC_STATUS) &
2089 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2090 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302091 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002092 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302093 if (!AR_SREV_9300_20_OR_LATER(ah))
2094 ath9k_hw_init_pll(ah, NULL);
2095 }
2096 if (AR_SREV_9100(ah))
2097 REG_SET_BIT(ah, AR_RTC_RESET,
2098 AR_RTC_RESET_EN);
2099
2100 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2101 AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302102 if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05302103 mdelay(10);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302104 else
2105 udelay(50);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302106
2107 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2108 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2109 if (val == AR_RTC_STATUS_ON)
2110 break;
2111 udelay(50);
2112 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2113 AR_RTC_FORCE_WAKE_EN);
2114 }
2115 if (i == 0) {
2116 ath_err(ath9k_hw_common(ah),
2117 "Failed to wakeup in %uus\n",
2118 POWER_UP_TIME / 20);
2119 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002120 }
2121
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302122 if (ath9k_hw_mci_is_enabled(ah))
2123 ar9003_mci_set_power_awake(ah);
2124
Sujithf1dc5602008-10-29 10:16:30 +05302125 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2126
2127 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002128}
2129
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002130bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302131{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002132 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302133 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302134 static const char *modes[] = {
2135 "AWAKE",
2136 "FULL-SLEEP",
2137 "NETWORK SLEEP",
2138 "UNDEFINED"
2139 };
Sujithf1dc5602008-10-29 10:16:30 +05302140
Gabor Juhoscbdec972009-07-24 17:27:22 +02002141 if (ah->power_mode == mode)
2142 return status;
2143
Joe Perchesd2182b62011-12-15 14:55:53 -08002144 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002145 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302146
2147 switch (mode) {
2148 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302149 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302150 break;
2151 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302152 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302153 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302154
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302155 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302156 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302157 break;
2158 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302159 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302160 break;
2161 default:
Joe Perches38002762010-12-02 19:12:36 -08002162 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302163 return false;
2164 }
Sujith2660b812009-02-09 13:27:26 +05302165 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302166
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002167 /*
2168 * XXX: If this warning never comes up after a while then
2169 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2170 * ath9k_hw_setpower() return type void.
2171 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302172
2173 if (!(ah->ah_flags & AH_UNPLUGGED))
2174 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002175
Sujithf1dc5602008-10-29 10:16:30 +05302176 return status;
2177}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002178EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302179
Sujithf1dc5602008-10-29 10:16:30 +05302180/*******************/
2181/* Beacon Handling */
2182/*******************/
2183
Sujithcbe61d82009-02-09 13:27:12 +05302184void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002185{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002186 int flags = 0;
2187
Sujith7d0d0df2010-04-16 11:53:57 +05302188 ENABLE_REGWRITE_BUFFER(ah);
2189
Sujith2660b812009-02-09 13:27:26 +05302190 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002191 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002192 REG_SET_BIT(ah, AR_TXCFG,
2193 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Thomas Pedersen2664d662013-05-08 10:16:48 -07002194 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002195 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002196 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2197 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2198 TU_TO_USEC(ah->config.dma_beacon_response_time));
2199 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2200 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002201 flags |=
2202 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2203 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002204 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002205 ath_dbg(ath9k_hw_common(ah), BEACON,
2206 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002207 return;
2208 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002209 }
2210
Felix Fietkaudd347f22011-03-22 21:54:17 +01002211 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2212 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2213 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002214
Sujith7d0d0df2010-04-16 11:53:57 +05302215 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302216
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002217 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2218}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002219EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002220
Sujithcbe61d82009-02-09 13:27:12 +05302221void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302222 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002223{
2224 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302225 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002226 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002227
Sujith7d0d0df2010-04-16 11:53:57 +05302228 ENABLE_REGWRITE_BUFFER(ah);
2229
Felix Fietkau4ed15762013-12-14 18:03:44 +01002230 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
2231 REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
2232 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002233
Sujith7d0d0df2010-04-16 11:53:57 +05302234 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302235
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002236 REG_RMW_FIELD(ah, AR_RSSI_THR,
2237 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2238
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302239 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002240
2241 if (bs->bs_sleepduration > beaconintval)
2242 beaconintval = bs->bs_sleepduration;
2243
2244 dtimperiod = bs->bs_dtimperiod;
2245 if (bs->bs_sleepduration > dtimperiod)
2246 dtimperiod = bs->bs_sleepduration;
2247
2248 if (beaconintval == dtimperiod)
2249 nextTbtt = bs->bs_nextdtim;
2250 else
2251 nextTbtt = bs->bs_nexttbtt;
2252
Joe Perchesd2182b62011-12-15 14:55:53 -08002253 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2254 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2255 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2256 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002257
Sujith7d0d0df2010-04-16 11:53:57 +05302258 ENABLE_REGWRITE_BUFFER(ah);
2259
Felix Fietkau4ed15762013-12-14 18:03:44 +01002260 REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
2261 REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002262
2263 REG_WRITE(ah, AR_SLEEP1,
2264 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2265 | AR_SLEEP1_ASSUME_DTIM);
2266
Sujith60b67f52008-08-07 10:52:38 +05302267 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002268 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2269 else
2270 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2271
2272 REG_WRITE(ah, AR_SLEEP2,
2273 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2274
Felix Fietkau4ed15762013-12-14 18:03:44 +01002275 REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
2276 REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002277
Sujith7d0d0df2010-04-16 11:53:57 +05302278 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302279
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002280 REG_SET_BIT(ah, AR_TIMER_MODE,
2281 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2282 AR_DTIM_TIMER_EN);
2283
Sujith4af9cf42009-02-12 10:06:47 +05302284 /* TSF Out of Range Threshold */
2285 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002286}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002287EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002288
Sujithf1dc5602008-10-29 10:16:30 +05302289/*******************/
2290/* HW Capabilities */
2291/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002292
Felix Fietkau60540692011-07-19 08:46:44 +02002293static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2294{
2295 eeprom_chainmask &= chip_chainmask;
2296 if (eeprom_chainmask)
2297 return eeprom_chainmask;
2298 else
2299 return chip_chainmask;
2300}
2301
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002302/**
2303 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2304 * @ah: the atheros hardware data structure
2305 *
2306 * We enable DFS support upstream on chipsets which have passed a series
2307 * of tests. The testing requirements are going to be documented. Desired
2308 * test requirements are documented at:
2309 *
2310 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2311 *
2312 * Once a new chipset gets properly tested an individual commit can be used
2313 * to document the testing for DFS for that chipset.
2314 */
2315static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2316{
2317
2318 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002319 /* for temporary testing DFS with 9280 */
2320 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002321 /* AR9580 will likely be our first target to get testing on */
2322 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002323 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002324 default:
2325 return false;
2326 }
2327}
2328
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002329int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002330{
Sujith2660b812009-02-09 13:27:26 +05302331 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002332 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002333 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002334
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302335 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002336 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002337
Sujithf74df6f2009-02-09 13:27:24 +05302338 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002339 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302340
Sujith2660b812009-02-09 13:27:26 +05302341 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302342 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002343 if (regulatory->current_rd == 0x64 ||
2344 regulatory->current_rd == 0x65)
2345 regulatory->current_rd += 5;
2346 else if (regulatory->current_rd == 0x41)
2347 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002348 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2349 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002350 }
Sujithdc2222a2008-08-14 13:26:55 +05302351
Sujithf74df6f2009-02-09 13:27:24 +05302352 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Felix Fietkau34689682014-10-25 17:19:34 +02002353
2354 if (eeval & AR5416_OPFLAGS_11A) {
2355 if (ah->disable_5ghz)
2356 ath_warn(common, "disabling 5GHz band\n");
2357 else
2358 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002359 }
2360
Felix Fietkau34689682014-10-25 17:19:34 +02002361 if (eeval & AR5416_OPFLAGS_11G) {
2362 if (ah->disable_2ghz)
2363 ath_warn(common, "disabling 2GHz band\n");
2364 else
2365 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
2366 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002367
Felix Fietkau34689682014-10-25 17:19:34 +02002368 if ((pCap->hw_caps & (ATH9K_HW_CAP_2GHZ | ATH9K_HW_CAP_5GHZ)) == 0) {
2369 ath_err(common, "both bands are disabled\n");
2370 return -EINVAL;
2371 }
Sujithf1dc5602008-10-29 10:16:30 +05302372
Sujith Manoharane41db612012-09-10 09:20:12 +05302373 if (AR_SREV_9485(ah) ||
2374 AR_SREV_9285(ah) ||
2375 AR_SREV_9330(ah) ||
2376 AR_SREV_9565(ah))
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302377 pCap->chip_chainmask = 1;
Felix Fietkau60540692011-07-19 08:46:44 +02002378 else if (!AR_SREV_9280_20_OR_LATER(ah))
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302379 pCap->chip_chainmask = 7;
2380 else if (!AR_SREV_9300_20_OR_LATER(ah) ||
2381 AR_SREV_9340(ah) ||
2382 AR_SREV_9462(ah) ||
2383 AR_SREV_9531(ah))
2384 pCap->chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002385 else
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302386 pCap->chip_chainmask = 7;
Felix Fietkau60540692011-07-19 08:46:44 +02002387
Sujithf74df6f2009-02-09 13:27:24 +05302388 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002389 /*
2390 * For AR9271 we will temporarilly uses the rx chainmax as read from
2391 * the EEPROM.
2392 */
Sujith8147f5d2009-02-20 15:13:23 +05302393 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002394 !(eeval & AR5416_OPFLAGS_11A) &&
2395 !(AR_SREV_9271(ah)))
2396 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302397 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002398 else if (AR_SREV_9100(ah))
2399 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302400 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002401 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302402 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302403
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302404 pCap->tx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->tx_chainmask);
2405 pCap->rx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002406 ah->txchainmask = pCap->tx_chainmask;
2407 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002408
Felix Fietkau7a370812010-09-22 12:34:52 +02002409 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302410
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002411 /* enable key search for every frame in an aggregate */
2412 if (AR_SREV_9300_20_OR_LATER(ah))
2413 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2414
Bruno Randolfce2220d2010-09-17 11:36:25 +09002415 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2416
Felix Fietkau0db156e2011-03-23 20:57:29 +01002417 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302418 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2419 else
2420 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2421
Sujith5b5fa352010-03-17 14:25:15 +05302422 if (AR_SREV_9271(ah))
2423 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302424 else if (AR_DEVID_7010(ah))
2425 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302426 else if (AR_SREV_9300_20_OR_LATER(ah))
2427 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2428 else if (AR_SREV_9287_11_OR_LATER(ah))
2429 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002430 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302431 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002432 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302433 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2434 else
2435 pCap->num_gpio_pins = AR_NUM_GPIO;
2436
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302437 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302438 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302439 else
Sujithf1dc5602008-10-29 10:16:30 +05302440 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302441
Johannes Berg74e13062013-07-03 20:55:38 +02002442#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302443 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2444 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2445 ah->rfkill_gpio =
2446 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2447 ah->rfkill_polarity =
2448 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302449
2450 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2451 }
2452#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002453 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302454 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2455 else
2456 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302457
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302458 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302459 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2460 else
2461 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2462
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002463 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002464 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302465 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002466 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2467
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002468 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2469 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2470 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002471 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002472 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002473 } else {
2474 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002475 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002476 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002477 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002478
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002479 if (AR_SREV_9300_20_OR_LATER(ah))
2480 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2481
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002482 if (AR_SREV_9300_20_OR_LATER(ah))
2483 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2484
Felix Fietkaua42acef2010-09-22 12:34:54 +02002485 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002486 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2487
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302488 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002489 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2490 ant_div_ctl1 =
2491 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302492 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002493 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302494 ath_info(common, "Enable LNA combining\n");
2495 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002496 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302497 }
2498
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302499 if (AR_SREV_9300_20_OR_LATER(ah)) {
2500 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2501 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2502 }
2503
Sujith Manoharan06236e52012-09-16 08:07:12 +05302504 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302505 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302506 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302507 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302508 ath_info(common, "Enable LNA combining\n");
2509 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302510 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002511
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002512 if (ath9k_hw_dfs_tested(ah))
2513 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2514
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002515 tx_chainmask = pCap->tx_chainmask;
2516 rx_chainmask = pCap->rx_chainmask;
2517 while (tx_chainmask || rx_chainmask) {
2518 if (tx_chainmask & BIT(0))
2519 pCap->max_txchains++;
2520 if (rx_chainmask & BIT(0))
2521 pCap->max_rxchains++;
2522
2523 tx_chainmask >>= 1;
2524 rx_chainmask >>= 1;
2525 }
2526
Sujith Manoharana4a29542012-09-10 09:20:03 +05302527 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302528 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2529 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2530
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302531 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302532 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302533 }
2534
Sujith Manoharan846e4382013-06-03 09:19:24 +05302535 if (AR_SREV_9462(ah))
2536 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302537
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302538 if (AR_SREV_9300_20_OR_LATER(ah) &&
2539 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2540 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2541
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002542 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002543}
2544
Sujithf1dc5602008-10-29 10:16:30 +05302545/****************************/
2546/* GPIO / RFKILL / Antennae */
2547/****************************/
2548
Sujithcbe61d82009-02-09 13:27:12 +05302549static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302550 u32 gpio, u32 type)
2551{
2552 int addr;
2553 u32 gpio_shift, tmp;
2554
2555 if (gpio > 11)
2556 addr = AR_GPIO_OUTPUT_MUX3;
2557 else if (gpio > 5)
2558 addr = AR_GPIO_OUTPUT_MUX2;
2559 else
2560 addr = AR_GPIO_OUTPUT_MUX1;
2561
2562 gpio_shift = (gpio % 6) * 5;
2563
2564 if (AR_SREV_9280_20_OR_LATER(ah)
2565 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2566 REG_RMW(ah, addr, (type << gpio_shift),
2567 (0x1f << gpio_shift));
2568 } else {
2569 tmp = REG_READ(ah, addr);
2570 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2571 tmp &= ~(0x1f << gpio_shift);
2572 tmp |= (type << gpio_shift);
2573 REG_WRITE(ah, addr, tmp);
2574 }
2575}
2576
Sujithcbe61d82009-02-09 13:27:12 +05302577void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302578{
2579 u32 gpio_shift;
2580
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002581 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302582
Sujith88c1f4f2010-06-30 14:46:31 +05302583 if (AR_DEVID_7010(ah)) {
2584 gpio_shift = gpio;
2585 REG_RMW(ah, AR7010_GPIO_OE,
2586 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2587 (AR7010_GPIO_OE_MASK << gpio_shift));
2588 return;
2589 }
Sujithf1dc5602008-10-29 10:16:30 +05302590
Sujith88c1f4f2010-06-30 14:46:31 +05302591 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302592 REG_RMW(ah,
2593 AR_GPIO_OE_OUT,
2594 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2595 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2596}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002597EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302598
Sujithcbe61d82009-02-09 13:27:12 +05302599u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302600{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302601#define MS_REG_READ(x, y) \
2602 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2603
Sujith2660b812009-02-09 13:27:26 +05302604 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302605 return 0xffffffff;
2606
Sujith88c1f4f2010-06-30 14:46:31 +05302607 if (AR_DEVID_7010(ah)) {
2608 u32 val;
2609 val = REG_READ(ah, AR7010_GPIO_IN);
2610 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2611 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002612 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2613 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002614 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302615 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002616 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302617 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002618 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302619 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002620 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302621 return MS_REG_READ(AR928X, gpio) != 0;
2622 else
2623 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302624}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002625EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302626
Sujithcbe61d82009-02-09 13:27:12 +05302627void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302628 u32 ah_signal_type)
2629{
2630 u32 gpio_shift;
2631
Sujith88c1f4f2010-06-30 14:46:31 +05302632 if (AR_DEVID_7010(ah)) {
2633 gpio_shift = gpio;
2634 REG_RMW(ah, AR7010_GPIO_OE,
2635 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2636 (AR7010_GPIO_OE_MASK << gpio_shift));
2637 return;
2638 }
2639
Sujithf1dc5602008-10-29 10:16:30 +05302640 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302641 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302642 REG_RMW(ah,
2643 AR_GPIO_OE_OUT,
2644 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2645 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2646}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002647EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302648
Sujithcbe61d82009-02-09 13:27:12 +05302649void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302650{
Sujith88c1f4f2010-06-30 14:46:31 +05302651 if (AR_DEVID_7010(ah)) {
2652 val = val ? 0 : 1;
2653 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2654 AR_GPIO_BIT(gpio));
2655 return;
2656 }
2657
Sujith5b5fa352010-03-17 14:25:15 +05302658 if (AR_SREV_9271(ah))
2659 val = ~val;
2660
Sujithf1dc5602008-10-29 10:16:30 +05302661 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2662 AR_GPIO_BIT(gpio));
2663}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002664EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302665
Sujithcbe61d82009-02-09 13:27:12 +05302666void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302667{
2668 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2669}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002670EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302671
Sujithf1dc5602008-10-29 10:16:30 +05302672/*********************/
2673/* General Operation */
2674/*********************/
2675
Sujithcbe61d82009-02-09 13:27:12 +05302676u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302677{
2678 u32 bits = REG_READ(ah, AR_RX_FILTER);
2679 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2680
2681 if (phybits & AR_PHY_ERR_RADAR)
2682 bits |= ATH9K_RX_FILTER_PHYRADAR;
2683 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2684 bits |= ATH9K_RX_FILTER_PHYERR;
2685
2686 return bits;
2687}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002688EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302689
Sujithcbe61d82009-02-09 13:27:12 +05302690void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302691{
2692 u32 phybits;
2693
Sujith7d0d0df2010-04-16 11:53:57 +05302694 ENABLE_REGWRITE_BUFFER(ah);
2695
Sujith Manoharana4a29542012-09-10 09:20:03 +05302696 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302697 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2698
Sujith7ea310b2009-09-03 12:08:43 +05302699 REG_WRITE(ah, AR_RX_FILTER, bits);
2700
Sujithf1dc5602008-10-29 10:16:30 +05302701 phybits = 0;
2702 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2703 phybits |= AR_PHY_ERR_RADAR;
2704 if (bits & ATH9K_RX_FILTER_PHYERR)
2705 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2706 REG_WRITE(ah, AR_PHY_ERR, phybits);
2707
2708 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002709 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302710 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002711 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302712
2713 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302714}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002715EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302716
Sujithcbe61d82009-02-09 13:27:12 +05302717bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302718{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302719 if (ath9k_hw_mci_is_enabled(ah))
2720 ar9003_mci_bt_gain_ctrl(ah);
2721
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302722 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2723 return false;
2724
2725 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002726 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302727 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302728}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002729EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302730
Sujithcbe61d82009-02-09 13:27:12 +05302731bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302732{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002733 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302734 return false;
2735
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302736 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2737 return false;
2738
2739 ath9k_hw_init_pll(ah, NULL);
2740 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302741}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002742EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302743
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002744static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302745{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002746 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002747
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002748 if (IS_CHAN_2GHZ(chan))
2749 gain_param = EEP_ANTENNA_GAIN_2G;
2750 else
2751 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302752
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002753 return ah->eep_ops->get_eeprom(ah, gain_param);
2754}
2755
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002756void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2757 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002758{
2759 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2760 struct ieee80211_channel *channel;
2761 int chan_pwr, new_pwr, max_gain;
2762 int ant_gain, ant_reduction = 0;
2763
2764 if (!chan)
2765 return;
2766
2767 channel = chan->chan;
2768 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2769 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2770 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2771
2772 ant_gain = get_antenna_gain(ah, chan);
2773 if (ant_gain > max_gain)
2774 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302775
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002776 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002777 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002778 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002779}
2780
2781void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2782{
2783 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2784 struct ath9k_channel *chan = ah->curchan;
2785 struct ieee80211_channel *channel = chan->chan;
2786
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002787 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002788 if (test)
2789 channel->max_power = MAX_RATE_POWER / 2;
2790
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002791 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002792
2793 if (test)
2794 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302795}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002796EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302797
Sujithcbe61d82009-02-09 13:27:12 +05302798void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302799{
Sujith2660b812009-02-09 13:27:26 +05302800 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302801}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002802EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302803
Sujithcbe61d82009-02-09 13:27:12 +05302804void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302805{
2806 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2807 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2808}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002809EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302810
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002811void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302812{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002813 struct ath_common *common = ath9k_hw_common(ah);
2814
2815 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2816 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2817 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302818}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002819EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302820
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002821#define ATH9K_MAX_TSF_READ 10
2822
Sujithcbe61d82009-02-09 13:27:12 +05302823u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302824{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002825 u32 tsf_lower, tsf_upper1, tsf_upper2;
2826 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302827
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002828 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2829 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2830 tsf_lower = REG_READ(ah, AR_TSF_L32);
2831 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2832 if (tsf_upper2 == tsf_upper1)
2833 break;
2834 tsf_upper1 = tsf_upper2;
2835 }
Sujithf1dc5602008-10-29 10:16:30 +05302836
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002837 WARN_ON( i == ATH9K_MAX_TSF_READ );
2838
2839 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302840}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002841EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302842
Sujithcbe61d82009-02-09 13:27:12 +05302843void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002844{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002845 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002846 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002847}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002848EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002849
Sujithcbe61d82009-02-09 13:27:12 +05302850void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302851{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002852 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2853 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002854 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002855 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002856
Sujithf1dc5602008-10-29 10:16:30 +05302857 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002858}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002859EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002860
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302861void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002862{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302863 if (set)
Sujith2660b812009-02-09 13:27:26 +05302864 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002865 else
Sujith2660b812009-02-09 13:27:26 +05302866 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002867}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002868EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002869
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002870void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002871{
Sujithf1dc5602008-10-29 10:16:30 +05302872 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002873
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002874 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302875 macmode = AR_2040_JOINED_RX_CLEAR;
2876 else
2877 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002878
Sujithf1dc5602008-10-29 10:16:30 +05302879 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002880}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302881
2882/* HW Generic timers configuration */
2883
2884static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2885{
2886 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2887 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2888 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2889 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2890 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2891 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2892 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2893 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2894 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2895 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2896 AR_NDP2_TIMER_MODE, 0x0002},
2897 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2898 AR_NDP2_TIMER_MODE, 0x0004},
2899 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2900 AR_NDP2_TIMER_MODE, 0x0008},
2901 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2902 AR_NDP2_TIMER_MODE, 0x0010},
2903 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2904 AR_NDP2_TIMER_MODE, 0x0020},
2905 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2906 AR_NDP2_TIMER_MODE, 0x0040},
2907 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2908 AR_NDP2_TIMER_MODE, 0x0080}
2909};
2910
2911/* HW generic timer primitives */
2912
Felix Fietkaudd347f22011-03-22 21:54:17 +01002913u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302914{
2915 return REG_READ(ah, AR_TSF_L32);
2916}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002917EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302918
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302919void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah)
2920{
2921 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2922
2923 if (timer_table->tsf2_enabled) {
2924 REG_SET_BIT(ah, AR_DIRECT_CONNECT, AR_DC_AP_STA_EN);
2925 REG_SET_BIT(ah, AR_RESET_TSF, AR_RESET_TSF2_ONCE);
2926 }
2927}
2928
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302929struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2930 void (*trigger)(void *),
2931 void (*overflow)(void *),
2932 void *arg,
2933 u8 timer_index)
2934{
2935 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2936 struct ath_gen_timer *timer;
2937
Felix Fietkauc67ce332013-12-14 18:03:38 +01002938 if ((timer_index < AR_FIRST_NDP_TIMER) ||
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302939 (timer_index >= ATH_MAX_GEN_TIMER))
2940 return NULL;
2941
2942 if ((timer_index > AR_FIRST_NDP_TIMER) &&
2943 !AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkauc67ce332013-12-14 18:03:38 +01002944 return NULL;
2945
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302946 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00002947 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302948 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302949
2950 /* allocate a hardware generic timer slot */
2951 timer_table->timers[timer_index] = timer;
2952 timer->index = timer_index;
2953 timer->trigger = trigger;
2954 timer->overflow = overflow;
2955 timer->arg = arg;
2956
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302957 if ((timer_index > AR_FIRST_NDP_TIMER) && !timer_table->tsf2_enabled) {
2958 timer_table->tsf2_enabled = true;
2959 ath9k_hw_gen_timer_start_tsf2(ah);
2960 }
2961
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302962 return timer;
2963}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002964EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302965
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002966void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2967 struct ath_gen_timer *timer,
Felix Fietkauc67ce332013-12-14 18:03:38 +01002968 u32 timer_next,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002969 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302970{
2971 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Felix Fietkauc67ce332013-12-14 18:03:38 +01002972 u32 mask = 0;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302973
Felix Fietkauc67ce332013-12-14 18:03:38 +01002974 timer_table->timer_mask |= BIT(timer->index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302975
2976 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302977 * Program generic timer registers
2978 */
2979 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2980 timer_next);
2981 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2982 timer_period);
2983 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2984 gen_tmr_configuration[timer->index].mode_mask);
2985
Sujith Manoharana4a29542012-09-10 09:20:03 +05302986 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302987 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05302988 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302989 * to use. But we still follow the old rule, 0 - 7 use tsf and
2990 * 8 - 15 use tsf2.
2991 */
2992 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
2993 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2994 (1 << timer->index));
2995 else
2996 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2997 (1 << timer->index));
2998 }
2999
Felix Fietkauc67ce332013-12-14 18:03:38 +01003000 if (timer->trigger)
3001 mask |= SM(AR_GENTMR_BIT(timer->index),
3002 AR_IMR_S5_GENTIMER_TRIG);
3003 if (timer->overflow)
3004 mask |= SM(AR_GENTMR_BIT(timer->index),
3005 AR_IMR_S5_GENTIMER_THRESH);
3006
3007 REG_SET_BIT(ah, AR_IMR_S5, mask);
3008
3009 if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
3010 ah->imask |= ATH9K_INT_GENTIMER;
3011 ath9k_hw_set_interrupts(ah);
3012 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303013}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003014EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303015
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003016void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303017{
3018 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3019
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303020 /* Clear generic timer enable bits. */
3021 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3022 gen_tmr_configuration[timer->index].mode_mask);
3023
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303024 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3025 /*
3026 * Need to switch back to TSF if it was using TSF2.
3027 */
3028 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3029 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3030 (1 << timer->index));
3031 }
3032 }
3033
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303034 /* Disable both trigger and thresh interrupt masks */
3035 REG_CLR_BIT(ah, AR_IMR_S5,
3036 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3037 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3038
Felix Fietkauc67ce332013-12-14 18:03:38 +01003039 timer_table->timer_mask &= ~BIT(timer->index);
3040
3041 if (timer_table->timer_mask == 0) {
3042 ah->imask &= ~ATH9K_INT_GENTIMER;
3043 ath9k_hw_set_interrupts(ah);
3044 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303045}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003046EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303047
3048void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3049{
3050 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3051
3052 /* free the hardware generic timer slot */
3053 timer_table->timers[timer->index] = NULL;
3054 kfree(timer);
3055}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003056EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303057
3058/*
3059 * Generic Timer Interrupts handling
3060 */
3061void ath_gen_timer_isr(struct ath_hw *ah)
3062{
3063 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3064 struct ath_gen_timer *timer;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003065 unsigned long trigger_mask, thresh_mask;
3066 unsigned int index;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303067
3068 /* get hardware generic timer interrupt status */
3069 trigger_mask = ah->intr_gen_timer_trigger;
3070 thresh_mask = ah->intr_gen_timer_thresh;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003071 trigger_mask &= timer_table->timer_mask;
3072 thresh_mask &= timer_table->timer_mask;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303073
Felix Fietkauc67ce332013-12-14 18:03:38 +01003074 for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303075 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003076 if (!timer)
3077 continue;
3078 if (!timer->overflow)
3079 continue;
Felix Fietkaua6a172b2013-12-20 16:18:45 +01003080
3081 trigger_mask &= ~BIT(index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303082 timer->overflow(timer->arg);
3083 }
3084
Felix Fietkauc67ce332013-12-14 18:03:38 +01003085 for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303086 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003087 if (!timer)
3088 continue;
3089 if (!timer->trigger)
3090 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303091 timer->trigger(timer->arg);
3092 }
3093}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003094EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003095
Sujith05020d22010-03-17 14:25:23 +05303096/********/
3097/* HTC */
3098/********/
3099
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003100static struct {
3101 u32 version;
3102 const char * name;
3103} ath_mac_bb_names[] = {
3104 /* Devices with external radios */
3105 { AR_SREV_VERSION_5416_PCI, "5416" },
3106 { AR_SREV_VERSION_5416_PCIE, "5418" },
3107 { AR_SREV_VERSION_9100, "9100" },
3108 { AR_SREV_VERSION_9160, "9160" },
3109 /* Single-chip solutions */
3110 { AR_SREV_VERSION_9280, "9280" },
3111 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003112 { AR_SREV_VERSION_9287, "9287" },
3113 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003114 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003115 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003116 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303117 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303118 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003119 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303120 { AR_SREV_VERSION_9565, "9565" },
Sujith Manoharanc08148b2014-03-17 15:02:46 +05303121 { AR_SREV_VERSION_9531, "9531" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003122};
3123
3124/* For devices with external radios */
3125static struct {
3126 u16 version;
3127 const char * name;
3128} ath_rf_names[] = {
3129 { 0, "5133" },
3130 { AR_RAD5133_SREV_MAJOR, "5133" },
3131 { AR_RAD5122_SREV_MAJOR, "5122" },
3132 { AR_RAD2133_SREV_MAJOR, "2133" },
3133 { AR_RAD2122_SREV_MAJOR, "2122" }
3134};
3135
3136/*
3137 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3138 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003139static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003140{
3141 int i;
3142
3143 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3144 if (ath_mac_bb_names[i].version == mac_bb_version) {
3145 return ath_mac_bb_names[i].name;
3146 }
3147 }
3148
3149 return "????";
3150}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003151
3152/*
3153 * Return the RF name. "????" is returned if the RF is unknown.
3154 * Used for devices with external radios.
3155 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003156static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003157{
3158 int i;
3159
3160 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3161 if (ath_rf_names[i].version == rf_version) {
3162 return ath_rf_names[i].name;
3163 }
3164 }
3165
3166 return "????";
3167}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003168
3169void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3170{
3171 int used;
3172
3173 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003174 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003175 used = scnprintf(hw_name, len,
3176 "Atheros AR%s Rev:%x",
3177 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3178 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003179 }
3180 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003181 used = scnprintf(hw_name, len,
3182 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3183 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3184 ah->hw_version.macRev,
3185 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3186 & AR_RADIO_SREV_MAJOR)),
3187 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003188 }
3189
3190 hw_name[used] = '\0';
3191}
3192EXPORT_SYMBOL(ath9k_hw_name);