blob: cc61513afdb4e1c5a8b256abb7c70dd4a9124526 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
41#include <linux/of.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020042
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030043#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020044
45#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053046#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053047#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
49/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000050#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030052enum omap_burst_size {
53 BURST_SIZE_X2 = 0,
54 BURST_SIZE_X4 = 1,
55 BURST_SIZE_X8 = 2,
56};
57
Tomi Valkeinen80c39712009-11-12 11:41:42 +020058#define REG_GET(idx, start, end) \
59 FLD_GET(dispc_read_reg(idx), start, end)
60
61#define REG_FLD_MOD(idx, val, start, end) \
62 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
63
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053064struct dispc_features {
65 u8 sw_start;
66 u8 fp_start;
67 u8 bp_start;
68 u16 sw_max;
69 u16 vp_max;
70 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053071 u8 mgr_width_start;
72 u8 mgr_height_start;
73 u16 mgr_width_max;
74 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053075 unsigned long max_lcd_pclk;
76 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030077 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053078 const struct omap_video_timings *mgr_timings,
79 u16 width, u16 height, u16 out_width, u16 out_height,
80 enum omap_color_mode color_mode, bool *five_taps,
81 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053082 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030083 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053084 u16 width, u16 height, u16 out_width, u16 out_height,
85 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030086 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030087
88 /* swap GFX & WB fifos */
89 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020090
91 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
92 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053093
94 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
95 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +053096
97 bool set_max_preload:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053098};
99
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300100#define DISPC_MAX_NR_FIFOS 5
101
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200102static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000103 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200104 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300105
archit tanejaaffe3602011-02-23 08:41:03 +0000106 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300107 irq_handler_t user_handler;
108 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200109
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200110 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300111 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200112
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300113 u32 fifo_size[DISPC_MAX_NR_FIFOS];
114 /* maps which plane is using a fifo. fifo-id -> plane-id */
115 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200116
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300117 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200119
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530120 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300121
122 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000123
124 struct regmap *syscon_pol;
125 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200126
127 /* DISPC_CONTROL & DISPC_CONFIG lock*/
128 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200129} dispc;
130
Amber Jain0d66cbb2011-05-19 19:47:54 +0530131enum omap_color_component {
132 /* used for all color formats for OMAP3 and earlier
133 * and for RGB and Y color component on OMAP4
134 */
135 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
136 /* used for UV component for
137 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
138 * color formats on OMAP4
139 */
140 DISPC_COLOR_COMPONENT_UV = 1 << 1,
141};
142
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530143enum mgr_reg_fields {
144 DISPC_MGR_FLD_ENABLE,
145 DISPC_MGR_FLD_STNTFT,
146 DISPC_MGR_FLD_GO,
147 DISPC_MGR_FLD_TFTDATALINES,
148 DISPC_MGR_FLD_STALLMODE,
149 DISPC_MGR_FLD_TCKENABLE,
150 DISPC_MGR_FLD_TCKSELECTION,
151 DISPC_MGR_FLD_CPR,
152 DISPC_MGR_FLD_FIFOHANDCHECK,
153 /* used to maintain a count of the above fields */
154 DISPC_MGR_FLD_NUM,
155};
156
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300157struct dispc_reg_field {
158 u16 reg;
159 u8 high;
160 u8 low;
161};
162
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530163static const struct {
164 const char *name;
165 u32 vsync_irq;
166 u32 framedone_irq;
167 u32 sync_lost_irq;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300168 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530169} mgr_desc[] = {
170 [OMAP_DSS_CHANNEL_LCD] = {
171 .name = "LCD",
172 .vsync_irq = DISPC_IRQ_VSYNC,
173 .framedone_irq = DISPC_IRQ_FRAMEDONE,
174 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
175 .reg_desc = {
176 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
177 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
178 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
179 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
180 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
181 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
182 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
183 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
184 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
185 },
186 },
187 [OMAP_DSS_CHANNEL_DIGIT] = {
188 .name = "DIGIT",
189 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200190 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530191 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
192 .reg_desc = {
193 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
194 [DISPC_MGR_FLD_STNTFT] = { },
195 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
196 [DISPC_MGR_FLD_TFTDATALINES] = { },
197 [DISPC_MGR_FLD_STALLMODE] = { },
198 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
199 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
200 [DISPC_MGR_FLD_CPR] = { },
201 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
202 },
203 },
204 [OMAP_DSS_CHANNEL_LCD2] = {
205 .name = "LCD2",
206 .vsync_irq = DISPC_IRQ_VSYNC2,
207 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
208 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
209 .reg_desc = {
210 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
211 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
212 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
213 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
214 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
215 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
216 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
217 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
218 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
219 },
220 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530221 [OMAP_DSS_CHANNEL_LCD3] = {
222 .name = "LCD3",
223 .vsync_irq = DISPC_IRQ_VSYNC3,
224 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
225 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
226 .reg_desc = {
227 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
228 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
229 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
230 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
231 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
232 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
233 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
234 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
235 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
236 },
237 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530238};
239
Archit Taneja6e5264b2012-09-11 12:04:47 +0530240struct color_conv_coef {
241 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
242 int full_range;
243};
244
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530245static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
246static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200247
Archit Taneja55978cc2011-05-06 11:45:51 +0530248static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200249{
Archit Taneja55978cc2011-05-06 11:45:51 +0530250 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200251}
252
Archit Taneja55978cc2011-05-06 11:45:51 +0530253static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200254{
Archit Taneja55978cc2011-05-06 11:45:51 +0530255 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200256}
257
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530258static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
259{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300260 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530261 return REG_GET(rfld.reg, rfld.high, rfld.low);
262}
263
264static void mgr_fld_write(enum omap_channel channel,
265 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300266 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200267 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
268 unsigned long flags;
269
270 if (need_lock)
271 spin_lock_irqsave(&dispc.control_lock, flags);
272
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530273 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200274
275 if (need_lock)
276 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530277}
278
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200279#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530280 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200281#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530282 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200283
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300284static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200285{
Archit Tanejac6104b82011-08-05 19:06:02 +0530286 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200287
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300288 DSSDBG("dispc_save_context\n");
289
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200290 SR(IRQENABLE);
291 SR(CONTROL);
292 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200293 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530294 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
295 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300296 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000297 if (dss_has_feature(FEAT_MGR_LCD2)) {
298 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000299 SR(CONFIG2);
300 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530301 if (dss_has_feature(FEAT_MGR_LCD3)) {
302 SR(CONTROL3);
303 SR(CONFIG3);
304 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200305
Archit Tanejac6104b82011-08-05 19:06:02 +0530306 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
307 SR(DEFAULT_COLOR(i));
308 SR(TRANS_COLOR(i));
309 SR(SIZE_MGR(i));
310 if (i == OMAP_DSS_CHANNEL_DIGIT)
311 continue;
312 SR(TIMING_H(i));
313 SR(TIMING_V(i));
314 SR(POL_FREQ(i));
315 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200316
Archit Tanejac6104b82011-08-05 19:06:02 +0530317 SR(DATA_CYCLE1(i));
318 SR(DATA_CYCLE2(i));
319 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200320
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300321 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530322 SR(CPR_COEF_R(i));
323 SR(CPR_COEF_G(i));
324 SR(CPR_COEF_B(i));
325 }
326 }
327
328 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
329 SR(OVL_BA0(i));
330 SR(OVL_BA1(i));
331 SR(OVL_POSITION(i));
332 SR(OVL_SIZE(i));
333 SR(OVL_ATTRIBUTES(i));
334 SR(OVL_FIFO_THRESHOLD(i));
335 SR(OVL_ROW_INC(i));
336 SR(OVL_PIXEL_INC(i));
337 if (dss_has_feature(FEAT_PRELOAD))
338 SR(OVL_PRELOAD(i));
339 if (i == OMAP_DSS_GFX) {
340 SR(OVL_WINDOW_SKIP(i));
341 SR(OVL_TABLE_BA(i));
342 continue;
343 }
344 SR(OVL_FIR(i));
345 SR(OVL_PICTURE_SIZE(i));
346 SR(OVL_ACCU0(i));
347 SR(OVL_ACCU1(i));
348
349 for (j = 0; j < 8; j++)
350 SR(OVL_FIR_COEF_H(i, j));
351
352 for (j = 0; j < 8; j++)
353 SR(OVL_FIR_COEF_HV(i, j));
354
355 for (j = 0; j < 5; j++)
356 SR(OVL_CONV_COEF(i, j));
357
358 if (dss_has_feature(FEAT_FIR_COEF_V)) {
359 for (j = 0; j < 8; j++)
360 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300361 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000362
Archit Tanejac6104b82011-08-05 19:06:02 +0530363 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
364 SR(OVL_BA0_UV(i));
365 SR(OVL_BA1_UV(i));
366 SR(OVL_FIR2(i));
367 SR(OVL_ACCU2_0(i));
368 SR(OVL_ACCU2_1(i));
369
370 for (j = 0; j < 8; j++)
371 SR(OVL_FIR_COEF_H2(i, j));
372
373 for (j = 0; j < 8; j++)
374 SR(OVL_FIR_COEF_HV2(i, j));
375
376 for (j = 0; j < 8; j++)
377 SR(OVL_FIR_COEF_V2(i, j));
378 }
379 if (dss_has_feature(FEAT_ATTR2))
380 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000381 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200382
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600383 if (dss_has_feature(FEAT_CORE_CLK_DIV))
384 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300385
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300386 dispc.ctx_valid = true;
387
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200388 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200389}
390
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300391static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200392{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200393 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300394
395 DSSDBG("dispc_restore_context\n");
396
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300397 if (!dispc.ctx_valid)
398 return;
399
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200400 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200401 /*RR(CONTROL);*/
402 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200403 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530404 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
405 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300406 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530407 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000408 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530409 if (dss_has_feature(FEAT_MGR_LCD3))
410 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200411
Archit Tanejac6104b82011-08-05 19:06:02 +0530412 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
413 RR(DEFAULT_COLOR(i));
414 RR(TRANS_COLOR(i));
415 RR(SIZE_MGR(i));
416 if (i == OMAP_DSS_CHANNEL_DIGIT)
417 continue;
418 RR(TIMING_H(i));
419 RR(TIMING_V(i));
420 RR(POL_FREQ(i));
421 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530422
Archit Tanejac6104b82011-08-05 19:06:02 +0530423 RR(DATA_CYCLE1(i));
424 RR(DATA_CYCLE2(i));
425 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000426
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300427 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530428 RR(CPR_COEF_R(i));
429 RR(CPR_COEF_G(i));
430 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300431 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000432 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200433
Archit Tanejac6104b82011-08-05 19:06:02 +0530434 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
435 RR(OVL_BA0(i));
436 RR(OVL_BA1(i));
437 RR(OVL_POSITION(i));
438 RR(OVL_SIZE(i));
439 RR(OVL_ATTRIBUTES(i));
440 RR(OVL_FIFO_THRESHOLD(i));
441 RR(OVL_ROW_INC(i));
442 RR(OVL_PIXEL_INC(i));
443 if (dss_has_feature(FEAT_PRELOAD))
444 RR(OVL_PRELOAD(i));
445 if (i == OMAP_DSS_GFX) {
446 RR(OVL_WINDOW_SKIP(i));
447 RR(OVL_TABLE_BA(i));
448 continue;
449 }
450 RR(OVL_FIR(i));
451 RR(OVL_PICTURE_SIZE(i));
452 RR(OVL_ACCU0(i));
453 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200454
Archit Tanejac6104b82011-08-05 19:06:02 +0530455 for (j = 0; j < 8; j++)
456 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200457
Archit Tanejac6104b82011-08-05 19:06:02 +0530458 for (j = 0; j < 8; j++)
459 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200460
Archit Tanejac6104b82011-08-05 19:06:02 +0530461 for (j = 0; j < 5; j++)
462 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Archit Tanejac6104b82011-08-05 19:06:02 +0530464 if (dss_has_feature(FEAT_FIR_COEF_V)) {
465 for (j = 0; j < 8; j++)
466 RR(OVL_FIR_COEF_V(i, j));
467 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200468
Archit Tanejac6104b82011-08-05 19:06:02 +0530469 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
470 RR(OVL_BA0_UV(i));
471 RR(OVL_BA1_UV(i));
472 RR(OVL_FIR2(i));
473 RR(OVL_ACCU2_0(i));
474 RR(OVL_ACCU2_1(i));
475
476 for (j = 0; j < 8; j++)
477 RR(OVL_FIR_COEF_H2(i, j));
478
479 for (j = 0; j < 8; j++)
480 RR(OVL_FIR_COEF_HV2(i, j));
481
482 for (j = 0; j < 8; j++)
483 RR(OVL_FIR_COEF_V2(i, j));
484 }
485 if (dss_has_feature(FEAT_ATTR2))
486 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300487 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200488
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600489 if (dss_has_feature(FEAT_CORE_CLK_DIV))
490 RR(DIVISOR);
491
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200492 /* enable last, because LCD & DIGIT enable are here */
493 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000494 if (dss_has_feature(FEAT_MGR_LCD2))
495 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530496 if (dss_has_feature(FEAT_MGR_LCD3))
497 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200498 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300499 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200500
501 /*
502 * enable last so IRQs won't trigger before
503 * the context is fully restored
504 */
505 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300506
507 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200508}
509
510#undef SR
511#undef RR
512
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300513int dispc_runtime_get(void)
514{
515 int r;
516
517 DSSDBG("dispc_runtime_get\n");
518
519 r = pm_runtime_get_sync(&dispc.pdev->dev);
520 WARN_ON(r < 0);
521 return r < 0 ? r : 0;
522}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200523EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300524
525void dispc_runtime_put(void)
526{
527 int r;
528
529 DSSDBG("dispc_runtime_put\n");
530
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200531 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300532 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300533}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200534EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300535
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200536u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
537{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530538 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200539}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200540EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200541
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200542u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
543{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200544 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
545 return 0;
546
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530547 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200548}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200549EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200550
Tomi Valkeinencb699202012-10-17 10:38:52 +0300551u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
552{
553 return mgr_desc[channel].sync_lost_irq;
554}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200555EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300556
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530557u32 dispc_wb_get_framedone_irq(void)
558{
559 return DISPC_IRQ_FRAMEDONEWB;
560}
561
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300562bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200563{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530564 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200565}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200566EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200567
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300568void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200569{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300570 WARN_ON(dispc_mgr_is_enabled(channel) == false);
571 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200572
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530573 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530575 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200576}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200577EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200578
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530579bool dispc_wb_go_busy(void)
580{
581 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
582}
583
584void dispc_wb_go(void)
585{
586 enum omap_plane plane = OMAP_DSS_WB;
587 bool enable, go;
588
589 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
590
591 if (!enable)
592 return;
593
594 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
595 if (go) {
596 DSSERR("GO bit not down for WB\n");
597 return;
598 }
599
600 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
601}
602
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300603static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200604{
Archit Taneja9b372c22011-05-06 11:45:49 +0530605 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200606}
607
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300608static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200609{
Archit Taneja9b372c22011-05-06 11:45:49 +0530610 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200611}
612
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300613static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200614{
Archit Taneja9b372c22011-05-06 11:45:49 +0530615 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200616}
617
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300618static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530619{
620 BUG_ON(plane == OMAP_DSS_GFX);
621
622 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
623}
624
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300625static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
626 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530627{
628 BUG_ON(plane == OMAP_DSS_GFX);
629
630 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
631}
632
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300633static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530634{
635 BUG_ON(plane == OMAP_DSS_GFX);
636
637 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
638}
639
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530640static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
641 int fir_vinc, int five_taps,
642 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200643{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530644 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200645 int i;
646
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530647 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
648 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200649
650 for (i = 0; i < 8; i++) {
651 u32 h, hv;
652
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530653 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
654 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
655 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
656 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
657 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
658 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
659 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
660 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200661
Amber Jain0d66cbb2011-05-19 19:47:54 +0530662 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300663 dispc_ovl_write_firh_reg(plane, i, h);
664 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530665 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300666 dispc_ovl_write_firh2_reg(plane, i, h);
667 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530668 }
669
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200670 }
671
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200672 if (five_taps) {
673 for (i = 0; i < 8; i++) {
674 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530675 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
676 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530677 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300678 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530679 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300680 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200681 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200682 }
683}
684
Archit Taneja6e5264b2012-09-11 12:04:47 +0530685
686static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
687 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200688{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200689#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
690
Archit Taneja6e5264b2012-09-11 12:04:47 +0530691 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
692 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
693 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
694 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
695 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200696
Archit Taneja6e5264b2012-09-11 12:04:47 +0530697 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698
699#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200700}
701
Archit Taneja6e5264b2012-09-11 12:04:47 +0530702static void dispc_setup_color_conv_coef(void)
703{
704 int i;
705 int num_ovl = dss_feat_get_num_ovls();
706 int num_wb = dss_feat_get_num_wbs();
707 const struct color_conv_coef ctbl_bt601_5_ovl = {
708 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
709 };
710 const struct color_conv_coef ctbl_bt601_5_wb = {
711 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
712 };
713
714 for (i = 1; i < num_ovl; i++)
715 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
716
717 for (; i < num_wb; i++)
718 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
719}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200720
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300721static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200722{
Archit Taneja9b372c22011-05-06 11:45:49 +0530723 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200724}
725
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300726static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200727{
Archit Taneja9b372c22011-05-06 11:45:49 +0530728 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200729}
730
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300731static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530732{
733 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
734}
735
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300736static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530737{
738 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
739}
740
Archit Tanejad79db852012-09-22 12:30:17 +0530741static void dispc_ovl_set_pos(enum omap_plane plane,
742 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200743{
Archit Tanejad79db852012-09-22 12:30:17 +0530744 u32 val;
745
746 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
747 return;
748
749 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530750
751 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200752}
753
Archit Taneja78b687f2012-09-21 14:51:49 +0530754static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
755 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200756{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200757 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530758
Archit Taneja36d87d92012-07-28 22:59:03 +0530759 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530760 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
761 else
762 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200763}
764
Archit Taneja78b687f2012-09-21 14:51:49 +0530765static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
766 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200767{
768 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200769
770 BUG_ON(plane == OMAP_DSS_GFX);
771
772 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530773
Archit Taneja36d87d92012-07-28 22:59:03 +0530774 if (plane == OMAP_DSS_WB)
775 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
776 else
777 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200778}
779
Archit Taneja5b54ed32012-09-26 16:55:27 +0530780static void dispc_ovl_set_zorder(enum omap_plane plane,
781 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530782{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530783 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530784 return;
785
786 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
787}
788
789static void dispc_ovl_enable_zorder_planes(void)
790{
791 int i;
792
793 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
794 return;
795
796 for (i = 0; i < dss_feat_get_num_ovls(); i++)
797 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
798}
799
Archit Taneja5b54ed32012-09-26 16:55:27 +0530800static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
801 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100802{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530803 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100804 return;
805
Archit Taneja9b372c22011-05-06 11:45:49 +0530806 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100807}
808
Archit Taneja5b54ed32012-09-26 16:55:27 +0530809static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
810 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200811{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530812 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300813 int shift;
814
Archit Taneja5b54ed32012-09-26 16:55:27 +0530815 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100816 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530817
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300818 shift = shifts[plane];
819 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200820}
821
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300822static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200823{
Archit Taneja9b372c22011-05-06 11:45:49 +0530824 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200825}
826
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300827static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200828{
Archit Taneja9b372c22011-05-06 11:45:49 +0530829 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200830}
831
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300832static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200833 enum omap_color_mode color_mode)
834{
835 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530836 if (plane != OMAP_DSS_GFX) {
837 switch (color_mode) {
838 case OMAP_DSS_COLOR_NV12:
839 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530840 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530841 m = 0x1; break;
842 case OMAP_DSS_COLOR_RGBA16:
843 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530844 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530845 m = 0x4; break;
846 case OMAP_DSS_COLOR_ARGB16:
847 m = 0x5; break;
848 case OMAP_DSS_COLOR_RGB16:
849 m = 0x6; break;
850 case OMAP_DSS_COLOR_ARGB16_1555:
851 m = 0x7; break;
852 case OMAP_DSS_COLOR_RGB24U:
853 m = 0x8; break;
854 case OMAP_DSS_COLOR_RGB24P:
855 m = 0x9; break;
856 case OMAP_DSS_COLOR_YUV2:
857 m = 0xa; break;
858 case OMAP_DSS_COLOR_UYVY:
859 m = 0xb; break;
860 case OMAP_DSS_COLOR_ARGB32:
861 m = 0xc; break;
862 case OMAP_DSS_COLOR_RGBA32:
863 m = 0xd; break;
864 case OMAP_DSS_COLOR_RGBX32:
865 m = 0xe; break;
866 case OMAP_DSS_COLOR_XRGB16_1555:
867 m = 0xf; break;
868 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300869 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530870 }
871 } else {
872 switch (color_mode) {
873 case OMAP_DSS_COLOR_CLUT1:
874 m = 0x0; break;
875 case OMAP_DSS_COLOR_CLUT2:
876 m = 0x1; break;
877 case OMAP_DSS_COLOR_CLUT4:
878 m = 0x2; break;
879 case OMAP_DSS_COLOR_CLUT8:
880 m = 0x3; break;
881 case OMAP_DSS_COLOR_RGB12U:
882 m = 0x4; break;
883 case OMAP_DSS_COLOR_ARGB16:
884 m = 0x5; break;
885 case OMAP_DSS_COLOR_RGB16:
886 m = 0x6; break;
887 case OMAP_DSS_COLOR_ARGB16_1555:
888 m = 0x7; break;
889 case OMAP_DSS_COLOR_RGB24U:
890 m = 0x8; break;
891 case OMAP_DSS_COLOR_RGB24P:
892 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530893 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530894 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530895 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530896 m = 0xb; break;
897 case OMAP_DSS_COLOR_ARGB32:
898 m = 0xc; break;
899 case OMAP_DSS_COLOR_RGBA32:
900 m = 0xd; break;
901 case OMAP_DSS_COLOR_RGBX32:
902 m = 0xe; break;
903 case OMAP_DSS_COLOR_XRGB16_1555:
904 m = 0xf; break;
905 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300906 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530907 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200908 }
909
Archit Taneja9b372c22011-05-06 11:45:49 +0530910 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200911}
912
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530913static void dispc_ovl_configure_burst_type(enum omap_plane plane,
914 enum omap_dss_rotation_type rotation_type)
915{
916 if (dss_has_feature(FEAT_BURST_2D) == 0)
917 return;
918
919 if (rotation_type == OMAP_DSS_ROT_TILER)
920 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
921 else
922 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
923}
924
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300925void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200926{
927 int shift;
928 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000929 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200930
931 switch (plane) {
932 case OMAP_DSS_GFX:
933 shift = 8;
934 break;
935 case OMAP_DSS_VIDEO1:
936 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530937 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200938 shift = 16;
939 break;
940 default:
941 BUG();
942 return;
943 }
944
Archit Taneja9b372c22011-05-06 11:45:49 +0530945 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000946 if (dss_has_feature(FEAT_MGR_LCD2)) {
947 switch (channel) {
948 case OMAP_DSS_CHANNEL_LCD:
949 chan = 0;
950 chan2 = 0;
951 break;
952 case OMAP_DSS_CHANNEL_DIGIT:
953 chan = 1;
954 chan2 = 0;
955 break;
956 case OMAP_DSS_CHANNEL_LCD2:
957 chan = 0;
958 chan2 = 1;
959 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530960 case OMAP_DSS_CHANNEL_LCD3:
961 if (dss_has_feature(FEAT_MGR_LCD3)) {
962 chan = 0;
963 chan2 = 2;
964 } else {
965 BUG();
966 return;
967 }
968 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000969 default:
970 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300971 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000972 }
973
974 val = FLD_MOD(val, chan, shift, shift);
975 val = FLD_MOD(val, chan2, 31, 30);
976 } else {
977 val = FLD_MOD(val, channel, shift, shift);
978 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530979 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200980}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200981EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200982
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200983static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
984{
985 int shift;
986 u32 val;
987 enum omap_channel channel;
988
989 switch (plane) {
990 case OMAP_DSS_GFX:
991 shift = 8;
992 break;
993 case OMAP_DSS_VIDEO1:
994 case OMAP_DSS_VIDEO2:
995 case OMAP_DSS_VIDEO3:
996 shift = 16;
997 break;
998 default:
999 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001000 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001001 }
1002
1003 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1004
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05301005 if (dss_has_feature(FEAT_MGR_LCD3)) {
1006 if (FLD_GET(val, 31, 30) == 0)
1007 channel = FLD_GET(val, shift, shift);
1008 else if (FLD_GET(val, 31, 30) == 1)
1009 channel = OMAP_DSS_CHANNEL_LCD2;
1010 else
1011 channel = OMAP_DSS_CHANNEL_LCD3;
1012 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001013 if (FLD_GET(val, 31, 30) == 0)
1014 channel = FLD_GET(val, shift, shift);
1015 else
1016 channel = OMAP_DSS_CHANNEL_LCD2;
1017 } else {
1018 channel = FLD_GET(val, shift, shift);
1019 }
1020
1021 return channel;
1022}
1023
Archit Tanejad9ac7732012-09-22 12:38:19 +05301024void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1025{
1026 enum omap_plane plane = OMAP_DSS_WB;
1027
1028 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1029}
1030
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001031static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001032 enum omap_burst_size burst_size)
1033{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301034 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001035 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001036
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001037 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001038 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001039}
1040
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001041static void dispc_configure_burst_sizes(void)
1042{
1043 int i;
1044 const int burst_size = BURST_SIZE_X8;
1045
1046 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001047 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001048 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001049}
1050
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001051static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001052{
1053 unsigned unit = dss_feat_get_burst_size_unit();
1054 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1055 return unit * 8;
1056}
1057
Mythri P Kd3862612011-03-11 18:02:49 +05301058void dispc_enable_gamma_table(bool enable)
1059{
1060 /*
1061 * This is partially implemented to support only disabling of
1062 * the gamma table.
1063 */
1064 if (enable) {
1065 DSSWARN("Gamma table enabling for TV not yet supported");
1066 return;
1067 }
1068
1069 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1070}
1071
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001072static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001073{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301074 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001075 return;
1076
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301077 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001078}
1079
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001080static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001081 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001082{
1083 u32 coef_r, coef_g, coef_b;
1084
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301085 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001086 return;
1087
1088 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1089 FLD_VAL(coefs->rb, 9, 0);
1090 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1091 FLD_VAL(coefs->gb, 9, 0);
1092 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1093 FLD_VAL(coefs->bb, 9, 0);
1094
1095 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1096 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1097 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1098}
1099
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001100static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001101{
1102 u32 val;
1103
1104 BUG_ON(plane == OMAP_DSS_GFX);
1105
Archit Taneja9b372c22011-05-06 11:45:49 +05301106 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001107 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301108 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001109}
1110
Archit Tanejad79db852012-09-22 12:30:17 +05301111static void dispc_ovl_enable_replication(enum omap_plane plane,
1112 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001113{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301114 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001115 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001116
Archit Tanejad79db852012-09-22 12:30:17 +05301117 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1118 return;
1119
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001120 shift = shifts[plane];
1121 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001122}
1123
Archit Taneja8f366162012-04-16 12:53:44 +05301124static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301125 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001126{
1127 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301128
Archit Taneja33b89922012-11-14 13:50:15 +05301129 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1130 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1131
Archit Taneja702d1442011-05-06 11:45:50 +05301132 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001133}
1134
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001135static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001136{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001137 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001138 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301139 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001140 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001141 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001142
1143 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001144
Archit Tanejaa0acb552010-09-15 19:20:00 +05301145 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001146
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001147 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1148 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001149 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001150 dispc.fifo_size[fifo] = size;
1151
1152 /*
1153 * By default fifos are mapped directly to overlays, fifo 0 to
1154 * ovl 0, fifo 1 to ovl 1, etc.
1155 */
1156 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001157 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001158
1159 /*
1160 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1161 * causes problems with certain use cases, like using the tiler in 2D
1162 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1163 * giving GFX plane a larger fifo. WB but should work fine with a
1164 * smaller fifo.
1165 */
1166 if (dispc.feat->gfx_fifo_workaround) {
1167 u32 v;
1168
1169 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1170
1171 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1172 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1173 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1174 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1175
1176 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1177
1178 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1179 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1180 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001181
1182 /*
1183 * Setup default fifo thresholds.
1184 */
1185 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1186 u32 low, high;
1187 const bool use_fifomerge = false;
1188 const bool manual_update = false;
1189
1190 dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1191 use_fifomerge, manual_update);
1192
1193 dispc_ovl_set_fifo_threshold(i, low, high);
1194 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001195}
1196
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001197static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001198{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001199 int fifo;
1200 u32 size = 0;
1201
1202 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1203 if (dispc.fifo_assignment[fifo] == plane)
1204 size += dispc.fifo_size[fifo];
1205 }
1206
1207 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001208}
1209
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001210void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001211{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301212 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001213 u32 unit;
1214
1215 unit = dss_feat_get_buffer_size_unit();
1216
1217 WARN_ON(low % unit != 0);
1218 WARN_ON(high % unit != 0);
1219
1220 low /= unit;
1221 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301222
Archit Taneja9b372c22011-05-06 11:45:49 +05301223 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1224 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1225
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001226 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001227 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301228 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001229 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301230 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001231 hi_start, hi_end) * unit,
1232 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001233
Archit Taneja9b372c22011-05-06 11:45:49 +05301234 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301235 FLD_VAL(high, hi_start, hi_end) |
1236 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301237
1238 /*
1239 * configure the preload to the pipeline's high threhold, if HT it's too
1240 * large for the preload field, set the threshold to the maximum value
1241 * that can be held by the preload register
1242 */
1243 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1244 plane != OMAP_DSS_WB)
1245 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001246}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001247EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001248
1249void dispc_enable_fifomerge(bool enable)
1250{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001251 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1252 WARN_ON(enable);
1253 return;
1254 }
1255
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001256 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1257 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001258}
1259
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001260void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001261 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1262 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001263{
1264 /*
1265 * All sizes are in bytes. Both the buffer and burst are made of
1266 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1267 */
1268
1269 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001270 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1271 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001272
1273 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001274 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001275
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001276 if (use_fifomerge) {
1277 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001278 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001279 total_fifo_size += dispc_ovl_get_fifo_size(i);
1280 } else {
1281 total_fifo_size = ovl_fifo_size;
1282 }
1283
1284 /*
1285 * We use the same low threshold for both fifomerge and non-fifomerge
1286 * cases, but for fifomerge we calculate the high threshold using the
1287 * combined fifo size
1288 */
1289
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001290 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001291 *fifo_low = ovl_fifo_size - burst_size * 2;
1292 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301293 } else if (plane == OMAP_DSS_WB) {
1294 /*
1295 * Most optimal configuration for writeback is to push out data
1296 * to the interconnect the moment writeback pushes enough pixels
1297 * in the FIFO to form a burst
1298 */
1299 *fifo_low = 0;
1300 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001301 } else {
1302 *fifo_low = ovl_fifo_size - burst_size;
1303 *fifo_high = total_fifo_size - buf_unit;
1304 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001305}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001306EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001307
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001308static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable)
1309{
1310 int bit;
1311
1312 if (plane == OMAP_DSS_GFX)
1313 bit = 14;
1314 else
1315 bit = 23;
1316
1317 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1318}
1319
1320static void dispc_ovl_set_mflag_threshold(enum omap_plane plane,
1321 int low, int high)
1322{
1323 dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
1324 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
1325}
1326
1327static void dispc_init_mflag(void)
1328{
1329 int i;
1330
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001331 /*
1332 * HACK: NV12 color format and MFLAG seem to have problems working
1333 * together: using two displays, and having an NV12 overlay on one of
1334 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1335 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1336 * remove the errors, but there doesn't seem to be a clear logic on
1337 * which values work and which not.
1338 *
1339 * As a work-around, set force MFLAG to always on.
1340 */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001341 dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001342 (1 << 0) | /* MFLAG_CTRL = force always on */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001343 (0 << 2)); /* MFLAG_START = disable */
1344
1345 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1346 u32 size = dispc_ovl_get_fifo_size(i);
1347 u32 unit = dss_feat_get_buffer_size_unit();
1348 u32 low, high;
1349
1350 dispc_ovl_set_mflag(i, true);
1351
1352 /*
1353 * Simulation team suggests below thesholds:
1354 * HT = fifosize * 5 / 8;
1355 * LT = fifosize * 4 / 8;
1356 */
1357
1358 low = size * 4 / 8 / unit;
1359 high = size * 5 / 8 / unit;
1360
1361 dispc_ovl_set_mflag_threshold(i, low, high);
1362 }
1363}
1364
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001365static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301366 int hinc, int vinc,
1367 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001368{
1369 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001370
Amber Jain0d66cbb2011-05-19 19:47:54 +05301371 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1372 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301373
Amber Jain0d66cbb2011-05-19 19:47:54 +05301374 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1375 &hinc_start, &hinc_end);
1376 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1377 &vinc_start, &vinc_end);
1378 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1379 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301380
Amber Jain0d66cbb2011-05-19 19:47:54 +05301381 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1382 } else {
1383 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1384 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1385 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001386}
1387
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001388static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001389{
1390 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301391 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001392
Archit Taneja87a74842011-03-02 11:19:50 +05301393 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1394 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1395
1396 val = FLD_VAL(vaccu, vert_start, vert_end) |
1397 FLD_VAL(haccu, hor_start, hor_end);
1398
Archit Taneja9b372c22011-05-06 11:45:49 +05301399 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001400}
1401
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001402static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001403{
1404 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301405 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001406
Archit Taneja87a74842011-03-02 11:19:50 +05301407 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1408 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1409
1410 val = FLD_VAL(vaccu, vert_start, vert_end) |
1411 FLD_VAL(haccu, hor_start, hor_end);
1412
Archit Taneja9b372c22011-05-06 11:45:49 +05301413 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001414}
1415
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001416static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1417 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301418{
1419 u32 val;
1420
1421 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1422 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1423}
1424
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001425static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1426 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301427{
1428 u32 val;
1429
1430 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1431 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1432}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001433
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001434static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001435 u16 orig_width, u16 orig_height,
1436 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301437 bool five_taps, u8 rotation,
1438 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001439{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301440 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001441
Amber Jained14a3c2011-05-19 19:47:51 +05301442 fir_hinc = 1024 * orig_width / out_width;
1443 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001444
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301445 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1446 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001447 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301448}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001449
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301450static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1451 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1452 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1453{
1454 int h_accu2_0, h_accu2_1;
1455 int v_accu2_0, v_accu2_1;
1456 int chroma_hinc, chroma_vinc;
1457 int idx;
1458
1459 struct accu {
1460 s8 h0_m, h0_n;
1461 s8 h1_m, h1_n;
1462 s8 v0_m, v0_n;
1463 s8 v1_m, v1_n;
1464 };
1465
1466 const struct accu *accu_table;
1467 const struct accu *accu_val;
1468
1469 static const struct accu accu_nv12[4] = {
1470 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1471 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1472 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1473 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1474 };
1475
1476 static const struct accu accu_nv12_ilace[4] = {
1477 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1478 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1479 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1480 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1481 };
1482
1483 static const struct accu accu_yuv[4] = {
1484 { 0, 1, 0, 1, 0, 1, 0, 1 },
1485 { 0, 1, 0, 1, 0, 1, 0, 1 },
1486 { -1, 1, 0, 1, 0, 1, 0, 1 },
1487 { 0, 1, 0, 1, -1, 1, 0, 1 },
1488 };
1489
1490 switch (rotation) {
1491 case OMAP_DSS_ROT_0:
1492 idx = 0;
1493 break;
1494 case OMAP_DSS_ROT_90:
1495 idx = 1;
1496 break;
1497 case OMAP_DSS_ROT_180:
1498 idx = 2;
1499 break;
1500 case OMAP_DSS_ROT_270:
1501 idx = 3;
1502 break;
1503 default:
1504 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001505 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301506 }
1507
1508 switch (color_mode) {
1509 case OMAP_DSS_COLOR_NV12:
1510 if (ilace)
1511 accu_table = accu_nv12_ilace;
1512 else
1513 accu_table = accu_nv12;
1514 break;
1515 case OMAP_DSS_COLOR_YUV2:
1516 case OMAP_DSS_COLOR_UYVY:
1517 accu_table = accu_yuv;
1518 break;
1519 default:
1520 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001521 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301522 }
1523
1524 accu_val = &accu_table[idx];
1525
1526 chroma_hinc = 1024 * orig_width / out_width;
1527 chroma_vinc = 1024 * orig_height / out_height;
1528
1529 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1530 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1531 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1532 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1533
1534 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1535 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1536}
1537
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001538static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301539 u16 orig_width, u16 orig_height,
1540 u16 out_width, u16 out_height,
1541 bool ilace, bool five_taps,
1542 bool fieldmode, enum omap_color_mode color_mode,
1543 u8 rotation)
1544{
1545 int accu0 = 0;
1546 int accu1 = 0;
1547 u32 l;
1548
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001549 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301550 out_width, out_height, five_taps,
1551 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301552 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001553
Archit Taneja87a74842011-03-02 11:19:50 +05301554 /* RESIZEENABLE and VERTICALTAPS */
1555 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301556 l |= (orig_width != out_width) ? (1 << 5) : 0;
1557 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001558 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301559
1560 /* VRESIZECONF and HRESIZECONF */
1561 if (dss_has_feature(FEAT_RESIZECONF)) {
1562 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301563 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1564 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301565 }
1566
1567 /* LINEBUFFERSPLIT */
1568 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1569 l &= ~(0x1 << 22);
1570 l |= five_taps ? (1 << 22) : 0;
1571 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001572
Archit Taneja9b372c22011-05-06 11:45:49 +05301573 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001574
1575 /*
1576 * field 0 = even field = bottom field
1577 * field 1 = odd field = top field
1578 */
1579 if (ilace && !fieldmode) {
1580 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301581 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001582 if (accu0 >= 1024/2) {
1583 accu1 = 1024/2;
1584 accu0 -= accu1;
1585 }
1586 }
1587
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001588 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1589 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001590}
1591
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001592static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301593 u16 orig_width, u16 orig_height,
1594 u16 out_width, u16 out_height,
1595 bool ilace, bool five_taps,
1596 bool fieldmode, enum omap_color_mode color_mode,
1597 u8 rotation)
1598{
1599 int scale_x = out_width != orig_width;
1600 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301601 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301602
1603 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1604 return;
1605 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1606 color_mode != OMAP_DSS_COLOR_UYVY &&
1607 color_mode != OMAP_DSS_COLOR_NV12)) {
1608 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301609 if (plane != OMAP_DSS_WB)
1610 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301611 return;
1612 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001613
1614 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1615 out_height, ilace, color_mode, rotation);
1616
Amber Jain0d66cbb2011-05-19 19:47:54 +05301617 switch (color_mode) {
1618 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301619 if (chroma_upscale) {
1620 /* UV is subsampled by 2 horizontally and vertically */
1621 orig_height >>= 1;
1622 orig_width >>= 1;
1623 } else {
1624 /* UV is downsampled by 2 horizontally and vertically */
1625 orig_height <<= 1;
1626 orig_width <<= 1;
1627 }
1628
Amber Jain0d66cbb2011-05-19 19:47:54 +05301629 break;
1630 case OMAP_DSS_COLOR_YUV2:
1631 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301632 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301633 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301634 rotation == OMAP_DSS_ROT_180) {
1635 if (chroma_upscale)
1636 /* UV is subsampled by 2 horizontally */
1637 orig_width >>= 1;
1638 else
1639 /* UV is downsampled by 2 horizontally */
1640 orig_width <<= 1;
1641 }
1642
Amber Jain0d66cbb2011-05-19 19:47:54 +05301643 /* must use FIR for YUV422 if rotated */
1644 if (rotation != OMAP_DSS_ROT_0)
1645 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301646
Amber Jain0d66cbb2011-05-19 19:47:54 +05301647 break;
1648 default:
1649 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001650 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301651 }
1652
1653 if (out_width != orig_width)
1654 scale_x = true;
1655 if (out_height != orig_height)
1656 scale_y = true;
1657
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001658 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301659 out_width, out_height, five_taps,
1660 rotation, DISPC_COLOR_COMPONENT_UV);
1661
Archit Taneja2a5561b2012-07-16 16:37:45 +05301662 if (plane != OMAP_DSS_WB)
1663 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1664 (scale_x || scale_y) ? 1 : 0, 8, 8);
1665
Amber Jain0d66cbb2011-05-19 19:47:54 +05301666 /* set H scaling */
1667 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1668 /* set V scaling */
1669 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301670}
1671
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001672static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301673 u16 orig_width, u16 orig_height,
1674 u16 out_width, u16 out_height,
1675 bool ilace, bool five_taps,
1676 bool fieldmode, enum omap_color_mode color_mode,
1677 u8 rotation)
1678{
1679 BUG_ON(plane == OMAP_DSS_GFX);
1680
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001681 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301682 orig_width, orig_height,
1683 out_width, out_height,
1684 ilace, five_taps,
1685 fieldmode, color_mode,
1686 rotation);
1687
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001688 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301689 orig_width, orig_height,
1690 out_width, out_height,
1691 ilace, five_taps,
1692 fieldmode, color_mode,
1693 rotation);
1694}
1695
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001696static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301697 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001698 bool mirroring, enum omap_color_mode color_mode)
1699{
Archit Taneja87a74842011-03-02 11:19:50 +05301700 bool row_repeat = false;
1701 int vidrot = 0;
1702
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001703 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1704 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001705
1706 if (mirroring) {
1707 switch (rotation) {
1708 case OMAP_DSS_ROT_0:
1709 vidrot = 2;
1710 break;
1711 case OMAP_DSS_ROT_90:
1712 vidrot = 1;
1713 break;
1714 case OMAP_DSS_ROT_180:
1715 vidrot = 0;
1716 break;
1717 case OMAP_DSS_ROT_270:
1718 vidrot = 3;
1719 break;
1720 }
1721 } else {
1722 switch (rotation) {
1723 case OMAP_DSS_ROT_0:
1724 vidrot = 0;
1725 break;
1726 case OMAP_DSS_ROT_90:
1727 vidrot = 1;
1728 break;
1729 case OMAP_DSS_ROT_180:
1730 vidrot = 2;
1731 break;
1732 case OMAP_DSS_ROT_270:
1733 vidrot = 3;
1734 break;
1735 }
1736 }
1737
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001738 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301739 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001740 else
Archit Taneja87a74842011-03-02 11:19:50 +05301741 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001742 }
Archit Taneja87a74842011-03-02 11:19:50 +05301743
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001744 /*
1745 * OMAP4/5 Errata i631:
1746 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
1747 * rows beyond the framebuffer, which may cause OCP error.
1748 */
1749 if (color_mode == OMAP_DSS_COLOR_NV12 &&
1750 rotation_type != OMAP_DSS_ROT_TILER)
1751 vidrot = 1;
1752
Archit Taneja9b372c22011-05-06 11:45:49 +05301753 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301754 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301755 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1756 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301757
1758 if (color_mode == OMAP_DSS_COLOR_NV12) {
1759 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1760 (rotation == OMAP_DSS_ROT_0 ||
1761 rotation == OMAP_DSS_ROT_180);
1762 /* DOUBLESTRIDE */
1763 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1764 }
1765
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001766}
1767
1768static int color_mode_to_bpp(enum omap_color_mode color_mode)
1769{
1770 switch (color_mode) {
1771 case OMAP_DSS_COLOR_CLUT1:
1772 return 1;
1773 case OMAP_DSS_COLOR_CLUT2:
1774 return 2;
1775 case OMAP_DSS_COLOR_CLUT4:
1776 return 4;
1777 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301778 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001779 return 8;
1780 case OMAP_DSS_COLOR_RGB12U:
1781 case OMAP_DSS_COLOR_RGB16:
1782 case OMAP_DSS_COLOR_ARGB16:
1783 case OMAP_DSS_COLOR_YUV2:
1784 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301785 case OMAP_DSS_COLOR_RGBA16:
1786 case OMAP_DSS_COLOR_RGBX16:
1787 case OMAP_DSS_COLOR_ARGB16_1555:
1788 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001789 return 16;
1790 case OMAP_DSS_COLOR_RGB24P:
1791 return 24;
1792 case OMAP_DSS_COLOR_RGB24U:
1793 case OMAP_DSS_COLOR_ARGB32:
1794 case OMAP_DSS_COLOR_RGBA32:
1795 case OMAP_DSS_COLOR_RGBX32:
1796 return 32;
1797 default:
1798 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001799 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001800 }
1801}
1802
1803static s32 pixinc(int pixels, u8 ps)
1804{
1805 if (pixels == 1)
1806 return 1;
1807 else if (pixels > 1)
1808 return 1 + (pixels - 1) * ps;
1809 else if (pixels < 0)
1810 return 1 - (-pixels + 1) * ps;
1811 else
1812 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001813 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001814}
1815
1816static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1817 u16 screen_width,
1818 u16 width, u16 height,
1819 enum omap_color_mode color_mode, bool fieldmode,
1820 unsigned int field_offset,
1821 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301822 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001823{
1824 u8 ps;
1825
1826 /* FIXME CLUT formats */
1827 switch (color_mode) {
1828 case OMAP_DSS_COLOR_CLUT1:
1829 case OMAP_DSS_COLOR_CLUT2:
1830 case OMAP_DSS_COLOR_CLUT4:
1831 case OMAP_DSS_COLOR_CLUT8:
1832 BUG();
1833 return;
1834 case OMAP_DSS_COLOR_YUV2:
1835 case OMAP_DSS_COLOR_UYVY:
1836 ps = 4;
1837 break;
1838 default:
1839 ps = color_mode_to_bpp(color_mode) / 8;
1840 break;
1841 }
1842
1843 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1844 width, height);
1845
1846 /*
1847 * field 0 = even field = bottom field
1848 * field 1 = odd field = top field
1849 */
1850 switch (rotation + mirror * 4) {
1851 case OMAP_DSS_ROT_0:
1852 case OMAP_DSS_ROT_180:
1853 /*
1854 * If the pixel format is YUV or UYVY divide the width
1855 * of the image by 2 for 0 and 180 degree rotation.
1856 */
1857 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1858 color_mode == OMAP_DSS_COLOR_UYVY)
1859 width = width >> 1;
1860 case OMAP_DSS_ROT_90:
1861 case OMAP_DSS_ROT_270:
1862 *offset1 = 0;
1863 if (field_offset)
1864 *offset0 = field_offset * screen_width * ps;
1865 else
1866 *offset0 = 0;
1867
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301868 *row_inc = pixinc(1 +
1869 (y_predecim * screen_width - x_predecim * width) +
1870 (fieldmode ? screen_width : 0), ps);
1871 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001872 break;
1873
1874 case OMAP_DSS_ROT_0 + 4:
1875 case OMAP_DSS_ROT_180 + 4:
1876 /* If the pixel format is YUV or UYVY divide the width
1877 * of the image by 2 for 0 degree and 180 degree
1878 */
1879 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1880 color_mode == OMAP_DSS_COLOR_UYVY)
1881 width = width >> 1;
1882 case OMAP_DSS_ROT_90 + 4:
1883 case OMAP_DSS_ROT_270 + 4:
1884 *offset1 = 0;
1885 if (field_offset)
1886 *offset0 = field_offset * screen_width * ps;
1887 else
1888 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301889 *row_inc = pixinc(1 -
1890 (y_predecim * screen_width + x_predecim * width) -
1891 (fieldmode ? screen_width : 0), ps);
1892 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001893 break;
1894
1895 default:
1896 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001897 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001898 }
1899}
1900
1901static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1902 u16 screen_width,
1903 u16 width, u16 height,
1904 enum omap_color_mode color_mode, bool fieldmode,
1905 unsigned int field_offset,
1906 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301907 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001908{
1909 u8 ps;
1910 u16 fbw, fbh;
1911
1912 /* FIXME CLUT formats */
1913 switch (color_mode) {
1914 case OMAP_DSS_COLOR_CLUT1:
1915 case OMAP_DSS_COLOR_CLUT2:
1916 case OMAP_DSS_COLOR_CLUT4:
1917 case OMAP_DSS_COLOR_CLUT8:
1918 BUG();
1919 return;
1920 default:
1921 ps = color_mode_to_bpp(color_mode) / 8;
1922 break;
1923 }
1924
1925 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1926 width, height);
1927
1928 /* width & height are overlay sizes, convert to fb sizes */
1929
1930 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1931 fbw = width;
1932 fbh = height;
1933 } else {
1934 fbw = height;
1935 fbh = width;
1936 }
1937
1938 /*
1939 * field 0 = even field = bottom field
1940 * field 1 = odd field = top field
1941 */
1942 switch (rotation + mirror * 4) {
1943 case OMAP_DSS_ROT_0:
1944 *offset1 = 0;
1945 if (field_offset)
1946 *offset0 = *offset1 + field_offset * screen_width * ps;
1947 else
1948 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301949 *row_inc = pixinc(1 +
1950 (y_predecim * screen_width - fbw * x_predecim) +
1951 (fieldmode ? screen_width : 0), ps);
1952 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1953 color_mode == OMAP_DSS_COLOR_UYVY)
1954 *pix_inc = pixinc(x_predecim, 2 * ps);
1955 else
1956 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001957 break;
1958 case OMAP_DSS_ROT_90:
1959 *offset1 = screen_width * (fbh - 1) * ps;
1960 if (field_offset)
1961 *offset0 = *offset1 + field_offset * ps;
1962 else
1963 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301964 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1965 y_predecim + (fieldmode ? 1 : 0), ps);
1966 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001967 break;
1968 case OMAP_DSS_ROT_180:
1969 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1970 if (field_offset)
1971 *offset0 = *offset1 - field_offset * screen_width * ps;
1972 else
1973 *offset0 = *offset1;
1974 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301975 (y_predecim * screen_width - fbw * x_predecim) -
1976 (fieldmode ? screen_width : 0), ps);
1977 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1978 color_mode == OMAP_DSS_COLOR_UYVY)
1979 *pix_inc = pixinc(-x_predecim, 2 * ps);
1980 else
1981 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001982 break;
1983 case OMAP_DSS_ROT_270:
1984 *offset1 = (fbw - 1) * ps;
1985 if (field_offset)
1986 *offset0 = *offset1 - field_offset * ps;
1987 else
1988 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301989 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1990 y_predecim - (fieldmode ? 1 : 0), ps);
1991 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001992 break;
1993
1994 /* mirroring */
1995 case OMAP_DSS_ROT_0 + 4:
1996 *offset1 = (fbw - 1) * ps;
1997 if (field_offset)
1998 *offset0 = *offset1 + field_offset * screen_width * ps;
1999 else
2000 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302001 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002002 (fieldmode ? screen_width : 0),
2003 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302004 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2005 color_mode == OMAP_DSS_COLOR_UYVY)
2006 *pix_inc = pixinc(-x_predecim, 2 * ps);
2007 else
2008 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002009 break;
2010
2011 case OMAP_DSS_ROT_90 + 4:
2012 *offset1 = 0;
2013 if (field_offset)
2014 *offset0 = *offset1 + field_offset * ps;
2015 else
2016 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302017 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
2018 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002019 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302020 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002021 break;
2022
2023 case OMAP_DSS_ROT_180 + 4:
2024 *offset1 = screen_width * (fbh - 1) * ps;
2025 if (field_offset)
2026 *offset0 = *offset1 - field_offset * screen_width * ps;
2027 else
2028 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302029 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002030 (fieldmode ? screen_width : 0),
2031 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302032 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2033 color_mode == OMAP_DSS_COLOR_UYVY)
2034 *pix_inc = pixinc(x_predecim, 2 * ps);
2035 else
2036 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002037 break;
2038
2039 case OMAP_DSS_ROT_270 + 4:
2040 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2041 if (field_offset)
2042 *offset0 = *offset1 - field_offset * ps;
2043 else
2044 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302045 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
2046 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002047 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302048 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002049 break;
2050
2051 default:
2052 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002053 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002054 }
2055}
2056
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302057static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
2058 enum omap_color_mode color_mode, bool fieldmode,
2059 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
2060 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
2061{
2062 u8 ps;
2063
2064 switch (color_mode) {
2065 case OMAP_DSS_COLOR_CLUT1:
2066 case OMAP_DSS_COLOR_CLUT2:
2067 case OMAP_DSS_COLOR_CLUT4:
2068 case OMAP_DSS_COLOR_CLUT8:
2069 BUG();
2070 return;
2071 default:
2072 ps = color_mode_to_bpp(color_mode) / 8;
2073 break;
2074 }
2075
2076 DSSDBG("scrw %d, width %d\n", screen_width, width);
2077
2078 /*
2079 * field 0 = even field = bottom field
2080 * field 1 = odd field = top field
2081 */
2082 *offset1 = 0;
2083 if (field_offset)
2084 *offset0 = *offset1 + field_offset * screen_width * ps;
2085 else
2086 *offset0 = *offset1;
2087 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2088 (fieldmode ? screen_width : 0), ps);
2089 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2090 color_mode == OMAP_DSS_COLOR_UYVY)
2091 *pix_inc = pixinc(x_predecim, 2 * ps);
2092 else
2093 *pix_inc = pixinc(x_predecim, ps);
2094}
2095
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302096/*
2097 * This function is used to avoid synclosts in OMAP3, because of some
2098 * undocumented horizontal position and timing related limitations.
2099 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002100static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302101 const struct omap_video_timings *t, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002102 u16 width, u16 height, u16 out_width, u16 out_height,
2103 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302104{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002105 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302106 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302107 static const u8 limits[3] = { 8, 10, 20 };
2108 u64 val, blank;
2109 int i;
2110
Archit Taneja81ab95b2012-05-08 15:53:20 +05302111 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302112
2113 i = 0;
2114 if (out_height < height)
2115 i++;
2116 if (out_width < width)
2117 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302118 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302119 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2120 if (blank <= limits[i])
2121 return -EINVAL;
2122
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002123 /* FIXME add checks for 3-tap filter once the limitations are known */
2124 if (!five_taps)
2125 return 0;
2126
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302127 /*
2128 * Pixel data should be prepared before visible display point starts.
2129 * So, atleast DS-2 lines must have already been fetched by DISPC
2130 * during nonactive - pos_x period.
2131 */
2132 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2133 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002134 val, max(0, ds - 2) * width);
2135 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302136 return -EINVAL;
2137
2138 /*
2139 * All lines need to be refilled during the nonactive period of which
2140 * only one line can be loaded during the active period. So, atleast
2141 * DS - 1 lines should be loaded during nonactive period.
2142 */
2143 val = div_u64((u64)nonactive * lclk, pclk);
2144 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002145 val, max(0, ds - 1) * width);
2146 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302147 return -EINVAL;
2148
2149 return 0;
2150}
2151
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002152static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302153 const struct omap_video_timings *mgr_timings, u16 width,
2154 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002155 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002156{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302157 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302158 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002159
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302160 if (height <= out_height && width <= out_width)
2161 return (unsigned long) pclk;
2162
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002163 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302164 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002165
2166 tmp = pclk * height * out_width;
2167 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302168 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002169
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002170 if (height > 2 * out_height) {
2171 if (ppl == out_width)
2172 return 0;
2173
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002174 tmp = pclk * (height - 2 * out_height) * out_width;
2175 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302176 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002177 }
2178 }
2179
2180 if (width > out_width) {
2181 tmp = pclk * width;
2182 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302183 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002184
2185 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302186 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002187 }
2188
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302189 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002190}
2191
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002192static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302193 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302194{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302195 if (height > out_height && width > out_width)
2196 return pclk * 4;
2197 else
2198 return pclk * 2;
2199}
2200
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002201static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302202 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002203{
2204 unsigned int hf, vf;
2205
2206 /*
2207 * FIXME how to determine the 'A' factor
2208 * for the no downscaling case ?
2209 */
2210
2211 if (width > 3 * out_width)
2212 hf = 4;
2213 else if (width > 2 * out_width)
2214 hf = 3;
2215 else if (width > out_width)
2216 hf = 2;
2217 else
2218 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002219 if (height > out_height)
2220 vf = 2;
2221 else
2222 vf = 1;
2223
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302224 return pclk * vf * hf;
2225}
2226
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002227static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302228 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302229{
Archit Taneja8ba85302012-09-26 17:00:37 +05302230 /*
2231 * If the overlay/writeback is in mem to mem mode, there are no
2232 * downscaling limitations with respect to pixel clock, return 1 as
2233 * required core clock to represent that we have sufficient enough
2234 * core clock to do maximum downscaling
2235 */
2236 if (mem_to_mem)
2237 return 1;
2238
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302239 if (width > out_width)
2240 return DIV_ROUND_UP(pclk, out_width) * width;
2241 else
2242 return pclk;
2243}
2244
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002245static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302246 const struct omap_video_timings *mgr_timings,
2247 u16 width, u16 height, u16 out_width, u16 out_height,
2248 enum omap_color_mode color_mode, bool *five_taps,
2249 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302250 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302251{
2252 int error;
2253 u16 in_width, in_height;
2254 int min_factor = min(*decim_x, *decim_y);
2255 const int maxsinglelinewidth =
2256 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302257
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302258 *five_taps = false;
2259
2260 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002261 in_height = height / *decim_y;
2262 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002263 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302264 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302265 error = (in_width > maxsinglelinewidth || !*core_clk ||
2266 *core_clk > dispc_core_clk_rate());
2267 if (error) {
2268 if (*decim_x == *decim_y) {
2269 *decim_x = min_factor;
2270 ++*decim_y;
2271 } else {
2272 swap(*decim_x, *decim_y);
2273 if (*decim_x < *decim_y)
2274 ++*decim_x;
2275 }
2276 }
2277 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2278
2279 if (in_width > maxsinglelinewidth) {
2280 DSSERR("Cannot scale max input width exceeded");
2281 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302282 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302283 return 0;
2284}
2285
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002286static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302287 const struct omap_video_timings *mgr_timings,
2288 u16 width, u16 height, u16 out_width, u16 out_height,
2289 enum omap_color_mode color_mode, bool *five_taps,
2290 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302291 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302292{
2293 int error;
2294 u16 in_width, in_height;
2295 int min_factor = min(*decim_x, *decim_y);
2296 const int maxsinglelinewidth =
2297 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2298
2299 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002300 in_height = height / *decim_y;
2301 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002302 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302303
2304 if (in_width > maxsinglelinewidth)
2305 if (in_height > out_height &&
2306 in_height < out_height * 2)
2307 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002308again:
2309 if (*five_taps)
2310 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
2311 in_width, in_height, out_width,
2312 out_height, color_mode);
2313 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002314 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302315 in_height, out_width, out_height,
2316 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302317
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002318 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
2319 pos_x, in_width, in_height, out_width,
2320 out_height, *five_taps);
2321 if (error && *five_taps) {
2322 *five_taps = false;
2323 goto again;
2324 }
2325
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302326 error = (error || in_width > maxsinglelinewidth * 2 ||
2327 (in_width > maxsinglelinewidth && *five_taps) ||
2328 !*core_clk || *core_clk > dispc_core_clk_rate());
2329 if (error) {
2330 if (*decim_x == *decim_y) {
2331 *decim_x = min_factor;
2332 ++*decim_y;
2333 } else {
2334 swap(*decim_x, *decim_y);
2335 if (*decim_x < *decim_y)
2336 ++*decim_x;
2337 }
2338 }
2339 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2340
Tomi Valkeinenf5a73482015-03-17 15:31:09 +02002341 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, in_width,
2342 in_height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302343 DSSERR("horizontal timing too tight\n");
2344 return -EINVAL;
2345 }
2346
2347 if (in_width > (maxsinglelinewidth * 2)) {
2348 DSSERR("Cannot setup scaling");
2349 DSSERR("width exceeds maximum width possible");
2350 return -EINVAL;
2351 }
2352
2353 if (in_width > maxsinglelinewidth && *five_taps) {
2354 DSSERR("cannot setup scaling with five taps");
2355 return -EINVAL;
2356 }
2357 return 0;
2358}
2359
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002360static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302361 const struct omap_video_timings *mgr_timings,
2362 u16 width, u16 height, u16 out_width, u16 out_height,
2363 enum omap_color_mode color_mode, bool *five_taps,
2364 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302365 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302366{
2367 u16 in_width, in_width_max;
2368 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002369 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302370 const int maxsinglelinewidth =
2371 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302372 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302373
Archit Taneja5d501082012-11-07 11:45:02 +05302374 if (mem_to_mem) {
2375 in_width_max = out_width * maxdownscale;
2376 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302377 in_width_max = dispc_core_clk_rate() /
2378 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302379 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302380
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302381 *decim_x = DIV_ROUND_UP(width, in_width_max);
2382
2383 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2384 if (*decim_x > *x_predecim)
2385 return -EINVAL;
2386
2387 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002388 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302389 } while (*decim_x <= *x_predecim &&
2390 in_width > maxsinglelinewidth && ++*decim_x);
2391
2392 if (in_width > maxsinglelinewidth) {
2393 DSSERR("Cannot scale width exceeds max line width");
2394 return -EINVAL;
2395 }
2396
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002397 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302398 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302399 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002400}
2401
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002402static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302403 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302404 const struct omap_video_timings *mgr_timings,
2405 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302406 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302407 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302408 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302409{
Archit Taneja0373cac2011-09-08 13:25:17 +05302410 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302411 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302412 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302413 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302414
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002415 if (width == out_width && height == out_height)
2416 return 0;
2417
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002418 if (pclk == 0 || mgr_timings->pixelclock == 0) {
2419 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2420 return -EINVAL;
2421 }
2422
Archit Taneja5b54ed32012-09-26 16:55:27 +05302423 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002424 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302425
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002426 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302427 *x_predecim = *y_predecim = 1;
2428 } else {
2429 *x_predecim = max_decim_limit;
2430 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2431 dss_has_feature(FEAT_BURST_2D)) ?
2432 2 : max_decim_limit;
2433 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302434
2435 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2436 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2437 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2438 color_mode == OMAP_DSS_COLOR_CLUT8) {
2439 *x_predecim = 1;
2440 *y_predecim = 1;
2441 *five_taps = false;
2442 return 0;
2443 }
2444
2445 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2446 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2447
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302448 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302449 return -EINVAL;
2450
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302451 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302452 return -EINVAL;
2453
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002454 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302455 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302456 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2457 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302458 if (ret)
2459 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302460
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302461 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2462 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302463
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302464 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302465 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302466 "required core clk rate = %lu Hz, "
2467 "current core clk rate = %lu Hz\n",
2468 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302469 return -EINVAL;
2470 }
2471
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302472 *x_predecim = decim_x;
2473 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302474 return 0;
2475}
2476
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002477int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2478 const struct omap_overlay_info *oi,
2479 const struct omap_video_timings *timings,
2480 int *x_predecim, int *y_predecim)
2481{
2482 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2483 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002484 bool fieldmode = false;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002485 u16 in_height = oi->height;
2486 u16 in_width = oi->width;
2487 bool ilace = timings->interlace;
2488 u16 out_width, out_height;
2489 int pos_x = oi->pos_x;
2490 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2491 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2492
2493 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2494 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2495
2496 if (ilace && oi->height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002497 fieldmode = true;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002498
2499 if (ilace) {
2500 if (fieldmode)
2501 in_height /= 2;
2502 out_height /= 2;
2503
2504 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2505 in_height, out_height);
2506 }
2507
2508 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2509 return -EINVAL;
2510
2511 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2512 in_height, out_width, out_height, oi->color_mode,
2513 &five_taps, x_predecim, y_predecim, pos_x,
2514 oi->rotation_type, false);
2515}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002516EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002517
Archit Taneja84a880f2012-09-26 16:57:37 +05302518static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302519 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2520 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2521 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2522 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2523 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302524 bool replication, const struct omap_video_timings *mgr_timings,
2525 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002526{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302527 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002528 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302529 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002530 unsigned offset0, offset1;
2531 s32 row_inc;
2532 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302533 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002534 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302535 u16 in_height = height;
2536 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302537 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302538 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002539 unsigned long pclk = dispc_plane_pclk_rate(plane);
2540 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002541
Tomi Valkeinene5666582014-11-28 14:34:15 +02002542 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002543 return -EINVAL;
2544
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002545 switch (color_mode) {
2546 case OMAP_DSS_COLOR_YUV2:
2547 case OMAP_DSS_COLOR_UYVY:
2548 case OMAP_DSS_COLOR_NV12:
2549 if (in_width & 1) {
2550 DSSERR("input width %d is not even for YUV format\n",
2551 in_width);
2552 return -EINVAL;
2553 }
2554 break;
2555
2556 default:
2557 break;
2558 }
2559
Archit Taneja84a880f2012-09-26 16:57:37 +05302560 out_width = out_width == 0 ? width : out_width;
2561 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002562
Archit Taneja84a880f2012-09-26 16:57:37 +05302563 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002564 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002565
2566 if (ilace) {
2567 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302568 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302569 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302570 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002571
2572 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302573 "out_height %d\n", in_height, pos_y,
2574 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002575 }
2576
Archit Taneja84a880f2012-09-26 16:57:37 +05302577 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302578 return -EINVAL;
2579
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002580 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302581 in_height, out_width, out_height, color_mode,
2582 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302583 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302584 if (r)
2585 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002586
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002587 in_width = in_width / x_predecim;
2588 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302589
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002590 if (x_predecim > 1 || y_predecim > 1)
2591 DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2592 x_predecim, y_predecim, in_width, in_height);
2593
2594 switch (color_mode) {
2595 case OMAP_DSS_COLOR_YUV2:
2596 case OMAP_DSS_COLOR_UYVY:
2597 case OMAP_DSS_COLOR_NV12:
2598 if (in_width & 1) {
2599 DSSDBG("predecimated input width is not even for YUV format\n");
2600 DSSDBG("adjusting input width %d -> %d\n",
2601 in_width, in_width & ~1);
2602
2603 in_width &= ~1;
2604 }
2605 break;
2606
2607 default:
2608 break;
2609 }
2610
Archit Taneja84a880f2012-09-26 16:57:37 +05302611 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2612 color_mode == OMAP_DSS_COLOR_UYVY ||
2613 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302614 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002615
2616 if (ilace && !fieldmode) {
2617 /*
2618 * when downscaling the bottom field may have to start several
2619 * source lines below the top field. Unfortunately ACCUI
2620 * registers will only hold the fractional part of the offset
2621 * so the integer part must be added to the base address of the
2622 * bottom field.
2623 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302624 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002625 field_offset = 0;
2626 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302627 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002628 }
2629
2630 /* Fields are independent but interleaved in memory. */
2631 if (fieldmode)
2632 field_offset = 1;
2633
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002634 offset0 = 0;
2635 offset1 = 0;
2636 row_inc = 0;
2637 pix_inc = 0;
2638
Archit Taneja6be0d732012-11-07 11:45:04 +05302639 if (plane == OMAP_DSS_WB) {
2640 frame_width = out_width;
2641 frame_height = out_height;
2642 } else {
2643 frame_width = in_width;
2644 frame_height = height;
2645 }
2646
Archit Taneja84a880f2012-09-26 16:57:37 +05302647 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302648 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302649 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302650 &offset0, &offset1, &row_inc, &pix_inc,
2651 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302652 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302653 calc_dma_rotation_offset(rotation, mirror, screen_width,
2654 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302655 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302656 &offset0, &offset1, &row_inc, &pix_inc,
2657 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002658 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302659 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302660 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302661 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302662 &offset0, &offset1, &row_inc, &pix_inc,
2663 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002664
2665 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2666 offset0, offset1, row_inc, pix_inc);
2667
Archit Taneja84a880f2012-09-26 16:57:37 +05302668 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002669
Archit Taneja84a880f2012-09-26 16:57:37 +05302670 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302671
Archit Taneja84a880f2012-09-26 16:57:37 +05302672 dispc_ovl_set_ba0(plane, paddr + offset0);
2673 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002674
Archit Taneja84a880f2012-09-26 16:57:37 +05302675 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2676 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2677 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302678 }
2679
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002680 dispc_ovl_set_row_inc(plane, row_inc);
2681 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002682
Archit Taneja84a880f2012-09-26 16:57:37 +05302683 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302684 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002685
Archit Taneja84a880f2012-09-26 16:57:37 +05302686 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002687
Archit Taneja78b687f2012-09-21 14:51:49 +05302688 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002689
Archit Taneja5b54ed32012-09-26 16:55:27 +05302690 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302691 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2692 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302693 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302694 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002695 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002696 }
2697
Archit Tanejac35eeb22013-03-26 19:15:24 +05302698 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2699 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002700
Archit Taneja84a880f2012-09-26 16:57:37 +05302701 dispc_ovl_set_zorder(plane, caps, zorder);
2702 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2703 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002704
Archit Tanejad79db852012-09-22 12:30:17 +05302705 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302706
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002707 return 0;
2708}
2709
Archit Taneja84a880f2012-09-26 16:57:37 +05302710int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302711 bool replication, const struct omap_video_timings *mgr_timings,
2712 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302713{
2714 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002715 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302716 enum omap_channel channel;
2717
2718 channel = dispc_ovl_get_channel_out(plane);
2719
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002720 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2721 " %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2722 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302723 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2724 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2725
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002726 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302727 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2728 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2729 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302730 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302731
2732 return r;
2733}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002734EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302735
Archit Taneja749feff2012-08-31 12:32:52 +05302736int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302737 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302738{
2739 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302740 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302741 enum omap_plane plane = OMAP_DSS_WB;
2742 const int pos_x = 0, pos_y = 0;
2743 const u8 zorder = 0, global_alpha = 0;
2744 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302745 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302746 int in_width = mgr_timings->x_res;
2747 int in_height = mgr_timings->y_res;
2748 enum omap_overlay_caps caps =
2749 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2750
2751 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2752 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2753 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2754 wi->mirror);
2755
2756 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2757 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2758 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2759 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302760 replication, mgr_timings, mem_to_mem);
2761
2762 switch (wi->color_mode) {
2763 case OMAP_DSS_COLOR_RGB16:
2764 case OMAP_DSS_COLOR_RGB24P:
2765 case OMAP_DSS_COLOR_ARGB16:
2766 case OMAP_DSS_COLOR_RGBA16:
2767 case OMAP_DSS_COLOR_RGB12U:
2768 case OMAP_DSS_COLOR_ARGB16_1555:
2769 case OMAP_DSS_COLOR_XRGB16_1555:
2770 case OMAP_DSS_COLOR_RGBX16:
2771 truncation = true;
2772 break;
2773 default:
2774 truncation = false;
2775 break;
2776 }
2777
2778 /* setup extra DISPC_WB_ATTRIBUTES */
2779 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2780 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2781 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2782 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302783
2784 return r;
2785}
2786
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002787int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002788{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002789 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2790
Archit Taneja9b372c22011-05-06 11:45:49 +05302791 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002792
2793 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002794}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002795EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002796
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002797bool dispc_ovl_enabled(enum omap_plane plane)
2798{
2799 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2800}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002801EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002802
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002803void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002804{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302805 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2806 /* flush posted write */
2807 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002808}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002809EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002810
Tomi Valkeinen65398512012-10-10 11:44:17 +03002811bool dispc_mgr_is_enabled(enum omap_channel channel)
2812{
2813 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2814}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002815EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002816
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302817void dispc_wb_enable(bool enable)
2818{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002819 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302820}
2821
2822bool dispc_wb_is_enabled(void)
2823{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002824 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302825}
2826
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002827static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002828{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002829 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2830 return;
2831
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002832 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002833}
2834
2835void dispc_lcd_enable_signal(bool enable)
2836{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002837 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2838 return;
2839
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002840 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002841}
2842
2843void dispc_pck_free_enable(bool enable)
2844{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002845 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2846 return;
2847
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002848 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002849}
2850
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002851static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002852{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302853 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002854}
2855
2856
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002857static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002858{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302859 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002860}
2861
2862void dispc_set_loadmode(enum omap_dss_load_mode mode)
2863{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002864 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002865}
2866
2867
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002868static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002869{
Sumit Semwal8613b002010-12-02 11:27:09 +00002870 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002871}
2872
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002873static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002874 enum omap_dss_trans_key_type type,
2875 u32 trans_key)
2876{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302877 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002878
Sumit Semwal8613b002010-12-02 11:27:09 +00002879 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002880}
2881
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002882static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002883{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302884 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002885}
Archit Taneja11354dd2011-09-26 11:47:29 +05302886
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002887static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2888 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002889{
Archit Taneja11354dd2011-09-26 11:47:29 +05302890 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002891 return;
2892
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002893 if (ch == OMAP_DSS_CHANNEL_LCD)
2894 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002895 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002896 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002897}
Archit Taneja11354dd2011-09-26 11:47:29 +05302898
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002899void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002900 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002901{
2902 dispc_mgr_set_default_color(channel, info->default_color);
2903 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2904 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2905 dispc_mgr_enable_alpha_fixed_zorder(channel,
2906 info->partial_alpha_enabled);
2907 if (dss_has_feature(FEAT_CPR)) {
2908 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2909 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2910 }
2911}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002912EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002913
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002914static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002915{
2916 int code;
2917
2918 switch (data_lines) {
2919 case 12:
2920 code = 0;
2921 break;
2922 case 16:
2923 code = 1;
2924 break;
2925 case 18:
2926 code = 2;
2927 break;
2928 case 24:
2929 code = 3;
2930 break;
2931 default:
2932 BUG();
2933 return;
2934 }
2935
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302936 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002937}
2938
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002939static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002940{
2941 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302942 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002943
2944 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302945 case DSS_IO_PAD_MODE_RESET:
2946 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002947 gpout1 = 0;
2948 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302949 case DSS_IO_PAD_MODE_RFBI:
2950 gpout0 = 1;
2951 gpout1 = 0;
2952 break;
2953 case DSS_IO_PAD_MODE_BYPASS:
2954 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002955 gpout1 = 1;
2956 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002957 default:
2958 BUG();
2959 return;
2960 }
2961
Archit Taneja569969d2011-08-22 17:41:57 +05302962 l = dispc_read_reg(DISPC_CONTROL);
2963 l = FLD_MOD(l, gpout0, 15, 15);
2964 l = FLD_MOD(l, gpout1, 16, 16);
2965 dispc_write_reg(DISPC_CONTROL, l);
2966}
2967
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002968static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05302969{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302970 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002971}
2972
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002973void dispc_mgr_set_lcd_config(enum omap_channel channel,
2974 const struct dss_lcd_mgr_config *config)
2975{
2976 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
2977
2978 dispc_mgr_enable_stallmode(channel, config->stallmode);
2979 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
2980
2981 dispc_mgr_set_clock_div(channel, &config->clock_info);
2982
2983 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
2984
2985 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
2986
2987 dispc_mgr_set_lcd_type_tft(channel);
2988}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002989EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002990
Archit Taneja8f366162012-04-16 12:53:44 +05302991static bool _dispc_mgr_size_ok(u16 width, u16 height)
2992{
Archit Taneja33b89922012-11-14 13:50:15 +05302993 return width <= dispc.feat->mgr_width_max &&
2994 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05302995}
2996
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002997static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2998 int vsw, int vfp, int vbp)
2999{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303000 if (hsw < 1 || hsw > dispc.feat->sw_max ||
3001 hfp < 1 || hfp > dispc.feat->hp_max ||
3002 hbp < 1 || hbp > dispc.feat->hp_max ||
3003 vsw < 1 || vsw > dispc.feat->sw_max ||
3004 vfp < 0 || vfp > dispc.feat->vp_max ||
3005 vbp < 0 || vbp > dispc.feat->vp_max)
3006 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003007 return true;
3008}
3009
Archit Tanejaca5ca692013-03-26 19:15:22 +05303010static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
3011 unsigned long pclk)
3012{
3013 if (dss_mgr_is_lcd(channel))
3014 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
3015 else
3016 return pclk <= dispc.feat->max_tv_pclk ? true : false;
3017}
3018
Archit Taneja8f366162012-04-16 12:53:44 +05303019bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05303020 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003021{
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003022 if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
3023 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05303024
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003025 if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
3026 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303027
3028 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003029 /* TODO: OMAP4+ supports interlace for LCD outputs */
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003030 if (timings->interlace)
3031 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003032
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003033 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303034 timings->hbp, timings->vsw, timings->vfp,
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003035 timings->vbp))
3036 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303037 }
Archit Taneja8f366162012-04-16 12:53:44 +05303038
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003039 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003040}
3041
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003042static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303043 int hfp, int hbp, int vsw, int vfp, int vbp,
3044 enum omap_dss_signal_level vsync_level,
3045 enum omap_dss_signal_level hsync_level,
3046 enum omap_dss_signal_edge data_pclk_edge,
3047 enum omap_dss_signal_level de_level,
3048 enum omap_dss_signal_edge sync_pclk_edge)
3049
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003050{
Archit Taneja655e2942012-06-21 10:37:43 +05303051 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00003052 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003053
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303054 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
3055 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
3056 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
3057 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
3058 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
3059 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003060
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003061 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
3062 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05303063
Tomi Valkeinened351882014-10-02 17:58:49 +00003064 switch (vsync_level) {
3065 case OMAPDSS_SIG_ACTIVE_LOW:
3066 vs = true;
3067 break;
3068 case OMAPDSS_SIG_ACTIVE_HIGH:
3069 vs = false;
3070 break;
3071 default:
3072 BUG();
3073 }
3074
3075 switch (hsync_level) {
3076 case OMAPDSS_SIG_ACTIVE_LOW:
3077 hs = true;
3078 break;
3079 case OMAPDSS_SIG_ACTIVE_HIGH:
3080 hs = false;
3081 break;
3082 default:
3083 BUG();
3084 }
3085
3086 switch (de_level) {
3087 case OMAPDSS_SIG_ACTIVE_LOW:
3088 de = true;
3089 break;
3090 case OMAPDSS_SIG_ACTIVE_HIGH:
3091 de = false;
3092 break;
3093 default:
3094 BUG();
3095 }
3096
Archit Taneja655e2942012-06-21 10:37:43 +05303097 switch (data_pclk_edge) {
3098 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3099 ipc = false;
3100 break;
3101 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3102 ipc = true;
3103 break;
Archit Taneja655e2942012-06-21 10:37:43 +05303104 default:
3105 BUG();
3106 }
3107
Tomi Valkeinen7a163602014-10-02 17:58:48 +00003108 /* always use the 'rf' setting */
3109 onoff = true;
3110
Archit Taneja655e2942012-06-21 10:37:43 +05303111 switch (sync_pclk_edge) {
Archit Taneja655e2942012-06-21 10:37:43 +05303112 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303113 rf = false;
3114 break;
3115 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303116 rf = true;
3117 break;
3118 default:
3119 BUG();
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003120 }
Archit Taneja655e2942012-06-21 10:37:43 +05303121
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003122 l = FLD_VAL(onoff, 17, 17) |
3123 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003124 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003125 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003126 FLD_VAL(hs, 13, 13) |
3127 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003128
Archit Taneja655e2942012-06-21 10:37:43 +05303129 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003130
3131 if (dispc.syscon_pol) {
3132 const int shifts[] = {
3133 [OMAP_DSS_CHANNEL_LCD] = 0,
3134 [OMAP_DSS_CHANNEL_LCD2] = 1,
3135 [OMAP_DSS_CHANNEL_LCD3] = 2,
3136 };
3137
3138 u32 mask, val;
3139
3140 mask = (1 << 0) | (1 << 3) | (1 << 6);
3141 val = (rf << 0) | (ipc << 3) | (onoff << 6);
3142
3143 mask <<= 16 + shifts[channel];
3144 val <<= 16 + shifts[channel];
3145
3146 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
3147 mask, val);
3148 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003149}
3150
3151/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303152void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003153 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003154{
3155 unsigned xtot, ytot;
3156 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303157 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003158
Archit Taneja2aefad42012-05-18 14:36:54 +05303159 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303160
Archit Taneja2aefad42012-05-18 14:36:54 +05303161 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303162 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003163 return;
3164 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303165
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303166 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303167 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303168 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3169 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303170
Archit Taneja2aefad42012-05-18 14:36:54 +05303171 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3172 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303173
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003174 ht = timings->pixelclock / xtot;
3175 vt = timings->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05303176
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003177 DSSDBG("pck %u\n", timings->pixelclock);
Archit Tanejac51d9212012-04-16 12:53:43 +05303178 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303179 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303180 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3181 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3182 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003183
Archit Tanejac51d9212012-04-16 12:53:43 +05303184 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303185 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05303186 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05303187 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05303188 }
Archit Taneja8f366162012-04-16 12:53:44 +05303189
Archit Taneja2aefad42012-05-18 14:36:54 +05303190 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003191}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003192EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003193
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003194static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003195 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003196{
3197 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003198 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003199
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003200 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003201 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003202
3203 if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
3204 channel == OMAP_DSS_CHANNEL_LCD)
3205 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003206}
3207
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003208static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003209 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003210{
3211 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003212 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003213 *lck_div = FLD_GET(l, 23, 16);
3214 *pck_div = FLD_GET(l, 7, 0);
3215}
3216
3217unsigned long dispc_fclk_rate(void)
3218{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003219 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003220 unsigned long r = 0;
3221
Taneja, Archit66534e82011-03-08 05:50:34 -06003222 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303223 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003224 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06003225 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303226 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003227 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003228 if (!pll)
3229 pll = dss_pll_find("video0");
3230
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003231 r = pll->cinfo.clkout[0];
Taneja, Archit66534e82011-03-08 05:50:34 -06003232 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303233 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003234 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003235 if (!pll)
3236 pll = dss_pll_find("video1");
3237
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003238 r = pll->cinfo.clkout[0];
Archit Taneja5a8b5722011-05-12 17:26:29 +05303239 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003240 default:
3241 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003242 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003243 }
3244
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003245 return r;
3246}
3247
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003248unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003249{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003250 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003251 int lcd;
3252 unsigned long r;
3253 u32 l;
3254
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003255 if (dss_mgr_is_lcd(channel)) {
3256 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003257
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003258 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003259
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003260 switch (dss_get_lcd_clk_source(channel)) {
3261 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003262 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003263 break;
3264 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003265 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003266 if (!pll)
3267 pll = dss_pll_find("video0");
3268
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003269 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003270 break;
3271 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003272 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003273 if (!pll)
3274 pll = dss_pll_find("video1");
3275
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003276 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003277 break;
3278 default:
3279 BUG();
3280 return 0;
3281 }
3282
3283 return r / lcd;
3284 } else {
3285 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003286 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003287}
3288
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003289unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003290{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003291 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003292
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303293 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303294 int pcd;
3295 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003296
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303297 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003298
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303299 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003300
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303301 r = dispc_mgr_lclk_rate(channel);
3302
3303 return r / pcd;
3304 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003305 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303306 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003307}
3308
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003309void dispc_set_tv_pclk(unsigned long pclk)
3310{
3311 dispc.tv_pclk_rate = pclk;
3312}
3313
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303314unsigned long dispc_core_clk_rate(void)
3315{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003316 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303317}
3318
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303319static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3320{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003321 enum omap_channel channel;
3322
3323 if (plane == OMAP_DSS_WB)
3324 return 0;
3325
3326 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303327
3328 return dispc_mgr_pclk_rate(channel);
3329}
3330
3331static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3332{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003333 enum omap_channel channel;
3334
3335 if (plane == OMAP_DSS_WB)
3336 return 0;
3337
3338 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303339
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003340 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303341}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003342
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303343static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003344{
3345 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303346 enum omap_dss_clk_source lcd_clk_src;
3347
3348 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3349
3350 lcd_clk_src = dss_get_lcd_clk_source(channel);
3351
3352 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3353 dss_get_generic_clk_source_name(lcd_clk_src),
3354 dss_feat_get_clk_source_name(lcd_clk_src));
3355
3356 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3357
3358 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3359 dispc_mgr_lclk_rate(channel), lcd);
3360 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3361 dispc_mgr_pclk_rate(channel), pcd);
3362}
3363
3364void dispc_dump_clocks(struct seq_file *s)
3365{
3366 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003367 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303368 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003369
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003370 if (dispc_runtime_get())
3371 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003372
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003373 seq_printf(s, "- DISPC -\n");
3374
Archit Taneja067a57e2011-03-02 11:57:25 +05303375 seq_printf(s, "dispc fclk source = %s (%s)\n",
3376 dss_get_generic_clk_source_name(dispc_clk_src),
3377 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003378
3379 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003380
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003381 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3382 seq_printf(s, "- DISPC-CORE-CLK -\n");
3383 l = dispc_read_reg(DISPC_DIVISOR);
3384 lcd = FLD_GET(l, 23, 16);
3385
3386 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3387 (dispc_fclk_rate()/lcd), lcd);
3388 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003389
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303390 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003391
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303392 if (dss_has_feature(FEAT_MGR_LCD2))
3393 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3394 if (dss_has_feature(FEAT_MGR_LCD3))
3395 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003396
3397 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003398}
3399
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003400static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003401{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303402 int i, j;
3403 const char *mgr_names[] = {
3404 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3405 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3406 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303407 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303408 };
3409 const char *ovl_names[] = {
3410 [OMAP_DSS_GFX] = "GFX",
3411 [OMAP_DSS_VIDEO1] = "VID1",
3412 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303413 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303414 };
3415 const char **p_names;
3416
Archit Taneja9b372c22011-05-06 11:45:49 +05303417#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003418
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003419 if (dispc_runtime_get())
3420 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003421
Archit Taneja5010be82011-08-05 19:06:00 +05303422 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003423 DUMPREG(DISPC_REVISION);
3424 DUMPREG(DISPC_SYSCONFIG);
3425 DUMPREG(DISPC_SYSSTATUS);
3426 DUMPREG(DISPC_IRQSTATUS);
3427 DUMPREG(DISPC_IRQENABLE);
3428 DUMPREG(DISPC_CONTROL);
3429 DUMPREG(DISPC_CONFIG);
3430 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003431 DUMPREG(DISPC_LINE_STATUS);
3432 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303433 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3434 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003435 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003436 if (dss_has_feature(FEAT_MGR_LCD2)) {
3437 DUMPREG(DISPC_CONTROL2);
3438 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003439 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303440 if (dss_has_feature(FEAT_MGR_LCD3)) {
3441 DUMPREG(DISPC_CONTROL3);
3442 DUMPREG(DISPC_CONFIG3);
3443 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003444 if (dss_has_feature(FEAT_MFLAG))
3445 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003446
Archit Taneja5010be82011-08-05 19:06:00 +05303447#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003448
Archit Taneja5010be82011-08-05 19:06:00 +05303449#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303450#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003451 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303452 dispc_read_reg(DISPC_REG(i, r)))
3453
Archit Taneja4dd2da12011-08-05 19:06:01 +05303454 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303455
Archit Taneja4dd2da12011-08-05 19:06:01 +05303456 /* DISPC channel specific registers */
3457 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3458 DUMPREG(i, DISPC_DEFAULT_COLOR);
3459 DUMPREG(i, DISPC_TRANS_COLOR);
3460 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003461
Archit Taneja4dd2da12011-08-05 19:06:01 +05303462 if (i == OMAP_DSS_CHANNEL_DIGIT)
3463 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303464
Archit Taneja4dd2da12011-08-05 19:06:01 +05303465 DUMPREG(i, DISPC_TIMING_H);
3466 DUMPREG(i, DISPC_TIMING_V);
3467 DUMPREG(i, DISPC_POL_FREQ);
3468 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303469
Archit Taneja4dd2da12011-08-05 19:06:01 +05303470 DUMPREG(i, DISPC_DATA_CYCLE1);
3471 DUMPREG(i, DISPC_DATA_CYCLE2);
3472 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003473
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003474 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303475 DUMPREG(i, DISPC_CPR_COEF_R);
3476 DUMPREG(i, DISPC_CPR_COEF_G);
3477 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003478 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003479 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003480
Archit Taneja4dd2da12011-08-05 19:06:01 +05303481 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003482
Archit Taneja4dd2da12011-08-05 19:06:01 +05303483 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3484 DUMPREG(i, DISPC_OVL_BA0);
3485 DUMPREG(i, DISPC_OVL_BA1);
3486 DUMPREG(i, DISPC_OVL_POSITION);
3487 DUMPREG(i, DISPC_OVL_SIZE);
3488 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3489 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3490 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3491 DUMPREG(i, DISPC_OVL_ROW_INC);
3492 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003493
Archit Taneja4dd2da12011-08-05 19:06:01 +05303494 if (dss_has_feature(FEAT_PRELOAD))
3495 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003496 if (dss_has_feature(FEAT_MFLAG))
3497 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003498
Archit Taneja4dd2da12011-08-05 19:06:01 +05303499 if (i == OMAP_DSS_GFX) {
3500 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3501 DUMPREG(i, DISPC_OVL_TABLE_BA);
3502 continue;
3503 }
3504
3505 DUMPREG(i, DISPC_OVL_FIR);
3506 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3507 DUMPREG(i, DISPC_OVL_ACCU0);
3508 DUMPREG(i, DISPC_OVL_ACCU1);
3509 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3510 DUMPREG(i, DISPC_OVL_BA0_UV);
3511 DUMPREG(i, DISPC_OVL_BA1_UV);
3512 DUMPREG(i, DISPC_OVL_FIR2);
3513 DUMPREG(i, DISPC_OVL_ACCU2_0);
3514 DUMPREG(i, DISPC_OVL_ACCU2_1);
3515 }
3516 if (dss_has_feature(FEAT_ATTR2))
3517 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303518 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003519
Archit Taneja5010be82011-08-05 19:06:00 +05303520#undef DISPC_REG
3521#undef DUMPREG
3522
3523#define DISPC_REG(plane, name, i) name(plane, i)
3524#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303525 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003526 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303527 dispc_read_reg(DISPC_REG(plane, name, i)))
3528
Archit Taneja4dd2da12011-08-05 19:06:01 +05303529 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303530
Archit Taneja4dd2da12011-08-05 19:06:01 +05303531 /* start from OMAP_DSS_VIDEO1 */
3532 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3533 for (j = 0; j < 8; j++)
3534 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303535
Archit Taneja4dd2da12011-08-05 19:06:01 +05303536 for (j = 0; j < 8; j++)
3537 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303538
Archit Taneja4dd2da12011-08-05 19:06:01 +05303539 for (j = 0; j < 5; j++)
3540 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003541
Archit Taneja4dd2da12011-08-05 19:06:01 +05303542 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3543 for (j = 0; j < 8; j++)
3544 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3545 }
Amber Jainab5ca072011-05-19 19:47:53 +05303546
Archit Taneja4dd2da12011-08-05 19:06:01 +05303547 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3548 for (j = 0; j < 8; j++)
3549 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303550
Archit Taneja4dd2da12011-08-05 19:06:01 +05303551 for (j = 0; j < 8; j++)
3552 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303553
Archit Taneja4dd2da12011-08-05 19:06:01 +05303554 for (j = 0; j < 8; j++)
3555 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3556 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003557 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003558
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003559 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303560
3561#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003562#undef DUMPREG
3563}
3564
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003565/* calculate clock rates using dividers in cinfo */
3566int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3567 struct dispc_clock_info *cinfo)
3568{
3569 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3570 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003571 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003572 return -EINVAL;
3573
3574 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3575 cinfo->pck = cinfo->lck / cinfo->pck_div;
3576
3577 return 0;
3578}
3579
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003580bool dispc_div_calc(unsigned long dispc,
3581 unsigned long pck_min, unsigned long pck_max,
3582 dispc_div_calc_func func, void *data)
3583{
3584 int lckd, lckd_start, lckd_stop;
3585 int pckd, pckd_start, pckd_stop;
3586 unsigned long pck, lck;
3587 unsigned long lck_max;
3588 unsigned long pckd_hw_min, pckd_hw_max;
3589 unsigned min_fck_per_pck;
3590 unsigned long fck;
3591
3592#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3593 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3594#else
3595 min_fck_per_pck = 0;
3596#endif
3597
3598 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3599 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3600
3601 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3602
3603 pck_min = pck_min ? pck_min : 1;
3604 pck_max = pck_max ? pck_max : ULONG_MAX;
3605
3606 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3607 lckd_stop = min(dispc / pck_min, 255ul);
3608
3609 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3610 lck = dispc / lckd;
3611
3612 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3613 pckd_stop = min(lck / pck_min, pckd_hw_max);
3614
3615 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3616 pck = lck / pckd;
3617
3618 /*
3619 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3620 * clock, which means we're configuring DISPC fclk here
3621 * also. Thus we need to use the calculated lck. For
3622 * OMAP4+ the DISPC fclk is a separate clock.
3623 */
3624 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3625 fck = dispc_core_clk_rate();
3626 else
3627 fck = lck;
3628
3629 if (fck < pck * min_fck_per_pck)
3630 continue;
3631
3632 if (func(lckd, pckd, lck, pck, data))
3633 return true;
3634 }
3635 }
3636
3637 return false;
3638}
3639
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303640void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003641 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003642{
3643 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3644 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3645
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003646 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003647}
3648
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003649int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003650 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003651{
3652 unsigned long fck;
3653
3654 fck = dispc_fclk_rate();
3655
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003656 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3657 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003658
3659 cinfo->lck = fck / cinfo->lck_div;
3660 cinfo->pck = cinfo->lck / cinfo->pck_div;
3661
3662 return 0;
3663}
3664
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003665u32 dispc_read_irqstatus(void)
3666{
3667 return dispc_read_reg(DISPC_IRQSTATUS);
3668}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003669EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003670
3671void dispc_clear_irqstatus(u32 mask)
3672{
3673 dispc_write_reg(DISPC_IRQSTATUS, mask);
3674}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003675EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003676
3677u32 dispc_read_irqenable(void)
3678{
3679 return dispc_read_reg(DISPC_IRQENABLE);
3680}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003681EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003682
3683void dispc_write_irqenable(u32 mask)
3684{
3685 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3686
3687 /* clear the irqstatus for newly enabled irqs */
3688 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3689
3690 dispc_write_reg(DISPC_IRQENABLE, mask);
3691}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003692EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003693
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003694void dispc_enable_sidle(void)
3695{
3696 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3697}
3698
3699void dispc_disable_sidle(void)
3700{
3701 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3702}
3703
3704static void _omap_dispc_initial_config(void)
3705{
3706 u32 l;
3707
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003708 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3709 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3710 l = dispc_read_reg(DISPC_DIVISOR);
3711 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3712 l = FLD_MOD(l, 1, 0, 0);
3713 l = FLD_MOD(l, 1, 23, 16);
3714 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003715
3716 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003717 }
3718
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003719 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003720 if (dss_has_feature(FEAT_FUNCGATED))
3721 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003722
Archit Taneja6e5264b2012-09-11 12:04:47 +05303723 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003724
3725 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3726
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003727 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003728
3729 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303730
3731 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303732
3733 if (dispc.feat->mstandby_workaround)
3734 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003735
3736 if (dss_has_feature(FEAT_MFLAG))
3737 dispc_init_mflag();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003738}
3739
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303740static const struct dispc_features omap24xx_dispc_feats __initconst = {
3741 .sw_start = 5,
3742 .fp_start = 15,
3743 .bp_start = 27,
3744 .sw_max = 64,
3745 .vp_max = 255,
3746 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303747 .mgr_width_start = 10,
3748 .mgr_height_start = 26,
3749 .mgr_width_max = 2048,
3750 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303751 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303752 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3753 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003754 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003755 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303756 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303757};
3758
3759static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
3760 .sw_start = 5,
3761 .fp_start = 15,
3762 .bp_start = 27,
3763 .sw_max = 64,
3764 .vp_max = 255,
3765 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303766 .mgr_width_start = 10,
3767 .mgr_height_start = 26,
3768 .mgr_width_max = 2048,
3769 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303770 .max_lcd_pclk = 173000000,
3771 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303772 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3773 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003774 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003775 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303776 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303777};
3778
3779static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
3780 .sw_start = 7,
3781 .fp_start = 19,
3782 .bp_start = 31,
3783 .sw_max = 256,
3784 .vp_max = 4095,
3785 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303786 .mgr_width_start = 10,
3787 .mgr_height_start = 26,
3788 .mgr_width_max = 2048,
3789 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303790 .max_lcd_pclk = 173000000,
3791 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303792 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3793 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003794 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003795 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303796 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303797};
3798
3799static const struct dispc_features omap44xx_dispc_feats __initconst = {
3800 .sw_start = 7,
3801 .fp_start = 19,
3802 .bp_start = 31,
3803 .sw_max = 256,
3804 .vp_max = 4095,
3805 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303806 .mgr_width_start = 10,
3807 .mgr_height_start = 26,
3808 .mgr_width_max = 2048,
3809 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303810 .max_lcd_pclk = 170000000,
3811 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303812 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3813 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003814 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003815 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303816 .set_max_preload = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303817};
3818
Archit Taneja264236f2012-11-14 13:50:16 +05303819static const struct dispc_features omap54xx_dispc_feats __initconst = {
3820 .sw_start = 7,
3821 .fp_start = 19,
3822 .bp_start = 31,
3823 .sw_max = 256,
3824 .vp_max = 4095,
3825 .hp_max = 4096,
3826 .mgr_width_start = 11,
3827 .mgr_height_start = 27,
3828 .mgr_width_max = 4096,
3829 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303830 .max_lcd_pclk = 170000000,
3831 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303832 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3833 .calc_core_clk = calc_core_clk_44xx,
3834 .num_fifos = 5,
3835 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303836 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303837 .set_max_preload = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303838};
3839
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003840static int __init dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303841{
3842 const struct dispc_features *src;
3843 struct dispc_features *dst;
3844
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003845 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303846 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003847 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303848 return -ENOMEM;
3849 }
3850
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003851 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003852 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303853 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003854 break;
3855
3856 case OMAPDSS_VER_OMAP34xx_ES1:
3857 src = &omap34xx_rev1_0_dispc_feats;
3858 break;
3859
3860 case OMAPDSS_VER_OMAP34xx_ES3:
3861 case OMAPDSS_VER_OMAP3630:
3862 case OMAPDSS_VER_AM35xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05303863 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003864 src = &omap34xx_rev3_0_dispc_feats;
3865 break;
3866
3867 case OMAPDSS_VER_OMAP4430_ES1:
3868 case OMAPDSS_VER_OMAP4430_ES2:
3869 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303870 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003871 break;
3872
3873 case OMAPDSS_VER_OMAP5:
Tomi Valkeinen93550922014-12-31 11:25:48 +02003874 case OMAPDSS_VER_DRA7xx:
Archit Taneja264236f2012-11-14 13:50:16 +05303875 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003876 break;
3877
3878 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303879 return -ENODEV;
3880 }
3881
3882 memcpy(dst, src, sizeof(*dst));
3883 dispc.feat = dst;
3884
3885 return 0;
3886}
3887
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003888static irqreturn_t dispc_irq_handler(int irq, void *arg)
3889{
3890 if (!dispc.is_enabled)
3891 return IRQ_NONE;
3892
3893 return dispc.user_handler(irq, dispc.user_data);
3894}
3895
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003896int dispc_request_irq(irq_handler_t handler, void *dev_id)
3897{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003898 int r;
3899
3900 if (dispc.user_handler != NULL)
3901 return -EBUSY;
3902
3903 dispc.user_handler = handler;
3904 dispc.user_data = dev_id;
3905
3906 /* ensure the dispc_irq_handler sees the values above */
3907 smp_wmb();
3908
3909 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
3910 IRQF_SHARED, "OMAP DISPC", &dispc);
3911 if (r) {
3912 dispc.user_handler = NULL;
3913 dispc.user_data = NULL;
3914 }
3915
3916 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003917}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003918EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003919
3920void dispc_free_irq(void *dev_id)
3921{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003922 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
3923
3924 dispc.user_handler = NULL;
3925 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003926}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003927EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003928
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003929/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003930static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003931{
3932 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003933 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003934 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003935 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003936
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003937 dispc.pdev = pdev;
3938
Tomi Valkeinend49cd152014-11-10 12:23:00 +02003939 spin_lock_init(&dispc.control_lock);
3940
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003941 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303942 if (r)
3943 return r;
3944
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003945 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3946 if (!dispc_mem) {
3947 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003948 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003949 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003950
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003951 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3952 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003953 if (!dispc.base) {
3954 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003955 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003956 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003957
archit tanejaaffe3602011-02-23 08:41:03 +00003958 dispc.irq = platform_get_irq(dispc.pdev, 0);
3959 if (dispc.irq < 0) {
3960 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003961 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003962 }
3963
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003964 if (np && of_property_read_bool(np, "syscon-pol")) {
3965 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
3966 if (IS_ERR(dispc.syscon_pol)) {
3967 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
3968 return PTR_ERR(dispc.syscon_pol);
3969 }
3970
3971 if (of_property_read_u32_index(np, "syscon-pol", 1,
3972 &dispc.syscon_pol_offset)) {
3973 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
3974 return -EINVAL;
3975 }
3976 }
3977
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003978 pm_runtime_enable(&pdev->dev);
3979
3980 r = dispc_runtime_get();
3981 if (r)
3982 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003983
3984 _omap_dispc_initial_config();
3985
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003986 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003987 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003988 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3989
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003990 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003991
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03003992 dss_init_overlay_managers();
3993
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003994 dss_debugfs_create_file("dispc", dispc_dump_regs);
3995
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003996 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003997
3998err_runtime_get:
3999 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00004000 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004001}
4002
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004003static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004004{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004005 pm_runtime_disable(&pdev->dev);
4006
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004007 dss_uninit_overlay_managers();
4008
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004009 return 0;
4010}
4011
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004012static int dispc_runtime_suspend(struct device *dev)
4013{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004014 dispc.is_enabled = false;
4015 /* ensure the dispc_irq_handler sees the is_enabled value */
4016 smp_wmb();
4017 /* wait for current handler to finish before turning the DISPC off */
4018 synchronize_irq(dispc.irq);
4019
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004020 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004021
4022 return 0;
4023}
4024
4025static int dispc_runtime_resume(struct device *dev)
4026{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004027 /*
4028 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4029 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4030 * _omap_dispc_initial_config(). We can thus use it to detect if
4031 * we have lost register context.
4032 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004033 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4034 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004035
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004036 dispc_restore_context();
4037 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02004038
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004039 dispc.is_enabled = true;
4040 /* ensure the dispc_irq_handler sees the is_enabled value */
4041 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004042
4043 return 0;
4044}
4045
4046static const struct dev_pm_ops dispc_pm_ops = {
4047 .runtime_suspend = dispc_runtime_suspend,
4048 .runtime_resume = dispc_runtime_resume,
4049};
4050
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004051static const struct of_device_id dispc_of_match[] = {
4052 { .compatible = "ti,omap2-dispc", },
4053 { .compatible = "ti,omap3-dispc", },
4054 { .compatible = "ti,omap4-dispc", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03004055 { .compatible = "ti,omap5-dispc", },
Tomi Valkeinen93550922014-12-31 11:25:48 +02004056 { .compatible = "ti,dra7-dispc", },
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004057 {},
4058};
4059
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004060static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004061 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004062 .driver = {
4063 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004064 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004065 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03004066 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004067 },
4068};
4069
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004070int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004071{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02004072 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004073}
4074
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004075void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004076{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004077 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004078}