blob: b384ae7c9da557a2628c37850bc5d120463ab30d [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volamc7bb15a2013-03-06 20:05:05 +00002 * Copyright (C) 2005 - 2013 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000022static struct be_cmd_priv_map cmd_priv_map[] = {
23 {
24 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
25 CMD_SUBSYSTEM_ETH,
26 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
27 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
28 },
29 {
30 OPCODE_COMMON_GET_FLOW_CONTROL,
31 CMD_SUBSYSTEM_COMMON,
32 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
33 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
34 },
35 {
36 OPCODE_COMMON_SET_FLOW_CONTROL,
37 CMD_SUBSYSTEM_COMMON,
38 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
39 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
40 },
41 {
42 OPCODE_ETH_GET_PPORT_STATS,
43 CMD_SUBSYSTEM_ETH,
44 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
45 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
46 },
47 {
48 OPCODE_COMMON_GET_PHY_DETAILS,
49 CMD_SUBSYSTEM_COMMON,
50 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
51 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
52 }
53};
54
55static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
56 u8 subsystem)
57{
58 int i;
59 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
60 u32 cmd_privileges = adapter->cmd_privileges;
61
62 for (i = 0; i < num_entries; i++)
63 if (opcode == cmd_priv_map[i].opcode &&
64 subsystem == cmd_priv_map[i].subsystem)
65 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
66 return false;
67
68 return true;
69}
70
Somnath Kotur3de09452011-09-30 07:25:05 +000071static inline void *embedded_payload(struct be_mcc_wrb *wrb)
72{
73 return wrb->payload.embedded_payload;
74}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000075
Sathya Perla8788fdc2009-07-27 22:52:03 +000076static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000077{
Sathya Perla8788fdc2009-07-27 22:52:03 +000078 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000079 u32 val = 0;
80
Sathya Perla6589ade2011-11-10 19:18:00 +000081 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000082 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000083
Sathya Perla5fb379e2009-06-18 00:02:59 +000084 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
85 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000086
87 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000088 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000089}
90
91/* To check if valid bit is set, check the entire word as we don't know
92 * the endianness of the data (old entry is host endian while a new entry is
93 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000094static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000095{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000096 u32 flags;
97
Sathya Perla5fb379e2009-06-18 00:02:59 +000098 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000099 flags = le32_to_cpu(compl->flags);
100 if (flags & CQE_FLAGS_VALID_MASK) {
101 compl->flags = flags;
102 return true;
103 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000104 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000105 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000106}
107
108/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000109static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000110{
111 compl->flags = 0;
112}
113
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000114static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
115{
116 unsigned long addr;
117
118 addr = tag1;
119 addr = ((addr << 16) << 16) | tag0;
120 return (void *)addr;
121}
122
Sathya Perla8788fdc2009-07-27 22:52:03 +0000123static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000124 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000125{
126 u16 compl_status, extd_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000127 struct be_cmd_resp_hdr *resp_hdr;
128 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000129
130 /* Just swap the status to host endian; mcc tag is opaquely copied
131 * from mcc_wrb */
132 be_dws_le_to_cpu(compl, 4);
133
134 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
135 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700136
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000137 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
138
139 if (resp_hdr) {
140 opcode = resp_hdr->opcode;
141 subsystem = resp_hdr->subsystem;
142 }
143
144 if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
145 (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
146 (subsystem == CMD_SUBSYSTEM_COMMON)) {
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700147 adapter->flash_status = compl_status;
148 complete(&adapter->flash_compl);
149 }
150
Sathya Perlab31c50a2009-09-17 10:30:13 -0700151 if (compl_status == MCC_STATUS_SUCCESS) {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000152 if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
153 (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
154 (subsystem == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000155 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000156 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700157 }
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000158 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
159 subsystem == CMD_SUBSYSTEM_COMMON) {
Somnath Kotur3de09452011-09-30 07:25:05 +0000160 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000161 (void *)resp_hdr;
Somnath Kotur3de09452011-09-30 07:25:05 +0000162 adapter->drv_stats.be_on_die_temperature =
163 resp->on_die_temperature;
164 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000165 } else {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000166 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000167 adapter->be_get_temp_freq = 0;
Somnath Kotur3de09452011-09-30 07:25:05 +0000168
Sathya Perla2b3f2912011-06-29 23:32:56 +0000169 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
170 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
171 goto done;
172
173 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000174 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000175 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000176 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000177 } else {
178 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
179 CQE_STATUS_EXTD_MASK;
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000180 dev_err(&adapter->pdev->dev,
181 "opcode %d-%d failed:status %d-%d\n",
182 opcode, subsystem, compl_status, extd_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000183 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000184 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000185done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700186 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000187}
188
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000189/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000190static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000191 struct be_async_event_link_state *evt)
192{
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000193 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000194 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000195
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000196 /* Ignore physical link event */
197 if (lancer_chip(adapter) &&
198 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
199 return;
200
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000201 /* For the initial link status do not rely on the ASYNC event as
202 * it may not be received in some cases.
203 */
204 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
205 be_link_status_update(adapter, evt->port_link_status);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000206}
207
Somnath Koturcc4ce022010-10-21 07:11:14 -0700208/* Grp5 CoS Priority evt */
209static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
210 struct be_async_event_grp5_cos_priority *evt)
211{
212 if (evt->valid) {
213 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000214 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700215 adapter->recommended_prio =
216 evt->reco_default_priority << VLAN_PRIO_SHIFT;
217 }
218}
219
Sathya Perla323ff712012-09-28 04:39:43 +0000220/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700221static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
222 struct be_async_event_grp5_qos_link_speed *evt)
223{
Sathya Perla323ff712012-09-28 04:39:43 +0000224 if (adapter->phy.link_speed >= 0 &&
225 evt->physical_port == adapter->port_num)
226 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700227}
228
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000229/*Grp5 PVID evt*/
230static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
231 struct be_async_event_grp5_pvid_state *evt)
232{
233 if (evt->enabled)
Somnath Kotur939cf302011-08-18 21:51:49 -0700234 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000235 else
236 adapter->pvid = 0;
237}
238
Somnath Koturcc4ce022010-10-21 07:11:14 -0700239static void be_async_grp5_evt_process(struct be_adapter *adapter,
240 u32 trailer, struct be_mcc_compl *evt)
241{
242 u8 event_type = 0;
243
244 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
245 ASYNC_TRAILER_EVENT_TYPE_MASK;
246
247 switch (event_type) {
248 case ASYNC_EVENT_COS_PRIORITY:
249 be_async_grp5_cos_priority_process(adapter,
250 (struct be_async_event_grp5_cos_priority *)evt);
251 break;
252 case ASYNC_EVENT_QOS_SPEED:
253 be_async_grp5_qos_speed_process(adapter,
254 (struct be_async_event_grp5_qos_link_speed *)evt);
255 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000256 case ASYNC_EVENT_PVID_STATE:
257 be_async_grp5_pvid_state_process(adapter,
258 (struct be_async_event_grp5_pvid_state *)evt);
259 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700260 default:
261 dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
262 break;
263 }
264}
265
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000266static void be_async_dbg_evt_process(struct be_adapter *adapter,
267 u32 trailer, struct be_mcc_compl *cmp)
268{
269 u8 event_type = 0;
270 struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
271
272 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
273 ASYNC_TRAILER_EVENT_TYPE_MASK;
274
275 switch (event_type) {
276 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
277 if (evt->valid)
278 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
279 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
280 break;
281 default:
282 dev_warn(&adapter->pdev->dev, "Unknown debug event\n");
283 break;
284 }
285}
286
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000287static inline bool is_link_state_evt(u32 trailer)
288{
Eric Dumazet807540b2010-09-23 05:40:09 +0000289 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000290 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000291 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000292}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000293
Somnath Koturcc4ce022010-10-21 07:11:14 -0700294static inline bool is_grp5_evt(u32 trailer)
295{
296 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
297 ASYNC_TRAILER_EVENT_CODE_MASK) ==
298 ASYNC_EVENT_CODE_GRP_5);
299}
300
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000301static inline bool is_dbg_evt(u32 trailer)
302{
303 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
304 ASYNC_TRAILER_EVENT_CODE_MASK) ==
305 ASYNC_EVENT_CODE_QNQ);
306}
307
Sathya Perlaefd2e402009-07-27 22:53:10 +0000308static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000309{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000310 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000311 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000312
313 if (be_mcc_compl_is_new(compl)) {
314 queue_tail_inc(mcc_cq);
315 return compl;
316 }
317 return NULL;
318}
319
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000320void be_async_mcc_enable(struct be_adapter *adapter)
321{
322 spin_lock_bh(&adapter->mcc_cq_lock);
323
324 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
325 adapter->mcc_obj.rearm_cq = true;
326
327 spin_unlock_bh(&adapter->mcc_cq_lock);
328}
329
330void be_async_mcc_disable(struct be_adapter *adapter)
331{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000332 spin_lock_bh(&adapter->mcc_cq_lock);
333
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000334 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000335 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
336
337 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000338}
339
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000340int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000341{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000342 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000343 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000344 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000345
Amerigo Wang072a9c42012-08-24 21:41:11 +0000346 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000347 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000348 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
349 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000350 if (is_link_state_evt(compl->flags))
351 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000352 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700353 else if (is_grp5_evt(compl->flags))
354 be_async_grp5_evt_process(adapter,
355 compl->flags, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000356 else if (is_dbg_evt(compl->flags))
357 be_async_dbg_evt_process(adapter,
358 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700359 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000360 status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000361 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000362 }
363 be_mcc_compl_use(compl);
364 num++;
365 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700366
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000367 if (num)
368 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
369
Amerigo Wang072a9c42012-08-24 21:41:11 +0000370 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000371 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000372}
373
Sathya Perla6ac7b682009-06-18 00:05:54 +0000374/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700375static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000376{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700377#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000378 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800379 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700380
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800381 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000382 if (be_error(adapter))
383 return -EIO;
384
Amerigo Wang072a9c42012-08-24 21:41:11 +0000385 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000386 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000387 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800388
389 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000390 break;
391 udelay(100);
392 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700393 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000394 dev_err(&adapter->pdev->dev, "FW not responding\n");
395 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000396 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700397 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800398 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000399}
400
401/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700402static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000403{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000404 int status;
405 struct be_mcc_wrb *wrb;
406 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
407 u16 index = mcc_obj->q.head;
408 struct be_cmd_resp_hdr *resp;
409
410 index_dec(&index, mcc_obj->q.len);
411 wrb = queue_index_node(&mcc_obj->q, index);
412
413 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
414
Sathya Perla8788fdc2009-07-27 22:52:03 +0000415 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000416
417 status = be_mcc_wait_compl(adapter);
418 if (status == -EIO)
419 goto out;
420
421 status = resp->status;
422out:
423 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000424}
425
Sathya Perla5f0b8492009-07-27 22:52:56 +0000426static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700427{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000428 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700429 u32 ready;
430
431 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000432 if (be_error(adapter))
433 return -EIO;
434
Sathya Perlacf588472010-02-14 21:22:01 +0000435 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000436 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000437 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000438
439 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700440 if (ready)
441 break;
442
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000443 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000444 dev_err(&adapter->pdev->dev, "FW not responding\n");
445 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000446 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700447 return -1;
448 }
449
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000450 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000451 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700452 } while (true);
453
454 return 0;
455}
456
457/*
458 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000459 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700460 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700461static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700462{
463 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700464 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000465 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
466 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700467 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000468 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700469
Sathya Perlacf588472010-02-14 21:22:01 +0000470 /* wait for ready to be set */
471 status = be_mbox_db_ready_wait(adapter, db);
472 if (status != 0)
473 return status;
474
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700475 val |= MPU_MAILBOX_DB_HI_MASK;
476 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
477 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
478 iowrite32(val, db);
479
480 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000481 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700482 if (status != 0)
483 return status;
484
485 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700486 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
487 val |= (u32)(mbox_mem->dma >> 4) << 2;
488 iowrite32(val, db);
489
Sathya Perla5f0b8492009-07-27 22:52:56 +0000490 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700491 if (status != 0)
492 return status;
493
Sathya Perla5fb379e2009-06-18 00:02:59 +0000494 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000495 if (be_mcc_compl_is_new(compl)) {
496 status = be_mcc_compl_process(adapter, &mbox->compl);
497 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000498 if (status)
499 return status;
500 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000501 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700502 return -1;
503 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000504 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700505}
506
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000507static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700508{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000509 u32 sem;
510
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000511 if (BEx_chip(adapter))
512 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700513 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000514 pci_read_config_dword(adapter->pdev,
515 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
516
517 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700518}
519
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000520int lancer_wait_ready(struct be_adapter *adapter)
521{
522#define SLIPORT_READY_TIMEOUT 30
523 u32 sliport_status;
524 int status = 0, i;
525
526 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
527 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
528 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
529 break;
530
531 msleep(1000);
532 }
533
534 if (i == SLIPORT_READY_TIMEOUT)
535 status = -1;
536
537 return status;
538}
539
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000540static bool lancer_provisioning_error(struct be_adapter *adapter)
541{
542 u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
543 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
544 if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
545 sliport_err1 = ioread32(adapter->db +
546 SLIPORT_ERROR1_OFFSET);
547 sliport_err2 = ioread32(adapter->db +
548 SLIPORT_ERROR2_OFFSET);
549
550 if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
551 sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
552 return true;
553 }
554 return false;
555}
556
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000557int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
558{
559 int status;
560 u32 sliport_status, err, reset_needed;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000561 bool resource_error;
562
563 resource_error = lancer_provisioning_error(adapter);
564 if (resource_error)
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000565 return -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000566
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000567 status = lancer_wait_ready(adapter);
568 if (!status) {
569 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
570 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
571 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
572 if (err && reset_needed) {
573 iowrite32(SLI_PORT_CONTROL_IP_MASK,
574 adapter->db + SLIPORT_CONTROL_OFFSET);
575
576 /* check adapter has corrected the error */
577 status = lancer_wait_ready(adapter);
578 sliport_status = ioread32(adapter->db +
579 SLIPORT_STATUS_OFFSET);
580 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
581 SLIPORT_STATUS_RN_MASK);
582 if (status || sliport_status)
583 status = -1;
584 } else if (err || reset_needed) {
585 status = -1;
586 }
587 }
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000588 /* Stop error recovery if error is not recoverable.
589 * No resource error is temporary errors and will go away
590 * when PF provisions resources.
591 */
592 resource_error = lancer_provisioning_error(adapter);
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000593 if (resource_error)
594 status = -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000595
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000596 return status;
597}
598
599int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700600{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000601 u16 stage;
602 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000603 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700604
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000605 if (lancer_chip(adapter)) {
606 status = lancer_wait_ready(adapter);
607 return status;
608 }
609
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000610 do {
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000611 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000612 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000613 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000614
615 dev_info(dev, "Waiting for POST, %ds elapsed\n",
616 timeout);
617 if (msleep_interruptible(2000)) {
618 dev_err(dev, "Waiting for POST aborted\n");
619 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000620 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000621 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000622 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700623
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000624 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000625 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700626}
627
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700628
629static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
630{
631 return &wrb->payload.sgl[0];
632}
633
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700634
635/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000636/* mem will be NULL for embedded commands */
637static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
638 u8 subsystem, u8 opcode, int cmd_len,
639 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700640{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000641 struct be_sge *sge;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000642 unsigned long addr = (unsigned long)req_hdr;
643 u64 req_addr = addr;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000644
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700645 req_hdr->opcode = opcode;
646 req_hdr->subsystem = subsystem;
647 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000648 req_hdr->version = 0;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000649
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000650 wrb->tag0 = req_addr & 0xFFFFFFFF;
651 wrb->tag1 = upper_32_bits(req_addr);
652
Somnath Kotur106df1e2011-10-27 07:12:13 +0000653 wrb->payload_length = cmd_len;
654 if (mem) {
655 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
656 MCC_WRB_SGE_CNT_SHIFT;
657 sge = nonembedded_sgl(wrb);
658 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
659 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
660 sge->len = cpu_to_le32(mem->size);
661 } else
662 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
663 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700664}
665
666static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
667 struct be_dma_mem *mem)
668{
669 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
670 u64 dma = (u64)mem->dma;
671
672 for (i = 0; i < buf_pages; i++) {
673 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
674 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
675 dma += PAGE_SIZE_4K;
676 }
677}
678
679/* Converts interrupt delay in microseconds to multiplier value */
680static u32 eq_delay_to_mult(u32 usec_delay)
681{
682#define MAX_INTR_RATE 651042
683 const u32 round = 10;
684 u32 multiplier;
685
686 if (usec_delay == 0)
687 multiplier = 0;
688 else {
689 u32 interrupt_rate = 1000000 / usec_delay;
690 /* Max delay, corresponding to the lowest interrupt rate */
691 if (interrupt_rate == 0)
692 multiplier = 1023;
693 else {
694 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
695 multiplier /= interrupt_rate;
696 /* Round the multiplier to the closest value.*/
697 multiplier = (multiplier + round/2) / round;
698 multiplier = min(multiplier, (u32)1023);
699 }
700 }
701 return multiplier;
702}
703
Sathya Perlab31c50a2009-09-17 10:30:13 -0700704static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700705{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700706 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
707 struct be_mcc_wrb *wrb
708 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
709 memset(wrb, 0, sizeof(*wrb));
710 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700711}
712
Sathya Perlab31c50a2009-09-17 10:30:13 -0700713static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000714{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700715 struct be_queue_info *mccq = &adapter->mcc_obj.q;
716 struct be_mcc_wrb *wrb;
717
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000718 if (!mccq->created)
719 return NULL;
720
Vasundhara Volam4d277122013-04-21 23:28:15 +0000721 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000722 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000723
Sathya Perlab31c50a2009-09-17 10:30:13 -0700724 wrb = queue_head_node(mccq);
725 queue_head_inc(mccq);
726 atomic_inc(&mccq->used);
727 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000728 return wrb;
729}
730
Sathya Perla2243e2e2009-11-22 22:02:03 +0000731/* Tell fw we're about to start firing cmds by writing a
732 * special pattern across the wrb hdr; uses mbox
733 */
734int be_cmd_fw_init(struct be_adapter *adapter)
735{
736 u8 *wrb;
737 int status;
738
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000739 if (lancer_chip(adapter))
740 return 0;
741
Ivan Vecera29849612010-12-14 05:43:19 +0000742 if (mutex_lock_interruptible(&adapter->mbox_lock))
743 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000744
745 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000746 *wrb++ = 0xFF;
747 *wrb++ = 0x12;
748 *wrb++ = 0x34;
749 *wrb++ = 0xFF;
750 *wrb++ = 0xFF;
751 *wrb++ = 0x56;
752 *wrb++ = 0x78;
753 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000754
755 status = be_mbox_notify_wait(adapter);
756
Ivan Vecera29849612010-12-14 05:43:19 +0000757 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000758 return status;
759}
760
761/* Tell fw we're done with firing cmds by writing a
762 * special pattern across the wrb hdr; uses mbox
763 */
764int be_cmd_fw_clean(struct be_adapter *adapter)
765{
766 u8 *wrb;
767 int status;
768
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000769 if (lancer_chip(adapter))
770 return 0;
771
Ivan Vecera29849612010-12-14 05:43:19 +0000772 if (mutex_lock_interruptible(&adapter->mbox_lock))
773 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000774
775 wrb = (u8 *)wrb_from_mbox(adapter);
776 *wrb++ = 0xFF;
777 *wrb++ = 0xAA;
778 *wrb++ = 0xBB;
779 *wrb++ = 0xFF;
780 *wrb++ = 0xFF;
781 *wrb++ = 0xCC;
782 *wrb++ = 0xDD;
783 *wrb = 0xFF;
784
785 status = be_mbox_notify_wait(adapter);
786
Ivan Vecera29849612010-12-14 05:43:19 +0000787 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000788 return status;
789}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000790
Sathya Perla8788fdc2009-07-27 22:52:03 +0000791int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700792 struct be_queue_info *eq, int eq_delay)
793{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700794 struct be_mcc_wrb *wrb;
795 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700796 struct be_dma_mem *q_mem = &eq->dma_mem;
797 int status;
798
Ivan Vecera29849612010-12-14 05:43:19 +0000799 if (mutex_lock_interruptible(&adapter->mbox_lock))
800 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700801
802 wrb = wrb_from_mbox(adapter);
803 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700804
Somnath Kotur106df1e2011-10-27 07:12:13 +0000805 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
806 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700807
808 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
809
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700810 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
811 /* 4byte eqe*/
812 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
813 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
814 __ilog2_u32(eq->len/256));
815 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
816 eq_delay_to_mult(eq_delay));
817 be_dws_cpu_to_le(req->context, sizeof(req->context));
818
819 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
820
Sathya Perlab31c50a2009-09-17 10:30:13 -0700821 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700822 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700823 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700824 eq->id = le16_to_cpu(resp->eq_id);
825 eq->created = true;
826 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700827
Ivan Vecera29849612010-12-14 05:43:19 +0000828 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700829 return status;
830}
831
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000832/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000833int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000834 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700835{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700836 struct be_mcc_wrb *wrb;
837 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700838 int status;
839
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000840 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700841
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000842 wrb = wrb_from_mccq(adapter);
843 if (!wrb) {
844 status = -EBUSY;
845 goto err;
846 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700847 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700848
Somnath Kotur106df1e2011-10-27 07:12:13 +0000849 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
850 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000851 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700852 if (permanent) {
853 req->permanent = 1;
854 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700855 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000856 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700857 req->permanent = 0;
858 }
859
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000860 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700861 if (!status) {
862 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700863 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700864 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700865
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000866err:
867 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700868 return status;
869}
870
Sathya Perlab31c50a2009-09-17 10:30:13 -0700871/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000872int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000873 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700874{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700875 struct be_mcc_wrb *wrb;
876 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700877 int status;
878
Sathya Perlab31c50a2009-09-17 10:30:13 -0700879 spin_lock_bh(&adapter->mcc_lock);
880
881 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000882 if (!wrb) {
883 status = -EBUSY;
884 goto err;
885 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700886 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700887
Somnath Kotur106df1e2011-10-27 07:12:13 +0000888 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
889 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700890
Ajit Khapardef8617e02011-02-11 13:36:37 +0000891 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700892 req->if_id = cpu_to_le32(if_id);
893 memcpy(req->mac_address, mac_addr, ETH_ALEN);
894
Sathya Perlab31c50a2009-09-17 10:30:13 -0700895 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700896 if (!status) {
897 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
898 *pmac_id = le32_to_cpu(resp->pmac_id);
899 }
900
Sathya Perla713d03942009-11-22 22:02:45 +0000901err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700902 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +0000903
904 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
905 status = -EPERM;
906
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700907 return status;
908}
909
Sathya Perlab31c50a2009-09-17 10:30:13 -0700910/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +0000911int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700912{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700913 struct be_mcc_wrb *wrb;
914 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700915 int status;
916
Sathya Perla30128032011-11-10 19:17:57 +0000917 if (pmac_id == -1)
918 return 0;
919
Sathya Perlab31c50a2009-09-17 10:30:13 -0700920 spin_lock_bh(&adapter->mcc_lock);
921
922 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000923 if (!wrb) {
924 status = -EBUSY;
925 goto err;
926 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700927 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700928
Somnath Kotur106df1e2011-10-27 07:12:13 +0000929 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
930 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700931
Ajit Khapardef8617e02011-02-11 13:36:37 +0000932 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700933 req->if_id = cpu_to_le32(if_id);
934 req->pmac_id = cpu_to_le32(pmac_id);
935
Sathya Perlab31c50a2009-09-17 10:30:13 -0700936 status = be_mcc_notify_wait(adapter);
937
Sathya Perla713d03942009-11-22 22:02:45 +0000938err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700939 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700940 return status;
941}
942
Sathya Perlab31c50a2009-09-17 10:30:13 -0700943/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000944int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
945 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700946{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700947 struct be_mcc_wrb *wrb;
948 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700949 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700950 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700951 int status;
952
Ivan Vecera29849612010-12-14 05:43:19 +0000953 if (mutex_lock_interruptible(&adapter->mbox_lock))
954 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700955
956 wrb = wrb_from_mbox(adapter);
957 req = embedded_payload(wrb);
958 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700959
Somnath Kotur106df1e2011-10-27 07:12:13 +0000960 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
961 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700962
963 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +0000964
965 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000966 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
967 coalesce_wm);
968 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
969 ctxt, no_delay);
970 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
971 __ilog2_u32(cq->len/256));
972 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000973 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
974 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +0000975 } else {
976 req->hdr.version = 2;
977 req->page_size = 1; /* 1 for 4K */
978 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
979 no_delay);
980 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
981 __ilog2_u32(cq->len/256));
982 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
983 AMAP_SET_BITS(struct amap_cq_context_v2, eventable,
984 ctxt, 1);
985 AMAP_SET_BITS(struct amap_cq_context_v2, eqid,
986 ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000987 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700988
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700989 be_dws_cpu_to_le(ctxt, sizeof(req->context));
990
991 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
992
Sathya Perlab31c50a2009-09-17 10:30:13 -0700993 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700994 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700995 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700996 cq->id = le16_to_cpu(resp->cq_id);
997 cq->created = true;
998 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700999
Ivan Vecera29849612010-12-14 05:43:19 +00001000 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001001
1002 return status;
1003}
1004
1005static u32 be_encoded_q_len(int q_len)
1006{
1007 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
1008 if (len_encoded == 16)
1009 len_encoded = 0;
1010 return len_encoded;
1011}
1012
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001013int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +00001014 struct be_queue_info *mccq,
1015 struct be_queue_info *cq)
1016{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001017 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001018 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001019 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001020 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001021 int status;
1022
Ivan Vecera29849612010-12-14 05:43:19 +00001023 if (mutex_lock_interruptible(&adapter->mbox_lock))
1024 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001025
1026 wrb = wrb_from_mbox(adapter);
1027 req = embedded_payload(wrb);
1028 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001029
Somnath Kotur106df1e2011-10-27 07:12:13 +00001030 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1031 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001032
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001033 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001034 if (lancer_chip(adapter)) {
1035 req->hdr.version = 1;
1036 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001037
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001038 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
1039 be_encoded_q_len(mccq->len));
1040 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
1041 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
1042 ctxt, cq->id);
1043 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
1044 ctxt, 1);
1045
1046 } else {
1047 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1048 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1049 be_encoded_q_len(mccq->len));
1050 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1051 }
1052
Somnath Koturcc4ce022010-10-21 07:11:14 -07001053 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001054 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Ajit Khapardebc0c3402013-04-24 11:52:50 +00001055 req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001056 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1057
1058 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1059
Sathya Perlab31c50a2009-09-17 10:30:13 -07001060 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001061 if (!status) {
1062 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1063 mccq->id = le16_to_cpu(resp->id);
1064 mccq->created = true;
1065 }
Ivan Vecera29849612010-12-14 05:43:19 +00001066 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001067
1068 return status;
1069}
1070
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001071int be_cmd_mccq_org_create(struct be_adapter *adapter,
1072 struct be_queue_info *mccq,
1073 struct be_queue_info *cq)
1074{
1075 struct be_mcc_wrb *wrb;
1076 struct be_cmd_req_mcc_create *req;
1077 struct be_dma_mem *q_mem = &mccq->dma_mem;
1078 void *ctxt;
1079 int status;
1080
1081 if (mutex_lock_interruptible(&adapter->mbox_lock))
1082 return -1;
1083
1084 wrb = wrb_from_mbox(adapter);
1085 req = embedded_payload(wrb);
1086 ctxt = &req->context;
1087
Somnath Kotur106df1e2011-10-27 07:12:13 +00001088 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1089 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001090
1091 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1092
1093 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1094 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1095 be_encoded_q_len(mccq->len));
1096 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1097
1098 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1099
1100 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1101
1102 status = be_mbox_notify_wait(adapter);
1103 if (!status) {
1104 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1105 mccq->id = le16_to_cpu(resp->id);
1106 mccq->created = true;
1107 }
1108
1109 mutex_unlock(&adapter->mbox_lock);
1110 return status;
1111}
1112
1113int be_cmd_mccq_create(struct be_adapter *adapter,
1114 struct be_queue_info *mccq,
1115 struct be_queue_info *cq)
1116{
1117 int status;
1118
1119 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
1120 if (status && !lancer_chip(adapter)) {
1121 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1122 "or newer to avoid conflicting priorities between NIC "
1123 "and FCoE traffic");
1124 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1125 }
1126 return status;
1127}
1128
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001129int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001130{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001131 struct be_mcc_wrb *wrb;
1132 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001133 struct be_queue_info *txq = &txo->q;
1134 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001135 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001136 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001137
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001138 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001139
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001140 wrb = wrb_from_mccq(adapter);
1141 if (!wrb) {
1142 status = -EBUSY;
1143 goto err;
1144 }
1145
Sathya Perlab31c50a2009-09-17 10:30:13 -07001146 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001147
Somnath Kotur106df1e2011-10-27 07:12:13 +00001148 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1149 OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001150
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001151 if (lancer_chip(adapter)) {
1152 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001153 req->if_id = cpu_to_le16(adapter->if_handle);
1154 } else if (BEx_chip(adapter)) {
1155 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1156 req->hdr.version = 2;
1157 } else { /* For SH */
1158 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001159 }
1160
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001161 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1162 req->ulp_num = BE_ULP1_NUM;
1163 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001164 req->cq_id = cpu_to_le16(cq->id);
1165 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001166 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1167
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001168 ver = req->hdr.version;
1169
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001170 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001171 if (!status) {
1172 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
1173 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001174 if (ver == 2)
1175 txo->db_offset = le32_to_cpu(resp->db_offset);
1176 else
1177 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001178 txq->created = true;
1179 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001180
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001181err:
1182 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001183
1184 return status;
1185}
1186
Sathya Perla482c9e72011-06-29 23:33:17 +00001187/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001188int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001189 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001190 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001191{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001192 struct be_mcc_wrb *wrb;
1193 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001194 struct be_dma_mem *q_mem = &rxq->dma_mem;
1195 int status;
1196
Sathya Perla482c9e72011-06-29 23:33:17 +00001197 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001198
Sathya Perla482c9e72011-06-29 23:33:17 +00001199 wrb = wrb_from_mccq(adapter);
1200 if (!wrb) {
1201 status = -EBUSY;
1202 goto err;
1203 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001204 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001205
Somnath Kotur106df1e2011-10-27 07:12:13 +00001206 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1207 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001208
1209 req->cq_id = cpu_to_le16(cq_id);
1210 req->frag_size = fls(frag_size) - 1;
1211 req->num_pages = 2;
1212 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1213 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001214 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001215 req->rss_queue = cpu_to_le32(rss);
1216
Sathya Perla482c9e72011-06-29 23:33:17 +00001217 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001218 if (!status) {
1219 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1220 rxq->id = le16_to_cpu(resp->id);
1221 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001222 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001223 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001224
Sathya Perla482c9e72011-06-29 23:33:17 +00001225err:
1226 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001227 return status;
1228}
1229
Sathya Perlab31c50a2009-09-17 10:30:13 -07001230/* Generic destroyer function for all types of queues
1231 * Uses Mbox
1232 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001233int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001234 int queue_type)
1235{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001236 struct be_mcc_wrb *wrb;
1237 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001238 u8 subsys = 0, opcode = 0;
1239 int status;
1240
Ivan Vecera29849612010-12-14 05:43:19 +00001241 if (mutex_lock_interruptible(&adapter->mbox_lock))
1242 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001243
Sathya Perlab31c50a2009-09-17 10:30:13 -07001244 wrb = wrb_from_mbox(adapter);
1245 req = embedded_payload(wrb);
1246
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001247 switch (queue_type) {
1248 case QTYPE_EQ:
1249 subsys = CMD_SUBSYSTEM_COMMON;
1250 opcode = OPCODE_COMMON_EQ_DESTROY;
1251 break;
1252 case QTYPE_CQ:
1253 subsys = CMD_SUBSYSTEM_COMMON;
1254 opcode = OPCODE_COMMON_CQ_DESTROY;
1255 break;
1256 case QTYPE_TXQ:
1257 subsys = CMD_SUBSYSTEM_ETH;
1258 opcode = OPCODE_ETH_TX_DESTROY;
1259 break;
1260 case QTYPE_RXQ:
1261 subsys = CMD_SUBSYSTEM_ETH;
1262 opcode = OPCODE_ETH_RX_DESTROY;
1263 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001264 case QTYPE_MCCQ:
1265 subsys = CMD_SUBSYSTEM_COMMON;
1266 opcode = OPCODE_COMMON_MCC_DESTROY;
1267 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001268 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001269 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001270 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001271
Somnath Kotur106df1e2011-10-27 07:12:13 +00001272 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1273 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001274 req->id = cpu_to_le16(q->id);
1275
Sathya Perlab31c50a2009-09-17 10:30:13 -07001276 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001277 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001278
Ivan Vecera29849612010-12-14 05:43:19 +00001279 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001280 return status;
1281}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001282
Sathya Perla482c9e72011-06-29 23:33:17 +00001283/* Uses MCC */
1284int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1285{
1286 struct be_mcc_wrb *wrb;
1287 struct be_cmd_req_q_destroy *req;
1288 int status;
1289
1290 spin_lock_bh(&adapter->mcc_lock);
1291
1292 wrb = wrb_from_mccq(adapter);
1293 if (!wrb) {
1294 status = -EBUSY;
1295 goto err;
1296 }
1297 req = embedded_payload(wrb);
1298
Somnath Kotur106df1e2011-10-27 07:12:13 +00001299 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1300 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001301 req->id = cpu_to_le16(q->id);
1302
1303 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001304 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001305
1306err:
1307 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001308 return status;
1309}
1310
Sathya Perlab31c50a2009-09-17 10:30:13 -07001311/* Create an rx filtering policy configuration on an i/f
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001312 * Uses MCCQ
Sathya Perlab31c50a2009-09-17 10:30:13 -07001313 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001314int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001315 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001316{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001317 struct be_mcc_wrb *wrb;
1318 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001319 int status;
1320
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001321 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001322
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001323 wrb = wrb_from_mccq(adapter);
1324 if (!wrb) {
1325 status = -EBUSY;
1326 goto err;
1327 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001328 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001329
Somnath Kotur106df1e2011-10-27 07:12:13 +00001330 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1331 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001332 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001333 req->capability_flags = cpu_to_le32(cap_flags);
1334 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001335
1336 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001337
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001338 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001339 if (!status) {
1340 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
1341 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301342
1343 /* Hack to retrieve VF's pmac-id on BE3 */
1344 if (BE3_chip(adapter) && !be_physfn(adapter))
1345 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001346 }
1347
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001348err:
1349 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001350 return status;
1351}
1352
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001353/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001354int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001355{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001356 struct be_mcc_wrb *wrb;
1357 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001358 int status;
1359
Sathya Perla30128032011-11-10 19:17:57 +00001360 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001361 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001362
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001363 spin_lock_bh(&adapter->mcc_lock);
1364
1365 wrb = wrb_from_mccq(adapter);
1366 if (!wrb) {
1367 status = -EBUSY;
1368 goto err;
1369 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001370 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001371
Somnath Kotur106df1e2011-10-27 07:12:13 +00001372 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1373 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001374 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001375 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001376
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001377 status = be_mcc_notify_wait(adapter);
1378err:
1379 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001380 return status;
1381}
1382
1383/* Get stats is a non embedded command: the request is not embedded inside
1384 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001385 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001386 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001387int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001388{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001389 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001390 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001391 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001392
Sathya Perlab31c50a2009-09-17 10:30:13 -07001393 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001394
Sathya Perlab31c50a2009-09-17 10:30:13 -07001395 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001396 if (!wrb) {
1397 status = -EBUSY;
1398 goto err;
1399 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001400 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001401
Somnath Kotur106df1e2011-10-27 07:12:13 +00001402 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1403 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001404
Sathya Perlaca34fe32012-11-06 17:48:56 +00001405 /* version 1 of the cmd is not supported only by BE2 */
1406 if (!BE2_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001407 hdr->version = 1;
1408
Sathya Perlab31c50a2009-09-17 10:30:13 -07001409 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001410 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001411
Sathya Perla713d03942009-11-22 22:02:45 +00001412err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001413 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001414 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001415}
1416
Selvin Xavier005d5692011-05-16 07:36:35 +00001417/* Lancer Stats */
1418int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1419 struct be_dma_mem *nonemb_cmd)
1420{
1421
1422 struct be_mcc_wrb *wrb;
1423 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001424 int status = 0;
1425
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001426 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1427 CMD_SUBSYSTEM_ETH))
1428 return -EPERM;
1429
Selvin Xavier005d5692011-05-16 07:36:35 +00001430 spin_lock_bh(&adapter->mcc_lock);
1431
1432 wrb = wrb_from_mccq(adapter);
1433 if (!wrb) {
1434 status = -EBUSY;
1435 goto err;
1436 }
1437 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001438
Somnath Kotur106df1e2011-10-27 07:12:13 +00001439 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1440 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1441 nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001442
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001443 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001444 req->cmd_params.params.reset_stats = 0;
1445
Selvin Xavier005d5692011-05-16 07:36:35 +00001446 be_mcc_notify(adapter);
1447 adapter->stats_cmd_sent = true;
1448
1449err:
1450 spin_unlock_bh(&adapter->mcc_lock);
1451 return status;
1452}
1453
Sathya Perla323ff712012-09-28 04:39:43 +00001454static int be_mac_to_link_speed(int mac_speed)
1455{
1456 switch (mac_speed) {
1457 case PHY_LINK_SPEED_ZERO:
1458 return 0;
1459 case PHY_LINK_SPEED_10MBPS:
1460 return 10;
1461 case PHY_LINK_SPEED_100MBPS:
1462 return 100;
1463 case PHY_LINK_SPEED_1GBPS:
1464 return 1000;
1465 case PHY_LINK_SPEED_10GBPS:
1466 return 10000;
1467 }
1468 return 0;
1469}
1470
1471/* Uses synchronous mcc
1472 * Returns link_speed in Mbps
1473 */
1474int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1475 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001476{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001477 struct be_mcc_wrb *wrb;
1478 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001479 int status;
1480
Sathya Perlab31c50a2009-09-17 10:30:13 -07001481 spin_lock_bh(&adapter->mcc_lock);
1482
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001483 if (link_status)
1484 *link_status = LINK_DOWN;
1485
Sathya Perlab31c50a2009-09-17 10:30:13 -07001486 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001487 if (!wrb) {
1488 status = -EBUSY;
1489 goto err;
1490 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001491 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001492
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001493 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1494 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
1495
Sathya Perlaca34fe32012-11-06 17:48:56 +00001496 /* version 1 of the cmd is not supported only by BE2 */
1497 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001498 req->hdr.version = 1;
1499
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001500 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001501
Sathya Perlab31c50a2009-09-17 10:30:13 -07001502 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001503 if (!status) {
1504 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sathya Perla323ff712012-09-28 04:39:43 +00001505 if (link_speed) {
1506 *link_speed = resp->link_speed ?
1507 le16_to_cpu(resp->link_speed) * 10 :
1508 be_mac_to_link_speed(resp->mac_speed);
1509
1510 if (!resp->logical_link_status)
1511 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001512 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001513 if (link_status)
1514 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001515 }
1516
Sathya Perla713d03942009-11-22 22:02:45 +00001517err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001518 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001519 return status;
1520}
1521
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001522/* Uses synchronous mcc */
1523int be_cmd_get_die_temperature(struct be_adapter *adapter)
1524{
1525 struct be_mcc_wrb *wrb;
1526 struct be_cmd_req_get_cntl_addnl_attribs *req;
1527 int status;
1528
1529 spin_lock_bh(&adapter->mcc_lock);
1530
1531 wrb = wrb_from_mccq(adapter);
1532 if (!wrb) {
1533 status = -EBUSY;
1534 goto err;
1535 }
1536 req = embedded_payload(wrb);
1537
Somnath Kotur106df1e2011-10-27 07:12:13 +00001538 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1539 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1540 wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001541
Somnath Kotur3de09452011-09-30 07:25:05 +00001542 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001543
1544err:
1545 spin_unlock_bh(&adapter->mcc_lock);
1546 return status;
1547}
1548
Somnath Kotur311fddc2011-03-16 21:22:43 +00001549/* Uses synchronous mcc */
1550int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1551{
1552 struct be_mcc_wrb *wrb;
1553 struct be_cmd_req_get_fat *req;
1554 int status;
1555
1556 spin_lock_bh(&adapter->mcc_lock);
1557
1558 wrb = wrb_from_mccq(adapter);
1559 if (!wrb) {
1560 status = -EBUSY;
1561 goto err;
1562 }
1563 req = embedded_payload(wrb);
1564
Somnath Kotur106df1e2011-10-27 07:12:13 +00001565 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1566 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001567 req->fat_operation = cpu_to_le32(QUERY_FAT);
1568 status = be_mcc_notify_wait(adapter);
1569 if (!status) {
1570 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1571 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001572 *log_size = le32_to_cpu(resp->log_size) -
1573 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001574 }
1575err:
1576 spin_unlock_bh(&adapter->mcc_lock);
1577 return status;
1578}
1579
1580void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1581{
1582 struct be_dma_mem get_fat_cmd;
1583 struct be_mcc_wrb *wrb;
1584 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001585 u32 offset = 0, total_size, buf_size,
1586 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001587 int status;
1588
1589 if (buf_len == 0)
1590 return;
1591
1592 total_size = buf_len;
1593
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001594 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1595 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1596 get_fat_cmd.size,
1597 &get_fat_cmd.dma);
1598 if (!get_fat_cmd.va) {
1599 status = -ENOMEM;
1600 dev_err(&adapter->pdev->dev,
1601 "Memory allocation failure while retrieving FAT data\n");
1602 return;
1603 }
1604
Somnath Kotur311fddc2011-03-16 21:22:43 +00001605 spin_lock_bh(&adapter->mcc_lock);
1606
Somnath Kotur311fddc2011-03-16 21:22:43 +00001607 while (total_size) {
1608 buf_size = min(total_size, (u32)60*1024);
1609 total_size -= buf_size;
1610
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001611 wrb = wrb_from_mccq(adapter);
1612 if (!wrb) {
1613 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001614 goto err;
1615 }
1616 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001617
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001618 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001619 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1620 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1621 &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001622
1623 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1624 req->read_log_offset = cpu_to_le32(log_offset);
1625 req->read_log_length = cpu_to_le32(buf_size);
1626 req->data_buffer_size = cpu_to_le32(buf_size);
1627
1628 status = be_mcc_notify_wait(adapter);
1629 if (!status) {
1630 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1631 memcpy(buf + offset,
1632 resp->data_buffer,
Somnath Kotur92aa9212011-09-30 07:24:00 +00001633 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001634 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001635 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001636 goto err;
1637 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001638 offset += buf_size;
1639 log_offset += buf_size;
1640 }
1641err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001642 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1643 get_fat_cmd.va,
1644 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001645 spin_unlock_bh(&adapter->mcc_lock);
1646}
1647
Sathya Perla04b71172011-09-27 13:30:27 -04001648/* Uses synchronous mcc */
1649int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1650 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001651{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001652 struct be_mcc_wrb *wrb;
1653 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001654 int status;
1655
Sathya Perla04b71172011-09-27 13:30:27 -04001656 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001657
Sathya Perla04b71172011-09-27 13:30:27 -04001658 wrb = wrb_from_mccq(adapter);
1659 if (!wrb) {
1660 status = -EBUSY;
1661 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001662 }
1663
Sathya Perla04b71172011-09-27 13:30:27 -04001664 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001665
Somnath Kotur106df1e2011-10-27 07:12:13 +00001666 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1667 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001668 status = be_mcc_notify_wait(adapter);
1669 if (!status) {
1670 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1671 strcpy(fw_ver, resp->firmware_version_string);
1672 if (fw_on_flash)
1673 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1674 }
1675err:
1676 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001677 return status;
1678}
1679
Sathya Perlab31c50a2009-09-17 10:30:13 -07001680/* set the EQ delay interval of an EQ to specified value
1681 * Uses async mcc
1682 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001683int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001684{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001685 struct be_mcc_wrb *wrb;
1686 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001687 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001688
Sathya Perlab31c50a2009-09-17 10:30:13 -07001689 spin_lock_bh(&adapter->mcc_lock);
1690
1691 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001692 if (!wrb) {
1693 status = -EBUSY;
1694 goto err;
1695 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001696 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001697
Somnath Kotur106df1e2011-10-27 07:12:13 +00001698 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1699 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001700
1701 req->num_eq = cpu_to_le32(1);
1702 req->delay[0].eq_id = cpu_to_le32(eq_id);
1703 req->delay[0].phase = 0;
1704 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1705
Sathya Perlab31c50a2009-09-17 10:30:13 -07001706 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001707
Sathya Perla713d03942009-11-22 22:02:45 +00001708err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001709 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001710 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001711}
1712
Sathya Perlab31c50a2009-09-17 10:30:13 -07001713/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001714int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001715 u32 num, bool untagged, bool promiscuous)
1716{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001717 struct be_mcc_wrb *wrb;
1718 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001719 int status;
1720
Sathya Perlab31c50a2009-09-17 10:30:13 -07001721 spin_lock_bh(&adapter->mcc_lock);
1722
1723 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001724 if (!wrb) {
1725 status = -EBUSY;
1726 goto err;
1727 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001728 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001729
Somnath Kotur106df1e2011-10-27 07:12:13 +00001730 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1731 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001732
1733 req->interface_id = if_id;
1734 req->promiscuous = promiscuous;
1735 req->untagged = untagged;
1736 req->num_vlan = num;
1737 if (!promiscuous) {
1738 memcpy(req->normal_vlan, vtag_array,
1739 req->num_vlan * sizeof(vtag_array[0]));
1740 }
1741
Sathya Perlab31c50a2009-09-17 10:30:13 -07001742 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001743
Sathya Perla713d03942009-11-22 22:02:45 +00001744err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001745 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001746 return status;
1747}
1748
Sathya Perla5b8821b2011-08-02 19:57:44 +00001749int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001750{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001751 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001752 struct be_dma_mem *mem = &adapter->rx_filter;
1753 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001754 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001755
Sathya Perla8788fdc2009-07-27 22:52:03 +00001756 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001757
Sathya Perlab31c50a2009-09-17 10:30:13 -07001758 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001759 if (!wrb) {
1760 status = -EBUSY;
1761 goto err;
1762 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001763 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001764 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1765 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1766 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001767
Sathya Perla5b8821b2011-08-02 19:57:44 +00001768 req->if_id = cpu_to_le32(adapter->if_handle);
1769 if (flags & IFF_PROMISC) {
1770 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Ajit Khapardec5dae582013-05-01 09:38:24 +00001771 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1772 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001773 if (value == ON)
1774 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Ajit Khapardec5dae582013-05-01 09:38:24 +00001775 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1776 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001777 } else if (flags & IFF_ALLMULTI) {
1778 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001779 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001780 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001781 struct netdev_hw_addr *ha;
1782 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001783
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001784 req->if_flags_mask = req->if_flags =
1785 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001786
1787 /* Reset mcast promisc mode if already set by setting mask
1788 * and not setting flags field
1789 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001790 req->if_flags_mask |=
1791 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
1792 adapter->if_cap_flags);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001793
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001794 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001795 netdev_for_each_mc_addr(ha, adapter->netdev)
1796 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1797 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001798
Sathya Perla0d1d5872011-08-03 05:19:27 -07001799 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001800err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001801 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001802 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001803}
1804
Sathya Perlab31c50a2009-09-17 10:30:13 -07001805/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001806int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001807{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001808 struct be_mcc_wrb *wrb;
1809 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001810 int status;
1811
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001812 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1813 CMD_SUBSYSTEM_COMMON))
1814 return -EPERM;
1815
Sathya Perlab31c50a2009-09-17 10:30:13 -07001816 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001817
Sathya Perlab31c50a2009-09-17 10:30:13 -07001818 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001819 if (!wrb) {
1820 status = -EBUSY;
1821 goto err;
1822 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001823 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001824
Somnath Kotur106df1e2011-10-27 07:12:13 +00001825 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1826 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001827
1828 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1829 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1830
Sathya Perlab31c50a2009-09-17 10:30:13 -07001831 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001832
Sathya Perla713d03942009-11-22 22:02:45 +00001833err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001834 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001835 return status;
1836}
1837
Sathya Perlab31c50a2009-09-17 10:30:13 -07001838/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001839int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001840{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001841 struct be_mcc_wrb *wrb;
1842 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001843 int status;
1844
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001845 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
1846 CMD_SUBSYSTEM_COMMON))
1847 return -EPERM;
1848
Sathya Perlab31c50a2009-09-17 10:30:13 -07001849 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001850
Sathya Perlab31c50a2009-09-17 10:30:13 -07001851 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001852 if (!wrb) {
1853 status = -EBUSY;
1854 goto err;
1855 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001856 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001857
Somnath Kotur106df1e2011-10-27 07:12:13 +00001858 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1859 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001860
Sathya Perlab31c50a2009-09-17 10:30:13 -07001861 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001862 if (!status) {
1863 struct be_cmd_resp_get_flow_control *resp =
1864 embedded_payload(wrb);
1865 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1866 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1867 }
1868
Sathya Perla713d03942009-11-22 22:02:45 +00001869err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001870 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001871 return status;
1872}
1873
Sathya Perlab31c50a2009-09-17 10:30:13 -07001874/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001875int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001876 u32 *mode, u32 *caps, u16 *asic_rev)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001877{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001878 struct be_mcc_wrb *wrb;
1879 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001880 int status;
1881
Ivan Vecera29849612010-12-14 05:43:19 +00001882 if (mutex_lock_interruptible(&adapter->mbox_lock))
1883 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001884
Sathya Perlab31c50a2009-09-17 10:30:13 -07001885 wrb = wrb_from_mbox(adapter);
1886 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001887
Somnath Kotur106df1e2011-10-27 07:12:13 +00001888 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1889 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001890
Sathya Perlab31c50a2009-09-17 10:30:13 -07001891 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001892 if (!status) {
1893 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1894 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001895 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001896 *caps = le32_to_cpu(resp->function_caps);
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001897 *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001898 }
1899
Ivan Vecera29849612010-12-14 05:43:19 +00001900 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001901 return status;
1902}
sarveshwarb14074ea2009-08-05 13:05:24 -07001903
Sathya Perlab31c50a2009-09-17 10:30:13 -07001904/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001905int be_cmd_reset_function(struct be_adapter *adapter)
1906{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001907 struct be_mcc_wrb *wrb;
1908 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001909 int status;
1910
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001911 if (lancer_chip(adapter)) {
1912 status = lancer_wait_ready(adapter);
1913 if (!status) {
1914 iowrite32(SLI_PORT_CONTROL_IP_MASK,
1915 adapter->db + SLIPORT_CONTROL_OFFSET);
1916 status = lancer_test_and_set_rdy_state(adapter);
1917 }
1918 if (status) {
1919 dev_err(&adapter->pdev->dev,
1920 "Adapter in non recoverable error\n");
1921 }
1922 return status;
1923 }
1924
Ivan Vecera29849612010-12-14 05:43:19 +00001925 if (mutex_lock_interruptible(&adapter->mbox_lock))
1926 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001927
Sathya Perlab31c50a2009-09-17 10:30:13 -07001928 wrb = wrb_from_mbox(adapter);
1929 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001930
Somnath Kotur106df1e2011-10-27 07:12:13 +00001931 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1932 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07001933
Sathya Perlab31c50a2009-09-17 10:30:13 -07001934 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001935
Ivan Vecera29849612010-12-14 05:43:19 +00001936 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001937 return status;
1938}
Ajit Khaparde84517482009-09-04 03:12:16 +00001939
Suresh Reddy594ad542013-04-25 23:03:20 +00001940int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
1941 u32 rss_hash_opts, u16 table_size)
Sathya Perla3abcded2010-10-03 22:12:27 -07001942{
1943 struct be_mcc_wrb *wrb;
1944 struct be_cmd_req_rss_config *req;
Padmanabh Ratnakar65f85842011-11-25 05:48:38 +00001945 u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
1946 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
1947 0x3ea83c02, 0x4a110304};
Sathya Perla3abcded2010-10-03 22:12:27 -07001948 int status;
1949
Ivan Vecera29849612010-12-14 05:43:19 +00001950 if (mutex_lock_interruptible(&adapter->mbox_lock))
1951 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001952
1953 wrb = wrb_from_mbox(adapter);
1954 req = embedded_payload(wrb);
1955
Somnath Kotur106df1e2011-10-27 07:12:13 +00001956 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1957 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07001958
1959 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00001960 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07001961 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00001962
1963 if (lancer_chip(adapter) || skyhawk_chip(adapter))
1964 req->hdr.version = 1;
1965
Sathya Perla3abcded2010-10-03 22:12:27 -07001966 memcpy(req->cpu_table, rsstable, table_size);
1967 memcpy(req->hash, myhash, sizeof(myhash));
1968 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1969
1970 status = be_mbox_notify_wait(adapter);
1971
Ivan Vecera29849612010-12-14 05:43:19 +00001972 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07001973 return status;
1974}
1975
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001976/* Uses sync mcc */
1977int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1978 u8 bcn, u8 sts, u8 state)
1979{
1980 struct be_mcc_wrb *wrb;
1981 struct be_cmd_req_enable_disable_beacon *req;
1982 int status;
1983
1984 spin_lock_bh(&adapter->mcc_lock);
1985
1986 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001987 if (!wrb) {
1988 status = -EBUSY;
1989 goto err;
1990 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001991 req = embedded_payload(wrb);
1992
Somnath Kotur106df1e2011-10-27 07:12:13 +00001993 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1994 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001995
1996 req->port_num = port_num;
1997 req->beacon_state = state;
1998 req->beacon_duration = bcn;
1999 req->status_duration = sts;
2000
2001 status = be_mcc_notify_wait(adapter);
2002
Sathya Perla713d03942009-11-22 22:02:45 +00002003err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002004 spin_unlock_bh(&adapter->mcc_lock);
2005 return status;
2006}
2007
2008/* Uses sync mcc */
2009int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2010{
2011 struct be_mcc_wrb *wrb;
2012 struct be_cmd_req_get_beacon_state *req;
2013 int status;
2014
2015 spin_lock_bh(&adapter->mcc_lock);
2016
2017 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002018 if (!wrb) {
2019 status = -EBUSY;
2020 goto err;
2021 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002022 req = embedded_payload(wrb);
2023
Somnath Kotur106df1e2011-10-27 07:12:13 +00002024 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2025 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002026
2027 req->port_num = port_num;
2028
2029 status = be_mcc_notify_wait(adapter);
2030 if (!status) {
2031 struct be_cmd_resp_get_beacon_state *resp =
2032 embedded_payload(wrb);
2033 *state = resp->beacon_state;
2034 }
2035
Sathya Perla713d03942009-11-22 22:02:45 +00002036err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002037 spin_unlock_bh(&adapter->mcc_lock);
2038 return status;
2039}
2040
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002041int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002042 u32 data_size, u32 data_offset,
2043 const char *obj_name, u32 *data_written,
2044 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002045{
2046 struct be_mcc_wrb *wrb;
2047 struct lancer_cmd_req_write_object *req;
2048 struct lancer_cmd_resp_write_object *resp;
2049 void *ctxt = NULL;
2050 int status;
2051
2052 spin_lock_bh(&adapter->mcc_lock);
2053 adapter->flash_status = 0;
2054
2055 wrb = wrb_from_mccq(adapter);
2056 if (!wrb) {
2057 status = -EBUSY;
2058 goto err_unlock;
2059 }
2060
2061 req = embedded_payload(wrb);
2062
Somnath Kotur106df1e2011-10-27 07:12:13 +00002063 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002064 OPCODE_COMMON_WRITE_OBJECT,
Somnath Kotur106df1e2011-10-27 07:12:13 +00002065 sizeof(struct lancer_cmd_req_write_object), wrb,
2066 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002067
2068 ctxt = &req->context;
2069 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2070 write_length, ctxt, data_size);
2071
2072 if (data_size == 0)
2073 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2074 eof, ctxt, 1);
2075 else
2076 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2077 eof, ctxt, 0);
2078
2079 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2080 req->write_offset = cpu_to_le32(data_offset);
2081 strcpy(req->object_name, obj_name);
2082 req->descriptor_count = cpu_to_le32(1);
2083 req->buf_len = cpu_to_le32(data_size);
2084 req->addr_low = cpu_to_le32((cmd->dma +
2085 sizeof(struct lancer_cmd_req_write_object))
2086 & 0xFFFFFFFF);
2087 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2088 sizeof(struct lancer_cmd_req_write_object)));
2089
2090 be_mcc_notify(adapter);
2091 spin_unlock_bh(&adapter->mcc_lock);
2092
2093 if (!wait_for_completion_timeout(&adapter->flash_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002094 msecs_to_jiffies(60000)))
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002095 status = -1;
2096 else
2097 status = adapter->flash_status;
2098
2099 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002100 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002101 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002102 *change_status = resp->change_status;
2103 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002104 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002105 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002106
2107 return status;
2108
2109err_unlock:
2110 spin_unlock_bh(&adapter->mcc_lock);
2111 return status;
2112}
2113
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002114int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2115 u32 data_size, u32 data_offset, const char *obj_name,
2116 u32 *data_read, u32 *eof, u8 *addn_status)
2117{
2118 struct be_mcc_wrb *wrb;
2119 struct lancer_cmd_req_read_object *req;
2120 struct lancer_cmd_resp_read_object *resp;
2121 int status;
2122
2123 spin_lock_bh(&adapter->mcc_lock);
2124
2125 wrb = wrb_from_mccq(adapter);
2126 if (!wrb) {
2127 status = -EBUSY;
2128 goto err_unlock;
2129 }
2130
2131 req = embedded_payload(wrb);
2132
2133 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2134 OPCODE_COMMON_READ_OBJECT,
2135 sizeof(struct lancer_cmd_req_read_object), wrb,
2136 NULL);
2137
2138 req->desired_read_len = cpu_to_le32(data_size);
2139 req->read_offset = cpu_to_le32(data_offset);
2140 strcpy(req->object_name, obj_name);
2141 req->descriptor_count = cpu_to_le32(1);
2142 req->buf_len = cpu_to_le32(data_size);
2143 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2144 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2145
2146 status = be_mcc_notify_wait(adapter);
2147
2148 resp = embedded_payload(wrb);
2149 if (!status) {
2150 *data_read = le32_to_cpu(resp->actual_read_len);
2151 *eof = le32_to_cpu(resp->eof);
2152 } else {
2153 *addn_status = resp->additional_status;
2154 }
2155
2156err_unlock:
2157 spin_unlock_bh(&adapter->mcc_lock);
2158 return status;
2159}
2160
Ajit Khaparde84517482009-09-04 03:12:16 +00002161int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2162 u32 flash_type, u32 flash_opcode, u32 buf_size)
2163{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002164 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002165 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002166 int status;
2167
Sathya Perlab31c50a2009-09-17 10:30:13 -07002168 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002169 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002170
2171 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002172 if (!wrb) {
2173 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002174 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002175 }
2176 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002177
Somnath Kotur106df1e2011-10-27 07:12:13 +00002178 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2179 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002180
2181 req->params.op_type = cpu_to_le32(flash_type);
2182 req->params.op_code = cpu_to_le32(flash_opcode);
2183 req->params.data_buf_size = cpu_to_le32(buf_size);
2184
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002185 be_mcc_notify(adapter);
2186 spin_unlock_bh(&adapter->mcc_lock);
2187
2188 if (!wait_for_completion_timeout(&adapter->flash_compl,
Sathya Perlae2edb7d2011-08-22 19:41:54 +00002189 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002190 status = -1;
2191 else
2192 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002193
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002194 return status;
2195
2196err_unlock:
2197 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002198 return status;
2199}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002200
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002201int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2202 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002203{
2204 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002205 struct be_cmd_read_flash_crc *req;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002206 int status;
2207
2208 spin_lock_bh(&adapter->mcc_lock);
2209
2210 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002211 if (!wrb) {
2212 status = -EBUSY;
2213 goto err;
2214 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002215 req = embedded_payload(wrb);
2216
Somnath Kotur106df1e2011-10-27 07:12:13 +00002217 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002218 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2219 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002220
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +00002221 req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002222 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002223 req->params.offset = cpu_to_le32(offset);
2224 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002225
2226 status = be_mcc_notify_wait(adapter);
2227 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002228 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002229
Sathya Perla713d03942009-11-22 22:02:45 +00002230err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002231 spin_unlock_bh(&adapter->mcc_lock);
2232 return status;
2233}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002234
Dan Carpenterc196b022010-05-26 04:47:39 +00002235int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002236 struct be_dma_mem *nonemb_cmd)
2237{
2238 struct be_mcc_wrb *wrb;
2239 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002240 int status;
2241
2242 spin_lock_bh(&adapter->mcc_lock);
2243
2244 wrb = wrb_from_mccq(adapter);
2245 if (!wrb) {
2246 status = -EBUSY;
2247 goto err;
2248 }
2249 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002250
Somnath Kotur106df1e2011-10-27 07:12:13 +00002251 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2252 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
2253 nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002254 memcpy(req->magic_mac, mac, ETH_ALEN);
2255
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002256 status = be_mcc_notify_wait(adapter);
2257
2258err:
2259 spin_unlock_bh(&adapter->mcc_lock);
2260 return status;
2261}
Suresh Rff33a6e2009-12-03 16:15:52 -08002262
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002263int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2264 u8 loopback_type, u8 enable)
2265{
2266 struct be_mcc_wrb *wrb;
2267 struct be_cmd_req_set_lmode *req;
2268 int status;
2269
2270 spin_lock_bh(&adapter->mcc_lock);
2271
2272 wrb = wrb_from_mccq(adapter);
2273 if (!wrb) {
2274 status = -EBUSY;
2275 goto err;
2276 }
2277
2278 req = embedded_payload(wrb);
2279
Somnath Kotur106df1e2011-10-27 07:12:13 +00002280 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2281 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
2282 NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002283
2284 req->src_port = port_num;
2285 req->dest_port = port_num;
2286 req->loopback_type = loopback_type;
2287 req->loopback_state = enable;
2288
2289 status = be_mcc_notify_wait(adapter);
2290err:
2291 spin_unlock_bh(&adapter->mcc_lock);
2292 return status;
2293}
2294
Suresh Rff33a6e2009-12-03 16:15:52 -08002295int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2296 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
2297{
2298 struct be_mcc_wrb *wrb;
2299 struct be_cmd_req_loopback_test *req;
2300 int status;
2301
2302 spin_lock_bh(&adapter->mcc_lock);
2303
2304 wrb = wrb_from_mccq(adapter);
2305 if (!wrb) {
2306 status = -EBUSY;
2307 goto err;
2308 }
2309
2310 req = embedded_payload(wrb);
2311
Somnath Kotur106df1e2011-10-27 07:12:13 +00002312 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2313 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
Sathya Perla3ffd0512010-06-01 00:19:33 -07002314 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08002315
2316 req->pattern = cpu_to_le64(pattern);
2317 req->src_port = cpu_to_le32(port_num);
2318 req->dest_port = cpu_to_le32(port_num);
2319 req->pkt_size = cpu_to_le32(pkt_size);
2320 req->num_pkts = cpu_to_le32(num_pkts);
2321 req->loopback_type = cpu_to_le32(loopback_type);
2322
2323 status = be_mcc_notify_wait(adapter);
2324 if (!status) {
2325 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
2326 status = le32_to_cpu(resp->status);
2327 }
2328
2329err:
2330 spin_unlock_bh(&adapter->mcc_lock);
2331 return status;
2332}
2333
2334int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2335 u32 byte_cnt, struct be_dma_mem *cmd)
2336{
2337 struct be_mcc_wrb *wrb;
2338 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002339 int status;
2340 int i, j = 0;
2341
2342 spin_lock_bh(&adapter->mcc_lock);
2343
2344 wrb = wrb_from_mccq(adapter);
2345 if (!wrb) {
2346 status = -EBUSY;
2347 goto err;
2348 }
2349 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002350 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2351 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002352
2353 req->pattern = cpu_to_le64(pattern);
2354 req->byte_count = cpu_to_le32(byte_cnt);
2355 for (i = 0; i < byte_cnt; i++) {
2356 req->snd_buff[i] = (u8)(pattern >> (j*8));
2357 j++;
2358 if (j > 7)
2359 j = 0;
2360 }
2361
2362 status = be_mcc_notify_wait(adapter);
2363
2364 if (!status) {
2365 struct be_cmd_resp_ddrdma_test *resp;
2366 resp = cmd->va;
2367 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2368 resp->snd_err) {
2369 status = -1;
2370 }
2371 }
2372
2373err:
2374 spin_unlock_bh(&adapter->mcc_lock);
2375 return status;
2376}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002377
Dan Carpenterc196b022010-05-26 04:47:39 +00002378int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002379 struct be_dma_mem *nonemb_cmd)
2380{
2381 struct be_mcc_wrb *wrb;
2382 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002383 int status;
2384
2385 spin_lock_bh(&adapter->mcc_lock);
2386
2387 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002388 if (!wrb) {
2389 status = -EBUSY;
2390 goto err;
2391 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002392 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002393
Somnath Kotur106df1e2011-10-27 07:12:13 +00002394 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2395 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2396 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002397
2398 status = be_mcc_notify_wait(adapter);
2399
Ajit Khapardee45ff012011-02-04 17:18:28 +00002400err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002401 spin_unlock_bh(&adapter->mcc_lock);
2402 return status;
2403}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002404
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002405int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002406{
2407 struct be_mcc_wrb *wrb;
2408 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002409 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002410 int status;
2411
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002412 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2413 CMD_SUBSYSTEM_COMMON))
2414 return -EPERM;
2415
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002416 spin_lock_bh(&adapter->mcc_lock);
2417
2418 wrb = wrb_from_mccq(adapter);
2419 if (!wrb) {
2420 status = -EBUSY;
2421 goto err;
2422 }
Sathya Perla306f1342011-08-02 19:57:45 +00002423 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2424 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2425 &cmd.dma);
2426 if (!cmd.va) {
2427 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2428 status = -ENOMEM;
2429 goto err;
2430 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002431
Sathya Perla306f1342011-08-02 19:57:45 +00002432 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002433
Somnath Kotur106df1e2011-10-27 07:12:13 +00002434 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2435 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2436 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002437
2438 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002439 if (!status) {
2440 struct be_phy_info *resp_phy_info =
2441 cmd.va + sizeof(struct be_cmd_req_hdr);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002442 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2443 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002444 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002445 adapter->phy.auto_speeds_supported =
2446 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2447 adapter->phy.fixed_speeds_supported =
2448 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2449 adapter->phy.misc_params =
2450 le32_to_cpu(resp_phy_info->misc_params);
Sathya Perla306f1342011-08-02 19:57:45 +00002451 }
2452 pci_free_consistent(adapter->pdev, cmd.size,
2453 cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002454err:
2455 spin_unlock_bh(&adapter->mcc_lock);
2456 return status;
2457}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002458
2459int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2460{
2461 struct be_mcc_wrb *wrb;
2462 struct be_cmd_req_set_qos *req;
2463 int status;
2464
2465 spin_lock_bh(&adapter->mcc_lock);
2466
2467 wrb = wrb_from_mccq(adapter);
2468 if (!wrb) {
2469 status = -EBUSY;
2470 goto err;
2471 }
2472
2473 req = embedded_payload(wrb);
2474
Somnath Kotur106df1e2011-10-27 07:12:13 +00002475 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2476 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002477
2478 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002479 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2480 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002481
2482 status = be_mcc_notify_wait(adapter);
2483
2484err:
2485 spin_unlock_bh(&adapter->mcc_lock);
2486 return status;
2487}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002488
2489int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2490{
2491 struct be_mcc_wrb *wrb;
2492 struct be_cmd_req_cntl_attribs *req;
2493 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002494 int status;
2495 int payload_len = max(sizeof(*req), sizeof(*resp));
2496 struct mgmt_controller_attrib *attribs;
2497 struct be_dma_mem attribs_cmd;
2498
Suresh Reddyd98ef502013-04-25 00:56:55 +00002499 if (mutex_lock_interruptible(&adapter->mbox_lock))
2500 return -1;
2501
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002502 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2503 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2504 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2505 &attribs_cmd.dma);
2506 if (!attribs_cmd.va) {
2507 dev_err(&adapter->pdev->dev,
2508 "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002509 status = -ENOMEM;
2510 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002511 }
2512
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002513 wrb = wrb_from_mbox(adapter);
2514 if (!wrb) {
2515 status = -EBUSY;
2516 goto err;
2517 }
2518 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002519
Somnath Kotur106df1e2011-10-27 07:12:13 +00002520 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2521 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2522 &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002523
2524 status = be_mbox_notify_wait(adapter);
2525 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002526 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002527 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2528 }
2529
2530err:
2531 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002532 if (attribs_cmd.va)
2533 pci_free_consistent(adapter->pdev, attribs_cmd.size,
2534 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002535 return status;
2536}
Sathya Perla2e588f82011-03-11 02:49:26 +00002537
2538/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002539int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002540{
2541 struct be_mcc_wrb *wrb;
2542 struct be_cmd_req_set_func_cap *req;
2543 int status;
2544
2545 if (mutex_lock_interruptible(&adapter->mbox_lock))
2546 return -1;
2547
2548 wrb = wrb_from_mbox(adapter);
2549 if (!wrb) {
2550 status = -EBUSY;
2551 goto err;
2552 }
2553
2554 req = embedded_payload(wrb);
2555
Somnath Kotur106df1e2011-10-27 07:12:13 +00002556 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2557 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002558
2559 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2560 CAPABILITY_BE3_NATIVE_ERX_API);
2561 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2562
2563 status = be_mbox_notify_wait(adapter);
2564 if (!status) {
2565 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2566 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2567 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002568 if (!adapter->be3_native)
2569 dev_warn(&adapter->pdev->dev,
2570 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002571 }
2572err:
2573 mutex_unlock(&adapter->mbox_lock);
2574 return status;
2575}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002576
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002577/* Get privilege(s) for a function */
2578int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2579 u32 domain)
2580{
2581 struct be_mcc_wrb *wrb;
2582 struct be_cmd_req_get_fn_privileges *req;
2583 int status;
2584
2585 spin_lock_bh(&adapter->mcc_lock);
2586
2587 wrb = wrb_from_mccq(adapter);
2588 if (!wrb) {
2589 status = -EBUSY;
2590 goto err;
2591 }
2592
2593 req = embedded_payload(wrb);
2594
2595 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2596 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2597 wrb, NULL);
2598
2599 req->hdr.domain = domain;
2600
2601 status = be_mcc_notify_wait(adapter);
2602 if (!status) {
2603 struct be_cmd_resp_get_fn_privileges *resp =
2604 embedded_payload(wrb);
2605 *privilege = le32_to_cpu(resp->privilege_mask);
2606 }
2607
2608err:
2609 spin_unlock_bh(&adapter->mcc_lock);
2610 return status;
2611}
2612
Sathya Perla04a06022013-07-23 15:25:00 +05302613/* Set privilege(s) for a function */
2614int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2615 u32 domain)
2616{
2617 struct be_mcc_wrb *wrb;
2618 struct be_cmd_req_set_fn_privileges *req;
2619 int status;
2620
2621 spin_lock_bh(&adapter->mcc_lock);
2622
2623 wrb = wrb_from_mccq(adapter);
2624 if (!wrb) {
2625 status = -EBUSY;
2626 goto err;
2627 }
2628
2629 req = embedded_payload(wrb);
2630 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2631 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
2632 wrb, NULL);
2633 req->hdr.domain = domain;
2634 if (lancer_chip(adapter))
2635 req->privileges_lancer = cpu_to_le32(privileges);
2636 else
2637 req->privileges = cpu_to_le32(privileges);
2638
2639 status = be_mcc_notify_wait(adapter);
2640err:
2641 spin_unlock_bh(&adapter->mcc_lock);
2642 return status;
2643}
2644
Sathya Perla5a712c12013-07-23 15:24:59 +05302645/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
2646 * pmac_id_valid: false => pmac_id or MAC address is requested.
2647 * If pmac_id is returned, pmac_id_valid is returned as true
2648 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002649int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Sathya Perla5a712c12013-07-23 15:24:59 +05302650 bool *pmac_id_valid, u32 *pmac_id, u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002651{
2652 struct be_mcc_wrb *wrb;
2653 struct be_cmd_req_get_mac_list *req;
2654 int status;
2655 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002656 struct be_dma_mem get_mac_list_cmd;
2657 int i;
2658
2659 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2660 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2661 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2662 get_mac_list_cmd.size,
2663 &get_mac_list_cmd.dma);
2664
2665 if (!get_mac_list_cmd.va) {
2666 dev_err(&adapter->pdev->dev,
2667 "Memory allocation failure during GET_MAC_LIST\n");
2668 return -ENOMEM;
2669 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002670
2671 spin_lock_bh(&adapter->mcc_lock);
2672
2673 wrb = wrb_from_mccq(adapter);
2674 if (!wrb) {
2675 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002676 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002677 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002678
2679 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002680
2681 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00002682 OPCODE_COMMON_GET_MAC_LIST,
2683 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002684 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002685 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05302686 if (*pmac_id_valid) {
2687 req->mac_id = cpu_to_le32(*pmac_id);
2688 req->iface_id = cpu_to_le16(adapter->if_handle);
2689 req->perm_override = 0;
2690 } else {
2691 req->perm_override = 1;
2692 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002693
2694 status = be_mcc_notify_wait(adapter);
2695 if (!status) {
2696 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002697 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05302698
2699 if (*pmac_id_valid) {
2700 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
2701 ETH_ALEN);
2702 goto out;
2703 }
2704
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002705 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
2706 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002707 * or one or more true or pseudo permanant mac addresses.
2708 * If an active mac_id is present, return first active mac_id
2709 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002710 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002711 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002712 struct get_list_macaddr *mac_entry;
2713 u16 mac_addr_size;
2714 u32 mac_id;
2715
2716 mac_entry = &resp->macaddr_list[i];
2717 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
2718 /* mac_id is a 32 bit value and mac_addr size
2719 * is 6 bytes
2720 */
2721 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05302722 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002723 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
2724 *pmac_id = le32_to_cpu(mac_id);
2725 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002726 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002727 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002728 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05302729 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002730 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
2731 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002732 }
2733
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002734out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002735 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002736 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
2737 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002738 return status;
2739}
2740
Sathya Perla5a712c12013-07-23 15:24:59 +05302741int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id, u8 *mac)
2742{
2743 int status;
2744 bool active = true;
2745
2746 /* When SH FW is ready, SH should use Lancer path too */
2747 if (lancer_chip(adapter)) {
2748 /* Fetch the MAC address using pmac_id */
2749 status = be_cmd_get_mac_from_list(adapter, mac, &active,
2750 &curr_pmac_id, 0);
2751 return status;
2752 } else {
2753 return be_cmd_mac_addr_query(adapter, mac, false,
2754 adapter->if_handle, curr_pmac_id);
2755 }
2756}
2757
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002758/* Uses synchronous MCCQ */
2759int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2760 u8 mac_count, u32 domain)
2761{
2762 struct be_mcc_wrb *wrb;
2763 struct be_cmd_req_set_mac_list *req;
2764 int status;
2765 struct be_dma_mem cmd;
2766
2767 memset(&cmd, 0, sizeof(struct be_dma_mem));
2768 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2769 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
2770 &cmd.dma, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00002771 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002772 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002773
2774 spin_lock_bh(&adapter->mcc_lock);
2775
2776 wrb = wrb_from_mccq(adapter);
2777 if (!wrb) {
2778 status = -EBUSY;
2779 goto err;
2780 }
2781
2782 req = cmd.va;
2783 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2784 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2785 wrb, &cmd);
2786
2787 req->hdr.domain = domain;
2788 req->mac_count = mac_count;
2789 if (mac_count)
2790 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2791
2792 status = be_mcc_notify_wait(adapter);
2793
2794err:
2795 dma_free_coherent(&adapter->pdev->dev, cmd.size,
2796 cmd.va, cmd.dma);
2797 spin_unlock_bh(&adapter->mcc_lock);
2798 return status;
2799}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002800
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002801int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
2802 u32 domain, u16 intf_id)
2803{
2804 struct be_mcc_wrb *wrb;
2805 struct be_cmd_req_set_hsw_config *req;
2806 void *ctxt;
2807 int status;
2808
2809 spin_lock_bh(&adapter->mcc_lock);
2810
2811 wrb = wrb_from_mccq(adapter);
2812 if (!wrb) {
2813 status = -EBUSY;
2814 goto err;
2815 }
2816
2817 req = embedded_payload(wrb);
2818 ctxt = &req->context;
2819
2820 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2821 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2822
2823 req->hdr.domain = domain;
2824 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
2825 if (pvid) {
2826 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
2827 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
2828 }
2829
2830 be_dws_cpu_to_le(req->context, sizeof(req->context));
2831 status = be_mcc_notify_wait(adapter);
2832
2833err:
2834 spin_unlock_bh(&adapter->mcc_lock);
2835 return status;
2836}
2837
2838/* Get Hyper switch config */
2839int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
2840 u32 domain, u16 intf_id)
2841{
2842 struct be_mcc_wrb *wrb;
2843 struct be_cmd_req_get_hsw_config *req;
2844 void *ctxt;
2845 int status;
2846 u16 vid;
2847
2848 spin_lock_bh(&adapter->mcc_lock);
2849
2850 wrb = wrb_from_mccq(adapter);
2851 if (!wrb) {
2852 status = -EBUSY;
2853 goto err;
2854 }
2855
2856 req = embedded_payload(wrb);
2857 ctxt = &req->context;
2858
2859 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2860 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2861
2862 req->hdr.domain = domain;
2863 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
2864 intf_id);
2865 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
2866 be_dws_cpu_to_le(req->context, sizeof(req->context));
2867
2868 status = be_mcc_notify_wait(adapter);
2869 if (!status) {
2870 struct be_cmd_resp_get_hsw_config *resp =
2871 embedded_payload(wrb);
2872 be_dws_le_to_cpu(&resp->context,
2873 sizeof(resp->context));
2874 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
2875 pvid, &resp->context);
2876 *pvid = le16_to_cpu(vid);
2877 }
2878
2879err:
2880 spin_unlock_bh(&adapter->mcc_lock);
2881 return status;
2882}
2883
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002884int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
2885{
2886 struct be_mcc_wrb *wrb;
2887 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
2888 int status;
2889 int payload_len = sizeof(*req);
2890 struct be_dma_mem cmd;
2891
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002892 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
2893 CMD_SUBSYSTEM_ETH))
2894 return -EPERM;
2895
Suresh Reddyd98ef502013-04-25 00:56:55 +00002896 if (mutex_lock_interruptible(&adapter->mbox_lock))
2897 return -1;
2898
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002899 memset(&cmd, 0, sizeof(struct be_dma_mem));
2900 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
2901 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2902 &cmd.dma);
2903 if (!cmd.va) {
2904 dev_err(&adapter->pdev->dev,
2905 "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002906 status = -ENOMEM;
2907 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002908 }
2909
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002910 wrb = wrb_from_mbox(adapter);
2911 if (!wrb) {
2912 status = -EBUSY;
2913 goto err;
2914 }
2915
2916 req = cmd.va;
2917
2918 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2919 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
2920 payload_len, wrb, &cmd);
2921
2922 req->hdr.version = 1;
2923 req->query_options = BE_GET_WOL_CAP;
2924
2925 status = be_mbox_notify_wait(adapter);
2926 if (!status) {
2927 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
2928 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
2929
2930 /* the command could succeed misleadingly on old f/w
2931 * which is not aware of the V1 version. fake an error. */
2932 if (resp->hdr.response_length < payload_len) {
2933 status = -1;
2934 goto err;
2935 }
2936 adapter->wol_cap = resp->wol_settings;
2937 }
2938err:
2939 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002940 if (cmd.va)
2941 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002942 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00002943
2944}
2945int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
2946 struct be_dma_mem *cmd)
2947{
2948 struct be_mcc_wrb *wrb;
2949 struct be_cmd_req_get_ext_fat_caps *req;
2950 int status;
2951
2952 if (mutex_lock_interruptible(&adapter->mbox_lock))
2953 return -1;
2954
2955 wrb = wrb_from_mbox(adapter);
2956 if (!wrb) {
2957 status = -EBUSY;
2958 goto err;
2959 }
2960
2961 req = cmd->va;
2962 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2963 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
2964 cmd->size, wrb, cmd);
2965 req->parameter_type = cpu_to_le32(1);
2966
2967 status = be_mbox_notify_wait(adapter);
2968err:
2969 mutex_unlock(&adapter->mbox_lock);
2970 return status;
2971}
2972
2973int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
2974 struct be_dma_mem *cmd,
2975 struct be_fat_conf_params *configs)
2976{
2977 struct be_mcc_wrb *wrb;
2978 struct be_cmd_req_set_ext_fat_caps *req;
2979 int status;
2980
2981 spin_lock_bh(&adapter->mcc_lock);
2982
2983 wrb = wrb_from_mccq(adapter);
2984 if (!wrb) {
2985 status = -EBUSY;
2986 goto err;
2987 }
2988
2989 req = cmd->va;
2990 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
2991 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2992 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
2993 cmd->size, wrb, cmd);
2994
2995 status = be_mcc_notify_wait(adapter);
2996err:
2997 spin_unlock_bh(&adapter->mcc_lock);
2998 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002999}
Parav Pandit6a4ab662012-03-26 14:27:12 +00003000
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003001int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
3002{
3003 struct be_mcc_wrb *wrb;
3004 struct be_cmd_req_get_port_name *req;
3005 int status;
3006
3007 if (!lancer_chip(adapter)) {
3008 *port_name = adapter->hba_port_num + '0';
3009 return 0;
3010 }
3011
3012 spin_lock_bh(&adapter->mcc_lock);
3013
3014 wrb = wrb_from_mccq(adapter);
3015 if (!wrb) {
3016 status = -EBUSY;
3017 goto err;
3018 }
3019
3020 req = embedded_payload(wrb);
3021
3022 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3023 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3024 NULL);
3025 req->hdr.version = 1;
3026
3027 status = be_mcc_notify_wait(adapter);
3028 if (!status) {
3029 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
3030 *port_name = resp->port_name[adapter->hba_port_num];
3031 } else {
3032 *port_name = adapter->hba_port_num + '0';
3033 }
3034err:
3035 spin_unlock_bh(&adapter->mcc_lock);
3036 return status;
3037}
3038
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003039static struct be_nic_resource_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
3040 u32 max_buf_size)
3041{
3042 struct be_nic_resource_desc *desc = (struct be_nic_resource_desc *)buf;
3043 int i;
3044
3045 for (i = 0; i < desc_count; i++) {
Kalesh AP28710c52013-04-28 22:21:13 +00003046 desc->desc_len = desc->desc_len ? : RESOURCE_DESC_SIZE;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003047 if (((void *)desc + desc->desc_len) >
Wei Yang950e2952013-05-22 15:58:22 +00003048 (void *)(buf + max_buf_size))
3049 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003050
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003051 if (desc->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
3052 desc->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
Wei Yang950e2952013-05-22 15:58:22 +00003053 return desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003054
3055 desc = (void *)desc + desc->desc_len;
3056 }
3057
Wei Yang950e2952013-05-22 15:58:22 +00003058 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003059}
3060
3061/* Uses Mbox */
3062int be_cmd_get_func_config(struct be_adapter *adapter)
3063{
3064 struct be_mcc_wrb *wrb;
3065 struct be_cmd_req_get_func_config *req;
3066 int status;
3067 struct be_dma_mem cmd;
3068
Suresh Reddyd98ef502013-04-25 00:56:55 +00003069 if (mutex_lock_interruptible(&adapter->mbox_lock))
3070 return -1;
3071
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003072 memset(&cmd, 0, sizeof(struct be_dma_mem));
3073 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
3074 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
3075 &cmd.dma);
3076 if (!cmd.va) {
3077 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003078 status = -ENOMEM;
3079 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003080 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003081
3082 wrb = wrb_from_mbox(adapter);
3083 if (!wrb) {
3084 status = -EBUSY;
3085 goto err;
3086 }
3087
3088 req = cmd.va;
3089
3090 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3091 OPCODE_COMMON_GET_FUNC_CONFIG,
3092 cmd.size, wrb, &cmd);
3093
Kalesh AP28710c52013-04-28 22:21:13 +00003094 if (skyhawk_chip(adapter))
3095 req->hdr.version = 1;
3096
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003097 status = be_mbox_notify_wait(adapter);
3098 if (!status) {
3099 struct be_cmd_resp_get_func_config *resp = cmd.va;
3100 u32 desc_count = le32_to_cpu(resp->desc_count);
3101 struct be_nic_resource_desc *desc;
3102
3103 desc = be_get_nic_desc(resp->func_param, desc_count,
3104 sizeof(resp->func_param));
3105 if (!desc) {
3106 status = -EINVAL;
3107 goto err;
3108 }
3109
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003110 adapter->pf_number = desc->pf_num;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003111 adapter->max_pmac_cnt = le16_to_cpu(desc->unicast_mac_count);
3112 adapter->max_vlans = le16_to_cpu(desc->vlan_count);
3113 adapter->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3114 adapter->max_tx_queues = le16_to_cpu(desc->txq_count);
3115 adapter->max_rss_queues = le16_to_cpu(desc->rssq_count);
3116 adapter->max_rx_queues = le16_to_cpu(desc->rq_count);
3117
3118 adapter->max_event_queues = le16_to_cpu(desc->eq_count);
3119 adapter->if_cap_flags = le32_to_cpu(desc->cap_flags);
3120 }
3121err:
3122 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003123 if (cmd.va)
3124 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003125 return status;
3126}
3127
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003128/* Uses mbox */
3129int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
3130 u8 domain, struct be_dma_mem *cmd)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003131{
3132 struct be_mcc_wrb *wrb;
3133 struct be_cmd_req_get_profile_config *req;
3134 int status;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003135
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003136 if (mutex_lock_interruptible(&adapter->mbox_lock))
3137 return -1;
3138 wrb = wrb_from_mbox(adapter);
3139
3140 req = cmd->va;
3141 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3142 OPCODE_COMMON_GET_PROFILE_CONFIG,
3143 cmd->size, wrb, cmd);
3144
3145 req->type = ACTIVE_PROFILE_TYPE;
3146 req->hdr.domain = domain;
3147 if (!lancer_chip(adapter))
3148 req->hdr.version = 1;
3149
3150 status = be_mbox_notify_wait(adapter);
3151
3152 mutex_unlock(&adapter->mbox_lock);
3153 return status;
3154}
3155
3156/* Uses sync mcc */
3157int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
3158 u8 domain, struct be_dma_mem *cmd)
3159{
3160 struct be_mcc_wrb *wrb;
3161 struct be_cmd_req_get_profile_config *req;
3162 int status;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003163
3164 spin_lock_bh(&adapter->mcc_lock);
3165
3166 wrb = wrb_from_mccq(adapter);
3167 if (!wrb) {
3168 status = -EBUSY;
3169 goto err;
3170 }
3171
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003172 req = cmd->va;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003173 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3174 OPCODE_COMMON_GET_PROFILE_CONFIG,
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003175 cmd->size, wrb, cmd);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003176
3177 req->type = ACTIVE_PROFILE_TYPE;
3178 req->hdr.domain = domain;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003179 if (!lancer_chip(adapter))
3180 req->hdr.version = 1;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003181
3182 status = be_mcc_notify_wait(adapter);
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003183
3184err:
3185 spin_unlock_bh(&adapter->mcc_lock);
3186 return status;
3187}
3188
3189/* Uses sync mcc, if MCCQ is already created otherwise mbox */
3190int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
3191 u16 *txq_count, u8 domain)
3192{
3193 struct be_queue_info *mccq = &adapter->mcc_obj.q;
3194 struct be_dma_mem cmd;
3195 int status;
3196
3197 memset(&cmd, 0, sizeof(struct be_dma_mem));
3198 if (!lancer_chip(adapter))
3199 cmd.size = sizeof(struct be_cmd_resp_get_profile_config_v1);
3200 else
3201 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3202 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
3203 &cmd.dma);
3204 if (!cmd.va) {
3205 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
3206 return -ENOMEM;
3207 }
3208
3209 if (!mccq->created)
3210 status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
3211 else
3212 status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003213 if (!status) {
3214 struct be_cmd_resp_get_profile_config *resp = cmd.va;
3215 u32 desc_count = le32_to_cpu(resp->desc_count);
3216 struct be_nic_resource_desc *desc;
3217
3218 desc = be_get_nic_desc(resp->func_param, desc_count,
3219 sizeof(resp->func_param));
3220
3221 if (!desc) {
3222 status = -EINVAL;
3223 goto err;
3224 }
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003225 if (cap_flags)
3226 *cap_flags = le32_to_cpu(desc->cap_flags);
3227 if (txq_count)
3228 *txq_count = le32_to_cpu(desc->txq_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003229 }
3230err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003231 if (cmd.va)
3232 pci_free_consistent(adapter->pdev, cmd.size,
3233 cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003234 return status;
3235}
3236
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003237/* Uses sync mcc */
3238int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
3239 u8 domain)
3240{
3241 struct be_mcc_wrb *wrb;
3242 struct be_cmd_req_set_profile_config *req;
3243 int status;
3244
3245 spin_lock_bh(&adapter->mcc_lock);
3246
3247 wrb = wrb_from_mccq(adapter);
3248 if (!wrb) {
3249 status = -EBUSY;
3250 goto err;
3251 }
3252
3253 req = embedded_payload(wrb);
3254
3255 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3256 OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
3257 wrb, NULL);
3258
3259 req->hdr.domain = domain;
3260 req->desc_count = cpu_to_le32(1);
3261
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003262 req->nic_desc.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003263 req->nic_desc.desc_len = RESOURCE_DESC_SIZE;
3264 req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
3265 req->nic_desc.pf_num = adapter->pf_number;
3266 req->nic_desc.vf_num = domain;
3267
3268 /* Mark fields invalid */
3269 req->nic_desc.unicast_mac_count = 0xFFFF;
3270 req->nic_desc.mcc_count = 0xFFFF;
3271 req->nic_desc.vlan_count = 0xFFFF;
3272 req->nic_desc.mcast_mac_count = 0xFFFF;
3273 req->nic_desc.txq_count = 0xFFFF;
3274 req->nic_desc.rq_count = 0xFFFF;
3275 req->nic_desc.rssq_count = 0xFFFF;
3276 req->nic_desc.lro_count = 0xFFFF;
3277 req->nic_desc.cq_count = 0xFFFF;
3278 req->nic_desc.toe_conn_count = 0xFFFF;
3279 req->nic_desc.eq_count = 0xFFFF;
3280 req->nic_desc.link_param = 0xFF;
3281 req->nic_desc.bw_min = 0xFFFFFFFF;
3282 req->nic_desc.acpi_params = 0xFF;
3283 req->nic_desc.wol_param = 0x0F;
3284
3285 /* Change BW */
3286 req->nic_desc.bw_min = cpu_to_le32(bps);
3287 req->nic_desc.bw_max = cpu_to_le32(bps);
3288 status = be_mcc_notify_wait(adapter);
3289err:
3290 spin_unlock_bh(&adapter->mcc_lock);
3291 return status;
3292}
3293
Sathya Perla4c876612013-02-03 20:30:11 +00003294int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
3295 int vf_num)
3296{
3297 struct be_mcc_wrb *wrb;
3298 struct be_cmd_req_get_iface_list *req;
3299 struct be_cmd_resp_get_iface_list *resp;
3300 int status;
3301
3302 spin_lock_bh(&adapter->mcc_lock);
3303
3304 wrb = wrb_from_mccq(adapter);
3305 if (!wrb) {
3306 status = -EBUSY;
3307 goto err;
3308 }
3309 req = embedded_payload(wrb);
3310
3311 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3312 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
3313 wrb, NULL);
3314 req->hdr.domain = vf_num + 1;
3315
3316 status = be_mcc_notify_wait(adapter);
3317 if (!status) {
3318 resp = (struct be_cmd_resp_get_iface_list *)req;
3319 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
3320 }
3321
3322err:
3323 spin_unlock_bh(&adapter->mcc_lock);
3324 return status;
3325}
3326
Somnath Kotur5c510812013-05-30 02:52:23 +00003327static int lancer_wait_idle(struct be_adapter *adapter)
3328{
3329#define SLIPORT_IDLE_TIMEOUT 30
3330 u32 reg_val;
3331 int status = 0, i;
3332
3333 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
3334 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
3335 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
3336 break;
3337
3338 ssleep(1);
3339 }
3340
3341 if (i == SLIPORT_IDLE_TIMEOUT)
3342 status = -1;
3343
3344 return status;
3345}
3346
3347int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
3348{
3349 int status = 0;
3350
3351 status = lancer_wait_idle(adapter);
3352 if (status)
3353 return status;
3354
3355 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
3356
3357 return status;
3358}
3359
3360/* Routine to check whether dump image is present or not */
3361bool dump_present(struct be_adapter *adapter)
3362{
3363 u32 sliport_status = 0;
3364
3365 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
3366 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
3367}
3368
3369int lancer_initiate_dump(struct be_adapter *adapter)
3370{
3371 int status;
3372
3373 /* give firmware reset and diagnostic dump */
3374 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
3375 PHYSDEV_CONTROL_DD_MASK);
3376 if (status < 0) {
3377 dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
3378 return status;
3379 }
3380
3381 status = lancer_wait_idle(adapter);
3382 if (status)
3383 return status;
3384
3385 if (!dump_present(adapter)) {
3386 dev_err(&adapter->pdev->dev, "Dump image not present\n");
3387 return -1;
3388 }
3389
3390 return 0;
3391}
3392
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003393/* Uses sync mcc */
3394int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
3395{
3396 struct be_mcc_wrb *wrb;
3397 struct be_cmd_enable_disable_vf *req;
3398 int status;
3399
3400 if (!lancer_chip(adapter))
3401 return 0;
3402
3403 spin_lock_bh(&adapter->mcc_lock);
3404
3405 wrb = wrb_from_mccq(adapter);
3406 if (!wrb) {
3407 status = -EBUSY;
3408 goto err;
3409 }
3410
3411 req = embedded_payload(wrb);
3412
3413 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3414 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
3415 wrb, NULL);
3416
3417 req->hdr.domain = domain;
3418 req->enable = 1;
3419 status = be_mcc_notify_wait(adapter);
3420err:
3421 spin_unlock_bh(&adapter->mcc_lock);
3422 return status;
3423}
3424
Somnath Kotur68c45a22013-03-14 02:42:07 +00003425int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
3426{
3427 struct be_mcc_wrb *wrb;
3428 struct be_cmd_req_intr_set *req;
3429 int status;
3430
3431 if (mutex_lock_interruptible(&adapter->mbox_lock))
3432 return -1;
3433
3434 wrb = wrb_from_mbox(adapter);
3435
3436 req = embedded_payload(wrb);
3437
3438 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3439 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
3440 wrb, NULL);
3441
3442 req->intr_enabled = intr_enable;
3443
3444 status = be_mbox_notify_wait(adapter);
3445
3446 mutex_unlock(&adapter->mbox_lock);
3447 return status;
3448}
3449
Parav Pandit6a4ab662012-03-26 14:27:12 +00003450int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
3451 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
3452{
3453 struct be_adapter *adapter = netdev_priv(netdev_handle);
3454 struct be_mcc_wrb *wrb;
3455 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
3456 struct be_cmd_req_hdr *req;
3457 struct be_cmd_resp_hdr *resp;
3458 int status;
3459
3460 spin_lock_bh(&adapter->mcc_lock);
3461
3462 wrb = wrb_from_mccq(adapter);
3463 if (!wrb) {
3464 status = -EBUSY;
3465 goto err;
3466 }
3467 req = embedded_payload(wrb);
3468 resp = embedded_payload(wrb);
3469
3470 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
3471 hdr->opcode, wrb_payload_size, wrb, NULL);
3472 memcpy(req, wrb_payload, wrb_payload_size);
3473 be_dws_cpu_to_le(req, wrb_payload_size);
3474
3475 status = be_mcc_notify_wait(adapter);
3476 if (cmd_status)
3477 *cmd_status = (status & 0xffff);
3478 if (ext_status)
3479 *ext_status = 0;
3480 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
3481 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
3482err:
3483 spin_unlock_bh(&adapter->mcc_lock);
3484 return status;
3485}
3486EXPORT_SYMBOL(be_roce_mcc_cmd);