blob: d8c6ec3cca718685b55719efb7700d71876916af [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
Chris Wilsonf3cd4742009-10-13 22:20:20 +010029#include <linux/debugfs.h>
Chris Wilsone637d2c2017-03-16 13:19:57 +000030#include <linux/sort.h>
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +010031#include <linux/sched/mm.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010032#include "intel_drv.h"
Sagar Arun Kamblea2695742017-11-16 19:02:41 +053033#include "intel_guc_submission.h"
Ben Gamari20172632009-02-17 20:08:50 -050034
David Weinehall36cdd012016-08-22 13:59:31 +030035static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
36{
37 return to_i915(node->minor->dev);
38}
39
Chris Wilson418e3cd2017-02-06 21:36:08 +000040static __always_inline void seq_print_param(struct seq_file *m,
41 const char *name,
42 const char *type,
43 const void *x)
44{
45 if (!__builtin_strcmp(type, "bool"))
46 seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
47 else if (!__builtin_strcmp(type, "int"))
48 seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
49 else if (!__builtin_strcmp(type, "unsigned int"))
50 seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
Chris Wilson1d6aa7a2017-02-21 16:26:19 +000051 else if (!__builtin_strcmp(type, "char *"))
52 seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
Chris Wilson418e3cd2017-02-06 21:36:08 +000053 else
54 BUILD_BUG();
55}
56
Chris Wilson70d39fe2010-08-25 16:03:34 +010057static int i915_capabilities(struct seq_file *m, void *data)
58{
David Weinehall36cdd012016-08-22 13:59:31 +030059 struct drm_i915_private *dev_priv = node_to_i915(m->private);
60 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010061
David Weinehall36cdd012016-08-22 13:59:31 +030062 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
Jani Nikula2e0d26f2016-12-01 14:49:55 +020063 seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
David Weinehall36cdd012016-08-22 13:59:31 +030064 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Chris Wilson418e3cd2017-02-06 21:36:08 +000065
Damien Lespiau79fc46d2013-04-23 16:37:17 +010066#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
Joonas Lahtinen604db652016-10-05 13:50:16 +030067 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
Damien Lespiau79fc46d2013-04-23 16:37:17 +010068#undef PRINT_FLAG
Chris Wilson70d39fe2010-08-25 16:03:34 +010069
Chris Wilson418e3cd2017-02-06 21:36:08 +000070 kernel_param_lock(THIS_MODULE);
Michal Wajdeczko7075cb852017-09-25 10:50:07 +000071#define PRINT_PARAM(T, x, ...) seq_print_param(m, #x, #T, &i915_modparams.x);
Chris Wilson418e3cd2017-02-06 21:36:08 +000072 I915_PARAMS_FOR_EACH(PRINT_PARAM);
73#undef PRINT_PARAM
74 kernel_param_unlock(THIS_MODULE);
75
Chris Wilson70d39fe2010-08-25 16:03:34 +010076 return 0;
77}
Ben Gamari433e12f2009-02-17 20:08:51 -050078
Imre Deaka7363de2016-05-12 16:18:52 +030079static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000080{
Chris Wilson573adb32016-08-04 16:32:39 +010081 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000082}
83
Imre Deaka7363de2016-05-12 16:18:52 +030084static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010085{
Chris Wilsonbd3d2252017-10-13 21:26:14 +010086 return obj->pin_global ? 'p' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010087}
88
Imre Deaka7363de2016-05-12 16:18:52 +030089static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000090{
Chris Wilson3e510a82016-08-05 10:14:23 +010091 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010093 case I915_TILING_NONE: return ' ';
94 case I915_TILING_X: return 'X';
95 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -040096 }
Chris Wilsona6172a82009-02-11 14:26:38 +000097}
98
Imre Deaka7363de2016-05-12 16:18:52 +030099static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700100{
Chris Wilsona65adaf2017-10-09 09:43:57 +0100101 return obj->userfault_count ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100102}
103
Imre Deaka7363de2016-05-12 16:18:52 +0300104static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100105{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100106 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700107}
108
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100109static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
110{
111 u64 size = 0;
112 struct i915_vma *vma;
113
Chris Wilsone2189dd2017-12-07 21:14:07 +0000114 for_each_ggtt_vma(vma, obj) {
115 if (drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100116 size += vma->node.size;
117 }
118
119 return size;
120}
121
Matthew Auld7393b7e2017-10-06 23:18:28 +0100122static const char *
123stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
124{
125 size_t x = 0;
126
127 switch (page_sizes) {
128 case 0:
129 return "";
130 case I915_GTT_PAGE_SIZE_4K:
131 return "4K";
132 case I915_GTT_PAGE_SIZE_64K:
133 return "64K";
134 case I915_GTT_PAGE_SIZE_2M:
135 return "2M";
136 default:
137 if (!buf)
138 return "M";
139
140 if (page_sizes & I915_GTT_PAGE_SIZE_2M)
141 x += snprintf(buf + x, len - x, "2M, ");
142 if (page_sizes & I915_GTT_PAGE_SIZE_64K)
143 x += snprintf(buf + x, len - x, "64K, ");
144 if (page_sizes & I915_GTT_PAGE_SIZE_4K)
145 x += snprintf(buf + x, len - x, "4K, ");
146 buf[x-2] = '\0';
147
148 return buf;
149 }
150}
151
Chris Wilson37811fc2010-08-25 22:45:57 +0100152static void
153describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
154{
Chris Wilsonb4716182015-04-27 13:41:17 +0100155 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000156 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700157 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100158 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800159 int pin_count = 0;
160
Chris Wilson188c1ab2016-04-03 14:14:20 +0100161 lockdep_assert_held(&obj->base.dev->struct_mutex);
162
Chris Wilsond07f0e52016-10-28 13:58:44 +0100163 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100164 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100165 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100166 get_pin_flag(obj),
167 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700168 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100169 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800170 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100171 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100172 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300173 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100174 obj->mm.dirty ? " dirty" : "",
175 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100176 if (obj->base.name)
177 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000178 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100179 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800180 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300181 }
182 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100183 if (obj->pin_global)
184 seq_printf(m, " (global)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000185 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100186 if (!drm_mm_node_allocated(&vma->node))
187 continue;
188
Matthew Auld7393b7e2017-10-06 23:18:28 +0100189 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
Chris Wilson3272db52016-08-04 16:32:32 +0100190 i915_vma_is_ggtt(vma) ? "g" : "pp",
Matthew Auld7393b7e2017-10-06 23:18:28 +0100191 vma->node.start, vma->node.size,
192 stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
Chris Wilson21976852017-01-12 11:21:08 +0000193 if (i915_vma_is_ggtt(vma)) {
194 switch (vma->ggtt_view.type) {
195 case I915_GGTT_VIEW_NORMAL:
196 seq_puts(m, ", normal");
197 break;
198
199 case I915_GGTT_VIEW_PARTIAL:
200 seq_printf(m, ", partial [%08llx+%x]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000201 vma->ggtt_view.partial.offset << PAGE_SHIFT,
202 vma->ggtt_view.partial.size << PAGE_SHIFT);
Chris Wilson21976852017-01-12 11:21:08 +0000203 break;
204
205 case I915_GGTT_VIEW_ROTATED:
206 seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000207 vma->ggtt_view.rotated.plane[0].width,
208 vma->ggtt_view.rotated.plane[0].height,
209 vma->ggtt_view.rotated.plane[0].stride,
210 vma->ggtt_view.rotated.plane[0].offset,
211 vma->ggtt_view.rotated.plane[1].width,
212 vma->ggtt_view.rotated.plane[1].height,
213 vma->ggtt_view.rotated.plane[1].stride,
214 vma->ggtt_view.rotated.plane[1].offset);
Chris Wilson21976852017-01-12 11:21:08 +0000215 break;
216
217 default:
218 MISSING_CASE(vma->ggtt_view.type);
219 break;
220 }
221 }
Chris Wilson49ef5292016-08-18 17:17:00 +0100222 if (vma->fence)
223 seq_printf(m, " , fence: %d%s",
224 vma->fence->id,
225 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000226 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700227 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000228 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100229 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100230
Chris Wilsond07f0e52016-10-28 13:58:44 +0100231 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100232 if (engine)
233 seq_printf(m, " (%s)", engine->name);
234
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100235 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
236 if (frontbuffer_bits)
237 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100238}
239
Chris Wilsone637d2c2017-03-16 13:19:57 +0000240static int obj_rank_by_stolen(const void *A, const void *B)
Chris Wilson6d2b88852013-08-07 18:30:54 +0100241{
Chris Wilsone637d2c2017-03-16 13:19:57 +0000242 const struct drm_i915_gem_object *a =
243 *(const struct drm_i915_gem_object **)A;
244 const struct drm_i915_gem_object *b =
245 *(const struct drm_i915_gem_object **)B;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100246
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200247 if (a->stolen->start < b->stolen->start)
248 return -1;
249 if (a->stolen->start > b->stolen->start)
250 return 1;
251 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100252}
253
254static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
255{
David Weinehall36cdd012016-08-22 13:59:31 +0300256 struct drm_i915_private *dev_priv = node_to_i915(m->private);
257 struct drm_device *dev = &dev_priv->drm;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000258 struct drm_i915_gem_object **objects;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100259 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300260 u64 total_obj_size, total_gtt_size;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000261 unsigned long total, count, n;
262 int ret;
263
264 total = READ_ONCE(dev_priv->mm.object_count);
Michal Hocko20981052017-05-17 14:23:12 +0200265 objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000266 if (!objects)
267 return -ENOMEM;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100268
269 ret = mutex_lock_interruptible(&dev->struct_mutex);
270 if (ret)
Chris Wilsone637d2c2017-03-16 13:19:57 +0000271 goto out;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100272
273 total_obj_size = total_gtt_size = count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100274
275 spin_lock(&dev_priv->mm.obj_lock);
276 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000277 if (count == total)
278 break;
279
Chris Wilson6d2b88852013-08-07 18:30:54 +0100280 if (obj->stolen == NULL)
281 continue;
282
Chris Wilsone637d2c2017-03-16 13:19:57 +0000283 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100284 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100285 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000286
Chris Wilson6d2b88852013-08-07 18:30:54 +0100287 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100288 list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000289 if (count == total)
290 break;
291
Chris Wilson6d2b88852013-08-07 18:30:54 +0100292 if (obj->stolen == NULL)
293 continue;
294
Chris Wilsone637d2c2017-03-16 13:19:57 +0000295 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100296 total_obj_size += obj->base.size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100297 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100298 spin_unlock(&dev_priv->mm.obj_lock);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100299
Chris Wilsone637d2c2017-03-16 13:19:57 +0000300 sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);
301
302 seq_puts(m, "Stolen:\n");
303 for (n = 0; n < count; n++) {
304 seq_puts(m, " ");
305 describe_obj(m, objects[n]);
306 seq_putc(m, '\n');
307 }
308 seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100309 count, total_obj_size, total_gtt_size);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000310
311 mutex_unlock(&dev->struct_mutex);
312out:
Michal Hocko20981052017-05-17 14:23:12 +0200313 kvfree(objects);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000314 return ret;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100315}
316
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100317struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000318 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300319 unsigned long count;
320 u64 total, unbound;
321 u64 global, shared;
322 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100323};
324
325static int per_file_stats(int id, void *ptr, void *data)
326{
327 struct drm_i915_gem_object *obj = ptr;
328 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000329 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100330
Chris Wilson0caf81b2017-06-17 12:57:44 +0100331 lockdep_assert_held(&obj->base.dev->struct_mutex);
332
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100333 stats->count++;
334 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100335 if (!obj->bind_count)
336 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000337 if (obj->base.name || obj->base.dma_buf)
338 stats->shared += obj->base.size;
339
Chris Wilson894eeec2016-08-04 07:52:20 +0100340 list_for_each_entry(vma, &obj->vma_list, obj_link) {
341 if (!drm_mm_node_allocated(&vma->node))
342 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000343
Chris Wilson3272db52016-08-04 16:32:32 +0100344 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100345 stats->global += vma->node.size;
346 } else {
347 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000348
Chris Wilson2bfa9962016-08-04 07:52:25 +0100349 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000350 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000351 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100352
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100353 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100354 stats->active += vma->node.size;
355 else
356 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100357 }
358
359 return 0;
360}
361
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100362#define print_file_stats(m, name, stats) do { \
363 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300364 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100365 name, \
366 stats.count, \
367 stats.total, \
368 stats.active, \
369 stats.inactive, \
370 stats.global, \
371 stats.shared, \
372 stats.unbound); \
373} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800374
375static void print_batch_pool_stats(struct seq_file *m,
376 struct drm_i915_private *dev_priv)
377{
378 struct drm_i915_gem_object *obj;
379 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000380 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530381 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000382 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800383
384 memset(&stats, 0, sizeof(stats));
385
Akash Goel3b3f1652016-10-13 22:44:48 +0530386 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000387 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100388 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000389 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100390 batch_pool_link)
391 per_file_stats(0, obj, &stats);
392 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100393 }
Brad Volkin493018d2014-12-11 12:13:08 -0800394
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100395 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800396}
397
Chris Wilson15da9562016-05-24 14:53:43 +0100398static int per_file_ctx_stats(int id, void *ptr, void *data)
399{
400 struct i915_gem_context *ctx = ptr;
401 int n;
402
403 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
404 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100405 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100406 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100407 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100408 }
409
410 return 0;
411}
412
413static void print_context_stats(struct seq_file *m,
414 struct drm_i915_private *dev_priv)
415{
David Weinehall36cdd012016-08-22 13:59:31 +0300416 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100417 struct file_stats stats;
418 struct drm_file *file;
419
420 memset(&stats, 0, sizeof(stats));
421
David Weinehall36cdd012016-08-22 13:59:31 +0300422 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100423 if (dev_priv->kernel_context)
424 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
425
David Weinehall36cdd012016-08-22 13:59:31 +0300426 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100427 struct drm_i915_file_private *fpriv = file->driver_priv;
428 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
429 }
David Weinehall36cdd012016-08-22 13:59:31 +0300430 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100431
432 print_file_stats(m, "[k]contexts", stats);
433}
434
David Weinehall36cdd012016-08-22 13:59:31 +0300435static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100436{
David Weinehall36cdd012016-08-22 13:59:31 +0300437 struct drm_i915_private *dev_priv = node_to_i915(m->private);
438 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300439 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100440 u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
441 u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000442 struct drm_i915_gem_object *obj;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100443 unsigned int page_sizes = 0;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100444 struct drm_file *file;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100445 char buf[80];
Chris Wilson73aa8082010-09-30 11:46:12 +0100446 int ret;
447
448 ret = mutex_lock_interruptible(&dev->struct_mutex);
449 if (ret)
450 return ret;
451
Chris Wilson3ef7f222016-10-18 13:02:48 +0100452 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000453 dev_priv->mm.object_count,
454 dev_priv->mm.object_memory);
455
Chris Wilson1544c422016-08-15 13:18:16 +0100456 size = count = 0;
457 mapped_size = mapped_count = 0;
458 purgeable_size = purgeable_count = 0;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100459 huge_size = huge_count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100460
461 spin_lock(&dev_priv->mm.obj_lock);
462 list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100463 size += obj->base.size;
464 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200465
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100466 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200467 purgeable_size += obj->base.size;
468 ++purgeable_count;
469 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100470
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100471 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100472 mapped_count++;
473 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100474 }
Matthew Auld7393b7e2017-10-06 23:18:28 +0100475
476 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
477 huge_count++;
478 huge_size += obj->base.size;
479 page_sizes |= obj->mm.page_sizes.sg;
480 }
Chris Wilson6299f992010-11-24 12:23:44 +0000481 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100482 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
483
484 size = count = dpy_size = dpy_count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100485 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100486 size += obj->base.size;
487 ++count;
488
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100489 if (obj->pin_global) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100490 dpy_size += obj->base.size;
491 ++dpy_count;
492 }
493
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100494 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100495 purgeable_size += obj->base.size;
496 ++purgeable_count;
497 }
498
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100499 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100500 mapped_count++;
501 mapped_size += obj->base.size;
502 }
Matthew Auld7393b7e2017-10-06 23:18:28 +0100503
504 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
505 huge_count++;
506 huge_size += obj->base.size;
507 page_sizes |= obj->mm.page_sizes.sg;
508 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100509 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100510 spin_unlock(&dev_priv->mm.obj_lock);
511
Chris Wilson2bd160a2016-08-15 10:48:45 +0100512 seq_printf(m, "%u bound objects, %llu bytes\n",
513 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300514 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200515 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100516 seq_printf(m, "%u mapped objects, %llu bytes\n",
517 mapped_count, mapped_size);
Matthew Auld7393b7e2017-10-06 23:18:28 +0100518 seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
519 huge_count,
520 stringify_page_sizes(page_sizes, buf, sizeof(buf)),
521 huge_size);
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100522 seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
Chris Wilson2bd160a2016-08-15 10:48:45 +0100523 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000524
Matthew Auldb7128ef2017-12-11 15:18:22 +0000525 seq_printf(m, "%llu [%pa] gtt total\n",
526 ggtt->base.total, &ggtt->mappable_end);
Matthew Auld7393b7e2017-10-06 23:18:28 +0100527 seq_printf(m, "Supported page sizes: %s\n",
528 stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
529 buf, sizeof(buf)));
Chris Wilson73aa8082010-09-30 11:46:12 +0100530
Damien Lespiau267f0c92013-06-24 22:59:48 +0100531 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800532 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200533 mutex_unlock(&dev->struct_mutex);
534
535 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100536 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100537 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
538 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100539 struct drm_i915_file_private *file_priv = file->driver_priv;
540 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900541 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100542
Chris Wilson0caf81b2017-06-17 12:57:44 +0100543 mutex_lock(&dev->struct_mutex);
544
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100545 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000546 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100547 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100548 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100549 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900550 /*
551 * Although we have a valid reference on file->pid, that does
552 * not guarantee that the task_struct who called get_pid() is
553 * still alive (e.g. get_pid(current) => fork() => exit()).
554 * Therefore, we need to protect this ->comm access using RCU.
555 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100556 request = list_first_entry_or_null(&file_priv->mm.request_list,
557 struct drm_i915_gem_request,
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000558 client_link);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900559 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100560 task = pid_task(request && request->ctx->pid ?
561 request->ctx->pid : file->pid,
562 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800563 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900564 rcu_read_unlock();
Chris Wilson0caf81b2017-06-17 12:57:44 +0100565
Chris Wilsonc84455b2016-08-15 10:49:08 +0100566 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100567 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200568 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100569
570 return 0;
571}
572
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100573static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000574{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100575 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300576 struct drm_i915_private *dev_priv = node_to_i915(node);
577 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonf2123812017-10-16 12:40:37 +0100578 struct drm_i915_gem_object **objects;
Chris Wilson08c18322011-01-10 00:00:24 +0000579 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300580 u64 total_obj_size, total_gtt_size;
Chris Wilsonf2123812017-10-16 12:40:37 +0100581 unsigned long nobject, n;
Chris Wilson08c18322011-01-10 00:00:24 +0000582 int count, ret;
583
Chris Wilsonf2123812017-10-16 12:40:37 +0100584 nobject = READ_ONCE(dev_priv->mm.object_count);
585 objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
586 if (!objects)
587 return -ENOMEM;
588
Chris Wilson08c18322011-01-10 00:00:24 +0000589 ret = mutex_lock_interruptible(&dev->struct_mutex);
590 if (ret)
591 return ret;
592
Chris Wilsonf2123812017-10-16 12:40:37 +0100593 count = 0;
594 spin_lock(&dev_priv->mm.obj_lock);
595 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
596 objects[count++] = obj;
597 if (count == nobject)
598 break;
599 }
600 spin_unlock(&dev_priv->mm.obj_lock);
601
602 total_obj_size = total_gtt_size = 0;
603 for (n = 0; n < count; n++) {
604 obj = objects[n];
605
Damien Lespiau267f0c92013-06-24 22:59:48 +0100606 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000607 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100608 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000609 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100610 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000611 }
612
613 mutex_unlock(&dev->struct_mutex);
614
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300615 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000616 count, total_obj_size, total_gtt_size);
Chris Wilsonf2123812017-10-16 12:40:37 +0100617 kvfree(objects);
Chris Wilson08c18322011-01-10 00:00:24 +0000618
619 return 0;
620}
621
Brad Volkin493018d2014-12-11 12:13:08 -0800622static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
623{
David Weinehall36cdd012016-08-22 13:59:31 +0300624 struct drm_i915_private *dev_priv = node_to_i915(m->private);
625 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800626 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000627 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530628 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100629 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000630 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800631
632 ret = mutex_lock_interruptible(&dev->struct_mutex);
633 if (ret)
634 return ret;
635
Akash Goel3b3f1652016-10-13 22:44:48 +0530636 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000637 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100638 int count;
639
640 count = 0;
641 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000642 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100643 batch_pool_link)
644 count++;
645 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000646 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100647
648 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000649 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100650 batch_pool_link) {
651 seq_puts(m, " ");
652 describe_obj(m, obj);
653 seq_putc(m, '\n');
654 }
655
656 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100657 }
Brad Volkin493018d2014-12-11 12:13:08 -0800658 }
659
Chris Wilson8d9d5742015-04-07 16:20:38 +0100660 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800661
662 mutex_unlock(&dev->struct_mutex);
663
664 return 0;
665}
666
Ben Gamari20172632009-02-17 20:08:50 -0500667static int i915_interrupt_info(struct seq_file *m, void *data)
668{
David Weinehall36cdd012016-08-22 13:59:31 +0300669 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000670 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530671 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100672 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100673
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200674 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500675
David Weinehall36cdd012016-08-22 13:59:31 +0300676 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300677 seq_printf(m, "Master Interrupt Control:\t%08x\n",
678 I915_READ(GEN8_MASTER_IRQ));
679
680 seq_printf(m, "Display IER:\t%08x\n",
681 I915_READ(VLV_IER));
682 seq_printf(m, "Display IIR:\t%08x\n",
683 I915_READ(VLV_IIR));
684 seq_printf(m, "Display IIR_RW:\t%08x\n",
685 I915_READ(VLV_IIR_RW));
686 seq_printf(m, "Display IMR:\t%08x\n",
687 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100688 for_each_pipe(dev_priv, pipe) {
689 enum intel_display_power_domain power_domain;
690
691 power_domain = POWER_DOMAIN_PIPE(pipe);
692 if (!intel_display_power_get_if_enabled(dev_priv,
693 power_domain)) {
694 seq_printf(m, "Pipe %c power disabled\n",
695 pipe_name(pipe));
696 continue;
697 }
698
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300699 seq_printf(m, "Pipe %c stat:\t%08x\n",
700 pipe_name(pipe),
701 I915_READ(PIPESTAT(pipe)));
702
Chris Wilson9c870d02016-10-24 13:42:15 +0100703 intel_display_power_put(dev_priv, power_domain);
704 }
705
706 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300707 seq_printf(m, "Port hotplug:\t%08x\n",
708 I915_READ(PORT_HOTPLUG_EN));
709 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
710 I915_READ(VLV_DPFLIPSTAT));
711 seq_printf(m, "DPINVGTT:\t%08x\n",
712 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100713 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300714
715 for (i = 0; i < 4; i++) {
716 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
717 i, I915_READ(GEN8_GT_IMR(i)));
718 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
719 i, I915_READ(GEN8_GT_IIR(i)));
720 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
721 i, I915_READ(GEN8_GT_IER(i)));
722 }
723
724 seq_printf(m, "PCU interrupt mask:\t%08x\n",
725 I915_READ(GEN8_PCU_IMR));
726 seq_printf(m, "PCU interrupt identity:\t%08x\n",
727 I915_READ(GEN8_PCU_IIR));
728 seq_printf(m, "PCU interrupt enable:\t%08x\n",
729 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300730 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700731 seq_printf(m, "Master Interrupt Control:\t%08x\n",
732 I915_READ(GEN8_MASTER_IRQ));
733
734 for (i = 0; i < 4; i++) {
735 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
736 i, I915_READ(GEN8_GT_IMR(i)));
737 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
738 i, I915_READ(GEN8_GT_IIR(i)));
739 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
740 i, I915_READ(GEN8_GT_IER(i)));
741 }
742
Damien Lespiau055e3932014-08-18 13:49:10 +0100743 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200744 enum intel_display_power_domain power_domain;
745
746 power_domain = POWER_DOMAIN_PIPE(pipe);
747 if (!intel_display_power_get_if_enabled(dev_priv,
748 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300749 seq_printf(m, "Pipe %c power disabled\n",
750 pipe_name(pipe));
751 continue;
752 }
Ben Widawskya123f152013-11-02 21:07:10 -0700753 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000754 pipe_name(pipe),
755 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700756 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000757 pipe_name(pipe),
758 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700759 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000760 pipe_name(pipe),
761 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200762
763 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700764 }
765
766 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
767 I915_READ(GEN8_DE_PORT_IMR));
768 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
769 I915_READ(GEN8_DE_PORT_IIR));
770 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
771 I915_READ(GEN8_DE_PORT_IER));
772
773 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
774 I915_READ(GEN8_DE_MISC_IMR));
775 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
776 I915_READ(GEN8_DE_MISC_IIR));
777 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
778 I915_READ(GEN8_DE_MISC_IER));
779
780 seq_printf(m, "PCU interrupt mask:\t%08x\n",
781 I915_READ(GEN8_PCU_IMR));
782 seq_printf(m, "PCU interrupt identity:\t%08x\n",
783 I915_READ(GEN8_PCU_IIR));
784 seq_printf(m, "PCU interrupt enable:\t%08x\n",
785 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300786 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700787 seq_printf(m, "Display IER:\t%08x\n",
788 I915_READ(VLV_IER));
789 seq_printf(m, "Display IIR:\t%08x\n",
790 I915_READ(VLV_IIR));
791 seq_printf(m, "Display IIR_RW:\t%08x\n",
792 I915_READ(VLV_IIR_RW));
793 seq_printf(m, "Display IMR:\t%08x\n",
794 I915_READ(VLV_IMR));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000795 for_each_pipe(dev_priv, pipe) {
796 enum intel_display_power_domain power_domain;
797
798 power_domain = POWER_DOMAIN_PIPE(pipe);
799 if (!intel_display_power_get_if_enabled(dev_priv,
800 power_domain)) {
801 seq_printf(m, "Pipe %c power disabled\n",
802 pipe_name(pipe));
803 continue;
804 }
805
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700806 seq_printf(m, "Pipe %c stat:\t%08x\n",
807 pipe_name(pipe),
808 I915_READ(PIPESTAT(pipe)));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000809 intel_display_power_put(dev_priv, power_domain);
810 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700811
812 seq_printf(m, "Master IER:\t%08x\n",
813 I915_READ(VLV_MASTER_IER));
814
815 seq_printf(m, "Render IER:\t%08x\n",
816 I915_READ(GTIER));
817 seq_printf(m, "Render IIR:\t%08x\n",
818 I915_READ(GTIIR));
819 seq_printf(m, "Render IMR:\t%08x\n",
820 I915_READ(GTIMR));
821
822 seq_printf(m, "PM IER:\t\t%08x\n",
823 I915_READ(GEN6_PMIER));
824 seq_printf(m, "PM IIR:\t\t%08x\n",
825 I915_READ(GEN6_PMIIR));
826 seq_printf(m, "PM IMR:\t\t%08x\n",
827 I915_READ(GEN6_PMIMR));
828
829 seq_printf(m, "Port hotplug:\t%08x\n",
830 I915_READ(PORT_HOTPLUG_EN));
831 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
832 I915_READ(VLV_DPFLIPSTAT));
833 seq_printf(m, "DPINVGTT:\t%08x\n",
834 I915_READ(DPINVGTT));
835
David Weinehall36cdd012016-08-22 13:59:31 +0300836 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800837 seq_printf(m, "Interrupt enable: %08x\n",
838 I915_READ(IER));
839 seq_printf(m, "Interrupt identity: %08x\n",
840 I915_READ(IIR));
841 seq_printf(m, "Interrupt mask: %08x\n",
842 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100843 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800844 seq_printf(m, "Pipe %c stat: %08x\n",
845 pipe_name(pipe),
846 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800847 } else {
848 seq_printf(m, "North Display Interrupt enable: %08x\n",
849 I915_READ(DEIER));
850 seq_printf(m, "North Display Interrupt identity: %08x\n",
851 I915_READ(DEIIR));
852 seq_printf(m, "North Display Interrupt mask: %08x\n",
853 I915_READ(DEIMR));
854 seq_printf(m, "South Display Interrupt enable: %08x\n",
855 I915_READ(SDEIER));
856 seq_printf(m, "South Display Interrupt identity: %08x\n",
857 I915_READ(SDEIIR));
858 seq_printf(m, "South Display Interrupt mask: %08x\n",
859 I915_READ(SDEIMR));
860 seq_printf(m, "Graphics Interrupt enable: %08x\n",
861 I915_READ(GTIER));
862 seq_printf(m, "Graphics Interrupt identity: %08x\n",
863 I915_READ(GTIIR));
864 seq_printf(m, "Graphics Interrupt mask: %08x\n",
865 I915_READ(GTIMR));
866 }
Chris Wilsond5acadf2017-12-09 10:44:18 +0000867 if (INTEL_GEN(dev_priv) >= 6) {
868 for_each_engine(engine, dev_priv, id) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100869 seq_printf(m,
870 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000871 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000872 }
Chris Wilson9862e602011-01-04 22:22:17 +0000873 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200874 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100875
Ben Gamari20172632009-02-17 20:08:50 -0500876 return 0;
877}
878
Chris Wilsona6172a82009-02-11 14:26:38 +0000879static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
880{
David Weinehall36cdd012016-08-22 13:59:31 +0300881 struct drm_i915_private *dev_priv = node_to_i915(m->private);
882 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100883 int i, ret;
884
885 ret = mutex_lock_interruptible(&dev->struct_mutex);
886 if (ret)
887 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000888
Chris Wilsona6172a82009-02-11 14:26:38 +0000889 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
890 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100891 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000892
Chris Wilson6c085a72012-08-20 11:40:46 +0200893 seq_printf(m, "Fence %d, pin count = %d, object = ",
894 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100895 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100896 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100897 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100898 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100899 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000900 }
901
Chris Wilson05394f32010-11-08 19:18:58 +0000902 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000903 return 0;
904}
905
Chris Wilson98a2f412016-10-12 10:05:18 +0100906#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000907static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
908 size_t count, loff_t *pos)
909{
910 struct i915_gpu_state *error = file->private_data;
911 struct drm_i915_error_state_buf str;
912 ssize_t ret;
913 loff_t tmp;
914
915 if (!error)
916 return 0;
917
918 ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
919 if (ret)
920 return ret;
921
922 ret = i915_error_state_to_str(&str, error);
923 if (ret)
924 goto out;
925
926 tmp = 0;
927 ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
928 if (ret < 0)
929 goto out;
930
931 *pos = str.start + ret;
932out:
933 i915_error_state_buf_release(&str);
934 return ret;
935}
936
937static int gpu_state_release(struct inode *inode, struct file *file)
938{
939 i915_gpu_state_put(file->private_data);
940 return 0;
941}
942
943static int i915_gpu_info_open(struct inode *inode, struct file *file)
944{
Chris Wilson090e5fe2017-03-28 14:14:07 +0100945 struct drm_i915_private *i915 = inode->i_private;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000946 struct i915_gpu_state *gpu;
947
Chris Wilson090e5fe2017-03-28 14:14:07 +0100948 intel_runtime_pm_get(i915);
949 gpu = i915_capture_gpu_state(i915);
950 intel_runtime_pm_put(i915);
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000951 if (!gpu)
952 return -ENOMEM;
953
954 file->private_data = gpu;
955 return 0;
956}
957
958static const struct file_operations i915_gpu_info_fops = {
959 .owner = THIS_MODULE,
960 .open = i915_gpu_info_open,
961 .read = gpu_state_read,
962 .llseek = default_llseek,
963 .release = gpu_state_release,
964};
Chris Wilson98a2f412016-10-12 10:05:18 +0100965
Daniel Vetterd5442302012-04-27 15:17:40 +0200966static ssize_t
967i915_error_state_write(struct file *filp,
968 const char __user *ubuf,
969 size_t cnt,
970 loff_t *ppos)
971{
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000972 struct i915_gpu_state *error = filp->private_data;
973
974 if (!error)
975 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200976
977 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000978 i915_reset_error_state(error->i915);
Daniel Vetterd5442302012-04-27 15:17:40 +0200979
980 return cnt;
981}
982
983static int i915_error_state_open(struct inode *inode, struct file *file)
984{
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000985 file->private_data = i915_first_error_state(inode->i_private);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300986 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200987}
988
Daniel Vetterd5442302012-04-27 15:17:40 +0200989static const struct file_operations i915_error_state_fops = {
990 .owner = THIS_MODULE,
991 .open = i915_error_state_open,
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000992 .read = gpu_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200993 .write = i915_error_state_write,
994 .llseek = default_llseek,
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000995 .release = gpu_state_release,
Daniel Vetterd5442302012-04-27 15:17:40 +0200996};
Chris Wilson98a2f412016-10-12 10:05:18 +0100997#endif
998
Kees Cook647416f2013-03-10 14:10:06 -0700999static int
Kees Cook647416f2013-03-10 14:10:06 -07001000i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001001{
David Weinehall36cdd012016-08-22 13:59:31 +03001002 struct drm_i915_private *dev_priv = data;
1003 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001004 int ret;
1005
Mika Kuoppala40633212012-12-04 15:12:00 +02001006 ret = mutex_lock_interruptible(&dev->struct_mutex);
1007 if (ret)
1008 return ret;
1009
Chris Wilson73cb9702016-10-28 13:58:46 +01001010 ret = i915_gem_set_global_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001011 mutex_unlock(&dev->struct_mutex);
1012
Kees Cook647416f2013-03-10 14:10:06 -07001013 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001014}
1015
Kees Cook647416f2013-03-10 14:10:06 -07001016DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
Chris Wilson9b6586a2017-02-23 07:44:08 +00001017 NULL, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001018 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001019
Deepak Sadb4bd12014-03-31 11:30:02 +05301020static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001021{
David Weinehall36cdd012016-08-22 13:59:31 +03001022 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001023 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001024 int ret = 0;
1025
1026 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001027
David Weinehall36cdd012016-08-22 13:59:31 +03001028 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001029 u16 rgvswctl = I915_READ16(MEMSWCTL);
1030 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1031
1032 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1033 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1034 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1035 MEMSTAT_VID_SHIFT);
1036 seq_printf(m, "Current P-state: %d\n",
1037 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001038 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001039 u32 rpmodectl, freq_sts;
Wayne Boyer666a4532015-12-09 12:29:35 -08001040
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001041 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001042
1043 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1044 seq_printf(m, "Video Turbo Mode: %s\n",
1045 yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
1046 seq_printf(m, "HW control enabled: %s\n",
1047 yesno(rpmodectl & GEN6_RP_ENABLE));
1048 seq_printf(m, "SW control enabled: %s\n",
1049 yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
1050 GEN6_RP_MEDIA_SW_MODE));
1051
Wayne Boyer666a4532015-12-09 12:29:35 -08001052 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1053 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1054 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1055
1056 seq_printf(m, "actual GPU freq: %d MHz\n",
1057 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1058
1059 seq_printf(m, "current GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001060 intel_gpu_freq(dev_priv, rps->cur_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001061
1062 seq_printf(m, "max GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001063 intel_gpu_freq(dev_priv, rps->max_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001064
1065 seq_printf(m, "min GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001066 intel_gpu_freq(dev_priv, rps->min_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001067
1068 seq_printf(m, "idle GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001069 intel_gpu_freq(dev_priv, rps->idle_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001070
1071 seq_printf(m,
1072 "efficient (RPe) frequency: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001073 intel_gpu_freq(dev_priv, rps->efficient_freq));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001074 mutex_unlock(&dev_priv->pcu_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001075 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001076 u32 rp_state_limits;
1077 u32 gt_perf_status;
1078 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001079 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001080 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001081 u32 rpupei, rpcurup, rpprevup;
1082 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001083 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001084 int max_freq;
1085
Bob Paauwe35040562015-06-25 14:54:07 -07001086 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001087 if (IS_GEN9_LP(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001088 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1089 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1090 } else {
1091 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1092 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1093 }
1094
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001095 /* RPSTAT1 is in the GT power well */
Mika Kuoppala59bad942015-01-16 11:34:40 +02001096 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001097
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001098 reqf = I915_READ(GEN6_RPNSWREQ);
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001099 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel60260a52015-03-06 11:07:21 +05301100 reqf >>= 23;
1101 else {
1102 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001103 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301104 reqf >>= 24;
1105 else
1106 reqf >>= 25;
1107 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001108 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001109
Chris Wilson0d8f9492014-03-27 09:06:14 +00001110 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1111 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1112 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1113
Jesse Barnesccab5c82011-01-18 15:49:25 -08001114 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301115 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1116 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1117 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1118 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1119 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1120 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00001121 cagf = intel_gpu_freq(dev_priv,
1122 intel_get_cagf(dev_priv, rpstat));
Jesse Barnesccab5c82011-01-18 15:49:25 -08001123
Mika Kuoppala59bad942015-01-16 11:34:40 +02001124 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001125
David Weinehall36cdd012016-08-22 13:59:31 +03001126 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001127 pm_ier = I915_READ(GEN6_PMIER);
1128 pm_imr = I915_READ(GEN6_PMIMR);
1129 pm_isr = I915_READ(GEN6_PMISR);
1130 pm_iir = I915_READ(GEN6_PMIIR);
1131 pm_mask = I915_READ(GEN6_PMINTRMSK);
1132 } else {
1133 pm_ier = I915_READ(GEN8_GT_IER(2));
1134 pm_imr = I915_READ(GEN8_GT_IMR(2));
1135 pm_isr = I915_READ(GEN8_GT_ISR(2));
1136 pm_iir = I915_READ(GEN8_GT_IIR(2));
1137 pm_mask = I915_READ(GEN6_PMINTRMSK);
1138 }
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01001139 seq_printf(m, "Video Turbo Mode: %s\n",
1140 yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
1141 seq_printf(m, "HW control enabled: %s\n",
1142 yesno(rpmodectl & GEN6_RP_ENABLE));
1143 seq_printf(m, "SW control enabled: %s\n",
1144 yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
1145 GEN6_RP_MEDIA_SW_MODE));
Chris Wilson0d8f9492014-03-27 09:06:14 +00001146 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001147 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05301148 seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001149 rps->pm_intrmsk_mbz);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001150 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001151 seq_printf(m, "Render p-state ratio: %d\n",
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001152 (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001153 seq_printf(m, "Render p-state VID: %d\n",
1154 gt_perf_status & 0xff);
1155 seq_printf(m, "Render p-state limit: %d\n",
1156 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001157 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1158 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1159 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1160 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001161 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001162 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301163 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1164 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1165 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1166 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1167 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1168 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001169 seq_printf(m, "Up threshold: %d%%\n", rps->up_threshold);
Chris Wilsond86ed342015-04-27 13:41:19 +01001170
Akash Goeld6cda9c2016-04-23 00:05:46 +05301171 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1172 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1173 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1174 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1175 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1176 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001177 seq_printf(m, "Down threshold: %d%%\n", rps->down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001178
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001179 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001180 rp_state_cap >> 16) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001181 max_freq *= (IS_GEN9_BC(dev_priv) ||
1182 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001183 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001184 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001185
1186 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001187 max_freq *= (IS_GEN9_BC(dev_priv) ||
1188 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001189 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001190 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001191
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001192 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001193 rp_state_cap >> 0) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001194 max_freq *= (IS_GEN9_BC(dev_priv) ||
1195 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001196 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001197 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001198 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001199 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001200
Chris Wilsond86ed342015-04-27 13:41:19 +01001201 seq_printf(m, "Current freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001202 intel_gpu_freq(dev_priv, rps->cur_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001203 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001204 seq_printf(m, "Idle freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001205 intel_gpu_freq(dev_priv, rps->idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001206 seq_printf(m, "Min freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001207 intel_gpu_freq(dev_priv, rps->min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001208 seq_printf(m, "Boost freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001209 intel_gpu_freq(dev_priv, rps->boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001210 seq_printf(m, "Max freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001211 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001212 seq_printf(m,
1213 "efficient (RPe) frequency: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001214 intel_gpu_freq(dev_priv, rps->efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001215 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001216 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001217 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001218
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001219 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
Mika Kahola1170f282015-09-25 14:00:32 +03001220 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1221 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1222
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001223 intel_runtime_pm_put(dev_priv);
1224 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001225}
1226
Ben Widawskyd6369512016-09-20 16:54:32 +03001227static void i915_instdone_info(struct drm_i915_private *dev_priv,
1228 struct seq_file *m,
1229 struct intel_instdone *instdone)
1230{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001231 int slice;
1232 int subslice;
1233
Ben Widawskyd6369512016-09-20 16:54:32 +03001234 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1235 instdone->instdone);
1236
1237 if (INTEL_GEN(dev_priv) <= 3)
1238 return;
1239
1240 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1241 instdone->slice_common);
1242
1243 if (INTEL_GEN(dev_priv) <= 6)
1244 return;
1245
Ben Widawskyf9e61372016-09-20 16:54:33 +03001246 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1247 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1248 slice, subslice, instdone->sampler[slice][subslice]);
1249
1250 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1251 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1252 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001253}
1254
Chris Wilsonf6544492015-01-26 18:03:04 +02001255static int i915_hangcheck_info(struct seq_file *m, void *unused)
1256{
David Weinehall36cdd012016-08-22 13:59:31 +03001257 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001258 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001259 u64 acthd[I915_NUM_ENGINES];
1260 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001261 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001262 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001263
Chris Wilson8af29b02016-09-09 14:11:47 +01001264 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001265 seq_puts(m, "Wedged\n");
1266 if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
1267 seq_puts(m, "Reset in progress: struct_mutex backoff\n");
1268 if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
1269 seq_puts(m, "Reset in progress: reset handoff to waiter\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001270 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001271 seq_puts(m, "Waiter holding struct mutex\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001272 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001273 seq_puts(m, "struct_mutex blocked for reset\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001274
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001275 if (!i915_modparams.enable_hangcheck) {
Chris Wilson8c185ec2017-03-16 17:13:02 +00001276 seq_puts(m, "Hangcheck disabled\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001277 return 0;
1278 }
1279
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001280 intel_runtime_pm_get(dev_priv);
1281
Akash Goel3b3f1652016-10-13 22:44:48 +05301282 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001283 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001284 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001285 }
1286
Akash Goel3b3f1652016-10-13 22:44:48 +05301287 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001288
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001289 intel_runtime_pm_put(dev_priv);
1290
Chris Wilson8352aea2017-03-03 09:00:56 +00001291 if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
1292 seq_printf(m, "Hangcheck active, timer fires in %dms\n",
Chris Wilsonf6544492015-01-26 18:03:04 +02001293 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1294 jiffies));
Chris Wilson8352aea2017-03-03 09:00:56 +00001295 else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
1296 seq_puts(m, "Hangcheck active, work pending\n");
1297 else
1298 seq_puts(m, "Hangcheck inactive\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001299
Chris Wilsonf73b5672017-03-02 15:03:56 +00001300 seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));
1301
Akash Goel3b3f1652016-10-13 22:44:48 +05301302 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001303 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1304 struct rb_node *rb;
1305
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001306 seq_printf(m, "%s:\n", engine->name);
Chris Wilsonf73b5672017-03-02 15:03:56 +00001307 seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001308 engine->hangcheck.seqno, seqno[id],
Chris Wilsonf73b5672017-03-02 15:03:56 +00001309 intel_engine_last_submit(engine),
1310 engine->timeline->inflight_seqnos);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001311 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
Chris Wilson83348ba2016-08-09 17:47:51 +01001312 yesno(intel_engine_has_waiter(engine)),
1313 yesno(test_bit(engine->id,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001314 &dev_priv->gpu_error.missed_irq_rings)),
1315 yesno(engine->hangcheck.stalled));
1316
Chris Wilson61d3dc72017-03-03 19:08:24 +00001317 spin_lock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001318 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08001319 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson33f53712016-10-04 21:11:32 +01001320
1321 seq_printf(m, "\t%s [%d] waiting for %x\n",
1322 w->tsk->comm, w->tsk->pid, w->seqno);
1323 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001324 spin_unlock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001325
Chris Wilsonf6544492015-01-26 18:03:04 +02001326 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001327 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001328 (long long)acthd[id]);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001329 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1330 hangcheck_action_to_str(engine->hangcheck.action),
1331 engine->hangcheck.action,
1332 jiffies_to_msecs(jiffies -
1333 engine->hangcheck.action_timestamp));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001334
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001335 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001336 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001337
Ben Widawskyd6369512016-09-20 16:54:32 +03001338 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001339
Ben Widawskyd6369512016-09-20 16:54:32 +03001340 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001341
Ben Widawskyd6369512016-09-20 16:54:32 +03001342 i915_instdone_info(dev_priv, m,
1343 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001344 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001345 }
1346
1347 return 0;
1348}
1349
Michel Thierry061d06a2017-06-20 10:57:49 +01001350static int i915_reset_info(struct seq_file *m, void *unused)
1351{
1352 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1353 struct i915_gpu_error *error = &dev_priv->gpu_error;
1354 struct intel_engine_cs *engine;
1355 enum intel_engine_id id;
1356
1357 seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));
1358
1359 for_each_engine(engine, dev_priv, id) {
1360 seq_printf(m, "%s = %u\n", engine->name,
1361 i915_reset_engine_count(error, engine));
1362 }
1363
1364 return 0;
1365}
1366
Ben Widawsky4d855292011-12-12 19:34:16 -08001367static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001368{
David Weinehall36cdd012016-08-22 13:59:31 +03001369 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001370 u32 rgvmodectl, rstdbyctl;
1371 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001372
Ben Widawsky616fdb52011-10-05 11:44:54 -07001373 rgvmodectl = I915_READ(MEMMODECTL);
1374 rstdbyctl = I915_READ(RSTDBYCTL);
1375 crstandvid = I915_READ16(CRSTANDVID);
1376
Jani Nikula742f4912015-09-03 11:16:09 +03001377 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001378 seq_printf(m, "Boost freq: %d\n",
1379 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1380 MEMMODE_BOOST_FREQ_SHIFT);
1381 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001382 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001383 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001384 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001385 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001386 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001387 seq_printf(m, "Starting frequency: P%d\n",
1388 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001389 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001390 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001391 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1392 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1393 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1394 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001395 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001396 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001397 switch (rstdbyctl & RSX_STATUS_MASK) {
1398 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001399 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001400 break;
1401 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001402 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001403 break;
1404 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001405 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001406 break;
1407 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001408 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001409 break;
1410 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001411 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001412 break;
1413 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001414 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001415 break;
1416 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001417 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001418 break;
1419 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001420
1421 return 0;
1422}
1423
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001424static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001425{
Chris Wilson233ebf52017-03-23 10:19:44 +00001426 struct drm_i915_private *i915 = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001427 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsond2dc94b2017-03-23 10:19:41 +00001428 unsigned int tmp;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001429
Chris Wilsond7a133d2017-09-07 14:44:41 +01001430 seq_printf(m, "user.bypass_count = %u\n",
1431 i915->uncore.user_forcewake.count);
1432
Chris Wilson233ebf52017-03-23 10:19:44 +00001433 for_each_fw_domain(fw_domain, i915, tmp)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001434 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001435 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilson233ebf52017-03-23 10:19:44 +00001436 READ_ONCE(fw_domain->wake_count));
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001437
1438 return 0;
1439}
1440
Mika Kuoppala13628772017-03-15 17:43:02 +02001441static void print_rc6_res(struct seq_file *m,
1442 const char *title,
1443 const i915_reg_t reg)
1444{
1445 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1446
1447 seq_printf(m, "%s %u (%llu us)\n",
1448 title, I915_READ(reg),
1449 intel_rc6_residency_us(dev_priv, reg));
1450}
1451
Deepak S669ab5a2014-01-10 15:18:26 +05301452static int vlv_drpc_info(struct seq_file *m)
1453{
David Weinehall36cdd012016-08-22 13:59:31 +03001454 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001455 u32 rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301456
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001457 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301458 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1459
Deepak S669ab5a2014-01-10 15:18:26 +05301460 seq_printf(m, "RC6 Enabled: %s\n",
1461 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1462 GEN6_RC_CTL_EI_MODE(1))));
1463 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001464 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301465 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001466 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301467
Mika Kuoppala13628772017-03-15 17:43:02 +02001468 print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
1469 print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
Imre Deak9cc19be2014-04-14 20:24:24 +03001470
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001471 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301472}
1473
Ben Widawsky4d855292011-12-12 19:34:16 -08001474static int gen6_drpc_info(struct seq_file *m)
1475{
David Weinehall36cdd012016-08-22 13:59:31 +03001476 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01001477 u32 gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301478 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001479 unsigned forcewake_count;
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001480 int count = 0;
Ben Widawsky4d855292011-12-12 19:34:16 -08001481
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001482 forcewake_count = READ_ONCE(dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001483 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001484 seq_puts(m, "RC information inaccurate because somebody "
1485 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001486 } else {
1487 /* NB: we cannot use forcewake, else we read the wrong values */
1488 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1489 udelay(10);
1490 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1491 }
1492
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001493 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001494 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001495
Ben Widawsky4d855292011-12-12 19:34:16 -08001496 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001497 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301498 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1499 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1500 }
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001501
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001502 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001503 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001504 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001505
Eric Anholtfff24e22012-01-23 16:14:05 -08001506 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001507 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1508 seq_printf(m, "RC6 Enabled: %s\n",
1509 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001510 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301511 seq_printf(m, "Render Well Gating Enabled: %s\n",
1512 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1513 seq_printf(m, "Media Well Gating Enabled: %s\n",
1514 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1515 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001516 seq_printf(m, "Deep RC6 Enabled: %s\n",
1517 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1518 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1519 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001520 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001521 switch (gt_core_status & GEN6_RCn_MASK) {
1522 case GEN6_RC0:
1523 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001524 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001525 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001526 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001527 break;
1528 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001529 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001530 break;
1531 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001532 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001533 break;
1534 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001535 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001536 break;
1537 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001538 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001539 break;
1540 }
1541
1542 seq_printf(m, "Core Power Down: %s\n",
1543 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001544 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301545 seq_printf(m, "Render Power Well: %s\n",
1546 (gen9_powergate_status &
1547 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1548 seq_printf(m, "Media Power Well: %s\n",
1549 (gen9_powergate_status &
1550 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1551 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001552
1553 /* Not exactly sure what this is */
Mika Kuoppala13628772017-03-15 17:43:02 +02001554 print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
1555 GEN6_GT_GFX_RC6_LOCKED);
1556 print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
1557 print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
1558 print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
Ben Widawskycce66a22012-03-27 18:59:38 -07001559
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001560 seq_printf(m, "RC6 voltage: %dmV\n",
1561 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1562 seq_printf(m, "RC6+ voltage: %dmV\n",
1563 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1564 seq_printf(m, "RC6++ voltage: %dmV\n",
1565 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301566 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001567}
1568
1569static int i915_drpc_info(struct seq_file *m, void *unused)
1570{
David Weinehall36cdd012016-08-22 13:59:31 +03001571 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001572 int err;
1573
1574 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001575
David Weinehall36cdd012016-08-22 13:59:31 +03001576 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001577 err = vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001578 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001579 err = gen6_drpc_info(m);
Ben Widawsky4d855292011-12-12 19:34:16 -08001580 else
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001581 err = ironlake_drpc_info(m);
1582
1583 intel_runtime_pm_put(dev_priv);
1584
1585 return err;
Ben Widawsky4d855292011-12-12 19:34:16 -08001586}
1587
Daniel Vetter9a851782015-06-18 10:30:22 +02001588static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1589{
David Weinehall36cdd012016-08-22 13:59:31 +03001590 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001591
1592 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1593 dev_priv->fb_tracking.busy_bits);
1594
1595 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1596 dev_priv->fb_tracking.flip_bits);
1597
1598 return 0;
1599}
1600
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001601static int i915_fbc_status(struct seq_file *m, void *unused)
1602{
David Weinehall36cdd012016-08-22 13:59:31 +03001603 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001604
David Weinehall36cdd012016-08-22 13:59:31 +03001605 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001606 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001607 return 0;
1608 }
1609
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001610 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001611 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001612
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001613 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001614 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001615 else
1616 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001617 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001618
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03001619 if (intel_fbc_is_active(dev_priv)) {
1620 u32 mask;
1621
1622 if (INTEL_GEN(dev_priv) >= 8)
1623 mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
1624 else if (INTEL_GEN(dev_priv) >= 7)
1625 mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
1626 else if (INTEL_GEN(dev_priv) >= 5)
1627 mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
1628 else if (IS_G4X(dev_priv))
1629 mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
1630 else
1631 mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
1632 FBC_STAT_COMPRESSED);
1633
1634 seq_printf(m, "Compressing: %s\n", yesno(mask));
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001635 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001636
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001637 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001638 intel_runtime_pm_put(dev_priv);
1639
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001640 return 0;
1641}
1642
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001643static int i915_fbc_false_color_get(void *data, u64 *val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001644{
David Weinehall36cdd012016-08-22 13:59:31 +03001645 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001646
David Weinehall36cdd012016-08-22 13:59:31 +03001647 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001648 return -ENODEV;
1649
Rodrigo Vivida46f932014-08-01 02:04:45 -07001650 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001651
1652 return 0;
1653}
1654
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001655static int i915_fbc_false_color_set(void *data, u64 val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001656{
David Weinehall36cdd012016-08-22 13:59:31 +03001657 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001658 u32 reg;
1659
David Weinehall36cdd012016-08-22 13:59:31 +03001660 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001661 return -ENODEV;
1662
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001663 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001664
1665 reg = I915_READ(ILK_DPFC_CONTROL);
1666 dev_priv->fbc.false_color = val;
1667
1668 I915_WRITE(ILK_DPFC_CONTROL, val ?
1669 (reg | FBC_CTL_FALSE_COLOR) :
1670 (reg & ~FBC_CTL_FALSE_COLOR));
1671
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001672 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001673 return 0;
1674}
1675
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001676DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
1677 i915_fbc_false_color_get, i915_fbc_false_color_set,
Rodrigo Vivida46f932014-08-01 02:04:45 -07001678 "%llu\n");
1679
Paulo Zanoni92d44622013-05-31 16:33:24 -03001680static int i915_ips_status(struct seq_file *m, void *unused)
1681{
David Weinehall36cdd012016-08-22 13:59:31 +03001682 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001683
David Weinehall36cdd012016-08-22 13:59:31 +03001684 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001685 seq_puts(m, "not supported\n");
1686 return 0;
1687 }
1688
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001689 intel_runtime_pm_get(dev_priv);
1690
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001691 seq_printf(m, "Enabled by kernel parameter: %s\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001692 yesno(i915_modparams.enable_ips));
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001693
David Weinehall36cdd012016-08-22 13:59:31 +03001694 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001695 seq_puts(m, "Currently: unknown\n");
1696 } else {
1697 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1698 seq_puts(m, "Currently: enabled\n");
1699 else
1700 seq_puts(m, "Currently: disabled\n");
1701 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001702
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001703 intel_runtime_pm_put(dev_priv);
1704
Paulo Zanoni92d44622013-05-31 16:33:24 -03001705 return 0;
1706}
1707
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001708static int i915_sr_status(struct seq_file *m, void *unused)
1709{
David Weinehall36cdd012016-08-22 13:59:31 +03001710 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001711 bool sr_enabled = false;
1712
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001713 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001714 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001715
Chris Wilson7342a722017-03-09 14:20:49 +00001716 if (INTEL_GEN(dev_priv) >= 9)
1717 /* no global SR status; inspect per-plane WM */;
1718 else if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001719 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Jani Nikulac0f86832016-12-07 12:13:04 +02001720 else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
David Weinehall36cdd012016-08-22 13:59:31 +03001721 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001722 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001723 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001724 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001725 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001726 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001727 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001728 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001729
Chris Wilson9c870d02016-10-24 13:42:15 +01001730 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001731 intel_runtime_pm_put(dev_priv);
1732
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001733 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001734
1735 return 0;
1736}
1737
Jesse Barnes7648fa92010-05-20 14:28:11 -07001738static int i915_emon_status(struct seq_file *m, void *unused)
1739{
David Weinehall36cdd012016-08-22 13:59:31 +03001740 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1741 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001742 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001743 int ret;
1744
David Weinehall36cdd012016-08-22 13:59:31 +03001745 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001746 return -ENODEV;
1747
Chris Wilsonde227ef2010-07-03 07:58:38 +01001748 ret = mutex_lock_interruptible(&dev->struct_mutex);
1749 if (ret)
1750 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001751
1752 temp = i915_mch_val(dev_priv);
1753 chipset = i915_chipset_val(dev_priv);
1754 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001755 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001756
1757 seq_printf(m, "GMCH temp: %ld\n", temp);
1758 seq_printf(m, "Chipset power: %ld\n", chipset);
1759 seq_printf(m, "GFX power: %ld\n", gfx);
1760 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1761
1762 return 0;
1763}
1764
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001765static int i915_ring_freq_table(struct seq_file *m, void *unused)
1766{
David Weinehall36cdd012016-08-22 13:59:31 +03001767 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001768 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001769 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001770 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301771 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001772
Carlos Santa26310342016-08-17 12:30:41 -07001773 if (!HAS_LLC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001774 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001775 return 0;
1776 }
1777
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001778 intel_runtime_pm_get(dev_priv);
1779
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001780 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001781 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001782 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001783
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001784 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301785 /* Convert GT frequency to 50 HZ units */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001786 min_gpu_freq = rps->min_freq_softlimit / GEN9_FREQ_SCALER;
1787 max_gpu_freq = rps->max_freq_softlimit / GEN9_FREQ_SCALER;
Akash Goelf936ec32015-06-29 14:50:22 +05301788 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001789 min_gpu_freq = rps->min_freq_softlimit;
1790 max_gpu_freq = rps->max_freq_softlimit;
Akash Goelf936ec32015-06-29 14:50:22 +05301791 }
1792
Damien Lespiau267f0c92013-06-24 22:59:48 +01001793 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001794
Akash Goelf936ec32015-06-29 14:50:22 +05301795 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001796 ia_freq = gpu_freq;
1797 sandybridge_pcode_read(dev_priv,
1798 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1799 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001800 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301801 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001802 (IS_GEN9_BC(dev_priv) ||
1803 IS_CANNONLAKE(dev_priv) ?
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001804 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001805 ((ia_freq >> 0) & 0xff) * 100,
1806 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001807 }
1808
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001809 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001810
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001811out:
1812 intel_runtime_pm_put(dev_priv);
1813 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001814}
1815
Chris Wilson44834a62010-08-19 16:09:23 +01001816static int i915_opregion(struct seq_file *m, void *unused)
1817{
David Weinehall36cdd012016-08-22 13:59:31 +03001818 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1819 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001820 struct intel_opregion *opregion = &dev_priv->opregion;
1821 int ret;
1822
1823 ret = mutex_lock_interruptible(&dev->struct_mutex);
1824 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001825 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001826
Jani Nikula2455a8e2015-12-14 12:50:53 +02001827 if (opregion->header)
1828 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001829
1830 mutex_unlock(&dev->struct_mutex);
1831
Daniel Vetter0d38f002012-04-21 22:49:10 +02001832out:
Chris Wilson44834a62010-08-19 16:09:23 +01001833 return 0;
1834}
1835
Jani Nikulaada8f952015-12-15 13:17:12 +02001836static int i915_vbt(struct seq_file *m, void *unused)
1837{
David Weinehall36cdd012016-08-22 13:59:31 +03001838 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001839
1840 if (opregion->vbt)
1841 seq_write(m, opregion->vbt, opregion->vbt_size);
1842
1843 return 0;
1844}
1845
Chris Wilson37811fc2010-08-25 22:45:57 +01001846static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1847{
David Weinehall36cdd012016-08-22 13:59:31 +03001848 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1849 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301850 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001851 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001852 int ret;
1853
1854 ret = mutex_lock_interruptible(&dev->struct_mutex);
1855 if (ret)
1856 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001857
Daniel Vetter06957262015-08-10 13:34:08 +02001858#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter346fb4e2017-07-06 15:00:20 +02001859 if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
David Weinehall36cdd012016-08-22 13:59:31 +03001860 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001861
Chris Wilson25bcce92016-07-02 15:36:00 +01001862 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1863 fbdev_fb->base.width,
1864 fbdev_fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001865 fbdev_fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001866 fbdev_fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001867 fbdev_fb->base.modifier,
Chris Wilson25bcce92016-07-02 15:36:00 +01001868 drm_framebuffer_read_refcount(&fbdev_fb->base));
1869 describe_obj(m, fbdev_fb->obj);
1870 seq_putc(m, '\n');
1871 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001872#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001873
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001874 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001875 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301876 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1877 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001878 continue;
1879
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001880 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001881 fb->base.width,
1882 fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001883 fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001884 fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001885 fb->base.modifier,
Dave Airlie747a5982016-04-15 15:10:35 +10001886 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001887 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001888 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001889 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001890 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001891 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001892
1893 return 0;
1894}
1895
Chris Wilson7e37f882016-08-02 22:50:21 +01001896static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001897{
Chris Wilsonfe085f12017-03-21 10:25:52 +00001898 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
1899 ring->space, ring->head, ring->tail);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001900}
1901
Ben Widawskye76d3632011-03-19 18:14:29 -07001902static int i915_context_status(struct seq_file *m, void *unused)
1903{
David Weinehall36cdd012016-08-22 13:59:31 +03001904 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1905 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001906 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001907 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301908 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001909 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001910
Daniel Vetterf3d28872014-05-29 23:23:08 +02001911 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001912 if (ret)
1913 return ret;
1914
Chris Wilson829a0af2017-06-20 12:05:45 +01001915 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001916 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001917 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001918 struct task_struct *task;
1919
Chris Wilsonc84455b2016-08-15 10:49:08 +01001920 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001921 if (task) {
1922 seq_printf(m, "(%s [%d]) ",
1923 task->comm, task->pid);
1924 put_task_struct(task);
1925 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001926 } else if (IS_ERR(ctx->file_priv)) {
1927 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001928 } else {
1929 seq_puts(m, "(kernel) ");
1930 }
1931
Chris Wilsonbca44d82016-05-24 14:53:41 +01001932 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1933 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001934
Akash Goel3b3f1652016-10-13 22:44:48 +05301935 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01001936 struct intel_context *ce = &ctx->engine[engine->id];
1937
1938 seq_printf(m, "%s: ", engine->name);
Chris Wilsonbca44d82016-05-24 14:53:41 +01001939 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001940 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001941 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01001942 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001943 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001944 }
1945
Ben Widawskya33afea2013-09-17 21:12:45 -07001946 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001947 }
1948
Daniel Vetterf3d28872014-05-29 23:23:08 +02001949 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001950
1951 return 0;
1952}
1953
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001954static const char *swizzle_string(unsigned swizzle)
1955{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001956 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001957 case I915_BIT_6_SWIZZLE_NONE:
1958 return "none";
1959 case I915_BIT_6_SWIZZLE_9:
1960 return "bit9";
1961 case I915_BIT_6_SWIZZLE_9_10:
1962 return "bit9/bit10";
1963 case I915_BIT_6_SWIZZLE_9_11:
1964 return "bit9/bit11";
1965 case I915_BIT_6_SWIZZLE_9_10_11:
1966 return "bit9/bit10/bit11";
1967 case I915_BIT_6_SWIZZLE_9_17:
1968 return "bit9/bit17";
1969 case I915_BIT_6_SWIZZLE_9_10_17:
1970 return "bit9/bit10/bit17";
1971 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001972 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001973 }
1974
1975 return "bug";
1976}
1977
1978static int i915_swizzle_info(struct seq_file *m, void *data)
1979{
David Weinehall36cdd012016-08-22 13:59:31 +03001980 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001981
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001982 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001983
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001984 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1985 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1986 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1987 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1988
David Weinehall36cdd012016-08-22 13:59:31 +03001989 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001990 seq_printf(m, "DDC = 0x%08x\n",
1991 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01001992 seq_printf(m, "DDC2 = 0x%08x\n",
1993 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001994 seq_printf(m, "C0DRB3 = 0x%04x\n",
1995 I915_READ16(C0DRB3));
1996 seq_printf(m, "C1DRB3 = 0x%04x\n",
1997 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03001998 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001999 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2000 I915_READ(MAD_DIMM_C0));
2001 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2002 I915_READ(MAD_DIMM_C1));
2003 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2004 I915_READ(MAD_DIMM_C2));
2005 seq_printf(m, "TILECTL = 0x%08x\n",
2006 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002007 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002008 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2009 I915_READ(GAMTARBMODE));
2010 else
2011 seq_printf(m, "ARB_MODE = 0x%08x\n",
2012 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002013 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2014 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002015 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002016
2017 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2018 seq_puts(m, "L-shaped memory detected\n");
2019
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002020 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002021
2022 return 0;
2023}
2024
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002025static int per_file_ctx(int id, void *ptr, void *data)
2026{
Chris Wilsone2efd132016-05-24 14:53:34 +01002027 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002028 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002029 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2030
2031 if (!ppgtt) {
2032 seq_printf(m, " no ppgtt for context %d\n",
2033 ctx->user_handle);
2034 return 0;
2035 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002036
Oscar Mateof83d6512014-05-22 14:13:38 +01002037 if (i915_gem_context_is_default(ctx))
2038 seq_puts(m, " default context:\n");
2039 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002040 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002041 ppgtt->debug_dump(ppgtt, m);
2042
2043 return 0;
2044}
2045
David Weinehall36cdd012016-08-22 13:59:31 +03002046static void gen8_ppgtt_info(struct seq_file *m,
2047 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002048{
Ben Widawsky77df6772013-11-02 21:07:30 -07002049 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302050 struct intel_engine_cs *engine;
2051 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002052 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002053
Ben Widawsky77df6772013-11-02 21:07:30 -07002054 if (!ppgtt)
2055 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002056
Akash Goel3b3f1652016-10-13 22:44:48 +05302057 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002058 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002059 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002060 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002061 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002062 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002063 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002064 }
2065 }
2066}
2067
David Weinehall36cdd012016-08-22 13:59:31 +03002068static void gen6_ppgtt_info(struct seq_file *m,
2069 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002070{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002071 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302072 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002073
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002074 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002075 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2076
Akash Goel3b3f1652016-10-13 22:44:48 +05302077 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002078 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002079 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002080 seq_printf(m, "GFX_MODE: 0x%08x\n",
2081 I915_READ(RING_MODE_GEN7(engine)));
2082 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2083 I915_READ(RING_PP_DIR_BASE(engine)));
2084 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2085 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2086 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2087 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002088 }
2089 if (dev_priv->mm.aliasing_ppgtt) {
2090 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2091
Damien Lespiau267f0c92013-06-24 22:59:48 +01002092 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002093 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002094
Ben Widawsky87d60b62013-12-06 14:11:29 -08002095 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002096 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002097
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002098 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002099}
2100
2101static int i915_ppgtt_info(struct seq_file *m, void *data)
2102{
David Weinehall36cdd012016-08-22 13:59:31 +03002103 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2104 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002105 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002106 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002107
Chris Wilson637ee292016-08-22 14:28:20 +01002108 mutex_lock(&dev->filelist_mutex);
2109 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002110 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002111 goto out_unlock;
2112
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002113 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002114
David Weinehall36cdd012016-08-22 13:59:31 +03002115 if (INTEL_GEN(dev_priv) >= 8)
2116 gen8_ppgtt_info(m, dev_priv);
2117 else if (INTEL_GEN(dev_priv) >= 6)
2118 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002119
Michel Thierryea91e402015-07-29 17:23:57 +01002120 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2121 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002122 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002123
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002124 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002125 if (!task) {
2126 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002127 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002128 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002129 seq_printf(m, "\nproc: %s\n", task->comm);
2130 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002131 idr_for_each(&file_priv->context_idr, per_file_ctx,
2132 (void *)(unsigned long)m);
2133 }
2134
Chris Wilson637ee292016-08-22 14:28:20 +01002135out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002136 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002137 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002138out_unlock:
2139 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002140 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002141}
2142
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002143static int count_irq_waiters(struct drm_i915_private *i915)
2144{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002145 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302146 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002147 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002148
Akash Goel3b3f1652016-10-13 22:44:48 +05302149 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002150 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002151
2152 return count;
2153}
2154
Chris Wilson7466c292016-08-15 09:49:33 +01002155static const char *rps_power_to_str(unsigned int power)
2156{
2157 static const char * const strings[] = {
2158 [LOW_POWER] = "low power",
2159 [BETWEEN] = "mixed",
2160 [HIGH_POWER] = "high power",
2161 };
2162
2163 if (power >= ARRAY_SIZE(strings) || !strings[power])
2164 return "unknown";
2165
2166 return strings[power];
2167}
2168
Chris Wilson1854d5c2015-04-07 16:20:32 +01002169static int i915_rps_boost_info(struct seq_file *m, void *data)
2170{
David Weinehall36cdd012016-08-22 13:59:31 +03002171 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2172 struct drm_device *dev = &dev_priv->drm;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002173 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002174 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002175
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002176 seq_printf(m, "RPS enabled? %d\n", rps->enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002177 seq_printf(m, "GPU busy? %s [%d requests]\n",
2178 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002179 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002180 seq_printf(m, "Boosts outstanding? %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002181 atomic_read(&rps->num_waiters));
Chris Wilson7466c292016-08-15 09:49:33 +01002182 seq_printf(m, "Frequency requested %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002183 intel_gpu_freq(dev_priv, rps->cur_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002184 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002185 intel_gpu_freq(dev_priv, rps->min_freq),
2186 intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
2187 intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
2188 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002189 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002190 intel_gpu_freq(dev_priv, rps->idle_freq),
2191 intel_gpu_freq(dev_priv, rps->efficient_freq),
2192 intel_gpu_freq(dev_priv, rps->boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002193
2194 mutex_lock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002195 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2196 struct drm_i915_file_private *file_priv = file->driver_priv;
2197 struct task_struct *task;
2198
2199 rcu_read_lock();
2200 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002201 seq_printf(m, "%s [%d]: %d boosts\n",
Chris Wilson1854d5c2015-04-07 16:20:32 +01002202 task ? task->comm : "<unknown>",
2203 task ? task->pid : -1,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002204 atomic_read(&file_priv->rps_client.boosts));
Chris Wilson1854d5c2015-04-07 16:20:32 +01002205 rcu_read_unlock();
2206 }
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002207 seq_printf(m, "Kernel (anonymous) boosts: %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002208 atomic_read(&rps->boosts));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002209 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002210
Chris Wilson7466c292016-08-15 09:49:33 +01002211 if (INTEL_GEN(dev_priv) >= 6 &&
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002212 rps->enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002213 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002214 u32 rpup, rpupei;
2215 u32 rpdown, rpdownei;
2216
2217 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2218 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2219 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2220 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2221 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2222 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2223
2224 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002225 rps_power_to_str(rps->power));
Chris Wilson7466c292016-08-15 09:49:33 +01002226 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002227 rpup && rpupei ? 100 * rpup / rpupei : 0,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002228 rps->up_threshold);
Chris Wilson7466c292016-08-15 09:49:33 +01002229 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002230 rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002231 rps->down_threshold);
Chris Wilson7466c292016-08-15 09:49:33 +01002232 } else {
2233 seq_puts(m, "\nRPS Autotuning inactive\n");
2234 }
2235
Chris Wilson8d3afd72015-05-21 21:01:47 +01002236 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002237}
2238
Ben Widawsky63573eb2013-07-04 11:02:07 -07002239static int i915_llc(struct seq_file *m, void *data)
2240{
David Weinehall36cdd012016-08-22 13:59:31 +03002241 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002242 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002243
David Weinehall36cdd012016-08-22 13:59:31 +03002244 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002245 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2246 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002247
2248 return 0;
2249}
2250
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002251static int i915_huc_load_status_info(struct seq_file *m, void *data)
2252{
2253 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002254 struct drm_printer p;
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002255
2256 if (!HAS_HUC_UCODE(dev_priv))
2257 return 0;
2258
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002259 p = drm_seq_file_printer(m);
2260 intel_uc_fw_dump(&dev_priv->huc.fw, &p);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002261
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302262 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002263 seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302264 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002265
2266 return 0;
2267}
2268
Alex Daifdf5d352015-08-12 15:43:37 +01002269static int i915_guc_load_status_info(struct seq_file *m, void *data)
2270{
David Weinehall36cdd012016-08-22 13:59:31 +03002271 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002272 struct drm_printer p;
Alex Daifdf5d352015-08-12 15:43:37 +01002273 u32 tmp, i;
2274
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002275 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002276 return 0;
2277
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002278 p = drm_seq_file_printer(m);
2279 intel_uc_fw_dump(&dev_priv->guc.fw, &p);
Alex Daifdf5d352015-08-12 15:43:37 +01002280
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302281 intel_runtime_pm_get(dev_priv);
2282
Alex Daifdf5d352015-08-12 15:43:37 +01002283 tmp = I915_READ(GUC_STATUS);
2284
2285 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2286 seq_printf(m, "\tBootrom status = 0x%x\n",
2287 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2288 seq_printf(m, "\tuKernel status = 0x%x\n",
2289 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2290 seq_printf(m, "\tMIA Core status = 0x%x\n",
2291 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2292 seq_puts(m, "\nScratch registers:\n");
2293 for (i = 0; i < 16; i++)
2294 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2295
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302296 intel_runtime_pm_put(dev_priv);
2297
Alex Daifdf5d352015-08-12 15:43:37 +01002298 return 0;
2299}
2300
Akash Goel5aa1ee42016-10-12 21:54:36 +05302301static void i915_guc_log_info(struct seq_file *m,
2302 struct drm_i915_private *dev_priv)
2303{
2304 struct intel_guc *guc = &dev_priv->guc;
2305
2306 seq_puts(m, "\nGuC logging stats:\n");
2307
2308 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2309 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2310 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2311
2312 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2313 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2314 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2315
2316 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2317 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2318 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2319
2320 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2321 guc->log.flush_interrupt_count);
2322
2323 seq_printf(m, "\tCapture miss count: %u\n",
2324 guc->log.capture_miss_count);
2325}
2326
Dave Gordon8b417c22015-08-12 15:43:44 +01002327static void i915_guc_client_info(struct seq_file *m,
2328 struct drm_i915_private *dev_priv,
Sagar Arun Kamble5afc8b42017-11-16 19:02:40 +05302329 struct intel_guc_client *client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002330{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002331 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002332 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002333 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002334
Oscar Mateob09935a2017-03-22 10:39:53 -07002335 seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
2336 client->priority, client->stage_id, client->proc_desc_offset);
Michał Winiarski59db36c2017-09-14 12:51:23 +02002337 seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
2338 client->doorbell_id, client->doorbell_offset);
Dave Gordon8b417c22015-08-12 15:43:44 +01002339
Akash Goel3b3f1652016-10-13 22:44:48 +05302340 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002341 u64 submissions = client->submissions[id];
2342 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002343 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002344 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002345 }
2346 seq_printf(m, "\tTotal: %llu\n", tot);
2347}
2348
Oscar Mateoa8b93702017-05-10 15:04:51 +00002349static bool check_guc_submission(struct seq_file *m)
Dave Gordon8b417c22015-08-12 15:43:44 +01002350{
David Weinehall36cdd012016-08-22 13:59:31 +03002351 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson334636c2016-11-29 12:10:20 +00002352 const struct intel_guc *guc = &dev_priv->guc;
Dave Gordon8b417c22015-08-12 15:43:44 +01002353
Chris Wilson334636c2016-11-29 12:10:20 +00002354 if (!guc->execbuf_client) {
2355 seq_printf(m, "GuC submission %s\n",
2356 HAS_GUC_SCHED(dev_priv) ?
2357 "disabled" :
2358 "not supported");
Oscar Mateoa8b93702017-05-10 15:04:51 +00002359 return false;
Chris Wilson334636c2016-11-29 12:10:20 +00002360 }
Dave Gordon8b417c22015-08-12 15:43:44 +01002361
Oscar Mateoa8b93702017-05-10 15:04:51 +00002362 return true;
2363}
2364
Dave Gordon8b417c22015-08-12 15:43:44 +01002365static int i915_guc_info(struct seq_file *m, void *data)
2366{
2367 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2368 const struct intel_guc *guc = &dev_priv->guc;
Dave Gordon8b417c22015-08-12 15:43:44 +01002369
Oscar Mateoa8b93702017-05-10 15:04:51 +00002370 if (!check_guc_submission(m))
Dave Gordon8b417c22015-08-12 15:43:44 +01002371 return 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002372
Dave Gordon9636f6d2016-06-13 17:57:28 +01002373 seq_printf(m, "Doorbell map:\n");
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07002374 seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
Chris Wilson334636c2016-11-29 12:10:20 +00002375 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
Dave Gordon9636f6d2016-06-13 17:57:28 +01002376
Chris Wilson334636c2016-11-29 12:10:20 +00002377 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
2378 i915_guc_client_info(m, dev_priv, guc->execbuf_client);
Dave Gordone12ab162017-10-26 16:17:37 +02002379 seq_printf(m, "\nGuC preempt client @ %p:\n", guc->preempt_client);
2380 i915_guc_client_info(m, dev_priv, guc->preempt_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002381
Akash Goel5aa1ee42016-10-12 21:54:36 +05302382 i915_guc_log_info(m, dev_priv);
2383
Dave Gordon8b417c22015-08-12 15:43:44 +01002384 /* Add more as required ... */
2385
2386 return 0;
2387}
2388
Oscar Mateoa8b93702017-05-10 15:04:51 +00002389static int i915_guc_stage_pool(struct seq_file *m, void *data)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002390{
David Weinehall36cdd012016-08-22 13:59:31 +03002391 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Oscar Mateoa8b93702017-05-10 15:04:51 +00002392 const struct intel_guc *guc = &dev_priv->guc;
2393 struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
Sagar Arun Kamble5afc8b42017-11-16 19:02:40 +05302394 struct intel_guc_client *client = guc->execbuf_client;
Oscar Mateoa8b93702017-05-10 15:04:51 +00002395 unsigned int tmp;
2396 int index;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002397
Oscar Mateoa8b93702017-05-10 15:04:51 +00002398 if (!check_guc_submission(m))
Alex Dai4c7e77f2015-08-12 15:43:40 +01002399 return 0;
2400
Oscar Mateoa8b93702017-05-10 15:04:51 +00002401 for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
2402 struct intel_engine_cs *engine;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002403
Oscar Mateoa8b93702017-05-10 15:04:51 +00002404 if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
2405 continue;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002406
Oscar Mateoa8b93702017-05-10 15:04:51 +00002407 seq_printf(m, "GuC stage descriptor %u:\n", index);
2408 seq_printf(m, "\tIndex: %u\n", desc->stage_id);
2409 seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
2410 seq_printf(m, "\tPriority: %d\n", desc->priority);
2411 seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
2412 seq_printf(m, "\tEngines used: 0x%x\n",
2413 desc->engines_used);
2414 seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
2415 desc->db_trigger_phy,
2416 desc->db_trigger_cpu,
2417 desc->db_trigger_uk);
2418 seq_printf(m, "\tProcess descriptor: 0x%x\n",
2419 desc->process_desc);
Colin Ian King9a094852017-05-16 10:22:35 +01002420 seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
Oscar Mateoa8b93702017-05-10 15:04:51 +00002421 desc->wq_addr, desc->wq_size);
2422 seq_putc(m, '\n');
2423
2424 for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
2425 u32 guc_engine_id = engine->guc_id;
2426 struct guc_execlist_context *lrc =
2427 &desc->lrc[guc_engine_id];
2428
2429 seq_printf(m, "\t%s LRC:\n", engine->name);
2430 seq_printf(m, "\t\tContext desc: 0x%x\n",
2431 lrc->context_desc);
2432 seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
2433 seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
2434 seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
2435 seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
2436 seq_putc(m, '\n');
2437 }
Alex Dai4c7e77f2015-08-12 15:43:40 +01002438 }
2439
Oscar Mateoa8b93702017-05-10 15:04:51 +00002440 return 0;
2441}
2442
Alex Dai4c7e77f2015-08-12 15:43:40 +01002443static int i915_guc_log_dump(struct seq_file *m, void *data)
2444{
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002445 struct drm_info_node *node = m->private;
2446 struct drm_i915_private *dev_priv = node_to_i915(node);
2447 bool dump_load_err = !!node->info_ent->data;
2448 struct drm_i915_gem_object *obj = NULL;
2449 u32 *log;
2450 int i = 0;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002451
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002452 if (dump_load_err)
2453 obj = dev_priv->guc.load_err_log;
2454 else if (dev_priv->guc.log.vma)
2455 obj = dev_priv->guc.log.vma->obj;
2456
2457 if (!obj)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002458 return 0;
2459
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002460 log = i915_gem_object_pin_map(obj, I915_MAP_WC);
2461 if (IS_ERR(log)) {
2462 DRM_DEBUG("Failed to pin object\n");
2463 seq_puts(m, "(log data unaccessible)\n");
2464 return PTR_ERR(log);
Alex Dai4c7e77f2015-08-12 15:43:40 +01002465 }
2466
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002467 for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
2468 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2469 *(log + i), *(log + i + 1),
2470 *(log + i + 2), *(log + i + 3));
2471
Alex Dai4c7e77f2015-08-12 15:43:40 +01002472 seq_putc(m, '\n');
2473
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002474 i915_gem_object_unpin_map(obj);
2475
Alex Dai4c7e77f2015-08-12 15:43:40 +01002476 return 0;
2477}
2478
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302479static int i915_guc_log_control_get(void *data, u64 *val)
2480{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002481 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302482
2483 if (!dev_priv->guc.log.vma)
2484 return -EINVAL;
2485
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002486 *val = i915_modparams.guc_log_level;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302487
2488 return 0;
2489}
2490
2491static int i915_guc_log_control_set(void *data, u64 val)
2492{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002493 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302494 int ret;
2495
2496 if (!dev_priv->guc.log.vma)
2497 return -EINVAL;
2498
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002499 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302500 if (ret)
2501 return ret;
2502
2503 intel_runtime_pm_get(dev_priv);
2504 ret = i915_guc_log_control(dev_priv, val);
2505 intel_runtime_pm_put(dev_priv);
2506
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002507 mutex_unlock(&dev_priv->drm.struct_mutex);
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302508 return ret;
2509}
2510
2511DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2512 i915_guc_log_control_get, i915_guc_log_control_set,
2513 "%lld\n");
2514
Chris Wilsonb86bef202017-01-16 13:06:21 +00002515static const char *psr2_live_status(u32 val)
2516{
2517 static const char * const live_status[] = {
2518 "IDLE",
2519 "CAPTURE",
2520 "CAPTURE_FS",
2521 "SLEEP",
2522 "BUFON_FW",
2523 "ML_UP",
2524 "SU_STANDBY",
2525 "FAST_SLEEP",
2526 "DEEP_SLEEP",
2527 "BUF_ON",
2528 "TG_ON"
2529 };
2530
2531 val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
2532 if (val < ARRAY_SIZE(live_status))
2533 return live_status[val];
2534
2535 return "unknown";
2536}
2537
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002538static int i915_edp_psr_status(struct seq_file *m, void *data)
2539{
David Weinehall36cdd012016-08-22 13:59:31 +03002540 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002541 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002542 u32 stat[3];
2543 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002544 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002545
David Weinehall36cdd012016-08-22 13:59:31 +03002546 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002547 seq_puts(m, "PSR not supported\n");
2548 return 0;
2549 }
2550
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002551 intel_runtime_pm_get(dev_priv);
2552
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002553 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002554 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2555 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002556 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002557 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002558 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2559 dev_priv->psr.busy_frontbuffer_bits);
2560 seq_printf(m, "Re-enable work scheduled: %s\n",
2561 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002562
Nagaraju, Vathsala7e3eb592016-12-09 23:42:09 +05302563 if (HAS_DDI(dev_priv)) {
2564 if (dev_priv->psr.psr2_support)
2565 enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
2566 else
2567 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2568 } else {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002569 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002570 enum transcoder cpu_transcoder =
2571 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2572 enum intel_display_power_domain power_domain;
2573
2574 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2575 if (!intel_display_power_get_if_enabled(dev_priv,
2576 power_domain))
2577 continue;
2578
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002579 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2580 VLV_EDP_PSR_CURR_STATE_MASK;
2581 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2582 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2583 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002584
2585 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002586 }
2587 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002588
2589 seq_printf(m, "Main link in standby mode: %s\n",
2590 yesno(dev_priv->psr.link_standby));
2591
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002592 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002593
David Weinehall36cdd012016-08-22 13:59:31 +03002594 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002595 for_each_pipe(dev_priv, pipe) {
2596 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2597 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2598 seq_printf(m, " pipe %c", pipe_name(pipe));
2599 }
2600 seq_puts(m, "\n");
2601
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002602 /*
2603 * VLV/CHV PSR has no kind of performance counter
2604 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2605 */
David Weinehall36cdd012016-08-22 13:59:31 +03002606 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002607 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002608 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002609
2610 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2611 }
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302612 if (dev_priv->psr.psr2_support) {
Chris Wilsonb86bef202017-01-16 13:06:21 +00002613 u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302614
Chris Wilsonb86bef202017-01-16 13:06:21 +00002615 seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
2616 psr2, psr2_live_status(psr2));
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302617 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002618 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002619
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002620 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002621 return 0;
2622}
2623
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002624static int i915_sink_crc(struct seq_file *m, void *data)
2625{
David Weinehall36cdd012016-08-22 13:59:31 +03002626 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2627 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002628 struct intel_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002629 struct drm_connector_list_iter conn_iter;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002630 struct intel_dp *intel_dp = NULL;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002631 struct drm_modeset_acquire_ctx ctx;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002632 int ret;
2633 u8 crc[6];
2634
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002635 drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
2636
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002637 drm_connector_list_iter_begin(dev, &conn_iter);
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002638
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002639 for_each_intel_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002640 struct drm_crtc *crtc;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002641 struct drm_connector_state *state;
Maarten Lankhorst93313532017-11-10 12:34:59 +01002642 struct intel_crtc_state *crtc_state;
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002643
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002644 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002645 continue;
2646
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002647retry:
2648 ret = drm_modeset_lock(&dev->mode_config.connection_mutex, &ctx);
2649 if (ret)
2650 goto err;
2651
2652 state = connector->base.state;
2653 if (!state->best_encoder)
2654 continue;
2655
2656 crtc = state->crtc;
2657 ret = drm_modeset_lock(&crtc->mutex, &ctx);
2658 if (ret)
2659 goto err;
2660
Maarten Lankhorst93313532017-11-10 12:34:59 +01002661 crtc_state = to_intel_crtc_state(crtc->state);
2662 if (!crtc_state->base.active)
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002663 continue;
2664
Maarten Lankhorst93313532017-11-10 12:34:59 +01002665 /*
2666 * We need to wait for all crtc updates to complete, to make
2667 * sure any pending modesets and plane updates are completed.
2668 */
2669 if (crtc_state->base.commit) {
2670 ret = wait_for_completion_interruptible(&crtc_state->base.commit->hw_done);
2671
2672 if (ret)
2673 goto err;
2674 }
2675
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002676 intel_dp = enc_to_intel_dp(state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002677
Maarten Lankhorst93313532017-11-10 12:34:59 +01002678 ret = intel_dp_sink_crc(intel_dp, crtc_state, crc);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002679 if (ret)
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002680 goto err;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002681
2682 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2683 crc[0], crc[1], crc[2],
2684 crc[3], crc[4], crc[5]);
2685 goto out;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002686
2687err:
2688 if (ret == -EDEADLK) {
2689 ret = drm_modeset_backoff(&ctx);
2690 if (!ret)
2691 goto retry;
2692 }
2693 goto out;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002694 }
2695 ret = -ENODEV;
2696out:
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002697 drm_connector_list_iter_end(&conn_iter);
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002698 drm_modeset_drop_locks(&ctx);
2699 drm_modeset_acquire_fini(&ctx);
2700
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002701 return ret;
2702}
2703
Jesse Barnesec013e72013-08-20 10:29:23 +01002704static int i915_energy_uJ(struct seq_file *m, void *data)
2705{
David Weinehall36cdd012016-08-22 13:59:31 +03002706 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002707 unsigned long long power;
Jesse Barnesec013e72013-08-20 10:29:23 +01002708 u32 units;
2709
David Weinehall36cdd012016-08-22 13:59:31 +03002710 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002711 return -ENODEV;
2712
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002713 intel_runtime_pm_get(dev_priv);
2714
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002715 if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
2716 intel_runtime_pm_put(dev_priv);
2717 return -ENODEV;
2718 }
2719
2720 units = (power & 0x1f00) >> 8;
Jesse Barnesec013e72013-08-20 10:29:23 +01002721 power = I915_READ(MCH_SECP_NRG_STTS);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002722 power = (1000000 * power) >> units; /* convert to uJ */
Jesse Barnesec013e72013-08-20 10:29:23 +01002723
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002724 intel_runtime_pm_put(dev_priv);
2725
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002726 seq_printf(m, "%llu", power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002727
2728 return 0;
2729}
2730
Damien Lespiau6455c872015-06-04 18:23:57 +01002731static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002732{
David Weinehall36cdd012016-08-22 13:59:31 +03002733 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002734 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002735
Chris Wilsona156e642016-04-03 14:14:21 +01002736 if (!HAS_RUNTIME_PM(dev_priv))
2737 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002738
Chris Wilson67d97da2016-07-04 08:08:31 +01002739 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002740 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002741 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002742#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002743 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002744 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002745#else
2746 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2747#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002748 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002749 pci_power_name(pdev->current_state),
2750 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002751
Jesse Barnesec013e72013-08-20 10:29:23 +01002752 return 0;
2753}
2754
Imre Deak1da51582013-11-25 17:15:35 +02002755static int i915_power_domain_info(struct seq_file *m, void *unused)
2756{
David Weinehall36cdd012016-08-22 13:59:31 +03002757 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002758 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2759 int i;
2760
2761 mutex_lock(&power_domains->lock);
2762
2763 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2764 for (i = 0; i < power_domains->power_well_count; i++) {
2765 struct i915_power_well *power_well;
2766 enum intel_display_power_domain power_domain;
2767
2768 power_well = &power_domains->power_wells[i];
2769 seq_printf(m, "%-25s %d\n", power_well->name,
2770 power_well->count);
2771
Joonas Lahtinen8385c2e2017-02-08 15:12:10 +02002772 for_each_power_domain(power_domain, power_well->domains)
Imre Deak1da51582013-11-25 17:15:35 +02002773 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002774 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002775 power_domains->domain_use_count[power_domain]);
Imre Deak1da51582013-11-25 17:15:35 +02002776 }
2777
2778 mutex_unlock(&power_domains->lock);
2779
2780 return 0;
2781}
2782
Damien Lespiaub7cec662015-10-27 14:47:01 +02002783static int i915_dmc_info(struct seq_file *m, void *unused)
2784{
David Weinehall36cdd012016-08-22 13:59:31 +03002785 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002786 struct intel_csr *csr;
2787
David Weinehall36cdd012016-08-22 13:59:31 +03002788 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002789 seq_puts(m, "not supported\n");
2790 return 0;
2791 }
2792
2793 csr = &dev_priv->csr;
2794
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002795 intel_runtime_pm_get(dev_priv);
2796
Damien Lespiaub7cec662015-10-27 14:47:01 +02002797 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2798 seq_printf(m, "path: %s\n", csr->fw_path);
2799
2800 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002801 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002802
2803 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2804 CSR_VERSION_MINOR(csr->version));
2805
Mika Kuoppala48de5682017-05-09 13:05:22 +03002806 if (IS_KABYLAKE(dev_priv) ||
2807 (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
Damien Lespiau83372062015-10-30 17:53:32 +02002808 seq_printf(m, "DC3 -> DC5 count: %d\n",
2809 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2810 seq_printf(m, "DC5 -> DC6 count: %d\n",
2811 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002812 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002813 seq_printf(m, "DC3 -> DC5 count: %d\n",
2814 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002815 }
2816
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002817out:
2818 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2819 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2820 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2821
Damien Lespiau83372062015-10-30 17:53:32 +02002822 intel_runtime_pm_put(dev_priv);
2823
Damien Lespiaub7cec662015-10-27 14:47:01 +02002824 return 0;
2825}
2826
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002827static void intel_seq_print_mode(struct seq_file *m, int tabs,
2828 struct drm_display_mode *mode)
2829{
2830 int i;
2831
2832 for (i = 0; i < tabs; i++)
2833 seq_putc(m, '\t');
2834
2835 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2836 mode->base.id, mode->name,
2837 mode->vrefresh, mode->clock,
2838 mode->hdisplay, mode->hsync_start,
2839 mode->hsync_end, mode->htotal,
2840 mode->vdisplay, mode->vsync_start,
2841 mode->vsync_end, mode->vtotal,
2842 mode->type, mode->flags);
2843}
2844
2845static void intel_encoder_info(struct seq_file *m,
2846 struct intel_crtc *intel_crtc,
2847 struct intel_encoder *intel_encoder)
2848{
David Weinehall36cdd012016-08-22 13:59:31 +03002849 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2850 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002851 struct drm_crtc *crtc = &intel_crtc->base;
2852 struct intel_connector *intel_connector;
2853 struct drm_encoder *encoder;
2854
2855 encoder = &intel_encoder->base;
2856 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002857 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002858 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2859 struct drm_connector *connector = &intel_connector->base;
2860 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2861 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002862 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002863 drm_get_connector_status_name(connector->status));
2864 if (connector->status == connector_status_connected) {
2865 struct drm_display_mode *mode = &crtc->mode;
2866 seq_printf(m, ", mode:\n");
2867 intel_seq_print_mode(m, 2, mode);
2868 } else {
2869 seq_putc(m, '\n');
2870 }
2871 }
2872}
2873
2874static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2875{
David Weinehall36cdd012016-08-22 13:59:31 +03002876 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2877 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002878 struct drm_crtc *crtc = &intel_crtc->base;
2879 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002880 struct drm_plane_state *plane_state = crtc->primary->state;
2881 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002882
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002883 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002884 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002885 fb->base.id, plane_state->src_x >> 16,
2886 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002887 else
2888 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002889 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2890 intel_encoder_info(m, intel_crtc, intel_encoder);
2891}
2892
2893static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2894{
2895 struct drm_display_mode *mode = panel->fixed_mode;
2896
2897 seq_printf(m, "\tfixed mode:\n");
2898 intel_seq_print_mode(m, 2, mode);
2899}
2900
2901static void intel_dp_info(struct seq_file *m,
2902 struct intel_connector *intel_connector)
2903{
2904 struct intel_encoder *intel_encoder = intel_connector->encoder;
2905 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2906
2907 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002908 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002909 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002910 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002911
2912 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2913 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002914}
2915
Libin Yang9a148a92016-11-28 20:07:05 +08002916static void intel_dp_mst_info(struct seq_file *m,
2917 struct intel_connector *intel_connector)
2918{
2919 struct intel_encoder *intel_encoder = intel_connector->encoder;
2920 struct intel_dp_mst_encoder *intel_mst =
2921 enc_to_mst(&intel_encoder->base);
2922 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2923 struct intel_dp *intel_dp = &intel_dig_port->dp;
2924 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2925 intel_connector->port);
2926
2927 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2928}
2929
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002930static void intel_hdmi_info(struct seq_file *m,
2931 struct intel_connector *intel_connector)
2932{
2933 struct intel_encoder *intel_encoder = intel_connector->encoder;
2934 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2935
Jani Nikula742f4912015-09-03 11:16:09 +03002936 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002937}
2938
2939static void intel_lvds_info(struct seq_file *m,
2940 struct intel_connector *intel_connector)
2941{
2942 intel_panel_info(m, &intel_connector->panel);
2943}
2944
2945static void intel_connector_info(struct seq_file *m,
2946 struct drm_connector *connector)
2947{
2948 struct intel_connector *intel_connector = to_intel_connector(connector);
2949 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002950 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002951
2952 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002953 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002954 drm_get_connector_status_name(connector->status));
2955 if (connector->status == connector_status_connected) {
2956 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2957 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2958 connector->display_info.width_mm,
2959 connector->display_info.height_mm);
2960 seq_printf(m, "\tsubpixel order: %s\n",
2961 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2962 seq_printf(m, "\tCEA rev: %d\n",
2963 connector->display_info.cea_rev);
2964 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002965
Maarten Lankhorst77d1f612017-06-26 10:33:49 +02002966 if (!intel_encoder)
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002967 return;
2968
2969 switch (connector->connector_type) {
2970 case DRM_MODE_CONNECTOR_DisplayPort:
2971 case DRM_MODE_CONNECTOR_eDP:
Libin Yang9a148a92016-11-28 20:07:05 +08002972 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
2973 intel_dp_mst_info(m, intel_connector);
2974 else
2975 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002976 break;
2977 case DRM_MODE_CONNECTOR_LVDS:
2978 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10002979 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002980 break;
2981 case DRM_MODE_CONNECTOR_HDMIA:
2982 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
Ville Syrjälä7e732ca2017-10-27 22:31:24 +03002983 intel_encoder->type == INTEL_OUTPUT_DDI)
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002984 intel_hdmi_info(m, intel_connector);
2985 break;
2986 default:
2987 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10002988 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002989
Jesse Barnesf103fc72014-02-20 12:39:57 -08002990 seq_printf(m, "\tmodes:\n");
2991 list_for_each_entry(mode, &connector->modes, head)
2992 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002993}
2994
Robert Fekete3abc4e02015-10-27 16:58:32 +01002995static const char *plane_type(enum drm_plane_type type)
2996{
2997 switch (type) {
2998 case DRM_PLANE_TYPE_OVERLAY:
2999 return "OVL";
3000 case DRM_PLANE_TYPE_PRIMARY:
3001 return "PRI";
3002 case DRM_PLANE_TYPE_CURSOR:
3003 return "CUR";
3004 /*
3005 * Deliberately omitting default: to generate compiler warnings
3006 * when a new drm_plane_type gets added.
3007 */
3008 }
3009
3010 return "unknown";
3011}
3012
3013static const char *plane_rotation(unsigned int rotation)
3014{
3015 static char buf[48];
3016 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003017 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
Robert Fekete3abc4e02015-10-27 16:58:32 +01003018 * will print them all to visualize if the values are misused
3019 */
3020 snprintf(buf, sizeof(buf),
3021 "%s%s%s%s%s%s(0x%08x)",
Robert Fossc2c446a2017-05-19 16:50:17 -04003022 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
3023 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
3024 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
3025 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
3026 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
3027 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003028 rotation);
3029
3030 return buf;
3031}
3032
3033static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3034{
David Weinehall36cdd012016-08-22 13:59:31 +03003035 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3036 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003037 struct intel_plane *intel_plane;
3038
3039 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3040 struct drm_plane_state *state;
3041 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003042 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003043
3044 if (!plane->state) {
3045 seq_puts(m, "plane->state is NULL!\n");
3046 continue;
3047 }
3048
3049 state = plane->state;
3050
Eric Engestrom90844f02016-08-15 01:02:38 +01003051 if (state->fb) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003052 drm_get_format_name(state->fb->format->format,
3053 &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003054 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003055 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003056 }
3057
Robert Fekete3abc4e02015-10-27 16:58:32 +01003058 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3059 plane->base.id,
3060 plane_type(intel_plane->base.type),
3061 state->crtc_x, state->crtc_y,
3062 state->crtc_w, state->crtc_h,
3063 (state->src_x >> 16),
3064 ((state->src_x & 0xffff) * 15625) >> 10,
3065 (state->src_y >> 16),
3066 ((state->src_y & 0xffff) * 15625) >> 10,
3067 (state->src_w >> 16),
3068 ((state->src_w & 0xffff) * 15625) >> 10,
3069 (state->src_h >> 16),
3070 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003071 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003072 plane_rotation(state->rotation));
3073 }
3074}
3075
3076static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3077{
3078 struct intel_crtc_state *pipe_config;
3079 int num_scalers = intel_crtc->num_scalers;
3080 int i;
3081
3082 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3083
3084 /* Not all platformas have a scaler */
3085 if (num_scalers) {
3086 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3087 num_scalers,
3088 pipe_config->scaler_state.scaler_users,
3089 pipe_config->scaler_state.scaler_id);
3090
A.Sunil Kamath58415912016-11-20 23:20:26 +05303091 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003092 struct intel_scaler *sc =
3093 &pipe_config->scaler_state.scalers[i];
3094
3095 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3096 i, yesno(sc->in_use), sc->mode);
3097 }
3098 seq_puts(m, "\n");
3099 } else {
3100 seq_puts(m, "\tNo scalers available on this platform\n");
3101 }
3102}
3103
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003104static int i915_display_info(struct seq_file *m, void *unused)
3105{
David Weinehall36cdd012016-08-22 13:59:31 +03003106 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3107 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003108 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003109 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003110 struct drm_connector_list_iter conn_iter;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003111
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003112 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003113 seq_printf(m, "CRTC info\n");
3114 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003115 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003116 struct intel_crtc_state *pipe_config;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003117
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003118 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003119 pipe_config = to_intel_crtc_state(crtc->base.state);
3120
Robert Fekete3abc4e02015-10-27 16:58:32 +01003121 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003122 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003123 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003124 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3125 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3126
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003127 if (pipe_config->base.active) {
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003128 struct intel_plane *cursor =
3129 to_intel_plane(crtc->base.cursor);
3130
Chris Wilson065f2ec2014-03-12 09:13:13 +00003131 intel_crtc_info(m, crtc);
3132
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003133 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
3134 yesno(cursor->base.state->visible),
3135 cursor->base.state->crtc_x,
3136 cursor->base.state->crtc_y,
3137 cursor->base.state->crtc_w,
3138 cursor->base.state->crtc_h,
3139 cursor->cursor.base);
Robert Fekete3abc4e02015-10-27 16:58:32 +01003140 intel_scaler_info(m, crtc);
3141 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003142 }
Daniel Vettercace8412014-05-22 17:56:31 +02003143
3144 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3145 yesno(!crtc->cpu_fifo_underrun_disabled),
3146 yesno(!crtc->pch_fifo_underrun_disabled));
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003147 drm_modeset_unlock(&crtc->base.mutex);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003148 }
3149
3150 seq_printf(m, "\n");
3151 seq_printf(m, "Connector info\n");
3152 seq_printf(m, "--------------\n");
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003153 mutex_lock(&dev->mode_config.mutex);
3154 drm_connector_list_iter_begin(dev, &conn_iter);
3155 drm_for_each_connector_iter(connector, &conn_iter)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003156 intel_connector_info(m, connector);
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003157 drm_connector_list_iter_end(&conn_iter);
3158 mutex_unlock(&dev->mode_config.mutex);
3159
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003160 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003161
3162 return 0;
3163}
3164
Chris Wilson1b365952016-10-04 21:11:31 +01003165static int i915_engine_info(struct seq_file *m, void *unused)
3166{
3167 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3168 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303169 enum intel_engine_id id;
Chris Wilsonf636edb2017-10-09 12:02:57 +01003170 struct drm_printer p;
Chris Wilson1b365952016-10-04 21:11:31 +01003171
Chris Wilson9c870d02016-10-24 13:42:15 +01003172 intel_runtime_pm_get(dev_priv);
3173
Chris Wilsonf73b5672017-03-02 15:03:56 +00003174 seq_printf(m, "GT awake? %s\n",
3175 yesno(dev_priv->gt.awake));
3176 seq_printf(m, "Global active requests: %d\n",
3177 dev_priv->gt.active_requests);
Lionel Landwerlinf577a032017-11-13 23:34:53 +00003178 seq_printf(m, "CS timestamp frequency: %u kHz\n",
3179 dev_priv->info.cs_timestamp_frequency_khz);
Chris Wilsonf73b5672017-03-02 15:03:56 +00003180
Chris Wilsonf636edb2017-10-09 12:02:57 +01003181 p = drm_seq_file_printer(m);
3182 for_each_engine(engine, dev_priv, id)
Chris Wilson0db18b12017-12-08 01:23:00 +00003183 intel_engine_dump(engine, &p, "%s\n", engine->name);
Chris Wilson1b365952016-10-04 21:11:31 +01003184
Chris Wilson9c870d02016-10-24 13:42:15 +01003185 intel_runtime_pm_put(dev_priv);
3186
Chris Wilson1b365952016-10-04 21:11:31 +01003187 return 0;
3188}
3189
Chris Wilsonc5418a82017-10-13 21:26:19 +01003190static int i915_shrinker_info(struct seq_file *m, void *unused)
3191{
3192 struct drm_i915_private *i915 = node_to_i915(m->private);
3193
3194 seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
3195 seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);
3196
3197 return 0;
3198}
3199
Daniel Vetter728e29d2014-06-25 22:01:53 +03003200static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3201{
David Weinehall36cdd012016-08-22 13:59:31 +03003202 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3203 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003204 int i;
3205
3206 drm_modeset_lock_all(dev);
3207 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3208 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3209
3210 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003211 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003212 pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003213 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003214 seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003215 seq_printf(m, " dpll_md: 0x%08x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003216 pll->state.hw_state.dpll_md);
3217 seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
3218 seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
3219 seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003220 }
3221 drm_modeset_unlock_all(dev);
3222
3223 return 0;
3224}
3225
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003226static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003227{
3228 int i;
3229 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003230 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003231 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3232 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003233 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003234 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003235
Arun Siluvery888b5992014-08-26 14:44:51 +01003236 ret = mutex_lock_interruptible(&dev->struct_mutex);
3237 if (ret)
3238 return ret;
3239
3240 intel_runtime_pm_get(dev_priv);
3241
Arun Siluvery33136b02016-01-21 21:43:47 +00003242 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303243 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003244 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003245 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003246 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003247 i915_reg_t addr;
3248 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003249 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003250
Arun Siluvery33136b02016-01-21 21:43:47 +00003251 addr = workarounds->reg[i].addr;
3252 mask = workarounds->reg[i].mask;
3253 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003254 read = I915_READ(addr);
3255 ok = (value & mask) == (read & mask);
3256 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003257 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003258 }
3259
3260 intel_runtime_pm_put(dev_priv);
3261 mutex_unlock(&dev->struct_mutex);
3262
3263 return 0;
3264}
3265
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05303266static int i915_ipc_status_show(struct seq_file *m, void *data)
3267{
3268 struct drm_i915_private *dev_priv = m->private;
3269
3270 seq_printf(m, "Isochronous Priority Control: %s\n",
3271 yesno(dev_priv->ipc_enabled));
3272 return 0;
3273}
3274
3275static int i915_ipc_status_open(struct inode *inode, struct file *file)
3276{
3277 struct drm_i915_private *dev_priv = inode->i_private;
3278
3279 if (!HAS_IPC(dev_priv))
3280 return -ENODEV;
3281
3282 return single_open(file, i915_ipc_status_show, dev_priv);
3283}
3284
3285static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
3286 size_t len, loff_t *offp)
3287{
3288 struct seq_file *m = file->private_data;
3289 struct drm_i915_private *dev_priv = m->private;
3290 int ret;
3291 bool enable;
3292
3293 ret = kstrtobool_from_user(ubuf, len, &enable);
3294 if (ret < 0)
3295 return ret;
3296
3297 intel_runtime_pm_get(dev_priv);
3298 if (!dev_priv->ipc_enabled && enable)
3299 DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
3300 dev_priv->wm.distrust_bios_wm = true;
3301 dev_priv->ipc_enabled = enable;
3302 intel_enable_ipc(dev_priv);
3303 intel_runtime_pm_put(dev_priv);
3304
3305 return len;
3306}
3307
3308static const struct file_operations i915_ipc_status_fops = {
3309 .owner = THIS_MODULE,
3310 .open = i915_ipc_status_open,
3311 .read = seq_read,
3312 .llseek = seq_lseek,
3313 .release = single_release,
3314 .write = i915_ipc_status_write
3315};
3316
Damien Lespiauc5511e42014-11-04 17:06:51 +00003317static int i915_ddb_info(struct seq_file *m, void *unused)
3318{
David Weinehall36cdd012016-08-22 13:59:31 +03003319 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3320 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003321 struct skl_ddb_allocation *ddb;
3322 struct skl_ddb_entry *entry;
3323 enum pipe pipe;
3324 int plane;
3325
David Weinehall36cdd012016-08-22 13:59:31 +03003326 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003327 return 0;
3328
Damien Lespiauc5511e42014-11-04 17:06:51 +00003329 drm_modeset_lock_all(dev);
3330
3331 ddb = &dev_priv->wm.skl_hw.ddb;
3332
3333 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3334
3335 for_each_pipe(dev_priv, pipe) {
3336 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3337
Matt Roper8b364b42016-10-26 15:51:28 -07003338 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003339 entry = &ddb->plane[pipe][plane];
3340 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3341 entry->start, entry->end,
3342 skl_ddb_entry_size(entry));
3343 }
3344
Matt Roper4969d332015-09-24 15:53:10 -07003345 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003346 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3347 entry->end, skl_ddb_entry_size(entry));
3348 }
3349
3350 drm_modeset_unlock_all(dev);
3351
3352 return 0;
3353}
3354
Vandana Kannana54746e2015-03-03 20:53:10 +05303355static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003356 struct drm_device *dev,
3357 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303358{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003359 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303360 struct i915_drrs *drrs = &dev_priv->drrs;
3361 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003362 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003363 struct drm_connector_list_iter conn_iter;
Vandana Kannana54746e2015-03-03 20:53:10 +05303364
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003365 drm_connector_list_iter_begin(dev, &conn_iter);
3366 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003367 if (connector->state->crtc != &intel_crtc->base)
3368 continue;
3369
3370 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303371 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003372 drm_connector_list_iter_end(&conn_iter);
Vandana Kannana54746e2015-03-03 20:53:10 +05303373
3374 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3375 seq_puts(m, "\tVBT: DRRS_type: Static");
3376 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3377 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3378 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3379 seq_puts(m, "\tVBT: DRRS_type: None");
3380 else
3381 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3382
3383 seq_puts(m, "\n\n");
3384
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003385 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303386 struct intel_panel *panel;
3387
3388 mutex_lock(&drrs->mutex);
3389 /* DRRS Supported */
3390 seq_puts(m, "\tDRRS Supported: Yes\n");
3391
3392 /* disable_drrs() will make drrs->dp NULL */
3393 if (!drrs->dp) {
3394 seq_puts(m, "Idleness DRRS: Disabled");
3395 mutex_unlock(&drrs->mutex);
3396 return;
3397 }
3398
3399 panel = &drrs->dp->attached_connector->panel;
3400 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3401 drrs->busy_frontbuffer_bits);
3402
3403 seq_puts(m, "\n\t\t");
3404 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3405 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3406 vrefresh = panel->fixed_mode->vrefresh;
3407 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3408 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3409 vrefresh = panel->downclock_mode->vrefresh;
3410 } else {
3411 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3412 drrs->refresh_rate_type);
3413 mutex_unlock(&drrs->mutex);
3414 return;
3415 }
3416 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3417
3418 seq_puts(m, "\n\t\t");
3419 mutex_unlock(&drrs->mutex);
3420 } else {
3421 /* DRRS not supported. Print the VBT parameter*/
3422 seq_puts(m, "\tDRRS Supported : No");
3423 }
3424 seq_puts(m, "\n");
3425}
3426
3427static int i915_drrs_status(struct seq_file *m, void *unused)
3428{
David Weinehall36cdd012016-08-22 13:59:31 +03003429 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3430 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303431 struct intel_crtc *intel_crtc;
3432 int active_crtc_cnt = 0;
3433
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003434 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303435 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003436 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303437 active_crtc_cnt++;
3438 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3439
3440 drrs_status_per_crtc(m, dev, intel_crtc);
3441 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303442 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003443 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303444
3445 if (!active_crtc_cnt)
3446 seq_puts(m, "No active crtc found\n");
3447
3448 return 0;
3449}
3450
Dave Airlie11bed952014-05-12 15:22:27 +10003451static int i915_dp_mst_info(struct seq_file *m, void *unused)
3452{
David Weinehall36cdd012016-08-22 13:59:31 +03003453 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3454 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003455 struct intel_encoder *intel_encoder;
3456 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003457 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003458 struct drm_connector_list_iter conn_iter;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003459
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003460 drm_connector_list_iter_begin(dev, &conn_iter);
3461 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003462 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003463 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003464
3465 intel_encoder = intel_attached_encoder(connector);
3466 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3467 continue;
3468
3469 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003470 if (!intel_dig_port->dp.can_mst)
3471 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003472
Jim Bride40ae80c2016-04-14 10:18:37 -07003473 seq_printf(m, "MST Source Port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003474 port_name(intel_dig_port->base.port));
Dave Airlie11bed952014-05-12 15:22:27 +10003475 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3476 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003477 drm_connector_list_iter_end(&conn_iter);
3478
Dave Airlie11bed952014-05-12 15:22:27 +10003479 return 0;
3480}
3481
Todd Previteeb3394fa2015-04-18 00:04:19 -07003482static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03003483 const char __user *ubuf,
3484 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003485{
3486 char *input_buffer;
3487 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003488 struct drm_device *dev;
3489 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003490 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003491 struct intel_dp *intel_dp;
3492 int val = 0;
3493
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05303494 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003495
Todd Previteeb3394fa2015-04-18 00:04:19 -07003496 if (len == 0)
3497 return 0;
3498
Geliang Tang261aeba2017-05-06 23:40:17 +08003499 input_buffer = memdup_user_nul(ubuf, len);
3500 if (IS_ERR(input_buffer))
3501 return PTR_ERR(input_buffer);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003502
Todd Previteeb3394fa2015-04-18 00:04:19 -07003503 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
3504
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003505 drm_connector_list_iter_begin(dev, &conn_iter);
3506 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003507 struct intel_encoder *encoder;
3508
Todd Previteeb3394fa2015-04-18 00:04:19 -07003509 if (connector->connector_type !=
3510 DRM_MODE_CONNECTOR_DisplayPort)
3511 continue;
3512
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003513 encoder = to_intel_encoder(connector->encoder);
3514 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3515 continue;
3516
3517 if (encoder && connector->status == connector_status_connected) {
3518 intel_dp = enc_to_intel_dp(&encoder->base);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003519 status = kstrtoint(input_buffer, 10, &val);
3520 if (status < 0)
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003521 break;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003522 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
3523 /* To prevent erroneous activation of the compliance
3524 * testing code, only accept an actual value of 1 here
3525 */
3526 if (val == 1)
Manasi Navarec1617ab2016-12-09 16:22:50 -08003527 intel_dp->compliance.test_active = 1;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003528 else
Manasi Navarec1617ab2016-12-09 16:22:50 -08003529 intel_dp->compliance.test_active = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003530 }
3531 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003532 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003533 kfree(input_buffer);
3534 if (status < 0)
3535 return status;
3536
3537 *offp += len;
3538 return len;
3539}
3540
3541static int i915_displayport_test_active_show(struct seq_file *m, void *data)
3542{
3543 struct drm_device *dev = m->private;
3544 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003545 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003546 struct intel_dp *intel_dp;
3547
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003548 drm_connector_list_iter_begin(dev, &conn_iter);
3549 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003550 struct intel_encoder *encoder;
3551
Todd Previteeb3394fa2015-04-18 00:04:19 -07003552 if (connector->connector_type !=
3553 DRM_MODE_CONNECTOR_DisplayPort)
3554 continue;
3555
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003556 encoder = to_intel_encoder(connector->encoder);
3557 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3558 continue;
3559
3560 if (encoder && connector->status == connector_status_connected) {
3561 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003562 if (intel_dp->compliance.test_active)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003563 seq_puts(m, "1");
3564 else
3565 seq_puts(m, "0");
3566 } else
3567 seq_puts(m, "0");
3568 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003569 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003570
3571 return 0;
3572}
3573
3574static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003575 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003576{
David Weinehall36cdd012016-08-22 13:59:31 +03003577 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003578
David Weinehall36cdd012016-08-22 13:59:31 +03003579 return single_open(file, i915_displayport_test_active_show,
3580 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003581}
3582
3583static const struct file_operations i915_displayport_test_active_fops = {
3584 .owner = THIS_MODULE,
3585 .open = i915_displayport_test_active_open,
3586 .read = seq_read,
3587 .llseek = seq_lseek,
3588 .release = single_release,
3589 .write = i915_displayport_test_active_write
3590};
3591
3592static int i915_displayport_test_data_show(struct seq_file *m, void *data)
3593{
3594 struct drm_device *dev = m->private;
3595 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003596 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003597 struct intel_dp *intel_dp;
3598
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003599 drm_connector_list_iter_begin(dev, &conn_iter);
3600 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003601 struct intel_encoder *encoder;
3602
Todd Previteeb3394fa2015-04-18 00:04:19 -07003603 if (connector->connector_type !=
3604 DRM_MODE_CONNECTOR_DisplayPort)
3605 continue;
3606
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003607 encoder = to_intel_encoder(connector->encoder);
3608 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3609 continue;
3610
3611 if (encoder && connector->status == connector_status_connected) {
3612 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navareb48a5ba2017-01-20 19:09:28 -08003613 if (intel_dp->compliance.test_type ==
3614 DP_TEST_LINK_EDID_READ)
3615 seq_printf(m, "%lx",
3616 intel_dp->compliance.test_data.edid);
Manasi Navare611032b2017-01-24 08:21:49 -08003617 else if (intel_dp->compliance.test_type ==
3618 DP_TEST_LINK_VIDEO_PATTERN) {
3619 seq_printf(m, "hdisplay: %d\n",
3620 intel_dp->compliance.test_data.hdisplay);
3621 seq_printf(m, "vdisplay: %d\n",
3622 intel_dp->compliance.test_data.vdisplay);
3623 seq_printf(m, "bpc: %u\n",
3624 intel_dp->compliance.test_data.bpc);
3625 }
Todd Previteeb3394fa2015-04-18 00:04:19 -07003626 } else
3627 seq_puts(m, "0");
3628 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003629 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003630
3631 return 0;
3632}
3633static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003634 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003635{
David Weinehall36cdd012016-08-22 13:59:31 +03003636 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003637
David Weinehall36cdd012016-08-22 13:59:31 +03003638 return single_open(file, i915_displayport_test_data_show,
3639 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003640}
3641
3642static const struct file_operations i915_displayport_test_data_fops = {
3643 .owner = THIS_MODULE,
3644 .open = i915_displayport_test_data_open,
3645 .read = seq_read,
3646 .llseek = seq_lseek,
3647 .release = single_release
3648};
3649
3650static int i915_displayport_test_type_show(struct seq_file *m, void *data)
3651{
3652 struct drm_device *dev = m->private;
3653 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003654 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003655 struct intel_dp *intel_dp;
3656
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003657 drm_connector_list_iter_begin(dev, &conn_iter);
3658 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003659 struct intel_encoder *encoder;
3660
Todd Previteeb3394fa2015-04-18 00:04:19 -07003661 if (connector->connector_type !=
3662 DRM_MODE_CONNECTOR_DisplayPort)
3663 continue;
3664
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003665 encoder = to_intel_encoder(connector->encoder);
3666 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3667 continue;
3668
3669 if (encoder && connector->status == connector_status_connected) {
3670 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003671 seq_printf(m, "%02lx", intel_dp->compliance.test_type);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003672 } else
3673 seq_puts(m, "0");
3674 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003675 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003676
3677 return 0;
3678}
3679
3680static int i915_displayport_test_type_open(struct inode *inode,
3681 struct file *file)
3682{
David Weinehall36cdd012016-08-22 13:59:31 +03003683 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003684
David Weinehall36cdd012016-08-22 13:59:31 +03003685 return single_open(file, i915_displayport_test_type_show,
3686 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003687}
3688
3689static const struct file_operations i915_displayport_test_type_fops = {
3690 .owner = THIS_MODULE,
3691 .open = i915_displayport_test_type_open,
3692 .read = seq_read,
3693 .llseek = seq_lseek,
3694 .release = single_release
3695};
3696
Damien Lespiau97e94b22014-11-04 17:06:50 +00003697static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003698{
David Weinehall36cdd012016-08-22 13:59:31 +03003699 struct drm_i915_private *dev_priv = m->private;
3700 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003701 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003702 int num_levels;
3703
David Weinehall36cdd012016-08-22 13:59:31 +03003704 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003705 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003706 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003707 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003708 else if (IS_G4X(dev_priv))
3709 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003710 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003711 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003712
3713 drm_modeset_lock_all(dev);
3714
3715 for (level = 0; level < num_levels; level++) {
3716 unsigned int latency = wm[level];
3717
Damien Lespiau97e94b22014-11-04 17:06:50 +00003718 /*
3719 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03003720 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00003721 */
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003722 if (INTEL_GEN(dev_priv) >= 9 ||
3723 IS_VALLEYVIEW(dev_priv) ||
3724 IS_CHERRYVIEW(dev_priv) ||
3725 IS_G4X(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00003726 latency *= 10;
3727 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003728 latency *= 5;
3729
3730 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003731 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003732 }
3733
3734 drm_modeset_unlock_all(dev);
3735}
3736
3737static int pri_wm_latency_show(struct seq_file *m, void *data)
3738{
David Weinehall36cdd012016-08-22 13:59:31 +03003739 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003740 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003741
David Weinehall36cdd012016-08-22 13:59:31 +03003742 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003743 latencies = dev_priv->wm.skl_latency;
3744 else
David Weinehall36cdd012016-08-22 13:59:31 +03003745 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003746
3747 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003748
3749 return 0;
3750}
3751
3752static int spr_wm_latency_show(struct seq_file *m, void *data)
3753{
David Weinehall36cdd012016-08-22 13:59:31 +03003754 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003755 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003756
David Weinehall36cdd012016-08-22 13:59:31 +03003757 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003758 latencies = dev_priv->wm.skl_latency;
3759 else
David Weinehall36cdd012016-08-22 13:59:31 +03003760 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003761
3762 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003763
3764 return 0;
3765}
3766
3767static int cur_wm_latency_show(struct seq_file *m, void *data)
3768{
David Weinehall36cdd012016-08-22 13:59:31 +03003769 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003770 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003771
David Weinehall36cdd012016-08-22 13:59:31 +03003772 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003773 latencies = dev_priv->wm.skl_latency;
3774 else
David Weinehall36cdd012016-08-22 13:59:31 +03003775 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003776
3777 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003778
3779 return 0;
3780}
3781
3782static int pri_wm_latency_open(struct inode *inode, struct file *file)
3783{
David Weinehall36cdd012016-08-22 13:59:31 +03003784 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003785
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003786 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003787 return -ENODEV;
3788
David Weinehall36cdd012016-08-22 13:59:31 +03003789 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003790}
3791
3792static int spr_wm_latency_open(struct inode *inode, struct file *file)
3793{
David Weinehall36cdd012016-08-22 13:59:31 +03003794 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003795
David Weinehall36cdd012016-08-22 13:59:31 +03003796 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003797 return -ENODEV;
3798
David Weinehall36cdd012016-08-22 13:59:31 +03003799 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003800}
3801
3802static int cur_wm_latency_open(struct inode *inode, struct file *file)
3803{
David Weinehall36cdd012016-08-22 13:59:31 +03003804 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003805
David Weinehall36cdd012016-08-22 13:59:31 +03003806 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003807 return -ENODEV;
3808
David Weinehall36cdd012016-08-22 13:59:31 +03003809 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003810}
3811
3812static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00003813 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003814{
3815 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003816 struct drm_i915_private *dev_priv = m->private;
3817 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003818 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03003819 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003820 int level;
3821 int ret;
3822 char tmp[32];
3823
David Weinehall36cdd012016-08-22 13:59:31 +03003824 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003825 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003826 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003827 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003828 else if (IS_G4X(dev_priv))
3829 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003830 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003831 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003832
Ville Syrjälä369a1342014-01-22 14:36:08 +02003833 if (len >= sizeof(tmp))
3834 return -EINVAL;
3835
3836 if (copy_from_user(tmp, ubuf, len))
3837 return -EFAULT;
3838
3839 tmp[len] = '\0';
3840
Damien Lespiau97e94b22014-11-04 17:06:50 +00003841 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
3842 &new[0], &new[1], &new[2], &new[3],
3843 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003844 if (ret != num_levels)
3845 return -EINVAL;
3846
3847 drm_modeset_lock_all(dev);
3848
3849 for (level = 0; level < num_levels; level++)
3850 wm[level] = new[level];
3851
3852 drm_modeset_unlock_all(dev);
3853
3854 return len;
3855}
3856
3857
3858static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3859 size_t len, loff_t *offp)
3860{
3861 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003862 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003863 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003864
David Weinehall36cdd012016-08-22 13:59:31 +03003865 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003866 latencies = dev_priv->wm.skl_latency;
3867 else
David Weinehall36cdd012016-08-22 13:59:31 +03003868 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003869
3870 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003871}
3872
3873static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3874 size_t len, loff_t *offp)
3875{
3876 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003877 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003878 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003879
David Weinehall36cdd012016-08-22 13:59:31 +03003880 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003881 latencies = dev_priv->wm.skl_latency;
3882 else
David Weinehall36cdd012016-08-22 13:59:31 +03003883 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003884
3885 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003886}
3887
3888static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3889 size_t len, loff_t *offp)
3890{
3891 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003892 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003893 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003894
David Weinehall36cdd012016-08-22 13:59:31 +03003895 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003896 latencies = dev_priv->wm.skl_latency;
3897 else
David Weinehall36cdd012016-08-22 13:59:31 +03003898 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003899
3900 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003901}
3902
3903static const struct file_operations i915_pri_wm_latency_fops = {
3904 .owner = THIS_MODULE,
3905 .open = pri_wm_latency_open,
3906 .read = seq_read,
3907 .llseek = seq_lseek,
3908 .release = single_release,
3909 .write = pri_wm_latency_write
3910};
3911
3912static const struct file_operations i915_spr_wm_latency_fops = {
3913 .owner = THIS_MODULE,
3914 .open = spr_wm_latency_open,
3915 .read = seq_read,
3916 .llseek = seq_lseek,
3917 .release = single_release,
3918 .write = spr_wm_latency_write
3919};
3920
3921static const struct file_operations i915_cur_wm_latency_fops = {
3922 .owner = THIS_MODULE,
3923 .open = cur_wm_latency_open,
3924 .read = seq_read,
3925 .llseek = seq_lseek,
3926 .release = single_release,
3927 .write = cur_wm_latency_write
3928};
3929
Kees Cook647416f2013-03-10 14:10:06 -07003930static int
3931i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003932{
David Weinehall36cdd012016-08-22 13:59:31 +03003933 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003934
Chris Wilsond98c52c2016-04-13 17:35:05 +01003935 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003936
Kees Cook647416f2013-03-10 14:10:06 -07003937 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003938}
3939
Kees Cook647416f2013-03-10 14:10:06 -07003940static int
3941i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003942{
Chris Wilson598b6b52017-03-25 13:47:35 +00003943 struct drm_i915_private *i915 = data;
3944 struct intel_engine_cs *engine;
3945 unsigned int tmp;
Imre Deakd46c0512014-04-14 20:24:27 +03003946
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02003947 /*
3948 * There is no safeguard against this debugfs entry colliding
3949 * with the hangcheck calling same i915_handle_error() in
3950 * parallel, causing an explosion. For now we assume that the
3951 * test harness is responsible enough not to inject gpu hangs
3952 * while it is writing to 'i915_wedged'
3953 */
3954
Chris Wilson598b6b52017-03-25 13:47:35 +00003955 if (i915_reset_backoff(&i915->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02003956 return -EAGAIN;
3957
Chris Wilson598b6b52017-03-25 13:47:35 +00003958 for_each_engine_masked(engine, i915, val, tmp) {
3959 engine->hangcheck.seqno = intel_engine_get_seqno(engine);
3960 engine->hangcheck.stalled = true;
3961 }
Imre Deakd46c0512014-04-14 20:24:27 +03003962
Chris Wilson598b6b52017-03-25 13:47:35 +00003963 i915_handle_error(i915, val, "Manually setting wedged to %llu", val);
3964
3965 wait_on_bit(&i915->gpu_error.flags,
Chris Wilsond3df42b2017-03-16 17:13:05 +00003966 I915_RESET_HANDOFF,
3967 TASK_UNINTERRUPTIBLE);
3968
Kees Cook647416f2013-03-10 14:10:06 -07003969 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003970}
3971
Kees Cook647416f2013-03-10 14:10:06 -07003972DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3973 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003974 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003975
Kees Cook647416f2013-03-10 14:10:06 -07003976static int
Chris Wilson64486ae2017-03-07 15:59:08 +00003977fault_irq_set(struct drm_i915_private *i915,
3978 unsigned long *irq,
3979 unsigned long val)
3980{
3981 int err;
3982
3983 err = mutex_lock_interruptible(&i915->drm.struct_mutex);
3984 if (err)
3985 return err;
3986
3987 err = i915_gem_wait_for_idle(i915,
3988 I915_WAIT_LOCKED |
3989 I915_WAIT_INTERRUPTIBLE);
3990 if (err)
3991 goto err_unlock;
3992
Chris Wilson64486ae2017-03-07 15:59:08 +00003993 *irq = val;
3994 mutex_unlock(&i915->drm.struct_mutex);
3995
3996 /* Flush idle worker to disarm irq */
Chris Wilson7c262402017-10-06 11:40:38 +01003997 drain_delayed_work(&i915->gt.idle_work);
Chris Wilson64486ae2017-03-07 15:59:08 +00003998
3999 return 0;
4000
4001err_unlock:
4002 mutex_unlock(&i915->drm.struct_mutex);
4003 return err;
4004}
4005
4006static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004007i915_ring_missed_irq_get(void *data, u64 *val)
4008{
David Weinehall36cdd012016-08-22 13:59:31 +03004009 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004010
4011 *val = dev_priv->gpu_error.missed_irq_rings;
4012 return 0;
4013}
4014
4015static int
4016i915_ring_missed_irq_set(void *data, u64 val)
4017{
Chris Wilson64486ae2017-03-07 15:59:08 +00004018 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004019
Chris Wilson64486ae2017-03-07 15:59:08 +00004020 return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004021}
4022
4023DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4024 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4025 "0x%08llx\n");
4026
4027static int
4028i915_ring_test_irq_get(void *data, u64 *val)
4029{
David Weinehall36cdd012016-08-22 13:59:31 +03004030 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004031
4032 *val = dev_priv->gpu_error.test_irq_rings;
4033
4034 return 0;
4035}
4036
4037static int
4038i915_ring_test_irq_set(void *data, u64 val)
4039{
Chris Wilson64486ae2017-03-07 15:59:08 +00004040 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004041
Chris Wilson64486ae2017-03-07 15:59:08 +00004042 val &= INTEL_INFO(i915)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004043 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004044
Chris Wilson64486ae2017-03-07 15:59:08 +00004045 return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004046}
4047
4048DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4049 i915_ring_test_irq_get, i915_ring_test_irq_set,
4050 "0x%08llx\n");
4051
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004052#define DROP_UNBOUND BIT(0)
4053#define DROP_BOUND BIT(1)
4054#define DROP_RETIRE BIT(2)
4055#define DROP_ACTIVE BIT(3)
4056#define DROP_FREED BIT(4)
4057#define DROP_SHRINK_ALL BIT(5)
4058#define DROP_IDLE BIT(6)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004059#define DROP_ALL (DROP_UNBOUND | \
4060 DROP_BOUND | \
4061 DROP_RETIRE | \
4062 DROP_ACTIVE | \
Chris Wilson8eadc192017-03-08 14:46:22 +00004063 DROP_FREED | \
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004064 DROP_SHRINK_ALL |\
4065 DROP_IDLE)
Kees Cook647416f2013-03-10 14:10:06 -07004066static int
4067i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004068{
Kees Cook647416f2013-03-10 14:10:06 -07004069 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004070
Kees Cook647416f2013-03-10 14:10:06 -07004071 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004072}
4073
Kees Cook647416f2013-03-10 14:10:06 -07004074static int
4075i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004076{
David Weinehall36cdd012016-08-22 13:59:31 +03004077 struct drm_i915_private *dev_priv = data;
4078 struct drm_device *dev = &dev_priv->drm;
Chris Wilson00c26cf2017-05-24 17:26:53 +01004079 int ret = 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004080
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004081 DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
4082 val, val & DROP_ALL);
Chris Wilsondd624af2013-01-15 12:39:35 +00004083
4084 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4085 * on ioctls on -EAGAIN. */
Chris Wilson00c26cf2017-05-24 17:26:53 +01004086 if (val & (DROP_ACTIVE | DROP_RETIRE)) {
4087 ret = mutex_lock_interruptible(&dev->struct_mutex);
Chris Wilsondd624af2013-01-15 12:39:35 +00004088 if (ret)
Chris Wilson00c26cf2017-05-24 17:26:53 +01004089 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004090
Chris Wilson00c26cf2017-05-24 17:26:53 +01004091 if (val & DROP_ACTIVE)
4092 ret = i915_gem_wait_for_idle(dev_priv,
4093 I915_WAIT_INTERRUPTIBLE |
4094 I915_WAIT_LOCKED);
4095
4096 if (val & DROP_RETIRE)
4097 i915_gem_retire_requests(dev_priv);
4098
4099 mutex_unlock(&dev->struct_mutex);
4100 }
Chris Wilsondd624af2013-01-15 12:39:35 +00004101
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004102 fs_reclaim_acquire(GFP_KERNEL);
Chris Wilson21ab4e72014-09-09 11:16:08 +01004103 if (val & DROP_BOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004104 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004105
Chris Wilson21ab4e72014-09-09 11:16:08 +01004106 if (val & DROP_UNBOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004107 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004108
Chris Wilson8eadc192017-03-08 14:46:22 +00004109 if (val & DROP_SHRINK_ALL)
4110 i915_gem_shrink_all(dev_priv);
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004111 fs_reclaim_release(GFP_KERNEL);
Chris Wilson8eadc192017-03-08 14:46:22 +00004112
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004113 if (val & DROP_IDLE)
4114 drain_delayed_work(&dev_priv->gt.idle_work);
4115
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004116 if (val & DROP_FREED) {
4117 synchronize_rcu();
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004118 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004119 }
4120
Kees Cook647416f2013-03-10 14:10:06 -07004121 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004122}
4123
Kees Cook647416f2013-03-10 14:10:06 -07004124DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4125 i915_drop_caches_get, i915_drop_caches_set,
4126 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004127
Kees Cook647416f2013-03-10 14:10:06 -07004128static int
4129i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004130{
David Weinehall36cdd012016-08-22 13:59:31 +03004131 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004132
David Weinehall36cdd012016-08-22 13:59:31 +03004133 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004134 return -ENODEV;
4135
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004136 *val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004137 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004138}
4139
Kees Cook647416f2013-03-10 14:10:06 -07004140static int
4141i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004142{
David Weinehall36cdd012016-08-22 13:59:31 +03004143 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004144 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304145 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004146 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004147
David Weinehall36cdd012016-08-22 13:59:31 +03004148 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004149 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004150
Kees Cook647416f2013-03-10 14:10:06 -07004151 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004152
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004153 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004154 if (ret)
4155 return ret;
4156
Jesse Barnes358733e2011-07-27 11:53:01 -07004157 /*
4158 * Turbo will still be enabled, but won't go above the set value.
4159 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304160 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004161
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004162 hw_max = rps->max_freq;
4163 hw_min = rps->min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004164
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004165 if (val < hw_min || val > hw_max || val < rps->min_freq_softlimit) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004166 mutex_unlock(&dev_priv->pcu_lock);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004167 return -EINVAL;
4168 }
4169
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004170 rps->max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004171
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004172 if (intel_set_rps(dev_priv, val))
4173 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004174
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004175 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004176
Kees Cook647416f2013-03-10 14:10:06 -07004177 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004178}
4179
Kees Cook647416f2013-03-10 14:10:06 -07004180DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4181 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004182 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004183
Kees Cook647416f2013-03-10 14:10:06 -07004184static int
4185i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004186{
David Weinehall36cdd012016-08-22 13:59:31 +03004187 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004188
Chris Wilson62e1baa2016-07-13 09:10:36 +01004189 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004190 return -ENODEV;
4191
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004192 *val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004193 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004194}
4195
Kees Cook647416f2013-03-10 14:10:06 -07004196static int
4197i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004198{
David Weinehall36cdd012016-08-22 13:59:31 +03004199 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004200 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304201 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004202 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004203
Chris Wilson62e1baa2016-07-13 09:10:36 +01004204 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004205 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004206
Kees Cook647416f2013-03-10 14:10:06 -07004207 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004208
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004209 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004210 if (ret)
4211 return ret;
4212
Jesse Barnes1523c312012-05-25 12:34:54 -07004213 /*
4214 * Turbo will still be enabled, but won't go below the set value.
4215 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304216 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004217
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004218 hw_max = rps->max_freq;
4219 hw_min = rps->min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004220
David Weinehall36cdd012016-08-22 13:59:31 +03004221 if (val < hw_min ||
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004222 val > hw_max || val > rps->max_freq_softlimit) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004223 mutex_unlock(&dev_priv->pcu_lock);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004224 return -EINVAL;
4225 }
4226
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004227 rps->min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004228
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004229 if (intel_set_rps(dev_priv, val))
4230 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004231
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004232 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004233
Kees Cook647416f2013-03-10 14:10:06 -07004234 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004235}
4236
Kees Cook647416f2013-03-10 14:10:06 -07004237DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4238 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004239 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004240
Kees Cook647416f2013-03-10 14:10:06 -07004241static int
4242i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004243{
David Weinehall36cdd012016-08-22 13:59:31 +03004244 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004245 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004246
David Weinehall36cdd012016-08-22 13:59:31 +03004247 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004248 return -ENODEV;
4249
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004250 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004251
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004252 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004253
4254 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004255
Kees Cook647416f2013-03-10 14:10:06 -07004256 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004257
Kees Cook647416f2013-03-10 14:10:06 -07004258 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004259}
4260
Kees Cook647416f2013-03-10 14:10:06 -07004261static int
4262i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004263{
David Weinehall36cdd012016-08-22 13:59:31 +03004264 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004265 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004266
David Weinehall36cdd012016-08-22 13:59:31 +03004267 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004268 return -ENODEV;
4269
Kees Cook647416f2013-03-10 14:10:06 -07004270 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004271 return -EINVAL;
4272
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004273 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004274 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004275
4276 /* Update the cache sharing policy here as well */
4277 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4278 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4279 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4280 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4281
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004282 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004283 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004284}
4285
Kees Cook647416f2013-03-10 14:10:06 -07004286DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4287 i915_cache_sharing_get, i915_cache_sharing_set,
4288 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004289
David Weinehall36cdd012016-08-22 13:59:31 +03004290static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004291 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004292{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03004293 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07004294 int ss;
4295 u32 sig1[ss_max], sig2[ss_max];
4296
4297 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4298 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4299 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4300 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4301
4302 for (ss = 0; ss < ss_max; ss++) {
4303 unsigned int eu_cnt;
4304
4305 if (sig1[ss] & CHV_SS_PG_ENABLE)
4306 /* skip disabled subslice */
4307 continue;
4308
Imre Deakf08a0c92016-08-31 19:13:04 +03004309 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03004310 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07004311 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4312 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4313 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4314 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03004315 sseu->eu_total += eu_cnt;
4316 sseu->eu_per_subslice = max_t(unsigned int,
4317 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004318 }
Jeff McGee5d395252015-04-03 18:13:17 -07004319}
4320
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004321static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
4322 struct sseu_dev_info *sseu)
4323{
4324 const struct intel_device_info *info = INTEL_INFO(dev_priv);
4325 int s_max = 6, ss_max = 4;
4326 int s, ss;
4327 u32 s_reg[s_max], eu_reg[2 * s_max], eu_mask[2];
4328
4329 for (s = 0; s < s_max; s++) {
4330 /*
4331 * FIXME: Valid SS Mask respects the spec and read
4332 * only valid bits for those registers, excluding reserverd
4333 * although this seems wrong because it would leave many
4334 * subslices without ACK.
4335 */
4336 s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
4337 GEN10_PGCTL_VALID_SS_MASK(s);
4338 eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
4339 eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
4340 }
4341
4342 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4343 GEN9_PGCTL_SSA_EU19_ACK |
4344 GEN9_PGCTL_SSA_EU210_ACK |
4345 GEN9_PGCTL_SSA_EU311_ACK;
4346 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4347 GEN9_PGCTL_SSB_EU19_ACK |
4348 GEN9_PGCTL_SSB_EU210_ACK |
4349 GEN9_PGCTL_SSB_EU311_ACK;
4350
4351 for (s = 0; s < s_max; s++) {
4352 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4353 /* skip disabled slice */
4354 continue;
4355
4356 sseu->slice_mask |= BIT(s);
4357 sseu->subslice_mask = info->sseu.subslice_mask;
4358
4359 for (ss = 0; ss < ss_max; ss++) {
4360 unsigned int eu_cnt;
4361
4362 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4363 /* skip disabled subslice */
4364 continue;
4365
4366 eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
4367 eu_mask[ss % 2]);
4368 sseu->eu_total += eu_cnt;
4369 sseu->eu_per_subslice = max_t(unsigned int,
4370 sseu->eu_per_subslice,
4371 eu_cnt);
4372 }
4373 }
4374}
4375
David Weinehall36cdd012016-08-22 13:59:31 +03004376static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004377 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004378{
Jeff McGee1c046bc2015-04-03 18:13:18 -07004379 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004380 int s, ss;
4381 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4382
Jeff McGee1c046bc2015-04-03 18:13:18 -07004383 /* BXT has a single slice and at most 3 subslices. */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004384 if (IS_GEN9_LP(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004385 s_max = 1;
4386 ss_max = 3;
4387 }
4388
4389 for (s = 0; s < s_max; s++) {
4390 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4391 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4392 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4393 }
4394
Jeff McGee5d395252015-04-03 18:13:17 -07004395 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4396 GEN9_PGCTL_SSA_EU19_ACK |
4397 GEN9_PGCTL_SSA_EU210_ACK |
4398 GEN9_PGCTL_SSA_EU311_ACK;
4399 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4400 GEN9_PGCTL_SSB_EU19_ACK |
4401 GEN9_PGCTL_SSB_EU210_ACK |
4402 GEN9_PGCTL_SSB_EU311_ACK;
4403
4404 for (s = 0; s < s_max; s++) {
4405 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4406 /* skip disabled slice */
4407 continue;
4408
Imre Deakf08a0c92016-08-31 19:13:04 +03004409 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004410
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004411 if (IS_GEN9_BC(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03004412 sseu->subslice_mask =
4413 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004414
Jeff McGee5d395252015-04-03 18:13:17 -07004415 for (ss = 0; ss < ss_max; ss++) {
4416 unsigned int eu_cnt;
4417
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004418 if (IS_GEN9_LP(dev_priv)) {
Imre Deak57ec1712016-08-31 19:13:05 +03004419 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4420 /* skip disabled subslice */
4421 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004422
Imre Deak57ec1712016-08-31 19:13:05 +03004423 sseu->subslice_mask |= BIT(ss);
4424 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004425
Jeff McGee5d395252015-04-03 18:13:17 -07004426 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4427 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03004428 sseu->eu_total += eu_cnt;
4429 sseu->eu_per_subslice = max_t(unsigned int,
4430 sseu->eu_per_subslice,
4431 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004432 }
4433 }
4434}
4435
David Weinehall36cdd012016-08-22 13:59:31 +03004436static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004437 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004438{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004439 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03004440 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004441
Imre Deakf08a0c92016-08-31 19:13:04 +03004442 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004443
Imre Deakf08a0c92016-08-31 19:13:04 +03004444 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03004445 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03004446 sseu->eu_per_subslice =
4447 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03004448 sseu->eu_total = sseu->eu_per_subslice *
4449 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004450
4451 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03004452 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03004453 u8 subslice_7eu =
4454 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004455
Imre Deak915490d2016-08-31 19:13:01 +03004456 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004457 }
4458 }
4459}
4460
Imre Deak615d8902016-08-31 19:13:03 +03004461static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
4462 const struct sseu_dev_info *sseu)
4463{
4464 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4465 const char *type = is_available_info ? "Available" : "Enabled";
4466
Imre Deakc67ba532016-08-31 19:13:06 +03004467 seq_printf(m, " %s Slice Mask: %04x\n", type,
4468 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004469 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03004470 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004471 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004472 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03004473 seq_printf(m, " %s Subslice Mask: %04x\n", type,
4474 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004475 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004476 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004477 seq_printf(m, " %s EU Total: %u\n", type,
4478 sseu->eu_total);
4479 seq_printf(m, " %s EU Per Subslice: %u\n", type,
4480 sseu->eu_per_subslice);
4481
4482 if (!is_available_info)
4483 return;
4484
4485 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
4486 if (HAS_POOLED_EU(dev_priv))
4487 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
4488
4489 seq_printf(m, " Has Slice Power Gating: %s\n",
4490 yesno(sseu->has_slice_pg));
4491 seq_printf(m, " Has Subslice Power Gating: %s\n",
4492 yesno(sseu->has_subslice_pg));
4493 seq_printf(m, " Has EU Power Gating: %s\n",
4494 yesno(sseu->has_eu_pg));
4495}
4496
Jeff McGee38732182015-02-13 10:27:54 -06004497static int i915_sseu_status(struct seq_file *m, void *unused)
4498{
David Weinehall36cdd012016-08-22 13:59:31 +03004499 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03004500 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06004501
David Weinehall36cdd012016-08-22 13:59:31 +03004502 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06004503 return -ENODEV;
4504
4505 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03004506 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06004507
Jeff McGee7f992ab2015-02-13 10:27:55 -06004508 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03004509 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03004510
4511 intel_runtime_pm_get(dev_priv);
4512
David Weinehall36cdd012016-08-22 13:59:31 +03004513 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004514 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004515 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004516 broadwell_sseu_device_status(dev_priv, &sseu);
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004517 } else if (IS_GEN9(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004518 gen9_sseu_device_status(dev_priv, &sseu);
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004519 } else if (INTEL_GEN(dev_priv) >= 10) {
4520 gen10_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004521 }
David Weinehall238010e2016-08-01 17:33:27 +03004522
4523 intel_runtime_pm_put(dev_priv);
4524
Imre Deak615d8902016-08-31 19:13:03 +03004525 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004526
Jeff McGee38732182015-02-13 10:27:54 -06004527 return 0;
4528}
4529
Ben Widawsky6d794d42011-04-25 11:25:56 -07004530static int i915_forcewake_open(struct inode *inode, struct file *file)
4531{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004532 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004533
Chris Wilsond7a133d2017-09-07 14:44:41 +01004534 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004535 return 0;
4536
Chris Wilsond7a133d2017-09-07 14:44:41 +01004537 intel_runtime_pm_get(i915);
4538 intel_uncore_forcewake_user_get(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004539
4540 return 0;
4541}
4542
Ben Widawskyc43b5632012-04-16 14:07:40 -07004543static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004544{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004545 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004546
Chris Wilsond7a133d2017-09-07 14:44:41 +01004547 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004548 return 0;
4549
Chris Wilsond7a133d2017-09-07 14:44:41 +01004550 intel_uncore_forcewake_user_put(i915);
4551 intel_runtime_pm_put(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004552
4553 return 0;
4554}
4555
4556static const struct file_operations i915_forcewake_fops = {
4557 .owner = THIS_MODULE,
4558 .open = i915_forcewake_open,
4559 .release = i915_forcewake_release,
4560};
4561
Lyude317eaa92017-02-03 21:18:25 -05004562static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
4563{
4564 struct drm_i915_private *dev_priv = m->private;
4565 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4566
4567 seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
4568 seq_printf(m, "Detected: %s\n",
4569 yesno(delayed_work_pending(&hotplug->reenable_work)));
4570
4571 return 0;
4572}
4573
4574static ssize_t i915_hpd_storm_ctl_write(struct file *file,
4575 const char __user *ubuf, size_t len,
4576 loff_t *offp)
4577{
4578 struct seq_file *m = file->private_data;
4579 struct drm_i915_private *dev_priv = m->private;
4580 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4581 unsigned int new_threshold;
4582 int i;
4583 char *newline;
4584 char tmp[16];
4585
4586 if (len >= sizeof(tmp))
4587 return -EINVAL;
4588
4589 if (copy_from_user(tmp, ubuf, len))
4590 return -EFAULT;
4591
4592 tmp[len] = '\0';
4593
4594 /* Strip newline, if any */
4595 newline = strchr(tmp, '\n');
4596 if (newline)
4597 *newline = '\0';
4598
4599 if (strcmp(tmp, "reset") == 0)
4600 new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4601 else if (kstrtouint(tmp, 10, &new_threshold) != 0)
4602 return -EINVAL;
4603
4604 if (new_threshold > 0)
4605 DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
4606 new_threshold);
4607 else
4608 DRM_DEBUG_KMS("Disabling HPD storm detection\n");
4609
4610 spin_lock_irq(&dev_priv->irq_lock);
4611 hotplug->hpd_storm_threshold = new_threshold;
4612 /* Reset the HPD storm stats so we don't accidentally trigger a storm */
4613 for_each_hpd_pin(i)
4614 hotplug->stats[i].count = 0;
4615 spin_unlock_irq(&dev_priv->irq_lock);
4616
4617 /* Re-enable hpd immediately if we were in an irq storm */
4618 flush_delayed_work(&dev_priv->hotplug.reenable_work);
4619
4620 return len;
4621}
4622
4623static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
4624{
4625 return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
4626}
4627
4628static const struct file_operations i915_hpd_storm_ctl_fops = {
4629 .owner = THIS_MODULE,
4630 .open = i915_hpd_storm_ctl_open,
4631 .read = seq_read,
4632 .llseek = seq_lseek,
4633 .release = single_release,
4634 .write = i915_hpd_storm_ctl_write
4635};
4636
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004637static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004638 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004639 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004640 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004641 {"i915_gem_stolen", i915_gem_stolen_list_info },
Chris Wilsona6172a82009-02-11 14:26:38 +00004642 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004643 {"i915_gem_interrupt", i915_interrupt_info, 0},
Brad Volkin493018d2014-12-11 12:13:08 -08004644 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01004645 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01004646 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01004647 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07004648 {"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
Oscar Mateoa8b93702017-05-10 15:04:51 +00004649 {"i915_guc_stage_pool", i915_guc_stage_pool, 0},
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08004650 {"i915_huc_load_status", i915_huc_load_status_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304651 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02004652 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Michel Thierry061d06a2017-06-20 10:57:49 +01004653 {"i915_reset_info", i915_reset_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004654 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004655 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004656 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02004657 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004658 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004659 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004660 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004661 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02004662 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004663 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004664 {"i915_context_status", i915_context_status, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02004665 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004666 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004667 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004668 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004669 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004670 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004671 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01004672 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004673 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02004674 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004675 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01004676 {"i915_engine_info", i915_engine_info, 0},
Chris Wilsonc5418a82017-10-13 21:26:19 +01004677 {"i915_shrinker_info", i915_shrinker_info, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004678 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004679 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004680 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004681 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06004682 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05304683 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01004684 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004685};
Ben Gamari27c202a2009-07-01 22:26:52 -04004686#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004687
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004688static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004689 const char *name;
4690 const struct file_operations *fops;
4691} i915_debugfs_files[] = {
4692 {"i915_wedged", &i915_wedged_fops},
4693 {"i915_max_freq", &i915_max_freq_fops},
4694 {"i915_min_freq", &i915_min_freq_fops},
4695 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004696 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4697 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004698 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004699#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02004700 {"i915_error_state", &i915_error_state_fops},
Chris Wilson5a4c6f12017-02-14 16:46:11 +00004701 {"i915_gpu_info", &i915_gpu_info_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004702#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02004703 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004704 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004705 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4706 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4707 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Ville Syrjälä4127dc42017-06-06 15:44:12 +03004708 {"i915_fbc_false_color", &i915_fbc_false_color_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07004709 {"i915_dp_test_data", &i915_displayport_test_data_fops},
4710 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05304711 {"i915_dp_test_active", &i915_displayport_test_active_fops},
Lyude317eaa92017-02-03 21:18:25 -05004712 {"i915_guc_log_control", &i915_guc_log_control_fops},
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05304713 {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4714 {"i915_ipc_status", &i915_ipc_status_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02004715};
4716
Chris Wilson1dac8912016-06-24 14:00:17 +01004717int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004718{
Chris Wilson91c8a322016-07-05 10:40:23 +01004719 struct drm_minor *minor = dev_priv->drm.primary;
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004720 struct dentry *ent;
Daniel Vetter34b96742013-07-04 20:49:44 +02004721 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004722
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004723 ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
4724 minor->debugfs_root, to_i915(minor->dev),
4725 &i915_forcewake_fops);
4726 if (!ent)
4727 return -ENOMEM;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004728
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004729 ret = intel_pipe_crc_create(minor);
4730 if (ret)
4731 return ret;
Damien Lespiau07144422013-10-15 18:55:40 +01004732
Daniel Vetter34b96742013-07-04 20:49:44 +02004733 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004734 ent = debugfs_create_file(i915_debugfs_files[i].name,
4735 S_IRUGO | S_IWUSR,
4736 minor->debugfs_root,
4737 to_i915(minor->dev),
Daniel Vetter34b96742013-07-04 20:49:44 +02004738 i915_debugfs_files[i].fops);
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004739 if (!ent)
4740 return -ENOMEM;
Daniel Vetter34b96742013-07-04 20:49:44 +02004741 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004742
Ben Gamari27c202a2009-07-01 22:26:52 -04004743 return drm_debugfs_create_files(i915_debugfs_list,
4744 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004745 minor->debugfs_root, minor);
4746}
4747
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004748struct dpcd_block {
4749 /* DPCD dump start address. */
4750 unsigned int offset;
4751 /* DPCD dump end address, inclusive. If unset, .size will be used. */
4752 unsigned int end;
4753 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
4754 size_t size;
4755 /* Only valid for eDP. */
4756 bool edp;
4757};
4758
4759static const struct dpcd_block i915_dpcd_debug[] = {
4760 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
4761 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
4762 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
4763 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
4764 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
4765 { .offset = DP_SET_POWER },
4766 { .offset = DP_EDP_DPCD_REV },
4767 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
4768 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
4769 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
4770};
4771
4772static int i915_dpcd_show(struct seq_file *m, void *data)
4773{
4774 struct drm_connector *connector = m->private;
4775 struct intel_dp *intel_dp =
4776 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4777 uint8_t buf[16];
4778 ssize_t err;
4779 int i;
4780
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03004781 if (connector->status != connector_status_connected)
4782 return -ENODEV;
4783
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004784 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
4785 const struct dpcd_block *b = &i915_dpcd_debug[i];
4786 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
4787
4788 if (b->edp &&
4789 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
4790 continue;
4791
4792 /* low tech for now */
4793 if (WARN_ON(size > sizeof(buf)))
4794 continue;
4795
4796 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4797 if (err <= 0) {
4798 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
4799 size, b->offset, err);
4800 continue;
4801 }
4802
4803 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08004804 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004805
4806 return 0;
4807}
4808
4809static int i915_dpcd_open(struct inode *inode, struct file *file)
4810{
4811 return single_open(file, i915_dpcd_show, inode->i_private);
4812}
4813
4814static const struct file_operations i915_dpcd_fops = {
4815 .owner = THIS_MODULE,
4816 .open = i915_dpcd_open,
4817 .read = seq_read,
4818 .llseek = seq_lseek,
4819 .release = single_release,
4820};
4821
David Weinehallecbd6782016-08-23 12:23:56 +03004822static int i915_panel_show(struct seq_file *m, void *data)
4823{
4824 struct drm_connector *connector = m->private;
4825 struct intel_dp *intel_dp =
4826 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4827
4828 if (connector->status != connector_status_connected)
4829 return -ENODEV;
4830
4831 seq_printf(m, "Panel power up delay: %d\n",
4832 intel_dp->panel_power_up_delay);
4833 seq_printf(m, "Panel power down delay: %d\n",
4834 intel_dp->panel_power_down_delay);
4835 seq_printf(m, "Backlight on delay: %d\n",
4836 intel_dp->backlight_on_delay);
4837 seq_printf(m, "Backlight off delay: %d\n",
4838 intel_dp->backlight_off_delay);
4839
4840 return 0;
4841}
4842
4843static int i915_panel_open(struct inode *inode, struct file *file)
4844{
4845 return single_open(file, i915_panel_show, inode->i_private);
4846}
4847
4848static const struct file_operations i915_panel_fops = {
4849 .owner = THIS_MODULE,
4850 .open = i915_panel_open,
4851 .read = seq_read,
4852 .llseek = seq_lseek,
4853 .release = single_release,
4854};
4855
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004856/**
4857 * i915_debugfs_connector_add - add i915 specific connector debugfs files
4858 * @connector: pointer to a registered drm_connector
4859 *
4860 * Cleanup will be done by drm_connector_unregister() through a call to
4861 * drm_debugfs_connector_remove().
4862 *
4863 * Returns 0 on success, negative error codes on error.
4864 */
4865int i915_debugfs_connector_add(struct drm_connector *connector)
4866{
4867 struct dentry *root = connector->debugfs_entry;
4868
4869 /* The connector must have been registered beforehands. */
4870 if (!root)
4871 return -ENODEV;
4872
4873 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4874 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03004875 debugfs_create_file("i915_dpcd", S_IRUGO, root,
4876 connector, &i915_dpcd_fops);
4877
4878 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4879 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
4880 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004881
4882 return 0;
4883}