blob: 6d643642e0ce292858acd0a29f122753f5aa8773 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
Chris Wilsonf3cd4742009-10-13 22:20:20 +010029#include <linux/debugfs.h>
Chris Wilsone637d2c2017-03-16 13:19:57 +000030#include <linux/sort.h>
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +010031#include <linux/sched/mm.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010032#include "intel_drv.h"
Michal Wajdeczko9f436c42017-10-04 18:13:40 +000033#include "i915_guc_submission.h"
Ben Gamari20172632009-02-17 20:08:50 -050034
David Weinehall36cdd012016-08-22 13:59:31 +030035static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
36{
37 return to_i915(node->minor->dev);
38}
39
Chris Wilson418e3cd2017-02-06 21:36:08 +000040static __always_inline void seq_print_param(struct seq_file *m,
41 const char *name,
42 const char *type,
43 const void *x)
44{
45 if (!__builtin_strcmp(type, "bool"))
46 seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
47 else if (!__builtin_strcmp(type, "int"))
48 seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
49 else if (!__builtin_strcmp(type, "unsigned int"))
50 seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
Chris Wilson1d6aa7a2017-02-21 16:26:19 +000051 else if (!__builtin_strcmp(type, "char *"))
52 seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
Chris Wilson418e3cd2017-02-06 21:36:08 +000053 else
54 BUILD_BUG();
55}
56
Chris Wilson70d39fe2010-08-25 16:03:34 +010057static int i915_capabilities(struct seq_file *m, void *data)
58{
David Weinehall36cdd012016-08-22 13:59:31 +030059 struct drm_i915_private *dev_priv = node_to_i915(m->private);
60 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010061
David Weinehall36cdd012016-08-22 13:59:31 +030062 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
Jani Nikula2e0d26f2016-12-01 14:49:55 +020063 seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
David Weinehall36cdd012016-08-22 13:59:31 +030064 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Chris Wilson418e3cd2017-02-06 21:36:08 +000065
Damien Lespiau79fc46d2013-04-23 16:37:17 +010066#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
Joonas Lahtinen604db652016-10-05 13:50:16 +030067 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
Damien Lespiau79fc46d2013-04-23 16:37:17 +010068#undef PRINT_FLAG
Chris Wilson70d39fe2010-08-25 16:03:34 +010069
Chris Wilson418e3cd2017-02-06 21:36:08 +000070 kernel_param_lock(THIS_MODULE);
Michal Wajdeczko7075cb852017-09-25 10:50:07 +000071#define PRINT_PARAM(T, x, ...) seq_print_param(m, #x, #T, &i915_modparams.x);
Chris Wilson418e3cd2017-02-06 21:36:08 +000072 I915_PARAMS_FOR_EACH(PRINT_PARAM);
73#undef PRINT_PARAM
74 kernel_param_unlock(THIS_MODULE);
75
Chris Wilson70d39fe2010-08-25 16:03:34 +010076 return 0;
77}
Ben Gamari433e12f2009-02-17 20:08:51 -050078
Imre Deaka7363de2016-05-12 16:18:52 +030079static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000080{
Chris Wilson573adb32016-08-04 16:32:39 +010081 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000082}
83
Imre Deaka7363de2016-05-12 16:18:52 +030084static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010085{
Chris Wilsonbd3d2252017-10-13 21:26:14 +010086 return obj->pin_global ? 'p' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010087}
88
Imre Deaka7363de2016-05-12 16:18:52 +030089static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000090{
Chris Wilson3e510a82016-08-05 10:14:23 +010091 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010093 case I915_TILING_NONE: return ' ';
94 case I915_TILING_X: return 'X';
95 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -040096 }
Chris Wilsona6172a82009-02-11 14:26:38 +000097}
98
Imre Deaka7363de2016-05-12 16:18:52 +030099static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700100{
Chris Wilsona65adaf2017-10-09 09:43:57 +0100101 return obj->userfault_count ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100102}
103
Imre Deaka7363de2016-05-12 16:18:52 +0300104static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100105{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100106 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700107}
108
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100109static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
110{
111 u64 size = 0;
112 struct i915_vma *vma;
113
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000114 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +0100115 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100116 size += vma->node.size;
117 }
118
119 return size;
120}
121
Matthew Auld7393b7e2017-10-06 23:18:28 +0100122static const char *
123stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
124{
125 size_t x = 0;
126
127 switch (page_sizes) {
128 case 0:
129 return "";
130 case I915_GTT_PAGE_SIZE_4K:
131 return "4K";
132 case I915_GTT_PAGE_SIZE_64K:
133 return "64K";
134 case I915_GTT_PAGE_SIZE_2M:
135 return "2M";
136 default:
137 if (!buf)
138 return "M";
139
140 if (page_sizes & I915_GTT_PAGE_SIZE_2M)
141 x += snprintf(buf + x, len - x, "2M, ");
142 if (page_sizes & I915_GTT_PAGE_SIZE_64K)
143 x += snprintf(buf + x, len - x, "64K, ");
144 if (page_sizes & I915_GTT_PAGE_SIZE_4K)
145 x += snprintf(buf + x, len - x, "4K, ");
146 buf[x-2] = '\0';
147
148 return buf;
149 }
150}
151
Chris Wilson37811fc2010-08-25 22:45:57 +0100152static void
153describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
154{
Chris Wilsonb4716182015-04-27 13:41:17 +0100155 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000156 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700157 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100158 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800159 int pin_count = 0;
160
Chris Wilson188c1ab2016-04-03 14:14:20 +0100161 lockdep_assert_held(&obj->base.dev->struct_mutex);
162
Chris Wilsond07f0e52016-10-28 13:58:44 +0100163 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100164 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100165 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100166 get_pin_flag(obj),
167 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700168 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100169 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800170 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100171 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100172 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300173 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100174 obj->mm.dirty ? " dirty" : "",
175 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100176 if (obj->base.name)
177 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000178 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100179 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800180 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300181 }
182 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100183 if (obj->pin_global)
184 seq_printf(m, " (global)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000185 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100186 if (!drm_mm_node_allocated(&vma->node))
187 continue;
188
Matthew Auld7393b7e2017-10-06 23:18:28 +0100189 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
Chris Wilson3272db52016-08-04 16:32:32 +0100190 i915_vma_is_ggtt(vma) ? "g" : "pp",
Matthew Auld7393b7e2017-10-06 23:18:28 +0100191 vma->node.start, vma->node.size,
192 stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
Chris Wilson21976852017-01-12 11:21:08 +0000193 if (i915_vma_is_ggtt(vma)) {
194 switch (vma->ggtt_view.type) {
195 case I915_GGTT_VIEW_NORMAL:
196 seq_puts(m, ", normal");
197 break;
198
199 case I915_GGTT_VIEW_PARTIAL:
200 seq_printf(m, ", partial [%08llx+%x]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000201 vma->ggtt_view.partial.offset << PAGE_SHIFT,
202 vma->ggtt_view.partial.size << PAGE_SHIFT);
Chris Wilson21976852017-01-12 11:21:08 +0000203 break;
204
205 case I915_GGTT_VIEW_ROTATED:
206 seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000207 vma->ggtt_view.rotated.plane[0].width,
208 vma->ggtt_view.rotated.plane[0].height,
209 vma->ggtt_view.rotated.plane[0].stride,
210 vma->ggtt_view.rotated.plane[0].offset,
211 vma->ggtt_view.rotated.plane[1].width,
212 vma->ggtt_view.rotated.plane[1].height,
213 vma->ggtt_view.rotated.plane[1].stride,
214 vma->ggtt_view.rotated.plane[1].offset);
Chris Wilson21976852017-01-12 11:21:08 +0000215 break;
216
217 default:
218 MISSING_CASE(vma->ggtt_view.type);
219 break;
220 }
221 }
Chris Wilson49ef5292016-08-18 17:17:00 +0100222 if (vma->fence)
223 seq_printf(m, " , fence: %d%s",
224 vma->fence->id,
225 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000226 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700227 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000228 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100229 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100230
Chris Wilsond07f0e52016-10-28 13:58:44 +0100231 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100232 if (engine)
233 seq_printf(m, " (%s)", engine->name);
234
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100235 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
236 if (frontbuffer_bits)
237 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100238}
239
Chris Wilsone637d2c2017-03-16 13:19:57 +0000240static int obj_rank_by_stolen(const void *A, const void *B)
Chris Wilson6d2b88852013-08-07 18:30:54 +0100241{
Chris Wilsone637d2c2017-03-16 13:19:57 +0000242 const struct drm_i915_gem_object *a =
243 *(const struct drm_i915_gem_object **)A;
244 const struct drm_i915_gem_object *b =
245 *(const struct drm_i915_gem_object **)B;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100246
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200247 if (a->stolen->start < b->stolen->start)
248 return -1;
249 if (a->stolen->start > b->stolen->start)
250 return 1;
251 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100252}
253
254static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
255{
David Weinehall36cdd012016-08-22 13:59:31 +0300256 struct drm_i915_private *dev_priv = node_to_i915(m->private);
257 struct drm_device *dev = &dev_priv->drm;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000258 struct drm_i915_gem_object **objects;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100259 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300260 u64 total_obj_size, total_gtt_size;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000261 unsigned long total, count, n;
262 int ret;
263
264 total = READ_ONCE(dev_priv->mm.object_count);
Michal Hocko20981052017-05-17 14:23:12 +0200265 objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000266 if (!objects)
267 return -ENOMEM;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100268
269 ret = mutex_lock_interruptible(&dev->struct_mutex);
270 if (ret)
Chris Wilsone637d2c2017-03-16 13:19:57 +0000271 goto out;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100272
273 total_obj_size = total_gtt_size = count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100274
275 spin_lock(&dev_priv->mm.obj_lock);
276 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000277 if (count == total)
278 break;
279
Chris Wilson6d2b88852013-08-07 18:30:54 +0100280 if (obj->stolen == NULL)
281 continue;
282
Chris Wilsone637d2c2017-03-16 13:19:57 +0000283 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100284 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100285 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000286
Chris Wilson6d2b88852013-08-07 18:30:54 +0100287 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100288 list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000289 if (count == total)
290 break;
291
Chris Wilson6d2b88852013-08-07 18:30:54 +0100292 if (obj->stolen == NULL)
293 continue;
294
Chris Wilsone637d2c2017-03-16 13:19:57 +0000295 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100296 total_obj_size += obj->base.size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100297 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100298 spin_unlock(&dev_priv->mm.obj_lock);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100299
Chris Wilsone637d2c2017-03-16 13:19:57 +0000300 sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);
301
302 seq_puts(m, "Stolen:\n");
303 for (n = 0; n < count; n++) {
304 seq_puts(m, " ");
305 describe_obj(m, objects[n]);
306 seq_putc(m, '\n');
307 }
308 seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100309 count, total_obj_size, total_gtt_size);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000310
311 mutex_unlock(&dev->struct_mutex);
312out:
Michal Hocko20981052017-05-17 14:23:12 +0200313 kvfree(objects);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000314 return ret;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100315}
316
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100317struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000318 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300319 unsigned long count;
320 u64 total, unbound;
321 u64 global, shared;
322 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100323};
324
325static int per_file_stats(int id, void *ptr, void *data)
326{
327 struct drm_i915_gem_object *obj = ptr;
328 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000329 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100330
Chris Wilson0caf81b2017-06-17 12:57:44 +0100331 lockdep_assert_held(&obj->base.dev->struct_mutex);
332
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100333 stats->count++;
334 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100335 if (!obj->bind_count)
336 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000337 if (obj->base.name || obj->base.dma_buf)
338 stats->shared += obj->base.size;
339
Chris Wilson894eeec2016-08-04 07:52:20 +0100340 list_for_each_entry(vma, &obj->vma_list, obj_link) {
341 if (!drm_mm_node_allocated(&vma->node))
342 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000343
Chris Wilson3272db52016-08-04 16:32:32 +0100344 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100345 stats->global += vma->node.size;
346 } else {
347 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000348
Chris Wilson2bfa9962016-08-04 07:52:25 +0100349 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000350 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000351 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100352
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100353 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100354 stats->active += vma->node.size;
355 else
356 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100357 }
358
359 return 0;
360}
361
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100362#define print_file_stats(m, name, stats) do { \
363 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300364 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100365 name, \
366 stats.count, \
367 stats.total, \
368 stats.active, \
369 stats.inactive, \
370 stats.global, \
371 stats.shared, \
372 stats.unbound); \
373} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800374
375static void print_batch_pool_stats(struct seq_file *m,
376 struct drm_i915_private *dev_priv)
377{
378 struct drm_i915_gem_object *obj;
379 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000380 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530381 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000382 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800383
384 memset(&stats, 0, sizeof(stats));
385
Akash Goel3b3f1652016-10-13 22:44:48 +0530386 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000387 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100388 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000389 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100390 batch_pool_link)
391 per_file_stats(0, obj, &stats);
392 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100393 }
Brad Volkin493018d2014-12-11 12:13:08 -0800394
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100395 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800396}
397
Chris Wilson15da9562016-05-24 14:53:43 +0100398static int per_file_ctx_stats(int id, void *ptr, void *data)
399{
400 struct i915_gem_context *ctx = ptr;
401 int n;
402
403 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
404 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100405 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100406 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100407 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100408 }
409
410 return 0;
411}
412
413static void print_context_stats(struct seq_file *m,
414 struct drm_i915_private *dev_priv)
415{
David Weinehall36cdd012016-08-22 13:59:31 +0300416 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100417 struct file_stats stats;
418 struct drm_file *file;
419
420 memset(&stats, 0, sizeof(stats));
421
David Weinehall36cdd012016-08-22 13:59:31 +0300422 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100423 if (dev_priv->kernel_context)
424 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
425
David Weinehall36cdd012016-08-22 13:59:31 +0300426 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100427 struct drm_i915_file_private *fpriv = file->driver_priv;
428 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
429 }
David Weinehall36cdd012016-08-22 13:59:31 +0300430 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100431
432 print_file_stats(m, "[k]contexts", stats);
433}
434
David Weinehall36cdd012016-08-22 13:59:31 +0300435static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100436{
David Weinehall36cdd012016-08-22 13:59:31 +0300437 struct drm_i915_private *dev_priv = node_to_i915(m->private);
438 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300439 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100440 u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
441 u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000442 struct drm_i915_gem_object *obj;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100443 unsigned int page_sizes = 0;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100444 struct drm_file *file;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100445 char buf[80];
Chris Wilson73aa8082010-09-30 11:46:12 +0100446 int ret;
447
448 ret = mutex_lock_interruptible(&dev->struct_mutex);
449 if (ret)
450 return ret;
451
Chris Wilson3ef7f222016-10-18 13:02:48 +0100452 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000453 dev_priv->mm.object_count,
454 dev_priv->mm.object_memory);
455
Chris Wilson1544c422016-08-15 13:18:16 +0100456 size = count = 0;
457 mapped_size = mapped_count = 0;
458 purgeable_size = purgeable_count = 0;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100459 huge_size = huge_count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100460
461 spin_lock(&dev_priv->mm.obj_lock);
462 list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100463 size += obj->base.size;
464 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200465
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100466 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200467 purgeable_size += obj->base.size;
468 ++purgeable_count;
469 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100470
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100471 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100472 mapped_count++;
473 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100474 }
Matthew Auld7393b7e2017-10-06 23:18:28 +0100475
476 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
477 huge_count++;
478 huge_size += obj->base.size;
479 page_sizes |= obj->mm.page_sizes.sg;
480 }
Chris Wilson6299f992010-11-24 12:23:44 +0000481 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100482 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
483
484 size = count = dpy_size = dpy_count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100485 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100486 size += obj->base.size;
487 ++count;
488
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100489 if (obj->pin_global) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100490 dpy_size += obj->base.size;
491 ++dpy_count;
492 }
493
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100494 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100495 purgeable_size += obj->base.size;
496 ++purgeable_count;
497 }
498
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100499 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100500 mapped_count++;
501 mapped_size += obj->base.size;
502 }
Matthew Auld7393b7e2017-10-06 23:18:28 +0100503
504 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
505 huge_count++;
506 huge_size += obj->base.size;
507 page_sizes |= obj->mm.page_sizes.sg;
508 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100509 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100510 spin_unlock(&dev_priv->mm.obj_lock);
511
Chris Wilson2bd160a2016-08-15 10:48:45 +0100512 seq_printf(m, "%u bound objects, %llu bytes\n",
513 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300514 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200515 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100516 seq_printf(m, "%u mapped objects, %llu bytes\n",
517 mapped_count, mapped_size);
Matthew Auld7393b7e2017-10-06 23:18:28 +0100518 seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
519 huge_count,
520 stringify_page_sizes(page_sizes, buf, sizeof(buf)),
521 huge_size);
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100522 seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
Chris Wilson2bd160a2016-08-15 10:48:45 +0100523 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000524
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300525 seq_printf(m, "%llu [%llu] gtt total\n",
Chris Wilson381b9432017-02-15 08:43:54 +0000526 ggtt->base.total, ggtt->mappable_end);
Matthew Auld7393b7e2017-10-06 23:18:28 +0100527 seq_printf(m, "Supported page sizes: %s\n",
528 stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
529 buf, sizeof(buf)));
Chris Wilson73aa8082010-09-30 11:46:12 +0100530
Damien Lespiau267f0c92013-06-24 22:59:48 +0100531 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800532 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200533 mutex_unlock(&dev->struct_mutex);
534
535 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100536 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100537 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
538 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100539 struct drm_i915_file_private *file_priv = file->driver_priv;
540 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900541 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100542
Chris Wilson0caf81b2017-06-17 12:57:44 +0100543 mutex_lock(&dev->struct_mutex);
544
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100545 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000546 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100547 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100548 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100549 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900550 /*
551 * Although we have a valid reference on file->pid, that does
552 * not guarantee that the task_struct who called get_pid() is
553 * still alive (e.g. get_pid(current) => fork() => exit()).
554 * Therefore, we need to protect this ->comm access using RCU.
555 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100556 request = list_first_entry_or_null(&file_priv->mm.request_list,
557 struct drm_i915_gem_request,
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000558 client_link);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900559 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100560 task = pid_task(request && request->ctx->pid ?
561 request->ctx->pid : file->pid,
562 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800563 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900564 rcu_read_unlock();
Chris Wilson0caf81b2017-06-17 12:57:44 +0100565
Chris Wilsonc84455b2016-08-15 10:49:08 +0100566 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100567 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200568 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100569
570 return 0;
571}
572
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100573static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000574{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100575 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300576 struct drm_i915_private *dev_priv = node_to_i915(node);
577 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonf2123812017-10-16 12:40:37 +0100578 struct drm_i915_gem_object **objects;
Chris Wilson08c18322011-01-10 00:00:24 +0000579 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300580 u64 total_obj_size, total_gtt_size;
Chris Wilsonf2123812017-10-16 12:40:37 +0100581 unsigned long nobject, n;
Chris Wilson08c18322011-01-10 00:00:24 +0000582 int count, ret;
583
Chris Wilsonf2123812017-10-16 12:40:37 +0100584 nobject = READ_ONCE(dev_priv->mm.object_count);
585 objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
586 if (!objects)
587 return -ENOMEM;
588
Chris Wilson08c18322011-01-10 00:00:24 +0000589 ret = mutex_lock_interruptible(&dev->struct_mutex);
590 if (ret)
591 return ret;
592
Chris Wilsonf2123812017-10-16 12:40:37 +0100593 count = 0;
594 spin_lock(&dev_priv->mm.obj_lock);
595 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
596 objects[count++] = obj;
597 if (count == nobject)
598 break;
599 }
600 spin_unlock(&dev_priv->mm.obj_lock);
601
602 total_obj_size = total_gtt_size = 0;
603 for (n = 0; n < count; n++) {
604 obj = objects[n];
605
Damien Lespiau267f0c92013-06-24 22:59:48 +0100606 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000607 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100608 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000609 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100610 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000611 }
612
613 mutex_unlock(&dev->struct_mutex);
614
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300615 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000616 count, total_obj_size, total_gtt_size);
Chris Wilsonf2123812017-10-16 12:40:37 +0100617 kvfree(objects);
Chris Wilson08c18322011-01-10 00:00:24 +0000618
619 return 0;
620}
621
Brad Volkin493018d2014-12-11 12:13:08 -0800622static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
623{
David Weinehall36cdd012016-08-22 13:59:31 +0300624 struct drm_i915_private *dev_priv = node_to_i915(m->private);
625 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800626 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000627 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530628 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100629 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000630 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800631
632 ret = mutex_lock_interruptible(&dev->struct_mutex);
633 if (ret)
634 return ret;
635
Akash Goel3b3f1652016-10-13 22:44:48 +0530636 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000637 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100638 int count;
639
640 count = 0;
641 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000642 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100643 batch_pool_link)
644 count++;
645 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000646 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100647
648 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000649 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100650 batch_pool_link) {
651 seq_puts(m, " ");
652 describe_obj(m, obj);
653 seq_putc(m, '\n');
654 }
655
656 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100657 }
Brad Volkin493018d2014-12-11 12:13:08 -0800658 }
659
Chris Wilson8d9d5742015-04-07 16:20:38 +0100660 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800661
662 mutex_unlock(&dev->struct_mutex);
663
664 return 0;
665}
666
Chris Wilson1b365952016-10-04 21:11:31 +0100667static void print_request(struct seq_file *m,
668 struct drm_i915_gem_request *rq,
669 const char *prefix)
670{
Chris Wilson20311bd2016-11-14 20:41:03 +0000671 seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
Chris Wilson65e47602016-10-28 13:58:49 +0100672 rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
Chris Wilson20311bd2016-11-14 20:41:03 +0000673 rq->priotree.priority,
Chris Wilson1b365952016-10-04 21:11:31 +0100674 jiffies_to_msecs(jiffies - rq->emitted_jiffies),
Chris Wilson562f5d42016-10-28 13:58:54 +0100675 rq->timeline->common->name);
Chris Wilson1b365952016-10-04 21:11:31 +0100676}
677
Ben Gamari20172632009-02-17 20:08:50 -0500678static int i915_gem_request_info(struct seq_file *m, void *data)
679{
David Weinehall36cdd012016-08-22 13:59:31 +0300680 struct drm_i915_private *dev_priv = node_to_i915(m->private);
681 struct drm_device *dev = &dev_priv->drm;
Daniel Vettereed29a52015-05-21 14:21:25 +0200682 struct drm_i915_gem_request *req;
Akash Goel3b3f1652016-10-13 22:44:48 +0530683 struct intel_engine_cs *engine;
684 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000685 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100686
687 ret = mutex_lock_interruptible(&dev->struct_mutex);
688 if (ret)
689 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500690
Chris Wilson2d1070b2015-04-01 10:36:56 +0100691 any = 0;
Akash Goel3b3f1652016-10-13 22:44:48 +0530692 for_each_engine(engine, dev_priv, id) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100693 int count;
694
695 count = 0;
Chris Wilson73cb9702016-10-28 13:58:46 +0100696 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100697 count++;
698 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100699 continue;
700
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000701 seq_printf(m, "%s requests: %d\n", engine->name, count);
Chris Wilson73cb9702016-10-28 13:58:46 +0100702 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson1b365952016-10-04 21:11:31 +0100703 print_request(m, req, " ");
Chris Wilson2d1070b2015-04-01 10:36:56 +0100704
705 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500706 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100707 mutex_unlock(&dev->struct_mutex);
708
Chris Wilson2d1070b2015-04-01 10:36:56 +0100709 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100710 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100711
Ben Gamari20172632009-02-17 20:08:50 -0500712 return 0;
713}
714
Chris Wilsonb2223492010-10-27 15:27:33 +0100715static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000716 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100717{
Chris Wilson688e6c72016-07-01 17:23:15 +0100718 struct intel_breadcrumbs *b = &engine->breadcrumbs;
719 struct rb_node *rb;
720
Chris Wilson12471ba2016-04-09 10:57:55 +0100721 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100722 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100723
Chris Wilson61d3dc72017-03-03 19:08:24 +0000724 spin_lock_irq(&b->rb_lock);
Chris Wilson688e6c72016-07-01 17:23:15 +0100725 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +0800726 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson688e6c72016-07-01 17:23:15 +0100727
728 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
729 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
730 }
Chris Wilson61d3dc72017-03-03 19:08:24 +0000731 spin_unlock_irq(&b->rb_lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100732}
733
Ben Gamari20172632009-02-17 20:08:50 -0500734static int i915_gem_seqno_info(struct seq_file *m, void *data)
735{
David Weinehall36cdd012016-08-22 13:59:31 +0300736 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000737 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530738 enum intel_engine_id id;
Ben Gamari20172632009-02-17 20:08:50 -0500739
Akash Goel3b3f1652016-10-13 22:44:48 +0530740 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000741 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100742
Ben Gamari20172632009-02-17 20:08:50 -0500743 return 0;
744}
745
746
747static int i915_interrupt_info(struct seq_file *m, void *data)
748{
David Weinehall36cdd012016-08-22 13:59:31 +0300749 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000750 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530751 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100752 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100753
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200754 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500755
David Weinehall36cdd012016-08-22 13:59:31 +0300756 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300757 seq_printf(m, "Master Interrupt Control:\t%08x\n",
758 I915_READ(GEN8_MASTER_IRQ));
759
760 seq_printf(m, "Display IER:\t%08x\n",
761 I915_READ(VLV_IER));
762 seq_printf(m, "Display IIR:\t%08x\n",
763 I915_READ(VLV_IIR));
764 seq_printf(m, "Display IIR_RW:\t%08x\n",
765 I915_READ(VLV_IIR_RW));
766 seq_printf(m, "Display IMR:\t%08x\n",
767 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100768 for_each_pipe(dev_priv, pipe) {
769 enum intel_display_power_domain power_domain;
770
771 power_domain = POWER_DOMAIN_PIPE(pipe);
772 if (!intel_display_power_get_if_enabled(dev_priv,
773 power_domain)) {
774 seq_printf(m, "Pipe %c power disabled\n",
775 pipe_name(pipe));
776 continue;
777 }
778
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300779 seq_printf(m, "Pipe %c stat:\t%08x\n",
780 pipe_name(pipe),
781 I915_READ(PIPESTAT(pipe)));
782
Chris Wilson9c870d02016-10-24 13:42:15 +0100783 intel_display_power_put(dev_priv, power_domain);
784 }
785
786 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300787 seq_printf(m, "Port hotplug:\t%08x\n",
788 I915_READ(PORT_HOTPLUG_EN));
789 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
790 I915_READ(VLV_DPFLIPSTAT));
791 seq_printf(m, "DPINVGTT:\t%08x\n",
792 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100793 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300794
795 for (i = 0; i < 4; i++) {
796 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
797 i, I915_READ(GEN8_GT_IMR(i)));
798 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
799 i, I915_READ(GEN8_GT_IIR(i)));
800 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
801 i, I915_READ(GEN8_GT_IER(i)));
802 }
803
804 seq_printf(m, "PCU interrupt mask:\t%08x\n",
805 I915_READ(GEN8_PCU_IMR));
806 seq_printf(m, "PCU interrupt identity:\t%08x\n",
807 I915_READ(GEN8_PCU_IIR));
808 seq_printf(m, "PCU interrupt enable:\t%08x\n",
809 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300810 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700811 seq_printf(m, "Master Interrupt Control:\t%08x\n",
812 I915_READ(GEN8_MASTER_IRQ));
813
814 for (i = 0; i < 4; i++) {
815 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
816 i, I915_READ(GEN8_GT_IMR(i)));
817 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
818 i, I915_READ(GEN8_GT_IIR(i)));
819 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
820 i, I915_READ(GEN8_GT_IER(i)));
821 }
822
Damien Lespiau055e3932014-08-18 13:49:10 +0100823 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200824 enum intel_display_power_domain power_domain;
825
826 power_domain = POWER_DOMAIN_PIPE(pipe);
827 if (!intel_display_power_get_if_enabled(dev_priv,
828 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300829 seq_printf(m, "Pipe %c power disabled\n",
830 pipe_name(pipe));
831 continue;
832 }
Ben Widawskya123f152013-11-02 21:07:10 -0700833 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000834 pipe_name(pipe),
835 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700836 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000837 pipe_name(pipe),
838 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700839 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000840 pipe_name(pipe),
841 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200842
843 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700844 }
845
846 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
847 I915_READ(GEN8_DE_PORT_IMR));
848 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
849 I915_READ(GEN8_DE_PORT_IIR));
850 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
851 I915_READ(GEN8_DE_PORT_IER));
852
853 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
854 I915_READ(GEN8_DE_MISC_IMR));
855 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
856 I915_READ(GEN8_DE_MISC_IIR));
857 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
858 I915_READ(GEN8_DE_MISC_IER));
859
860 seq_printf(m, "PCU interrupt mask:\t%08x\n",
861 I915_READ(GEN8_PCU_IMR));
862 seq_printf(m, "PCU interrupt identity:\t%08x\n",
863 I915_READ(GEN8_PCU_IIR));
864 seq_printf(m, "PCU interrupt enable:\t%08x\n",
865 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300866 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700867 seq_printf(m, "Display IER:\t%08x\n",
868 I915_READ(VLV_IER));
869 seq_printf(m, "Display IIR:\t%08x\n",
870 I915_READ(VLV_IIR));
871 seq_printf(m, "Display IIR_RW:\t%08x\n",
872 I915_READ(VLV_IIR_RW));
873 seq_printf(m, "Display IMR:\t%08x\n",
874 I915_READ(VLV_IMR));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000875 for_each_pipe(dev_priv, pipe) {
876 enum intel_display_power_domain power_domain;
877
878 power_domain = POWER_DOMAIN_PIPE(pipe);
879 if (!intel_display_power_get_if_enabled(dev_priv,
880 power_domain)) {
881 seq_printf(m, "Pipe %c power disabled\n",
882 pipe_name(pipe));
883 continue;
884 }
885
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700886 seq_printf(m, "Pipe %c stat:\t%08x\n",
887 pipe_name(pipe),
888 I915_READ(PIPESTAT(pipe)));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000889 intel_display_power_put(dev_priv, power_domain);
890 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700891
892 seq_printf(m, "Master IER:\t%08x\n",
893 I915_READ(VLV_MASTER_IER));
894
895 seq_printf(m, "Render IER:\t%08x\n",
896 I915_READ(GTIER));
897 seq_printf(m, "Render IIR:\t%08x\n",
898 I915_READ(GTIIR));
899 seq_printf(m, "Render IMR:\t%08x\n",
900 I915_READ(GTIMR));
901
902 seq_printf(m, "PM IER:\t\t%08x\n",
903 I915_READ(GEN6_PMIER));
904 seq_printf(m, "PM IIR:\t\t%08x\n",
905 I915_READ(GEN6_PMIIR));
906 seq_printf(m, "PM IMR:\t\t%08x\n",
907 I915_READ(GEN6_PMIMR));
908
909 seq_printf(m, "Port hotplug:\t%08x\n",
910 I915_READ(PORT_HOTPLUG_EN));
911 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
912 I915_READ(VLV_DPFLIPSTAT));
913 seq_printf(m, "DPINVGTT:\t%08x\n",
914 I915_READ(DPINVGTT));
915
David Weinehall36cdd012016-08-22 13:59:31 +0300916 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800917 seq_printf(m, "Interrupt enable: %08x\n",
918 I915_READ(IER));
919 seq_printf(m, "Interrupt identity: %08x\n",
920 I915_READ(IIR));
921 seq_printf(m, "Interrupt mask: %08x\n",
922 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100923 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800924 seq_printf(m, "Pipe %c stat: %08x\n",
925 pipe_name(pipe),
926 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800927 } else {
928 seq_printf(m, "North Display Interrupt enable: %08x\n",
929 I915_READ(DEIER));
930 seq_printf(m, "North Display Interrupt identity: %08x\n",
931 I915_READ(DEIIR));
932 seq_printf(m, "North Display Interrupt mask: %08x\n",
933 I915_READ(DEIMR));
934 seq_printf(m, "South Display Interrupt enable: %08x\n",
935 I915_READ(SDEIER));
936 seq_printf(m, "South Display Interrupt identity: %08x\n",
937 I915_READ(SDEIIR));
938 seq_printf(m, "South Display Interrupt mask: %08x\n",
939 I915_READ(SDEIMR));
940 seq_printf(m, "Graphics Interrupt enable: %08x\n",
941 I915_READ(GTIER));
942 seq_printf(m, "Graphics Interrupt identity: %08x\n",
943 I915_READ(GTIIR));
944 seq_printf(m, "Graphics Interrupt mask: %08x\n",
945 I915_READ(GTIMR));
946 }
Akash Goel3b3f1652016-10-13 22:44:48 +0530947 for_each_engine(engine, dev_priv, id) {
David Weinehall36cdd012016-08-22 13:59:31 +0300948 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100949 seq_printf(m,
950 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000951 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000952 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000953 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000954 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200955 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100956
Ben Gamari20172632009-02-17 20:08:50 -0500957 return 0;
958}
959
Chris Wilsona6172a82009-02-11 14:26:38 +0000960static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
961{
David Weinehall36cdd012016-08-22 13:59:31 +0300962 struct drm_i915_private *dev_priv = node_to_i915(m->private);
963 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100964 int i, ret;
965
966 ret = mutex_lock_interruptible(&dev->struct_mutex);
967 if (ret)
968 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000969
Chris Wilsona6172a82009-02-11 14:26:38 +0000970 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
971 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100972 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000973
Chris Wilson6c085a72012-08-20 11:40:46 +0200974 seq_printf(m, "Fence %d, pin count = %d, object = ",
975 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100976 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100977 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100978 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100979 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100980 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000981 }
982
Chris Wilson05394f32010-11-08 19:18:58 +0000983 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000984 return 0;
985}
986
Chris Wilson98a2f412016-10-12 10:05:18 +0100987#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000988static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
989 size_t count, loff_t *pos)
990{
991 struct i915_gpu_state *error = file->private_data;
992 struct drm_i915_error_state_buf str;
993 ssize_t ret;
994 loff_t tmp;
995
996 if (!error)
997 return 0;
998
999 ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
1000 if (ret)
1001 return ret;
1002
1003 ret = i915_error_state_to_str(&str, error);
1004 if (ret)
1005 goto out;
1006
1007 tmp = 0;
1008 ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
1009 if (ret < 0)
1010 goto out;
1011
1012 *pos = str.start + ret;
1013out:
1014 i915_error_state_buf_release(&str);
1015 return ret;
1016}
1017
1018static int gpu_state_release(struct inode *inode, struct file *file)
1019{
1020 i915_gpu_state_put(file->private_data);
1021 return 0;
1022}
1023
1024static int i915_gpu_info_open(struct inode *inode, struct file *file)
1025{
Chris Wilson090e5fe2017-03-28 14:14:07 +01001026 struct drm_i915_private *i915 = inode->i_private;
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001027 struct i915_gpu_state *gpu;
1028
Chris Wilson090e5fe2017-03-28 14:14:07 +01001029 intel_runtime_pm_get(i915);
1030 gpu = i915_capture_gpu_state(i915);
1031 intel_runtime_pm_put(i915);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001032 if (!gpu)
1033 return -ENOMEM;
1034
1035 file->private_data = gpu;
1036 return 0;
1037}
1038
1039static const struct file_operations i915_gpu_info_fops = {
1040 .owner = THIS_MODULE,
1041 .open = i915_gpu_info_open,
1042 .read = gpu_state_read,
1043 .llseek = default_llseek,
1044 .release = gpu_state_release,
1045};
Chris Wilson98a2f412016-10-12 10:05:18 +01001046
Daniel Vetterd5442302012-04-27 15:17:40 +02001047static ssize_t
1048i915_error_state_write(struct file *filp,
1049 const char __user *ubuf,
1050 size_t cnt,
1051 loff_t *ppos)
1052{
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001053 struct i915_gpu_state *error = filp->private_data;
1054
1055 if (!error)
1056 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001057
1058 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001059 i915_reset_error_state(error->i915);
Daniel Vetterd5442302012-04-27 15:17:40 +02001060
1061 return cnt;
1062}
1063
1064static int i915_error_state_open(struct inode *inode, struct file *file)
1065{
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001066 file->private_data = i915_first_error_state(inode->i_private);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001067 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001068}
1069
Daniel Vetterd5442302012-04-27 15:17:40 +02001070static const struct file_operations i915_error_state_fops = {
1071 .owner = THIS_MODULE,
1072 .open = i915_error_state_open,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001073 .read = gpu_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001074 .write = i915_error_state_write,
1075 .llseek = default_llseek,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001076 .release = gpu_state_release,
Daniel Vetterd5442302012-04-27 15:17:40 +02001077};
Chris Wilson98a2f412016-10-12 10:05:18 +01001078#endif
1079
Kees Cook647416f2013-03-10 14:10:06 -07001080static int
Kees Cook647416f2013-03-10 14:10:06 -07001081i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001082{
David Weinehall36cdd012016-08-22 13:59:31 +03001083 struct drm_i915_private *dev_priv = data;
1084 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001085 int ret;
1086
Mika Kuoppala40633212012-12-04 15:12:00 +02001087 ret = mutex_lock_interruptible(&dev->struct_mutex);
1088 if (ret)
1089 return ret;
1090
Chris Wilson73cb9702016-10-28 13:58:46 +01001091 ret = i915_gem_set_global_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001092 mutex_unlock(&dev->struct_mutex);
1093
Kees Cook647416f2013-03-10 14:10:06 -07001094 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001095}
1096
Kees Cook647416f2013-03-10 14:10:06 -07001097DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
Chris Wilson9b6586a2017-02-23 07:44:08 +00001098 NULL, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001099 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001100
Deepak Sadb4bd12014-03-31 11:30:02 +05301101static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001102{
David Weinehall36cdd012016-08-22 13:59:31 +03001103 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001104 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001105 int ret = 0;
1106
1107 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001108
David Weinehall36cdd012016-08-22 13:59:31 +03001109 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001110 u16 rgvswctl = I915_READ16(MEMSWCTL);
1111 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1112
1113 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1114 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1115 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1116 MEMSTAT_VID_SHIFT);
1117 seq_printf(m, "Current P-state: %d\n",
1118 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001119 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001120 u32 rpmodectl, freq_sts;
Wayne Boyer666a4532015-12-09 12:29:35 -08001121
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001122 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001123
1124 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1125 seq_printf(m, "Video Turbo Mode: %s\n",
1126 yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
1127 seq_printf(m, "HW control enabled: %s\n",
1128 yesno(rpmodectl & GEN6_RP_ENABLE));
1129 seq_printf(m, "SW control enabled: %s\n",
1130 yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
1131 GEN6_RP_MEDIA_SW_MODE));
1132
Wayne Boyer666a4532015-12-09 12:29:35 -08001133 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1134 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1135 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1136
1137 seq_printf(m, "actual GPU freq: %d MHz\n",
1138 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1139
1140 seq_printf(m, "current GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001141 intel_gpu_freq(dev_priv, rps->cur_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001142
1143 seq_printf(m, "max GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001144 intel_gpu_freq(dev_priv, rps->max_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001145
1146 seq_printf(m, "min GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001147 intel_gpu_freq(dev_priv, rps->min_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001148
1149 seq_printf(m, "idle GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001150 intel_gpu_freq(dev_priv, rps->idle_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001151
1152 seq_printf(m,
1153 "efficient (RPe) frequency: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001154 intel_gpu_freq(dev_priv, rps->efficient_freq));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001155 mutex_unlock(&dev_priv->pcu_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001156 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001157 u32 rp_state_limits;
1158 u32 gt_perf_status;
1159 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001160 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001161 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001162 u32 rpupei, rpcurup, rpprevup;
1163 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001164 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001165 int max_freq;
1166
Bob Paauwe35040562015-06-25 14:54:07 -07001167 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001168 if (IS_GEN9_LP(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001169 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1170 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1171 } else {
1172 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1173 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1174 }
1175
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001176 /* RPSTAT1 is in the GT power well */
Mika Kuoppala59bad942015-01-16 11:34:40 +02001177 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001178
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001179 reqf = I915_READ(GEN6_RPNSWREQ);
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001180 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel60260a52015-03-06 11:07:21 +05301181 reqf >>= 23;
1182 else {
1183 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001184 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301185 reqf >>= 24;
1186 else
1187 reqf >>= 25;
1188 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001189 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001190
Chris Wilson0d8f9492014-03-27 09:06:14 +00001191 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1192 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1193 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1194
Jesse Barnesccab5c82011-01-18 15:49:25 -08001195 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301196 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1197 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1198 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1199 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1200 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1201 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001202 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel60260a52015-03-06 11:07:21 +05301203 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
David Weinehall36cdd012016-08-22 13:59:31 +03001204 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001205 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1206 else
1207 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001208 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001209
Mika Kuoppala59bad942015-01-16 11:34:40 +02001210 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001211
David Weinehall36cdd012016-08-22 13:59:31 +03001212 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001213 pm_ier = I915_READ(GEN6_PMIER);
1214 pm_imr = I915_READ(GEN6_PMIMR);
1215 pm_isr = I915_READ(GEN6_PMISR);
1216 pm_iir = I915_READ(GEN6_PMIIR);
1217 pm_mask = I915_READ(GEN6_PMINTRMSK);
1218 } else {
1219 pm_ier = I915_READ(GEN8_GT_IER(2));
1220 pm_imr = I915_READ(GEN8_GT_IMR(2));
1221 pm_isr = I915_READ(GEN8_GT_ISR(2));
1222 pm_iir = I915_READ(GEN8_GT_IIR(2));
1223 pm_mask = I915_READ(GEN6_PMINTRMSK);
1224 }
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01001225 seq_printf(m, "Video Turbo Mode: %s\n",
1226 yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
1227 seq_printf(m, "HW control enabled: %s\n",
1228 yesno(rpmodectl & GEN6_RP_ENABLE));
1229 seq_printf(m, "SW control enabled: %s\n",
1230 yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
1231 GEN6_RP_MEDIA_SW_MODE));
Chris Wilson0d8f9492014-03-27 09:06:14 +00001232 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001233 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05301234 seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001235 rps->pm_intrmsk_mbz);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001236 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001237 seq_printf(m, "Render p-state ratio: %d\n",
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001238 (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001239 seq_printf(m, "Render p-state VID: %d\n",
1240 gt_perf_status & 0xff);
1241 seq_printf(m, "Render p-state limit: %d\n",
1242 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001243 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1244 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1245 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1246 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001247 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001248 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301249 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1250 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1251 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1252 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1253 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1254 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001255 seq_printf(m, "Up threshold: %d%%\n", rps->up_threshold);
Chris Wilsond86ed342015-04-27 13:41:19 +01001256
Akash Goeld6cda9c2016-04-23 00:05:46 +05301257 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1258 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1259 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1260 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1261 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1262 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001263 seq_printf(m, "Down threshold: %d%%\n", rps->down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001264
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001265 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001266 rp_state_cap >> 16) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001267 max_freq *= (IS_GEN9_BC(dev_priv) ||
1268 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001269 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001270 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001271
1272 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001273 max_freq *= (IS_GEN9_BC(dev_priv) ||
1274 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001275 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001276 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001277
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001278 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001279 rp_state_cap >> 0) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001280 max_freq *= (IS_GEN9_BC(dev_priv) ||
1281 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001282 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001283 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001284 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001285 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001286
Chris Wilsond86ed342015-04-27 13:41:19 +01001287 seq_printf(m, "Current freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001288 intel_gpu_freq(dev_priv, rps->cur_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001289 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001290 seq_printf(m, "Idle freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001291 intel_gpu_freq(dev_priv, rps->idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001292 seq_printf(m, "Min freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001293 intel_gpu_freq(dev_priv, rps->min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001294 seq_printf(m, "Boost freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001295 intel_gpu_freq(dev_priv, rps->boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001296 seq_printf(m, "Max freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001297 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001298 seq_printf(m,
1299 "efficient (RPe) frequency: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001300 intel_gpu_freq(dev_priv, rps->efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001301 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001302 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001303 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001304
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001305 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
Mika Kahola1170f282015-09-25 14:00:32 +03001306 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1307 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1308
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001309 intel_runtime_pm_put(dev_priv);
1310 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001311}
1312
Ben Widawskyd6369512016-09-20 16:54:32 +03001313static void i915_instdone_info(struct drm_i915_private *dev_priv,
1314 struct seq_file *m,
1315 struct intel_instdone *instdone)
1316{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001317 int slice;
1318 int subslice;
1319
Ben Widawskyd6369512016-09-20 16:54:32 +03001320 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1321 instdone->instdone);
1322
1323 if (INTEL_GEN(dev_priv) <= 3)
1324 return;
1325
1326 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1327 instdone->slice_common);
1328
1329 if (INTEL_GEN(dev_priv) <= 6)
1330 return;
1331
Ben Widawskyf9e61372016-09-20 16:54:33 +03001332 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1333 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1334 slice, subslice, instdone->sampler[slice][subslice]);
1335
1336 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1337 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1338 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001339}
1340
Chris Wilsonf6544492015-01-26 18:03:04 +02001341static int i915_hangcheck_info(struct seq_file *m, void *unused)
1342{
David Weinehall36cdd012016-08-22 13:59:31 +03001343 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001344 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001345 u64 acthd[I915_NUM_ENGINES];
1346 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001347 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001348 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001349
Chris Wilson8af29b02016-09-09 14:11:47 +01001350 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001351 seq_puts(m, "Wedged\n");
1352 if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
1353 seq_puts(m, "Reset in progress: struct_mutex backoff\n");
1354 if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
1355 seq_puts(m, "Reset in progress: reset handoff to waiter\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001356 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001357 seq_puts(m, "Waiter holding struct mutex\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001358 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001359 seq_puts(m, "struct_mutex blocked for reset\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001360
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001361 if (!i915_modparams.enable_hangcheck) {
Chris Wilson8c185ec2017-03-16 17:13:02 +00001362 seq_puts(m, "Hangcheck disabled\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001363 return 0;
1364 }
1365
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001366 intel_runtime_pm_get(dev_priv);
1367
Akash Goel3b3f1652016-10-13 22:44:48 +05301368 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001369 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001370 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001371 }
1372
Akash Goel3b3f1652016-10-13 22:44:48 +05301373 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001374
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001375 intel_runtime_pm_put(dev_priv);
1376
Chris Wilson8352aea2017-03-03 09:00:56 +00001377 if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
1378 seq_printf(m, "Hangcheck active, timer fires in %dms\n",
Chris Wilsonf6544492015-01-26 18:03:04 +02001379 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1380 jiffies));
Chris Wilson8352aea2017-03-03 09:00:56 +00001381 else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
1382 seq_puts(m, "Hangcheck active, work pending\n");
1383 else
1384 seq_puts(m, "Hangcheck inactive\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001385
Chris Wilsonf73b5672017-03-02 15:03:56 +00001386 seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));
1387
Akash Goel3b3f1652016-10-13 22:44:48 +05301388 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001389 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1390 struct rb_node *rb;
1391
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001392 seq_printf(m, "%s:\n", engine->name);
Chris Wilsonf73b5672017-03-02 15:03:56 +00001393 seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001394 engine->hangcheck.seqno, seqno[id],
Chris Wilsonf73b5672017-03-02 15:03:56 +00001395 intel_engine_last_submit(engine),
1396 engine->timeline->inflight_seqnos);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001397 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
Chris Wilson83348ba2016-08-09 17:47:51 +01001398 yesno(intel_engine_has_waiter(engine)),
1399 yesno(test_bit(engine->id,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001400 &dev_priv->gpu_error.missed_irq_rings)),
1401 yesno(engine->hangcheck.stalled));
1402
Chris Wilson61d3dc72017-03-03 19:08:24 +00001403 spin_lock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001404 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08001405 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson33f53712016-10-04 21:11:32 +01001406
1407 seq_printf(m, "\t%s [%d] waiting for %x\n",
1408 w->tsk->comm, w->tsk->pid, w->seqno);
1409 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001410 spin_unlock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001411
Chris Wilsonf6544492015-01-26 18:03:04 +02001412 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001413 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001414 (long long)acthd[id]);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001415 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1416 hangcheck_action_to_str(engine->hangcheck.action),
1417 engine->hangcheck.action,
1418 jiffies_to_msecs(jiffies -
1419 engine->hangcheck.action_timestamp));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001420
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001421 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001422 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001423
Ben Widawskyd6369512016-09-20 16:54:32 +03001424 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001425
Ben Widawskyd6369512016-09-20 16:54:32 +03001426 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001427
Ben Widawskyd6369512016-09-20 16:54:32 +03001428 i915_instdone_info(dev_priv, m,
1429 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001430 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001431 }
1432
1433 return 0;
1434}
1435
Michel Thierry061d06a2017-06-20 10:57:49 +01001436static int i915_reset_info(struct seq_file *m, void *unused)
1437{
1438 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1439 struct i915_gpu_error *error = &dev_priv->gpu_error;
1440 struct intel_engine_cs *engine;
1441 enum intel_engine_id id;
1442
1443 seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));
1444
1445 for_each_engine(engine, dev_priv, id) {
1446 seq_printf(m, "%s = %u\n", engine->name,
1447 i915_reset_engine_count(error, engine));
1448 }
1449
1450 return 0;
1451}
1452
Ben Widawsky4d855292011-12-12 19:34:16 -08001453static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001454{
David Weinehall36cdd012016-08-22 13:59:31 +03001455 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001456 u32 rgvmodectl, rstdbyctl;
1457 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001458
Ben Widawsky616fdb52011-10-05 11:44:54 -07001459 rgvmodectl = I915_READ(MEMMODECTL);
1460 rstdbyctl = I915_READ(RSTDBYCTL);
1461 crstandvid = I915_READ16(CRSTANDVID);
1462
Jani Nikula742f4912015-09-03 11:16:09 +03001463 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001464 seq_printf(m, "Boost freq: %d\n",
1465 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1466 MEMMODE_BOOST_FREQ_SHIFT);
1467 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001468 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001469 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001470 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001471 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001472 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001473 seq_printf(m, "Starting frequency: P%d\n",
1474 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001475 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001476 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001477 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1478 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1479 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1480 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001481 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001482 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001483 switch (rstdbyctl & RSX_STATUS_MASK) {
1484 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001485 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001486 break;
1487 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001488 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001489 break;
1490 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001491 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001492 break;
1493 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001494 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001495 break;
1496 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001497 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001498 break;
1499 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001500 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001501 break;
1502 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001503 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001504 break;
1505 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001506
1507 return 0;
1508}
1509
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001510static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001511{
Chris Wilson233ebf52017-03-23 10:19:44 +00001512 struct drm_i915_private *i915 = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001513 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsond2dc94b2017-03-23 10:19:41 +00001514 unsigned int tmp;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001515
Chris Wilsond7a133d2017-09-07 14:44:41 +01001516 seq_printf(m, "user.bypass_count = %u\n",
1517 i915->uncore.user_forcewake.count);
1518
Chris Wilson233ebf52017-03-23 10:19:44 +00001519 for_each_fw_domain(fw_domain, i915, tmp)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001520 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001521 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilson233ebf52017-03-23 10:19:44 +00001522 READ_ONCE(fw_domain->wake_count));
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001523
1524 return 0;
1525}
1526
Mika Kuoppala13628772017-03-15 17:43:02 +02001527static void print_rc6_res(struct seq_file *m,
1528 const char *title,
1529 const i915_reg_t reg)
1530{
1531 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1532
1533 seq_printf(m, "%s %u (%llu us)\n",
1534 title, I915_READ(reg),
1535 intel_rc6_residency_us(dev_priv, reg));
1536}
1537
Deepak S669ab5a2014-01-10 15:18:26 +05301538static int vlv_drpc_info(struct seq_file *m)
1539{
David Weinehall36cdd012016-08-22 13:59:31 +03001540 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001541 u32 rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301542
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001543 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301544 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1545
Deepak S669ab5a2014-01-10 15:18:26 +05301546 seq_printf(m, "RC6 Enabled: %s\n",
1547 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1548 GEN6_RC_CTL_EI_MODE(1))));
1549 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001550 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301551 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001552 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301553
Mika Kuoppala13628772017-03-15 17:43:02 +02001554 print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
1555 print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
Imre Deak9cc19be2014-04-14 20:24:24 +03001556
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001557 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301558}
1559
Ben Widawsky4d855292011-12-12 19:34:16 -08001560static int gen6_drpc_info(struct seq_file *m)
1561{
David Weinehall36cdd012016-08-22 13:59:31 +03001562 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01001563 u32 gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301564 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001565 unsigned forcewake_count;
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001566 int count = 0;
Ben Widawsky4d855292011-12-12 19:34:16 -08001567
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001568 forcewake_count = READ_ONCE(dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001569 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001570 seq_puts(m, "RC information inaccurate because somebody "
1571 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001572 } else {
1573 /* NB: we cannot use forcewake, else we read the wrong values */
1574 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1575 udelay(10);
1576 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1577 }
1578
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001579 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001580 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001581
Ben Widawsky4d855292011-12-12 19:34:16 -08001582 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001583 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301584 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1585 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1586 }
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001587
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001588 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001589 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001590 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001591
Eric Anholtfff24e22012-01-23 16:14:05 -08001592 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001593 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1594 seq_printf(m, "RC6 Enabled: %s\n",
1595 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001596 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301597 seq_printf(m, "Render Well Gating Enabled: %s\n",
1598 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1599 seq_printf(m, "Media Well Gating Enabled: %s\n",
1600 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1601 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001602 seq_printf(m, "Deep RC6 Enabled: %s\n",
1603 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1604 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1605 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001606 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001607 switch (gt_core_status & GEN6_RCn_MASK) {
1608 case GEN6_RC0:
1609 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001610 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001611 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001612 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001613 break;
1614 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001615 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001616 break;
1617 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001618 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001619 break;
1620 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001621 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001622 break;
1623 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001624 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001625 break;
1626 }
1627
1628 seq_printf(m, "Core Power Down: %s\n",
1629 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001630 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301631 seq_printf(m, "Render Power Well: %s\n",
1632 (gen9_powergate_status &
1633 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1634 seq_printf(m, "Media Power Well: %s\n",
1635 (gen9_powergate_status &
1636 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1637 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001638
1639 /* Not exactly sure what this is */
Mika Kuoppala13628772017-03-15 17:43:02 +02001640 print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
1641 GEN6_GT_GFX_RC6_LOCKED);
1642 print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
1643 print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
1644 print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
Ben Widawskycce66a22012-03-27 18:59:38 -07001645
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001646 seq_printf(m, "RC6 voltage: %dmV\n",
1647 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1648 seq_printf(m, "RC6+ voltage: %dmV\n",
1649 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1650 seq_printf(m, "RC6++ voltage: %dmV\n",
1651 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301652 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001653}
1654
1655static int i915_drpc_info(struct seq_file *m, void *unused)
1656{
David Weinehall36cdd012016-08-22 13:59:31 +03001657 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001658 int err;
1659
1660 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001661
David Weinehall36cdd012016-08-22 13:59:31 +03001662 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001663 err = vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001664 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001665 err = gen6_drpc_info(m);
Ben Widawsky4d855292011-12-12 19:34:16 -08001666 else
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001667 err = ironlake_drpc_info(m);
1668
1669 intel_runtime_pm_put(dev_priv);
1670
1671 return err;
Ben Widawsky4d855292011-12-12 19:34:16 -08001672}
1673
Daniel Vetter9a851782015-06-18 10:30:22 +02001674static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1675{
David Weinehall36cdd012016-08-22 13:59:31 +03001676 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001677
1678 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1679 dev_priv->fb_tracking.busy_bits);
1680
1681 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1682 dev_priv->fb_tracking.flip_bits);
1683
1684 return 0;
1685}
1686
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001687static int i915_fbc_status(struct seq_file *m, void *unused)
1688{
David Weinehall36cdd012016-08-22 13:59:31 +03001689 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001690
David Weinehall36cdd012016-08-22 13:59:31 +03001691 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001692 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001693 return 0;
1694 }
1695
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001696 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001697 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001698
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001699 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001700 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001701 else
1702 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001703 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001704
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03001705 if (intel_fbc_is_active(dev_priv)) {
1706 u32 mask;
1707
1708 if (INTEL_GEN(dev_priv) >= 8)
1709 mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
1710 else if (INTEL_GEN(dev_priv) >= 7)
1711 mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
1712 else if (INTEL_GEN(dev_priv) >= 5)
1713 mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
1714 else if (IS_G4X(dev_priv))
1715 mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
1716 else
1717 mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
1718 FBC_STAT_COMPRESSED);
1719
1720 seq_printf(m, "Compressing: %s\n", yesno(mask));
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001721 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001722
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001723 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001724 intel_runtime_pm_put(dev_priv);
1725
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001726 return 0;
1727}
1728
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001729static int i915_fbc_false_color_get(void *data, u64 *val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001730{
David Weinehall36cdd012016-08-22 13:59:31 +03001731 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001732
David Weinehall36cdd012016-08-22 13:59:31 +03001733 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001734 return -ENODEV;
1735
Rodrigo Vivida46f932014-08-01 02:04:45 -07001736 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001737
1738 return 0;
1739}
1740
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001741static int i915_fbc_false_color_set(void *data, u64 val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001742{
David Weinehall36cdd012016-08-22 13:59:31 +03001743 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001744 u32 reg;
1745
David Weinehall36cdd012016-08-22 13:59:31 +03001746 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001747 return -ENODEV;
1748
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001749 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001750
1751 reg = I915_READ(ILK_DPFC_CONTROL);
1752 dev_priv->fbc.false_color = val;
1753
1754 I915_WRITE(ILK_DPFC_CONTROL, val ?
1755 (reg | FBC_CTL_FALSE_COLOR) :
1756 (reg & ~FBC_CTL_FALSE_COLOR));
1757
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001758 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001759 return 0;
1760}
1761
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001762DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
1763 i915_fbc_false_color_get, i915_fbc_false_color_set,
Rodrigo Vivida46f932014-08-01 02:04:45 -07001764 "%llu\n");
1765
Paulo Zanoni92d44622013-05-31 16:33:24 -03001766static int i915_ips_status(struct seq_file *m, void *unused)
1767{
David Weinehall36cdd012016-08-22 13:59:31 +03001768 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001769
David Weinehall36cdd012016-08-22 13:59:31 +03001770 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001771 seq_puts(m, "not supported\n");
1772 return 0;
1773 }
1774
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001775 intel_runtime_pm_get(dev_priv);
1776
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001777 seq_printf(m, "Enabled by kernel parameter: %s\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001778 yesno(i915_modparams.enable_ips));
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001779
David Weinehall36cdd012016-08-22 13:59:31 +03001780 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001781 seq_puts(m, "Currently: unknown\n");
1782 } else {
1783 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1784 seq_puts(m, "Currently: enabled\n");
1785 else
1786 seq_puts(m, "Currently: disabled\n");
1787 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001788
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001789 intel_runtime_pm_put(dev_priv);
1790
Paulo Zanoni92d44622013-05-31 16:33:24 -03001791 return 0;
1792}
1793
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001794static int i915_sr_status(struct seq_file *m, void *unused)
1795{
David Weinehall36cdd012016-08-22 13:59:31 +03001796 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001797 bool sr_enabled = false;
1798
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001799 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001800 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001801
Chris Wilson7342a722017-03-09 14:20:49 +00001802 if (INTEL_GEN(dev_priv) >= 9)
1803 /* no global SR status; inspect per-plane WM */;
1804 else if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001805 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Jani Nikulac0f86832016-12-07 12:13:04 +02001806 else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
David Weinehall36cdd012016-08-22 13:59:31 +03001807 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001808 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001809 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001810 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001811 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001812 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001813 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001814 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001815
Chris Wilson9c870d02016-10-24 13:42:15 +01001816 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001817 intel_runtime_pm_put(dev_priv);
1818
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001819 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001820
1821 return 0;
1822}
1823
Jesse Barnes7648fa92010-05-20 14:28:11 -07001824static int i915_emon_status(struct seq_file *m, void *unused)
1825{
David Weinehall36cdd012016-08-22 13:59:31 +03001826 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1827 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001828 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001829 int ret;
1830
David Weinehall36cdd012016-08-22 13:59:31 +03001831 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001832 return -ENODEV;
1833
Chris Wilsonde227ef2010-07-03 07:58:38 +01001834 ret = mutex_lock_interruptible(&dev->struct_mutex);
1835 if (ret)
1836 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001837
1838 temp = i915_mch_val(dev_priv);
1839 chipset = i915_chipset_val(dev_priv);
1840 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001841 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001842
1843 seq_printf(m, "GMCH temp: %ld\n", temp);
1844 seq_printf(m, "Chipset power: %ld\n", chipset);
1845 seq_printf(m, "GFX power: %ld\n", gfx);
1846 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1847
1848 return 0;
1849}
1850
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001851static int i915_ring_freq_table(struct seq_file *m, void *unused)
1852{
David Weinehall36cdd012016-08-22 13:59:31 +03001853 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001854 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001855 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001856 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301857 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001858
Carlos Santa26310342016-08-17 12:30:41 -07001859 if (!HAS_LLC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001860 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001861 return 0;
1862 }
1863
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001864 intel_runtime_pm_get(dev_priv);
1865
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001866 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001867 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001868 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001869
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001870 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301871 /* Convert GT frequency to 50 HZ units */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001872 min_gpu_freq = rps->min_freq_softlimit / GEN9_FREQ_SCALER;
1873 max_gpu_freq = rps->max_freq_softlimit / GEN9_FREQ_SCALER;
Akash Goelf936ec32015-06-29 14:50:22 +05301874 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001875 min_gpu_freq = rps->min_freq_softlimit;
1876 max_gpu_freq = rps->max_freq_softlimit;
Akash Goelf936ec32015-06-29 14:50:22 +05301877 }
1878
Damien Lespiau267f0c92013-06-24 22:59:48 +01001879 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001880
Akash Goelf936ec32015-06-29 14:50:22 +05301881 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001882 ia_freq = gpu_freq;
1883 sandybridge_pcode_read(dev_priv,
1884 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1885 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001886 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301887 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001888 (IS_GEN9_BC(dev_priv) ||
1889 IS_CANNONLAKE(dev_priv) ?
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001890 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001891 ((ia_freq >> 0) & 0xff) * 100,
1892 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001893 }
1894
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001895 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001896
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001897out:
1898 intel_runtime_pm_put(dev_priv);
1899 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001900}
1901
Chris Wilson44834a62010-08-19 16:09:23 +01001902static int i915_opregion(struct seq_file *m, void *unused)
1903{
David Weinehall36cdd012016-08-22 13:59:31 +03001904 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1905 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001906 struct intel_opregion *opregion = &dev_priv->opregion;
1907 int ret;
1908
1909 ret = mutex_lock_interruptible(&dev->struct_mutex);
1910 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001911 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001912
Jani Nikula2455a8e2015-12-14 12:50:53 +02001913 if (opregion->header)
1914 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001915
1916 mutex_unlock(&dev->struct_mutex);
1917
Daniel Vetter0d38f002012-04-21 22:49:10 +02001918out:
Chris Wilson44834a62010-08-19 16:09:23 +01001919 return 0;
1920}
1921
Jani Nikulaada8f952015-12-15 13:17:12 +02001922static int i915_vbt(struct seq_file *m, void *unused)
1923{
David Weinehall36cdd012016-08-22 13:59:31 +03001924 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001925
1926 if (opregion->vbt)
1927 seq_write(m, opregion->vbt, opregion->vbt_size);
1928
1929 return 0;
1930}
1931
Chris Wilson37811fc2010-08-25 22:45:57 +01001932static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1933{
David Weinehall36cdd012016-08-22 13:59:31 +03001934 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1935 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301936 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001937 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001938 int ret;
1939
1940 ret = mutex_lock_interruptible(&dev->struct_mutex);
1941 if (ret)
1942 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001943
Daniel Vetter06957262015-08-10 13:34:08 +02001944#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter346fb4e2017-07-06 15:00:20 +02001945 if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
David Weinehall36cdd012016-08-22 13:59:31 +03001946 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001947
Chris Wilson25bcce92016-07-02 15:36:00 +01001948 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1949 fbdev_fb->base.width,
1950 fbdev_fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001951 fbdev_fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001952 fbdev_fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001953 fbdev_fb->base.modifier,
Chris Wilson25bcce92016-07-02 15:36:00 +01001954 drm_framebuffer_read_refcount(&fbdev_fb->base));
1955 describe_obj(m, fbdev_fb->obj);
1956 seq_putc(m, '\n');
1957 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001958#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001959
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001960 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001961 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301962 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1963 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001964 continue;
1965
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001966 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001967 fb->base.width,
1968 fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001969 fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001970 fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001971 fb->base.modifier,
Dave Airlie747a5982016-04-15 15:10:35 +10001972 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001973 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001974 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001975 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001976 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001977 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001978
1979 return 0;
1980}
1981
Chris Wilson7e37f882016-08-02 22:50:21 +01001982static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001983{
Chris Wilsonfe085f12017-03-21 10:25:52 +00001984 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
1985 ring->space, ring->head, ring->tail);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001986}
1987
Ben Widawskye76d3632011-03-19 18:14:29 -07001988static int i915_context_status(struct seq_file *m, void *unused)
1989{
David Weinehall36cdd012016-08-22 13:59:31 +03001990 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1991 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001992 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001993 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301994 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001995 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001996
Daniel Vetterf3d28872014-05-29 23:23:08 +02001997 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001998 if (ret)
1999 return ret;
2000
Chris Wilson829a0af2017-06-20 12:05:45 +01002001 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01002002 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01002003 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01002004 struct task_struct *task;
2005
Chris Wilsonc84455b2016-08-15 10:49:08 +01002006 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01002007 if (task) {
2008 seq_printf(m, "(%s [%d]) ",
2009 task->comm, task->pid);
2010 put_task_struct(task);
2011 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01002012 } else if (IS_ERR(ctx->file_priv)) {
2013 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01002014 } else {
2015 seq_puts(m, "(kernel) ");
2016 }
2017
Chris Wilsonbca44d82016-05-24 14:53:41 +01002018 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
2019 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07002020
Akash Goel3b3f1652016-10-13 22:44:48 +05302021 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01002022 struct intel_context *ce = &ctx->engine[engine->id];
2023
2024 seq_printf(m, "%s: ", engine->name);
2025 seq_putc(m, ce->initialised ? 'I' : 'i');
2026 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002027 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002028 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01002029 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002030 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002031 }
2032
Ben Widawskya33afea2013-09-17 21:12:45 -07002033 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08002034 }
2035
Daniel Vetterf3d28872014-05-29 23:23:08 +02002036 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07002037
2038 return 0;
2039}
2040
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002041static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01002042 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002043 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002044{
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002045 struct i915_vma *vma = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002046 struct page *page;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002047 int j;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002048
Chris Wilson7069b142016-04-28 09:56:52 +01002049 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2050
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002051 if (!vma) {
2052 seq_puts(m, "\tFake context\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002053 return;
2054 }
2055
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002056 if (vma->flags & I915_VMA_GLOBAL_BIND)
2057 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002058 i915_ggtt_offset(vma));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002059
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002060 if (i915_gem_object_pin_pages(vma->obj)) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002061 seq_puts(m, "\tFailed to get pages for context object\n\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002062 return;
2063 }
2064
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002065 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
2066 if (page) {
2067 u32 *reg_state = kmap_atomic(page);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002068
2069 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002070 seq_printf(m,
2071 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2072 j * 4,
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002073 reg_state[j], reg_state[j + 1],
2074 reg_state[j + 2], reg_state[j + 3]);
2075 }
2076 kunmap_atomic(reg_state);
2077 }
2078
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002079 i915_gem_object_unpin_pages(vma->obj);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002080 seq_putc(m, '\n');
2081}
2082
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002083static int i915_dump_lrc(struct seq_file *m, void *unused)
2084{
David Weinehall36cdd012016-08-22 13:59:31 +03002085 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2086 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002087 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002088 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302089 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002090 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002091
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002092 if (!i915_modparams.enable_execlists) {
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002093 seq_printf(m, "Logical Ring Contexts are disabled\n");
2094 return 0;
2095 }
2096
2097 ret = mutex_lock_interruptible(&dev->struct_mutex);
2098 if (ret)
2099 return ret;
2100
Chris Wilson829a0af2017-06-20 12:05:45 +01002101 list_for_each_entry(ctx, &dev_priv->contexts.list, link)
Akash Goel3b3f1652016-10-13 22:44:48 +05302102 for_each_engine(engine, dev_priv, id)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002103 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002104
2105 mutex_unlock(&dev->struct_mutex);
2106
2107 return 0;
2108}
2109
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002110static const char *swizzle_string(unsigned swizzle)
2111{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002112 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002113 case I915_BIT_6_SWIZZLE_NONE:
2114 return "none";
2115 case I915_BIT_6_SWIZZLE_9:
2116 return "bit9";
2117 case I915_BIT_6_SWIZZLE_9_10:
2118 return "bit9/bit10";
2119 case I915_BIT_6_SWIZZLE_9_11:
2120 return "bit9/bit11";
2121 case I915_BIT_6_SWIZZLE_9_10_11:
2122 return "bit9/bit10/bit11";
2123 case I915_BIT_6_SWIZZLE_9_17:
2124 return "bit9/bit17";
2125 case I915_BIT_6_SWIZZLE_9_10_17:
2126 return "bit9/bit10/bit17";
2127 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002128 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002129 }
2130
2131 return "bug";
2132}
2133
2134static int i915_swizzle_info(struct seq_file *m, void *data)
2135{
David Weinehall36cdd012016-08-22 13:59:31 +03002136 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002137
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002138 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002139
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002140 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2141 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2142 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2143 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2144
David Weinehall36cdd012016-08-22 13:59:31 +03002145 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002146 seq_printf(m, "DDC = 0x%08x\n",
2147 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002148 seq_printf(m, "DDC2 = 0x%08x\n",
2149 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002150 seq_printf(m, "C0DRB3 = 0x%04x\n",
2151 I915_READ16(C0DRB3));
2152 seq_printf(m, "C1DRB3 = 0x%04x\n",
2153 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03002154 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002155 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2156 I915_READ(MAD_DIMM_C0));
2157 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2158 I915_READ(MAD_DIMM_C1));
2159 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2160 I915_READ(MAD_DIMM_C2));
2161 seq_printf(m, "TILECTL = 0x%08x\n",
2162 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002163 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002164 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2165 I915_READ(GAMTARBMODE));
2166 else
2167 seq_printf(m, "ARB_MODE = 0x%08x\n",
2168 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002169 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2170 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002171 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002172
2173 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2174 seq_puts(m, "L-shaped memory detected\n");
2175
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002176 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002177
2178 return 0;
2179}
2180
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002181static int per_file_ctx(int id, void *ptr, void *data)
2182{
Chris Wilsone2efd132016-05-24 14:53:34 +01002183 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002184 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002185 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2186
2187 if (!ppgtt) {
2188 seq_printf(m, " no ppgtt for context %d\n",
2189 ctx->user_handle);
2190 return 0;
2191 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002192
Oscar Mateof83d6512014-05-22 14:13:38 +01002193 if (i915_gem_context_is_default(ctx))
2194 seq_puts(m, " default context:\n");
2195 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002196 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002197 ppgtt->debug_dump(ppgtt, m);
2198
2199 return 0;
2200}
2201
David Weinehall36cdd012016-08-22 13:59:31 +03002202static void gen8_ppgtt_info(struct seq_file *m,
2203 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002204{
Ben Widawsky77df6772013-11-02 21:07:30 -07002205 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302206 struct intel_engine_cs *engine;
2207 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002208 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002209
Ben Widawsky77df6772013-11-02 21:07:30 -07002210 if (!ppgtt)
2211 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002212
Akash Goel3b3f1652016-10-13 22:44:48 +05302213 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002214 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002215 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002216 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002217 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002218 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002219 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002220 }
2221 }
2222}
2223
David Weinehall36cdd012016-08-22 13:59:31 +03002224static void gen6_ppgtt_info(struct seq_file *m,
2225 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002226{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002227 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302228 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002229
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002230 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002231 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2232
Akash Goel3b3f1652016-10-13 22:44:48 +05302233 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002234 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002235 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002236 seq_printf(m, "GFX_MODE: 0x%08x\n",
2237 I915_READ(RING_MODE_GEN7(engine)));
2238 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2239 I915_READ(RING_PP_DIR_BASE(engine)));
2240 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2241 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2242 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2243 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002244 }
2245 if (dev_priv->mm.aliasing_ppgtt) {
2246 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2247
Damien Lespiau267f0c92013-06-24 22:59:48 +01002248 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002249 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002250
Ben Widawsky87d60b62013-12-06 14:11:29 -08002251 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002252 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002253
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002254 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002255}
2256
2257static int i915_ppgtt_info(struct seq_file *m, void *data)
2258{
David Weinehall36cdd012016-08-22 13:59:31 +03002259 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2260 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002261 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002262 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002263
Chris Wilson637ee292016-08-22 14:28:20 +01002264 mutex_lock(&dev->filelist_mutex);
2265 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002266 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002267 goto out_unlock;
2268
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002269 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002270
David Weinehall36cdd012016-08-22 13:59:31 +03002271 if (INTEL_GEN(dev_priv) >= 8)
2272 gen8_ppgtt_info(m, dev_priv);
2273 else if (INTEL_GEN(dev_priv) >= 6)
2274 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002275
Michel Thierryea91e402015-07-29 17:23:57 +01002276 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2277 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002278 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002279
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002280 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002281 if (!task) {
2282 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002283 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002284 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002285 seq_printf(m, "\nproc: %s\n", task->comm);
2286 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002287 idr_for_each(&file_priv->context_idr, per_file_ctx,
2288 (void *)(unsigned long)m);
2289 }
2290
Chris Wilson637ee292016-08-22 14:28:20 +01002291out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002292 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002293 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002294out_unlock:
2295 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002296 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002297}
2298
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002299static int count_irq_waiters(struct drm_i915_private *i915)
2300{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002301 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302302 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002303 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002304
Akash Goel3b3f1652016-10-13 22:44:48 +05302305 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002306 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002307
2308 return count;
2309}
2310
Chris Wilson7466c292016-08-15 09:49:33 +01002311static const char *rps_power_to_str(unsigned int power)
2312{
2313 static const char * const strings[] = {
2314 [LOW_POWER] = "low power",
2315 [BETWEEN] = "mixed",
2316 [HIGH_POWER] = "high power",
2317 };
2318
2319 if (power >= ARRAY_SIZE(strings) || !strings[power])
2320 return "unknown";
2321
2322 return strings[power];
2323}
2324
Chris Wilson1854d5c2015-04-07 16:20:32 +01002325static int i915_rps_boost_info(struct seq_file *m, void *data)
2326{
David Weinehall36cdd012016-08-22 13:59:31 +03002327 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2328 struct drm_device *dev = &dev_priv->drm;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002329 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002330 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002331
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002332 seq_printf(m, "RPS enabled? %d\n", rps->enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002333 seq_printf(m, "GPU busy? %s [%d requests]\n",
2334 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002335 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002336 seq_printf(m, "Boosts outstanding? %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002337 atomic_read(&rps->num_waiters));
Chris Wilson7466c292016-08-15 09:49:33 +01002338 seq_printf(m, "Frequency requested %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002339 intel_gpu_freq(dev_priv, rps->cur_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002340 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002341 intel_gpu_freq(dev_priv, rps->min_freq),
2342 intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
2343 intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
2344 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002345 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002346 intel_gpu_freq(dev_priv, rps->idle_freq),
2347 intel_gpu_freq(dev_priv, rps->efficient_freq),
2348 intel_gpu_freq(dev_priv, rps->boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002349
2350 mutex_lock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002351 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2352 struct drm_i915_file_private *file_priv = file->driver_priv;
2353 struct task_struct *task;
2354
2355 rcu_read_lock();
2356 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002357 seq_printf(m, "%s [%d]: %d boosts\n",
Chris Wilson1854d5c2015-04-07 16:20:32 +01002358 task ? task->comm : "<unknown>",
2359 task ? task->pid : -1,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002360 atomic_read(&file_priv->rps_client.boosts));
Chris Wilson1854d5c2015-04-07 16:20:32 +01002361 rcu_read_unlock();
2362 }
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002363 seq_printf(m, "Kernel (anonymous) boosts: %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002364 atomic_read(&rps->boosts));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002365 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002366
Chris Wilson7466c292016-08-15 09:49:33 +01002367 if (INTEL_GEN(dev_priv) >= 6 &&
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002368 rps->enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002369 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002370 u32 rpup, rpupei;
2371 u32 rpdown, rpdownei;
2372
2373 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2374 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2375 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2376 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2377 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2378 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2379
2380 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002381 rps_power_to_str(rps->power));
Chris Wilson7466c292016-08-15 09:49:33 +01002382 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002383 rpup && rpupei ? 100 * rpup / rpupei : 0,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002384 rps->up_threshold);
Chris Wilson7466c292016-08-15 09:49:33 +01002385 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002386 rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002387 rps->down_threshold);
Chris Wilson7466c292016-08-15 09:49:33 +01002388 } else {
2389 seq_puts(m, "\nRPS Autotuning inactive\n");
2390 }
2391
Chris Wilson8d3afd72015-05-21 21:01:47 +01002392 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002393}
2394
Ben Widawsky63573eb2013-07-04 11:02:07 -07002395static int i915_llc(struct seq_file *m, void *data)
2396{
David Weinehall36cdd012016-08-22 13:59:31 +03002397 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002398 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002399
David Weinehall36cdd012016-08-22 13:59:31 +03002400 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002401 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2402 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002403
2404 return 0;
2405}
2406
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002407static int i915_huc_load_status_info(struct seq_file *m, void *data)
2408{
2409 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2410 struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
2411
2412 if (!HAS_HUC_UCODE(dev_priv))
2413 return 0;
2414
2415 seq_puts(m, "HuC firmware status:\n");
2416 seq_printf(m, "\tpath: %s\n", huc_fw->path);
2417 seq_printf(m, "\tfetch: %s\n",
2418 intel_uc_fw_status_repr(huc_fw->fetch_status));
2419 seq_printf(m, "\tload: %s\n",
2420 intel_uc_fw_status_repr(huc_fw->load_status));
2421 seq_printf(m, "\tversion wanted: %d.%d\n",
2422 huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
2423 seq_printf(m, "\tversion found: %d.%d\n",
2424 huc_fw->major_ver_found, huc_fw->minor_ver_found);
2425 seq_printf(m, "\theader: offset is %d; size = %d\n",
2426 huc_fw->header_offset, huc_fw->header_size);
2427 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2428 huc_fw->ucode_offset, huc_fw->ucode_size);
2429 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2430 huc_fw->rsa_offset, huc_fw->rsa_size);
2431
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302432 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002433 seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302434 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002435
2436 return 0;
2437}
2438
Alex Daifdf5d352015-08-12 15:43:37 +01002439static int i915_guc_load_status_info(struct seq_file *m, void *data)
2440{
David Weinehall36cdd012016-08-22 13:59:31 +03002441 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002442 struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
Alex Daifdf5d352015-08-12 15:43:37 +01002443 u32 tmp, i;
2444
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002445 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002446 return 0;
2447
2448 seq_printf(m, "GuC firmware status:\n");
2449 seq_printf(m, "\tpath: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002450 guc_fw->path);
Alex Daifdf5d352015-08-12 15:43:37 +01002451 seq_printf(m, "\tfetch: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002452 intel_uc_fw_status_repr(guc_fw->fetch_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002453 seq_printf(m, "\tload: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002454 intel_uc_fw_status_repr(guc_fw->load_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002455 seq_printf(m, "\tversion wanted: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002456 guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
Alex Daifdf5d352015-08-12 15:43:37 +01002457 seq_printf(m, "\tversion found: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002458 guc_fw->major_ver_found, guc_fw->minor_ver_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002459 seq_printf(m, "\theader: offset is %d; size = %d\n",
2460 guc_fw->header_offset, guc_fw->header_size);
2461 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2462 guc_fw->ucode_offset, guc_fw->ucode_size);
2463 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2464 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002465
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302466 intel_runtime_pm_get(dev_priv);
2467
Alex Daifdf5d352015-08-12 15:43:37 +01002468 tmp = I915_READ(GUC_STATUS);
2469
2470 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2471 seq_printf(m, "\tBootrom status = 0x%x\n",
2472 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2473 seq_printf(m, "\tuKernel status = 0x%x\n",
2474 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2475 seq_printf(m, "\tMIA Core status = 0x%x\n",
2476 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2477 seq_puts(m, "\nScratch registers:\n");
2478 for (i = 0; i < 16; i++)
2479 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2480
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302481 intel_runtime_pm_put(dev_priv);
2482
Alex Daifdf5d352015-08-12 15:43:37 +01002483 return 0;
2484}
2485
Akash Goel5aa1ee42016-10-12 21:54:36 +05302486static void i915_guc_log_info(struct seq_file *m,
2487 struct drm_i915_private *dev_priv)
2488{
2489 struct intel_guc *guc = &dev_priv->guc;
2490
2491 seq_puts(m, "\nGuC logging stats:\n");
2492
2493 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2494 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2495 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2496
2497 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2498 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2499 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2500
2501 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2502 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2503 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2504
2505 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2506 guc->log.flush_interrupt_count);
2507
2508 seq_printf(m, "\tCapture miss count: %u\n",
2509 guc->log.capture_miss_count);
2510}
2511
Dave Gordon8b417c22015-08-12 15:43:44 +01002512static void i915_guc_client_info(struct seq_file *m,
2513 struct drm_i915_private *dev_priv,
2514 struct i915_guc_client *client)
2515{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002516 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002517 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002518 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002519
Oscar Mateob09935a2017-03-22 10:39:53 -07002520 seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
2521 client->priority, client->stage_id, client->proc_desc_offset);
Michał Winiarski59db36c2017-09-14 12:51:23 +02002522 seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
2523 client->doorbell_id, client->doorbell_offset);
Dave Gordon8b417c22015-08-12 15:43:44 +01002524
Akash Goel3b3f1652016-10-13 22:44:48 +05302525 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002526 u64 submissions = client->submissions[id];
2527 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002528 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002529 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002530 }
2531 seq_printf(m, "\tTotal: %llu\n", tot);
2532}
2533
Oscar Mateoa8b93702017-05-10 15:04:51 +00002534static bool check_guc_submission(struct seq_file *m)
Dave Gordon8b417c22015-08-12 15:43:44 +01002535{
David Weinehall36cdd012016-08-22 13:59:31 +03002536 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson334636c2016-11-29 12:10:20 +00002537 const struct intel_guc *guc = &dev_priv->guc;
Dave Gordon8b417c22015-08-12 15:43:44 +01002538
Chris Wilson334636c2016-11-29 12:10:20 +00002539 if (!guc->execbuf_client) {
2540 seq_printf(m, "GuC submission %s\n",
2541 HAS_GUC_SCHED(dev_priv) ?
2542 "disabled" :
2543 "not supported");
Oscar Mateoa8b93702017-05-10 15:04:51 +00002544 return false;
Chris Wilson334636c2016-11-29 12:10:20 +00002545 }
Dave Gordon8b417c22015-08-12 15:43:44 +01002546
Oscar Mateoa8b93702017-05-10 15:04:51 +00002547 return true;
2548}
2549
Dave Gordon8b417c22015-08-12 15:43:44 +01002550static int i915_guc_info(struct seq_file *m, void *data)
2551{
2552 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2553 const struct intel_guc *guc = &dev_priv->guc;
Dave Gordon8b417c22015-08-12 15:43:44 +01002554
Oscar Mateoa8b93702017-05-10 15:04:51 +00002555 if (!check_guc_submission(m))
Dave Gordon8b417c22015-08-12 15:43:44 +01002556 return 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002557
Dave Gordon9636f6d2016-06-13 17:57:28 +01002558 seq_printf(m, "Doorbell map:\n");
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07002559 seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
Chris Wilson334636c2016-11-29 12:10:20 +00002560 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
Dave Gordon9636f6d2016-06-13 17:57:28 +01002561
Chris Wilson334636c2016-11-29 12:10:20 +00002562 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
2563 i915_guc_client_info(m, dev_priv, guc->execbuf_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002564
Akash Goel5aa1ee42016-10-12 21:54:36 +05302565 i915_guc_log_info(m, dev_priv);
2566
Dave Gordon8b417c22015-08-12 15:43:44 +01002567 /* Add more as required ... */
2568
2569 return 0;
2570}
2571
Oscar Mateoa8b93702017-05-10 15:04:51 +00002572static int i915_guc_stage_pool(struct seq_file *m, void *data)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002573{
David Weinehall36cdd012016-08-22 13:59:31 +03002574 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Oscar Mateoa8b93702017-05-10 15:04:51 +00002575 const struct intel_guc *guc = &dev_priv->guc;
2576 struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2577 struct i915_guc_client *client = guc->execbuf_client;
2578 unsigned int tmp;
2579 int index;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002580
Oscar Mateoa8b93702017-05-10 15:04:51 +00002581 if (!check_guc_submission(m))
Alex Dai4c7e77f2015-08-12 15:43:40 +01002582 return 0;
2583
Oscar Mateoa8b93702017-05-10 15:04:51 +00002584 for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
2585 struct intel_engine_cs *engine;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002586
Oscar Mateoa8b93702017-05-10 15:04:51 +00002587 if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
2588 continue;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002589
Oscar Mateoa8b93702017-05-10 15:04:51 +00002590 seq_printf(m, "GuC stage descriptor %u:\n", index);
2591 seq_printf(m, "\tIndex: %u\n", desc->stage_id);
2592 seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
2593 seq_printf(m, "\tPriority: %d\n", desc->priority);
2594 seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
2595 seq_printf(m, "\tEngines used: 0x%x\n",
2596 desc->engines_used);
2597 seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
2598 desc->db_trigger_phy,
2599 desc->db_trigger_cpu,
2600 desc->db_trigger_uk);
2601 seq_printf(m, "\tProcess descriptor: 0x%x\n",
2602 desc->process_desc);
Colin Ian King9a094852017-05-16 10:22:35 +01002603 seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
Oscar Mateoa8b93702017-05-10 15:04:51 +00002604 desc->wq_addr, desc->wq_size);
2605 seq_putc(m, '\n');
2606
2607 for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
2608 u32 guc_engine_id = engine->guc_id;
2609 struct guc_execlist_context *lrc =
2610 &desc->lrc[guc_engine_id];
2611
2612 seq_printf(m, "\t%s LRC:\n", engine->name);
2613 seq_printf(m, "\t\tContext desc: 0x%x\n",
2614 lrc->context_desc);
2615 seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
2616 seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
2617 seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
2618 seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
2619 seq_putc(m, '\n');
2620 }
Alex Dai4c7e77f2015-08-12 15:43:40 +01002621 }
2622
Oscar Mateoa8b93702017-05-10 15:04:51 +00002623 return 0;
2624}
2625
Alex Dai4c7e77f2015-08-12 15:43:40 +01002626static int i915_guc_log_dump(struct seq_file *m, void *data)
2627{
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002628 struct drm_info_node *node = m->private;
2629 struct drm_i915_private *dev_priv = node_to_i915(node);
2630 bool dump_load_err = !!node->info_ent->data;
2631 struct drm_i915_gem_object *obj = NULL;
2632 u32 *log;
2633 int i = 0;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002634
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002635 if (dump_load_err)
2636 obj = dev_priv->guc.load_err_log;
2637 else if (dev_priv->guc.log.vma)
2638 obj = dev_priv->guc.log.vma->obj;
2639
2640 if (!obj)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002641 return 0;
2642
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002643 log = i915_gem_object_pin_map(obj, I915_MAP_WC);
2644 if (IS_ERR(log)) {
2645 DRM_DEBUG("Failed to pin object\n");
2646 seq_puts(m, "(log data unaccessible)\n");
2647 return PTR_ERR(log);
Alex Dai4c7e77f2015-08-12 15:43:40 +01002648 }
2649
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002650 for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
2651 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2652 *(log + i), *(log + i + 1),
2653 *(log + i + 2), *(log + i + 3));
2654
Alex Dai4c7e77f2015-08-12 15:43:40 +01002655 seq_putc(m, '\n');
2656
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002657 i915_gem_object_unpin_map(obj);
2658
Alex Dai4c7e77f2015-08-12 15:43:40 +01002659 return 0;
2660}
2661
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302662static int i915_guc_log_control_get(void *data, u64 *val)
2663{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002664 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302665
2666 if (!dev_priv->guc.log.vma)
2667 return -EINVAL;
2668
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002669 *val = i915_modparams.guc_log_level;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302670
2671 return 0;
2672}
2673
2674static int i915_guc_log_control_set(void *data, u64 val)
2675{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002676 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302677 int ret;
2678
2679 if (!dev_priv->guc.log.vma)
2680 return -EINVAL;
2681
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002682 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302683 if (ret)
2684 return ret;
2685
2686 intel_runtime_pm_get(dev_priv);
2687 ret = i915_guc_log_control(dev_priv, val);
2688 intel_runtime_pm_put(dev_priv);
2689
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002690 mutex_unlock(&dev_priv->drm.struct_mutex);
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302691 return ret;
2692}
2693
2694DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2695 i915_guc_log_control_get, i915_guc_log_control_set,
2696 "%lld\n");
2697
Chris Wilsonb86bef202017-01-16 13:06:21 +00002698static const char *psr2_live_status(u32 val)
2699{
2700 static const char * const live_status[] = {
2701 "IDLE",
2702 "CAPTURE",
2703 "CAPTURE_FS",
2704 "SLEEP",
2705 "BUFON_FW",
2706 "ML_UP",
2707 "SU_STANDBY",
2708 "FAST_SLEEP",
2709 "DEEP_SLEEP",
2710 "BUF_ON",
2711 "TG_ON"
2712 };
2713
2714 val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
2715 if (val < ARRAY_SIZE(live_status))
2716 return live_status[val];
2717
2718 return "unknown";
2719}
2720
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002721static int i915_edp_psr_status(struct seq_file *m, void *data)
2722{
David Weinehall36cdd012016-08-22 13:59:31 +03002723 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002724 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002725 u32 stat[3];
2726 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002727 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002728
David Weinehall36cdd012016-08-22 13:59:31 +03002729 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002730 seq_puts(m, "PSR not supported\n");
2731 return 0;
2732 }
2733
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002734 intel_runtime_pm_get(dev_priv);
2735
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002736 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002737 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2738 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002739 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002740 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002741 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2742 dev_priv->psr.busy_frontbuffer_bits);
2743 seq_printf(m, "Re-enable work scheduled: %s\n",
2744 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002745
Nagaraju, Vathsala7e3eb592016-12-09 23:42:09 +05302746 if (HAS_DDI(dev_priv)) {
2747 if (dev_priv->psr.psr2_support)
2748 enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
2749 else
2750 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2751 } else {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002752 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002753 enum transcoder cpu_transcoder =
2754 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2755 enum intel_display_power_domain power_domain;
2756
2757 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2758 if (!intel_display_power_get_if_enabled(dev_priv,
2759 power_domain))
2760 continue;
2761
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002762 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2763 VLV_EDP_PSR_CURR_STATE_MASK;
2764 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2765 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2766 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002767
2768 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002769 }
2770 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002771
2772 seq_printf(m, "Main link in standby mode: %s\n",
2773 yesno(dev_priv->psr.link_standby));
2774
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002775 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002776
David Weinehall36cdd012016-08-22 13:59:31 +03002777 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002778 for_each_pipe(dev_priv, pipe) {
2779 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2780 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2781 seq_printf(m, " pipe %c", pipe_name(pipe));
2782 }
2783 seq_puts(m, "\n");
2784
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002785 /*
2786 * VLV/CHV PSR has no kind of performance counter
2787 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2788 */
David Weinehall36cdd012016-08-22 13:59:31 +03002789 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002790 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002791 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002792
2793 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2794 }
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302795 if (dev_priv->psr.psr2_support) {
Chris Wilsonb86bef202017-01-16 13:06:21 +00002796 u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302797
Chris Wilsonb86bef202017-01-16 13:06:21 +00002798 seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
2799 psr2, psr2_live_status(psr2));
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302800 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002801 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002802
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002803 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002804 return 0;
2805}
2806
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002807static int i915_sink_crc(struct seq_file *m, void *data)
2808{
David Weinehall36cdd012016-08-22 13:59:31 +03002809 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2810 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002811 struct intel_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002812 struct drm_connector_list_iter conn_iter;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002813 struct intel_dp *intel_dp = NULL;
2814 int ret;
2815 u8 crc[6];
2816
2817 drm_modeset_lock_all(dev);
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002818 drm_connector_list_iter_begin(dev, &conn_iter);
2819 for_each_intel_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002820 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002821
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002822 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002823 continue;
2824
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002825 crtc = connector->base.state->crtc;
2826 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002827 continue;
2828
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002829 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002830 continue;
2831
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002832 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002833
2834 ret = intel_dp_sink_crc(intel_dp, crc);
2835 if (ret)
2836 goto out;
2837
2838 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2839 crc[0], crc[1], crc[2],
2840 crc[3], crc[4], crc[5]);
2841 goto out;
2842 }
2843 ret = -ENODEV;
2844out:
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002845 drm_connector_list_iter_end(&conn_iter);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002846 drm_modeset_unlock_all(dev);
2847 return ret;
2848}
2849
Jesse Barnesec013e72013-08-20 10:29:23 +01002850static int i915_energy_uJ(struct seq_file *m, void *data)
2851{
David Weinehall36cdd012016-08-22 13:59:31 +03002852 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002853 unsigned long long power;
Jesse Barnesec013e72013-08-20 10:29:23 +01002854 u32 units;
2855
David Weinehall36cdd012016-08-22 13:59:31 +03002856 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002857 return -ENODEV;
2858
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002859 intel_runtime_pm_get(dev_priv);
2860
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002861 if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
2862 intel_runtime_pm_put(dev_priv);
2863 return -ENODEV;
2864 }
2865
2866 units = (power & 0x1f00) >> 8;
Jesse Barnesec013e72013-08-20 10:29:23 +01002867 power = I915_READ(MCH_SECP_NRG_STTS);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002868 power = (1000000 * power) >> units; /* convert to uJ */
Jesse Barnesec013e72013-08-20 10:29:23 +01002869
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002870 intel_runtime_pm_put(dev_priv);
2871
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002872 seq_printf(m, "%llu", power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002873
2874 return 0;
2875}
2876
Damien Lespiau6455c872015-06-04 18:23:57 +01002877static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002878{
David Weinehall36cdd012016-08-22 13:59:31 +03002879 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002880 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002881
Chris Wilsona156e642016-04-03 14:14:21 +01002882 if (!HAS_RUNTIME_PM(dev_priv))
2883 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002884
Chris Wilson67d97da2016-07-04 08:08:31 +01002885 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002886 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002887 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002888#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002889 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002890 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002891#else
2892 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2893#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002894 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002895 pci_power_name(pdev->current_state),
2896 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002897
Jesse Barnesec013e72013-08-20 10:29:23 +01002898 return 0;
2899}
2900
Imre Deak1da51582013-11-25 17:15:35 +02002901static int i915_power_domain_info(struct seq_file *m, void *unused)
2902{
David Weinehall36cdd012016-08-22 13:59:31 +03002903 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002904 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2905 int i;
2906
2907 mutex_lock(&power_domains->lock);
2908
2909 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2910 for (i = 0; i < power_domains->power_well_count; i++) {
2911 struct i915_power_well *power_well;
2912 enum intel_display_power_domain power_domain;
2913
2914 power_well = &power_domains->power_wells[i];
2915 seq_printf(m, "%-25s %d\n", power_well->name,
2916 power_well->count);
2917
Joonas Lahtinen8385c2e2017-02-08 15:12:10 +02002918 for_each_power_domain(power_domain, power_well->domains)
Imre Deak1da51582013-11-25 17:15:35 +02002919 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002920 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002921 power_domains->domain_use_count[power_domain]);
Imre Deak1da51582013-11-25 17:15:35 +02002922 }
2923
2924 mutex_unlock(&power_domains->lock);
2925
2926 return 0;
2927}
2928
Damien Lespiaub7cec662015-10-27 14:47:01 +02002929static int i915_dmc_info(struct seq_file *m, void *unused)
2930{
David Weinehall36cdd012016-08-22 13:59:31 +03002931 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002932 struct intel_csr *csr;
2933
David Weinehall36cdd012016-08-22 13:59:31 +03002934 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002935 seq_puts(m, "not supported\n");
2936 return 0;
2937 }
2938
2939 csr = &dev_priv->csr;
2940
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002941 intel_runtime_pm_get(dev_priv);
2942
Damien Lespiaub7cec662015-10-27 14:47:01 +02002943 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2944 seq_printf(m, "path: %s\n", csr->fw_path);
2945
2946 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002947 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002948
2949 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2950 CSR_VERSION_MINOR(csr->version));
2951
Mika Kuoppala48de5682017-05-09 13:05:22 +03002952 if (IS_KABYLAKE(dev_priv) ||
2953 (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
Damien Lespiau83372062015-10-30 17:53:32 +02002954 seq_printf(m, "DC3 -> DC5 count: %d\n",
2955 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2956 seq_printf(m, "DC5 -> DC6 count: %d\n",
2957 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002958 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002959 seq_printf(m, "DC3 -> DC5 count: %d\n",
2960 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002961 }
2962
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002963out:
2964 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2965 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2966 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2967
Damien Lespiau83372062015-10-30 17:53:32 +02002968 intel_runtime_pm_put(dev_priv);
2969
Damien Lespiaub7cec662015-10-27 14:47:01 +02002970 return 0;
2971}
2972
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002973static void intel_seq_print_mode(struct seq_file *m, int tabs,
2974 struct drm_display_mode *mode)
2975{
2976 int i;
2977
2978 for (i = 0; i < tabs; i++)
2979 seq_putc(m, '\t');
2980
2981 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2982 mode->base.id, mode->name,
2983 mode->vrefresh, mode->clock,
2984 mode->hdisplay, mode->hsync_start,
2985 mode->hsync_end, mode->htotal,
2986 mode->vdisplay, mode->vsync_start,
2987 mode->vsync_end, mode->vtotal,
2988 mode->type, mode->flags);
2989}
2990
2991static void intel_encoder_info(struct seq_file *m,
2992 struct intel_crtc *intel_crtc,
2993 struct intel_encoder *intel_encoder)
2994{
David Weinehall36cdd012016-08-22 13:59:31 +03002995 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2996 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002997 struct drm_crtc *crtc = &intel_crtc->base;
2998 struct intel_connector *intel_connector;
2999 struct drm_encoder *encoder;
3000
3001 encoder = &intel_encoder->base;
3002 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03003003 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003004 for_each_connector_on_encoder(dev, encoder, intel_connector) {
3005 struct drm_connector *connector = &intel_connector->base;
3006 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
3007 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03003008 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003009 drm_get_connector_status_name(connector->status));
3010 if (connector->status == connector_status_connected) {
3011 struct drm_display_mode *mode = &crtc->mode;
3012 seq_printf(m, ", mode:\n");
3013 intel_seq_print_mode(m, 2, mode);
3014 } else {
3015 seq_putc(m, '\n');
3016 }
3017 }
3018}
3019
3020static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3021{
David Weinehall36cdd012016-08-22 13:59:31 +03003022 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3023 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003024 struct drm_crtc *crtc = &intel_crtc->base;
3025 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02003026 struct drm_plane_state *plane_state = crtc->primary->state;
3027 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003028
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02003029 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07003030 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02003031 fb->base.id, plane_state->src_x >> 16,
3032 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07003033 else
3034 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003035 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3036 intel_encoder_info(m, intel_crtc, intel_encoder);
3037}
3038
3039static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
3040{
3041 struct drm_display_mode *mode = panel->fixed_mode;
3042
3043 seq_printf(m, "\tfixed mode:\n");
3044 intel_seq_print_mode(m, 2, mode);
3045}
3046
3047static void intel_dp_info(struct seq_file *m,
3048 struct intel_connector *intel_connector)
3049{
3050 struct intel_encoder *intel_encoder = intel_connector->encoder;
3051 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3052
3053 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03003054 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003055 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003056 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03003057
3058 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
3059 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003060}
3061
Libin Yang9a148a92016-11-28 20:07:05 +08003062static void intel_dp_mst_info(struct seq_file *m,
3063 struct intel_connector *intel_connector)
3064{
3065 struct intel_encoder *intel_encoder = intel_connector->encoder;
3066 struct intel_dp_mst_encoder *intel_mst =
3067 enc_to_mst(&intel_encoder->base);
3068 struct intel_digital_port *intel_dig_port = intel_mst->primary;
3069 struct intel_dp *intel_dp = &intel_dig_port->dp;
3070 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
3071 intel_connector->port);
3072
3073 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
3074}
3075
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003076static void intel_hdmi_info(struct seq_file *m,
3077 struct intel_connector *intel_connector)
3078{
3079 struct intel_encoder *intel_encoder = intel_connector->encoder;
3080 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
3081
Jani Nikula742f4912015-09-03 11:16:09 +03003082 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003083}
3084
3085static void intel_lvds_info(struct seq_file *m,
3086 struct intel_connector *intel_connector)
3087{
3088 intel_panel_info(m, &intel_connector->panel);
3089}
3090
3091static void intel_connector_info(struct seq_file *m,
3092 struct drm_connector *connector)
3093{
3094 struct intel_connector *intel_connector = to_intel_connector(connector);
3095 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08003096 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003097
3098 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03003099 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003100 drm_get_connector_status_name(connector->status));
3101 if (connector->status == connector_status_connected) {
3102 seq_printf(m, "\tname: %s\n", connector->display_info.name);
3103 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
3104 connector->display_info.width_mm,
3105 connector->display_info.height_mm);
3106 seq_printf(m, "\tsubpixel order: %s\n",
3107 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
3108 seq_printf(m, "\tCEA rev: %d\n",
3109 connector->display_info.cea_rev);
3110 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003111
Maarten Lankhorst77d1f612017-06-26 10:33:49 +02003112 if (!intel_encoder)
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003113 return;
3114
3115 switch (connector->connector_type) {
3116 case DRM_MODE_CONNECTOR_DisplayPort:
3117 case DRM_MODE_CONNECTOR_eDP:
Libin Yang9a148a92016-11-28 20:07:05 +08003118 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
3119 intel_dp_mst_info(m, intel_connector);
3120 else
3121 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003122 break;
3123 case DRM_MODE_CONNECTOR_LVDS:
3124 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10003125 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003126 break;
3127 case DRM_MODE_CONNECTOR_HDMIA:
3128 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3129 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
3130 intel_hdmi_info(m, intel_connector);
3131 break;
3132 default:
3133 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10003134 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003135
Jesse Barnesf103fc72014-02-20 12:39:57 -08003136 seq_printf(m, "\tmodes:\n");
3137 list_for_each_entry(mode, &connector->modes, head)
3138 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003139}
3140
Robert Fekete3abc4e02015-10-27 16:58:32 +01003141static const char *plane_type(enum drm_plane_type type)
3142{
3143 switch (type) {
3144 case DRM_PLANE_TYPE_OVERLAY:
3145 return "OVL";
3146 case DRM_PLANE_TYPE_PRIMARY:
3147 return "PRI";
3148 case DRM_PLANE_TYPE_CURSOR:
3149 return "CUR";
3150 /*
3151 * Deliberately omitting default: to generate compiler warnings
3152 * when a new drm_plane_type gets added.
3153 */
3154 }
3155
3156 return "unknown";
3157}
3158
3159static const char *plane_rotation(unsigned int rotation)
3160{
3161 static char buf[48];
3162 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003163 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
Robert Fekete3abc4e02015-10-27 16:58:32 +01003164 * will print them all to visualize if the values are misused
3165 */
3166 snprintf(buf, sizeof(buf),
3167 "%s%s%s%s%s%s(0x%08x)",
Robert Fossc2c446a2017-05-19 16:50:17 -04003168 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
3169 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
3170 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
3171 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
3172 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
3173 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003174 rotation);
3175
3176 return buf;
3177}
3178
3179static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3180{
David Weinehall36cdd012016-08-22 13:59:31 +03003181 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3182 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003183 struct intel_plane *intel_plane;
3184
3185 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3186 struct drm_plane_state *state;
3187 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003188 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003189
3190 if (!plane->state) {
3191 seq_puts(m, "plane->state is NULL!\n");
3192 continue;
3193 }
3194
3195 state = plane->state;
3196
Eric Engestrom90844f02016-08-15 01:02:38 +01003197 if (state->fb) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003198 drm_get_format_name(state->fb->format->format,
3199 &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003200 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003201 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003202 }
3203
Robert Fekete3abc4e02015-10-27 16:58:32 +01003204 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3205 plane->base.id,
3206 plane_type(intel_plane->base.type),
3207 state->crtc_x, state->crtc_y,
3208 state->crtc_w, state->crtc_h,
3209 (state->src_x >> 16),
3210 ((state->src_x & 0xffff) * 15625) >> 10,
3211 (state->src_y >> 16),
3212 ((state->src_y & 0xffff) * 15625) >> 10,
3213 (state->src_w >> 16),
3214 ((state->src_w & 0xffff) * 15625) >> 10,
3215 (state->src_h >> 16),
3216 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003217 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003218 plane_rotation(state->rotation));
3219 }
3220}
3221
3222static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3223{
3224 struct intel_crtc_state *pipe_config;
3225 int num_scalers = intel_crtc->num_scalers;
3226 int i;
3227
3228 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3229
3230 /* Not all platformas have a scaler */
3231 if (num_scalers) {
3232 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3233 num_scalers,
3234 pipe_config->scaler_state.scaler_users,
3235 pipe_config->scaler_state.scaler_id);
3236
A.Sunil Kamath58415912016-11-20 23:20:26 +05303237 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003238 struct intel_scaler *sc =
3239 &pipe_config->scaler_state.scalers[i];
3240
3241 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3242 i, yesno(sc->in_use), sc->mode);
3243 }
3244 seq_puts(m, "\n");
3245 } else {
3246 seq_puts(m, "\tNo scalers available on this platform\n");
3247 }
3248}
3249
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003250static int i915_display_info(struct seq_file *m, void *unused)
3251{
David Weinehall36cdd012016-08-22 13:59:31 +03003252 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3253 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003254 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003255 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003256 struct drm_connector_list_iter conn_iter;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003257
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003258 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003259 seq_printf(m, "CRTC info\n");
3260 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003261 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003262 struct intel_crtc_state *pipe_config;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003263
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003264 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003265 pipe_config = to_intel_crtc_state(crtc->base.state);
3266
Robert Fekete3abc4e02015-10-27 16:58:32 +01003267 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003268 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003269 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003270 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3271 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3272
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003273 if (pipe_config->base.active) {
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003274 struct intel_plane *cursor =
3275 to_intel_plane(crtc->base.cursor);
3276
Chris Wilson065f2ec2014-03-12 09:13:13 +00003277 intel_crtc_info(m, crtc);
3278
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003279 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
3280 yesno(cursor->base.state->visible),
3281 cursor->base.state->crtc_x,
3282 cursor->base.state->crtc_y,
3283 cursor->base.state->crtc_w,
3284 cursor->base.state->crtc_h,
3285 cursor->cursor.base);
Robert Fekete3abc4e02015-10-27 16:58:32 +01003286 intel_scaler_info(m, crtc);
3287 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003288 }
Daniel Vettercace8412014-05-22 17:56:31 +02003289
3290 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3291 yesno(!crtc->cpu_fifo_underrun_disabled),
3292 yesno(!crtc->pch_fifo_underrun_disabled));
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003293 drm_modeset_unlock(&crtc->base.mutex);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003294 }
3295
3296 seq_printf(m, "\n");
3297 seq_printf(m, "Connector info\n");
3298 seq_printf(m, "--------------\n");
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003299 mutex_lock(&dev->mode_config.mutex);
3300 drm_connector_list_iter_begin(dev, &conn_iter);
3301 drm_for_each_connector_iter(connector, &conn_iter)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003302 intel_connector_info(m, connector);
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003303 drm_connector_list_iter_end(&conn_iter);
3304 mutex_unlock(&dev->mode_config.mutex);
3305
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003306 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003307
3308 return 0;
3309}
3310
Chris Wilson1b365952016-10-04 21:11:31 +01003311static int i915_engine_info(struct seq_file *m, void *unused)
3312{
3313 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3314 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303315 enum intel_engine_id id;
Chris Wilsonf636edb2017-10-09 12:02:57 +01003316 struct drm_printer p;
Chris Wilson1b365952016-10-04 21:11:31 +01003317
Chris Wilson9c870d02016-10-24 13:42:15 +01003318 intel_runtime_pm_get(dev_priv);
3319
Chris Wilsonf73b5672017-03-02 15:03:56 +00003320 seq_printf(m, "GT awake? %s\n",
3321 yesno(dev_priv->gt.awake));
3322 seq_printf(m, "Global active requests: %d\n",
3323 dev_priv->gt.active_requests);
3324
Chris Wilsonf636edb2017-10-09 12:02:57 +01003325 p = drm_seq_file_printer(m);
3326 for_each_engine(engine, dev_priv, id)
3327 intel_engine_dump(engine, &p);
Chris Wilson1b365952016-10-04 21:11:31 +01003328
Chris Wilson9c870d02016-10-24 13:42:15 +01003329 intel_runtime_pm_put(dev_priv);
3330
Chris Wilson1b365952016-10-04 21:11:31 +01003331 return 0;
3332}
3333
Chris Wilsonc5418a82017-10-13 21:26:19 +01003334static int i915_shrinker_info(struct seq_file *m, void *unused)
3335{
3336 struct drm_i915_private *i915 = node_to_i915(m->private);
3337
3338 seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
3339 seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);
3340
3341 return 0;
3342}
3343
Ben Widawskye04934c2014-06-30 09:53:42 -07003344static int i915_semaphore_status(struct seq_file *m, void *unused)
3345{
David Weinehall36cdd012016-08-22 13:59:31 +03003346 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3347 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003348 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003349 int num_rings = INTEL_INFO(dev_priv)->num_rings;
Dave Gordonc3232b12016-03-23 18:19:53 +00003350 enum intel_engine_id id;
3351 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003352
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003353 if (!i915_modparams.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003354 seq_puts(m, "Semaphores are disabled\n");
3355 return 0;
3356 }
3357
3358 ret = mutex_lock_interruptible(&dev->struct_mutex);
3359 if (ret)
3360 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003361 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003362
David Weinehall36cdd012016-08-22 13:59:31 +03003363 if (IS_BROADWELL(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003364 struct page *page;
3365 uint64_t *seqno;
3366
Chris Wilson51d545d2016-08-15 10:49:02 +01003367 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
Ben Widawskye04934c2014-06-30 09:53:42 -07003368
3369 seqno = (uint64_t *)kmap_atomic(page);
Akash Goel3b3f1652016-10-13 22:44:48 +05303370 for_each_engine(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003371 uint64_t offset;
3372
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003373 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003374
3375 seq_puts(m, " Last signal:");
3376 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003377 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003378 seq_printf(m, "0x%08llx (0x%02llx) ",
3379 seqno[offset], offset * 8);
3380 }
3381 seq_putc(m, '\n');
3382
3383 seq_puts(m, " Last wait: ");
3384 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003385 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003386 seq_printf(m, "0x%08llx (0x%02llx) ",
3387 seqno[offset], offset * 8);
3388 }
3389 seq_putc(m, '\n');
3390
3391 }
3392 kunmap_atomic(seqno);
3393 } else {
3394 seq_puts(m, " Last signal:");
Akash Goel3b3f1652016-10-13 22:44:48 +05303395 for_each_engine(engine, dev_priv, id)
Ben Widawskye04934c2014-06-30 09:53:42 -07003396 for (j = 0; j < num_rings; j++)
3397 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003398 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003399 seq_putc(m, '\n');
3400 }
3401
Paulo Zanoni03872062014-07-09 14:31:57 -03003402 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003403 mutex_unlock(&dev->struct_mutex);
3404 return 0;
3405}
3406
Daniel Vetter728e29d2014-06-25 22:01:53 +03003407static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3408{
David Weinehall36cdd012016-08-22 13:59:31 +03003409 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3410 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003411 int i;
3412
3413 drm_modeset_lock_all(dev);
3414 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3415 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3416
3417 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003418 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003419 pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003420 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003421 seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003422 seq_printf(m, " dpll_md: 0x%08x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003423 pll->state.hw_state.dpll_md);
3424 seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
3425 seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
3426 seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003427 }
3428 drm_modeset_unlock_all(dev);
3429
3430 return 0;
3431}
3432
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003433static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003434{
3435 int i;
3436 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003437 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003438 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3439 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003440 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003441 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003442
Arun Siluvery888b5992014-08-26 14:44:51 +01003443 ret = mutex_lock_interruptible(&dev->struct_mutex);
3444 if (ret)
3445 return ret;
3446
3447 intel_runtime_pm_get(dev_priv);
3448
Arun Siluvery33136b02016-01-21 21:43:47 +00003449 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303450 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003451 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003452 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003453 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003454 i915_reg_t addr;
3455 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003456 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003457
Arun Siluvery33136b02016-01-21 21:43:47 +00003458 addr = workarounds->reg[i].addr;
3459 mask = workarounds->reg[i].mask;
3460 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003461 read = I915_READ(addr);
3462 ok = (value & mask) == (read & mask);
3463 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003464 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003465 }
3466
3467 intel_runtime_pm_put(dev_priv);
3468 mutex_unlock(&dev->struct_mutex);
3469
3470 return 0;
3471}
3472
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05303473static int i915_ipc_status_show(struct seq_file *m, void *data)
3474{
3475 struct drm_i915_private *dev_priv = m->private;
3476
3477 seq_printf(m, "Isochronous Priority Control: %s\n",
3478 yesno(dev_priv->ipc_enabled));
3479 return 0;
3480}
3481
3482static int i915_ipc_status_open(struct inode *inode, struct file *file)
3483{
3484 struct drm_i915_private *dev_priv = inode->i_private;
3485
3486 if (!HAS_IPC(dev_priv))
3487 return -ENODEV;
3488
3489 return single_open(file, i915_ipc_status_show, dev_priv);
3490}
3491
3492static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
3493 size_t len, loff_t *offp)
3494{
3495 struct seq_file *m = file->private_data;
3496 struct drm_i915_private *dev_priv = m->private;
3497 int ret;
3498 bool enable;
3499
3500 ret = kstrtobool_from_user(ubuf, len, &enable);
3501 if (ret < 0)
3502 return ret;
3503
3504 intel_runtime_pm_get(dev_priv);
3505 if (!dev_priv->ipc_enabled && enable)
3506 DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
3507 dev_priv->wm.distrust_bios_wm = true;
3508 dev_priv->ipc_enabled = enable;
3509 intel_enable_ipc(dev_priv);
3510 intel_runtime_pm_put(dev_priv);
3511
3512 return len;
3513}
3514
3515static const struct file_operations i915_ipc_status_fops = {
3516 .owner = THIS_MODULE,
3517 .open = i915_ipc_status_open,
3518 .read = seq_read,
3519 .llseek = seq_lseek,
3520 .release = single_release,
3521 .write = i915_ipc_status_write
3522};
3523
Damien Lespiauc5511e42014-11-04 17:06:51 +00003524static int i915_ddb_info(struct seq_file *m, void *unused)
3525{
David Weinehall36cdd012016-08-22 13:59:31 +03003526 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3527 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003528 struct skl_ddb_allocation *ddb;
3529 struct skl_ddb_entry *entry;
3530 enum pipe pipe;
3531 int plane;
3532
David Weinehall36cdd012016-08-22 13:59:31 +03003533 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003534 return 0;
3535
Damien Lespiauc5511e42014-11-04 17:06:51 +00003536 drm_modeset_lock_all(dev);
3537
3538 ddb = &dev_priv->wm.skl_hw.ddb;
3539
3540 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3541
3542 for_each_pipe(dev_priv, pipe) {
3543 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3544
Matt Roper8b364b42016-10-26 15:51:28 -07003545 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003546 entry = &ddb->plane[pipe][plane];
3547 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3548 entry->start, entry->end,
3549 skl_ddb_entry_size(entry));
3550 }
3551
Matt Roper4969d332015-09-24 15:53:10 -07003552 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003553 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3554 entry->end, skl_ddb_entry_size(entry));
3555 }
3556
3557 drm_modeset_unlock_all(dev);
3558
3559 return 0;
3560}
3561
Vandana Kannana54746e2015-03-03 20:53:10 +05303562static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003563 struct drm_device *dev,
3564 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303565{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003566 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303567 struct i915_drrs *drrs = &dev_priv->drrs;
3568 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003569 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003570 struct drm_connector_list_iter conn_iter;
Vandana Kannana54746e2015-03-03 20:53:10 +05303571
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003572 drm_connector_list_iter_begin(dev, &conn_iter);
3573 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003574 if (connector->state->crtc != &intel_crtc->base)
3575 continue;
3576
3577 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303578 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003579 drm_connector_list_iter_end(&conn_iter);
Vandana Kannana54746e2015-03-03 20:53:10 +05303580
3581 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3582 seq_puts(m, "\tVBT: DRRS_type: Static");
3583 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3584 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3585 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3586 seq_puts(m, "\tVBT: DRRS_type: None");
3587 else
3588 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3589
3590 seq_puts(m, "\n\n");
3591
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003592 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303593 struct intel_panel *panel;
3594
3595 mutex_lock(&drrs->mutex);
3596 /* DRRS Supported */
3597 seq_puts(m, "\tDRRS Supported: Yes\n");
3598
3599 /* disable_drrs() will make drrs->dp NULL */
3600 if (!drrs->dp) {
3601 seq_puts(m, "Idleness DRRS: Disabled");
3602 mutex_unlock(&drrs->mutex);
3603 return;
3604 }
3605
3606 panel = &drrs->dp->attached_connector->panel;
3607 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3608 drrs->busy_frontbuffer_bits);
3609
3610 seq_puts(m, "\n\t\t");
3611 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3612 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3613 vrefresh = panel->fixed_mode->vrefresh;
3614 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3615 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3616 vrefresh = panel->downclock_mode->vrefresh;
3617 } else {
3618 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3619 drrs->refresh_rate_type);
3620 mutex_unlock(&drrs->mutex);
3621 return;
3622 }
3623 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3624
3625 seq_puts(m, "\n\t\t");
3626 mutex_unlock(&drrs->mutex);
3627 } else {
3628 /* DRRS not supported. Print the VBT parameter*/
3629 seq_puts(m, "\tDRRS Supported : No");
3630 }
3631 seq_puts(m, "\n");
3632}
3633
3634static int i915_drrs_status(struct seq_file *m, void *unused)
3635{
David Weinehall36cdd012016-08-22 13:59:31 +03003636 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3637 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303638 struct intel_crtc *intel_crtc;
3639 int active_crtc_cnt = 0;
3640
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003641 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303642 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003643 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303644 active_crtc_cnt++;
3645 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3646
3647 drrs_status_per_crtc(m, dev, intel_crtc);
3648 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303649 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003650 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303651
3652 if (!active_crtc_cnt)
3653 seq_puts(m, "No active crtc found\n");
3654
3655 return 0;
3656}
3657
Dave Airlie11bed952014-05-12 15:22:27 +10003658static int i915_dp_mst_info(struct seq_file *m, void *unused)
3659{
David Weinehall36cdd012016-08-22 13:59:31 +03003660 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3661 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003662 struct intel_encoder *intel_encoder;
3663 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003664 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003665 struct drm_connector_list_iter conn_iter;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003666
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003667 drm_connector_list_iter_begin(dev, &conn_iter);
3668 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003669 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003670 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003671
3672 intel_encoder = intel_attached_encoder(connector);
3673 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3674 continue;
3675
3676 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003677 if (!intel_dig_port->dp.can_mst)
3678 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003679
Jim Bride40ae80c2016-04-14 10:18:37 -07003680 seq_printf(m, "MST Source Port %c\n",
3681 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003682 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3683 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003684 drm_connector_list_iter_end(&conn_iter);
3685
Dave Airlie11bed952014-05-12 15:22:27 +10003686 return 0;
3687}
3688
Todd Previteeb3394fa2015-04-18 00:04:19 -07003689static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03003690 const char __user *ubuf,
3691 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003692{
3693 char *input_buffer;
3694 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003695 struct drm_device *dev;
3696 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003697 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003698 struct intel_dp *intel_dp;
3699 int val = 0;
3700
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05303701 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003702
Todd Previteeb3394fa2015-04-18 00:04:19 -07003703 if (len == 0)
3704 return 0;
3705
Geliang Tang261aeba2017-05-06 23:40:17 +08003706 input_buffer = memdup_user_nul(ubuf, len);
3707 if (IS_ERR(input_buffer))
3708 return PTR_ERR(input_buffer);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003709
Todd Previteeb3394fa2015-04-18 00:04:19 -07003710 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
3711
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003712 drm_connector_list_iter_begin(dev, &conn_iter);
3713 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003714 struct intel_encoder *encoder;
3715
Todd Previteeb3394fa2015-04-18 00:04:19 -07003716 if (connector->connector_type !=
3717 DRM_MODE_CONNECTOR_DisplayPort)
3718 continue;
3719
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003720 encoder = to_intel_encoder(connector->encoder);
3721 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3722 continue;
3723
3724 if (encoder && connector->status == connector_status_connected) {
3725 intel_dp = enc_to_intel_dp(&encoder->base);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003726 status = kstrtoint(input_buffer, 10, &val);
3727 if (status < 0)
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003728 break;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003729 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
3730 /* To prevent erroneous activation of the compliance
3731 * testing code, only accept an actual value of 1 here
3732 */
3733 if (val == 1)
Manasi Navarec1617ab2016-12-09 16:22:50 -08003734 intel_dp->compliance.test_active = 1;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003735 else
Manasi Navarec1617ab2016-12-09 16:22:50 -08003736 intel_dp->compliance.test_active = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003737 }
3738 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003739 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003740 kfree(input_buffer);
3741 if (status < 0)
3742 return status;
3743
3744 *offp += len;
3745 return len;
3746}
3747
3748static int i915_displayport_test_active_show(struct seq_file *m, void *data)
3749{
3750 struct drm_device *dev = m->private;
3751 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003752 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003753 struct intel_dp *intel_dp;
3754
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003755 drm_connector_list_iter_begin(dev, &conn_iter);
3756 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003757 struct intel_encoder *encoder;
3758
Todd Previteeb3394fa2015-04-18 00:04:19 -07003759 if (connector->connector_type !=
3760 DRM_MODE_CONNECTOR_DisplayPort)
3761 continue;
3762
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003763 encoder = to_intel_encoder(connector->encoder);
3764 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3765 continue;
3766
3767 if (encoder && connector->status == connector_status_connected) {
3768 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003769 if (intel_dp->compliance.test_active)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003770 seq_puts(m, "1");
3771 else
3772 seq_puts(m, "0");
3773 } else
3774 seq_puts(m, "0");
3775 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003776 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003777
3778 return 0;
3779}
3780
3781static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003782 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003783{
David Weinehall36cdd012016-08-22 13:59:31 +03003784 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003785
David Weinehall36cdd012016-08-22 13:59:31 +03003786 return single_open(file, i915_displayport_test_active_show,
3787 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003788}
3789
3790static const struct file_operations i915_displayport_test_active_fops = {
3791 .owner = THIS_MODULE,
3792 .open = i915_displayport_test_active_open,
3793 .read = seq_read,
3794 .llseek = seq_lseek,
3795 .release = single_release,
3796 .write = i915_displayport_test_active_write
3797};
3798
3799static int i915_displayport_test_data_show(struct seq_file *m, void *data)
3800{
3801 struct drm_device *dev = m->private;
3802 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003803 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003804 struct intel_dp *intel_dp;
3805
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003806 drm_connector_list_iter_begin(dev, &conn_iter);
3807 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003808 struct intel_encoder *encoder;
3809
Todd Previteeb3394fa2015-04-18 00:04:19 -07003810 if (connector->connector_type !=
3811 DRM_MODE_CONNECTOR_DisplayPort)
3812 continue;
3813
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003814 encoder = to_intel_encoder(connector->encoder);
3815 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3816 continue;
3817
3818 if (encoder && connector->status == connector_status_connected) {
3819 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navareb48a5ba2017-01-20 19:09:28 -08003820 if (intel_dp->compliance.test_type ==
3821 DP_TEST_LINK_EDID_READ)
3822 seq_printf(m, "%lx",
3823 intel_dp->compliance.test_data.edid);
Manasi Navare611032b2017-01-24 08:21:49 -08003824 else if (intel_dp->compliance.test_type ==
3825 DP_TEST_LINK_VIDEO_PATTERN) {
3826 seq_printf(m, "hdisplay: %d\n",
3827 intel_dp->compliance.test_data.hdisplay);
3828 seq_printf(m, "vdisplay: %d\n",
3829 intel_dp->compliance.test_data.vdisplay);
3830 seq_printf(m, "bpc: %u\n",
3831 intel_dp->compliance.test_data.bpc);
3832 }
Todd Previteeb3394fa2015-04-18 00:04:19 -07003833 } else
3834 seq_puts(m, "0");
3835 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003836 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003837
3838 return 0;
3839}
3840static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003841 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003842{
David Weinehall36cdd012016-08-22 13:59:31 +03003843 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003844
David Weinehall36cdd012016-08-22 13:59:31 +03003845 return single_open(file, i915_displayport_test_data_show,
3846 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003847}
3848
3849static const struct file_operations i915_displayport_test_data_fops = {
3850 .owner = THIS_MODULE,
3851 .open = i915_displayport_test_data_open,
3852 .read = seq_read,
3853 .llseek = seq_lseek,
3854 .release = single_release
3855};
3856
3857static int i915_displayport_test_type_show(struct seq_file *m, void *data)
3858{
3859 struct drm_device *dev = m->private;
3860 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003861 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003862 struct intel_dp *intel_dp;
3863
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003864 drm_connector_list_iter_begin(dev, &conn_iter);
3865 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003866 struct intel_encoder *encoder;
3867
Todd Previteeb3394fa2015-04-18 00:04:19 -07003868 if (connector->connector_type !=
3869 DRM_MODE_CONNECTOR_DisplayPort)
3870 continue;
3871
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003872 encoder = to_intel_encoder(connector->encoder);
3873 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3874 continue;
3875
3876 if (encoder && connector->status == connector_status_connected) {
3877 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003878 seq_printf(m, "%02lx", intel_dp->compliance.test_type);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003879 } else
3880 seq_puts(m, "0");
3881 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003882 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003883
3884 return 0;
3885}
3886
3887static int i915_displayport_test_type_open(struct inode *inode,
3888 struct file *file)
3889{
David Weinehall36cdd012016-08-22 13:59:31 +03003890 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003891
David Weinehall36cdd012016-08-22 13:59:31 +03003892 return single_open(file, i915_displayport_test_type_show,
3893 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003894}
3895
3896static const struct file_operations i915_displayport_test_type_fops = {
3897 .owner = THIS_MODULE,
3898 .open = i915_displayport_test_type_open,
3899 .read = seq_read,
3900 .llseek = seq_lseek,
3901 .release = single_release
3902};
3903
Damien Lespiau97e94b22014-11-04 17:06:50 +00003904static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003905{
David Weinehall36cdd012016-08-22 13:59:31 +03003906 struct drm_i915_private *dev_priv = m->private;
3907 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003908 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003909 int num_levels;
3910
David Weinehall36cdd012016-08-22 13:59:31 +03003911 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003912 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003913 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003914 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003915 else if (IS_G4X(dev_priv))
3916 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003917 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003918 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003919
3920 drm_modeset_lock_all(dev);
3921
3922 for (level = 0; level < num_levels; level++) {
3923 unsigned int latency = wm[level];
3924
Damien Lespiau97e94b22014-11-04 17:06:50 +00003925 /*
3926 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03003927 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00003928 */
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003929 if (INTEL_GEN(dev_priv) >= 9 ||
3930 IS_VALLEYVIEW(dev_priv) ||
3931 IS_CHERRYVIEW(dev_priv) ||
3932 IS_G4X(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00003933 latency *= 10;
3934 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003935 latency *= 5;
3936
3937 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003938 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003939 }
3940
3941 drm_modeset_unlock_all(dev);
3942}
3943
3944static int pri_wm_latency_show(struct seq_file *m, void *data)
3945{
David Weinehall36cdd012016-08-22 13:59:31 +03003946 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003947 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003948
David Weinehall36cdd012016-08-22 13:59:31 +03003949 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003950 latencies = dev_priv->wm.skl_latency;
3951 else
David Weinehall36cdd012016-08-22 13:59:31 +03003952 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003953
3954 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003955
3956 return 0;
3957}
3958
3959static int spr_wm_latency_show(struct seq_file *m, void *data)
3960{
David Weinehall36cdd012016-08-22 13:59:31 +03003961 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003962 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003963
David Weinehall36cdd012016-08-22 13:59:31 +03003964 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003965 latencies = dev_priv->wm.skl_latency;
3966 else
David Weinehall36cdd012016-08-22 13:59:31 +03003967 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003968
3969 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003970
3971 return 0;
3972}
3973
3974static int cur_wm_latency_show(struct seq_file *m, void *data)
3975{
David Weinehall36cdd012016-08-22 13:59:31 +03003976 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003977 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003978
David Weinehall36cdd012016-08-22 13:59:31 +03003979 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003980 latencies = dev_priv->wm.skl_latency;
3981 else
David Weinehall36cdd012016-08-22 13:59:31 +03003982 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003983
3984 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003985
3986 return 0;
3987}
3988
3989static int pri_wm_latency_open(struct inode *inode, struct file *file)
3990{
David Weinehall36cdd012016-08-22 13:59:31 +03003991 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003992
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003993 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003994 return -ENODEV;
3995
David Weinehall36cdd012016-08-22 13:59:31 +03003996 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003997}
3998
3999static int spr_wm_latency_open(struct inode *inode, struct file *file)
4000{
David Weinehall36cdd012016-08-22 13:59:31 +03004001 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004002
David Weinehall36cdd012016-08-22 13:59:31 +03004003 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004004 return -ENODEV;
4005
David Weinehall36cdd012016-08-22 13:59:31 +03004006 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004007}
4008
4009static int cur_wm_latency_open(struct inode *inode, struct file *file)
4010{
David Weinehall36cdd012016-08-22 13:59:31 +03004011 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004012
David Weinehall36cdd012016-08-22 13:59:31 +03004013 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004014 return -ENODEV;
4015
David Weinehall36cdd012016-08-22 13:59:31 +03004016 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004017}
4018
4019static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004020 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004021{
4022 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004023 struct drm_i915_private *dev_priv = m->private;
4024 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004025 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004026 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004027 int level;
4028 int ret;
4029 char tmp[32];
4030
David Weinehall36cdd012016-08-22 13:59:31 +03004031 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004032 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004033 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004034 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03004035 else if (IS_G4X(dev_priv))
4036 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004037 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004038 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004039
Ville Syrjälä369a1342014-01-22 14:36:08 +02004040 if (len >= sizeof(tmp))
4041 return -EINVAL;
4042
4043 if (copy_from_user(tmp, ubuf, len))
4044 return -EFAULT;
4045
4046 tmp[len] = '\0';
4047
Damien Lespiau97e94b22014-11-04 17:06:50 +00004048 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4049 &new[0], &new[1], &new[2], &new[3],
4050 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004051 if (ret != num_levels)
4052 return -EINVAL;
4053
4054 drm_modeset_lock_all(dev);
4055
4056 for (level = 0; level < num_levels; level++)
4057 wm[level] = new[level];
4058
4059 drm_modeset_unlock_all(dev);
4060
4061 return len;
4062}
4063
4064
4065static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4066 size_t len, loff_t *offp)
4067{
4068 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004069 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004070 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004071
David Weinehall36cdd012016-08-22 13:59:31 +03004072 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004073 latencies = dev_priv->wm.skl_latency;
4074 else
David Weinehall36cdd012016-08-22 13:59:31 +03004075 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004076
4077 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004078}
4079
4080static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4081 size_t len, loff_t *offp)
4082{
4083 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004084 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004085 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004086
David Weinehall36cdd012016-08-22 13:59:31 +03004087 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004088 latencies = dev_priv->wm.skl_latency;
4089 else
David Weinehall36cdd012016-08-22 13:59:31 +03004090 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004091
4092 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004093}
4094
4095static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4096 size_t len, loff_t *offp)
4097{
4098 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004099 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004100 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004101
David Weinehall36cdd012016-08-22 13:59:31 +03004102 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004103 latencies = dev_priv->wm.skl_latency;
4104 else
David Weinehall36cdd012016-08-22 13:59:31 +03004105 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004106
4107 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004108}
4109
4110static const struct file_operations i915_pri_wm_latency_fops = {
4111 .owner = THIS_MODULE,
4112 .open = pri_wm_latency_open,
4113 .read = seq_read,
4114 .llseek = seq_lseek,
4115 .release = single_release,
4116 .write = pri_wm_latency_write
4117};
4118
4119static const struct file_operations i915_spr_wm_latency_fops = {
4120 .owner = THIS_MODULE,
4121 .open = spr_wm_latency_open,
4122 .read = seq_read,
4123 .llseek = seq_lseek,
4124 .release = single_release,
4125 .write = spr_wm_latency_write
4126};
4127
4128static const struct file_operations i915_cur_wm_latency_fops = {
4129 .owner = THIS_MODULE,
4130 .open = cur_wm_latency_open,
4131 .read = seq_read,
4132 .llseek = seq_lseek,
4133 .release = single_release,
4134 .write = cur_wm_latency_write
4135};
4136
Kees Cook647416f2013-03-10 14:10:06 -07004137static int
4138i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004139{
David Weinehall36cdd012016-08-22 13:59:31 +03004140 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004141
Chris Wilsond98c52c2016-04-13 17:35:05 +01004142 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004143
Kees Cook647416f2013-03-10 14:10:06 -07004144 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004145}
4146
Kees Cook647416f2013-03-10 14:10:06 -07004147static int
4148i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004149{
Chris Wilson598b6b52017-03-25 13:47:35 +00004150 struct drm_i915_private *i915 = data;
4151 struct intel_engine_cs *engine;
4152 unsigned int tmp;
Imre Deakd46c0512014-04-14 20:24:27 +03004153
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004154 /*
4155 * There is no safeguard against this debugfs entry colliding
4156 * with the hangcheck calling same i915_handle_error() in
4157 * parallel, causing an explosion. For now we assume that the
4158 * test harness is responsible enough not to inject gpu hangs
4159 * while it is writing to 'i915_wedged'
4160 */
4161
Chris Wilson598b6b52017-03-25 13:47:35 +00004162 if (i915_reset_backoff(&i915->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004163 return -EAGAIN;
4164
Chris Wilson598b6b52017-03-25 13:47:35 +00004165 for_each_engine_masked(engine, i915, val, tmp) {
4166 engine->hangcheck.seqno = intel_engine_get_seqno(engine);
4167 engine->hangcheck.stalled = true;
4168 }
Imre Deakd46c0512014-04-14 20:24:27 +03004169
Chris Wilson598b6b52017-03-25 13:47:35 +00004170 i915_handle_error(i915, val, "Manually setting wedged to %llu", val);
4171
4172 wait_on_bit(&i915->gpu_error.flags,
Chris Wilsond3df42b2017-03-16 17:13:05 +00004173 I915_RESET_HANDOFF,
4174 TASK_UNINTERRUPTIBLE);
4175
Kees Cook647416f2013-03-10 14:10:06 -07004176 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004177}
4178
Kees Cook647416f2013-03-10 14:10:06 -07004179DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4180 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004181 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004182
Kees Cook647416f2013-03-10 14:10:06 -07004183static int
Chris Wilson64486ae2017-03-07 15:59:08 +00004184fault_irq_set(struct drm_i915_private *i915,
4185 unsigned long *irq,
4186 unsigned long val)
4187{
4188 int err;
4189
4190 err = mutex_lock_interruptible(&i915->drm.struct_mutex);
4191 if (err)
4192 return err;
4193
4194 err = i915_gem_wait_for_idle(i915,
4195 I915_WAIT_LOCKED |
4196 I915_WAIT_INTERRUPTIBLE);
4197 if (err)
4198 goto err_unlock;
4199
Chris Wilson64486ae2017-03-07 15:59:08 +00004200 *irq = val;
4201 mutex_unlock(&i915->drm.struct_mutex);
4202
4203 /* Flush idle worker to disarm irq */
Chris Wilson7c262402017-10-06 11:40:38 +01004204 drain_delayed_work(&i915->gt.idle_work);
Chris Wilson64486ae2017-03-07 15:59:08 +00004205
4206 return 0;
4207
4208err_unlock:
4209 mutex_unlock(&i915->drm.struct_mutex);
4210 return err;
4211}
4212
4213static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004214i915_ring_missed_irq_get(void *data, u64 *val)
4215{
David Weinehall36cdd012016-08-22 13:59:31 +03004216 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004217
4218 *val = dev_priv->gpu_error.missed_irq_rings;
4219 return 0;
4220}
4221
4222static int
4223i915_ring_missed_irq_set(void *data, u64 val)
4224{
Chris Wilson64486ae2017-03-07 15:59:08 +00004225 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004226
Chris Wilson64486ae2017-03-07 15:59:08 +00004227 return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004228}
4229
4230DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4231 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4232 "0x%08llx\n");
4233
4234static int
4235i915_ring_test_irq_get(void *data, u64 *val)
4236{
David Weinehall36cdd012016-08-22 13:59:31 +03004237 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004238
4239 *val = dev_priv->gpu_error.test_irq_rings;
4240
4241 return 0;
4242}
4243
4244static int
4245i915_ring_test_irq_set(void *data, u64 val)
4246{
Chris Wilson64486ae2017-03-07 15:59:08 +00004247 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004248
Chris Wilson64486ae2017-03-07 15:59:08 +00004249 val &= INTEL_INFO(i915)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004250 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004251
Chris Wilson64486ae2017-03-07 15:59:08 +00004252 return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004253}
4254
4255DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4256 i915_ring_test_irq_get, i915_ring_test_irq_set,
4257 "0x%08llx\n");
4258
Chris Wilsondd624af2013-01-15 12:39:35 +00004259#define DROP_UNBOUND 0x1
4260#define DROP_BOUND 0x2
4261#define DROP_RETIRE 0x4
4262#define DROP_ACTIVE 0x8
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004263#define DROP_FREED 0x10
Chris Wilson8eadc192017-03-08 14:46:22 +00004264#define DROP_SHRINK_ALL 0x20
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004265#define DROP_ALL (DROP_UNBOUND | \
4266 DROP_BOUND | \
4267 DROP_RETIRE | \
4268 DROP_ACTIVE | \
Chris Wilson8eadc192017-03-08 14:46:22 +00004269 DROP_FREED | \
4270 DROP_SHRINK_ALL)
Kees Cook647416f2013-03-10 14:10:06 -07004271static int
4272i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004273{
Kees Cook647416f2013-03-10 14:10:06 -07004274 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004275
Kees Cook647416f2013-03-10 14:10:06 -07004276 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004277}
4278
Kees Cook647416f2013-03-10 14:10:06 -07004279static int
4280i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004281{
David Weinehall36cdd012016-08-22 13:59:31 +03004282 struct drm_i915_private *dev_priv = data;
4283 struct drm_device *dev = &dev_priv->drm;
Chris Wilson00c26cf2017-05-24 17:26:53 +01004284 int ret = 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004285
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004286 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004287
4288 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4289 * on ioctls on -EAGAIN. */
Chris Wilson00c26cf2017-05-24 17:26:53 +01004290 if (val & (DROP_ACTIVE | DROP_RETIRE)) {
4291 ret = mutex_lock_interruptible(&dev->struct_mutex);
Chris Wilsondd624af2013-01-15 12:39:35 +00004292 if (ret)
Chris Wilson00c26cf2017-05-24 17:26:53 +01004293 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004294
Chris Wilson00c26cf2017-05-24 17:26:53 +01004295 if (val & DROP_ACTIVE)
4296 ret = i915_gem_wait_for_idle(dev_priv,
4297 I915_WAIT_INTERRUPTIBLE |
4298 I915_WAIT_LOCKED);
4299
4300 if (val & DROP_RETIRE)
4301 i915_gem_retire_requests(dev_priv);
4302
4303 mutex_unlock(&dev->struct_mutex);
4304 }
Chris Wilsondd624af2013-01-15 12:39:35 +00004305
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004306 fs_reclaim_acquire(GFP_KERNEL);
Chris Wilson21ab4e72014-09-09 11:16:08 +01004307 if (val & DROP_BOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004308 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004309
Chris Wilson21ab4e72014-09-09 11:16:08 +01004310 if (val & DROP_UNBOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004311 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004312
Chris Wilson8eadc192017-03-08 14:46:22 +00004313 if (val & DROP_SHRINK_ALL)
4314 i915_gem_shrink_all(dev_priv);
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004315 fs_reclaim_release(GFP_KERNEL);
Chris Wilson8eadc192017-03-08 14:46:22 +00004316
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004317 if (val & DROP_FREED) {
4318 synchronize_rcu();
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004319 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004320 }
4321
Kees Cook647416f2013-03-10 14:10:06 -07004322 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004323}
4324
Kees Cook647416f2013-03-10 14:10:06 -07004325DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4326 i915_drop_caches_get, i915_drop_caches_set,
4327 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004328
Kees Cook647416f2013-03-10 14:10:06 -07004329static int
4330i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004331{
David Weinehall36cdd012016-08-22 13:59:31 +03004332 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004333
David Weinehall36cdd012016-08-22 13:59:31 +03004334 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004335 return -ENODEV;
4336
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004337 *val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004338 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004339}
4340
Kees Cook647416f2013-03-10 14:10:06 -07004341static int
4342i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004343{
David Weinehall36cdd012016-08-22 13:59:31 +03004344 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004345 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304346 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004347 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004348
David Weinehall36cdd012016-08-22 13:59:31 +03004349 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004350 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004351
Kees Cook647416f2013-03-10 14:10:06 -07004352 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004353
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004354 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004355 if (ret)
4356 return ret;
4357
Jesse Barnes358733e2011-07-27 11:53:01 -07004358 /*
4359 * Turbo will still be enabled, but won't go above the set value.
4360 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304361 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004362
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004363 hw_max = rps->max_freq;
4364 hw_min = rps->min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004365
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004366 if (val < hw_min || val > hw_max || val < rps->min_freq_softlimit) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004367 mutex_unlock(&dev_priv->pcu_lock);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004368 return -EINVAL;
4369 }
4370
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004371 rps->max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004372
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004373 if (intel_set_rps(dev_priv, val))
4374 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004375
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004376 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004377
Kees Cook647416f2013-03-10 14:10:06 -07004378 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004379}
4380
Kees Cook647416f2013-03-10 14:10:06 -07004381DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4382 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004383 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004384
Kees Cook647416f2013-03-10 14:10:06 -07004385static int
4386i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004387{
David Weinehall36cdd012016-08-22 13:59:31 +03004388 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004389
Chris Wilson62e1baa2016-07-13 09:10:36 +01004390 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004391 return -ENODEV;
4392
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004393 *val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004394 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004395}
4396
Kees Cook647416f2013-03-10 14:10:06 -07004397static int
4398i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004399{
David Weinehall36cdd012016-08-22 13:59:31 +03004400 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004401 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304402 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004403 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004404
Chris Wilson62e1baa2016-07-13 09:10:36 +01004405 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004406 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004407
Kees Cook647416f2013-03-10 14:10:06 -07004408 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004409
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004410 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004411 if (ret)
4412 return ret;
4413
Jesse Barnes1523c312012-05-25 12:34:54 -07004414 /*
4415 * Turbo will still be enabled, but won't go below the set value.
4416 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304417 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004418
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004419 hw_max = rps->max_freq;
4420 hw_min = rps->min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004421
David Weinehall36cdd012016-08-22 13:59:31 +03004422 if (val < hw_min ||
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004423 val > hw_max || val > rps->max_freq_softlimit) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004424 mutex_unlock(&dev_priv->pcu_lock);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004425 return -EINVAL;
4426 }
4427
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004428 rps->min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004429
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004430 if (intel_set_rps(dev_priv, val))
4431 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004432
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004433 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004434
Kees Cook647416f2013-03-10 14:10:06 -07004435 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004436}
4437
Kees Cook647416f2013-03-10 14:10:06 -07004438DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4439 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004440 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004441
Kees Cook647416f2013-03-10 14:10:06 -07004442static int
4443i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004444{
David Weinehall36cdd012016-08-22 13:59:31 +03004445 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004446 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004447
David Weinehall36cdd012016-08-22 13:59:31 +03004448 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004449 return -ENODEV;
4450
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004451 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004452
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004453 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004454
4455 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004456
Kees Cook647416f2013-03-10 14:10:06 -07004457 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004458
Kees Cook647416f2013-03-10 14:10:06 -07004459 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004460}
4461
Kees Cook647416f2013-03-10 14:10:06 -07004462static int
4463i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004464{
David Weinehall36cdd012016-08-22 13:59:31 +03004465 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004466 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004467
David Weinehall36cdd012016-08-22 13:59:31 +03004468 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004469 return -ENODEV;
4470
Kees Cook647416f2013-03-10 14:10:06 -07004471 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004472 return -EINVAL;
4473
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004474 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004475 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004476
4477 /* Update the cache sharing policy here as well */
4478 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4479 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4480 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4481 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4482
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004483 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004484 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004485}
4486
Kees Cook647416f2013-03-10 14:10:06 -07004487DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4488 i915_cache_sharing_get, i915_cache_sharing_set,
4489 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004490
David Weinehall36cdd012016-08-22 13:59:31 +03004491static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004492 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004493{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03004494 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07004495 int ss;
4496 u32 sig1[ss_max], sig2[ss_max];
4497
4498 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4499 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4500 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4501 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4502
4503 for (ss = 0; ss < ss_max; ss++) {
4504 unsigned int eu_cnt;
4505
4506 if (sig1[ss] & CHV_SS_PG_ENABLE)
4507 /* skip disabled subslice */
4508 continue;
4509
Imre Deakf08a0c92016-08-31 19:13:04 +03004510 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03004511 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07004512 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4513 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4514 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4515 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03004516 sseu->eu_total += eu_cnt;
4517 sseu->eu_per_subslice = max_t(unsigned int,
4518 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004519 }
Jeff McGee5d395252015-04-03 18:13:17 -07004520}
4521
David Weinehall36cdd012016-08-22 13:59:31 +03004522static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004523 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004524{
Jeff McGee1c046bc2015-04-03 18:13:18 -07004525 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004526 int s, ss;
4527 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4528
Jeff McGee1c046bc2015-04-03 18:13:18 -07004529 /* BXT has a single slice and at most 3 subslices. */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004530 if (IS_GEN9_LP(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004531 s_max = 1;
4532 ss_max = 3;
4533 }
4534
4535 for (s = 0; s < s_max; s++) {
4536 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4537 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4538 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4539 }
4540
Jeff McGee5d395252015-04-03 18:13:17 -07004541 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4542 GEN9_PGCTL_SSA_EU19_ACK |
4543 GEN9_PGCTL_SSA_EU210_ACK |
4544 GEN9_PGCTL_SSA_EU311_ACK;
4545 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4546 GEN9_PGCTL_SSB_EU19_ACK |
4547 GEN9_PGCTL_SSB_EU210_ACK |
4548 GEN9_PGCTL_SSB_EU311_ACK;
4549
4550 for (s = 0; s < s_max; s++) {
4551 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4552 /* skip disabled slice */
4553 continue;
4554
Imre Deakf08a0c92016-08-31 19:13:04 +03004555 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004556
Rodrigo Vivi7ea1adf2017-08-09 13:07:02 -07004557 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03004558 sseu->subslice_mask =
4559 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004560
Jeff McGee5d395252015-04-03 18:13:17 -07004561 for (ss = 0; ss < ss_max; ss++) {
4562 unsigned int eu_cnt;
4563
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004564 if (IS_GEN9_LP(dev_priv)) {
Imre Deak57ec1712016-08-31 19:13:05 +03004565 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4566 /* skip disabled subslice */
4567 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004568
Imre Deak57ec1712016-08-31 19:13:05 +03004569 sseu->subslice_mask |= BIT(ss);
4570 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004571
Jeff McGee5d395252015-04-03 18:13:17 -07004572 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4573 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03004574 sseu->eu_total += eu_cnt;
4575 sseu->eu_per_subslice = max_t(unsigned int,
4576 sseu->eu_per_subslice,
4577 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004578 }
4579 }
4580}
4581
David Weinehall36cdd012016-08-22 13:59:31 +03004582static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004583 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004584{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004585 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03004586 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004587
Imre Deakf08a0c92016-08-31 19:13:04 +03004588 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004589
Imre Deakf08a0c92016-08-31 19:13:04 +03004590 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03004591 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03004592 sseu->eu_per_subslice =
4593 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03004594 sseu->eu_total = sseu->eu_per_subslice *
4595 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004596
4597 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03004598 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03004599 u8 subslice_7eu =
4600 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004601
Imre Deak915490d2016-08-31 19:13:01 +03004602 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004603 }
4604 }
4605}
4606
Imre Deak615d8902016-08-31 19:13:03 +03004607static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
4608 const struct sseu_dev_info *sseu)
4609{
4610 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4611 const char *type = is_available_info ? "Available" : "Enabled";
4612
Imre Deakc67ba532016-08-31 19:13:06 +03004613 seq_printf(m, " %s Slice Mask: %04x\n", type,
4614 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004615 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03004616 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004617 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004618 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03004619 seq_printf(m, " %s Subslice Mask: %04x\n", type,
4620 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004621 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004622 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004623 seq_printf(m, " %s EU Total: %u\n", type,
4624 sseu->eu_total);
4625 seq_printf(m, " %s EU Per Subslice: %u\n", type,
4626 sseu->eu_per_subslice);
4627
4628 if (!is_available_info)
4629 return;
4630
4631 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
4632 if (HAS_POOLED_EU(dev_priv))
4633 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
4634
4635 seq_printf(m, " Has Slice Power Gating: %s\n",
4636 yesno(sseu->has_slice_pg));
4637 seq_printf(m, " Has Subslice Power Gating: %s\n",
4638 yesno(sseu->has_subslice_pg));
4639 seq_printf(m, " Has EU Power Gating: %s\n",
4640 yesno(sseu->has_eu_pg));
4641}
4642
Jeff McGee38732182015-02-13 10:27:54 -06004643static int i915_sseu_status(struct seq_file *m, void *unused)
4644{
David Weinehall36cdd012016-08-22 13:59:31 +03004645 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03004646 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06004647
David Weinehall36cdd012016-08-22 13:59:31 +03004648 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06004649 return -ENODEV;
4650
4651 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03004652 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06004653
Jeff McGee7f992ab2015-02-13 10:27:55 -06004654 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03004655 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03004656
4657 intel_runtime_pm_get(dev_priv);
4658
David Weinehall36cdd012016-08-22 13:59:31 +03004659 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004660 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004661 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004662 broadwell_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004663 } else if (INTEL_GEN(dev_priv) >= 9) {
Imre Deak915490d2016-08-31 19:13:01 +03004664 gen9_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004665 }
David Weinehall238010e2016-08-01 17:33:27 +03004666
4667 intel_runtime_pm_put(dev_priv);
4668
Imre Deak615d8902016-08-31 19:13:03 +03004669 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004670
Jeff McGee38732182015-02-13 10:27:54 -06004671 return 0;
4672}
4673
Ben Widawsky6d794d42011-04-25 11:25:56 -07004674static int i915_forcewake_open(struct inode *inode, struct file *file)
4675{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004676 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004677
Chris Wilsond7a133d2017-09-07 14:44:41 +01004678 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004679 return 0;
4680
Chris Wilsond7a133d2017-09-07 14:44:41 +01004681 intel_runtime_pm_get(i915);
4682 intel_uncore_forcewake_user_get(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004683
4684 return 0;
4685}
4686
Ben Widawskyc43b5632012-04-16 14:07:40 -07004687static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004688{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004689 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004690
Chris Wilsond7a133d2017-09-07 14:44:41 +01004691 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004692 return 0;
4693
Chris Wilsond7a133d2017-09-07 14:44:41 +01004694 intel_uncore_forcewake_user_put(i915);
4695 intel_runtime_pm_put(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004696
4697 return 0;
4698}
4699
4700static const struct file_operations i915_forcewake_fops = {
4701 .owner = THIS_MODULE,
4702 .open = i915_forcewake_open,
4703 .release = i915_forcewake_release,
4704};
4705
Lyude317eaa92017-02-03 21:18:25 -05004706static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
4707{
4708 struct drm_i915_private *dev_priv = m->private;
4709 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4710
4711 seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
4712 seq_printf(m, "Detected: %s\n",
4713 yesno(delayed_work_pending(&hotplug->reenable_work)));
4714
4715 return 0;
4716}
4717
4718static ssize_t i915_hpd_storm_ctl_write(struct file *file,
4719 const char __user *ubuf, size_t len,
4720 loff_t *offp)
4721{
4722 struct seq_file *m = file->private_data;
4723 struct drm_i915_private *dev_priv = m->private;
4724 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4725 unsigned int new_threshold;
4726 int i;
4727 char *newline;
4728 char tmp[16];
4729
4730 if (len >= sizeof(tmp))
4731 return -EINVAL;
4732
4733 if (copy_from_user(tmp, ubuf, len))
4734 return -EFAULT;
4735
4736 tmp[len] = '\0';
4737
4738 /* Strip newline, if any */
4739 newline = strchr(tmp, '\n');
4740 if (newline)
4741 *newline = '\0';
4742
4743 if (strcmp(tmp, "reset") == 0)
4744 new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4745 else if (kstrtouint(tmp, 10, &new_threshold) != 0)
4746 return -EINVAL;
4747
4748 if (new_threshold > 0)
4749 DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
4750 new_threshold);
4751 else
4752 DRM_DEBUG_KMS("Disabling HPD storm detection\n");
4753
4754 spin_lock_irq(&dev_priv->irq_lock);
4755 hotplug->hpd_storm_threshold = new_threshold;
4756 /* Reset the HPD storm stats so we don't accidentally trigger a storm */
4757 for_each_hpd_pin(i)
4758 hotplug->stats[i].count = 0;
4759 spin_unlock_irq(&dev_priv->irq_lock);
4760
4761 /* Re-enable hpd immediately if we were in an irq storm */
4762 flush_delayed_work(&dev_priv->hotplug.reenable_work);
4763
4764 return len;
4765}
4766
4767static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
4768{
4769 return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
4770}
4771
4772static const struct file_operations i915_hpd_storm_ctl_fops = {
4773 .owner = THIS_MODULE,
4774 .open = i915_hpd_storm_ctl_open,
4775 .read = seq_read,
4776 .llseek = seq_lseek,
4777 .release = single_release,
4778 .write = i915_hpd_storm_ctl_write
4779};
4780
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004781static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004782 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004783 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004784 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004785 {"i915_gem_stolen", i915_gem_stolen_list_info },
Ben Gamari20172632009-02-17 20:08:50 -05004786 {"i915_gem_request", i915_gem_request_info, 0},
4787 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00004788 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004789 {"i915_gem_interrupt", i915_interrupt_info, 0},
Brad Volkin493018d2014-12-11 12:13:08 -08004790 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01004791 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01004792 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01004793 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07004794 {"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
Oscar Mateoa8b93702017-05-10 15:04:51 +00004795 {"i915_guc_stage_pool", i915_guc_stage_pool, 0},
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08004796 {"i915_huc_load_status", i915_huc_load_status_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304797 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02004798 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Michel Thierry061d06a2017-06-20 10:57:49 +01004799 {"i915_reset_info", i915_reset_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004800 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004801 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004802 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02004803 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004804 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004805 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004806 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004807 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02004808 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004809 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004810 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01004811 {"i915_dump_lrc", i915_dump_lrc, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02004812 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004813 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004814 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004815 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004816 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004817 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004818 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01004819 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004820 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02004821 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004822 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01004823 {"i915_engine_info", i915_engine_info, 0},
Chris Wilsonc5418a82017-10-13 21:26:19 +01004824 {"i915_shrinker_info", i915_shrinker_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07004825 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004826 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004827 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004828 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004829 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06004830 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05304831 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01004832 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004833};
Ben Gamari27c202a2009-07-01 22:26:52 -04004834#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004835
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004836static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004837 const char *name;
4838 const struct file_operations *fops;
4839} i915_debugfs_files[] = {
4840 {"i915_wedged", &i915_wedged_fops},
4841 {"i915_max_freq", &i915_max_freq_fops},
4842 {"i915_min_freq", &i915_min_freq_fops},
4843 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004844 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4845 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004846 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004847#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02004848 {"i915_error_state", &i915_error_state_fops},
Chris Wilson5a4c6f12017-02-14 16:46:11 +00004849 {"i915_gpu_info", &i915_gpu_info_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004850#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02004851 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004852 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004853 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4854 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4855 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Ville Syrjälä4127dc42017-06-06 15:44:12 +03004856 {"i915_fbc_false_color", &i915_fbc_false_color_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07004857 {"i915_dp_test_data", &i915_displayport_test_data_fops},
4858 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05304859 {"i915_dp_test_active", &i915_displayport_test_active_fops},
Lyude317eaa92017-02-03 21:18:25 -05004860 {"i915_guc_log_control", &i915_guc_log_control_fops},
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05304861 {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4862 {"i915_ipc_status", &i915_ipc_status_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02004863};
4864
Chris Wilson1dac8912016-06-24 14:00:17 +01004865int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004866{
Chris Wilson91c8a322016-07-05 10:40:23 +01004867 struct drm_minor *minor = dev_priv->drm.primary;
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004868 struct dentry *ent;
Daniel Vetter34b96742013-07-04 20:49:44 +02004869 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004870
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004871 ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
4872 minor->debugfs_root, to_i915(minor->dev),
4873 &i915_forcewake_fops);
4874 if (!ent)
4875 return -ENOMEM;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004876
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004877 ret = intel_pipe_crc_create(minor);
4878 if (ret)
4879 return ret;
Damien Lespiau07144422013-10-15 18:55:40 +01004880
Daniel Vetter34b96742013-07-04 20:49:44 +02004881 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004882 ent = debugfs_create_file(i915_debugfs_files[i].name,
4883 S_IRUGO | S_IWUSR,
4884 minor->debugfs_root,
4885 to_i915(minor->dev),
Daniel Vetter34b96742013-07-04 20:49:44 +02004886 i915_debugfs_files[i].fops);
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004887 if (!ent)
4888 return -ENOMEM;
Daniel Vetter34b96742013-07-04 20:49:44 +02004889 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004890
Ben Gamari27c202a2009-07-01 22:26:52 -04004891 return drm_debugfs_create_files(i915_debugfs_list,
4892 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004893 minor->debugfs_root, minor);
4894}
4895
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004896struct dpcd_block {
4897 /* DPCD dump start address. */
4898 unsigned int offset;
4899 /* DPCD dump end address, inclusive. If unset, .size will be used. */
4900 unsigned int end;
4901 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
4902 size_t size;
4903 /* Only valid for eDP. */
4904 bool edp;
4905};
4906
4907static const struct dpcd_block i915_dpcd_debug[] = {
4908 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
4909 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
4910 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
4911 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
4912 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
4913 { .offset = DP_SET_POWER },
4914 { .offset = DP_EDP_DPCD_REV },
4915 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
4916 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
4917 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
4918};
4919
4920static int i915_dpcd_show(struct seq_file *m, void *data)
4921{
4922 struct drm_connector *connector = m->private;
4923 struct intel_dp *intel_dp =
4924 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4925 uint8_t buf[16];
4926 ssize_t err;
4927 int i;
4928
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03004929 if (connector->status != connector_status_connected)
4930 return -ENODEV;
4931
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004932 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
4933 const struct dpcd_block *b = &i915_dpcd_debug[i];
4934 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
4935
4936 if (b->edp &&
4937 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
4938 continue;
4939
4940 /* low tech for now */
4941 if (WARN_ON(size > sizeof(buf)))
4942 continue;
4943
4944 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4945 if (err <= 0) {
4946 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
4947 size, b->offset, err);
4948 continue;
4949 }
4950
4951 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08004952 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004953
4954 return 0;
4955}
4956
4957static int i915_dpcd_open(struct inode *inode, struct file *file)
4958{
4959 return single_open(file, i915_dpcd_show, inode->i_private);
4960}
4961
4962static const struct file_operations i915_dpcd_fops = {
4963 .owner = THIS_MODULE,
4964 .open = i915_dpcd_open,
4965 .read = seq_read,
4966 .llseek = seq_lseek,
4967 .release = single_release,
4968};
4969
David Weinehallecbd6782016-08-23 12:23:56 +03004970static int i915_panel_show(struct seq_file *m, void *data)
4971{
4972 struct drm_connector *connector = m->private;
4973 struct intel_dp *intel_dp =
4974 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4975
4976 if (connector->status != connector_status_connected)
4977 return -ENODEV;
4978
4979 seq_printf(m, "Panel power up delay: %d\n",
4980 intel_dp->panel_power_up_delay);
4981 seq_printf(m, "Panel power down delay: %d\n",
4982 intel_dp->panel_power_down_delay);
4983 seq_printf(m, "Backlight on delay: %d\n",
4984 intel_dp->backlight_on_delay);
4985 seq_printf(m, "Backlight off delay: %d\n",
4986 intel_dp->backlight_off_delay);
4987
4988 return 0;
4989}
4990
4991static int i915_panel_open(struct inode *inode, struct file *file)
4992{
4993 return single_open(file, i915_panel_show, inode->i_private);
4994}
4995
4996static const struct file_operations i915_panel_fops = {
4997 .owner = THIS_MODULE,
4998 .open = i915_panel_open,
4999 .read = seq_read,
5000 .llseek = seq_lseek,
5001 .release = single_release,
5002};
5003
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005004/**
5005 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5006 * @connector: pointer to a registered drm_connector
5007 *
5008 * Cleanup will be done by drm_connector_unregister() through a call to
5009 * drm_debugfs_connector_remove().
5010 *
5011 * Returns 0 on success, negative error codes on error.
5012 */
5013int i915_debugfs_connector_add(struct drm_connector *connector)
5014{
5015 struct dentry *root = connector->debugfs_entry;
5016
5017 /* The connector must have been registered beforehands. */
5018 if (!root)
5019 return -ENODEV;
5020
5021 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5022 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03005023 debugfs_create_file("i915_dpcd", S_IRUGO, root,
5024 connector, &i915_dpcd_fops);
5025
5026 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5027 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
5028 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005029
5030 return 0;
5031}