blob: 1da1f52d12cc55c62d733df44b8106ac687f7118 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000032#include "i915_gem_clflush.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Matthew Auld465c4032017-10-06 23:18:14 +010038#include "i915_gemfs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000039#include <linux/dma-fence-array.h>
Chris Wilsonfe3288b2017-02-12 17:20:01 +000040#include <linux/kthread.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010041#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070042#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090043#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000044#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070045#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080046#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020047#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070048
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010049static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson61050802012-04-17 15:31:31 +010050
Chris Wilson2c225692013-08-09 12:26:45 +010051static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
52{
Chris Wilsone27ab732017-06-15 13:38:49 +010053 if (obj->cache_dirty)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053054 return false;
55
Chris Wilsonb8f55be2017-08-11 12:11:16 +010056 if (!(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE))
Chris Wilson2c225692013-08-09 12:26:45 +010057 return true;
58
59 return obj->pin_display;
60}
61
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053062static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010063insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053064 struct drm_mm_node *node, u32 size)
65{
66 memset(node, 0, sizeof(*node));
Chris Wilson4e64e552017-02-02 21:04:38 +000067 return drm_mm_insert_node_in_range(&ggtt->base.mm, node,
68 size, 0, I915_COLOR_UNEVICTABLE,
69 0, ggtt->mappable_end,
70 DRM_MM_INSERT_LOW);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053071}
72
73static void
74remove_mappable_node(struct drm_mm_node *node)
75{
76 drm_mm_remove_node(node);
77}
78
Chris Wilson73aa8082010-09-30 11:46:12 +010079/* some bookkeeping */
80static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010081 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010082{
Daniel Vetterc20e8352013-07-24 22:40:23 +020083 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010084 dev_priv->mm.object_count++;
85 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020086 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010087}
88
89static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010090 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010091{
Daniel Vetterc20e8352013-07-24 22:40:23 +020092 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010093 dev_priv->mm.object_count--;
94 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096}
97
Chris Wilson21dd3732011-01-26 15:55:56 +000098static int
Daniel Vetter33196de2012-11-14 17:14:05 +010099i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100100{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100101 int ret;
102
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100103 might_sleep();
104
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200105 /*
106 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
107 * userspace. If it takes that long something really bad is going on and
108 * we should simply try to bail out and fail as gracefully as possible.
109 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100110 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilson8c185ec2017-03-16 17:13:02 +0000111 !i915_reset_backoff(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100112 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200113 if (ret == 0) {
114 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
115 return -EIO;
116 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100117 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100118 } else {
119 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200120 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100121}
122
Chris Wilson54cf91d2010-11-25 18:00:26 +0000123int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100124{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100125 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100126 int ret;
127
Daniel Vetter33196de2012-11-14 17:14:05 +0100128 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129 if (ret)
130 return ret;
131
132 ret = mutex_lock_interruptible(&dev->struct_mutex);
133 if (ret)
134 return ret;
135
Chris Wilson76c1dec2010-09-25 11:22:51 +0100136 return 0;
137}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138
Eric Anholt673a3942008-07-30 12:06:12 -0700139int
Eric Anholt5a125c32008-10-22 21:40:13 -0700140i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000141 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700142{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300143 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200144 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300145 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100146 struct i915_vma *vma;
Weinan Liff8f7972017-05-31 10:35:52 +0800147 u64 pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700148
Weinan Liff8f7972017-05-31 10:35:52 +0800149 pinned = ggtt->base.reserved;
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000151 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100152 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100153 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000154 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100155 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100156 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100157 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700158
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300159 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400160 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000161
Eric Anholt5a125c32008-10-22 21:40:13 -0700162 return 0;
163}
164
Chris Wilson03ac84f2016-10-28 13:58:36 +0100165static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800166i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100167{
Al Viro93c76a32015-12-04 23:45:44 -0500168 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000169 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170 struct sg_table *st;
171 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000172 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800173 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100174
Chris Wilson6a2c4232014-11-04 04:51:40 -0800175 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100176 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100177
Chris Wilsondbb43512016-12-07 13:34:11 +0000178 /* Always aligning to the object size, allows a single allocation
179 * to handle all possible callers, and given typical object sizes,
180 * the alignment of the buddy allocation will naturally match.
181 */
182 phys = drm_pci_alloc(obj->base.dev,
Ville Syrjälä750fae22017-09-07 17:32:03 +0300183 roundup_pow_of_two(obj->base.size),
Chris Wilsondbb43512016-12-07 13:34:11 +0000184 roundup_pow_of_two(obj->base.size));
185 if (!phys)
186 return ERR_PTR(-ENOMEM);
187
188 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800189 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
190 struct page *page;
191 char *src;
192
193 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000194 if (IS_ERR(page)) {
195 st = ERR_CAST(page);
196 goto err_phys;
197 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800198
199 src = kmap_atomic(page);
200 memcpy(vaddr, src, PAGE_SIZE);
201 drm_clflush_virt_range(vaddr, PAGE_SIZE);
202 kunmap_atomic(src);
203
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300204 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800205 vaddr += PAGE_SIZE;
206 }
207
Chris Wilsonc0336662016-05-06 15:40:21 +0100208 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800209
210 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000211 if (!st) {
212 st = ERR_PTR(-ENOMEM);
213 goto err_phys;
214 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800215
216 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
217 kfree(st);
Chris Wilsondbb43512016-12-07 13:34:11 +0000218 st = ERR_PTR(-ENOMEM);
219 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800220 }
221
222 sg = st->sgl;
223 sg->offset = 0;
224 sg->length = obj->base.size;
225
Chris Wilsondbb43512016-12-07 13:34:11 +0000226 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800227 sg_dma_len(sg) = obj->base.size;
228
Chris Wilsondbb43512016-12-07 13:34:11 +0000229 obj->phys_handle = phys;
230 return st;
231
232err_phys:
233 drm_pci_free(obj->base.dev, phys);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100234 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800235}
236
Chris Wilsone27ab732017-06-15 13:38:49 +0100237static void __start_cpu_write(struct drm_i915_gem_object *obj)
238{
239 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
240 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
241 if (cpu_write_needs_clflush(obj))
242 obj->cache_dirty = true;
243}
244
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000246__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000247 struct sg_table *pages,
248 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100250 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800251
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100252 if (obj->mm.madv == I915_MADV_DONTNEED)
253 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800254
Chris Wilsone5facdf2016-12-23 14:57:57 +0000255 if (needs_clflush &&
256 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100257 !(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000258 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100259
Chris Wilsone27ab732017-06-15 13:38:49 +0100260 __start_cpu_write(obj);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100261}
262
263static void
264i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
265 struct sg_table *pages)
266{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000267 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100268
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100269 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500270 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800271 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100272 int i;
273
274 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800275 struct page *page;
276 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100277
Chris Wilson6a2c4232014-11-04 04:51:40 -0800278 page = shmem_read_mapping_page(mapping, i);
279 if (IS_ERR(page))
280 continue;
281
282 dst = kmap_atomic(page);
283 drm_clflush_virt_range(vaddr, PAGE_SIZE);
284 memcpy(dst, vaddr, PAGE_SIZE);
285 kunmap_atomic(dst);
286
287 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100288 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100289 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300290 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100291 vaddr += PAGE_SIZE;
292 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100293 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100294 }
295
Chris Wilson03ac84f2016-10-28 13:58:36 +0100296 sg_free_table(pages);
297 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000298
299 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800300}
301
302static void
303i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
304{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100305 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306}
307
308static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
309 .get_pages = i915_gem_object_get_pages_phys,
310 .put_pages = i915_gem_object_put_pages_phys,
311 .release = i915_gem_object_release_phys,
312};
313
Chris Wilson581ab1f2017-02-15 16:39:00 +0000314static const struct drm_i915_gem_object_ops i915_gem_object_ops;
315
Chris Wilson35a96112016-08-14 18:44:40 +0100316int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100317{
318 struct i915_vma *vma;
319 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100320 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100321
Chris Wilson02bef8f2016-08-14 18:44:41 +0100322 lockdep_assert_held(&obj->base.dev->struct_mutex);
323
324 /* Closed vma are removed from the obj->vma_list - but they may
325 * still have an active binding on the object. To remove those we
326 * must wait for all rendering to complete to the object (as unbinding
327 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100328 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100329 ret = i915_gem_object_wait(obj,
330 I915_WAIT_INTERRUPTIBLE |
331 I915_WAIT_LOCKED |
332 I915_WAIT_ALL,
333 MAX_SCHEDULE_TIMEOUT,
334 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100335 if (ret)
336 return ret;
337
338 i915_gem_retire_requests(to_i915(obj->base.dev));
339
Chris Wilsonaa653a62016-08-04 07:52:27 +0100340 while ((vma = list_first_entry_or_null(&obj->vma_list,
341 struct i915_vma,
342 obj_link))) {
343 list_move_tail(&vma->obj_link, &still_in_list);
344 ret = i915_vma_unbind(vma);
345 if (ret)
346 break;
347 }
348 list_splice(&still_in_list, &obj->vma_list);
349
350 return ret;
351}
352
Chris Wilsone95433c2016-10-28 13:58:27 +0100353static long
354i915_gem_object_wait_fence(struct dma_fence *fence,
355 unsigned int flags,
356 long timeout,
357 struct intel_rps_client *rps)
358{
359 struct drm_i915_gem_request *rq;
360
361 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
362
363 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
364 return timeout;
365
366 if (!dma_fence_is_i915(fence))
367 return dma_fence_wait_timeout(fence,
368 flags & I915_WAIT_INTERRUPTIBLE,
369 timeout);
370
371 rq = to_request(fence);
372 if (i915_gem_request_completed(rq))
373 goto out;
374
375 /* This client is about to stall waiting for the GPU. In many cases
376 * this is undesirable and limits the throughput of the system, as
377 * many clients cannot continue processing user input/output whilst
378 * blocked. RPS autotuning may take tens of milliseconds to respond
379 * to the GPU load and thus incurs additional latency for the client.
380 * We can circumvent that by promoting the GPU frequency to maximum
381 * before we wait. This makes the GPU throttle up much more quickly
382 * (good for benchmarks and user experience, e.g. window animations),
383 * but at a cost of spending more power processing the workload
384 * (bad for battery). Not all clients even want their results
385 * immediately and for them we should just let the GPU select its own
386 * frequency to maximise efficiency. To prevent a single client from
387 * forcing the clocks too high for the whole system, we only allow
388 * each client to waitboost once in a busy period.
389 */
390 if (rps) {
391 if (INTEL_GEN(rq->i915) >= 6)
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100392 gen6_rps_boost(rq, rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100393 else
394 rps = NULL;
395 }
396
397 timeout = i915_wait_request(rq, flags, timeout);
398
399out:
400 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
401 i915_gem_request_retire_upto(rq);
402
Chris Wilsone95433c2016-10-28 13:58:27 +0100403 return timeout;
404}
405
406static long
407i915_gem_object_wait_reservation(struct reservation_object *resv,
408 unsigned int flags,
409 long timeout,
410 struct intel_rps_client *rps)
411{
Chris Wilsone54ca972017-02-17 15:13:04 +0000412 unsigned int seq = __read_seqcount_begin(&resv->seq);
Chris Wilsone95433c2016-10-28 13:58:27 +0100413 struct dma_fence *excl;
Chris Wilsone54ca972017-02-17 15:13:04 +0000414 bool prune_fences = false;
Chris Wilsone95433c2016-10-28 13:58:27 +0100415
416 if (flags & I915_WAIT_ALL) {
417 struct dma_fence **shared;
418 unsigned int count, i;
419 int ret;
420
421 ret = reservation_object_get_fences_rcu(resv,
422 &excl, &count, &shared);
423 if (ret)
424 return ret;
425
426 for (i = 0; i < count; i++) {
427 timeout = i915_gem_object_wait_fence(shared[i],
428 flags, timeout,
429 rps);
Chris Wilsond892e932017-02-12 21:53:43 +0000430 if (timeout < 0)
Chris Wilsone95433c2016-10-28 13:58:27 +0100431 break;
432
433 dma_fence_put(shared[i]);
434 }
435
436 for (; i < count; i++)
437 dma_fence_put(shared[i]);
438 kfree(shared);
Chris Wilsone54ca972017-02-17 15:13:04 +0000439
440 prune_fences = count && timeout >= 0;
Chris Wilsone95433c2016-10-28 13:58:27 +0100441 } else {
442 excl = reservation_object_get_excl_rcu(resv);
443 }
444
Chris Wilsone54ca972017-02-17 15:13:04 +0000445 if (excl && timeout >= 0) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100446 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
Chris Wilsone54ca972017-02-17 15:13:04 +0000447 prune_fences = timeout >= 0;
448 }
Chris Wilsone95433c2016-10-28 13:58:27 +0100449
450 dma_fence_put(excl);
451
Chris Wilson03d1cac2017-03-08 13:26:28 +0000452 /* Oportunistically prune the fences iff we know they have *all* been
453 * signaled and that the reservation object has not been changed (i.e.
454 * no new fences have been added).
455 */
Chris Wilsone54ca972017-02-17 15:13:04 +0000456 if (prune_fences && !__read_seqcount_retry(&resv->seq, seq)) {
Chris Wilson03d1cac2017-03-08 13:26:28 +0000457 if (reservation_object_trylock(resv)) {
458 if (!__read_seqcount_retry(&resv->seq, seq))
459 reservation_object_add_excl_fence(resv, NULL);
460 reservation_object_unlock(resv);
461 }
Chris Wilsone54ca972017-02-17 15:13:04 +0000462 }
463
Chris Wilsone95433c2016-10-28 13:58:27 +0100464 return timeout;
465}
466
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000467static void __fence_set_priority(struct dma_fence *fence, int prio)
468{
469 struct drm_i915_gem_request *rq;
470 struct intel_engine_cs *engine;
471
472 if (!dma_fence_is_i915(fence))
473 return;
474
475 rq = to_request(fence);
476 engine = rq->engine;
477 if (!engine->schedule)
478 return;
479
480 engine->schedule(rq, prio);
481}
482
483static void fence_set_priority(struct dma_fence *fence, int prio)
484{
485 /* Recurse once into a fence-array */
486 if (dma_fence_is_array(fence)) {
487 struct dma_fence_array *array = to_dma_fence_array(fence);
488 int i;
489
490 for (i = 0; i < array->num_fences; i++)
491 __fence_set_priority(array->fences[i], prio);
492 } else {
493 __fence_set_priority(fence, prio);
494 }
495}
496
497int
498i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
499 unsigned int flags,
500 int prio)
501{
502 struct dma_fence *excl;
503
504 if (flags & I915_WAIT_ALL) {
505 struct dma_fence **shared;
506 unsigned int count, i;
507 int ret;
508
509 ret = reservation_object_get_fences_rcu(obj->resv,
510 &excl, &count, &shared);
511 if (ret)
512 return ret;
513
514 for (i = 0; i < count; i++) {
515 fence_set_priority(shared[i], prio);
516 dma_fence_put(shared[i]);
517 }
518
519 kfree(shared);
520 } else {
521 excl = reservation_object_get_excl_rcu(obj->resv);
522 }
523
524 if (excl) {
525 fence_set_priority(excl, prio);
526 dma_fence_put(excl);
527 }
528 return 0;
529}
530
Chris Wilson00e60f22016-08-04 16:32:40 +0100531/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100532 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100533 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100534 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
535 * @timeout: how long to wait
536 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100537 */
538int
Chris Wilsone95433c2016-10-28 13:58:27 +0100539i915_gem_object_wait(struct drm_i915_gem_object *obj,
540 unsigned int flags,
541 long timeout,
542 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100543{
Chris Wilsone95433c2016-10-28 13:58:27 +0100544 might_sleep();
545#if IS_ENABLED(CONFIG_LOCKDEP)
546 GEM_BUG_ON(debug_locks &&
547 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
548 !!(flags & I915_WAIT_LOCKED));
549#endif
550 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100551
Chris Wilsond07f0e52016-10-28 13:58:44 +0100552 timeout = i915_gem_object_wait_reservation(obj->resv,
553 flags, timeout,
554 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100555 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100556}
557
558static struct intel_rps_client *to_rps_client(struct drm_file *file)
559{
560 struct drm_i915_file_private *fpriv = file->driver_priv;
561
562 return &fpriv->rps;
563}
564
Chris Wilson00731152014-05-21 12:42:56 +0100565static int
566i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
567 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100568 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100569{
Chris Wilson00731152014-05-21 12:42:56 +0100570 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300571 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800572
573 /* We manually control the domain here and pretend that it
574 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
575 */
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700576 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000577 if (copy_from_user(vaddr, user_data, args->size))
578 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100579
Chris Wilson6a2c4232014-11-04 04:51:40 -0800580 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson10466d22017-01-06 15:22:38 +0000581 i915_gem_chipset_flush(to_i915(obj->base.dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200582
Chris Wilsond59b21e2017-02-22 11:40:49 +0000583 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000584 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100585}
586
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000587void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000588{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100589 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000590}
591
592void i915_gem_object_free(struct drm_i915_gem_object *obj)
593{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100594 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100595 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000596}
597
Dave Airlieff72145b2011-02-07 12:16:14 +1000598static int
599i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000600 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000601 uint64_t size,
602 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700603{
Chris Wilson05394f32010-11-08 19:18:58 +0000604 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300605 int ret;
606 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700607
Dave Airlieff72145b2011-02-07 12:16:14 +1000608 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200609 if (size == 0)
610 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700611
612 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000613 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100614 if (IS_ERR(obj))
615 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700616
Chris Wilson05394f32010-11-08 19:18:58 +0000617 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100618 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100619 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200620 if (ret)
621 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100622
Dave Airlieff72145b2011-02-07 12:16:14 +1000623 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700624 return 0;
625}
626
Dave Airlieff72145b2011-02-07 12:16:14 +1000627int
628i915_gem_dumb_create(struct drm_file *file,
629 struct drm_device *dev,
630 struct drm_mode_create_dumb *args)
631{
632 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300633 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000634 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000635 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000636 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000637}
638
Chris Wilsone27ab732017-06-15 13:38:49 +0100639static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
640{
641 return !(obj->cache_level == I915_CACHE_NONE ||
642 obj->cache_level == I915_CACHE_WT);
643}
644
Dave Airlieff72145b2011-02-07 12:16:14 +1000645/**
646 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100647 * @dev: drm device pointer
648 * @data: ioctl data blob
649 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000650 */
651int
652i915_gem_create_ioctl(struct drm_device *dev, void *data,
653 struct drm_file *file)
654{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000655 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000656 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200657
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000658 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100659
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000660 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000661 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000662}
663
Chris Wilsonef749212017-04-12 12:01:10 +0100664static inline enum fb_op_origin
665fb_write_origin(struct drm_i915_gem_object *obj, unsigned int domain)
666{
667 return (domain == I915_GEM_DOMAIN_GTT ?
668 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
669}
670
671static void
672flush_write_domain(struct drm_i915_gem_object *obj, unsigned int flush_domains)
673{
674 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
675
676 if (!(obj->base.write_domain & flush_domains))
677 return;
678
679 /* No actual flushing is required for the GTT write domain. Writes
680 * to it "immediately" go to main memory as far as we know, so there's
681 * no chipset flush. It also doesn't land in render cache.
682 *
683 * However, we do have to enforce the order so that all writes through
684 * the GTT land before any writes to the device, such as updates to
685 * the GATT itself.
686 *
687 * We also have to wait a bit for the writes to land from the GTT.
688 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
689 * timing. This issue has only been observed when switching quickly
690 * between GTT writes and CPU reads from inside the kernel on recent hw,
691 * and it appears to only affect discrete GTT blocks (i.e. on LLC
692 * system agents we cannot reproduce this behaviour).
693 */
694 wmb();
695
696 switch (obj->base.write_domain) {
697 case I915_GEM_DOMAIN_GTT:
Chris Wilsonc5ba5b22017-09-07 19:45:20 +0100698 if (!HAS_LLC(dev_priv)) {
Chris Wilsonb69a7842017-08-29 20:25:46 +0100699 intel_runtime_pm_get(dev_priv);
700 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonc5ba5b22017-09-07 19:45:20 +0100701 POSTING_READ_FW(RING_HEAD(dev_priv->engine[RCS]->mmio_base));
Chris Wilsonb69a7842017-08-29 20:25:46 +0100702 spin_unlock_irq(&dev_priv->uncore.lock);
703 intel_runtime_pm_put(dev_priv);
Chris Wilsonef749212017-04-12 12:01:10 +0100704 }
705
706 intel_fb_obj_flush(obj,
707 fb_write_origin(obj, I915_GEM_DOMAIN_GTT));
708 break;
709
710 case I915_GEM_DOMAIN_CPU:
711 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
712 break;
Chris Wilsone27ab732017-06-15 13:38:49 +0100713
714 case I915_GEM_DOMAIN_RENDER:
715 if (gpu_write_needs_clflush(obj))
716 obj->cache_dirty = true;
717 break;
Chris Wilsonef749212017-04-12 12:01:10 +0100718 }
719
720 obj->base.write_domain = 0;
721}
722
Daniel Vetter8c599672011-12-14 13:57:31 +0100723static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100724__copy_to_user_swizzled(char __user *cpu_vaddr,
725 const char *gpu_vaddr, int gpu_offset,
726 int length)
727{
728 int ret, cpu_offset = 0;
729
730 while (length > 0) {
731 int cacheline_end = ALIGN(gpu_offset + 1, 64);
732 int this_length = min(cacheline_end - gpu_offset, length);
733 int swizzled_gpu_offset = gpu_offset ^ 64;
734
735 ret = __copy_to_user(cpu_vaddr + cpu_offset,
736 gpu_vaddr + swizzled_gpu_offset,
737 this_length);
738 if (ret)
739 return ret + length;
740
741 cpu_offset += this_length;
742 gpu_offset += this_length;
743 length -= this_length;
744 }
745
746 return 0;
747}
748
749static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700750__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
751 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100752 int length)
753{
754 int ret, cpu_offset = 0;
755
756 while (length > 0) {
757 int cacheline_end = ALIGN(gpu_offset + 1, 64);
758 int this_length = min(cacheline_end - gpu_offset, length);
759 int swizzled_gpu_offset = gpu_offset ^ 64;
760
761 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
762 cpu_vaddr + cpu_offset,
763 this_length);
764 if (ret)
765 return ret + length;
766
767 cpu_offset += this_length;
768 gpu_offset += this_length;
769 length -= this_length;
770 }
771
772 return 0;
773}
774
Brad Volkin4c914c02014-02-18 10:15:45 -0800775/*
776 * Pins the specified object's pages and synchronizes the object with
777 * GPU accesses. Sets needs_clflush to non-zero if the caller should
778 * flush the object from the CPU cache.
779 */
780int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100781 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800782{
783 int ret;
784
Chris Wilsone95433c2016-10-28 13:58:27 +0100785 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800786
Chris Wilsone95433c2016-10-28 13:58:27 +0100787 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100788 if (!i915_gem_object_has_struct_page(obj))
789 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800790
Chris Wilsone95433c2016-10-28 13:58:27 +0100791 ret = i915_gem_object_wait(obj,
792 I915_WAIT_INTERRUPTIBLE |
793 I915_WAIT_LOCKED,
794 MAX_SCHEDULE_TIMEOUT,
795 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100796 if (ret)
797 return ret;
798
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100799 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100800 if (ret)
801 return ret;
802
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100803 if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ ||
804 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000805 ret = i915_gem_object_set_to_cpu_domain(obj, false);
806 if (ret)
807 goto err_unpin;
808 else
809 goto out;
810 }
811
Chris Wilsonef749212017-04-12 12:01:10 +0100812 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100813
Chris Wilson43394c72016-08-18 17:16:47 +0100814 /* If we're not in the cpu read domain, set ourself into the gtt
815 * read domain and manually flush cachelines (if required). This
816 * optimizes for the case when the gpu will dirty the data
817 * anyway again before the next pread happens.
818 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100819 if (!obj->cache_dirty &&
820 !(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000821 *needs_clflush = CLFLUSH_BEFORE;
Brad Volkin4c914c02014-02-18 10:15:45 -0800822
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000823out:
Chris Wilson97649512016-08-18 17:16:50 +0100824 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100825 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100826
827err_unpin:
828 i915_gem_object_unpin_pages(obj);
829 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100830}
831
832int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
833 unsigned int *needs_clflush)
834{
835 int ret;
836
Chris Wilsone95433c2016-10-28 13:58:27 +0100837 lockdep_assert_held(&obj->base.dev->struct_mutex);
838
Chris Wilson43394c72016-08-18 17:16:47 +0100839 *needs_clflush = 0;
840 if (!i915_gem_object_has_struct_page(obj))
841 return -ENODEV;
842
Chris Wilsone95433c2016-10-28 13:58:27 +0100843 ret = i915_gem_object_wait(obj,
844 I915_WAIT_INTERRUPTIBLE |
845 I915_WAIT_LOCKED |
846 I915_WAIT_ALL,
847 MAX_SCHEDULE_TIMEOUT,
848 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100849 if (ret)
850 return ret;
851
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100852 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100853 if (ret)
854 return ret;
855
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100856 if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE ||
857 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000858 ret = i915_gem_object_set_to_cpu_domain(obj, true);
859 if (ret)
860 goto err_unpin;
861 else
862 goto out;
863 }
864
Chris Wilsonef749212017-04-12 12:01:10 +0100865 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100866
Chris Wilson43394c72016-08-18 17:16:47 +0100867 /* If we're not in the cpu write domain, set ourself into the
868 * gtt write domain and manually flush cachelines (as required).
869 * This optimizes for the case when the gpu will use the data
870 * right away and we therefore have to clflush anyway.
871 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100872 if (!obj->cache_dirty) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000873 *needs_clflush |= CLFLUSH_AFTER;
Chris Wilson43394c72016-08-18 17:16:47 +0100874
Chris Wilsone27ab732017-06-15 13:38:49 +0100875 /*
876 * Same trick applies to invalidate partially written
877 * cachelines read before writing.
878 */
879 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
880 *needs_clflush |= CLFLUSH_BEFORE;
881 }
Chris Wilson43394c72016-08-18 17:16:47 +0100882
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000883out:
Chris Wilson43394c72016-08-18 17:16:47 +0100884 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100885 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100886 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100887 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100888
889err_unpin:
890 i915_gem_object_unpin_pages(obj);
891 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800892}
893
Daniel Vetter23c18c72012-03-25 19:47:42 +0200894static void
895shmem_clflush_swizzled_range(char *addr, unsigned long length,
896 bool swizzled)
897{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200898 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200899 unsigned long start = (unsigned long) addr;
900 unsigned long end = (unsigned long) addr + length;
901
902 /* For swizzling simply ensure that we always flush both
903 * channels. Lame, but simple and it works. Swizzled
904 * pwrite/pread is far from a hotpath - current userspace
905 * doesn't use it at all. */
906 start = round_down(start, 128);
907 end = round_up(end, 128);
908
909 drm_clflush_virt_range((void *)start, end - start);
910 } else {
911 drm_clflush_virt_range(addr, length);
912 }
913
914}
915
Daniel Vetterd174bd62012-03-25 19:47:40 +0200916/* Only difference to the fast-path function is that this can handle bit17
917 * and uses non-atomic copy and kmap functions. */
918static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100919shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200920 char __user *user_data,
921 bool page_do_bit17_swizzling, bool needs_clflush)
922{
923 char *vaddr;
924 int ret;
925
926 vaddr = kmap(page);
927 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100928 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200929 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200930
931 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100932 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200933 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100934 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200935 kunmap(page);
936
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100937 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200938}
939
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100940static int
941shmem_pread(struct page *page, int offset, int length, char __user *user_data,
942 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530943{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100944 int ret;
945
946 ret = -ENODEV;
947 if (!page_do_bit17_swizzling) {
948 char *vaddr = kmap_atomic(page);
949
950 if (needs_clflush)
951 drm_clflush_virt_range(vaddr + offset, length);
952 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
953 kunmap_atomic(vaddr);
954 }
955 if (ret == 0)
956 return 0;
957
958 return shmem_pread_slow(page, offset, length, user_data,
959 page_do_bit17_swizzling, needs_clflush);
960}
961
962static int
963i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
964 struct drm_i915_gem_pread *args)
965{
966 char __user *user_data;
967 u64 remain;
968 unsigned int obj_do_bit17_swizzling;
969 unsigned int needs_clflush;
970 unsigned int idx, offset;
971 int ret;
972
973 obj_do_bit17_swizzling = 0;
974 if (i915_gem_object_needs_bit17_swizzle(obj))
975 obj_do_bit17_swizzling = BIT(17);
976
977 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
978 if (ret)
979 return ret;
980
981 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
982 mutex_unlock(&obj->base.dev->struct_mutex);
983 if (ret)
984 return ret;
985
986 remain = args->size;
987 user_data = u64_to_user_ptr(args->data_ptr);
988 offset = offset_in_page(args->offset);
989 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
990 struct page *page = i915_gem_object_get_page(obj, idx);
991 int length;
992
993 length = remain;
994 if (offset + length > PAGE_SIZE)
995 length = PAGE_SIZE - offset;
996
997 ret = shmem_pread(page, offset, length, user_data,
998 page_to_phys(page) & obj_do_bit17_swizzling,
999 needs_clflush);
1000 if (ret)
1001 break;
1002
1003 remain -= length;
1004 user_data += length;
1005 offset = 0;
1006 }
1007
1008 i915_gem_obj_finish_shmem_access(obj);
1009 return ret;
1010}
1011
1012static inline bool
1013gtt_user_read(struct io_mapping *mapping,
1014 loff_t base, int offset,
1015 char __user *user_data, int length)
1016{
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001017 void __iomem *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001018 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301019
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301020 /* We can use the cpu mem copy function because this is X86. */
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001021 vaddr = io_mapping_map_atomic_wc(mapping, base);
1022 unwritten = __copy_to_user_inatomic(user_data,
1023 (void __force *)vaddr + offset,
1024 length);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001025 io_mapping_unmap_atomic(vaddr);
1026 if (unwritten) {
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001027 vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE);
1028 unwritten = copy_to_user(user_data,
1029 (void __force *)vaddr + offset,
1030 length);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001031 io_mapping_unmap(vaddr);
1032 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301033 return unwritten;
1034}
1035
1036static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001037i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1038 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301039{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001040 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1041 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301042 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001043 struct i915_vma *vma;
1044 void __user *user_data;
1045 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301046 int ret;
1047
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001048 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1049 if (ret)
1050 return ret;
1051
1052 intel_runtime_pm_get(i915);
1053 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1054 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001055 if (!IS_ERR(vma)) {
1056 node.start = i915_ggtt_offset(vma);
1057 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001058 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001059 if (ret) {
1060 i915_vma_unpin(vma);
1061 vma = ERR_PTR(ret);
1062 }
1063 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001064 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001065 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301066 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001067 goto out_unlock;
1068 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301069 }
1070
1071 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1072 if (ret)
1073 goto out_unpin;
1074
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001075 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301076
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001077 user_data = u64_to_user_ptr(args->data_ptr);
1078 remain = args->size;
1079 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301080
1081 while (remain > 0) {
1082 /* Operation in this page
1083 *
1084 * page_base = page offset within aperture
1085 * page_offset = offset within page
1086 * page_length = bytes to copy for this page
1087 */
1088 u32 page_base = node.start;
1089 unsigned page_offset = offset_in_page(offset);
1090 unsigned page_length = PAGE_SIZE - page_offset;
1091 page_length = remain < page_length ? remain : page_length;
1092 if (node.allocated) {
1093 wmb();
1094 ggtt->base.insert_page(&ggtt->base,
1095 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001096 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301097 wmb();
1098 } else {
1099 page_base += offset & PAGE_MASK;
1100 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001101
1102 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1103 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301104 ret = -EFAULT;
1105 break;
1106 }
1107
1108 remain -= page_length;
1109 user_data += page_length;
1110 offset += page_length;
1111 }
1112
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001113 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301114out_unpin:
1115 if (node.allocated) {
1116 wmb();
1117 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001118 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301119 remove_mappable_node(&node);
1120 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001121 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301122 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001123out_unlock:
1124 intel_runtime_pm_put(i915);
1125 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001126
Eric Anholteb014592009-03-10 11:44:52 -07001127 return ret;
1128}
1129
Eric Anholt673a3942008-07-30 12:06:12 -07001130/**
1131 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001132 * @dev: drm device pointer
1133 * @data: ioctl data blob
1134 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001135 *
1136 * On error, the contents of *data are undefined.
1137 */
1138int
1139i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001140 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001141{
1142 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001143 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001144 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001145
Chris Wilson51311d02010-11-17 09:10:42 +00001146 if (args->size == 0)
1147 return 0;
1148
1149 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001150 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001151 args->size))
1152 return -EFAULT;
1153
Chris Wilson03ac0642016-07-20 13:31:51 +01001154 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001155 if (!obj)
1156 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001157
Chris Wilson7dcd2492010-09-26 20:21:44 +01001158 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001159 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001160 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001161 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001162 }
1163
Chris Wilsondb53a302011-02-03 11:57:46 +00001164 trace_i915_gem_object_pread(obj, args->offset, args->size);
1165
Chris Wilsone95433c2016-10-28 13:58:27 +01001166 ret = i915_gem_object_wait(obj,
1167 I915_WAIT_INTERRUPTIBLE,
1168 MAX_SCHEDULE_TIMEOUT,
1169 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001170 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001171 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001172
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001173 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001174 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001175 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001176
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001177 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001178 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001179 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301180
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001181 i915_gem_object_unpin_pages(obj);
1182out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001183 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001184 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001185}
1186
Keith Packard0839ccb2008-10-30 19:38:48 -07001187/* This is the fast write path which cannot handle
1188 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001189 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001190
Chris Wilsonfe115622016-10-28 13:58:40 +01001191static inline bool
1192ggtt_write(struct io_mapping *mapping,
1193 loff_t base, int offset,
1194 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001195{
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001196 void __iomem *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001197 unsigned long unwritten;
1198
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001199 /* We can use the cpu mem copy function because this is X86. */
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001200 vaddr = io_mapping_map_atomic_wc(mapping, base);
1201 unwritten = __copy_from_user_inatomic_nocache((void __force *)vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001202 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001203 io_mapping_unmap_atomic(vaddr);
1204 if (unwritten) {
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001205 vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE);
1206 unwritten = copy_from_user((void __force *)vaddr + offset,
1207 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001208 io_mapping_unmap(vaddr);
1209 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001210
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001211 return unwritten;
1212}
1213
Eric Anholt3de09aa2009-03-09 09:42:23 -07001214/**
1215 * This is the fast pwrite path, where we copy the data directly from the
1216 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001217 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001218 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001219 */
Eric Anholt673a3942008-07-30 12:06:12 -07001220static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001221i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1222 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001223{
Chris Wilsonfe115622016-10-28 13:58:40 +01001224 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301225 struct i915_ggtt *ggtt = &i915->ggtt;
1226 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001227 struct i915_vma *vma;
1228 u64 remain, offset;
1229 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301230 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301231
Chris Wilsonfe115622016-10-28 13:58:40 +01001232 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1233 if (ret)
1234 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001235
Chris Wilson9c870d02016-10-24 13:42:15 +01001236 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001237 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001238 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001239 if (!IS_ERR(vma)) {
1240 node.start = i915_ggtt_offset(vma);
1241 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001242 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001243 if (ret) {
1244 i915_vma_unpin(vma);
1245 vma = ERR_PTR(ret);
1246 }
1247 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001248 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001249 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301250 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001251 goto out_unlock;
1252 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301253 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001254
1255 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1256 if (ret)
1257 goto out_unpin;
1258
Chris Wilsonfe115622016-10-28 13:58:40 +01001259 mutex_unlock(&i915->drm.struct_mutex);
1260
Chris Wilsonb19482d2016-08-18 17:16:43 +01001261 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001262
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301263 user_data = u64_to_user_ptr(args->data_ptr);
1264 offset = args->offset;
1265 remain = args->size;
1266 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001267 /* Operation in this page
1268 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001269 * page_base = page offset within aperture
1270 * page_offset = offset within page
1271 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001272 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301273 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001274 unsigned int page_offset = offset_in_page(offset);
1275 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301276 page_length = remain < page_length ? remain : page_length;
1277 if (node.allocated) {
1278 wmb(); /* flush the write before we modify the GGTT */
1279 ggtt->base.insert_page(&ggtt->base,
1280 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1281 node.start, I915_CACHE_NONE, 0);
1282 wmb(); /* flush modifications to the GGTT (insert_page) */
1283 } else {
1284 page_base += offset & PAGE_MASK;
1285 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001286 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001287 * source page isn't available. Return the error and we'll
1288 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301289 * If the object is non-shmem backed, we retry again with the
1290 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001291 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001292 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1293 user_data, page_length)) {
1294 ret = -EFAULT;
1295 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001296 }
Eric Anholt673a3942008-07-30 12:06:12 -07001297
Keith Packard0839ccb2008-10-30 19:38:48 -07001298 remain -= page_length;
1299 user_data += page_length;
1300 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001301 }
Chris Wilsond59b21e2017-02-22 11:40:49 +00001302 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001303
1304 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001305out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301306 if (node.allocated) {
1307 wmb();
1308 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001309 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301310 remove_mappable_node(&node);
1311 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001312 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301313 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001314out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001315 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001316 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001317 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001318}
1319
Eric Anholt673a3942008-07-30 12:06:12 -07001320static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001321shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001322 char __user *user_data,
1323 bool page_do_bit17_swizzling,
1324 bool needs_clflush_before,
1325 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001326{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001327 char *vaddr;
1328 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001329
Daniel Vetterd174bd62012-03-25 19:47:40 +02001330 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001331 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001332 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001333 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001334 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001335 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1336 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001337 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001338 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001339 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001340 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001341 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001342 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001343
Chris Wilson755d2212012-09-04 21:02:55 +01001344 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001345}
1346
Chris Wilsonfe115622016-10-28 13:58:40 +01001347/* Per-page copy function for the shmem pwrite fastpath.
1348 * Flushes invalid cachelines before writing to the target if
1349 * needs_clflush_before is set and flushes out any written cachelines after
1350 * writing if needs_clflush is set.
1351 */
Eric Anholt40123c12009-03-09 13:42:30 -07001352static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001353shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1354 bool page_do_bit17_swizzling,
1355 bool needs_clflush_before,
1356 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001357{
Chris Wilsonfe115622016-10-28 13:58:40 +01001358 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001359
Chris Wilsonfe115622016-10-28 13:58:40 +01001360 ret = -ENODEV;
1361 if (!page_do_bit17_swizzling) {
1362 char *vaddr = kmap_atomic(page);
1363
1364 if (needs_clflush_before)
1365 drm_clflush_virt_range(vaddr + offset, len);
1366 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1367 if (needs_clflush_after)
1368 drm_clflush_virt_range(vaddr + offset, len);
1369
1370 kunmap_atomic(vaddr);
1371 }
1372 if (ret == 0)
1373 return ret;
1374
1375 return shmem_pwrite_slow(page, offset, len, user_data,
1376 page_do_bit17_swizzling,
1377 needs_clflush_before,
1378 needs_clflush_after);
1379}
1380
1381static int
1382i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1383 const struct drm_i915_gem_pwrite *args)
1384{
1385 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1386 void __user *user_data;
1387 u64 remain;
1388 unsigned int obj_do_bit17_swizzling;
1389 unsigned int partial_cacheline_write;
1390 unsigned int needs_clflush;
1391 unsigned int offset, idx;
1392 int ret;
1393
1394 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001395 if (ret)
1396 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001397
Chris Wilsonfe115622016-10-28 13:58:40 +01001398 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1399 mutex_unlock(&i915->drm.struct_mutex);
1400 if (ret)
1401 return ret;
1402
1403 obj_do_bit17_swizzling = 0;
1404 if (i915_gem_object_needs_bit17_swizzle(obj))
1405 obj_do_bit17_swizzling = BIT(17);
1406
1407 /* If we don't overwrite a cacheline completely we need to be
1408 * careful to have up-to-date data by first clflushing. Don't
1409 * overcomplicate things and flush the entire patch.
1410 */
1411 partial_cacheline_write = 0;
1412 if (needs_clflush & CLFLUSH_BEFORE)
1413 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1414
Chris Wilson43394c72016-08-18 17:16:47 +01001415 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001416 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001417 offset = offset_in_page(args->offset);
1418 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1419 struct page *page = i915_gem_object_get_page(obj, idx);
1420 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001421
Chris Wilsonfe115622016-10-28 13:58:40 +01001422 length = remain;
1423 if (offset + length > PAGE_SIZE)
1424 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001425
Chris Wilsonfe115622016-10-28 13:58:40 +01001426 ret = shmem_pwrite(page, offset, length, user_data,
1427 page_to_phys(page) & obj_do_bit17_swizzling,
1428 (offset | length) & partial_cacheline_write,
1429 needs_clflush & CLFLUSH_AFTER);
1430 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001431 break;
1432
Chris Wilsonfe115622016-10-28 13:58:40 +01001433 remain -= length;
1434 user_data += length;
1435 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001436 }
1437
Chris Wilsond59b21e2017-02-22 11:40:49 +00001438 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001439 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001440 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001441}
1442
1443/**
1444 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001445 * @dev: drm device
1446 * @data: ioctl data blob
1447 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001448 *
1449 * On error, the contents of the buffer that were to be modified are undefined.
1450 */
1451int
1452i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001453 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001454{
1455 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001456 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001457 int ret;
1458
1459 if (args->size == 0)
1460 return 0;
1461
1462 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001463 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001464 args->size))
1465 return -EFAULT;
1466
Chris Wilson03ac0642016-07-20 13:31:51 +01001467 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001468 if (!obj)
1469 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001470
Chris Wilson7dcd2492010-09-26 20:21:44 +01001471 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001472 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001473 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001474 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001475 }
1476
Chris Wilsondb53a302011-02-03 11:57:46 +00001477 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1478
Chris Wilson7c55e2c2017-03-07 12:03:38 +00001479 ret = -ENODEV;
1480 if (obj->ops->pwrite)
1481 ret = obj->ops->pwrite(obj, args);
1482 if (ret != -ENODEV)
1483 goto err;
1484
Chris Wilsone95433c2016-10-28 13:58:27 +01001485 ret = i915_gem_object_wait(obj,
1486 I915_WAIT_INTERRUPTIBLE |
1487 I915_WAIT_ALL,
1488 MAX_SCHEDULE_TIMEOUT,
1489 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001490 if (ret)
1491 goto err;
1492
Chris Wilsonfe115622016-10-28 13:58:40 +01001493 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001494 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001495 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001496
Daniel Vetter935aaa62012-03-25 19:47:35 +02001497 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001498 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1499 * it would end up going through the fenced access, and we'll get
1500 * different detiling behavior between reading and writing.
1501 * pread/pwrite currently are reading and writing from the CPU
1502 * perspective, requiring manual detiling by the client.
1503 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001504 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001505 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001506 /* Note that the gtt paths might fail with non-page-backed user
1507 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001508 * textures). Fallback to the shmem path in that case.
1509 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001510 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001511
Chris Wilsond1054ee2016-07-16 18:42:36 +01001512 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001513 if (obj->phys_handle)
1514 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301515 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001516 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001517 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001518
Chris Wilsonfe115622016-10-28 13:58:40 +01001519 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001520err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001521 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001522 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001523}
1524
Chris Wilson40e62d52016-10-28 13:58:41 +01001525static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1526{
1527 struct drm_i915_private *i915;
1528 struct list_head *list;
1529 struct i915_vma *vma;
1530
1531 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1532 if (!i915_vma_is_ggtt(vma))
Chris Wilson28f412e2016-12-23 14:57:55 +00001533 break;
Chris Wilson40e62d52016-10-28 13:58:41 +01001534
1535 if (i915_vma_is_active(vma))
1536 continue;
1537
1538 if (!drm_mm_node_allocated(&vma->node))
1539 continue;
1540
1541 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1542 }
1543
1544 i915 = to_i915(obj->base.dev);
1545 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001546 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001547}
1548
Eric Anholt673a3942008-07-30 12:06:12 -07001549/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001550 * Called when user space prepares to use an object with the CPU, either
1551 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001552 * @dev: drm device
1553 * @data: ioctl data blob
1554 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001555 */
1556int
1557i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001558 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001559{
1560 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001561 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001562 uint32_t read_domains = args->read_domains;
1563 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001564 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001565
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001566 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001567 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001568 return -EINVAL;
1569
1570 /* Having something in the write domain implies it's in the read
1571 * domain, and only that read domain. Enforce that in the request.
1572 */
1573 if (write_domain != 0 && read_domains != write_domain)
1574 return -EINVAL;
1575
Chris Wilson03ac0642016-07-20 13:31:51 +01001576 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001577 if (!obj)
1578 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001579
Chris Wilson3236f572012-08-24 09:35:09 +01001580 /* Try to flush the object off the GPU without holding the lock.
1581 * We will repeat the flush holding the lock in the normal manner
1582 * to catch cases where we are gazumped.
1583 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001584 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001585 I915_WAIT_INTERRUPTIBLE |
1586 (write_domain ? I915_WAIT_ALL : 0),
1587 MAX_SCHEDULE_TIMEOUT,
1588 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001589 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001590 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001591
Chris Wilson40e62d52016-10-28 13:58:41 +01001592 /* Flush and acquire obj->pages so that we are coherent through
1593 * direct access in memory with previous cached writes through
1594 * shmemfs and that our cache domain tracking remains valid.
1595 * For example, if the obj->filp was moved to swap without us
1596 * being notified and releasing the pages, we would mistakenly
1597 * continue to assume that the obj remained out of the CPU cached
1598 * domain.
1599 */
1600 err = i915_gem_object_pin_pages(obj);
1601 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001602 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001603
1604 err = i915_mutex_lock_interruptible(dev);
1605 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001606 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001607
Chris Wilsone22d8e32017-04-12 12:01:11 +01001608 if (read_domains & I915_GEM_DOMAIN_WC)
1609 err = i915_gem_object_set_to_wc_domain(obj, write_domain);
1610 else if (read_domains & I915_GEM_DOMAIN_GTT)
1611 err = i915_gem_object_set_to_gtt_domain(obj, write_domain);
Chris Wilson43566de2015-01-02 16:29:29 +05301612 else
Chris Wilsone22d8e32017-04-12 12:01:11 +01001613 err = i915_gem_object_set_to_cpu_domain(obj, write_domain);
Chris Wilson40e62d52016-10-28 13:58:41 +01001614
1615 /* And bump the LRU for this access */
1616 i915_gem_object_bump_inactive_ggtt(obj);
1617
1618 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001619
Daniel Vetter031b6982015-06-26 19:35:16 +02001620 if (write_domain != 0)
Chris Wilsonef749212017-04-12 12:01:10 +01001621 intel_fb_obj_invalidate(obj,
1622 fb_write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001623
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001624out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001625 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001626out:
1627 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001628 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001629}
1630
1631/**
1632 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001633 * @dev: drm device
1634 * @data: ioctl data blob
1635 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001636 */
1637int
1638i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001639 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001640{
1641 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001642 struct drm_i915_gem_object *obj;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001643
Chris Wilson03ac0642016-07-20 13:31:51 +01001644 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001645 if (!obj)
1646 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001647
Eric Anholt673a3942008-07-30 12:06:12 -07001648 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001649 i915_gem_object_flush_if_display(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001650 i915_gem_object_put(obj);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001651
1652 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001653}
1654
1655/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001656 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1657 * it is mapped to.
1658 * @dev: drm device
1659 * @data: ioctl data blob
1660 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001661 *
1662 * While the mapping holds a reference on the contents of the object, it doesn't
1663 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001664 *
1665 * IMPORTANT:
1666 *
1667 * DRM driver writers who look a this function as an example for how to do GEM
1668 * mmap support, please don't implement mmap support like here. The modern way
1669 * to implement DRM mmap support is with an mmap offset ioctl (like
1670 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1671 * That way debug tooling like valgrind will understand what's going on, hiding
1672 * the mmap call in a driver private ioctl will break that. The i915 driver only
1673 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001674 */
1675int
1676i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001677 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001678{
1679 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001680 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001681 unsigned long addr;
1682
Akash Goel1816f922015-01-02 16:29:30 +05301683 if (args->flags & ~(I915_MMAP_WC))
1684 return -EINVAL;
1685
Borislav Petkov568a58e2016-03-29 17:42:01 +02001686 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301687 return -ENODEV;
1688
Chris Wilson03ac0642016-07-20 13:31:51 +01001689 obj = i915_gem_object_lookup(file, args->handle);
1690 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001691 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001692
Daniel Vetter1286ff72012-05-10 15:25:09 +02001693 /* prime objects have no backing filp to GEM mmap
1694 * pages from.
1695 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001696 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001697 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001698 return -EINVAL;
1699 }
1700
Chris Wilson03ac0642016-07-20 13:31:51 +01001701 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001702 PROT_READ | PROT_WRITE, MAP_SHARED,
1703 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301704 if (args->flags & I915_MMAP_WC) {
1705 struct mm_struct *mm = current->mm;
1706 struct vm_area_struct *vma;
1707
Michal Hocko80a89a52016-05-23 16:26:11 -07001708 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001709 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001710 return -EINTR;
1711 }
Akash Goel1816f922015-01-02 16:29:30 +05301712 vma = find_vma(mm, addr);
1713 if (vma)
1714 vma->vm_page_prot =
1715 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1716 else
1717 addr = -ENOMEM;
1718 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001719
1720 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001721 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301722 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001723 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001724 if (IS_ERR((void *)addr))
1725 return addr;
1726
1727 args->addr_ptr = (uint64_t) addr;
1728
1729 return 0;
1730}
1731
Chris Wilson03af84f2016-08-18 17:17:01 +01001732static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1733{
Chris Wilson6649a0b2017-01-09 16:16:08 +00001734 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
Chris Wilson03af84f2016-08-18 17:17:01 +01001735}
1736
Jesse Barnesde151cf2008-11-12 10:03:55 -08001737/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001738 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1739 *
1740 * A history of the GTT mmap interface:
1741 *
1742 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1743 * aligned and suitable for fencing, and still fit into the available
1744 * mappable space left by the pinned display objects. A classic problem
1745 * we called the page-fault-of-doom where we would ping-pong between
1746 * two objects that could not fit inside the GTT and so the memcpy
1747 * would page one object in at the expense of the other between every
1748 * single byte.
1749 *
1750 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1751 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1752 * object is too large for the available space (or simply too large
1753 * for the mappable aperture!), a view is created instead and faulted
1754 * into userspace. (This view is aligned and sized appropriately for
1755 * fenced access.)
1756 *
Chris Wilsone22d8e32017-04-12 12:01:11 +01001757 * 2 - Recognise WC as a separate cache domain so that we can flush the
1758 * delayed writes via GTT before performing direct access via WC.
1759 *
Chris Wilson4cc69072016-08-25 19:05:19 +01001760 * Restrictions:
1761 *
1762 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1763 * hangs on some architectures, corruption on others. An attempt to service
1764 * a GTT page fault from a snoopable object will generate a SIGBUS.
1765 *
1766 * * the object must be able to fit into RAM (physical memory, though no
1767 * limited to the mappable aperture).
1768 *
1769 *
1770 * Caveats:
1771 *
1772 * * a new GTT page fault will synchronize rendering from the GPU and flush
1773 * all data to system memory. Subsequent access will not be synchronized.
1774 *
1775 * * all mappings are revoked on runtime device suspend.
1776 *
1777 * * there are only 8, 16 or 32 fence registers to share between all users
1778 * (older machines require fence register for display and blitter access
1779 * as well). Contention of the fence registers will cause the previous users
1780 * to be unmapped and any new access will generate new page faults.
1781 *
1782 * * running out of memory while servicing a fault may generate a SIGBUS,
1783 * rather than the expected SIGSEGV.
1784 */
1785int i915_gem_mmap_gtt_version(void)
1786{
Chris Wilsone22d8e32017-04-12 12:01:11 +01001787 return 2;
Chris Wilson4cc69072016-08-25 19:05:19 +01001788}
1789
Chris Wilson2d4281b2017-01-10 09:56:32 +00001790static inline struct i915_ggtt_view
1791compute_partial_view(struct drm_i915_gem_object *obj,
Chris Wilson2d4281b2017-01-10 09:56:32 +00001792 pgoff_t page_offset,
1793 unsigned int chunk)
1794{
1795 struct i915_ggtt_view view;
1796
1797 if (i915_gem_object_is_tiled(obj))
1798 chunk = roundup(chunk, tile_row_pages(obj));
1799
Chris Wilson2d4281b2017-01-10 09:56:32 +00001800 view.type = I915_GGTT_VIEW_PARTIAL;
Chris Wilson8bab11932017-01-14 00:28:25 +00001801 view.partial.offset = rounddown(page_offset, chunk);
1802 view.partial.size =
Chris Wilson2d4281b2017-01-10 09:56:32 +00001803 min_t(unsigned int, chunk,
Chris Wilson8bab11932017-01-14 00:28:25 +00001804 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
Chris Wilson2d4281b2017-01-10 09:56:32 +00001805
1806 /* If the partial covers the entire object, just create a normal VMA. */
1807 if (chunk >= obj->base.size >> PAGE_SHIFT)
1808 view.type = I915_GGTT_VIEW_NORMAL;
1809
1810 return view;
1811}
1812
Chris Wilson4cc69072016-08-25 19:05:19 +01001813/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001814 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001815 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001816 *
1817 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1818 * from userspace. The fault handler takes care of binding the object to
1819 * the GTT (if needed), allocating and programming a fence register (again,
1820 * only if needed based on whether the old reg is still valid or the object
1821 * is tiled) and inserting a new PTE into the faulting process.
1822 *
1823 * Note that the faulting process may involve evicting existing objects
1824 * from the GTT and/or fence registers to make room. So performance may
1825 * suffer if the GTT working set is large or there are few fence registers
1826 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001827 *
1828 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1829 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001830 */
Dave Jiang11bac802017-02-24 14:56:41 -08001831int i915_gem_fault(struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001832{
Chris Wilson03af84f2016-08-18 17:17:01 +01001833#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Dave Jiang11bac802017-02-24 14:56:41 -08001834 struct vm_area_struct *area = vmf->vma;
Chris Wilson058d88c2016-08-15 10:49:06 +01001835 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001836 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001837 struct drm_i915_private *dev_priv = to_i915(dev);
1838 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001839 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001840 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001841 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001842 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001843 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001844
Jesse Barnesde151cf2008-11-12 10:03:55 -08001845 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001846 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001847
Chris Wilsondb53a302011-02-03 11:57:46 +00001848 trace_i915_gem_object_fault(obj, page_offset, true, write);
1849
Chris Wilson6e4930f2014-02-07 18:37:06 -02001850 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001851 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001852 * repeat the flush holding the lock in the normal manner to catch cases
1853 * where we are gazumped.
1854 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001855 ret = i915_gem_object_wait(obj,
1856 I915_WAIT_INTERRUPTIBLE,
1857 MAX_SCHEDULE_TIMEOUT,
1858 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001859 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001860 goto err;
1861
Chris Wilson40e62d52016-10-28 13:58:41 +01001862 ret = i915_gem_object_pin_pages(obj);
1863 if (ret)
1864 goto err;
1865
Chris Wilsonb8f90962016-08-05 10:14:07 +01001866 intel_runtime_pm_get(dev_priv);
1867
1868 ret = i915_mutex_lock_interruptible(dev);
1869 if (ret)
1870 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001871
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001872 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001873 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001874 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001875 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001876 }
1877
Chris Wilson82118872016-08-18 17:17:05 +01001878 /* If the object is smaller than a couple of partial vma, it is
1879 * not worth only creating a single partial vma - we may as well
1880 * clear enough space for the full object.
1881 */
1882 flags = PIN_MAPPABLE;
1883 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1884 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1885
Chris Wilsona61007a2016-08-18 17:17:02 +01001886 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001887 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001888 if (IS_ERR(vma)) {
Chris Wilsona61007a2016-08-18 17:17:02 +01001889 /* Use a partial view if it is bigger than available space */
Chris Wilson2d4281b2017-01-10 09:56:32 +00001890 struct i915_ggtt_view view =
Chris Wilson8201c1f2017-01-10 09:56:33 +00001891 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
Chris Wilsonaa136d92016-08-18 17:17:03 +01001892
Chris Wilson50349242016-08-18 17:17:04 +01001893 /* Userspace is now writing through an untracked VMA, abandon
1894 * all hope that the hardware is able to track future writes.
1895 */
1896 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1897
Chris Wilsona61007a2016-08-18 17:17:02 +01001898 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1899 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001900 if (IS_ERR(vma)) {
1901 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001902 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001903 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001904
Chris Wilsonc9839302012-11-20 10:45:17 +00001905 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1906 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001907 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001908
Chris Wilson49ef5292016-08-18 17:17:00 +01001909 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001910 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001911 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001912
Chris Wilson275f0392016-10-24 13:42:14 +01001913 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001914 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001915 if (list_empty(&obj->userfault_link))
1916 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001917
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001918 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001919 ret = remap_io_mapping(area,
Chris Wilson8bab11932017-01-14 00:28:25 +00001920 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
Chris Wilsonc58305a2016-08-19 16:54:28 +01001921 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1922 min_t(u64, vma->size, area->vm_end - area->vm_start),
1923 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001924
Chris Wilsonb8f90962016-08-05 10:14:07 +01001925err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001926 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001927err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001928 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001929err_rpm:
1930 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001931 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001932err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001933 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001934 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001935 /*
1936 * We eat errors when the gpu is terminally wedged to avoid
1937 * userspace unduly crashing (gl has no provisions for mmaps to
1938 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1939 * and so needs to be reported.
1940 */
1941 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001942 ret = VM_FAULT_SIGBUS;
1943 break;
1944 }
Chris Wilson045e7692010-11-07 09:18:22 +00001945 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001946 /*
1947 * EAGAIN means the gpu is hung and we'll wait for the error
1948 * handler to reset everything when re-faulting in
1949 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001950 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001951 case 0:
1952 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001953 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001954 case -EBUSY:
1955 /*
1956 * EBUSY is ok: this just means that another thread
1957 * already did the job.
1958 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001959 ret = VM_FAULT_NOPAGE;
1960 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001961 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001962 ret = VM_FAULT_OOM;
1963 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001964 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001965 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001966 ret = VM_FAULT_SIGBUS;
1967 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001968 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001969 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001970 ret = VM_FAULT_SIGBUS;
1971 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001972 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001973 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001974}
1975
1976/**
Chris Wilson901782b2009-07-10 08:18:50 +01001977 * i915_gem_release_mmap - remove physical page mappings
1978 * @obj: obj in question
1979 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001980 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001981 * relinquish ownership of the pages back to the system.
1982 *
1983 * It is vital that we remove the page mapping if we have mapped a tiled
1984 * object through the GTT and then lose the fence register due to
1985 * resource pressure. Similarly if the object has been moved out of the
1986 * aperture, than pages mapped into userspace must be revoked. Removing the
1987 * mapping will then trigger a page fault on the next user access, allowing
1988 * fixup by i915_gem_fault().
1989 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001990void
Chris Wilson05394f32010-11-08 19:18:58 +00001991i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001992{
Chris Wilson275f0392016-10-24 13:42:14 +01001993 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001994
Chris Wilson349f2cc2016-04-13 17:35:12 +01001995 /* Serialisation between user GTT access and our code depends upon
1996 * revoking the CPU's PTE whilst the mutex is held. The next user
1997 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001998 *
1999 * Note that RPM complicates somewhat by adding an additional
2000 * requirement that operations to the GGTT be made holding the RPM
2001 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01002002 */
Chris Wilson275f0392016-10-24 13:42:14 +01002003 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01002004 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002005
Chris Wilson3594a3e2016-10-24 13:42:16 +01002006 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01002007 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01002008
Chris Wilson3594a3e2016-10-24 13:42:16 +01002009 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01002010 drm_vma_node_unmap(&obj->base.vma_node,
2011 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002012
2013 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2014 * memory transactions from userspace before we return. The TLB
2015 * flushing implied above by changing the PTE above *should* be
2016 * sufficient, an extra barrier here just provides us with a bit
2017 * of paranoid documentation about our requirement to serialise
2018 * memory writes before touching registers / GSM.
2019 */
2020 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01002021
2022out:
2023 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002024}
2025
Chris Wilson7c108fd2016-10-24 13:42:18 +01002026void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002027{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002028 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002029 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002030
Chris Wilson3594a3e2016-10-24 13:42:16 +01002031 /*
2032 * Only called during RPM suspend. All users of the userfault_list
2033 * must be holding an RPM wakeref to ensure that this can not
2034 * run concurrently with themselves (and use the struct_mutex for
2035 * protection between themselves).
2036 */
2037
2038 list_for_each_entry_safe(obj, on,
2039 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002040 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002041 drm_vma_node_unmap(&obj->base.vma_node,
2042 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002043 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002044
2045 /* The fence will be lost when the device powers down. If any were
2046 * in use by hardware (i.e. they are pinned), we should not be powering
2047 * down! All other fences will be reacquired by the user upon waking.
2048 */
2049 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2050 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2051
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002052 /* Ideally we want to assert that the fence register is not
2053 * live at this point (i.e. that no piece of code will be
2054 * trying to write through fence + GTT, as that both violates
2055 * our tracking of activity and associated locking/barriers,
2056 * but also is illegal given that the hw is powered down).
2057 *
2058 * Previously we used reg->pin_count as a "liveness" indicator.
2059 * That is not sufficient, and we need a more fine-grained
2060 * tool if we want to have a sanity check here.
2061 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002062
2063 if (!reg->vma)
2064 continue;
2065
2066 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2067 reg->dirty = true;
2068 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002069}
2070
Chris Wilsond8cb5082012-08-11 15:41:03 +01002071static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2072{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002073 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002074 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002075
Chris Wilsonf3f61842016-08-05 10:14:14 +01002076 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002077 if (likely(!err))
Chris Wilsonf3f61842016-08-05 10:14:14 +01002078 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002079
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002080 /* Attempt to reap some mmap space from dead objects */
2081 do {
2082 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2083 if (err)
2084 break;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002085
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002086 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002087 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002088 if (!err)
2089 break;
2090
2091 } while (flush_delayed_work(&dev_priv->gt.retire_work));
Daniel Vetterda494d72012-12-20 15:11:16 +01002092
Chris Wilsonf3f61842016-08-05 10:14:14 +01002093 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002094}
2095
2096static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2097{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002098 drm_gem_free_mmap_offset(&obj->base);
2099}
2100
Dave Airlieda6b51d2014-12-24 13:11:17 +10002101int
Dave Airlieff72145b2011-02-07 12:16:14 +10002102i915_gem_mmap_gtt(struct drm_file *file,
2103 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002104 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002105 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002106{
Chris Wilson05394f32010-11-08 19:18:58 +00002107 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002108 int ret;
2109
Chris Wilson03ac0642016-07-20 13:31:51 +01002110 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002111 if (!obj)
2112 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002113
Chris Wilsond8cb5082012-08-11 15:41:03 +01002114 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002115 if (ret == 0)
2116 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002117
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002118 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002119 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002120}
2121
Dave Airlieff72145b2011-02-07 12:16:14 +10002122/**
2123 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2124 * @dev: DRM device
2125 * @data: GTT mapping ioctl data
2126 * @file: GEM object info
2127 *
2128 * Simply returns the fake offset to userspace so it can mmap it.
2129 * The mmap call will end up in drm_gem_mmap(), which will set things
2130 * up so we can get faults in the handler above.
2131 *
2132 * The fault handler will take care of binding the object into the GTT
2133 * (since it may have been evicted to make room for something), allocating
2134 * a fence register, and mapping the appropriate aperture address into
2135 * userspace.
2136 */
2137int
2138i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2139 struct drm_file *file)
2140{
2141 struct drm_i915_gem_mmap_gtt *args = data;
2142
Dave Airlieda6b51d2014-12-24 13:11:17 +10002143 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002144}
2145
Daniel Vetter225067e2012-08-20 10:23:20 +02002146/* Immediately discard the backing storage */
2147static void
2148i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002149{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002150 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002151
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002152 if (obj->base.filp == NULL)
2153 return;
2154
Daniel Vetter225067e2012-08-20 10:23:20 +02002155 /* Our goal here is to return as much of the memory as
2156 * is possible back to the system as we are called from OOM.
2157 * To do this we must instruct the shmfs to drop all of its
2158 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002159 */
Chris Wilson55372522014-03-25 13:23:06 +00002160 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002161 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilson4e5462e2017-03-07 13:20:31 +00002162 obj->mm.pages = ERR_PTR(-EFAULT);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002163}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002164
Chris Wilson55372522014-03-25 13:23:06 +00002165/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002166void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002167{
Chris Wilson55372522014-03-25 13:23:06 +00002168 struct address_space *mapping;
2169
Chris Wilson1233e2d2016-10-28 13:58:37 +01002170 lockdep_assert_held(&obj->mm.lock);
2171 GEM_BUG_ON(obj->mm.pages);
2172
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002173 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002174 case I915_MADV_DONTNEED:
2175 i915_gem_object_truncate(obj);
2176 case __I915_MADV_PURGED:
2177 return;
2178 }
2179
2180 if (obj->base.filp == NULL)
2181 return;
2182
Al Viro93c76a32015-12-04 23:45:44 -05002183 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002184 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002185}
2186
Chris Wilson5cdf5882010-09-27 15:51:07 +01002187static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002188i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2189 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002190{
Dave Gordon85d12252016-05-20 11:54:06 +01002191 struct sgt_iter sgt_iter;
2192 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002193
Chris Wilsone5facdf2016-12-23 14:57:57 +00002194 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002195
Chris Wilson03ac84f2016-10-28 13:58:36 +01002196 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002197
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002198 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002199 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002200
Chris Wilson03ac84f2016-10-28 13:58:36 +01002201 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002202 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002203 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002204
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002205 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002206 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002207
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002208 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002209 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002210 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002211
Chris Wilson03ac84f2016-10-28 13:58:36 +01002212 sg_free_table(pages);
2213 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002214}
2215
Chris Wilson96d77632016-10-28 13:58:33 +01002216static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2217{
2218 struct radix_tree_iter iter;
Ville Syrjäläc23aa712017-09-01 20:12:51 +03002219 void __rcu **slot;
Chris Wilson96d77632016-10-28 13:58:33 +01002220
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002221 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2222 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002223}
2224
Chris Wilson548625e2016-11-01 12:11:34 +00002225void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2226 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002227{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002228 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002229
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002230 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002231 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002232
Chris Wilson15717de2016-08-04 07:52:26 +01002233 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002234 if (!READ_ONCE(obj->mm.pages))
2235 return;
2236
2237 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002238 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002239 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2240 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002241
Chris Wilsona2165e32012-12-03 11:49:00 +00002242 /* ->put_pages might need to allocate memory for the bit17 swizzle
2243 * array, hence protect them from being reaped by removing them from gtt
2244 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002245 pages = fetch_and_zero(&obj->mm.pages);
2246 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002247
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002248 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002249 void *ptr;
2250
Chris Wilson0ce81782017-05-17 13:09:59 +01002251 ptr = page_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002252 if (is_vmalloc_addr(ptr))
2253 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002254 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002255 kunmap(kmap_to_page(ptr));
2256
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002257 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002258 }
2259
Chris Wilson96d77632016-10-28 13:58:33 +01002260 __i915_gem_object_reset_page_iter(obj);
2261
Chris Wilson4e5462e2017-03-07 13:20:31 +00002262 if (!IS_ERR(pages))
2263 obj->ops->put_pages(obj, pages);
2264
Chris Wilson1233e2d2016-10-28 13:58:37 +01002265unlock:
2266 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002267}
2268
Chris Wilson935a2f72017-02-13 17:15:13 +00002269static bool i915_sg_trim(struct sg_table *orig_st)
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002270{
2271 struct sg_table new_st;
2272 struct scatterlist *sg, *new_sg;
2273 unsigned int i;
2274
2275 if (orig_st->nents == orig_st->orig_nents)
Chris Wilson935a2f72017-02-13 17:15:13 +00002276 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002277
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002278 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Chris Wilson935a2f72017-02-13 17:15:13 +00002279 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002280
2281 new_sg = new_st.sgl;
2282 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2283 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2284 /* called before being DMA mapped, no need to copy sg->dma_* */
2285 new_sg = sg_next(new_sg);
2286 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002287 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002288
2289 sg_free_table(orig_st);
2290
2291 *orig_st = new_st;
Chris Wilson935a2f72017-02-13 17:15:13 +00002292 return true;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002293}
2294
Chris Wilson03ac84f2016-10-28 13:58:36 +01002295static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002296i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002297{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002298 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002299 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2300 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002301 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002302 struct sg_table *st;
2303 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002304 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002305 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002306 unsigned long last_pfn = 0; /* suppress gcc warning */
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002307 unsigned int max_segment = i915_sg_segment_size();
Chris Wilson4846bf02017-06-09 12:03:46 +01002308 gfp_t noreclaim;
Imre Deake2273302015-07-09 12:59:05 +03002309 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002310
Chris Wilson6c085a72012-08-20 11:40:46 +02002311 /* Assert that the object is not currently in any GPU domain. As it
2312 * wasn't in the GTT, there shouldn't be any way it could have been in
2313 * a GPU cache
2314 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002315 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2316 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002317
Chris Wilson9da3da62012-06-01 15:20:22 +01002318 st = kmalloc(sizeof(*st), GFP_KERNEL);
2319 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002320 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002321
Chris Wilsond766ef52016-12-19 12:43:45 +00002322rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002323 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002324 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002325 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002326 }
2327
2328 /* Get the list of pages out of our struct file. They'll be pinned
2329 * at this point until we release them.
2330 *
2331 * Fail silently without starting the shrinker
2332 */
Al Viro93c76a32015-12-04 23:45:44 -05002333 mapping = obj->base.filp->f_mapping;
Chris Wilson0f6ab552017-06-09 12:03:48 +01002334 noreclaim = mapping_gfp_constraint(mapping, ~__GFP_RECLAIM);
Chris Wilson4846bf02017-06-09 12:03:46 +01002335 noreclaim |= __GFP_NORETRY | __GFP_NOWARN;
2336
Imre Deak90797e62013-02-18 19:28:03 +02002337 sg = st->sgl;
2338 st->nents = 0;
2339 for (i = 0; i < page_count; i++) {
Chris Wilson4846bf02017-06-09 12:03:46 +01002340 const unsigned int shrink[] = {
2341 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND | I915_SHRINK_PURGEABLE,
2342 0,
2343 }, *s = shrink;
2344 gfp_t gfp = noreclaim;
2345
2346 do {
Chris Wilson6c085a72012-08-20 11:40:46 +02002347 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
Chris Wilson4846bf02017-06-09 12:03:46 +01002348 if (likely(!IS_ERR(page)))
2349 break;
2350
2351 if (!*s) {
2352 ret = PTR_ERR(page);
2353 goto err_sg;
2354 }
2355
Chris Wilson912d5722017-09-06 16:19:30 -07002356 i915_gem_shrink(dev_priv, 2 * page_count, NULL, *s++);
Chris Wilson4846bf02017-06-09 12:03:46 +01002357 cond_resched();
Chris Wilson24f8e002017-03-22 11:05:21 +00002358
Chris Wilson6c085a72012-08-20 11:40:46 +02002359 /* We've tried hard to allocate the memory by reaping
2360 * our own buffer, now let the real VM do its job and
2361 * go down in flames if truly OOM.
Chris Wilson24f8e002017-03-22 11:05:21 +00002362 *
2363 * However, since graphics tend to be disposable,
2364 * defer the oom here by reporting the ENOMEM back
2365 * to userspace.
Chris Wilson6c085a72012-08-20 11:40:46 +02002366 */
Chris Wilson4846bf02017-06-09 12:03:46 +01002367 if (!*s) {
2368 /* reclaim and warn, but no oom */
2369 gfp = mapping_gfp_mask(mapping);
Chris Wilsoneaf41802017-06-09 12:03:47 +01002370
2371 /* Our bo are always dirty and so we require
2372 * kswapd to reclaim our pages (direct reclaim
2373 * does not effectively begin pageout of our
2374 * buffers on its own). However, direct reclaim
2375 * only waits for kswapd when under allocation
2376 * congestion. So as a result __GFP_RECLAIM is
2377 * unreliable and fails to actually reclaim our
2378 * dirty pages -- unless you try over and over
2379 * again with !__GFP_NORETRY. However, we still
2380 * want to fail this allocation rather than
2381 * trigger the out-of-memory killer and for
Michal Hockodbb32952017-07-12 14:36:55 -07002382 * this we want __GFP_RETRY_MAYFAIL.
Chris Wilsoneaf41802017-06-09 12:03:47 +01002383 */
Michal Hockodbb32952017-07-12 14:36:55 -07002384 gfp |= __GFP_RETRY_MAYFAIL;
Imre Deake2273302015-07-09 12:59:05 +03002385 }
Chris Wilson4846bf02017-06-09 12:03:46 +01002386 } while (1);
2387
Chris Wilson871dfbd2016-10-11 09:20:21 +01002388 if (!i ||
2389 sg->length >= max_segment ||
2390 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002391 if (i)
2392 sg = sg_next(sg);
2393 st->nents++;
2394 sg_set_page(sg, page, PAGE_SIZE, 0);
2395 } else {
2396 sg->length += PAGE_SIZE;
2397 }
2398 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002399
2400 /* Check that the i965g/gm workaround works. */
2401 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002402 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002403 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002404 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002405
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002406 /* Trim unused sg entries to avoid wasting memory. */
2407 i915_sg_trim(st);
2408
Chris Wilson03ac84f2016-10-28 13:58:36 +01002409 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002410 if (ret) {
2411 /* DMA remapping failed? One possible cause is that
2412 * it could not reserve enough large entries, asking
2413 * for PAGE_SIZE chunks instead may be helpful.
2414 */
2415 if (max_segment > PAGE_SIZE) {
2416 for_each_sgt_page(page, sgt_iter, st)
2417 put_page(page);
2418 sg_free_table(st);
2419
2420 max_segment = PAGE_SIZE;
2421 goto rebuild_st;
2422 } else {
2423 dev_warn(&dev_priv->drm.pdev->dev,
2424 "Failed to DMA remap %lu pages\n",
2425 page_count);
2426 goto err_pages;
2427 }
2428 }
Imre Deake2273302015-07-09 12:59:05 +03002429
Eric Anholt673a3942008-07-30 12:06:12 -07002430 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002431 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002432
Chris Wilson03ac84f2016-10-28 13:58:36 +01002433 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002434
Chris Wilsonb17993b2016-11-14 11:29:30 +00002435err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002436 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002437err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002438 for_each_sgt_page(page, sgt_iter, st)
2439 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002440 sg_free_table(st);
2441 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002442
2443 /* shmemfs first checks if there is enough memory to allocate the page
2444 * and reports ENOSPC should there be insufficient, along with the usual
2445 * ENOMEM for a genuine allocation failure.
2446 *
2447 * We use ENOSPC in our driver to mean that we have run out of aperture
2448 * space and so want to translate the error from shmemfs back to our
2449 * usual understanding of ENOMEM.
2450 */
Imre Deake2273302015-07-09 12:59:05 +03002451 if (ret == -ENOSPC)
2452 ret = -ENOMEM;
2453
Chris Wilson03ac84f2016-10-28 13:58:36 +01002454 return ERR_PTR(ret);
2455}
2456
2457void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2458 struct sg_table *pages)
2459{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002460 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002461
2462 obj->mm.get_page.sg_pos = pages->sgl;
2463 obj->mm.get_page.sg_idx = 0;
2464
2465 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002466
2467 if (i915_gem_object_is_tiled(obj) &&
2468 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2469 GEM_BUG_ON(obj->mm.quirked);
2470 __i915_gem_object_pin_pages(obj);
2471 obj->mm.quirked = true;
2472 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002473}
2474
2475static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2476{
2477 struct sg_table *pages;
2478
2479 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2480 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2481 return -EFAULT;
2482 }
2483
2484 pages = obj->ops->get_pages(obj);
2485 if (unlikely(IS_ERR(pages)))
2486 return PTR_ERR(pages);
2487
2488 __i915_gem_object_set_pages(obj, pages);
2489 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002490}
2491
Chris Wilson37e680a2012-06-07 15:38:42 +01002492/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002493 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002494 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002495 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002496 * either as a result of memory pressure (reaping pages under the shrinker)
2497 * or as the object is itself released.
2498 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002499int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002500{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002501 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002502
Chris Wilson1233e2d2016-10-28 13:58:37 +01002503 err = mutex_lock_interruptible(&obj->mm.lock);
2504 if (err)
2505 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002506
Chris Wilson4e5462e2017-03-07 13:20:31 +00002507 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson88c880b2017-09-06 14:52:20 +01002508 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2509
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002510 err = ____i915_gem_object_get_pages(obj);
2511 if (err)
2512 goto unlock;
2513
2514 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002515 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002516 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002517
Chris Wilson1233e2d2016-10-28 13:58:37 +01002518unlock:
2519 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002520 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002521}
2522
Dave Gordondd6034c2016-05-20 11:54:04 +01002523/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002524static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2525 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002526{
2527 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002528 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002529 struct sgt_iter sgt_iter;
2530 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002531 struct page *stack_pages[32];
2532 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002533 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002534 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002535 void *addr;
2536
2537 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002538 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002539 return kmap(sg_page(sgt->sgl));
2540
Dave Gordonb338fa42016-05-20 11:54:05 +01002541 if (n_pages > ARRAY_SIZE(stack_pages)) {
2542 /* Too big for stack -- allocate temporary array instead */
Michal Hocko0ee931c2017-09-13 16:28:29 -07002543 pages = kvmalloc_array(n_pages, sizeof(*pages), GFP_KERNEL);
Dave Gordonb338fa42016-05-20 11:54:05 +01002544 if (!pages)
2545 return NULL;
2546 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002547
Dave Gordon85d12252016-05-20 11:54:06 +01002548 for_each_sgt_page(page, sgt_iter, sgt)
2549 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002550
2551 /* Check that we have the expected number of pages */
2552 GEM_BUG_ON(i != n_pages);
2553
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002554 switch (type) {
Chris Wilsona575c672017-08-28 11:46:31 +01002555 default:
2556 MISSING_CASE(type);
2557 /* fallthrough to use PAGE_KERNEL anyway */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002558 case I915_MAP_WB:
2559 pgprot = PAGE_KERNEL;
2560 break;
2561 case I915_MAP_WC:
2562 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2563 break;
2564 }
2565 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002566
Dave Gordonb338fa42016-05-20 11:54:05 +01002567 if (pages != stack_pages)
Michal Hocko20981052017-05-17 14:23:12 +02002568 kvfree(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002569
2570 return addr;
2571}
2572
2573/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002574void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2575 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002576{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002577 enum i915_map_type has_type;
2578 bool pinned;
2579 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002580 int ret;
2581
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002582 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002583
Chris Wilson1233e2d2016-10-28 13:58:37 +01002584 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002585 if (ret)
2586 return ERR_PTR(ret);
2587
Chris Wilsona575c672017-08-28 11:46:31 +01002588 pinned = !(type & I915_MAP_OVERRIDE);
2589 type &= ~I915_MAP_OVERRIDE;
2590
Chris Wilson1233e2d2016-10-28 13:58:37 +01002591 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson4e5462e2017-03-07 13:20:31 +00002592 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson88c880b2017-09-06 14:52:20 +01002593 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2594
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002595 ret = ____i915_gem_object_get_pages(obj);
2596 if (ret)
2597 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002598
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002599 smp_mb__before_atomic();
2600 }
2601 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002602 pinned = false;
2603 }
2604 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002605
Chris Wilson0ce81782017-05-17 13:09:59 +01002606 ptr = page_unpack_bits(obj->mm.mapping, &has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002607 if (ptr && has_type != type) {
2608 if (pinned) {
2609 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002610 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002611 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002612
2613 if (is_vmalloc_addr(ptr))
2614 vunmap(ptr);
2615 else
2616 kunmap(kmap_to_page(ptr));
2617
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002618 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002619 }
2620
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002621 if (!ptr) {
2622 ptr = i915_gem_object_map(obj, type);
2623 if (!ptr) {
2624 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002625 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002626 }
2627
Chris Wilson0ce81782017-05-17 13:09:59 +01002628 obj->mm.mapping = page_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002629 }
2630
Chris Wilson1233e2d2016-10-28 13:58:37 +01002631out_unlock:
2632 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002633 return ptr;
2634
Chris Wilson1233e2d2016-10-28 13:58:37 +01002635err_unpin:
2636 atomic_dec(&obj->mm.pages_pin_count);
2637err_unlock:
2638 ptr = ERR_PTR(ret);
2639 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002640}
2641
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002642static int
2643i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj,
2644 const struct drm_i915_gem_pwrite *arg)
2645{
2646 struct address_space *mapping = obj->base.filp->f_mapping;
2647 char __user *user_data = u64_to_user_ptr(arg->data_ptr);
2648 u64 remain, offset;
2649 unsigned int pg;
2650
2651 /* Before we instantiate/pin the backing store for our use, we
2652 * can prepopulate the shmemfs filp efficiently using a write into
2653 * the pagecache. We avoid the penalty of instantiating all the
2654 * pages, important if the user is just writing to a few and never
2655 * uses the object on the GPU, and using a direct write into shmemfs
2656 * allows it to avoid the cost of retrieving a page (either swapin
2657 * or clearing-before-use) before it is overwritten.
2658 */
2659 if (READ_ONCE(obj->mm.pages))
2660 return -ENODEV;
2661
2662 /* Before the pages are instantiated the object is treated as being
2663 * in the CPU domain. The pages will be clflushed as required before
2664 * use, and we can freely write into the pages directly. If userspace
2665 * races pwrite with any other operation; corruption will ensue -
2666 * that is userspace's prerogative!
2667 */
2668
2669 remain = arg->size;
2670 offset = arg->offset;
2671 pg = offset_in_page(offset);
2672
2673 do {
2674 unsigned int len, unwritten;
2675 struct page *page;
2676 void *data, *vaddr;
2677 int err;
2678
2679 len = PAGE_SIZE - pg;
2680 if (len > remain)
2681 len = remain;
2682
2683 err = pagecache_write_begin(obj->base.filp, mapping,
2684 offset, len, 0,
2685 &page, &data);
2686 if (err < 0)
2687 return err;
2688
2689 vaddr = kmap(page);
2690 unwritten = copy_from_user(vaddr + pg, user_data, len);
2691 kunmap(page);
2692
2693 err = pagecache_write_end(obj->base.filp, mapping,
2694 offset, len, len - unwritten,
2695 page, data);
2696 if (err < 0)
2697 return err;
2698
2699 if (unwritten)
2700 return -EFAULT;
2701
2702 remain -= len;
2703 user_data += len;
2704 offset += len;
2705 pg = 0;
2706 } while (remain);
2707
2708 return 0;
2709}
2710
Chris Wilson77b25a92017-07-21 13:32:30 +01002711static bool ban_context(const struct i915_gem_context *ctx,
2712 unsigned int score)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002713{
Chris Wilson60958682016-12-31 11:20:11 +00002714 return (i915_gem_context_is_bannable(ctx) &&
Chris Wilson77b25a92017-07-21 13:32:30 +01002715 score >= CONTEXT_SCORE_BAN_THRESHOLD);
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002716}
2717
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002718static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002719{
Chris Wilson77b25a92017-07-21 13:32:30 +01002720 unsigned int score;
2721 bool banned;
Mika Kuoppalab083a082016-11-18 15:10:47 +02002722
Chris Wilson77b25a92017-07-21 13:32:30 +01002723 atomic_inc(&ctx->guilty_count);
2724
2725 score = atomic_add_return(CONTEXT_SCORE_GUILTY, &ctx->ban_score);
2726 banned = ban_context(ctx, score);
Mika Kuoppalab083a082016-11-18 15:10:47 +02002727 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Chris Wilson77b25a92017-07-21 13:32:30 +01002728 ctx->name, score, yesno(banned));
2729 if (!banned)
Mika Kuoppalab083a082016-11-18 15:10:47 +02002730 return;
2731
Chris Wilson77b25a92017-07-21 13:32:30 +01002732 i915_gem_context_set_banned(ctx);
2733 if (!IS_ERR_OR_NULL(ctx->file_priv)) {
2734 atomic_inc(&ctx->file_priv->context_bans);
2735 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2736 ctx->name, atomic_read(&ctx->file_priv->context_bans));
2737 }
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002738}
2739
2740static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2741{
Chris Wilson77b25a92017-07-21 13:32:30 +01002742 atomic_inc(&ctx->active_count);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002743}
2744
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002745struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002746i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002747{
Chris Wilson754c9fd2017-02-23 07:44:14 +00002748 struct drm_i915_gem_request *request, *active = NULL;
2749 unsigned long flags;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002750
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002751 /* We are called by the error capture and reset at a random
2752 * point in time. In particular, note that neither is crucially
2753 * ordered with an interrupt. After a hang, the GPU is dead and we
2754 * assume that no more writes can happen (we waited long enough for
2755 * all writes that were in transaction to be flushed) - adding an
2756 * extra delay for a recent interrupt is pointless. Hence, we do
2757 * not need an engine->irq_seqno_barrier() before the seqno reads.
2758 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00002759 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson73cb9702016-10-28 13:58:46 +01002760 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00002761 if (__i915_gem_request_completed(request,
2762 request->global_seqno))
Chris Wilson4db080f2013-12-04 11:37:09 +00002763 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002764
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002765 GEM_BUG_ON(request->engine != engine);
Chris Wilsonc00122f32017-02-12 17:19:58 +00002766 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
2767 &request->fence.flags));
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002768
Chris Wilson754c9fd2017-02-23 07:44:14 +00002769 active = request;
2770 break;
2771 }
2772 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2773
2774 return active;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002775}
2776
Mika Kuoppalabf2f0432017-01-17 17:59:04 +02002777static bool engine_stalled(struct intel_engine_cs *engine)
2778{
2779 if (!engine->hangcheck.stalled)
2780 return false;
2781
2782 /* Check for possible seqno movement after hang declaration */
2783 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2784 DRM_DEBUG_DRIVER("%s pardoned\n", engine->name);
2785 return false;
2786 }
2787
2788 return true;
2789}
2790
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002791/*
2792 * Ensure irq handler finishes, and not run again.
2793 * Also return the active request so that we only search for it once.
2794 */
2795struct drm_i915_gem_request *
2796i915_gem_reset_prepare_engine(struct intel_engine_cs *engine)
2797{
2798 struct drm_i915_gem_request *request = NULL;
2799
2800 /* Prevent the signaler thread from updating the request
2801 * state (by calling dma_fence_signal) as we are processing
2802 * the reset. The write from the GPU of the seqno is
2803 * asynchronous and the signaler thread may see a different
2804 * value to us and declare the request complete, even though
2805 * the reset routine have picked that request as the active
2806 * (incomplete) request. This conflict is not handled
2807 * gracefully!
2808 */
2809 kthread_park(engine->breadcrumbs.signaler);
2810
2811 /* Prevent request submission to the hardware until we have
2812 * completed the reset in i915_gem_reset_finish(). If a request
2813 * is completed by one engine, it may then queue a request
2814 * to a second via its engine->irq_tasklet *just* as we are
2815 * calling engine->init_hw() and also writing the ELSP.
2816 * Turning off the engine->irq_tasklet until the reset is over
2817 * prevents the race.
2818 */
Mika Kuoppalab620e872017-09-22 15:43:03 +03002819 tasklet_kill(&engine->execlists.irq_tasklet);
2820 tasklet_disable(&engine->execlists.irq_tasklet);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002821
2822 if (engine->irq_seqno_barrier)
2823 engine->irq_seqno_barrier(engine);
2824
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002825 request = i915_gem_find_active_request(engine);
2826 if (request && request->fence.error == -EIO)
2827 request = ERR_PTR(-EIO); /* Previous reset failed! */
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002828
2829 return request;
2830}
2831
Chris Wilson0e178ae2017-01-17 17:59:06 +02002832int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
Chris Wilson4c965542017-01-17 17:59:01 +02002833{
2834 struct intel_engine_cs *engine;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002835 struct drm_i915_gem_request *request;
Chris Wilson4c965542017-01-17 17:59:01 +02002836 enum intel_engine_id id;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002837 int err = 0;
Chris Wilson4c965542017-01-17 17:59:01 +02002838
Chris Wilson0e178ae2017-01-17 17:59:06 +02002839 for_each_engine(engine, dev_priv, id) {
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002840 request = i915_gem_reset_prepare_engine(engine);
2841 if (IS_ERR(request)) {
2842 err = PTR_ERR(request);
2843 continue;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002844 }
Michel Thierryc64992e2017-06-20 10:57:44 +01002845
2846 engine->hangcheck.active_request = request;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002847 }
2848
Chris Wilson4c965542017-01-17 17:59:01 +02002849 i915_gem_revoke_fences(dev_priv);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002850
2851 return err;
Chris Wilson4c965542017-01-17 17:59:01 +02002852}
2853
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002854static void skip_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002855{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002856 void *vaddr = request->ring->vaddr;
2857 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002858
Chris Wilson821ed7d2016-09-09 14:11:53 +01002859 /* As this request likely depends on state from the lost
2860 * context, clear out all the user operations leaving the
2861 * breadcrumb at the end (so we get the fence notifications).
2862 */
2863 head = request->head;
2864 if (request->postfix < head) {
2865 memset(vaddr + head, 0, request->ring->size - head);
2866 head = 0;
2867 }
2868 memset(vaddr + head, 0, request->postfix - head);
Chris Wilsonc0d5f322017-01-10 17:22:43 +00002869
2870 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson4db080f2013-12-04 11:37:09 +00002871}
2872
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002873static void engine_skip_context(struct drm_i915_gem_request *request)
2874{
2875 struct intel_engine_cs *engine = request->engine;
2876 struct i915_gem_context *hung_ctx = request->ctx;
2877 struct intel_timeline *timeline;
2878 unsigned long flags;
2879
2880 timeline = i915_gem_context_lookup_timeline(hung_ctx, engine);
2881
2882 spin_lock_irqsave(&engine->timeline->lock, flags);
2883 spin_lock(&timeline->lock);
2884
2885 list_for_each_entry_continue(request, &engine->timeline->requests, link)
2886 if (request->ctx == hung_ctx)
2887 skip_request(request);
2888
2889 list_for_each_entry(request, &timeline->requests, link)
2890 skip_request(request);
2891
2892 spin_unlock(&timeline->lock);
2893 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2894}
2895
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002896/* Returns the request if it was guilty of the hang */
2897static struct drm_i915_gem_request *
2898i915_gem_reset_request(struct intel_engine_cs *engine,
2899 struct drm_i915_gem_request *request)
Mika Kuoppala61da5362017-01-17 17:59:05 +02002900{
Mika Kuoppala71895a02017-01-17 17:59:07 +02002901 /* The guilty request will get skipped on a hung engine.
2902 *
2903 * Users of client default contexts do not rely on logical
2904 * state preserved between batches so it is safe to execute
2905 * queued requests following the hang. Non default contexts
2906 * rely on preserved state, so skipping a batch loses the
2907 * evolution of the state and it needs to be considered corrupted.
2908 * Executing more queued batches on top of corrupted state is
2909 * risky. But we take the risk by trying to advance through
2910 * the queued requests in order to make the client behaviour
2911 * more predictable around resets, by not throwing away random
2912 * amount of batches it has prepared for execution. Sophisticated
2913 * clients can use gem_reset_stats_ioctl and dma fence status
2914 * (exported via sync_file info ioctl on explicit fences) to observe
2915 * when it loses the context state and should rebuild accordingly.
2916 *
2917 * The context ban, and ultimately the client ban, mechanism are safety
2918 * valves if client submission ends up resulting in nothing more than
2919 * subsequent hangs.
2920 */
2921
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002922 if (engine_stalled(engine)) {
Mika Kuoppala61da5362017-01-17 17:59:05 +02002923 i915_gem_context_mark_guilty(request->ctx);
2924 skip_request(request);
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002925
2926 /* If this context is now banned, skip all pending requests. */
2927 if (i915_gem_context_is_banned(request->ctx))
2928 engine_skip_context(request);
Mika Kuoppala61da5362017-01-17 17:59:05 +02002929 } else {
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002930 /*
2931 * Since this is not the hung engine, it may have advanced
2932 * since the hang declaration. Double check by refinding
2933 * the active request at the time of the reset.
2934 */
2935 request = i915_gem_find_active_request(engine);
2936 if (request) {
2937 i915_gem_context_mark_innocent(request->ctx);
2938 dma_fence_set_error(&request->fence, -EAGAIN);
2939
2940 /* Rewind the engine to replay the incomplete rq */
2941 spin_lock_irq(&engine->timeline->lock);
2942 request = list_prev_entry(request, link);
2943 if (&request->link == &engine->timeline->requests)
2944 request = NULL;
2945 spin_unlock_irq(&engine->timeline->lock);
2946 }
Mika Kuoppala61da5362017-01-17 17:59:05 +02002947 }
2948
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002949 return request;
Mika Kuoppala61da5362017-01-17 17:59:05 +02002950}
2951
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002952void i915_gem_reset_engine(struct intel_engine_cs *engine,
2953 struct drm_i915_gem_request *request)
Chris Wilson4db080f2013-12-04 11:37:09 +00002954{
Chris Wilsoned454f22017-07-21 13:32:29 +01002955 engine->irq_posted = 0;
2956
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002957 if (request)
2958 request = i915_gem_reset_request(engine, request);
2959
2960 if (request) {
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002961 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2962 engine->name, request->global_seqno);
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002963 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002964
2965 /* Setup the CS to resume from the breadcrumb of the hung request */
2966 engine->reset_hw(engine, request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002967}
2968
Chris Wilsond8027092017-02-08 14:30:32 +00002969void i915_gem_reset(struct drm_i915_private *dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002970{
2971 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302972 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002973
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002974 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2975
Chris Wilson821ed7d2016-09-09 14:11:53 +01002976 i915_gem_retire_requests(dev_priv);
2977
Chris Wilson2ae55732017-02-12 17:20:02 +00002978 for_each_engine(engine, dev_priv, id) {
2979 struct i915_gem_context *ctx;
2980
Michel Thierryc64992e2017-06-20 10:57:44 +01002981 i915_gem_reset_engine(engine, engine->hangcheck.active_request);
Chris Wilson2ae55732017-02-12 17:20:02 +00002982 ctx = fetch_and_zero(&engine->last_retired_context);
2983 if (ctx)
2984 engine->context_unpin(engine, ctx);
2985 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002986
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002987 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002988
2989 if (dev_priv->gt.awake) {
2990 intel_sanitize_gt_powersave(dev_priv);
2991 intel_enable_gt_powersave(dev_priv);
2992 if (INTEL_GEN(dev_priv) >= 6)
2993 gen6_rps_busy(dev_priv);
2994 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002995}
2996
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002997void i915_gem_reset_finish_engine(struct intel_engine_cs *engine)
2998{
Mika Kuoppalab620e872017-09-22 15:43:03 +03002999 tasklet_enable(&engine->execlists.irq_tasklet);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003000 kthread_unpark(engine->breadcrumbs.signaler);
3001}
3002
Chris Wilsond8027092017-02-08 14:30:32 +00003003void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
3004{
Chris Wilson1f7b8472017-02-08 14:30:33 +00003005 struct intel_engine_cs *engine;
3006 enum intel_engine_id id;
3007
Chris Wilsond8027092017-02-08 14:30:32 +00003008 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson1f7b8472017-02-08 14:30:33 +00003009
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003010 for_each_engine(engine, dev_priv, id) {
Michel Thierryc64992e2017-06-20 10:57:44 +01003011 engine->hangcheck.active_request = NULL;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003012 i915_gem_reset_finish_engine(engine);
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003013 }
Chris Wilsond8027092017-02-08 14:30:32 +00003014}
3015
Chris Wilson821ed7d2016-09-09 14:11:53 +01003016static void nop_submit_request(struct drm_i915_gem_request *request)
3017{
Chris Wilson8d550822017-10-06 12:56:17 +01003018 unsigned long flags;
3019
Chris Wilsonbf2eac32017-07-21 13:32:28 +01003020 GEM_BUG_ON(!i915_terminally_wedged(&request->i915->gpu_error));
Chris Wilson3cd94422017-01-10 17:22:45 +00003021 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson8d550822017-10-06 12:56:17 +01003022
3023 spin_lock_irqsave(&request->engine->timeline->lock, flags);
3024 __i915_gem_request_submit(request);
Chris Wilson3dcf93f2016-11-22 14:41:20 +00003025 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson8d550822017-10-06 12:56:17 +01003026 spin_unlock_irqrestore(&request->engine->timeline->lock, flags);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003027}
3028
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003029static void engine_set_wedged(struct intel_engine_cs *engine)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003030{
Chris Wilson20e49332016-11-22 14:41:21 +00003031 /* We need to be sure that no thread is running the old callback as
3032 * we install the nop handler (otherwise we would submit a request
3033 * to hardware that will never complete). In order to prevent this
3034 * race, we wait until the machine is idle before making the swap
3035 * (using stop_machine()).
3036 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01003037 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01003038
Chris Wilson3cd94422017-01-10 17:22:45 +00003039 /* Mark all executing requests as skipped */
Chris Wilson27a5f612017-09-15 18:31:00 +01003040 engine->cancel_requests(engine);
Chris Wilson5e32d742017-07-21 13:32:25 +01003041
3042 /* Mark all pending requests as complete so that any concurrent
3043 * (lockless) lookup doesn't try and wait upon the request as we
3044 * reset it.
3045 */
3046 intel_engine_init_global_seqno(engine,
3047 intel_engine_last_submit(engine));
Eric Anholt673a3942008-07-30 12:06:12 -07003048}
3049
Chris Wilson20e49332016-11-22 14:41:21 +00003050static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07003051{
Chris Wilson20e49332016-11-22 14:41:21 +00003052 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003053 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303054 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07003055
Chris Wilson20e49332016-11-22 14:41:21 +00003056 for_each_engine(engine, i915, id)
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003057 engine_set_wedged(engine);
Chris Wilson20e49332016-11-22 14:41:21 +00003058
Chris Wilson3d7adbb2017-07-21 13:32:27 +01003059 set_bit(I915_WEDGED, &i915->gpu_error.flags);
3060 wake_up_all(&i915->gpu_error.reset_queue);
3061
Chris Wilson20e49332016-11-22 14:41:21 +00003062 return 0;
3063}
3064
3065void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
3066{
Chris Wilson20e49332016-11-22 14:41:21 +00003067 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003068}
3069
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003070bool i915_gem_unset_wedged(struct drm_i915_private *i915)
3071{
3072 struct i915_gem_timeline *tl;
3073 int i;
3074
3075 lockdep_assert_held(&i915->drm.struct_mutex);
3076 if (!test_bit(I915_WEDGED, &i915->gpu_error.flags))
3077 return true;
3078
3079 /* Before unwedging, make sure that all pending operations
3080 * are flushed and errored out - we may have requests waiting upon
3081 * third party fences. We marked all inflight requests as EIO, and
3082 * every execbuf since returned EIO, for consistency we want all
3083 * the currently pending requests to also be marked as EIO, which
3084 * is done inside our nop_submit_request - and so we must wait.
3085 *
3086 * No more can be submitted until we reset the wedged bit.
3087 */
3088 list_for_each_entry(tl, &i915->gt.timelines, link) {
3089 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3090 struct drm_i915_gem_request *rq;
3091
3092 rq = i915_gem_active_peek(&tl->engine[i].last_request,
3093 &i915->drm.struct_mutex);
3094 if (!rq)
3095 continue;
3096
3097 /* We can't use our normal waiter as we want to
3098 * avoid recursively trying to handle the current
3099 * reset. The basic dma_fence_default_wait() installs
3100 * a callback for dma_fence_signal(), which is
3101 * triggered by our nop handler (indirectly, the
3102 * callback enables the signaler thread which is
3103 * woken by the nop_submit_request() advancing the seqno
3104 * and when the seqno passes the fence, the signaler
3105 * then signals the fence waking us up).
3106 */
3107 if (dma_fence_default_wait(&rq->fence, true,
3108 MAX_SCHEDULE_TIMEOUT) < 0)
3109 return false;
3110 }
3111 }
3112
3113 /* Undo nop_submit_request. We prevent all new i915 requests from
3114 * being queued (by disallowing execbuf whilst wedged) so having
3115 * waited for all active requests above, we know the system is idle
3116 * and do not have to worry about a thread being inside
3117 * engine->submit_request() as we swap over. So unlike installing
3118 * the nop_submit_request on reset, we can do this from normal
3119 * context and do not require stop_machine().
3120 */
3121 intel_engines_reset_default_submission(i915);
Chris Wilson36703e72017-06-22 11:56:25 +01003122 i915_gem_contexts_lost(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003123
3124 smp_mb__before_atomic(); /* complete takeover before enabling execbuf */
3125 clear_bit(I915_WEDGED, &i915->gpu_error.flags);
3126
3127 return true;
3128}
3129
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003130static void
Eric Anholt673a3942008-07-30 12:06:12 -07003131i915_gem_retire_work_handler(struct work_struct *work)
3132{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003133 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003134 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003135 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07003136
Chris Wilson891b48c2010-09-29 12:26:37 +01003137 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003138 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003139 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003140 mutex_unlock(&dev->struct_mutex);
3141 }
Chris Wilson67d97da2016-07-04 08:08:31 +01003142
3143 /* Keep the retire handler running until we are finally idle.
3144 * We do not need to do this test under locking as in the worst-case
3145 * we queue the retire worker once too often.
3146 */
Chris Wilsonc9615612016-07-09 10:12:06 +01003147 if (READ_ONCE(dev_priv->gt.awake)) {
3148 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01003149 queue_delayed_work(dev_priv->wq,
3150 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01003151 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01003152 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003153}
Chris Wilson891b48c2010-09-29 12:26:37 +01003154
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003155static void
3156i915_gem_idle_work_handler(struct work_struct *work)
3157{
3158 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003159 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003160 struct drm_device *dev = &dev_priv->drm;
Chris Wilson67d97da2016-07-04 08:08:31 +01003161 bool rearm_hangcheck;
3162
3163 if (!READ_ONCE(dev_priv->gt.awake))
3164 return;
3165
Imre Deak0cb56702016-11-07 11:20:04 +02003166 /*
3167 * Wait for last execlists context complete, but bail out in case a
3168 * new request is submitted.
3169 */
Chris Wilson8490ae202017-03-30 15:50:37 +01003170 wait_for(intel_engines_are_idle(dev_priv), 10);
Chris Wilson28176ef2016-10-28 13:58:56 +01003171 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01003172 return;
3173
3174 rearm_hangcheck =
3175 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3176
3177 if (!mutex_trylock(&dev->struct_mutex)) {
3178 /* Currently busy, come back later */
3179 mod_delayed_work(dev_priv->wq,
3180 &dev_priv->gt.idle_work,
3181 msecs_to_jiffies(50));
3182 goto out_rearm;
3183 }
3184
Imre Deak93c97dc2016-11-07 11:20:03 +02003185 /*
3186 * New request retired after this work handler started, extend active
3187 * period until next instance of the work.
3188 */
3189 if (work_pending(work))
3190 goto out_unlock;
3191
Chris Wilson28176ef2016-10-28 13:58:56 +01003192 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01003193 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003194
Chris Wilson05425242017-03-03 12:19:47 +00003195 if (wait_for(intel_engines_are_idle(dev_priv), 10))
Imre Deak0cb56702016-11-07 11:20:04 +02003196 DRM_ERROR("Timeout waiting for engines to idle\n");
3197
Chris Wilson6c067572017-05-17 13:10:03 +01003198 intel_engines_mark_idle(dev_priv);
Chris Wilson47979482017-05-03 10:39:21 +01003199 i915_gem_timelines_mark_idle(dev_priv);
Zou Nan hai852835f2010-05-21 09:08:56 +08003200
Chris Wilson67d97da2016-07-04 08:08:31 +01003201 GEM_BUG_ON(!dev_priv->gt.awake);
3202 dev_priv->gt.awake = false;
3203 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01003204
Chris Wilson67d97da2016-07-04 08:08:31 +01003205 if (INTEL_GEN(dev_priv) >= 6)
3206 gen6_rps_idle(dev_priv);
3207 intel_runtime_pm_put(dev_priv);
3208out_unlock:
3209 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003210
Chris Wilson67d97da2016-07-04 08:08:31 +01003211out_rearm:
3212 if (rearm_hangcheck) {
3213 GEM_BUG_ON(!dev_priv->gt.awake);
3214 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003215 }
Eric Anholt673a3942008-07-30 12:06:12 -07003216}
3217
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003218void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
3219{
Chris Wilsond1b48c12017-08-16 09:52:08 +01003220 struct drm_i915_private *i915 = to_i915(gem->dev);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003221 struct drm_i915_gem_object *obj = to_intel_bo(gem);
3222 struct drm_i915_file_private *fpriv = file->driver_priv;
Chris Wilsond1b48c12017-08-16 09:52:08 +01003223 struct i915_lut_handle *lut, *ln;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003224
Chris Wilsond1b48c12017-08-16 09:52:08 +01003225 mutex_lock(&i915->drm.struct_mutex);
3226
3227 list_for_each_entry_safe(lut, ln, &obj->lut_list, obj_link) {
3228 struct i915_gem_context *ctx = lut->ctx;
3229 struct i915_vma *vma;
3230
Chris Wilson432295d2017-08-22 12:05:15 +01003231 GEM_BUG_ON(ctx->file_priv == ERR_PTR(-EBADF));
Chris Wilsond1b48c12017-08-16 09:52:08 +01003232 if (ctx->file_priv != fpriv)
3233 continue;
3234
3235 vma = radix_tree_delete(&ctx->handles_vma, lut->handle);
Chris Wilson3ffff012017-08-22 12:05:17 +01003236 GEM_BUG_ON(vma->obj != obj);
3237
3238 /* We allow the process to have multiple handles to the same
3239 * vma, in the same fd namespace, by virtue of flink/open.
3240 */
3241 GEM_BUG_ON(!vma->open_count);
3242 if (!--vma->open_count && !i915_vma_is_ggtt(vma))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003243 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003244
Chris Wilsond1b48c12017-08-16 09:52:08 +01003245 list_del(&lut->obj_link);
3246 list_del(&lut->ctx_link);
Chris Wilson4ff4b442017-06-16 15:05:16 +01003247
Chris Wilsond1b48c12017-08-16 09:52:08 +01003248 kmem_cache_free(i915->luts, lut);
3249 __i915_gem_object_release_unless_active(obj);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003250 }
Chris Wilsond1b48c12017-08-16 09:52:08 +01003251
3252 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003253}
3254
Chris Wilsone95433c2016-10-28 13:58:27 +01003255static unsigned long to_wait_timeout(s64 timeout_ns)
3256{
3257 if (timeout_ns < 0)
3258 return MAX_SCHEDULE_TIMEOUT;
3259
3260 if (timeout_ns == 0)
3261 return 0;
3262
3263 return nsecs_to_jiffies_timeout(timeout_ns);
3264}
3265
Ben Widawsky5816d642012-04-11 11:18:19 -07003266/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003267 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003268 * @dev: drm device pointer
3269 * @data: ioctl data blob
3270 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003271 *
3272 * Returns 0 if successful, else an error is returned with the remaining time in
3273 * the timeout parameter.
3274 * -ETIME: object is still busy after timeout
3275 * -ERESTARTSYS: signal interrupted the wait
3276 * -ENONENT: object doesn't exist
3277 * Also possible, but rare:
Chris Wilsonb8050142017-08-11 11:57:31 +01003278 * -EAGAIN: incomplete, restart syscall
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003279 * -ENOMEM: damn
3280 * -ENODEV: Internal IRQ fail
3281 * -E?: The add request failed
3282 *
3283 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3284 * non-zero timeout parameter the wait ioctl will wait for the given number of
3285 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3286 * without holding struct_mutex the object may become re-busied before this
3287 * function completes. A similar but shorter * race condition exists in the busy
3288 * ioctl
3289 */
3290int
3291i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3292{
3293 struct drm_i915_gem_wait *args = data;
3294 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003295 ktime_t start;
3296 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003297
Daniel Vetter11b5d512014-09-29 15:31:26 +02003298 if (args->flags != 0)
3299 return -EINVAL;
3300
Chris Wilson03ac0642016-07-20 13:31:51 +01003301 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003302 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003303 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003304
Chris Wilsone95433c2016-10-28 13:58:27 +01003305 start = ktime_get();
3306
3307 ret = i915_gem_object_wait(obj,
3308 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3309 to_wait_timeout(args->timeout_ns),
3310 to_rps_client(file));
3311
3312 if (args->timeout_ns > 0) {
3313 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3314 if (args->timeout_ns < 0)
3315 args->timeout_ns = 0;
Chris Wilsonc1d20612017-02-16 12:54:41 +00003316
3317 /*
3318 * Apparently ktime isn't accurate enough and occasionally has a
3319 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
3320 * things up to make the test happy. We allow up to 1 jiffy.
3321 *
3322 * This is a regression from the timespec->ktime conversion.
3323 */
3324 if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns))
3325 args->timeout_ns = 0;
Chris Wilsonb8050142017-08-11 11:57:31 +01003326
3327 /* Asked to wait beyond the jiffie/scheduler precision? */
3328 if (ret == -ETIME && args->timeout_ns)
3329 ret = -EAGAIN;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003330 }
3331
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003332 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003333 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003334}
3335
Chris Wilson73cb9702016-10-28 13:58:46 +01003336static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003337{
Chris Wilson73cb9702016-10-28 13:58:46 +01003338 int ret, i;
3339
3340 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3341 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3342 if (ret)
3343 return ret;
3344 }
3345
3346 return 0;
3347}
3348
Chris Wilson25112b62017-03-30 15:50:39 +01003349static int wait_for_engines(struct drm_i915_private *i915)
3350{
Chris Wilsoncad99462017-08-26 12:09:33 +01003351 if (wait_for(intel_engines_are_idle(i915), 50)) {
3352 DRM_ERROR("Failed to idle engines, declaring wedged!\n");
3353 i915_gem_set_wedged(i915);
3354 return -EIO;
Chris Wilson25112b62017-03-30 15:50:39 +01003355 }
3356
3357 return 0;
3358}
3359
Chris Wilson73cb9702016-10-28 13:58:46 +01003360int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3361{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003362 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003363
Chris Wilson863e9fd2017-05-30 13:13:32 +01003364 /* If the device is asleep, we have no requests outstanding */
3365 if (!READ_ONCE(i915->gt.awake))
3366 return 0;
3367
Chris Wilson9caa34a2016-11-11 14:58:08 +00003368 if (flags & I915_WAIT_LOCKED) {
3369 struct i915_gem_timeline *tl;
3370
3371 lockdep_assert_held(&i915->drm.struct_mutex);
3372
3373 list_for_each_entry(tl, &i915->gt.timelines, link) {
3374 ret = wait_for_timeline(tl, flags);
3375 if (ret)
3376 return ret;
3377 }
Chris Wilson72022a72017-03-30 15:50:38 +01003378
3379 i915_gem_retire_requests(i915);
3380 GEM_BUG_ON(i915->gt.active_requests);
Chris Wilson25112b62017-03-30 15:50:39 +01003381
3382 ret = wait_for_engines(i915);
Chris Wilson9caa34a2016-11-11 14:58:08 +00003383 } else {
3384 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003385 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003386
Chris Wilson25112b62017-03-30 15:50:39 +01003387 return ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003388}
3389
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003390static void __i915_gem_object_flush_for_display(struct drm_i915_gem_object *obj)
3391{
Chris Wilsone27ab732017-06-15 13:38:49 +01003392 /*
3393 * We manually flush the CPU domain so that we can override and
3394 * force the flush for the display, and perform it asyncrhonously.
3395 */
3396 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
3397 if (obj->cache_dirty)
3398 i915_gem_clflush_object(obj, I915_CLFLUSH_FORCE);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003399 obj->base.write_domain = 0;
3400}
3401
3402void i915_gem_object_flush_if_display(struct drm_i915_gem_object *obj)
3403{
3404 if (!READ_ONCE(obj->pin_display))
3405 return;
3406
3407 mutex_lock(&obj->base.dev->struct_mutex);
3408 __i915_gem_object_flush_for_display(obj);
3409 mutex_unlock(&obj->base.dev->struct_mutex);
3410}
3411
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003412/**
Chris Wilsone22d8e32017-04-12 12:01:11 +01003413 * Moves a single object to the WC read, and possibly write domain.
3414 * @obj: object to act on
3415 * @write: ask for write access or read only
3416 *
3417 * This function returns when the move is complete, including waiting on
3418 * flushes to occur.
3419 */
3420int
3421i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write)
3422{
3423 int ret;
3424
3425 lockdep_assert_held(&obj->base.dev->struct_mutex);
3426
3427 ret = i915_gem_object_wait(obj,
3428 I915_WAIT_INTERRUPTIBLE |
3429 I915_WAIT_LOCKED |
3430 (write ? I915_WAIT_ALL : 0),
3431 MAX_SCHEDULE_TIMEOUT,
3432 NULL);
3433 if (ret)
3434 return ret;
3435
3436 if (obj->base.write_domain == I915_GEM_DOMAIN_WC)
3437 return 0;
3438
3439 /* Flush and acquire obj->pages so that we are coherent through
3440 * direct access in memory with previous cached writes through
3441 * shmemfs and that our cache domain tracking remains valid.
3442 * For example, if the obj->filp was moved to swap without us
3443 * being notified and releasing the pages, we would mistakenly
3444 * continue to assume that the obj remained out of the CPU cached
3445 * domain.
3446 */
3447 ret = i915_gem_object_pin_pages(obj);
3448 if (ret)
3449 return ret;
3450
3451 flush_write_domain(obj, ~I915_GEM_DOMAIN_WC);
3452
3453 /* Serialise direct access to this object with the barriers for
3454 * coherent writes from the GPU, by effectively invalidating the
3455 * WC domain upon first access.
3456 */
3457 if ((obj->base.read_domains & I915_GEM_DOMAIN_WC) == 0)
3458 mb();
3459
3460 /* It should now be out of any other write domains, and we can update
3461 * the domain values for our changes.
3462 */
3463 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_WC) != 0);
3464 obj->base.read_domains |= I915_GEM_DOMAIN_WC;
3465 if (write) {
3466 obj->base.read_domains = I915_GEM_DOMAIN_WC;
3467 obj->base.write_domain = I915_GEM_DOMAIN_WC;
3468 obj->mm.dirty = true;
3469 }
3470
3471 i915_gem_object_unpin_pages(obj);
3472 return 0;
3473}
3474
3475/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003476 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003477 * @obj: object to act on
3478 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003479 *
3480 * This function returns when the move is complete, including waiting on
3481 * flushes to occur.
3482 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003483int
Chris Wilson20217462010-11-23 15:26:33 +00003484i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003485{
Eric Anholte47c68e2008-11-14 13:35:19 -08003486 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003487
Chris Wilsone95433c2016-10-28 13:58:27 +01003488 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003489
Chris Wilsone95433c2016-10-28 13:58:27 +01003490 ret = i915_gem_object_wait(obj,
3491 I915_WAIT_INTERRUPTIBLE |
3492 I915_WAIT_LOCKED |
3493 (write ? I915_WAIT_ALL : 0),
3494 MAX_SCHEDULE_TIMEOUT,
3495 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003496 if (ret)
3497 return ret;
3498
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003499 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3500 return 0;
3501
Chris Wilson43566de2015-01-02 16:29:29 +05303502 /* Flush and acquire obj->pages so that we are coherent through
3503 * direct access in memory with previous cached writes through
3504 * shmemfs and that our cache domain tracking remains valid.
3505 * For example, if the obj->filp was moved to swap without us
3506 * being notified and releasing the pages, we would mistakenly
3507 * continue to assume that the obj remained out of the CPU cached
3508 * domain.
3509 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003510 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303511 if (ret)
3512 return ret;
3513
Chris Wilsonef749212017-04-12 12:01:10 +01003514 flush_write_domain(obj, ~I915_GEM_DOMAIN_GTT);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003515
Chris Wilsond0a57782012-10-09 19:24:37 +01003516 /* Serialise direct access to this object with the barriers for
3517 * coherent writes from the GPU, by effectively invalidating the
3518 * GTT domain upon first access.
3519 */
3520 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3521 mb();
3522
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003523 /* It should now be out of any other write domains, and we can update
3524 * the domain values for our changes.
3525 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003526 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003527 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003528 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003529 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3530 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003531 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003532 }
3533
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003534 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003535 return 0;
3536}
3537
Chris Wilsonef55f922015-10-09 14:11:27 +01003538/**
3539 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003540 * @obj: object to act on
3541 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003542 *
3543 * After this function returns, the object will be in the new cache-level
3544 * across all GTT and the contents of the backing storage will be coherent,
3545 * with respect to the new cache-level. In order to keep the backing storage
3546 * coherent for all users, we only allow a single cache level to be set
3547 * globally on the object and prevent it from being changed whilst the
3548 * hardware is reading from the object. That is if the object is currently
3549 * on the scanout it will be set to uncached (or equivalent display
3550 * cache coherency) and all non-MOCS GPU access will also be uncached so
3551 * that all direct access to the scanout remains coherent.
3552 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003553int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3554 enum i915_cache_level cache_level)
3555{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003556 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003557 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003558
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003559 lockdep_assert_held(&obj->base.dev->struct_mutex);
3560
Chris Wilsone4ffd172011-04-04 09:44:39 +01003561 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003562 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003563
Chris Wilsonef55f922015-10-09 14:11:27 +01003564 /* Inspect the list of currently bound VMA and unbind any that would
3565 * be invalid given the new cache-level. This is principally to
3566 * catch the issue of the CS prefetch crossing page boundaries and
3567 * reading an invalid PTE on older architectures.
3568 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003569restart:
3570 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003571 if (!drm_mm_node_allocated(&vma->node))
3572 continue;
3573
Chris Wilson20dfbde2016-08-04 16:32:30 +01003574 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003575 DRM_DEBUG("can not change the cache level of pinned objects\n");
3576 return -EBUSY;
3577 }
3578
Chris Wilsonaa653a62016-08-04 07:52:27 +01003579 if (i915_gem_valid_gtt_space(vma, cache_level))
3580 continue;
3581
3582 ret = i915_vma_unbind(vma);
3583 if (ret)
3584 return ret;
3585
3586 /* As unbinding may affect other elements in the
3587 * obj->vma_list (due to side-effects from retiring
3588 * an active vma), play safe and restart the iterator.
3589 */
3590 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003591 }
3592
Chris Wilsonef55f922015-10-09 14:11:27 +01003593 /* We can reuse the existing drm_mm nodes but need to change the
3594 * cache-level on the PTE. We could simply unbind them all and
3595 * rebind with the correct cache-level on next use. However since
3596 * we already have a valid slot, dma mapping, pages etc, we may as
3597 * rewrite the PTE in the belief that doing so tramples upon less
3598 * state and so involves less work.
3599 */
Chris Wilson15717de2016-08-04 07:52:26 +01003600 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003601 /* Before we change the PTE, the GPU must not be accessing it.
3602 * If we wait upon the object, we know that all the bound
3603 * VMA are no longer active.
3604 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003605 ret = i915_gem_object_wait(obj,
3606 I915_WAIT_INTERRUPTIBLE |
3607 I915_WAIT_LOCKED |
3608 I915_WAIT_ALL,
3609 MAX_SCHEDULE_TIMEOUT,
3610 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003611 if (ret)
3612 return ret;
3613
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003614 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3615 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003616 /* Access to snoopable pages through the GTT is
3617 * incoherent and on some machines causes a hard
3618 * lockup. Relinquish the CPU mmaping to force
3619 * userspace to refault in the pages and we can
3620 * then double check if the GTT mapping is still
3621 * valid for that pointer access.
3622 */
3623 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003624
Chris Wilsonef55f922015-10-09 14:11:27 +01003625 /* As we no longer need a fence for GTT access,
3626 * we can relinquish it now (and so prevent having
3627 * to steal a fence from someone else on the next
3628 * fence request). Note GPU activity would have
3629 * dropped the fence as all snoopable access is
3630 * supposed to be linear.
3631 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003632 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3633 ret = i915_vma_put_fence(vma);
3634 if (ret)
3635 return ret;
3636 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003637 } else {
3638 /* We either have incoherent backing store and
3639 * so no GTT access or the architecture is fully
3640 * coherent. In such cases, existing GTT mmaps
3641 * ignore the cache bit in the PTE and we can
3642 * rewrite it without confusing the GPU or having
3643 * to force userspace to fault back in its mmaps.
3644 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003645 }
3646
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003647 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003648 if (!drm_mm_node_allocated(&vma->node))
3649 continue;
3650
3651 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3652 if (ret)
3653 return ret;
3654 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003655 }
3656
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003657 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003658 vma->node.color = cache_level;
Chris Wilsonb8f55be2017-08-11 12:11:16 +01003659 i915_gem_object_set_cache_coherency(obj, cache_level);
Chris Wilsone27ab732017-06-15 13:38:49 +01003660 obj->cache_dirty = true; /* Always invalidate stale cachelines */
Chris Wilson2c225692013-08-09 12:26:45 +01003661
Chris Wilsone4ffd172011-04-04 09:44:39 +01003662 return 0;
3663}
3664
Ben Widawsky199adf42012-09-21 17:01:20 -07003665int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3666 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003667{
Ben Widawsky199adf42012-09-21 17:01:20 -07003668 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003669 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003670 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003671
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003672 rcu_read_lock();
3673 obj = i915_gem_object_lookup_rcu(file, args->handle);
3674 if (!obj) {
3675 err = -ENOENT;
3676 goto out;
3677 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003678
Chris Wilson651d7942013-08-08 14:41:10 +01003679 switch (obj->cache_level) {
3680 case I915_CACHE_LLC:
3681 case I915_CACHE_L3_LLC:
3682 args->caching = I915_CACHING_CACHED;
3683 break;
3684
Chris Wilson4257d3b2013-08-08 14:41:11 +01003685 case I915_CACHE_WT:
3686 args->caching = I915_CACHING_DISPLAY;
3687 break;
3688
Chris Wilson651d7942013-08-08 14:41:10 +01003689 default:
3690 args->caching = I915_CACHING_NONE;
3691 break;
3692 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003693out:
3694 rcu_read_unlock();
3695 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003696}
3697
Ben Widawsky199adf42012-09-21 17:01:20 -07003698int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3699 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003700{
Chris Wilson9c870d02016-10-24 13:42:15 +01003701 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003702 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003703 struct drm_i915_gem_object *obj;
3704 enum i915_cache_level level;
Chris Wilsond65415d2017-01-19 08:22:10 +00003705 int ret = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003706
Ben Widawsky199adf42012-09-21 17:01:20 -07003707 switch (args->caching) {
3708 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003709 level = I915_CACHE_NONE;
3710 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003711 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003712 /*
3713 * Due to a HW issue on BXT A stepping, GPU stores via a
3714 * snooped mapping may leave stale data in a corresponding CPU
3715 * cacheline, whereas normally such cachelines would get
3716 * invalidated.
3717 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003718 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003719 return -ENODEV;
3720
Chris Wilsone6994ae2012-07-10 10:27:08 +01003721 level = I915_CACHE_LLC;
3722 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003723 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003724 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003725 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003726 default:
3727 return -EINVAL;
3728 }
3729
Chris Wilsond65415d2017-01-19 08:22:10 +00003730 obj = i915_gem_object_lookup(file, args->handle);
3731 if (!obj)
3732 return -ENOENT;
3733
3734 if (obj->cache_level == level)
3735 goto out;
3736
3737 ret = i915_gem_object_wait(obj,
3738 I915_WAIT_INTERRUPTIBLE,
3739 MAX_SCHEDULE_TIMEOUT,
3740 to_rps_client(file));
3741 if (ret)
3742 goto out;
3743
Ben Widawsky3bc29132012-09-26 16:15:20 -07003744 ret = i915_mutex_lock_interruptible(dev);
3745 if (ret)
Chris Wilsond65415d2017-01-19 08:22:10 +00003746 goto out;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003747
3748 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003749 mutex_unlock(&dev->struct_mutex);
Chris Wilsond65415d2017-01-19 08:22:10 +00003750
3751out:
3752 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003753 return ret;
3754}
3755
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003756/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003757 * Prepare buffer for display plane (scanout, cursors, etc).
3758 * Can be called from an uninterruptible phase (modesetting) and allows
3759 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003760 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003761struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003762i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3763 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003764 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003765{
Chris Wilson058d88c2016-08-15 10:49:06 +01003766 struct i915_vma *vma;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003767 int ret;
3768
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003769 lockdep_assert_held(&obj->base.dev->struct_mutex);
3770
Chris Wilsoncc98b412013-08-09 12:25:09 +01003771 /* Mark the pin_display early so that we account for the
3772 * display coherency whilst setting up the cache domains.
3773 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003774 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003775
Eric Anholta7ef0642011-03-29 16:59:54 -07003776 /* The display engine is not coherent with the LLC cache on gen6. As
3777 * a result, we make sure that the pinning that is about to occur is
3778 * done with uncached PTEs. This is lowest common denominator for all
3779 * chipsets.
3780 *
3781 * However for gen6+, we could do better by using the GFDT bit instead
3782 * of uncaching, which would allow us to flush all the LLC-cached data
3783 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3784 */
Chris Wilson651d7942013-08-08 14:41:10 +01003785 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003786 HAS_WT(to_i915(obj->base.dev)) ?
3787 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003788 if (ret) {
3789 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003790 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003791 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003792
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003793 /* As the user may map the buffer once pinned in the display plane
3794 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003795 * always use map_and_fenceable for all scanout buffers. However,
3796 * it may simply be too big to fit into mappable, in which case
3797 * put it anyway and hope that userspace can cope (but always first
3798 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003799 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003800 vma = ERR_PTR(-ENOSPC);
Chris Wilson47a8e3f2017-01-14 00:28:27 +00003801 if (!view || view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson2efb8132016-08-18 17:17:06 +01003802 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3803 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003804 if (IS_ERR(vma)) {
3805 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3806 unsigned int flags;
3807
3808 /* Valleyview is definitely limited to scanning out the first
3809 * 512MiB. Lets presume this behaviour was inherited from the
3810 * g4x display engine and that all earlier gen are similarly
3811 * limited. Testing suggests that it is a little more
3812 * complicated than this. For example, Cherryview appears quite
3813 * happy to scanout from anywhere within its global aperture.
3814 */
3815 flags = 0;
3816 if (HAS_GMCH_DISPLAY(i915))
3817 flags = PIN_MAPPABLE;
3818 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3819 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003820 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003821 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003822
Chris Wilsond8923dc2016-08-18 17:17:07 +01003823 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3824
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003825 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003826 __i915_gem_object_flush_for_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +00003827 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003828
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003829 /* It should now be out of any other write domains, and we can update
3830 * the domain values for our changes.
3831 */
Chris Wilson05394f32010-11-08 19:18:58 +00003832 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003833
Chris Wilson058d88c2016-08-15 10:49:06 +01003834 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003835
3836err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003837 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003838 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003839}
3840
3841void
Chris Wilson058d88c2016-08-15 10:49:06 +01003842i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003843{
Chris Wilson49d73912016-11-29 09:50:08 +00003844 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003845
Chris Wilson058d88c2016-08-15 10:49:06 +01003846 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003847 return;
3848
Chris Wilsond8923dc2016-08-18 17:17:07 +01003849 if (--vma->obj->pin_display == 0)
Chris Wilsonf51455d2017-01-10 14:47:34 +00003850 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003851
Chris Wilson383d5822016-08-18 17:17:08 +01003852 /* Bump the LRU to try and avoid premature eviction whilst flipping */
Chris Wilsonbefedbb2017-01-19 19:26:55 +00003853 i915_gem_object_bump_inactive_ggtt(vma->obj);
Chris Wilson383d5822016-08-18 17:17:08 +01003854
Chris Wilson058d88c2016-08-15 10:49:06 +01003855 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003856}
3857
Eric Anholte47c68e2008-11-14 13:35:19 -08003858/**
3859 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003860 * @obj: object to act on
3861 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003862 *
3863 * This function returns when the move is complete, including waiting on
3864 * flushes to occur.
3865 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003866int
Chris Wilson919926a2010-11-12 13:42:53 +00003867i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003868{
Eric Anholte47c68e2008-11-14 13:35:19 -08003869 int ret;
3870
Chris Wilsone95433c2016-10-28 13:58:27 +01003871 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003872
Chris Wilsone95433c2016-10-28 13:58:27 +01003873 ret = i915_gem_object_wait(obj,
3874 I915_WAIT_INTERRUPTIBLE |
3875 I915_WAIT_LOCKED |
3876 (write ? I915_WAIT_ALL : 0),
3877 MAX_SCHEDULE_TIMEOUT,
3878 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003879 if (ret)
3880 return ret;
3881
Chris Wilsonef749212017-04-12 12:01:10 +01003882 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003883
Eric Anholte47c68e2008-11-14 13:35:19 -08003884 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003885 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson57822dc2017-02-22 11:40:48 +00003886 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
Chris Wilson05394f32010-11-08 19:18:58 +00003887 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003888 }
3889
3890 /* It should now be out of any other write domains, and we can update
3891 * the domain values for our changes.
3892 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003893 GEM_BUG_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003894
3895 /* If we're writing through the CPU, then the GPU read domains will
3896 * need to be invalidated at next use.
3897 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003898 if (write)
3899 __start_cpu_write(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003900
3901 return 0;
3902}
3903
Eric Anholt673a3942008-07-30 12:06:12 -07003904/* Throttle our rendering by waiting until the ring has completed our requests
3905 * emitted over 20 msec ago.
3906 *
Eric Anholtb9624422009-06-03 07:27:35 +00003907 * Note that if we were to use the current jiffies each time around the loop,
3908 * we wouldn't escape the function with any frames outstanding if the time to
3909 * render a frame was over 20ms.
3910 *
Eric Anholt673a3942008-07-30 12:06:12 -07003911 * This should get us reasonable parallelism between CPU and GPU but also
3912 * relatively low latency when blocking on a particular request to finish.
3913 */
3914static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003915i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003916{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003917 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003918 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003919 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003920 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003921 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003922
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003923 /* ABI: return -EIO if already wedged */
3924 if (i915_terminally_wedged(&dev_priv->gpu_error))
3925 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003926
Chris Wilson1c255952010-09-26 11:03:27 +01003927 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003928 list_for_each_entry(request, &file_priv->mm.request_list, client_link) {
Eric Anholtb9624422009-06-03 07:27:35 +00003929 if (time_after_eq(request->emitted_jiffies, recent_enough))
3930 break;
3931
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003932 if (target) {
3933 list_del(&target->client_link);
3934 target->file_priv = NULL;
3935 }
John Harrisonfcfa423c2015-05-29 17:44:12 +01003936
John Harrison54fb2412014-11-24 18:49:27 +00003937 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003938 }
John Harrisonff865882014-11-24 18:49:28 +00003939 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003940 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003941 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003942
John Harrison54fb2412014-11-24 18:49:27 +00003943 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003944 return 0;
3945
Chris Wilsone95433c2016-10-28 13:58:27 +01003946 ret = i915_wait_request(target,
3947 I915_WAIT_INTERRUPTIBLE,
3948 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003949 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003950
Chris Wilsone95433c2016-10-28 13:58:27 +01003951 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003952}
3953
Chris Wilson058d88c2016-08-15 10:49:06 +01003954struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003955i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3956 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003957 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003958 u64 alignment,
3959 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003960{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003961 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3962 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003963 struct i915_vma *vma;
3964 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003965
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003966 lockdep_assert_held(&obj->base.dev->struct_mutex);
3967
Chris Wilson718659a2017-01-16 15:21:28 +00003968 vma = i915_vma_instance(obj, vm, view);
Chris Wilsone0216b72017-01-19 19:26:57 +00003969 if (unlikely(IS_ERR(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003970 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003971
3972 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3973 if (flags & PIN_NONBLOCK &&
3974 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003975 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003976
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003977 if (flags & PIN_MAPPABLE) {
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003978 /* If the required space is larger than the available
3979 * aperture, we will not able to find a slot for the
3980 * object and unbinding the object now will be in
3981 * vain. Worse, doing so may cause us to ping-pong
3982 * the object in and out of the Global GTT and
3983 * waste a lot of cycles under the mutex.
3984 */
Chris Wilson944397f2017-01-09 16:16:11 +00003985 if (vma->fence_size > dev_priv->ggtt.mappable_end)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003986 return ERR_PTR(-E2BIG);
3987
3988 /* If NONBLOCK is set the caller is optimistically
3989 * trying to cache the full object within the mappable
3990 * aperture, and *must* have a fallback in place for
3991 * situations where we cannot bind the object. We
3992 * can be a little more lax here and use the fallback
3993 * more often to avoid costly migrations of ourselves
3994 * and other objects within the aperture.
3995 *
3996 * Half-the-aperture is used as a simple heuristic.
3997 * More interesting would to do search for a free
3998 * block prior to making the commitment to unbind.
3999 * That caters for the self-harm case, and with a
4000 * little more heuristics (e.g. NOFAULT, NOEVICT)
4001 * we could try to minimise harm to others.
4002 */
4003 if (flags & PIN_NONBLOCK &&
Chris Wilson944397f2017-01-09 16:16:11 +00004004 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004005 return ERR_PTR(-ENOSPC);
4006 }
4007
Chris Wilson59bfa122016-08-04 16:32:31 +01004008 WARN(i915_vma_is_pinned(vma),
4009 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01004010 " offset=%08x, req.alignment=%llx,"
4011 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
4012 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01004013 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01004014 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01004015 ret = i915_vma_unbind(vma);
4016 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01004017 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01004018 }
4019
Chris Wilson058d88c2016-08-15 10:49:06 +01004020 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
4021 if (ret)
4022 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004023
Chris Wilson058d88c2016-08-15 10:49:06 +01004024 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004025}
4026
Chris Wilsonedf6b762016-08-09 09:23:33 +01004027static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004028{
4029 /* Note that we could alias engines in the execbuf API, but
4030 * that would be very unwise as it prevents userspace from
4031 * fine control over engine selection. Ahem.
4032 *
4033 * This should be something like EXEC_MAX_ENGINE instead of
4034 * I915_NUM_ENGINES.
4035 */
4036 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
4037 return 0x10000 << id;
4038}
4039
4040static __always_inline unsigned int __busy_write_id(unsigned int id)
4041{
Chris Wilson70cb4722016-08-09 18:08:25 +01004042 /* The uABI guarantees an active writer is also amongst the read
4043 * engines. This would be true if we accessed the activity tracking
4044 * under the lock, but as we perform the lookup of the object and
4045 * its activity locklessly we can not guarantee that the last_write
4046 * being active implies that we have set the same engine flag from
4047 * last_read - hence we always set both read and write busy for
4048 * last_write.
4049 */
4050 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004051}
4052
Chris Wilsonedf6b762016-08-09 09:23:33 +01004053static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004054__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004055 unsigned int (*flag)(unsigned int id))
4056{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004057 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01004058
Chris Wilsond07f0e52016-10-28 13:58:44 +01004059 /* We have to check the current hw status of the fence as the uABI
4060 * guarantees forward progress. We could rely on the idle worker
4061 * to eventually flush us, but to minimise latency just ask the
4062 * hardware.
4063 *
4064 * Note we only report on the status of native fences.
4065 */
4066 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01004067 return 0;
4068
Chris Wilsond07f0e52016-10-28 13:58:44 +01004069 /* opencode to_request() in order to avoid const warnings */
4070 rq = container_of(fence, struct drm_i915_gem_request, fence);
4071 if (i915_gem_request_completed(rq))
4072 return 0;
4073
Chris Wilson1d39f282017-04-11 13:43:06 +01004074 return flag(rq->engine->uabi_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004075}
4076
Chris Wilsonedf6b762016-08-09 09:23:33 +01004077static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004078busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004079{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004080 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004081}
4082
Chris Wilsonedf6b762016-08-09 09:23:33 +01004083static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004084busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004085{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004086 if (!fence)
4087 return 0;
4088
4089 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004090}
4091
Eric Anholt673a3942008-07-30 12:06:12 -07004092int
Eric Anholt673a3942008-07-30 12:06:12 -07004093i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004094 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004095{
4096 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004097 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004098 struct reservation_object_list *list;
4099 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004100 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07004101
Chris Wilsond07f0e52016-10-28 13:58:44 +01004102 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004103 rcu_read_lock();
4104 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01004105 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004106 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004107
4108 /* A discrepancy here is that we do not report the status of
4109 * non-i915 fences, i.e. even though we may report the object as idle,
4110 * a call to set-domain may still stall waiting for foreign rendering.
4111 * This also means that wait-ioctl may report an object as busy,
4112 * where busy-ioctl considers it idle.
4113 *
4114 * We trade the ability to warn of foreign fences to report on which
4115 * i915 engines are active for the object.
4116 *
4117 * Alternatively, we can trade that extra information on read/write
4118 * activity with
4119 * args->busy =
4120 * !reservation_object_test_signaled_rcu(obj->resv, true);
4121 * to report the overall busyness. This is what the wait-ioctl does.
4122 *
4123 */
4124retry:
4125 seq = raw_read_seqcount(&obj->resv->seq);
4126
4127 /* Translate the exclusive fence to the READ *and* WRITE engine */
4128 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
4129
4130 /* Translate shared fences to READ set of engines */
4131 list = rcu_dereference(obj->resv->fence);
4132 if (list) {
4133 unsigned int shared_count = list->shared_count, i;
4134
4135 for (i = 0; i < shared_count; ++i) {
4136 struct dma_fence *fence =
4137 rcu_dereference(list->shared[i]);
4138
4139 args->busy |= busy_check_reader(fence);
4140 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004141 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004142
Chris Wilsond07f0e52016-10-28 13:58:44 +01004143 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
4144 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00004145
Chris Wilsond07f0e52016-10-28 13:58:44 +01004146 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004147out:
4148 rcu_read_unlock();
4149 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004150}
4151
4152int
4153i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4154 struct drm_file *file_priv)
4155{
Akshay Joshi0206e352011-08-16 15:34:10 -04004156 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004157}
4158
Chris Wilson3ef94da2009-09-14 16:50:29 +01004159int
4160i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4161 struct drm_file *file_priv)
4162{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004163 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004164 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004165 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004166 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004167
4168 switch (args->madv) {
4169 case I915_MADV_DONTNEED:
4170 case I915_MADV_WILLNEED:
4171 break;
4172 default:
4173 return -EINVAL;
4174 }
4175
Chris Wilson03ac0642016-07-20 13:31:51 +01004176 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004177 if (!obj)
4178 return -ENOENT;
4179
4180 err = mutex_lock_interruptible(&obj->mm.lock);
4181 if (err)
4182 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004183
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004184 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004185 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004186 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004187 if (obj->mm.madv == I915_MADV_WILLNEED) {
4188 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004189 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004190 obj->mm.quirked = false;
4191 }
4192 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00004193 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004194 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004195 obj->mm.quirked = true;
4196 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01004197 }
4198
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004199 if (obj->mm.madv != __I915_MADV_PURGED)
4200 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004201
Chris Wilson6c085a72012-08-20 11:40:46 +02004202 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004203 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004204 i915_gem_object_truncate(obj);
4205
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004206 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004207 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004208
Chris Wilson1233e2d2016-10-28 13:58:37 +01004209out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004210 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004211 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004212}
4213
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004214static void
4215frontbuffer_retire(struct i915_gem_active *active,
4216 struct drm_i915_gem_request *request)
4217{
4218 struct drm_i915_gem_object *obj =
4219 container_of(active, typeof(*obj), frontbuffer_write);
4220
Chris Wilsond59b21e2017-02-22 11:40:49 +00004221 intel_fb_obj_flush(obj, ORIGIN_CS);
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004222}
4223
Chris Wilson37e680a2012-06-07 15:38:42 +01004224void i915_gem_object_init(struct drm_i915_gem_object *obj,
4225 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004226{
Chris Wilson1233e2d2016-10-28 13:58:37 +01004227 mutex_init(&obj->mm.lock);
4228
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004229 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01004230 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004231 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilsond1b48c12017-08-16 09:52:08 +01004232 INIT_LIST_HEAD(&obj->lut_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004233 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004234
Chris Wilson37e680a2012-06-07 15:38:42 +01004235 obj->ops = ops;
4236
Chris Wilsond07f0e52016-10-28 13:58:44 +01004237 reservation_object_init(&obj->__builtin_resv);
4238 obj->resv = &obj->__builtin_resv;
4239
Chris Wilson50349242016-08-18 17:17:04 +01004240 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004241 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004242
4243 obj->mm.madv = I915_MADV_WILLNEED;
4244 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4245 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004246
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004247 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004248}
4249
Chris Wilson37e680a2012-06-07 15:38:42 +01004250static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00004251 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4252 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004253
Chris Wilson37e680a2012-06-07 15:38:42 +01004254 .get_pages = i915_gem_object_get_pages_gtt,
4255 .put_pages = i915_gem_object_put_pages_gtt,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004256
4257 .pwrite = i915_gem_object_pwrite_gtt,
Chris Wilson37e680a2012-06-07 15:38:42 +01004258};
4259
Matthew Auld465c4032017-10-06 23:18:14 +01004260static int i915_gem_object_create_shmem(struct drm_device *dev,
4261 struct drm_gem_object *obj,
4262 size_t size)
4263{
4264 struct drm_i915_private *i915 = to_i915(dev);
4265 unsigned long flags = VM_NORESERVE;
4266 struct file *filp;
4267
4268 drm_gem_private_object_init(dev, obj, size);
4269
4270 if (i915->mm.gemfs)
4271 filp = shmem_file_setup_with_mnt(i915->mm.gemfs, "i915", size,
4272 flags);
4273 else
4274 filp = shmem_file_setup("i915", size, flags);
4275
4276 if (IS_ERR(filp))
4277 return PTR_ERR(filp);
4278
4279 obj->filp = filp;
4280
4281 return 0;
4282}
4283
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004284struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004285i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004286{
Daniel Vetterc397b902010-04-09 19:05:07 +00004287 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004288 struct address_space *mapping;
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004289 unsigned int cache_level;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004290 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004291 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004292
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004293 /* There is a prevalence of the assumption that we fit the object's
4294 * page count inside a 32bit _signed_ variable. Let's document this and
4295 * catch if we ever need to fix it. In the meantime, if you do spot
4296 * such a local variable, please consider fixing!
4297 */
Tvrtko Ursulin7a3ee5d2017-03-30 17:31:30 +01004298 if (size >> PAGE_SHIFT > INT_MAX)
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004299 return ERR_PTR(-E2BIG);
4300
4301 if (overflows_type(size, obj->base.size))
4302 return ERR_PTR(-E2BIG);
4303
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004304 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004305 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004306 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004307
Matthew Auld465c4032017-10-06 23:18:14 +01004308 ret = i915_gem_object_create_shmem(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004309 if (ret)
4310 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004311
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004312 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004313 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004314 /* 965gm cannot relocate objects above 4GiB. */
4315 mask &= ~__GFP_HIGHMEM;
4316 mask |= __GFP_DMA32;
4317 }
4318
Al Viro93c76a32015-12-04 23:45:44 -05004319 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004320 mapping_set_gfp_mask(mapping, mask);
Chris Wilson4846bf02017-06-09 12:03:46 +01004321 GEM_BUG_ON(!(mapping_gfp_mask(mapping) & __GFP_RECLAIM));
Hugh Dickins5949eac2011-06-27 16:18:18 -07004322
Chris Wilson37e680a2012-06-07 15:38:42 +01004323 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004324
Daniel Vetterc397b902010-04-09 19:05:07 +00004325 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4326 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4327
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004328 if (HAS_LLC(dev_priv))
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004329 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004330 * cache) for about a 10% performance improvement
4331 * compared to uncached. Graphics requests other than
4332 * display scanout are coherent with the CPU in
4333 * accessing this cache. This means in this mode we
4334 * don't need to clflush on the CPU side, and on the
4335 * GPU side we only need to flush internal caches to
4336 * get data visible to the CPU.
4337 *
4338 * However, we maintain the display planes as UC, and so
4339 * need to rebind when first used as such.
4340 */
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004341 cache_level = I915_CACHE_LLC;
4342 else
4343 cache_level = I915_CACHE_NONE;
Eric Anholta1871112011-03-29 16:59:55 -07004344
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004345 i915_gem_object_set_cache_coherency(obj, cache_level);
Chris Wilsone27ab732017-06-15 13:38:49 +01004346
Daniel Vetterd861e332013-07-24 23:25:03 +02004347 trace_i915_gem_object_create(obj);
4348
Chris Wilson05394f32010-11-08 19:18:58 +00004349 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004350
4351fail:
4352 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004353 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004354}
4355
Chris Wilson340fbd82014-05-22 09:16:52 +01004356static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4357{
4358 /* If we are the last user of the backing storage (be it shmemfs
4359 * pages or stolen etc), we know that the pages are going to be
4360 * immediately released. In this case, we can then skip copying
4361 * back the contents from the GPU.
4362 */
4363
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004364 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004365 return false;
4366
4367 if (obj->base.filp == NULL)
4368 return true;
4369
4370 /* At first glance, this looks racy, but then again so would be
4371 * userspace racing mmap against close. However, the first external
4372 * reference to the filp can only be obtained through the
4373 * i915_gem_mmap_ioctl() which safeguards us against the user
4374 * acquiring such a reference whilst we are in the middle of
4375 * freeing the object.
4376 */
4377 return atomic_long_read(&obj->base.filp->f_count) == 1;
4378}
4379
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004380static void __i915_gem_free_objects(struct drm_i915_private *i915,
4381 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004382{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004383 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004384
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004385 mutex_lock(&i915->drm.struct_mutex);
4386 intel_runtime_pm_get(i915);
4387 llist_for_each_entry(obj, freed, freed) {
4388 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004389
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004390 trace_i915_gem_object_destroy(obj);
4391
4392 GEM_BUG_ON(i915_gem_object_is_active(obj));
4393 list_for_each_entry_safe(vma, vn,
4394 &obj->vma_list, obj_link) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004395 GEM_BUG_ON(i915_vma_is_active(vma));
4396 vma->flags &= ~I915_VMA_PIN_MASK;
4397 i915_vma_close(vma);
4398 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004399 GEM_BUG_ON(!list_empty(&obj->vma_list));
4400 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004401
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004402 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004403 }
4404 intel_runtime_pm_put(i915);
4405 mutex_unlock(&i915->drm.struct_mutex);
4406
Chris Wilsonf2be9d62017-04-07 11:25:52 +01004407 cond_resched();
4408
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004409 llist_for_each_entry_safe(obj, on, freed, freed) {
4410 GEM_BUG_ON(obj->bind_count);
4411 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
Chris Wilson67b48042017-08-22 12:05:16 +01004412 GEM_BUG_ON(!list_empty(&obj->lut_list));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004413
4414 if (obj->ops->release)
4415 obj->ops->release(obj);
4416
4417 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4418 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004419 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004420 GEM_BUG_ON(obj->mm.pages);
4421
4422 if (obj->base.import_attach)
4423 drm_prime_gem_destroy(&obj->base, NULL);
4424
Chris Wilsond07f0e52016-10-28 13:58:44 +01004425 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004426 drm_gem_object_release(&obj->base);
4427 i915_gem_info_remove_obj(i915, obj->base.size);
4428
4429 kfree(obj->bit_17);
4430 i915_gem_object_free(obj);
4431 }
4432}
4433
4434static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4435{
4436 struct llist_node *freed;
4437
4438 freed = llist_del_all(&i915->mm.free_list);
4439 if (unlikely(freed))
4440 __i915_gem_free_objects(i915, freed);
4441}
4442
4443static void __i915_gem_free_work(struct work_struct *work)
4444{
4445 struct drm_i915_private *i915 =
4446 container_of(work, struct drm_i915_private, mm.free_work);
4447 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004448
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004449 /* All file-owned VMA should have been released by this point through
4450 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4451 * However, the object may also be bound into the global GTT (e.g.
4452 * older GPUs without per-process support, or for direct access through
4453 * the GTT either for the user or for scanout). Those VMA still need to
4454 * unbound now.
4455 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004456
Chris Wilson5ad08be2017-04-07 11:25:51 +01004457 while ((freed = llist_del_all(&i915->mm.free_list))) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004458 __i915_gem_free_objects(i915, freed);
Chris Wilson5ad08be2017-04-07 11:25:51 +01004459 if (need_resched())
4460 break;
4461 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004462}
4463
4464static void __i915_gem_free_object_rcu(struct rcu_head *head)
4465{
4466 struct drm_i915_gem_object *obj =
4467 container_of(head, typeof(*obj), rcu);
4468 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4469
4470 /* We can't simply use call_rcu() from i915_gem_free_object()
4471 * as we need to block whilst unbinding, and the call_rcu
4472 * task may be called from softirq context. So we take a
4473 * detour through a worker.
4474 */
4475 if (llist_add(&obj->freed, &i915->mm.free_list))
4476 schedule_work(&i915->mm.free_work);
4477}
4478
4479void i915_gem_free_object(struct drm_gem_object *gem_obj)
4480{
4481 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4482
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004483 if (obj->mm.quirked)
4484 __i915_gem_object_unpin_pages(obj);
4485
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004486 if (discard_backing_storage(obj))
4487 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004488
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004489 /* Before we free the object, make sure any pure RCU-only
4490 * read-side critical sections are complete, e.g.
4491 * i915_gem_busy_ioctl(). For the corresponding synchronized
4492 * lookup see i915_gem_object_lookup_rcu().
4493 */
4494 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004495}
4496
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004497void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4498{
4499 lockdep_assert_held(&obj->base.dev->struct_mutex);
4500
Chris Wilsond1b48c12017-08-16 09:52:08 +01004501 if (!i915_gem_object_has_active_reference(obj) &&
4502 i915_gem_object_is_active(obj))
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004503 i915_gem_object_set_active_reference(obj);
4504 else
4505 i915_gem_object_put(obj);
4506}
4507
Chris Wilson3033aca2016-10-28 13:58:47 +01004508static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4509{
4510 struct intel_engine_cs *engine;
4511 enum intel_engine_id id;
4512
4513 for_each_engine(engine, dev_priv, id)
Chris Wilsonf131e352016-12-29 14:40:37 +00004514 GEM_BUG_ON(engine->last_retired_context &&
4515 !i915_gem_context_is_kernel(engine->last_retired_context));
Chris Wilson3033aca2016-10-28 13:58:47 +01004516}
4517
Chris Wilson24145512017-01-24 11:01:35 +00004518void i915_gem_sanitize(struct drm_i915_private *i915)
4519{
Chris Wilsonf36325f2017-08-26 12:09:34 +01004520 if (i915_terminally_wedged(&i915->gpu_error)) {
4521 mutex_lock(&i915->drm.struct_mutex);
4522 i915_gem_unset_wedged(i915);
4523 mutex_unlock(&i915->drm.struct_mutex);
4524 }
4525
Chris Wilson24145512017-01-24 11:01:35 +00004526 /*
4527 * If we inherit context state from the BIOS or earlier occupants
4528 * of the GPU, the GPU may be in an inconsistent state when we
4529 * try to take over. The only way to remove the earlier state
4530 * is by resetting. However, resetting on earlier gen is tricky as
4531 * it may impact the display and we are uncertain about the stability
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004532 * of the reset, so this could be applied to even earlier gen.
Chris Wilson24145512017-01-24 11:01:35 +00004533 */
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004534 if (INTEL_GEN(i915) >= 5) {
Chris Wilson24145512017-01-24 11:01:35 +00004535 int reset = intel_gpu_reset(i915, ALL_ENGINES);
4536 WARN_ON(reset && reset != -ENODEV);
4537 }
4538}
4539
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004540int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004541{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004542 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004543 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004544
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004545 intel_runtime_pm_get(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01004546 intel_suspend_gt_powersave(dev_priv);
4547
Chris Wilson45c5f202013-10-16 11:50:01 +01004548 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004549
4550 /* We have to flush all the executing contexts to main memory so
4551 * that they can saved in the hibernation image. To ensure the last
4552 * context image is coherent, we have to switch away from it. That
4553 * leaves the dev_priv->kernel_context still active when
4554 * we actually suspend, and its image in memory may not match the GPU
4555 * state. Fortunately, the kernel_context is disposable and we do
4556 * not rely on its state.
4557 */
4558 ret = i915_gem_switch_to_kernel_context(dev_priv);
4559 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004560 goto err_unlock;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004561
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004562 ret = i915_gem_wait_for_idle(dev_priv,
4563 I915_WAIT_INTERRUPTIBLE |
4564 I915_WAIT_LOCKED);
Chris Wilsoncad99462017-08-26 12:09:33 +01004565 if (ret && ret != -EIO)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004566 goto err_unlock;
Chris Wilsonf7403342013-09-13 23:57:04 +01004567
Chris Wilson3033aca2016-10-28 13:58:47 +01004568 assert_kernel_context_is_current(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +01004569 i915_gem_contexts_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004570 mutex_unlock(&dev->struct_mutex);
4571
Sagar Arun Kamble63987bf2017-04-05 15:51:50 +05304572 intel_guc_suspend(dev_priv);
4573
Chris Wilson737b1502015-01-26 18:03:03 +02004574 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004575 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004576
4577 /* As the idle_work is rearming if it detects a race, play safe and
4578 * repeat the flush until it is definitely idle.
4579 */
Chris Wilson7c262402017-10-06 11:40:38 +01004580 drain_delayed_work(&dev_priv->gt.idle_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004581
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004582 /* Assert that we sucessfully flushed all the work and
4583 * reset the GPU back to its idle, low power state.
4584 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004585 WARN_ON(dev_priv->gt.awake);
Chris Wilsonfc692bd2017-08-26 12:09:35 +01004586 if (WARN_ON(!intel_engines_are_idle(dev_priv)))
4587 i915_gem_set_wedged(dev_priv); /* no hope, discard everything */
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004588
Imre Deak1c777c52016-10-12 17:46:37 +03004589 /*
4590 * Neither the BIOS, ourselves or any other kernel
4591 * expects the system to be in execlists mode on startup,
4592 * so we need to reset the GPU back to legacy mode. And the only
4593 * known way to disable logical contexts is through a GPU reset.
4594 *
4595 * So in order to leave the system in a known default configuration,
4596 * always reset the GPU upon unload and suspend. Afterwards we then
4597 * clean up the GEM state tracking, flushing off the requests and
4598 * leaving the system in a known idle state.
4599 *
4600 * Note that is of the upmost importance that the GPU is idle and
4601 * all stray writes are flushed *before* we dismantle the backing
4602 * storage for the pinned objects.
4603 *
4604 * However, since we are uncertain that resetting the GPU on older
4605 * machines is a good idea, we don't - just in case it leaves the
4606 * machine in an unusable condition.
4607 */
Chris Wilson24145512017-01-24 11:01:35 +00004608 i915_gem_sanitize(dev_priv);
Chris Wilsoncad99462017-08-26 12:09:33 +01004609
4610 intel_runtime_pm_put(dev_priv);
4611 return 0;
Imre Deak1c777c52016-10-12 17:46:37 +03004612
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004613err_unlock:
Chris Wilson45c5f202013-10-16 11:50:01 +01004614 mutex_unlock(&dev->struct_mutex);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004615 intel_runtime_pm_put(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004616 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004617}
4618
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004619void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004620{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004621 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004622
Imre Deak31ab49a2016-11-07 11:20:05 +02004623 WARN_ON(dev_priv->gt.awake);
4624
Chris Wilson5ab57c72016-07-15 14:56:20 +01004625 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004626 i915_gem_restore_gtt_mappings(dev_priv);
Sagar Arun Kamble269e6ea2017-09-29 10:28:36 +05304627 i915_gem_restore_fences(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004628
4629 /* As we didn't flush the kernel context before suspend, we cannot
4630 * guarantee that the context image is complete. So let's just reset
4631 * it and start again.
4632 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004633 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004634
4635 mutex_unlock(&dev->struct_mutex);
4636}
4637
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004638void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004639{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004640 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004641 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4642 return;
4643
4644 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4645 DISP_TILE_SURFACE_SWIZZLING);
4646
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004647 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004648 return;
4649
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004650 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004651 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004652 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004653 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004654 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004655 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004656 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004657 else
4658 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004659}
Daniel Vettere21af882012-02-09 20:53:27 +01004660
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004661static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004662{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004663 I915_WRITE(RING_CTL(base), 0);
4664 I915_WRITE(RING_HEAD(base), 0);
4665 I915_WRITE(RING_TAIL(base), 0);
4666 I915_WRITE(RING_START(base), 0);
4667}
4668
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004669static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004670{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004671 if (IS_I830(dev_priv)) {
4672 init_unused_ring(dev_priv, PRB1_BASE);
4673 init_unused_ring(dev_priv, SRB0_BASE);
4674 init_unused_ring(dev_priv, SRB1_BASE);
4675 init_unused_ring(dev_priv, SRB2_BASE);
4676 init_unused_ring(dev_priv, SRB3_BASE);
4677 } else if (IS_GEN2(dev_priv)) {
4678 init_unused_ring(dev_priv, SRB0_BASE);
4679 init_unused_ring(dev_priv, SRB1_BASE);
4680 } else if (IS_GEN3(dev_priv)) {
4681 init_unused_ring(dev_priv, PRB1_BASE);
4682 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004683 }
4684}
4685
Chris Wilson20a8a742017-02-08 14:30:31 +00004686static int __i915_gem_restart_engines(void *data)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004687{
Chris Wilson20a8a742017-02-08 14:30:31 +00004688 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004689 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304690 enum intel_engine_id id;
Chris Wilson20a8a742017-02-08 14:30:31 +00004691 int err;
4692
4693 for_each_engine(engine, i915, id) {
4694 err = engine->init_hw(engine);
4695 if (err)
4696 return err;
4697 }
4698
4699 return 0;
4700}
4701
4702int i915_gem_init_hw(struct drm_i915_private *dev_priv)
4703{
Chris Wilsond200cda2016-04-28 09:56:44 +01004704 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004705
Chris Wilsonde867c22016-10-25 13:16:02 +01004706 dev_priv->gt.last_init_time = ktime_get();
4707
Chris Wilson5e4f5182015-02-13 14:35:59 +00004708 /* Double layer security blanket, see i915_gem_init() */
4709 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4710
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004711 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004712 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004713
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004714 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004715 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004716 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004717
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004718 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004719 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004720 u32 temp = I915_READ(GEN7_MSG_CTL);
4721 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4722 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004723 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004724 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4725 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4726 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4727 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004728 }
4729
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004730 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004731
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004732 /*
4733 * At least 830 can leave some of the unused rings
4734 * "active" (ie. head != tail) after resume which
4735 * will prevent c3 entry. Makes sure all unused rings
4736 * are totally idle.
4737 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004738 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004739
Dave Gordoned54c1a2016-01-19 19:02:54 +00004740 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004741
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004742 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004743 if (ret) {
4744 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4745 goto out;
4746 }
4747
4748 /* Need to do basic initialisation of all rings first: */
Chris Wilson20a8a742017-02-08 14:30:31 +00004749 ret = __i915_gem_restart_engines(dev_priv);
4750 if (ret)
4751 goto out;
Mika Kuoppala99433932013-01-22 14:12:17 +02004752
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004753 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004754
Oscar Mateob8991402017-03-28 09:53:47 -07004755 /* We can't enable contexts until all firmware is loaded */
4756 ret = intel_uc_init_hw(dev_priv);
4757 if (ret)
4758 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004759
Chris Wilson5e4f5182015-02-13 14:35:59 +00004760out:
4761 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004762 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004763}
4764
Chris Wilson39df9192016-07-20 13:31:57 +01004765bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4766{
4767 if (INTEL_INFO(dev_priv)->gen < 6)
4768 return false;
4769
4770 /* TODO: make semaphores and Execlists play nicely together */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00004771 if (i915_modparams.enable_execlists)
Chris Wilson39df9192016-07-20 13:31:57 +01004772 return false;
4773
4774 if (value >= 0)
4775 return value;
4776
Chris Wilson39df9192016-07-20 13:31:57 +01004777 /* Enable semaphores on SNB when IO remapping is off */
Chris Wilson80debff2017-05-25 13:16:12 +01004778 if (IS_GEN6(dev_priv) && intel_vtd_active())
Chris Wilson39df9192016-07-20 13:31:57 +01004779 return false;
Chris Wilson39df9192016-07-20 13:31:57 +01004780
4781 return true;
4782}
4783
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004784int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004785{
Chris Wilson1070a422012-04-24 15:47:41 +01004786 int ret;
4787
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004788 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004789
Chris Wilson94312822017-05-03 10:39:18 +01004790 dev_priv->mm.unordered_timeline = dma_fence_context_alloc(1);
Chris Wilson57822dc2017-02-22 11:40:48 +00004791
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00004792 if (!i915_modparams.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004793 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004794 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004795 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004796 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004797 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004798 }
4799
Chris Wilson5e4f5182015-02-13 14:35:59 +00004800 /* This is just a security blanket to placate dragons.
4801 * On some systems, we very sporadically observe that the first TLBs
4802 * used by the CS may be stale, despite us poking the TLB reset. If
4803 * we hold the forcewake during initialisation these problems
4804 * just magically go away.
4805 */
4806 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4807
Chris Wilson8a2421b2017-06-16 15:05:22 +01004808 ret = i915_gem_init_userptr(dev_priv);
4809 if (ret)
4810 goto out_unlock;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004811
4812 ret = i915_gem_init_ggtt(dev_priv);
4813 if (ret)
4814 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004815
Chris Wilson829a0af2017-06-20 12:05:45 +01004816 ret = i915_gem_contexts_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004817 if (ret)
4818 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004819
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004820 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004821 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004822 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004823
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004824 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004825 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004826 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004827 * wedged. But we only want to do this where the GPU is angry,
4828 * for all other failure, such as an allocation failure, bail.
4829 */
4830 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004831 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004832 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004833 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004834
4835out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004836 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004837 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004838
Chris Wilson60990322014-04-09 09:19:42 +01004839 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004840}
4841
Chris Wilson24145512017-01-24 11:01:35 +00004842void i915_gem_init_mmio(struct drm_i915_private *i915)
4843{
4844 i915_gem_sanitize(i915);
4845}
4846
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004847void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004848i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004849{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004850 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304851 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004852
Akash Goel3b3f1652016-10-13 22:44:48 +05304853 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004854 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004855}
4856
Eric Anholt673a3942008-07-30 12:06:12 -07004857void
Imre Deak40ae4e12016-03-16 14:54:03 +02004858i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4859{
Chris Wilson49ef5292016-08-18 17:17:00 +01004860 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004861
4862 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4863 !IS_CHERRYVIEW(dev_priv))
4864 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02004865 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4866 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4867 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004868 dev_priv->num_fence_regs = 16;
4869 else
4870 dev_priv->num_fence_regs = 8;
4871
Chris Wilsonc0336662016-05-06 15:40:21 +01004872 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004873 dev_priv->num_fence_regs =
4874 I915_READ(vgtif_reg(avail_rs.fence_num));
4875
4876 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004877 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4878 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4879
4880 fence->i915 = dev_priv;
4881 fence->id = i;
4882 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4883 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004884 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004885
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004886 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004887}
4888
Chris Wilson73cb9702016-10-28 13:58:46 +01004889int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004890i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004891{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004892 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004893
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004894 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4895 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004896 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004897
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004898 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4899 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004900 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004901
Chris Wilsond1b48c12017-08-16 09:52:08 +01004902 dev_priv->luts = KMEM_CACHE(i915_lut_handle, 0);
4903 if (!dev_priv->luts)
4904 goto err_vmas;
4905
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004906 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4907 SLAB_HWCACHE_ALIGN |
4908 SLAB_RECLAIM_ACCOUNT |
Paul E. McKenney5f0d5a32017-01-18 02:53:44 -08004909 SLAB_TYPESAFE_BY_RCU);
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004910 if (!dev_priv->requests)
Chris Wilsond1b48c12017-08-16 09:52:08 +01004911 goto err_luts;
Chris Wilson73cb9702016-10-28 13:58:46 +01004912
Chris Wilson52e54202016-11-14 20:41:02 +00004913 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4914 SLAB_HWCACHE_ALIGN |
4915 SLAB_RECLAIM_ACCOUNT);
4916 if (!dev_priv->dependencies)
4917 goto err_requests;
4918
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004919 dev_priv->priorities = KMEM_CACHE(i915_priolist, SLAB_HWCACHE_ALIGN);
4920 if (!dev_priv->priorities)
4921 goto err_dependencies;
4922
Chris Wilson73cb9702016-10-28 13:58:46 +01004923 mutex_lock(&dev_priv->drm.struct_mutex);
4924 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004925 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004926 mutex_unlock(&dev_priv->drm.struct_mutex);
4927 if (err)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004928 goto err_priorities;
Eric Anholt673a3942008-07-30 12:06:12 -07004929
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004930 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4931 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004932 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4933 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004934 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004935 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004936 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004937 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004938 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004939 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004940 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004941 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004942
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004943 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4944
Chris Wilsonb5add952016-08-04 16:32:36 +01004945 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004946
Matthew Auld465c4032017-10-06 23:18:14 +01004947 err = i915_gemfs_init(dev_priv);
4948 if (err)
4949 DRM_NOTE("Unable to create a private tmpfs mount, hugepage support will be disabled(%d).\n", err);
4950
Chris Wilson73cb9702016-10-28 13:58:46 +01004951 return 0;
4952
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004953err_priorities:
4954 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00004955err_dependencies:
4956 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004957err_requests:
4958 kmem_cache_destroy(dev_priv->requests);
Chris Wilsond1b48c12017-08-16 09:52:08 +01004959err_luts:
4960 kmem_cache_destroy(dev_priv->luts);
Chris Wilson73cb9702016-10-28 13:58:46 +01004961err_vmas:
4962 kmem_cache_destroy(dev_priv->vmas);
4963err_objects:
4964 kmem_cache_destroy(dev_priv->objects);
4965err_out:
4966 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004967}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004968
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004969void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02004970{
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004971 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004972 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004973 WARN_ON(dev_priv->mm.object_count);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004974
Matthew Auldea84aa72016-11-17 21:04:11 +00004975 mutex_lock(&dev_priv->drm.struct_mutex);
4976 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4977 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4978 mutex_unlock(&dev_priv->drm.struct_mutex);
4979
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004980 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00004981 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004982 kmem_cache_destroy(dev_priv->requests);
Chris Wilsond1b48c12017-08-16 09:52:08 +01004983 kmem_cache_destroy(dev_priv->luts);
Imre Deakd64aa092016-01-19 15:26:29 +02004984 kmem_cache_destroy(dev_priv->vmas);
4985 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004986
4987 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4988 rcu_barrier();
Matthew Auld465c4032017-10-06 23:18:14 +01004989
4990 i915_gemfs_fini(dev_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02004991}
4992
Chris Wilson6a800ea2016-09-21 14:51:07 +01004993int i915_gem_freeze(struct drm_i915_private *dev_priv)
4994{
Chris Wilsond0aa3012017-04-07 11:25:49 +01004995 /* Discard all purgeable objects, let userspace recover those as
4996 * required after resuming.
4997 */
Chris Wilson6a800ea2016-09-21 14:51:07 +01004998 i915_gem_shrink_all(dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01004999
Chris Wilson6a800ea2016-09-21 14:51:07 +01005000 return 0;
5001}
5002
Chris Wilson461fb992016-05-14 07:26:33 +01005003int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
5004{
5005 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01005006 struct list_head *phases[] = {
5007 &dev_priv->mm.unbound_list,
5008 &dev_priv->mm.bound_list,
5009 NULL
5010 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01005011
5012 /* Called just before we write the hibernation image.
5013 *
5014 * We need to update the domain tracking to reflect that the CPU
5015 * will be accessing all the pages to create and restore from the
5016 * hibernation, and so upon restoration those pages will be in the
5017 * CPU domain.
5018 *
5019 * To make sure the hibernation image contains the latest state,
5020 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01005021 *
5022 * To try and reduce the hibernation image, we manually shrink
Chris Wilsond0aa3012017-04-07 11:25:49 +01005023 * the objects as well, see i915_gem_freeze()
Chris Wilson461fb992016-05-14 07:26:33 +01005024 */
5025
Chris Wilson912d5722017-09-06 16:19:30 -07005026 i915_gem_shrink(dev_priv, -1UL, NULL, I915_SHRINK_UNBOUND);
Chris Wilson17b93c42017-04-07 11:25:50 +01005027 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01005028
Chris Wilsond0aa3012017-04-07 11:25:49 +01005029 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson7aab2d52016-09-09 20:02:18 +01005030 for (p = phases; *p; p++) {
Chris Wilsone27ab732017-06-15 13:38:49 +01005031 list_for_each_entry(obj, *p, global_link)
5032 __start_cpu_write(obj);
Chris Wilson461fb992016-05-14 07:26:33 +01005033 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01005034 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01005035
5036 return 0;
5037}
5038
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005039void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005040{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005041 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01005042 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00005043
5044 /* Clean up our request list when the client is going away, so that
5045 * later retire_requests won't dereference our soon-to-be-gone
5046 * file_priv.
5047 */
Chris Wilson1c255952010-09-26 11:03:27 +01005048 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00005049 list_for_each_entry(request, &file_priv->mm.request_list, client_link)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005050 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01005051 spin_unlock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005052}
5053
Chris Wilson829a0af2017-06-20 12:05:45 +01005054int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005055{
5056 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005057 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005058
Chris Wilsonc4c29d72016-11-09 10:45:07 +00005059 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005060
5061 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5062 if (!file_priv)
5063 return -ENOMEM;
5064
5065 file->driver_priv = file_priv;
Chris Wilson829a0af2017-06-20 12:05:45 +01005066 file_priv->dev_priv = i915;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005067 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005068
5069 spin_lock_init(&file_priv->mm.lock);
5070 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005071
Chris Wilsonc80ff162016-07-27 09:07:27 +01005072 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005073
Chris Wilson829a0af2017-06-20 12:05:45 +01005074 ret = i915_gem_context_open(i915, file);
Ben Widawskye422b882013-12-06 14:10:58 -08005075 if (ret)
5076 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005077
Ben Widawskye422b882013-12-06 14:10:58 -08005078 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005079}
5080
Daniel Vetterb680c372014-09-19 18:27:27 +02005081/**
5082 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005083 * @old: current GEM buffer for the frontbuffer slots
5084 * @new: new GEM buffer for the frontbuffer slots
5085 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005086 *
5087 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5088 * from @old and setting them in @new. Both @old and @new can be NULL.
5089 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005090void i915_gem_track_fb(struct drm_i915_gem_object *old,
5091 struct drm_i915_gem_object *new,
5092 unsigned frontbuffer_bits)
5093{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005094 /* Control of individual bits within the mask are guarded by
5095 * the owning plane->mutex, i.e. we can never see concurrent
5096 * manipulation of individual bits. But since the bitfield as a whole
5097 * is updated using RMW, we need to use atomics in order to update
5098 * the bits.
5099 */
5100 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
5101 sizeof(atomic_t) * BITS_PER_BYTE);
5102
Daniel Vettera071fa02014-06-18 23:28:09 +02005103 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005104 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
5105 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005106 }
5107
5108 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005109 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
5110 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005111 }
5112}
5113
Dave Gordonea702992015-07-09 19:29:02 +01005114/* Allocate a new GEM object and fill it with the supplied data */
5115struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005116i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01005117 const void *data, size_t size)
5118{
5119 struct drm_i915_gem_object *obj;
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005120 struct file *file;
5121 size_t offset;
5122 int err;
Dave Gordonea702992015-07-09 19:29:02 +01005123
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005124 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005125 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005126 return obj;
5127
Chris Wilsonce8ff092017-03-17 19:46:47 +00005128 GEM_BUG_ON(obj->base.write_domain != I915_GEM_DOMAIN_CPU);
Dave Gordonea702992015-07-09 19:29:02 +01005129
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005130 file = obj->base.filp;
5131 offset = 0;
5132 do {
5133 unsigned int len = min_t(typeof(size), size, PAGE_SIZE);
5134 struct page *page;
5135 void *pgdata, *vaddr;
Dave Gordonea702992015-07-09 19:29:02 +01005136
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005137 err = pagecache_write_begin(file, file->f_mapping,
5138 offset, len, 0,
5139 &page, &pgdata);
5140 if (err < 0)
5141 goto fail;
Dave Gordonea702992015-07-09 19:29:02 +01005142
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005143 vaddr = kmap(page);
5144 memcpy(vaddr, data, len);
5145 kunmap(page);
5146
5147 err = pagecache_write_end(file, file->f_mapping,
5148 offset, len, len,
5149 page, pgdata);
5150 if (err < 0)
5151 goto fail;
5152
5153 size -= len;
5154 data += len;
5155 offset += len;
5156 } while (size);
Dave Gordonea702992015-07-09 19:29:02 +01005157
5158 return obj;
5159
5160fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01005161 i915_gem_object_put(obj);
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005162 return ERR_PTR(err);
Dave Gordonea702992015-07-09 19:29:02 +01005163}
Chris Wilson96d77632016-10-28 13:58:33 +01005164
5165struct scatterlist *
5166i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
5167 unsigned int n,
5168 unsigned int *offset)
5169{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005170 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01005171 struct scatterlist *sg;
5172 unsigned int idx, count;
5173
5174 might_sleep();
5175 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005176 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01005177
5178 /* As we iterate forward through the sg, we record each entry in a
5179 * radixtree for quick repeated (backwards) lookups. If we have seen
5180 * this index previously, we will have an entry for it.
5181 *
5182 * Initial lookup is O(N), but this is amortized to O(1) for
5183 * sequential page access (where each new request is consecutive
5184 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
5185 * i.e. O(1) with a large constant!
5186 */
5187 if (n < READ_ONCE(iter->sg_idx))
5188 goto lookup;
5189
5190 mutex_lock(&iter->lock);
5191
5192 /* We prefer to reuse the last sg so that repeated lookup of this
5193 * (or the subsequent) sg are fast - comparing against the last
5194 * sg is faster than going through the radixtree.
5195 */
5196
5197 sg = iter->sg_pos;
5198 idx = iter->sg_idx;
5199 count = __sg_page_count(sg);
5200
5201 while (idx + count <= n) {
5202 unsigned long exception, i;
5203 int ret;
5204
5205 /* If we cannot allocate and insert this entry, or the
5206 * individual pages from this range, cancel updating the
5207 * sg_idx so that on this lookup we are forced to linearly
5208 * scan onwards, but on future lookups we will try the
5209 * insertion again (in which case we need to be careful of
5210 * the error return reporting that we have already inserted
5211 * this index).
5212 */
5213 ret = radix_tree_insert(&iter->radix, idx, sg);
5214 if (ret && ret != -EEXIST)
5215 goto scan;
5216
5217 exception =
5218 RADIX_TREE_EXCEPTIONAL_ENTRY |
5219 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
5220 for (i = 1; i < count; i++) {
5221 ret = radix_tree_insert(&iter->radix, idx + i,
5222 (void *)exception);
5223 if (ret && ret != -EEXIST)
5224 goto scan;
5225 }
5226
5227 idx += count;
5228 sg = ____sg_next(sg);
5229 count = __sg_page_count(sg);
5230 }
5231
5232scan:
5233 iter->sg_pos = sg;
5234 iter->sg_idx = idx;
5235
5236 mutex_unlock(&iter->lock);
5237
5238 if (unlikely(n < idx)) /* insertion completed by another thread */
5239 goto lookup;
5240
5241 /* In case we failed to insert the entry into the radixtree, we need
5242 * to look beyond the current sg.
5243 */
5244 while (idx + count <= n) {
5245 idx += count;
5246 sg = ____sg_next(sg);
5247 count = __sg_page_count(sg);
5248 }
5249
5250 *offset = n - idx;
5251 return sg;
5252
5253lookup:
5254 rcu_read_lock();
5255
5256 sg = radix_tree_lookup(&iter->radix, n);
5257 GEM_BUG_ON(!sg);
5258
5259 /* If this index is in the middle of multi-page sg entry,
5260 * the radixtree will contain an exceptional entry that points
5261 * to the start of that range. We will return the pointer to
5262 * the base page and the offset of this page within the
5263 * sg entry's range.
5264 */
5265 *offset = 0;
5266 if (unlikely(radix_tree_exception(sg))) {
5267 unsigned long base =
5268 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
5269
5270 sg = radix_tree_lookup(&iter->radix, base);
5271 GEM_BUG_ON(!sg);
5272
5273 *offset = n - base;
5274 }
5275
5276 rcu_read_unlock();
5277
5278 return sg;
5279}
5280
5281struct page *
5282i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
5283{
5284 struct scatterlist *sg;
5285 unsigned int offset;
5286
5287 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
5288
5289 sg = i915_gem_object_get_sg(obj, n, &offset);
5290 return nth_page(sg_page(sg), offset);
5291}
5292
5293/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5294struct page *
5295i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
5296 unsigned int n)
5297{
5298 struct page *page;
5299
5300 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005301 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01005302 set_page_dirty(page);
5303
5304 return page;
5305}
5306
5307dma_addr_t
5308i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
5309 unsigned long n)
5310{
5311 struct scatterlist *sg;
5312 unsigned int offset;
5313
5314 sg = i915_gem_object_get_sg(obj, n, &offset);
5315 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
5316}
Chris Wilson935a2f72017-02-13 17:15:13 +00005317
Chris Wilson8eeb7902017-07-26 19:16:01 +01005318int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, int align)
5319{
5320 struct sg_table *pages;
5321 int err;
5322
5323 if (align > obj->base.size)
5324 return -EINVAL;
5325
5326 if (obj->ops == &i915_gem_phys_ops)
5327 return 0;
5328
5329 if (obj->ops != &i915_gem_object_ops)
5330 return -EINVAL;
5331
5332 err = i915_gem_object_unbind(obj);
5333 if (err)
5334 return err;
5335
5336 mutex_lock(&obj->mm.lock);
5337
5338 if (obj->mm.madv != I915_MADV_WILLNEED) {
5339 err = -EFAULT;
5340 goto err_unlock;
5341 }
5342
5343 if (obj->mm.quirked) {
5344 err = -EFAULT;
5345 goto err_unlock;
5346 }
5347
5348 if (obj->mm.mapping) {
5349 err = -EBUSY;
5350 goto err_unlock;
5351 }
5352
5353 pages = obj->mm.pages;
5354 obj->ops = &i915_gem_phys_ops;
5355
Chris Wilson8fb6a5d2017-07-26 19:16:02 +01005356 err = ____i915_gem_object_get_pages(obj);
Chris Wilson8eeb7902017-07-26 19:16:01 +01005357 if (err)
5358 goto err_xfer;
5359
5360 /* Perma-pin (until release) the physical set of pages */
5361 __i915_gem_object_pin_pages(obj);
5362
5363 if (!IS_ERR_OR_NULL(pages))
5364 i915_gem_object_ops.put_pages(obj, pages);
5365 mutex_unlock(&obj->mm.lock);
5366 return 0;
5367
5368err_xfer:
5369 obj->ops = &i915_gem_object_ops;
5370 obj->mm.pages = pages;
5371err_unlock:
5372 mutex_unlock(&obj->mm.lock);
5373 return err;
5374}
5375
Chris Wilson935a2f72017-02-13 17:15:13 +00005376#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
5377#include "selftests/scatterlist.c"
Chris Wilson66d9cb52017-02-13 17:15:17 +00005378#include "selftests/mock_gem_device.c"
Chris Wilson44653982017-02-13 17:15:20 +00005379#include "selftests/huge_gem_object.c"
Chris Wilson8335fd62017-02-13 17:15:28 +00005380#include "selftests/i915_gem_object.c"
Chris Wilson17059452017-02-13 17:15:32 +00005381#include "selftests/i915_gem_coherency.c"
Chris Wilson935a2f72017-02-13 17:15:13 +00005382#endif