blob: 98d2956f91f4139a3407003a553fc23ed03b531c [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Chris Wilsonb2e862d2016-04-28 09:56:41 +010093#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
Ben Widawsky40521052012-06-04 14:42:43 -070095/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
Ben Widawskyb731d332013-12-06 14:10:59 -080099#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Chris Wilsonc0336662016-05-06 15:40:21 +0100102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
Ben Widawskyb731d332013-12-06 14:10:59 -0800103{
Chris Wilsonc0336662016-05-06 15:40:21 +0100104 if (IS_GEN6(dev_priv))
Ben Widawskyb731d332013-12-06 14:10:59 -0800105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Chris Wilsonc0336662016-05-06 15:40:21 +0100110static int get_context_size(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700111{
Ben Widawsky254f9652012-06-04 14:42:42 -0700112 int ret;
113 u32 reg;
114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115 switch (INTEL_GEN(dev_priv)) {
Ben Widawsky254f9652012-06-04 14:42:42 -0700116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700121 reg = I915_READ(GEN7_CXT_SIZE);
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 if (IS_HASWELL(dev_priv))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700123 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700126 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
Mika Kuoppaladce32712013-04-30 13:30:33 +0300137void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700138{
Chris Wilsone2efd132016-05-24 14:53:34 +0100139 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100140 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700141
Chris Wilson91c8a322016-07-05 10:40:23 +0100142 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000143 trace_i915_context_free(ctx);
Chris Wilson50e046b2016-08-04 07:52:46 +0100144 GEM_BUG_ON(!ctx->closed);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000145
Daniel Vetterae6c4802014-08-06 15:04:53 +0200146 i915_ppgtt_put(ctx->ppgtt);
147
Chris Wilsonbca44d82016-05-24 14:53:41 +0100148 for (i = 0; i < I915_NUM_ENGINES; i++) {
149 struct intel_context *ce = &ctx->engine[i];
150
151 if (!ce->state)
152 continue;
153
154 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100155 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100156 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100157
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100158 i915_vma_put(ce->state);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100159 }
160
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800161 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100162
163 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700164 kfree(ctx);
165}
166
Oscar Mateo8c8579172014-07-24 17:04:14 +0100167struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100168i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
169{
170 struct drm_i915_gem_object *obj;
171 int ret;
172
Chris Wilson499f2692016-05-24 14:53:35 +0100173 lockdep_assert_held(&dev->struct_mutex);
174
Dave Gordond37cd8a2016-04-22 19:14:32 +0100175 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100176 if (IS_ERR(obj))
177 return obj;
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100178
179 /*
180 * Try to make the context utilize L3 as well as LLC.
181 *
182 * On VLV we don't have L3 controls in the PTEs so we
183 * shouldn't touch the cache level, especially as that
184 * would make the object snooped which might have a
185 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800186 *
187 * Snooping is required on non-llc platforms in execlist
188 * mode, but since all GGTT accesses use PAT entry 0 we
189 * get snooping anyway regardless of cache_level.
190 *
191 * This is only applicable for Ivy Bridge devices since
192 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100193 */
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800194 if (IS_IVYBRIDGE(dev)) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100195 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
196 /* Failure shouldn't ever happen this early */
197 if (WARN_ON(ret)) {
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100198 i915_gem_object_put(obj);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100199 return ERR_PTR(ret);
200 }
201 }
202
203 return obj;
204}
205
Chris Wilson50e046b2016-08-04 07:52:46 +0100206static void i915_ppgtt_close(struct i915_address_space *vm)
207{
208 struct list_head *phases[] = {
209 &vm->active_list,
210 &vm->inactive_list,
211 &vm->unbound_list,
212 NULL,
213 }, **phase;
214
215 GEM_BUG_ON(vm->closed);
216 vm->closed = true;
217
218 for (phase = phases; *phase; phase++) {
219 struct i915_vma *vma, *vn;
220
221 list_for_each_entry_safe(vma, vn, *phase, vm_link)
Chris Wilson3272db52016-08-04 16:32:32 +0100222 if (!i915_vma_is_closed(vma))
Chris Wilson50e046b2016-08-04 07:52:46 +0100223 i915_vma_close(vma);
224 }
225}
226
227static void context_close(struct i915_gem_context *ctx)
228{
229 GEM_BUG_ON(ctx->closed);
230 ctx->closed = true;
231 if (ctx->ppgtt)
232 i915_ppgtt_close(&ctx->ppgtt->base);
233 ctx->file_priv = ERR_PTR(-EBADF);
234 i915_gem_context_put(ctx);
235}
236
Chris Wilson5d1808e2016-04-28 09:56:51 +0100237static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
238{
239 int ret;
240
241 ret = ida_simple_get(&dev_priv->context_hw_ida,
242 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
243 if (ret < 0) {
244 /* Contexts are only released when no longer active.
245 * Flush any pending retires to hopefully release some
246 * stale contexts and try again.
247 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100248 i915_gem_retire_requests(dev_priv);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100249 ret = ida_simple_get(&dev_priv->context_hw_ida,
250 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
251 if (ret < 0)
252 return ret;
253 }
254
255 *out = ret;
256 return 0;
257}
258
Chris Wilsone2efd132016-05-24 14:53:34 +0100259static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800260__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200261 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700262{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100263 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100264 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800265 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700266
Ben Widawskyf94982b2012-11-10 10:56:04 -0800267 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700268 if (ctx == NULL)
269 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700270
Chris Wilson5d1808e2016-04-28 09:56:51 +0100271 ret = assign_hw_id(dev_priv, &ctx->hw_id);
272 if (ret) {
273 kfree(ctx);
274 return ERR_PTR(ret);
275 }
276
Mika Kuoppaladce32712013-04-30 13:30:33 +0300277 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700278 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100279 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700280
Chris Wilson0cb26a82016-06-24 14:55:53 +0100281 ctx->ggtt_alignment = get_context_alignment(dev_priv);
282
Chris Wilson691e6412014-04-09 09:07:36 +0100283 if (dev_priv->hw_context_size) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100284 struct drm_i915_gem_object *obj;
285 struct i915_vma *vma;
286
287 obj = i915_gem_alloc_context_obj(dev,
288 dev_priv->hw_context_size);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100289 if (IS_ERR(obj)) {
290 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100291 goto err_out;
292 }
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100293
294 vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
295 if (IS_ERR(vma)) {
296 i915_gem_object_put(obj);
297 ret = PTR_ERR(vma);
298 goto err_out;
299 }
300
301 ctx->engine[RCS].state = vma;
Chris Wilson691e6412014-04-09 09:07:36 +0100302 }
303
304 /* Default context will never have a file_priv */
305 if (file_priv != NULL) {
306 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100307 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100308 if (ret < 0)
309 goto err_out;
310 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100311 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300312
313 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100314 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700315 /* NB: Mark all slices as needing a remap so that when the context first
316 * loads it will restore whatever remap state already exists. If there
317 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100318 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700319
Chris Wilson676fa572014-12-24 08:13:39 -0800320 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
Zhi Wangbcd794c2016-06-16 08:07:01 -0400321 ctx->ring_size = 4 * PAGE_SIZE;
Zhi Wangc01fc532016-06-16 08:07:02 -0400322 ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
323 GEN8_CTX_ADDRESSING_MODE_SHIFT;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400324 ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
Chris Wilson676fa572014-12-24 08:13:39 -0800325
Ben Widawsky146937e2012-06-29 10:30:39 -0700326 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700327
328err_out:
Chris Wilson50e046b2016-08-04 07:52:46 +0100329 context_close(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700330 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700331}
332
Ben Widawsky254f9652012-06-04 14:42:42 -0700333/**
334 * The default context needs to exist per ring that uses contexts. It stores the
335 * context state of the GPU for applications that don't utilize HW contexts, as
336 * well as an idle case.
337 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100338static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800339i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200340 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700341{
Chris Wilsone2efd132016-05-24 14:53:34 +0100342 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700343
Chris Wilson499f2692016-05-24 14:53:35 +0100344 lockdep_assert_held(&dev->struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700345
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800346 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700347 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800348 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700349
Daniel Vetterd624d862014-08-06 15:04:54 +0200350 if (USES_FULL_PPGTT(dev)) {
Chris Wilson2bfa9962016-08-04 07:52:25 +0100351 struct i915_hw_ppgtt *ppgtt =
352 i915_ppgtt_create(to_i915(dev), file_priv);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800353
Chris Wilsonc6aab912016-05-24 14:53:38 +0100354 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800355 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
356 PTR_ERR(ppgtt));
Chris Wilsonc6aab912016-05-24 14:53:38 +0100357 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +0100358 context_close(ctx);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100359 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200360 }
361
362 ctx->ppgtt = ppgtt;
363 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800364
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000365 trace_i915_context_create(ctx);
366
Ben Widawskya45d0f62013-12-06 14:11:05 -0800367 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700368}
369
Zhi Wangc8c35792016-06-16 08:07:05 -0400370/**
371 * i915_gem_context_create_gvt - create a GVT GEM context
372 * @dev: drm device *
373 *
374 * This function is used to create a GVT specific GEM context.
375 *
376 * Returns:
377 * pointer to i915_gem_context on success, error pointer if failed
378 *
379 */
380struct i915_gem_context *
381i915_gem_context_create_gvt(struct drm_device *dev)
382{
383 struct i915_gem_context *ctx;
384 int ret;
385
386 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
387 return ERR_PTR(-ENODEV);
388
389 ret = i915_mutex_lock_interruptible(dev);
390 if (ret)
391 return ERR_PTR(ret);
392
393 ctx = i915_gem_create_context(dev, NULL);
394 if (IS_ERR(ctx))
395 goto out;
396
397 ctx->execlists_force_single_submission = true;
398 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
399out:
400 mutex_unlock(&dev->struct_mutex);
401 return ctx;
402}
403
Chris Wilsone2efd132016-05-24 14:53:34 +0100404static void i915_gem_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000405 struct intel_engine_cs *engine)
406{
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000407 if (i915.enable_execlists) {
408 intel_lr_context_unpin(ctx, engine);
409 } else {
Chris Wilsonbca44d82016-05-24 14:53:41 +0100410 struct intel_context *ce = &ctx->engine[engine->id];
411
412 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100413 i915_vma_unpin(ce->state);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100414
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100415 i915_gem_context_put(ctx);
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000416 }
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000417}
418
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800419void i915_gem_context_reset(struct drm_device *dev)
420{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100421 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800422
Chris Wilson499f2692016-05-24 14:53:35 +0100423 lockdep_assert_held(&dev->struct_mutex);
424
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000425 if (i915.enable_execlists) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100426 struct i915_gem_context *ctx;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000427
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000428 list_for_each_entry(ctx, &dev_priv->context_list, link)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100429 intel_lr_context_reset(dev_priv, ctx);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000430 }
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100431
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100432 i915_gem_context_lost(dev_priv);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800433}
434
Ben Widawsky8245be32013-11-06 13:56:29 -0200435int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700436{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100437 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100438 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700439
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800440 /* Init should only be called once per module load. Eventually the
441 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000442 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200443 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700444
Chris Wilsonc0336662016-05-06 15:40:21 +0100445 if (intel_vgpu_active(dev_priv) &&
446 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800447 if (!i915.enable_execlists) {
448 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
449 return -EINVAL;
450 }
451 }
452
Chris Wilson5d1808e2016-04-28 09:56:51 +0100453 /* Using the simple ida interface, the max is limited by sizeof(int) */
454 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
455 ida_init(&dev_priv->context_hw_ida);
456
Oscar Mateoede7d422014-07-24 17:04:12 +0100457 if (i915.enable_execlists) {
458 /* NB: intentionally left blank. We will allocate our own
459 * backing objects as we need them, thank you very much */
460 dev_priv->hw_context_size = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +0100461 } else if (HAS_HW_CONTEXTS(dev_priv)) {
462 dev_priv->hw_context_size =
463 round_up(get_context_size(dev_priv), 4096);
Chris Wilson691e6412014-04-09 09:07:36 +0100464 if (dev_priv->hw_context_size > (1<<20)) {
465 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
466 dev_priv->hw_context_size);
467 dev_priv->hw_context_size = 0;
468 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700469 }
470
Daniel Vetterd624d862014-08-06 15:04:54 +0200471 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100472 if (IS_ERR(ctx)) {
473 DRM_ERROR("Failed to create default global context (error %ld)\n",
474 PTR_ERR(ctx));
475 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700476 }
477
Dave Gordoned54c1a2016-01-19 19:02:54 +0000478 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100479
480 DRM_DEBUG_DRIVER("%s context support initialized\n",
481 i915.enable_execlists ? "LR" :
482 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200483 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700484}
485
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100486void i915_gem_context_lost(struct drm_i915_private *dev_priv)
487{
488 struct intel_engine_cs *engine;
489
Chris Wilson91c8a322016-07-05 10:40:23 +0100490 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100491
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100492 for_each_engine(engine, dev_priv) {
Chris Wilsonbca44d82016-05-24 14:53:41 +0100493 if (engine->last_context) {
494 i915_gem_context_unpin(engine->last_context, engine);
495 engine->last_context = NULL;
496 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100497 }
498
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100499 /* Force the GPU state to be restored on enabling */
500 if (!i915.enable_execlists) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100501 struct i915_gem_context *ctx;
502
503 list_for_each_entry(ctx, &dev_priv->context_list, link) {
504 if (!i915_gem_context_is_default(ctx))
505 continue;
506
507 for_each_engine(engine, dev_priv)
508 ctx->engine[engine->id].initialised = false;
509
510 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
511 }
512
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100513 for_each_engine(engine, dev_priv) {
514 struct intel_context *kce =
515 &dev_priv->kernel_context->engine[engine->id];
516
517 kce->initialised = true;
518 }
519 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100520}
521
Ben Widawsky254f9652012-06-04 14:42:42 -0700522void i915_gem_context_fini(struct drm_device *dev)
523{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100524 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100525 struct i915_gem_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100526
Chris Wilson499f2692016-05-24 14:53:35 +0100527 lockdep_assert_held(&dev->struct_mutex);
528
Chris Wilson50e046b2016-08-04 07:52:46 +0100529 context_close(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000530 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100531
532 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700533}
534
Ben Widawsky40521052012-06-04 14:42:43 -0700535static int context_idr_cleanup(int id, void *p, void *data)
536{
Chris Wilsone2efd132016-05-24 14:53:34 +0100537 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700538
Chris Wilson50e046b2016-08-04 07:52:46 +0100539 context_close(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700540 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700541}
542
Ben Widawskye422b882013-12-06 14:10:58 -0800543int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
544{
545 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100546 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800547
548 idr_init(&file_priv->context_idr);
549
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800550 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200551 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800552 mutex_unlock(&dev->struct_mutex);
553
Oscar Mateof83d6512014-05-22 14:13:38 +0100554 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800555 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100556 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800557 }
558
Ben Widawskye422b882013-12-06 14:10:58 -0800559 return 0;
560}
561
Ben Widawsky254f9652012-06-04 14:42:42 -0700562void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
563{
Ben Widawsky40521052012-06-04 14:42:43 -0700564 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700565
Chris Wilson499f2692016-05-24 14:53:35 +0100566 lockdep_assert_held(&dev->struct_mutex);
567
Daniel Vetter73c273e2012-06-19 20:27:39 +0200568 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700569 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700570}
571
Ben Widawskye0556842012-06-04 14:42:46 -0700572static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100573mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700574{
Chris Wilsonc0336662016-05-06 15:40:21 +0100575 struct drm_i915_private *dev_priv = req->i915;
Chris Wilson7e37f882016-08-02 22:50:21 +0100576 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000577 struct intel_engine_cs *engine = req->engine;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700578 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000579 const int num_rings =
580 /* Use an extended w/a on ivb+ if signalling from other rings */
Chris Wilson39df9192016-07-20 13:31:57 +0100581 i915.semaphores ?
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100582 INTEL_INFO(dev_priv)->num_rings - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000583 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000584 int len, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700585
Ben Widawsky12b02862012-06-04 14:42:50 -0700586 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
587 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
588 * explicitly, so we rely on the value at ring init, stored in
589 * itlb_before_ctx_switch.
590 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100591 if (IS_GEN6(dev_priv)) {
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100592 ret = engine->emit_flush(req, EMIT_INVALIDATE);
Ben Widawsky12b02862012-06-04 14:42:50 -0700593 if (ret)
594 return ret;
595 }
596
Ben Widawskye80f14b2014-08-18 10:35:28 -0700597 /* These flags are for resource streamer on HSW+ */
Chris Wilsonc0336662016-05-06 15:40:21 +0100598 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300599 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
Chris Wilsonc0336662016-05-06 15:40:21 +0100600 else if (INTEL_GEN(dev_priv) < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700601 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
602
Chris Wilson2c550182014-12-16 10:02:27 +0000603
604 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100605 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100606 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000607
John Harrison5fb9de12015-05-29 17:44:07 +0100608 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700609 if (ret)
610 return ret;
611
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300612 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100613 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100614 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000615 if (num_rings) {
616 struct intel_engine_cs *signaller;
617
Chris Wilsonb5321f32016-08-02 22:50:18 +0100618 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000619 MI_LOAD_REGISTER_IMM(num_rings));
Chris Wilsonc0336662016-05-06 15:40:21 +0100620 for_each_engine(signaller, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000621 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000622 continue;
623
Chris Wilsonb5321f32016-08-02 22:50:18 +0100624 intel_ring_emit_reg(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000625 RING_PSMI_CTL(signaller->mmio_base));
Chris Wilsonb5321f32016-08-02 22:50:18 +0100626 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000627 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000628 }
629 }
630 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700631
Chris Wilsonb5321f32016-08-02 22:50:18 +0100632 intel_ring_emit(ring, MI_NOOP);
633 intel_ring_emit(ring, MI_SET_CONTEXT);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100634 intel_ring_emit(ring,
635 i915_ggtt_offset(req->ctx->engine[RCS].state) | flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200636 /*
637 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
638 * WaMiSetContext_Hang:snb,ivb,vlv
639 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100640 intel_ring_emit(ring, MI_NOOP);
Ben Widawskye0556842012-06-04 14:42:46 -0700641
Chris Wilsonc0336662016-05-06 15:40:21 +0100642 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000643 if (num_rings) {
644 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100645 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000646
Chris Wilsonb5321f32016-08-02 22:50:18 +0100647 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000648 MI_LOAD_REGISTER_IMM(num_rings));
Chris Wilsonc0336662016-05-06 15:40:21 +0100649 for_each_engine(signaller, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000650 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000651 continue;
652
Chris Wilsone9135c42016-04-13 17:35:10 +0100653 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100654 intel_ring_emit_reg(ring, last_reg);
655 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000656 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000657 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100658
659 /* Insert a delay before the next switch! */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100660 intel_ring_emit(ring,
Chris Wilsone9135c42016-04-13 17:35:10 +0100661 MI_STORE_REGISTER_MEM |
662 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100663 intel_ring_emit_reg(ring, last_reg);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100664 intel_ring_emit(ring,
665 i915_ggtt_offset(engine->scratch));
Chris Wilsonb5321f32016-08-02 22:50:18 +0100666 intel_ring_emit(ring, MI_NOOP);
Chris Wilson2c550182014-12-16 10:02:27 +0000667 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100668 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000669 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700670
Chris Wilsonb5321f32016-08-02 22:50:18 +0100671 intel_ring_advance(ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700672
673 return ret;
674}
675
Chris Wilsond200cda2016-04-28 09:56:44 +0100676static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100677{
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100678 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
Chris Wilson7e37f882016-08-02 22:50:21 +0100679 struct intel_ring *ring = req->ring;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100680 int i, ret;
681
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100682 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100683 return 0;
684
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100685 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100686 if (ret)
687 return ret;
688
689 /*
690 * Note: We do not worry about the concurrent register cacheline hang
691 * here because no other code should access these registers other than
692 * at initialization time.
693 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100694 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100695 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100696 intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
697 intel_ring_emit(ring, remap_info[i]);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100698 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100699 intel_ring_emit(ring, MI_NOOP);
700 intel_ring_advance(ring);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100701
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100702 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100703}
704
Chris Wilsonf9326be2016-04-28 09:56:45 +0100705static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
706 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100707 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000708{
Ben Widawsky563222a2015-03-19 12:53:28 +0000709 if (to->remap_slice)
710 return false;
711
Chris Wilsonbca44d82016-05-24 14:53:41 +0100712 if (!to->engine[RCS].initialised)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100713 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000714
Chris Wilsonf9326be2016-04-28 09:56:45 +0100715 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100716 return false;
717
718 return to == engine->last_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000719}
720
721static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100722needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
723 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100724 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000725{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100726 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000727 return false;
728
Chris Wilsonf9326be2016-04-28 09:56:45 +0100729 /* Always load the ppgtt on first use */
730 if (!engine->last_context)
731 return true;
732
733 /* Same context without new entries, skip */
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100734 if (engine->last_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100735 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100736 return false;
737
738 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000739 return true;
740
Chris Wilsonc0336662016-05-06 15:40:21 +0100741 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000742 return true;
743
744 return false;
745}
746
747static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100748needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100749 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100750 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000751{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100752 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000753 return false;
754
Chris Wilsonfcb51062016-04-13 17:35:14 +0100755 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000756 return false;
757
Ben Widawsky6702cf12015-03-16 16:00:58 +0000758 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000759 return true;
760
761 return false;
762}
763
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100764static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700765{
Chris Wilsone2efd132016-05-24 14:53:34 +0100766 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000767 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100768 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100769 struct i915_vma *vma = to->engine[RCS].state;
Chris Wilsone2efd132016-05-24 14:53:34 +0100770 struct i915_gem_context *from;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100771 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700772 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700773
Chris Wilsonf9326be2016-04-28 09:56:45 +0100774 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100775 return 0;
776
Chris Wilson7abc98f2016-08-15 10:48:55 +0100777 /* Clear this page out of any CPU caches for coherent swap-in/out. */
778 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
779 ret = i915_gem_object_set_to_gtt_domain(vma->obj, false);
780 if (ret)
781 return ret;
782 }
783
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800784 /* Trying to pin first makes error handling easier. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100785 ret = i915_vma_pin(vma, 0, to->ggtt_alignment, PIN_GLOBAL);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100786 if (ret)
787 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800788
Daniel Vetteracc240d2013-12-05 15:42:34 +0100789 /*
790 * Pin can switch back to the default context if we end up calling into
791 * evict_everything - as a last ditch gtt defrag effort that also
792 * switches to the default context. Hence we need to reload from here.
Chris Wilsonfcb51062016-04-13 17:35:14 +0100793 *
794 * XXX: Doing so is painfully broken!
Daniel Vetteracc240d2013-12-05 15:42:34 +0100795 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000796 from = engine->last_context;
Daniel Vetteracc240d2013-12-05 15:42:34 +0100797
Chris Wilsonf9326be2016-04-28 09:56:45 +0100798 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100799 /* Older GENs and non render rings still want the load first,
800 * "PP_DCLV followed by PP_DIR_BASE register through Load
801 * Register Immediate commands in Ring Buffer before submitting
802 * a context."*/
803 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100804 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100805 if (ret)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100806 goto err;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100807 }
808
Chris Wilsonbca44d82016-05-24 14:53:41 +0100809 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000810 /* NB: If we inhibit the restore, the context is not allowed to
811 * die because future work may end up depending on valid address
812 * space. This means we must enforce that a page table load
813 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100814 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100815 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100816 hw_flags = MI_FORCE_RESTORE;
817 else
818 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700819
Chris Wilsonfcb51062016-04-13 17:35:14 +0100820 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
821 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700822 if (ret)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100823 goto err;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700824 }
825
Ben Widawskye0556842012-06-04 14:42:46 -0700826 /* The backing object for the context is done after switching to the
827 * *next* context. Therefore we cannot retire the previous context until
828 * the next context has already started running. In fact, the below code
829 * is a bit suboptimal because the retiring can occur simply after the
830 * MI_SET_CONTEXT instead of when the next seqno has completed.
831 */
Chris Wilson112522f2013-05-02 16:48:07 +0300832 if (from != NULL) {
Ben Widawskye0556842012-06-04 14:42:46 -0700833 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
834 * whole damn pipeline, we don't need to explicitly mark the
835 * object dirty. The only exception is that the context must be
836 * correct in case the object gets swapped out. Ideally we'd be
837 * able to defer doing this until we know the object would be
838 * swapped, but there is no way to do that yet.
839 */
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100840 i915_vma_move_to_active(from->engine[RCS].state, req, 0);
841 /* state is kept alive until the next request */
842 i915_vma_unpin(from->engine[RCS].state);
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100843 i915_gem_context_put(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700844 }
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100845 engine->last_context = i915_gem_context_get(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700846
Chris Wilsonfcb51062016-04-13 17:35:14 +0100847 /* GEN8 does *not* require an explicit reload if the PDPs have been
848 * setup, and we do not wish to move them.
849 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100850 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100851 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100852 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100853 /* The hardware context switch is emitted, but we haven't
854 * actually changed the state - so it's probably safe to bail
855 * here. Still, let the user know something dangerous has
856 * happened.
857 */
858 if (ret)
859 return ret;
860 }
861
Chris Wilsonf9326be2016-04-28 09:56:45 +0100862 if (ppgtt)
863 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100864
865 for (i = 0; i < MAX_L3_SLICES; i++) {
866 if (!(to->remap_slice & (1<<i)))
867 continue;
868
Chris Wilsond200cda2016-04-28 09:56:44 +0100869 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100870 if (ret)
871 return ret;
872
873 to->remap_slice &= ~(1<<i);
874 }
875
Chris Wilsonbca44d82016-05-24 14:53:41 +0100876 if (!to->engine[RCS].initialised) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000877 if (engine->init_context) {
878 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100879 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100880 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100881 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100882 to->engine[RCS].initialised = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300883 }
884
Ben Widawskye0556842012-06-04 14:42:46 -0700885 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800886
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100887err:
888 i915_vma_unpin(vma);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800889 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700890}
891
892/**
893 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100894 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700895 *
896 * The context life cycle is simple. The context refcount is incremented and
897 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100898 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700899 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100900 *
901 * This function should not be used in execlists mode. Instead the context is
902 * switched by writing to the ELSP and requests keep a reference to their
903 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700904 */
John Harrisonba01cc92015-05-29 17:43:41 +0100905int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700906{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000907 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700908
Chris Wilson91c8a322016-07-05 10:40:23 +0100909 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5b043f42016-08-02 22:50:38 +0100910 if (i915.enable_execlists)
911 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800912
Chris Wilsonbca44d82016-05-24 14:53:41 +0100913 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100914 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100915 struct i915_hw_ppgtt *ppgtt =
916 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100917
Chris Wilsonf9326be2016-04-28 09:56:45 +0100918 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100919 int ret;
920
921 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100922 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100923 if (ret)
924 return ret;
925
Chris Wilsonf9326be2016-04-28 09:56:45 +0100926 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100927 }
928
929 if (to != engine->last_context) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000930 if (engine->last_context)
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100931 i915_gem_context_put(engine->last_context);
932 engine->last_context = i915_gem_context_get(to);
Chris Wilson691e6412014-04-09 09:07:36 +0100933 }
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100934
Ben Widawskyc4829722013-12-06 14:11:20 -0800935 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200936 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800937
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100938 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700939}
Ben Widawsky84624812012-06-04 14:42:54 -0700940
Chris Wilson945657b2016-07-15 14:56:19 +0100941int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
942{
943 struct intel_engine_cs *engine;
944
945 for_each_engine(engine, dev_priv) {
946 struct drm_i915_gem_request *req;
947 int ret;
948
949 if (engine->last_context == NULL)
950 continue;
951
952 if (engine->last_context == dev_priv->kernel_context)
953 continue;
954
955 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
956 if (IS_ERR(req))
957 return PTR_ERR(req);
958
Chris Wilson5b043f42016-08-02 22:50:38 +0100959 ret = i915_switch_context(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100960 i915_add_request_no_flush(req);
961 if (ret)
962 return ret;
963 }
964
965 return 0;
966}
967
Oscar Mateoec3e9962014-07-24 17:04:18 +0100968static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100969{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100970 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100971}
972
Ben Widawsky84624812012-06-04 14:42:54 -0700973int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
974 struct drm_file *file)
975{
Ben Widawsky84624812012-06-04 14:42:54 -0700976 struct drm_i915_gem_context_create *args = data;
977 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100978 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700979 int ret;
980
Oscar Mateoec3e9962014-07-24 17:04:18 +0100981 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200982 return -ENODEV;
983
Chris Wilsonb31e5132016-02-05 16:45:59 +0000984 if (args->pad != 0)
985 return -EINVAL;
986
Ben Widawsky84624812012-06-04 14:42:54 -0700987 ret = i915_mutex_lock_interruptible(dev);
988 if (ret)
989 return ret;
990
Daniel Vetterd624d862014-08-06 15:04:54 +0200991 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700992 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300993 if (IS_ERR(ctx))
994 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700995
Oscar Mateo821d66d2014-07-03 16:28:00 +0100996 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -0700997 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
998
Dan Carpenterbe636382012-07-17 09:44:49 +0300999 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -07001000}
1001
1002int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1003 struct drm_file *file)
1004{
1005 struct drm_i915_gem_context_destroy *args = data;
1006 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +01001007 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -07001008 int ret;
1009
Chris Wilsonb31e5132016-02-05 16:45:59 +00001010 if (args->pad != 0)
1011 return -EINVAL;
1012
Oscar Mateo821d66d2014-07-03 16:28:00 +01001013 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -08001014 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001015
Ben Widawsky84624812012-06-04 14:42:54 -07001016 ret = i915_mutex_lock_interruptible(dev);
1017 if (ret)
1018 return ret;
1019
Chris Wilsonca585b52016-05-24 14:53:36 +01001020 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001021 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -07001022 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001023 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001024 }
1025
Chris Wilsond28b99a2016-05-24 14:53:39 +01001026 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +01001027 context_close(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001028 mutex_unlock(&dev->struct_mutex);
1029
1030 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
1031 return 0;
1032}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001033
1034int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1035 struct drm_file *file)
1036{
1037 struct drm_i915_file_private *file_priv = file->driver_priv;
1038 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001039 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001040 int ret;
1041
1042 ret = i915_mutex_lock_interruptible(dev);
1043 if (ret)
1044 return ret;
1045
Chris Wilsonca585b52016-05-24 14:53:36 +01001046 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001047 if (IS_ERR(ctx)) {
1048 mutex_unlock(&dev->struct_mutex);
1049 return PTR_ERR(ctx);
1050 }
1051
1052 args->size = 0;
1053 switch (args->param) {
1054 case I915_CONTEXT_PARAM_BAN_PERIOD:
1055 args->value = ctx->hang_stats.ban_period_seconds;
1056 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001057 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1058 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1059 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001060 case I915_CONTEXT_PARAM_GTT_SIZE:
1061 if (ctx->ppgtt)
1062 args->value = ctx->ppgtt->base.total;
1063 else if (to_i915(dev)->mm.aliasing_ppgtt)
1064 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1065 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001066 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001067 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001068 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1069 args->value = !!(ctx->flags & CONTEXT_NO_ERROR_CAPTURE);
1070 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001071 default:
1072 ret = -EINVAL;
1073 break;
1074 }
1075 mutex_unlock(&dev->struct_mutex);
1076
1077 return ret;
1078}
1079
1080int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1081 struct drm_file *file)
1082{
1083 struct drm_i915_file_private *file_priv = file->driver_priv;
1084 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001085 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001086 int ret;
1087
1088 ret = i915_mutex_lock_interruptible(dev);
1089 if (ret)
1090 return ret;
1091
Chris Wilsonca585b52016-05-24 14:53:36 +01001092 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001093 if (IS_ERR(ctx)) {
1094 mutex_unlock(&dev->struct_mutex);
1095 return PTR_ERR(ctx);
1096 }
1097
1098 switch (args->param) {
1099 case I915_CONTEXT_PARAM_BAN_PERIOD:
1100 if (args->size)
1101 ret = -EINVAL;
1102 else if (args->value < ctx->hang_stats.ban_period_seconds &&
1103 !capable(CAP_SYS_ADMIN))
1104 ret = -EPERM;
1105 else
1106 ctx->hang_stats.ban_period_seconds = args->value;
1107 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001108 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1109 if (args->size) {
1110 ret = -EINVAL;
1111 } else {
1112 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1113 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1114 }
1115 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001116 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1117 if (args->size) {
1118 ret = -EINVAL;
1119 } else {
1120 if (args->value)
1121 ctx->flags |= CONTEXT_NO_ERROR_CAPTURE;
1122 else
1123 ctx->flags &= ~CONTEXT_NO_ERROR_CAPTURE;
1124 }
1125 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001126 default:
1127 ret = -EINVAL;
1128 break;
1129 }
1130 mutex_unlock(&dev->struct_mutex);
1131
1132 return ret;
1133}
Chris Wilsond5387042016-05-13 11:57:19 +01001134
1135int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1136 void *data, struct drm_file *file)
1137{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001138 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001139 struct drm_i915_reset_stats *args = data;
1140 struct i915_ctx_hang_stats *hs;
Chris Wilsone2efd132016-05-24 14:53:34 +01001141 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001142 int ret;
1143
1144 if (args->flags || args->pad)
1145 return -EINVAL;
1146
1147 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1148 return -EPERM;
1149
Chris Wilsonbdb04612016-05-13 11:57:20 +01001150 ret = i915_mutex_lock_interruptible(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001151 if (ret)
1152 return ret;
1153
Chris Wilsonca585b52016-05-24 14:53:36 +01001154 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
Chris Wilsond5387042016-05-13 11:57:19 +01001155 if (IS_ERR(ctx)) {
1156 mutex_unlock(&dev->struct_mutex);
1157 return PTR_ERR(ctx);
1158 }
1159 hs = &ctx->hang_stats;
1160
1161 if (capable(CAP_SYS_ADMIN))
1162 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1163 else
1164 args->reset_count = 0;
1165
1166 args->batch_active = hs->batch_active;
1167 args->batch_pending = hs->batch_pending;
1168
1169 mutex_unlock(&dev->struct_mutex);
1170
1171 return 0;
1172}