blob: eff6d3953ecd5616810c1c97ad70e34e9f8513b8 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Chris Wilsonb2e862d2016-04-28 09:56:41 +010093#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
Ben Widawsky40521052012-06-04 14:42:43 -070095/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
Ben Widawskyb731d332013-12-06 14:10:59 -080099#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Chris Wilsonc0336662016-05-06 15:40:21 +0100102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
Ben Widawskyb731d332013-12-06 14:10:59 -0800103{
Chris Wilsonc0336662016-05-06 15:40:21 +0100104 if (IS_GEN6(dev_priv))
Ben Widawskyb731d332013-12-06 14:10:59 -0800105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Chris Wilsonc0336662016-05-06 15:40:21 +0100110static int get_context_size(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700111{
Ben Widawsky254f9652012-06-04 14:42:42 -0700112 int ret;
113 u32 reg;
114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115 switch (INTEL_GEN(dev_priv)) {
Ben Widawsky254f9652012-06-04 14:42:42 -0700116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700121 reg = I915_READ(GEN7_CXT_SIZE);
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 if (IS_HASWELL(dev_priv))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700123 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700126 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
Mika Kuoppaladce32712013-04-30 13:30:33 +0300137void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700138{
Chris Wilsone2efd132016-05-24 14:53:34 +0100139 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100140 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700141
Chris Wilson91c8a322016-07-05 10:40:23 +0100142 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000143 trace_i915_context_free(ctx);
Chris Wilson50e046b2016-08-04 07:52:46 +0100144 GEM_BUG_ON(!ctx->closed);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000145
Daniel Vetterae6c4802014-08-06 15:04:53 +0200146 i915_ppgtt_put(ctx->ppgtt);
147
Chris Wilsonbca44d82016-05-24 14:53:41 +0100148 for (i = 0; i < I915_NUM_ENGINES; i++) {
149 struct intel_context *ce = &ctx->engine[i];
150
151 if (!ce->state)
152 continue;
153
154 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100155 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100156 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100157
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100158 i915_gem_object_put(ce->state);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100159 }
160
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800161 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100162
163 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700164 kfree(ctx);
165}
166
Oscar Mateo8c8579172014-07-24 17:04:14 +0100167struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100168i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
169{
170 struct drm_i915_gem_object *obj;
171 int ret;
172
Chris Wilson499f2692016-05-24 14:53:35 +0100173 lockdep_assert_held(&dev->struct_mutex);
174
Dave Gordond37cd8a2016-04-22 19:14:32 +0100175 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100176 if (IS_ERR(obj))
177 return obj;
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100178
179 /*
180 * Try to make the context utilize L3 as well as LLC.
181 *
182 * On VLV we don't have L3 controls in the PTEs so we
183 * shouldn't touch the cache level, especially as that
184 * would make the object snooped which might have a
185 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800186 *
187 * Snooping is required on non-llc platforms in execlist
188 * mode, but since all GGTT accesses use PAT entry 0 we
189 * get snooping anyway regardless of cache_level.
190 *
191 * This is only applicable for Ivy Bridge devices since
192 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100193 */
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800194 if (IS_IVYBRIDGE(dev)) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100195 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
196 /* Failure shouldn't ever happen this early */
197 if (WARN_ON(ret)) {
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100198 i915_gem_object_put(obj);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100199 return ERR_PTR(ret);
200 }
201 }
202
203 return obj;
204}
205
Chris Wilson50e046b2016-08-04 07:52:46 +0100206static void i915_ppgtt_close(struct i915_address_space *vm)
207{
208 struct list_head *phases[] = {
209 &vm->active_list,
210 &vm->inactive_list,
211 &vm->unbound_list,
212 NULL,
213 }, **phase;
214
215 GEM_BUG_ON(vm->closed);
216 vm->closed = true;
217
218 for (phase = phases; *phase; phase++) {
219 struct i915_vma *vma, *vn;
220
221 list_for_each_entry_safe(vma, vn, *phase, vm_link)
222 if (!vma->closed)
223 i915_vma_close(vma);
224 }
225}
226
227static void context_close(struct i915_gem_context *ctx)
228{
229 GEM_BUG_ON(ctx->closed);
230 ctx->closed = true;
231 if (ctx->ppgtt)
232 i915_ppgtt_close(&ctx->ppgtt->base);
233 ctx->file_priv = ERR_PTR(-EBADF);
234 i915_gem_context_put(ctx);
235}
236
Chris Wilson5d1808e2016-04-28 09:56:51 +0100237static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
238{
239 int ret;
240
241 ret = ida_simple_get(&dev_priv->context_hw_ida,
242 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
243 if (ret < 0) {
244 /* Contexts are only released when no longer active.
245 * Flush any pending retires to hopefully release some
246 * stale contexts and try again.
247 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100248 i915_gem_retire_requests(dev_priv);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100249 ret = ida_simple_get(&dev_priv->context_hw_ida,
250 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
251 if (ret < 0)
252 return ret;
253 }
254
255 *out = ret;
256 return 0;
257}
258
Chris Wilsone2efd132016-05-24 14:53:34 +0100259static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800260__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200261 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700262{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100263 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100264 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800265 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700266
Ben Widawskyf94982b2012-11-10 10:56:04 -0800267 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700268 if (ctx == NULL)
269 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700270
Chris Wilson5d1808e2016-04-28 09:56:51 +0100271 ret = assign_hw_id(dev_priv, &ctx->hw_id);
272 if (ret) {
273 kfree(ctx);
274 return ERR_PTR(ret);
275 }
276
Mika Kuoppaladce32712013-04-30 13:30:33 +0300277 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700278 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100279 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700280
Chris Wilson0cb26a82016-06-24 14:55:53 +0100281 ctx->ggtt_alignment = get_context_alignment(dev_priv);
282
Chris Wilson691e6412014-04-09 09:07:36 +0100283 if (dev_priv->hw_context_size) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100284 struct drm_i915_gem_object *obj =
285 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
286 if (IS_ERR(obj)) {
287 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100288 goto err_out;
289 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100290 ctx->engine[RCS].state = obj;
Chris Wilson691e6412014-04-09 09:07:36 +0100291 }
292
293 /* Default context will never have a file_priv */
294 if (file_priv != NULL) {
295 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100296 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100297 if (ret < 0)
298 goto err_out;
299 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100300 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300301
302 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100303 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700304 /* NB: Mark all slices as needing a remap so that when the context first
305 * loads it will restore whatever remap state already exists. If there
306 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100307 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700308
Chris Wilson676fa572014-12-24 08:13:39 -0800309 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
Zhi Wangbcd794c2016-06-16 08:07:01 -0400310 ctx->ring_size = 4 * PAGE_SIZE;
Zhi Wangc01fc532016-06-16 08:07:02 -0400311 ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
312 GEN8_CTX_ADDRESSING_MODE_SHIFT;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400313 ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
Chris Wilson676fa572014-12-24 08:13:39 -0800314
Ben Widawsky146937e2012-06-29 10:30:39 -0700315 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700316
317err_out:
Chris Wilson50e046b2016-08-04 07:52:46 +0100318 context_close(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700319 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700320}
321
Ben Widawsky254f9652012-06-04 14:42:42 -0700322/**
323 * The default context needs to exist per ring that uses contexts. It stores the
324 * context state of the GPU for applications that don't utilize HW contexts, as
325 * well as an idle case.
326 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100327static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800328i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200329 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700330{
Chris Wilsone2efd132016-05-24 14:53:34 +0100331 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700332
Chris Wilson499f2692016-05-24 14:53:35 +0100333 lockdep_assert_held(&dev->struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700334
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800335 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700336 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800337 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700338
Daniel Vetterd624d862014-08-06 15:04:54 +0200339 if (USES_FULL_PPGTT(dev)) {
Chris Wilson2bfa9962016-08-04 07:52:25 +0100340 struct i915_hw_ppgtt *ppgtt =
341 i915_ppgtt_create(to_i915(dev), file_priv);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800342
Chris Wilsonc6aab912016-05-24 14:53:38 +0100343 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800344 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
345 PTR_ERR(ppgtt));
Chris Wilsonc6aab912016-05-24 14:53:38 +0100346 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +0100347 context_close(ctx);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100348 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200349 }
350
351 ctx->ppgtt = ppgtt;
352 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800353
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000354 trace_i915_context_create(ctx);
355
Ben Widawskya45d0f62013-12-06 14:11:05 -0800356 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700357}
358
Zhi Wangc8c35792016-06-16 08:07:05 -0400359/**
360 * i915_gem_context_create_gvt - create a GVT GEM context
361 * @dev: drm device *
362 *
363 * This function is used to create a GVT specific GEM context.
364 *
365 * Returns:
366 * pointer to i915_gem_context on success, error pointer if failed
367 *
368 */
369struct i915_gem_context *
370i915_gem_context_create_gvt(struct drm_device *dev)
371{
372 struct i915_gem_context *ctx;
373 int ret;
374
375 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
376 return ERR_PTR(-ENODEV);
377
378 ret = i915_mutex_lock_interruptible(dev);
379 if (ret)
380 return ERR_PTR(ret);
381
382 ctx = i915_gem_create_context(dev, NULL);
383 if (IS_ERR(ctx))
384 goto out;
385
386 ctx->execlists_force_single_submission = true;
387 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
388out:
389 mutex_unlock(&dev->struct_mutex);
390 return ctx;
391}
392
Chris Wilsone2efd132016-05-24 14:53:34 +0100393static void i915_gem_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000394 struct intel_engine_cs *engine)
395{
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000396 if (i915.enable_execlists) {
397 intel_lr_context_unpin(ctx, engine);
398 } else {
Chris Wilsonbca44d82016-05-24 14:53:41 +0100399 struct intel_context *ce = &ctx->engine[engine->id];
400
401 if (ce->state)
402 i915_gem_object_ggtt_unpin(ce->state);
403
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100404 i915_gem_context_put(ctx);
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000405 }
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000406}
407
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800408void i915_gem_context_reset(struct drm_device *dev)
409{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100410 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800411
Chris Wilson499f2692016-05-24 14:53:35 +0100412 lockdep_assert_held(&dev->struct_mutex);
413
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000414 if (i915.enable_execlists) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100415 struct i915_gem_context *ctx;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000416
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000417 list_for_each_entry(ctx, &dev_priv->context_list, link)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100418 intel_lr_context_reset(dev_priv, ctx);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000419 }
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100420
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100421 i915_gem_context_lost(dev_priv);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800422}
423
Ben Widawsky8245be32013-11-06 13:56:29 -0200424int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700425{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100426 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100427 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700428
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800429 /* Init should only be called once per module load. Eventually the
430 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000431 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200432 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700433
Chris Wilsonc0336662016-05-06 15:40:21 +0100434 if (intel_vgpu_active(dev_priv) &&
435 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800436 if (!i915.enable_execlists) {
437 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
438 return -EINVAL;
439 }
440 }
441
Chris Wilson5d1808e2016-04-28 09:56:51 +0100442 /* Using the simple ida interface, the max is limited by sizeof(int) */
443 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
444 ida_init(&dev_priv->context_hw_ida);
445
Oscar Mateoede7d422014-07-24 17:04:12 +0100446 if (i915.enable_execlists) {
447 /* NB: intentionally left blank. We will allocate our own
448 * backing objects as we need them, thank you very much */
449 dev_priv->hw_context_size = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +0100450 } else if (HAS_HW_CONTEXTS(dev_priv)) {
451 dev_priv->hw_context_size =
452 round_up(get_context_size(dev_priv), 4096);
Chris Wilson691e6412014-04-09 09:07:36 +0100453 if (dev_priv->hw_context_size > (1<<20)) {
454 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
455 dev_priv->hw_context_size);
456 dev_priv->hw_context_size = 0;
457 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700458 }
459
Daniel Vetterd624d862014-08-06 15:04:54 +0200460 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100461 if (IS_ERR(ctx)) {
462 DRM_ERROR("Failed to create default global context (error %ld)\n",
463 PTR_ERR(ctx));
464 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700465 }
466
Dave Gordoned54c1a2016-01-19 19:02:54 +0000467 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100468
469 DRM_DEBUG_DRIVER("%s context support initialized\n",
470 i915.enable_execlists ? "LR" :
471 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200472 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700473}
474
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100475void i915_gem_context_lost(struct drm_i915_private *dev_priv)
476{
477 struct intel_engine_cs *engine;
478
Chris Wilson91c8a322016-07-05 10:40:23 +0100479 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100480
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100481 for_each_engine(engine, dev_priv) {
Chris Wilsonbca44d82016-05-24 14:53:41 +0100482 if (engine->last_context) {
483 i915_gem_context_unpin(engine->last_context, engine);
484 engine->last_context = NULL;
485 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100486 }
487
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100488 /* Force the GPU state to be restored on enabling */
489 if (!i915.enable_execlists) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100490 struct i915_gem_context *ctx;
491
492 list_for_each_entry(ctx, &dev_priv->context_list, link) {
493 if (!i915_gem_context_is_default(ctx))
494 continue;
495
496 for_each_engine(engine, dev_priv)
497 ctx->engine[engine->id].initialised = false;
498
499 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
500 }
501
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100502 for_each_engine(engine, dev_priv) {
503 struct intel_context *kce =
504 &dev_priv->kernel_context->engine[engine->id];
505
506 kce->initialised = true;
507 }
508 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100509}
510
Ben Widawsky254f9652012-06-04 14:42:42 -0700511void i915_gem_context_fini(struct drm_device *dev)
512{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100513 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100514 struct i915_gem_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100515
Chris Wilson499f2692016-05-24 14:53:35 +0100516 lockdep_assert_held(&dev->struct_mutex);
517
Chris Wilson50e046b2016-08-04 07:52:46 +0100518 context_close(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000519 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100520
521 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700522}
523
Ben Widawsky40521052012-06-04 14:42:43 -0700524static int context_idr_cleanup(int id, void *p, void *data)
525{
Chris Wilsone2efd132016-05-24 14:53:34 +0100526 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700527
Chris Wilson50e046b2016-08-04 07:52:46 +0100528 context_close(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700529 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700530}
531
Ben Widawskye422b882013-12-06 14:10:58 -0800532int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
533{
534 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100535 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800536
537 idr_init(&file_priv->context_idr);
538
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800539 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200540 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800541 mutex_unlock(&dev->struct_mutex);
542
Oscar Mateof83d6512014-05-22 14:13:38 +0100543 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800544 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100545 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800546 }
547
Ben Widawskye422b882013-12-06 14:10:58 -0800548 return 0;
549}
550
Ben Widawsky254f9652012-06-04 14:42:42 -0700551void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
552{
Ben Widawsky40521052012-06-04 14:42:43 -0700553 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700554
Chris Wilson499f2692016-05-24 14:53:35 +0100555 lockdep_assert_held(&dev->struct_mutex);
556
Daniel Vetter73c273e2012-06-19 20:27:39 +0200557 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700558 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700559}
560
Ben Widawskye0556842012-06-04 14:42:46 -0700561static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100562mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700563{
Chris Wilsonc0336662016-05-06 15:40:21 +0100564 struct drm_i915_private *dev_priv = req->i915;
Chris Wilson7e37f882016-08-02 22:50:21 +0100565 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000566 struct intel_engine_cs *engine = req->engine;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700567 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000568 const int num_rings =
569 /* Use an extended w/a on ivb+ if signalling from other rings */
Chris Wilson39df9192016-07-20 13:31:57 +0100570 i915.semaphores ?
Chris Wilsonc0336662016-05-06 15:40:21 +0100571 hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000572 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000573 int len, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700574
Ben Widawsky12b02862012-06-04 14:42:50 -0700575 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
576 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
577 * explicitly, so we rely on the value at ring init, stored in
578 * itlb_before_ctx_switch.
579 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100580 if (IS_GEN6(dev_priv)) {
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100581 ret = engine->emit_flush(req, EMIT_INVALIDATE);
Ben Widawsky12b02862012-06-04 14:42:50 -0700582 if (ret)
583 return ret;
584 }
585
Ben Widawskye80f14b2014-08-18 10:35:28 -0700586 /* These flags are for resource streamer on HSW+ */
Chris Wilsonc0336662016-05-06 15:40:21 +0100587 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300588 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
Chris Wilsonc0336662016-05-06 15:40:21 +0100589 else if (INTEL_GEN(dev_priv) < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700590 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
591
Chris Wilson2c550182014-12-16 10:02:27 +0000592
593 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100594 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100595 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000596
John Harrison5fb9de12015-05-29 17:44:07 +0100597 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700598 if (ret)
599 return ret;
600
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300601 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100602 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100603 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000604 if (num_rings) {
605 struct intel_engine_cs *signaller;
606
Chris Wilsonb5321f32016-08-02 22:50:18 +0100607 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000608 MI_LOAD_REGISTER_IMM(num_rings));
Chris Wilsonc0336662016-05-06 15:40:21 +0100609 for_each_engine(signaller, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000610 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000611 continue;
612
Chris Wilsonb5321f32016-08-02 22:50:18 +0100613 intel_ring_emit_reg(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000614 RING_PSMI_CTL(signaller->mmio_base));
Chris Wilsonb5321f32016-08-02 22:50:18 +0100615 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000616 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000617 }
618 }
619 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700620
Chris Wilsonb5321f32016-08-02 22:50:18 +0100621 intel_ring_emit(ring, MI_NOOP);
622 intel_ring_emit(ring, MI_SET_CONTEXT);
623 intel_ring_emit(ring,
Chris Wilsonbca44d82016-05-24 14:53:41 +0100624 i915_gem_obj_ggtt_offset(req->ctx->engine[RCS].state) |
Ben Widawskye80f14b2014-08-18 10:35:28 -0700625 flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200626 /*
627 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
628 * WaMiSetContext_Hang:snb,ivb,vlv
629 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100630 intel_ring_emit(ring, MI_NOOP);
Ben Widawskye0556842012-06-04 14:42:46 -0700631
Chris Wilsonc0336662016-05-06 15:40:21 +0100632 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000633 if (num_rings) {
634 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100635 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000636
Chris Wilsonb5321f32016-08-02 22:50:18 +0100637 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000638 MI_LOAD_REGISTER_IMM(num_rings));
Chris Wilsonc0336662016-05-06 15:40:21 +0100639 for_each_engine(signaller, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000640 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000641 continue;
642
Chris Wilsone9135c42016-04-13 17:35:10 +0100643 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100644 intel_ring_emit_reg(ring, last_reg);
645 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000646 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000647 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100648
649 /* Insert a delay before the next switch! */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100650 intel_ring_emit(ring,
Chris Wilsone9135c42016-04-13 17:35:10 +0100651 MI_STORE_REGISTER_MEM |
652 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100653 intel_ring_emit_reg(ring, last_reg);
654 intel_ring_emit(ring, engine->scratch.gtt_offset);
655 intel_ring_emit(ring, MI_NOOP);
Chris Wilson2c550182014-12-16 10:02:27 +0000656 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100657 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000658 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700659
Chris Wilsonb5321f32016-08-02 22:50:18 +0100660 intel_ring_advance(ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700661
662 return ret;
663}
664
Chris Wilsond200cda2016-04-28 09:56:44 +0100665static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100666{
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100667 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
Chris Wilson7e37f882016-08-02 22:50:21 +0100668 struct intel_ring *ring = req->ring;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100669 int i, ret;
670
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100671 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100672 return 0;
673
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100674 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100675 if (ret)
676 return ret;
677
678 /*
679 * Note: We do not worry about the concurrent register cacheline hang
680 * here because no other code should access these registers other than
681 * at initialization time.
682 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100683 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100684 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100685 intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
686 intel_ring_emit(ring, remap_info[i]);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100687 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100688 intel_ring_emit(ring, MI_NOOP);
689 intel_ring_advance(ring);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100690
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100691 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100692}
693
Chris Wilsonf9326be2016-04-28 09:56:45 +0100694static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
695 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100696 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000697{
Ben Widawsky563222a2015-03-19 12:53:28 +0000698 if (to->remap_slice)
699 return false;
700
Chris Wilsonbca44d82016-05-24 14:53:41 +0100701 if (!to->engine[RCS].initialised)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100702 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000703
Chris Wilsonf9326be2016-04-28 09:56:45 +0100704 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100705 return false;
706
707 return to == engine->last_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000708}
709
710static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100711needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
712 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100713 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000714{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100715 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000716 return false;
717
Chris Wilsonf9326be2016-04-28 09:56:45 +0100718 /* Always load the ppgtt on first use */
719 if (!engine->last_context)
720 return true;
721
722 /* Same context without new entries, skip */
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100723 if (engine->last_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100724 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100725 return false;
726
727 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000728 return true;
729
Chris Wilsonc0336662016-05-06 15:40:21 +0100730 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000731 return true;
732
733 return false;
734}
735
736static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100737needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100738 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100739 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000740{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100741 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000742 return false;
743
Chris Wilsonfcb51062016-04-13 17:35:14 +0100744 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000745 return false;
746
Ben Widawsky6702cf12015-03-16 16:00:58 +0000747 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000748 return true;
749
750 return false;
751}
752
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100753static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700754{
Chris Wilsone2efd132016-05-24 14:53:34 +0100755 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000756 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100757 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone2efd132016-05-24 14:53:34 +0100758 struct i915_gem_context *from;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100759 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700760 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700761
Chris Wilsonf9326be2016-04-28 09:56:45 +0100762 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100763 return 0;
764
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800765 /* Trying to pin first makes error handling easier. */
Chris Wilsonbca44d82016-05-24 14:53:41 +0100766 ret = i915_gem_obj_ggtt_pin(to->engine[RCS].state,
Chris Wilson0cb26a82016-06-24 14:55:53 +0100767 to->ggtt_alignment,
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100768 0);
769 if (ret)
770 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800771
Daniel Vetteracc240d2013-12-05 15:42:34 +0100772 /*
773 * Pin can switch back to the default context if we end up calling into
774 * evict_everything - as a last ditch gtt defrag effort that also
775 * switches to the default context. Hence we need to reload from here.
Chris Wilsonfcb51062016-04-13 17:35:14 +0100776 *
777 * XXX: Doing so is painfully broken!
Daniel Vetteracc240d2013-12-05 15:42:34 +0100778 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000779 from = engine->last_context;
Daniel Vetteracc240d2013-12-05 15:42:34 +0100780
781 /*
782 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100783 * that thanks to write = false in this call and us not setting any gpu
784 * write domains when putting a context object onto the active list
785 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100786 *
787 * XXX: We need a real interface to do this instead of trickery.
788 */
Chris Wilsonbca44d82016-05-24 14:53:41 +0100789 ret = i915_gem_object_set_to_gtt_domain(to->engine[RCS].state, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800790 if (ret)
791 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100792
Chris Wilsonf9326be2016-04-28 09:56:45 +0100793 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100794 /* Older GENs and non render rings still want the load first,
795 * "PP_DCLV followed by PP_DIR_BASE register through Load
796 * Register Immediate commands in Ring Buffer before submitting
797 * a context."*/
798 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100799 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100800 if (ret)
801 goto unpin_out;
802 }
803
Chris Wilsonbca44d82016-05-24 14:53:41 +0100804 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000805 /* NB: If we inhibit the restore, the context is not allowed to
806 * die because future work may end up depending on valid address
807 * space. This means we must enforce that a page table load
808 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100809 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100810 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100811 hw_flags = MI_FORCE_RESTORE;
812 else
813 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700814
Chris Wilsonfcb51062016-04-13 17:35:14 +0100815 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
816 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700817 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100818 goto unpin_out;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700819 }
820
Ben Widawskye0556842012-06-04 14:42:46 -0700821 /* The backing object for the context is done after switching to the
822 * *next* context. Therefore we cannot retire the previous context until
823 * the next context has already started running. In fact, the below code
824 * is a bit suboptimal because the retiring can occur simply after the
825 * MI_SET_CONTEXT instead of when the next seqno has completed.
826 */
Chris Wilson112522f2013-05-02 16:48:07 +0300827 if (from != NULL) {
Chris Wilson5cf3d282016-08-04 07:52:43 +0100828 struct drm_i915_gem_object *obj = from->engine[RCS].state;
829
Ben Widawskye0556842012-06-04 14:42:46 -0700830 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
831 * whole damn pipeline, we don't need to explicitly mark the
832 * object dirty. The only exception is that the context must be
833 * correct in case the object gets swapped out. Ideally we'd be
834 * able to defer doing this until we know the object would be
835 * swapped, but there is no way to do that yet.
836 */
Chris Wilson5cf3d282016-08-04 07:52:43 +0100837 obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
838 i915_vma_move_to_active(i915_gem_obj_to_ggtt(obj), req, 0);
Chris Wilsonb259b312012-07-15 12:34:23 +0100839
Chris Wilsonc0321e22013-08-26 19:50:53 -0300840 /* obj is kept alive until the next request by its active ref */
Chris Wilson5cf3d282016-08-04 07:52:43 +0100841 i915_gem_object_ggtt_unpin(obj);
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100842 i915_gem_context_put(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700843 }
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100844 engine->last_context = i915_gem_context_get(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700845
Chris Wilsonfcb51062016-04-13 17:35:14 +0100846 /* GEN8 does *not* require an explicit reload if the PDPs have been
847 * setup, and we do not wish to move them.
848 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100849 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100850 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100851 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100852 /* The hardware context switch is emitted, but we haven't
853 * actually changed the state - so it's probably safe to bail
854 * here. Still, let the user know something dangerous has
855 * happened.
856 */
857 if (ret)
858 return ret;
859 }
860
Chris Wilsonf9326be2016-04-28 09:56:45 +0100861 if (ppgtt)
862 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100863
864 for (i = 0; i < MAX_L3_SLICES; i++) {
865 if (!(to->remap_slice & (1<<i)))
866 continue;
867
Chris Wilsond200cda2016-04-28 09:56:44 +0100868 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100869 if (ret)
870 return ret;
871
872 to->remap_slice &= ~(1<<i);
873 }
874
Chris Wilsonbca44d82016-05-24 14:53:41 +0100875 if (!to->engine[RCS].initialised) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000876 if (engine->init_context) {
877 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100878 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100879 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100880 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100881 to->engine[RCS].initialised = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300882 }
883
Ben Widawskye0556842012-06-04 14:42:46 -0700884 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800885
886unpin_out:
Chris Wilsonbca44d82016-05-24 14:53:41 +0100887 i915_gem_object_ggtt_unpin(to->engine[RCS].state);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800888 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700889}
890
891/**
892 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100893 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700894 *
895 * The context life cycle is simple. The context refcount is incremented and
896 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100897 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700898 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100899 *
900 * This function should not be used in execlists mode. Instead the context is
901 * switched by writing to the ELSP and requests keep a reference to their
902 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700903 */
John Harrisonba01cc92015-05-29 17:43:41 +0100904int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700905{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000906 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700907
Chris Wilson91c8a322016-07-05 10:40:23 +0100908 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5b043f42016-08-02 22:50:38 +0100909 if (i915.enable_execlists)
910 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800911
Chris Wilsonbca44d82016-05-24 14:53:41 +0100912 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100913 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100914 struct i915_hw_ppgtt *ppgtt =
915 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100916
Chris Wilsonf9326be2016-04-28 09:56:45 +0100917 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100918 int ret;
919
920 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100921 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100922 if (ret)
923 return ret;
924
Chris Wilsonf9326be2016-04-28 09:56:45 +0100925 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100926 }
927
928 if (to != engine->last_context) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000929 if (engine->last_context)
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100930 i915_gem_context_put(engine->last_context);
931 engine->last_context = i915_gem_context_get(to);
Chris Wilson691e6412014-04-09 09:07:36 +0100932 }
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100933
Ben Widawskyc4829722013-12-06 14:11:20 -0800934 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200935 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800936
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100937 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700938}
Ben Widawsky84624812012-06-04 14:42:54 -0700939
Chris Wilson945657b2016-07-15 14:56:19 +0100940int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
941{
942 struct intel_engine_cs *engine;
943
944 for_each_engine(engine, dev_priv) {
945 struct drm_i915_gem_request *req;
946 int ret;
947
948 if (engine->last_context == NULL)
949 continue;
950
951 if (engine->last_context == dev_priv->kernel_context)
952 continue;
953
954 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
955 if (IS_ERR(req))
956 return PTR_ERR(req);
957
Chris Wilson5b043f42016-08-02 22:50:38 +0100958 ret = i915_switch_context(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100959 i915_add_request_no_flush(req);
960 if (ret)
961 return ret;
962 }
963
964 return 0;
965}
966
Oscar Mateoec3e9962014-07-24 17:04:18 +0100967static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100968{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100969 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100970}
971
Ben Widawsky84624812012-06-04 14:42:54 -0700972int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
973 struct drm_file *file)
974{
Ben Widawsky84624812012-06-04 14:42:54 -0700975 struct drm_i915_gem_context_create *args = data;
976 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100977 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700978 int ret;
979
Oscar Mateoec3e9962014-07-24 17:04:18 +0100980 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200981 return -ENODEV;
982
Chris Wilsonb31e5132016-02-05 16:45:59 +0000983 if (args->pad != 0)
984 return -EINVAL;
985
Ben Widawsky84624812012-06-04 14:42:54 -0700986 ret = i915_mutex_lock_interruptible(dev);
987 if (ret)
988 return ret;
989
Daniel Vetterd624d862014-08-06 15:04:54 +0200990 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700991 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300992 if (IS_ERR(ctx))
993 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700994
Oscar Mateo821d66d2014-07-03 16:28:00 +0100995 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -0700996 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
997
Dan Carpenterbe636382012-07-17 09:44:49 +0300998 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700999}
1000
1001int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1002 struct drm_file *file)
1003{
1004 struct drm_i915_gem_context_destroy *args = data;
1005 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +01001006 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -07001007 int ret;
1008
Chris Wilsonb31e5132016-02-05 16:45:59 +00001009 if (args->pad != 0)
1010 return -EINVAL;
1011
Oscar Mateo821d66d2014-07-03 16:28:00 +01001012 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -08001013 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001014
Ben Widawsky84624812012-06-04 14:42:54 -07001015 ret = i915_mutex_lock_interruptible(dev);
1016 if (ret)
1017 return ret;
1018
Chris Wilsonca585b52016-05-24 14:53:36 +01001019 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001020 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -07001021 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001022 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001023 }
1024
Chris Wilsond28b99a2016-05-24 14:53:39 +01001025 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +01001026 context_close(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001027 mutex_unlock(&dev->struct_mutex);
1028
1029 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
1030 return 0;
1031}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001032
1033int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1034 struct drm_file *file)
1035{
1036 struct drm_i915_file_private *file_priv = file->driver_priv;
1037 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001038 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001039 int ret;
1040
1041 ret = i915_mutex_lock_interruptible(dev);
1042 if (ret)
1043 return ret;
1044
Chris Wilsonca585b52016-05-24 14:53:36 +01001045 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001046 if (IS_ERR(ctx)) {
1047 mutex_unlock(&dev->struct_mutex);
1048 return PTR_ERR(ctx);
1049 }
1050
1051 args->size = 0;
1052 switch (args->param) {
1053 case I915_CONTEXT_PARAM_BAN_PERIOD:
1054 args->value = ctx->hang_stats.ban_period_seconds;
1055 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001056 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1057 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1058 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001059 case I915_CONTEXT_PARAM_GTT_SIZE:
1060 if (ctx->ppgtt)
1061 args->value = ctx->ppgtt->base.total;
1062 else if (to_i915(dev)->mm.aliasing_ppgtt)
1063 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1064 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001065 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001066 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001067 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1068 args->value = !!(ctx->flags & CONTEXT_NO_ERROR_CAPTURE);
1069 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001070 default:
1071 ret = -EINVAL;
1072 break;
1073 }
1074 mutex_unlock(&dev->struct_mutex);
1075
1076 return ret;
1077}
1078
1079int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1080 struct drm_file *file)
1081{
1082 struct drm_i915_file_private *file_priv = file->driver_priv;
1083 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001084 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001085 int ret;
1086
1087 ret = i915_mutex_lock_interruptible(dev);
1088 if (ret)
1089 return ret;
1090
Chris Wilsonca585b52016-05-24 14:53:36 +01001091 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001092 if (IS_ERR(ctx)) {
1093 mutex_unlock(&dev->struct_mutex);
1094 return PTR_ERR(ctx);
1095 }
1096
1097 switch (args->param) {
1098 case I915_CONTEXT_PARAM_BAN_PERIOD:
1099 if (args->size)
1100 ret = -EINVAL;
1101 else if (args->value < ctx->hang_stats.ban_period_seconds &&
1102 !capable(CAP_SYS_ADMIN))
1103 ret = -EPERM;
1104 else
1105 ctx->hang_stats.ban_period_seconds = args->value;
1106 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001107 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1108 if (args->size) {
1109 ret = -EINVAL;
1110 } else {
1111 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1112 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1113 }
1114 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001115 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1116 if (args->size) {
1117 ret = -EINVAL;
1118 } else {
1119 if (args->value)
1120 ctx->flags |= CONTEXT_NO_ERROR_CAPTURE;
1121 else
1122 ctx->flags &= ~CONTEXT_NO_ERROR_CAPTURE;
1123 }
1124 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001125 default:
1126 ret = -EINVAL;
1127 break;
1128 }
1129 mutex_unlock(&dev->struct_mutex);
1130
1131 return ret;
1132}
Chris Wilsond5387042016-05-13 11:57:19 +01001133
1134int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1135 void *data, struct drm_file *file)
1136{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001137 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001138 struct drm_i915_reset_stats *args = data;
1139 struct i915_ctx_hang_stats *hs;
Chris Wilsone2efd132016-05-24 14:53:34 +01001140 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001141 int ret;
1142
1143 if (args->flags || args->pad)
1144 return -EINVAL;
1145
1146 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1147 return -EPERM;
1148
Chris Wilsonbdb04612016-05-13 11:57:20 +01001149 ret = i915_mutex_lock_interruptible(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001150 if (ret)
1151 return ret;
1152
Chris Wilsonca585b52016-05-24 14:53:36 +01001153 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
Chris Wilsond5387042016-05-13 11:57:19 +01001154 if (IS_ERR(ctx)) {
1155 mutex_unlock(&dev->struct_mutex);
1156 return PTR_ERR(ctx);
1157 }
1158 hs = &ctx->hang_stats;
1159
1160 if (capable(CAP_SYS_ADMIN))
1161 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1162 else
1163 args->reset_count = 0;
1164
1165 args->batch_active = hs->batch_active;
1166 args->batch_pending = hs->batch_pending;
1167
1168 mutex_unlock(&dev->struct_mutex);
1169
1170 return 0;
1171}