Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2011-2012 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Ben Widawsky <ben@bwidawsk.net> |
| 25 | * |
| 26 | */ |
| 27 | |
| 28 | /* |
| 29 | * This file implements HW context support. On gen5+ a HW context consists of an |
| 30 | * opaque GPU object which is referenced at times of context saves and restores. |
| 31 | * With RC6 enabled, the context is also referenced as the GPU enters and exists |
| 32 | * from RC6 (GPU has it's own internal power context, except on gen5). Though |
| 33 | * something like a context does exist for the media ring, the code only |
| 34 | * supports contexts for the render ring. |
| 35 | * |
| 36 | * In software, there is a distinction between contexts created by the user, |
| 37 | * and the default HW context. The default HW context is used by GPU clients |
| 38 | * that do not request setup of their own hardware context. The default |
| 39 | * context's state is never restored to help prevent programming errors. This |
| 40 | * would happen if a client ran and piggy-backed off another clients GPU state. |
| 41 | * The default context only exists to give the GPU some offset to load as the |
| 42 | * current to invoke a save of the context we actually care about. In fact, the |
| 43 | * code could likely be constructed, albeit in a more complicated fashion, to |
| 44 | * never use the default context, though that limits the driver's ability to |
| 45 | * swap out, and/or destroy other contexts. |
| 46 | * |
| 47 | * All other contexts are created as a request by the GPU client. These contexts |
| 48 | * store GPU state, and thus allow GPU clients to not re-emit state (and |
| 49 | * potentially query certain state) at any time. The kernel driver makes |
| 50 | * certain that the appropriate commands are inserted. |
| 51 | * |
| 52 | * The context life cycle is semi-complicated in that context BOs may live |
| 53 | * longer than the context itself because of the way the hardware, and object |
| 54 | * tracking works. Below is a very crude representation of the state machine |
| 55 | * describing the context life. |
| 56 | * refcount pincount active |
| 57 | * S0: initial state 0 0 0 |
| 58 | * S1: context created 1 0 0 |
| 59 | * S2: context is currently running 2 1 X |
| 60 | * S3: GPU referenced, but not current 2 0 1 |
| 61 | * S4: context is current, but destroyed 1 1 0 |
| 62 | * S5: like S3, but destroyed 1 0 1 |
| 63 | * |
| 64 | * The most common (but not all) transitions: |
| 65 | * S0->S1: client creates a context |
| 66 | * S1->S2: client submits execbuf with context |
| 67 | * S2->S3: other clients submits execbuf with context |
| 68 | * S3->S1: context object was retired |
| 69 | * S3->S2: clients submits another execbuf |
| 70 | * S2->S4: context destroy called with current context |
| 71 | * S3->S5->S0: destroy path |
| 72 | * S4->S5->S0: destroy path on current context |
| 73 | * |
| 74 | * There are two confusing terms used above: |
| 75 | * The "current context" means the context which is currently running on the |
Damien Lespiau | 508842a | 2013-08-30 14:40:26 +0100 | [diff] [blame] | 76 | * GPU. The GPU has loaded its state already and has stored away the gtt |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 77 | * offset of the BO. The GPU is not actively referencing the data at this |
| 78 | * offset, but it will on the next context switch. The only way to avoid this |
| 79 | * is to do a GPU reset. |
| 80 | * |
| 81 | * An "active context' is one which was previously the "current context" and is |
| 82 | * on the active list waiting for the next context switch to occur. Until this |
| 83 | * happens, the object must remain at the same gtt offset. It is therefore |
| 84 | * possible to destroy a context, but it is still active. |
| 85 | * |
| 86 | */ |
| 87 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 88 | #include <drm/drmP.h> |
| 89 | #include <drm/i915_drm.h> |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 90 | #include "i915_drv.h" |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 91 | #include "i915_trace.h" |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 92 | |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 93 | #define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1 |
| 94 | |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 95 | /* This is a HW constraint. The value below is the largest known requirement |
| 96 | * I've seen in a spec to date, and that was a workaround for a non-shipping |
| 97 | * part. It should be safe to decrease this, but it's more future proof as is. |
| 98 | */ |
Ben Widawsky | b731d33 | 2013-12-06 14:10:59 -0800 | [diff] [blame] | 99 | #define GEN6_CONTEXT_ALIGN (64<<10) |
| 100 | #define GEN7_CONTEXT_ALIGN 4096 |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 101 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 102 | static size_t get_context_alignment(struct drm_i915_private *dev_priv) |
Ben Widawsky | b731d33 | 2013-12-06 14:10:59 -0800 | [diff] [blame] | 103 | { |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 104 | if (IS_GEN6(dev_priv)) |
Ben Widawsky | b731d33 | 2013-12-06 14:10:59 -0800 | [diff] [blame] | 105 | return GEN6_CONTEXT_ALIGN; |
| 106 | |
| 107 | return GEN7_CONTEXT_ALIGN; |
| 108 | } |
| 109 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 110 | static int get_context_size(struct drm_i915_private *dev_priv) |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 111 | { |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 112 | int ret; |
| 113 | u32 reg; |
| 114 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 115 | switch (INTEL_GEN(dev_priv)) { |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 116 | case 6: |
| 117 | reg = I915_READ(CXT_SIZE); |
| 118 | ret = GEN6_CXT_TOTAL_SIZE(reg) * 64; |
| 119 | break; |
| 120 | case 7: |
Ben Widawsky | 4f91dd6 | 2012-07-18 10:10:09 -0700 | [diff] [blame] | 121 | reg = I915_READ(GEN7_CXT_SIZE); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 122 | if (IS_HASWELL(dev_priv)) |
Ben Widawsky | a0de80a | 2013-06-25 21:53:40 -0700 | [diff] [blame] | 123 | ret = HSW_CXT_TOTAL_SIZE; |
Ben Widawsky | 2e4291e | 2012-07-24 20:47:30 -0700 | [diff] [blame] | 124 | else |
| 125 | ret = GEN7_CXT_TOTAL_SIZE(reg) * 64; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 126 | break; |
Ben Widawsky | 8897644 | 2013-11-02 21:07:05 -0700 | [diff] [blame] | 127 | case 8: |
| 128 | ret = GEN8_CXT_TOTAL_SIZE; |
| 129 | break; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 130 | default: |
| 131 | BUG(); |
| 132 | } |
| 133 | |
| 134 | return ret; |
| 135 | } |
| 136 | |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 137 | void i915_gem_context_free(struct kref *ctx_ref) |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 138 | { |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 139 | struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref); |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 140 | int i; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 141 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 142 | lockdep_assert_held(&ctx->i915->drm.struct_mutex); |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 143 | trace_i915_context_free(ctx); |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 144 | GEM_BUG_ON(!ctx->closed); |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 145 | |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 146 | i915_ppgtt_put(ctx->ppgtt); |
| 147 | |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 148 | for (i = 0; i < I915_NUM_ENGINES; i++) { |
| 149 | struct intel_context *ce = &ctx->engine[i]; |
| 150 | |
| 151 | if (!ce->state) |
| 152 | continue; |
| 153 | |
| 154 | WARN_ON(ce->pin_count); |
Chris Wilson | dca33ec | 2016-08-02 22:50:20 +0100 | [diff] [blame] | 155 | if (ce->ring) |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 156 | intel_ring_free(ce->ring); |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 157 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 158 | i915_gem_object_put(ce->state); |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 159 | } |
| 160 | |
Ben Widawsky | c7c48df | 2013-12-06 14:11:15 -0800 | [diff] [blame] | 161 | list_del(&ctx->link); |
Chris Wilson | 5d1808e | 2016-04-28 09:56:51 +0100 | [diff] [blame] | 162 | |
| 163 | ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 164 | kfree(ctx); |
| 165 | } |
| 166 | |
Oscar Mateo | 8c857917 | 2014-07-24 17:04:14 +0100 | [diff] [blame] | 167 | struct drm_i915_gem_object * |
Oscar Mateo | aa0c13d | 2014-07-03 16:27:58 +0100 | [diff] [blame] | 168 | i915_gem_alloc_context_obj(struct drm_device *dev, size_t size) |
| 169 | { |
| 170 | struct drm_i915_gem_object *obj; |
| 171 | int ret; |
| 172 | |
Chris Wilson | 499f269 | 2016-05-24 14:53:35 +0100 | [diff] [blame] | 173 | lockdep_assert_held(&dev->struct_mutex); |
| 174 | |
Dave Gordon | d37cd8a | 2016-04-22 19:14:32 +0100 | [diff] [blame] | 175 | obj = i915_gem_object_create(dev, size); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 176 | if (IS_ERR(obj)) |
| 177 | return obj; |
Oscar Mateo | aa0c13d | 2014-07-03 16:27:58 +0100 | [diff] [blame] | 178 | |
| 179 | /* |
| 180 | * Try to make the context utilize L3 as well as LLC. |
| 181 | * |
| 182 | * On VLV we don't have L3 controls in the PTEs so we |
| 183 | * shouldn't touch the cache level, especially as that |
| 184 | * would make the object snooped which might have a |
| 185 | * negative performance impact. |
Wayne Boyer | 4d3e904 | 2015-12-08 09:38:52 -0800 | [diff] [blame] | 186 | * |
| 187 | * Snooping is required on non-llc platforms in execlist |
| 188 | * mode, but since all GGTT accesses use PAT entry 0 we |
| 189 | * get snooping anyway regardless of cache_level. |
| 190 | * |
| 191 | * This is only applicable for Ivy Bridge devices since |
| 192 | * later platforms don't have L3 control bits in the PTE. |
Oscar Mateo | aa0c13d | 2014-07-03 16:27:58 +0100 | [diff] [blame] | 193 | */ |
Wayne Boyer | 4d3e904 | 2015-12-08 09:38:52 -0800 | [diff] [blame] | 194 | if (IS_IVYBRIDGE(dev)) { |
Oscar Mateo | aa0c13d | 2014-07-03 16:27:58 +0100 | [diff] [blame] | 195 | ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC); |
| 196 | /* Failure shouldn't ever happen this early */ |
| 197 | if (WARN_ON(ret)) { |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 198 | i915_gem_object_put(obj); |
Oscar Mateo | aa0c13d | 2014-07-03 16:27:58 +0100 | [diff] [blame] | 199 | return ERR_PTR(ret); |
| 200 | } |
| 201 | } |
| 202 | |
| 203 | return obj; |
| 204 | } |
| 205 | |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 206 | static void i915_ppgtt_close(struct i915_address_space *vm) |
| 207 | { |
| 208 | struct list_head *phases[] = { |
| 209 | &vm->active_list, |
| 210 | &vm->inactive_list, |
| 211 | &vm->unbound_list, |
| 212 | NULL, |
| 213 | }, **phase; |
| 214 | |
| 215 | GEM_BUG_ON(vm->closed); |
| 216 | vm->closed = true; |
| 217 | |
| 218 | for (phase = phases; *phase; phase++) { |
| 219 | struct i915_vma *vma, *vn; |
| 220 | |
| 221 | list_for_each_entry_safe(vma, vn, *phase, vm_link) |
| 222 | if (!vma->closed) |
| 223 | i915_vma_close(vma); |
| 224 | } |
| 225 | } |
| 226 | |
| 227 | static void context_close(struct i915_gem_context *ctx) |
| 228 | { |
| 229 | GEM_BUG_ON(ctx->closed); |
| 230 | ctx->closed = true; |
| 231 | if (ctx->ppgtt) |
| 232 | i915_ppgtt_close(&ctx->ppgtt->base); |
| 233 | ctx->file_priv = ERR_PTR(-EBADF); |
| 234 | i915_gem_context_put(ctx); |
| 235 | } |
| 236 | |
Chris Wilson | 5d1808e | 2016-04-28 09:56:51 +0100 | [diff] [blame] | 237 | static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out) |
| 238 | { |
| 239 | int ret; |
| 240 | |
| 241 | ret = ida_simple_get(&dev_priv->context_hw_ida, |
| 242 | 0, MAX_CONTEXT_HW_ID, GFP_KERNEL); |
| 243 | if (ret < 0) { |
| 244 | /* Contexts are only released when no longer active. |
| 245 | * Flush any pending retires to hopefully release some |
| 246 | * stale contexts and try again. |
| 247 | */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 248 | i915_gem_retire_requests(dev_priv); |
Chris Wilson | 5d1808e | 2016-04-28 09:56:51 +0100 | [diff] [blame] | 249 | ret = ida_simple_get(&dev_priv->context_hw_ida, |
| 250 | 0, MAX_CONTEXT_HW_ID, GFP_KERNEL); |
| 251 | if (ret < 0) |
| 252 | return ret; |
| 253 | } |
| 254 | |
| 255 | *out = ret; |
| 256 | return 0; |
| 257 | } |
| 258 | |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 259 | static struct i915_gem_context * |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 260 | __create_hw_context(struct drm_device *dev, |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 261 | struct drm_i915_file_private *file_priv) |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 262 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 263 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 264 | struct i915_gem_context *ctx; |
Tejun Heo | c8c470a | 2013-02-27 17:04:10 -0800 | [diff] [blame] | 265 | int ret; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 266 | |
Ben Widawsky | f94982b | 2012-11-10 10:56:04 -0800 | [diff] [blame] | 267 | ctx = kzalloc(sizeof(*ctx), GFP_KERNEL); |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 268 | if (ctx == NULL) |
| 269 | return ERR_PTR(-ENOMEM); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 270 | |
Chris Wilson | 5d1808e | 2016-04-28 09:56:51 +0100 | [diff] [blame] | 271 | ret = assign_hw_id(dev_priv, &ctx->hw_id); |
| 272 | if (ret) { |
| 273 | kfree(ctx); |
| 274 | return ERR_PTR(ret); |
| 275 | } |
| 276 | |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 277 | kref_init(&ctx->ref); |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 278 | list_add_tail(&ctx->link, &dev_priv->context_list); |
Chris Wilson | 9ea4fee | 2015-05-05 09:17:29 +0100 | [diff] [blame] | 279 | ctx->i915 = dev_priv; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 280 | |
Chris Wilson | 0cb26a8 | 2016-06-24 14:55:53 +0100 | [diff] [blame] | 281 | ctx->ggtt_alignment = get_context_alignment(dev_priv); |
| 282 | |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 283 | if (dev_priv->hw_context_size) { |
Oscar Mateo | aa0c13d | 2014-07-03 16:27:58 +0100 | [diff] [blame] | 284 | struct drm_i915_gem_object *obj = |
| 285 | i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size); |
| 286 | if (IS_ERR(obj)) { |
| 287 | ret = PTR_ERR(obj); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 288 | goto err_out; |
| 289 | } |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 290 | ctx->engine[RCS].state = obj; |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 291 | } |
| 292 | |
| 293 | /* Default context will never have a file_priv */ |
| 294 | if (file_priv != NULL) { |
| 295 | ret = idr_alloc(&file_priv->context_idr, ctx, |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 296 | DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 297 | if (ret < 0) |
| 298 | goto err_out; |
| 299 | } else |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 300 | ret = DEFAULT_CONTEXT_HANDLE; |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 301 | |
| 302 | ctx->file_priv = file_priv; |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 303 | ctx->user_handle = ret; |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 304 | /* NB: Mark all slices as needing a remap so that when the context first |
| 305 | * loads it will restore whatever remap state already exists. If there |
| 306 | * is no remap info, it will be a NOP. */ |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 307 | ctx->remap_slice = ALL_L3_SLICES(dev_priv); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 308 | |
Chris Wilson | 676fa57 | 2014-12-24 08:13:39 -0800 | [diff] [blame] | 309 | ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD; |
Zhi Wang | bcd794c | 2016-06-16 08:07:01 -0400 | [diff] [blame] | 310 | ctx->ring_size = 4 * PAGE_SIZE; |
Zhi Wang | c01fc53 | 2016-06-16 08:07:02 -0400 | [diff] [blame] | 311 | ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) << |
| 312 | GEN8_CTX_ADDRESSING_MODE_SHIFT; |
Zhi Wang | 3c7ba63 | 2016-06-16 08:07:03 -0400 | [diff] [blame] | 313 | ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier); |
Chris Wilson | 676fa57 | 2014-12-24 08:13:39 -0800 | [diff] [blame] | 314 | |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 315 | return ctx; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 316 | |
| 317 | err_out: |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 318 | context_close(ctx); |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 319 | return ERR_PTR(ret); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 320 | } |
| 321 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 322 | /** |
| 323 | * The default context needs to exist per ring that uses contexts. It stores the |
| 324 | * context state of the GPU for applications that don't utilize HW contexts, as |
| 325 | * well as an idle case. |
| 326 | */ |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 327 | static struct i915_gem_context * |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 328 | i915_gem_create_context(struct drm_device *dev, |
Daniel Vetter | d624d86 | 2014-08-06 15:04:54 +0200 | [diff] [blame] | 329 | struct drm_i915_file_private *file_priv) |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 330 | { |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 331 | struct i915_gem_context *ctx; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 332 | |
Chris Wilson | 499f269 | 2016-05-24 14:53:35 +0100 | [diff] [blame] | 333 | lockdep_assert_held(&dev->struct_mutex); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 334 | |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 335 | ctx = __create_hw_context(dev, file_priv); |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 336 | if (IS_ERR(ctx)) |
Ben Widawsky | a45d0f6 | 2013-12-06 14:11:05 -0800 | [diff] [blame] | 337 | return ctx; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 338 | |
Daniel Vetter | d624d86 | 2014-08-06 15:04:54 +0200 | [diff] [blame] | 339 | if (USES_FULL_PPGTT(dev)) { |
Chris Wilson | 2bfa996 | 2016-08-04 07:52:25 +0100 | [diff] [blame] | 340 | struct i915_hw_ppgtt *ppgtt = |
| 341 | i915_ppgtt_create(to_i915(dev), file_priv); |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 342 | |
Chris Wilson | c6aab91 | 2016-05-24 14:53:38 +0100 | [diff] [blame] | 343 | if (IS_ERR(ppgtt)) { |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 344 | DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n", |
| 345 | PTR_ERR(ppgtt)); |
Chris Wilson | c6aab91 | 2016-05-24 14:53:38 +0100 | [diff] [blame] | 346 | idr_remove(&file_priv->context_idr, ctx->user_handle); |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 347 | context_close(ctx); |
Chris Wilson | c6aab91 | 2016-05-24 14:53:38 +0100 | [diff] [blame] | 348 | return ERR_CAST(ppgtt); |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 349 | } |
| 350 | |
| 351 | ctx->ppgtt = ppgtt; |
| 352 | } |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 353 | |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 354 | trace_i915_context_create(ctx); |
| 355 | |
Ben Widawsky | a45d0f6 | 2013-12-06 14:11:05 -0800 | [diff] [blame] | 356 | return ctx; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 357 | } |
| 358 | |
Zhi Wang | c8c3579 | 2016-06-16 08:07:05 -0400 | [diff] [blame] | 359 | /** |
| 360 | * i915_gem_context_create_gvt - create a GVT GEM context |
| 361 | * @dev: drm device * |
| 362 | * |
| 363 | * This function is used to create a GVT specific GEM context. |
| 364 | * |
| 365 | * Returns: |
| 366 | * pointer to i915_gem_context on success, error pointer if failed |
| 367 | * |
| 368 | */ |
| 369 | struct i915_gem_context * |
| 370 | i915_gem_context_create_gvt(struct drm_device *dev) |
| 371 | { |
| 372 | struct i915_gem_context *ctx; |
| 373 | int ret; |
| 374 | |
| 375 | if (!IS_ENABLED(CONFIG_DRM_I915_GVT)) |
| 376 | return ERR_PTR(-ENODEV); |
| 377 | |
| 378 | ret = i915_mutex_lock_interruptible(dev); |
| 379 | if (ret) |
| 380 | return ERR_PTR(ret); |
| 381 | |
| 382 | ctx = i915_gem_create_context(dev, NULL); |
| 383 | if (IS_ERR(ctx)) |
| 384 | goto out; |
| 385 | |
| 386 | ctx->execlists_force_single_submission = true; |
| 387 | ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */ |
| 388 | out: |
| 389 | mutex_unlock(&dev->struct_mutex); |
| 390 | return ctx; |
| 391 | } |
| 392 | |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 393 | static void i915_gem_context_unpin(struct i915_gem_context *ctx, |
Tvrtko Ursulin | a0b4a6a | 2016-01-28 10:29:56 +0000 | [diff] [blame] | 394 | struct intel_engine_cs *engine) |
| 395 | { |
Tvrtko Ursulin | f4e2dec | 2016-01-28 10:29:57 +0000 | [diff] [blame] | 396 | if (i915.enable_execlists) { |
| 397 | intel_lr_context_unpin(ctx, engine); |
| 398 | } else { |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 399 | struct intel_context *ce = &ctx->engine[engine->id]; |
| 400 | |
| 401 | if (ce->state) |
| 402 | i915_gem_object_ggtt_unpin(ce->state); |
| 403 | |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 404 | i915_gem_context_put(ctx); |
Tvrtko Ursulin | f4e2dec | 2016-01-28 10:29:57 +0000 | [diff] [blame] | 405 | } |
Tvrtko Ursulin | a0b4a6a | 2016-01-28 10:29:56 +0000 | [diff] [blame] | 406 | } |
| 407 | |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 408 | void i915_gem_context_reset(struct drm_device *dev) |
| 409 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 410 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 411 | |
Chris Wilson | 499f269 | 2016-05-24 14:53:35 +0100 | [diff] [blame] | 412 | lockdep_assert_held(&dev->struct_mutex); |
| 413 | |
Thomas Daniel | 3e5b6f0 | 2015-02-16 16:12:53 +0000 | [diff] [blame] | 414 | if (i915.enable_execlists) { |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 415 | struct i915_gem_context *ctx; |
Thomas Daniel | 3e5b6f0 | 2015-02-16 16:12:53 +0000 | [diff] [blame] | 416 | |
Tvrtko Ursulin | a0b4a6a | 2016-01-28 10:29:56 +0000 | [diff] [blame] | 417 | list_for_each_entry(ctx, &dev_priv->context_list, link) |
Tvrtko Ursulin | 7d774ca | 2016-04-12 15:40:42 +0100 | [diff] [blame] | 418 | intel_lr_context_reset(dev_priv, ctx); |
Thomas Daniel | 3e5b6f0 | 2015-02-16 16:12:53 +0000 | [diff] [blame] | 419 | } |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 420 | |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 421 | i915_gem_context_lost(dev_priv); |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 422 | } |
| 423 | |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 424 | int i915_gem_context_init(struct drm_device *dev) |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 425 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 426 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 427 | struct i915_gem_context *ctx; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 428 | |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 429 | /* Init should only be called once per module load. Eventually the |
| 430 | * restriction on the context_disabled check can be loosened. */ |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 431 | if (WARN_ON(dev_priv->kernel_context)) |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 432 | return 0; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 433 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 434 | if (intel_vgpu_active(dev_priv) && |
| 435 | HAS_LOGICAL_RING_CONTEXTS(dev_priv)) { |
Zhiyuan Lv | a0bd6c3 | 2015-08-28 15:41:16 +0800 | [diff] [blame] | 436 | if (!i915.enable_execlists) { |
| 437 | DRM_INFO("Only EXECLIST mode is supported in vgpu.\n"); |
| 438 | return -EINVAL; |
| 439 | } |
| 440 | } |
| 441 | |
Chris Wilson | 5d1808e | 2016-04-28 09:56:51 +0100 | [diff] [blame] | 442 | /* Using the simple ida interface, the max is limited by sizeof(int) */ |
| 443 | BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX); |
| 444 | ida_init(&dev_priv->context_hw_ida); |
| 445 | |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 446 | if (i915.enable_execlists) { |
| 447 | /* NB: intentionally left blank. We will allocate our own |
| 448 | * backing objects as we need them, thank you very much */ |
| 449 | dev_priv->hw_context_size = 0; |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 450 | } else if (HAS_HW_CONTEXTS(dev_priv)) { |
| 451 | dev_priv->hw_context_size = |
| 452 | round_up(get_context_size(dev_priv), 4096); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 453 | if (dev_priv->hw_context_size > (1<<20)) { |
| 454 | DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n", |
| 455 | dev_priv->hw_context_size); |
| 456 | dev_priv->hw_context_size = 0; |
| 457 | } |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 458 | } |
| 459 | |
Daniel Vetter | d624d86 | 2014-08-06 15:04:54 +0200 | [diff] [blame] | 460 | ctx = i915_gem_create_context(dev, NULL); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 461 | if (IS_ERR(ctx)) { |
| 462 | DRM_ERROR("Failed to create default global context (error %ld)\n", |
| 463 | PTR_ERR(ctx)); |
| 464 | return PTR_ERR(ctx); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 465 | } |
| 466 | |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 467 | dev_priv->kernel_context = ctx; |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 468 | |
| 469 | DRM_DEBUG_DRIVER("%s context support initialized\n", |
| 470 | i915.enable_execlists ? "LR" : |
| 471 | dev_priv->hw_context_size ? "HW" : "fake"); |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 472 | return 0; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 473 | } |
| 474 | |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 475 | void i915_gem_context_lost(struct drm_i915_private *dev_priv) |
| 476 | { |
| 477 | struct intel_engine_cs *engine; |
| 478 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 479 | lockdep_assert_held(&dev_priv->drm.struct_mutex); |
Chris Wilson | 499f269 | 2016-05-24 14:53:35 +0100 | [diff] [blame] | 480 | |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 481 | for_each_engine(engine, dev_priv) { |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 482 | if (engine->last_context) { |
| 483 | i915_gem_context_unpin(engine->last_context, engine); |
| 484 | engine->last_context = NULL; |
| 485 | } |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 486 | } |
| 487 | |
Chris Wilson | c7c3c07 | 2016-06-24 14:55:54 +0100 | [diff] [blame] | 488 | /* Force the GPU state to be restored on enabling */ |
| 489 | if (!i915.enable_execlists) { |
Chris Wilson | a168b2d | 2016-06-24 14:55:55 +0100 | [diff] [blame] | 490 | struct i915_gem_context *ctx; |
| 491 | |
| 492 | list_for_each_entry(ctx, &dev_priv->context_list, link) { |
| 493 | if (!i915_gem_context_is_default(ctx)) |
| 494 | continue; |
| 495 | |
| 496 | for_each_engine(engine, dev_priv) |
| 497 | ctx->engine[engine->id].initialised = false; |
| 498 | |
| 499 | ctx->remap_slice = ALL_L3_SLICES(dev_priv); |
| 500 | } |
| 501 | |
Chris Wilson | c7c3c07 | 2016-06-24 14:55:54 +0100 | [diff] [blame] | 502 | for_each_engine(engine, dev_priv) { |
| 503 | struct intel_context *kce = |
| 504 | &dev_priv->kernel_context->engine[engine->id]; |
| 505 | |
| 506 | kce->initialised = true; |
| 507 | } |
| 508 | } |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 509 | } |
| 510 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 511 | void i915_gem_context_fini(struct drm_device *dev) |
| 512 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 513 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 514 | struct i915_gem_context *dctx = dev_priv->kernel_context; |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 515 | |
Chris Wilson | 499f269 | 2016-05-24 14:53:35 +0100 | [diff] [blame] | 516 | lockdep_assert_held(&dev->struct_mutex); |
| 517 | |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 518 | context_close(dctx); |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 519 | dev_priv->kernel_context = NULL; |
Chris Wilson | 5d1808e | 2016-04-28 09:56:51 +0100 | [diff] [blame] | 520 | |
| 521 | ida_destroy(&dev_priv->context_hw_ida); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 522 | } |
| 523 | |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 524 | static int context_idr_cleanup(int id, void *p, void *data) |
| 525 | { |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 526 | struct i915_gem_context *ctx = p; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 527 | |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 528 | context_close(ctx); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 529 | return 0; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 530 | } |
| 531 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 532 | int i915_gem_context_open(struct drm_device *dev, struct drm_file *file) |
| 533 | { |
| 534 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 535 | struct i915_gem_context *ctx; |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 536 | |
| 537 | idr_init(&file_priv->context_idr); |
| 538 | |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 539 | mutex_lock(&dev->struct_mutex); |
Daniel Vetter | d624d86 | 2014-08-06 15:04:54 +0200 | [diff] [blame] | 540 | ctx = i915_gem_create_context(dev, file_priv); |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 541 | mutex_unlock(&dev->struct_mutex); |
| 542 | |
Oscar Mateo | f83d651 | 2014-05-22 14:13:38 +0100 | [diff] [blame] | 543 | if (IS_ERR(ctx)) { |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 544 | idr_destroy(&file_priv->context_idr); |
Oscar Mateo | f83d651 | 2014-05-22 14:13:38 +0100 | [diff] [blame] | 545 | return PTR_ERR(ctx); |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 546 | } |
| 547 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 548 | return 0; |
| 549 | } |
| 550 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 551 | void i915_gem_context_close(struct drm_device *dev, struct drm_file *file) |
| 552 | { |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 553 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 554 | |
Chris Wilson | 499f269 | 2016-05-24 14:53:35 +0100 | [diff] [blame] | 555 | lockdep_assert_held(&dev->struct_mutex); |
| 556 | |
Daniel Vetter | 73c273e | 2012-06-19 20:27:39 +0200 | [diff] [blame] | 557 | idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 558 | idr_destroy(&file_priv->context_idr); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 559 | } |
| 560 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 561 | static inline int |
John Harrison | 1d719cd | 2015-05-29 17:43:52 +0100 | [diff] [blame] | 562 | mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags) |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 563 | { |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 564 | struct drm_i915_private *dev_priv = req->i915; |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 565 | struct intel_ring *ring = req->ring; |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 566 | struct intel_engine_cs *engine = req->engine; |
Ben Widawsky | e80f14b | 2014-08-18 10:35:28 -0700 | [diff] [blame] | 567 | u32 flags = hw_flags | MI_MM_SPACE_GTT; |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 568 | const int num_rings = |
| 569 | /* Use an extended w/a on ivb+ if signalling from other rings */ |
Chris Wilson | 39df919 | 2016-07-20 13:31:57 +0100 | [diff] [blame] | 570 | i915.semaphores ? |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 571 | hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1 : |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 572 | 0; |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 573 | int len, ret; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 574 | |
Ben Widawsky | 12b0286 | 2012-06-04 14:42:50 -0700 | [diff] [blame] | 575 | /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB |
| 576 | * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value |
| 577 | * explicitly, so we rely on the value at ring init, stored in |
| 578 | * itlb_before_ctx_switch. |
| 579 | */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 580 | if (IS_GEN6(dev_priv)) { |
Chris Wilson | 7c9cf4e | 2016-08-02 22:50:25 +0100 | [diff] [blame] | 581 | ret = engine->emit_flush(req, EMIT_INVALIDATE); |
Ben Widawsky | 12b0286 | 2012-06-04 14:42:50 -0700 | [diff] [blame] | 582 | if (ret) |
| 583 | return ret; |
| 584 | } |
| 585 | |
Ben Widawsky | e80f14b | 2014-08-18 10:35:28 -0700 | [diff] [blame] | 586 | /* These flags are for resource streamer on HSW+ */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 587 | if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8) |
Abdiel Janulgue | 4c436d55 | 2015-06-16 13:39:41 +0300 | [diff] [blame] | 588 | flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 589 | else if (INTEL_GEN(dev_priv) < 8) |
Ben Widawsky | e80f14b | 2014-08-18 10:35:28 -0700 | [diff] [blame] | 590 | flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN); |
| 591 | |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 592 | |
| 593 | len = 4; |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 594 | if (INTEL_GEN(dev_priv) >= 7) |
Chris Wilson | e9135c4 | 2016-04-13 17:35:10 +0100 | [diff] [blame] | 595 | len += 2 + (num_rings ? 4*num_rings + 6 : 0); |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 596 | |
John Harrison | 5fb9de1 | 2015-05-29 17:44:07 +0100 | [diff] [blame] | 597 | ret = intel_ring_begin(req, len); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 598 | if (ret) |
| 599 | return ret; |
| 600 | |
Ville Syrjälä | b3f797a | 2014-04-28 14:31:09 +0300 | [diff] [blame] | 601 | /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 602 | if (INTEL_GEN(dev_priv) >= 7) { |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 603 | intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE); |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 604 | if (num_rings) { |
| 605 | struct intel_engine_cs *signaller; |
| 606 | |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 607 | intel_ring_emit(ring, |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 608 | MI_LOAD_REGISTER_IMM(num_rings)); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 609 | for_each_engine(signaller, dev_priv) { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 610 | if (signaller == engine) |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 611 | continue; |
| 612 | |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 613 | intel_ring_emit_reg(ring, |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 614 | RING_PSMI_CTL(signaller->mmio_base)); |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 615 | intel_ring_emit(ring, |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 616 | _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE)); |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 617 | } |
| 618 | } |
| 619 | } |
Ben Widawsky | e37ec39 | 2012-06-04 14:42:48 -0700 | [diff] [blame] | 620 | |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 621 | intel_ring_emit(ring, MI_NOOP); |
| 622 | intel_ring_emit(ring, MI_SET_CONTEXT); |
| 623 | intel_ring_emit(ring, |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 624 | i915_gem_obj_ggtt_offset(req->ctx->engine[RCS].state) | |
Ben Widawsky | e80f14b | 2014-08-18 10:35:28 -0700 | [diff] [blame] | 625 | flags); |
Ville Syrjälä | 2b7e808 | 2014-01-22 21:32:43 +0200 | [diff] [blame] | 626 | /* |
| 627 | * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP |
| 628 | * WaMiSetContext_Hang:snb,ivb,vlv |
| 629 | */ |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 630 | intel_ring_emit(ring, MI_NOOP); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 631 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 632 | if (INTEL_GEN(dev_priv) >= 7) { |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 633 | if (num_rings) { |
| 634 | struct intel_engine_cs *signaller; |
Chris Wilson | e9135c4 | 2016-04-13 17:35:10 +0100 | [diff] [blame] | 635 | i915_reg_t last_reg = {}; /* keep gcc quiet */ |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 636 | |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 637 | intel_ring_emit(ring, |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 638 | MI_LOAD_REGISTER_IMM(num_rings)); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 639 | for_each_engine(signaller, dev_priv) { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 640 | if (signaller == engine) |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 641 | continue; |
| 642 | |
Chris Wilson | e9135c4 | 2016-04-13 17:35:10 +0100 | [diff] [blame] | 643 | last_reg = RING_PSMI_CTL(signaller->mmio_base); |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 644 | intel_ring_emit_reg(ring, last_reg); |
| 645 | intel_ring_emit(ring, |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 646 | _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE)); |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 647 | } |
Chris Wilson | e9135c4 | 2016-04-13 17:35:10 +0100 | [diff] [blame] | 648 | |
| 649 | /* Insert a delay before the next switch! */ |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 650 | intel_ring_emit(ring, |
Chris Wilson | e9135c4 | 2016-04-13 17:35:10 +0100 | [diff] [blame] | 651 | MI_STORE_REGISTER_MEM | |
| 652 | MI_SRM_LRM_GLOBAL_GTT); |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 653 | intel_ring_emit_reg(ring, last_reg); |
| 654 | intel_ring_emit(ring, engine->scratch.gtt_offset); |
| 655 | intel_ring_emit(ring, MI_NOOP); |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 656 | } |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 657 | intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE); |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 658 | } |
Ben Widawsky | e37ec39 | 2012-06-04 14:42:48 -0700 | [diff] [blame] | 659 | |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 660 | intel_ring_advance(ring); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 661 | |
| 662 | return ret; |
| 663 | } |
| 664 | |
Chris Wilson | d200cda | 2016-04-28 09:56:44 +0100 | [diff] [blame] | 665 | static int remap_l3(struct drm_i915_gem_request *req, int slice) |
Chris Wilson | b0ebde3 | 2016-04-28 09:56:42 +0100 | [diff] [blame] | 666 | { |
Chris Wilson | ff55b5e | 2016-04-28 09:56:43 +0100 | [diff] [blame] | 667 | u32 *remap_info = req->i915->l3_parity.remap_info[slice]; |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 668 | struct intel_ring *ring = req->ring; |
Chris Wilson | b0ebde3 | 2016-04-28 09:56:42 +0100 | [diff] [blame] | 669 | int i, ret; |
| 670 | |
Chris Wilson | ff55b5e | 2016-04-28 09:56:43 +0100 | [diff] [blame] | 671 | if (!remap_info) |
Chris Wilson | b0ebde3 | 2016-04-28 09:56:42 +0100 | [diff] [blame] | 672 | return 0; |
| 673 | |
Chris Wilson | ff55b5e | 2016-04-28 09:56:43 +0100 | [diff] [blame] | 674 | ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2); |
Chris Wilson | b0ebde3 | 2016-04-28 09:56:42 +0100 | [diff] [blame] | 675 | if (ret) |
| 676 | return ret; |
| 677 | |
| 678 | /* |
| 679 | * Note: We do not worry about the concurrent register cacheline hang |
| 680 | * here because no other code should access these registers other than |
| 681 | * at initialization time. |
| 682 | */ |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 683 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4)); |
Chris Wilson | ff55b5e | 2016-04-28 09:56:43 +0100 | [diff] [blame] | 684 | for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) { |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 685 | intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i)); |
| 686 | intel_ring_emit(ring, remap_info[i]); |
Chris Wilson | b0ebde3 | 2016-04-28 09:56:42 +0100 | [diff] [blame] | 687 | } |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 688 | intel_ring_emit(ring, MI_NOOP); |
| 689 | intel_ring_advance(ring); |
Chris Wilson | b0ebde3 | 2016-04-28 09:56:42 +0100 | [diff] [blame] | 690 | |
Chris Wilson | ff55b5e | 2016-04-28 09:56:43 +0100 | [diff] [blame] | 691 | return 0; |
Chris Wilson | b0ebde3 | 2016-04-28 09:56:42 +0100 | [diff] [blame] | 692 | } |
| 693 | |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 694 | static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt, |
| 695 | struct intel_engine_cs *engine, |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 696 | struct i915_gem_context *to) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 697 | { |
Ben Widawsky | 563222a | 2015-03-19 12:53:28 +0000 | [diff] [blame] | 698 | if (to->remap_slice) |
| 699 | return false; |
| 700 | |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 701 | if (!to->engine[RCS].initialised) |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 702 | return false; |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 703 | |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 704 | if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings)) |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 705 | return false; |
| 706 | |
| 707 | return to == engine->last_context; |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 708 | } |
| 709 | |
| 710 | static bool |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 711 | needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt, |
| 712 | struct intel_engine_cs *engine, |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 713 | struct i915_gem_context *to) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 714 | { |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 715 | if (!ppgtt) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 716 | return false; |
| 717 | |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 718 | /* Always load the ppgtt on first use */ |
| 719 | if (!engine->last_context) |
| 720 | return true; |
| 721 | |
| 722 | /* Same context without new entries, skip */ |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame] | 723 | if (engine->last_context == to && |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 724 | !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings)) |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame] | 725 | return false; |
| 726 | |
| 727 | if (engine->id != RCS) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 728 | return true; |
| 729 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 730 | if (INTEL_GEN(engine->i915) < 8) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 731 | return true; |
| 732 | |
| 733 | return false; |
| 734 | } |
| 735 | |
| 736 | static bool |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 737 | needs_pd_load_post(struct i915_hw_ppgtt *ppgtt, |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 738 | struct i915_gem_context *to, |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 739 | u32 hw_flags) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 740 | { |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 741 | if (!ppgtt) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 742 | return false; |
| 743 | |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 744 | if (!IS_GEN8(to->i915)) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 745 | return false; |
| 746 | |
Ben Widawsky | 6702cf1 | 2015-03-16 16:00:58 +0000 | [diff] [blame] | 747 | if (hw_flags & MI_RESTORE_INHIBIT) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 748 | return true; |
| 749 | |
| 750 | return false; |
| 751 | } |
| 752 | |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame] | 753 | static int do_rcs_switch(struct drm_i915_gem_request *req) |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 754 | { |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 755 | struct i915_gem_context *to = req->ctx; |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 756 | struct intel_engine_cs *engine = req->engine; |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 757 | struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 758 | struct i915_gem_context *from; |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 759 | u32 hw_flags; |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 760 | int ret, i; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 761 | |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 762 | if (skip_rcs_switch(ppgtt, engine, to)) |
Chris Wilson | 9a3b530 | 2012-07-15 12:34:24 +0100 | [diff] [blame] | 763 | return 0; |
| 764 | |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 765 | /* Trying to pin first makes error handling easier. */ |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 766 | ret = i915_gem_obj_ggtt_pin(to->engine[RCS].state, |
Chris Wilson | 0cb26a8 | 2016-06-24 14:55:53 +0100 | [diff] [blame] | 767 | to->ggtt_alignment, |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame] | 768 | 0); |
| 769 | if (ret) |
| 770 | return ret; |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 771 | |
Daniel Vetter | acc240d | 2013-12-05 15:42:34 +0100 | [diff] [blame] | 772 | /* |
| 773 | * Pin can switch back to the default context if we end up calling into |
| 774 | * evict_everything - as a last ditch gtt defrag effort that also |
| 775 | * switches to the default context. Hence we need to reload from here. |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 776 | * |
| 777 | * XXX: Doing so is painfully broken! |
Daniel Vetter | acc240d | 2013-12-05 15:42:34 +0100 | [diff] [blame] | 778 | */ |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 779 | from = engine->last_context; |
Daniel Vetter | acc240d | 2013-12-05 15:42:34 +0100 | [diff] [blame] | 780 | |
| 781 | /* |
| 782 | * Clear this page out of any CPU caches for coherent swap-in/out. Note |
Chris Wilson | d3373a2 | 2012-07-15 12:34:22 +0100 | [diff] [blame] | 783 | * that thanks to write = false in this call and us not setting any gpu |
| 784 | * write domains when putting a context object onto the active list |
| 785 | * (when switching away from it), this won't block. |
Daniel Vetter | acc240d | 2013-12-05 15:42:34 +0100 | [diff] [blame] | 786 | * |
| 787 | * XXX: We need a real interface to do this instead of trickery. |
| 788 | */ |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 789 | ret = i915_gem_object_set_to_gtt_domain(to->engine[RCS].state, false); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 790 | if (ret) |
| 791 | goto unpin_out; |
Chris Wilson | d3373a2 | 2012-07-15 12:34:22 +0100 | [diff] [blame] | 792 | |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 793 | if (needs_pd_load_pre(ppgtt, engine, to)) { |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 794 | /* Older GENs and non render rings still want the load first, |
| 795 | * "PP_DCLV followed by PP_DIR_BASE register through Load |
| 796 | * Register Immediate commands in Ring Buffer before submitting |
| 797 | * a context."*/ |
| 798 | trace_switch_mm(engine, to); |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 799 | ret = ppgtt->switch_mm(ppgtt, req); |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 800 | if (ret) |
| 801 | goto unpin_out; |
| 802 | } |
| 803 | |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 804 | if (!to->engine[RCS].initialised || i915_gem_context_is_default(to)) |
Ben Widawsky | 6702cf1 | 2015-03-16 16:00:58 +0000 | [diff] [blame] | 805 | /* NB: If we inhibit the restore, the context is not allowed to |
| 806 | * die because future work may end up depending on valid address |
| 807 | * space. This means we must enforce that a page table load |
| 808 | * occur when this occurs. */ |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 809 | hw_flags = MI_RESTORE_INHIBIT; |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 810 | else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings) |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 811 | hw_flags = MI_FORCE_RESTORE; |
| 812 | else |
| 813 | hw_flags = 0; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 814 | |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 815 | if (to != from || (hw_flags & MI_FORCE_RESTORE)) { |
| 816 | ret = mi_set_context(req, hw_flags); |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 817 | if (ret) |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 818 | goto unpin_out; |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 819 | } |
| 820 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 821 | /* The backing object for the context is done after switching to the |
| 822 | * *next* context. Therefore we cannot retire the previous context until |
| 823 | * the next context has already started running. In fact, the below code |
| 824 | * is a bit suboptimal because the retiring can occur simply after the |
| 825 | * MI_SET_CONTEXT instead of when the next seqno has completed. |
| 826 | */ |
Chris Wilson | 112522f | 2013-05-02 16:48:07 +0300 | [diff] [blame] | 827 | if (from != NULL) { |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 828 | struct drm_i915_gem_object *obj = from->engine[RCS].state; |
| 829 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 830 | /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the |
| 831 | * whole damn pipeline, we don't need to explicitly mark the |
| 832 | * object dirty. The only exception is that the context must be |
| 833 | * correct in case the object gets swapped out. Ideally we'd be |
| 834 | * able to defer doing this until we know the object would be |
| 835 | * swapped, but there is no way to do that yet. |
| 836 | */ |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 837 | obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION; |
| 838 | i915_vma_move_to_active(i915_gem_obj_to_ggtt(obj), req, 0); |
Chris Wilson | b259b31 | 2012-07-15 12:34:23 +0100 | [diff] [blame] | 839 | |
Chris Wilson | c0321e2 | 2013-08-26 19:50:53 -0300 | [diff] [blame] | 840 | /* obj is kept alive until the next request by its active ref */ |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 841 | i915_gem_object_ggtt_unpin(obj); |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 842 | i915_gem_context_put(from); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 843 | } |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 844 | engine->last_context = i915_gem_context_get(to); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 845 | |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 846 | /* GEN8 does *not* require an explicit reload if the PDPs have been |
| 847 | * setup, and we do not wish to move them. |
| 848 | */ |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 849 | if (needs_pd_load_post(ppgtt, to, hw_flags)) { |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 850 | trace_switch_mm(engine, to); |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 851 | ret = ppgtt->switch_mm(ppgtt, req); |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 852 | /* The hardware context switch is emitted, but we haven't |
| 853 | * actually changed the state - so it's probably safe to bail |
| 854 | * here. Still, let the user know something dangerous has |
| 855 | * happened. |
| 856 | */ |
| 857 | if (ret) |
| 858 | return ret; |
| 859 | } |
| 860 | |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 861 | if (ppgtt) |
| 862 | ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine); |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 863 | |
| 864 | for (i = 0; i < MAX_L3_SLICES; i++) { |
| 865 | if (!(to->remap_slice & (1<<i))) |
| 866 | continue; |
| 867 | |
Chris Wilson | d200cda | 2016-04-28 09:56:44 +0100 | [diff] [blame] | 868 | ret = remap_l3(req, i); |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 869 | if (ret) |
| 870 | return ret; |
| 871 | |
| 872 | to->remap_slice &= ~(1<<i); |
| 873 | } |
| 874 | |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 875 | if (!to->engine[RCS].initialised) { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 876 | if (engine->init_context) { |
| 877 | ret = engine->init_context(req); |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 878 | if (ret) |
Chris Wilson | fcb5106 | 2016-04-13 17:35:14 +0100 | [diff] [blame] | 879 | return ret; |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 880 | } |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 881 | to->engine[RCS].initialised = true; |
Mika Kuoppala | 46470fc9 | 2014-05-21 19:01:06 +0300 | [diff] [blame] | 882 | } |
| 883 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 884 | return 0; |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 885 | |
| 886 | unpin_out: |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 887 | i915_gem_object_ggtt_unpin(to->engine[RCS].state); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 888 | return ret; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 889 | } |
| 890 | |
| 891 | /** |
| 892 | * i915_switch_context() - perform a GPU context switch. |
John Harrison | ba01cc9 | 2015-05-29 17:43:41 +0100 | [diff] [blame] | 893 | * @req: request for which we'll execute the context switch |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 894 | * |
| 895 | * The context life cycle is simple. The context refcount is incremented and |
| 896 | * decremented by 1 and create and destroy. If the context is in use by the GPU, |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 897 | * it will have a refcount > 1. This allows us to destroy the context abstract |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 898 | * object while letting the normal object tracking destroy the backing BO. |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 899 | * |
| 900 | * This function should not be used in execlists mode. Instead the context is |
| 901 | * switched by writing to the ELSP and requests keep a reference to their |
| 902 | * context. |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 903 | */ |
John Harrison | ba01cc9 | 2015-05-29 17:43:41 +0100 | [diff] [blame] | 904 | int i915_switch_context(struct drm_i915_gem_request *req) |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 905 | { |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 906 | struct intel_engine_cs *engine = req->engine; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 907 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 908 | lockdep_assert_held(&req->i915->drm.struct_mutex); |
Chris Wilson | 5b043f4 | 2016-08-02 22:50:38 +0100 | [diff] [blame] | 909 | if (i915.enable_execlists) |
| 910 | return 0; |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 911 | |
Chris Wilson | bca44d8 | 2016-05-24 14:53:41 +0100 | [diff] [blame] | 912 | if (!req->ctx->engine[engine->id].state) { |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 913 | struct i915_gem_context *to = req->ctx; |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 914 | struct i915_hw_ppgtt *ppgtt = |
| 915 | to->ppgtt ?: req->i915->mm.aliasing_ppgtt; |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame] | 916 | |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 917 | if (needs_pd_load_pre(ppgtt, engine, to)) { |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame] | 918 | int ret; |
| 919 | |
| 920 | trace_switch_mm(engine, to); |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 921 | ret = ppgtt->switch_mm(ppgtt, req); |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame] | 922 | if (ret) |
| 923 | return ret; |
| 924 | |
Chris Wilson | f9326be | 2016-04-28 09:56:45 +0100 | [diff] [blame] | 925 | ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine); |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame] | 926 | } |
| 927 | |
| 928 | if (to != engine->last_context) { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 929 | if (engine->last_context) |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 930 | i915_gem_context_put(engine->last_context); |
| 931 | engine->last_context = i915_gem_context_get(to); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 932 | } |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame] | 933 | |
Ben Widawsky | c482972 | 2013-12-06 14:11:20 -0800 | [diff] [blame] | 934 | return 0; |
Mika Kuoppala | a95f6a0 | 2014-03-14 16:22:10 +0200 | [diff] [blame] | 935 | } |
Ben Widawsky | c482972 | 2013-12-06 14:11:20 -0800 | [diff] [blame] | 936 | |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame] | 937 | return do_rcs_switch(req); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 938 | } |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 939 | |
Chris Wilson | 945657b | 2016-07-15 14:56:19 +0100 | [diff] [blame] | 940 | int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv) |
| 941 | { |
| 942 | struct intel_engine_cs *engine; |
| 943 | |
| 944 | for_each_engine(engine, dev_priv) { |
| 945 | struct drm_i915_gem_request *req; |
| 946 | int ret; |
| 947 | |
| 948 | if (engine->last_context == NULL) |
| 949 | continue; |
| 950 | |
| 951 | if (engine->last_context == dev_priv->kernel_context) |
| 952 | continue; |
| 953 | |
| 954 | req = i915_gem_request_alloc(engine, dev_priv->kernel_context); |
| 955 | if (IS_ERR(req)) |
| 956 | return PTR_ERR(req); |
| 957 | |
Chris Wilson | 5b043f4 | 2016-08-02 22:50:38 +0100 | [diff] [blame] | 958 | ret = i915_switch_context(req); |
Chris Wilson | 945657b | 2016-07-15 14:56:19 +0100 | [diff] [blame] | 959 | i915_add_request_no_flush(req); |
| 960 | if (ret) |
| 961 | return ret; |
| 962 | } |
| 963 | |
| 964 | return 0; |
| 965 | } |
| 966 | |
Oscar Mateo | ec3e996 | 2014-07-24 17:04:18 +0100 | [diff] [blame] | 967 | static bool contexts_enabled(struct drm_device *dev) |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 968 | { |
Oscar Mateo | ec3e996 | 2014-07-24 17:04:18 +0100 | [diff] [blame] | 969 | return i915.enable_execlists || to_i915(dev)->hw_context_size; |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 970 | } |
| 971 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 972 | int i915_gem_context_create_ioctl(struct drm_device *dev, void *data, |
| 973 | struct drm_file *file) |
| 974 | { |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 975 | struct drm_i915_gem_context_create *args = data; |
| 976 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 977 | struct i915_gem_context *ctx; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 978 | int ret; |
| 979 | |
Oscar Mateo | ec3e996 | 2014-07-24 17:04:18 +0100 | [diff] [blame] | 980 | if (!contexts_enabled(dev)) |
Daniel Vetter | 5fa8be6 | 2012-06-19 17:16:01 +0200 | [diff] [blame] | 981 | return -ENODEV; |
| 982 | |
Chris Wilson | b31e513 | 2016-02-05 16:45:59 +0000 | [diff] [blame] | 983 | if (args->pad != 0) |
| 984 | return -EINVAL; |
| 985 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 986 | ret = i915_mutex_lock_interruptible(dev); |
| 987 | if (ret) |
| 988 | return ret; |
| 989 | |
Daniel Vetter | d624d86 | 2014-08-06 15:04:54 +0200 | [diff] [blame] | 990 | ctx = i915_gem_create_context(dev, file_priv); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 991 | mutex_unlock(&dev->struct_mutex); |
Dan Carpenter | be63638 | 2012-07-17 09:44:49 +0300 | [diff] [blame] | 992 | if (IS_ERR(ctx)) |
| 993 | return PTR_ERR(ctx); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 994 | |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 995 | args->ctx_id = ctx->user_handle; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 996 | DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id); |
| 997 | |
Dan Carpenter | be63638 | 2012-07-17 09:44:49 +0300 | [diff] [blame] | 998 | return 0; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 999 | } |
| 1000 | |
| 1001 | int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data, |
| 1002 | struct drm_file *file) |
| 1003 | { |
| 1004 | struct drm_i915_gem_context_destroy *args = data; |
| 1005 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 1006 | struct i915_gem_context *ctx; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 1007 | int ret; |
| 1008 | |
Chris Wilson | b31e513 | 2016-02-05 16:45:59 +0000 | [diff] [blame] | 1009 | if (args->pad != 0) |
| 1010 | return -EINVAL; |
| 1011 | |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 1012 | if (args->ctx_id == DEFAULT_CONTEXT_HANDLE) |
Ben Widawsky | c2cf241 | 2013-12-24 16:02:54 -0800 | [diff] [blame] | 1013 | return -ENOENT; |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 1014 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 1015 | ret = i915_mutex_lock_interruptible(dev); |
| 1016 | if (ret) |
| 1017 | return ret; |
| 1018 | |
Chris Wilson | ca585b5 | 2016-05-24 14:53:36 +0100 | [diff] [blame] | 1019 | ctx = i915_gem_context_lookup(file_priv, args->ctx_id); |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 1020 | if (IS_ERR(ctx)) { |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 1021 | mutex_unlock(&dev->struct_mutex); |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 1022 | return PTR_ERR(ctx); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 1023 | } |
| 1024 | |
Chris Wilson | d28b99a | 2016-05-24 14:53:39 +0100 | [diff] [blame] | 1025 | idr_remove(&file_priv->context_idr, ctx->user_handle); |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 1026 | context_close(ctx); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 1027 | mutex_unlock(&dev->struct_mutex); |
| 1028 | |
| 1029 | DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id); |
| 1030 | return 0; |
| 1031 | } |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1032 | |
| 1033 | int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data, |
| 1034 | struct drm_file *file) |
| 1035 | { |
| 1036 | struct drm_i915_file_private *file_priv = file->driver_priv; |
| 1037 | struct drm_i915_gem_context_param *args = data; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 1038 | struct i915_gem_context *ctx; |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1039 | int ret; |
| 1040 | |
| 1041 | ret = i915_mutex_lock_interruptible(dev); |
| 1042 | if (ret) |
| 1043 | return ret; |
| 1044 | |
Chris Wilson | ca585b5 | 2016-05-24 14:53:36 +0100 | [diff] [blame] | 1045 | ctx = i915_gem_context_lookup(file_priv, args->ctx_id); |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1046 | if (IS_ERR(ctx)) { |
| 1047 | mutex_unlock(&dev->struct_mutex); |
| 1048 | return PTR_ERR(ctx); |
| 1049 | } |
| 1050 | |
| 1051 | args->size = 0; |
| 1052 | switch (args->param) { |
| 1053 | case I915_CONTEXT_PARAM_BAN_PERIOD: |
| 1054 | args->value = ctx->hang_stats.ban_period_seconds; |
| 1055 | break; |
David Weinehall | b1b3827 | 2015-05-20 17:00:13 +0300 | [diff] [blame] | 1056 | case I915_CONTEXT_PARAM_NO_ZEROMAP: |
| 1057 | args->value = ctx->flags & CONTEXT_NO_ZEROMAP; |
| 1058 | break; |
Chris Wilson | fa8848f | 2015-10-14 14:17:11 +0100 | [diff] [blame] | 1059 | case I915_CONTEXT_PARAM_GTT_SIZE: |
| 1060 | if (ctx->ppgtt) |
| 1061 | args->value = ctx->ppgtt->base.total; |
| 1062 | else if (to_i915(dev)->mm.aliasing_ppgtt) |
| 1063 | args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total; |
| 1064 | else |
Joonas Lahtinen | 62106b4 | 2016-03-18 10:42:57 +0200 | [diff] [blame] | 1065 | args->value = to_i915(dev)->ggtt.base.total; |
Chris Wilson | fa8848f | 2015-10-14 14:17:11 +0100 | [diff] [blame] | 1066 | break; |
Chris Wilson | bc3d674 | 2016-07-04 08:08:39 +0100 | [diff] [blame] | 1067 | case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE: |
| 1068 | args->value = !!(ctx->flags & CONTEXT_NO_ERROR_CAPTURE); |
| 1069 | break; |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1070 | default: |
| 1071 | ret = -EINVAL; |
| 1072 | break; |
| 1073 | } |
| 1074 | mutex_unlock(&dev->struct_mutex); |
| 1075 | |
| 1076 | return ret; |
| 1077 | } |
| 1078 | |
| 1079 | int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data, |
| 1080 | struct drm_file *file) |
| 1081 | { |
| 1082 | struct drm_i915_file_private *file_priv = file->driver_priv; |
| 1083 | struct drm_i915_gem_context_param *args = data; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 1084 | struct i915_gem_context *ctx; |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1085 | int ret; |
| 1086 | |
| 1087 | ret = i915_mutex_lock_interruptible(dev); |
| 1088 | if (ret) |
| 1089 | return ret; |
| 1090 | |
Chris Wilson | ca585b5 | 2016-05-24 14:53:36 +0100 | [diff] [blame] | 1091 | ctx = i915_gem_context_lookup(file_priv, args->ctx_id); |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1092 | if (IS_ERR(ctx)) { |
| 1093 | mutex_unlock(&dev->struct_mutex); |
| 1094 | return PTR_ERR(ctx); |
| 1095 | } |
| 1096 | |
| 1097 | switch (args->param) { |
| 1098 | case I915_CONTEXT_PARAM_BAN_PERIOD: |
| 1099 | if (args->size) |
| 1100 | ret = -EINVAL; |
| 1101 | else if (args->value < ctx->hang_stats.ban_period_seconds && |
| 1102 | !capable(CAP_SYS_ADMIN)) |
| 1103 | ret = -EPERM; |
| 1104 | else |
| 1105 | ctx->hang_stats.ban_period_seconds = args->value; |
| 1106 | break; |
David Weinehall | b1b3827 | 2015-05-20 17:00:13 +0300 | [diff] [blame] | 1107 | case I915_CONTEXT_PARAM_NO_ZEROMAP: |
| 1108 | if (args->size) { |
| 1109 | ret = -EINVAL; |
| 1110 | } else { |
| 1111 | ctx->flags &= ~CONTEXT_NO_ZEROMAP; |
| 1112 | ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0; |
| 1113 | } |
| 1114 | break; |
Chris Wilson | bc3d674 | 2016-07-04 08:08:39 +0100 | [diff] [blame] | 1115 | case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE: |
| 1116 | if (args->size) { |
| 1117 | ret = -EINVAL; |
| 1118 | } else { |
| 1119 | if (args->value) |
| 1120 | ctx->flags |= CONTEXT_NO_ERROR_CAPTURE; |
| 1121 | else |
| 1122 | ctx->flags &= ~CONTEXT_NO_ERROR_CAPTURE; |
| 1123 | } |
| 1124 | break; |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1125 | default: |
| 1126 | ret = -EINVAL; |
| 1127 | break; |
| 1128 | } |
| 1129 | mutex_unlock(&dev->struct_mutex); |
| 1130 | |
| 1131 | return ret; |
| 1132 | } |
Chris Wilson | d538704 | 2016-05-13 11:57:19 +0100 | [diff] [blame] | 1133 | |
| 1134 | int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, |
| 1135 | void *data, struct drm_file *file) |
| 1136 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1137 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | d538704 | 2016-05-13 11:57:19 +0100 | [diff] [blame] | 1138 | struct drm_i915_reset_stats *args = data; |
| 1139 | struct i915_ctx_hang_stats *hs; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 1140 | struct i915_gem_context *ctx; |
Chris Wilson | d538704 | 2016-05-13 11:57:19 +0100 | [diff] [blame] | 1141 | int ret; |
| 1142 | |
| 1143 | if (args->flags || args->pad) |
| 1144 | return -EINVAL; |
| 1145 | |
| 1146 | if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN)) |
| 1147 | return -EPERM; |
| 1148 | |
Chris Wilson | bdb0461 | 2016-05-13 11:57:20 +0100 | [diff] [blame] | 1149 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | d538704 | 2016-05-13 11:57:19 +0100 | [diff] [blame] | 1150 | if (ret) |
| 1151 | return ret; |
| 1152 | |
Chris Wilson | ca585b5 | 2016-05-24 14:53:36 +0100 | [diff] [blame] | 1153 | ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id); |
Chris Wilson | d538704 | 2016-05-13 11:57:19 +0100 | [diff] [blame] | 1154 | if (IS_ERR(ctx)) { |
| 1155 | mutex_unlock(&dev->struct_mutex); |
| 1156 | return PTR_ERR(ctx); |
| 1157 | } |
| 1158 | hs = &ctx->hang_stats; |
| 1159 | |
| 1160 | if (capable(CAP_SYS_ADMIN)) |
| 1161 | args->reset_count = i915_reset_count(&dev_priv->gpu_error); |
| 1162 | else |
| 1163 | args->reset_count = 0; |
| 1164 | |
| 1165 | args->batch_active = hs->batch_active; |
| 1166 | args->batch_pending = hs->batch_pending; |
| 1167 | |
| 1168 | mutex_unlock(&dev->struct_mutex); |
| 1169 | |
| 1170 | return 0; |
| 1171 | } |