blob: 22b6e0f3e657ef14411bf5ee05aff2edfadaba86 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
41#include <linux/of.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030042#include <linux/component.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053047#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053048#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049
50/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000051#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030053enum omap_burst_size {
54 BURST_SIZE_X2 = 0,
55 BURST_SIZE_X4 = 1,
56 BURST_SIZE_X8 = 2,
57};
58
Tomi Valkeinen80c39712009-11-12 11:41:42 +020059#define REG_GET(idx, start, end) \
60 FLD_GET(dispc_read_reg(idx), start, end)
61
62#define REG_FLD_MOD(idx, val, start, end) \
63 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
64
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053065struct dispc_features {
66 u8 sw_start;
67 u8 fp_start;
68 u8 bp_start;
69 u16 sw_max;
70 u16 vp_max;
71 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053072 u8 mgr_width_start;
73 u8 mgr_height_start;
74 u16 mgr_width_max;
75 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053076 unsigned long max_lcd_pclk;
77 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030078 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053079 const struct omap_video_timings *mgr_timings,
80 u16 width, u16 height, u16 out_width, u16 out_height,
81 enum omap_color_mode color_mode, bool *five_taps,
82 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053083 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030084 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053085 u16 width, u16 height, u16 out_width, u16 out_height,
86 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030087 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030088
89 /* swap GFX & WB fifos */
90 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020091
92 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
93 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053094
95 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
96 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +053097
98 bool set_max_preload:1;
Tomi Valkeinenf2aee312015-04-10 12:48:34 +030099
100 /* PIXEL_INC is not added to the last pixel of a line */
101 bool last_pixel_inc_missing:1;
Tomi Valkeinene5f80912015-10-21 13:08:59 +0300102
103 /* POL_FREQ has ALIGN bit */
104 bool supports_sync_align:1;
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200105
106 bool has_writeback:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530107};
108
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300109#define DISPC_MAX_NR_FIFOS 5
110
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200111static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000112 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200113 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300114
archit tanejaaffe3602011-02-23 08:41:03 +0000115 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300116 irq_handler_t user_handler;
117 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200119 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300120 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200121
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300122 u32 fifo_size[DISPC_MAX_NR_FIFOS];
123 /* maps which plane is using a fifo. fifo-id -> plane-id */
124 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200125
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300126 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200127 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200128
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530129 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300130
131 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000132
133 struct regmap *syscon_pol;
134 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200135
136 /* DISPC_CONTROL & DISPC_CONFIG lock*/
137 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200138} dispc;
139
Amber Jain0d66cbb2011-05-19 19:47:54 +0530140enum omap_color_component {
141 /* used for all color formats for OMAP3 and earlier
142 * and for RGB and Y color component on OMAP4
143 */
144 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
145 /* used for UV component for
146 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
147 * color formats on OMAP4
148 */
149 DISPC_COLOR_COMPONENT_UV = 1 << 1,
150};
151
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530152enum mgr_reg_fields {
153 DISPC_MGR_FLD_ENABLE,
154 DISPC_MGR_FLD_STNTFT,
155 DISPC_MGR_FLD_GO,
156 DISPC_MGR_FLD_TFTDATALINES,
157 DISPC_MGR_FLD_STALLMODE,
158 DISPC_MGR_FLD_TCKENABLE,
159 DISPC_MGR_FLD_TCKSELECTION,
160 DISPC_MGR_FLD_CPR,
161 DISPC_MGR_FLD_FIFOHANDCHECK,
162 /* used to maintain a count of the above fields */
163 DISPC_MGR_FLD_NUM,
164};
165
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300166struct dispc_reg_field {
167 u16 reg;
168 u8 high;
169 u8 low;
170};
171
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530172static const struct {
173 const char *name;
174 u32 vsync_irq;
175 u32 framedone_irq;
176 u32 sync_lost_irq;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300177 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530178} mgr_desc[] = {
179 [OMAP_DSS_CHANNEL_LCD] = {
180 .name = "LCD",
181 .vsync_irq = DISPC_IRQ_VSYNC,
182 .framedone_irq = DISPC_IRQ_FRAMEDONE,
183 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
184 .reg_desc = {
185 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
186 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
187 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
188 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
189 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
190 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
191 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
192 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
193 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
194 },
195 },
196 [OMAP_DSS_CHANNEL_DIGIT] = {
197 .name = "DIGIT",
198 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200199 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530200 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
201 .reg_desc = {
202 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
203 [DISPC_MGR_FLD_STNTFT] = { },
204 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
205 [DISPC_MGR_FLD_TFTDATALINES] = { },
206 [DISPC_MGR_FLD_STALLMODE] = { },
207 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
208 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
209 [DISPC_MGR_FLD_CPR] = { },
210 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
211 },
212 },
213 [OMAP_DSS_CHANNEL_LCD2] = {
214 .name = "LCD2",
215 .vsync_irq = DISPC_IRQ_VSYNC2,
216 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
217 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
218 .reg_desc = {
219 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
220 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
221 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
222 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
223 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
224 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
225 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
226 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
227 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
228 },
229 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530230 [OMAP_DSS_CHANNEL_LCD3] = {
231 .name = "LCD3",
232 .vsync_irq = DISPC_IRQ_VSYNC3,
233 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
234 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
235 .reg_desc = {
236 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
237 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
238 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
239 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
240 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
241 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
242 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
243 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
244 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
245 },
246 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530247};
248
Archit Taneja6e5264b2012-09-11 12:04:47 +0530249struct color_conv_coef {
250 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
251 int full_range;
252};
253
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530254static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
255static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200256
Archit Taneja55978cc2011-05-06 11:45:51 +0530257static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200258{
Archit Taneja55978cc2011-05-06 11:45:51 +0530259 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200260}
261
Archit Taneja55978cc2011-05-06 11:45:51 +0530262static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200263{
Archit Taneja55978cc2011-05-06 11:45:51 +0530264 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200265}
266
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530267static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
268{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300269 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530270 return REG_GET(rfld.reg, rfld.high, rfld.low);
271}
272
273static void mgr_fld_write(enum omap_channel channel,
274 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300275 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200276 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
277 unsigned long flags;
278
279 if (need_lock)
280 spin_lock_irqsave(&dispc.control_lock, flags);
281
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530282 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200283
284 if (need_lock)
285 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530286}
287
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200288#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530289 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200290#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530291 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200292
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300293static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200294{
Archit Tanejac6104b82011-08-05 19:06:02 +0530295 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200296
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300297 DSSDBG("dispc_save_context\n");
298
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200299 SR(IRQENABLE);
300 SR(CONTROL);
301 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200302 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530303 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
304 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300305 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000306 if (dss_has_feature(FEAT_MGR_LCD2)) {
307 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000308 SR(CONFIG2);
309 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530310 if (dss_has_feature(FEAT_MGR_LCD3)) {
311 SR(CONTROL3);
312 SR(CONFIG3);
313 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200314
Archit Tanejac6104b82011-08-05 19:06:02 +0530315 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
316 SR(DEFAULT_COLOR(i));
317 SR(TRANS_COLOR(i));
318 SR(SIZE_MGR(i));
319 if (i == OMAP_DSS_CHANNEL_DIGIT)
320 continue;
321 SR(TIMING_H(i));
322 SR(TIMING_V(i));
323 SR(POL_FREQ(i));
324 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200325
Archit Tanejac6104b82011-08-05 19:06:02 +0530326 SR(DATA_CYCLE1(i));
327 SR(DATA_CYCLE2(i));
328 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200329
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300330 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530331 SR(CPR_COEF_R(i));
332 SR(CPR_COEF_G(i));
333 SR(CPR_COEF_B(i));
334 }
335 }
336
337 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
338 SR(OVL_BA0(i));
339 SR(OVL_BA1(i));
340 SR(OVL_POSITION(i));
341 SR(OVL_SIZE(i));
342 SR(OVL_ATTRIBUTES(i));
343 SR(OVL_FIFO_THRESHOLD(i));
344 SR(OVL_ROW_INC(i));
345 SR(OVL_PIXEL_INC(i));
346 if (dss_has_feature(FEAT_PRELOAD))
347 SR(OVL_PRELOAD(i));
348 if (i == OMAP_DSS_GFX) {
349 SR(OVL_WINDOW_SKIP(i));
350 SR(OVL_TABLE_BA(i));
351 continue;
352 }
353 SR(OVL_FIR(i));
354 SR(OVL_PICTURE_SIZE(i));
355 SR(OVL_ACCU0(i));
356 SR(OVL_ACCU1(i));
357
358 for (j = 0; j < 8; j++)
359 SR(OVL_FIR_COEF_H(i, j));
360
361 for (j = 0; j < 8; j++)
362 SR(OVL_FIR_COEF_HV(i, j));
363
364 for (j = 0; j < 5; j++)
365 SR(OVL_CONV_COEF(i, j));
366
367 if (dss_has_feature(FEAT_FIR_COEF_V)) {
368 for (j = 0; j < 8; j++)
369 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300370 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000371
Archit Tanejac6104b82011-08-05 19:06:02 +0530372 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
373 SR(OVL_BA0_UV(i));
374 SR(OVL_BA1_UV(i));
375 SR(OVL_FIR2(i));
376 SR(OVL_ACCU2_0(i));
377 SR(OVL_ACCU2_1(i));
378
379 for (j = 0; j < 8; j++)
380 SR(OVL_FIR_COEF_H2(i, j));
381
382 for (j = 0; j < 8; j++)
383 SR(OVL_FIR_COEF_HV2(i, j));
384
385 for (j = 0; j < 8; j++)
386 SR(OVL_FIR_COEF_V2(i, j));
387 }
388 if (dss_has_feature(FEAT_ATTR2))
389 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000390 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200391
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600392 if (dss_has_feature(FEAT_CORE_CLK_DIV))
393 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300394
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300395 dispc.ctx_valid = true;
396
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200397 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200398}
399
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300400static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200401{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200402 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300403
404 DSSDBG("dispc_restore_context\n");
405
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300406 if (!dispc.ctx_valid)
407 return;
408
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200409 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200410 /*RR(CONTROL);*/
411 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200412 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530413 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
414 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300415 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530416 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000417 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530418 if (dss_has_feature(FEAT_MGR_LCD3))
419 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200420
Archit Tanejac6104b82011-08-05 19:06:02 +0530421 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
422 RR(DEFAULT_COLOR(i));
423 RR(TRANS_COLOR(i));
424 RR(SIZE_MGR(i));
425 if (i == OMAP_DSS_CHANNEL_DIGIT)
426 continue;
427 RR(TIMING_H(i));
428 RR(TIMING_V(i));
429 RR(POL_FREQ(i));
430 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530431
Archit Tanejac6104b82011-08-05 19:06:02 +0530432 RR(DATA_CYCLE1(i));
433 RR(DATA_CYCLE2(i));
434 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000435
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300436 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530437 RR(CPR_COEF_R(i));
438 RR(CPR_COEF_G(i));
439 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300440 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000441 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200442
Archit Tanejac6104b82011-08-05 19:06:02 +0530443 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
444 RR(OVL_BA0(i));
445 RR(OVL_BA1(i));
446 RR(OVL_POSITION(i));
447 RR(OVL_SIZE(i));
448 RR(OVL_ATTRIBUTES(i));
449 RR(OVL_FIFO_THRESHOLD(i));
450 RR(OVL_ROW_INC(i));
451 RR(OVL_PIXEL_INC(i));
452 if (dss_has_feature(FEAT_PRELOAD))
453 RR(OVL_PRELOAD(i));
454 if (i == OMAP_DSS_GFX) {
455 RR(OVL_WINDOW_SKIP(i));
456 RR(OVL_TABLE_BA(i));
457 continue;
458 }
459 RR(OVL_FIR(i));
460 RR(OVL_PICTURE_SIZE(i));
461 RR(OVL_ACCU0(i));
462 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Archit Tanejac6104b82011-08-05 19:06:02 +0530464 for (j = 0; j < 8; j++)
465 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200466
Archit Tanejac6104b82011-08-05 19:06:02 +0530467 for (j = 0; j < 8; j++)
468 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200469
Archit Tanejac6104b82011-08-05 19:06:02 +0530470 for (j = 0; j < 5; j++)
471 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200472
Archit Tanejac6104b82011-08-05 19:06:02 +0530473 if (dss_has_feature(FEAT_FIR_COEF_V)) {
474 for (j = 0; j < 8; j++)
475 RR(OVL_FIR_COEF_V(i, j));
476 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200477
Archit Tanejac6104b82011-08-05 19:06:02 +0530478 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
479 RR(OVL_BA0_UV(i));
480 RR(OVL_BA1_UV(i));
481 RR(OVL_FIR2(i));
482 RR(OVL_ACCU2_0(i));
483 RR(OVL_ACCU2_1(i));
484
485 for (j = 0; j < 8; j++)
486 RR(OVL_FIR_COEF_H2(i, j));
487
488 for (j = 0; j < 8; j++)
489 RR(OVL_FIR_COEF_HV2(i, j));
490
491 for (j = 0; j < 8; j++)
492 RR(OVL_FIR_COEF_V2(i, j));
493 }
494 if (dss_has_feature(FEAT_ATTR2))
495 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300496 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200497
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600498 if (dss_has_feature(FEAT_CORE_CLK_DIV))
499 RR(DIVISOR);
500
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200501 /* enable last, because LCD & DIGIT enable are here */
502 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000503 if (dss_has_feature(FEAT_MGR_LCD2))
504 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530505 if (dss_has_feature(FEAT_MGR_LCD3))
506 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200507 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300508 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200509
510 /*
511 * enable last so IRQs won't trigger before
512 * the context is fully restored
513 */
514 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300515
516 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200517}
518
519#undef SR
520#undef RR
521
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300522int dispc_runtime_get(void)
523{
524 int r;
525
526 DSSDBG("dispc_runtime_get\n");
527
528 r = pm_runtime_get_sync(&dispc.pdev->dev);
529 WARN_ON(r < 0);
530 return r < 0 ? r : 0;
531}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200532EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300533
534void dispc_runtime_put(void)
535{
536 int r;
537
538 DSSDBG("dispc_runtime_put\n");
539
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200540 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300541 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300542}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200543EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300544
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200545u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
546{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530547 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200548}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200549EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200550
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200551u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
552{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200553 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
554 return 0;
555
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530556 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200557}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200558EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200559
Tomi Valkeinencb699202012-10-17 10:38:52 +0300560u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
561{
562 return mgr_desc[channel].sync_lost_irq;
563}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200564EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300565
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530566u32 dispc_wb_get_framedone_irq(void)
567{
568 return DISPC_IRQ_FRAMEDONEWB;
569}
570
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300571bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200572{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530573 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200575EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200576
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300577void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200578{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300579 WARN_ON(dispc_mgr_is_enabled(channel) == false);
580 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200581
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530582 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200583
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530584 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200585}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200586EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200587
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530588bool dispc_wb_go_busy(void)
589{
590 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
591}
592
593void dispc_wb_go(void)
594{
595 enum omap_plane plane = OMAP_DSS_WB;
596 bool enable, go;
597
598 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
599
600 if (!enable)
601 return;
602
603 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
604 if (go) {
605 DSSERR("GO bit not down for WB\n");
606 return;
607 }
608
609 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
610}
611
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300612static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200613{
Archit Taneja9b372c22011-05-06 11:45:49 +0530614 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200615}
616
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300617static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200618{
Archit Taneja9b372c22011-05-06 11:45:49 +0530619 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200620}
621
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300622static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200623{
Archit Taneja9b372c22011-05-06 11:45:49 +0530624 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200625}
626
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300627static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530628{
629 BUG_ON(plane == OMAP_DSS_GFX);
630
631 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
632}
633
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300634static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
635 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530636{
637 BUG_ON(plane == OMAP_DSS_GFX);
638
639 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
640}
641
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300642static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530643{
644 BUG_ON(plane == OMAP_DSS_GFX);
645
646 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
647}
648
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530649static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
650 int fir_vinc, int five_taps,
651 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200652{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530653 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200654 int i;
655
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530656 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
657 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200658
659 for (i = 0; i < 8; i++) {
660 u32 h, hv;
661
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530662 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
663 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
664 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
665 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
666 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
667 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
668 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
669 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200670
Amber Jain0d66cbb2011-05-19 19:47:54 +0530671 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300672 dispc_ovl_write_firh_reg(plane, i, h);
673 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530674 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300675 dispc_ovl_write_firh2_reg(plane, i, h);
676 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530677 }
678
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200679 }
680
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200681 if (five_taps) {
682 for (i = 0; i < 8; i++) {
683 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530684 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
685 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530686 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300687 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530688 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300689 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200690 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200691 }
692}
693
Archit Taneja6e5264b2012-09-11 12:04:47 +0530694
695static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
696 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200697{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
699
Archit Taneja6e5264b2012-09-11 12:04:47 +0530700 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
701 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
702 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
703 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
704 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200705
Archit Taneja6e5264b2012-09-11 12:04:47 +0530706 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200707
708#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200709}
710
Archit Taneja6e5264b2012-09-11 12:04:47 +0530711static void dispc_setup_color_conv_coef(void)
712{
713 int i;
714 int num_ovl = dss_feat_get_num_ovls();
Archit Taneja6e5264b2012-09-11 12:04:47 +0530715 const struct color_conv_coef ctbl_bt601_5_ovl = {
716 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
717 };
718 const struct color_conv_coef ctbl_bt601_5_wb = {
719 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
720 };
721
722 for (i = 1; i < num_ovl; i++)
723 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
724
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200725 if (dispc.feat->has_writeback)
726 dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
Archit Taneja6e5264b2012-09-11 12:04:47 +0530727}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200728
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300729static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730{
Archit Taneja9b372c22011-05-06 11:45:49 +0530731 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732}
733
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300734static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200735{
Archit Taneja9b372c22011-05-06 11:45:49 +0530736 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200737}
738
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300739static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530740{
741 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
742}
743
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300744static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530745{
746 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
747}
748
Archit Tanejad79db852012-09-22 12:30:17 +0530749static void dispc_ovl_set_pos(enum omap_plane plane,
750 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200751{
Archit Tanejad79db852012-09-22 12:30:17 +0530752 u32 val;
753
754 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
755 return;
756
757 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530758
759 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200760}
761
Archit Taneja78b687f2012-09-21 14:51:49 +0530762static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
763 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200764{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200765 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530766
Archit Taneja36d87d92012-07-28 22:59:03 +0530767 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530768 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
769 else
770 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200771}
772
Archit Taneja78b687f2012-09-21 14:51:49 +0530773static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
774 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200775{
776 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200777
778 BUG_ON(plane == OMAP_DSS_GFX);
779
780 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530781
Archit Taneja36d87d92012-07-28 22:59:03 +0530782 if (plane == OMAP_DSS_WB)
783 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
784 else
785 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200786}
787
Archit Taneja5b54ed32012-09-26 16:55:27 +0530788static void dispc_ovl_set_zorder(enum omap_plane plane,
789 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530790{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530791 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530792 return;
793
794 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
795}
796
797static void dispc_ovl_enable_zorder_planes(void)
798{
799 int i;
800
801 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
802 return;
803
804 for (i = 0; i < dss_feat_get_num_ovls(); i++)
805 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
806}
807
Archit Taneja5b54ed32012-09-26 16:55:27 +0530808static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
809 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100810{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530811 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100812 return;
813
Archit Taneja9b372c22011-05-06 11:45:49 +0530814 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100815}
816
Archit Taneja5b54ed32012-09-26 16:55:27 +0530817static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
818 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200819{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530820 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300821 int shift;
822
Archit Taneja5b54ed32012-09-26 16:55:27 +0530823 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100824 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530825
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300826 shift = shifts[plane];
827 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200828}
829
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300830static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200831{
Archit Taneja9b372c22011-05-06 11:45:49 +0530832 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200833}
834
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300835static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200836{
Archit Taneja9b372c22011-05-06 11:45:49 +0530837 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200838}
839
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300840static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200841 enum omap_color_mode color_mode)
842{
843 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530844 if (plane != OMAP_DSS_GFX) {
845 switch (color_mode) {
846 case OMAP_DSS_COLOR_NV12:
847 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530848 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530849 m = 0x1; break;
850 case OMAP_DSS_COLOR_RGBA16:
851 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530852 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530853 m = 0x4; break;
854 case OMAP_DSS_COLOR_ARGB16:
855 m = 0x5; break;
856 case OMAP_DSS_COLOR_RGB16:
857 m = 0x6; break;
858 case OMAP_DSS_COLOR_ARGB16_1555:
859 m = 0x7; break;
860 case OMAP_DSS_COLOR_RGB24U:
861 m = 0x8; break;
862 case OMAP_DSS_COLOR_RGB24P:
863 m = 0x9; break;
864 case OMAP_DSS_COLOR_YUV2:
865 m = 0xa; break;
866 case OMAP_DSS_COLOR_UYVY:
867 m = 0xb; break;
868 case OMAP_DSS_COLOR_ARGB32:
869 m = 0xc; break;
870 case OMAP_DSS_COLOR_RGBA32:
871 m = 0xd; break;
872 case OMAP_DSS_COLOR_RGBX32:
873 m = 0xe; break;
874 case OMAP_DSS_COLOR_XRGB16_1555:
875 m = 0xf; break;
876 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300877 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530878 }
879 } else {
880 switch (color_mode) {
881 case OMAP_DSS_COLOR_CLUT1:
882 m = 0x0; break;
883 case OMAP_DSS_COLOR_CLUT2:
884 m = 0x1; break;
885 case OMAP_DSS_COLOR_CLUT4:
886 m = 0x2; break;
887 case OMAP_DSS_COLOR_CLUT8:
888 m = 0x3; break;
889 case OMAP_DSS_COLOR_RGB12U:
890 m = 0x4; break;
891 case OMAP_DSS_COLOR_ARGB16:
892 m = 0x5; break;
893 case OMAP_DSS_COLOR_RGB16:
894 m = 0x6; break;
895 case OMAP_DSS_COLOR_ARGB16_1555:
896 m = 0x7; break;
897 case OMAP_DSS_COLOR_RGB24U:
898 m = 0x8; break;
899 case OMAP_DSS_COLOR_RGB24P:
900 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530901 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530902 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530903 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530904 m = 0xb; break;
905 case OMAP_DSS_COLOR_ARGB32:
906 m = 0xc; break;
907 case OMAP_DSS_COLOR_RGBA32:
908 m = 0xd; break;
909 case OMAP_DSS_COLOR_RGBX32:
910 m = 0xe; break;
911 case OMAP_DSS_COLOR_XRGB16_1555:
912 m = 0xf; break;
913 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300914 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530915 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200916 }
917
Archit Taneja9b372c22011-05-06 11:45:49 +0530918 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200919}
920
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530921static void dispc_ovl_configure_burst_type(enum omap_plane plane,
922 enum omap_dss_rotation_type rotation_type)
923{
924 if (dss_has_feature(FEAT_BURST_2D) == 0)
925 return;
926
927 if (rotation_type == OMAP_DSS_ROT_TILER)
928 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
929 else
930 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
931}
932
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300933void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200934{
935 int shift;
936 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000937 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200938
939 switch (plane) {
940 case OMAP_DSS_GFX:
941 shift = 8;
942 break;
943 case OMAP_DSS_VIDEO1:
944 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530945 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200946 shift = 16;
947 break;
948 default:
949 BUG();
950 return;
951 }
952
Archit Taneja9b372c22011-05-06 11:45:49 +0530953 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000954 if (dss_has_feature(FEAT_MGR_LCD2)) {
955 switch (channel) {
956 case OMAP_DSS_CHANNEL_LCD:
957 chan = 0;
958 chan2 = 0;
959 break;
960 case OMAP_DSS_CHANNEL_DIGIT:
961 chan = 1;
962 chan2 = 0;
963 break;
964 case OMAP_DSS_CHANNEL_LCD2:
965 chan = 0;
966 chan2 = 1;
967 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530968 case OMAP_DSS_CHANNEL_LCD3:
969 if (dss_has_feature(FEAT_MGR_LCD3)) {
970 chan = 0;
971 chan2 = 2;
972 } else {
973 BUG();
974 return;
975 }
976 break;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +0200977 case OMAP_DSS_CHANNEL_WB:
978 chan = 0;
979 chan2 = 3;
980 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000981 default:
982 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300983 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000984 }
985
986 val = FLD_MOD(val, chan, shift, shift);
987 val = FLD_MOD(val, chan2, 31, 30);
988 } else {
989 val = FLD_MOD(val, channel, shift, shift);
990 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530991 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200992}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200993EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200994
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200995static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
996{
997 int shift;
998 u32 val;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200999
1000 switch (plane) {
1001 case OMAP_DSS_GFX:
1002 shift = 8;
1003 break;
1004 case OMAP_DSS_VIDEO1:
1005 case OMAP_DSS_VIDEO2:
1006 case OMAP_DSS_VIDEO3:
1007 shift = 16;
1008 break;
1009 default:
1010 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001011 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001012 }
1013
1014 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1015
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001016 if (FLD_GET(val, shift, shift) == 1)
1017 return OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001018
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001019 if (!dss_has_feature(FEAT_MGR_LCD2))
1020 return OMAP_DSS_CHANNEL_LCD;
1021
1022 switch (FLD_GET(val, 31, 30)) {
1023 case 0:
1024 default:
1025 return OMAP_DSS_CHANNEL_LCD;
1026 case 1:
1027 return OMAP_DSS_CHANNEL_LCD2;
1028 case 2:
1029 return OMAP_DSS_CHANNEL_LCD3;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001030 case 3:
1031 return OMAP_DSS_CHANNEL_WB;
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001032 }
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001033}
1034
Archit Tanejad9ac7732012-09-22 12:38:19 +05301035void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1036{
1037 enum omap_plane plane = OMAP_DSS_WB;
1038
1039 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1040}
1041
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001042static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001043 enum omap_burst_size burst_size)
1044{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301045 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001046 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001047
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001048 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001049 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001050}
1051
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001052static void dispc_configure_burst_sizes(void)
1053{
1054 int i;
1055 const int burst_size = BURST_SIZE_X8;
1056
1057 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001058 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001059 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5b354af2015-11-04 17:10:48 +02001060 if (dispc.feat->has_writeback)
1061 dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001062}
1063
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001064static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001065{
1066 unsigned unit = dss_feat_get_burst_size_unit();
1067 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1068 return unit * 8;
1069}
1070
Mythri P Kd3862612011-03-11 18:02:49 +05301071void dispc_enable_gamma_table(bool enable)
1072{
1073 /*
1074 * This is partially implemented to support only disabling of
1075 * the gamma table.
1076 */
1077 if (enable) {
1078 DSSWARN("Gamma table enabling for TV not yet supported");
1079 return;
1080 }
1081
1082 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1083}
1084
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001085static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001086{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301087 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001088 return;
1089
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301090 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001091}
1092
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001093static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001094 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001095{
1096 u32 coef_r, coef_g, coef_b;
1097
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301098 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001099 return;
1100
1101 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1102 FLD_VAL(coefs->rb, 9, 0);
1103 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1104 FLD_VAL(coefs->gb, 9, 0);
1105 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1106 FLD_VAL(coefs->bb, 9, 0);
1107
1108 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1109 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1110 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1111}
1112
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001113static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001114{
1115 u32 val;
1116
1117 BUG_ON(plane == OMAP_DSS_GFX);
1118
Archit Taneja9b372c22011-05-06 11:45:49 +05301119 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001120 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301121 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001122}
1123
Archit Tanejad79db852012-09-22 12:30:17 +05301124static void dispc_ovl_enable_replication(enum omap_plane plane,
1125 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001126{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301127 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001128 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001129
Archit Tanejad79db852012-09-22 12:30:17 +05301130 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1131 return;
1132
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001133 shift = shifts[plane];
1134 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001135}
1136
Archit Taneja8f366162012-04-16 12:53:44 +05301137static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301138 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001139{
1140 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301141
Archit Taneja33b89922012-11-14 13:50:15 +05301142 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1143 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1144
Archit Taneja702d1442011-05-06 11:45:50 +05301145 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001146}
1147
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001148static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001149{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001150 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001151 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301152 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001153 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001154 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001155
1156 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001157
Archit Tanejaa0acb552010-09-15 19:20:00 +05301158 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001159
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001160 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1161 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001162 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001163 dispc.fifo_size[fifo] = size;
1164
1165 /*
1166 * By default fifos are mapped directly to overlays, fifo 0 to
1167 * ovl 0, fifo 1 to ovl 1, etc.
1168 */
1169 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001170 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001171
1172 /*
1173 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1174 * causes problems with certain use cases, like using the tiler in 2D
1175 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1176 * giving GFX plane a larger fifo. WB but should work fine with a
1177 * smaller fifo.
1178 */
1179 if (dispc.feat->gfx_fifo_workaround) {
1180 u32 v;
1181
1182 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1183
1184 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1185 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1186 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1187 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1188
1189 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1190
1191 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1192 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1193 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001194
1195 /*
1196 * Setup default fifo thresholds.
1197 */
1198 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1199 u32 low, high;
1200 const bool use_fifomerge = false;
1201 const bool manual_update = false;
1202
1203 dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1204 use_fifomerge, manual_update);
1205
1206 dispc_ovl_set_fifo_threshold(i, low, high);
1207 }
Tomi Valkeinen65e116e2015-11-04 17:10:49 +02001208
1209 if (dispc.feat->has_writeback) {
1210 u32 low, high;
1211 const bool use_fifomerge = false;
1212 const bool manual_update = false;
1213
1214 dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
1215 use_fifomerge, manual_update);
1216
1217 dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
1218 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001219}
1220
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001221static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001222{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001223 int fifo;
1224 u32 size = 0;
1225
1226 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1227 if (dispc.fifo_assignment[fifo] == plane)
1228 size += dispc.fifo_size[fifo];
1229 }
1230
1231 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001232}
1233
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001234void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001235{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301236 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001237 u32 unit;
1238
1239 unit = dss_feat_get_buffer_size_unit();
1240
1241 WARN_ON(low % unit != 0);
1242 WARN_ON(high % unit != 0);
1243
1244 low /= unit;
1245 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301246
Archit Taneja9b372c22011-05-06 11:45:49 +05301247 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1248 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1249
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001250 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001251 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301252 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001253 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301254 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001255 hi_start, hi_end) * unit,
1256 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001257
Archit Taneja9b372c22011-05-06 11:45:49 +05301258 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301259 FLD_VAL(high, hi_start, hi_end) |
1260 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301261
1262 /*
1263 * configure the preload to the pipeline's high threhold, if HT it's too
1264 * large for the preload field, set the threshold to the maximum value
1265 * that can be held by the preload register
1266 */
1267 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1268 plane != OMAP_DSS_WB)
1269 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001270}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001271EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001272
1273void dispc_enable_fifomerge(bool enable)
1274{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001275 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1276 WARN_ON(enable);
1277 return;
1278 }
1279
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001280 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1281 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001282}
1283
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001284void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001285 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1286 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001287{
1288 /*
1289 * All sizes are in bytes. Both the buffer and burst are made of
1290 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1291 */
1292
1293 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001294 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1295 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001296
1297 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001298 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001299
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001300 if (use_fifomerge) {
1301 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001302 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001303 total_fifo_size += dispc_ovl_get_fifo_size(i);
1304 } else {
1305 total_fifo_size = ovl_fifo_size;
1306 }
1307
1308 /*
1309 * We use the same low threshold for both fifomerge and non-fifomerge
1310 * cases, but for fifomerge we calculate the high threshold using the
1311 * combined fifo size
1312 */
1313
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001314 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001315 *fifo_low = ovl_fifo_size - burst_size * 2;
1316 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301317 } else if (plane == OMAP_DSS_WB) {
1318 /*
1319 * Most optimal configuration for writeback is to push out data
1320 * to the interconnect the moment writeback pushes enough pixels
1321 * in the FIFO to form a burst
1322 */
1323 *fifo_low = 0;
1324 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001325 } else {
1326 *fifo_low = ovl_fifo_size - burst_size;
1327 *fifo_high = total_fifo_size - buf_unit;
1328 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001329}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001330EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001331
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001332static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable)
1333{
1334 int bit;
1335
1336 if (plane == OMAP_DSS_GFX)
1337 bit = 14;
1338 else
1339 bit = 23;
1340
1341 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1342}
1343
1344static void dispc_ovl_set_mflag_threshold(enum omap_plane plane,
1345 int low, int high)
1346{
1347 dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
1348 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
1349}
1350
1351static void dispc_init_mflag(void)
1352{
1353 int i;
1354
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001355 /*
1356 * HACK: NV12 color format and MFLAG seem to have problems working
1357 * together: using two displays, and having an NV12 overlay on one of
1358 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1359 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1360 * remove the errors, but there doesn't seem to be a clear logic on
1361 * which values work and which not.
1362 *
1363 * As a work-around, set force MFLAG to always on.
1364 */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001365 dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001366 (1 << 0) | /* MFLAG_CTRL = force always on */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001367 (0 << 2)); /* MFLAG_START = disable */
1368
1369 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1370 u32 size = dispc_ovl_get_fifo_size(i);
1371 u32 unit = dss_feat_get_buffer_size_unit();
1372 u32 low, high;
1373
1374 dispc_ovl_set_mflag(i, true);
1375
1376 /*
1377 * Simulation team suggests below thesholds:
1378 * HT = fifosize * 5 / 8;
1379 * LT = fifosize * 4 / 8;
1380 */
1381
1382 low = size * 4 / 8 / unit;
1383 high = size * 5 / 8 / unit;
1384
1385 dispc_ovl_set_mflag_threshold(i, low, high);
1386 }
1387}
1388
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001389static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301390 int hinc, int vinc,
1391 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001392{
1393 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001394
Amber Jain0d66cbb2011-05-19 19:47:54 +05301395 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1396 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301397
Amber Jain0d66cbb2011-05-19 19:47:54 +05301398 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1399 &hinc_start, &hinc_end);
1400 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1401 &vinc_start, &vinc_end);
1402 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1403 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301404
Amber Jain0d66cbb2011-05-19 19:47:54 +05301405 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1406 } else {
1407 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1408 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1409 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001410}
1411
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001412static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001413{
1414 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301415 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001416
Archit Taneja87a74842011-03-02 11:19:50 +05301417 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1418 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1419
1420 val = FLD_VAL(vaccu, vert_start, vert_end) |
1421 FLD_VAL(haccu, hor_start, hor_end);
1422
Archit Taneja9b372c22011-05-06 11:45:49 +05301423 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001424}
1425
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001426static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001427{
1428 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301429 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001430
Archit Taneja87a74842011-03-02 11:19:50 +05301431 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1432 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1433
1434 val = FLD_VAL(vaccu, vert_start, vert_end) |
1435 FLD_VAL(haccu, hor_start, hor_end);
1436
Archit Taneja9b372c22011-05-06 11:45:49 +05301437 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001438}
1439
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001440static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1441 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301442{
1443 u32 val;
1444
1445 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1446 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1447}
1448
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001449static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1450 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301451{
1452 u32 val;
1453
1454 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1455 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1456}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001457
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001458static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001459 u16 orig_width, u16 orig_height,
1460 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301461 bool five_taps, u8 rotation,
1462 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001463{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301464 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001465
Amber Jained14a3c2011-05-19 19:47:51 +05301466 fir_hinc = 1024 * orig_width / out_width;
1467 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001468
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301469 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1470 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001471 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301472}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001473
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301474static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1475 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1476 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1477{
1478 int h_accu2_0, h_accu2_1;
1479 int v_accu2_0, v_accu2_1;
1480 int chroma_hinc, chroma_vinc;
1481 int idx;
1482
1483 struct accu {
1484 s8 h0_m, h0_n;
1485 s8 h1_m, h1_n;
1486 s8 v0_m, v0_n;
1487 s8 v1_m, v1_n;
1488 };
1489
1490 const struct accu *accu_table;
1491 const struct accu *accu_val;
1492
1493 static const struct accu accu_nv12[4] = {
1494 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1495 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1496 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1497 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1498 };
1499
1500 static const struct accu accu_nv12_ilace[4] = {
1501 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1502 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1503 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1504 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1505 };
1506
1507 static const struct accu accu_yuv[4] = {
1508 { 0, 1, 0, 1, 0, 1, 0, 1 },
1509 { 0, 1, 0, 1, 0, 1, 0, 1 },
1510 { -1, 1, 0, 1, 0, 1, 0, 1 },
1511 { 0, 1, 0, 1, -1, 1, 0, 1 },
1512 };
1513
1514 switch (rotation) {
1515 case OMAP_DSS_ROT_0:
1516 idx = 0;
1517 break;
1518 case OMAP_DSS_ROT_90:
1519 idx = 1;
1520 break;
1521 case OMAP_DSS_ROT_180:
1522 idx = 2;
1523 break;
1524 case OMAP_DSS_ROT_270:
1525 idx = 3;
1526 break;
1527 default:
1528 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001529 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301530 }
1531
1532 switch (color_mode) {
1533 case OMAP_DSS_COLOR_NV12:
1534 if (ilace)
1535 accu_table = accu_nv12_ilace;
1536 else
1537 accu_table = accu_nv12;
1538 break;
1539 case OMAP_DSS_COLOR_YUV2:
1540 case OMAP_DSS_COLOR_UYVY:
1541 accu_table = accu_yuv;
1542 break;
1543 default:
1544 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001545 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301546 }
1547
1548 accu_val = &accu_table[idx];
1549
1550 chroma_hinc = 1024 * orig_width / out_width;
1551 chroma_vinc = 1024 * orig_height / out_height;
1552
1553 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1554 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1555 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1556 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1557
1558 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1559 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1560}
1561
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001562static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301563 u16 orig_width, u16 orig_height,
1564 u16 out_width, u16 out_height,
1565 bool ilace, bool five_taps,
1566 bool fieldmode, enum omap_color_mode color_mode,
1567 u8 rotation)
1568{
1569 int accu0 = 0;
1570 int accu1 = 0;
1571 u32 l;
1572
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001573 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301574 out_width, out_height, five_taps,
1575 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301576 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001577
Archit Taneja87a74842011-03-02 11:19:50 +05301578 /* RESIZEENABLE and VERTICALTAPS */
1579 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301580 l |= (orig_width != out_width) ? (1 << 5) : 0;
1581 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001582 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301583
1584 /* VRESIZECONF and HRESIZECONF */
1585 if (dss_has_feature(FEAT_RESIZECONF)) {
1586 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301587 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1588 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301589 }
1590
1591 /* LINEBUFFERSPLIT */
1592 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1593 l &= ~(0x1 << 22);
1594 l |= five_taps ? (1 << 22) : 0;
1595 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001596
Archit Taneja9b372c22011-05-06 11:45:49 +05301597 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001598
1599 /*
1600 * field 0 = even field = bottom field
1601 * field 1 = odd field = top field
1602 */
1603 if (ilace && !fieldmode) {
1604 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301605 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001606 if (accu0 >= 1024/2) {
1607 accu1 = 1024/2;
1608 accu0 -= accu1;
1609 }
1610 }
1611
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001612 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1613 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001614}
1615
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001616static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301617 u16 orig_width, u16 orig_height,
1618 u16 out_width, u16 out_height,
1619 bool ilace, bool five_taps,
1620 bool fieldmode, enum omap_color_mode color_mode,
1621 u8 rotation)
1622{
1623 int scale_x = out_width != orig_width;
1624 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301625 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301626
1627 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1628 return;
1629 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1630 color_mode != OMAP_DSS_COLOR_UYVY &&
1631 color_mode != OMAP_DSS_COLOR_NV12)) {
1632 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301633 if (plane != OMAP_DSS_WB)
1634 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301635 return;
1636 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001637
1638 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1639 out_height, ilace, color_mode, rotation);
1640
Amber Jain0d66cbb2011-05-19 19:47:54 +05301641 switch (color_mode) {
1642 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301643 if (chroma_upscale) {
1644 /* UV is subsampled by 2 horizontally and vertically */
1645 orig_height >>= 1;
1646 orig_width >>= 1;
1647 } else {
1648 /* UV is downsampled by 2 horizontally and vertically */
1649 orig_height <<= 1;
1650 orig_width <<= 1;
1651 }
1652
Amber Jain0d66cbb2011-05-19 19:47:54 +05301653 break;
1654 case OMAP_DSS_COLOR_YUV2:
1655 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301656 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301657 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301658 rotation == OMAP_DSS_ROT_180) {
1659 if (chroma_upscale)
1660 /* UV is subsampled by 2 horizontally */
1661 orig_width >>= 1;
1662 else
1663 /* UV is downsampled by 2 horizontally */
1664 orig_width <<= 1;
1665 }
1666
Amber Jain0d66cbb2011-05-19 19:47:54 +05301667 /* must use FIR for YUV422 if rotated */
1668 if (rotation != OMAP_DSS_ROT_0)
1669 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301670
Amber Jain0d66cbb2011-05-19 19:47:54 +05301671 break;
1672 default:
1673 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001674 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301675 }
1676
1677 if (out_width != orig_width)
1678 scale_x = true;
1679 if (out_height != orig_height)
1680 scale_y = true;
1681
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001682 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301683 out_width, out_height, five_taps,
1684 rotation, DISPC_COLOR_COMPONENT_UV);
1685
Archit Taneja2a5561b2012-07-16 16:37:45 +05301686 if (plane != OMAP_DSS_WB)
1687 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1688 (scale_x || scale_y) ? 1 : 0, 8, 8);
1689
Amber Jain0d66cbb2011-05-19 19:47:54 +05301690 /* set H scaling */
1691 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1692 /* set V scaling */
1693 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301694}
1695
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001696static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301697 u16 orig_width, u16 orig_height,
1698 u16 out_width, u16 out_height,
1699 bool ilace, bool five_taps,
1700 bool fieldmode, enum omap_color_mode color_mode,
1701 u8 rotation)
1702{
1703 BUG_ON(plane == OMAP_DSS_GFX);
1704
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001705 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301706 orig_width, orig_height,
1707 out_width, out_height,
1708 ilace, five_taps,
1709 fieldmode, color_mode,
1710 rotation);
1711
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001712 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301713 orig_width, orig_height,
1714 out_width, out_height,
1715 ilace, five_taps,
1716 fieldmode, color_mode,
1717 rotation);
1718}
1719
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001720static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301721 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001722 bool mirroring, enum omap_color_mode color_mode)
1723{
Archit Taneja87a74842011-03-02 11:19:50 +05301724 bool row_repeat = false;
1725 int vidrot = 0;
1726
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001727 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1728 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001729
1730 if (mirroring) {
1731 switch (rotation) {
1732 case OMAP_DSS_ROT_0:
1733 vidrot = 2;
1734 break;
1735 case OMAP_DSS_ROT_90:
1736 vidrot = 1;
1737 break;
1738 case OMAP_DSS_ROT_180:
1739 vidrot = 0;
1740 break;
1741 case OMAP_DSS_ROT_270:
1742 vidrot = 3;
1743 break;
1744 }
1745 } else {
1746 switch (rotation) {
1747 case OMAP_DSS_ROT_0:
1748 vidrot = 0;
1749 break;
1750 case OMAP_DSS_ROT_90:
1751 vidrot = 1;
1752 break;
1753 case OMAP_DSS_ROT_180:
1754 vidrot = 2;
1755 break;
1756 case OMAP_DSS_ROT_270:
1757 vidrot = 3;
1758 break;
1759 }
1760 }
1761
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001762 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301763 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001764 else
Archit Taneja87a74842011-03-02 11:19:50 +05301765 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001766 }
Archit Taneja87a74842011-03-02 11:19:50 +05301767
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001768 /*
1769 * OMAP4/5 Errata i631:
1770 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
1771 * rows beyond the framebuffer, which may cause OCP error.
1772 */
1773 if (color_mode == OMAP_DSS_COLOR_NV12 &&
1774 rotation_type != OMAP_DSS_ROT_TILER)
1775 vidrot = 1;
1776
Archit Taneja9b372c22011-05-06 11:45:49 +05301777 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301778 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301779 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1780 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301781
1782 if (color_mode == OMAP_DSS_COLOR_NV12) {
1783 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1784 (rotation == OMAP_DSS_ROT_0 ||
1785 rotation == OMAP_DSS_ROT_180);
1786 /* DOUBLESTRIDE */
1787 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1788 }
1789
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001790}
1791
1792static int color_mode_to_bpp(enum omap_color_mode color_mode)
1793{
1794 switch (color_mode) {
1795 case OMAP_DSS_COLOR_CLUT1:
1796 return 1;
1797 case OMAP_DSS_COLOR_CLUT2:
1798 return 2;
1799 case OMAP_DSS_COLOR_CLUT4:
1800 return 4;
1801 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301802 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001803 return 8;
1804 case OMAP_DSS_COLOR_RGB12U:
1805 case OMAP_DSS_COLOR_RGB16:
1806 case OMAP_DSS_COLOR_ARGB16:
1807 case OMAP_DSS_COLOR_YUV2:
1808 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301809 case OMAP_DSS_COLOR_RGBA16:
1810 case OMAP_DSS_COLOR_RGBX16:
1811 case OMAP_DSS_COLOR_ARGB16_1555:
1812 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001813 return 16;
1814 case OMAP_DSS_COLOR_RGB24P:
1815 return 24;
1816 case OMAP_DSS_COLOR_RGB24U:
1817 case OMAP_DSS_COLOR_ARGB32:
1818 case OMAP_DSS_COLOR_RGBA32:
1819 case OMAP_DSS_COLOR_RGBX32:
1820 return 32;
1821 default:
1822 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001823 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001824 }
1825}
1826
1827static s32 pixinc(int pixels, u8 ps)
1828{
1829 if (pixels == 1)
1830 return 1;
1831 else if (pixels > 1)
1832 return 1 + (pixels - 1) * ps;
1833 else if (pixels < 0)
1834 return 1 - (-pixels + 1) * ps;
1835 else
1836 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001837 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001838}
1839
1840static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1841 u16 screen_width,
1842 u16 width, u16 height,
1843 enum omap_color_mode color_mode, bool fieldmode,
1844 unsigned int field_offset,
1845 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301846 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001847{
1848 u8 ps;
1849
1850 /* FIXME CLUT formats */
1851 switch (color_mode) {
1852 case OMAP_DSS_COLOR_CLUT1:
1853 case OMAP_DSS_COLOR_CLUT2:
1854 case OMAP_DSS_COLOR_CLUT4:
1855 case OMAP_DSS_COLOR_CLUT8:
1856 BUG();
1857 return;
1858 case OMAP_DSS_COLOR_YUV2:
1859 case OMAP_DSS_COLOR_UYVY:
1860 ps = 4;
1861 break;
1862 default:
1863 ps = color_mode_to_bpp(color_mode) / 8;
1864 break;
1865 }
1866
1867 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1868 width, height);
1869
1870 /*
1871 * field 0 = even field = bottom field
1872 * field 1 = odd field = top field
1873 */
1874 switch (rotation + mirror * 4) {
1875 case OMAP_DSS_ROT_0:
1876 case OMAP_DSS_ROT_180:
1877 /*
1878 * If the pixel format is YUV or UYVY divide the width
1879 * of the image by 2 for 0 and 180 degree rotation.
1880 */
1881 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1882 color_mode == OMAP_DSS_COLOR_UYVY)
1883 width = width >> 1;
1884 case OMAP_DSS_ROT_90:
1885 case OMAP_DSS_ROT_270:
1886 *offset1 = 0;
1887 if (field_offset)
1888 *offset0 = field_offset * screen_width * ps;
1889 else
1890 *offset0 = 0;
1891
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301892 *row_inc = pixinc(1 +
1893 (y_predecim * screen_width - x_predecim * width) +
1894 (fieldmode ? screen_width : 0), ps);
1895 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001896 break;
1897
1898 case OMAP_DSS_ROT_0 + 4:
1899 case OMAP_DSS_ROT_180 + 4:
1900 /* If the pixel format is YUV or UYVY divide the width
1901 * of the image by 2 for 0 degree and 180 degree
1902 */
1903 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1904 color_mode == OMAP_DSS_COLOR_UYVY)
1905 width = width >> 1;
1906 case OMAP_DSS_ROT_90 + 4:
1907 case OMAP_DSS_ROT_270 + 4:
1908 *offset1 = 0;
1909 if (field_offset)
1910 *offset0 = field_offset * screen_width * ps;
1911 else
1912 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301913 *row_inc = pixinc(1 -
1914 (y_predecim * screen_width + x_predecim * width) -
1915 (fieldmode ? screen_width : 0), ps);
1916 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001917 break;
1918
1919 default:
1920 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001921 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001922 }
1923}
1924
1925static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1926 u16 screen_width,
1927 u16 width, u16 height,
1928 enum omap_color_mode color_mode, bool fieldmode,
1929 unsigned int field_offset,
1930 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301931 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001932{
1933 u8 ps;
1934 u16 fbw, fbh;
1935
1936 /* FIXME CLUT formats */
1937 switch (color_mode) {
1938 case OMAP_DSS_COLOR_CLUT1:
1939 case OMAP_DSS_COLOR_CLUT2:
1940 case OMAP_DSS_COLOR_CLUT4:
1941 case OMAP_DSS_COLOR_CLUT8:
1942 BUG();
1943 return;
1944 default:
1945 ps = color_mode_to_bpp(color_mode) / 8;
1946 break;
1947 }
1948
1949 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1950 width, height);
1951
1952 /* width & height are overlay sizes, convert to fb sizes */
1953
1954 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1955 fbw = width;
1956 fbh = height;
1957 } else {
1958 fbw = height;
1959 fbh = width;
1960 }
1961
1962 /*
1963 * field 0 = even field = bottom field
1964 * field 1 = odd field = top field
1965 */
1966 switch (rotation + mirror * 4) {
1967 case OMAP_DSS_ROT_0:
1968 *offset1 = 0;
1969 if (field_offset)
1970 *offset0 = *offset1 + field_offset * screen_width * ps;
1971 else
1972 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301973 *row_inc = pixinc(1 +
1974 (y_predecim * screen_width - fbw * x_predecim) +
1975 (fieldmode ? screen_width : 0), ps);
1976 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1977 color_mode == OMAP_DSS_COLOR_UYVY)
1978 *pix_inc = pixinc(x_predecim, 2 * ps);
1979 else
1980 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001981 break;
1982 case OMAP_DSS_ROT_90:
1983 *offset1 = screen_width * (fbh - 1) * ps;
1984 if (field_offset)
1985 *offset0 = *offset1 + field_offset * ps;
1986 else
1987 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301988 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1989 y_predecim + (fieldmode ? 1 : 0), ps);
1990 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001991 break;
1992 case OMAP_DSS_ROT_180:
1993 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1994 if (field_offset)
1995 *offset0 = *offset1 - field_offset * screen_width * ps;
1996 else
1997 *offset0 = *offset1;
1998 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301999 (y_predecim * screen_width - fbw * x_predecim) -
2000 (fieldmode ? screen_width : 0), ps);
2001 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2002 color_mode == OMAP_DSS_COLOR_UYVY)
2003 *pix_inc = pixinc(-x_predecim, 2 * ps);
2004 else
2005 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002006 break;
2007 case OMAP_DSS_ROT_270:
2008 *offset1 = (fbw - 1) * ps;
2009 if (field_offset)
2010 *offset0 = *offset1 - field_offset * ps;
2011 else
2012 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302013 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
2014 y_predecim - (fieldmode ? 1 : 0), ps);
2015 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002016 break;
2017
2018 /* mirroring */
2019 case OMAP_DSS_ROT_0 + 4:
2020 *offset1 = (fbw - 1) * ps;
2021 if (field_offset)
2022 *offset0 = *offset1 + field_offset * screen_width * ps;
2023 else
2024 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302025 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002026 (fieldmode ? screen_width : 0),
2027 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302028 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2029 color_mode == OMAP_DSS_COLOR_UYVY)
2030 *pix_inc = pixinc(-x_predecim, 2 * ps);
2031 else
2032 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002033 break;
2034
2035 case OMAP_DSS_ROT_90 + 4:
2036 *offset1 = 0;
2037 if (field_offset)
2038 *offset0 = *offset1 + field_offset * ps;
2039 else
2040 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302041 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
2042 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002043 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302044 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002045 break;
2046
2047 case OMAP_DSS_ROT_180 + 4:
2048 *offset1 = screen_width * (fbh - 1) * ps;
2049 if (field_offset)
2050 *offset0 = *offset1 - field_offset * screen_width * ps;
2051 else
2052 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302053 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002054 (fieldmode ? screen_width : 0),
2055 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302056 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2057 color_mode == OMAP_DSS_COLOR_UYVY)
2058 *pix_inc = pixinc(x_predecim, 2 * ps);
2059 else
2060 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002061 break;
2062
2063 case OMAP_DSS_ROT_270 + 4:
2064 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2065 if (field_offset)
2066 *offset0 = *offset1 - field_offset * ps;
2067 else
2068 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302069 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
2070 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002071 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302072 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002073 break;
2074
2075 default:
2076 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002077 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002078 }
2079}
2080
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302081static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
2082 enum omap_color_mode color_mode, bool fieldmode,
2083 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
2084 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
2085{
2086 u8 ps;
2087
2088 switch (color_mode) {
2089 case OMAP_DSS_COLOR_CLUT1:
2090 case OMAP_DSS_COLOR_CLUT2:
2091 case OMAP_DSS_COLOR_CLUT4:
2092 case OMAP_DSS_COLOR_CLUT8:
2093 BUG();
2094 return;
2095 default:
2096 ps = color_mode_to_bpp(color_mode) / 8;
2097 break;
2098 }
2099
2100 DSSDBG("scrw %d, width %d\n", screen_width, width);
2101
2102 /*
2103 * field 0 = even field = bottom field
2104 * field 1 = odd field = top field
2105 */
2106 *offset1 = 0;
2107 if (field_offset)
2108 *offset0 = *offset1 + field_offset * screen_width * ps;
2109 else
2110 *offset0 = *offset1;
2111 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2112 (fieldmode ? screen_width : 0), ps);
2113 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2114 color_mode == OMAP_DSS_COLOR_UYVY)
2115 *pix_inc = pixinc(x_predecim, 2 * ps);
2116 else
2117 *pix_inc = pixinc(x_predecim, ps);
2118}
2119
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302120/*
2121 * This function is used to avoid synclosts in OMAP3, because of some
2122 * undocumented horizontal position and timing related limitations.
2123 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002124static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302125 const struct omap_video_timings *t, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002126 u16 width, u16 height, u16 out_width, u16 out_height,
2127 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302128{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002129 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302130 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302131 static const u8 limits[3] = { 8, 10, 20 };
2132 u64 val, blank;
2133 int i;
2134
Archit Taneja81ab95b2012-05-08 15:53:20 +05302135 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302136
2137 i = 0;
2138 if (out_height < height)
2139 i++;
2140 if (out_width < width)
2141 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302142 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302143 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2144 if (blank <= limits[i])
2145 return -EINVAL;
2146
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002147 /* FIXME add checks for 3-tap filter once the limitations are known */
2148 if (!five_taps)
2149 return 0;
2150
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302151 /*
2152 * Pixel data should be prepared before visible display point starts.
2153 * So, atleast DS-2 lines must have already been fetched by DISPC
2154 * during nonactive - pos_x period.
2155 */
2156 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2157 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002158 val, max(0, ds - 2) * width);
2159 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302160 return -EINVAL;
2161
2162 /*
2163 * All lines need to be refilled during the nonactive period of which
2164 * only one line can be loaded during the active period. So, atleast
2165 * DS - 1 lines should be loaded during nonactive period.
2166 */
2167 val = div_u64((u64)nonactive * lclk, pclk);
2168 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002169 val, max(0, ds - 1) * width);
2170 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302171 return -EINVAL;
2172
2173 return 0;
2174}
2175
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002176static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302177 const struct omap_video_timings *mgr_timings, u16 width,
2178 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002179 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002180{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302181 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302182 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002183
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302184 if (height <= out_height && width <= out_width)
2185 return (unsigned long) pclk;
2186
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002187 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302188 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002189
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002190 tmp = (u64)pclk * height * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002191 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302192 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002193
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002194 if (height > 2 * out_height) {
2195 if (ppl == out_width)
2196 return 0;
2197
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002198 tmp = (u64)pclk * (height - 2 * out_height) * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002199 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302200 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002201 }
2202 }
2203
2204 if (width > out_width) {
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002205 tmp = (u64)pclk * width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002206 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302207 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002208
2209 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302210 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002211 }
2212
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302213 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002214}
2215
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002216static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302217 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302218{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302219 if (height > out_height && width > out_width)
2220 return pclk * 4;
2221 else
2222 return pclk * 2;
2223}
2224
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002225static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302226 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002227{
2228 unsigned int hf, vf;
2229
2230 /*
2231 * FIXME how to determine the 'A' factor
2232 * for the no downscaling case ?
2233 */
2234
2235 if (width > 3 * out_width)
2236 hf = 4;
2237 else if (width > 2 * out_width)
2238 hf = 3;
2239 else if (width > out_width)
2240 hf = 2;
2241 else
2242 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002243 if (height > out_height)
2244 vf = 2;
2245 else
2246 vf = 1;
2247
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302248 return pclk * vf * hf;
2249}
2250
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002251static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302252 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302253{
Archit Taneja8ba85302012-09-26 17:00:37 +05302254 /*
2255 * If the overlay/writeback is in mem to mem mode, there are no
2256 * downscaling limitations with respect to pixel clock, return 1 as
2257 * required core clock to represent that we have sufficient enough
2258 * core clock to do maximum downscaling
2259 */
2260 if (mem_to_mem)
2261 return 1;
2262
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302263 if (width > out_width)
2264 return DIV_ROUND_UP(pclk, out_width) * width;
2265 else
2266 return pclk;
2267}
2268
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002269static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302270 const struct omap_video_timings *mgr_timings,
2271 u16 width, u16 height, u16 out_width, u16 out_height,
2272 enum omap_color_mode color_mode, bool *five_taps,
2273 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302274 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302275{
2276 int error;
2277 u16 in_width, in_height;
2278 int min_factor = min(*decim_x, *decim_y);
2279 const int maxsinglelinewidth =
2280 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302281
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302282 *five_taps = false;
2283
2284 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002285 in_height = height / *decim_y;
2286 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002287 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302288 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302289 error = (in_width > maxsinglelinewidth || !*core_clk ||
2290 *core_clk > dispc_core_clk_rate());
2291 if (error) {
2292 if (*decim_x == *decim_y) {
2293 *decim_x = min_factor;
2294 ++*decim_y;
2295 } else {
2296 swap(*decim_x, *decim_y);
2297 if (*decim_x < *decim_y)
2298 ++*decim_x;
2299 }
2300 }
2301 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2302
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002303 if (error) {
2304 DSSERR("failed to find scaling settings\n");
2305 return -EINVAL;
2306 }
2307
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302308 if (in_width > maxsinglelinewidth) {
2309 DSSERR("Cannot scale max input width exceeded");
2310 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302311 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302312 return 0;
2313}
2314
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002315static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302316 const struct omap_video_timings *mgr_timings,
2317 u16 width, u16 height, u16 out_width, u16 out_height,
2318 enum omap_color_mode color_mode, bool *five_taps,
2319 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302320 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302321{
2322 int error;
2323 u16 in_width, in_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302324 const int maxsinglelinewidth =
2325 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2326
2327 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002328 in_height = height / *decim_y;
2329 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002330 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302331
2332 if (in_width > maxsinglelinewidth)
2333 if (in_height > out_height &&
2334 in_height < out_height * 2)
2335 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002336again:
2337 if (*five_taps)
2338 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
2339 in_width, in_height, out_width,
2340 out_height, color_mode);
2341 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002342 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302343 in_height, out_width, out_height,
2344 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302345
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002346 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
2347 pos_x, in_width, in_height, out_width,
2348 out_height, *five_taps);
2349 if (error && *five_taps) {
2350 *five_taps = false;
2351 goto again;
2352 }
2353
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302354 error = (error || in_width > maxsinglelinewidth * 2 ||
2355 (in_width > maxsinglelinewidth && *five_taps) ||
2356 !*core_clk || *core_clk > dispc_core_clk_rate());
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002357
2358 if (!error) {
2359 /* verify that we're inside the limits of scaler */
2360 if (in_width / 4 > out_width)
2361 error = 1;
2362
2363 if (*five_taps) {
2364 if (in_height / 4 > out_height)
2365 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302366 } else {
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002367 if (in_height / 2 > out_height)
2368 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302369 }
2370 }
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002371
Tomi Valkeinen7059e3d2015-04-10 12:48:38 +03002372 if (error)
2373 ++*decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302374 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2375
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002376 if (error) {
2377 DSSERR("failed to find scaling settings\n");
2378 return -EINVAL;
2379 }
2380
Tomi Valkeinenf5a73482015-03-17 15:31:09 +02002381 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, in_width,
2382 in_height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302383 DSSERR("horizontal timing too tight\n");
2384 return -EINVAL;
2385 }
2386
2387 if (in_width > (maxsinglelinewidth * 2)) {
2388 DSSERR("Cannot setup scaling");
2389 DSSERR("width exceeds maximum width possible");
2390 return -EINVAL;
2391 }
2392
2393 if (in_width > maxsinglelinewidth && *five_taps) {
2394 DSSERR("cannot setup scaling with five taps");
2395 return -EINVAL;
2396 }
2397 return 0;
2398}
2399
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002400static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302401 const struct omap_video_timings *mgr_timings,
2402 u16 width, u16 height, u16 out_width, u16 out_height,
2403 enum omap_color_mode color_mode, bool *five_taps,
2404 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302405 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302406{
2407 u16 in_width, in_width_max;
2408 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002409 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302410 const int maxsinglelinewidth =
2411 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302412 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302413
Archit Taneja5d501082012-11-07 11:45:02 +05302414 if (mem_to_mem) {
2415 in_width_max = out_width * maxdownscale;
2416 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302417 in_width_max = dispc_core_clk_rate() /
2418 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302419 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302420
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302421 *decim_x = DIV_ROUND_UP(width, in_width_max);
2422
2423 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2424 if (*decim_x > *x_predecim)
2425 return -EINVAL;
2426
2427 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002428 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302429 } while (*decim_x <= *x_predecim &&
2430 in_width > maxsinglelinewidth && ++*decim_x);
2431
2432 if (in_width > maxsinglelinewidth) {
2433 DSSERR("Cannot scale width exceeds max line width");
2434 return -EINVAL;
2435 }
2436
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002437 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302438 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302439 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002440}
2441
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002442#define DIV_FRAC(dividend, divisor) \
2443 ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
2444
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002445static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302446 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302447 const struct omap_video_timings *mgr_timings,
2448 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302449 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302450 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302451 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302452{
Archit Taneja0373cac2011-09-08 13:25:17 +05302453 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302454 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302455 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302456 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302457
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002458 if (width == out_width && height == out_height)
2459 return 0;
2460
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002461 if (pclk == 0 || mgr_timings->pixelclock == 0) {
2462 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2463 return -EINVAL;
2464 }
2465
Archit Taneja5b54ed32012-09-26 16:55:27 +05302466 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002467 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302468
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002469 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302470 *x_predecim = *y_predecim = 1;
2471 } else {
2472 *x_predecim = max_decim_limit;
2473 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2474 dss_has_feature(FEAT_BURST_2D)) ?
2475 2 : max_decim_limit;
2476 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302477
2478 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2479 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2480 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2481 color_mode == OMAP_DSS_COLOR_CLUT8) {
2482 *x_predecim = 1;
2483 *y_predecim = 1;
2484 *five_taps = false;
2485 return 0;
2486 }
2487
2488 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2489 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2490
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302491 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302492 return -EINVAL;
2493
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302494 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302495 return -EINVAL;
2496
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002497 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302498 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302499 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2500 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302501 if (ret)
2502 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302503
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002504 DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
2505 width, height,
2506 out_width, out_height,
2507 out_width / width, DIV_FRAC(out_width, width),
2508 out_height / height, DIV_FRAC(out_height, height),
2509
2510 decim_x, decim_y,
2511 width / decim_x, height / decim_y,
2512 out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
2513 out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
2514
2515 *five_taps ? 5 : 3,
2516 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302517
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302518 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302519 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302520 "required core clk rate = %lu Hz, "
2521 "current core clk rate = %lu Hz\n",
2522 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302523 return -EINVAL;
2524 }
2525
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302526 *x_predecim = decim_x;
2527 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302528 return 0;
2529}
2530
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002531int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2532 const struct omap_overlay_info *oi,
2533 const struct omap_video_timings *timings,
2534 int *x_predecim, int *y_predecim)
2535{
2536 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2537 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002538 bool fieldmode = false;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002539 u16 in_height = oi->height;
2540 u16 in_width = oi->width;
2541 bool ilace = timings->interlace;
2542 u16 out_width, out_height;
2543 int pos_x = oi->pos_x;
2544 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2545 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2546
2547 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2548 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2549
2550 if (ilace && oi->height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002551 fieldmode = true;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002552
2553 if (ilace) {
2554 if (fieldmode)
2555 in_height /= 2;
2556 out_height /= 2;
2557
2558 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2559 in_height, out_height);
2560 }
2561
2562 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2563 return -EINVAL;
2564
2565 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2566 in_height, out_width, out_height, oi->color_mode,
2567 &five_taps, x_predecim, y_predecim, pos_x,
2568 oi->rotation_type, false);
2569}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002570EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002571
Archit Taneja84a880f2012-09-26 16:57:37 +05302572static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302573 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2574 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2575 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2576 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2577 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302578 bool replication, const struct omap_video_timings *mgr_timings,
2579 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002580{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302581 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002582 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302583 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002584 unsigned offset0, offset1;
2585 s32 row_inc;
2586 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302587 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002588 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302589 u16 in_height = height;
2590 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302591 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302592 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002593 unsigned long pclk = dispc_plane_pclk_rate(plane);
2594 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002595
Tomi Valkeinene5666582014-11-28 14:34:15 +02002596 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002597 return -EINVAL;
2598
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002599 switch (color_mode) {
2600 case OMAP_DSS_COLOR_YUV2:
2601 case OMAP_DSS_COLOR_UYVY:
2602 case OMAP_DSS_COLOR_NV12:
2603 if (in_width & 1) {
2604 DSSERR("input width %d is not even for YUV format\n",
2605 in_width);
2606 return -EINVAL;
2607 }
2608 break;
2609
2610 default:
2611 break;
2612 }
2613
Archit Taneja84a880f2012-09-26 16:57:37 +05302614 out_width = out_width == 0 ? width : out_width;
2615 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002616
Archit Taneja84a880f2012-09-26 16:57:37 +05302617 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002618 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002619
2620 if (ilace) {
2621 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302622 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302623 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302624 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002625
2626 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302627 "out_height %d\n", in_height, pos_y,
2628 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002629 }
2630
Archit Taneja84a880f2012-09-26 16:57:37 +05302631 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302632 return -EINVAL;
2633
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002634 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302635 in_height, out_width, out_height, color_mode,
2636 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302637 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302638 if (r)
2639 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002640
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002641 in_width = in_width / x_predecim;
2642 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302643
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002644 if (x_predecim > 1 || y_predecim > 1)
2645 DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2646 x_predecim, y_predecim, in_width, in_height);
2647
2648 switch (color_mode) {
2649 case OMAP_DSS_COLOR_YUV2:
2650 case OMAP_DSS_COLOR_UYVY:
2651 case OMAP_DSS_COLOR_NV12:
2652 if (in_width & 1) {
2653 DSSDBG("predecimated input width is not even for YUV format\n");
2654 DSSDBG("adjusting input width %d -> %d\n",
2655 in_width, in_width & ~1);
2656
2657 in_width &= ~1;
2658 }
2659 break;
2660
2661 default:
2662 break;
2663 }
2664
Archit Taneja84a880f2012-09-26 16:57:37 +05302665 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2666 color_mode == OMAP_DSS_COLOR_UYVY ||
2667 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302668 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002669
2670 if (ilace && !fieldmode) {
2671 /*
2672 * when downscaling the bottom field may have to start several
2673 * source lines below the top field. Unfortunately ACCUI
2674 * registers will only hold the fractional part of the offset
2675 * so the integer part must be added to the base address of the
2676 * bottom field.
2677 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302678 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002679 field_offset = 0;
2680 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302681 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002682 }
2683
2684 /* Fields are independent but interleaved in memory. */
2685 if (fieldmode)
2686 field_offset = 1;
2687
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002688 offset0 = 0;
2689 offset1 = 0;
2690 row_inc = 0;
2691 pix_inc = 0;
2692
Archit Taneja6be0d732012-11-07 11:45:04 +05302693 if (plane == OMAP_DSS_WB) {
2694 frame_width = out_width;
2695 frame_height = out_height;
2696 } else {
2697 frame_width = in_width;
2698 frame_height = height;
2699 }
2700
Archit Taneja84a880f2012-09-26 16:57:37 +05302701 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302702 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302703 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302704 &offset0, &offset1, &row_inc, &pix_inc,
2705 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302706 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302707 calc_dma_rotation_offset(rotation, mirror, screen_width,
2708 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302709 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302710 &offset0, &offset1, &row_inc, &pix_inc,
2711 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002712 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302713 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302714 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302715 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302716 &offset0, &offset1, &row_inc, &pix_inc,
2717 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002718
2719 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2720 offset0, offset1, row_inc, pix_inc);
2721
Archit Taneja84a880f2012-09-26 16:57:37 +05302722 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002723
Archit Taneja84a880f2012-09-26 16:57:37 +05302724 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302725
Archit Taneja84a880f2012-09-26 16:57:37 +05302726 dispc_ovl_set_ba0(plane, paddr + offset0);
2727 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002728
Archit Taneja84a880f2012-09-26 16:57:37 +05302729 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2730 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2731 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302732 }
2733
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03002734 if (dispc.feat->last_pixel_inc_missing)
2735 row_inc += pix_inc - 1;
2736
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002737 dispc_ovl_set_row_inc(plane, row_inc);
2738 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002739
Archit Taneja84a880f2012-09-26 16:57:37 +05302740 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302741 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002742
Archit Taneja84a880f2012-09-26 16:57:37 +05302743 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002744
Archit Taneja78b687f2012-09-21 14:51:49 +05302745 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002746
Archit Taneja5b54ed32012-09-26 16:55:27 +05302747 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302748 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2749 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302750 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302751 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002752 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002753 }
2754
Archit Tanejac35eeb22013-03-26 19:15:24 +05302755 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2756 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002757
Archit Taneja84a880f2012-09-26 16:57:37 +05302758 dispc_ovl_set_zorder(plane, caps, zorder);
2759 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2760 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002761
Archit Tanejad79db852012-09-22 12:30:17 +05302762 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302763
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002764 return 0;
2765}
2766
Archit Taneja84a880f2012-09-26 16:57:37 +05302767int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302768 bool replication, const struct omap_video_timings *mgr_timings,
2769 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302770{
2771 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002772 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302773 enum omap_channel channel;
2774
2775 channel = dispc_ovl_get_channel_out(plane);
2776
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002777 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2778 " %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2779 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302780 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2781 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2782
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002783 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302784 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2785 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2786 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302787 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302788
2789 return r;
2790}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002791EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302792
Archit Taneja749feff2012-08-31 12:32:52 +05302793int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302794 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302795{
2796 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302797 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302798 enum omap_plane plane = OMAP_DSS_WB;
2799 const int pos_x = 0, pos_y = 0;
2800 const u8 zorder = 0, global_alpha = 0;
2801 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302802 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302803 int in_width = mgr_timings->x_res;
2804 int in_height = mgr_timings->y_res;
2805 enum omap_overlay_caps caps =
2806 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2807
2808 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2809 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2810 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2811 wi->mirror);
2812
2813 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2814 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2815 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2816 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302817 replication, mgr_timings, mem_to_mem);
2818
2819 switch (wi->color_mode) {
2820 case OMAP_DSS_COLOR_RGB16:
2821 case OMAP_DSS_COLOR_RGB24P:
2822 case OMAP_DSS_COLOR_ARGB16:
2823 case OMAP_DSS_COLOR_RGBA16:
2824 case OMAP_DSS_COLOR_RGB12U:
2825 case OMAP_DSS_COLOR_ARGB16_1555:
2826 case OMAP_DSS_COLOR_XRGB16_1555:
2827 case OMAP_DSS_COLOR_RGBX16:
2828 truncation = true;
2829 break;
2830 default:
2831 truncation = false;
2832 break;
2833 }
2834
2835 /* setup extra DISPC_WB_ATTRIBUTES */
2836 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2837 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2838 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2839 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302840
2841 return r;
2842}
2843
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002844int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002845{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002846 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2847
Archit Taneja9b372c22011-05-06 11:45:49 +05302848 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002849
2850 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002851}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002852EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002853
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002854bool dispc_ovl_enabled(enum omap_plane plane)
2855{
2856 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2857}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002858EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002859
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002860void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002861{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302862 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2863 /* flush posted write */
2864 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002865}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002866EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002867
Tomi Valkeinen65398512012-10-10 11:44:17 +03002868bool dispc_mgr_is_enabled(enum omap_channel channel)
2869{
2870 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2871}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002872EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002873
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302874void dispc_wb_enable(bool enable)
2875{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002876 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302877}
2878
2879bool dispc_wb_is_enabled(void)
2880{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002881 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302882}
2883
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002884static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002885{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002886 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2887 return;
2888
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002889 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002890}
2891
2892void dispc_lcd_enable_signal(bool enable)
2893{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002894 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2895 return;
2896
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002897 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002898}
2899
2900void dispc_pck_free_enable(bool enable)
2901{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002902 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2903 return;
2904
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002905 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002906}
2907
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002908static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002909{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302910 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002911}
2912
2913
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002914static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002915{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302916 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002917}
2918
2919void dispc_set_loadmode(enum omap_dss_load_mode mode)
2920{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002921 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002922}
2923
2924
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002925static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002926{
Sumit Semwal8613b002010-12-02 11:27:09 +00002927 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002928}
2929
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002930static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002931 enum omap_dss_trans_key_type type,
2932 u32 trans_key)
2933{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302934 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002935
Sumit Semwal8613b002010-12-02 11:27:09 +00002936 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002937}
2938
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002939static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002940{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302941 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002942}
Archit Taneja11354dd2011-09-26 11:47:29 +05302943
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002944static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2945 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002946{
Archit Taneja11354dd2011-09-26 11:47:29 +05302947 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002948 return;
2949
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002950 if (ch == OMAP_DSS_CHANNEL_LCD)
2951 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002952 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002953 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002954}
Archit Taneja11354dd2011-09-26 11:47:29 +05302955
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002956void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002957 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002958{
2959 dispc_mgr_set_default_color(channel, info->default_color);
2960 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2961 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2962 dispc_mgr_enable_alpha_fixed_zorder(channel,
2963 info->partial_alpha_enabled);
2964 if (dss_has_feature(FEAT_CPR)) {
2965 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2966 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2967 }
2968}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002969EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002970
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002971static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002972{
2973 int code;
2974
2975 switch (data_lines) {
2976 case 12:
2977 code = 0;
2978 break;
2979 case 16:
2980 code = 1;
2981 break;
2982 case 18:
2983 code = 2;
2984 break;
2985 case 24:
2986 code = 3;
2987 break;
2988 default:
2989 BUG();
2990 return;
2991 }
2992
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302993 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002994}
2995
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002996static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002997{
2998 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302999 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003000
3001 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05303002 case DSS_IO_PAD_MODE_RESET:
3003 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003004 gpout1 = 0;
3005 break;
Archit Taneja569969d2011-08-22 17:41:57 +05303006 case DSS_IO_PAD_MODE_RFBI:
3007 gpout0 = 1;
3008 gpout1 = 0;
3009 break;
3010 case DSS_IO_PAD_MODE_BYPASS:
3011 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003012 gpout1 = 1;
3013 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003014 default:
3015 BUG();
3016 return;
3017 }
3018
Archit Taneja569969d2011-08-22 17:41:57 +05303019 l = dispc_read_reg(DISPC_CONTROL);
3020 l = FLD_MOD(l, gpout0, 15, 15);
3021 l = FLD_MOD(l, gpout1, 16, 16);
3022 dispc_write_reg(DISPC_CONTROL, l);
3023}
3024
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003025static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05303026{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303027 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003028}
3029
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003030void dispc_mgr_set_lcd_config(enum omap_channel channel,
3031 const struct dss_lcd_mgr_config *config)
3032{
3033 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
3034
3035 dispc_mgr_enable_stallmode(channel, config->stallmode);
3036 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
3037
3038 dispc_mgr_set_clock_div(channel, &config->clock_info);
3039
3040 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
3041
3042 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
3043
3044 dispc_mgr_set_lcd_type_tft(channel);
3045}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003046EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003047
Archit Taneja8f366162012-04-16 12:53:44 +05303048static bool _dispc_mgr_size_ok(u16 width, u16 height)
3049{
Archit Taneja33b89922012-11-14 13:50:15 +05303050 return width <= dispc.feat->mgr_width_max &&
3051 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05303052}
3053
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003054static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
3055 int vsw, int vfp, int vbp)
3056{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303057 if (hsw < 1 || hsw > dispc.feat->sw_max ||
3058 hfp < 1 || hfp > dispc.feat->hp_max ||
3059 hbp < 1 || hbp > dispc.feat->hp_max ||
3060 vsw < 1 || vsw > dispc.feat->sw_max ||
3061 vfp < 0 || vfp > dispc.feat->vp_max ||
3062 vbp < 0 || vbp > dispc.feat->vp_max)
3063 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003064 return true;
3065}
3066
Archit Tanejaca5ca692013-03-26 19:15:22 +05303067static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
3068 unsigned long pclk)
3069{
3070 if (dss_mgr_is_lcd(channel))
3071 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
3072 else
3073 return pclk <= dispc.feat->max_tv_pclk ? true : false;
3074}
3075
Archit Taneja8f366162012-04-16 12:53:44 +05303076bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05303077 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003078{
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003079 if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
3080 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05303081
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003082 if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
3083 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303084
3085 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003086 /* TODO: OMAP4+ supports interlace for LCD outputs */
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003087 if (timings->interlace)
3088 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003089
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003090 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303091 timings->hbp, timings->vsw, timings->vfp,
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003092 timings->vbp))
3093 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303094 }
Archit Taneja8f366162012-04-16 12:53:44 +05303095
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003096 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003097}
3098
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003099static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303100 int hfp, int hbp, int vsw, int vfp, int vbp,
3101 enum omap_dss_signal_level vsync_level,
3102 enum omap_dss_signal_level hsync_level,
3103 enum omap_dss_signal_edge data_pclk_edge,
3104 enum omap_dss_signal_level de_level,
3105 enum omap_dss_signal_edge sync_pclk_edge)
3106
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003107{
Archit Taneja655e2942012-06-21 10:37:43 +05303108 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00003109 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003110
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303111 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
3112 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
3113 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
3114 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
3115 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
3116 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003117
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003118 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
3119 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05303120
Tomi Valkeinened351882014-10-02 17:58:49 +00003121 switch (vsync_level) {
3122 case OMAPDSS_SIG_ACTIVE_LOW:
3123 vs = true;
3124 break;
3125 case OMAPDSS_SIG_ACTIVE_HIGH:
3126 vs = false;
3127 break;
3128 default:
3129 BUG();
3130 }
3131
3132 switch (hsync_level) {
3133 case OMAPDSS_SIG_ACTIVE_LOW:
3134 hs = true;
3135 break;
3136 case OMAPDSS_SIG_ACTIVE_HIGH:
3137 hs = false;
3138 break;
3139 default:
3140 BUG();
3141 }
3142
3143 switch (de_level) {
3144 case OMAPDSS_SIG_ACTIVE_LOW:
3145 de = true;
3146 break;
3147 case OMAPDSS_SIG_ACTIVE_HIGH:
3148 de = false;
3149 break;
3150 default:
3151 BUG();
3152 }
3153
Archit Taneja655e2942012-06-21 10:37:43 +05303154 switch (data_pclk_edge) {
3155 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3156 ipc = false;
3157 break;
3158 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3159 ipc = true;
3160 break;
Archit Taneja655e2942012-06-21 10:37:43 +05303161 default:
3162 BUG();
3163 }
3164
Tomi Valkeinen7a163602014-10-02 17:58:48 +00003165 /* always use the 'rf' setting */
3166 onoff = true;
3167
Archit Taneja655e2942012-06-21 10:37:43 +05303168 switch (sync_pclk_edge) {
Archit Taneja655e2942012-06-21 10:37:43 +05303169 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303170 rf = false;
3171 break;
3172 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303173 rf = true;
3174 break;
3175 default:
3176 BUG();
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003177 }
Archit Taneja655e2942012-06-21 10:37:43 +05303178
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003179 l = FLD_VAL(onoff, 17, 17) |
3180 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003181 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003182 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003183 FLD_VAL(hs, 13, 13) |
3184 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003185
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003186 /* always set ALIGN bit when available */
3187 if (dispc.feat->supports_sync_align)
3188 l |= (1 << 18);
3189
Archit Taneja655e2942012-06-21 10:37:43 +05303190 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003191
3192 if (dispc.syscon_pol) {
3193 const int shifts[] = {
3194 [OMAP_DSS_CHANNEL_LCD] = 0,
3195 [OMAP_DSS_CHANNEL_LCD2] = 1,
3196 [OMAP_DSS_CHANNEL_LCD3] = 2,
3197 };
3198
3199 u32 mask, val;
3200
3201 mask = (1 << 0) | (1 << 3) | (1 << 6);
3202 val = (rf << 0) | (ipc << 3) | (onoff << 6);
3203
3204 mask <<= 16 + shifts[channel];
3205 val <<= 16 + shifts[channel];
3206
3207 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
3208 mask, val);
3209 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003210}
3211
3212/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303213void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003214 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003215{
3216 unsigned xtot, ytot;
3217 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303218 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003219
Archit Taneja2aefad42012-05-18 14:36:54 +05303220 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303221
Archit Taneja2aefad42012-05-18 14:36:54 +05303222 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303223 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003224 return;
3225 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303226
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303227 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303228 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303229 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3230 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303231
Archit Taneja2aefad42012-05-18 14:36:54 +05303232 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3233 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303234
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003235 ht = timings->pixelclock / xtot;
3236 vt = timings->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05303237
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003238 DSSDBG("pck %u\n", timings->pixelclock);
Archit Tanejac51d9212012-04-16 12:53:43 +05303239 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303240 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303241 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3242 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3243 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003244
Archit Tanejac51d9212012-04-16 12:53:43 +05303245 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303246 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05303247 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05303248 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05303249 }
Archit Taneja8f366162012-04-16 12:53:44 +05303250
Archit Taneja2aefad42012-05-18 14:36:54 +05303251 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003252}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003253EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003254
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003255static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003256 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003257{
3258 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003259 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003260
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003261 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003262 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003263
3264 if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
3265 channel == OMAP_DSS_CHANNEL_LCD)
3266 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003267}
3268
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003269static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003270 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003271{
3272 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003273 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003274 *lck_div = FLD_GET(l, 23, 16);
3275 *pck_div = FLD_GET(l, 7, 0);
3276}
3277
3278unsigned long dispc_fclk_rate(void)
3279{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003280 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003281 unsigned long r = 0;
3282
Taneja, Archit66534e82011-03-08 05:50:34 -06003283 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303284 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003285 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06003286 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303287 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003288 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003289 if (!pll)
3290 pll = dss_pll_find("video0");
3291
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003292 r = pll->cinfo.clkout[0];
Taneja, Archit66534e82011-03-08 05:50:34 -06003293 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303294 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003295 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003296 if (!pll)
3297 pll = dss_pll_find("video1");
3298
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003299 r = pll->cinfo.clkout[0];
Archit Taneja5a8b5722011-05-12 17:26:29 +05303300 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003301 default:
3302 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003303 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003304 }
3305
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003306 return r;
3307}
3308
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003309unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003310{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003311 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003312 int lcd;
3313 unsigned long r;
3314 u32 l;
3315
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003316 if (dss_mgr_is_lcd(channel)) {
3317 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003318
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003319 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003320
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003321 switch (dss_get_lcd_clk_source(channel)) {
3322 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003323 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003324 break;
3325 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003326 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003327 if (!pll)
3328 pll = dss_pll_find("video0");
3329
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003330 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003331 break;
3332 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003333 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003334 if (!pll)
3335 pll = dss_pll_find("video1");
3336
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003337 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003338 break;
3339 default:
3340 BUG();
3341 return 0;
3342 }
3343
3344 return r / lcd;
3345 } else {
3346 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003347 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003348}
3349
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003350unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003351{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003352 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003353
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303354 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303355 int pcd;
3356 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003357
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303358 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003359
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303360 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003361
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303362 r = dispc_mgr_lclk_rate(channel);
3363
3364 return r / pcd;
3365 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003366 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303367 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003368}
3369
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003370void dispc_set_tv_pclk(unsigned long pclk)
3371{
3372 dispc.tv_pclk_rate = pclk;
3373}
3374
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303375unsigned long dispc_core_clk_rate(void)
3376{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003377 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303378}
3379
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303380static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3381{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003382 enum omap_channel channel;
3383
3384 if (plane == OMAP_DSS_WB)
3385 return 0;
3386
3387 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303388
3389 return dispc_mgr_pclk_rate(channel);
3390}
3391
3392static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3393{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003394 enum omap_channel channel;
3395
3396 if (plane == OMAP_DSS_WB)
3397 return 0;
3398
3399 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303400
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003401 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303402}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003403
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303404static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003405{
3406 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303407 enum omap_dss_clk_source lcd_clk_src;
3408
3409 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3410
3411 lcd_clk_src = dss_get_lcd_clk_source(channel);
3412
3413 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3414 dss_get_generic_clk_source_name(lcd_clk_src),
3415 dss_feat_get_clk_source_name(lcd_clk_src));
3416
3417 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3418
3419 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3420 dispc_mgr_lclk_rate(channel), lcd);
3421 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3422 dispc_mgr_pclk_rate(channel), pcd);
3423}
3424
3425void dispc_dump_clocks(struct seq_file *s)
3426{
3427 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003428 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303429 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003430
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003431 if (dispc_runtime_get())
3432 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003433
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003434 seq_printf(s, "- DISPC -\n");
3435
Archit Taneja067a57e2011-03-02 11:57:25 +05303436 seq_printf(s, "dispc fclk source = %s (%s)\n",
3437 dss_get_generic_clk_source_name(dispc_clk_src),
3438 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003439
3440 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003441
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003442 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3443 seq_printf(s, "- DISPC-CORE-CLK -\n");
3444 l = dispc_read_reg(DISPC_DIVISOR);
3445 lcd = FLD_GET(l, 23, 16);
3446
3447 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3448 (dispc_fclk_rate()/lcd), lcd);
3449 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003450
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303451 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003452
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303453 if (dss_has_feature(FEAT_MGR_LCD2))
3454 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3455 if (dss_has_feature(FEAT_MGR_LCD3))
3456 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003457
3458 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003459}
3460
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003461static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003462{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303463 int i, j;
3464 const char *mgr_names[] = {
3465 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3466 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3467 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303468 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303469 };
3470 const char *ovl_names[] = {
3471 [OMAP_DSS_GFX] = "GFX",
3472 [OMAP_DSS_VIDEO1] = "VID1",
3473 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303474 [OMAP_DSS_VIDEO3] = "VID3",
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003475 [OMAP_DSS_WB] = "WB",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303476 };
3477 const char **p_names;
3478
Archit Taneja9b372c22011-05-06 11:45:49 +05303479#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003480
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003481 if (dispc_runtime_get())
3482 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003483
Archit Taneja5010be82011-08-05 19:06:00 +05303484 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003485 DUMPREG(DISPC_REVISION);
3486 DUMPREG(DISPC_SYSCONFIG);
3487 DUMPREG(DISPC_SYSSTATUS);
3488 DUMPREG(DISPC_IRQSTATUS);
3489 DUMPREG(DISPC_IRQENABLE);
3490 DUMPREG(DISPC_CONTROL);
3491 DUMPREG(DISPC_CONFIG);
3492 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003493 DUMPREG(DISPC_LINE_STATUS);
3494 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303495 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3496 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003497 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003498 if (dss_has_feature(FEAT_MGR_LCD2)) {
3499 DUMPREG(DISPC_CONTROL2);
3500 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003501 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303502 if (dss_has_feature(FEAT_MGR_LCD3)) {
3503 DUMPREG(DISPC_CONTROL3);
3504 DUMPREG(DISPC_CONFIG3);
3505 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003506 if (dss_has_feature(FEAT_MFLAG))
3507 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003508
Archit Taneja5010be82011-08-05 19:06:00 +05303509#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003510
Archit Taneja5010be82011-08-05 19:06:00 +05303511#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303512#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003513 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303514 dispc_read_reg(DISPC_REG(i, r)))
3515
Archit Taneja4dd2da12011-08-05 19:06:01 +05303516 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303517
Archit Taneja4dd2da12011-08-05 19:06:01 +05303518 /* DISPC channel specific registers */
3519 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3520 DUMPREG(i, DISPC_DEFAULT_COLOR);
3521 DUMPREG(i, DISPC_TRANS_COLOR);
3522 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003523
Archit Taneja4dd2da12011-08-05 19:06:01 +05303524 if (i == OMAP_DSS_CHANNEL_DIGIT)
3525 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303526
Archit Taneja4dd2da12011-08-05 19:06:01 +05303527 DUMPREG(i, DISPC_TIMING_H);
3528 DUMPREG(i, DISPC_TIMING_V);
3529 DUMPREG(i, DISPC_POL_FREQ);
3530 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303531
Archit Taneja4dd2da12011-08-05 19:06:01 +05303532 DUMPREG(i, DISPC_DATA_CYCLE1);
3533 DUMPREG(i, DISPC_DATA_CYCLE2);
3534 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003535
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003536 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303537 DUMPREG(i, DISPC_CPR_COEF_R);
3538 DUMPREG(i, DISPC_CPR_COEF_G);
3539 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003540 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003541 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003542
Archit Taneja4dd2da12011-08-05 19:06:01 +05303543 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003544
Archit Taneja4dd2da12011-08-05 19:06:01 +05303545 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3546 DUMPREG(i, DISPC_OVL_BA0);
3547 DUMPREG(i, DISPC_OVL_BA1);
3548 DUMPREG(i, DISPC_OVL_POSITION);
3549 DUMPREG(i, DISPC_OVL_SIZE);
3550 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3551 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3552 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3553 DUMPREG(i, DISPC_OVL_ROW_INC);
3554 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003555
Archit Taneja4dd2da12011-08-05 19:06:01 +05303556 if (dss_has_feature(FEAT_PRELOAD))
3557 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003558 if (dss_has_feature(FEAT_MFLAG))
3559 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003560
Archit Taneja4dd2da12011-08-05 19:06:01 +05303561 if (i == OMAP_DSS_GFX) {
3562 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3563 DUMPREG(i, DISPC_OVL_TABLE_BA);
3564 continue;
3565 }
3566
3567 DUMPREG(i, DISPC_OVL_FIR);
3568 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3569 DUMPREG(i, DISPC_OVL_ACCU0);
3570 DUMPREG(i, DISPC_OVL_ACCU1);
3571 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3572 DUMPREG(i, DISPC_OVL_BA0_UV);
3573 DUMPREG(i, DISPC_OVL_BA1_UV);
3574 DUMPREG(i, DISPC_OVL_FIR2);
3575 DUMPREG(i, DISPC_OVL_ACCU2_0);
3576 DUMPREG(i, DISPC_OVL_ACCU2_1);
3577 }
3578 if (dss_has_feature(FEAT_ATTR2))
3579 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303580 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003581
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003582 if (dispc.feat->has_writeback) {
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003583 i = OMAP_DSS_WB;
3584 DUMPREG(i, DISPC_OVL_BA0);
3585 DUMPREG(i, DISPC_OVL_BA1);
3586 DUMPREG(i, DISPC_OVL_SIZE);
3587 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3588 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3589 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3590 DUMPREG(i, DISPC_OVL_ROW_INC);
3591 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3592
3593 if (dss_has_feature(FEAT_MFLAG))
3594 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3595
3596 DUMPREG(i, DISPC_OVL_FIR);
3597 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3598 DUMPREG(i, DISPC_OVL_ACCU0);
3599 DUMPREG(i, DISPC_OVL_ACCU1);
3600 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3601 DUMPREG(i, DISPC_OVL_BA0_UV);
3602 DUMPREG(i, DISPC_OVL_BA1_UV);
3603 DUMPREG(i, DISPC_OVL_FIR2);
3604 DUMPREG(i, DISPC_OVL_ACCU2_0);
3605 DUMPREG(i, DISPC_OVL_ACCU2_1);
3606 }
3607 if (dss_has_feature(FEAT_ATTR2))
3608 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3609 }
3610
Archit Taneja5010be82011-08-05 19:06:00 +05303611#undef DISPC_REG
3612#undef DUMPREG
3613
3614#define DISPC_REG(plane, name, i) name(plane, i)
3615#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303616 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003617 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303618 dispc_read_reg(DISPC_REG(plane, name, i)))
3619
Archit Taneja4dd2da12011-08-05 19:06:01 +05303620 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303621
Archit Taneja4dd2da12011-08-05 19:06:01 +05303622 /* start from OMAP_DSS_VIDEO1 */
3623 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3624 for (j = 0; j < 8; j++)
3625 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303626
Archit Taneja4dd2da12011-08-05 19:06:01 +05303627 for (j = 0; j < 8; j++)
3628 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303629
Archit Taneja4dd2da12011-08-05 19:06:01 +05303630 for (j = 0; j < 5; j++)
3631 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003632
Archit Taneja4dd2da12011-08-05 19:06:01 +05303633 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3634 for (j = 0; j < 8; j++)
3635 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3636 }
Amber Jainab5ca072011-05-19 19:47:53 +05303637
Archit Taneja4dd2da12011-08-05 19:06:01 +05303638 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3639 for (j = 0; j < 8; j++)
3640 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303641
Archit Taneja4dd2da12011-08-05 19:06:01 +05303642 for (j = 0; j < 8; j++)
3643 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303644
Archit Taneja4dd2da12011-08-05 19:06:01 +05303645 for (j = 0; j < 8; j++)
3646 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3647 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003648 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003649
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003650 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303651
3652#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003653#undef DUMPREG
3654}
3655
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003656/* calculate clock rates using dividers in cinfo */
3657int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3658 struct dispc_clock_info *cinfo)
3659{
3660 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3661 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003662 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003663 return -EINVAL;
3664
3665 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3666 cinfo->pck = cinfo->lck / cinfo->pck_div;
3667
3668 return 0;
3669}
3670
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003671bool dispc_div_calc(unsigned long dispc,
3672 unsigned long pck_min, unsigned long pck_max,
3673 dispc_div_calc_func func, void *data)
3674{
3675 int lckd, lckd_start, lckd_stop;
3676 int pckd, pckd_start, pckd_stop;
3677 unsigned long pck, lck;
3678 unsigned long lck_max;
3679 unsigned long pckd_hw_min, pckd_hw_max;
3680 unsigned min_fck_per_pck;
3681 unsigned long fck;
3682
3683#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3684 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3685#else
3686 min_fck_per_pck = 0;
3687#endif
3688
3689 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3690 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3691
3692 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3693
3694 pck_min = pck_min ? pck_min : 1;
3695 pck_max = pck_max ? pck_max : ULONG_MAX;
3696
3697 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3698 lckd_stop = min(dispc / pck_min, 255ul);
3699
3700 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3701 lck = dispc / lckd;
3702
3703 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3704 pckd_stop = min(lck / pck_min, pckd_hw_max);
3705
3706 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3707 pck = lck / pckd;
3708
3709 /*
3710 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3711 * clock, which means we're configuring DISPC fclk here
3712 * also. Thus we need to use the calculated lck. For
3713 * OMAP4+ the DISPC fclk is a separate clock.
3714 */
3715 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3716 fck = dispc_core_clk_rate();
3717 else
3718 fck = lck;
3719
3720 if (fck < pck * min_fck_per_pck)
3721 continue;
3722
3723 if (func(lckd, pckd, lck, pck, data))
3724 return true;
3725 }
3726 }
3727
3728 return false;
3729}
3730
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303731void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003732 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003733{
3734 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3735 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3736
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003737 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003738}
3739
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003740int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003741 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003742{
3743 unsigned long fck;
3744
3745 fck = dispc_fclk_rate();
3746
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003747 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3748 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003749
3750 cinfo->lck = fck / cinfo->lck_div;
3751 cinfo->pck = cinfo->lck / cinfo->pck_div;
3752
3753 return 0;
3754}
3755
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003756u32 dispc_read_irqstatus(void)
3757{
3758 return dispc_read_reg(DISPC_IRQSTATUS);
3759}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003760EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003761
3762void dispc_clear_irqstatus(u32 mask)
3763{
3764 dispc_write_reg(DISPC_IRQSTATUS, mask);
3765}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003766EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003767
3768u32 dispc_read_irqenable(void)
3769{
3770 return dispc_read_reg(DISPC_IRQENABLE);
3771}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003772EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003773
3774void dispc_write_irqenable(u32 mask)
3775{
3776 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3777
3778 /* clear the irqstatus for newly enabled irqs */
3779 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3780
3781 dispc_write_reg(DISPC_IRQENABLE, mask);
3782}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003783EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003784
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003785void dispc_enable_sidle(void)
3786{
3787 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3788}
3789
3790void dispc_disable_sidle(void)
3791{
3792 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3793}
3794
3795static void _omap_dispc_initial_config(void)
3796{
3797 u32 l;
3798
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003799 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3800 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3801 l = dispc_read_reg(DISPC_DIVISOR);
3802 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3803 l = FLD_MOD(l, 1, 0, 0);
3804 l = FLD_MOD(l, 1, 23, 16);
3805 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003806
3807 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003808 }
3809
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003810 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003811 if (dss_has_feature(FEAT_FUNCGATED))
3812 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003813
Archit Taneja6e5264b2012-09-11 12:04:47 +05303814 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003815
3816 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3817
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003818 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003819
3820 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303821
3822 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303823
3824 if (dispc.feat->mstandby_workaround)
3825 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003826
3827 if (dss_has_feature(FEAT_MFLAG))
3828 dispc_init_mflag();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003829}
3830
Tomi Valkeinenede92692015-06-04 14:12:16 +03003831static const struct dispc_features omap24xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303832 .sw_start = 5,
3833 .fp_start = 15,
3834 .bp_start = 27,
3835 .sw_max = 64,
3836 .vp_max = 255,
3837 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303838 .mgr_width_start = 10,
3839 .mgr_height_start = 26,
3840 .mgr_width_max = 2048,
3841 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303842 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303843 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3844 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003845 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003846 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303847 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003848 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303849};
3850
Tomi Valkeinenede92692015-06-04 14:12:16 +03003851static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303852 .sw_start = 5,
3853 .fp_start = 15,
3854 .bp_start = 27,
3855 .sw_max = 64,
3856 .vp_max = 255,
3857 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303858 .mgr_width_start = 10,
3859 .mgr_height_start = 26,
3860 .mgr_width_max = 2048,
3861 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303862 .max_lcd_pclk = 173000000,
3863 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303864 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3865 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003866 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003867 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303868 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003869 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303870};
3871
Tomi Valkeinenede92692015-06-04 14:12:16 +03003872static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303873 .sw_start = 7,
3874 .fp_start = 19,
3875 .bp_start = 31,
3876 .sw_max = 256,
3877 .vp_max = 4095,
3878 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303879 .mgr_width_start = 10,
3880 .mgr_height_start = 26,
3881 .mgr_width_max = 2048,
3882 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303883 .max_lcd_pclk = 173000000,
3884 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303885 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3886 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003887 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003888 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303889 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003890 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303891};
3892
Tomi Valkeinenede92692015-06-04 14:12:16 +03003893static const struct dispc_features omap44xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303894 .sw_start = 7,
3895 .fp_start = 19,
3896 .bp_start = 31,
3897 .sw_max = 256,
3898 .vp_max = 4095,
3899 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303900 .mgr_width_start = 10,
3901 .mgr_height_start = 26,
3902 .mgr_width_max = 2048,
3903 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303904 .max_lcd_pclk = 170000000,
3905 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303906 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3907 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003908 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003909 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303910 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003911 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003912 .has_writeback = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303913};
3914
Tomi Valkeinenede92692015-06-04 14:12:16 +03003915static const struct dispc_features omap54xx_dispc_feats = {
Archit Taneja264236f2012-11-14 13:50:16 +05303916 .sw_start = 7,
3917 .fp_start = 19,
3918 .bp_start = 31,
3919 .sw_max = 256,
3920 .vp_max = 4095,
3921 .hp_max = 4096,
3922 .mgr_width_start = 11,
3923 .mgr_height_start = 27,
3924 .mgr_width_max = 4096,
3925 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303926 .max_lcd_pclk = 170000000,
3927 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303928 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3929 .calc_core_clk = calc_core_clk_44xx,
3930 .num_fifos = 5,
3931 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303932 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303933 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003934 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003935 .has_writeback = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303936};
3937
Tomi Valkeinenede92692015-06-04 14:12:16 +03003938static int dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303939{
3940 const struct dispc_features *src;
3941 struct dispc_features *dst;
3942
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003943 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303944 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003945 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303946 return -ENOMEM;
3947 }
3948
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003949 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003950 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303951 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003952 break;
3953
3954 case OMAPDSS_VER_OMAP34xx_ES1:
3955 src = &omap34xx_rev1_0_dispc_feats;
3956 break;
3957
3958 case OMAPDSS_VER_OMAP34xx_ES3:
3959 case OMAPDSS_VER_OMAP3630:
3960 case OMAPDSS_VER_AM35xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05303961 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003962 src = &omap34xx_rev3_0_dispc_feats;
3963 break;
3964
3965 case OMAPDSS_VER_OMAP4430_ES1:
3966 case OMAPDSS_VER_OMAP4430_ES2:
3967 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303968 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003969 break;
3970
3971 case OMAPDSS_VER_OMAP5:
Tomi Valkeinen93550922014-12-31 11:25:48 +02003972 case OMAPDSS_VER_DRA7xx:
Archit Taneja264236f2012-11-14 13:50:16 +05303973 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003974 break;
3975
3976 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303977 return -ENODEV;
3978 }
3979
3980 memcpy(dst, src, sizeof(*dst));
3981 dispc.feat = dst;
3982
3983 return 0;
3984}
3985
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003986static irqreturn_t dispc_irq_handler(int irq, void *arg)
3987{
3988 if (!dispc.is_enabled)
3989 return IRQ_NONE;
3990
3991 return dispc.user_handler(irq, dispc.user_data);
3992}
3993
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003994int dispc_request_irq(irq_handler_t handler, void *dev_id)
3995{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003996 int r;
3997
3998 if (dispc.user_handler != NULL)
3999 return -EBUSY;
4000
4001 dispc.user_handler = handler;
4002 dispc.user_data = dev_id;
4003
4004 /* ensure the dispc_irq_handler sees the values above */
4005 smp_wmb();
4006
4007 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
4008 IRQF_SHARED, "OMAP DISPC", &dispc);
4009 if (r) {
4010 dispc.user_handler = NULL;
4011 dispc.user_data = NULL;
4012 }
4013
4014 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004015}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004016EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004017
4018void dispc_free_irq(void *dev_id)
4019{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004020 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
4021
4022 dispc.user_handler = NULL;
4023 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004024}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004025EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004026
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004027/* DISPC HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004028static int dispc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004029{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004030 struct platform_device *pdev = to_platform_device(dev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004031 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004032 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004033 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004034 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004035
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004036 dispc.pdev = pdev;
4037
Tomi Valkeinend49cd152014-11-10 12:23:00 +02004038 spin_lock_init(&dispc.control_lock);
4039
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004040 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304041 if (r)
4042 return r;
4043
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004044 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4045 if (!dispc_mem) {
4046 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004047 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004048 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004049
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004050 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
4051 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004052 if (!dispc.base) {
4053 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004054 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00004055 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004056
archit tanejaaffe3602011-02-23 08:41:03 +00004057 dispc.irq = platform_get_irq(dispc.pdev, 0);
4058 if (dispc.irq < 0) {
4059 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004060 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004061 }
4062
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004063 if (np && of_property_read_bool(np, "syscon-pol")) {
4064 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
4065 if (IS_ERR(dispc.syscon_pol)) {
4066 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
4067 return PTR_ERR(dispc.syscon_pol);
4068 }
4069
4070 if (of_property_read_u32_index(np, "syscon-pol", 1,
4071 &dispc.syscon_pol_offset)) {
4072 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
4073 return -EINVAL;
4074 }
4075 }
4076
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004077 pm_runtime_enable(&pdev->dev);
4078
4079 r = dispc_runtime_get();
4080 if (r)
4081 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004082
4083 _omap_dispc_initial_config();
4084
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004085 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004086 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004087 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4088
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004089 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004090
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004091 dss_init_overlay_managers();
4092
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004093 dss_debugfs_create_file("dispc", dispc_dump_regs);
4094
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004095 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004096
4097err_runtime_get:
4098 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00004099 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004100}
4101
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004102static void dispc_unbind(struct device *dev, struct device *master,
4103 void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004104{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004105 pm_runtime_disable(dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004106
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004107 dss_uninit_overlay_managers();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004108}
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004109
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004110static const struct component_ops dispc_component_ops = {
4111 .bind = dispc_bind,
4112 .unbind = dispc_unbind,
4113};
4114
4115static int dispc_probe(struct platform_device *pdev)
4116{
4117 return component_add(&pdev->dev, &dispc_component_ops);
4118}
4119
4120static int dispc_remove(struct platform_device *pdev)
4121{
4122 component_del(&pdev->dev, &dispc_component_ops);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004123 return 0;
4124}
4125
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004126static int dispc_runtime_suspend(struct device *dev)
4127{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004128 dispc.is_enabled = false;
4129 /* ensure the dispc_irq_handler sees the is_enabled value */
4130 smp_wmb();
4131 /* wait for current handler to finish before turning the DISPC off */
4132 synchronize_irq(dispc.irq);
4133
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004134 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004135
4136 return 0;
4137}
4138
4139static int dispc_runtime_resume(struct device *dev)
4140{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004141 /*
4142 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4143 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4144 * _omap_dispc_initial_config(). We can thus use it to detect if
4145 * we have lost register context.
4146 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004147 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4148 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004149
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004150 dispc_restore_context();
4151 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02004152
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004153 dispc.is_enabled = true;
4154 /* ensure the dispc_irq_handler sees the is_enabled value */
4155 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004156
4157 return 0;
4158}
4159
4160static const struct dev_pm_ops dispc_pm_ops = {
4161 .runtime_suspend = dispc_runtime_suspend,
4162 .runtime_resume = dispc_runtime_resume,
4163};
4164
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004165static const struct of_device_id dispc_of_match[] = {
4166 { .compatible = "ti,omap2-dispc", },
4167 { .compatible = "ti,omap3-dispc", },
4168 { .compatible = "ti,omap4-dispc", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03004169 { .compatible = "ti,omap5-dispc", },
Tomi Valkeinen93550922014-12-31 11:25:48 +02004170 { .compatible = "ti,dra7-dispc", },
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004171 {},
4172};
4173
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004174static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004175 .probe = dispc_probe,
4176 .remove = dispc_remove,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004177 .driver = {
4178 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004179 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004180 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03004181 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004182 },
4183};
4184
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004185int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004186{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004187 return platform_driver_register(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004188}
4189
Tomi Valkeinenede92692015-06-04 14:12:16 +03004190void dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004191{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004192 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004193}