blob: 85923e2d63b93e523c5a8b211e720a806146a168 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volamc7bb15a2013-03-06 20:05:05 +00002 * Copyright (C) 2005 - 2013 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000022static struct be_cmd_priv_map cmd_priv_map[] = {
23 {
24 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
25 CMD_SUBSYSTEM_ETH,
26 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
27 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
28 },
29 {
30 OPCODE_COMMON_GET_FLOW_CONTROL,
31 CMD_SUBSYSTEM_COMMON,
32 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
33 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
34 },
35 {
36 OPCODE_COMMON_SET_FLOW_CONTROL,
37 CMD_SUBSYSTEM_COMMON,
38 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
39 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
40 },
41 {
42 OPCODE_ETH_GET_PPORT_STATS,
43 CMD_SUBSYSTEM_ETH,
44 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
45 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
46 },
47 {
48 OPCODE_COMMON_GET_PHY_DETAILS,
49 CMD_SUBSYSTEM_COMMON,
50 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
51 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
52 }
53};
54
55static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
56 u8 subsystem)
57{
58 int i;
59 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
60 u32 cmd_privileges = adapter->cmd_privileges;
61
62 for (i = 0; i < num_entries; i++)
63 if (opcode == cmd_priv_map[i].opcode &&
64 subsystem == cmd_priv_map[i].subsystem)
65 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
66 return false;
67
68 return true;
69}
70
Somnath Kotur3de09452011-09-30 07:25:05 +000071static inline void *embedded_payload(struct be_mcc_wrb *wrb)
72{
73 return wrb->payload.embedded_payload;
74}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000075
Sathya Perla8788fdc2009-07-27 22:52:03 +000076static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000077{
Sathya Perla8788fdc2009-07-27 22:52:03 +000078 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000079 u32 val = 0;
80
Sathya Perla6589ade2011-11-10 19:18:00 +000081 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000082 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000083
Sathya Perla5fb379e2009-06-18 00:02:59 +000084 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
85 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000086
87 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000088 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000089}
90
91/* To check if valid bit is set, check the entire word as we don't know
92 * the endianness of the data (old entry is host endian while a new entry is
93 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000094static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000095{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000096 u32 flags;
97
Sathya Perla5fb379e2009-06-18 00:02:59 +000098 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000099 flags = le32_to_cpu(compl->flags);
100 if (flags & CQE_FLAGS_VALID_MASK) {
101 compl->flags = flags;
102 return true;
103 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000104 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000105 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000106}
107
108/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000109static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000110{
111 compl->flags = 0;
112}
113
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000114static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
115{
116 unsigned long addr;
117
118 addr = tag1;
119 addr = ((addr << 16) << 16) | tag0;
120 return (void *)addr;
121}
122
Sathya Perla8788fdc2009-07-27 22:52:03 +0000123static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000124 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000125{
126 u16 compl_status, extd_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000127 struct be_cmd_resp_hdr *resp_hdr;
128 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000129
130 /* Just swap the status to host endian; mcc tag is opaquely copied
131 * from mcc_wrb */
132 be_dws_le_to_cpu(compl, 4);
133
134 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
135 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700136
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000137 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
138
139 if (resp_hdr) {
140 opcode = resp_hdr->opcode;
141 subsystem = resp_hdr->subsystem;
142 }
143
144 if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
145 (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
146 (subsystem == CMD_SUBSYSTEM_COMMON)) {
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700147 adapter->flash_status = compl_status;
148 complete(&adapter->flash_compl);
149 }
150
Sathya Perlab31c50a2009-09-17 10:30:13 -0700151 if (compl_status == MCC_STATUS_SUCCESS) {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000152 if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
153 (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
154 (subsystem == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000155 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000156 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700157 }
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000158 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
159 subsystem == CMD_SUBSYSTEM_COMMON) {
Somnath Kotur3de09452011-09-30 07:25:05 +0000160 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000161 (void *)resp_hdr;
Somnath Kotur3de09452011-09-30 07:25:05 +0000162 adapter->drv_stats.be_on_die_temperature =
163 resp->on_die_temperature;
164 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000165 } else {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000166 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000167 adapter->be_get_temp_freq = 0;
Somnath Kotur3de09452011-09-30 07:25:05 +0000168
Sathya Perla2b3f2912011-06-29 23:32:56 +0000169 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
170 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
171 goto done;
172
173 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000174 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000175 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000176 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000177 } else {
178 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
179 CQE_STATUS_EXTD_MASK;
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000180 dev_err(&adapter->pdev->dev,
181 "opcode %d-%d failed:status %d-%d\n",
182 opcode, subsystem, compl_status, extd_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000183 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000184 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000185done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700186 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000187}
188
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000189/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000190static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000191 struct be_async_event_link_state *evt)
192{
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000193 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000194 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000195
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000196 /* Ignore physical link event */
197 if (lancer_chip(adapter) &&
198 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
199 return;
200
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000201 /* For the initial link status do not rely on the ASYNC event as
202 * it may not be received in some cases.
203 */
204 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
205 be_link_status_update(adapter, evt->port_link_status);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000206}
207
Somnath Koturcc4ce022010-10-21 07:11:14 -0700208/* Grp5 CoS Priority evt */
209static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
210 struct be_async_event_grp5_cos_priority *evt)
211{
212 if (evt->valid) {
213 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000214 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700215 adapter->recommended_prio =
216 evt->reco_default_priority << VLAN_PRIO_SHIFT;
217 }
218}
219
Sathya Perla323ff712012-09-28 04:39:43 +0000220/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700221static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
222 struct be_async_event_grp5_qos_link_speed *evt)
223{
Sathya Perla323ff712012-09-28 04:39:43 +0000224 if (adapter->phy.link_speed >= 0 &&
225 evt->physical_port == adapter->port_num)
226 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700227}
228
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000229/*Grp5 PVID evt*/
230static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
231 struct be_async_event_grp5_pvid_state *evt)
232{
233 if (evt->enabled)
Somnath Kotur939cf302011-08-18 21:51:49 -0700234 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000235 else
236 adapter->pvid = 0;
237}
238
Somnath Koturcc4ce022010-10-21 07:11:14 -0700239static void be_async_grp5_evt_process(struct be_adapter *adapter,
240 u32 trailer, struct be_mcc_compl *evt)
241{
242 u8 event_type = 0;
243
244 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
245 ASYNC_TRAILER_EVENT_TYPE_MASK;
246
247 switch (event_type) {
248 case ASYNC_EVENT_COS_PRIORITY:
249 be_async_grp5_cos_priority_process(adapter,
250 (struct be_async_event_grp5_cos_priority *)evt);
251 break;
252 case ASYNC_EVENT_QOS_SPEED:
253 be_async_grp5_qos_speed_process(adapter,
254 (struct be_async_event_grp5_qos_link_speed *)evt);
255 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000256 case ASYNC_EVENT_PVID_STATE:
257 be_async_grp5_pvid_state_process(adapter,
258 (struct be_async_event_grp5_pvid_state *)evt);
259 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700260 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530261 dev_warn(&adapter->pdev->dev, "Unknown grp5 event 0x%x!\n",
262 event_type);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700263 break;
264 }
265}
266
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000267static void be_async_dbg_evt_process(struct be_adapter *adapter,
268 u32 trailer, struct be_mcc_compl *cmp)
269{
270 u8 event_type = 0;
271 struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
272
273 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
274 ASYNC_TRAILER_EVENT_TYPE_MASK;
275
276 switch (event_type) {
277 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
278 if (evt->valid)
279 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
280 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
281 break;
282 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530283 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
284 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000285 break;
286 }
287}
288
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000289static inline bool is_link_state_evt(u32 trailer)
290{
Eric Dumazet807540b2010-09-23 05:40:09 +0000291 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000292 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000293 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000294}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000295
Somnath Koturcc4ce022010-10-21 07:11:14 -0700296static inline bool is_grp5_evt(u32 trailer)
297{
298 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
299 ASYNC_TRAILER_EVENT_CODE_MASK) ==
300 ASYNC_EVENT_CODE_GRP_5);
301}
302
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000303static inline bool is_dbg_evt(u32 trailer)
304{
305 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
306 ASYNC_TRAILER_EVENT_CODE_MASK) ==
307 ASYNC_EVENT_CODE_QNQ);
308}
309
Sathya Perlaefd2e402009-07-27 22:53:10 +0000310static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000311{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000312 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000313 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000314
315 if (be_mcc_compl_is_new(compl)) {
316 queue_tail_inc(mcc_cq);
317 return compl;
318 }
319 return NULL;
320}
321
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000322void be_async_mcc_enable(struct be_adapter *adapter)
323{
324 spin_lock_bh(&adapter->mcc_cq_lock);
325
326 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
327 adapter->mcc_obj.rearm_cq = true;
328
329 spin_unlock_bh(&adapter->mcc_cq_lock);
330}
331
332void be_async_mcc_disable(struct be_adapter *adapter)
333{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000334 spin_lock_bh(&adapter->mcc_cq_lock);
335
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000336 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000337 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
338
339 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000340}
341
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000342int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000343{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000344 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000345 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000346 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000347
Amerigo Wang072a9c42012-08-24 21:41:11 +0000348 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000349 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000350 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
351 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000352 if (is_link_state_evt(compl->flags))
353 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000354 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700355 else if (is_grp5_evt(compl->flags))
356 be_async_grp5_evt_process(adapter,
357 compl->flags, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000358 else if (is_dbg_evt(compl->flags))
359 be_async_dbg_evt_process(adapter,
360 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700361 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000362 status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000363 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000364 }
365 be_mcc_compl_use(compl);
366 num++;
367 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700368
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000369 if (num)
370 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
371
Amerigo Wang072a9c42012-08-24 21:41:11 +0000372 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000373 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000374}
375
Sathya Perla6ac7b682009-06-18 00:05:54 +0000376/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700377static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000378{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700379#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000380 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800381 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700382
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800383 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000384 if (be_error(adapter))
385 return -EIO;
386
Amerigo Wang072a9c42012-08-24 21:41:11 +0000387 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000388 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000389 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800390
391 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000392 break;
393 udelay(100);
394 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700395 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000396 dev_err(&adapter->pdev->dev, "FW not responding\n");
397 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000398 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700399 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800400 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000401}
402
403/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700404static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000405{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000406 int status;
407 struct be_mcc_wrb *wrb;
408 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
409 u16 index = mcc_obj->q.head;
410 struct be_cmd_resp_hdr *resp;
411
412 index_dec(&index, mcc_obj->q.len);
413 wrb = queue_index_node(&mcc_obj->q, index);
414
415 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
416
Sathya Perla8788fdc2009-07-27 22:52:03 +0000417 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000418
419 status = be_mcc_wait_compl(adapter);
420 if (status == -EIO)
421 goto out;
422
423 status = resp->status;
424out:
425 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000426}
427
Sathya Perla5f0b8492009-07-27 22:52:56 +0000428static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700429{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000430 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700431 u32 ready;
432
433 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000434 if (be_error(adapter))
435 return -EIO;
436
Sathya Perlacf588472010-02-14 21:22:01 +0000437 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000438 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000439 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000440
441 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700442 if (ready)
443 break;
444
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000445 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000446 dev_err(&adapter->pdev->dev, "FW not responding\n");
447 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000448 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700449 return -1;
450 }
451
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000452 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000453 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700454 } while (true);
455
456 return 0;
457}
458
459/*
460 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000461 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700462 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700463static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700464{
465 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700466 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000467 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
468 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700469 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000470 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700471
Sathya Perlacf588472010-02-14 21:22:01 +0000472 /* wait for ready to be set */
473 status = be_mbox_db_ready_wait(adapter, db);
474 if (status != 0)
475 return status;
476
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700477 val |= MPU_MAILBOX_DB_HI_MASK;
478 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
479 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
480 iowrite32(val, db);
481
482 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000483 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700484 if (status != 0)
485 return status;
486
487 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700488 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
489 val |= (u32)(mbox_mem->dma >> 4) << 2;
490 iowrite32(val, db);
491
Sathya Perla5f0b8492009-07-27 22:52:56 +0000492 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700493 if (status != 0)
494 return status;
495
Sathya Perla5fb379e2009-06-18 00:02:59 +0000496 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000497 if (be_mcc_compl_is_new(compl)) {
498 status = be_mcc_compl_process(adapter, &mbox->compl);
499 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000500 if (status)
501 return status;
502 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000503 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700504 return -1;
505 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000506 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700507}
508
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000509static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700510{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000511 u32 sem;
512
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000513 if (BEx_chip(adapter))
514 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700515 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000516 pci_read_config_dword(adapter->pdev,
517 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
518
519 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700520}
521
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000522int lancer_wait_ready(struct be_adapter *adapter)
523{
524#define SLIPORT_READY_TIMEOUT 30
525 u32 sliport_status;
526 int status = 0, i;
527
528 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
529 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
530 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
531 break;
532
533 msleep(1000);
534 }
535
536 if (i == SLIPORT_READY_TIMEOUT)
537 status = -1;
538
539 return status;
540}
541
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000542static bool lancer_provisioning_error(struct be_adapter *adapter)
543{
544 u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
545 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
546 if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
547 sliport_err1 = ioread32(adapter->db +
548 SLIPORT_ERROR1_OFFSET);
549 sliport_err2 = ioread32(adapter->db +
550 SLIPORT_ERROR2_OFFSET);
551
552 if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
553 sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
554 return true;
555 }
556 return false;
557}
558
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000559int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
560{
561 int status;
562 u32 sliport_status, err, reset_needed;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000563 bool resource_error;
564
565 resource_error = lancer_provisioning_error(adapter);
566 if (resource_error)
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000567 return -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000568
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000569 status = lancer_wait_ready(adapter);
570 if (!status) {
571 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
572 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
573 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
574 if (err && reset_needed) {
575 iowrite32(SLI_PORT_CONTROL_IP_MASK,
576 adapter->db + SLIPORT_CONTROL_OFFSET);
577
578 /* check adapter has corrected the error */
579 status = lancer_wait_ready(adapter);
580 sliport_status = ioread32(adapter->db +
581 SLIPORT_STATUS_OFFSET);
582 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
583 SLIPORT_STATUS_RN_MASK);
584 if (status || sliport_status)
585 status = -1;
586 } else if (err || reset_needed) {
587 status = -1;
588 }
589 }
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000590 /* Stop error recovery if error is not recoverable.
591 * No resource error is temporary errors and will go away
592 * when PF provisions resources.
593 */
594 resource_error = lancer_provisioning_error(adapter);
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000595 if (resource_error)
596 status = -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000597
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000598 return status;
599}
600
601int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700602{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000603 u16 stage;
604 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000605 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700606
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000607 if (lancer_chip(adapter)) {
608 status = lancer_wait_ready(adapter);
609 return status;
610 }
611
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000612 do {
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000613 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000614 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000615 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000616
617 dev_info(dev, "Waiting for POST, %ds elapsed\n",
618 timeout);
619 if (msleep_interruptible(2000)) {
620 dev_err(dev, "Waiting for POST aborted\n");
621 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000622 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000623 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000624 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700625
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000626 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000627 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700628}
629
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700630
631static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
632{
633 return &wrb->payload.sgl[0];
634}
635
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700636
637/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000638/* mem will be NULL for embedded commands */
639static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
640 u8 subsystem, u8 opcode, int cmd_len,
641 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700642{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000643 struct be_sge *sge;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000644 unsigned long addr = (unsigned long)req_hdr;
645 u64 req_addr = addr;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000646
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700647 req_hdr->opcode = opcode;
648 req_hdr->subsystem = subsystem;
649 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000650 req_hdr->version = 0;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000651
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000652 wrb->tag0 = req_addr & 0xFFFFFFFF;
653 wrb->tag1 = upper_32_bits(req_addr);
654
Somnath Kotur106df1e2011-10-27 07:12:13 +0000655 wrb->payload_length = cmd_len;
656 if (mem) {
657 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
658 MCC_WRB_SGE_CNT_SHIFT;
659 sge = nonembedded_sgl(wrb);
660 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
661 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
662 sge->len = cpu_to_le32(mem->size);
663 } else
664 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
665 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700666}
667
668static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
669 struct be_dma_mem *mem)
670{
671 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
672 u64 dma = (u64)mem->dma;
673
674 for (i = 0; i < buf_pages; i++) {
675 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
676 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
677 dma += PAGE_SIZE_4K;
678 }
679}
680
681/* Converts interrupt delay in microseconds to multiplier value */
682static u32 eq_delay_to_mult(u32 usec_delay)
683{
684#define MAX_INTR_RATE 651042
685 const u32 round = 10;
686 u32 multiplier;
687
688 if (usec_delay == 0)
689 multiplier = 0;
690 else {
691 u32 interrupt_rate = 1000000 / usec_delay;
692 /* Max delay, corresponding to the lowest interrupt rate */
693 if (interrupt_rate == 0)
694 multiplier = 1023;
695 else {
696 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
697 multiplier /= interrupt_rate;
698 /* Round the multiplier to the closest value.*/
699 multiplier = (multiplier + round/2) / round;
700 multiplier = min(multiplier, (u32)1023);
701 }
702 }
703 return multiplier;
704}
705
Sathya Perlab31c50a2009-09-17 10:30:13 -0700706static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700707{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700708 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
709 struct be_mcc_wrb *wrb
710 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
711 memset(wrb, 0, sizeof(*wrb));
712 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700713}
714
Sathya Perlab31c50a2009-09-17 10:30:13 -0700715static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000716{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700717 struct be_queue_info *mccq = &adapter->mcc_obj.q;
718 struct be_mcc_wrb *wrb;
719
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000720 if (!mccq->created)
721 return NULL;
722
Vasundhara Volam4d277122013-04-21 23:28:15 +0000723 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000724 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000725
Sathya Perlab31c50a2009-09-17 10:30:13 -0700726 wrb = queue_head_node(mccq);
727 queue_head_inc(mccq);
728 atomic_inc(&mccq->used);
729 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000730 return wrb;
731}
732
Sathya Perla2243e2e2009-11-22 22:02:03 +0000733/* Tell fw we're about to start firing cmds by writing a
734 * special pattern across the wrb hdr; uses mbox
735 */
736int be_cmd_fw_init(struct be_adapter *adapter)
737{
738 u8 *wrb;
739 int status;
740
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000741 if (lancer_chip(adapter))
742 return 0;
743
Ivan Vecera29849612010-12-14 05:43:19 +0000744 if (mutex_lock_interruptible(&adapter->mbox_lock))
745 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000746
747 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000748 *wrb++ = 0xFF;
749 *wrb++ = 0x12;
750 *wrb++ = 0x34;
751 *wrb++ = 0xFF;
752 *wrb++ = 0xFF;
753 *wrb++ = 0x56;
754 *wrb++ = 0x78;
755 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000756
757 status = be_mbox_notify_wait(adapter);
758
Ivan Vecera29849612010-12-14 05:43:19 +0000759 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000760 return status;
761}
762
763/* Tell fw we're done with firing cmds by writing a
764 * special pattern across the wrb hdr; uses mbox
765 */
766int be_cmd_fw_clean(struct be_adapter *adapter)
767{
768 u8 *wrb;
769 int status;
770
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000771 if (lancer_chip(adapter))
772 return 0;
773
Ivan Vecera29849612010-12-14 05:43:19 +0000774 if (mutex_lock_interruptible(&adapter->mbox_lock))
775 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000776
777 wrb = (u8 *)wrb_from_mbox(adapter);
778 *wrb++ = 0xFF;
779 *wrb++ = 0xAA;
780 *wrb++ = 0xBB;
781 *wrb++ = 0xFF;
782 *wrb++ = 0xFF;
783 *wrb++ = 0xCC;
784 *wrb++ = 0xDD;
785 *wrb = 0xFF;
786
787 status = be_mbox_notify_wait(adapter);
788
Ivan Vecera29849612010-12-14 05:43:19 +0000789 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000790 return status;
791}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000792
Sathya Perla8788fdc2009-07-27 22:52:03 +0000793int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700794 struct be_queue_info *eq, int eq_delay)
795{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700796 struct be_mcc_wrb *wrb;
797 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700798 struct be_dma_mem *q_mem = &eq->dma_mem;
799 int status;
800
Ivan Vecera29849612010-12-14 05:43:19 +0000801 if (mutex_lock_interruptible(&adapter->mbox_lock))
802 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700803
804 wrb = wrb_from_mbox(adapter);
805 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700806
Somnath Kotur106df1e2011-10-27 07:12:13 +0000807 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
808 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700809
810 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
811
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700812 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
813 /* 4byte eqe*/
814 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
815 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
816 __ilog2_u32(eq->len/256));
817 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
818 eq_delay_to_mult(eq_delay));
819 be_dws_cpu_to_le(req->context, sizeof(req->context));
820
821 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
822
Sathya Perlab31c50a2009-09-17 10:30:13 -0700823 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700824 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700825 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700826 eq->id = le16_to_cpu(resp->eq_id);
827 eq->created = true;
828 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700829
Ivan Vecera29849612010-12-14 05:43:19 +0000830 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700831 return status;
832}
833
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000834/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000835int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000836 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700837{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700838 struct be_mcc_wrb *wrb;
839 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700840 int status;
841
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000842 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700843
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000844 wrb = wrb_from_mccq(adapter);
845 if (!wrb) {
846 status = -EBUSY;
847 goto err;
848 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700849 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700850
Somnath Kotur106df1e2011-10-27 07:12:13 +0000851 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
852 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000853 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700854 if (permanent) {
855 req->permanent = 1;
856 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700857 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000858 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700859 req->permanent = 0;
860 }
861
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000862 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700863 if (!status) {
864 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700865 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700866 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700867
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000868err:
869 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700870 return status;
871}
872
Sathya Perlab31c50a2009-09-17 10:30:13 -0700873/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000874int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000875 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700876{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700877 struct be_mcc_wrb *wrb;
878 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700879 int status;
880
Sathya Perlab31c50a2009-09-17 10:30:13 -0700881 spin_lock_bh(&adapter->mcc_lock);
882
883 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000884 if (!wrb) {
885 status = -EBUSY;
886 goto err;
887 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700888 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700889
Somnath Kotur106df1e2011-10-27 07:12:13 +0000890 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
891 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700892
Ajit Khapardef8617e02011-02-11 13:36:37 +0000893 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700894 req->if_id = cpu_to_le32(if_id);
895 memcpy(req->mac_address, mac_addr, ETH_ALEN);
896
Sathya Perlab31c50a2009-09-17 10:30:13 -0700897 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700898 if (!status) {
899 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
900 *pmac_id = le32_to_cpu(resp->pmac_id);
901 }
902
Sathya Perla713d03942009-11-22 22:02:45 +0000903err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700904 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +0000905
906 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
907 status = -EPERM;
908
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700909 return status;
910}
911
Sathya Perlab31c50a2009-09-17 10:30:13 -0700912/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +0000913int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700914{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700915 struct be_mcc_wrb *wrb;
916 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700917 int status;
918
Sathya Perla30128032011-11-10 19:17:57 +0000919 if (pmac_id == -1)
920 return 0;
921
Sathya Perlab31c50a2009-09-17 10:30:13 -0700922 spin_lock_bh(&adapter->mcc_lock);
923
924 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000925 if (!wrb) {
926 status = -EBUSY;
927 goto err;
928 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700929 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700930
Somnath Kotur106df1e2011-10-27 07:12:13 +0000931 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
932 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700933
Ajit Khapardef8617e02011-02-11 13:36:37 +0000934 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700935 req->if_id = cpu_to_le32(if_id);
936 req->pmac_id = cpu_to_le32(pmac_id);
937
Sathya Perlab31c50a2009-09-17 10:30:13 -0700938 status = be_mcc_notify_wait(adapter);
939
Sathya Perla713d03942009-11-22 22:02:45 +0000940err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700941 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700942 return status;
943}
944
Sathya Perlab31c50a2009-09-17 10:30:13 -0700945/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000946int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
947 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700948{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700949 struct be_mcc_wrb *wrb;
950 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700951 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700952 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700953 int status;
954
Ivan Vecera29849612010-12-14 05:43:19 +0000955 if (mutex_lock_interruptible(&adapter->mbox_lock))
956 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700957
958 wrb = wrb_from_mbox(adapter);
959 req = embedded_payload(wrb);
960 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700961
Somnath Kotur106df1e2011-10-27 07:12:13 +0000962 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
963 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700964
965 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +0000966
967 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000968 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
969 coalesce_wm);
970 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
971 ctxt, no_delay);
972 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
973 __ilog2_u32(cq->len/256));
974 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000975 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
976 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +0000977 } else {
978 req->hdr.version = 2;
979 req->page_size = 1; /* 1 for 4K */
980 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
981 no_delay);
982 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
983 __ilog2_u32(cq->len/256));
984 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
985 AMAP_SET_BITS(struct amap_cq_context_v2, eventable,
986 ctxt, 1);
987 AMAP_SET_BITS(struct amap_cq_context_v2, eqid,
988 ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000989 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700990
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700991 be_dws_cpu_to_le(ctxt, sizeof(req->context));
992
993 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
994
Sathya Perlab31c50a2009-09-17 10:30:13 -0700995 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700996 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700997 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700998 cq->id = le16_to_cpu(resp->cq_id);
999 cq->created = true;
1000 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001001
Ivan Vecera29849612010-12-14 05:43:19 +00001002 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001003
1004 return status;
1005}
1006
1007static u32 be_encoded_q_len(int q_len)
1008{
1009 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
1010 if (len_encoded == 16)
1011 len_encoded = 0;
1012 return len_encoded;
1013}
1014
Jingoo Han4188e7d2013-08-05 18:02:02 +09001015static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
1016 struct be_queue_info *mccq,
1017 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001018{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001019 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001020 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001021 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001022 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001023 int status;
1024
Ivan Vecera29849612010-12-14 05:43:19 +00001025 if (mutex_lock_interruptible(&adapter->mbox_lock))
1026 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001027
1028 wrb = wrb_from_mbox(adapter);
1029 req = embedded_payload(wrb);
1030 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001031
Somnath Kotur106df1e2011-10-27 07:12:13 +00001032 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1033 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001034
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001035 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001036 if (lancer_chip(adapter)) {
1037 req->hdr.version = 1;
1038 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001039
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001040 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
1041 be_encoded_q_len(mccq->len));
1042 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
1043 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
1044 ctxt, cq->id);
1045 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
1046 ctxt, 1);
1047
1048 } else {
1049 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1050 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1051 be_encoded_q_len(mccq->len));
1052 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1053 }
1054
Somnath Koturcc4ce022010-10-21 07:11:14 -07001055 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001056 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Ajit Khapardebc0c3402013-04-24 11:52:50 +00001057 req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001058 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1059
1060 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1061
Sathya Perlab31c50a2009-09-17 10:30:13 -07001062 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001063 if (!status) {
1064 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1065 mccq->id = le16_to_cpu(resp->id);
1066 mccq->created = true;
1067 }
Ivan Vecera29849612010-12-14 05:43:19 +00001068 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001069
1070 return status;
1071}
1072
Jingoo Han4188e7d2013-08-05 18:02:02 +09001073static int be_cmd_mccq_org_create(struct be_adapter *adapter,
1074 struct be_queue_info *mccq,
1075 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001076{
1077 struct be_mcc_wrb *wrb;
1078 struct be_cmd_req_mcc_create *req;
1079 struct be_dma_mem *q_mem = &mccq->dma_mem;
1080 void *ctxt;
1081 int status;
1082
1083 if (mutex_lock_interruptible(&adapter->mbox_lock))
1084 return -1;
1085
1086 wrb = wrb_from_mbox(adapter);
1087 req = embedded_payload(wrb);
1088 ctxt = &req->context;
1089
Somnath Kotur106df1e2011-10-27 07:12:13 +00001090 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1091 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001092
1093 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1094
1095 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1096 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1097 be_encoded_q_len(mccq->len));
1098 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1099
1100 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1101
1102 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1103
1104 status = be_mbox_notify_wait(adapter);
1105 if (!status) {
1106 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1107 mccq->id = le16_to_cpu(resp->id);
1108 mccq->created = true;
1109 }
1110
1111 mutex_unlock(&adapter->mbox_lock);
1112 return status;
1113}
1114
1115int be_cmd_mccq_create(struct be_adapter *adapter,
1116 struct be_queue_info *mccq,
1117 struct be_queue_info *cq)
1118{
1119 int status;
1120
1121 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
1122 if (status && !lancer_chip(adapter)) {
1123 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1124 "or newer to avoid conflicting priorities between NIC "
1125 "and FCoE traffic");
1126 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1127 }
1128 return status;
1129}
1130
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001131int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001132{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001133 struct be_mcc_wrb *wrb;
1134 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001135 struct be_queue_info *txq = &txo->q;
1136 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001137 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001138 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001139
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001140 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001141
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001142 wrb = wrb_from_mccq(adapter);
1143 if (!wrb) {
1144 status = -EBUSY;
1145 goto err;
1146 }
1147
Sathya Perlab31c50a2009-09-17 10:30:13 -07001148 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001149
Somnath Kotur106df1e2011-10-27 07:12:13 +00001150 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1151 OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001152
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001153 if (lancer_chip(adapter)) {
1154 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001155 req->if_id = cpu_to_le16(adapter->if_handle);
1156 } else if (BEx_chip(adapter)) {
1157 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1158 req->hdr.version = 2;
1159 } else { /* For SH */
1160 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001161 }
1162
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001163 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1164 req->ulp_num = BE_ULP1_NUM;
1165 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001166 req->cq_id = cpu_to_le16(cq->id);
1167 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001168 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1169
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001170 ver = req->hdr.version;
1171
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001172 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001173 if (!status) {
1174 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
1175 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001176 if (ver == 2)
1177 txo->db_offset = le32_to_cpu(resp->db_offset);
1178 else
1179 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001180 txq->created = true;
1181 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001182
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001183err:
1184 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001185
1186 return status;
1187}
1188
Sathya Perla482c9e72011-06-29 23:33:17 +00001189/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001190int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001191 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001192 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001193{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001194 struct be_mcc_wrb *wrb;
1195 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001196 struct be_dma_mem *q_mem = &rxq->dma_mem;
1197 int status;
1198
Sathya Perla482c9e72011-06-29 23:33:17 +00001199 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001200
Sathya Perla482c9e72011-06-29 23:33:17 +00001201 wrb = wrb_from_mccq(adapter);
1202 if (!wrb) {
1203 status = -EBUSY;
1204 goto err;
1205 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001206 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001207
Somnath Kotur106df1e2011-10-27 07:12:13 +00001208 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1209 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001210
1211 req->cq_id = cpu_to_le16(cq_id);
1212 req->frag_size = fls(frag_size) - 1;
1213 req->num_pages = 2;
1214 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1215 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001216 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001217 req->rss_queue = cpu_to_le32(rss);
1218
Sathya Perla482c9e72011-06-29 23:33:17 +00001219 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001220 if (!status) {
1221 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1222 rxq->id = le16_to_cpu(resp->id);
1223 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001224 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001225 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001226
Sathya Perla482c9e72011-06-29 23:33:17 +00001227err:
1228 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001229 return status;
1230}
1231
Sathya Perlab31c50a2009-09-17 10:30:13 -07001232/* Generic destroyer function for all types of queues
1233 * Uses Mbox
1234 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001235int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001236 int queue_type)
1237{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001238 struct be_mcc_wrb *wrb;
1239 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001240 u8 subsys = 0, opcode = 0;
1241 int status;
1242
Ivan Vecera29849612010-12-14 05:43:19 +00001243 if (mutex_lock_interruptible(&adapter->mbox_lock))
1244 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001245
Sathya Perlab31c50a2009-09-17 10:30:13 -07001246 wrb = wrb_from_mbox(adapter);
1247 req = embedded_payload(wrb);
1248
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001249 switch (queue_type) {
1250 case QTYPE_EQ:
1251 subsys = CMD_SUBSYSTEM_COMMON;
1252 opcode = OPCODE_COMMON_EQ_DESTROY;
1253 break;
1254 case QTYPE_CQ:
1255 subsys = CMD_SUBSYSTEM_COMMON;
1256 opcode = OPCODE_COMMON_CQ_DESTROY;
1257 break;
1258 case QTYPE_TXQ:
1259 subsys = CMD_SUBSYSTEM_ETH;
1260 opcode = OPCODE_ETH_TX_DESTROY;
1261 break;
1262 case QTYPE_RXQ:
1263 subsys = CMD_SUBSYSTEM_ETH;
1264 opcode = OPCODE_ETH_RX_DESTROY;
1265 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001266 case QTYPE_MCCQ:
1267 subsys = CMD_SUBSYSTEM_COMMON;
1268 opcode = OPCODE_COMMON_MCC_DESTROY;
1269 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001270 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001271 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001272 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001273
Somnath Kotur106df1e2011-10-27 07:12:13 +00001274 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1275 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001276 req->id = cpu_to_le16(q->id);
1277
Sathya Perlab31c50a2009-09-17 10:30:13 -07001278 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001279 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001280
Ivan Vecera29849612010-12-14 05:43:19 +00001281 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001282 return status;
1283}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001284
Sathya Perla482c9e72011-06-29 23:33:17 +00001285/* Uses MCC */
1286int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1287{
1288 struct be_mcc_wrb *wrb;
1289 struct be_cmd_req_q_destroy *req;
1290 int status;
1291
1292 spin_lock_bh(&adapter->mcc_lock);
1293
1294 wrb = wrb_from_mccq(adapter);
1295 if (!wrb) {
1296 status = -EBUSY;
1297 goto err;
1298 }
1299 req = embedded_payload(wrb);
1300
Somnath Kotur106df1e2011-10-27 07:12:13 +00001301 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1302 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001303 req->id = cpu_to_le16(q->id);
1304
1305 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001306 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001307
1308err:
1309 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001310 return status;
1311}
1312
Sathya Perlab31c50a2009-09-17 10:30:13 -07001313/* Create an rx filtering policy configuration on an i/f
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001314 * Uses MCCQ
Sathya Perlab31c50a2009-09-17 10:30:13 -07001315 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001316int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001317 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001318{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001319 struct be_mcc_wrb *wrb;
1320 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001321 int status;
1322
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001323 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001324
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001325 wrb = wrb_from_mccq(adapter);
1326 if (!wrb) {
1327 status = -EBUSY;
1328 goto err;
1329 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001330 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001331
Somnath Kotur106df1e2011-10-27 07:12:13 +00001332 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1333 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001334 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001335 req->capability_flags = cpu_to_le32(cap_flags);
1336 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001337
1338 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001339
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001340 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001341 if (!status) {
1342 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
1343 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301344
1345 /* Hack to retrieve VF's pmac-id on BE3 */
1346 if (BE3_chip(adapter) && !be_physfn(adapter))
1347 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001348 }
1349
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001350err:
1351 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001352 return status;
1353}
1354
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001355/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001356int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001357{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001358 struct be_mcc_wrb *wrb;
1359 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001360 int status;
1361
Sathya Perla30128032011-11-10 19:17:57 +00001362 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001363 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001364
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001365 spin_lock_bh(&adapter->mcc_lock);
1366
1367 wrb = wrb_from_mccq(adapter);
1368 if (!wrb) {
1369 status = -EBUSY;
1370 goto err;
1371 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001372 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001373
Somnath Kotur106df1e2011-10-27 07:12:13 +00001374 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1375 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001376 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001377 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001378
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001379 status = be_mcc_notify_wait(adapter);
1380err:
1381 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001382 return status;
1383}
1384
1385/* Get stats is a non embedded command: the request is not embedded inside
1386 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001387 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001388 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001389int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001390{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001391 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001392 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001393 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001394
Sathya Perlab31c50a2009-09-17 10:30:13 -07001395 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001396
Sathya Perlab31c50a2009-09-17 10:30:13 -07001397 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001398 if (!wrb) {
1399 status = -EBUSY;
1400 goto err;
1401 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001402 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001403
Somnath Kotur106df1e2011-10-27 07:12:13 +00001404 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1405 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001406
Sathya Perlaca34fe32012-11-06 17:48:56 +00001407 /* version 1 of the cmd is not supported only by BE2 */
1408 if (!BE2_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001409 hdr->version = 1;
1410
Sathya Perlab31c50a2009-09-17 10:30:13 -07001411 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001412 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001413
Sathya Perla713d03942009-11-22 22:02:45 +00001414err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001415 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001416 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001417}
1418
Selvin Xavier005d5692011-05-16 07:36:35 +00001419/* Lancer Stats */
1420int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1421 struct be_dma_mem *nonemb_cmd)
1422{
1423
1424 struct be_mcc_wrb *wrb;
1425 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001426 int status = 0;
1427
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001428 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1429 CMD_SUBSYSTEM_ETH))
1430 return -EPERM;
1431
Selvin Xavier005d5692011-05-16 07:36:35 +00001432 spin_lock_bh(&adapter->mcc_lock);
1433
1434 wrb = wrb_from_mccq(adapter);
1435 if (!wrb) {
1436 status = -EBUSY;
1437 goto err;
1438 }
1439 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001440
Somnath Kotur106df1e2011-10-27 07:12:13 +00001441 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1442 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1443 nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001444
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001445 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001446 req->cmd_params.params.reset_stats = 0;
1447
Selvin Xavier005d5692011-05-16 07:36:35 +00001448 be_mcc_notify(adapter);
1449 adapter->stats_cmd_sent = true;
1450
1451err:
1452 spin_unlock_bh(&adapter->mcc_lock);
1453 return status;
1454}
1455
Sathya Perla323ff712012-09-28 04:39:43 +00001456static int be_mac_to_link_speed(int mac_speed)
1457{
1458 switch (mac_speed) {
1459 case PHY_LINK_SPEED_ZERO:
1460 return 0;
1461 case PHY_LINK_SPEED_10MBPS:
1462 return 10;
1463 case PHY_LINK_SPEED_100MBPS:
1464 return 100;
1465 case PHY_LINK_SPEED_1GBPS:
1466 return 1000;
1467 case PHY_LINK_SPEED_10GBPS:
1468 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301469 case PHY_LINK_SPEED_20GBPS:
1470 return 20000;
1471 case PHY_LINK_SPEED_25GBPS:
1472 return 25000;
1473 case PHY_LINK_SPEED_40GBPS:
1474 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001475 }
1476 return 0;
1477}
1478
1479/* Uses synchronous mcc
1480 * Returns link_speed in Mbps
1481 */
1482int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1483 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001484{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001485 struct be_mcc_wrb *wrb;
1486 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001487 int status;
1488
Sathya Perlab31c50a2009-09-17 10:30:13 -07001489 spin_lock_bh(&adapter->mcc_lock);
1490
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001491 if (link_status)
1492 *link_status = LINK_DOWN;
1493
Sathya Perlab31c50a2009-09-17 10:30:13 -07001494 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001495 if (!wrb) {
1496 status = -EBUSY;
1497 goto err;
1498 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001499 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001500
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001501 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1502 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
1503
Sathya Perlaca34fe32012-11-06 17:48:56 +00001504 /* version 1 of the cmd is not supported only by BE2 */
1505 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001506 req->hdr.version = 1;
1507
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001508 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001509
Sathya Perlab31c50a2009-09-17 10:30:13 -07001510 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001511 if (!status) {
1512 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sathya Perla323ff712012-09-28 04:39:43 +00001513 if (link_speed) {
1514 *link_speed = resp->link_speed ?
1515 le16_to_cpu(resp->link_speed) * 10 :
1516 be_mac_to_link_speed(resp->mac_speed);
1517
1518 if (!resp->logical_link_status)
1519 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001520 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001521 if (link_status)
1522 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001523 }
1524
Sathya Perla713d03942009-11-22 22:02:45 +00001525err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001526 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001527 return status;
1528}
1529
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001530/* Uses synchronous mcc */
1531int be_cmd_get_die_temperature(struct be_adapter *adapter)
1532{
1533 struct be_mcc_wrb *wrb;
1534 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301535 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001536
1537 spin_lock_bh(&adapter->mcc_lock);
1538
1539 wrb = wrb_from_mccq(adapter);
1540 if (!wrb) {
1541 status = -EBUSY;
1542 goto err;
1543 }
1544 req = embedded_payload(wrb);
1545
Somnath Kotur106df1e2011-10-27 07:12:13 +00001546 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1547 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1548 wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001549
Somnath Kotur3de09452011-09-30 07:25:05 +00001550 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001551
1552err:
1553 spin_unlock_bh(&adapter->mcc_lock);
1554 return status;
1555}
1556
Somnath Kotur311fddc2011-03-16 21:22:43 +00001557/* Uses synchronous mcc */
1558int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1559{
1560 struct be_mcc_wrb *wrb;
1561 struct be_cmd_req_get_fat *req;
1562 int status;
1563
1564 spin_lock_bh(&adapter->mcc_lock);
1565
1566 wrb = wrb_from_mccq(adapter);
1567 if (!wrb) {
1568 status = -EBUSY;
1569 goto err;
1570 }
1571 req = embedded_payload(wrb);
1572
Somnath Kotur106df1e2011-10-27 07:12:13 +00001573 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1574 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001575 req->fat_operation = cpu_to_le32(QUERY_FAT);
1576 status = be_mcc_notify_wait(adapter);
1577 if (!status) {
1578 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1579 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001580 *log_size = le32_to_cpu(resp->log_size) -
1581 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001582 }
1583err:
1584 spin_unlock_bh(&adapter->mcc_lock);
1585 return status;
1586}
1587
1588void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1589{
1590 struct be_dma_mem get_fat_cmd;
1591 struct be_mcc_wrb *wrb;
1592 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001593 u32 offset = 0, total_size, buf_size,
1594 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001595 int status;
1596
1597 if (buf_len == 0)
1598 return;
1599
1600 total_size = buf_len;
1601
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001602 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1603 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1604 get_fat_cmd.size,
1605 &get_fat_cmd.dma);
1606 if (!get_fat_cmd.va) {
1607 status = -ENOMEM;
1608 dev_err(&adapter->pdev->dev,
1609 "Memory allocation failure while retrieving FAT data\n");
1610 return;
1611 }
1612
Somnath Kotur311fddc2011-03-16 21:22:43 +00001613 spin_lock_bh(&adapter->mcc_lock);
1614
Somnath Kotur311fddc2011-03-16 21:22:43 +00001615 while (total_size) {
1616 buf_size = min(total_size, (u32)60*1024);
1617 total_size -= buf_size;
1618
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001619 wrb = wrb_from_mccq(adapter);
1620 if (!wrb) {
1621 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001622 goto err;
1623 }
1624 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001625
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001626 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001627 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1628 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1629 &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001630
1631 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1632 req->read_log_offset = cpu_to_le32(log_offset);
1633 req->read_log_length = cpu_to_le32(buf_size);
1634 req->data_buffer_size = cpu_to_le32(buf_size);
1635
1636 status = be_mcc_notify_wait(adapter);
1637 if (!status) {
1638 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1639 memcpy(buf + offset,
1640 resp->data_buffer,
Somnath Kotur92aa9212011-09-30 07:24:00 +00001641 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001642 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001643 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001644 goto err;
1645 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001646 offset += buf_size;
1647 log_offset += buf_size;
1648 }
1649err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001650 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1651 get_fat_cmd.va,
1652 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001653 spin_unlock_bh(&adapter->mcc_lock);
1654}
1655
Sathya Perla04b71172011-09-27 13:30:27 -04001656/* Uses synchronous mcc */
1657int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1658 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001659{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001660 struct be_mcc_wrb *wrb;
1661 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001662 int status;
1663
Sathya Perla04b71172011-09-27 13:30:27 -04001664 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001665
Sathya Perla04b71172011-09-27 13:30:27 -04001666 wrb = wrb_from_mccq(adapter);
1667 if (!wrb) {
1668 status = -EBUSY;
1669 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001670 }
1671
Sathya Perla04b71172011-09-27 13:30:27 -04001672 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001673
Somnath Kotur106df1e2011-10-27 07:12:13 +00001674 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1675 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001676 status = be_mcc_notify_wait(adapter);
1677 if (!status) {
1678 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1679 strcpy(fw_ver, resp->firmware_version_string);
1680 if (fw_on_flash)
1681 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1682 }
1683err:
1684 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001685 return status;
1686}
1687
Sathya Perlab31c50a2009-09-17 10:30:13 -07001688/* set the EQ delay interval of an EQ to specified value
1689 * Uses async mcc
1690 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001691int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001692{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001693 struct be_mcc_wrb *wrb;
1694 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001695 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001696
Sathya Perlab31c50a2009-09-17 10:30:13 -07001697 spin_lock_bh(&adapter->mcc_lock);
1698
1699 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001700 if (!wrb) {
1701 status = -EBUSY;
1702 goto err;
1703 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001704 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001705
Somnath Kotur106df1e2011-10-27 07:12:13 +00001706 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1707 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001708
1709 req->num_eq = cpu_to_le32(1);
1710 req->delay[0].eq_id = cpu_to_le32(eq_id);
1711 req->delay[0].phase = 0;
1712 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1713
Sathya Perlab31c50a2009-09-17 10:30:13 -07001714 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001715
Sathya Perla713d03942009-11-22 22:02:45 +00001716err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001717 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001718 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001719}
1720
Sathya Perlab31c50a2009-09-17 10:30:13 -07001721/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001722int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001723 u32 num, bool untagged, bool promiscuous)
1724{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001725 struct be_mcc_wrb *wrb;
1726 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001727 int status;
1728
Sathya Perlab31c50a2009-09-17 10:30:13 -07001729 spin_lock_bh(&adapter->mcc_lock);
1730
1731 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001732 if (!wrb) {
1733 status = -EBUSY;
1734 goto err;
1735 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001736 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001737
Somnath Kotur106df1e2011-10-27 07:12:13 +00001738 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1739 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001740
1741 req->interface_id = if_id;
1742 req->promiscuous = promiscuous;
1743 req->untagged = untagged;
1744 req->num_vlan = num;
1745 if (!promiscuous) {
1746 memcpy(req->normal_vlan, vtag_array,
1747 req->num_vlan * sizeof(vtag_array[0]));
1748 }
1749
Sathya Perlab31c50a2009-09-17 10:30:13 -07001750 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001751
Sathya Perla713d03942009-11-22 22:02:45 +00001752err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001753 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001754 return status;
1755}
1756
Sathya Perla5b8821b2011-08-02 19:57:44 +00001757int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001758{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001759 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001760 struct be_dma_mem *mem = &adapter->rx_filter;
1761 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001762 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001763
Sathya Perla8788fdc2009-07-27 22:52:03 +00001764 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001765
Sathya Perlab31c50a2009-09-17 10:30:13 -07001766 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001767 if (!wrb) {
1768 status = -EBUSY;
1769 goto err;
1770 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001771 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001772 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1773 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1774 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001775
Sathya Perla5b8821b2011-08-02 19:57:44 +00001776 req->if_id = cpu_to_le32(adapter->if_handle);
1777 if (flags & IFF_PROMISC) {
1778 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Ajit Khapardec5dae582013-05-01 09:38:24 +00001779 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1780 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001781 if (value == ON)
1782 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Ajit Khapardec5dae582013-05-01 09:38:24 +00001783 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1784 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001785 } else if (flags & IFF_ALLMULTI) {
1786 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001787 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001788 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001789 struct netdev_hw_addr *ha;
1790 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001791
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001792 req->if_flags_mask = req->if_flags =
1793 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001794
1795 /* Reset mcast promisc mode if already set by setting mask
1796 * and not setting flags field
1797 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001798 req->if_flags_mask |=
1799 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
1800 adapter->if_cap_flags);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001801
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001802 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001803 netdev_for_each_mc_addr(ha, adapter->netdev)
1804 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1805 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001806
Sathya Perla0d1d5872011-08-03 05:19:27 -07001807 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001808err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001809 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001810 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001811}
1812
Sathya Perlab31c50a2009-09-17 10:30:13 -07001813/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001814int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001815{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001816 struct be_mcc_wrb *wrb;
1817 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001818 int status;
1819
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001820 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1821 CMD_SUBSYSTEM_COMMON))
1822 return -EPERM;
1823
Sathya Perlab31c50a2009-09-17 10:30:13 -07001824 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001825
Sathya Perlab31c50a2009-09-17 10:30:13 -07001826 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001827 if (!wrb) {
1828 status = -EBUSY;
1829 goto err;
1830 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001831 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001832
Somnath Kotur106df1e2011-10-27 07:12:13 +00001833 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1834 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001835
1836 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1837 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1838
Sathya Perlab31c50a2009-09-17 10:30:13 -07001839 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001840
Sathya Perla713d03942009-11-22 22:02:45 +00001841err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001842 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001843 return status;
1844}
1845
Sathya Perlab31c50a2009-09-17 10:30:13 -07001846/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001847int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001848{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001849 struct be_mcc_wrb *wrb;
1850 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001851 int status;
1852
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001853 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
1854 CMD_SUBSYSTEM_COMMON))
1855 return -EPERM;
1856
Sathya Perlab31c50a2009-09-17 10:30:13 -07001857 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001858
Sathya Perlab31c50a2009-09-17 10:30:13 -07001859 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001860 if (!wrb) {
1861 status = -EBUSY;
1862 goto err;
1863 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001864 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001865
Somnath Kotur106df1e2011-10-27 07:12:13 +00001866 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1867 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001868
Sathya Perlab31c50a2009-09-17 10:30:13 -07001869 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001870 if (!status) {
1871 struct be_cmd_resp_get_flow_control *resp =
1872 embedded_payload(wrb);
1873 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1874 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1875 }
1876
Sathya Perla713d03942009-11-22 22:02:45 +00001877err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001878 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001879 return status;
1880}
1881
Sathya Perlab31c50a2009-09-17 10:30:13 -07001882/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001883int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001884 u32 *mode, u32 *caps, u16 *asic_rev)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001885{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001886 struct be_mcc_wrb *wrb;
1887 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001888 int status;
1889
Ivan Vecera29849612010-12-14 05:43:19 +00001890 if (mutex_lock_interruptible(&adapter->mbox_lock))
1891 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001892
Sathya Perlab31c50a2009-09-17 10:30:13 -07001893 wrb = wrb_from_mbox(adapter);
1894 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001895
Somnath Kotur106df1e2011-10-27 07:12:13 +00001896 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1897 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001898
Sathya Perlab31c50a2009-09-17 10:30:13 -07001899 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001900 if (!status) {
1901 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1902 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001903 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001904 *caps = le32_to_cpu(resp->function_caps);
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001905 *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001906 }
1907
Ivan Vecera29849612010-12-14 05:43:19 +00001908 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001909 return status;
1910}
sarveshwarb14074ea2009-08-05 13:05:24 -07001911
Sathya Perlab31c50a2009-09-17 10:30:13 -07001912/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001913int be_cmd_reset_function(struct be_adapter *adapter)
1914{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001915 struct be_mcc_wrb *wrb;
1916 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001917 int status;
1918
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001919 if (lancer_chip(adapter)) {
1920 status = lancer_wait_ready(adapter);
1921 if (!status) {
1922 iowrite32(SLI_PORT_CONTROL_IP_MASK,
1923 adapter->db + SLIPORT_CONTROL_OFFSET);
1924 status = lancer_test_and_set_rdy_state(adapter);
1925 }
1926 if (status) {
1927 dev_err(&adapter->pdev->dev,
1928 "Adapter in non recoverable error\n");
1929 }
1930 return status;
1931 }
1932
Ivan Vecera29849612010-12-14 05:43:19 +00001933 if (mutex_lock_interruptible(&adapter->mbox_lock))
1934 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001935
Sathya Perlab31c50a2009-09-17 10:30:13 -07001936 wrb = wrb_from_mbox(adapter);
1937 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001938
Somnath Kotur106df1e2011-10-27 07:12:13 +00001939 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1940 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07001941
Sathya Perlab31c50a2009-09-17 10:30:13 -07001942 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001943
Ivan Vecera29849612010-12-14 05:43:19 +00001944 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001945 return status;
1946}
Ajit Khaparde84517482009-09-04 03:12:16 +00001947
Suresh Reddy594ad542013-04-25 23:03:20 +00001948int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
1949 u32 rss_hash_opts, u16 table_size)
Sathya Perla3abcded2010-10-03 22:12:27 -07001950{
1951 struct be_mcc_wrb *wrb;
1952 struct be_cmd_req_rss_config *req;
Padmanabh Ratnakar65f85842011-11-25 05:48:38 +00001953 u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
1954 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
1955 0x3ea83c02, 0x4a110304};
Sathya Perla3abcded2010-10-03 22:12:27 -07001956 int status;
1957
Ivan Vecera29849612010-12-14 05:43:19 +00001958 if (mutex_lock_interruptible(&adapter->mbox_lock))
1959 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001960
1961 wrb = wrb_from_mbox(adapter);
1962 req = embedded_payload(wrb);
1963
Somnath Kotur106df1e2011-10-27 07:12:13 +00001964 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1965 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07001966
1967 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00001968 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07001969 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00001970
1971 if (lancer_chip(adapter) || skyhawk_chip(adapter))
1972 req->hdr.version = 1;
1973
Sathya Perla3abcded2010-10-03 22:12:27 -07001974 memcpy(req->cpu_table, rsstable, table_size);
1975 memcpy(req->hash, myhash, sizeof(myhash));
1976 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1977
1978 status = be_mbox_notify_wait(adapter);
1979
Ivan Vecera29849612010-12-14 05:43:19 +00001980 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07001981 return status;
1982}
1983
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001984/* Uses sync mcc */
1985int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1986 u8 bcn, u8 sts, u8 state)
1987{
1988 struct be_mcc_wrb *wrb;
1989 struct be_cmd_req_enable_disable_beacon *req;
1990 int status;
1991
1992 spin_lock_bh(&adapter->mcc_lock);
1993
1994 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001995 if (!wrb) {
1996 status = -EBUSY;
1997 goto err;
1998 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001999 req = embedded_payload(wrb);
2000
Somnath Kotur106df1e2011-10-27 07:12:13 +00002001 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2002 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002003
2004 req->port_num = port_num;
2005 req->beacon_state = state;
2006 req->beacon_duration = bcn;
2007 req->status_duration = sts;
2008
2009 status = be_mcc_notify_wait(adapter);
2010
Sathya Perla713d03942009-11-22 22:02:45 +00002011err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002012 spin_unlock_bh(&adapter->mcc_lock);
2013 return status;
2014}
2015
2016/* Uses sync mcc */
2017int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2018{
2019 struct be_mcc_wrb *wrb;
2020 struct be_cmd_req_get_beacon_state *req;
2021 int status;
2022
2023 spin_lock_bh(&adapter->mcc_lock);
2024
2025 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002026 if (!wrb) {
2027 status = -EBUSY;
2028 goto err;
2029 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002030 req = embedded_payload(wrb);
2031
Somnath Kotur106df1e2011-10-27 07:12:13 +00002032 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2033 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002034
2035 req->port_num = port_num;
2036
2037 status = be_mcc_notify_wait(adapter);
2038 if (!status) {
2039 struct be_cmd_resp_get_beacon_state *resp =
2040 embedded_payload(wrb);
2041 *state = resp->beacon_state;
2042 }
2043
Sathya Perla713d03942009-11-22 22:02:45 +00002044err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002045 spin_unlock_bh(&adapter->mcc_lock);
2046 return status;
2047}
2048
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002049int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002050 u32 data_size, u32 data_offset,
2051 const char *obj_name, u32 *data_written,
2052 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002053{
2054 struct be_mcc_wrb *wrb;
2055 struct lancer_cmd_req_write_object *req;
2056 struct lancer_cmd_resp_write_object *resp;
2057 void *ctxt = NULL;
2058 int status;
2059
2060 spin_lock_bh(&adapter->mcc_lock);
2061 adapter->flash_status = 0;
2062
2063 wrb = wrb_from_mccq(adapter);
2064 if (!wrb) {
2065 status = -EBUSY;
2066 goto err_unlock;
2067 }
2068
2069 req = embedded_payload(wrb);
2070
Somnath Kotur106df1e2011-10-27 07:12:13 +00002071 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002072 OPCODE_COMMON_WRITE_OBJECT,
Somnath Kotur106df1e2011-10-27 07:12:13 +00002073 sizeof(struct lancer_cmd_req_write_object), wrb,
2074 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002075
2076 ctxt = &req->context;
2077 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2078 write_length, ctxt, data_size);
2079
2080 if (data_size == 0)
2081 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2082 eof, ctxt, 1);
2083 else
2084 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2085 eof, ctxt, 0);
2086
2087 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2088 req->write_offset = cpu_to_le32(data_offset);
2089 strcpy(req->object_name, obj_name);
2090 req->descriptor_count = cpu_to_le32(1);
2091 req->buf_len = cpu_to_le32(data_size);
2092 req->addr_low = cpu_to_le32((cmd->dma +
2093 sizeof(struct lancer_cmd_req_write_object))
2094 & 0xFFFFFFFF);
2095 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2096 sizeof(struct lancer_cmd_req_write_object)));
2097
2098 be_mcc_notify(adapter);
2099 spin_unlock_bh(&adapter->mcc_lock);
2100
2101 if (!wait_for_completion_timeout(&adapter->flash_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002102 msecs_to_jiffies(60000)))
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002103 status = -1;
2104 else
2105 status = adapter->flash_status;
2106
2107 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002108 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002109 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002110 *change_status = resp->change_status;
2111 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002112 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002113 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002114
2115 return status;
2116
2117err_unlock:
2118 spin_unlock_bh(&adapter->mcc_lock);
2119 return status;
2120}
2121
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002122int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2123 u32 data_size, u32 data_offset, const char *obj_name,
2124 u32 *data_read, u32 *eof, u8 *addn_status)
2125{
2126 struct be_mcc_wrb *wrb;
2127 struct lancer_cmd_req_read_object *req;
2128 struct lancer_cmd_resp_read_object *resp;
2129 int status;
2130
2131 spin_lock_bh(&adapter->mcc_lock);
2132
2133 wrb = wrb_from_mccq(adapter);
2134 if (!wrb) {
2135 status = -EBUSY;
2136 goto err_unlock;
2137 }
2138
2139 req = embedded_payload(wrb);
2140
2141 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2142 OPCODE_COMMON_READ_OBJECT,
2143 sizeof(struct lancer_cmd_req_read_object), wrb,
2144 NULL);
2145
2146 req->desired_read_len = cpu_to_le32(data_size);
2147 req->read_offset = cpu_to_le32(data_offset);
2148 strcpy(req->object_name, obj_name);
2149 req->descriptor_count = cpu_to_le32(1);
2150 req->buf_len = cpu_to_le32(data_size);
2151 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2152 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2153
2154 status = be_mcc_notify_wait(adapter);
2155
2156 resp = embedded_payload(wrb);
2157 if (!status) {
2158 *data_read = le32_to_cpu(resp->actual_read_len);
2159 *eof = le32_to_cpu(resp->eof);
2160 } else {
2161 *addn_status = resp->additional_status;
2162 }
2163
2164err_unlock:
2165 spin_unlock_bh(&adapter->mcc_lock);
2166 return status;
2167}
2168
Ajit Khaparde84517482009-09-04 03:12:16 +00002169int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2170 u32 flash_type, u32 flash_opcode, u32 buf_size)
2171{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002172 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002173 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002174 int status;
2175
Sathya Perlab31c50a2009-09-17 10:30:13 -07002176 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002177 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002178
2179 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002180 if (!wrb) {
2181 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002182 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002183 }
2184 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002185
Somnath Kotur106df1e2011-10-27 07:12:13 +00002186 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2187 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002188
2189 req->params.op_type = cpu_to_le32(flash_type);
2190 req->params.op_code = cpu_to_le32(flash_opcode);
2191 req->params.data_buf_size = cpu_to_le32(buf_size);
2192
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002193 be_mcc_notify(adapter);
2194 spin_unlock_bh(&adapter->mcc_lock);
2195
2196 if (!wait_for_completion_timeout(&adapter->flash_compl,
Sathya Perlae2edb7d2011-08-22 19:41:54 +00002197 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002198 status = -1;
2199 else
2200 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002201
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002202 return status;
2203
2204err_unlock:
2205 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002206 return status;
2207}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002208
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002209int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2210 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002211{
2212 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002213 struct be_cmd_read_flash_crc *req;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002214 int status;
2215
2216 spin_lock_bh(&adapter->mcc_lock);
2217
2218 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002219 if (!wrb) {
2220 status = -EBUSY;
2221 goto err;
2222 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002223 req = embedded_payload(wrb);
2224
Somnath Kotur106df1e2011-10-27 07:12:13 +00002225 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002226 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2227 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002228
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +00002229 req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002230 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002231 req->params.offset = cpu_to_le32(offset);
2232 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002233
2234 status = be_mcc_notify_wait(adapter);
2235 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002236 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002237
Sathya Perla713d03942009-11-22 22:02:45 +00002238err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002239 spin_unlock_bh(&adapter->mcc_lock);
2240 return status;
2241}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002242
Dan Carpenterc196b022010-05-26 04:47:39 +00002243int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002244 struct be_dma_mem *nonemb_cmd)
2245{
2246 struct be_mcc_wrb *wrb;
2247 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002248 int status;
2249
2250 spin_lock_bh(&adapter->mcc_lock);
2251
2252 wrb = wrb_from_mccq(adapter);
2253 if (!wrb) {
2254 status = -EBUSY;
2255 goto err;
2256 }
2257 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002258
Somnath Kotur106df1e2011-10-27 07:12:13 +00002259 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2260 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
2261 nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002262 memcpy(req->magic_mac, mac, ETH_ALEN);
2263
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002264 status = be_mcc_notify_wait(adapter);
2265
2266err:
2267 spin_unlock_bh(&adapter->mcc_lock);
2268 return status;
2269}
Suresh Rff33a6e2009-12-03 16:15:52 -08002270
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002271int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2272 u8 loopback_type, u8 enable)
2273{
2274 struct be_mcc_wrb *wrb;
2275 struct be_cmd_req_set_lmode *req;
2276 int status;
2277
2278 spin_lock_bh(&adapter->mcc_lock);
2279
2280 wrb = wrb_from_mccq(adapter);
2281 if (!wrb) {
2282 status = -EBUSY;
2283 goto err;
2284 }
2285
2286 req = embedded_payload(wrb);
2287
Somnath Kotur106df1e2011-10-27 07:12:13 +00002288 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2289 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
2290 NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002291
2292 req->src_port = port_num;
2293 req->dest_port = port_num;
2294 req->loopback_type = loopback_type;
2295 req->loopback_state = enable;
2296
2297 status = be_mcc_notify_wait(adapter);
2298err:
2299 spin_unlock_bh(&adapter->mcc_lock);
2300 return status;
2301}
2302
Suresh Rff33a6e2009-12-03 16:15:52 -08002303int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2304 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
2305{
2306 struct be_mcc_wrb *wrb;
2307 struct be_cmd_req_loopback_test *req;
2308 int status;
2309
2310 spin_lock_bh(&adapter->mcc_lock);
2311
2312 wrb = wrb_from_mccq(adapter);
2313 if (!wrb) {
2314 status = -EBUSY;
2315 goto err;
2316 }
2317
2318 req = embedded_payload(wrb);
2319
Somnath Kotur106df1e2011-10-27 07:12:13 +00002320 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2321 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
Sathya Perla3ffd0512010-06-01 00:19:33 -07002322 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08002323
2324 req->pattern = cpu_to_le64(pattern);
2325 req->src_port = cpu_to_le32(port_num);
2326 req->dest_port = cpu_to_le32(port_num);
2327 req->pkt_size = cpu_to_le32(pkt_size);
2328 req->num_pkts = cpu_to_le32(num_pkts);
2329 req->loopback_type = cpu_to_le32(loopback_type);
2330
2331 status = be_mcc_notify_wait(adapter);
2332 if (!status) {
2333 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
2334 status = le32_to_cpu(resp->status);
2335 }
2336
2337err:
2338 spin_unlock_bh(&adapter->mcc_lock);
2339 return status;
2340}
2341
2342int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2343 u32 byte_cnt, struct be_dma_mem *cmd)
2344{
2345 struct be_mcc_wrb *wrb;
2346 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002347 int status;
2348 int i, j = 0;
2349
2350 spin_lock_bh(&adapter->mcc_lock);
2351
2352 wrb = wrb_from_mccq(adapter);
2353 if (!wrb) {
2354 status = -EBUSY;
2355 goto err;
2356 }
2357 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002358 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2359 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002360
2361 req->pattern = cpu_to_le64(pattern);
2362 req->byte_count = cpu_to_le32(byte_cnt);
2363 for (i = 0; i < byte_cnt; i++) {
2364 req->snd_buff[i] = (u8)(pattern >> (j*8));
2365 j++;
2366 if (j > 7)
2367 j = 0;
2368 }
2369
2370 status = be_mcc_notify_wait(adapter);
2371
2372 if (!status) {
2373 struct be_cmd_resp_ddrdma_test *resp;
2374 resp = cmd->va;
2375 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2376 resp->snd_err) {
2377 status = -1;
2378 }
2379 }
2380
2381err:
2382 spin_unlock_bh(&adapter->mcc_lock);
2383 return status;
2384}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002385
Dan Carpenterc196b022010-05-26 04:47:39 +00002386int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002387 struct be_dma_mem *nonemb_cmd)
2388{
2389 struct be_mcc_wrb *wrb;
2390 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002391 int status;
2392
2393 spin_lock_bh(&adapter->mcc_lock);
2394
2395 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002396 if (!wrb) {
2397 status = -EBUSY;
2398 goto err;
2399 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002400 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002401
Somnath Kotur106df1e2011-10-27 07:12:13 +00002402 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2403 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2404 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002405
2406 status = be_mcc_notify_wait(adapter);
2407
Ajit Khapardee45ff012011-02-04 17:18:28 +00002408err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002409 spin_unlock_bh(&adapter->mcc_lock);
2410 return status;
2411}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002412
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002413int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002414{
2415 struct be_mcc_wrb *wrb;
2416 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002417 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002418 int status;
2419
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002420 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2421 CMD_SUBSYSTEM_COMMON))
2422 return -EPERM;
2423
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002424 spin_lock_bh(&adapter->mcc_lock);
2425
2426 wrb = wrb_from_mccq(adapter);
2427 if (!wrb) {
2428 status = -EBUSY;
2429 goto err;
2430 }
Sathya Perla306f1342011-08-02 19:57:45 +00002431 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2432 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2433 &cmd.dma);
2434 if (!cmd.va) {
2435 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2436 status = -ENOMEM;
2437 goto err;
2438 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002439
Sathya Perla306f1342011-08-02 19:57:45 +00002440 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002441
Somnath Kotur106df1e2011-10-27 07:12:13 +00002442 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2443 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2444 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002445
2446 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002447 if (!status) {
2448 struct be_phy_info *resp_phy_info =
2449 cmd.va + sizeof(struct be_cmd_req_hdr);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002450 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2451 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002452 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002453 adapter->phy.auto_speeds_supported =
2454 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2455 adapter->phy.fixed_speeds_supported =
2456 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2457 adapter->phy.misc_params =
2458 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05302459
2460 if (BE2_chip(adapter)) {
2461 adapter->phy.fixed_speeds_supported =
2462 BE_SUPPORTED_SPEED_10GBPS |
2463 BE_SUPPORTED_SPEED_1GBPS;
2464 }
Sathya Perla306f1342011-08-02 19:57:45 +00002465 }
2466 pci_free_consistent(adapter->pdev, cmd.size,
2467 cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002468err:
2469 spin_unlock_bh(&adapter->mcc_lock);
2470 return status;
2471}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002472
2473int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2474{
2475 struct be_mcc_wrb *wrb;
2476 struct be_cmd_req_set_qos *req;
2477 int status;
2478
2479 spin_lock_bh(&adapter->mcc_lock);
2480
2481 wrb = wrb_from_mccq(adapter);
2482 if (!wrb) {
2483 status = -EBUSY;
2484 goto err;
2485 }
2486
2487 req = embedded_payload(wrb);
2488
Somnath Kotur106df1e2011-10-27 07:12:13 +00002489 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2490 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002491
2492 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002493 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2494 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002495
2496 status = be_mcc_notify_wait(adapter);
2497
2498err:
2499 spin_unlock_bh(&adapter->mcc_lock);
2500 return status;
2501}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002502
2503int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2504{
2505 struct be_mcc_wrb *wrb;
2506 struct be_cmd_req_cntl_attribs *req;
2507 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002508 int status;
2509 int payload_len = max(sizeof(*req), sizeof(*resp));
2510 struct mgmt_controller_attrib *attribs;
2511 struct be_dma_mem attribs_cmd;
2512
Suresh Reddyd98ef502013-04-25 00:56:55 +00002513 if (mutex_lock_interruptible(&adapter->mbox_lock))
2514 return -1;
2515
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002516 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2517 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2518 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2519 &attribs_cmd.dma);
2520 if (!attribs_cmd.va) {
2521 dev_err(&adapter->pdev->dev,
2522 "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002523 status = -ENOMEM;
2524 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002525 }
2526
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002527 wrb = wrb_from_mbox(adapter);
2528 if (!wrb) {
2529 status = -EBUSY;
2530 goto err;
2531 }
2532 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002533
Somnath Kotur106df1e2011-10-27 07:12:13 +00002534 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2535 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2536 &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002537
2538 status = be_mbox_notify_wait(adapter);
2539 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002540 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002541 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2542 }
2543
2544err:
2545 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002546 if (attribs_cmd.va)
2547 pci_free_consistent(adapter->pdev, attribs_cmd.size,
2548 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002549 return status;
2550}
Sathya Perla2e588f82011-03-11 02:49:26 +00002551
2552/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002553int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002554{
2555 struct be_mcc_wrb *wrb;
2556 struct be_cmd_req_set_func_cap *req;
2557 int status;
2558
2559 if (mutex_lock_interruptible(&adapter->mbox_lock))
2560 return -1;
2561
2562 wrb = wrb_from_mbox(adapter);
2563 if (!wrb) {
2564 status = -EBUSY;
2565 goto err;
2566 }
2567
2568 req = embedded_payload(wrb);
2569
Somnath Kotur106df1e2011-10-27 07:12:13 +00002570 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2571 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002572
2573 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2574 CAPABILITY_BE3_NATIVE_ERX_API);
2575 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2576
2577 status = be_mbox_notify_wait(adapter);
2578 if (!status) {
2579 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2580 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2581 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002582 if (!adapter->be3_native)
2583 dev_warn(&adapter->pdev->dev,
2584 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002585 }
2586err:
2587 mutex_unlock(&adapter->mbox_lock);
2588 return status;
2589}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002590
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002591/* Get privilege(s) for a function */
2592int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2593 u32 domain)
2594{
2595 struct be_mcc_wrb *wrb;
2596 struct be_cmd_req_get_fn_privileges *req;
2597 int status;
2598
2599 spin_lock_bh(&adapter->mcc_lock);
2600
2601 wrb = wrb_from_mccq(adapter);
2602 if (!wrb) {
2603 status = -EBUSY;
2604 goto err;
2605 }
2606
2607 req = embedded_payload(wrb);
2608
2609 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2610 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2611 wrb, NULL);
2612
2613 req->hdr.domain = domain;
2614
2615 status = be_mcc_notify_wait(adapter);
2616 if (!status) {
2617 struct be_cmd_resp_get_fn_privileges *resp =
2618 embedded_payload(wrb);
2619 *privilege = le32_to_cpu(resp->privilege_mask);
2620 }
2621
2622err:
2623 spin_unlock_bh(&adapter->mcc_lock);
2624 return status;
2625}
2626
Sathya Perla04a06022013-07-23 15:25:00 +05302627/* Set privilege(s) for a function */
2628int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2629 u32 domain)
2630{
2631 struct be_mcc_wrb *wrb;
2632 struct be_cmd_req_set_fn_privileges *req;
2633 int status;
2634
2635 spin_lock_bh(&adapter->mcc_lock);
2636
2637 wrb = wrb_from_mccq(adapter);
2638 if (!wrb) {
2639 status = -EBUSY;
2640 goto err;
2641 }
2642
2643 req = embedded_payload(wrb);
2644 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2645 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
2646 wrb, NULL);
2647 req->hdr.domain = domain;
2648 if (lancer_chip(adapter))
2649 req->privileges_lancer = cpu_to_le32(privileges);
2650 else
2651 req->privileges = cpu_to_le32(privileges);
2652
2653 status = be_mcc_notify_wait(adapter);
2654err:
2655 spin_unlock_bh(&adapter->mcc_lock);
2656 return status;
2657}
2658
Sathya Perla5a712c12013-07-23 15:24:59 +05302659/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
2660 * pmac_id_valid: false => pmac_id or MAC address is requested.
2661 * If pmac_id is returned, pmac_id_valid is returned as true
2662 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002663int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Sathya Perla5a712c12013-07-23 15:24:59 +05302664 bool *pmac_id_valid, u32 *pmac_id, u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002665{
2666 struct be_mcc_wrb *wrb;
2667 struct be_cmd_req_get_mac_list *req;
2668 int status;
2669 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002670 struct be_dma_mem get_mac_list_cmd;
2671 int i;
2672
2673 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2674 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2675 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2676 get_mac_list_cmd.size,
2677 &get_mac_list_cmd.dma);
2678
2679 if (!get_mac_list_cmd.va) {
2680 dev_err(&adapter->pdev->dev,
2681 "Memory allocation failure during GET_MAC_LIST\n");
2682 return -ENOMEM;
2683 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002684
2685 spin_lock_bh(&adapter->mcc_lock);
2686
2687 wrb = wrb_from_mccq(adapter);
2688 if (!wrb) {
2689 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002690 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002691 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002692
2693 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002694
2695 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00002696 OPCODE_COMMON_GET_MAC_LIST,
2697 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002698 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002699 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05302700 if (*pmac_id_valid) {
2701 req->mac_id = cpu_to_le32(*pmac_id);
2702 req->iface_id = cpu_to_le16(adapter->if_handle);
2703 req->perm_override = 0;
2704 } else {
2705 req->perm_override = 1;
2706 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002707
2708 status = be_mcc_notify_wait(adapter);
2709 if (!status) {
2710 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002711 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05302712
2713 if (*pmac_id_valid) {
2714 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
2715 ETH_ALEN);
2716 goto out;
2717 }
2718
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002719 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
2720 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002721 * or one or more true or pseudo permanant mac addresses.
2722 * If an active mac_id is present, return first active mac_id
2723 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002724 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002725 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002726 struct get_list_macaddr *mac_entry;
2727 u16 mac_addr_size;
2728 u32 mac_id;
2729
2730 mac_entry = &resp->macaddr_list[i];
2731 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
2732 /* mac_id is a 32 bit value and mac_addr size
2733 * is 6 bytes
2734 */
2735 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05302736 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002737 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
2738 *pmac_id = le32_to_cpu(mac_id);
2739 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002740 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002741 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002742 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05302743 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002744 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
2745 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002746 }
2747
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002748out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002749 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002750 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
2751 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002752 return status;
2753}
2754
Sathya Perla5a712c12013-07-23 15:24:59 +05302755int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id, u8 *mac)
2756{
Sathya Perla5a712c12013-07-23 15:24:59 +05302757 bool active = true;
2758
Sathya Perla3175d8c2013-07-23 15:25:03 +05302759 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05302760 return be_cmd_mac_addr_query(adapter, mac, false,
2761 adapter->if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302762 else
2763 /* Fetch the MAC address using pmac_id */
2764 return be_cmd_get_mac_from_list(adapter, mac, &active,
2765 &curr_pmac_id, 0);
Sathya Perla5a712c12013-07-23 15:24:59 +05302766}
2767
Sathya Perla95046b92013-07-23 15:25:02 +05302768int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
2769{
2770 int status;
2771 bool pmac_valid = false;
2772
2773 memset(mac, 0, ETH_ALEN);
2774
Sathya Perla3175d8c2013-07-23 15:25:03 +05302775 if (BEx_chip(adapter)) {
2776 if (be_physfn(adapter))
2777 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
2778 0);
2779 else
2780 status = be_cmd_mac_addr_query(adapter, mac, false,
2781 adapter->if_handle, 0);
2782 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05302783 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
2784 NULL, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302785 }
2786
Sathya Perla95046b92013-07-23 15:25:02 +05302787 return status;
2788}
2789
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002790/* Uses synchronous MCCQ */
2791int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2792 u8 mac_count, u32 domain)
2793{
2794 struct be_mcc_wrb *wrb;
2795 struct be_cmd_req_set_mac_list *req;
2796 int status;
2797 struct be_dma_mem cmd;
2798
2799 memset(&cmd, 0, sizeof(struct be_dma_mem));
2800 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2801 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
2802 &cmd.dma, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00002803 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002804 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002805
2806 spin_lock_bh(&adapter->mcc_lock);
2807
2808 wrb = wrb_from_mccq(adapter);
2809 if (!wrb) {
2810 status = -EBUSY;
2811 goto err;
2812 }
2813
2814 req = cmd.va;
2815 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2816 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2817 wrb, &cmd);
2818
2819 req->hdr.domain = domain;
2820 req->mac_count = mac_count;
2821 if (mac_count)
2822 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2823
2824 status = be_mcc_notify_wait(adapter);
2825
2826err:
2827 dma_free_coherent(&adapter->pdev->dev, cmd.size,
2828 cmd.va, cmd.dma);
2829 spin_unlock_bh(&adapter->mcc_lock);
2830 return status;
2831}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002832
Sathya Perla3175d8c2013-07-23 15:25:03 +05302833/* Wrapper to delete any active MACs and provision the new mac.
2834 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
2835 * current list are active.
2836 */
2837int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
2838{
2839 bool active_mac = false;
2840 u8 old_mac[ETH_ALEN];
2841 u32 pmac_id;
2842 int status;
2843
2844 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
2845 &pmac_id, dom);
2846 if (!status && active_mac)
2847 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
2848
2849 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
2850}
2851
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002852int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
2853 u32 domain, u16 intf_id)
2854{
2855 struct be_mcc_wrb *wrb;
2856 struct be_cmd_req_set_hsw_config *req;
2857 void *ctxt;
2858 int status;
2859
2860 spin_lock_bh(&adapter->mcc_lock);
2861
2862 wrb = wrb_from_mccq(adapter);
2863 if (!wrb) {
2864 status = -EBUSY;
2865 goto err;
2866 }
2867
2868 req = embedded_payload(wrb);
2869 ctxt = &req->context;
2870
2871 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2872 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2873
2874 req->hdr.domain = domain;
2875 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
2876 if (pvid) {
2877 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
2878 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
2879 }
2880
2881 be_dws_cpu_to_le(req->context, sizeof(req->context));
2882 status = be_mcc_notify_wait(adapter);
2883
2884err:
2885 spin_unlock_bh(&adapter->mcc_lock);
2886 return status;
2887}
2888
2889/* Get Hyper switch config */
2890int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
2891 u32 domain, u16 intf_id)
2892{
2893 struct be_mcc_wrb *wrb;
2894 struct be_cmd_req_get_hsw_config *req;
2895 void *ctxt;
2896 int status;
2897 u16 vid;
2898
2899 spin_lock_bh(&adapter->mcc_lock);
2900
2901 wrb = wrb_from_mccq(adapter);
2902 if (!wrb) {
2903 status = -EBUSY;
2904 goto err;
2905 }
2906
2907 req = embedded_payload(wrb);
2908 ctxt = &req->context;
2909
2910 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2911 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2912
2913 req->hdr.domain = domain;
2914 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
2915 intf_id);
2916 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
2917 be_dws_cpu_to_le(req->context, sizeof(req->context));
2918
2919 status = be_mcc_notify_wait(adapter);
2920 if (!status) {
2921 struct be_cmd_resp_get_hsw_config *resp =
2922 embedded_payload(wrb);
2923 be_dws_le_to_cpu(&resp->context,
2924 sizeof(resp->context));
2925 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
2926 pvid, &resp->context);
2927 *pvid = le16_to_cpu(vid);
2928 }
2929
2930err:
2931 spin_unlock_bh(&adapter->mcc_lock);
2932 return status;
2933}
2934
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002935int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
2936{
2937 struct be_mcc_wrb *wrb;
2938 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
2939 int status;
2940 int payload_len = sizeof(*req);
2941 struct be_dma_mem cmd;
2942
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002943 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
2944 CMD_SUBSYSTEM_ETH))
2945 return -EPERM;
2946
Suresh Reddyd98ef502013-04-25 00:56:55 +00002947 if (mutex_lock_interruptible(&adapter->mbox_lock))
2948 return -1;
2949
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002950 memset(&cmd, 0, sizeof(struct be_dma_mem));
2951 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
2952 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2953 &cmd.dma);
2954 if (!cmd.va) {
2955 dev_err(&adapter->pdev->dev,
2956 "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002957 status = -ENOMEM;
2958 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002959 }
2960
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002961 wrb = wrb_from_mbox(adapter);
2962 if (!wrb) {
2963 status = -EBUSY;
2964 goto err;
2965 }
2966
2967 req = cmd.va;
2968
2969 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2970 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
2971 payload_len, wrb, &cmd);
2972
2973 req->hdr.version = 1;
2974 req->query_options = BE_GET_WOL_CAP;
2975
2976 status = be_mbox_notify_wait(adapter);
2977 if (!status) {
2978 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
2979 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
2980
2981 /* the command could succeed misleadingly on old f/w
2982 * which is not aware of the V1 version. fake an error. */
2983 if (resp->hdr.response_length < payload_len) {
2984 status = -1;
2985 goto err;
2986 }
2987 adapter->wol_cap = resp->wol_settings;
2988 }
2989err:
2990 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002991 if (cmd.va)
2992 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002993 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00002994
2995}
2996int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
2997 struct be_dma_mem *cmd)
2998{
2999 struct be_mcc_wrb *wrb;
3000 struct be_cmd_req_get_ext_fat_caps *req;
3001 int status;
3002
3003 if (mutex_lock_interruptible(&adapter->mbox_lock))
3004 return -1;
3005
3006 wrb = wrb_from_mbox(adapter);
3007 if (!wrb) {
3008 status = -EBUSY;
3009 goto err;
3010 }
3011
3012 req = cmd->va;
3013 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3014 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
3015 cmd->size, wrb, cmd);
3016 req->parameter_type = cpu_to_le32(1);
3017
3018 status = be_mbox_notify_wait(adapter);
3019err:
3020 mutex_unlock(&adapter->mbox_lock);
3021 return status;
3022}
3023
3024int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
3025 struct be_dma_mem *cmd,
3026 struct be_fat_conf_params *configs)
3027{
3028 struct be_mcc_wrb *wrb;
3029 struct be_cmd_req_set_ext_fat_caps *req;
3030 int status;
3031
3032 spin_lock_bh(&adapter->mcc_lock);
3033
3034 wrb = wrb_from_mccq(adapter);
3035 if (!wrb) {
3036 status = -EBUSY;
3037 goto err;
3038 }
3039
3040 req = cmd->va;
3041 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
3042 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3043 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
3044 cmd->size, wrb, cmd);
3045
3046 status = be_mcc_notify_wait(adapter);
3047err:
3048 spin_unlock_bh(&adapter->mcc_lock);
3049 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003050}
Parav Pandit6a4ab662012-03-26 14:27:12 +00003051
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003052int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
3053{
3054 struct be_mcc_wrb *wrb;
3055 struct be_cmd_req_get_port_name *req;
3056 int status;
3057
3058 if (!lancer_chip(adapter)) {
3059 *port_name = adapter->hba_port_num + '0';
3060 return 0;
3061 }
3062
3063 spin_lock_bh(&adapter->mcc_lock);
3064
3065 wrb = wrb_from_mccq(adapter);
3066 if (!wrb) {
3067 status = -EBUSY;
3068 goto err;
3069 }
3070
3071 req = embedded_payload(wrb);
3072
3073 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3074 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3075 NULL);
3076 req->hdr.version = 1;
3077
3078 status = be_mcc_notify_wait(adapter);
3079 if (!status) {
3080 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
3081 *port_name = resp->port_name[adapter->hba_port_num];
3082 } else {
3083 *port_name = adapter->hba_port_num + '0';
3084 }
3085err:
3086 spin_unlock_bh(&adapter->mcc_lock);
3087 return status;
3088}
3089
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003090static struct be_nic_resource_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
3091 u32 max_buf_size)
3092{
3093 struct be_nic_resource_desc *desc = (struct be_nic_resource_desc *)buf;
3094 int i;
3095
3096 for (i = 0; i < desc_count; i++) {
Kalesh AP28710c52013-04-28 22:21:13 +00003097 desc->desc_len = desc->desc_len ? : RESOURCE_DESC_SIZE;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003098 if (((void *)desc + desc->desc_len) >
Wei Yang950e2952013-05-22 15:58:22 +00003099 (void *)(buf + max_buf_size))
3100 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003101
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003102 if (desc->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
3103 desc->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
Wei Yang950e2952013-05-22 15:58:22 +00003104 return desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003105
3106 desc = (void *)desc + desc->desc_len;
3107 }
3108
Wei Yang950e2952013-05-22 15:58:22 +00003109 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003110}
3111
3112/* Uses Mbox */
3113int be_cmd_get_func_config(struct be_adapter *adapter)
3114{
3115 struct be_mcc_wrb *wrb;
3116 struct be_cmd_req_get_func_config *req;
3117 int status;
3118 struct be_dma_mem cmd;
3119
Suresh Reddyd98ef502013-04-25 00:56:55 +00003120 if (mutex_lock_interruptible(&adapter->mbox_lock))
3121 return -1;
3122
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003123 memset(&cmd, 0, sizeof(struct be_dma_mem));
3124 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
3125 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
3126 &cmd.dma);
3127 if (!cmd.va) {
3128 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003129 status = -ENOMEM;
3130 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003131 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003132
3133 wrb = wrb_from_mbox(adapter);
3134 if (!wrb) {
3135 status = -EBUSY;
3136 goto err;
3137 }
3138
3139 req = cmd.va;
3140
3141 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3142 OPCODE_COMMON_GET_FUNC_CONFIG,
3143 cmd.size, wrb, &cmd);
3144
Kalesh AP28710c52013-04-28 22:21:13 +00003145 if (skyhawk_chip(adapter))
3146 req->hdr.version = 1;
3147
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003148 status = be_mbox_notify_wait(adapter);
3149 if (!status) {
3150 struct be_cmd_resp_get_func_config *resp = cmd.va;
3151 u32 desc_count = le32_to_cpu(resp->desc_count);
3152 struct be_nic_resource_desc *desc;
3153
3154 desc = be_get_nic_desc(resp->func_param, desc_count,
3155 sizeof(resp->func_param));
3156 if (!desc) {
3157 status = -EINVAL;
3158 goto err;
3159 }
3160
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003161 adapter->pf_number = desc->pf_num;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003162 adapter->max_pmac_cnt = le16_to_cpu(desc->unicast_mac_count);
3163 adapter->max_vlans = le16_to_cpu(desc->vlan_count);
3164 adapter->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3165 adapter->max_tx_queues = le16_to_cpu(desc->txq_count);
3166 adapter->max_rss_queues = le16_to_cpu(desc->rssq_count);
3167 adapter->max_rx_queues = le16_to_cpu(desc->rq_count);
3168
3169 adapter->max_event_queues = le16_to_cpu(desc->eq_count);
3170 adapter->if_cap_flags = le32_to_cpu(desc->cap_flags);
Sarveshwar Bandi3da988c2013-08-14 13:21:47 +05303171
3172 /* Clear flags that driver is not interested in */
3173 adapter->if_cap_flags &= BE_IF_CAP_FLAGS_WANT;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003174 }
3175err:
3176 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003177 if (cmd.va)
3178 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003179 return status;
3180}
3181
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003182/* Uses mbox */
Jingoo Han4188e7d2013-08-05 18:02:02 +09003183static int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
3184 u8 domain, struct be_dma_mem *cmd)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003185{
3186 struct be_mcc_wrb *wrb;
3187 struct be_cmd_req_get_profile_config *req;
3188 int status;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003189
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003190 if (mutex_lock_interruptible(&adapter->mbox_lock))
3191 return -1;
3192 wrb = wrb_from_mbox(adapter);
3193
3194 req = cmd->va;
3195 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3196 OPCODE_COMMON_GET_PROFILE_CONFIG,
3197 cmd->size, wrb, cmd);
3198
3199 req->type = ACTIVE_PROFILE_TYPE;
3200 req->hdr.domain = domain;
3201 if (!lancer_chip(adapter))
3202 req->hdr.version = 1;
3203
3204 status = be_mbox_notify_wait(adapter);
3205
3206 mutex_unlock(&adapter->mbox_lock);
3207 return status;
3208}
3209
3210/* Uses sync mcc */
Jingoo Han4188e7d2013-08-05 18:02:02 +09003211static int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
3212 u8 domain, struct be_dma_mem *cmd)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003213{
3214 struct be_mcc_wrb *wrb;
3215 struct be_cmd_req_get_profile_config *req;
3216 int status;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003217
3218 spin_lock_bh(&adapter->mcc_lock);
3219
3220 wrb = wrb_from_mccq(adapter);
3221 if (!wrb) {
3222 status = -EBUSY;
3223 goto err;
3224 }
3225
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003226 req = cmd->va;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003227 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3228 OPCODE_COMMON_GET_PROFILE_CONFIG,
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003229 cmd->size, wrb, cmd);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003230
3231 req->type = ACTIVE_PROFILE_TYPE;
3232 req->hdr.domain = domain;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003233 if (!lancer_chip(adapter))
3234 req->hdr.version = 1;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003235
3236 status = be_mcc_notify_wait(adapter);
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003237
3238err:
3239 spin_unlock_bh(&adapter->mcc_lock);
3240 return status;
3241}
3242
3243/* Uses sync mcc, if MCCQ is already created otherwise mbox */
3244int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
3245 u16 *txq_count, u8 domain)
3246{
3247 struct be_queue_info *mccq = &adapter->mcc_obj.q;
3248 struct be_dma_mem cmd;
3249 int status;
3250
3251 memset(&cmd, 0, sizeof(struct be_dma_mem));
3252 if (!lancer_chip(adapter))
3253 cmd.size = sizeof(struct be_cmd_resp_get_profile_config_v1);
3254 else
3255 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3256 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
3257 &cmd.dma);
3258 if (!cmd.va) {
3259 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
3260 return -ENOMEM;
3261 }
3262
3263 if (!mccq->created)
3264 status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
3265 else
3266 status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003267 if (!status) {
3268 struct be_cmd_resp_get_profile_config *resp = cmd.va;
3269 u32 desc_count = le32_to_cpu(resp->desc_count);
3270 struct be_nic_resource_desc *desc;
3271
3272 desc = be_get_nic_desc(resp->func_param, desc_count,
3273 sizeof(resp->func_param));
3274
3275 if (!desc) {
3276 status = -EINVAL;
3277 goto err;
3278 }
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003279 if (cap_flags)
3280 *cap_flags = le32_to_cpu(desc->cap_flags);
3281 if (txq_count)
3282 *txq_count = le32_to_cpu(desc->txq_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003283 }
3284err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003285 if (cmd.va)
3286 pci_free_consistent(adapter->pdev, cmd.size,
3287 cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003288 return status;
3289}
3290
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003291/* Uses sync mcc */
3292int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
3293 u8 domain)
3294{
3295 struct be_mcc_wrb *wrb;
3296 struct be_cmd_req_set_profile_config *req;
3297 int status;
3298
3299 spin_lock_bh(&adapter->mcc_lock);
3300
3301 wrb = wrb_from_mccq(adapter);
3302 if (!wrb) {
3303 status = -EBUSY;
3304 goto err;
3305 }
3306
3307 req = embedded_payload(wrb);
3308
3309 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3310 OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
3311 wrb, NULL);
3312
3313 req->hdr.domain = domain;
3314 req->desc_count = cpu_to_le32(1);
3315
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003316 req->nic_desc.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003317 req->nic_desc.desc_len = RESOURCE_DESC_SIZE;
3318 req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
3319 req->nic_desc.pf_num = adapter->pf_number;
3320 req->nic_desc.vf_num = domain;
3321
3322 /* Mark fields invalid */
3323 req->nic_desc.unicast_mac_count = 0xFFFF;
3324 req->nic_desc.mcc_count = 0xFFFF;
3325 req->nic_desc.vlan_count = 0xFFFF;
3326 req->nic_desc.mcast_mac_count = 0xFFFF;
3327 req->nic_desc.txq_count = 0xFFFF;
3328 req->nic_desc.rq_count = 0xFFFF;
3329 req->nic_desc.rssq_count = 0xFFFF;
3330 req->nic_desc.lro_count = 0xFFFF;
3331 req->nic_desc.cq_count = 0xFFFF;
3332 req->nic_desc.toe_conn_count = 0xFFFF;
3333 req->nic_desc.eq_count = 0xFFFF;
3334 req->nic_desc.link_param = 0xFF;
3335 req->nic_desc.bw_min = 0xFFFFFFFF;
3336 req->nic_desc.acpi_params = 0xFF;
3337 req->nic_desc.wol_param = 0x0F;
3338
3339 /* Change BW */
3340 req->nic_desc.bw_min = cpu_to_le32(bps);
3341 req->nic_desc.bw_max = cpu_to_le32(bps);
3342 status = be_mcc_notify_wait(adapter);
3343err:
3344 spin_unlock_bh(&adapter->mcc_lock);
3345 return status;
3346}
3347
Sathya Perla4c876612013-02-03 20:30:11 +00003348int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
3349 int vf_num)
3350{
3351 struct be_mcc_wrb *wrb;
3352 struct be_cmd_req_get_iface_list *req;
3353 struct be_cmd_resp_get_iface_list *resp;
3354 int status;
3355
3356 spin_lock_bh(&adapter->mcc_lock);
3357
3358 wrb = wrb_from_mccq(adapter);
3359 if (!wrb) {
3360 status = -EBUSY;
3361 goto err;
3362 }
3363 req = embedded_payload(wrb);
3364
3365 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3366 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
3367 wrb, NULL);
3368 req->hdr.domain = vf_num + 1;
3369
3370 status = be_mcc_notify_wait(adapter);
3371 if (!status) {
3372 resp = (struct be_cmd_resp_get_iface_list *)req;
3373 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
3374 }
3375
3376err:
3377 spin_unlock_bh(&adapter->mcc_lock);
3378 return status;
3379}
3380
Somnath Kotur5c510812013-05-30 02:52:23 +00003381static int lancer_wait_idle(struct be_adapter *adapter)
3382{
3383#define SLIPORT_IDLE_TIMEOUT 30
3384 u32 reg_val;
3385 int status = 0, i;
3386
3387 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
3388 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
3389 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
3390 break;
3391
3392 ssleep(1);
3393 }
3394
3395 if (i == SLIPORT_IDLE_TIMEOUT)
3396 status = -1;
3397
3398 return status;
3399}
3400
3401int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
3402{
3403 int status = 0;
3404
3405 status = lancer_wait_idle(adapter);
3406 if (status)
3407 return status;
3408
3409 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
3410
3411 return status;
3412}
3413
3414/* Routine to check whether dump image is present or not */
3415bool dump_present(struct be_adapter *adapter)
3416{
3417 u32 sliport_status = 0;
3418
3419 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
3420 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
3421}
3422
3423int lancer_initiate_dump(struct be_adapter *adapter)
3424{
3425 int status;
3426
3427 /* give firmware reset and diagnostic dump */
3428 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
3429 PHYSDEV_CONTROL_DD_MASK);
3430 if (status < 0) {
3431 dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
3432 return status;
3433 }
3434
3435 status = lancer_wait_idle(adapter);
3436 if (status)
3437 return status;
3438
3439 if (!dump_present(adapter)) {
3440 dev_err(&adapter->pdev->dev, "Dump image not present\n");
3441 return -1;
3442 }
3443
3444 return 0;
3445}
3446
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003447/* Uses sync mcc */
3448int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
3449{
3450 struct be_mcc_wrb *wrb;
3451 struct be_cmd_enable_disable_vf *req;
3452 int status;
3453
3454 if (!lancer_chip(adapter))
3455 return 0;
3456
3457 spin_lock_bh(&adapter->mcc_lock);
3458
3459 wrb = wrb_from_mccq(adapter);
3460 if (!wrb) {
3461 status = -EBUSY;
3462 goto err;
3463 }
3464
3465 req = embedded_payload(wrb);
3466
3467 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3468 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
3469 wrb, NULL);
3470
3471 req->hdr.domain = domain;
3472 req->enable = 1;
3473 status = be_mcc_notify_wait(adapter);
3474err:
3475 spin_unlock_bh(&adapter->mcc_lock);
3476 return status;
3477}
3478
Somnath Kotur68c45a22013-03-14 02:42:07 +00003479int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
3480{
3481 struct be_mcc_wrb *wrb;
3482 struct be_cmd_req_intr_set *req;
3483 int status;
3484
3485 if (mutex_lock_interruptible(&adapter->mbox_lock))
3486 return -1;
3487
3488 wrb = wrb_from_mbox(adapter);
3489
3490 req = embedded_payload(wrb);
3491
3492 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3493 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
3494 wrb, NULL);
3495
3496 req->intr_enabled = intr_enable;
3497
3498 status = be_mbox_notify_wait(adapter);
3499
3500 mutex_unlock(&adapter->mbox_lock);
3501 return status;
3502}
3503
Parav Pandit6a4ab662012-03-26 14:27:12 +00003504int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
3505 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
3506{
3507 struct be_adapter *adapter = netdev_priv(netdev_handle);
3508 struct be_mcc_wrb *wrb;
3509 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
3510 struct be_cmd_req_hdr *req;
3511 struct be_cmd_resp_hdr *resp;
3512 int status;
3513
3514 spin_lock_bh(&adapter->mcc_lock);
3515
3516 wrb = wrb_from_mccq(adapter);
3517 if (!wrb) {
3518 status = -EBUSY;
3519 goto err;
3520 }
3521 req = embedded_payload(wrb);
3522 resp = embedded_payload(wrb);
3523
3524 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
3525 hdr->opcode, wrb_payload_size, wrb, NULL);
3526 memcpy(req, wrb_payload, wrb_payload_size);
3527 be_dws_cpu_to_le(req, wrb_payload_size);
3528
3529 status = be_mcc_notify_wait(adapter);
3530 if (cmd_status)
3531 *cmd_status = (status & 0xffff);
3532 if (ext_status)
3533 *ext_status = 0;
3534 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
3535 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
3536err:
3537 spin_unlock_bh(&adapter->mcc_lock);
3538 return status;
3539}
3540EXPORT_SYMBOL(be_roce_mcc_cmd);