blob: 0b8409d9b74b079237b1ed436dee97b08eff398d [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
Laurent Pinchart9e1305d2017-08-05 01:43:53 +030023#include <linux/mfd/syscon.h>
24#include <linux/regmap.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020025#include <linux/io.h>
26#include <linux/clk.h>
27#include <linux/device.h>
28#include <linux/err.h>
29#include <linux/interrupt.h>
30#include <linux/delay.h>
31#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040032#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020033#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020034#include <linux/seq_file.h>
35#include <linux/platform_device.h>
36#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020037#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020038#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030039#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053040#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053041#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030042#include <linux/pm_runtime.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030043#include <linux/of.h>
Rob Herring09bffa62017-03-22 08:26:08 -050044#include <linux/of_graph.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030045#include <linux/of_platform.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030046#include <linux/component.h>
Laurent Pinchart44d8ca12017-08-05 01:44:10 +030047#include <linux/sys_soc.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048
Archit Taneja7a7c48f2011-08-25 18:25:03 +053049#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050
Peter Ujfalusi32043da2016-05-27 14:40:49 +030051#include "omapdss.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020052#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053053#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020054
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020055#define DSI_CATCH_MISSING_TE
56
Tomi Valkeinen68104462013-12-17 13:53:28 +020057struct dsi_reg { u16 module; u16 idx; };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020058
Tomi Valkeinen68104462013-12-17 13:53:28 +020059#define DSI_REG(mod, idx) ((const struct dsi_reg) { mod, idx })
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020060
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020061/* DSI Protocol Engine */
62
Tomi Valkeinen68104462013-12-17 13:53:28 +020063#define DSI_PROTO 0
64#define DSI_PROTO_SZ 0x200
65
66#define DSI_REVISION DSI_REG(DSI_PROTO, 0x0000)
67#define DSI_SYSCONFIG DSI_REG(DSI_PROTO, 0x0010)
68#define DSI_SYSSTATUS DSI_REG(DSI_PROTO, 0x0014)
69#define DSI_IRQSTATUS DSI_REG(DSI_PROTO, 0x0018)
70#define DSI_IRQENABLE DSI_REG(DSI_PROTO, 0x001C)
71#define DSI_CTRL DSI_REG(DSI_PROTO, 0x0040)
72#define DSI_GNQ DSI_REG(DSI_PROTO, 0x0044)
73#define DSI_COMPLEXIO_CFG1 DSI_REG(DSI_PROTO, 0x0048)
74#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(DSI_PROTO, 0x004C)
75#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(DSI_PROTO, 0x0050)
76#define DSI_CLK_CTRL DSI_REG(DSI_PROTO, 0x0054)
77#define DSI_TIMING1 DSI_REG(DSI_PROTO, 0x0058)
78#define DSI_TIMING2 DSI_REG(DSI_PROTO, 0x005C)
79#define DSI_VM_TIMING1 DSI_REG(DSI_PROTO, 0x0060)
80#define DSI_VM_TIMING2 DSI_REG(DSI_PROTO, 0x0064)
81#define DSI_VM_TIMING3 DSI_REG(DSI_PROTO, 0x0068)
82#define DSI_CLK_TIMING DSI_REG(DSI_PROTO, 0x006C)
83#define DSI_TX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0070)
84#define DSI_RX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0074)
85#define DSI_COMPLEXIO_CFG2 DSI_REG(DSI_PROTO, 0x0078)
86#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(DSI_PROTO, 0x007C)
87#define DSI_VM_TIMING4 DSI_REG(DSI_PROTO, 0x0080)
88#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(DSI_PROTO, 0x0084)
89#define DSI_VM_TIMING5 DSI_REG(DSI_PROTO, 0x0088)
90#define DSI_VM_TIMING6 DSI_REG(DSI_PROTO, 0x008C)
91#define DSI_VM_TIMING7 DSI_REG(DSI_PROTO, 0x0090)
92#define DSI_STOPCLK_TIMING DSI_REG(DSI_PROTO, 0x0094)
93#define DSI_VC_CTRL(n) DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
94#define DSI_VC_TE(n) DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
95#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
96#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
97#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
98#define DSI_VC_IRQSTATUS(n) DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
99#define DSI_VC_IRQENABLE(n) DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200100
101/* DSIPHY_SCP */
102
Tomi Valkeinen68104462013-12-17 13:53:28 +0200103#define DSI_PHY 1
104#define DSI_PHY_OFFSET 0x200
105#define DSI_PHY_SZ 0x40
106
107#define DSI_DSIPHY_CFG0 DSI_REG(DSI_PHY, 0x0000)
108#define DSI_DSIPHY_CFG1 DSI_REG(DSI_PHY, 0x0004)
109#define DSI_DSIPHY_CFG2 DSI_REG(DSI_PHY, 0x0008)
110#define DSI_DSIPHY_CFG5 DSI_REG(DSI_PHY, 0x0014)
111#define DSI_DSIPHY_CFG10 DSI_REG(DSI_PHY, 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200112
113/* DSI_PLL_CTRL_SCP */
114
Tomi Valkeinen68104462013-12-17 13:53:28 +0200115#define DSI_PLL 2
116#define DSI_PLL_OFFSET 0x300
117#define DSI_PLL_SZ 0x20
118
119#define DSI_PLL_CONTROL DSI_REG(DSI_PLL, 0x0000)
120#define DSI_PLL_STATUS DSI_REG(DSI_PLL, 0x0004)
121#define DSI_PLL_GO DSI_REG(DSI_PLL, 0x0008)
122#define DSI_PLL_CONFIGURATION1 DSI_REG(DSI_PLL, 0x000C)
123#define DSI_PLL_CONFIGURATION2 DSI_REG(DSI_PLL, 0x0010)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200124
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530125#define REG_GET(dsidev, idx, start, end) \
126 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200127
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530128#define REG_FLD_MOD(dsidev, idx, val, start, end) \
129 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200130
131/* Global interrupts */
132#define DSI_IRQ_VC0 (1 << 0)
133#define DSI_IRQ_VC1 (1 << 1)
134#define DSI_IRQ_VC2 (1 << 2)
135#define DSI_IRQ_VC3 (1 << 3)
136#define DSI_IRQ_WAKEUP (1 << 4)
137#define DSI_IRQ_RESYNC (1 << 5)
138#define DSI_IRQ_PLL_LOCK (1 << 7)
139#define DSI_IRQ_PLL_UNLOCK (1 << 8)
140#define DSI_IRQ_PLL_RECALL (1 << 9)
141#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
142#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
143#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
144#define DSI_IRQ_TE_TRIGGER (1 << 16)
145#define DSI_IRQ_ACK_TRIGGER (1 << 17)
146#define DSI_IRQ_SYNC_LOST (1 << 18)
147#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
148#define DSI_IRQ_TA_TIMEOUT (1 << 20)
149#define DSI_IRQ_ERROR_MASK \
150 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Dan Carpenter00355412015-11-23 21:22:36 +0300151 DSI_IRQ_TA_TIMEOUT)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200152#define DSI_IRQ_CHANNEL_MASK 0xf
153
154/* Virtual channel interrupts */
155#define DSI_VC_IRQ_CS (1 << 0)
156#define DSI_VC_IRQ_ECC_CORR (1 << 1)
157#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
158#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
159#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
160#define DSI_VC_IRQ_BTA (1 << 5)
161#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
162#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
163#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
164#define DSI_VC_IRQ_ERROR_MASK \
165 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
166 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
167 DSI_VC_IRQ_FIFO_TX_UDF)
168
169/* ComplexIO interrupts */
170#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
171#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
172#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
174#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
176#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
177#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200178#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
179#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200180#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
181#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
182#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200183#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
184#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
186#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
187#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200188#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
189#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200190#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
191#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
192#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
193#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
194#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
195#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200196#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
197#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
198#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
199#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200200#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
201#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300202#define DSI_CIO_IRQ_ERROR_MASK \
203 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200204 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
205 DSI_CIO_IRQ_ERRSYNCESC5 | \
206 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
207 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
208 DSI_CIO_IRQ_ERRESC5 | \
209 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
210 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
211 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300212 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
213 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200214 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
215 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
216 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200217
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200218typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
219
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200220static int dsi_display_init_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +0200221 enum omap_channel channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200222static void dsi_display_uninit_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +0200223 enum omap_channel channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200224
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300225static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
226
Tomi Valkeinenacf604b2014-11-07 13:13:24 +0200227/* DSI PLL HSDIV indices */
228#define HSDIV_DISPC 0
229#define HSDIV_DSI 1
230
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200231#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300232#define DSI_MAX_NR_LANES 5
233
Laurent Pinchart742e6932017-08-05 01:43:57 +0300234enum dsi_model {
235 DSI_MODEL_OMAP3,
236 DSI_MODEL_OMAP4,
237 DSI_MODEL_OMAP5,
238};
239
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300240enum dsi_lane_function {
241 DSI_LANE_UNUSED = 0,
242 DSI_LANE_CLK,
243 DSI_LANE_DATA1,
244 DSI_LANE_DATA2,
245 DSI_LANE_DATA3,
246 DSI_LANE_DATA4,
247};
248
249struct dsi_lane_config {
250 enum dsi_lane_function function;
251 u8 polarity;
252};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200253
254struct dsi_isr_data {
255 omap_dsi_isr_t isr;
256 void *arg;
257 u32 mask;
258};
259
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200260enum fifo_size {
261 DSI_FIFO_SIZE_0 = 0,
262 DSI_FIFO_SIZE_32 = 1,
263 DSI_FIFO_SIZE_64 = 2,
264 DSI_FIFO_SIZE_96 = 3,
265 DSI_FIFO_SIZE_128 = 4,
266};
267
Archit Tanejad6049142011-08-22 11:58:08 +0530268enum dsi_vc_source {
269 DSI_VC_SOURCE_L4 = 0,
270 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200271};
272
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200273struct dsi_irq_stats {
274 unsigned long last_reset;
275 unsigned irq_count;
276 unsigned dsi_irqs[32];
277 unsigned vc_irqs[4][32];
278 unsigned cio_irqs[32];
279};
280
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200281struct dsi_isr_tables {
282 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
283 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
284 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
285};
286
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200287struct dsi_clk_calc_ctx {
288 struct platform_device *dsidev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300289 struct dss_pll *pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200290
291 /* inputs */
292
293 const struct omap_dss_dsi_config *config;
294
295 unsigned long req_pck_min, req_pck_nom, req_pck_max;
296
297 /* outputs */
298
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300299 struct dss_pll_clock_info dsi_cinfo;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200300 struct dispc_clock_info dispc_cinfo;
301
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300302 struct videomode vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200303 struct omap_dss_dsi_videomode_timings dsi_vm;
304};
305
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300306struct dsi_lp_clock_info {
307 unsigned long lp_clk;
308 u16 lp_clk_div;
309};
310
Laurent Pinchart742e6932017-08-05 01:43:57 +0300311struct dsi_module_id_data {
312 u32 address;
313 int id;
314};
315
Laurent Pinchart44d8ca12017-08-05 01:44:10 +0300316enum dsi_quirks {
317 DSI_QUIRK_PLL_PWR_BUG = (1 << 0), /* DSI-PLL power command 0x3 is not working */
318 DSI_QUIRK_DCS_CMD_CONFIG_VC = (1 << 1),
319 DSI_QUIRK_VC_OCP_WIDTH = (1 << 2),
320 DSI_QUIRK_REVERSE_TXCLKESC = (1 << 3),
321 DSI_QUIRK_GNQ = (1 << 4),
322 DSI_QUIRK_PHY_DCC = (1 << 5),
323};
324
Laurent Pinchart742e6932017-08-05 01:43:57 +0300325struct dsi_of_data {
326 enum dsi_model model;
327 const struct dss_pll_hw *pll_hw;
328 const struct dsi_module_id_data *modules;
Laurent Pinchartfe9964c2017-08-05 01:44:15 +0300329 unsigned int max_fck_freq;
330 unsigned int max_pll_lpdiv;
Laurent Pinchart44d8ca12017-08-05 01:44:10 +0300331 enum dsi_quirks quirks;
Laurent Pinchart742e6932017-08-05 01:43:57 +0300332};
333
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530334struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000335 struct platform_device *pdev;
Tomi Valkeinen68104462013-12-17 13:53:28 +0200336 void __iomem *proto_base;
337 void __iomem *phy_base;
338 void __iomem *pll_base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300339
Laurent Pinchart742e6932017-08-05 01:43:57 +0300340 const struct dsi_of_data *data;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200341 int module_id;
342
archit tanejaaffe3602011-02-23 08:41:03 +0000343 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200344
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300345 bool is_enabled;
346
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300347 struct clk *dss_clk;
Laurent Pinchart9e1305d2017-08-05 01:43:53 +0300348 struct regmap *syscon;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300349
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200350 struct dispc_clock_info user_dispc_cinfo;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300351 struct dss_pll_clock_info user_dsi_cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200352
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300353 struct dsi_lp_clock_info user_lp_cinfo;
354 struct dsi_lp_clock_info current_lp_cinfo;
355
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300356 struct dss_pll pll;
357
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300358 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200359 struct regulator *vdds_dsi_reg;
360
361 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530362 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200363 struct omap_dss_device *dssdev;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +0300364 enum fifo_size tx_fifo_size;
365 enum fifo_size rx_fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530366 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200367 } vc[4];
368
369 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200370 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200371
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200372 spinlock_t irq_lock;
373 struct dsi_isr_tables isr_tables;
374 /* space for a copy used by the interrupt handler */
375 struct dsi_isr_tables isr_tables_copy;
376
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200377 int update_channel;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300378#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200379 unsigned update_bytes;
380#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200381
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200382 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300383 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200384
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200385 void (*framedone_callback)(int, void *);
386 void *framedone_data;
387
388 struct delayed_work framedone_timeout_work;
389
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200390#ifdef DSI_CATCH_MISSING_TE
391 struct timer_list te_timer;
392#endif
393
394 unsigned long cache_req_pck;
395 unsigned long cache_clk_freq;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300396 struct dss_pll_clock_info cache_cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200397
398 u32 errors;
399 spinlock_t errors_lock;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300400#ifdef DSI_PERF_MEASURE
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200401 ktime_t perf_setup_time;
402 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200403#endif
404 int debug_read;
405 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200406
407#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
408 spinlock_t irq_stats_lock;
409 struct dsi_irq_stats irq_stats;
410#endif
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300411
Tomi Valkeinend9820852011-10-12 15:05:59 +0300412 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200413 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530414
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300415 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
416 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300417
418 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530419
420 struct dss_lcd_mgr_config mgr_config;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300421 struct videomode vm;
Archit Taneja02c39602012-08-10 15:01:33 +0530422 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530423 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530424 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530425
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300426 struct omap_dss_device output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530427};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200428
Archit Taneja2e868db2011-05-12 17:26:28 +0530429struct dsi_packet_sent_handler_data {
430 struct platform_device *dsidev;
431 struct completion *completion;
432};
433
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300434#ifdef DSI_PERF_MEASURE
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030435static bool dsi_perf;
436module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200437#endif
438
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530439static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
440{
441 return dev_get_drvdata(&dsidev->dev);
442}
443
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530444static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
445{
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300446 return to_platform_device(dssdev->dev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530447}
448
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300449static struct platform_device *dsi_get_dsidev_from_id(int module)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530450{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300451 struct omap_dss_device *out;
Archit Taneja400e65d2012-07-04 13:48:34 +0530452 enum omap_dss_output_id id;
453
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300454 switch (module) {
455 case 0:
456 id = OMAP_DSS_OUTPUT_DSI1;
457 break;
458 case 1:
459 id = OMAP_DSS_OUTPUT_DSI2;
460 break;
461 default:
462 return NULL;
463 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530464
465 out = omap_dss_get_output(id);
466
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300467 return out ? to_platform_device(out->dev) : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530468}
469
470static inline void dsi_write_reg(struct platform_device *dsidev,
471 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200472{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530473 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200474 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530475
Tomi Valkeinen68104462013-12-17 13:53:28 +0200476 switch(idx.module) {
477 case DSI_PROTO: base = dsi->proto_base; break;
478 case DSI_PHY: base = dsi->phy_base; break;
479 case DSI_PLL: base = dsi->pll_base; break;
480 default: return;
481 }
482
483 __raw_writel(val, base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200484}
485
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530486static inline u32 dsi_read_reg(struct platform_device *dsidev,
487 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200488{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530489 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200490 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530491
Tomi Valkeinen68104462013-12-17 13:53:28 +0200492 switch(idx.module) {
493 case DSI_PROTO: base = dsi->proto_base; break;
494 case DSI_PHY: base = dsi->phy_base; break;
495 case DSI_PLL: base = dsi->pll_base; break;
496 default: return 0;
497 }
498
499 return __raw_readl(base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200500}
501
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300502static void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200503{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530504 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
505 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
506
507 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200508}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200509
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300510static void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200511{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530512 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
513 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
514
515 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200516}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200517
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530518static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200519{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530520 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
521
522 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200523}
524
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200525static void dsi_completion_handler(void *data, u32 mask)
526{
527 complete((struct completion *)data);
528}
529
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530530static inline int wait_for_bit_change(struct platform_device *dsidev,
531 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200532{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300533 unsigned long timeout;
534 ktime_t wait;
535 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200536
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300537 /* first busyloop to see if the bit changes right away */
538 t = 100;
539 while (t-- > 0) {
540 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
541 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200542 }
543
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300544 /* then loop for 500ms, sleeping for 1ms in between */
545 timeout = jiffies + msecs_to_jiffies(500);
546 while (time_before(jiffies, timeout)) {
547 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
548 return value;
549
550 wait = ns_to_ktime(1000 * 1000);
551 set_current_state(TASK_UNINTERRUPTIBLE);
552 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
553 }
554
555 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200556}
557
Tomi Valkeinen892fdcb2015-11-10 15:50:53 +0200558static u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530559{
560 switch (fmt) {
561 case OMAP_DSS_DSI_FMT_RGB888:
562 case OMAP_DSS_DSI_FMT_RGB666:
563 return 24;
564 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
565 return 18;
566 case OMAP_DSS_DSI_FMT_RGB565:
567 return 16;
568 default:
569 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300570 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530571 }
572}
573
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300574#ifdef DSI_PERF_MEASURE
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530575static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200576{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530577 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
578 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200579}
580
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530581static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200582{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530583 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
584 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200585}
586
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530587static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200588{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530589 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200590 ktime_t t, setup_time, trans_time;
591 u32 total_bytes;
592 u32 setup_us, trans_us, total_us;
593
594 if (!dsi_perf)
595 return;
596
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200597 t = ktime_get();
598
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530599 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200600 setup_us = (u32)ktime_to_us(setup_time);
601 if (setup_us == 0)
602 setup_us = 1;
603
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530604 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200605 trans_us = (u32)ktime_to_us(trans_time);
606 if (trans_us == 0)
607 trans_us = 1;
608
609 total_us = setup_us + trans_us;
610
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200611 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200612
Joe Perches8dfe1622017-02-28 04:55:54 -0800613 pr_info("DSI(%s): %u us + %u us = %u us (%uHz), %u bytes, %u kbytes/sec\n",
614 name,
615 setup_us,
616 trans_us,
617 total_us,
618 1000 * 1000 / total_us,
619 total_bytes,
620 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200621}
622#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300623static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
624{
625}
626
627static inline void dsi_perf_mark_start(struct platform_device *dsidev)
628{
629}
630
631static inline void dsi_perf_show(struct platform_device *dsidev,
632 const char *name)
633{
634}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200635#endif
636
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530637static int verbose_irq;
638
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200639static void print_irq_status(u32 status)
640{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200641 if (status == 0)
642 return;
643
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530644 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200645 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200646
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530647#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
648
649 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
650 status,
651 verbose_irq ? PIS(VC0) : "",
652 verbose_irq ? PIS(VC1) : "",
653 verbose_irq ? PIS(VC2) : "",
654 verbose_irq ? PIS(VC3) : "",
655 PIS(WAKEUP),
656 PIS(RESYNC),
657 PIS(PLL_LOCK),
658 PIS(PLL_UNLOCK),
659 PIS(PLL_RECALL),
660 PIS(COMPLEXIO_ERR),
661 PIS(HS_TX_TIMEOUT),
662 PIS(LP_RX_TIMEOUT),
663 PIS(TE_TRIGGER),
664 PIS(ACK_TRIGGER),
665 PIS(SYNC_LOST),
666 PIS(LDO_POWER_GOOD),
667 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200668#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200669}
670
671static void print_irq_status_vc(int channel, u32 status)
672{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200673 if (status == 0)
674 return;
675
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530676 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200677 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200678
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530679#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
680
681 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
682 channel,
683 status,
684 PIS(CS),
685 PIS(ECC_CORR),
686 PIS(ECC_NO_CORR),
687 verbose_irq ? PIS(PACKET_SENT) : "",
688 PIS(BTA),
689 PIS(FIFO_TX_OVF),
690 PIS(FIFO_RX_OVF),
691 PIS(FIFO_TX_UDF),
692 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200693#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200694}
695
696static void print_irq_status_cio(u32 status)
697{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200698 if (status == 0)
699 return;
700
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530701#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200702
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530703 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
704 status,
705 PIS(ERRSYNCESC1),
706 PIS(ERRSYNCESC2),
707 PIS(ERRSYNCESC3),
708 PIS(ERRESC1),
709 PIS(ERRESC2),
710 PIS(ERRESC3),
711 PIS(ERRCONTROL1),
712 PIS(ERRCONTROL2),
713 PIS(ERRCONTROL3),
714 PIS(STATEULPS1),
715 PIS(STATEULPS2),
716 PIS(STATEULPS3),
717 PIS(ERRCONTENTIONLP0_1),
718 PIS(ERRCONTENTIONLP1_1),
719 PIS(ERRCONTENTIONLP0_2),
720 PIS(ERRCONTENTIONLP1_2),
721 PIS(ERRCONTENTIONLP0_3),
722 PIS(ERRCONTENTIONLP1_3),
723 PIS(ULPSACTIVENOT_ALL0),
724 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200725#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200726}
727
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200728#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530729static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
730 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200731{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530732 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200733 int i;
734
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530735 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530737 dsi->irq_stats.irq_count++;
738 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200739
740 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530741 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200742
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530743 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200744
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530745 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200746}
747#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530748#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200749#endif
750
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200751static int debug_irq;
752
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530753static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
754 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200755{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530756 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200757 int i;
758
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200759 if (irqstatus & DSI_IRQ_ERROR_MASK) {
760 DSSERR("DSI error, irqstatus %x\n", irqstatus);
761 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530762 spin_lock(&dsi->errors_lock);
763 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
764 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200765 } else if (debug_irq) {
766 print_irq_status(irqstatus);
767 }
768
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200769 for (i = 0; i < 4; ++i) {
770 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
771 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
772 i, vcstatus[i]);
773 print_irq_status_vc(i, vcstatus[i]);
774 } else if (debug_irq) {
775 print_irq_status_vc(i, vcstatus[i]);
776 }
777 }
778
779 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
780 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
781 print_irq_status_cio(ciostatus);
782 } else if (debug_irq) {
783 print_irq_status_cio(ciostatus);
784 }
785}
786
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200787static void dsi_call_isrs(struct dsi_isr_data *isr_array,
788 unsigned isr_array_size, u32 irqstatus)
789{
790 struct dsi_isr_data *isr_data;
791 int i;
792
793 for (i = 0; i < isr_array_size; i++) {
794 isr_data = &isr_array[i];
795 if (isr_data->isr && isr_data->mask & irqstatus)
796 isr_data->isr(isr_data->arg, irqstatus);
797 }
798}
799
800static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
801 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
802{
803 int i;
804
805 dsi_call_isrs(isr_tables->isr_table,
806 ARRAY_SIZE(isr_tables->isr_table),
807 irqstatus);
808
809 for (i = 0; i < 4; ++i) {
810 if (vcstatus[i] == 0)
811 continue;
812 dsi_call_isrs(isr_tables->isr_table_vc[i],
813 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
814 vcstatus[i]);
815 }
816
817 if (ciostatus != 0)
818 dsi_call_isrs(isr_tables->isr_table_cio,
819 ARRAY_SIZE(isr_tables->isr_table_cio),
820 ciostatus);
821}
822
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200823static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
824{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530825 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530826 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200827 u32 irqstatus, vcstatus[4], ciostatus;
828 int i;
829
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530830 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530831 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530832
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300833 if (!dsi->is_enabled)
834 return IRQ_NONE;
835
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530836 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200837
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530838 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200839
840 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200841 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530842 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200843 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200844 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200845
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530846 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200847 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530848 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200849
850 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200851 if ((irqstatus & (1 << i)) == 0) {
852 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200853 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300854 }
855
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530856 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200857
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530858 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200859 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530860 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200861 }
862
863 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530864 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200865
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530866 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200867 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530868 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200869 } else {
870 ciostatus = 0;
871 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200872
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200873#ifdef DSI_CATCH_MISSING_TE
874 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530875 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200876#endif
877
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200878 /* make a copy and unlock, so that isrs can unregister
879 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530880 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
881 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200882
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530883 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200884
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530885 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200886
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530887 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200888
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530889 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200890
archit tanejaaffe3602011-02-23 08:41:03 +0000891 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200892}
893
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530894/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530895static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
896 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200897 unsigned isr_array_size, u32 default_mask,
898 const struct dsi_reg enable_reg,
899 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200900{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200901 struct dsi_isr_data *isr_data;
902 u32 mask;
903 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200904 int i;
905
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200906 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200907
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200908 for (i = 0; i < isr_array_size; i++) {
909 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200910
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200911 if (isr_data->isr == NULL)
912 continue;
913
914 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200915 }
916
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530917 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200918 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530919 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
920 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200921
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200922 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530923 dsi_read_reg(dsidev, enable_reg);
924 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200925}
926
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530927/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530928static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200929{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530930 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200931 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200932#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200933 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200934#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530935 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
936 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200937 DSI_IRQENABLE, DSI_IRQSTATUS);
938}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200939
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530940/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530941static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200942{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530943 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
944
945 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
946 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200947 DSI_VC_IRQ_ERROR_MASK,
948 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
949}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200950
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530951/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530952static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200953{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530954 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
955
956 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
957 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200958 DSI_CIO_IRQ_ERROR_MASK,
959 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
960}
961
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530962static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200963{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530964 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200965 unsigned long flags;
966 int vc;
967
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530968 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200969
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530970 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200971
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530972 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200973 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530974 _omap_dsi_set_irqs_vc(dsidev, vc);
975 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200976
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530977 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200978}
979
980static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
981 struct dsi_isr_data *isr_array, unsigned isr_array_size)
982{
983 struct dsi_isr_data *isr_data;
984 int free_idx;
985 int i;
986
987 BUG_ON(isr == NULL);
988
989 /* check for duplicate entry and find a free slot */
990 free_idx = -1;
991 for (i = 0; i < isr_array_size; i++) {
992 isr_data = &isr_array[i];
993
994 if (isr_data->isr == isr && isr_data->arg == arg &&
995 isr_data->mask == mask) {
996 return -EINVAL;
997 }
998
999 if (isr_data->isr == NULL && free_idx == -1)
1000 free_idx = i;
1001 }
1002
1003 if (free_idx == -1)
1004 return -EBUSY;
1005
1006 isr_data = &isr_array[free_idx];
1007 isr_data->isr = isr;
1008 isr_data->arg = arg;
1009 isr_data->mask = mask;
1010
1011 return 0;
1012}
1013
1014static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
1015 struct dsi_isr_data *isr_array, unsigned isr_array_size)
1016{
1017 struct dsi_isr_data *isr_data;
1018 int i;
1019
1020 for (i = 0; i < isr_array_size; i++) {
1021 isr_data = &isr_array[i];
1022 if (isr_data->isr != isr || isr_data->arg != arg ||
1023 isr_data->mask != mask)
1024 continue;
1025
1026 isr_data->isr = NULL;
1027 isr_data->arg = NULL;
1028 isr_data->mask = 0;
1029
1030 return 0;
1031 }
1032
1033 return -EINVAL;
1034}
1035
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301036static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
1037 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001038{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301039 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001040 unsigned long flags;
1041 int r;
1042
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301043 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001044
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301045 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1046 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001047
1048 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301049 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001050
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301051 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001052
1053 return r;
1054}
1055
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301056static int dsi_unregister_isr(struct platform_device *dsidev,
1057 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001058{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301059 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001060 unsigned long flags;
1061 int r;
1062
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301063 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001064
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301065 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1066 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001067
1068 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301069 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001070
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301071 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001072
1073 return r;
1074}
1075
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301076static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
1077 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001078{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301079 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001080 unsigned long flags;
1081 int r;
1082
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301083 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001084
1085 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301086 dsi->isr_tables.isr_table_vc[channel],
1087 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001088
1089 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301090 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001091
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301092 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001093
1094 return r;
1095}
1096
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301097static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1098 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001099{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301100 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001101 unsigned long flags;
1102 int r;
1103
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301104 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001105
1106 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301107 dsi->isr_tables.isr_table_vc[channel],
1108 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001109
1110 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301111 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001112
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301113 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001114
1115 return r;
1116}
1117
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301118static int dsi_register_isr_cio(struct platform_device *dsidev,
1119 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001120{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301121 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001122 unsigned long flags;
1123 int r;
1124
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301125 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001126
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301127 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1128 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001129
1130 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301131 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001132
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301133 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001134
1135 return r;
1136}
1137
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301138static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1139 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001140{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301141 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001142 unsigned long flags;
1143 int r;
1144
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301145 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001146
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301147 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1148 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001149
1150 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301151 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001152
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301153 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001154
1155 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001156}
1157
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301158static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001159{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301160 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001161 unsigned long flags;
1162 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301163 spin_lock_irqsave(&dsi->errors_lock, flags);
1164 e = dsi->errors;
1165 dsi->errors = 0;
1166 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001167 return e;
1168}
1169
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001170static int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001171{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001172 int r;
1173 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1174
1175 DSSDBG("dsi_runtime_get\n");
1176
1177 r = pm_runtime_get_sync(&dsi->pdev->dev);
1178 WARN_ON(r < 0);
1179 return r < 0 ? r : 0;
1180}
1181
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001182static void dsi_runtime_put(struct platform_device *dsidev)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001183{
1184 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1185 int r;
1186
1187 DSSDBG("dsi_runtime_put\n");
1188
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001189 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001190 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001191}
1192
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001193static int dsi_regulator_init(struct platform_device *dsidev)
1194{
1195 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1196 struct regulator *vdds_dsi;
1197
1198 if (dsi->vdds_dsi_reg != NULL)
1199 return 0;
1200
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001201 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001202
1203 if (IS_ERR(vdds_dsi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +02001204 if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001205 DSSERR("can't get DSI VDD regulator\n");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001206 return PTR_ERR(vdds_dsi);
1207 }
1208
1209 dsi->vdds_dsi_reg = vdds_dsi;
1210
1211 return 0;
1212}
1213
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301214static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001215{
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001216 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001217 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001218 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001219
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001220 /* A dummy read using the SCP interface to any DSIPHY register is
1221 * required after DSIPHY reset to complete the reset of the DSI complex
1222 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301223 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001224
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001225 if (dsi->data->quirks & DSI_QUIRK_REVERSE_TXCLKESC) {
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001226 b0 = 28;
1227 b1 = 27;
1228 b2 = 26;
1229 } else {
1230 b0 = 24;
1231 b1 = 25;
1232 b2 = 26;
1233 }
1234
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301235#define DSI_FLD_GET(fld, start, end)\
1236 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1237
1238 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1239 DSI_FLD_GET(PLL_STATUS, 0, 0),
1240 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1241 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1242 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1243 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1244 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1245 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1246 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1247
1248#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001249}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001250
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301251static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001252{
1253 DSSDBG("dsi_if_enable(%d)\n", enable);
1254
1255 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301256 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001257
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301258 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001259 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1260 return -EIO;
1261 }
1262
1263 return 0;
1264}
1265
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001266static unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001267{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301268 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1269
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001270 return dsi->pll.cinfo.clkout[HSDIV_DISPC];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001271}
1272
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301273static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001274{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301275 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1276
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001277 return dsi->pll.cinfo.clkout[HSDIV_DSI];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001278}
1279
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301280static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001281{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301282 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1283
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001284 return dsi->pll.cinfo.clkdco / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001285}
1286
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301287static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001288{
1289 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001290 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001291
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001292 if (dss_get_dsi_clk_source(dsi->module_id) == DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301293 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001294 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001295 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301296 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301297 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001298 }
1299
1300 return r;
1301}
1302
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001303static int dsi_lp_clock_calc(unsigned long dsi_fclk,
1304 unsigned long lp_clk_min, unsigned long lp_clk_max,
1305 struct dsi_lp_clock_info *lp_cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001306{
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001307 unsigned lp_clk_div;
1308 unsigned long lp_clk;
1309
1310 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
1311 lp_clk = dsi_fclk / 2 / lp_clk_div;
1312
1313 if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
1314 return -EINVAL;
1315
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001316 lp_cinfo->lp_clk_div = lp_clk_div;
1317 lp_cinfo->lp_clk = lp_clk;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001318
1319 return 0;
1320}
1321
Tomi Valkeinen57612172012-11-27 17:32:36 +02001322static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001323{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301324 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001325 unsigned long dsi_fclk;
1326 unsigned lp_clk_div;
1327 unsigned long lp_clk;
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03001328 unsigned lpdiv_max = dsi->data->max_pll_lpdiv;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001329
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001330
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001331 lp_clk_div = dsi->user_lp_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001332
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001333 if (lp_clk_div == 0 || lp_clk_div > lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001334 return -EINVAL;
1335
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301336 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001337
1338 lp_clk = dsi_fclk / 2 / lp_clk_div;
1339
1340 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001341 dsi->current_lp_cinfo.lp_clk = lp_clk;
1342 dsi->current_lp_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001343
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301344 /* LP_CLK_DIVISOR */
1345 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001346
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301347 /* LP_RX_SYNCHRO_ENABLE */
1348 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001349
1350 return 0;
1351}
1352
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301353static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001354{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301355 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1356
1357 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301358 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001359}
1360
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301361static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001362{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301363 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1364
1365 WARN_ON(dsi->scp_clk_refcount == 0);
1366 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301367 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001368}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001369
1370enum dsi_pll_power_state {
1371 DSI_PLL_POWER_OFF = 0x0,
1372 DSI_PLL_POWER_ON_HSCLK = 0x1,
1373 DSI_PLL_POWER_ON_ALL = 0x2,
1374 DSI_PLL_POWER_ON_DIV = 0x3,
1375};
1376
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301377static int dsi_pll_power(struct platform_device *dsidev,
1378 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001379{
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001380 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001381 int t = 0;
1382
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001383 /* DSI-PLL power command 0x3 is not working */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001384 if ((dsi->data->quirks & DSI_QUIRK_PLL_PWR_BUG) &&
1385 state == DSI_PLL_POWER_ON_DIV)
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001386 state = DSI_PLL_POWER_ON_ALL;
1387
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301388 /* PLL_PWR_CMD */
1389 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001390
1391 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301392 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001393 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001394 DSSERR("Failed to set DSI PLL power mode to %d\n",
1395 state);
1396 return -ENODEV;
1397 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001398 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001399 }
1400
1401 return 0;
1402}
1403
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001404
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03001405static void dsi_pll_calc_dsi_fck(struct dsi_data *dsi,
1406 struct dss_pll_clock_info *cinfo)
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001407{
1408 unsigned long max_dsi_fck;
1409
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03001410 max_dsi_fck = dsi->data->max_fck_freq;
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001411
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001412 cinfo->mX[HSDIV_DSI] = DIV_ROUND_UP(cinfo->clkdco, max_dsi_fck);
1413 cinfo->clkout[HSDIV_DSI] = cinfo->clkdco / cinfo->mX[HSDIV_DSI];
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001414}
1415
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001416static int dsi_pll_enable(struct dss_pll *pll)
Tomi Valkeinen544bfb62014-08-04 13:46:05 +03001417{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001418 struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
1419 struct platform_device *dsidev = dsi->pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001420 int r = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001421
1422 DSSDBG("PLL init\n");
1423
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001424 r = dsi_regulator_init(dsidev);
1425 if (r)
1426 return r;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001427
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001428 r = dsi_runtime_get(dsidev);
1429 if (r)
1430 return r;
1431
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001432 /*
1433 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1434 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301435 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001436
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301437 if (!dsi->vdds_dsi_enabled) {
1438 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001439 if (r)
1440 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301441 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001442 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001443
1444 /* XXX PLL does not come out of reset without this... */
1445 dispc_pck_free_enable(1);
1446
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301447 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001448 DSSERR("PLL not coming out of reset.\n");
1449 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001450 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001451 goto err1;
1452 }
1453
1454 /* XXX ... but if left on, we get problems when planes do not
1455 * fill the whole display. No idea about this */
1456 dispc_pck_free_enable(0);
1457
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03001458 r = dsi_pll_power(dsidev, DSI_PLL_POWER_ON_ALL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001459
1460 if (r)
1461 goto err1;
1462
1463 DSSDBG("PLL init done\n");
1464
1465 return 0;
1466err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301467 if (dsi->vdds_dsi_enabled) {
1468 regulator_disable(dsi->vdds_dsi_reg);
1469 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001470 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001471err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301472 dsi_disable_scp_clk(dsidev);
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001473 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001474 return r;
1475}
1476
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001477static void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001478{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301479 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1480
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301481 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001482 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301483 WARN_ON(!dsi->vdds_dsi_enabled);
1484 regulator_disable(dsi->vdds_dsi_reg);
1485 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001486 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001487
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301488 dsi_disable_scp_clk(dsidev);
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001489 dsi_runtime_put(dsidev);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001490
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001491 DSSDBG("PLL uninit done\n");
1492}
1493
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001494static void dsi_pll_disable(struct dss_pll *pll)
1495{
1496 struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
1497 struct platform_device *dsidev = dsi->pdev;
1498
1499 dsi_pll_uninit(dsidev, true);
1500}
1501
Archit Taneja5a8b5722011-05-12 17:26:29 +05301502static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1503 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001504{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301505 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001506 struct dss_pll_clock_info *cinfo = &dsi->pll.cinfo;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03001507 enum dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001508 int dsi_module = dsi->module_id;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001509 struct dss_pll *pll = &dsi->pll;
Archit Taneja067a57e2011-03-02 11:57:25 +05301510
1511 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301512 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001513
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001514 if (dsi_runtime_get(dsidev))
1515 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001516
Archit Taneja5a8b5722011-05-12 17:26:29 +05301517 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001518
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001519 seq_printf(s, "dsi pll clkin\t%lu\n", clk_get_rate(pll->clkin));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001520
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001521 seq_printf(s, "Fint\t\t%-16lun %u\n", cinfo->fint, cinfo->n);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001522
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001523 seq_printf(s, "CLKIN4DDR\t%-16lum %u\n",
1524 cinfo->clkdco, cinfo->m);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001525
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001526 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16lum_dispc %u\t(%s)\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001527 dss_get_clk_source_name(dsi_module == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001528 DSS_CLK_SRC_PLL1_1 :
1529 DSS_CLK_SRC_PLL2_1),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001530 cinfo->clkout[HSDIV_DISPC],
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001531 cinfo->mX[HSDIV_DISPC],
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001532 dispc_clk_src == DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001533 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001534
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001535 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16lum_dsi %u\t(%s)\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001536 dss_get_clk_source_name(dsi_module == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001537 DSS_CLK_SRC_PLL1_2 :
1538 DSS_CLK_SRC_PLL2_2),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001539 cinfo->clkout[HSDIV_DSI],
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001540 cinfo->mX[HSDIV_DSI],
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001541 dsi_clk_src == DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001542 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001543
Archit Taneja5a8b5722011-05-12 17:26:29 +05301544 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001545
Tomi Valkeinen557a1542016-05-17 13:49:18 +03001546 seq_printf(s, "dsi fclk source = %s\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001547 dss_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001548
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301549 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001550
1551 seq_printf(s, "DDR_CLK\t\t%lu\n",
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001552 cinfo->clkdco / 4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001553
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301554 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001555
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001556 seq_printf(s, "LP_CLK\t\t%lu\n", dsi->current_lp_cinfo.lp_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001557
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001558 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001559}
1560
Archit Taneja5a8b5722011-05-12 17:26:29 +05301561void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001562{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301563 struct platform_device *dsidev;
1564 int i;
1565
1566 for (i = 0; i < MAX_NUM_DSI; i++) {
1567 dsidev = dsi_get_dsidev_from_id(i);
1568 if (dsidev)
1569 dsi_dump_dsidev_clocks(dsidev, s);
1570 }
1571}
1572
1573#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1574static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1575 struct seq_file *s)
1576{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301577 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001578 unsigned long flags;
1579 struct dsi_irq_stats stats;
1580
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301581 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001582
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301583 stats = dsi->irq_stats;
1584 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1585 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001586
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301587 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001588
1589 seq_printf(s, "period %u ms\n",
1590 jiffies_to_msecs(jiffies - stats.last_reset));
1591
1592 seq_printf(s, "irqs %d\n", stats.irq_count);
1593#define PIS(x) \
1594 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1595
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001596 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001597 PIS(VC0);
1598 PIS(VC1);
1599 PIS(VC2);
1600 PIS(VC3);
1601 PIS(WAKEUP);
1602 PIS(RESYNC);
1603 PIS(PLL_LOCK);
1604 PIS(PLL_UNLOCK);
1605 PIS(PLL_RECALL);
1606 PIS(COMPLEXIO_ERR);
1607 PIS(HS_TX_TIMEOUT);
1608 PIS(LP_RX_TIMEOUT);
1609 PIS(TE_TRIGGER);
1610 PIS(ACK_TRIGGER);
1611 PIS(SYNC_LOST);
1612 PIS(LDO_POWER_GOOD);
1613 PIS(TA_TIMEOUT);
1614#undef PIS
1615
1616#define PIS(x) \
1617 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1618 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1619 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1620 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1621 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1622
1623 seq_printf(s, "-- VC interrupts --\n");
1624 PIS(CS);
1625 PIS(ECC_CORR);
1626 PIS(PACKET_SENT);
1627 PIS(FIFO_TX_OVF);
1628 PIS(FIFO_RX_OVF);
1629 PIS(BTA);
1630 PIS(ECC_NO_CORR);
1631 PIS(FIFO_TX_UDF);
1632 PIS(PP_BUSY_CHANGE);
1633#undef PIS
1634
1635#define PIS(x) \
1636 seq_printf(s, "%-20s %10d\n", #x, \
1637 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1638
1639 seq_printf(s, "-- CIO interrupts --\n");
1640 PIS(ERRSYNCESC1);
1641 PIS(ERRSYNCESC2);
1642 PIS(ERRSYNCESC3);
1643 PIS(ERRESC1);
1644 PIS(ERRESC2);
1645 PIS(ERRESC3);
1646 PIS(ERRCONTROL1);
1647 PIS(ERRCONTROL2);
1648 PIS(ERRCONTROL3);
1649 PIS(STATEULPS1);
1650 PIS(STATEULPS2);
1651 PIS(STATEULPS3);
1652 PIS(ERRCONTENTIONLP0_1);
1653 PIS(ERRCONTENTIONLP1_1);
1654 PIS(ERRCONTENTIONLP0_2);
1655 PIS(ERRCONTENTIONLP1_2);
1656 PIS(ERRCONTENTIONLP0_3);
1657 PIS(ERRCONTENTIONLP1_3);
1658 PIS(ULPSACTIVENOT_ALL0);
1659 PIS(ULPSACTIVENOT_ALL1);
1660#undef PIS
1661}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001662
Archit Taneja5a8b5722011-05-12 17:26:29 +05301663static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001664{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301665 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1666
Archit Taneja5a8b5722011-05-12 17:26:29 +05301667 dsi_dump_dsidev_irqs(dsidev, s);
1668}
1669
1670static void dsi2_dump_irqs(struct seq_file *s)
1671{
1672 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1673
1674 dsi_dump_dsidev_irqs(dsidev, s);
1675}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301676#endif
1677
1678static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1679 struct seq_file *s)
1680{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301681#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001682
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001683 if (dsi_runtime_get(dsidev))
1684 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301685 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001686
1687 DUMPREG(DSI_REVISION);
1688 DUMPREG(DSI_SYSCONFIG);
1689 DUMPREG(DSI_SYSSTATUS);
1690 DUMPREG(DSI_IRQSTATUS);
1691 DUMPREG(DSI_IRQENABLE);
1692 DUMPREG(DSI_CTRL);
1693 DUMPREG(DSI_COMPLEXIO_CFG1);
1694 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1695 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1696 DUMPREG(DSI_CLK_CTRL);
1697 DUMPREG(DSI_TIMING1);
1698 DUMPREG(DSI_TIMING2);
1699 DUMPREG(DSI_VM_TIMING1);
1700 DUMPREG(DSI_VM_TIMING2);
1701 DUMPREG(DSI_VM_TIMING3);
1702 DUMPREG(DSI_CLK_TIMING);
1703 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1704 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1705 DUMPREG(DSI_COMPLEXIO_CFG2);
1706 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1707 DUMPREG(DSI_VM_TIMING4);
1708 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1709 DUMPREG(DSI_VM_TIMING5);
1710 DUMPREG(DSI_VM_TIMING6);
1711 DUMPREG(DSI_VM_TIMING7);
1712 DUMPREG(DSI_STOPCLK_TIMING);
1713
1714 DUMPREG(DSI_VC_CTRL(0));
1715 DUMPREG(DSI_VC_TE(0));
1716 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1717 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1718 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1719 DUMPREG(DSI_VC_IRQSTATUS(0));
1720 DUMPREG(DSI_VC_IRQENABLE(0));
1721
1722 DUMPREG(DSI_VC_CTRL(1));
1723 DUMPREG(DSI_VC_TE(1));
1724 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1725 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1726 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1727 DUMPREG(DSI_VC_IRQSTATUS(1));
1728 DUMPREG(DSI_VC_IRQENABLE(1));
1729
1730 DUMPREG(DSI_VC_CTRL(2));
1731 DUMPREG(DSI_VC_TE(2));
1732 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1733 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1734 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1735 DUMPREG(DSI_VC_IRQSTATUS(2));
1736 DUMPREG(DSI_VC_IRQENABLE(2));
1737
1738 DUMPREG(DSI_VC_CTRL(3));
1739 DUMPREG(DSI_VC_TE(3));
1740 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1741 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1742 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1743 DUMPREG(DSI_VC_IRQSTATUS(3));
1744 DUMPREG(DSI_VC_IRQENABLE(3));
1745
1746 DUMPREG(DSI_DSIPHY_CFG0);
1747 DUMPREG(DSI_DSIPHY_CFG1);
1748 DUMPREG(DSI_DSIPHY_CFG2);
1749 DUMPREG(DSI_DSIPHY_CFG5);
1750
1751 DUMPREG(DSI_PLL_CONTROL);
1752 DUMPREG(DSI_PLL_STATUS);
1753 DUMPREG(DSI_PLL_GO);
1754 DUMPREG(DSI_PLL_CONFIGURATION1);
1755 DUMPREG(DSI_PLL_CONFIGURATION2);
1756
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301757 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001758 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001759#undef DUMPREG
1760}
1761
Archit Taneja5a8b5722011-05-12 17:26:29 +05301762static void dsi1_dump_regs(struct seq_file *s)
1763{
1764 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1765
1766 dsi_dump_dsidev_regs(dsidev, s);
1767}
1768
1769static void dsi2_dump_regs(struct seq_file *s)
1770{
1771 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1772
1773 dsi_dump_dsidev_regs(dsidev, s);
1774}
1775
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001776enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001777 DSI_COMPLEXIO_POWER_OFF = 0x0,
1778 DSI_COMPLEXIO_POWER_ON = 0x1,
1779 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1780};
1781
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301782static int dsi_cio_power(struct platform_device *dsidev,
1783 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001784{
1785 int t = 0;
1786
1787 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301788 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001789
1790 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301791 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
1792 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001793 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001794 DSSERR("failed to set complexio power state to "
1795 "%d\n", state);
1796 return -ENODEV;
1797 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001798 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001799 }
1800
1801 return 0;
1802}
1803
Archit Taneja0c656222011-05-16 15:17:09 +05301804static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
1805{
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001806 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja0c656222011-05-16 15:17:09 +05301807 int val;
1808
1809 /* line buffer on OMAP3 is 1024 x 24bits */
1810 /* XXX: for some reason using full buffer size causes
1811 * considerable TX slowdown with update sizes that fill the
1812 * whole buffer */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001813 if (!(dsi->data->quirks & DSI_QUIRK_GNQ))
Archit Taneja0c656222011-05-16 15:17:09 +05301814 return 1023 * 3;
1815
1816 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
1817
1818 switch (val) {
1819 case 1:
1820 return 512 * 3; /* 512x24 bits */
1821 case 2:
1822 return 682 * 3; /* 682x24 bits */
1823 case 3:
1824 return 853 * 3; /* 853x24 bits */
1825 case 4:
1826 return 1024 * 3; /* 1024x24 bits */
1827 case 5:
1828 return 1194 * 3; /* 1194x24 bits */
1829 case 6:
1830 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03001831 case 7:
1832 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05301833 default:
1834 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001835 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05301836 }
1837}
1838
Archit Taneja9e7e9372012-08-14 12:29:22 +05301839static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001840{
Tomi Valkeinen48368392011-10-13 11:22:39 +03001841 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1842 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
1843 static const enum dsi_lane_function functions[] = {
1844 DSI_LANE_CLK,
1845 DSI_LANE_DATA1,
1846 DSI_LANE_DATA2,
1847 DSI_LANE_DATA3,
1848 DSI_LANE_DATA4,
1849 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001850 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03001851 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001852
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301853 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05301854
Tomi Valkeinen48368392011-10-13 11:22:39 +03001855 for (i = 0; i < dsi->num_lanes_used; ++i) {
1856 unsigned offset = offsets[i];
1857 unsigned polarity, lane_number;
1858 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05301859
Tomi Valkeinen48368392011-10-13 11:22:39 +03001860 for (t = 0; t < dsi->num_lanes_supported; ++t)
1861 if (dsi->lanes[t].function == functions[i])
1862 break;
1863
1864 if (t == dsi->num_lanes_supported)
1865 return -EINVAL;
1866
1867 lane_number = t;
1868 polarity = dsi->lanes[t].polarity;
1869
1870 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
1871 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05301872 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03001873
1874 /* clear the unused lanes */
1875 for (; i < dsi->num_lanes_supported; ++i) {
1876 unsigned offset = offsets[i];
1877
1878 r = FLD_MOD(r, 0, offset + 2, offset);
1879 r = FLD_MOD(r, 0, offset + 3, offset + 3);
1880 }
1881
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301882 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001883
Tomi Valkeinen48368392011-10-13 11:22:39 +03001884 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001885}
1886
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301887static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001888{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301889 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1890
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001891 /* convert time in ns to ddr ticks, rounding up */
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001892 unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001893 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
1894}
1895
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301896static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001897{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301898 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1899
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001900 unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001901 return ddr * 1000 * 1000 / (ddr_clk / 1000);
1902}
1903
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301904static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001905{
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001906 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001907 u32 r;
1908 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
1909 u32 tlpx_half, tclk_trail, tclk_zero;
1910 u32 tclk_prepare;
1911
1912 /* calculate timings */
1913
1914 /* 1 * DDR_CLK = 2 * UI */
1915
1916 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301917 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001918
1919 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301920 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001921
1922 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301923 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001924
1925 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301926 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001927
1928 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301929 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001930
1931 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301932 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001933
1934 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301935 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001936
1937 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301938 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001939
1940 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301941 ths_prepare, ddr2ns(dsidev, ths_prepare),
1942 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001943 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301944 ths_trail, ddr2ns(dsidev, ths_trail),
1945 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001946
1947 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
1948 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301949 tlpx_half, ddr2ns(dsidev, tlpx_half),
1950 tclk_trail, ddr2ns(dsidev, tclk_trail),
1951 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001952 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301953 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001954
1955 /* program timings */
1956
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301957 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001958 r = FLD_MOD(r, ths_prepare, 31, 24);
1959 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
1960 r = FLD_MOD(r, ths_trail, 15, 8);
1961 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301962 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001963
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301964 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03001965 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001966 r = FLD_MOD(r, tclk_trail, 15, 8);
1967 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03001968
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001969 if (dsi->data->quirks & DSI_QUIRK_PHY_DCC) {
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03001970 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
1971 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
1972 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
1973 }
1974
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301975 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001976
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301977 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001978 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301979 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001980}
1981
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001982/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05301983static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001984 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001985{
Archit Taneja75d72472011-05-16 15:17:08 +05301986 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001987 int i;
1988 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03001989 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001990
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001991 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001992
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001993 for (i = 0; i < dsi->num_lanes_supported; ++i) {
1994 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001995
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001996 if (mask_p & (1 << i))
1997 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001998
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001999 if (mask_n & (1 << i))
2000 l |= 1 << (i * 2 + (p ? 1 : 0));
2001 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002002
2003 /*
2004 * Bits in REGLPTXSCPDAT4TO0DXDY:
2005 * 17: DY0 18: DX0
2006 * 19: DY1 20: DX1
2007 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302008 * 23: DY3 24: DX3
2009 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002010 */
2011
2012 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302013
2014 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302015 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002016
2017 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302018
2019 /* ENLPTXSCPDAT */
2020 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002021}
2022
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302023static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002024{
2025 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302026 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002027 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302028 /* REGLPTXSCPDAT4TO0DXDY */
2029 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002030}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002031
Archit Taneja9e7e9372012-08-14 12:29:22 +05302032static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002033{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002034 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2035 int t, i;
2036 bool in_use[DSI_MAX_NR_LANES];
2037 static const u8 offsets_old[] = { 28, 27, 26 };
2038 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2039 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002040
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03002041 if (dsi->data->quirks & DSI_QUIRK_REVERSE_TXCLKESC)
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002042 offsets = offsets_old;
2043 else
2044 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002045
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002046 for (i = 0; i < dsi->num_lanes_supported; ++i)
2047 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002048
2049 t = 100000;
2050 while (true) {
2051 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002052 int ok;
2053
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302054 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002055
2056 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002057 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2058 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002059 ok++;
2060 }
2061
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002062 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002063 break;
2064
2065 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002066 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2067 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002068 continue;
2069
2070 DSSERR("CIO TXCLKESC%d domain not coming " \
2071 "out of reset\n", i);
2072 }
2073 return -EIO;
2074 }
2075 }
2076
2077 return 0;
2078}
2079
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002080/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302081static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002082{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002083 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2084 unsigned mask = 0;
2085 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002086
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002087 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2088 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2089 mask |= 1 << i;
2090 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002091
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002092 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002093}
2094
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002095/* OMAP4 CONTROL_DSIPHY */
2096#define OMAP4_DSIPHY_SYSCON_OFFSET 0x78
2097
2098#define OMAP4_DSI2_LANEENABLE_SHIFT 29
2099#define OMAP4_DSI2_LANEENABLE_MASK (0x7 << 29)
2100#define OMAP4_DSI1_LANEENABLE_SHIFT 24
2101#define OMAP4_DSI1_LANEENABLE_MASK (0x1f << 24)
2102#define OMAP4_DSI1_PIPD_SHIFT 19
2103#define OMAP4_DSI1_PIPD_MASK (0x1f << 19)
2104#define OMAP4_DSI2_PIPD_SHIFT 14
2105#define OMAP4_DSI2_PIPD_MASK (0x1f << 14)
2106
2107static int dsi_omap4_mux_pads(struct dsi_data *dsi, unsigned int lanes)
2108{
2109 u32 enable_mask, enable_shift;
2110 u32 pipd_mask, pipd_shift;
2111 u32 reg;
2112
2113 if (!dsi->syscon)
2114 return 0;
2115
2116 if (dsi->module_id == 0) {
2117 enable_mask = OMAP4_DSI1_LANEENABLE_MASK;
2118 enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT;
2119 pipd_mask = OMAP4_DSI1_PIPD_MASK;
2120 pipd_shift = OMAP4_DSI1_PIPD_SHIFT;
2121 } else if (dsi->module_id == 1) {
2122 enable_mask = OMAP4_DSI2_LANEENABLE_MASK;
2123 enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT;
2124 pipd_mask = OMAP4_DSI2_PIPD_MASK;
2125 pipd_shift = OMAP4_DSI2_PIPD_SHIFT;
2126 } else {
2127 return -ENODEV;
2128 }
2129
2130 regmap_read(dsi->syscon, OMAP4_DSIPHY_SYSCON_OFFSET, &reg);
2131
2132 reg &= ~enable_mask;
2133 reg &= ~pipd_mask;
2134
2135 reg |= (lanes << enable_shift) & enable_mask;
2136 reg |= (lanes << pipd_shift) & pipd_mask;
2137
2138 regmap_write(dsi->syscon, OMAP4_DSIPHY_SYSCON_OFFSET, reg);
2139
2140 return 0;
2141}
2142
2143static int dsi_enable_pads(struct dsi_data *dsi, unsigned int lane_mask)
2144{
2145 return dsi_omap4_mux_pads(dsi, lane_mask);
2146}
2147
2148static void dsi_disable_pads(struct dsi_data *dsi)
2149{
2150 dsi_omap4_mux_pads(dsi, 0);
2151}
2152
Archit Taneja9e7e9372012-08-14 12:29:22 +05302153static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002154{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302155 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002156 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002157 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002158
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302159 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002160
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002161 r = dsi_enable_pads(dsi, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002162 if (r)
2163 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002164
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302165 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002166
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002167 /* A dummy read using the SCP interface to any DSIPHY register is
2168 * required after DSIPHY reset to complete the reset of the DSI complex
2169 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302170 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002171
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302172 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002173 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2174 r = -EIO;
2175 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002176 }
2177
Archit Taneja9e7e9372012-08-14 12:29:22 +05302178 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002179 if (r)
2180 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002181
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002182 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302183 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002184 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2185 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2186 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2187 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302188 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002189
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302190 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002191 unsigned mask_p;
2192 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302193
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002194 DSSDBG("manual ulps exit\n");
2195
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002196 /* ULPS is exited by Mark-1 state for 1ms, followed by
2197 * stop state. DSS HW cannot do this via the normal
2198 * ULPS exit sequence, as after reset the DSS HW thinks
2199 * that we are not in ULPS mode, and refuses to send the
2200 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002201 * manually by setting positive lines high and negative lines
2202 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002203 */
2204
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002205 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302206
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002207 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2208 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2209 continue;
2210 mask_p |= 1 << i;
2211 }
Archit Taneja75d72472011-05-16 15:17:08 +05302212
Archit Taneja9e7e9372012-08-14 12:29:22 +05302213 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002214 }
2215
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302216 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002217 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002218 goto err_cio_pwr;
2219
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302220 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002221 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2222 r = -ENODEV;
2223 goto err_cio_pwr_dom;
2224 }
2225
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302226 dsi_if_enable(dsidev, true);
2227 dsi_if_enable(dsidev, false);
2228 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002229
Archit Taneja9e7e9372012-08-14 12:29:22 +05302230 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002231 if (r)
2232 goto err_tx_clk_esc_rst;
2233
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302234 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002235 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2236 ktime_t wait = ns_to_ktime(1000 * 1000);
2237 set_current_state(TASK_UNINTERRUPTIBLE);
2238 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2239
2240 /* Disable the override. The lanes should be set to Mark-11
2241 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302242 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002243 }
2244
2245 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302246 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002247
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302248 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002249
Archit Tanejadca2b152012-08-16 18:02:00 +05302250 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302251 /* DDR_CLK_ALWAYS_ON */
2252 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302253 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302254 }
2255
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302256 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002257
2258 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002259
2260 return 0;
2261
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002262err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302263 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002264err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302265 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002266err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302267 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302268 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002269err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302270 dsi_disable_scp_clk(dsidev);
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002271 dsi_disable_pads(dsi);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002272 return r;
2273}
2274
Archit Taneja9e7e9372012-08-14 12:29:22 +05302275static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002276{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002277 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302278
Archit Taneja8af6ff02011-09-05 16:48:27 +05302279 /* DDR_CLK_ALWAYS_ON */
2280 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2281
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302282 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2283 dsi_disable_scp_clk(dsidev);
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002284 dsi_disable_pads(dsi);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002285}
2286
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302287static void dsi_config_tx_fifo(struct platform_device *dsidev,
2288 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002289 enum fifo_size size3, enum fifo_size size4)
2290{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302291 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002292 u32 r = 0;
2293 int add = 0;
2294 int i;
2295
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002296 dsi->vc[0].tx_fifo_size = size1;
2297 dsi->vc[1].tx_fifo_size = size2;
2298 dsi->vc[2].tx_fifo_size = size3;
2299 dsi->vc[3].tx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002300
2301 for (i = 0; i < 4; i++) {
2302 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002303 int size = dsi->vc[i].tx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002304
2305 if (add + size > 4) {
2306 DSSERR("Illegal FIFO configuration\n");
2307 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002308 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002309 }
2310
2311 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2312 r |= v << (8 * i);
2313 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2314 add += size;
2315 }
2316
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302317 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002318}
2319
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302320static void dsi_config_rx_fifo(struct platform_device *dsidev,
2321 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002322 enum fifo_size size3, enum fifo_size size4)
2323{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302324 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002325 u32 r = 0;
2326 int add = 0;
2327 int i;
2328
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002329 dsi->vc[0].rx_fifo_size = size1;
2330 dsi->vc[1].rx_fifo_size = size2;
2331 dsi->vc[2].rx_fifo_size = size3;
2332 dsi->vc[3].rx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002333
2334 for (i = 0; i < 4; i++) {
2335 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002336 int size = dsi->vc[i].rx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002337
2338 if (add + size > 4) {
2339 DSSERR("Illegal FIFO configuration\n");
2340 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002341 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002342 }
2343
2344 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2345 r |= v << (8 * i);
2346 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2347 add += size;
2348 }
2349
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302350 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002351}
2352
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302353static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002354{
2355 u32 r;
2356
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302357 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002358 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302359 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002360
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302361 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002362 DSSERR("TX_STOP bit not going down\n");
2363 return -EIO;
2364 }
2365
2366 return 0;
2367}
2368
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302369static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002370{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302371 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002372}
2373
2374static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2375{
Archit Taneja2e868db2011-05-12 17:26:28 +05302376 struct dsi_packet_sent_handler_data *vp_data =
2377 (struct dsi_packet_sent_handler_data *) data;
2378 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302379 const int channel = dsi->update_channel;
2380 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002381
Archit Taneja2e868db2011-05-12 17:26:28 +05302382 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2383 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002384}
2385
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302386static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002387{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302388 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302389 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002390 struct dsi_packet_sent_handler_data vp_data = {
2391 .dsidev = dsidev,
2392 .completion = &completion
2393 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002394 int r = 0;
2395 u8 bit;
2396
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302397 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002398
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302399 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302400 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002401 if (r)
2402 goto err0;
2403
2404 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302405 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002406 if (wait_for_completion_timeout(&completion,
2407 msecs_to_jiffies(10)) == 0) {
2408 DSSERR("Failed to complete previous frame transfer\n");
2409 r = -EIO;
2410 goto err1;
2411 }
2412 }
2413
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302414 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302415 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002416
2417 return 0;
2418err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302419 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302420 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002421err0:
2422 return r;
2423}
2424
2425static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2426{
Archit Taneja2e868db2011-05-12 17:26:28 +05302427 struct dsi_packet_sent_handler_data *l4_data =
2428 (struct dsi_packet_sent_handler_data *) data;
2429 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302430 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002431
Archit Taneja2e868db2011-05-12 17:26:28 +05302432 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2433 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002434}
2435
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302436static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002437{
Archit Taneja2e868db2011-05-12 17:26:28 +05302438 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002439 struct dsi_packet_sent_handler_data l4_data = {
2440 .dsidev = dsidev,
2441 .completion = &completion
2442 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002443 int r = 0;
2444
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302445 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302446 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002447 if (r)
2448 goto err0;
2449
2450 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302451 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002452 if (wait_for_completion_timeout(&completion,
2453 msecs_to_jiffies(10)) == 0) {
2454 DSSERR("Failed to complete previous l4 transfer\n");
2455 r = -EIO;
2456 goto err1;
2457 }
2458 }
2459
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302460 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302461 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002462
2463 return 0;
2464err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302465 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302466 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002467err0:
2468 return r;
2469}
2470
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302471static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002472{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302473 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2474
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302475 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002476
2477 WARN_ON(in_interrupt());
2478
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302479 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002480 return 0;
2481
Archit Tanejad6049142011-08-22 11:58:08 +05302482 switch (dsi->vc[channel].source) {
2483 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302484 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302485 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302486 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002487 default:
2488 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002489 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002490 }
2491}
2492
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302493static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2494 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002495{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002496 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2497 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002498
2499 enable = enable ? 1 : 0;
2500
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302501 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002502
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302503 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2504 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002505 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2506 return -EIO;
2507 }
2508
2509 return 0;
2510}
2511
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302512static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002513{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002514 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002515 u32 r;
2516
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302517 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002518
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302519 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002520
2521 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2522 DSSERR("VC(%d) busy when trying to configure it!\n",
2523 channel);
2524
2525 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2526 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2527 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2528 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2529 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2530 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2531 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03002532 if (dsi->data->quirks & DSI_QUIRK_VC_OCP_WIDTH)
Archit Taneja9613c022011-03-22 06:33:36 -05002533 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002534
2535 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2536 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2537
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302538 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002539
2540 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002541}
2542
Archit Tanejad6049142011-08-22 11:58:08 +05302543static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2544 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002545{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302546 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2547
Archit Tanejad6049142011-08-22 11:58:08 +05302548 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002549 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002550
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302551 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002552
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302553 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002554
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302555 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002556
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002557 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302558 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002559 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002560 return -EIO;
2561 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002562
Archit Tanejad6049142011-08-22 11:58:08 +05302563 /* SOURCE, 0 = L4, 1 = video port */
2564 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002565
Archit Taneja9613c022011-03-22 06:33:36 -05002566 /* DCS_CMD_ENABLE */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03002567 if (dsi->data->quirks & DSI_QUIRK_DCS_CMD_CONFIG_VC) {
Archit Tanejad6049142011-08-22 11:58:08 +05302568 bool enable = source == DSI_VC_SOURCE_VP;
2569 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2570 }
Archit Taneja9613c022011-03-22 06:33:36 -05002571
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302572 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002573
Archit Tanejad6049142011-08-22 11:58:08 +05302574 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002575
2576 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002577}
2578
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002579static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05302580 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002581{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302582 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302583 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302584
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002585 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2586
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302587 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002588
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302589 dsi_vc_enable(dsidev, channel, 0);
2590 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002591
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302592 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002593
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302594 dsi_vc_enable(dsidev, channel, 1);
2595 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002596
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302597 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302598
2599 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302600 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302601 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002602}
2603
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302604static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002605{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302606 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002607 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302608 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002609 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2610 (val >> 0) & 0xff,
2611 (val >> 8) & 0xff,
2612 (val >> 16) & 0xff,
2613 (val >> 24) & 0xff);
2614 }
2615}
2616
2617static void dsi_show_rx_ack_with_err(u16 err)
2618{
2619 DSSERR("\tACK with ERROR (%#x):\n", err);
2620 if (err & (1 << 0))
2621 DSSERR("\t\tSoT Error\n");
2622 if (err & (1 << 1))
2623 DSSERR("\t\tSoT Sync Error\n");
2624 if (err & (1 << 2))
2625 DSSERR("\t\tEoT Sync Error\n");
2626 if (err & (1 << 3))
2627 DSSERR("\t\tEscape Mode Entry Command Error\n");
2628 if (err & (1 << 4))
2629 DSSERR("\t\tLP Transmit Sync Error\n");
2630 if (err & (1 << 5))
2631 DSSERR("\t\tHS Receive Timeout Error\n");
2632 if (err & (1 << 6))
2633 DSSERR("\t\tFalse Control Error\n");
2634 if (err & (1 << 7))
2635 DSSERR("\t\t(reserved7)\n");
2636 if (err & (1 << 8))
2637 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2638 if (err & (1 << 9))
2639 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2640 if (err & (1 << 10))
2641 DSSERR("\t\tChecksum Error\n");
2642 if (err & (1 << 11))
2643 DSSERR("\t\tData type not recognized\n");
2644 if (err & (1 << 12))
2645 DSSERR("\t\tInvalid VC ID\n");
2646 if (err & (1 << 13))
2647 DSSERR("\t\tInvalid Transmission Length\n");
2648 if (err & (1 << 14))
2649 DSSERR("\t\t(reserved14)\n");
2650 if (err & (1 << 15))
2651 DSSERR("\t\tDSI Protocol Violation\n");
2652}
2653
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302654static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2655 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002656{
2657 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302658 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002659 u32 val;
2660 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302661 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002662 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002663 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302664 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002665 u16 err = FLD_GET(val, 23, 8);
2666 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302667 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002668 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002669 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302670 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002671 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002672 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302673 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002674 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002675 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302676 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002677 } else {
2678 DSSERR("\tunknown datatype 0x%02x\n", dt);
2679 }
2680 }
2681 return 0;
2682}
2683
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302684static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002685{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302686 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2687
2688 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002689 DSSDBG("dsi_vc_send_bta %d\n", channel);
2690
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302691 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002692
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302693 /* RX_FIFO_NOT_EMPTY */
2694 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002695 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302696 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002697 }
2698
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302699 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002700
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002701 /* flush posted write */
2702 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2703
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002704 return 0;
2705}
2706
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002707static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002708{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302709 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002710 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002711 int r = 0;
2712 u32 err;
2713
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302714 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002715 &completion, DSI_VC_IRQ_BTA);
2716 if (r)
2717 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002718
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302719 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002720 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002721 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002722 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002723
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302724 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002725 if (r)
2726 goto err2;
2727
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002728 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002729 msecs_to_jiffies(500)) == 0) {
2730 DSSERR("Failed to receive BTA\n");
2731 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002732 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002733 }
2734
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302735 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002736 if (err) {
2737 DSSERR("Error while sending BTA: %x\n", err);
2738 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002739 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002740 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002741err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302742 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002743 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002744err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302745 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002746 &completion, DSI_VC_IRQ_BTA);
2747err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002748 return r;
2749}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002750
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302751static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2752 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002753{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302754 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002755 u32 val;
2756 u8 data_id;
2757
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302758 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002759
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302760 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002761
2762 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2763 FLD_VAL(ecc, 31, 24);
2764
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302765 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002766}
2767
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302768static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2769 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002770{
2771 u32 val;
2772
2773 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2774
2775/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2776 b1, b2, b3, b4, val); */
2777
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302778 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002779}
2780
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302781static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2782 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002783{
2784 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302785 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002786 int i;
2787 u8 *p;
2788 int r = 0;
2789 u8 b1, b2, b3, b4;
2790
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302791 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002792 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2793
2794 /* len + header */
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002795 if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002796 DSSERR("unable to send long packet: packet too long.\n");
2797 return -EINVAL;
2798 }
2799
Archit Tanejad6049142011-08-22 11:58:08 +05302800 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002801
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302802 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002803
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002804 p = data;
2805 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302806 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002807 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002808
2809 b1 = *p++;
2810 b2 = *p++;
2811 b3 = *p++;
2812 b4 = *p++;
2813
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302814 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002815 }
2816
2817 i = len % 4;
2818 if (i) {
2819 b1 = 0; b2 = 0; b3 = 0;
2820
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302821 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002822 DSSDBG("\tsending remainder bytes %d\n", i);
2823
2824 switch (i) {
2825 case 3:
2826 b1 = *p++;
2827 b2 = *p++;
2828 b3 = *p++;
2829 break;
2830 case 2:
2831 b1 = *p++;
2832 b2 = *p++;
2833 break;
2834 case 1:
2835 b1 = *p++;
2836 break;
2837 }
2838
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302839 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002840 }
2841
2842 return r;
2843}
2844
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302845static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
2846 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002847{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302848 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002849 u32 r;
2850 u8 data_id;
2851
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302852 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002853
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302854 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002855 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2856 channel,
2857 data_type, data & 0xff, (data >> 8) & 0xff);
2858
Archit Tanejad6049142011-08-22 11:58:08 +05302859 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002860
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302861 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002862 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2863 return -EINVAL;
2864 }
2865
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302866 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002867
2868 r = (data_id << 0) | (data << 8) | (ecc << 24);
2869
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302870 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002871
2872 return 0;
2873}
2874
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002875static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002876{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302877 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302878
Archit Taneja18b7d092011-09-05 17:01:08 +05302879 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
2880 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002881}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002882
Archit Taneja9e7e9372012-08-14 12:29:22 +05302883static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302884 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002885{
2886 int r;
2887
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302888 if (len == 0) {
2889 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302890 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302891 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
2892 } else if (len == 1) {
2893 r = dsi_vc_send_short(dsidev, channel,
2894 type == DSS_DSI_CONTENT_GENERIC ?
2895 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302896 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002897 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302898 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302899 type == DSS_DSI_CONTENT_GENERIC ?
2900 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302901 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002902 data[0] | (data[1] << 8), 0);
2903 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302904 r = dsi_vc_send_long(dsidev, channel,
2905 type == DSS_DSI_CONTENT_GENERIC ?
2906 MIPI_DSI_GENERIC_LONG_WRITE :
2907 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002908 }
2909
2910 return r;
2911}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302912
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002913static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302914 u8 *data, int len)
2915{
Archit Taneja9e7e9372012-08-14 12:29:22 +05302916 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2917
2918 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302919 DSS_DSI_CONTENT_DCS);
2920}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002921
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002922static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302923 u8 *data, int len)
2924{
Archit Taneja9e7e9372012-08-14 12:29:22 +05302925 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2926
2927 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302928 DSS_DSI_CONTENT_GENERIC);
2929}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302930
2931static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
2932 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002933{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302934 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002935 int r;
2936
Archit Taneja9e7e9372012-08-14 12:29:22 +05302937 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002938 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002939 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002940
Archit Taneja1ffefe72011-05-12 17:26:24 +05302941 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002942 if (r)
2943 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302945 /* RX_FIFO_NOT_EMPTY */
2946 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002947 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302948 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002949 r = -EIO;
2950 goto err;
2951 }
2952
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002953 return 0;
2954err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302955 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002956 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002957 return r;
2958}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302959
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002960static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302961 int len)
2962{
2963 return dsi_vc_write_common(dssdev, channel, data, len,
2964 DSS_DSI_CONTENT_DCS);
2965}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002966
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002967static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302968 int len)
2969{
2970 return dsi_vc_write_common(dssdev, channel, data, len,
2971 DSS_DSI_CONTENT_GENERIC);
2972}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302973
Archit Taneja9e7e9372012-08-14 12:29:22 +05302974static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05302975 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002976{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302977 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05302978 int r;
2979
2980 if (dsi->debug_read)
2981 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
2982 channel, dcs_cmd);
2983
2984 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
2985 if (r) {
2986 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
2987 " failed\n", channel, dcs_cmd);
2988 return r;
2989 }
2990
2991 return 0;
2992}
2993
Archit Taneja9e7e9372012-08-14 12:29:22 +05302994static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05302995 int channel, u8 *reqdata, int reqlen)
2996{
Archit Tanejab3b89c02011-08-30 16:07:39 +05302997 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2998 u16 data;
2999 u8 data_type;
3000 int r;
3001
3002 if (dsi->debug_read)
3003 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3004 channel, reqlen);
3005
3006 if (reqlen == 0) {
3007 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3008 data = 0;
3009 } else if (reqlen == 1) {
3010 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3011 data = reqdata[0];
3012 } else if (reqlen == 2) {
3013 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3014 data = reqdata[0] | (reqdata[1] << 8);
3015 } else {
3016 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003017 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303018 }
3019
3020 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3021 if (r) {
3022 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3023 " failed\n", channel, reqlen);
3024 return r;
3025 }
3026
3027 return 0;
3028}
3029
3030static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3031 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303032{
3033 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003034 u32 val;
3035 u8 dt;
3036 int r;
3037
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003038 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303039 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003040 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003041 r = -EIO;
3042 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003043 }
3044
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303045 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303046 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003047 DSSDBG("\theader: %08x\n", val);
3048 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303049 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003050 u16 err = FLD_GET(val, 23, 8);
3051 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003052 r = -EIO;
3053 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003054
Archit Tanejab3b89c02011-08-30 16:07:39 +05303055 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3056 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3057 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003058 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303059 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303060 DSSDBG("\t%s short response, 1 byte: %02x\n",
3061 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3062 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003063
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003064 if (buflen < 1) {
3065 r = -EIO;
3066 goto err;
3067 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003068
3069 buf[0] = data;
3070
3071 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303072 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3073 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3074 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003075 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303076 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303077 DSSDBG("\t%s short response, 2 byte: %04x\n",
3078 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3079 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003080
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003081 if (buflen < 2) {
3082 r = -EIO;
3083 goto err;
3084 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003085
3086 buf[0] = data & 0xff;
3087 buf[1] = (data >> 8) & 0xff;
3088
3089 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303090 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3091 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3092 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003093 int w;
3094 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303095 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303096 DSSDBG("\t%s long response, len %d\n",
3097 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3098 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003099
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003100 if (len > buflen) {
3101 r = -EIO;
3102 goto err;
3103 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003104
3105 /* two byte checksum ends the packet, not included in len */
3106 for (w = 0; w < len + 2;) {
3107 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303108 val = dsi_read_reg(dsidev,
3109 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303110 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003111 DSSDBG("\t\t%02x %02x %02x %02x\n",
3112 (val >> 0) & 0xff,
3113 (val >> 8) & 0xff,
3114 (val >> 16) & 0xff,
3115 (val >> 24) & 0xff);
3116
3117 for (b = 0; b < 4; ++b) {
3118 if (w < len)
3119 buf[w] = (val >> (b * 8)) & 0xff;
3120 /* we discard the 2 byte checksum */
3121 ++w;
3122 }
3123 }
3124
3125 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003126 } else {
3127 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003128 r = -EIO;
3129 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003130 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003131
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003132err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303133 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3134 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003135
Archit Tanejab8509752011-08-30 15:48:23 +05303136 return r;
3137}
3138
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003139static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
Archit Tanejab8509752011-08-30 15:48:23 +05303140 u8 *buf, int buflen)
3141{
3142 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3143 int r;
3144
Archit Taneja9e7e9372012-08-14 12:29:22 +05303145 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303146 if (r)
3147 goto err;
3148
3149 r = dsi_vc_send_bta_sync(dssdev, channel);
3150 if (r)
3151 goto err;
3152
Archit Tanejab3b89c02011-08-30 16:07:39 +05303153 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3154 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303155 if (r < 0)
3156 goto err;
3157
3158 if (r != buflen) {
3159 r = -EIO;
3160 goto err;
3161 }
3162
3163 return 0;
3164err:
3165 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3166 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003167}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003168
Archit Tanejab3b89c02011-08-30 16:07:39 +05303169static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3170 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3171{
3172 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3173 int r;
3174
Archit Taneja9e7e9372012-08-14 12:29:22 +05303175 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303176 if (r)
3177 return r;
3178
3179 r = dsi_vc_send_bta_sync(dssdev, channel);
3180 if (r)
3181 return r;
3182
3183 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3184 DSS_DSI_CONTENT_GENERIC);
3185 if (r < 0)
3186 return r;
3187
3188 if (r != buflen) {
3189 r = -EIO;
3190 return r;
3191 }
3192
3193 return 0;
3194}
3195
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003196static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05303197 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003198{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303199 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3200
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303201 return dsi_vc_send_short(dsidev, channel,
3202 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003203}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003204
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303205static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003206{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303207 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003208 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003209 int r, i;
3210 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003211
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303212 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003213
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303214 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003215
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303216 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003217
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303218 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003219 return 0;
3220
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003221 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303222 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003223 dsi_if_enable(dsidev, 0);
3224 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3225 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003226 }
3227
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303228 dsi_sync_vc(dsidev, 0);
3229 dsi_sync_vc(dsidev, 1);
3230 dsi_sync_vc(dsidev, 2);
3231 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003232
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303233 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003234
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303235 dsi_vc_enable(dsidev, 0, false);
3236 dsi_vc_enable(dsidev, 1, false);
3237 dsi_vc_enable(dsidev, 2, false);
3238 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003239
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303240 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003241 DSSERR("HS busy when enabling ULPS\n");
3242 return -EIO;
3243 }
3244
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303245 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003246 DSSERR("LP busy when enabling ULPS\n");
3247 return -EIO;
3248 }
3249
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303250 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003251 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3252 if (r)
3253 return r;
3254
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003255 mask = 0;
3256
3257 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3258 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3259 continue;
3260 mask |= 1 << i;
3261 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003262 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3263 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003264 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003265
Tomi Valkeinena702c852011-10-12 10:10:21 +03003266 /* flush posted write and wait for SCP interface to finish the write */
3267 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003268
3269 if (wait_for_completion_timeout(&completion,
3270 msecs_to_jiffies(1000)) == 0) {
3271 DSSERR("ULPS enable timeout\n");
3272 r = -EIO;
3273 goto err;
3274 }
3275
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303276 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003277 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3278
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003279 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003280 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003281
Tomi Valkeinena702c852011-10-12 10:10:21 +03003282 /* flush posted write and wait for SCP interface to finish the write */
3283 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003284
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303285 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003286
3287 dsi_if_enable(dsidev, false);
3288
3289 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303290
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003291 return 0;
3292
3293err:
3294 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303295 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3296 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003297}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003298
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003299static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3300 unsigned ticks, bool x4, bool x16)
3301{
3302 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003303 unsigned long total_ticks;
3304 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303305
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003306 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303307
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003308 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003309 fck = dsi_fclk_rate(dsidev);
3310
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003311 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303312 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003313 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003314 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3315 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3316 dsi_write_reg(dsidev, DSI_TIMING2, r);
3317
3318 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3319
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003320 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3321 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303322 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3323 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003324}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003325
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003326static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3327 bool x8, bool x16)
3328{
3329 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003330 unsigned long total_ticks;
3331 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303332
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003333 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303334
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003335 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003336 fck = dsi_fclk_rate(dsidev);
3337
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003338 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303339 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003340 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003341 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3342 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3343 dsi_write_reg(dsidev, DSI_TIMING1, r);
3344
3345 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3346
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003347 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3348 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303349 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3350 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003351}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003352
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003353static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3354 unsigned ticks, bool x4, bool x16)
3355{
3356 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003357 unsigned long total_ticks;
3358 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303359
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003360 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303361
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003362 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003363 fck = dsi_fclk_rate(dsidev);
3364
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003365 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303366 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003367 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003368 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3369 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3370 dsi_write_reg(dsidev, DSI_TIMING1, r);
3371
3372 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3373
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003374 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3375 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303376 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3377 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003378}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003379
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003380static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3381 unsigned ticks, bool x4, bool x16)
3382{
3383 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003384 unsigned long total_ticks;
3385 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303386
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003387 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303388
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003389 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003390 fck = dsi_get_txbyteclkhs(dsidev);
3391
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003392 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303393 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003394 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003395 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3396 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3397 dsi_write_reg(dsidev, DSI_TIMING2, r);
3398
3399 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3400
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003401 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3402 total_ticks,
3403 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303404 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003405}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303406
Archit Taneja9e7e9372012-08-14 12:29:22 +05303407static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303408{
Archit Tanejadca2b152012-08-16 18:02:00 +05303409 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303410 int num_line_buffers;
3411
Archit Tanejadca2b152012-08-16 18:02:00 +05303412 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303413 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003414 struct videomode *vm = &dsi->vm;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303415 /*
3416 * Don't use line buffers if width is greater than the video
3417 * port's line buffer size
3418 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003419 if (dsi->line_buffer_size <= vm->hactive * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303420 num_line_buffers = 0;
3421 else
3422 num_line_buffers = 2;
3423 } else {
3424 /* Use maximum number of line buffers in command mode */
3425 num_line_buffers = 2;
3426 }
3427
3428 /* LINE_BUFFER */
3429 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3430}
3431
Archit Taneja9e7e9372012-08-14 12:29:22 +05303432static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303433{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303434 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003435 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303436 u32 r;
3437
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003438 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3439 sync_end = true;
3440 else
3441 sync_end = false;
3442
Archit Taneja8af6ff02011-09-05 16:48:27 +05303443 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303444 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3445 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3446 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303447 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003448 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303449 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003450 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303451 dsi_write_reg(dsidev, DSI_CTRL, r);
3452}
3453
Archit Taneja9e7e9372012-08-14 12:29:22 +05303454static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303455{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303456 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3457 int blanking_mode = dsi->vm_timings.blanking_mode;
3458 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3459 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3460 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303461 u32 r;
3462
3463 /*
3464 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3465 * 1 = Long blanking packets are sent in corresponding blanking periods
3466 */
3467 r = dsi_read_reg(dsidev, DSI_CTRL);
3468 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3469 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3470 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3471 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3472 dsi_write_reg(dsidev, DSI_CTRL, r);
3473}
3474
Archit Taneja6f28c292012-05-15 11:32:18 +05303475/*
3476 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3477 * results in maximum transition time for data and clock lanes to enter and
3478 * exit HS mode. Hence, this is the scenario where the least amount of command
3479 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3480 * clock cycles that can be used to interleave command mode data in HS so that
3481 * all scenarios are satisfied.
3482 */
3483static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3484 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3485{
3486 int transition;
3487
3488 /*
3489 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3490 * time of data lanes only, if it isn't set, we need to consider HS
3491 * transition time of both data and clock lanes. HS transition time
3492 * of Scenario 3 is considered.
3493 */
3494 if (ddr_alwon) {
3495 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3496 } else {
3497 int trans1, trans2;
3498 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3499 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3500 enter_hs + 1;
3501 transition = max(trans1, trans2);
3502 }
3503
3504 return blank > transition ? blank - transition : 0;
3505}
3506
3507/*
3508 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3509 * results in maximum transition time for data lanes to enter and exit LP mode.
3510 * Hence, this is the scenario where the least amount of command mode data can
3511 * be interleaved. We program the minimum amount of bytes that can be
3512 * interleaved in LP so that all scenarios are satisfied.
3513 */
3514static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3515 int lp_clk_div, int tdsi_fclk)
3516{
3517 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3518 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3519 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3520 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3521 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3522
3523 /* maximum LP transition time according to Scenario 1 */
3524 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3525
3526 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3527 tlp_avail = thsbyte_clk * (blank - trans_lp);
3528
Archit Taneja2e063c32012-06-04 13:36:34 +05303529 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303530
3531 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3532 26) / 16;
3533
3534 return max(lp_inter, 0);
3535}
3536
Tomi Valkeinen57612172012-11-27 17:32:36 +02003537static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303538{
Archit Taneja6f28c292012-05-15 11:32:18 +05303539 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3540 int blanking_mode;
3541 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3542 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3543 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3544 int tclk_trail, ths_exit, exiths_clk;
3545 bool ddr_alwon;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003546 struct videomode *vm = &dsi->vm;
Archit Taneja02c39602012-08-10 15:01:33 +05303547 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303548 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003549 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.mX[HSDIV_DSI] + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303550 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3551 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3552 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3553 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3554 u32 r;
3555
3556 r = dsi_read_reg(dsidev, DSI_CTRL);
3557 blanking_mode = FLD_GET(r, 20, 20);
3558 hfp_blanking_mode = FLD_GET(r, 21, 21);
3559 hbp_blanking_mode = FLD_GET(r, 22, 22);
3560 hsa_blanking_mode = FLD_GET(r, 23, 23);
3561
3562 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3563 hbp = FLD_GET(r, 11, 0);
3564 hfp = FLD_GET(r, 23, 12);
3565 hsa = FLD_GET(r, 31, 24);
3566
3567 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3568 ddr_clk_post = FLD_GET(r, 7, 0);
3569 ddr_clk_pre = FLD_GET(r, 15, 8);
3570
3571 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3572 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3573 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3574
3575 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3576 lp_clk_div = FLD_GET(r, 12, 0);
3577 ddr_alwon = FLD_GET(r, 13, 13);
3578
3579 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3580 ths_exit = FLD_GET(r, 7, 0);
3581
3582 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3583 tclk_trail = FLD_GET(r, 15, 8);
3584
3585 exiths_clk = ths_exit + tclk_trail;
3586
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003587 width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
Archit Taneja6f28c292012-05-15 11:32:18 +05303588 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3589
3590 if (!hsa_blanking_mode) {
3591 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3592 enter_hs_mode_lat, exit_hs_mode_lat,
3593 exiths_clk, ddr_clk_pre, ddr_clk_post);
3594 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3595 enter_hs_mode_lat, exit_hs_mode_lat,
3596 lp_clk_div, dsi_fclk_hsdiv);
3597 }
3598
3599 if (!hfp_blanking_mode) {
3600 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3601 enter_hs_mode_lat, exit_hs_mode_lat,
3602 exiths_clk, ddr_clk_pre, ddr_clk_post);
3603 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3604 enter_hs_mode_lat, exit_hs_mode_lat,
3605 lp_clk_div, dsi_fclk_hsdiv);
3606 }
3607
3608 if (!hbp_blanking_mode) {
3609 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3610 enter_hs_mode_lat, exit_hs_mode_lat,
3611 exiths_clk, ddr_clk_pre, ddr_clk_post);
3612
3613 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3614 enter_hs_mode_lat, exit_hs_mode_lat,
3615 lp_clk_div, dsi_fclk_hsdiv);
3616 }
3617
3618 if (!blanking_mode) {
3619 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3620 enter_hs_mode_lat, exit_hs_mode_lat,
3621 exiths_clk, ddr_clk_pre, ddr_clk_post);
3622
3623 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3624 enter_hs_mode_lat, exit_hs_mode_lat,
3625 lp_clk_div, dsi_fclk_hsdiv);
3626 }
3627
3628 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3629 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3630 bl_interleave_hs);
3631
3632 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3633 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3634 bl_interleave_lp);
3635
3636 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3637 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3638 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3639 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3640 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3641
3642 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3643 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3644 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3645 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3646 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3647
3648 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3649 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3650 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3651 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3652}
3653
Tomi Valkeinen57612172012-11-27 17:32:36 +02003654static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003655{
Archit Taneja02c39602012-08-10 15:01:33 +05303656 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003657 u32 r;
3658 int buswidth = 0;
3659
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303660 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003661 DSI_FIFO_SIZE_32,
3662 DSI_FIFO_SIZE_32,
3663 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003664
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303665 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003666 DSI_FIFO_SIZE_32,
3667 DSI_FIFO_SIZE_32,
3668 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003669
3670 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303671 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3672 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3673 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3674 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003675
Archit Taneja02c39602012-08-10 15:01:33 +05303676 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003677 case 16:
3678 buswidth = 0;
3679 break;
3680 case 18:
3681 buswidth = 1;
3682 break;
3683 case 24:
3684 buswidth = 2;
3685 break;
3686 default:
3687 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003688 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003689 }
3690
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303691 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003692 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3693 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3694 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3695 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3696 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3697 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003698 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3699 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03003700 if (!(dsi->data->quirks & DSI_QUIRK_DCS_CMD_CONFIG_VC)) {
Archit Taneja9613c022011-03-22 06:33:36 -05003701 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3702 /* DCS_CMD_CODE, 1=start, 0=continue */
3703 r = FLD_MOD(r, 0, 25, 25);
3704 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003705
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303706 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003707
Archit Taneja9e7e9372012-08-14 12:29:22 +05303708 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303709
Archit Tanejadca2b152012-08-16 18:02:00 +05303710 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05303711 dsi_config_vp_sync_events(dsidev);
3712 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02003713 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303714 }
3715
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303716 dsi_vc_initial_config(dsidev, 0);
3717 dsi_vc_initial_config(dsidev, 1);
3718 dsi_vc_initial_config(dsidev, 2);
3719 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003720
3721 return 0;
3722}
3723
Archit Taneja9e7e9372012-08-14 12:29:22 +05303724static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003725{
Tomi Valkeinendb186442011-10-13 16:12:29 +03003726 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003727 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3728 unsigned tclk_pre, tclk_post;
3729 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3730 unsigned ths_trail, ths_exit;
3731 unsigned ddr_clk_pre, ddr_clk_post;
3732 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3733 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003734 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003735 u32 r;
3736
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303737 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003738 ths_prepare = FLD_GET(r, 31, 24);
3739 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3740 ths_zero = ths_prepare_ths_zero - ths_prepare;
3741 ths_trail = FLD_GET(r, 15, 8);
3742 ths_exit = FLD_GET(r, 7, 0);
3743
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303744 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03003745 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003746 tclk_trail = FLD_GET(r, 15, 8);
3747 tclk_zero = FLD_GET(r, 7, 0);
3748
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303749 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003750 tclk_prepare = FLD_GET(r, 7, 0);
3751
3752 /* min 8*UI */
3753 tclk_pre = 20;
3754 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303755 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003756
Archit Taneja8af6ff02011-09-05 16:48:27 +05303757 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003758
3759 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3760 4);
3761 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3762
3763 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3764 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3765
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303766 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003767 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3768 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303769 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003770
3771 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3772 ddr_clk_pre,
3773 ddr_clk_post);
3774
3775 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3776 DIV_ROUND_UP(ths_prepare, 4) +
3777 DIV_ROUND_UP(ths_zero + 3, 4);
3778
3779 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3780
3781 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3782 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303783 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003784
3785 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3786 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303787
Archit Tanejadca2b152012-08-16 18:02:00 +05303788 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303789 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303790 int hsa = dsi->vm_timings.hsa;
3791 int hfp = dsi->vm_timings.hfp;
3792 int hbp = dsi->vm_timings.hbp;
3793 int vsa = dsi->vm_timings.vsa;
3794 int vfp = dsi->vm_timings.vfp;
3795 int vbp = dsi->vm_timings.vbp;
3796 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003797 bool hsync_end;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003798 struct videomode *vm = &dsi->vm;
Archit Taneja02c39602012-08-10 15:01:33 +05303799 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303800 int tl, t_he, width_bytes;
3801
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003802 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303803 t_he = hsync_end ?
3804 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3805
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003806 width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303807
3808 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3809 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3810 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3811
3812 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3813 hfp, hsync_end ? hsa : 0, tl);
3814 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003815 vsa, vm->vactive);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303816
3817 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3818 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3819 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3820 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3821 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
3822
3823 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
3824 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
3825 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
3826 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
3827 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
3828 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
3829
3830 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003831 r = FLD_MOD(r, vm->vactive, 14, 0); /* VACT */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303832 r = FLD_MOD(r, tl, 31, 16); /* TL */
3833 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
3834 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003835}
3836
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003837static int dsi_configure_pins(struct omap_dss_device *dssdev,
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003838 const struct omap_dsi_pin_config *pin_cfg)
3839{
3840 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3841 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3842 int num_pins;
3843 const int *pins;
3844 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
3845 int num_lanes;
3846 int i;
3847
3848 static const enum dsi_lane_function functions[] = {
3849 DSI_LANE_CLK,
3850 DSI_LANE_DATA1,
3851 DSI_LANE_DATA2,
3852 DSI_LANE_DATA3,
3853 DSI_LANE_DATA4,
3854 };
3855
3856 num_pins = pin_cfg->num_pins;
3857 pins = pin_cfg->pins;
3858
3859 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
3860 || num_pins % 2 != 0)
3861 return -EINVAL;
3862
3863 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
3864 lanes[i].function = DSI_LANE_UNUSED;
3865
3866 num_lanes = 0;
3867
3868 for (i = 0; i < num_pins; i += 2) {
3869 u8 lane, pol;
3870 int dx, dy;
3871
3872 dx = pins[i];
3873 dy = pins[i + 1];
3874
3875 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
3876 return -EINVAL;
3877
3878 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
3879 return -EINVAL;
3880
3881 if (dx & 1) {
3882 if (dy != dx - 1)
3883 return -EINVAL;
3884 pol = 1;
3885 } else {
3886 if (dy != dx + 1)
3887 return -EINVAL;
3888 pol = 0;
3889 }
3890
3891 lane = dx / 2;
3892
3893 lanes[lane].function = functions[i / 2];
3894 lanes[lane].polarity = pol;
3895 num_lanes++;
3896 }
3897
3898 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
3899 dsi->num_lanes_used = num_lanes;
3900
3901 return 0;
3902}
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003903
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003904static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303905{
3906 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303907 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003908 enum omap_channel dispc_channel = dssdev->dispc_channel;
Archit Taneja02c39602012-08-10 15:01:33 +05303909 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03003910 struct omap_dss_device *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303911 u8 data_type;
3912 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02003913 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303914
Tomi Valkeinenf1504ad2015-11-05 09:34:51 +02003915 if (!out->dispc_channel_connected) {
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003916 DSSERR("failed to enable display: no output/manager\n");
3917 return -ENODEV;
3918 }
3919
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003920 r = dsi_display_init_dispc(dsidev, dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003921 if (r)
3922 goto err_init_dispc;
3923
Archit Tanejadca2b152012-08-16 18:02:00 +05303924 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303925 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003926 case OMAP_DSS_DSI_FMT_RGB888:
3927 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
3928 break;
3929 case OMAP_DSS_DSI_FMT_RGB666:
3930 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
3931 break;
3932 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
3933 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
3934 break;
3935 case OMAP_DSS_DSI_FMT_RGB565:
3936 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
3937 break;
3938 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003939 r = -EINVAL;
3940 goto err_pix_fmt;
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003941 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303942
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003943 dsi_if_enable(dsidev, false);
3944 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303945
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003946 /* MODE, 1 = video mode */
3947 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303948
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003949 word_count = DIV_ROUND_UP(dsi->vm.hactive * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303950
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003951 dsi_vc_write_long_header(dsidev, channel, data_type,
3952 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303953
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003954 dsi_vc_enable(dsidev, channel, true);
3955 dsi_if_enable(dsidev, true);
3956 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303957
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003958 r = dss_mgr_enable(dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003959 if (r)
3960 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303961
3962 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003963
3964err_mgr_enable:
3965 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3966 dsi_if_enable(dsidev, false);
3967 dsi_vc_enable(dsidev, channel, false);
3968 }
3969err_pix_fmt:
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003970 dsi_display_uninit_dispc(dsidev, dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003971err_init_dispc:
3972 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303973}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303974
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003975static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303976{
3977 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05303978 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003979 enum omap_channel dispc_channel = dssdev->dispc_channel;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303980
Archit Tanejadca2b152012-08-16 18:02:00 +05303981 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003982 dsi_if_enable(dsidev, false);
3983 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303984
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003985 /* MODE, 0 = command mode */
3986 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303987
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003988 dsi_vc_enable(dsidev, channel, true);
3989 dsi_if_enable(dsidev, true);
3990 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303991
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003992 dss_mgr_disable(dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003993
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003994 dsi_display_uninit_dispc(dsidev, dispc_channel);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303995}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303996
Tomi Valkeinen57612172012-11-27 17:32:36 +02003997static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003998{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303999 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004000 enum omap_channel dispc_channel = dsi->output.dispc_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004001 unsigned bytespp;
4002 unsigned bytespl;
4003 unsigned bytespf;
4004 unsigned total_len;
4005 unsigned packet_payload;
4006 unsigned packet_len;
4007 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004008 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304009 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02004010 const unsigned line_buf_size = dsi->line_buffer_size;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004011 u16 w = dsi->vm.hactive;
4012 u16 h = dsi->vm.vactive;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004013
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004014 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004015
Archit Tanejad6049142011-08-22 11:58:08 +05304016 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004017
Archit Taneja02c39602012-08-10 15:01:33 +05304018 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004019 bytespl = w * bytespp;
4020 bytespf = bytespl * h;
4021
4022 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4023 * number of lines in a packet. See errata about VP_CLK_RATIO */
4024
4025 if (bytespf < line_buf_size)
4026 packet_payload = bytespf;
4027 else
4028 packet_payload = (line_buf_size) / bytespl * bytespl;
4029
4030 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4031 total_len = (bytespf / packet_payload) * packet_len;
4032
4033 if (bytespf % packet_payload)
4034 total_len += (bytespf % packet_payload) + 1;
4035
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004036 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304037 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004038
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304039 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304040 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004041
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304042 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004043 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4044 else
4045 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304046 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004047
4048 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4049 * because DSS interrupts are not capable of waking up the CPU and the
4050 * framedone interrupt could be delayed for quite a long time. I think
4051 * the same goes for any DSS interrupts, but for some reason I have not
4052 * seen the problem anywhere else than here.
4053 */
4054 dispc_disable_sidle();
4055
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304056 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004057
Archit Taneja49dbf582011-05-16 15:17:07 +05304058 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4059 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004060 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004061
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004062 dss_mgr_set_timings(dispc_channel, &dsi->vm);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304063
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004064 dss_mgr_start_update(dispc_channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004065
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304066 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004067 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4068 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304069 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004070
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304071 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004072
4073#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304074 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004075#endif
4076 }
4077}
4078
4079#ifdef DSI_CATCH_MISSING_TE
4080static void dsi_te_timeout(unsigned long arg)
4081{
4082 DSSERR("TE not received for 250ms!\n");
4083}
4084#endif
4085
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304086static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004087{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304088 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4089
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004090 /* SIDLEMODE back to smart-idle */
4091 dispc_enable_sidle();
4092
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304093 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004094 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304095 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004096 }
4097
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304098 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004099
4100 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304101 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004102}
4103
4104static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4105{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304106 struct dsi_data *dsi = container_of(work, struct dsi_data,
4107 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004108 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4109 * 250ms which would conflict with this timeout work. What should be
4110 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004111 * possibly scheduled framedone work. However, cancelling the transfer
4112 * on the HW is buggy, and would probably require resetting the whole
4113 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004114
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004115 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004116
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304117 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004118}
4119
Tomi Valkeinen15502022012-10-10 13:59:07 +03004120static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004121{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304122 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304123 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4124
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004125 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4126 * turns itself off. However, DSI still has the pixels in its buffers,
4127 * and is sending the data.
4128 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004129
Tejun Heo136b5722012-08-21 13:18:24 -07004130 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004131
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304132 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004133}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004134
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004135static int dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004136 void (*callback)(int, void *), void *data)
4137{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304138 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304139 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004140 u16 dw, dh;
4141
4142 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304143
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304144 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004145
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004146 dsi->framedone_callback = callback;
4147 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004148
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004149 dw = dsi->vm.hactive;
4150 dh = dsi->vm.vactive;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004151
Tomi Valkeinen477fed72013-10-02 14:41:24 +03004152#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004153 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304154 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004155#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004156 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004157
4158 return 0;
4159}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004160
4161/* Display funcs */
4162
Tomi Valkeinen57612172012-11-27 17:32:36 +02004163static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304164{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304165 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4166 struct dispc_clock_info dispc_cinfo;
4167 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004168 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304169
4170 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4171
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004172 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4173 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304174
4175 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4176 if (r) {
4177 DSSERR("Failed to calc dispc clocks\n");
4178 return r;
4179 }
4180
4181 dsi->mgr_config.clock_info = dispc_cinfo;
4182
4183 return 0;
4184}
4185
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004186static int dsi_display_init_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004187 enum omap_channel channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004188{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304189 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304190 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304191
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004192 dss_select_lcd_clk_source(channel, dsi->module_id == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004193 DSS_CLK_SRC_PLL1_1 :
4194 DSS_CLK_SRC_PLL2_1);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004195
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004196 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004197 r = dss_mgr_register_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004198 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304199 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004200 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304201 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304202 }
4203
Archit Taneja7d2572f2012-06-29 14:31:07 +05304204 dsi->mgr_config.stallmode = true;
4205 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304206 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304207 dsi->mgr_config.stallmode = false;
4208 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004209 }
4210
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304211 /*
4212 * override interlace, logic level and edge related parameters in
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004213 * videomode with default values
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304214 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004215 dsi->vm.flags &= ~DISPLAY_FLAGS_INTERLACED;
4216 dsi->vm.flags &= ~DISPLAY_FLAGS_HSYNC_LOW;
4217 dsi->vm.flags |= DISPLAY_FLAGS_HSYNC_HIGH;
4218 dsi->vm.flags &= ~DISPLAY_FLAGS_VSYNC_LOW;
4219 dsi->vm.flags |= DISPLAY_FLAGS_VSYNC_HIGH;
4220 dsi->vm.flags &= ~DISPLAY_FLAGS_PIXDATA_NEGEDGE;
4221 dsi->vm.flags |= DISPLAY_FLAGS_PIXDATA_POSEDGE;
4222 dsi->vm.flags &= ~DISPLAY_FLAGS_DE_LOW;
4223 dsi->vm.flags |= DISPLAY_FLAGS_DE_HIGH;
4224 dsi->vm.flags &= ~DISPLAY_FLAGS_SYNC_POSEDGE;
4225 dsi->vm.flags |= DISPLAY_FLAGS_SYNC_NEGEDGE;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304226
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004227 dss_mgr_set_timings(channel, &dsi->vm);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304228
Tomi Valkeinen57612172012-11-27 17:32:36 +02004229 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304230 if (r)
4231 goto err1;
4232
4233 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4234 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304235 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304236 dsi->mgr_config.lcden_sig_polarity = 0;
4237
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004238 dss_mgr_set_lcd_config(channel, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304239
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004240 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304241err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304242 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004243 dss_mgr_unregister_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004244 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304245err:
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004246 dss_select_lcd_clk_source(channel, DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304247 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004248}
4249
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004250static void dsi_display_uninit_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004251 enum omap_channel channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004252{
Archit Tanejadca2b152012-08-16 18:02:00 +05304253 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4254
Tomi Valkeinen15502022012-10-10 13:59:07 +03004255 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004256 dss_mgr_unregister_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004257 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004258
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004259 dss_select_lcd_clk_source(channel, DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004260}
4261
Tomi Valkeinen57612172012-11-27 17:32:36 +02004262static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004263{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004264 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004265 struct dss_pll_clock_info cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004266 int r;
4267
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004268 cinfo = dsi->user_dsi_cinfo;
4269
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004270 r = dss_pll_set_config(&dsi->pll, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004271 if (r) {
4272 DSSERR("Failed to set dsi clocks\n");
4273 return r;
4274 }
4275
4276 return 0;
4277}
4278
Tomi Valkeinen57612172012-11-27 17:32:36 +02004279static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004280{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004281 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004282 int r;
4283
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004284 r = dss_pll_enable(&dsi->pll);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004285 if (r)
4286 goto err0;
4287
Tomi Valkeinen57612172012-11-27 17:32:36 +02004288 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004289 if (r)
4290 goto err1;
4291
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004292 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004293 DSS_CLK_SRC_PLL1_2 :
4294 DSS_CLK_SRC_PLL2_2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004295
4296 DSSDBG("PLL OK\n");
4297
Archit Taneja9e7e9372012-08-14 12:29:22 +05304298 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004299 if (r)
4300 goto err2;
4301
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304302 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004303
Archit Taneja9e7e9372012-08-14 12:29:22 +05304304 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004305 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004306
4307 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304308 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004309
Tomi Valkeinen57612172012-11-27 17:32:36 +02004310 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004311 if (r)
4312 goto err3;
4313
4314 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304315 dsi_vc_enable(dsidev, 0, 1);
4316 dsi_vc_enable(dsidev, 1, 1);
4317 dsi_vc_enable(dsidev, 2, 1);
4318 dsi_vc_enable(dsidev, 3, 1);
4319 dsi_if_enable(dsidev, 1);
4320 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004321
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004322 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004323err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304324 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004325err2:
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004326 dss_select_dsi_clk_source(dsi->module_id, DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004327err1:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004328 dss_pll_disable(&dsi->pll);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004329err0:
4330 return r;
4331}
4332
Tomi Valkeinen57612172012-11-27 17:32:36 +02004333static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004334 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004335{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304336 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304337
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304338 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304339 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004340
Ville Syrjäläd7370102010-04-22 22:50:09 +02004341 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304342 dsi_if_enable(dsidev, 0);
4343 dsi_vc_enable(dsidev, 0, 0);
4344 dsi_vc_enable(dsidev, 1, 0);
4345 dsi_vc_enable(dsidev, 2, 0);
4346 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004347
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004348 dss_select_dsi_clk_source(dsi->module_id, DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304349 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304350 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004351}
4352
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004353static int dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004354{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304355 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304356 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004357 int r = 0;
4358
4359 DSSDBG("dsi_display_enable\n");
4360
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304361 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004362
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304363 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004364
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004365 r = dsi_runtime_get(dsidev);
4366 if (r)
4367 goto err_get_dsi;
4368
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004369 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004370
Tomi Valkeinen57612172012-11-27 17:32:36 +02004371 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004372 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004373 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004374
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304375 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004376
4377 return 0;
4378
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004379err_init_dsi:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004380 dsi_runtime_put(dsidev);
4381err_get_dsi:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304382 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004383 DSSDBG("dsi_display_enable FAILED\n");
4384 return r;
4385}
4386
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004387static void dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004388 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004389{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304390 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304391 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304392
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004393 DSSDBG("dsi_display_disable\n");
4394
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304395 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004396
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304397 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004398
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004399 dsi_sync_vc(dsidev, 0);
4400 dsi_sync_vc(dsidev, 1);
4401 dsi_sync_vc(dsidev, 2);
4402 dsi_sync_vc(dsidev, 3);
4403
Tomi Valkeinen57612172012-11-27 17:32:36 +02004404 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004405
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004406 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004407
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304408 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004409}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004410
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004411static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004412{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304413 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4414 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4415
4416 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004417 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004418}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004419
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004420#ifdef PRINT_VERBOSE_VM_TIMINGS
4421static void print_dsi_vm(const char *str,
4422 const struct omap_dss_dsi_videomode_timings *t)
4423{
4424 unsigned long byteclk = t->hsclk / 4;
4425 int bl, wc, pps, tot;
4426
4427 wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
4428 pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004429 bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004430 tot = bl + pps;
4431
4432#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4433
4434 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4435 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4436 str,
4437 byteclk,
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004438 t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004439 bl, pps, tot,
4440 TO_DSI_T(t->hss),
4441 TO_DSI_T(t->hsa),
4442 TO_DSI_T(t->hse),
4443 TO_DSI_T(t->hbp),
4444 TO_DSI_T(pps),
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004445 TO_DSI_T(t->hfp),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004446
4447 TO_DSI_T(bl),
4448 TO_DSI_T(pps),
4449
4450 TO_DSI_T(tot));
4451#undef TO_DSI_T
4452}
4453
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004454static void print_dispc_vm(const char *str, const struct videomode *vm)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004455{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004456 unsigned long pck = vm->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004457 int hact, bl, tot;
4458
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004459 hact = vm->hactive;
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004460 bl = vm->hsync_len + vm->hback_porch + vm->hfront_porch;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004461 tot = hact + bl;
4462
4463#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
4464
4465 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
4466 "%u/%u/%u/%u = %u + %u = %u\n",
4467 str,
4468 pck,
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004469 vm->hsync_len, vm->hback_porch, hact, vm->hfront_porch,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004470 bl, hact, tot,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004471 TO_DISPC_T(vm->hsync_len),
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004472 TO_DISPC_T(vm->hback_porch),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004473 TO_DISPC_T(hact),
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004474 TO_DISPC_T(vm->hfront_porch),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004475 TO_DISPC_T(bl),
4476 TO_DISPC_T(hact),
4477 TO_DISPC_T(tot));
4478#undef TO_DISPC_T
4479}
4480
4481/* note: this is not quite accurate */
4482static void print_dsi_dispc_vm(const char *str,
4483 const struct omap_dss_dsi_videomode_timings *t)
4484{
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004485 struct videomode vm = { 0 };
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004486 unsigned long byteclk = t->hsclk / 4;
4487 unsigned long pck;
4488 u64 dsi_tput;
4489 int dsi_hact, dsi_htot;
4490
4491 dsi_tput = (u64)byteclk * t->ndl * 8;
4492 pck = (u32)div64_u64(dsi_tput, t->bitspp);
4493 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004494 dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004495
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004496 vm.pixelclock = pck;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004497 vm.hsync_len = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004498 vm.hback_porch = div64_u64((u64)t->hbp * pck, byteclk);
4499 vm.hfront_porch = div64_u64((u64)t->hfp * pck, byteclk);
Peter Ujfalusi81899062016-09-22 14:06:46 +03004500 vm.hactive = t->hact;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004501
4502 print_dispc_vm(str, &vm);
4503}
4504#endif /* PRINT_VERBOSE_VM_TIMINGS */
4505
4506static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4507 unsigned long pck, void *data)
4508{
4509 struct dsi_clk_calc_ctx *ctx = data;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004510 struct videomode *vm = &ctx->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004511
4512 ctx->dispc_cinfo.lck_div = lckd;
4513 ctx->dispc_cinfo.pck_div = pckd;
4514 ctx->dispc_cinfo.lck = lck;
4515 ctx->dispc_cinfo.pck = pck;
4516
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004517 *vm = *ctx->config->vm;
4518 vm->pixelclock = pck;
4519 vm->hactive = ctx->config->vm->hactive;
4520 vm->vactive = ctx->config->vm->vactive;
4521 vm->hsync_len = vm->hfront_porch = vm->hback_porch = vm->vsync_len = 1;
4522 vm->vfront_porch = vm->vback_porch = 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004523
4524 return true;
4525}
4526
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004527static bool dsi_cm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004528 void *data)
4529{
4530 struct dsi_clk_calc_ctx *ctx = data;
4531
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004532 ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004533 ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004534
4535 return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
4536 dsi_cm_calc_dispc_cb, ctx);
4537}
4538
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004539static bool dsi_cm_calc_pll_cb(int n, int m, unsigned long fint,
4540 unsigned long clkdco, void *data)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004541{
4542 struct dsi_clk_calc_ctx *ctx = data;
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03004543 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004544
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004545 ctx->dsi_cinfo.n = n;
4546 ctx->dsi_cinfo.m = m;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004547 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004548 ctx->dsi_cinfo.clkdco = clkdco;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004549
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004550 return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03004551 dsi->data->max_fck_freq,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004552 dsi_cm_calc_hsdiv_cb, ctx);
4553}
4554
4555static bool dsi_cm_calc(struct dsi_data *dsi,
4556 const struct omap_dss_dsi_config *cfg,
4557 struct dsi_clk_calc_ctx *ctx)
4558{
4559 unsigned long clkin;
4560 int bitspp, ndl;
4561 unsigned long pll_min, pll_max;
4562 unsigned long pck, txbyteclk;
4563
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004564 clkin = clk_get_rate(dsi->pll.clkin);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004565 bitspp = dsi_get_pixel_size(cfg->pixel_format);
4566 ndl = dsi->num_lanes_used - 1;
4567
4568 /*
4569 * Here we should calculate minimum txbyteclk to be able to send the
4570 * frame in time, and also to handle TE. That's not very simple, though,
4571 * especially as we go to LP between each pixel packet due to HW
4572 * "feature". So let's just estimate very roughly and multiply by 1.5.
4573 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004574 pck = cfg->vm->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004575 pck = pck * 3 / 2;
4576 txbyteclk = pck * bitspp / 8 / ndl;
4577
4578 memset(ctx, 0, sizeof(*ctx));
4579 ctx->dsidev = dsi->pdev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004580 ctx->pll = &dsi->pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004581 ctx->config = cfg;
4582 ctx->req_pck_min = pck;
4583 ctx->req_pck_nom = pck;
4584 ctx->req_pck_max = pck * 3 / 2;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004585
4586 pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
4587 pll_max = cfg->hs_clk_max * 4;
4588
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004589 return dss_pll_calc_a(ctx->pll, clkin,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004590 pll_min, pll_max,
4591 dsi_cm_calc_pll_cb, ctx);
4592}
4593
4594static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4595{
4596 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4597 const struct omap_dss_dsi_config *cfg = ctx->config;
4598 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4599 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02004600 unsigned long hsclk = ctx->dsi_cinfo.clkdco / 4;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004601 unsigned long byteclk = hsclk / 4;
4602
4603 unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
4604 int xres;
4605 int panel_htot, panel_hbl; /* pixels */
4606 int dispc_htot, dispc_hbl; /* pixels */
4607 int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
4608 int hfp, hsa, hbp;
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004609 const struct videomode *req_vm;
4610 struct videomode *dispc_vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004611 struct omap_dss_dsi_videomode_timings *dsi_vm;
4612 u64 dsi_tput, dispc_tput;
4613
4614 dsi_tput = (u64)byteclk * ndl * 8;
4615
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004616 req_vm = cfg->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004617 req_pck_min = ctx->req_pck_min;
4618 req_pck_max = ctx->req_pck_max;
4619 req_pck_nom = ctx->req_pck_nom;
4620
4621 dispc_pck = ctx->dispc_cinfo.pck;
4622 dispc_tput = (u64)dispc_pck * bitspp;
4623
Peter Ujfalusi81899062016-09-22 14:06:46 +03004624 xres = req_vm->hactive;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004625
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004626 panel_hbl = req_vm->hfront_porch + req_vm->hback_porch +
4627 req_vm->hsync_len;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004628 panel_htot = xres + panel_hbl;
4629
4630 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);
4631
4632 /*
4633 * When there are no line buffers, DISPC and DSI must have the
4634 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
4635 */
4636 if (dsi->line_buffer_size < xres * bitspp / 8) {
4637 if (dispc_tput != dsi_tput)
4638 return false;
4639 } else {
4640 if (dispc_tput < dsi_tput)
4641 return false;
4642 }
4643
4644 /* DSI tput must be over the min requirement */
4645 if (dsi_tput < (u64)bitspp * req_pck_min)
4646 return false;
4647
4648 /* When non-burst mode, DSI tput must be below max requirement. */
4649 if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
4650 if (dsi_tput > (u64)bitspp * req_pck_max)
4651 return false;
4652 }
4653
4654 hss = DIV_ROUND_UP(4, ndl);
4655
4656 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004657 if (ndl == 3 && req_vm->hsync_len == 0)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004658 hse = 1;
4659 else
4660 hse = DIV_ROUND_UP(4, ndl);
4661 } else {
4662 hse = 0;
4663 }
4664
4665 /* DSI htot to match the panel's nominal pck */
4666 dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);
4667
4668 /* fail if there would be no time for blanking */
4669 if (dsi_htot < hss + hse + dsi_hact)
4670 return false;
4671
4672 /* total DSI blanking needed to achieve panel's TL */
4673 dsi_hbl = dsi_htot - dsi_hact;
4674
4675 /* DISPC htot to match the DSI TL */
4676 dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);
4677
4678 /* verify that the DSI and DISPC TLs are the same */
4679 if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
4680 return false;
4681
4682 dispc_hbl = dispc_htot - xres;
4683
4684 /* setup DSI videomode */
4685
4686 dsi_vm = &ctx->dsi_vm;
4687 memset(dsi_vm, 0, sizeof(*dsi_vm));
4688
4689 dsi_vm->hsclk = hsclk;
4690
4691 dsi_vm->ndl = ndl;
4692 dsi_vm->bitspp = bitspp;
4693
4694 if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
4695 hsa = 0;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004696 } else if (ndl == 3 && req_vm->hsync_len == 0) {
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004697 hsa = 0;
4698 } else {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004699 hsa = div64_u64((u64)req_vm->hsync_len * byteclk, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004700 hsa = max(hsa - hse, 1);
4701 }
4702
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004703 hbp = div64_u64((u64)req_vm->hback_porch * byteclk, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004704 hbp = max(hbp, 1);
4705
4706 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4707 if (hfp < 1) {
4708 int t;
4709 /* we need to take cycles from hbp */
4710
4711 t = 1 - hfp;
4712 hbp = max(hbp - t, 1);
4713 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4714
4715 if (hfp < 1 && hsa > 0) {
4716 /* we need to take cycles from hsa */
4717 t = 1 - hfp;
4718 hsa = max(hsa - t, 1);
4719 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4720 }
4721 }
4722
4723 if (hfp < 1)
4724 return false;
4725
4726 dsi_vm->hss = hss;
4727 dsi_vm->hsa = hsa;
4728 dsi_vm->hse = hse;
4729 dsi_vm->hbp = hbp;
4730 dsi_vm->hact = xres;
4731 dsi_vm->hfp = hfp;
4732
Peter Ujfalusid5bcf0a2016-09-22 14:06:51 +03004733 dsi_vm->vsa = req_vm->vsync_len;
Peter Ujfalusi458540c2016-09-22 14:06:53 +03004734 dsi_vm->vbp = req_vm->vback_porch;
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03004735 dsi_vm->vact = req_vm->vactive;
Peter Ujfalusi0996c682016-09-22 14:06:52 +03004736 dsi_vm->vfp = req_vm->vfront_porch;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004737
4738 dsi_vm->trans_mode = cfg->trans_mode;
4739
4740 dsi_vm->blanking_mode = 0;
4741 dsi_vm->hsa_blanking_mode = 1;
4742 dsi_vm->hfp_blanking_mode = 1;
4743 dsi_vm->hbp_blanking_mode = 1;
4744
4745 dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
4746 dsi_vm->window_sync = 4;
4747
4748 /* setup DISPC videomode */
4749
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004750 dispc_vm = &ctx->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004751 *dispc_vm = *req_vm;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004752 dispc_vm->pixelclock = dispc_pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004753
4754 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004755 hsa = div64_u64((u64)req_vm->hsync_len * dispc_pck,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004756 req_pck_nom);
4757 hsa = max(hsa, 1);
4758 } else {
4759 hsa = 1;
4760 }
4761
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004762 hbp = div64_u64((u64)req_vm->hback_porch * dispc_pck, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004763 hbp = max(hbp, 1);
4764
4765 hfp = dispc_hbl - hsa - hbp;
4766 if (hfp < 1) {
4767 int t;
4768 /* we need to take cycles from hbp */
4769
4770 t = 1 - hfp;
4771 hbp = max(hbp - t, 1);
4772 hfp = dispc_hbl - hsa - hbp;
4773
4774 if (hfp < 1) {
4775 /* we need to take cycles from hsa */
4776 t = 1 - hfp;
4777 hsa = max(hsa - t, 1);
4778 hfp = dispc_hbl - hsa - hbp;
4779 }
4780 }
4781
4782 if (hfp < 1)
4783 return false;
4784
Peter Ujfalusi0a30e152016-09-22 14:06:49 +03004785 dispc_vm->hfront_porch = hfp;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004786 dispc_vm->hsync_len = hsa;
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004787 dispc_vm->hback_porch = hbp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004788
4789 return true;
4790}
4791
4792
4793static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4794 unsigned long pck, void *data)
4795{
4796 struct dsi_clk_calc_ctx *ctx = data;
4797
4798 ctx->dispc_cinfo.lck_div = lckd;
4799 ctx->dispc_cinfo.pck_div = pckd;
4800 ctx->dispc_cinfo.lck = lck;
4801 ctx->dispc_cinfo.pck = pck;
4802
4803 if (dsi_vm_calc_blanking(ctx) == false)
4804 return false;
4805
4806#ifdef PRINT_VERBOSE_VM_TIMINGS
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004807 print_dispc_vm("dispc", &ctx->vm);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004808 print_dsi_vm("dsi ", &ctx->dsi_vm);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004809 print_dispc_vm("req ", ctx->config->vm);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004810 print_dsi_dispc_vm("act ", &ctx->dsi_vm);
4811#endif
4812
4813 return true;
4814}
4815
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004816static bool dsi_vm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004817 void *data)
4818{
4819 struct dsi_clk_calc_ctx *ctx = data;
4820 unsigned long pck_max;
4821
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004822 ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004823 ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004824
4825 /*
4826 * In burst mode we can let the dispc pck be arbitrarily high, but it
4827 * limits our scaling abilities. So for now, don't aim too high.
4828 */
4829
4830 if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
4831 pck_max = ctx->req_pck_max + 10000000;
4832 else
4833 pck_max = ctx->req_pck_max;
4834
4835 return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
4836 dsi_vm_calc_dispc_cb, ctx);
4837}
4838
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004839static bool dsi_vm_calc_pll_cb(int n, int m, unsigned long fint,
4840 unsigned long clkdco, void *data)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004841{
4842 struct dsi_clk_calc_ctx *ctx = data;
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03004843 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004844
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004845 ctx->dsi_cinfo.n = n;
4846 ctx->dsi_cinfo.m = m;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004847 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004848 ctx->dsi_cinfo.clkdco = clkdco;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004849
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004850 return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03004851 dsi->data->max_fck_freq,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004852 dsi_vm_calc_hsdiv_cb, ctx);
4853}
4854
4855static bool dsi_vm_calc(struct dsi_data *dsi,
4856 const struct omap_dss_dsi_config *cfg,
4857 struct dsi_clk_calc_ctx *ctx)
4858{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004859 const struct videomode *vm = cfg->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004860 unsigned long clkin;
4861 unsigned long pll_min;
4862 unsigned long pll_max;
4863 int ndl = dsi->num_lanes_used - 1;
4864 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4865 unsigned long byteclk_min;
4866
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004867 clkin = clk_get_rate(dsi->pll.clkin);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004868
4869 memset(ctx, 0, sizeof(*ctx));
4870 ctx->dsidev = dsi->pdev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004871 ctx->pll = &dsi->pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004872 ctx->config = cfg;
4873
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004874 /* these limits should come from the panel driver */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004875 ctx->req_pck_min = vm->pixelclock - 1000;
4876 ctx->req_pck_nom = vm->pixelclock;
4877 ctx->req_pck_max = vm->pixelclock + 1000;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004878
4879 byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
4880 pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);
4881
4882 if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
4883 pll_max = cfg->hs_clk_max * 4;
4884 } else {
4885 unsigned long byteclk_max;
4886 byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
4887 ndl * 8);
4888
4889 pll_max = byteclk_max * 4 * 4;
4890 }
4891
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004892 return dss_pll_calc_a(ctx->pll, clkin,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004893 pll_min, pll_max,
4894 dsi_vm_calc_pll_cb, ctx);
4895}
4896
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004897static int dsi_set_config(struct omap_dss_device *dssdev,
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004898 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05304899{
4900 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4901 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004902 struct dsi_clk_calc_ctx ctx;
4903 bool ok;
4904 int r;
Archit Tanejae67458a2012-08-13 14:17:30 +05304905
4906 mutex_lock(&dsi->lock);
4907
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004908 dsi->pix_fmt = config->pixel_format;
4909 dsi->mode = config->mode;
4910
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004911 if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
4912 ok = dsi_vm_calc(dsi, config, &ctx);
4913 else
4914 ok = dsi_cm_calc(dsi, config, &ctx);
4915
4916 if (!ok) {
4917 DSSERR("failed to find suitable DSI clock settings\n");
4918 r = -EINVAL;
4919 goto err;
4920 }
4921
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03004922 dsi_pll_calc_dsi_fck(dsi, &ctx.dsi_cinfo);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004923
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004924 r = dsi_lp_clock_calc(ctx.dsi_cinfo.clkout[HSDIV_DSI],
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03004925 config->lp_clk_min, config->lp_clk_max, &dsi->user_lp_cinfo);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004926 if (r) {
4927 DSSERR("failed to find suitable DSI LP clock settings\n");
4928 goto err;
4929 }
4930
4931 dsi->user_dsi_cinfo = ctx.dsi_cinfo;
4932 dsi->user_dispc_cinfo = ctx.dispc_cinfo;
4933
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004934 dsi->vm = ctx.vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004935 dsi->vm_timings = ctx.dsi_vm;
Archit Tanejae67458a2012-08-13 14:17:30 +05304936
4937 mutex_unlock(&dsi->lock);
Archit Tanejae67458a2012-08-13 14:17:30 +05304938
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004939 return 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004940err:
4941 mutex_unlock(&dsi->lock);
4942
4943 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004944}
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304945
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004946/*
4947 * Return a hardcoded channel for the DSI output. This should work for
4948 * current use cases, but this can be later expanded to either resolve
4949 * the channel in some more dynamic manner, or get the channel as a user
4950 * parameter.
4951 */
Laurent Pinchart742e6932017-08-05 01:43:57 +03004952static enum omap_channel dsi_get_channel(struct dsi_data *dsi)
Archit Tanejae3525742012-08-09 15:23:43 +05304953{
Laurent Pinchart742e6932017-08-05 01:43:57 +03004954 switch (dsi->data->model) {
4955 case DSI_MODEL_OMAP3:
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004956 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05304957
Laurent Pinchart742e6932017-08-05 01:43:57 +03004958 case DSI_MODEL_OMAP4:
4959 switch (dsi->module_id) {
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004960 case 0:
4961 return OMAP_DSS_CHANNEL_LCD;
4962 case 1:
4963 return OMAP_DSS_CHANNEL_LCD2;
4964 default:
4965 DSSWARN("unsupported module id\n");
4966 return OMAP_DSS_CHANNEL_LCD;
4967 }
Archit Tanejae3525742012-08-09 15:23:43 +05304968
Laurent Pinchart742e6932017-08-05 01:43:57 +03004969 case DSI_MODEL_OMAP5:
4970 switch (dsi->module_id) {
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004971 case 0:
4972 return OMAP_DSS_CHANNEL_LCD;
4973 case 1:
4974 return OMAP_DSS_CHANNEL_LCD3;
4975 default:
4976 DSSWARN("unsupported module id\n");
4977 return OMAP_DSS_CHANNEL_LCD;
4978 }
4979
4980 default:
4981 DSSWARN("unsupported DSS version\n");
4982 return OMAP_DSS_CHANNEL_LCD;
4983 }
Archit Taneja02c39602012-08-10 15:01:33 +05304984}
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004985
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004986static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05304987{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304988 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4989 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304990 int i;
4991
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304992 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4993 if (!dsi->vc[i].dssdev) {
4994 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304995 *channel = i;
4996 return 0;
4997 }
4998 }
4999
5000 DSSERR("cannot get VC for display %s", dssdev->name);
5001 return -ENOSPC;
5002}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305003
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005004static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305005{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305006 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5007 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5008
Archit Taneja5ee3c142011-03-02 12:35:53 +05305009 if (vc_id < 0 || vc_id > 3) {
5010 DSSERR("VC ID out of range\n");
5011 return -EINVAL;
5012 }
5013
5014 if (channel < 0 || channel > 3) {
5015 DSSERR("Virtual Channel out of range\n");
5016 return -EINVAL;
5017 }
5018
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305019 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305020 DSSERR("Virtual Channel not allocated to display %s\n",
5021 dssdev->name);
5022 return -EINVAL;
5023 }
5024
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305025 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305026
5027 return 0;
5028}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305029
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005030static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305031{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305032 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5033 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5034
Archit Taneja5ee3c142011-03-02 12:35:53 +05305035 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305036 dsi->vc[channel].dssdev == dssdev) {
5037 dsi->vc[channel].dssdev = NULL;
5038 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305039 }
5040}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305041
Tomi Valkeinene406f902010-06-09 15:28:12 +03005042
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005043static int dsi_get_clocks(struct platform_device *dsidev)
5044{
5045 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5046 struct clk *clk;
5047
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005048 clk = devm_clk_get(&dsidev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005049 if (IS_ERR(clk)) {
5050 DSSERR("can't get fck\n");
5051 return PTR_ERR(clk);
5052 }
5053
5054 dsi->dss_clk = clk;
5055
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005056 return 0;
5057}
5058
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005059static int dsi_connect(struct omap_dss_device *dssdev,
5060 struct omap_dss_device *dst)
5061{
5062 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005063 enum omap_channel dispc_channel = dssdev->dispc_channel;
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005064 int r;
5065
5066 r = dsi_regulator_init(dsidev);
5067 if (r)
5068 return r;
5069
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005070 r = dss_mgr_connect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005071 if (r)
5072 return r;
5073
5074 r = omapdss_output_set_device(dssdev, dst);
5075 if (r) {
5076 DSSERR("failed to connect output to new device: %s\n",
5077 dssdev->name);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005078 dss_mgr_disconnect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005079 return r;
5080 }
5081
5082 return 0;
5083}
5084
5085static void dsi_disconnect(struct omap_dss_device *dssdev,
5086 struct omap_dss_device *dst)
5087{
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005088 enum omap_channel dispc_channel = dssdev->dispc_channel;
5089
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005090 WARN_ON(dst != dssdev->dst);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005091
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005092 if (dst != dssdev->dst)
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005093 return;
5094
5095 omapdss_output_unset_device(dssdev);
5096
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005097 dss_mgr_disconnect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005098}
5099
5100static const struct omapdss_dsi_ops dsi_ops = {
5101 .connect = dsi_connect,
5102 .disconnect = dsi_disconnect,
5103
5104 .bus_lock = dsi_bus_lock,
5105 .bus_unlock = dsi_bus_unlock,
5106
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005107 .enable = dsi_display_enable,
5108 .disable = dsi_display_disable,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005109
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005110 .enable_hs = dsi_vc_enable_hs,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005111
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005112 .configure_pins = dsi_configure_pins,
5113 .set_config = dsi_set_config,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005114
5115 .enable_video_output = dsi_enable_video_output,
5116 .disable_video_output = dsi_disable_video_output,
5117
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005118 .update = dsi_update,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005119
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005120 .enable_te = dsi_enable_te,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005121
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005122 .request_vc = dsi_request_vc,
5123 .set_vc_id = dsi_set_vc_id,
5124 .release_vc = dsi_release_vc,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005125
5126 .dcs_write = dsi_vc_dcs_write,
5127 .dcs_write_nosync = dsi_vc_dcs_write_nosync,
5128 .dcs_read = dsi_vc_dcs_read,
5129
5130 .gen_write = dsi_vc_generic_write,
5131 .gen_write_nosync = dsi_vc_generic_write_nosync,
5132 .gen_read = dsi_vc_generic_read,
5133
5134 .bta_sync = dsi_vc_send_bta_sync,
5135
5136 .set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
5137};
5138
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005139static void dsi_init_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305140{
5141 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005142 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305143
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005144 out->dev = &dsidev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +05305145 out->id = dsi->module_id == 0 ?
5146 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5147
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005148 out->output_type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005149 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Laurent Pinchart742e6932017-08-05 01:43:57 +03005150 out->dispc_channel = dsi_get_channel(dsi);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005151 out->ops.dsi = &dsi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +03005152 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +05305153
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005154 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305155}
5156
Tomi Valkeinend1890a682013-04-26 13:47:41 +03005157static void dsi_uninit_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305158{
5159 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005160 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305161
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005162 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305163}
5164
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005165static int dsi_probe_of(struct platform_device *pdev)
5166{
5167 struct device_node *node = pdev->dev.of_node;
5168 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5169 struct property *prop;
5170 u32 lane_arr[10];
5171 int len, num_pins;
5172 int r, i;
5173 struct device_node *ep;
5174 struct omap_dsi_pin_config pin_cfg;
5175
Rob Herring09bffa62017-03-22 08:26:08 -05005176 ep = of_graph_get_endpoint_by_regs(node, 0, 0);
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005177 if (!ep)
5178 return 0;
5179
5180 prop = of_find_property(ep, "lanes", &len);
5181 if (prop == NULL) {
5182 dev_err(&pdev->dev, "failed to find lane data\n");
5183 r = -EINVAL;
5184 goto err;
5185 }
5186
5187 num_pins = len / sizeof(u32);
5188
5189 if (num_pins < 4 || num_pins % 2 != 0 ||
5190 num_pins > dsi->num_lanes_supported * 2) {
5191 dev_err(&pdev->dev, "bad number of lanes\n");
5192 r = -EINVAL;
5193 goto err;
5194 }
5195
5196 r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
5197 if (r) {
5198 dev_err(&pdev->dev, "failed to read lane data\n");
5199 goto err;
5200 }
5201
5202 pin_cfg.num_pins = num_pins;
5203 for (i = 0; i < num_pins; ++i)
5204 pin_cfg.pins[i] = (int)lane_arr[i];
5205
5206 r = dsi_configure_pins(&dsi->output, &pin_cfg);
5207 if (r) {
5208 dev_err(&pdev->dev, "failed to configure pins");
5209 goto err;
5210 }
5211
5212 of_node_put(ep);
5213
5214 return 0;
5215
5216err:
5217 of_node_put(ep);
5218 return r;
5219}
5220
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005221static const struct dss_pll_ops dsi_pll_ops = {
5222 .enable = dsi_pll_enable,
5223 .disable = dsi_pll_disable,
5224 .set_config = dss_pll_write_config_type_a,
5225};
5226
5227static const struct dss_pll_hw dss_omap3_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005228 .type = DSS_PLL_TYPE_A,
5229
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005230 .n_max = (1 << 7) - 1,
5231 .m_max = (1 << 11) - 1,
5232 .mX_max = (1 << 4) - 1,
5233 .fint_min = 750000,
5234 .fint_max = 2100000,
5235 .clkdco_low = 1000000000,
5236 .clkdco_max = 1800000000,
5237
5238 .n_msb = 7,
5239 .n_lsb = 1,
5240 .m_msb = 18,
5241 .m_lsb = 8,
5242
5243 .mX_msb[0] = 22,
5244 .mX_lsb[0] = 19,
5245 .mX_msb[1] = 26,
5246 .mX_lsb[1] = 23,
5247
5248 .has_stopmode = true,
5249 .has_freqsel = true,
5250 .has_selfreqdco = false,
5251 .has_refsel = false,
5252};
5253
5254static const struct dss_pll_hw dss_omap4_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005255 .type = DSS_PLL_TYPE_A,
5256
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005257 .n_max = (1 << 8) - 1,
5258 .m_max = (1 << 12) - 1,
5259 .mX_max = (1 << 5) - 1,
5260 .fint_min = 500000,
5261 .fint_max = 2500000,
5262 .clkdco_low = 1000000000,
5263 .clkdco_max = 1800000000,
5264
5265 .n_msb = 8,
5266 .n_lsb = 1,
5267 .m_msb = 20,
5268 .m_lsb = 9,
5269
5270 .mX_msb[0] = 25,
5271 .mX_lsb[0] = 21,
5272 .mX_msb[1] = 30,
5273 .mX_lsb[1] = 26,
5274
5275 .has_stopmode = true,
5276 .has_freqsel = false,
5277 .has_selfreqdco = false,
5278 .has_refsel = false,
5279};
5280
5281static const struct dss_pll_hw dss_omap5_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005282 .type = DSS_PLL_TYPE_A,
5283
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005284 .n_max = (1 << 8) - 1,
5285 .m_max = (1 << 12) - 1,
5286 .mX_max = (1 << 5) - 1,
5287 .fint_min = 150000,
5288 .fint_max = 52000000,
5289 .clkdco_low = 1000000000,
5290 .clkdco_max = 1800000000,
5291
5292 .n_msb = 8,
5293 .n_lsb = 1,
5294 .m_msb = 20,
5295 .m_lsb = 9,
5296
5297 .mX_msb[0] = 25,
5298 .mX_lsb[0] = 21,
5299 .mX_msb[1] = 30,
5300 .mX_lsb[1] = 26,
5301
5302 .has_stopmode = true,
5303 .has_freqsel = false,
5304 .has_selfreqdco = true,
5305 .has_refsel = true,
5306};
5307
5308static int dsi_init_pll_data(struct platform_device *dsidev)
5309{
5310 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5311 struct dss_pll *pll = &dsi->pll;
5312 struct clk *clk;
5313 int r;
5314
5315 clk = devm_clk_get(&dsidev->dev, "sys_clk");
5316 if (IS_ERR(clk)) {
5317 DSSERR("can't get sys_clk\n");
5318 return PTR_ERR(clk);
5319 }
5320
5321 pll->name = dsi->module_id == 0 ? "dsi0" : "dsi1";
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +02005322 pll->id = dsi->module_id == 0 ? DSS_PLL_DSI1 : DSS_PLL_DSI2;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005323 pll->clkin = clk;
5324 pll->base = dsi->pll_base;
Laurent Pinchart742e6932017-08-05 01:43:57 +03005325 pll->hw = dsi->data->pll_hw;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005326 pll->ops = &dsi_pll_ops;
5327
5328 r = dss_pll_register(pll);
5329 if (r)
5330 return r;
5331
5332 return 0;
5333}
5334
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005335/* DSI1 HW IP initialisation */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005336static const struct dsi_of_data dsi_of_data_omap34xx = {
5337 .model = DSI_MODEL_OMAP3,
5338 .pll_hw = &dss_omap3_dsi_pll_hw,
5339 .modules = (const struct dsi_module_id_data[]) {
5340 { .address = 0x4804fc00, .id = 0, },
5341 { },
5342 },
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03005343 .max_fck_freq = 173000000,
5344 .max_pll_lpdiv = (1 << 13) - 1,
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005345 .quirks = DSI_QUIRK_REVERSE_TXCLKESC,
5346};
5347
5348static const struct dsi_of_data dsi_of_data_omap36xx = {
5349 .model = DSI_MODEL_OMAP3,
5350 .pll_hw = &dss_omap3_dsi_pll_hw,
5351 .modules = (const struct dsi_module_id_data[]) {
5352 { .address = 0x4804fc00, .id = 0, },
5353 { },
5354 },
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03005355 .max_fck_freq = 173000000,
5356 .max_pll_lpdiv = (1 << 13) - 1,
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005357 .quirks = DSI_QUIRK_PLL_PWR_BUG,
5358};
5359
5360static const struct dsi_of_data dsi_of_data_omap4 = {
5361 .model = DSI_MODEL_OMAP4,
5362 .pll_hw = &dss_omap4_dsi_pll_hw,
5363 .modules = (const struct dsi_module_id_data[]) {
5364 { .address = 0x58004000, .id = 0, },
5365 { .address = 0x58005000, .id = 1, },
5366 { },
5367 },
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03005368 .max_fck_freq = 170000000,
5369 .max_pll_lpdiv = (1 << 13) - 1,
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005370 .quirks = DSI_QUIRK_DCS_CMD_CONFIG_VC | DSI_QUIRK_VC_OCP_WIDTH
5371 | DSI_QUIRK_GNQ,
5372};
5373
5374static const struct dsi_of_data dsi_of_data_omap5 = {
5375 .model = DSI_MODEL_OMAP5,
5376 .pll_hw = &dss_omap5_dsi_pll_hw,
5377 .modules = (const struct dsi_module_id_data[]) {
5378 { .address = 0x58004000, .id = 0, },
5379 { .address = 0x58009000, .id = 1, },
5380 { },
5381 },
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03005382 .max_fck_freq = 209250000,
5383 .max_pll_lpdiv = (1 << 13) - 1,
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005384 .quirks = DSI_QUIRK_DCS_CMD_CONFIG_VC | DSI_QUIRK_VC_OCP_WIDTH
5385 | DSI_QUIRK_GNQ | DSI_QUIRK_PHY_DCC,
5386};
5387
5388static const struct of_device_id dsi_of_match[] = {
5389 { .compatible = "ti,omap3-dsi", .data = &dsi_of_data_omap36xx, },
5390 { .compatible = "ti,omap4-dsi", .data = &dsi_of_data_omap4, },
5391 { .compatible = "ti,omap5-dsi", .data = &dsi_of_data_omap5, },
5392 {},
5393};
5394
5395static const struct soc_device_attribute dsi_soc_devices[] = {
5396 { .machine = "OMAP3[45]*", .data = &dsi_of_data_omap34xx },
5397 { .machine = "AM35*", .data = &dsi_of_data_omap34xx },
5398 { /* sentinel */ }
5399};
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005400static int dsi_bind(struct device *dev, struct device *master, void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005401{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005402 struct platform_device *dsidev = to_platform_device(dev);
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005403 const struct soc_device_attribute *soc;
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005404 const struct dsi_module_id_data *d;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005405 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005406 int r, i;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305407 struct dsi_data *dsi;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005408 struct resource *dsi_mem;
Tomi Valkeinen68104462013-12-17 13:53:28 +02005409 struct resource *res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005410
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005411 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005412 if (!dsi)
5413 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305414
5415 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305416 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305417
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305418 spin_lock_init(&dsi->irq_lock);
5419 spin_lock_init(&dsi->errors_lock);
5420 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005421
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005422#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305423 spin_lock_init(&dsi->irq_stats_lock);
5424 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005425#endif
5426
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305427 mutex_init(&dsi->lock);
5428 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005429
Tejun Heo203b42f2012-08-21 13:18:23 -07005430 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5431 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305432
5433#ifdef DSI_CATCH_MISSING_TE
5434 init_timer(&dsi->te_timer);
5435 dsi->te_timer.function = dsi_te_timeout;
5436 dsi->te_timer.data = 0;
5437#endif
Tomi Valkeinen68104462013-12-17 13:53:28 +02005438
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005439 dsi_mem = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
5440 dsi->proto_base = devm_ioremap_resource(&dsidev->dev, dsi_mem);
Laurent Pinchartb22622f2017-05-07 00:29:09 +03005441 if (IS_ERR(dsi->proto_base))
5442 return PTR_ERR(dsi->proto_base);
Tomi Valkeinen68104462013-12-17 13:53:28 +02005443
5444 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
Laurent Pinchartb22622f2017-05-07 00:29:09 +03005445 dsi->phy_base = devm_ioremap_resource(&dsidev->dev, res);
5446 if (IS_ERR(dsi->phy_base))
5447 return PTR_ERR(dsi->phy_base);
Tomi Valkeinen68104462013-12-17 13:53:28 +02005448
5449 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
Laurent Pinchartb22622f2017-05-07 00:29:09 +03005450 dsi->pll_base = devm_ioremap_resource(&dsidev->dev, res);
5451 if (IS_ERR(dsi->pll_base))
5452 return PTR_ERR(dsi->pll_base);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005453
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305454 dsi->irq = platform_get_irq(dsi->pdev, 0);
5455 if (dsi->irq < 0) {
5456 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005457 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305458 }
archit tanejaaffe3602011-02-23 08:41:03 +00005459
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005460 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5461 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005462 if (r < 0) {
5463 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005464 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005465 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005466
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005467 soc = soc_device_match(dsi_soc_devices);
5468 if (soc)
5469 dsi->data = soc->data;
5470 else
5471 dsi->data = of_match_node(dsi_of_match, dev->of_node)->data;
5472
Laurent Pinchart742e6932017-08-05 01:43:57 +03005473 d = dsi->data->modules;
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005474 while (d->address != 0 && d->address != dsi_mem->start)
5475 d++;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005476
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005477 if (d->address == 0) {
5478 DSSERR("unsupported DSI module\n");
5479 return -ENODEV;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005480 }
5481
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005482 dsi->module_id = d->id;
5483
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03005484 if (dsi->data->model == DSI_MODEL_OMAP4) {
5485 struct device_node *np;
5486
5487 /*
5488 * The OMAP4 display DT bindings don't reference the padconf
5489 * syscon. Our only option to retrieve it is to find it by name.
5490 */
5491 np = of_find_node_by_name(NULL, "omap4_padconf_global");
5492 if (!np)
5493 return -ENODEV;
5494
5495 dsi->syscon = syscon_node_to_regmap(np);
5496 of_node_put(np);
5497 }
5498
Archit Taneja5ee3c142011-03-02 12:35:53 +05305499 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305500 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305501 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305502 dsi->vc[i].dssdev = NULL;
5503 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305504 }
5505
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005506 r = dsi_get_clocks(dsidev);
5507 if (r)
5508 return r;
5509
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005510 dsi_init_pll_data(dsidev);
5511
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005512 pm_runtime_enable(&dsidev->dev);
5513
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005514 r = dsi_runtime_get(dsidev);
5515 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005516 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005517
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305518 rev = dsi_read_reg(dsidev, DSI_REVISION);
5519 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005520 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5521
Tomi Valkeinend9820852011-10-12 15:05:59 +03005522 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5523 * of data to 3 by default */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005524 if (dsi->data->quirks & DSI_QUIRK_GNQ)
Tomi Valkeinend9820852011-10-12 15:05:59 +03005525 /* NB_DATA_LANES */
5526 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5527 else
5528 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305529
Tomi Valkeinen99322572013-03-05 10:37:02 +02005530 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5531
Archit Taneja81b87f52012-09-26 16:30:49 +05305532 dsi_init_output(dsidev);
5533
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005534 r = dsi_probe_of(dsidev);
5535 if (r) {
5536 DSSERR("Invalid DSI DT data\n");
5537 goto err_probe_of;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005538 }
5539
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005540 r = of_platform_populate(dsidev->dev.of_node, NULL, NULL, &dsidev->dev);
5541 if (r)
5542 DSSERR("Failed to populate DSI child devices: %d\n", r);
5543
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005544 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005545
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005546 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005547 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005548 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005549 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5550
5551#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005552 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005553 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005554 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005555 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5556#endif
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005557
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005558 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005559
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005560err_probe_of:
5561 dsi_uninit_output(dsidev);
5562 dsi_runtime_put(dsidev);
5563
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005564err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005565 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005566 return r;
5567}
5568
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005569static void dsi_unbind(struct device *dev, struct device *master, void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005570{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005571 struct platform_device *dsidev = to_platform_device(dev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305572 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5573
Tomi Valkeinene4e42b82014-07-31 16:15:39 +03005574 of_platform_depopulate(&dsidev->dev);
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005575
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005576 WARN_ON(dsi->scp_clk_refcount > 0);
5577
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005578 dss_pll_unregister(&dsi->pll);
5579
Archit Taneja81b87f52012-09-26 16:30:49 +05305580 dsi_uninit_output(dsidev);
5581
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005582 pm_runtime_disable(&dsidev->dev);
5583
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03005584 if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
5585 regulator_disable(dsi->vdds_dsi_reg);
5586 dsi->vdds_dsi_enabled = false;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005587 }
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005588}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005589
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005590static const struct component_ops dsi_component_ops = {
5591 .bind = dsi_bind,
5592 .unbind = dsi_unbind,
5593};
5594
5595static int dsi_probe(struct platform_device *pdev)
5596{
5597 return component_add(&pdev->dev, &dsi_component_ops);
5598}
5599
5600static int dsi_remove(struct platform_device *pdev)
5601{
5602 component_del(&pdev->dev, &dsi_component_ops);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005603 return 0;
5604}
5605
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005606static int dsi_runtime_suspend(struct device *dev)
5607{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005608 struct platform_device *pdev = to_platform_device(dev);
5609 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5610
5611 dsi->is_enabled = false;
5612 /* ensure the irq handler sees the is_enabled value */
5613 smp_wmb();
5614 /* wait for current handler to finish before turning the DSI off */
5615 synchronize_irq(dsi->irq);
5616
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005617 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005618
5619 return 0;
5620}
5621
5622static int dsi_runtime_resume(struct device *dev)
5623{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005624 struct platform_device *pdev = to_platform_device(dev);
5625 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005626 int r;
5627
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005628 r = dispc_runtime_get();
5629 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005630 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005631
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005632 dsi->is_enabled = true;
5633 /* ensure the irq handler sees the is_enabled value */
5634 smp_wmb();
5635
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005636 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005637}
5638
5639static const struct dev_pm_ops dsi_pm_ops = {
5640 .runtime_suspend = dsi_runtime_suspend,
5641 .runtime_resume = dsi_runtime_resume,
5642};
5643
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005644static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005645 .probe = dsi_probe,
5646 .remove = dsi_remove,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005647 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005648 .name = "omapdss_dsi",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005649 .pm = &dsi_pm_ops,
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005650 .of_match_table = dsi_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03005651 .suppress_bind_attrs = true,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005652 },
5653};
5654
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005655int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005656{
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005657 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005658}
5659
Tomi Valkeinenede92692015-06-04 14:12:16 +03005660void dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005661{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005662 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005663}